Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 1 | //==--- InstrEmitter.cpp - Emit MachineInstrs for the SelectionDAG class ---==// |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 10 | // This implements the Emit routines for the SelectionDAG class, which creates |
| 11 | // MachineInstrs based on the decisions of the SelectionDAG instruction |
| 12 | // selection. |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 13 | // |
| 14 | //===----------------------------------------------------------------------===// |
| 15 | |
Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 16 | #define DEBUG_TYPE "instr-emitter" |
| 17 | #include "InstrEmitter.h" |
Evan Cheng | a8efe28 | 2010-03-14 19:56:39 +0000 | [diff] [blame] | 18 | #include "SDNodeDbgValue.h" |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 19 | #include "llvm/CodeGen/MachineConstantPool.h" |
| 20 | #include "llvm/CodeGen/MachineFunction.h" |
| 21 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
| 22 | #include "llvm/CodeGen/MachineRegisterInfo.h" |
| 23 | #include "llvm/Target/TargetData.h" |
| 24 | #include "llvm/Target/TargetMachine.h" |
| 25 | #include "llvm/Target/TargetInstrInfo.h" |
| 26 | #include "llvm/Target/TargetLowering.h" |
| 27 | #include "llvm/ADT/Statistic.h" |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 28 | #include "llvm/Support/Debug.h" |
Torok Edwin | c25e758 | 2009-07-11 20:10:48 +0000 | [diff] [blame] | 29 | #include "llvm/Support/ErrorHandling.h" |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 30 | #include "llvm/Support/MathExtras.h" |
| 31 | using namespace llvm; |
| 32 | |
Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 33 | /// CountResults - The results of target nodes have register or immediate |
| 34 | /// operands first, then an optional chain, and optional flag operands (which do |
| 35 | /// not go into the resulting MachineInstr). |
| 36 | unsigned InstrEmitter::CountResults(SDNode *Node) { |
| 37 | unsigned N = Node->getNumValues(); |
| 38 | while (N && Node->getValueType(N - 1) == MVT::Flag) |
| 39 | --N; |
| 40 | if (N && Node->getValueType(N - 1) == MVT::Other) |
| 41 | --N; // Skip over chain result. |
| 42 | return N; |
| 43 | } |
| 44 | |
| 45 | /// CountOperands - The inputs to target nodes have any actual inputs first, |
| 46 | /// followed by an optional chain operand, then an optional flag operand. |
| 47 | /// Compute the number of actual operands that will go into the resulting |
| 48 | /// MachineInstr. |
| 49 | unsigned InstrEmitter::CountOperands(SDNode *Node) { |
| 50 | unsigned N = Node->getNumOperands(); |
| 51 | while (N && Node->getOperand(N - 1).getValueType() == MVT::Flag) |
| 52 | --N; |
| 53 | if (N && Node->getOperand(N - 1).getValueType() == MVT::Other) |
| 54 | --N; // Ignore chain if it exists. |
| 55 | return N; |
| 56 | } |
| 57 | |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 58 | /// EmitCopyFromReg - Generate machine code for an CopyFromReg node or an |
| 59 | /// implicit physical register output. |
Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 60 | void InstrEmitter:: |
Chris Lattner | 5202312 | 2009-06-26 05:39:02 +0000 | [diff] [blame] | 61 | EmitCopyFromReg(SDNode *Node, unsigned ResNo, bool IsClone, bool IsCloned, |
| 62 | unsigned SrcReg, DenseMap<SDValue, unsigned> &VRBaseMap) { |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 63 | unsigned VRBase = 0; |
| 64 | if (TargetRegisterInfo::isVirtualRegister(SrcReg)) { |
| 65 | // Just use the input register directly! |
| 66 | SDValue Op(Node, ResNo); |
| 67 | if (IsClone) |
| 68 | VRBaseMap.erase(Op); |
| 69 | bool isNew = VRBaseMap.insert(std::make_pair(Op, SrcReg)).second; |
| 70 | isNew = isNew; // Silence compiler warning. |
| 71 | assert(isNew && "Node emitted out of order - early"); |
| 72 | return; |
| 73 | } |
| 74 | |
| 75 | // If the node is only used by a CopyToReg and the dest reg is a vreg, use |
| 76 | // the CopyToReg'd destination register instead of creating a new vreg. |
| 77 | bool MatchReg = true; |
Evan Cheng | 1cd3327 | 2008-09-16 23:12:11 +0000 | [diff] [blame] | 78 | const TargetRegisterClass *UseRC = NULL; |
Evan Cheng | e57187c | 2009-01-16 20:57:18 +0000 | [diff] [blame] | 79 | if (!IsClone && !IsCloned) |
| 80 | for (SDNode::use_iterator UI = Node->use_begin(), E = Node->use_end(); |
| 81 | UI != E; ++UI) { |
| 82 | SDNode *User = *UI; |
| 83 | bool Match = true; |
| 84 | if (User->getOpcode() == ISD::CopyToReg && |
| 85 | User->getOperand(2).getNode() == Node && |
| 86 | User->getOperand(2).getResNo() == ResNo) { |
| 87 | unsigned DestReg = cast<RegisterSDNode>(User->getOperand(1))->getReg(); |
| 88 | if (TargetRegisterInfo::isVirtualRegister(DestReg)) { |
| 89 | VRBase = DestReg; |
| 90 | Match = false; |
| 91 | } else if (DestReg != SrcReg) |
| 92 | Match = false; |
| 93 | } else { |
| 94 | for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) { |
| 95 | SDValue Op = User->getOperand(i); |
| 96 | if (Op.getNode() != Node || Op.getResNo() != ResNo) |
| 97 | continue; |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 98 | EVT VT = Node->getValueType(Op.getResNo()); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 99 | if (VT == MVT::Other || VT == MVT::Flag) |
Evan Cheng | e57187c | 2009-01-16 20:57:18 +0000 | [diff] [blame] | 100 | continue; |
| 101 | Match = false; |
| 102 | if (User->isMachineOpcode()) { |
| 103 | const TargetInstrDesc &II = TII->get(User->getMachineOpcode()); |
Chris Lattner | 2a38688 | 2009-07-29 21:36:49 +0000 | [diff] [blame] | 104 | const TargetRegisterClass *RC = 0; |
| 105 | if (i+II.getNumDefs() < II.getNumOperands()) |
| 106 | RC = II.OpInfo[i+II.getNumDefs()].getRegClass(TRI); |
Evan Cheng | e57187c | 2009-01-16 20:57:18 +0000 | [diff] [blame] | 107 | if (!UseRC) |
| 108 | UseRC = RC; |
Dan Gohman | f8c7394 | 2009-04-13 15:38:05 +0000 | [diff] [blame] | 109 | else if (RC) { |
Jakob Stoklund Olesen | f7e8af9 | 2009-08-16 17:40:59 +0000 | [diff] [blame] | 110 | const TargetRegisterClass *ComRC = getCommonSubClass(UseRC, RC); |
| 111 | // If multiple uses expect disjoint register classes, we emit |
| 112 | // copies in AddRegisterOperand. |
| 113 | if (ComRC) |
| 114 | UseRC = ComRC; |
Dan Gohman | f8c7394 | 2009-04-13 15:38:05 +0000 | [diff] [blame] | 115 | } |
Evan Cheng | e57187c | 2009-01-16 20:57:18 +0000 | [diff] [blame] | 116 | } |
Evan Cheng | 1cd3327 | 2008-09-16 23:12:11 +0000 | [diff] [blame] | 117 | } |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 118 | } |
Evan Cheng | e57187c | 2009-01-16 20:57:18 +0000 | [diff] [blame] | 119 | MatchReg &= Match; |
| 120 | if (VRBase) |
| 121 | break; |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 122 | } |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 123 | |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 124 | EVT VT = Node->getValueType(ResNo); |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 125 | const TargetRegisterClass *SrcRC = 0, *DstRC = 0; |
Rafael Espindola | d31f972 | 2010-06-29 14:02:34 +0000 | [diff] [blame] | 126 | SrcRC = TRI->getMinimalPhysRegClass(SrcReg, VT); |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 127 | |
| 128 | // Figure out the register class to create for the destreg. |
| 129 | if (VRBase) { |
Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 130 | DstRC = MRI->getRegClass(VRBase); |
Evan Cheng | 1cd3327 | 2008-09-16 23:12:11 +0000 | [diff] [blame] | 131 | } else if (UseRC) { |
| 132 | assert(UseRC->hasType(VT) && "Incompatible phys register def and uses!"); |
| 133 | DstRC = UseRC; |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 134 | } else { |
Evan Cheng | 1cd3327 | 2008-09-16 23:12:11 +0000 | [diff] [blame] | 135 | DstRC = TLI->getRegClassFor(VT); |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 136 | } |
| 137 | |
| 138 | // If all uses are reading from the src physical register and copying the |
| 139 | // register is either impossible or very expensive, then don't create a copy. |
| 140 | if (MatchReg && SrcRC->getCopyCost() < 0) { |
| 141 | VRBase = SrcReg; |
| 142 | } else { |
| 143 | // Create the reg, emit the copy. |
Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 144 | VRBase = MRI->createVirtualRegister(DstRC); |
Jakob Stoklund Olesen | 92c1f72 | 2010-07-10 19:08:25 +0000 | [diff] [blame] | 145 | BuildMI(*MBB, InsertPos, Node->getDebugLoc(), TII->get(TargetOpcode::COPY), |
| 146 | VRBase).addReg(SrcReg); |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 147 | } |
| 148 | |
| 149 | SDValue Op(Node, ResNo); |
| 150 | if (IsClone) |
| 151 | VRBaseMap.erase(Op); |
| 152 | bool isNew = VRBaseMap.insert(std::make_pair(Op, VRBase)).second; |
| 153 | isNew = isNew; // Silence compiler warning. |
| 154 | assert(isNew && "Node emitted out of order - early"); |
| 155 | } |
| 156 | |
| 157 | /// getDstOfCopyToRegUse - If the only use of the specified result number of |
| 158 | /// node is a CopyToReg, return its destination register. Return 0 otherwise. |
Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 159 | unsigned InstrEmitter::getDstOfOnlyCopyToRegUse(SDNode *Node, |
| 160 | unsigned ResNo) const { |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 161 | if (!Node->hasOneUse()) |
| 162 | return 0; |
| 163 | |
| 164 | SDNode *User = *Node->use_begin(); |
| 165 | if (User->getOpcode() == ISD::CopyToReg && |
| 166 | User->getOperand(2).getNode() == Node && |
| 167 | User->getOperand(2).getResNo() == ResNo) { |
| 168 | unsigned Reg = cast<RegisterSDNode>(User->getOperand(1))->getReg(); |
| 169 | if (TargetRegisterInfo::isVirtualRegister(Reg)) |
| 170 | return Reg; |
| 171 | } |
| 172 | return 0; |
| 173 | } |
| 174 | |
Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 175 | void InstrEmitter::CreateVirtualRegisters(SDNode *Node, MachineInstr *MI, |
Evan Cheng | e57187c | 2009-01-16 20:57:18 +0000 | [diff] [blame] | 176 | const TargetInstrDesc &II, |
| 177 | bool IsClone, bool IsCloned, |
Evan Cheng | 5c3c5a4 | 2009-01-09 22:44:02 +0000 | [diff] [blame] | 178 | DenseMap<SDValue, unsigned> &VRBaseMap) { |
Chris Lattner | 518bb53 | 2010-02-09 19:54:29 +0000 | [diff] [blame] | 179 | assert(Node->getMachineOpcode() != TargetOpcode::IMPLICIT_DEF && |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 180 | "IMPLICIT_DEF should have been handled as a special case elsewhere!"); |
| 181 | |
| 182 | for (unsigned i = 0; i < II.getNumDefs(); ++i) { |
| 183 | // If the specific node value is only used by a CopyToReg and the dest reg |
Dan Gohman | f8c7394 | 2009-04-13 15:38:05 +0000 | [diff] [blame] | 184 | // is a vreg in the same register class, use the CopyToReg'd destination |
| 185 | // register instead of creating a new vreg. |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 186 | unsigned VRBase = 0; |
Chris Lattner | 2a38688 | 2009-07-29 21:36:49 +0000 | [diff] [blame] | 187 | const TargetRegisterClass *RC = II.OpInfo[i].getRegClass(TRI); |
Evan Cheng | 8955e93 | 2009-07-11 01:06:50 +0000 | [diff] [blame] | 188 | if (II.OpInfo[i].isOptionalDef()) { |
| 189 | // Optional def must be a physical register. |
| 190 | unsigned NumResults = CountResults(Node); |
| 191 | VRBase = cast<RegisterSDNode>(Node->getOperand(i-NumResults))->getReg(); |
| 192 | assert(TargetRegisterInfo::isPhysicalRegister(VRBase)); |
| 193 | MI->addOperand(MachineOperand::CreateReg(VRBase, true)); |
| 194 | } |
Evan Cheng | e57187c | 2009-01-16 20:57:18 +0000 | [diff] [blame] | 195 | |
Evan Cheng | 8955e93 | 2009-07-11 01:06:50 +0000 | [diff] [blame] | 196 | if (!VRBase && !IsClone && !IsCloned) |
Evan Cheng | e57187c | 2009-01-16 20:57:18 +0000 | [diff] [blame] | 197 | for (SDNode::use_iterator UI = Node->use_begin(), E = Node->use_end(); |
| 198 | UI != E; ++UI) { |
| 199 | SDNode *User = *UI; |
| 200 | if (User->getOpcode() == ISD::CopyToReg && |
| 201 | User->getOperand(2).getNode() == Node && |
| 202 | User->getOperand(2).getResNo() == i) { |
| 203 | unsigned Reg = cast<RegisterSDNode>(User->getOperand(1))->getReg(); |
| 204 | if (TargetRegisterInfo::isVirtualRegister(Reg)) { |
Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 205 | const TargetRegisterClass *RegRC = MRI->getRegClass(Reg); |
Dan Gohman | f8c7394 | 2009-04-13 15:38:05 +0000 | [diff] [blame] | 206 | if (RegRC == RC) { |
| 207 | VRBase = Reg; |
| 208 | MI->addOperand(MachineOperand::CreateReg(Reg, true)); |
| 209 | break; |
| 210 | } |
Evan Cheng | e57187c | 2009-01-16 20:57:18 +0000 | [diff] [blame] | 211 | } |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 212 | } |
| 213 | } |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 214 | |
| 215 | // Create the result registers for this node and add the result regs to |
| 216 | // the machine instruction. |
| 217 | if (VRBase == 0) { |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 218 | assert(RC && "Isn't a register operand!"); |
Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 219 | VRBase = MRI->createVirtualRegister(RC); |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 220 | MI->addOperand(MachineOperand::CreateReg(VRBase, true)); |
| 221 | } |
| 222 | |
| 223 | SDValue Op(Node, i); |
Evan Cheng | 5c3c5a4 | 2009-01-09 22:44:02 +0000 | [diff] [blame] | 224 | if (IsClone) |
| 225 | VRBaseMap.erase(Op); |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 226 | bool isNew = VRBaseMap.insert(std::make_pair(Op, VRBase)).second; |
| 227 | isNew = isNew; // Silence compiler warning. |
| 228 | assert(isNew && "Node emitted out of order - early"); |
| 229 | } |
| 230 | } |
| 231 | |
| 232 | /// getVR - Return the virtual register corresponding to the specified result |
| 233 | /// of the specified node. |
Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 234 | unsigned InstrEmitter::getVR(SDValue Op, |
| 235 | DenseMap<SDValue, unsigned> &VRBaseMap) { |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 236 | if (Op.isMachineOpcode() && |
Chris Lattner | 518bb53 | 2010-02-09 19:54:29 +0000 | [diff] [blame] | 237 | Op.getMachineOpcode() == TargetOpcode::IMPLICIT_DEF) { |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 238 | // Add an IMPLICIT_DEF instruction before every use. |
| 239 | unsigned VReg = getDstOfOnlyCopyToRegUse(Op.getNode(), Op.getResNo()); |
| 240 | // IMPLICIT_DEF can produce any type of result so its TargetInstrDesc |
| 241 | // does not include operand register class info. |
| 242 | if (!VReg) { |
| 243 | const TargetRegisterClass *RC = TLI->getRegClassFor(Op.getValueType()); |
Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 244 | VReg = MRI->createVirtualRegister(RC); |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 245 | } |
Dan Gohman | 3cd26a2 | 2010-07-10 13:55:45 +0000 | [diff] [blame] | 246 | BuildMI(*MBB, InsertPos, Op.getDebugLoc(), |
Chris Lattner | 518bb53 | 2010-02-09 19:54:29 +0000 | [diff] [blame] | 247 | TII->get(TargetOpcode::IMPLICIT_DEF), VReg); |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 248 | return VReg; |
| 249 | } |
| 250 | |
| 251 | DenseMap<SDValue, unsigned>::iterator I = VRBaseMap.find(Op); |
| 252 | assert(I != VRBaseMap.end() && "Node emitted out of order - late"); |
| 253 | return I->second; |
| 254 | } |
| 255 | |
Bill Wendling | c040719 | 2010-08-30 04:36:50 +0000 | [diff] [blame] | 256 | |
Dan Gohman | f8c7394 | 2009-04-13 15:38:05 +0000 | [diff] [blame] | 257 | /// AddRegisterOperand - Add the specified register as an operand to the |
| 258 | /// specified machine instr. Insert register copies if the register is |
| 259 | /// not in the required register class. |
| 260 | void |
Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 261 | InstrEmitter::AddRegisterOperand(MachineInstr *MI, SDValue Op, |
| 262 | unsigned IIOpNum, |
| 263 | const TargetInstrDesc *II, |
Evan Cheng | bfcb305 | 2010-03-25 01:38:16 +0000 | [diff] [blame] | 264 | DenseMap<SDValue, unsigned> &VRBaseMap, |
Dan Gohman | 8b3a8f5 | 2010-05-14 22:01:14 +0000 | [diff] [blame] | 265 | bool IsDebug, bool IsClone, bool IsCloned) { |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 266 | assert(Op.getValueType() != MVT::Other && |
| 267 | Op.getValueType() != MVT::Flag && |
Dan Gohman | f8c7394 | 2009-04-13 15:38:05 +0000 | [diff] [blame] | 268 | "Chain and flag operands should occur at end of operand list!"); |
| 269 | // Get/emit the operand. |
| 270 | unsigned VReg = getVR(Op, VRBaseMap); |
| 271 | assert(TargetRegisterInfo::isVirtualRegister(VReg) && "Not a vreg?"); |
| 272 | |
| 273 | const TargetInstrDesc &TID = MI->getDesc(); |
| 274 | bool isOptDef = IIOpNum < TID.getNumOperands() && |
| 275 | TID.OpInfo[IIOpNum].isOptionalDef(); |
| 276 | |
| 277 | // If the instruction requires a register in a different class, create |
| 278 | // a new virtual register and copy the value into it. |
| 279 | if (II) { |
Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 280 | const TargetRegisterClass *SrcRC = MRI->getRegClass(VReg); |
Chris Lattner | 2a38688 | 2009-07-29 21:36:49 +0000 | [diff] [blame] | 281 | const TargetRegisterClass *DstRC = 0; |
| 282 | if (IIOpNum < II->getNumOperands()) |
| 283 | DstRC = II->OpInfo[IIOpNum].getRegClass(TRI); |
Dan Gohman | f8c7394 | 2009-04-13 15:38:05 +0000 | [diff] [blame] | 284 | assert((DstRC || (TID.isVariadic() && IIOpNum >= TID.getNumOperands())) && |
| 285 | "Don't have operand info for this instruction!"); |
| 286 | if (DstRC && SrcRC != DstRC && !SrcRC->hasSuperClass(DstRC)) { |
Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 287 | unsigned NewVReg = MRI->createVirtualRegister(DstRC); |
Jakob Stoklund Olesen | 92c1f72 | 2010-07-10 19:08:25 +0000 | [diff] [blame] | 288 | BuildMI(*MBB, InsertPos, Op.getNode()->getDebugLoc(), |
| 289 | TII->get(TargetOpcode::COPY), NewVReg).addReg(VReg); |
Dan Gohman | f8c7394 | 2009-04-13 15:38:05 +0000 | [diff] [blame] | 290 | VReg = NewVReg; |
| 291 | } |
| 292 | } |
| 293 | |
Dan Gohman | 47bd03b | 2010-04-30 00:08:21 +0000 | [diff] [blame] | 294 | // If this value has only one use, that use is a kill. This is a |
Dan Gohman | 9d7019f | 2010-05-11 21:59:14 +0000 | [diff] [blame] | 295 | // conservative approximation. InstrEmitter does trivial coalescing |
| 296 | // with CopyFromReg nodes, so don't emit kill flags for them. |
Dan Gohman | 8b3a8f5 | 2010-05-14 22:01:14 +0000 | [diff] [blame] | 297 | // Avoid kill flags on Schedule cloned nodes, since there will be |
| 298 | // multiple uses. |
Dan Gohman | 9d7019f | 2010-05-11 21:59:14 +0000 | [diff] [blame] | 299 | // Tied operands are never killed, so we need to check that. And that |
| 300 | // means we need to determine the index of the operand. |
| 301 | bool isKill = Op.hasOneUse() && |
| 302 | Op.getNode()->getOpcode() != ISD::CopyFromReg && |
Dan Gohman | 8b3a8f5 | 2010-05-14 22:01:14 +0000 | [diff] [blame] | 303 | !IsDebug && |
| 304 | !(IsClone || IsCloned); |
Dan Gohman | 9d7019f | 2010-05-11 21:59:14 +0000 | [diff] [blame] | 305 | if (isKill) { |
| 306 | unsigned Idx = MI->getNumOperands(); |
| 307 | while (Idx > 0 && |
| 308 | MI->getOperand(Idx-1).isReg() && MI->getOperand(Idx-1).isImplicit()) |
| 309 | --Idx; |
| 310 | bool isTied = MI->getDesc().getOperandConstraint(Idx, TOI::TIED_TO) != -1; |
| 311 | if (isTied) |
| 312 | isKill = false; |
| 313 | } |
Dan Gohman | 47bd03b | 2010-04-30 00:08:21 +0000 | [diff] [blame] | 314 | |
Evan Cheng | bfcb305 | 2010-03-25 01:38:16 +0000 | [diff] [blame] | 315 | MI->addOperand(MachineOperand::CreateReg(VReg, isOptDef, |
Dan Gohman | 47bd03b | 2010-04-30 00:08:21 +0000 | [diff] [blame] | 316 | false/*isImp*/, isKill, |
Evan Cheng | bfcb305 | 2010-03-25 01:38:16 +0000 | [diff] [blame] | 317 | false/*isDead*/, false/*isUndef*/, |
| 318 | false/*isEarlyClobber*/, |
| 319 | 0/*SubReg*/, IsDebug)); |
Dan Gohman | f8c7394 | 2009-04-13 15:38:05 +0000 | [diff] [blame] | 320 | } |
| 321 | |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 322 | /// AddOperand - Add the specified operand to the specified machine instr. II |
| 323 | /// specifies the instruction information for the node, and IIOpNum is the |
| 324 | /// operand number (in the II) that we are adding. IIOpNum and II are used for |
| 325 | /// assertions only. |
Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 326 | void InstrEmitter::AddOperand(MachineInstr *MI, SDValue Op, |
| 327 | unsigned IIOpNum, |
| 328 | const TargetInstrDesc *II, |
Evan Cheng | bfcb305 | 2010-03-25 01:38:16 +0000 | [diff] [blame] | 329 | DenseMap<SDValue, unsigned> &VRBaseMap, |
Dan Gohman | 8b3a8f5 | 2010-05-14 22:01:14 +0000 | [diff] [blame] | 330 | bool IsDebug, bool IsClone, bool IsCloned) { |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 331 | if (Op.isMachineOpcode()) { |
Dan Gohman | 8b3a8f5 | 2010-05-14 22:01:14 +0000 | [diff] [blame] | 332 | AddRegisterOperand(MI, Op, IIOpNum, II, VRBaseMap, |
| 333 | IsDebug, IsClone, IsCloned); |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 334 | } else if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) { |
Chris Lattner | d842962 | 2009-09-08 23:05:44 +0000 | [diff] [blame] | 335 | MI->addOperand(MachineOperand::CreateImm(C->getSExtValue())); |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 336 | } else if (ConstantFPSDNode *F = dyn_cast<ConstantFPSDNode>(Op)) { |
Dan Gohman | 4fbd796 | 2008-09-12 18:08:03 +0000 | [diff] [blame] | 337 | const ConstantFP *CFP = F->getConstantFPValue(); |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 338 | MI->addOperand(MachineOperand::CreateFPImm(CFP)); |
| 339 | } else if (RegisterSDNode *R = dyn_cast<RegisterSDNode>(Op)) { |
Bill Wendling | c040719 | 2010-08-30 04:36:50 +0000 | [diff] [blame] | 340 | MI->addOperand(MachineOperand::CreateReg(R->getReg(), false)); |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 341 | } else if (GlobalAddressSDNode *TGA = dyn_cast<GlobalAddressSDNode>(Op)) { |
Chris Lattner | 6ec66db | 2009-06-26 05:52:14 +0000 | [diff] [blame] | 342 | MI->addOperand(MachineOperand::CreateGA(TGA->getGlobal(), TGA->getOffset(), |
| 343 | TGA->getTargetFlags())); |
Dan Gohman | f8c7394 | 2009-04-13 15:38:05 +0000 | [diff] [blame] | 344 | } else if (BasicBlockSDNode *BBNode = dyn_cast<BasicBlockSDNode>(Op)) { |
| 345 | MI->addOperand(MachineOperand::CreateMBB(BBNode->getBasicBlock())); |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 346 | } else if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(Op)) { |
| 347 | MI->addOperand(MachineOperand::CreateFI(FI->getIndex())); |
| 348 | } else if (JumpTableSDNode *JT = dyn_cast<JumpTableSDNode>(Op)) { |
Chris Lattner | 6ec66db | 2009-06-26 05:52:14 +0000 | [diff] [blame] | 349 | MI->addOperand(MachineOperand::CreateJTI(JT->getIndex(), |
| 350 | JT->getTargetFlags())); |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 351 | } else if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op)) { |
| 352 | int Offset = CP->getOffset(); |
| 353 | unsigned Align = CP->getAlignment(); |
| 354 | const Type *Type = CP->getType(); |
| 355 | // MachineConstantPool wants an explicit alignment. |
| 356 | if (Align == 0) { |
Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 357 | Align = TM->getTargetData()->getPrefTypeAlignment(Type); |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 358 | if (Align == 0) { |
| 359 | // Alignment of vector types. FIXME! |
Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 360 | Align = TM->getTargetData()->getTypeAllocSize(Type); |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 361 | } |
| 362 | } |
| 363 | |
| 364 | unsigned Idx; |
Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 365 | MachineConstantPool *MCP = MF->getConstantPool(); |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 366 | if (CP->isMachineConstantPoolEntry()) |
Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 367 | Idx = MCP->getConstantPoolIndex(CP->getMachineCPVal(), Align); |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 368 | else |
Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 369 | Idx = MCP->getConstantPoolIndex(CP->getConstVal(), Align); |
Chris Lattner | 6ec66db | 2009-06-26 05:52:14 +0000 | [diff] [blame] | 370 | MI->addOperand(MachineOperand::CreateCPI(Idx, Offset, |
| 371 | CP->getTargetFlags())); |
Bill Wendling | 056292f | 2008-09-16 21:48:12 +0000 | [diff] [blame] | 372 | } else if (ExternalSymbolSDNode *ES = dyn_cast<ExternalSymbolSDNode>(Op)) { |
Daniel Dunbar | 31e2c7b | 2009-09-01 22:06:46 +0000 | [diff] [blame] | 373 | MI->addOperand(MachineOperand::CreateES(ES->getSymbol(), |
Chris Lattner | 6ec66db | 2009-06-26 05:52:14 +0000 | [diff] [blame] | 374 | ES->getTargetFlags())); |
Dan Gohman | 8c2b525 | 2009-10-30 01:27:03 +0000 | [diff] [blame] | 375 | } else if (BlockAddressSDNode *BA = dyn_cast<BlockAddressSDNode>(Op)) { |
Dan Gohman | 29cbade | 2009-11-20 23:18:13 +0000 | [diff] [blame] | 376 | MI->addOperand(MachineOperand::CreateBA(BA->getBlockAddress(), |
| 377 | BA->getTargetFlags())); |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 378 | } else { |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 379 | assert(Op.getValueType() != MVT::Other && |
| 380 | Op.getValueType() != MVT::Flag && |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 381 | "Chain and flag operands should occur at end of operand list!"); |
Dan Gohman | 8b3a8f5 | 2010-05-14 22:01:14 +0000 | [diff] [blame] | 382 | AddRegisterOperand(MI, Op, IIOpNum, II, VRBaseMap, |
| 383 | IsDebug, IsClone, IsCloned); |
Dan Gohman | f8c7394 | 2009-04-13 15:38:05 +0000 | [diff] [blame] | 384 | } |
| 385 | } |
| 386 | |
Dan Gohman | f8c7394 | 2009-04-13 15:38:05 +0000 | [diff] [blame] | 387 | /// getSuperRegisterRegClass - Returns the register class of a superreg A whose |
| 388 | /// "SubIdx"'th sub-register class is the specified register class and whose |
| 389 | /// type matches the specified type. |
| 390 | static const TargetRegisterClass* |
| 391 | getSuperRegisterRegClass(const TargetRegisterClass *TRC, |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 392 | unsigned SubIdx, EVT VT) { |
Dan Gohman | f8c7394 | 2009-04-13 15:38:05 +0000 | [diff] [blame] | 393 | // Pick the register class of the superegister for this type |
| 394 | for (TargetRegisterInfo::regclass_iterator I = TRC->superregclasses_begin(), |
| 395 | E = TRC->superregclasses_end(); I != E; ++I) |
Jakob Stoklund Olesen | fa4677b | 2009-04-28 16:34:09 +0000 | [diff] [blame] | 396 | if ((*I)->hasType(VT) && (*I)->getSubRegisterRegClass(SubIdx) == TRC) |
Dan Gohman | f8c7394 | 2009-04-13 15:38:05 +0000 | [diff] [blame] | 397 | return *I; |
| 398 | assert(false && "Couldn't find the register class"); |
| 399 | return 0; |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 400 | } |
| 401 | |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 402 | /// EmitSubregNode - Generate machine code for subreg nodes. |
| 403 | /// |
Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 404 | void InstrEmitter::EmitSubregNode(SDNode *Node, |
Dan Gohman | 8b3a8f5 | 2010-05-14 22:01:14 +0000 | [diff] [blame] | 405 | DenseMap<SDValue, unsigned> &VRBaseMap, |
| 406 | bool IsClone, bool IsCloned) { |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 407 | unsigned VRBase = 0; |
| 408 | unsigned Opc = Node->getMachineOpcode(); |
| 409 | |
| 410 | // If the node is only used by a CopyToReg and the dest reg is a vreg, use |
| 411 | // the CopyToReg'd destination register instead of creating a new vreg. |
| 412 | for (SDNode::use_iterator UI = Node->use_begin(), E = Node->use_end(); |
| 413 | UI != E; ++UI) { |
| 414 | SDNode *User = *UI; |
| 415 | if (User->getOpcode() == ISD::CopyToReg && |
| 416 | User->getOperand(2).getNode() == Node) { |
| 417 | unsigned DestReg = cast<RegisterSDNode>(User->getOperand(1))->getReg(); |
| 418 | if (TargetRegisterInfo::isVirtualRegister(DestReg)) { |
| 419 | VRBase = DestReg; |
| 420 | break; |
| 421 | } |
| 422 | } |
| 423 | } |
| 424 | |
Chris Lattner | 518bb53 | 2010-02-09 19:54:29 +0000 | [diff] [blame] | 425 | if (Opc == TargetOpcode::EXTRACT_SUBREG) { |
Jakob Stoklund Olesen | 0bc25f4 | 2010-07-08 16:40:22 +0000 | [diff] [blame] | 426 | // EXTRACT_SUBREG is lowered as %dst = COPY %src:sub |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 427 | unsigned SubIdx = cast<ConstantSDNode>(Node->getOperand(1))->getZExtValue(); |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 428 | |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 429 | // Figure out the register class to create for the destreg. |
Dan Gohman | f8c7394 | 2009-04-13 15:38:05 +0000 | [diff] [blame] | 430 | unsigned VReg = getVR(Node->getOperand(0), VRBaseMap); |
Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 431 | const TargetRegisterClass *TRC = MRI->getRegClass(VReg); |
Jakob Stoklund Olesen | fa4677b | 2009-04-28 16:34:09 +0000 | [diff] [blame] | 432 | const TargetRegisterClass *SRC = TRC->getSubRegisterRegClass(SubIdx); |
| 433 | assert(SRC && "Invalid subregister index in EXTRACT_SUBREG"); |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 434 | |
Dan Gohman | 5ec3b42 | 2009-04-14 22:17:14 +0000 | [diff] [blame] | 435 | // Figure out the register class to create for the destreg. |
| 436 | // Note that if we're going to directly use an existing register, |
| 437 | // it must be precisely the required class, and not a subclass |
| 438 | // thereof. |
Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 439 | if (VRBase == 0 || SRC != MRI->getRegClass(VRBase)) { |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 440 | // Create the reg |
| 441 | assert(SRC && "Couldn't find source register class"); |
Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 442 | VRBase = MRI->createVirtualRegister(SRC); |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 443 | } |
Dan Gohman | 5ec3b42 | 2009-04-14 22:17:14 +0000 | [diff] [blame] | 444 | |
Jakob Stoklund Olesen | 0bc25f4 | 2010-07-08 16:40:22 +0000 | [diff] [blame] | 445 | // Create the extract_subreg machine instruction. |
| 446 | MachineInstr *MI = BuildMI(*MF, Node->getDebugLoc(), |
| 447 | TII->get(TargetOpcode::COPY), VRBase); |
| 448 | |
| 449 | // Add source, and subreg index |
Dan Gohman | 8b3a8f5 | 2010-05-14 22:01:14 +0000 | [diff] [blame] | 450 | AddOperand(MI, Node->getOperand(0), 0, 0, VRBaseMap, /*IsDebug=*/false, |
| 451 | IsClone, IsCloned); |
Jakob Stoklund Olesen | 0bc25f4 | 2010-07-08 16:40:22 +0000 | [diff] [blame] | 452 | assert(TargetRegisterInfo::isVirtualRegister(MI->getOperand(1).getReg()) && |
| 453 | "Cannot yet extract from physregs"); |
| 454 | MI->getOperand(1).setSubReg(SubIdx); |
Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 455 | MBB->insert(InsertPos, MI); |
Chris Lattner | 518bb53 | 2010-02-09 19:54:29 +0000 | [diff] [blame] | 456 | } else if (Opc == TargetOpcode::INSERT_SUBREG || |
| 457 | Opc == TargetOpcode::SUBREG_TO_REG) { |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 458 | SDValue N0 = Node->getOperand(0); |
| 459 | SDValue N1 = Node->getOperand(1); |
| 460 | SDValue N2 = Node->getOperand(2); |
Dan Gohman | f8c7394 | 2009-04-13 15:38:05 +0000 | [diff] [blame] | 461 | unsigned SubReg = getVR(N1, VRBaseMap); |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 462 | unsigned SubIdx = cast<ConstantSDNode>(N2)->getZExtValue(); |
Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 463 | const TargetRegisterClass *TRC = MRI->getRegClass(SubReg); |
Dan Gohman | 5ec3b42 | 2009-04-14 22:17:14 +0000 | [diff] [blame] | 464 | const TargetRegisterClass *SRC = |
Evan Cheng | ba609c8 | 2010-05-04 00:22:40 +0000 | [diff] [blame] | 465 | getSuperRegisterRegClass(TRC, SubIdx, Node->getValueType(0)); |
Dan Gohman | 5ec3b42 | 2009-04-14 22:17:14 +0000 | [diff] [blame] | 466 | |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 467 | // Figure out the register class to create for the destreg. |
Dan Gohman | 5ec3b42 | 2009-04-14 22:17:14 +0000 | [diff] [blame] | 468 | // Note that if we're going to directly use an existing register, |
| 469 | // it must be precisely the required class, and not a subclass |
| 470 | // thereof. |
Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 471 | if (VRBase == 0 || SRC != MRI->getRegClass(VRBase)) { |
Dan Gohman | 5ec3b42 | 2009-04-14 22:17:14 +0000 | [diff] [blame] | 472 | // Create the reg |
| 473 | assert(SRC && "Couldn't find source register class"); |
Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 474 | VRBase = MRI->createVirtualRegister(SRC); |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 475 | } |
Dan Gohman | 5ec3b42 | 2009-04-14 22:17:14 +0000 | [diff] [blame] | 476 | |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 477 | // Create the insert_subreg or subreg_to_reg machine instruction. |
Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 478 | MachineInstr *MI = BuildMI(*MF, Node->getDebugLoc(), TII->get(Opc)); |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 479 | MI->addOperand(MachineOperand::CreateReg(VRBase, true)); |
| 480 | |
| 481 | // If creating a subreg_to_reg, then the first input operand |
| 482 | // is an implicit value immediate, otherwise it's a register |
Chris Lattner | 518bb53 | 2010-02-09 19:54:29 +0000 | [diff] [blame] | 483 | if (Opc == TargetOpcode::SUBREG_TO_REG) { |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 484 | const ConstantSDNode *SD = cast<ConstantSDNode>(N0); |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 485 | MI->addOperand(MachineOperand::CreateImm(SD->getZExtValue())); |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 486 | } else |
Dan Gohman | 8b3a8f5 | 2010-05-14 22:01:14 +0000 | [diff] [blame] | 487 | AddOperand(MI, N0, 0, 0, VRBaseMap, /*IsDebug=*/false, |
| 488 | IsClone, IsCloned); |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 489 | // Add the subregster being inserted |
Dan Gohman | 8b3a8f5 | 2010-05-14 22:01:14 +0000 | [diff] [blame] | 490 | AddOperand(MI, N1, 0, 0, VRBaseMap, /*IsDebug=*/false, |
| 491 | IsClone, IsCloned); |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 492 | MI->addOperand(MachineOperand::CreateImm(SubIdx)); |
Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 493 | MBB->insert(InsertPos, MI); |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 494 | } else |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 495 | llvm_unreachable("Node is not insert_subreg, extract_subreg, or subreg_to_reg"); |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 496 | |
| 497 | SDValue Op(Node, 0); |
| 498 | bool isNew = VRBaseMap.insert(std::make_pair(Op, VRBase)).second; |
| 499 | isNew = isNew; // Silence compiler warning. |
| 500 | assert(isNew && "Node emitted out of order - early"); |
| 501 | } |
| 502 | |
Dan Gohman | 88c7af0 | 2009-04-13 21:06:25 +0000 | [diff] [blame] | 503 | /// EmitCopyToRegClassNode - Generate machine code for COPY_TO_REGCLASS nodes. |
| 504 | /// COPY_TO_REGCLASS is just a normal copy, except that the destination |
Dan Gohman | f8c7394 | 2009-04-13 15:38:05 +0000 | [diff] [blame] | 505 | /// register is constrained to be in a particular register class. |
| 506 | /// |
| 507 | void |
Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 508 | InstrEmitter::EmitCopyToRegClassNode(SDNode *Node, |
| 509 | DenseMap<SDValue, unsigned> &VRBaseMap) { |
Dan Gohman | f8c7394 | 2009-04-13 15:38:05 +0000 | [diff] [blame] | 510 | unsigned VReg = getVR(Node->getOperand(0), VRBaseMap); |
Dan Gohman | f8c7394 | 2009-04-13 15:38:05 +0000 | [diff] [blame] | 511 | |
Dan Gohman | f8c7394 | 2009-04-13 15:38:05 +0000 | [diff] [blame] | 512 | // Create the new VReg in the destination class and emit a copy. |
Jakob Stoklund Olesen | 92c1f72 | 2010-07-10 19:08:25 +0000 | [diff] [blame] | 513 | unsigned DstRCIdx = cast<ConstantSDNode>(Node->getOperand(1))->getZExtValue(); |
| 514 | const TargetRegisterClass *DstRC = TRI->getRegClass(DstRCIdx); |
Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 515 | unsigned NewVReg = MRI->createVirtualRegister(DstRC); |
Jakob Stoklund Olesen | 92c1f72 | 2010-07-10 19:08:25 +0000 | [diff] [blame] | 516 | BuildMI(*MBB, InsertPos, Node->getDebugLoc(), TII->get(TargetOpcode::COPY), |
| 517 | NewVReg).addReg(VReg); |
Dan Gohman | f8c7394 | 2009-04-13 15:38:05 +0000 | [diff] [blame] | 518 | |
| 519 | SDValue Op(Node, 0); |
| 520 | bool isNew = VRBaseMap.insert(std::make_pair(Op, NewVReg)).second; |
| 521 | isNew = isNew; // Silence compiler warning. |
| 522 | assert(isNew && "Node emitted out of order - early"); |
| 523 | } |
| 524 | |
Evan Cheng | ba609c8 | 2010-05-04 00:22:40 +0000 | [diff] [blame] | 525 | /// EmitRegSequence - Generate machine code for REG_SEQUENCE nodes. |
| 526 | /// |
| 527 | void InstrEmitter::EmitRegSequence(SDNode *Node, |
Dan Gohman | 8b3a8f5 | 2010-05-14 22:01:14 +0000 | [diff] [blame] | 528 | DenseMap<SDValue, unsigned> &VRBaseMap, |
| 529 | bool IsClone, bool IsCloned) { |
Evan Cheng | ba609c8 | 2010-05-04 00:22:40 +0000 | [diff] [blame] | 530 | const TargetRegisterClass *RC = TLI->getRegClassFor(Node->getValueType(0)); |
| 531 | unsigned NewVReg = MRI->createVirtualRegister(RC); |
| 532 | MachineInstr *MI = BuildMI(*MF, Node->getDebugLoc(), |
| 533 | TII->get(TargetOpcode::REG_SEQUENCE), NewVReg); |
| 534 | unsigned NumOps = Node->getNumOperands(); |
| 535 | assert((NumOps & 1) == 0 && |
| 536 | "REG_SEQUENCE must have an even number of operands!"); |
| 537 | const TargetInstrDesc &II = TII->get(TargetOpcode::REG_SEQUENCE); |
| 538 | for (unsigned i = 0; i != NumOps; ++i) { |
| 539 | SDValue Op = Node->getOperand(i); |
Evan Cheng | ba609c8 | 2010-05-04 00:22:40 +0000 | [diff] [blame] | 540 | if (i & 1) { |
| 541 | unsigned SubIdx = cast<ConstantSDNode>(Op)->getZExtValue(); |
| 542 | unsigned SubReg = getVR(Node->getOperand(i-1), VRBaseMap); |
Evan Cheng | 60ffa94 | 2010-05-10 23:08:19 +0000 | [diff] [blame] | 543 | const TargetRegisterClass *TRC = MRI->getRegClass(SubReg); |
| 544 | const TargetRegisterClass *SRC = |
Evan Cheng | 27e4840 | 2010-05-18 20:03:28 +0000 | [diff] [blame] | 545 | TRI->getMatchingSuperRegClass(RC, TRC, SubIdx); |
Evan Cheng | 27e4840 | 2010-05-18 20:03:28 +0000 | [diff] [blame] | 546 | if (!SRC) |
| 547 | llvm_unreachable("Invalid subregister index in REG_SEQUENCE"); |
Evan Cheng | 5012f9b | 2010-05-18 20:07:47 +0000 | [diff] [blame] | 548 | if (SRC != RC) { |
Evan Cheng | 27e4840 | 2010-05-18 20:03:28 +0000 | [diff] [blame] | 549 | MRI->setRegClass(NewVReg, SRC); |
Evan Cheng | 5012f9b | 2010-05-18 20:07:47 +0000 | [diff] [blame] | 550 | RC = SRC; |
| 551 | } |
Evan Cheng | ba609c8 | 2010-05-04 00:22:40 +0000 | [diff] [blame] | 552 | } |
Dan Gohman | 8b3a8f5 | 2010-05-14 22:01:14 +0000 | [diff] [blame] | 553 | AddOperand(MI, Op, i+1, &II, VRBaseMap, /*IsDebug=*/false, |
| 554 | IsClone, IsCloned); |
Evan Cheng | ba609c8 | 2010-05-04 00:22:40 +0000 | [diff] [blame] | 555 | } |
| 556 | |
| 557 | MBB->insert(InsertPos, MI); |
| 558 | SDValue Op(Node, 0); |
| 559 | bool isNew = VRBaseMap.insert(std::make_pair(Op, NewVReg)).second; |
| 560 | isNew = isNew; // Silence compiler warning. |
| 561 | assert(isNew && "Node emitted out of order - early"); |
| 562 | } |
| 563 | |
Evan Cheng | bfcb305 | 2010-03-25 01:38:16 +0000 | [diff] [blame] | 564 | /// EmitDbgValue - Generate machine instruction for a dbg_value node. |
| 565 | /// |
Dan Gohman | 891ff8f | 2010-04-30 19:35:33 +0000 | [diff] [blame] | 566 | MachineInstr * |
| 567 | InstrEmitter::EmitDbgValue(SDDbgValue *SD, |
| 568 | DenseMap<SDValue, unsigned> &VRBaseMap) { |
Evan Cheng | bfcb305 | 2010-03-25 01:38:16 +0000 | [diff] [blame] | 569 | uint64_t Offset = SD->getOffset(); |
| 570 | MDNode* MDPtr = SD->getMDPtr(); |
| 571 | DebugLoc DL = SD->getDebugLoc(); |
| 572 | |
Dale Johannesen | f822e73 | 2010-04-25 21:33:54 +0000 | [diff] [blame] | 573 | if (SD->getKind() == SDDbgValue::FRAMEIX) { |
| 574 | // Stack address; this needs to be lowered in target-dependent fashion. |
| 575 | // EmitTargetCodeForFrameDebugValue is responsible for allocation. |
| 576 | unsigned FrameIx = SD->getFrameIx(); |
Evan Cheng | 962021b | 2010-04-26 07:38:55 +0000 | [diff] [blame] | 577 | return TII->emitFrameIndexDebugValue(*MF, FrameIx, Offset, MDPtr, DL); |
Dale Johannesen | f822e73 | 2010-04-25 21:33:54 +0000 | [diff] [blame] | 578 | } |
| 579 | // Otherwise, we're going to create an instruction here. |
Dale Johannesen | 06a2663 | 2010-03-06 00:03:23 +0000 | [diff] [blame] | 580 | const TargetInstrDesc &II = TII->get(TargetOpcode::DBG_VALUE); |
Evan Cheng | bfcb305 | 2010-03-25 01:38:16 +0000 | [diff] [blame] | 581 | MachineInstrBuilder MIB = BuildMI(*MF, DL, II); |
| 582 | if (SD->getKind() == SDDbgValue::SDNODE) { |
Dale Johannesen | c4d7b14 | 2010-04-06 21:59:56 +0000 | [diff] [blame] | 583 | SDNode *Node = SD->getSDNode(); |
| 584 | SDValue Op = SDValue(Node, SD->getResNo()); |
| 585 | // It's possible we replaced this SDNode with other(s) and therefore |
| 586 | // didn't generate code for it. It's better to catch these cases where |
| 587 | // they happen and transfer the debug info, but trying to guarantee that |
| 588 | // in all cases would be very fragile; this is a safeguard for any |
| 589 | // that were missed. |
| 590 | DenseMap<SDValue, unsigned>::iterator I = VRBaseMap.find(Op); |
| 591 | if (I==VRBaseMap.end()) |
| 592 | MIB.addReg(0U); // undef |
| 593 | else |
| 594 | AddOperand(&*MIB, Op, (*MIB).getNumOperands(), &II, VRBaseMap, |
Dan Gohman | 8b3a8f5 | 2010-05-14 22:01:14 +0000 | [diff] [blame] | 595 | /*IsDebug=*/true, /*IsClone=*/false, /*IsCloned=*/false); |
Evan Cheng | bfcb305 | 2010-03-25 01:38:16 +0000 | [diff] [blame] | 596 | } else if (SD->getKind() == SDDbgValue::CONST) { |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 597 | const Value *V = SD->getConst(); |
| 598 | if (const ConstantInt *CI = dyn_cast<ConstantInt>(V)) { |
Devang Patel | cc87bfb | 2010-07-07 18:18:18 +0000 | [diff] [blame] | 599 | // FIXME: SDDbgValue constants aren't updated with legalization, so it's |
| 600 | // possible to have i128 constants in them at this point. Dwarf writer |
| 601 | // does not handle i128 constants at the moment so, as a crude workaround, |
| 602 | // just drop the debug info if this happens. |
Dan Gohman | 4ce86f4 | 2010-05-07 22:19:08 +0000 | [diff] [blame] | 603 | if (!CI->getValue().isSignedIntN(64)) |
| 604 | MIB.addReg(0U); |
| 605 | else |
| 606 | MIB.addImm(CI->getSExtValue()); |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 607 | } else if (const ConstantFP *CF = dyn_cast<ConstantFP>(V)) { |
Evan Cheng | bfcb305 | 2010-03-25 01:38:16 +0000 | [diff] [blame] | 608 | MIB.addFPImm(CF); |
Dale Johannesen | bfdf7f3 | 2010-03-10 22:13:47 +0000 | [diff] [blame] | 609 | } else { |
| 610 | // Could be an Undef. In any case insert an Undef so we can see what we |
| 611 | // dropped. |
Evan Cheng | bfcb305 | 2010-03-25 01:38:16 +0000 | [diff] [blame] | 612 | MIB.addReg(0U); |
Dale Johannesen | bfdf7f3 | 2010-03-10 22:13:47 +0000 | [diff] [blame] | 613 | } |
Dale Johannesen | 06a2663 | 2010-03-06 00:03:23 +0000 | [diff] [blame] | 614 | } else { |
| 615 | // Insert an Undef so we can see what we dropped. |
Evan Cheng | bfcb305 | 2010-03-25 01:38:16 +0000 | [diff] [blame] | 616 | MIB.addReg(0U); |
Dale Johannesen | 06a2663 | 2010-03-06 00:03:23 +0000 | [diff] [blame] | 617 | } |
Evan Cheng | bfcb305 | 2010-03-25 01:38:16 +0000 | [diff] [blame] | 618 | |
| 619 | MIB.addImm(Offset).addMetadata(MDPtr); |
| 620 | return &*MIB; |
Dale Johannesen | 06a2663 | 2010-03-06 00:03:23 +0000 | [diff] [blame] | 621 | } |
| 622 | |
Chris Lattner | 3d7d07e | 2010-03-25 04:41:16 +0000 | [diff] [blame] | 623 | /// EmitMachineNode - Generate machine code for a target-specific node and |
| 624 | /// needed dependencies. |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 625 | /// |
Chris Lattner | 3d7d07e | 2010-03-25 04:41:16 +0000 | [diff] [blame] | 626 | void InstrEmitter:: |
| 627 | EmitMachineNode(SDNode *Node, bool IsClone, bool IsCloned, |
Dan Gohman | af1d8ca | 2010-05-01 00:01:06 +0000 | [diff] [blame] | 628 | DenseMap<SDValue, unsigned> &VRBaseMap) { |
Chris Lattner | 3d7d07e | 2010-03-25 04:41:16 +0000 | [diff] [blame] | 629 | unsigned Opc = Node->getMachineOpcode(); |
| 630 | |
| 631 | // Handle subreg insert/extract specially |
| 632 | if (Opc == TargetOpcode::EXTRACT_SUBREG || |
| 633 | Opc == TargetOpcode::INSERT_SUBREG || |
| 634 | Opc == TargetOpcode::SUBREG_TO_REG) { |
Dan Gohman | 8b3a8f5 | 2010-05-14 22:01:14 +0000 | [diff] [blame] | 635 | EmitSubregNode(Node, VRBaseMap, IsClone, IsCloned); |
Chris Lattner | d41952d | 2010-03-24 23:41:19 +0000 | [diff] [blame] | 636 | return; |
| 637 | } |
| 638 | |
Chris Lattner | 3d7d07e | 2010-03-25 04:41:16 +0000 | [diff] [blame] | 639 | // Handle COPY_TO_REGCLASS specially. |
| 640 | if (Opc == TargetOpcode::COPY_TO_REGCLASS) { |
| 641 | EmitCopyToRegClassNode(Node, VRBaseMap); |
| 642 | return; |
| 643 | } |
| 644 | |
Evan Cheng | ba609c8 | 2010-05-04 00:22:40 +0000 | [diff] [blame] | 645 | // Handle REG_SEQUENCE specially. |
| 646 | if (Opc == TargetOpcode::REG_SEQUENCE) { |
Dan Gohman | 8b3a8f5 | 2010-05-14 22:01:14 +0000 | [diff] [blame] | 647 | EmitRegSequence(Node, VRBaseMap, IsClone, IsCloned); |
Evan Cheng | ba609c8 | 2010-05-04 00:22:40 +0000 | [diff] [blame] | 648 | return; |
| 649 | } |
| 650 | |
Chris Lattner | 3d7d07e | 2010-03-25 04:41:16 +0000 | [diff] [blame] | 651 | if (Opc == TargetOpcode::IMPLICIT_DEF) |
| 652 | // We want a unique VR for each IMPLICIT_DEF use. |
| 653 | return; |
| 654 | |
| 655 | const TargetInstrDesc &II = TII->get(Opc); |
| 656 | unsigned NumResults = CountResults(Node); |
| 657 | unsigned NodeOperands = CountOperands(Node); |
Chris Lattner | 47cdf4a | 2010-03-25 05:40:48 +0000 | [diff] [blame] | 658 | bool HasPhysRegOuts = NumResults > II.getNumDefs() && II.getImplicitDefs()!=0; |
Chris Lattner | 3d7d07e | 2010-03-25 04:41:16 +0000 | [diff] [blame] | 659 | #ifndef NDEBUG |
| 660 | unsigned NumMIOperands = NodeOperands + NumResults; |
Chris Lattner | 47cdf4a | 2010-03-25 05:40:48 +0000 | [diff] [blame] | 661 | if (II.isVariadic()) |
| 662 | assert(NumMIOperands >= II.getNumOperands() && |
| 663 | "Too few operands for a variadic node!"); |
| 664 | else |
| 665 | assert(NumMIOperands >= II.getNumOperands() && |
| 666 | NumMIOperands <= II.getNumOperands()+II.getNumImplicitDefs() && |
| 667 | "#operands for dag node doesn't match .td file!"); |
Chris Lattner | 3d7d07e | 2010-03-25 04:41:16 +0000 | [diff] [blame] | 668 | #endif |
| 669 | |
| 670 | // Create the new machine instruction. |
| 671 | MachineInstr *MI = BuildMI(*MF, Node->getDebugLoc(), II); |
Dan Gohman | db49712 | 2010-06-18 23:28:01 +0000 | [diff] [blame] | 672 | |
| 673 | // The MachineInstr constructor adds implicit-def operands. Scan through |
| 674 | // these to determine which are dead. |
| 675 | if (MI->getNumOperands() != 0 && |
| 676 | Node->getValueType(Node->getNumValues()-1) == MVT::Flag) { |
| 677 | // First, collect all used registers. |
| 678 | SmallVector<unsigned, 8> UsedRegs; |
| 679 | for (SDNode *F = Node->getFlaggedUser(); F; F = F->getFlaggedUser()) |
| 680 | if (F->getOpcode() == ISD::CopyFromReg) |
| 681 | UsedRegs.push_back(cast<RegisterSDNode>(F->getOperand(1))->getReg()); |
| 682 | else { |
| 683 | // Collect declared implicit uses. |
| 684 | const TargetInstrDesc &TID = TII->get(F->getMachineOpcode()); |
| 685 | UsedRegs.append(TID.getImplicitUses(), |
| 686 | TID.getImplicitUses() + TID.getNumImplicitUses()); |
| 687 | // In addition to declared implicit uses, we must also check for |
| 688 | // direct RegisterSDNode operands. |
| 689 | for (unsigned i = 0, e = F->getNumOperands(); i != e; ++i) |
| 690 | if (RegisterSDNode *R = dyn_cast<RegisterSDNode>(F->getOperand(i))) { |
| 691 | unsigned Reg = R->getReg(); |
| 692 | if (Reg != 0 && TargetRegisterInfo::isPhysicalRegister(Reg)) |
| 693 | UsedRegs.push_back(Reg); |
| 694 | } |
| 695 | } |
| 696 | // Then mark unused registers as dead. |
| 697 | MI->setPhysRegsDeadExcept(UsedRegs, *TRI); |
| 698 | } |
Chris Lattner | 3d7d07e | 2010-03-25 04:41:16 +0000 | [diff] [blame] | 699 | |
| 700 | // Add result register values for things that are defined by this |
| 701 | // instruction. |
| 702 | if (NumResults) |
| 703 | CreateVirtualRegisters(Node, MI, II, IsClone, IsCloned, VRBaseMap); |
| 704 | |
| 705 | // Emit all of the actual operands of this instruction, adding them to the |
| 706 | // instruction as appropriate. |
| 707 | bool HasOptPRefs = II.getNumDefs() > NumResults; |
| 708 | assert((!HasOptPRefs || !HasPhysRegOuts) && |
| 709 | "Unable to cope with optional defs and phys regs defs!"); |
| 710 | unsigned NumSkip = HasOptPRefs ? II.getNumDefs() - NumResults : 0; |
| 711 | for (unsigned i = NumSkip; i != NodeOperands; ++i) |
| 712 | AddOperand(MI, Node->getOperand(i), i-NumSkip+II.getNumDefs(), &II, |
Dan Gohman | 8b3a8f5 | 2010-05-14 22:01:14 +0000 | [diff] [blame] | 713 | VRBaseMap, /*IsDebug=*/false, IsClone, IsCloned); |
Chris Lattner | 3d7d07e | 2010-03-25 04:41:16 +0000 | [diff] [blame] | 714 | |
| 715 | // Transfer all of the memory reference descriptions of this instruction. |
| 716 | MI->setMemRefs(cast<MachineSDNode>(Node)->memoperands_begin(), |
| 717 | cast<MachineSDNode>(Node)->memoperands_end()); |
| 718 | |
Dan Gohman | 14152b4 | 2010-07-06 20:24:04 +0000 | [diff] [blame] | 719 | // Insert the instruction into position in the block. This needs to |
| 720 | // happen before any custom inserter hook is called so that the |
| 721 | // hook knows where in the block to insert the replacement code. |
| 722 | MBB->insert(InsertPos, MI); |
| 723 | |
Chris Lattner | 3d7d07e | 2010-03-25 04:41:16 +0000 | [diff] [blame] | 724 | // Additional results must be an physical register def. |
| 725 | if (HasPhysRegOuts) { |
| 726 | for (unsigned i = II.getNumDefs(); i < NumResults; ++i) { |
| 727 | unsigned Reg = II.getImplicitDefs()[i - II.getNumDefs()]; |
| 728 | if (Node->hasAnyUseOfValue(i)) |
| 729 | EmitCopyFromReg(Node, i, IsClone, IsCloned, Reg, VRBaseMap); |
| 730 | // If there are no uses, mark the register as dead now, so that |
| 731 | // MachineLICM/Sink can see that it's dead. Don't do this if the |
| 732 | // node has a Flag value, for the benefit of targets still using |
| 733 | // Flag for values in physregs. |
| 734 | else if (Node->getValueType(Node->getNumValues()-1) != MVT::Flag) |
| 735 | MI->addRegisterDead(Reg, TRI); |
| 736 | } |
| 737 | } |
Chris Lattner | 47cdf4a | 2010-03-25 05:40:48 +0000 | [diff] [blame] | 738 | |
| 739 | // If the instruction has implicit defs and the node doesn't, mark the |
| 740 | // implicit def as dead. If the node has any flag outputs, we don't do this |
| 741 | // because we don't know what implicit defs are being used by flagged nodes. |
Evan Cheng | d05e805 | 2010-03-26 02:12:24 +0000 | [diff] [blame] | 742 | if (Node->getValueType(Node->getNumValues()-1) != MVT::Flag) |
Chris Lattner | 47cdf4a | 2010-03-25 05:40:48 +0000 | [diff] [blame] | 743 | if (const unsigned *IDList = II.getImplicitDefs()) { |
| 744 | for (unsigned i = NumResults, e = II.getNumDefs()+II.getNumImplicitDefs(); |
| 745 | i != e; ++i) |
| 746 | MI->addRegisterDead(IDList[i-II.getNumDefs()], TRI); |
| 747 | } |
Chris Lattner | 3d7d07e | 2010-03-25 04:41:16 +0000 | [diff] [blame] | 748 | } |
| 749 | |
| 750 | /// EmitSpecialNode - Generate machine code for a target-independent node and |
| 751 | /// needed dependencies. |
| 752 | void InstrEmitter:: |
| 753 | EmitSpecialNode(SDNode *Node, bool IsClone, bool IsCloned, |
| 754 | DenseMap<SDValue, unsigned> &VRBaseMap) { |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 755 | switch (Node->getOpcode()) { |
| 756 | default: |
| 757 | #ifndef NDEBUG |
Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 758 | Node->dump(); |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 759 | #endif |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 760 | llvm_unreachable("This target-independent node should have been selected!"); |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 761 | break; |
| 762 | case ISD::EntryToken: |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 763 | llvm_unreachable("EntryToken should have been excluded from the schedule!"); |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 764 | break; |
Evan Cheng | 37b7387 | 2009-07-30 08:33:02 +0000 | [diff] [blame] | 765 | case ISD::MERGE_VALUES: |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 766 | case ISD::TokenFactor: // fall thru |
| 767 | break; |
| 768 | case ISD::CopyToReg: { |
| 769 | unsigned SrcReg; |
| 770 | SDValue SrcVal = Node->getOperand(2); |
| 771 | if (RegisterSDNode *R = dyn_cast<RegisterSDNode>(SrcVal)) |
| 772 | SrcReg = R->getReg(); |
| 773 | else |
| 774 | SrcReg = getVR(SrcVal, VRBaseMap); |
| 775 | |
| 776 | unsigned DestReg = cast<RegisterSDNode>(Node->getOperand(1))->getReg(); |
| 777 | if (SrcReg == DestReg) // Coalesced away the copy? Ignore. |
| 778 | break; |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 779 | |
Jakob Stoklund Olesen | 92c1f72 | 2010-07-10 19:08:25 +0000 | [diff] [blame] | 780 | BuildMI(*MBB, InsertPos, Node->getDebugLoc(), TII->get(TargetOpcode::COPY), |
| 781 | DestReg).addReg(SrcReg); |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 782 | break; |
| 783 | } |
| 784 | case ISD::CopyFromReg: { |
| 785 | unsigned SrcReg = cast<RegisterSDNode>(Node->getOperand(1))->getReg(); |
Evan Cheng | e57187c | 2009-01-16 20:57:18 +0000 | [diff] [blame] | 786 | EmitCopyFromReg(Node, 0, IsClone, IsCloned, SrcReg, VRBaseMap); |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 787 | break; |
| 788 | } |
Chris Lattner | 7561d48 | 2010-03-14 02:33:54 +0000 | [diff] [blame] | 789 | case ISD::EH_LABEL: { |
| 790 | MCSymbol *S = cast<EHLabelSDNode>(Node)->getLabel(); |
| 791 | BuildMI(*MBB, InsertPos, Node->getDebugLoc(), |
| 792 | TII->get(TargetOpcode::EH_LABEL)).addSym(S); |
| 793 | break; |
| 794 | } |
| 795 | |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 796 | case ISD::INLINEASM: { |
| 797 | unsigned NumOps = Node->getNumOperands(); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 798 | if (Node->getOperand(NumOps-1).getValueType() == MVT::Flag) |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 799 | --NumOps; // Ignore the flag operand. |
| 800 | |
| 801 | // Create the inline asm machine instruction. |
Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 802 | MachineInstr *MI = BuildMI(*MF, Node->getDebugLoc(), |
Chris Lattner | 518bb53 | 2010-02-09 19:54:29 +0000 | [diff] [blame] | 803 | TII->get(TargetOpcode::INLINEASM)); |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 804 | |
| 805 | // Add the asm string as an external symbol operand. |
Chris Lattner | decc267 | 2010-04-07 05:20:54 +0000 | [diff] [blame] | 806 | SDValue AsmStrV = Node->getOperand(InlineAsm::Op_AsmString); |
| 807 | const char *AsmStr = cast<ExternalSymbolSDNode>(AsmStrV)->getSymbol(); |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 808 | MI->addOperand(MachineOperand::CreateES(AsmStr)); |
| 809 | |
Dale Johannesen | f1e309e | 2010-07-02 20:16:09 +0000 | [diff] [blame] | 810 | // Add the isAlignStack bit. |
| 811 | int64_t isAlignStack = |
| 812 | cast<ConstantSDNode>(Node->getOperand(InlineAsm::Op_IsAlignStack))-> |
| 813 | getZExtValue(); |
| 814 | MI->addOperand(MachineOperand::CreateImm(isAlignStack)); |
| 815 | |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 816 | // Add all of the operand registers to the instruction. |
Chris Lattner | decc267 | 2010-04-07 05:20:54 +0000 | [diff] [blame] | 817 | for (unsigned i = InlineAsm::Op_FirstOperand; i != NumOps;) { |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 818 | unsigned Flags = |
| 819 | cast<ConstantSDNode>(Node->getOperand(i))->getZExtValue(); |
Evan Cheng | 697cbbf | 2009-03-20 18:03:34 +0000 | [diff] [blame] | 820 | unsigned NumVals = InlineAsm::getNumOperandRegisters(Flags); |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 821 | |
| 822 | MI->addOperand(MachineOperand::CreateImm(Flags)); |
| 823 | ++i; // Skip the ID value. |
| 824 | |
Chris Lattner | decc267 | 2010-04-07 05:20:54 +0000 | [diff] [blame] | 825 | switch (InlineAsm::getKind(Flags)) { |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 826 | default: llvm_unreachable("Bad flags!"); |
Chris Lattner | decc267 | 2010-04-07 05:20:54 +0000 | [diff] [blame] | 827 | case InlineAsm::Kind_RegDef: |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 828 | for (; NumVals; --NumVals, ++i) { |
| 829 | unsigned Reg = cast<RegisterSDNode>(Node->getOperand(i))->getReg(); |
Jakob Stoklund Olesen | 3013a20 | 2010-06-09 20:05:00 +0000 | [diff] [blame] | 830 | // FIXME: Add dead flags for physical and virtual registers defined. |
| 831 | // For now, mark physical register defs as implicit to help fast |
| 832 | // regalloc. This makes inline asm look a lot like calls. |
| 833 | MI->addOperand(MachineOperand::CreateReg(Reg, true, |
| 834 | /*isImp=*/ TargetRegisterInfo::isPhysicalRegister(Reg))); |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 835 | } |
| 836 | break; |
Chris Lattner | decc267 | 2010-04-07 05:20:54 +0000 | [diff] [blame] | 837 | case InlineAsm::Kind_RegDefEarlyClobber: |
Dale Johannesen | 913d3df | 2008-09-12 17:49:03 +0000 | [diff] [blame] | 838 | for (; NumVals; --NumVals, ++i) { |
| 839 | unsigned Reg = cast<RegisterSDNode>(Node->getOperand(i))->getReg(); |
Jakob Stoklund Olesen | c3c2517 | 2010-06-09 00:40:31 +0000 | [diff] [blame] | 840 | MI->addOperand(MachineOperand::CreateReg(Reg, /*isDef=*/ true, |
Jakob Stoklund Olesen | 3013a20 | 2010-06-09 20:05:00 +0000 | [diff] [blame] | 841 | /*isImp=*/ TargetRegisterInfo::isPhysicalRegister(Reg), |
Jakob Stoklund Olesen | c3c2517 | 2010-06-09 00:40:31 +0000 | [diff] [blame] | 842 | /*isKill=*/ false, |
| 843 | /*isDead=*/ false, |
| 844 | /*isUndef=*/false, |
| 845 | /*isEarlyClobber=*/ true)); |
Dale Johannesen | 913d3df | 2008-09-12 17:49:03 +0000 | [diff] [blame] | 846 | } |
| 847 | break; |
Chris Lattner | decc267 | 2010-04-07 05:20:54 +0000 | [diff] [blame] | 848 | case InlineAsm::Kind_RegUse: // Use of register. |
| 849 | case InlineAsm::Kind_Imm: // Immediate. |
| 850 | case InlineAsm::Kind_Mem: // Addressing mode. |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 851 | // The addressing mode has been selected, just add all of the |
| 852 | // operands to the machine instruction. |
| 853 | for (; NumVals; --NumVals, ++i) |
Dan Gohman | 8b3a8f5 | 2010-05-14 22:01:14 +0000 | [diff] [blame] | 854 | AddOperand(MI, Node->getOperand(i), 0, 0, VRBaseMap, |
| 855 | /*IsDebug=*/false, IsClone, IsCloned); |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 856 | break; |
| 857 | } |
| 858 | } |
Chris Lattner | cf9a415 | 2010-04-07 05:38:05 +0000 | [diff] [blame] | 859 | |
| 860 | // Get the mdnode from the asm if it exists and add it to the instruction. |
| 861 | SDValue MDV = Node->getOperand(InlineAsm::Op_MDNode); |
| 862 | const MDNode *MD = cast<MDNodeSDNode>(MDV)->getMD(); |
Bob Wilson | cc7354e | 2010-04-26 22:56:56 +0000 | [diff] [blame] | 863 | if (MD) |
| 864 | MI->addOperand(MachineOperand::CreateMetadata(MD)); |
Chris Lattner | cf9a415 | 2010-04-07 05:38:05 +0000 | [diff] [blame] | 865 | |
Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 866 | MBB->insert(InsertPos, MI); |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 867 | break; |
| 868 | } |
| 869 | } |
| 870 | } |
| 871 | |
Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 872 | /// InstrEmitter - Construct an InstrEmitter and set it to start inserting |
| 873 | /// at the given position in the given block. |
| 874 | InstrEmitter::InstrEmitter(MachineBasicBlock *mbb, |
| 875 | MachineBasicBlock::iterator insertpos) |
| 876 | : MF(mbb->getParent()), |
| 877 | MRI(&MF->getRegInfo()), |
| 878 | TM(&MF->getTarget()), |
| 879 | TII(TM->getInstrInfo()), |
| 880 | TRI(TM->getRegisterInfo()), |
| 881 | TLI(TM->getTargetLowering()), |
| 882 | MBB(mbb), InsertPos(insertpos) { |
Dan Gohman | 94b8d7e | 2008-09-03 16:01:59 +0000 | [diff] [blame] | 883 | } |