Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1 | //===- ARMInstrVFP.td - VFP support for ARM -------------------------------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
Jim Grosbach | e5d20f9 | 2008-09-11 21:41:29 +0000 | [diff] [blame] | 10 | // This file describes the ARM VFP instruction set. |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 14 | def SDT_FTOI : |
| 15 | SDTypeProfile<1, 1, [SDTCisVT<0, f32>, SDTCisFP<1>]>; |
| 16 | def SDT_ITOF : |
| 17 | SDTypeProfile<1, 1, [SDTCisFP<0>, SDTCisVT<1, f32>]>; |
| 18 | def SDT_CMPFP0 : |
| 19 | SDTypeProfile<0, 1, [SDTCisFP<0>]>; |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 20 | def SDT_VMOVDRR : |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 21 | SDTypeProfile<1, 2, [SDTCisVT<0, f64>, SDTCisVT<1, i32>, |
| 22 | SDTCisSameAs<1, 2>]>; |
| 23 | |
Bob Wilson | 76a312b | 2010-03-19 22:51:32 +0000 | [diff] [blame] | 24 | def arm_ftoui : SDNode<"ARMISD::FTOUI", SDT_FTOI>; |
| 25 | def arm_ftosi : SDNode<"ARMISD::FTOSI", SDT_FTOI>; |
| 26 | def arm_sitof : SDNode<"ARMISD::SITOF", SDT_ITOF>; |
| 27 | def arm_uitof : SDNode<"ARMISD::UITOF", SDT_ITOF>; |
Chris Lattner | 48be23c | 2008-01-15 22:02:54 +0000 | [diff] [blame] | 28 | def arm_fmstat : SDNode<"ARMISD::FMSTAT", SDTNone, [SDNPInFlag,SDNPOutFlag]>; |
Evan Cheng | 96581d3 | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 29 | def arm_cmpfp : SDNode<"ARMISD::CMPFP", SDT_ARMCmp, [SDNPOutFlag]>; |
| 30 | def arm_cmpfp0 : SDNode<"ARMISD::CMPFPw0",SDT_CMPFP0, [SDNPOutFlag]>; |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 31 | def arm_fmdrr : SDNode<"ARMISD::VMOVDRR", SDT_VMOVDRR>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 32 | |
| 33 | //===----------------------------------------------------------------------===// |
Evan Cheng | 3938242 | 2009-10-28 01:44:26 +0000 | [diff] [blame] | 34 | // Operand Definitions. |
| 35 | // |
| 36 | |
| 37 | |
| 38 | def vfp_f32imm : Operand<f32>, |
| 39 | PatLeaf<(f32 fpimm), [{ |
| 40 | return ARM::getVFPf32Imm(N->getValueAPF()) != -1; |
| 41 | }]> { |
| 42 | let PrintMethod = "printVFPf32ImmOperand"; |
| 43 | } |
| 44 | |
| 45 | def vfp_f64imm : Operand<f64>, |
| 46 | PatLeaf<(f64 fpimm), [{ |
| 47 | return ARM::getVFPf64Imm(N->getValueAPF()) != -1; |
| 48 | }]> { |
| 49 | let PrintMethod = "printVFPf64ImmOperand"; |
| 50 | } |
| 51 | |
| 52 | |
| 53 | //===----------------------------------------------------------------------===// |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 54 | // Load / store Instructions. |
| 55 | // |
| 56 | |
Dan Gohman | bc9d98b | 2010-02-27 23:47:46 +0000 | [diff] [blame] | 57 | let canFoldAsLoad = 1, isReMaterializable = 1 in { |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 58 | def VLDRD : ADI5<0b1101, 0b01, (outs DPR:$dst), (ins addrmode5:$addr), |
| 59 | IIC_fpLoad64, "vldr", ".64\t$dst, $addr", |
Chris Lattner | d10a53d | 2010-03-08 18:51:21 +0000 | [diff] [blame] | 60 | [(set DPR:$dst, (f64 (load addrmode5:$addr)))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 61 | |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 62 | def VLDRS : ASI5<0b1101, 0b01, (outs SPR:$dst), (ins addrmode5:$addr), |
| 63 | IIC_fpLoad32, "vldr", ".32\t$dst, $addr", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 64 | [(set SPR:$dst, (load addrmode5:$addr))]>; |
Dan Gohman | 15511cf | 2008-12-03 18:15:48 +0000 | [diff] [blame] | 65 | } // canFoldAsLoad |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 66 | |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 67 | def VSTRD : ADI5<0b1101, 0b00, (outs), (ins DPR:$src, addrmode5:$addr), |
| 68 | IIC_fpStore64, "vstr", ".64\t$src, $addr", |
Chris Lattner | d10a53d | 2010-03-08 18:51:21 +0000 | [diff] [blame] | 69 | [(store (f64 DPR:$src), addrmode5:$addr)]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 70 | |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 71 | def VSTRS : ASI5<0b1101, 0b00, (outs), (ins SPR:$src, addrmode5:$addr), |
| 72 | IIC_fpStore32, "vstr", ".32\t$src, $addr", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 73 | [(store SPR:$src, addrmode5:$addr)]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 74 | |
| 75 | //===----------------------------------------------------------------------===// |
| 76 | // Load / store multiple Instructions. |
| 77 | // |
| 78 | |
Evan Cheng | 5fd1c9b | 2010-05-19 06:07:03 +0000 | [diff] [blame] | 79 | let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in { |
Jim Grosbach | 72db182 | 2010-09-08 00:25:50 +0000 | [diff] [blame] | 80 | def VLDMD : AXDI4<(outs), (ins addrmode4:$addr, pred:$p, reglist:$dsts, |
Evan Cheng | 5a50cee | 2010-10-07 01:50:48 +0000 | [diff] [blame] | 81 | variable_ops), IndexModeNone, IIC_fpLoad_m, |
Bob Wilson | d4bfd54 | 2010-08-27 23:18:17 +0000 | [diff] [blame] | 82 | "vldm${addr:submode}${p}\t$addr, $dsts", "", []> { |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 83 | let Inst{20} = 1; |
| 84 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 85 | |
Jim Grosbach | 72db182 | 2010-09-08 00:25:50 +0000 | [diff] [blame] | 86 | def VLDMS : AXSI4<(outs), (ins addrmode4:$addr, pred:$p, reglist:$dsts, |
Evan Cheng | 5a50cee | 2010-10-07 01:50:48 +0000 | [diff] [blame] | 87 | variable_ops), IndexModeNone, IIC_fpLoad_m, |
Bob Wilson | d4bfd54 | 2010-08-27 23:18:17 +0000 | [diff] [blame] | 88 | "vldm${addr:submode}${p}\t$addr, $dsts", "", []> { |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 89 | let Inst{20} = 1; |
| 90 | } |
| 91 | |
Jim Grosbach | 72db182 | 2010-09-08 00:25:50 +0000 | [diff] [blame] | 92 | def VLDMD_UPD : AXDI4<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p, |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 93 | reglist:$dsts, variable_ops), |
Evan Cheng | 5a50cee | 2010-10-07 01:50:48 +0000 | [diff] [blame] | 94 | IndexModeUpd, IIC_fpLoad_mu, |
Bob Wilson | d4bfd54 | 2010-08-27 23:18:17 +0000 | [diff] [blame] | 95 | "vldm${addr:submode}${p}\t$addr!, $dsts", |
| 96 | "$addr.addr = $wb", []> { |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 97 | let Inst{20} = 1; |
| 98 | } |
| 99 | |
Jim Grosbach | 72db182 | 2010-09-08 00:25:50 +0000 | [diff] [blame] | 100 | def VLDMS_UPD : AXSI4<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p, |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 101 | reglist:$dsts, variable_ops), |
Evan Cheng | 5a50cee | 2010-10-07 01:50:48 +0000 | [diff] [blame] | 102 | IndexModeUpd, IIC_fpLoad_mu, |
Bob Wilson | d4bfd54 | 2010-08-27 23:18:17 +0000 | [diff] [blame] | 103 | "vldm${addr:submode}${p}\t$addr!, $dsts", |
| 104 | "$addr.addr = $wb", []> { |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 105 | let Inst{20} = 1; |
| 106 | } |
Evan Cheng | 5fd1c9b | 2010-05-19 06:07:03 +0000 | [diff] [blame] | 107 | } // mayLoad, neverHasSideEffects, hasExtraDefRegAllocReq |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 108 | |
Evan Cheng | 5fd1c9b | 2010-05-19 06:07:03 +0000 | [diff] [blame] | 109 | let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in { |
Jim Grosbach | 72db182 | 2010-09-08 00:25:50 +0000 | [diff] [blame] | 110 | def VSTMD : AXDI4<(outs), (ins addrmode4:$addr, pred:$p, reglist:$srcs, |
Evan Cheng | 5a50cee | 2010-10-07 01:50:48 +0000 | [diff] [blame] | 111 | variable_ops), IndexModeNone, IIC_fpStore_m, |
Bob Wilson | d4bfd54 | 2010-08-27 23:18:17 +0000 | [diff] [blame] | 112 | "vstm${addr:submode}${p}\t$addr, $srcs", "", []> { |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 113 | let Inst{20} = 0; |
| 114 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 115 | |
Jim Grosbach | 72db182 | 2010-09-08 00:25:50 +0000 | [diff] [blame] | 116 | def VSTMS : AXSI4<(outs), (ins addrmode4:$addr, pred:$p, reglist:$srcs, |
Evan Cheng | 5a50cee | 2010-10-07 01:50:48 +0000 | [diff] [blame] | 117 | variable_ops), IndexModeNone, IIC_fpStore_m, |
Bob Wilson | d4bfd54 | 2010-08-27 23:18:17 +0000 | [diff] [blame] | 118 | "vstm${addr:submode}${p}\t$addr, $srcs", "", []> { |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 119 | let Inst{20} = 0; |
| 120 | } |
| 121 | |
Jim Grosbach | 72db182 | 2010-09-08 00:25:50 +0000 | [diff] [blame] | 122 | def VSTMD_UPD : AXDI4<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p, |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 123 | reglist:$srcs, variable_ops), |
Evan Cheng | 5a50cee | 2010-10-07 01:50:48 +0000 | [diff] [blame] | 124 | IndexModeUpd, IIC_fpStore_mu, |
Bob Wilson | d4bfd54 | 2010-08-27 23:18:17 +0000 | [diff] [blame] | 125 | "vstm${addr:submode}${p}\t$addr!, $srcs", |
| 126 | "$addr.addr = $wb", []> { |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 127 | let Inst{20} = 0; |
| 128 | } |
| 129 | |
Jim Grosbach | 72db182 | 2010-09-08 00:25:50 +0000 | [diff] [blame] | 130 | def VSTMS_UPD : AXSI4<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p, |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 131 | reglist:$srcs, variable_ops), |
Evan Cheng | 5a50cee | 2010-10-07 01:50:48 +0000 | [diff] [blame] | 132 | IndexModeUpd, IIC_fpStore_mu, |
Bob Wilson | d4bfd54 | 2010-08-27 23:18:17 +0000 | [diff] [blame] | 133 | "vstm${addr:submode}${p}\t$addr!, $srcs", |
| 134 | "$addr.addr = $wb", []> { |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 135 | let Inst{20} = 0; |
| 136 | } |
Evan Cheng | 5fd1c9b | 2010-05-19 06:07:03 +0000 | [diff] [blame] | 137 | } // mayStore, neverHasSideEffects, hasExtraSrcRegAllocReq |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 138 | |
| 139 | // FLDMX, FSTMX - mixing S/D registers for pre-armv6 cores |
| 140 | |
Bill Wendling | 52061f8 | 2010-10-12 23:06:54 +0000 | [diff] [blame] | 141 | |
| 142 | // FIXME: Can these be placed into the base class? |
| 143 | class ADbI_Encode<bits<5> opcod1, bits<2> opcod2, bit op6, bit op4, dag oops, |
| 144 | dag iops, InstrItinClass itin, string opc, string asm, |
| 145 | list<dag> pattern> |
| 146 | : ADbI<opcod1, opcod2, op6, op4, oops, iops, itin, opc, asm, pattern> { |
| 147 | // Instruction operands. |
| 148 | bits<5> Dd; |
| 149 | bits<5> Dn; |
| 150 | bits<5> Dm; |
| 151 | |
| 152 | // Encode instruction operands. |
| 153 | let Inst{3-0} = Dm{3-0}; |
| 154 | let Inst{5} = Dm{4}; |
| 155 | let Inst{19-16} = Dn{3-0}; |
| 156 | let Inst{7} = Dn{4}; |
| 157 | let Inst{15-12} = Dd{3-0}; |
| 158 | let Inst{22} = Dd{4}; |
| 159 | } |
| 160 | |
Bill Wendling | cd77686 | 2010-10-13 00:04:29 +0000 | [diff] [blame] | 161 | class ADuI_Encode<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, |
| 162 | bits<2> opcod4, bit opcod5, dag oops, dag iops, |
| 163 | InstrItinClass itin, string opc, string asm, |
| 164 | list<dag> pattern> |
| 165 | : ADuI<opcod1, opcod2, opcod3, opcod4, opcod5, oops, iops, itin, opc, |
| 166 | asm, pattern> { |
| 167 | // Instruction operands. |
| 168 | bits<5> Dd; |
| 169 | bits<5> Dm; |
| 170 | |
| 171 | // Encode instruction operands. |
| 172 | let Inst{3-0} = Dm{3-0}; |
| 173 | let Inst{5} = Dm{4}; |
| 174 | let Inst{15-12} = Dd{3-0}; |
| 175 | let Inst{22} = Dd{4}; |
| 176 | } |
| 177 | |
Bill Wendling | caa3d46 | 2010-10-12 23:22:27 +0000 | [diff] [blame] | 178 | class ASbI_Encode<bits<5> opcod1, bits<2> opcod2, bit op6, bit op4, dag oops, |
| 179 | dag iops, InstrItinClass itin, string opc, string asm, |
| 180 | list<dag> pattern> |
| 181 | : ASbI<opcod1, opcod2, op6, op4, oops, iops, itin, opc, asm, pattern> { |
| 182 | // Instruction operands. |
| 183 | bits<5> Sd; |
| 184 | bits<5> Sn; |
| 185 | bits<5> Sm; |
| 186 | |
| 187 | // Encode instruction operands. |
| 188 | let Inst{3-0} = Sm{4-1}; |
| 189 | let Inst{5} = Sm{0}; |
| 190 | let Inst{19-16} = Sn{4-1}; |
| 191 | let Inst{7} = Sn{0}; |
| 192 | let Inst{15-12} = Sd{4-1}; |
| 193 | let Inst{22} = Sd{0}; |
| 194 | } |
| 195 | |
Bill Wendling | 52061f8 | 2010-10-12 23:06:54 +0000 | [diff] [blame] | 196 | class ASbIn_Encode<bits<5> opcod1, bits<2> opcod2, bit op6, bit op4, dag oops, |
| 197 | dag iops, InstrItinClass itin, string opc, string asm, |
| 198 | list<dag> pattern> |
| 199 | : ASbIn<opcod1, opcod2, op6, op4, oops, iops, itin, opc, asm, pattern> { |
| 200 | // Instruction operands. |
| 201 | bits<5> Sd; |
| 202 | bits<5> Sn; |
| 203 | bits<5> Sm; |
| 204 | |
| 205 | // Encode instruction operands. |
| 206 | let Inst{3-0} = Sm{4-1}; |
| 207 | let Inst{5} = Sm{0}; |
| 208 | let Inst{19-16} = Sn{4-1}; |
| 209 | let Inst{7} = Sn{0}; |
| 210 | let Inst{15-12} = Sd{4-1}; |
| 211 | let Inst{22} = Sd{0}; |
| 212 | } |
| 213 | |
Bill Wendling | 1fc6d88 | 2010-10-13 00:38:07 +0000 | [diff] [blame] | 214 | class ASuI_Encode<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, |
| 215 | bits<2> opcod4, bit opcod5, dag oops, dag iops, |
| 216 | InstrItinClass itin, string opc, string asm, |
| 217 | list<dag> pattern> |
| 218 | : ASuI<opcod1, opcod2, opcod3, opcod4, opcod5, oops, iops, itin, opc, |
| 219 | asm, pattern> { |
| 220 | // Instruction operands. |
| 221 | bits<5> Sd; |
| 222 | bits<5> Sm; |
| 223 | |
| 224 | // Encode instruction operands. |
| 225 | let Inst{3-0} = Sm{4-1}; |
| 226 | let Inst{5} = Sm{0}; |
| 227 | let Inst{15-12} = Sd{4-1}; |
| 228 | let Inst{22} = Sd{0}; |
| 229 | } |
| 230 | |
| 231 | class ASuIn_Encode<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, |
| 232 | bits<2> opcod4, bit opcod5, dag oops, dag iops, |
| 233 | InstrItinClass itin, string opc, string asm, |
| 234 | list<dag> pattern> |
| 235 | : ASuIn<opcod1, opcod2, opcod3, opcod4, opcod5, oops, iops, itin, opc, |
| 236 | asm, pattern> { |
| 237 | // Instruction operands. |
| 238 | bits<5> Sd; |
| 239 | bits<5> Sm; |
| 240 | |
| 241 | // Encode instruction operands. |
| 242 | let Inst{3-0} = Sm{4-1}; |
| 243 | let Inst{5} = Sm{0}; |
| 244 | let Inst{15-12} = Sd{4-1}; |
| 245 | let Inst{22} = Sd{0}; |
| 246 | } |
| 247 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 248 | //===----------------------------------------------------------------------===// |
| 249 | // FP Binary Operations. |
| 250 | // |
| 251 | |
Bill Wendling | 52061f8 | 2010-10-12 23:06:54 +0000 | [diff] [blame] | 252 | def VADDD : ADbI_Encode<0b11100, 0b11, 0, 0, |
| 253 | (outs DPR:$Dd), (ins DPR:$Dn, DPR:$Dm), |
| 254 | IIC_fpALU64, "vadd", ".f64\t$Dd, $Dn, $Dm", |
| 255 | [(set DPR:$Dd, (fadd DPR:$Dn, (f64 DPR:$Dm)))]>; |
Bill Wendling | 174777b | 2010-10-12 22:08:41 +0000 | [diff] [blame] | 256 | |
Bill Wendling | 52061f8 | 2010-10-12 23:06:54 +0000 | [diff] [blame] | 257 | def VADDS : ASbIn_Encode<0b11100, 0b11, 0, 0, |
| 258 | (outs SPR:$Sd), (ins SPR:$Sn, SPR:$Sm), |
| 259 | IIC_fpALU32, "vadd", ".f32\t$Sd, $Sn, $Sm", |
| 260 | [(set SPR:$Sd, (fadd SPR:$Sn, SPR:$Sm))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 261 | |
Bill Wendling | 52061f8 | 2010-10-12 23:06:54 +0000 | [diff] [blame] | 262 | def VSUBD : ADbI_Encode<0b11100, 0b11, 1, 0, |
| 263 | (outs DPR:$Dd), (ins DPR:$Dn, DPR:$Dm), |
| 264 | IIC_fpALU64, "vsub", ".f64\t$Dd, $Dn, $Dm", |
| 265 | [(set DPR:$Dd, (fsub DPR:$Dn, (f64 DPR:$Dm)))]>; |
Jim Grosbach | 499e886 | 2010-10-12 21:22:40 +0000 | [diff] [blame] | 266 | |
Bill Wendling | 52061f8 | 2010-10-12 23:06:54 +0000 | [diff] [blame] | 267 | def VSUBS : ASbIn_Encode<0b11100, 0b11, 1, 0, |
| 268 | (outs SPR:$Sd), (ins SPR:$Sn, SPR:$Sm), |
| 269 | IIC_fpALU32, "vsub", ".f32\t$Sd, $Sn, $Sm", |
| 270 | [(set SPR:$Sd, (fsub SPR:$Sn, SPR:$Sm))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 271 | |
Bill Wendling | caa3d46 | 2010-10-12 23:22:27 +0000 | [diff] [blame] | 272 | def VDIVD : ADbI_Encode<0b11101, 0b00, 0, 0, |
| 273 | (outs DPR:$Dd), (ins DPR:$Dn, DPR:$Dm), |
| 274 | IIC_fpDIV64, "vdiv", ".f64\t$Dd, $Dn, $Dm", |
| 275 | [(set DPR:$Dd, (fdiv DPR:$Dn, (f64 DPR:$Dm)))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 276 | |
Bill Wendling | caa3d46 | 2010-10-12 23:22:27 +0000 | [diff] [blame] | 277 | def VDIVS : ASbI_Encode<0b11101, 0b00, 0, 0, |
| 278 | (outs SPR:$Sd), (ins SPR:$Sn, SPR:$Sm), |
| 279 | IIC_fpDIV32, "vdiv", ".f32\t$Sd, $Sn, $Sm", |
| 280 | [(set SPR:$Sd, (fdiv SPR:$Sn, SPR:$Sm))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 281 | |
Bill Wendling | caa3d46 | 2010-10-12 23:22:27 +0000 | [diff] [blame] | 282 | def VMULD : ADbI_Encode<0b11100, 0b10, 0, 0, |
| 283 | (outs DPR:$Dd), (ins DPR:$Dn, DPR:$Dm), |
| 284 | IIC_fpMUL64, "vmul", ".f64\t$Dd, $Dn, $Dm", |
| 285 | [(set DPR:$Dd, (fmul DPR:$Dn, (f64 DPR:$Dm)))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 286 | |
Bill Wendling | caa3d46 | 2010-10-12 23:22:27 +0000 | [diff] [blame] | 287 | def VMULS : ASbIn_Encode<0b11100, 0b10, 0, 0, |
| 288 | (outs SPR:$Sd), (ins SPR:$Sn, SPR:$Sm), |
| 289 | IIC_fpMUL32, "vmul", ".f32\t$Sd, $Sn, $Sm", |
| 290 | [(set SPR:$Sd, (fmul SPR:$Sn, SPR:$Sm))]>; |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 291 | |
Bill Wendling | 5a1fd8c | 2010-10-12 23:47:37 +0000 | [diff] [blame] | 292 | def VNMULD : ADbI_Encode<0b11100, 0b10, 1, 0, |
| 293 | (outs DPR:$Dd), (ins DPR:$Dn, DPR:$Dm), |
| 294 | IIC_fpMUL64, "vnmul", ".f64\t$Dd, $Dn, $Dm", |
| 295 | [(set DPR:$Dd, (fneg (fmul DPR:$Dn, (f64 DPR:$Dm))))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 296 | |
Bill Wendling | 5a1fd8c | 2010-10-12 23:47:37 +0000 | [diff] [blame] | 297 | def VNMULS : ASbI_Encode<0b11100, 0b10, 1, 0, |
| 298 | (outs SPR:$Sd), (ins SPR:$Sn, SPR:$Sm), |
| 299 | IIC_fpMUL32, "vnmul", ".f32\t$Sd, $Sn, $Sm", |
| 300 | [(set SPR:$Sd, (fneg (fmul SPR:$Sn, SPR:$Sm)))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 301 | |
Chris Lattner | 7293912 | 2007-05-03 00:32:00 +0000 | [diff] [blame] | 302 | // Match reassociated forms only if not sign dependent rounding. |
Chris Lattner | d10a53d | 2010-03-08 18:51:21 +0000 | [diff] [blame] | 303 | def : Pat<(fmul (fneg DPR:$a), (f64 DPR:$b)), |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 304 | (VNMULD DPR:$a, DPR:$b)>, Requires<[NoHonorSignDependentRounding]>; |
Chris Lattner | 7293912 | 2007-05-03 00:32:00 +0000 | [diff] [blame] | 305 | def : Pat<(fmul (fneg SPR:$a), SPR:$b), |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 306 | (VNMULS SPR:$a, SPR:$b)>, Requires<[NoHonorSignDependentRounding]>; |
Chris Lattner | 7293912 | 2007-05-03 00:32:00 +0000 | [diff] [blame] | 307 | |
Bill Wendling | dd3bc11 | 2010-10-12 22:55:35 +0000 | [diff] [blame] | 308 | // These are encoded as unary instructions. |
| 309 | let Defs = [FPSCR] in { |
Bill Wendling | cd77686 | 2010-10-13 00:04:29 +0000 | [diff] [blame] | 310 | def VCMPED : ADuI_Encode<0b11101, 0b11, 0b0100, 0b11, 0, |
| 311 | (outs),(ins DPR:$Dd, DPR:$Dm), |
| 312 | IIC_fpCMP64, "vcmpe", ".f64\t$Dd, $Dm", |
| 313 | [(arm_cmpfp DPR:$Dd, (f64 DPR:$Dm))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 314 | |
Bill Wendling | cd77686 | 2010-10-13 00:04:29 +0000 | [diff] [blame] | 315 | def VCMPES : ASuI_Encode<0b11101, 0b11, 0b0100, 0b11, 0, |
| 316 | (outs),(ins SPR:$Sd, SPR:$Sm), |
| 317 | IIC_fpCMP32, "vcmpe", ".f32\t$Sd, $Sm", |
| 318 | [(arm_cmpfp SPR:$Sd, SPR:$Sm)]>; |
Bill Wendling | dd3bc11 | 2010-10-12 22:55:35 +0000 | [diff] [blame] | 319 | |
| 320 | def VCMPD : ADuI<0b11101, 0b11, 0b0100, 0b01, 0, (outs), (ins DPR:$a, DPR:$b), |
| 321 | IIC_fpCMP64, "vcmp", ".f64\t$a, $b", |
| 322 | [/* For disassembly only; pattern left blank */]>; |
| 323 | |
| 324 | def VCMPS : ASuI<0b11101, 0b11, 0b0100, 0b01, 0, (outs), (ins SPR:$a, SPR:$b), |
| 325 | IIC_fpCMP32, "vcmp", ".f32\t$a, $b", |
| 326 | [/* For disassembly only; pattern left blank */]>; |
| 327 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 328 | |
| 329 | //===----------------------------------------------------------------------===// |
| 330 | // FP Unary Operations. |
| 331 | // |
| 332 | |
Bill Wendling | 1fc6d88 | 2010-10-13 00:38:07 +0000 | [diff] [blame] | 333 | def VABSD : ADuI_Encode<0b11101, 0b11, 0b0000, 0b11, 0, |
| 334 | (outs DPR:$Dd), (ins DPR:$Dm), |
| 335 | IIC_fpUNA64, "vabs", ".f64\t$Dd, $Dm", |
| 336 | [(set DPR:$Dd, (fabs (f64 DPR:$Dm)))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 337 | |
Bill Wendling | 1fc6d88 | 2010-10-13 00:38:07 +0000 | [diff] [blame] | 338 | def VABSS : ASuIn_Encode<0b11101, 0b11, 0b0000, 0b11, 0, |
| 339 | (outs SPR:$Sd), (ins SPR:$Sm), |
| 340 | IIC_fpUNA32, "vabs", ".f32\t$Sd, $Sm", |
| 341 | [(set SPR:$Sd, (fabs SPR:$Sm))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 342 | |
Evan Cheng | 91449a8 | 2009-07-20 02:12:31 +0000 | [diff] [blame] | 343 | let Defs = [FPSCR] in { |
Bill Wendling | 1fc6d88 | 2010-10-13 00:38:07 +0000 | [diff] [blame] | 344 | def VCMPEZD : ADuI_Encode<0b11101, 0b11, 0b0101, 0b11, 0, |
| 345 | (outs), (ins DPR:$Dd), |
| 346 | IIC_fpCMP64, "vcmpe", ".f64\t$Dd, #0", |
| 347 | [(arm_cmpfp0 (f64 DPR:$Dd))]> { |
| 348 | let Inst{3-0} = 0b0000; |
| 349 | let Inst{5} = 0; |
| 350 | } |
| 351 | |
| 352 | def VCMPEZS : ASuI_Encode<0b11101, 0b11, 0b0101, 0b11, 0, |
| 353 | (outs), (ins SPR:$Sd), |
| 354 | IIC_fpCMP32, "vcmpe", ".f32\t$Sd, #0", |
| 355 | [(arm_cmpfp0 SPR:$Sd)]> { |
| 356 | let Inst{3-0} = 0b0000; |
| 357 | let Inst{5} = 0; |
| 358 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 359 | |
Johnny Chen | 7edd8e3 | 2010-02-08 19:41:48 +0000 | [diff] [blame] | 360 | def VCMPZD : ADuI<0b11101, 0b11, 0b0101, 0b01, 0, (outs), (ins DPR:$a), |
| 361 | IIC_fpCMP64, "vcmp", ".f64\t$a, #0", |
| 362 | [/* For disassembly only; pattern left blank */]>; |
| 363 | |
Johnny Chen | 7edd8e3 | 2010-02-08 19:41:48 +0000 | [diff] [blame] | 364 | def VCMPZS : ASuI<0b11101, 0b11, 0b0101, 0b01, 0, (outs), (ins SPR:$a), |
| 365 | IIC_fpCMP32, "vcmp", ".f32\t$a, #0", |
| 366 | [/* For disassembly only; pattern left blank */]>; |
Evan Cheng | 91449a8 | 2009-07-20 02:12:31 +0000 | [diff] [blame] | 367 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 368 | |
Bill Wendling | 54908dd | 2010-10-13 00:56:35 +0000 | [diff] [blame] | 369 | def VCVTDS : ASuI<0b11101, 0b11, 0b0111, 0b11, 0, |
| 370 | (outs DPR:$Dd), (ins SPR:$Sm), |
| 371 | IIC_fpCVTDS, "vcvt", ".f64.f32\t$Dd, $Sm", |
| 372 | [(set DPR:$Dd, (fextend SPR:$Sm))]> { |
| 373 | // Instruction operands. |
| 374 | bits<5> Dd; |
| 375 | bits<5> Sm; |
| 376 | |
| 377 | // Encode instruction operands. |
| 378 | let Inst{3-0} = Sm{4-1}; |
| 379 | let Inst{5} = Sm{0}; |
| 380 | let Inst{15-12} = Dd{3-0}; |
| 381 | let Inst{22} = Dd{4}; |
| 382 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 383 | |
Evan Cheng | 96581d3 | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 384 | // Special case encoding: bits 11-8 is 0b1011. |
Bill Wendling | 54908dd | 2010-10-13 00:56:35 +0000 | [diff] [blame] | 385 | def VCVTSD : VFPAI<(outs SPR:$Sd), (ins DPR:$Dm), VFPUnaryFrm, |
| 386 | IIC_fpCVTSD, "vcvt", ".f32.f64\t$Sd, $Dm", |
| 387 | [(set SPR:$Sd, (fround DPR:$Dm))]> { |
| 388 | // Instruction operands. |
| 389 | bits<5> Sd; |
| 390 | bits<5> Dm; |
| 391 | |
| 392 | // Encode instruction operands. |
| 393 | let Inst{3-0} = Dm{3-0}; |
| 394 | let Inst{5} = Dm{4}; |
| 395 | let Inst{15-12} = Sd{4-1}; |
| 396 | let Inst{22} = Sd{0}; |
| 397 | |
Evan Cheng | 96581d3 | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 398 | let Inst{27-23} = 0b11101; |
| 399 | let Inst{21-16} = 0b110111; |
| 400 | let Inst{11-8} = 0b1011; |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 401 | let Inst{7-6} = 0b11; |
| 402 | let Inst{4} = 0; |
Evan Cheng | 96581d3 | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 403 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 404 | |
Johnny Chen | 2d658df | 2010-02-09 17:21:56 +0000 | [diff] [blame] | 405 | // Between half-precision and single-precision. For disassembly only. |
| 406 | |
Jim Grosbach | 18f30e6 | 2010-06-02 21:53:11 +0000 | [diff] [blame] | 407 | def VCVTBSH: ASuI<0b11101, 0b11, 0b0010, 0b01, 0, (outs SPR:$dst), (ins SPR:$a), |
Anton Korobeynikov | c492e09 | 2010-04-07 18:19:46 +0000 | [diff] [blame] | 408 | /* FIXME */ IIC_fpCVTSH, "vcvtb", ".f32.f16\t$dst, $a", |
Anton Korobeynikov | f0d5007 | 2010-03-18 22:35:37 +0000 | [diff] [blame] | 409 | [/* For disassembly only; pattern left blank */]>; |
| 410 | |
Bob Wilson | 76a312b | 2010-03-19 22:51:32 +0000 | [diff] [blame] | 411 | def : ARMPat<(f32_to_f16 SPR:$a), |
| 412 | (i32 (COPY_TO_REGCLASS (VCVTBSH SPR:$a), GPR))>; |
Johnny Chen | 2d658df | 2010-02-09 17:21:56 +0000 | [diff] [blame] | 413 | |
Jim Grosbach | 18f30e6 | 2010-06-02 21:53:11 +0000 | [diff] [blame] | 414 | def VCVTBHS: ASuI<0b11101, 0b11, 0b0011, 0b01, 0, (outs SPR:$dst), (ins SPR:$a), |
Anton Korobeynikov | c492e09 | 2010-04-07 18:19:46 +0000 | [diff] [blame] | 415 | /* FIXME */ IIC_fpCVTHS, "vcvtb", ".f16.f32\t$dst, $a", |
Anton Korobeynikov | f0d5007 | 2010-03-18 22:35:37 +0000 | [diff] [blame] | 416 | [/* For disassembly only; pattern left blank */]>; |
| 417 | |
Bob Wilson | 76a312b | 2010-03-19 22:51:32 +0000 | [diff] [blame] | 418 | def : ARMPat<(f16_to_f32 GPR:$a), |
| 419 | (VCVTBHS (COPY_TO_REGCLASS GPR:$a, SPR))>; |
Johnny Chen | 2d658df | 2010-02-09 17:21:56 +0000 | [diff] [blame] | 420 | |
Jim Grosbach | 18f30e6 | 2010-06-02 21:53:11 +0000 | [diff] [blame] | 421 | def VCVTTSH: ASuI<0b11101, 0b11, 0b0010, 0b11, 0, (outs SPR:$dst), (ins SPR:$a), |
Anton Korobeynikov | c492e09 | 2010-04-07 18:19:46 +0000 | [diff] [blame] | 422 | /* FIXME */ IIC_fpCVTSH, "vcvtt", ".f32.f16\t$dst, $a", |
Johnny Chen | 2d658df | 2010-02-09 17:21:56 +0000 | [diff] [blame] | 423 | [/* For disassembly only; pattern left blank */]>; |
| 424 | |
Jim Grosbach | 18f30e6 | 2010-06-02 21:53:11 +0000 | [diff] [blame] | 425 | def VCVTTHS: ASuI<0b11101, 0b11, 0b0011, 0b11, 0, (outs SPR:$dst), (ins SPR:$a), |
Anton Korobeynikov | c492e09 | 2010-04-07 18:19:46 +0000 | [diff] [blame] | 426 | /* FIXME */ IIC_fpCVTHS, "vcvtt", ".f16.f32\t$dst, $a", |
Johnny Chen | 2d658df | 2010-02-09 17:21:56 +0000 | [diff] [blame] | 427 | [/* For disassembly only; pattern left blank */]>; |
| 428 | |
Evan Cheng | cd799b9 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 429 | let neverHasSideEffects = 1 in { |
Bill Wendling | 6932643 | 2010-10-13 01:17:33 +0000 | [diff] [blame] | 430 | def VMOVD : ADuI_Encode<0b11101, 0b11, 0b0000, 0b01, 0, |
| 431 | (outs DPR:$Dd), (ins DPR:$Dm), |
| 432 | IIC_fpUNA64, "vmov", ".f64\t$Dd, $Dm", []>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 433 | |
Bill Wendling | 6932643 | 2010-10-13 01:17:33 +0000 | [diff] [blame] | 434 | def VMOVS : ASuI_Encode<0b11101, 0b11, 0b0000, 0b01, 0, |
| 435 | (outs SPR:$Sd), (ins SPR:$Sm), |
| 436 | IIC_fpUNA32, "vmov", ".f32\t$Sd, $Sm", []>; |
Evan Cheng | cd799b9 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 437 | } // neverHasSideEffects |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 438 | |
Bill Wendling | 6932643 | 2010-10-13 01:17:33 +0000 | [diff] [blame] | 439 | def VNEGD : ADuI_Encode<0b11101, 0b11, 0b0001, 0b01, 0, |
| 440 | (outs DPR:$Dd), (ins DPR:$Dm), |
| 441 | IIC_fpUNA64, "vneg", ".f64\t$Dd, $Dm", |
| 442 | [(set DPR:$Dd, (fneg (f64 DPR:$Dm)))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 443 | |
Bill Wendling | 6932643 | 2010-10-13 01:17:33 +0000 | [diff] [blame] | 444 | def VNEGS : ASuIn_Encode<0b11101, 0b11, 0b0001, 0b01, 0, |
| 445 | (outs SPR:$Sd), (ins SPR:$Sm), |
| 446 | IIC_fpUNA32, "vneg", ".f32\t$Sd, $Sm", |
| 447 | [(set SPR:$Sd, (fneg SPR:$Sm))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 448 | |
Bill Wendling | 6932643 | 2010-10-13 01:17:33 +0000 | [diff] [blame] | 449 | def VSQRTD : ADuI_Encode<0b11101, 0b11, 0b0001, 0b11, 0, |
| 450 | (outs DPR:$Dd), (ins DPR:$Dm), |
| 451 | IIC_fpSQRT64, "vsqrt", ".f64\t$Dd, $Dm", |
| 452 | [(set DPR:$Dd, (fsqrt (f64 DPR:$Dm)))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 453 | |
Bill Wendling | 6932643 | 2010-10-13 01:17:33 +0000 | [diff] [blame] | 454 | def VSQRTS : ASuI_Encode<0b11101, 0b11, 0b0001, 0b11, 0, |
| 455 | (outs SPR:$Sd), (ins SPR:$Sm), |
| 456 | IIC_fpSQRT32, "vsqrt", ".f32\t$Sd, $Sm", |
| 457 | [(set SPR:$Sd, (fsqrt SPR:$Sm))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 458 | |
| 459 | //===----------------------------------------------------------------------===// |
| 460 | // FP <-> GPR Copies. Int <-> FP Conversions. |
| 461 | // |
| 462 | |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 463 | def VMOVRS : AVConv2I<0b11100001, 0b1010, (outs GPR:$dst), (ins SPR:$src), |
Anton Korobeynikov | a31c6fb | 2010-04-07 18:20:02 +0000 | [diff] [blame] | 464 | IIC_fpMOVSI, "vmov", "\t$dst, $src", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 465 | [(set GPR:$dst, (bitconvert SPR:$src))]>; |
| 466 | |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 467 | def VMOVSR : AVConv4I<0b11100000, 0b1010, (outs SPR:$dst), (ins GPR:$src), |
Anton Korobeynikov | a31c6fb | 2010-04-07 18:20:02 +0000 | [diff] [blame] | 468 | IIC_fpMOVIS, "vmov", "\t$dst, $src", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 469 | [(set SPR:$dst, (bitconvert GPR:$src))]>; |
| 470 | |
Evan Cheng | 020cc1b | 2010-05-13 00:16:46 +0000 | [diff] [blame] | 471 | let neverHasSideEffects = 1 in { |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 472 | def VMOVRRD : AVConv3I<0b11000101, 0b1011, |
Evan Cheng | d20d658 | 2009-10-01 01:33:39 +0000 | [diff] [blame] | 473 | (outs GPR:$wb, GPR:$dst2), (ins DPR:$src), |
Anton Korobeynikov | a31c6fb | 2010-04-07 18:20:02 +0000 | [diff] [blame] | 474 | IIC_fpMOVDI, "vmov", "\t$wb, $dst2, $src", |
Johnny Chen | 7acca67 | 2010-02-05 18:04:58 +0000 | [diff] [blame] | 475 | [/* FIXME: Can't write pattern for multiple result instr*/]> { |
| 476 | let Inst{7-6} = 0b00; |
| 477 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 478 | |
Johnny Chen | 23401d6 | 2010-02-08 17:26:09 +0000 | [diff] [blame] | 479 | def VMOVRRS : AVConv3I<0b11000101, 0b1010, |
| 480 | (outs GPR:$wb, GPR:$dst2), (ins SPR:$src1, SPR:$src2), |
Anton Korobeynikov | a31c6fb | 2010-04-07 18:20:02 +0000 | [diff] [blame] | 481 | IIC_fpMOVDI, "vmov", "\t$wb, $dst2, $src1, $src2", |
Johnny Chen | 23401d6 | 2010-02-08 17:26:09 +0000 | [diff] [blame] | 482 | [/* For disassembly only; pattern left blank */]> { |
| 483 | let Inst{7-6} = 0b00; |
| 484 | } |
Evan Cheng | 020cc1b | 2010-05-13 00:16:46 +0000 | [diff] [blame] | 485 | } // neverHasSideEffects |
Johnny Chen | 23401d6 | 2010-02-08 17:26:09 +0000 | [diff] [blame] | 486 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 487 | // FMDHR: GPR -> SPR |
| 488 | // FMDLR: GPR -> SPR |
| 489 | |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 490 | def VMOVDRR : AVConv5I<0b11000100, 0b1011, |
Evan Cheng | 38b6fd6 | 2008-12-11 22:02:02 +0000 | [diff] [blame] | 491 | (outs DPR:$dst), (ins GPR:$src1, GPR:$src2), |
Anton Korobeynikov | a31c6fb | 2010-04-07 18:20:02 +0000 | [diff] [blame] | 492 | IIC_fpMOVID, "vmov", "\t$dst, $src1, $src2", |
Johnny Chen | 7acca67 | 2010-02-05 18:04:58 +0000 | [diff] [blame] | 493 | [(set DPR:$dst, (arm_fmdrr GPR:$src1, GPR:$src2))]> { |
| 494 | let Inst{7-6} = 0b00; |
| 495 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 496 | |
Evan Cheng | 020cc1b | 2010-05-13 00:16:46 +0000 | [diff] [blame] | 497 | let neverHasSideEffects = 1 in |
Johnny Chen | 23401d6 | 2010-02-08 17:26:09 +0000 | [diff] [blame] | 498 | def VMOVSRR : AVConv5I<0b11000100, 0b1010, |
| 499 | (outs SPR:$dst1, SPR:$dst2), (ins GPR:$src1, GPR:$src2), |
Anton Korobeynikov | a31c6fb | 2010-04-07 18:20:02 +0000 | [diff] [blame] | 500 | IIC_fpMOVID, "vmov", "\t$dst1, $dst2, $src1, $src2", |
Johnny Chen | 23401d6 | 2010-02-08 17:26:09 +0000 | [diff] [blame] | 501 | [/* For disassembly only; pattern left blank */]> { |
| 502 | let Inst{7-6} = 0b00; |
| 503 | } |
| 504 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 505 | // FMRDH: SPR -> GPR |
| 506 | // FMRDL: SPR -> GPR |
| 507 | // FMRRS: SPR -> GPR |
| 508 | // FMRX : SPR system reg -> GPR |
| 509 | |
| 510 | // FMSRR: GPR -> SPR |
| 511 | |
Eric Christopher | 5371cab | 2010-09-28 00:35:33 +0000 | [diff] [blame] | 512 | // FMXR: GPR -> VFP system reg |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 513 | |
| 514 | |
| 515 | // Int to FP: |
| 516 | |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 517 | def VSITOD : AVConv1I<0b11101, 0b11, 0b1000, 0b1011, |
| 518 | (outs DPR:$dst), (ins SPR:$a), |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 519 | IIC_fpCVTID, "vcvt", ".f64.s32\t$dst, $a", |
Bob Wilson | 76a312b | 2010-03-19 22:51:32 +0000 | [diff] [blame] | 520 | [(set DPR:$dst, (f64 (arm_sitof SPR:$a)))]> { |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 521 | let Inst{7} = 1; // s32 |
Evan Cheng | 78be83d | 2008-11-11 19:40:26 +0000 | [diff] [blame] | 522 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 523 | |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 524 | def VSITOS : AVConv1In<0b11101, 0b11, 0b1000, 0b1010, |
| 525 | (outs SPR:$dst),(ins SPR:$a), |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 526 | IIC_fpCVTIS, "vcvt", ".f32.s32\t$dst, $a", |
Bob Wilson | 76a312b | 2010-03-19 22:51:32 +0000 | [diff] [blame] | 527 | [(set SPR:$dst, (arm_sitof SPR:$a))]> { |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 528 | let Inst{7} = 1; // s32 |
Evan Cheng | 78be83d | 2008-11-11 19:40:26 +0000 | [diff] [blame] | 529 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 530 | |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 531 | def VUITOD : AVConv1I<0b11101, 0b11, 0b1000, 0b1011, |
| 532 | (outs DPR:$dst), (ins SPR:$a), |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 533 | IIC_fpCVTID, "vcvt", ".f64.u32\t$dst, $a", |
Bob Wilson | 76a312b | 2010-03-19 22:51:32 +0000 | [diff] [blame] | 534 | [(set DPR:$dst, (f64 (arm_uitof SPR:$a)))]> { |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 535 | let Inst{7} = 0; // u32 |
| 536 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 537 | |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 538 | def VUITOS : AVConv1In<0b11101, 0b11, 0b1000, 0b1010, |
| 539 | (outs SPR:$dst), (ins SPR:$a), |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 540 | IIC_fpCVTIS, "vcvt", ".f32.u32\t$dst, $a", |
Bob Wilson | 76a312b | 2010-03-19 22:51:32 +0000 | [diff] [blame] | 541 | [(set SPR:$dst, (arm_uitof SPR:$a))]> { |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 542 | let Inst{7} = 0; // u32 |
| 543 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 544 | |
| 545 | // FP to Int: |
| 546 | // Always set Z bit in the instruction, i.e. "round towards zero" variants. |
| 547 | |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 548 | def VTOSIZD : AVConv1I<0b11101, 0b11, 0b1101, 0b1011, |
Evan Cheng | 78be83d | 2008-11-11 19:40:26 +0000 | [diff] [blame] | 549 | (outs SPR:$dst), (ins DPR:$a), |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 550 | IIC_fpCVTDI, "vcvt", ".s32.f64\t$dst, $a", |
Bob Wilson | 76a312b | 2010-03-19 22:51:32 +0000 | [diff] [blame] | 551 | [(set SPR:$dst, (arm_ftosi (f64 DPR:$a)))]> { |
Evan Cheng | 78be83d | 2008-11-11 19:40:26 +0000 | [diff] [blame] | 552 | let Inst{7} = 1; // Z bit |
| 553 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 554 | |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 555 | def VTOSIZS : AVConv1In<0b11101, 0b11, 0b1101, 0b1010, |
David Goodwin | 338268c | 2009-08-10 22:17:39 +0000 | [diff] [blame] | 556 | (outs SPR:$dst), (ins SPR:$a), |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 557 | IIC_fpCVTSI, "vcvt", ".s32.f32\t$dst, $a", |
Bob Wilson | 76a312b | 2010-03-19 22:51:32 +0000 | [diff] [blame] | 558 | [(set SPR:$dst, (arm_ftosi SPR:$a))]> { |
Evan Cheng | 78be83d | 2008-11-11 19:40:26 +0000 | [diff] [blame] | 559 | let Inst{7} = 1; // Z bit |
| 560 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 561 | |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 562 | def VTOUIZD : AVConv1I<0b11101, 0b11, 0b1100, 0b1011, |
Evan Cheng | 78be83d | 2008-11-11 19:40:26 +0000 | [diff] [blame] | 563 | (outs SPR:$dst), (ins DPR:$a), |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 564 | IIC_fpCVTDI, "vcvt", ".u32.f64\t$dst, $a", |
Bob Wilson | 76a312b | 2010-03-19 22:51:32 +0000 | [diff] [blame] | 565 | [(set SPR:$dst, (arm_ftoui (f64 DPR:$a)))]> { |
Evan Cheng | 78be83d | 2008-11-11 19:40:26 +0000 | [diff] [blame] | 566 | let Inst{7} = 1; // Z bit |
| 567 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 568 | |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 569 | def VTOUIZS : AVConv1In<0b11101, 0b11, 0b1100, 0b1010, |
David Goodwin | 338268c | 2009-08-10 22:17:39 +0000 | [diff] [blame] | 570 | (outs SPR:$dst), (ins SPR:$a), |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 571 | IIC_fpCVTSI, "vcvt", ".u32.f32\t$dst, $a", |
Bob Wilson | 76a312b | 2010-03-19 22:51:32 +0000 | [diff] [blame] | 572 | [(set SPR:$dst, (arm_ftoui SPR:$a))]> { |
Evan Cheng | 78be83d | 2008-11-11 19:40:26 +0000 | [diff] [blame] | 573 | let Inst{7} = 1; // Z bit |
| 574 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 575 | |
Johnny Chen | 15b423f | 2010-02-08 22:02:41 +0000 | [diff] [blame] | 576 | // And the Z bit '0' variants, i.e. use the rounding mode specified by FPSCR. |
| 577 | // For disassembly only. |
Nate Begeman | d1fb583 | 2010-08-03 21:31:55 +0000 | [diff] [blame] | 578 | let Uses = [FPSCR] in { |
Johnny Chen | 15b423f | 2010-02-08 22:02:41 +0000 | [diff] [blame] | 579 | def VTOSIRD : AVConv1I<0b11101, 0b11, 0b1101, 0b1011, |
| 580 | (outs SPR:$dst), (ins DPR:$a), |
| 581 | IIC_fpCVTDI, "vcvtr", ".s32.f64\t$dst, $a", |
Nate Begeman | d1fb583 | 2010-08-03 21:31:55 +0000 | [diff] [blame] | 582 | [(set SPR:$dst, (int_arm_vcvtr (f64 DPR:$a)))]> { |
Johnny Chen | 15b423f | 2010-02-08 22:02:41 +0000 | [diff] [blame] | 583 | let Inst{7} = 0; // Z bit |
| 584 | } |
| 585 | |
| 586 | def VTOSIRS : AVConv1In<0b11101, 0b11, 0b1101, 0b1010, |
| 587 | (outs SPR:$dst), (ins SPR:$a), |
| 588 | IIC_fpCVTSI, "vcvtr", ".s32.f32\t$dst, $a", |
Nate Begeman | d1fb583 | 2010-08-03 21:31:55 +0000 | [diff] [blame] | 589 | [(set SPR:$dst, (int_arm_vcvtr SPR:$a))]> { |
Johnny Chen | 15b423f | 2010-02-08 22:02:41 +0000 | [diff] [blame] | 590 | let Inst{7} = 0; // Z bit |
| 591 | } |
| 592 | |
| 593 | def VTOUIRD : AVConv1I<0b11101, 0b11, 0b1100, 0b1011, |
| 594 | (outs SPR:$dst), (ins DPR:$a), |
| 595 | IIC_fpCVTDI, "vcvtr", ".u32.f64\t$dst, $a", |
Nate Begeman | d1fb583 | 2010-08-03 21:31:55 +0000 | [diff] [blame] | 596 | [(set SPR:$dst, (int_arm_vcvtru (f64 DPR:$a)))]> { |
Johnny Chen | 15b423f | 2010-02-08 22:02:41 +0000 | [diff] [blame] | 597 | let Inst{7} = 0; // Z bit |
| 598 | } |
| 599 | |
| 600 | def VTOUIRS : AVConv1In<0b11101, 0b11, 0b1100, 0b1010, |
| 601 | (outs SPR:$dst), (ins SPR:$a), |
| 602 | IIC_fpCVTSI, "vcvtr", ".u32.f32\t$dst, $a", |
Nate Begeman | d1fb583 | 2010-08-03 21:31:55 +0000 | [diff] [blame] | 603 | [(set SPR:$dst, (int_arm_vcvtru SPR:$a))]> { |
Johnny Chen | 15b423f | 2010-02-08 22:02:41 +0000 | [diff] [blame] | 604 | let Inst{7} = 0; // Z bit |
| 605 | } |
Nate Begeman | d1fb583 | 2010-08-03 21:31:55 +0000 | [diff] [blame] | 606 | } |
Johnny Chen | 15b423f | 2010-02-08 22:02:41 +0000 | [diff] [blame] | 607 | |
Johnny Chen | 27bb8d0 | 2010-02-11 18:17:16 +0000 | [diff] [blame] | 608 | // Convert between floating-point and fixed-point |
| 609 | // Data type for fixed-point naming convention: |
| 610 | // S16 (U=0, sx=0) -> SH |
| 611 | // U16 (U=1, sx=0) -> UH |
| 612 | // S32 (U=0, sx=1) -> SL |
| 613 | // U32 (U=1, sx=1) -> UL |
| 614 | |
| 615 | let Constraints = "$a = $dst" in { |
| 616 | |
| 617 | // FP to Fixed-Point: |
| 618 | |
Daniel Dunbar | 3bcd9f7 | 2010-08-11 04:46:13 +0000 | [diff] [blame] | 619 | let isCodeGenOnly = 1 in { |
Johnny Chen | 27bb8d0 | 2010-02-11 18:17:16 +0000 | [diff] [blame] | 620 | def VTOSHS : AVConv1XI<0b11101, 0b11, 0b1110, 0b1010, 0, |
| 621 | (outs SPR:$dst), (ins SPR:$a, i32imm:$fbits), |
| 622 | IIC_fpCVTSI, "vcvt", ".s16.f32\t$dst, $a, $fbits", |
| 623 | [/* For disassembly only; pattern left blank */]>; |
| 624 | |
| 625 | def VTOUHS : AVConv1XI<0b11101, 0b11, 0b1111, 0b1010, 0, |
| 626 | (outs SPR:$dst), (ins SPR:$a, i32imm:$fbits), |
| 627 | IIC_fpCVTSI, "vcvt", ".u16.f32\t$dst, $a, $fbits", |
| 628 | [/* For disassembly only; pattern left blank */]>; |
| 629 | |
| 630 | def VTOSLS : AVConv1XI<0b11101, 0b11, 0b1110, 0b1010, 1, |
| 631 | (outs SPR:$dst), (ins SPR:$a, i32imm:$fbits), |
| 632 | IIC_fpCVTSI, "vcvt", ".s32.f32\t$dst, $a, $fbits", |
| 633 | [/* For disassembly only; pattern left blank */]>; |
| 634 | |
| 635 | def VTOULS : AVConv1XI<0b11101, 0b11, 0b1111, 0b1010, 1, |
| 636 | (outs SPR:$dst), (ins SPR:$a, i32imm:$fbits), |
| 637 | IIC_fpCVTSI, "vcvt", ".u32.f32\t$dst, $a, $fbits", |
| 638 | [/* For disassembly only; pattern left blank */]>; |
| 639 | |
| 640 | def VTOSHD : AVConv1XI<0b11101, 0b11, 0b1110, 0b1011, 0, |
| 641 | (outs DPR:$dst), (ins DPR:$a, i32imm:$fbits), |
| 642 | IIC_fpCVTDI, "vcvt", ".s16.f64\t$dst, $a, $fbits", |
| 643 | [/* For disassembly only; pattern left blank */]>; |
| 644 | |
| 645 | def VTOUHD : AVConv1XI<0b11101, 0b11, 0b1111, 0b1011, 0, |
| 646 | (outs DPR:$dst), (ins DPR:$a, i32imm:$fbits), |
| 647 | IIC_fpCVTDI, "vcvt", ".u16.f64\t$dst, $a, $fbits", |
| 648 | [/* For disassembly only; pattern left blank */]>; |
| 649 | |
| 650 | def VTOSLD : AVConv1XI<0b11101, 0b11, 0b1110, 0b1011, 1, |
| 651 | (outs DPR:$dst), (ins DPR:$a, i32imm:$fbits), |
| 652 | IIC_fpCVTDI, "vcvt", ".s32.f64\t$dst, $a, $fbits", |
| 653 | [/* For disassembly only; pattern left blank */]>; |
| 654 | |
| 655 | def VTOULD : AVConv1XI<0b11101, 0b11, 0b1111, 0b1011, 1, |
| 656 | (outs DPR:$dst), (ins DPR:$a, i32imm:$fbits), |
| 657 | IIC_fpCVTDI, "vcvt", ".u32.f64\t$dst, $a, $fbits", |
| 658 | [/* For disassembly only; pattern left blank */]>; |
Daniel Dunbar | 3bcd9f7 | 2010-08-11 04:46:13 +0000 | [diff] [blame] | 659 | } |
Johnny Chen | 27bb8d0 | 2010-02-11 18:17:16 +0000 | [diff] [blame] | 660 | |
| 661 | // Fixed-Point to FP: |
| 662 | |
Daniel Dunbar | 3bcd9f7 | 2010-08-11 04:46:13 +0000 | [diff] [blame] | 663 | let isCodeGenOnly = 1 in { |
Johnny Chen | 27bb8d0 | 2010-02-11 18:17:16 +0000 | [diff] [blame] | 664 | def VSHTOS : AVConv1XI<0b11101, 0b11, 0b1010, 0b1010, 0, |
| 665 | (outs SPR:$dst), (ins SPR:$a, i32imm:$fbits), |
| 666 | IIC_fpCVTIS, "vcvt", ".f32.s16\t$dst, $a, $fbits", |
| 667 | [/* For disassembly only; pattern left blank */]>; |
| 668 | |
| 669 | def VUHTOS : AVConv1XI<0b11101, 0b11, 0b1011, 0b1010, 0, |
| 670 | (outs SPR:$dst), (ins SPR:$a, i32imm:$fbits), |
| 671 | IIC_fpCVTIS, "vcvt", ".f32.u16\t$dst, $a, $fbits", |
| 672 | [/* For disassembly only; pattern left blank */]>; |
| 673 | |
| 674 | def VSLTOS : AVConv1XI<0b11101, 0b11, 0b1010, 0b1010, 1, |
| 675 | (outs SPR:$dst), (ins SPR:$a, i32imm:$fbits), |
| 676 | IIC_fpCVTIS, "vcvt", ".f32.s32\t$dst, $a, $fbits", |
| 677 | [/* For disassembly only; pattern left blank */]>; |
| 678 | |
| 679 | def VULTOS : AVConv1XI<0b11101, 0b11, 0b1011, 0b1010, 1, |
| 680 | (outs SPR:$dst), (ins SPR:$a, i32imm:$fbits), |
| 681 | IIC_fpCVTIS, "vcvt", ".f32.u32\t$dst, $a, $fbits", |
| 682 | [/* For disassembly only; pattern left blank */]>; |
| 683 | |
| 684 | def VSHTOD : AVConv1XI<0b11101, 0b11, 0b1010, 0b1011, 0, |
| 685 | (outs DPR:$dst), (ins DPR:$a, i32imm:$fbits), |
| 686 | IIC_fpCVTID, "vcvt", ".f64.s16\t$dst, $a, $fbits", |
| 687 | [/* For disassembly only; pattern left blank */]>; |
| 688 | |
| 689 | def VUHTOD : AVConv1XI<0b11101, 0b11, 0b1011, 0b1011, 0, |
| 690 | (outs DPR:$dst), (ins DPR:$a, i32imm:$fbits), |
| 691 | IIC_fpCVTID, "vcvt", ".f64.u16\t$dst, $a, $fbits", |
| 692 | [/* For disassembly only; pattern left blank */]>; |
| 693 | |
| 694 | def VSLTOD : AVConv1XI<0b11101, 0b11, 0b1010, 0b1011, 1, |
| 695 | (outs DPR:$dst), (ins DPR:$a, i32imm:$fbits), |
| 696 | IIC_fpCVTID, "vcvt", ".f64.s32\t$dst, $a, $fbits", |
| 697 | [/* For disassembly only; pattern left blank */]>; |
| 698 | |
| 699 | def VULTOD : AVConv1XI<0b11101, 0b11, 0b1011, 0b1011, 1, |
| 700 | (outs DPR:$dst), (ins DPR:$a, i32imm:$fbits), |
| 701 | IIC_fpCVTID, "vcvt", ".f64.u32\t$dst, $a, $fbits", |
| 702 | [/* For disassembly only; pattern left blank */]>; |
Daniel Dunbar | 3bcd9f7 | 2010-08-11 04:46:13 +0000 | [diff] [blame] | 703 | } |
Johnny Chen | 27bb8d0 | 2010-02-11 18:17:16 +0000 | [diff] [blame] | 704 | |
| 705 | } // End of 'let Constraints = "$src = $dst" in' |
| 706 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 707 | //===----------------------------------------------------------------------===// |
| 708 | // FP FMA Operations. |
| 709 | // |
| 710 | |
Jim Grosbach | 2676737 | 2010-03-24 22:31:46 +0000 | [diff] [blame] | 711 | def VMLAD : ADbI_vmlX<0b11100, 0b00, 0, 0, |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 712 | (outs DPR:$dst), (ins DPR:$dstin, DPR:$a, DPR:$b), |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 713 | IIC_fpMAC64, "vmla", ".f64\t$dst, $a, $b", |
Chris Lattner | d10a53d | 2010-03-08 18:51:21 +0000 | [diff] [blame] | 714 | [(set DPR:$dst, (fadd (fmul DPR:$a, DPR:$b), |
| 715 | (f64 DPR:$dstin)))]>, |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 716 | RegConstraint<"$dstin = $dst">; |
| 717 | |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 718 | def VMLAS : ASbIn<0b11100, 0b00, 0, 0, |
| 719 | (outs SPR:$dst), (ins SPR:$dstin, SPR:$a, SPR:$b), |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 720 | IIC_fpMAC32, "vmla", ".f32\t$dst, $a, $b", |
David Goodwin | 42a83f2 | 2009-08-04 17:53:06 +0000 | [diff] [blame] | 721 | [(set SPR:$dst, (fadd (fmul SPR:$a, SPR:$b), SPR:$dstin))]>, |
| 722 | RegConstraint<"$dstin = $dst">; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 723 | |
Jim Grosbach | 2676737 | 2010-03-24 22:31:46 +0000 | [diff] [blame] | 724 | def VNMLSD : ADbI_vmlX<0b11100, 0b01, 0, 0, |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 725 | (outs DPR:$dst), (ins DPR:$dstin, DPR:$a, DPR:$b), |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 726 | IIC_fpMAC64, "vnmls", ".f64\t$dst, $a, $b", |
Chris Lattner | d10a53d | 2010-03-08 18:51:21 +0000 | [diff] [blame] | 727 | [(set DPR:$dst, (fsub (fmul DPR:$a, DPR:$b), |
| 728 | (f64 DPR:$dstin)))]>, |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 729 | RegConstraint<"$dstin = $dst">; |
| 730 | |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 731 | def VNMLSS : ASbI<0b11100, 0b01, 0, 0, |
| 732 | (outs SPR:$dst), (ins SPR:$dstin, SPR:$a, SPR:$b), |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 733 | IIC_fpMAC32, "vnmls", ".f32\t$dst, $a, $b", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 734 | [(set SPR:$dst, (fsub (fmul SPR:$a, SPR:$b), SPR:$dstin))]>, |
| 735 | RegConstraint<"$dstin = $dst">; |
| 736 | |
Jim Grosbach | 2676737 | 2010-03-24 22:31:46 +0000 | [diff] [blame] | 737 | def VMLSD : ADbI_vmlX<0b11100, 0b00, 1, 0, |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 738 | (outs DPR:$dst), (ins DPR:$dstin, DPR:$a, DPR:$b), |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 739 | IIC_fpMAC64, "vmls", ".f64\t$dst, $a, $b", |
Chris Lattner | d10a53d | 2010-03-08 18:51:21 +0000 | [diff] [blame] | 740 | [(set DPR:$dst, (fadd (fneg (fmul DPR:$a, DPR:$b)), |
| 741 | (f64 DPR:$dstin)))]>, |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 742 | RegConstraint<"$dstin = $dst">; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 743 | |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 744 | def VMLSS : ASbIn<0b11100, 0b00, 1, 0, |
| 745 | (outs SPR:$dst), (ins SPR:$dstin, SPR:$a, SPR:$b), |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 746 | IIC_fpMAC32, "vmls", ".f32\t$dst, $a, $b", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 747 | [(set SPR:$dst, (fadd (fneg (fmul SPR:$a, SPR:$b)), SPR:$dstin))]>, |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 748 | RegConstraint<"$dstin = $dst">; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 749 | |
Chris Lattner | d10a53d | 2010-03-08 18:51:21 +0000 | [diff] [blame] | 750 | def : Pat<(fsub DPR:$dstin, (fmul DPR:$a, (f64 DPR:$b))), |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 751 | (VMLSD DPR:$dstin, DPR:$a, DPR:$b)>, Requires<[DontUseNEONForFP]>; |
David Goodwin | b84f3d4 | 2009-08-04 18:44:29 +0000 | [diff] [blame] | 752 | def : Pat<(fsub SPR:$dstin, (fmul SPR:$a, SPR:$b)), |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 753 | (VMLSS SPR:$dstin, SPR:$a, SPR:$b)>, Requires<[DontUseNEONForFP]>; |
David Goodwin | b84f3d4 | 2009-08-04 18:44:29 +0000 | [diff] [blame] | 754 | |
Jim Grosbach | 2676737 | 2010-03-24 22:31:46 +0000 | [diff] [blame] | 755 | def VNMLAD : ADbI_vmlX<0b11100, 0b01, 1, 0, |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 756 | (outs DPR:$dst), (ins DPR:$dstin, DPR:$a, DPR:$b), |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 757 | IIC_fpMAC64, "vnmla", ".f64\t$dst, $a, $b", |
Chris Lattner | d10a53d | 2010-03-08 18:51:21 +0000 | [diff] [blame] | 758 | [(set DPR:$dst, (fsub (fneg (fmul DPR:$a, DPR:$b)), |
| 759 | (f64 DPR:$dstin)))]>, |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 760 | RegConstraint<"$dstin = $dst">; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 761 | |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 762 | def VNMLAS : ASbI<0b11100, 0b01, 1, 0, |
| 763 | (outs SPR:$dst), (ins SPR:$dstin, SPR:$a, SPR:$b), |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 764 | IIC_fpMAC32, "vnmla", ".f32\t$dst, $a, $b", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 765 | [(set SPR:$dst, (fsub (fneg (fmul SPR:$a, SPR:$b)), SPR:$dstin))]>, |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 766 | RegConstraint<"$dstin = $dst">; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 767 | |
| 768 | //===----------------------------------------------------------------------===// |
| 769 | // FP Conditional moves. |
| 770 | // |
| 771 | |
Evan Cheng | 020cc1b | 2010-05-13 00:16:46 +0000 | [diff] [blame] | 772 | let neverHasSideEffects = 1 in { |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 773 | def VMOVDcc : ADuI<0b11101, 0b11, 0b0000, 0b01, 0, |
Evan Cheng | 78be83d | 2008-11-11 19:40:26 +0000 | [diff] [blame] | 774 | (outs DPR:$dst), (ins DPR:$false, DPR:$true), |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 775 | IIC_fpUNA64, "vmov", ".f64\t$dst, $true", |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 776 | [/*(set DPR:$dst, (ARMcmov DPR:$false, DPR:$true, imm:$cc))*/]>, |
| 777 | RegConstraint<"$false = $dst">; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 778 | |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 779 | def VMOVScc : ASuI<0b11101, 0b11, 0b0000, 0b01, 0, |
Evan Cheng | 78be83d | 2008-11-11 19:40:26 +0000 | [diff] [blame] | 780 | (outs SPR:$dst), (ins SPR:$false, SPR:$true), |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 781 | IIC_fpUNA32, "vmov", ".f32\t$dst, $true", |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 782 | [/*(set SPR:$dst, (ARMcmov SPR:$false, SPR:$true, imm:$cc))*/]>, |
| 783 | RegConstraint<"$false = $dst">; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 784 | |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 785 | def VNEGDcc : ADuI<0b11101, 0b11, 0b0001, 0b01, 0, |
Evan Cheng | 78be83d | 2008-11-11 19:40:26 +0000 | [diff] [blame] | 786 | (outs DPR:$dst), (ins DPR:$false, DPR:$true), |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 787 | IIC_fpUNA64, "vneg", ".f64\t$dst, $true", |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 788 | [/*(set DPR:$dst, (ARMcneg DPR:$false, DPR:$true, imm:$cc))*/]>, |
| 789 | RegConstraint<"$false = $dst">; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 790 | |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 791 | def VNEGScc : ASuI<0b11101, 0b11, 0b0001, 0b01, 0, |
Evan Cheng | 78be83d | 2008-11-11 19:40:26 +0000 | [diff] [blame] | 792 | (outs SPR:$dst), (ins SPR:$false, SPR:$true), |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 793 | IIC_fpUNA32, "vneg", ".f32\t$dst, $true", |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 794 | [/*(set SPR:$dst, (ARMcneg SPR:$false, SPR:$true, imm:$cc))*/]>, |
| 795 | RegConstraint<"$false = $dst">; |
Evan Cheng | 020cc1b | 2010-05-13 00:16:46 +0000 | [diff] [blame] | 796 | } // neverHasSideEffects |
Evan Cheng | 78be83d | 2008-11-11 19:40:26 +0000 | [diff] [blame] | 797 | |
| 798 | //===----------------------------------------------------------------------===// |
| 799 | // Misc. |
| 800 | // |
| 801 | |
Evan Cheng | 1e13c79 | 2009-11-10 19:44:56 +0000 | [diff] [blame] | 802 | // APSR is the application level alias of CPSR. This FPSCR N, Z, C, V flags |
| 803 | // to APSR. |
Evan Cheng | 91449a8 | 2009-07-20 02:12:31 +0000 | [diff] [blame] | 804 | let Defs = [CPSR], Uses = [FPSCR] in |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 805 | def FMSTAT : VFPAI<(outs), (ins), VFPMiscFrm, IIC_fpSTAT, "vmrs", |
Jim Grosbach | f4cbc0e | 2009-11-13 01:17:22 +0000 | [diff] [blame] | 806 | "\tapsr_nzcv, fpscr", |
Evan Cheng | dd22a45 | 2009-10-27 00:20:49 +0000 | [diff] [blame] | 807 | [(arm_fmstat)]> { |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 808 | let Inst{27-20} = 0b11101111; |
| 809 | let Inst{19-16} = 0b0001; |
| 810 | let Inst{15-12} = 0b1111; |
| 811 | let Inst{11-8} = 0b1010; |
| 812 | let Inst{7} = 0; |
| 813 | let Inst{4} = 1; |
| 814 | } |
Evan Cheng | 3938242 | 2009-10-28 01:44:26 +0000 | [diff] [blame] | 815 | |
Johnny Chen | c974504 | 2010-02-09 22:35:38 +0000 | [diff] [blame] | 816 | // FPSCR <-> GPR (for disassembly only) |
Nate Begeman | d1fb583 | 2010-08-03 21:31:55 +0000 | [diff] [blame] | 817 | let hasSideEffects = 1, Uses = [FPSCR] in |
| 818 | def VMRS : VFPAI<(outs GPR:$dst), (ins), VFPMiscFrm, IIC_fpSTAT, |
| 819 | "vmrs", "\t$dst, fpscr", |
| 820 | [(set GPR:$dst, (int_arm_get_fpscr))]> { |
Johnny Chen | c974504 | 2010-02-09 22:35:38 +0000 | [diff] [blame] | 821 | let Inst{27-20} = 0b11101111; |
| 822 | let Inst{19-16} = 0b0001; |
| 823 | let Inst{11-8} = 0b1010; |
| 824 | let Inst{7} = 0; |
| 825 | let Inst{4} = 1; |
| 826 | } |
Johnny Chen | c974504 | 2010-02-09 22:35:38 +0000 | [diff] [blame] | 827 | |
Nate Begeman | d1fb583 | 2010-08-03 21:31:55 +0000 | [diff] [blame] | 828 | let Defs = [FPSCR] in |
| 829 | def VMSR : VFPAI<(outs), (ins GPR:$src), VFPMiscFrm, IIC_fpSTAT, |
| 830 | "vmsr", "\tfpscr, $src", |
| 831 | [(int_arm_set_fpscr GPR:$src)]> { |
Johnny Chen | c974504 | 2010-02-09 22:35:38 +0000 | [diff] [blame] | 832 | let Inst{27-20} = 0b11101110; |
| 833 | let Inst{19-16} = 0b0001; |
| 834 | let Inst{11-8} = 0b1010; |
| 835 | let Inst{7} = 0; |
| 836 | let Inst{4} = 1; |
| 837 | } |
Evan Cheng | 3938242 | 2009-10-28 01:44:26 +0000 | [diff] [blame] | 838 | |
| 839 | // Materialize FP immediates. VFP3 only. |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 840 | let isReMaterializable = 1 in { |
| 841 | def FCONSTD : VFPAI<(outs DPR:$dst), (ins vfp_f64imm:$imm), |
Anton Korobeynikov | 63401e3 | 2010-04-07 18:19:56 +0000 | [diff] [blame] | 842 | VFPMiscFrm, IIC_fpUNA64, |
Evan Cheng | 9d172d5 | 2009-11-24 01:05:23 +0000 | [diff] [blame] | 843 | "vmov", ".f64\t$dst, $imm", |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 844 | [(set DPR:$dst, vfp_f64imm:$imm)]>, Requires<[HasVFP3]> { |
| 845 | let Inst{27-23} = 0b11101; |
| 846 | let Inst{21-20} = 0b11; |
| 847 | let Inst{11-9} = 0b101; |
| 848 | let Inst{8} = 1; |
| 849 | let Inst{7-4} = 0b0000; |
| 850 | } |
| 851 | |
Evan Cheng | 3938242 | 2009-10-28 01:44:26 +0000 | [diff] [blame] | 852 | def FCONSTS : VFPAI<(outs SPR:$dst), (ins vfp_f32imm:$imm), |
Anton Korobeynikov | 63401e3 | 2010-04-07 18:19:56 +0000 | [diff] [blame] | 853 | VFPMiscFrm, IIC_fpUNA32, |
Evan Cheng | 9d172d5 | 2009-11-24 01:05:23 +0000 | [diff] [blame] | 854 | "vmov", ".f32\t$dst, $imm", |
Evan Cheng | 3938242 | 2009-10-28 01:44:26 +0000 | [diff] [blame] | 855 | [(set SPR:$dst, vfp_f32imm:$imm)]>, Requires<[HasVFP3]> { |
| 856 | let Inst{27-23} = 0b11101; |
| 857 | let Inst{21-20} = 0b11; |
| 858 | let Inst{11-9} = 0b101; |
| 859 | let Inst{8} = 0; |
| 860 | let Inst{7-4} = 0b0000; |
| 861 | } |
Evan Cheng | 3938242 | 2009-10-28 01:44:26 +0000 | [diff] [blame] | 862 | } |