blob: 99e394d3f401ff5d8dfa7e3c91408f33848f8bd5 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrVFP.td - VFP support for ARM -------------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Jim Grosbache5d20f92008-09-11 21:41:29 +000010// This file describes the ARM VFP instruction set.
Evan Chenga8e29892007-01-19 07:51:42 +000011//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014def SDT_FTOI :
15SDTypeProfile<1, 1, [SDTCisVT<0, f32>, SDTCisFP<1>]>;
16def SDT_ITOF :
17SDTypeProfile<1, 1, [SDTCisFP<0>, SDTCisVT<1, f32>]>;
18def SDT_CMPFP0 :
19SDTypeProfile<0, 1, [SDTCisFP<0>]>;
Jim Grosbache5165492009-11-09 00:11:35 +000020def SDT_VMOVDRR :
Evan Chenga8e29892007-01-19 07:51:42 +000021SDTypeProfile<1, 2, [SDTCisVT<0, f64>, SDTCisVT<1, i32>,
22 SDTCisSameAs<1, 2>]>;
23
Bob Wilson76a312b2010-03-19 22:51:32 +000024def arm_ftoui : SDNode<"ARMISD::FTOUI", SDT_FTOI>;
25def arm_ftosi : SDNode<"ARMISD::FTOSI", SDT_FTOI>;
26def arm_sitof : SDNode<"ARMISD::SITOF", SDT_ITOF>;
27def arm_uitof : SDNode<"ARMISD::UITOF", SDT_ITOF>;
Chris Lattner48be23c2008-01-15 22:02:54 +000028def arm_fmstat : SDNode<"ARMISD::FMSTAT", SDTNone, [SDNPInFlag,SDNPOutFlag]>;
Evan Cheng96581d32008-11-11 02:11:05 +000029def arm_cmpfp : SDNode<"ARMISD::CMPFP", SDT_ARMCmp, [SDNPOutFlag]>;
30def arm_cmpfp0 : SDNode<"ARMISD::CMPFPw0",SDT_CMPFP0, [SDNPOutFlag]>;
Jim Grosbache5165492009-11-09 00:11:35 +000031def arm_fmdrr : SDNode<"ARMISD::VMOVDRR", SDT_VMOVDRR>;
Evan Chenga8e29892007-01-19 07:51:42 +000032
33//===----------------------------------------------------------------------===//
Evan Cheng39382422009-10-28 01:44:26 +000034// Operand Definitions.
35//
36
37
38def vfp_f32imm : Operand<f32>,
39 PatLeaf<(f32 fpimm), [{
40 return ARM::getVFPf32Imm(N->getValueAPF()) != -1;
41 }]> {
42 let PrintMethod = "printVFPf32ImmOperand";
43}
44
45def vfp_f64imm : Operand<f64>,
46 PatLeaf<(f64 fpimm), [{
47 return ARM::getVFPf64Imm(N->getValueAPF()) != -1;
48 }]> {
49 let PrintMethod = "printVFPf64ImmOperand";
50}
51
52
53//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +000054// Load / store Instructions.
55//
56
Dan Gohmanbc9d98b2010-02-27 23:47:46 +000057let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbache5165492009-11-09 00:11:35 +000058def VLDRD : ADI5<0b1101, 0b01, (outs DPR:$dst), (ins addrmode5:$addr),
59 IIC_fpLoad64, "vldr", ".64\t$dst, $addr",
Chris Lattnerd10a53d2010-03-08 18:51:21 +000060 [(set DPR:$dst, (f64 (load addrmode5:$addr)))]>;
Evan Chenga8e29892007-01-19 07:51:42 +000061
Jim Grosbache5165492009-11-09 00:11:35 +000062def VLDRS : ASI5<0b1101, 0b01, (outs SPR:$dst), (ins addrmode5:$addr),
63 IIC_fpLoad32, "vldr", ".32\t$dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +000064 [(set SPR:$dst, (load addrmode5:$addr))]>;
Dan Gohman15511cf2008-12-03 18:15:48 +000065} // canFoldAsLoad
Evan Chenga8e29892007-01-19 07:51:42 +000066
Jim Grosbache5165492009-11-09 00:11:35 +000067def VSTRD : ADI5<0b1101, 0b00, (outs), (ins DPR:$src, addrmode5:$addr),
68 IIC_fpStore64, "vstr", ".64\t$src, $addr",
Chris Lattnerd10a53d2010-03-08 18:51:21 +000069 [(store (f64 DPR:$src), addrmode5:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +000070
Jim Grosbache5165492009-11-09 00:11:35 +000071def VSTRS : ASI5<0b1101, 0b00, (outs), (ins SPR:$src, addrmode5:$addr),
72 IIC_fpStore32, "vstr", ".32\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +000073 [(store SPR:$src, addrmode5:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +000074
75//===----------------------------------------------------------------------===//
76// Load / store multiple Instructions.
77//
78
Evan Cheng5fd1c9b2010-05-19 06:07:03 +000079let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Jim Grosbach72db1822010-09-08 00:25:50 +000080def VLDMD : AXDI4<(outs), (ins addrmode4:$addr, pred:$p, reglist:$dsts,
Evan Cheng5a50cee2010-10-07 01:50:48 +000081 variable_ops), IndexModeNone, IIC_fpLoad_m,
Bob Wilsond4bfd542010-08-27 23:18:17 +000082 "vldm${addr:submode}${p}\t$addr, $dsts", "", []> {
Evan Chengcd8e66a2008-11-11 21:48:44 +000083 let Inst{20} = 1;
84}
Evan Chenga8e29892007-01-19 07:51:42 +000085
Jim Grosbach72db1822010-09-08 00:25:50 +000086def VLDMS : AXSI4<(outs), (ins addrmode4:$addr, pred:$p, reglist:$dsts,
Evan Cheng5a50cee2010-10-07 01:50:48 +000087 variable_ops), IndexModeNone, IIC_fpLoad_m,
Bob Wilsond4bfd542010-08-27 23:18:17 +000088 "vldm${addr:submode}${p}\t$addr, $dsts", "", []> {
Bob Wilson815baeb2010-03-13 01:08:20 +000089 let Inst{20} = 1;
90}
91
Jim Grosbach72db1822010-09-08 00:25:50 +000092def VLDMD_UPD : AXDI4<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
Bob Wilson815baeb2010-03-13 01:08:20 +000093 reglist:$dsts, variable_ops),
Evan Cheng5a50cee2010-10-07 01:50:48 +000094 IndexModeUpd, IIC_fpLoad_mu,
Bob Wilsond4bfd542010-08-27 23:18:17 +000095 "vldm${addr:submode}${p}\t$addr!, $dsts",
96 "$addr.addr = $wb", []> {
Bob Wilson815baeb2010-03-13 01:08:20 +000097 let Inst{20} = 1;
98}
99
Jim Grosbach72db1822010-09-08 00:25:50 +0000100def VLDMS_UPD : AXSI4<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
Bob Wilson815baeb2010-03-13 01:08:20 +0000101 reglist:$dsts, variable_ops),
Evan Cheng5a50cee2010-10-07 01:50:48 +0000102 IndexModeUpd, IIC_fpLoad_mu,
Bob Wilsond4bfd542010-08-27 23:18:17 +0000103 "vldm${addr:submode}${p}\t$addr!, $dsts",
104 "$addr.addr = $wb", []> {
Evan Chengcd8e66a2008-11-11 21:48:44 +0000105 let Inst{20} = 1;
106}
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000107} // mayLoad, neverHasSideEffects, hasExtraDefRegAllocReq
Evan Chenga8e29892007-01-19 07:51:42 +0000108
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000109let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Jim Grosbach72db1822010-09-08 00:25:50 +0000110def VSTMD : AXDI4<(outs), (ins addrmode4:$addr, pred:$p, reglist:$srcs,
Evan Cheng5a50cee2010-10-07 01:50:48 +0000111 variable_ops), IndexModeNone, IIC_fpStore_m,
Bob Wilsond4bfd542010-08-27 23:18:17 +0000112 "vstm${addr:submode}${p}\t$addr, $srcs", "", []> {
Evan Chengcd8e66a2008-11-11 21:48:44 +0000113 let Inst{20} = 0;
114}
Evan Chenga8e29892007-01-19 07:51:42 +0000115
Jim Grosbach72db1822010-09-08 00:25:50 +0000116def VSTMS : AXSI4<(outs), (ins addrmode4:$addr, pred:$p, reglist:$srcs,
Evan Cheng5a50cee2010-10-07 01:50:48 +0000117 variable_ops), IndexModeNone, IIC_fpStore_m,
Bob Wilsond4bfd542010-08-27 23:18:17 +0000118 "vstm${addr:submode}${p}\t$addr, $srcs", "", []> {
Bob Wilson815baeb2010-03-13 01:08:20 +0000119 let Inst{20} = 0;
120}
121
Jim Grosbach72db1822010-09-08 00:25:50 +0000122def VSTMD_UPD : AXDI4<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
Bob Wilson815baeb2010-03-13 01:08:20 +0000123 reglist:$srcs, variable_ops),
Evan Cheng5a50cee2010-10-07 01:50:48 +0000124 IndexModeUpd, IIC_fpStore_mu,
Bob Wilsond4bfd542010-08-27 23:18:17 +0000125 "vstm${addr:submode}${p}\t$addr!, $srcs",
126 "$addr.addr = $wb", []> {
Bob Wilson815baeb2010-03-13 01:08:20 +0000127 let Inst{20} = 0;
128}
129
Jim Grosbach72db1822010-09-08 00:25:50 +0000130def VSTMS_UPD : AXSI4<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
Bob Wilson815baeb2010-03-13 01:08:20 +0000131 reglist:$srcs, variable_ops),
Evan Cheng5a50cee2010-10-07 01:50:48 +0000132 IndexModeUpd, IIC_fpStore_mu,
Bob Wilsond4bfd542010-08-27 23:18:17 +0000133 "vstm${addr:submode}${p}\t$addr!, $srcs",
134 "$addr.addr = $wb", []> {
Evan Chengcd8e66a2008-11-11 21:48:44 +0000135 let Inst{20} = 0;
136}
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000137} // mayStore, neverHasSideEffects, hasExtraSrcRegAllocReq
Evan Chenga8e29892007-01-19 07:51:42 +0000138
139// FLDMX, FSTMX - mixing S/D registers for pre-armv6 cores
140
Bill Wendling52061f82010-10-12 23:06:54 +0000141
142// FIXME: Can these be placed into the base class?
143class ADbI_Encode<bits<5> opcod1, bits<2> opcod2, bit op6, bit op4, dag oops,
144 dag iops, InstrItinClass itin, string opc, string asm,
145 list<dag> pattern>
146 : ADbI<opcod1, opcod2, op6, op4, oops, iops, itin, opc, asm, pattern> {
147 // Instruction operands.
148 bits<5> Dd;
149 bits<5> Dn;
150 bits<5> Dm;
151
152 // Encode instruction operands.
153 let Inst{3-0} = Dm{3-0};
154 let Inst{5} = Dm{4};
155 let Inst{19-16} = Dn{3-0};
156 let Inst{7} = Dn{4};
157 let Inst{15-12} = Dd{3-0};
158 let Inst{22} = Dd{4};
159}
160
Bill Wendlingcd776862010-10-13 00:04:29 +0000161class ADuI_Encode<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3,
162 bits<2> opcod4, bit opcod5, dag oops, dag iops,
163 InstrItinClass itin, string opc, string asm,
164 list<dag> pattern>
165 : ADuI<opcod1, opcod2, opcod3, opcod4, opcod5, oops, iops, itin, opc,
166 asm, pattern> {
167 // Instruction operands.
168 bits<5> Dd;
169 bits<5> Dm;
170
171 // Encode instruction operands.
172 let Inst{3-0} = Dm{3-0};
173 let Inst{5} = Dm{4};
174 let Inst{15-12} = Dd{3-0};
175 let Inst{22} = Dd{4};
176}
177
Bill Wendlingcaa3d462010-10-12 23:22:27 +0000178class ASbI_Encode<bits<5> opcod1, bits<2> opcod2, bit op6, bit op4, dag oops,
179 dag iops, InstrItinClass itin, string opc, string asm,
180 list<dag> pattern>
181 : ASbI<opcod1, opcod2, op6, op4, oops, iops, itin, opc, asm, pattern> {
182 // Instruction operands.
183 bits<5> Sd;
184 bits<5> Sn;
185 bits<5> Sm;
186
187 // Encode instruction operands.
188 let Inst{3-0} = Sm{4-1};
189 let Inst{5} = Sm{0};
190 let Inst{19-16} = Sn{4-1};
191 let Inst{7} = Sn{0};
192 let Inst{15-12} = Sd{4-1};
193 let Inst{22} = Sd{0};
194}
195
Bill Wendling52061f82010-10-12 23:06:54 +0000196class ASbIn_Encode<bits<5> opcod1, bits<2> opcod2, bit op6, bit op4, dag oops,
197 dag iops, InstrItinClass itin, string opc, string asm,
198 list<dag> pattern>
199 : ASbIn<opcod1, opcod2, op6, op4, oops, iops, itin, opc, asm, pattern> {
200 // Instruction operands.
201 bits<5> Sd;
202 bits<5> Sn;
203 bits<5> Sm;
204
205 // Encode instruction operands.
206 let Inst{3-0} = Sm{4-1};
207 let Inst{5} = Sm{0};
208 let Inst{19-16} = Sn{4-1};
209 let Inst{7} = Sn{0};
210 let Inst{15-12} = Sd{4-1};
211 let Inst{22} = Sd{0};
212}
213
Bill Wendling1fc6d882010-10-13 00:38:07 +0000214class ASuI_Encode<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3,
215 bits<2> opcod4, bit opcod5, dag oops, dag iops,
216 InstrItinClass itin, string opc, string asm,
217 list<dag> pattern>
218 : ASuI<opcod1, opcod2, opcod3, opcod4, opcod5, oops, iops, itin, opc,
219 asm, pattern> {
220 // Instruction operands.
221 bits<5> Sd;
222 bits<5> Sm;
223
224 // Encode instruction operands.
225 let Inst{3-0} = Sm{4-1};
226 let Inst{5} = Sm{0};
227 let Inst{15-12} = Sd{4-1};
228 let Inst{22} = Sd{0};
229}
230
231class ASuIn_Encode<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3,
232 bits<2> opcod4, bit opcod5, dag oops, dag iops,
233 InstrItinClass itin, string opc, string asm,
234 list<dag> pattern>
235 : ASuIn<opcod1, opcod2, opcod3, opcod4, opcod5, oops, iops, itin, opc,
236 asm, pattern> {
237 // Instruction operands.
238 bits<5> Sd;
239 bits<5> Sm;
240
241 // Encode instruction operands.
242 let Inst{3-0} = Sm{4-1};
243 let Inst{5} = Sm{0};
244 let Inst{15-12} = Sd{4-1};
245 let Inst{22} = Sd{0};
246}
247
Evan Chenga8e29892007-01-19 07:51:42 +0000248//===----------------------------------------------------------------------===//
249// FP Binary Operations.
250//
251
Bill Wendling52061f82010-10-12 23:06:54 +0000252def VADDD : ADbI_Encode<0b11100, 0b11, 0, 0,
253 (outs DPR:$Dd), (ins DPR:$Dn, DPR:$Dm),
254 IIC_fpALU64, "vadd", ".f64\t$Dd, $Dn, $Dm",
255 [(set DPR:$Dd, (fadd DPR:$Dn, (f64 DPR:$Dm)))]>;
Bill Wendling174777b2010-10-12 22:08:41 +0000256
Bill Wendling52061f82010-10-12 23:06:54 +0000257def VADDS : ASbIn_Encode<0b11100, 0b11, 0, 0,
258 (outs SPR:$Sd), (ins SPR:$Sn, SPR:$Sm),
259 IIC_fpALU32, "vadd", ".f32\t$Sd, $Sn, $Sm",
260 [(set SPR:$Sd, (fadd SPR:$Sn, SPR:$Sm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000261
Bill Wendling52061f82010-10-12 23:06:54 +0000262def VSUBD : ADbI_Encode<0b11100, 0b11, 1, 0,
263 (outs DPR:$Dd), (ins DPR:$Dn, DPR:$Dm),
264 IIC_fpALU64, "vsub", ".f64\t$Dd, $Dn, $Dm",
265 [(set DPR:$Dd, (fsub DPR:$Dn, (f64 DPR:$Dm)))]>;
Jim Grosbach499e8862010-10-12 21:22:40 +0000266
Bill Wendling52061f82010-10-12 23:06:54 +0000267def VSUBS : ASbIn_Encode<0b11100, 0b11, 1, 0,
268 (outs SPR:$Sd), (ins SPR:$Sn, SPR:$Sm),
269 IIC_fpALU32, "vsub", ".f32\t$Sd, $Sn, $Sm",
270 [(set SPR:$Sd, (fsub SPR:$Sn, SPR:$Sm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000271
Bill Wendlingcaa3d462010-10-12 23:22:27 +0000272def VDIVD : ADbI_Encode<0b11101, 0b00, 0, 0,
273 (outs DPR:$Dd), (ins DPR:$Dn, DPR:$Dm),
274 IIC_fpDIV64, "vdiv", ".f64\t$Dd, $Dn, $Dm",
275 [(set DPR:$Dd, (fdiv DPR:$Dn, (f64 DPR:$Dm)))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000276
Bill Wendlingcaa3d462010-10-12 23:22:27 +0000277def VDIVS : ASbI_Encode<0b11101, 0b00, 0, 0,
278 (outs SPR:$Sd), (ins SPR:$Sn, SPR:$Sm),
279 IIC_fpDIV32, "vdiv", ".f32\t$Sd, $Sn, $Sm",
280 [(set SPR:$Sd, (fdiv SPR:$Sn, SPR:$Sm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000281
Bill Wendlingcaa3d462010-10-12 23:22:27 +0000282def VMULD : ADbI_Encode<0b11100, 0b10, 0, 0,
283 (outs DPR:$Dd), (ins DPR:$Dn, DPR:$Dm),
284 IIC_fpMUL64, "vmul", ".f64\t$Dd, $Dn, $Dm",
285 [(set DPR:$Dd, (fmul DPR:$Dn, (f64 DPR:$Dm)))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000286
Bill Wendlingcaa3d462010-10-12 23:22:27 +0000287def VMULS : ASbIn_Encode<0b11100, 0b10, 0, 0,
288 (outs SPR:$Sd), (ins SPR:$Sn, SPR:$Sm),
289 IIC_fpMUL32, "vmul", ".f32\t$Sd, $Sn, $Sm",
290 [(set SPR:$Sd, (fmul SPR:$Sn, SPR:$Sm))]>;
Jim Grosbache5165492009-11-09 00:11:35 +0000291
Bill Wendling5a1fd8c2010-10-12 23:47:37 +0000292def VNMULD : ADbI_Encode<0b11100, 0b10, 1, 0,
293 (outs DPR:$Dd), (ins DPR:$Dn, DPR:$Dm),
294 IIC_fpMUL64, "vnmul", ".f64\t$Dd, $Dn, $Dm",
295 [(set DPR:$Dd, (fneg (fmul DPR:$Dn, (f64 DPR:$Dm))))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000296
Bill Wendling5a1fd8c2010-10-12 23:47:37 +0000297def VNMULS : ASbI_Encode<0b11100, 0b10, 1, 0,
298 (outs SPR:$Sd), (ins SPR:$Sn, SPR:$Sm),
299 IIC_fpMUL32, "vnmul", ".f32\t$Sd, $Sn, $Sm",
300 [(set SPR:$Sd, (fneg (fmul SPR:$Sn, SPR:$Sm)))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000301
Chris Lattner72939122007-05-03 00:32:00 +0000302// Match reassociated forms only if not sign dependent rounding.
Chris Lattnerd10a53d2010-03-08 18:51:21 +0000303def : Pat<(fmul (fneg DPR:$a), (f64 DPR:$b)),
Jim Grosbache5165492009-11-09 00:11:35 +0000304 (VNMULD DPR:$a, DPR:$b)>, Requires<[NoHonorSignDependentRounding]>;
Chris Lattner72939122007-05-03 00:32:00 +0000305def : Pat<(fmul (fneg SPR:$a), SPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000306 (VNMULS SPR:$a, SPR:$b)>, Requires<[NoHonorSignDependentRounding]>;
Chris Lattner72939122007-05-03 00:32:00 +0000307
Bill Wendlingdd3bc112010-10-12 22:55:35 +0000308// These are encoded as unary instructions.
309let Defs = [FPSCR] in {
Bill Wendlingcd776862010-10-13 00:04:29 +0000310def VCMPED : ADuI_Encode<0b11101, 0b11, 0b0100, 0b11, 0,
311 (outs),(ins DPR:$Dd, DPR:$Dm),
312 IIC_fpCMP64, "vcmpe", ".f64\t$Dd, $Dm",
313 [(arm_cmpfp DPR:$Dd, (f64 DPR:$Dm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000314
Bill Wendlingcd776862010-10-13 00:04:29 +0000315def VCMPES : ASuI_Encode<0b11101, 0b11, 0b0100, 0b11, 0,
316 (outs),(ins SPR:$Sd, SPR:$Sm),
317 IIC_fpCMP32, "vcmpe", ".f32\t$Sd, $Sm",
318 [(arm_cmpfp SPR:$Sd, SPR:$Sm)]>;
Bill Wendlingdd3bc112010-10-12 22:55:35 +0000319
320def VCMPD : ADuI<0b11101, 0b11, 0b0100, 0b01, 0, (outs), (ins DPR:$a, DPR:$b),
321 IIC_fpCMP64, "vcmp", ".f64\t$a, $b",
322 [/* For disassembly only; pattern left blank */]>;
323
324def VCMPS : ASuI<0b11101, 0b11, 0b0100, 0b01, 0, (outs), (ins SPR:$a, SPR:$b),
325 IIC_fpCMP32, "vcmp", ".f32\t$a, $b",
326 [/* For disassembly only; pattern left blank */]>;
327}
Evan Chenga8e29892007-01-19 07:51:42 +0000328
329//===----------------------------------------------------------------------===//
330// FP Unary Operations.
331//
332
Bill Wendling1fc6d882010-10-13 00:38:07 +0000333def VABSD : ADuI_Encode<0b11101, 0b11, 0b0000, 0b11, 0,
334 (outs DPR:$Dd), (ins DPR:$Dm),
335 IIC_fpUNA64, "vabs", ".f64\t$Dd, $Dm",
336 [(set DPR:$Dd, (fabs (f64 DPR:$Dm)))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000337
Bill Wendling1fc6d882010-10-13 00:38:07 +0000338def VABSS : ASuIn_Encode<0b11101, 0b11, 0b0000, 0b11, 0,
339 (outs SPR:$Sd), (ins SPR:$Sm),
340 IIC_fpUNA32, "vabs", ".f32\t$Sd, $Sm",
341 [(set SPR:$Sd, (fabs SPR:$Sm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000342
Evan Cheng91449a82009-07-20 02:12:31 +0000343let Defs = [FPSCR] in {
Bill Wendling1fc6d882010-10-13 00:38:07 +0000344def VCMPEZD : ADuI_Encode<0b11101, 0b11, 0b0101, 0b11, 0,
345 (outs), (ins DPR:$Dd),
346 IIC_fpCMP64, "vcmpe", ".f64\t$Dd, #0",
347 [(arm_cmpfp0 (f64 DPR:$Dd))]> {
348 let Inst{3-0} = 0b0000;
349 let Inst{5} = 0;
350}
351
352def VCMPEZS : ASuI_Encode<0b11101, 0b11, 0b0101, 0b11, 0,
353 (outs), (ins SPR:$Sd),
354 IIC_fpCMP32, "vcmpe", ".f32\t$Sd, #0",
355 [(arm_cmpfp0 SPR:$Sd)]> {
356 let Inst{3-0} = 0b0000;
357 let Inst{5} = 0;
358}
Evan Chenga8e29892007-01-19 07:51:42 +0000359
Johnny Chen7edd8e32010-02-08 19:41:48 +0000360def VCMPZD : ADuI<0b11101, 0b11, 0b0101, 0b01, 0, (outs), (ins DPR:$a),
361 IIC_fpCMP64, "vcmp", ".f64\t$a, #0",
362 [/* For disassembly only; pattern left blank */]>;
363
Johnny Chen7edd8e32010-02-08 19:41:48 +0000364def VCMPZS : ASuI<0b11101, 0b11, 0b0101, 0b01, 0, (outs), (ins SPR:$a),
365 IIC_fpCMP32, "vcmp", ".f32\t$a, #0",
366 [/* For disassembly only; pattern left blank */]>;
Evan Cheng91449a82009-07-20 02:12:31 +0000367}
Evan Chenga8e29892007-01-19 07:51:42 +0000368
Bill Wendling54908dd2010-10-13 00:56:35 +0000369def VCVTDS : ASuI<0b11101, 0b11, 0b0111, 0b11, 0,
370 (outs DPR:$Dd), (ins SPR:$Sm),
371 IIC_fpCVTDS, "vcvt", ".f64.f32\t$Dd, $Sm",
372 [(set DPR:$Dd, (fextend SPR:$Sm))]> {
373 // Instruction operands.
374 bits<5> Dd;
375 bits<5> Sm;
376
377 // Encode instruction operands.
378 let Inst{3-0} = Sm{4-1};
379 let Inst{5} = Sm{0};
380 let Inst{15-12} = Dd{3-0};
381 let Inst{22} = Dd{4};
382}
Evan Chenga8e29892007-01-19 07:51:42 +0000383
Evan Cheng96581d32008-11-11 02:11:05 +0000384// Special case encoding: bits 11-8 is 0b1011.
Bill Wendling54908dd2010-10-13 00:56:35 +0000385def VCVTSD : VFPAI<(outs SPR:$Sd), (ins DPR:$Dm), VFPUnaryFrm,
386 IIC_fpCVTSD, "vcvt", ".f32.f64\t$Sd, $Dm",
387 [(set SPR:$Sd, (fround DPR:$Dm))]> {
388 // Instruction operands.
389 bits<5> Sd;
390 bits<5> Dm;
391
392 // Encode instruction operands.
393 let Inst{3-0} = Dm{3-0};
394 let Inst{5} = Dm{4};
395 let Inst{15-12} = Sd{4-1};
396 let Inst{22} = Sd{0};
397
Evan Cheng96581d32008-11-11 02:11:05 +0000398 let Inst{27-23} = 0b11101;
399 let Inst{21-16} = 0b110111;
400 let Inst{11-8} = 0b1011;
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000401 let Inst{7-6} = 0b11;
402 let Inst{4} = 0;
Evan Cheng96581d32008-11-11 02:11:05 +0000403}
Evan Chenga8e29892007-01-19 07:51:42 +0000404
Johnny Chen2d658df2010-02-09 17:21:56 +0000405// Between half-precision and single-precision. For disassembly only.
406
Jim Grosbach18f30e62010-06-02 21:53:11 +0000407def VCVTBSH: ASuI<0b11101, 0b11, 0b0010, 0b01, 0, (outs SPR:$dst), (ins SPR:$a),
Anton Korobeynikovc492e092010-04-07 18:19:46 +0000408 /* FIXME */ IIC_fpCVTSH, "vcvtb", ".f32.f16\t$dst, $a",
Anton Korobeynikovf0d50072010-03-18 22:35:37 +0000409 [/* For disassembly only; pattern left blank */]>;
410
Bob Wilson76a312b2010-03-19 22:51:32 +0000411def : ARMPat<(f32_to_f16 SPR:$a),
412 (i32 (COPY_TO_REGCLASS (VCVTBSH SPR:$a), GPR))>;
Johnny Chen2d658df2010-02-09 17:21:56 +0000413
Jim Grosbach18f30e62010-06-02 21:53:11 +0000414def VCVTBHS: ASuI<0b11101, 0b11, 0b0011, 0b01, 0, (outs SPR:$dst), (ins SPR:$a),
Anton Korobeynikovc492e092010-04-07 18:19:46 +0000415 /* FIXME */ IIC_fpCVTHS, "vcvtb", ".f16.f32\t$dst, $a",
Anton Korobeynikovf0d50072010-03-18 22:35:37 +0000416 [/* For disassembly only; pattern left blank */]>;
417
Bob Wilson76a312b2010-03-19 22:51:32 +0000418def : ARMPat<(f16_to_f32 GPR:$a),
419 (VCVTBHS (COPY_TO_REGCLASS GPR:$a, SPR))>;
Johnny Chen2d658df2010-02-09 17:21:56 +0000420
Jim Grosbach18f30e62010-06-02 21:53:11 +0000421def VCVTTSH: ASuI<0b11101, 0b11, 0b0010, 0b11, 0, (outs SPR:$dst), (ins SPR:$a),
Anton Korobeynikovc492e092010-04-07 18:19:46 +0000422 /* FIXME */ IIC_fpCVTSH, "vcvtt", ".f32.f16\t$dst, $a",
Johnny Chen2d658df2010-02-09 17:21:56 +0000423 [/* For disassembly only; pattern left blank */]>;
424
Jim Grosbach18f30e62010-06-02 21:53:11 +0000425def VCVTTHS: ASuI<0b11101, 0b11, 0b0011, 0b11, 0, (outs SPR:$dst), (ins SPR:$a),
Anton Korobeynikovc492e092010-04-07 18:19:46 +0000426 /* FIXME */ IIC_fpCVTHS, "vcvtt", ".f16.f32\t$dst, $a",
Johnny Chen2d658df2010-02-09 17:21:56 +0000427 [/* For disassembly only; pattern left blank */]>;
428
Evan Chengcd799b92009-06-12 20:46:18 +0000429let neverHasSideEffects = 1 in {
Bill Wendling69326432010-10-13 01:17:33 +0000430def VMOVD : ADuI_Encode<0b11101, 0b11, 0b0000, 0b01, 0,
431 (outs DPR:$Dd), (ins DPR:$Dm),
432 IIC_fpUNA64, "vmov", ".f64\t$Dd, $Dm", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000433
Bill Wendling69326432010-10-13 01:17:33 +0000434def VMOVS : ASuI_Encode<0b11101, 0b11, 0b0000, 0b01, 0,
435 (outs SPR:$Sd), (ins SPR:$Sm),
436 IIC_fpUNA32, "vmov", ".f32\t$Sd, $Sm", []>;
Evan Chengcd799b92009-06-12 20:46:18 +0000437} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +0000438
Bill Wendling69326432010-10-13 01:17:33 +0000439def VNEGD : ADuI_Encode<0b11101, 0b11, 0b0001, 0b01, 0,
440 (outs DPR:$Dd), (ins DPR:$Dm),
441 IIC_fpUNA64, "vneg", ".f64\t$Dd, $Dm",
442 [(set DPR:$Dd, (fneg (f64 DPR:$Dm)))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000443
Bill Wendling69326432010-10-13 01:17:33 +0000444def VNEGS : ASuIn_Encode<0b11101, 0b11, 0b0001, 0b01, 0,
445 (outs SPR:$Sd), (ins SPR:$Sm),
446 IIC_fpUNA32, "vneg", ".f32\t$Sd, $Sm",
447 [(set SPR:$Sd, (fneg SPR:$Sm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000448
Bill Wendling69326432010-10-13 01:17:33 +0000449def VSQRTD : ADuI_Encode<0b11101, 0b11, 0b0001, 0b11, 0,
450 (outs DPR:$Dd), (ins DPR:$Dm),
451 IIC_fpSQRT64, "vsqrt", ".f64\t$Dd, $Dm",
452 [(set DPR:$Dd, (fsqrt (f64 DPR:$Dm)))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000453
Bill Wendling69326432010-10-13 01:17:33 +0000454def VSQRTS : ASuI_Encode<0b11101, 0b11, 0b0001, 0b11, 0,
455 (outs SPR:$Sd), (ins SPR:$Sm),
456 IIC_fpSQRT32, "vsqrt", ".f32\t$Sd, $Sm",
457 [(set SPR:$Sd, (fsqrt SPR:$Sm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000458
459//===----------------------------------------------------------------------===//
460// FP <-> GPR Copies. Int <-> FP Conversions.
461//
462
Jim Grosbache5165492009-11-09 00:11:35 +0000463def VMOVRS : AVConv2I<0b11100001, 0b1010, (outs GPR:$dst), (ins SPR:$src),
Anton Korobeynikova31c6fb2010-04-07 18:20:02 +0000464 IIC_fpMOVSI, "vmov", "\t$dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +0000465 [(set GPR:$dst, (bitconvert SPR:$src))]>;
466
Jim Grosbache5165492009-11-09 00:11:35 +0000467def VMOVSR : AVConv4I<0b11100000, 0b1010, (outs SPR:$dst), (ins GPR:$src),
Anton Korobeynikova31c6fb2010-04-07 18:20:02 +0000468 IIC_fpMOVIS, "vmov", "\t$dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +0000469 [(set SPR:$dst, (bitconvert GPR:$src))]>;
470
Evan Cheng020cc1b2010-05-13 00:16:46 +0000471let neverHasSideEffects = 1 in {
Jim Grosbache5165492009-11-09 00:11:35 +0000472def VMOVRRD : AVConv3I<0b11000101, 0b1011,
Evan Chengd20d6582009-10-01 01:33:39 +0000473 (outs GPR:$wb, GPR:$dst2), (ins DPR:$src),
Anton Korobeynikova31c6fb2010-04-07 18:20:02 +0000474 IIC_fpMOVDI, "vmov", "\t$wb, $dst2, $src",
Johnny Chen7acca672010-02-05 18:04:58 +0000475 [/* FIXME: Can't write pattern for multiple result instr*/]> {
476 let Inst{7-6} = 0b00;
477}
Evan Chenga8e29892007-01-19 07:51:42 +0000478
Johnny Chen23401d62010-02-08 17:26:09 +0000479def VMOVRRS : AVConv3I<0b11000101, 0b1010,
480 (outs GPR:$wb, GPR:$dst2), (ins SPR:$src1, SPR:$src2),
Anton Korobeynikova31c6fb2010-04-07 18:20:02 +0000481 IIC_fpMOVDI, "vmov", "\t$wb, $dst2, $src1, $src2",
Johnny Chen23401d62010-02-08 17:26:09 +0000482 [/* For disassembly only; pattern left blank */]> {
483 let Inst{7-6} = 0b00;
484}
Evan Cheng020cc1b2010-05-13 00:16:46 +0000485} // neverHasSideEffects
Johnny Chen23401d62010-02-08 17:26:09 +0000486
Evan Chenga8e29892007-01-19 07:51:42 +0000487// FMDHR: GPR -> SPR
488// FMDLR: GPR -> SPR
489
Jim Grosbache5165492009-11-09 00:11:35 +0000490def VMOVDRR : AVConv5I<0b11000100, 0b1011,
Evan Cheng38b6fd62008-12-11 22:02:02 +0000491 (outs DPR:$dst), (ins GPR:$src1, GPR:$src2),
Anton Korobeynikova31c6fb2010-04-07 18:20:02 +0000492 IIC_fpMOVID, "vmov", "\t$dst, $src1, $src2",
Johnny Chen7acca672010-02-05 18:04:58 +0000493 [(set DPR:$dst, (arm_fmdrr GPR:$src1, GPR:$src2))]> {
494 let Inst{7-6} = 0b00;
495}
Evan Chenga8e29892007-01-19 07:51:42 +0000496
Evan Cheng020cc1b2010-05-13 00:16:46 +0000497let neverHasSideEffects = 1 in
Johnny Chen23401d62010-02-08 17:26:09 +0000498def VMOVSRR : AVConv5I<0b11000100, 0b1010,
499 (outs SPR:$dst1, SPR:$dst2), (ins GPR:$src1, GPR:$src2),
Anton Korobeynikova31c6fb2010-04-07 18:20:02 +0000500 IIC_fpMOVID, "vmov", "\t$dst1, $dst2, $src1, $src2",
Johnny Chen23401d62010-02-08 17:26:09 +0000501 [/* For disassembly only; pattern left blank */]> {
502 let Inst{7-6} = 0b00;
503}
504
Evan Chenga8e29892007-01-19 07:51:42 +0000505// FMRDH: SPR -> GPR
506// FMRDL: SPR -> GPR
507// FMRRS: SPR -> GPR
508// FMRX : SPR system reg -> GPR
509
510// FMSRR: GPR -> SPR
511
Eric Christopher5371cab2010-09-28 00:35:33 +0000512// FMXR: GPR -> VFP system reg
Evan Chenga8e29892007-01-19 07:51:42 +0000513
514
515// Int to FP:
516
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000517def VSITOD : AVConv1I<0b11101, 0b11, 0b1000, 0b1011,
518 (outs DPR:$dst), (ins SPR:$a),
Jim Grosbache5165492009-11-09 00:11:35 +0000519 IIC_fpCVTID, "vcvt", ".f64.s32\t$dst, $a",
Bob Wilson76a312b2010-03-19 22:51:32 +0000520 [(set DPR:$dst, (f64 (arm_sitof SPR:$a)))]> {
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000521 let Inst{7} = 1; // s32
Evan Cheng78be83d2008-11-11 19:40:26 +0000522}
Evan Chenga8e29892007-01-19 07:51:42 +0000523
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000524def VSITOS : AVConv1In<0b11101, 0b11, 0b1000, 0b1010,
525 (outs SPR:$dst),(ins SPR:$a),
Jim Grosbache5165492009-11-09 00:11:35 +0000526 IIC_fpCVTIS, "vcvt", ".f32.s32\t$dst, $a",
Bob Wilson76a312b2010-03-19 22:51:32 +0000527 [(set SPR:$dst, (arm_sitof SPR:$a))]> {
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000528 let Inst{7} = 1; // s32
Evan Cheng78be83d2008-11-11 19:40:26 +0000529}
Evan Chenga8e29892007-01-19 07:51:42 +0000530
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000531def VUITOD : AVConv1I<0b11101, 0b11, 0b1000, 0b1011,
532 (outs DPR:$dst), (ins SPR:$a),
Jim Grosbache5165492009-11-09 00:11:35 +0000533 IIC_fpCVTID, "vcvt", ".f64.u32\t$dst, $a",
Bob Wilson76a312b2010-03-19 22:51:32 +0000534 [(set DPR:$dst, (f64 (arm_uitof SPR:$a)))]> {
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000535 let Inst{7} = 0; // u32
536}
Evan Chenga8e29892007-01-19 07:51:42 +0000537
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000538def VUITOS : AVConv1In<0b11101, 0b11, 0b1000, 0b1010,
539 (outs SPR:$dst), (ins SPR:$a),
Jim Grosbache5165492009-11-09 00:11:35 +0000540 IIC_fpCVTIS, "vcvt", ".f32.u32\t$dst, $a",
Bob Wilson76a312b2010-03-19 22:51:32 +0000541 [(set SPR:$dst, (arm_uitof SPR:$a))]> {
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000542 let Inst{7} = 0; // u32
543}
Evan Chenga8e29892007-01-19 07:51:42 +0000544
545// FP to Int:
546// Always set Z bit in the instruction, i.e. "round towards zero" variants.
547
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000548def VTOSIZD : AVConv1I<0b11101, 0b11, 0b1101, 0b1011,
Evan Cheng78be83d2008-11-11 19:40:26 +0000549 (outs SPR:$dst), (ins DPR:$a),
Jim Grosbache5165492009-11-09 00:11:35 +0000550 IIC_fpCVTDI, "vcvt", ".s32.f64\t$dst, $a",
Bob Wilson76a312b2010-03-19 22:51:32 +0000551 [(set SPR:$dst, (arm_ftosi (f64 DPR:$a)))]> {
Evan Cheng78be83d2008-11-11 19:40:26 +0000552 let Inst{7} = 1; // Z bit
553}
Evan Chenga8e29892007-01-19 07:51:42 +0000554
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000555def VTOSIZS : AVConv1In<0b11101, 0b11, 0b1101, 0b1010,
David Goodwin338268c2009-08-10 22:17:39 +0000556 (outs SPR:$dst), (ins SPR:$a),
Jim Grosbache5165492009-11-09 00:11:35 +0000557 IIC_fpCVTSI, "vcvt", ".s32.f32\t$dst, $a",
Bob Wilson76a312b2010-03-19 22:51:32 +0000558 [(set SPR:$dst, (arm_ftosi SPR:$a))]> {
Evan Cheng78be83d2008-11-11 19:40:26 +0000559 let Inst{7} = 1; // Z bit
560}
Evan Chenga8e29892007-01-19 07:51:42 +0000561
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000562def VTOUIZD : AVConv1I<0b11101, 0b11, 0b1100, 0b1011,
Evan Cheng78be83d2008-11-11 19:40:26 +0000563 (outs SPR:$dst), (ins DPR:$a),
Jim Grosbache5165492009-11-09 00:11:35 +0000564 IIC_fpCVTDI, "vcvt", ".u32.f64\t$dst, $a",
Bob Wilson76a312b2010-03-19 22:51:32 +0000565 [(set SPR:$dst, (arm_ftoui (f64 DPR:$a)))]> {
Evan Cheng78be83d2008-11-11 19:40:26 +0000566 let Inst{7} = 1; // Z bit
567}
Evan Chenga8e29892007-01-19 07:51:42 +0000568
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000569def VTOUIZS : AVConv1In<0b11101, 0b11, 0b1100, 0b1010,
David Goodwin338268c2009-08-10 22:17:39 +0000570 (outs SPR:$dst), (ins SPR:$a),
Jim Grosbache5165492009-11-09 00:11:35 +0000571 IIC_fpCVTSI, "vcvt", ".u32.f32\t$dst, $a",
Bob Wilson76a312b2010-03-19 22:51:32 +0000572 [(set SPR:$dst, (arm_ftoui SPR:$a))]> {
Evan Cheng78be83d2008-11-11 19:40:26 +0000573 let Inst{7} = 1; // Z bit
574}
Evan Chenga8e29892007-01-19 07:51:42 +0000575
Johnny Chen15b423f2010-02-08 22:02:41 +0000576// And the Z bit '0' variants, i.e. use the rounding mode specified by FPSCR.
577// For disassembly only.
Nate Begemand1fb5832010-08-03 21:31:55 +0000578let Uses = [FPSCR] in {
Johnny Chen15b423f2010-02-08 22:02:41 +0000579def VTOSIRD : AVConv1I<0b11101, 0b11, 0b1101, 0b1011,
580 (outs SPR:$dst), (ins DPR:$a),
581 IIC_fpCVTDI, "vcvtr", ".s32.f64\t$dst, $a",
Nate Begemand1fb5832010-08-03 21:31:55 +0000582 [(set SPR:$dst, (int_arm_vcvtr (f64 DPR:$a)))]> {
Johnny Chen15b423f2010-02-08 22:02:41 +0000583 let Inst{7} = 0; // Z bit
584}
585
586def VTOSIRS : AVConv1In<0b11101, 0b11, 0b1101, 0b1010,
587 (outs SPR:$dst), (ins SPR:$a),
588 IIC_fpCVTSI, "vcvtr", ".s32.f32\t$dst, $a",
Nate Begemand1fb5832010-08-03 21:31:55 +0000589 [(set SPR:$dst, (int_arm_vcvtr SPR:$a))]> {
Johnny Chen15b423f2010-02-08 22:02:41 +0000590 let Inst{7} = 0; // Z bit
591}
592
593def VTOUIRD : AVConv1I<0b11101, 0b11, 0b1100, 0b1011,
594 (outs SPR:$dst), (ins DPR:$a),
595 IIC_fpCVTDI, "vcvtr", ".u32.f64\t$dst, $a",
Nate Begemand1fb5832010-08-03 21:31:55 +0000596 [(set SPR:$dst, (int_arm_vcvtru (f64 DPR:$a)))]> {
Johnny Chen15b423f2010-02-08 22:02:41 +0000597 let Inst{7} = 0; // Z bit
598}
599
600def VTOUIRS : AVConv1In<0b11101, 0b11, 0b1100, 0b1010,
601 (outs SPR:$dst), (ins SPR:$a),
602 IIC_fpCVTSI, "vcvtr", ".u32.f32\t$dst, $a",
Nate Begemand1fb5832010-08-03 21:31:55 +0000603 [(set SPR:$dst, (int_arm_vcvtru SPR:$a))]> {
Johnny Chen15b423f2010-02-08 22:02:41 +0000604 let Inst{7} = 0; // Z bit
605}
Nate Begemand1fb5832010-08-03 21:31:55 +0000606}
Johnny Chen15b423f2010-02-08 22:02:41 +0000607
Johnny Chen27bb8d02010-02-11 18:17:16 +0000608// Convert between floating-point and fixed-point
609// Data type for fixed-point naming convention:
610// S16 (U=0, sx=0) -> SH
611// U16 (U=1, sx=0) -> UH
612// S32 (U=0, sx=1) -> SL
613// U32 (U=1, sx=1) -> UL
614
615let Constraints = "$a = $dst" in {
616
617// FP to Fixed-Point:
618
Daniel Dunbar3bcd9f72010-08-11 04:46:13 +0000619let isCodeGenOnly = 1 in {
Johnny Chen27bb8d02010-02-11 18:17:16 +0000620def VTOSHS : AVConv1XI<0b11101, 0b11, 0b1110, 0b1010, 0,
621 (outs SPR:$dst), (ins SPR:$a, i32imm:$fbits),
622 IIC_fpCVTSI, "vcvt", ".s16.f32\t$dst, $a, $fbits",
623 [/* For disassembly only; pattern left blank */]>;
624
625def VTOUHS : AVConv1XI<0b11101, 0b11, 0b1111, 0b1010, 0,
626 (outs SPR:$dst), (ins SPR:$a, i32imm:$fbits),
627 IIC_fpCVTSI, "vcvt", ".u16.f32\t$dst, $a, $fbits",
628 [/* For disassembly only; pattern left blank */]>;
629
630def VTOSLS : AVConv1XI<0b11101, 0b11, 0b1110, 0b1010, 1,
631 (outs SPR:$dst), (ins SPR:$a, i32imm:$fbits),
632 IIC_fpCVTSI, "vcvt", ".s32.f32\t$dst, $a, $fbits",
633 [/* For disassembly only; pattern left blank */]>;
634
635def VTOULS : AVConv1XI<0b11101, 0b11, 0b1111, 0b1010, 1,
636 (outs SPR:$dst), (ins SPR:$a, i32imm:$fbits),
637 IIC_fpCVTSI, "vcvt", ".u32.f32\t$dst, $a, $fbits",
638 [/* For disassembly only; pattern left blank */]>;
639
640def VTOSHD : AVConv1XI<0b11101, 0b11, 0b1110, 0b1011, 0,
641 (outs DPR:$dst), (ins DPR:$a, i32imm:$fbits),
642 IIC_fpCVTDI, "vcvt", ".s16.f64\t$dst, $a, $fbits",
643 [/* For disassembly only; pattern left blank */]>;
644
645def VTOUHD : AVConv1XI<0b11101, 0b11, 0b1111, 0b1011, 0,
646 (outs DPR:$dst), (ins DPR:$a, i32imm:$fbits),
647 IIC_fpCVTDI, "vcvt", ".u16.f64\t$dst, $a, $fbits",
648 [/* For disassembly only; pattern left blank */]>;
649
650def VTOSLD : AVConv1XI<0b11101, 0b11, 0b1110, 0b1011, 1,
651 (outs DPR:$dst), (ins DPR:$a, i32imm:$fbits),
652 IIC_fpCVTDI, "vcvt", ".s32.f64\t$dst, $a, $fbits",
653 [/* For disassembly only; pattern left blank */]>;
654
655def VTOULD : AVConv1XI<0b11101, 0b11, 0b1111, 0b1011, 1,
656 (outs DPR:$dst), (ins DPR:$a, i32imm:$fbits),
657 IIC_fpCVTDI, "vcvt", ".u32.f64\t$dst, $a, $fbits",
658 [/* For disassembly only; pattern left blank */]>;
Daniel Dunbar3bcd9f72010-08-11 04:46:13 +0000659}
Johnny Chen27bb8d02010-02-11 18:17:16 +0000660
661// Fixed-Point to FP:
662
Daniel Dunbar3bcd9f72010-08-11 04:46:13 +0000663let isCodeGenOnly = 1 in {
Johnny Chen27bb8d02010-02-11 18:17:16 +0000664def VSHTOS : AVConv1XI<0b11101, 0b11, 0b1010, 0b1010, 0,
665 (outs SPR:$dst), (ins SPR:$a, i32imm:$fbits),
666 IIC_fpCVTIS, "vcvt", ".f32.s16\t$dst, $a, $fbits",
667 [/* For disassembly only; pattern left blank */]>;
668
669def VUHTOS : AVConv1XI<0b11101, 0b11, 0b1011, 0b1010, 0,
670 (outs SPR:$dst), (ins SPR:$a, i32imm:$fbits),
671 IIC_fpCVTIS, "vcvt", ".f32.u16\t$dst, $a, $fbits",
672 [/* For disassembly only; pattern left blank */]>;
673
674def VSLTOS : AVConv1XI<0b11101, 0b11, 0b1010, 0b1010, 1,
675 (outs SPR:$dst), (ins SPR:$a, i32imm:$fbits),
676 IIC_fpCVTIS, "vcvt", ".f32.s32\t$dst, $a, $fbits",
677 [/* For disassembly only; pattern left blank */]>;
678
679def VULTOS : AVConv1XI<0b11101, 0b11, 0b1011, 0b1010, 1,
680 (outs SPR:$dst), (ins SPR:$a, i32imm:$fbits),
681 IIC_fpCVTIS, "vcvt", ".f32.u32\t$dst, $a, $fbits",
682 [/* For disassembly only; pattern left blank */]>;
683
684def VSHTOD : AVConv1XI<0b11101, 0b11, 0b1010, 0b1011, 0,
685 (outs DPR:$dst), (ins DPR:$a, i32imm:$fbits),
686 IIC_fpCVTID, "vcvt", ".f64.s16\t$dst, $a, $fbits",
687 [/* For disassembly only; pattern left blank */]>;
688
689def VUHTOD : AVConv1XI<0b11101, 0b11, 0b1011, 0b1011, 0,
690 (outs DPR:$dst), (ins DPR:$a, i32imm:$fbits),
691 IIC_fpCVTID, "vcvt", ".f64.u16\t$dst, $a, $fbits",
692 [/* For disassembly only; pattern left blank */]>;
693
694def VSLTOD : AVConv1XI<0b11101, 0b11, 0b1010, 0b1011, 1,
695 (outs DPR:$dst), (ins DPR:$a, i32imm:$fbits),
696 IIC_fpCVTID, "vcvt", ".f64.s32\t$dst, $a, $fbits",
697 [/* For disassembly only; pattern left blank */]>;
698
699def VULTOD : AVConv1XI<0b11101, 0b11, 0b1011, 0b1011, 1,
700 (outs DPR:$dst), (ins DPR:$a, i32imm:$fbits),
701 IIC_fpCVTID, "vcvt", ".f64.u32\t$dst, $a, $fbits",
702 [/* For disassembly only; pattern left blank */]>;
Daniel Dunbar3bcd9f72010-08-11 04:46:13 +0000703}
Johnny Chen27bb8d02010-02-11 18:17:16 +0000704
705} // End of 'let Constraints = "$src = $dst" in'
706
Evan Chenga8e29892007-01-19 07:51:42 +0000707//===----------------------------------------------------------------------===//
708// FP FMA Operations.
709//
710
Jim Grosbach26767372010-03-24 22:31:46 +0000711def VMLAD : ADbI_vmlX<0b11100, 0b00, 0, 0,
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000712 (outs DPR:$dst), (ins DPR:$dstin, DPR:$a, DPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000713 IIC_fpMAC64, "vmla", ".f64\t$dst, $a, $b",
Chris Lattnerd10a53d2010-03-08 18:51:21 +0000714 [(set DPR:$dst, (fadd (fmul DPR:$a, DPR:$b),
715 (f64 DPR:$dstin)))]>,
Evan Chenga8e29892007-01-19 07:51:42 +0000716 RegConstraint<"$dstin = $dst">;
717
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000718def VMLAS : ASbIn<0b11100, 0b00, 0, 0,
719 (outs SPR:$dst), (ins SPR:$dstin, SPR:$a, SPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000720 IIC_fpMAC32, "vmla", ".f32\t$dst, $a, $b",
David Goodwin42a83f22009-08-04 17:53:06 +0000721 [(set SPR:$dst, (fadd (fmul SPR:$a, SPR:$b), SPR:$dstin))]>,
722 RegConstraint<"$dstin = $dst">;
Evan Chenga8e29892007-01-19 07:51:42 +0000723
Jim Grosbach26767372010-03-24 22:31:46 +0000724def VNMLSD : ADbI_vmlX<0b11100, 0b01, 0, 0,
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000725 (outs DPR:$dst), (ins DPR:$dstin, DPR:$a, DPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000726 IIC_fpMAC64, "vnmls", ".f64\t$dst, $a, $b",
Chris Lattnerd10a53d2010-03-08 18:51:21 +0000727 [(set DPR:$dst, (fsub (fmul DPR:$a, DPR:$b),
728 (f64 DPR:$dstin)))]>,
Evan Chenga8e29892007-01-19 07:51:42 +0000729 RegConstraint<"$dstin = $dst">;
730
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000731def VNMLSS : ASbI<0b11100, 0b01, 0, 0,
732 (outs SPR:$dst), (ins SPR:$dstin, SPR:$a, SPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000733 IIC_fpMAC32, "vnmls", ".f32\t$dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000734 [(set SPR:$dst, (fsub (fmul SPR:$a, SPR:$b), SPR:$dstin))]>,
735 RegConstraint<"$dstin = $dst">;
736
Jim Grosbach26767372010-03-24 22:31:46 +0000737def VMLSD : ADbI_vmlX<0b11100, 0b00, 1, 0,
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000738 (outs DPR:$dst), (ins DPR:$dstin, DPR:$a, DPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000739 IIC_fpMAC64, "vmls", ".f64\t$dst, $a, $b",
Chris Lattnerd10a53d2010-03-08 18:51:21 +0000740 [(set DPR:$dst, (fadd (fneg (fmul DPR:$a, DPR:$b)),
741 (f64 DPR:$dstin)))]>,
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000742 RegConstraint<"$dstin = $dst">;
Evan Chenga8e29892007-01-19 07:51:42 +0000743
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000744def VMLSS : ASbIn<0b11100, 0b00, 1, 0,
745 (outs SPR:$dst), (ins SPR:$dstin, SPR:$a, SPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000746 IIC_fpMAC32, "vmls", ".f32\t$dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000747 [(set SPR:$dst, (fadd (fneg (fmul SPR:$a, SPR:$b)), SPR:$dstin))]>,
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000748 RegConstraint<"$dstin = $dst">;
Evan Chenga8e29892007-01-19 07:51:42 +0000749
Chris Lattnerd10a53d2010-03-08 18:51:21 +0000750def : Pat<(fsub DPR:$dstin, (fmul DPR:$a, (f64 DPR:$b))),
Jim Grosbache5165492009-11-09 00:11:35 +0000751 (VMLSD DPR:$dstin, DPR:$a, DPR:$b)>, Requires<[DontUseNEONForFP]>;
David Goodwinb84f3d42009-08-04 18:44:29 +0000752def : Pat<(fsub SPR:$dstin, (fmul SPR:$a, SPR:$b)),
Jim Grosbache5165492009-11-09 00:11:35 +0000753 (VMLSS SPR:$dstin, SPR:$a, SPR:$b)>, Requires<[DontUseNEONForFP]>;
David Goodwinb84f3d42009-08-04 18:44:29 +0000754
Jim Grosbach26767372010-03-24 22:31:46 +0000755def VNMLAD : ADbI_vmlX<0b11100, 0b01, 1, 0,
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000756 (outs DPR:$dst), (ins DPR:$dstin, DPR:$a, DPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000757 IIC_fpMAC64, "vnmla", ".f64\t$dst, $a, $b",
Chris Lattnerd10a53d2010-03-08 18:51:21 +0000758 [(set DPR:$dst, (fsub (fneg (fmul DPR:$a, DPR:$b)),
759 (f64 DPR:$dstin)))]>,
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000760 RegConstraint<"$dstin = $dst">;
Evan Chenga8e29892007-01-19 07:51:42 +0000761
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000762def VNMLAS : ASbI<0b11100, 0b01, 1, 0,
763 (outs SPR:$dst), (ins SPR:$dstin, SPR:$a, SPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000764 IIC_fpMAC32, "vnmla", ".f32\t$dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000765 [(set SPR:$dst, (fsub (fneg (fmul SPR:$a, SPR:$b)), SPR:$dstin))]>,
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000766 RegConstraint<"$dstin = $dst">;
Evan Chenga8e29892007-01-19 07:51:42 +0000767
768//===----------------------------------------------------------------------===//
769// FP Conditional moves.
770//
771
Evan Cheng020cc1b2010-05-13 00:16:46 +0000772let neverHasSideEffects = 1 in {
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000773def VMOVDcc : ADuI<0b11101, 0b11, 0b0000, 0b01, 0,
Evan Cheng78be83d2008-11-11 19:40:26 +0000774 (outs DPR:$dst), (ins DPR:$false, DPR:$true),
Jim Grosbache5165492009-11-09 00:11:35 +0000775 IIC_fpUNA64, "vmov", ".f64\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +0000776 [/*(set DPR:$dst, (ARMcmov DPR:$false, DPR:$true, imm:$cc))*/]>,
777 RegConstraint<"$false = $dst">;
Evan Chenga8e29892007-01-19 07:51:42 +0000778
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000779def VMOVScc : ASuI<0b11101, 0b11, 0b0000, 0b01, 0,
Evan Cheng78be83d2008-11-11 19:40:26 +0000780 (outs SPR:$dst), (ins SPR:$false, SPR:$true),
Jim Grosbache5165492009-11-09 00:11:35 +0000781 IIC_fpUNA32, "vmov", ".f32\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +0000782 [/*(set SPR:$dst, (ARMcmov SPR:$false, SPR:$true, imm:$cc))*/]>,
783 RegConstraint<"$false = $dst">;
Evan Chenga8e29892007-01-19 07:51:42 +0000784
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000785def VNEGDcc : ADuI<0b11101, 0b11, 0b0001, 0b01, 0,
Evan Cheng78be83d2008-11-11 19:40:26 +0000786 (outs DPR:$dst), (ins DPR:$false, DPR:$true),
Jim Grosbache5165492009-11-09 00:11:35 +0000787 IIC_fpUNA64, "vneg", ".f64\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +0000788 [/*(set DPR:$dst, (ARMcneg DPR:$false, DPR:$true, imm:$cc))*/]>,
789 RegConstraint<"$false = $dst">;
Evan Chenga8e29892007-01-19 07:51:42 +0000790
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000791def VNEGScc : ASuI<0b11101, 0b11, 0b0001, 0b01, 0,
Evan Cheng78be83d2008-11-11 19:40:26 +0000792 (outs SPR:$dst), (ins SPR:$false, SPR:$true),
Jim Grosbache5165492009-11-09 00:11:35 +0000793 IIC_fpUNA32, "vneg", ".f32\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +0000794 [/*(set SPR:$dst, (ARMcneg SPR:$false, SPR:$true, imm:$cc))*/]>,
795 RegConstraint<"$false = $dst">;
Evan Cheng020cc1b2010-05-13 00:16:46 +0000796} // neverHasSideEffects
Evan Cheng78be83d2008-11-11 19:40:26 +0000797
798//===----------------------------------------------------------------------===//
799// Misc.
800//
801
Evan Cheng1e13c792009-11-10 19:44:56 +0000802// APSR is the application level alias of CPSR. This FPSCR N, Z, C, V flags
803// to APSR.
Evan Cheng91449a82009-07-20 02:12:31 +0000804let Defs = [CPSR], Uses = [FPSCR] in
Jim Grosbache5165492009-11-09 00:11:35 +0000805def FMSTAT : VFPAI<(outs), (ins), VFPMiscFrm, IIC_fpSTAT, "vmrs",
Jim Grosbachf4cbc0e2009-11-13 01:17:22 +0000806 "\tapsr_nzcv, fpscr",
Evan Chengdd22a452009-10-27 00:20:49 +0000807 [(arm_fmstat)]> {
Evan Chengcd8e66a2008-11-11 21:48:44 +0000808 let Inst{27-20} = 0b11101111;
809 let Inst{19-16} = 0b0001;
810 let Inst{15-12} = 0b1111;
811 let Inst{11-8} = 0b1010;
812 let Inst{7} = 0;
813 let Inst{4} = 1;
814}
Evan Cheng39382422009-10-28 01:44:26 +0000815
Johnny Chenc9745042010-02-09 22:35:38 +0000816// FPSCR <-> GPR (for disassembly only)
Nate Begemand1fb5832010-08-03 21:31:55 +0000817let hasSideEffects = 1, Uses = [FPSCR] in
818def VMRS : VFPAI<(outs GPR:$dst), (ins), VFPMiscFrm, IIC_fpSTAT,
819 "vmrs", "\t$dst, fpscr",
820 [(set GPR:$dst, (int_arm_get_fpscr))]> {
Johnny Chenc9745042010-02-09 22:35:38 +0000821 let Inst{27-20} = 0b11101111;
822 let Inst{19-16} = 0b0001;
823 let Inst{11-8} = 0b1010;
824 let Inst{7} = 0;
825 let Inst{4} = 1;
826}
Johnny Chenc9745042010-02-09 22:35:38 +0000827
Nate Begemand1fb5832010-08-03 21:31:55 +0000828let Defs = [FPSCR] in
829def VMSR : VFPAI<(outs), (ins GPR:$src), VFPMiscFrm, IIC_fpSTAT,
830 "vmsr", "\tfpscr, $src",
831 [(int_arm_set_fpscr GPR:$src)]> {
Johnny Chenc9745042010-02-09 22:35:38 +0000832 let Inst{27-20} = 0b11101110;
833 let Inst{19-16} = 0b0001;
834 let Inst{11-8} = 0b1010;
835 let Inst{7} = 0;
836 let Inst{4} = 1;
837}
Evan Cheng39382422009-10-28 01:44:26 +0000838
839// Materialize FP immediates. VFP3 only.
Jim Grosbache5165492009-11-09 00:11:35 +0000840let isReMaterializable = 1 in {
841def FCONSTD : VFPAI<(outs DPR:$dst), (ins vfp_f64imm:$imm),
Anton Korobeynikov63401e32010-04-07 18:19:56 +0000842 VFPMiscFrm, IIC_fpUNA64,
Evan Cheng9d172d52009-11-24 01:05:23 +0000843 "vmov", ".f64\t$dst, $imm",
Jim Grosbache5165492009-11-09 00:11:35 +0000844 [(set DPR:$dst, vfp_f64imm:$imm)]>, Requires<[HasVFP3]> {
845 let Inst{27-23} = 0b11101;
846 let Inst{21-20} = 0b11;
847 let Inst{11-9} = 0b101;
848 let Inst{8} = 1;
849 let Inst{7-4} = 0b0000;
850}
851
Evan Cheng39382422009-10-28 01:44:26 +0000852def FCONSTS : VFPAI<(outs SPR:$dst), (ins vfp_f32imm:$imm),
Anton Korobeynikov63401e32010-04-07 18:19:56 +0000853 VFPMiscFrm, IIC_fpUNA32,
Evan Cheng9d172d52009-11-24 01:05:23 +0000854 "vmov", ".f32\t$dst, $imm",
Evan Cheng39382422009-10-28 01:44:26 +0000855 [(set SPR:$dst, vfp_f32imm:$imm)]>, Requires<[HasVFP3]> {
856 let Inst{27-23} = 0b11101;
857 let Inst{21-20} = 0b11;
858 let Inst{11-9} = 0b101;
859 let Inst{8} = 0;
860 let Inst{7-4} = 0b0000;
861}
Evan Cheng39382422009-10-28 01:44:26 +0000862}