Bill Wendling | 2695d8e | 2010-10-15 21:50:45 +0000 | [diff] [blame] | 1 | //===- ARMInstrVFP.td - VFP support for ARM ----------------*- tablegen -*-===// |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
Jim Grosbach | e5d20f9 | 2008-09-11 21:41:29 +0000 | [diff] [blame] | 10 | // This file describes the ARM VFP instruction set. |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
Bill Wendling | 2695d8e | 2010-10-15 21:50:45 +0000 | [diff] [blame] | 14 | def SDT_FTOI : SDTypeProfile<1, 1, [SDTCisVT<0, f32>, SDTCisFP<1>]>; |
| 15 | def SDT_ITOF : SDTypeProfile<1, 1, [SDTCisFP<0>, SDTCisVT<1, f32>]>; |
| 16 | def SDT_CMPFP0 : SDTypeProfile<0, 1, [SDTCisFP<0>]>; |
| 17 | def SDT_VMOVDRR : SDTypeProfile<1, 2, [SDTCisVT<0, f64>, SDTCisVT<1, i32>, |
| 18 | SDTCisSameAs<1, 2>]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 19 | |
Bill Wendling | 2695d8e | 2010-10-15 21:50:45 +0000 | [diff] [blame] | 20 | def arm_ftoui : SDNode<"ARMISD::FTOUI", SDT_FTOI>; |
| 21 | def arm_ftosi : SDNode<"ARMISD::FTOSI", SDT_FTOI>; |
| 22 | def arm_sitof : SDNode<"ARMISD::SITOF", SDT_ITOF>; |
| 23 | def arm_uitof : SDNode<"ARMISD::UITOF", SDT_ITOF>; |
Chris Lattner | 036609b | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 24 | def arm_fmstat : SDNode<"ARMISD::FMSTAT", SDTNone, [SDNPInGlue, SDNPOutGlue]>; |
| 25 | def arm_cmpfp : SDNode<"ARMISD::CMPFP", SDT_ARMCmp, [SDNPOutGlue]>; |
| 26 | def arm_cmpfp0 : SDNode<"ARMISD::CMPFPw0", SDT_CMPFP0, [SDNPOutGlue]>; |
Bill Wendling | 2695d8e | 2010-10-15 21:50:45 +0000 | [diff] [blame] | 27 | def arm_fmdrr : SDNode<"ARMISD::VMOVDRR", SDT_VMOVDRR>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 28 | |
Bill Wendling | 88cf038 | 2010-10-14 01:02:08 +0000 | [diff] [blame] | 29 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 30 | //===----------------------------------------------------------------------===// |
Evan Cheng | 3938242 | 2009-10-28 01:44:26 +0000 | [diff] [blame] | 31 | // Operand Definitions. |
| 32 | // |
| 33 | |
Jim Grosbach | 9d39036 | 2011-10-03 23:38:36 +0000 | [diff] [blame] | 34 | // 8-bit floating-point immediate encodings. |
| 35 | def FPImmOperand : AsmOperandClass { |
| 36 | let Name = "FPImm"; |
| 37 | let ParserMethod = "parseFPImm"; |
| 38 | } |
| 39 | |
Evan Cheng | 3938242 | 2009-10-28 01:44:26 +0000 | [diff] [blame] | 40 | def vfp_f32imm : Operand<f32>, |
| 41 | PatLeaf<(f32 fpimm), [{ |
Jim Grosbach | 4ebbf7b | 2011-09-30 00:50:06 +0000 | [diff] [blame] | 42 | return ARM_AM::getFP32Imm(N->getValueAPF()) != -1; |
| 43 | }], SDNodeXForm<fpimm, [{ |
| 44 | APFloat InVal = N->getValueAPF(); |
| 45 | uint32_t enc = ARM_AM::getFP32Imm(InVal); |
| 46 | return CurDAG->getTargetConstant(enc, MVT::i32); |
| 47 | }]>> { |
| 48 | let PrintMethod = "printFPImmOperand"; |
Jim Grosbach | 9d39036 | 2011-10-03 23:38:36 +0000 | [diff] [blame] | 49 | let ParserMatchClass = FPImmOperand; |
Evan Cheng | 3938242 | 2009-10-28 01:44:26 +0000 | [diff] [blame] | 50 | } |
| 51 | |
| 52 | def vfp_f64imm : Operand<f64>, |
| 53 | PatLeaf<(f64 fpimm), [{ |
Jim Grosbach | 4ebbf7b | 2011-09-30 00:50:06 +0000 | [diff] [blame] | 54 | return ARM_AM::getFP64Imm(N->getValueAPF()) != -1; |
| 55 | }], SDNodeXForm<fpimm, [{ |
| 56 | APFloat InVal = N->getValueAPF(); |
| 57 | uint32_t enc = ARM_AM::getFP64Imm(InVal); |
| 58 | return CurDAG->getTargetConstant(enc, MVT::i32); |
| 59 | }]>> { |
| 60 | let PrintMethod = "printFPImmOperand"; |
Jim Grosbach | 9d39036 | 2011-10-03 23:38:36 +0000 | [diff] [blame] | 61 | let ParserMatchClass = FPImmOperand; |
Evan Cheng | 3938242 | 2009-10-28 01:44:26 +0000 | [diff] [blame] | 62 | } |
| 63 | |
| 64 | |
| 65 | //===----------------------------------------------------------------------===// |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 66 | // Load / store Instructions. |
| 67 | // |
| 68 | |
Dan Gohman | bc9d98b | 2010-02-27 23:47:46 +0000 | [diff] [blame] | 69 | let canFoldAsLoad = 1, isReMaterializable = 1 in { |
Bill Wendling | 92b5a2e | 2010-11-03 01:49:29 +0000 | [diff] [blame] | 70 | |
Bill Wendling | 7d31a16 | 2010-10-20 22:44:54 +0000 | [diff] [blame] | 71 | def VLDRD : ADI5<0b1101, 0b01, (outs DPR:$Dd), (ins addrmode5:$addr), |
Jim Grosbach | ffc658b | 2011-11-14 23:03:21 +0000 | [diff] [blame] | 72 | IIC_fpLoad64, "vldr", "\t$Dd, $addr", |
Bill Wendling | 2f46f1f | 2010-11-04 00:59:42 +0000 | [diff] [blame] | 73 | [(set DPR:$Dd, (f64 (load addrmode5:$addr)))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 74 | |
Bill Wendling | 92b5a2e | 2010-11-03 01:49:29 +0000 | [diff] [blame] | 75 | def VLDRS : ASI5<0b1101, 0b01, (outs SPR:$Sd), (ins addrmode5:$addr), |
Jim Grosbach | ffc658b | 2011-11-14 23:03:21 +0000 | [diff] [blame] | 76 | IIC_fpLoad32, "vldr", "\t$Sd, $addr", |
Evan Cheng | 5eda282 | 2011-02-16 00:35:02 +0000 | [diff] [blame] | 77 | [(set SPR:$Sd, (load addrmode5:$addr))]> { |
| 78 | // Some single precision VFP instructions may be executed on both NEON and VFP |
| 79 | // pipelines. |
| 80 | let D = VFPNeonDomain; |
| 81 | } |
Bill Wendling | 92b5a2e | 2010-11-03 01:49:29 +0000 | [diff] [blame] | 82 | |
| 83 | } // End of 'let canFoldAsLoad = 1, isReMaterializable = 1 in' |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 84 | |
Bill Wendling | 2f46f1f | 2010-11-04 00:59:42 +0000 | [diff] [blame] | 85 | def VSTRD : ADI5<0b1101, 0b00, (outs), (ins DPR:$Dd, addrmode5:$addr), |
Jim Grosbach | ffc658b | 2011-11-14 23:03:21 +0000 | [diff] [blame] | 86 | IIC_fpStore64, "vstr", "\t$Dd, $addr", |
Bill Wendling | 2f46f1f | 2010-11-04 00:59:42 +0000 | [diff] [blame] | 87 | [(store (f64 DPR:$Dd), addrmode5:$addr)]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 88 | |
Bill Wendling | 2f46f1f | 2010-11-04 00:59:42 +0000 | [diff] [blame] | 89 | def VSTRS : ASI5<0b1101, 0b00, (outs), (ins SPR:$Sd, addrmode5:$addr), |
Jim Grosbach | ffc658b | 2011-11-14 23:03:21 +0000 | [diff] [blame] | 90 | IIC_fpStore32, "vstr", "\t$Sd, $addr", |
Evan Cheng | 5eda282 | 2011-02-16 00:35:02 +0000 | [diff] [blame] | 91 | [(store SPR:$Sd, addrmode5:$addr)]> { |
| 92 | // Some single precision VFP instructions may be executed on both NEON and VFP |
| 93 | // pipelines. |
| 94 | let D = VFPNeonDomain; |
| 95 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 96 | |
| 97 | //===----------------------------------------------------------------------===// |
| 98 | // Load / store multiple Instructions. |
| 99 | // |
| 100 | |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 101 | multiclass vfp_ldst_mult<string asm, bit L_bit, |
| 102 | InstrItinClass itin, InstrItinClass itin_upd> { |
| 103 | // Double Precision |
| 104 | def DIA : |
Bill Wendling | 0f63075 | 2010-11-17 04:32:08 +0000 | [diff] [blame] | 105 | AXDI4<(outs), (ins GPR:$Rn, pred:$p, dpr_reglist:$regs, variable_ops), |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 106 | IndexModeNone, itin, |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 107 | !strconcat(asm, "ia${p}\t$Rn, $regs"), "", []> { |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 108 | let Inst{24-23} = 0b01; // Increment After |
| 109 | let Inst{21} = 0; // No writeback |
| 110 | let Inst{20} = L_bit; |
| 111 | } |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 112 | def DIA_UPD : |
Jim Grosbach | f921c0fe | 2011-06-13 22:54:22 +0000 | [diff] [blame] | 113 | AXDI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, dpr_reglist:$regs, |
| 114 | variable_ops), |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 115 | IndexModeUpd, itin_upd, |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 116 | !strconcat(asm, "ia${p}\t$Rn!, $regs"), "$Rn = $wb", []> { |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 117 | let Inst{24-23} = 0b01; // Increment After |
| 118 | let Inst{21} = 1; // Writeback |
| 119 | let Inst{20} = L_bit; |
| 120 | } |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 121 | def DDB_UPD : |
Jim Grosbach | f921c0fe | 2011-06-13 22:54:22 +0000 | [diff] [blame] | 122 | AXDI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, dpr_reglist:$regs, |
| 123 | variable_ops), |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 124 | IndexModeUpd, itin_upd, |
| 125 | !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> { |
| 126 | let Inst{24-23} = 0b10; // Decrement Before |
| 127 | let Inst{21} = 1; // Writeback |
| 128 | let Inst{20} = L_bit; |
| 129 | } |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 130 | |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 131 | // Single Precision |
| 132 | def SIA : |
Bill Wendling | 0f63075 | 2010-11-17 04:32:08 +0000 | [diff] [blame] | 133 | AXSI4<(outs), (ins GPR:$Rn, pred:$p, spr_reglist:$regs, variable_ops), |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 134 | IndexModeNone, itin, |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 135 | !strconcat(asm, "ia${p}\t$Rn, $regs"), "", []> { |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 136 | let Inst{24-23} = 0b01; // Increment After |
| 137 | let Inst{21} = 0; // No writeback |
| 138 | let Inst{20} = L_bit; |
Evan Cheng | 5eda282 | 2011-02-16 00:35:02 +0000 | [diff] [blame] | 139 | |
| 140 | // Some single precision VFP instructions may be executed on both NEON and |
| 141 | // VFP pipelines. |
| 142 | let D = VFPNeonDomain; |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 143 | } |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 144 | def SIA_UPD : |
Jim Grosbach | f921c0fe | 2011-06-13 22:54:22 +0000 | [diff] [blame] | 145 | AXSI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, spr_reglist:$regs, |
| 146 | variable_ops), |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 147 | IndexModeUpd, itin_upd, |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 148 | !strconcat(asm, "ia${p}\t$Rn!, $regs"), "$Rn = $wb", []> { |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 149 | let Inst{24-23} = 0b01; // Increment After |
| 150 | let Inst{21} = 1; // Writeback |
| 151 | let Inst{20} = L_bit; |
Evan Cheng | 5eda282 | 2011-02-16 00:35:02 +0000 | [diff] [blame] | 152 | |
| 153 | // Some single precision VFP instructions may be executed on both NEON and |
| 154 | // VFP pipelines. |
| 155 | let D = VFPNeonDomain; |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 156 | } |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 157 | def SDB_UPD : |
Jim Grosbach | f921c0fe | 2011-06-13 22:54:22 +0000 | [diff] [blame] | 158 | AXSI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, spr_reglist:$regs, |
| 159 | variable_ops), |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 160 | IndexModeUpd, itin_upd, |
| 161 | !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> { |
| 162 | let Inst{24-23} = 0b10; // Decrement Before |
| 163 | let Inst{21} = 1; // Writeback |
| 164 | let Inst{20} = L_bit; |
Evan Cheng | 5eda282 | 2011-02-16 00:35:02 +0000 | [diff] [blame] | 165 | |
| 166 | // Some single precision VFP instructions may be executed on both NEON and |
| 167 | // VFP pipelines. |
| 168 | let D = VFPNeonDomain; |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 169 | } |
| 170 | } |
| 171 | |
Bill Wendling | ddc918b | 2010-11-13 10:57:02 +0000 | [diff] [blame] | 172 | let neverHasSideEffects = 1 in { |
| 173 | |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 174 | let mayLoad = 1, hasExtraDefRegAllocReq = 1 in |
| 175 | defm VLDM : vfp_ldst_mult<"vldm", 1, IIC_fpLoad_m, IIC_fpLoad_mu>; |
Bill Wendling | ddc918b | 2010-11-13 10:57:02 +0000 | [diff] [blame] | 176 | |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 177 | let mayStore = 1, hasExtraSrcRegAllocReq = 1 in |
| 178 | defm VSTM : vfp_ldst_mult<"vstm", 0, IIC_fpLoad_m, IIC_fpLoad_mu>; |
Bill Wendling | ddc918b | 2010-11-13 10:57:02 +0000 | [diff] [blame] | 179 | |
| 180 | } // neverHasSideEffects |
| 181 | |
Bill Wendling | 73c57e1 | 2010-11-16 02:00:24 +0000 | [diff] [blame] | 182 | def : MnemonicAlias<"vldm", "vldmia">; |
| 183 | def : MnemonicAlias<"vstm", "vstmia">; |
| 184 | |
Jim Grosbach | 0d06bb9 | 2011-06-27 20:00:07 +0000 | [diff] [blame] | 185 | def : InstAlias<"vpush${p} $r", (VSTMDDB_UPD SP, pred:$p, dpr_reglist:$r)>, |
| 186 | Requires<[HasVFP2]>; |
| 187 | def : InstAlias<"vpush${p} $r", (VSTMSDB_UPD SP, pred:$p, spr_reglist:$r)>, |
| 188 | Requires<[HasVFP2]>; |
| 189 | def : InstAlias<"vpop${p} $r", (VLDMDIA_UPD SP, pred:$p, dpr_reglist:$r)>, |
| 190 | Requires<[HasVFP2]>; |
| 191 | def : InstAlias<"vpop${p} $r", (VLDMSIA_UPD SP, pred:$p, spr_reglist:$r)>, |
| 192 | Requires<[HasVFP2]>; |
| 193 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 194 | // FLDMX, FSTMX - mixing S/D registers for pre-armv6 cores |
| 195 | |
| 196 | //===----------------------------------------------------------------------===// |
| 197 | // FP Binary Operations. |
| 198 | // |
| 199 | |
Bill Wendling | 6966119 | 2010-11-01 06:00:39 +0000 | [diff] [blame] | 200 | def VADDD : ADbI<0b11100, 0b11, 0, 0, |
| 201 | (outs DPR:$Dd), (ins DPR:$Dn, DPR:$Dm), |
| 202 | IIC_fpALU64, "vadd", ".f64\t$Dd, $Dn, $Dm", |
| 203 | [(set DPR:$Dd, (fadd DPR:$Dn, (f64 DPR:$Dm)))]>; |
Bill Wendling | 174777b | 2010-10-12 22:08:41 +0000 | [diff] [blame] | 204 | |
Bill Wendling | 6966119 | 2010-11-01 06:00:39 +0000 | [diff] [blame] | 205 | def VADDS : ASbIn<0b11100, 0b11, 0, 0, |
| 206 | (outs SPR:$Sd), (ins SPR:$Sn, SPR:$Sm), |
| 207 | IIC_fpALU32, "vadd", ".f32\t$Sd, $Sn, $Sm", |
Evan Cheng | 5eda282 | 2011-02-16 00:35:02 +0000 | [diff] [blame] | 208 | [(set SPR:$Sd, (fadd SPR:$Sn, SPR:$Sm))]> { |
Evan Cheng | 6557bce | 2011-02-22 19:53:14 +0000 | [diff] [blame] | 209 | // Some single precision VFP instructions may be executed on both NEON and |
| 210 | // VFP pipelines on A8. |
| 211 | let D = VFPNeonA8Domain; |
Evan Cheng | 5eda282 | 2011-02-16 00:35:02 +0000 | [diff] [blame] | 212 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 213 | |
Bill Wendling | 6966119 | 2010-11-01 06:00:39 +0000 | [diff] [blame] | 214 | def VSUBD : ADbI<0b11100, 0b11, 1, 0, |
| 215 | (outs DPR:$Dd), (ins DPR:$Dn, DPR:$Dm), |
| 216 | IIC_fpALU64, "vsub", ".f64\t$Dd, $Dn, $Dm", |
| 217 | [(set DPR:$Dd, (fsub DPR:$Dn, (f64 DPR:$Dm)))]>; |
Jim Grosbach | 499e886 | 2010-10-12 21:22:40 +0000 | [diff] [blame] | 218 | |
Bill Wendling | 6966119 | 2010-11-01 06:00:39 +0000 | [diff] [blame] | 219 | def VSUBS : ASbIn<0b11100, 0b11, 1, 0, |
| 220 | (outs SPR:$Sd), (ins SPR:$Sn, SPR:$Sm), |
| 221 | IIC_fpALU32, "vsub", ".f32\t$Sd, $Sn, $Sm", |
Evan Cheng | 5eda282 | 2011-02-16 00:35:02 +0000 | [diff] [blame] | 222 | [(set SPR:$Sd, (fsub SPR:$Sn, SPR:$Sm))]> { |
Evan Cheng | 6557bce | 2011-02-22 19:53:14 +0000 | [diff] [blame] | 223 | // Some single precision VFP instructions may be executed on both NEON and |
| 224 | // VFP pipelines on A8. |
| 225 | let D = VFPNeonA8Domain; |
Evan Cheng | 5eda282 | 2011-02-16 00:35:02 +0000 | [diff] [blame] | 226 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 227 | |
Bill Wendling | 6966119 | 2010-11-01 06:00:39 +0000 | [diff] [blame] | 228 | def VDIVD : ADbI<0b11101, 0b00, 0, 0, |
| 229 | (outs DPR:$Dd), (ins DPR:$Dn, DPR:$Dm), |
| 230 | IIC_fpDIV64, "vdiv", ".f64\t$Dd, $Dn, $Dm", |
| 231 | [(set DPR:$Dd, (fdiv DPR:$Dn, (f64 DPR:$Dm)))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 232 | |
Bill Wendling | 6966119 | 2010-11-01 06:00:39 +0000 | [diff] [blame] | 233 | def VDIVS : ASbI<0b11101, 0b00, 0, 0, |
| 234 | (outs SPR:$Sd), (ins SPR:$Sn, SPR:$Sm), |
| 235 | IIC_fpDIV32, "vdiv", ".f32\t$Sd, $Sn, $Sm", |
| 236 | [(set SPR:$Sd, (fdiv SPR:$Sn, SPR:$Sm))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 237 | |
Bill Wendling | 6966119 | 2010-11-01 06:00:39 +0000 | [diff] [blame] | 238 | def VMULD : ADbI<0b11100, 0b10, 0, 0, |
| 239 | (outs DPR:$Dd), (ins DPR:$Dn, DPR:$Dm), |
| 240 | IIC_fpMUL64, "vmul", ".f64\t$Dd, $Dn, $Dm", |
| 241 | [(set DPR:$Dd, (fmul DPR:$Dn, (f64 DPR:$Dm)))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 242 | |
Bill Wendling | 6966119 | 2010-11-01 06:00:39 +0000 | [diff] [blame] | 243 | def VMULS : ASbIn<0b11100, 0b10, 0, 0, |
| 244 | (outs SPR:$Sd), (ins SPR:$Sn, SPR:$Sm), |
| 245 | IIC_fpMUL32, "vmul", ".f32\t$Sd, $Sn, $Sm", |
Evan Cheng | 5eda282 | 2011-02-16 00:35:02 +0000 | [diff] [blame] | 246 | [(set SPR:$Sd, (fmul SPR:$Sn, SPR:$Sm))]> { |
Evan Cheng | 6557bce | 2011-02-22 19:53:14 +0000 | [diff] [blame] | 247 | // Some single precision VFP instructions may be executed on both NEON and |
| 248 | // VFP pipelines on A8. |
| 249 | let D = VFPNeonA8Domain; |
Evan Cheng | 5eda282 | 2011-02-16 00:35:02 +0000 | [diff] [blame] | 250 | } |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 251 | |
Bill Wendling | 6966119 | 2010-11-01 06:00:39 +0000 | [diff] [blame] | 252 | def VNMULD : ADbI<0b11100, 0b10, 1, 0, |
| 253 | (outs DPR:$Dd), (ins DPR:$Dn, DPR:$Dm), |
| 254 | IIC_fpMUL64, "vnmul", ".f64\t$Dd, $Dn, $Dm", |
| 255 | [(set DPR:$Dd, (fneg (fmul DPR:$Dn, (f64 DPR:$Dm))))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 256 | |
Bill Wendling | 6966119 | 2010-11-01 06:00:39 +0000 | [diff] [blame] | 257 | def VNMULS : ASbI<0b11100, 0b10, 1, 0, |
| 258 | (outs SPR:$Sd), (ins SPR:$Sn, SPR:$Sm), |
| 259 | IIC_fpMUL32, "vnmul", ".f32\t$Sd, $Sn, $Sm", |
Evan Cheng | 5eda282 | 2011-02-16 00:35:02 +0000 | [diff] [blame] | 260 | [(set SPR:$Sd, (fneg (fmul SPR:$Sn, SPR:$Sm)))]> { |
Evan Cheng | 6557bce | 2011-02-22 19:53:14 +0000 | [diff] [blame] | 261 | // Some single precision VFP instructions may be executed on both NEON and |
| 262 | // VFP pipelines on A8. |
| 263 | let D = VFPNeonA8Domain; |
Evan Cheng | 5eda282 | 2011-02-16 00:35:02 +0000 | [diff] [blame] | 264 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 265 | |
Chris Lattner | 7293912 | 2007-05-03 00:32:00 +0000 | [diff] [blame] | 266 | // Match reassociated forms only if not sign dependent rounding. |
Chris Lattner | d10a53d | 2010-03-08 18:51:21 +0000 | [diff] [blame] | 267 | def : Pat<(fmul (fneg DPR:$a), (f64 DPR:$b)), |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 268 | (VNMULD DPR:$a, DPR:$b)>, Requires<[NoHonorSignDependentRounding]>; |
Chris Lattner | 7293912 | 2007-05-03 00:32:00 +0000 | [diff] [blame] | 269 | def : Pat<(fmul (fneg SPR:$a), SPR:$b), |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 270 | (VNMULS SPR:$a, SPR:$b)>, Requires<[NoHonorSignDependentRounding]>; |
Chris Lattner | 7293912 | 2007-05-03 00:32:00 +0000 | [diff] [blame] | 271 | |
Bill Wendling | dd3bc11 | 2010-10-12 22:55:35 +0000 | [diff] [blame] | 272 | // These are encoded as unary instructions. |
| 273 | let Defs = [FPSCR] in { |
Bill Wendling | 6966119 | 2010-11-01 06:00:39 +0000 | [diff] [blame] | 274 | def VCMPED : ADuI<0b11101, 0b11, 0b0100, 0b11, 0, |
| 275 | (outs), (ins DPR:$Dd, DPR:$Dm), |
| 276 | IIC_fpCMP64, "vcmpe", ".f64\t$Dd, $Dm", |
| 277 | [(arm_cmpfp DPR:$Dd, (f64 DPR:$Dm))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 278 | |
Bill Wendling | 6966119 | 2010-11-01 06:00:39 +0000 | [diff] [blame] | 279 | def VCMPES : ASuI<0b11101, 0b11, 0b0100, 0b11, 0, |
| 280 | (outs), (ins SPR:$Sd, SPR:$Sm), |
| 281 | IIC_fpCMP32, "vcmpe", ".f32\t$Sd, $Sm", |
Evan Cheng | 5eda282 | 2011-02-16 00:35:02 +0000 | [diff] [blame] | 282 | [(arm_cmpfp SPR:$Sd, SPR:$Sm)]> { |
Evan Cheng | 6557bce | 2011-02-22 19:53:14 +0000 | [diff] [blame] | 283 | // Some single precision VFP instructions may be executed on both NEON and |
| 284 | // VFP pipelines on A8. |
| 285 | let D = VFPNeonA8Domain; |
Evan Cheng | 5eda282 | 2011-02-16 00:35:02 +0000 | [diff] [blame] | 286 | } |
Bill Wendling | dd3bc11 | 2010-10-12 22:55:35 +0000 | [diff] [blame] | 287 | |
Bill Wendling | 67a704d | 2010-10-13 20:58:46 +0000 | [diff] [blame] | 288 | // FIXME: Verify encoding after integrated assembler is working. |
Bill Wendling | 6966119 | 2010-11-01 06:00:39 +0000 | [diff] [blame] | 289 | def VCMPD : ADuI<0b11101, 0b11, 0b0100, 0b01, 0, |
| 290 | (outs), (ins DPR:$Dd, DPR:$Dm), |
| 291 | IIC_fpCMP64, "vcmp", ".f64\t$Dd, $Dm", |
| 292 | [/* For disassembly only; pattern left blank */]>; |
Bill Wendling | dd3bc11 | 2010-10-12 22:55:35 +0000 | [diff] [blame] | 293 | |
Bill Wendling | 6966119 | 2010-11-01 06:00:39 +0000 | [diff] [blame] | 294 | def VCMPS : ASuI<0b11101, 0b11, 0b0100, 0b01, 0, |
| 295 | (outs), (ins SPR:$Sd, SPR:$Sm), |
| 296 | IIC_fpCMP32, "vcmp", ".f32\t$Sd, $Sm", |
Evan Cheng | 5eda282 | 2011-02-16 00:35:02 +0000 | [diff] [blame] | 297 | [/* For disassembly only; pattern left blank */]> { |
Evan Cheng | 6557bce | 2011-02-22 19:53:14 +0000 | [diff] [blame] | 298 | // Some single precision VFP instructions may be executed on both NEON and |
| 299 | // VFP pipelines on A8. |
| 300 | let D = VFPNeonA8Domain; |
Bill Wendling | dd3bc11 | 2010-10-12 22:55:35 +0000 | [diff] [blame] | 301 | } |
Evan Cheng | 5eda282 | 2011-02-16 00:35:02 +0000 | [diff] [blame] | 302 | } // Defs = [FPSCR] |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 303 | |
| 304 | //===----------------------------------------------------------------------===// |
| 305 | // FP Unary Operations. |
| 306 | // |
| 307 | |
Bill Wendling | 6966119 | 2010-11-01 06:00:39 +0000 | [diff] [blame] | 308 | def VABSD : ADuI<0b11101, 0b11, 0b0000, 0b11, 0, |
| 309 | (outs DPR:$Dd), (ins DPR:$Dm), |
| 310 | IIC_fpUNA64, "vabs", ".f64\t$Dd, $Dm", |
| 311 | [(set DPR:$Dd, (fabs (f64 DPR:$Dm)))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 312 | |
Bill Wendling | 6966119 | 2010-11-01 06:00:39 +0000 | [diff] [blame] | 313 | def VABSS : ASuIn<0b11101, 0b11, 0b0000, 0b11, 0, |
| 314 | (outs SPR:$Sd), (ins SPR:$Sm), |
| 315 | IIC_fpUNA32, "vabs", ".f32\t$Sd, $Sm", |
Evan Cheng | 5eda282 | 2011-02-16 00:35:02 +0000 | [diff] [blame] | 316 | [(set SPR:$Sd, (fabs SPR:$Sm))]> { |
Evan Cheng | 6557bce | 2011-02-22 19:53:14 +0000 | [diff] [blame] | 317 | // Some single precision VFP instructions may be executed on both NEON and |
| 318 | // VFP pipelines on A8. |
| 319 | let D = VFPNeonA8Domain; |
Evan Cheng | 5eda282 | 2011-02-16 00:35:02 +0000 | [diff] [blame] | 320 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 321 | |
Evan Cheng | 91449a8 | 2009-07-20 02:12:31 +0000 | [diff] [blame] | 322 | let Defs = [FPSCR] in { |
Bill Wendling | 6966119 | 2010-11-01 06:00:39 +0000 | [diff] [blame] | 323 | def VCMPEZD : ADuI<0b11101, 0b11, 0b0101, 0b11, 0, |
| 324 | (outs), (ins DPR:$Dd), |
| 325 | IIC_fpCMP64, "vcmpe", ".f64\t$Dd, #0", |
| 326 | [(arm_cmpfp0 (f64 DPR:$Dd))]> { |
| 327 | let Inst{3-0} = 0b0000; |
| 328 | let Inst{5} = 0; |
Bill Wendling | 1fc6d88 | 2010-10-13 00:38:07 +0000 | [diff] [blame] | 329 | } |
| 330 | |
Bill Wendling | 6966119 | 2010-11-01 06:00:39 +0000 | [diff] [blame] | 331 | def VCMPEZS : ASuI<0b11101, 0b11, 0b0101, 0b11, 0, |
| 332 | (outs), (ins SPR:$Sd), |
| 333 | IIC_fpCMP32, "vcmpe", ".f32\t$Sd, #0", |
| 334 | [(arm_cmpfp0 SPR:$Sd)]> { |
| 335 | let Inst{3-0} = 0b0000; |
| 336 | let Inst{5} = 0; |
Evan Cheng | 5eda282 | 2011-02-16 00:35:02 +0000 | [diff] [blame] | 337 | |
Evan Cheng | 6557bce | 2011-02-22 19:53:14 +0000 | [diff] [blame] | 338 | // Some single precision VFP instructions may be executed on both NEON and |
| 339 | // VFP pipelines on A8. |
| 340 | let D = VFPNeonA8Domain; |
Bill Wendling | 1fc6d88 | 2010-10-13 00:38:07 +0000 | [diff] [blame] | 341 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 342 | |
Bill Wendling | 67a704d | 2010-10-13 20:58:46 +0000 | [diff] [blame] | 343 | // FIXME: Verify encoding after integrated assembler is working. |
Bill Wendling | 6966119 | 2010-11-01 06:00:39 +0000 | [diff] [blame] | 344 | def VCMPZD : ADuI<0b11101, 0b11, 0b0101, 0b01, 0, |
| 345 | (outs), (ins DPR:$Dd), |
| 346 | IIC_fpCMP64, "vcmp", ".f64\t$Dd, #0", |
| 347 | [/* For disassembly only; pattern left blank */]> { |
| 348 | let Inst{3-0} = 0b0000; |
| 349 | let Inst{5} = 0; |
Bill Wendling | 67a704d | 2010-10-13 20:58:46 +0000 | [diff] [blame] | 350 | } |
Johnny Chen | 7edd8e3 | 2010-02-08 19:41:48 +0000 | [diff] [blame] | 351 | |
Bill Wendling | 6966119 | 2010-11-01 06:00:39 +0000 | [diff] [blame] | 352 | def VCMPZS : ASuI<0b11101, 0b11, 0b0101, 0b01, 0, |
| 353 | (outs), (ins SPR:$Sd), |
| 354 | IIC_fpCMP32, "vcmp", ".f32\t$Sd, #0", |
| 355 | [/* For disassembly only; pattern left blank */]> { |
| 356 | let Inst{3-0} = 0b0000; |
| 357 | let Inst{5} = 0; |
Evan Cheng | 5eda282 | 2011-02-16 00:35:02 +0000 | [diff] [blame] | 358 | |
Evan Cheng | 6557bce | 2011-02-22 19:53:14 +0000 | [diff] [blame] | 359 | // Some single precision VFP instructions may be executed on both NEON and |
| 360 | // VFP pipelines on A8. |
| 361 | let D = VFPNeonA8Domain; |
Bill Wendling | 67a704d | 2010-10-13 20:58:46 +0000 | [diff] [blame] | 362 | } |
Evan Cheng | 5eda282 | 2011-02-16 00:35:02 +0000 | [diff] [blame] | 363 | } // Defs = [FPSCR] |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 364 | |
Bill Wendling | 54908dd | 2010-10-13 00:56:35 +0000 | [diff] [blame] | 365 | def VCVTDS : ASuI<0b11101, 0b11, 0b0111, 0b11, 0, |
| 366 | (outs DPR:$Dd), (ins SPR:$Sm), |
| 367 | IIC_fpCVTDS, "vcvt", ".f64.f32\t$Dd, $Sm", |
| 368 | [(set DPR:$Dd, (fextend SPR:$Sm))]> { |
| 369 | // Instruction operands. |
| 370 | bits<5> Dd; |
| 371 | bits<5> Sm; |
| 372 | |
| 373 | // Encode instruction operands. |
| 374 | let Inst{3-0} = Sm{4-1}; |
| 375 | let Inst{5} = Sm{0}; |
| 376 | let Inst{15-12} = Dd{3-0}; |
| 377 | let Inst{22} = Dd{4}; |
| 378 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 379 | |
Evan Cheng | 96581d3 | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 380 | // Special case encoding: bits 11-8 is 0b1011. |
Bill Wendling | 54908dd | 2010-10-13 00:56:35 +0000 | [diff] [blame] | 381 | def VCVTSD : VFPAI<(outs SPR:$Sd), (ins DPR:$Dm), VFPUnaryFrm, |
| 382 | IIC_fpCVTSD, "vcvt", ".f32.f64\t$Sd, $Dm", |
| 383 | [(set SPR:$Sd, (fround DPR:$Dm))]> { |
| 384 | // Instruction operands. |
| 385 | bits<5> Sd; |
| 386 | bits<5> Dm; |
| 387 | |
| 388 | // Encode instruction operands. |
| 389 | let Inst{3-0} = Dm{3-0}; |
| 390 | let Inst{5} = Dm{4}; |
| 391 | let Inst{15-12} = Sd{4-1}; |
| 392 | let Inst{22} = Sd{0}; |
| 393 | |
Evan Cheng | 96581d3 | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 394 | let Inst{27-23} = 0b11101; |
| 395 | let Inst{21-16} = 0b110111; |
| 396 | let Inst{11-8} = 0b1011; |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 397 | let Inst{7-6} = 0b11; |
| 398 | let Inst{4} = 0; |
Evan Cheng | 96581d3 | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 399 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 400 | |
Johnny Chen | 2d658df | 2010-02-09 17:21:56 +0000 | [diff] [blame] | 401 | // Between half-precision and single-precision. For disassembly only. |
| 402 | |
Bill Wendling | 67a704d | 2010-10-13 20:58:46 +0000 | [diff] [blame] | 403 | // FIXME: Verify encoding after integrated assembler is working. |
Owen Anderson | 838130e | 2011-08-22 21:34:00 +0000 | [diff] [blame] | 404 | def VCVTBSH: ASuI<0b11101, 0b11, 0b0010, 0b01, 0, (outs SPR:$Sd), (ins SPR:$Sm), |
| 405 | /* FIXME */ IIC_fpCVTSH, "vcvtb", ".f32.f16\t$Sd, $Sm", |
Anton Korobeynikov | f0d5007 | 2010-03-18 22:35:37 +0000 | [diff] [blame] | 406 | [/* For disassembly only; pattern left blank */]>; |
| 407 | |
Bob Wilson | 76a312b | 2010-03-19 22:51:32 +0000 | [diff] [blame] | 408 | def : ARMPat<(f32_to_f16 SPR:$a), |
| 409 | (i32 (COPY_TO_REGCLASS (VCVTBSH SPR:$a), GPR))>; |
Johnny Chen | 2d658df | 2010-02-09 17:21:56 +0000 | [diff] [blame] | 410 | |
Owen Anderson | 838130e | 2011-08-22 21:34:00 +0000 | [diff] [blame] | 411 | def VCVTBHS: ASuI<0b11101, 0b11, 0b0011, 0b01, 0, (outs SPR:$Sd), (ins SPR:$Sm), |
| 412 | /* FIXME */ IIC_fpCVTHS, "vcvtb", ".f16.f32\t$Sd, $Sm", |
Anton Korobeynikov | f0d5007 | 2010-03-18 22:35:37 +0000 | [diff] [blame] | 413 | [/* For disassembly only; pattern left blank */]>; |
| 414 | |
Bob Wilson | 76a312b | 2010-03-19 22:51:32 +0000 | [diff] [blame] | 415 | def : ARMPat<(f16_to_f32 GPR:$a), |
| 416 | (VCVTBHS (COPY_TO_REGCLASS GPR:$a, SPR))>; |
Johnny Chen | 2d658df | 2010-02-09 17:21:56 +0000 | [diff] [blame] | 417 | |
Owen Anderson | 838130e | 2011-08-22 21:34:00 +0000 | [diff] [blame] | 418 | def VCVTTSH: ASuI<0b11101, 0b11, 0b0010, 0b11, 0, (outs SPR:$Sd), (ins SPR:$Sm), |
| 419 | /* FIXME */ IIC_fpCVTSH, "vcvtt", ".f32.f16\t$Sd, $Sm", |
Johnny Chen | 2d658df | 2010-02-09 17:21:56 +0000 | [diff] [blame] | 420 | [/* For disassembly only; pattern left blank */]>; |
| 421 | |
Owen Anderson | 838130e | 2011-08-22 21:34:00 +0000 | [diff] [blame] | 422 | def VCVTTHS: ASuI<0b11101, 0b11, 0b0011, 0b11, 0, (outs SPR:$Sd), (ins SPR:$Sm), |
| 423 | /* FIXME */ IIC_fpCVTHS, "vcvtt", ".f16.f32\t$Sd, $Sm", |
Johnny Chen | 2d658df | 2010-02-09 17:21:56 +0000 | [diff] [blame] | 424 | [/* For disassembly only; pattern left blank */]>; |
| 425 | |
Bill Wendling | 6966119 | 2010-11-01 06:00:39 +0000 | [diff] [blame] | 426 | def VNEGD : ADuI<0b11101, 0b11, 0b0001, 0b01, 0, |
| 427 | (outs DPR:$Dd), (ins DPR:$Dm), |
| 428 | IIC_fpUNA64, "vneg", ".f64\t$Dd, $Dm", |
| 429 | [(set DPR:$Dd, (fneg (f64 DPR:$Dm)))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 430 | |
Bill Wendling | 6966119 | 2010-11-01 06:00:39 +0000 | [diff] [blame] | 431 | def VNEGS : ASuIn<0b11101, 0b11, 0b0001, 0b01, 0, |
| 432 | (outs SPR:$Sd), (ins SPR:$Sm), |
| 433 | IIC_fpUNA32, "vneg", ".f32\t$Sd, $Sm", |
Evan Cheng | 5eda282 | 2011-02-16 00:35:02 +0000 | [diff] [blame] | 434 | [(set SPR:$Sd, (fneg SPR:$Sm))]> { |
Evan Cheng | 6557bce | 2011-02-22 19:53:14 +0000 | [diff] [blame] | 435 | // Some single precision VFP instructions may be executed on both NEON and |
| 436 | // VFP pipelines on A8. |
| 437 | let D = VFPNeonA8Domain; |
Evan Cheng | 5eda282 | 2011-02-16 00:35:02 +0000 | [diff] [blame] | 438 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 439 | |
Bill Wendling | 6966119 | 2010-11-01 06:00:39 +0000 | [diff] [blame] | 440 | def VSQRTD : ADuI<0b11101, 0b11, 0b0001, 0b11, 0, |
| 441 | (outs DPR:$Dd), (ins DPR:$Dm), |
| 442 | IIC_fpSQRT64, "vsqrt", ".f64\t$Dd, $Dm", |
| 443 | [(set DPR:$Dd, (fsqrt (f64 DPR:$Dm)))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 444 | |
Bill Wendling | 6966119 | 2010-11-01 06:00:39 +0000 | [diff] [blame] | 445 | def VSQRTS : ASuI<0b11101, 0b11, 0b0001, 0b11, 0, |
| 446 | (outs SPR:$Sd), (ins SPR:$Sm), |
| 447 | IIC_fpSQRT32, "vsqrt", ".f32\t$Sd, $Sm", |
| 448 | [(set SPR:$Sd, (fsqrt SPR:$Sm))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 449 | |
Bill Wendling | 67a704d | 2010-10-13 20:58:46 +0000 | [diff] [blame] | 450 | let neverHasSideEffects = 1 in { |
Bill Wendling | 6966119 | 2010-11-01 06:00:39 +0000 | [diff] [blame] | 451 | def VMOVD : ADuI<0b11101, 0b11, 0b0000, 0b01, 0, |
| 452 | (outs DPR:$Dd), (ins DPR:$Dm), |
| 453 | IIC_fpUNA64, "vmov", ".f64\t$Dd, $Dm", []>; |
Bill Wendling | 67a704d | 2010-10-13 20:58:46 +0000 | [diff] [blame] | 454 | |
Bill Wendling | 6966119 | 2010-11-01 06:00:39 +0000 | [diff] [blame] | 455 | def VMOVS : ASuI<0b11101, 0b11, 0b0000, 0b01, 0, |
| 456 | (outs SPR:$Sd), (ins SPR:$Sm), |
| 457 | IIC_fpUNA32, "vmov", ".f32\t$Sd, $Sm", []>; |
Bill Wendling | 67a704d | 2010-10-13 20:58:46 +0000 | [diff] [blame] | 458 | } // neverHasSideEffects |
| 459 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 460 | //===----------------------------------------------------------------------===// |
| 461 | // FP <-> GPR Copies. Int <-> FP Conversions. |
| 462 | // |
| 463 | |
Bill Wendling | 7d31a16 | 2010-10-20 22:44:54 +0000 | [diff] [blame] | 464 | def VMOVRS : AVConv2I<0b11100001, 0b1010, |
| 465 | (outs GPR:$Rt), (ins SPR:$Sn), |
| 466 | IIC_fpMOVSI, "vmov", "\t$Rt, $Sn", |
| 467 | [(set GPR:$Rt, (bitconvert SPR:$Sn))]> { |
| 468 | // Instruction operands. |
| 469 | bits<4> Rt; |
| 470 | bits<5> Sn; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 471 | |
Bill Wendling | 7d31a16 | 2010-10-20 22:44:54 +0000 | [diff] [blame] | 472 | // Encode instruction operands. |
| 473 | let Inst{19-16} = Sn{4-1}; |
| 474 | let Inst{7} = Sn{0}; |
| 475 | let Inst{15-12} = Rt; |
| 476 | |
| 477 | let Inst{6-5} = 0b00; |
| 478 | let Inst{3-0} = 0b0000; |
Bob Wilson | b34d837 | 2011-04-19 18:11:38 +0000 | [diff] [blame] | 479 | |
| 480 | // Some single precision VFP instructions may be executed on both NEON and VFP |
| 481 | // pipelines. |
| 482 | let D = VFPNeonDomain; |
Bill Wendling | 7d31a16 | 2010-10-20 22:44:54 +0000 | [diff] [blame] | 483 | } |
| 484 | |
| 485 | def VMOVSR : AVConv4I<0b11100000, 0b1010, |
| 486 | (outs SPR:$Sn), (ins GPR:$Rt), |
| 487 | IIC_fpMOVIS, "vmov", "\t$Sn, $Rt", |
| 488 | [(set SPR:$Sn, (bitconvert GPR:$Rt))]> { |
| 489 | // Instruction operands. |
| 490 | bits<5> Sn; |
| 491 | bits<4> Rt; |
| 492 | |
| 493 | // Encode instruction operands. |
| 494 | let Inst{19-16} = Sn{4-1}; |
| 495 | let Inst{7} = Sn{0}; |
| 496 | let Inst{15-12} = Rt; |
| 497 | |
| 498 | let Inst{6-5} = 0b00; |
| 499 | let Inst{3-0} = 0b0000; |
Bob Wilson | b34d837 | 2011-04-19 18:11:38 +0000 | [diff] [blame] | 500 | |
| 501 | // Some single precision VFP instructions may be executed on both NEON and VFP |
| 502 | // pipelines. |
| 503 | let D = VFPNeonDomain; |
Bill Wendling | 7d31a16 | 2010-10-20 22:44:54 +0000 | [diff] [blame] | 504 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 505 | |
Evan Cheng | 020cc1b | 2010-05-13 00:16:46 +0000 | [diff] [blame] | 506 | let neverHasSideEffects = 1 in { |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 507 | def VMOVRRD : AVConv3I<0b11000101, 0b1011, |
Bill Wendling | 01aabda | 2010-10-20 23:37:40 +0000 | [diff] [blame] | 508 | (outs GPR:$Rt, GPR:$Rt2), (ins DPR:$Dm), |
| 509 | IIC_fpMOVDI, "vmov", "\t$Rt, $Rt2, $Dm", |
Johnny Chen | 7acca67 | 2010-02-05 18:04:58 +0000 | [diff] [blame] | 510 | [/* FIXME: Can't write pattern for multiple result instr*/]> { |
Bill Wendling | 01aabda | 2010-10-20 23:37:40 +0000 | [diff] [blame] | 511 | // Instruction operands. |
| 512 | bits<5> Dm; |
| 513 | bits<4> Rt; |
| 514 | bits<4> Rt2; |
| 515 | |
| 516 | // Encode instruction operands. |
| 517 | let Inst{3-0} = Dm{3-0}; |
| 518 | let Inst{5} = Dm{4}; |
| 519 | let Inst{15-12} = Rt; |
| 520 | let Inst{19-16} = Rt2; |
| 521 | |
Johnny Chen | 7acca67 | 2010-02-05 18:04:58 +0000 | [diff] [blame] | 522 | let Inst{7-6} = 0b00; |
Bob Wilson | b34d837 | 2011-04-19 18:11:38 +0000 | [diff] [blame] | 523 | |
| 524 | // Some single precision VFP instructions may be executed on both NEON and VFP |
| 525 | // pipelines. |
| 526 | let D = VFPNeonDomain; |
Johnny Chen | 7acca67 | 2010-02-05 18:04:58 +0000 | [diff] [blame] | 527 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 528 | |
Johnny Chen | 23401d6 | 2010-02-08 17:26:09 +0000 | [diff] [blame] | 529 | def VMOVRRS : AVConv3I<0b11000101, 0b1010, |
Owen Anderson | 694e0ff | 2011-08-29 23:15:25 +0000 | [diff] [blame] | 530 | (outs GPR:$Rt, GPR:$Rt2), (ins SPR:$src1, SPR:$src2), |
| 531 | IIC_fpMOVDI, "vmov", "\t$Rt, $Rt2, $src1, $src2", |
Johnny Chen | 23401d6 | 2010-02-08 17:26:09 +0000 | [diff] [blame] | 532 | [/* For disassembly only; pattern left blank */]> { |
Owen Anderson | 694e0ff | 2011-08-29 23:15:25 +0000 | [diff] [blame] | 533 | bits<5> src1; |
| 534 | bits<4> Rt; |
| 535 | bits<4> Rt2; |
| 536 | |
| 537 | // Encode instruction operands. |
| 538 | let Inst{3-0} = src1{3-0}; |
| 539 | let Inst{5} = src1{4}; |
| 540 | let Inst{15-12} = Rt; |
| 541 | let Inst{19-16} = Rt2; |
| 542 | |
Johnny Chen | 23401d6 | 2010-02-08 17:26:09 +0000 | [diff] [blame] | 543 | let Inst{7-6} = 0b00; |
Bob Wilson | b34d837 | 2011-04-19 18:11:38 +0000 | [diff] [blame] | 544 | |
| 545 | // Some single precision VFP instructions may be executed on both NEON and VFP |
| 546 | // pipelines. |
| 547 | let D = VFPNeonDomain; |
Owen Anderson | 357ec68 | 2011-08-22 20:27:12 +0000 | [diff] [blame] | 548 | let DecoderMethod = "DecodeVMOVRRS"; |
Johnny Chen | 23401d6 | 2010-02-08 17:26:09 +0000 | [diff] [blame] | 549 | } |
Evan Cheng | 020cc1b | 2010-05-13 00:16:46 +0000 | [diff] [blame] | 550 | } // neverHasSideEffects |
Johnny Chen | 23401d6 | 2010-02-08 17:26:09 +0000 | [diff] [blame] | 551 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 552 | // FMDHR: GPR -> SPR |
| 553 | // FMDLR: GPR -> SPR |
| 554 | |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 555 | def VMOVDRR : AVConv5I<0b11000100, 0b1011, |
Bill Wendling | 01aabda | 2010-10-20 23:37:40 +0000 | [diff] [blame] | 556 | (outs DPR:$Dm), (ins GPR:$Rt, GPR:$Rt2), |
| 557 | IIC_fpMOVID, "vmov", "\t$Dm, $Rt, $Rt2", |
| 558 | [(set DPR:$Dm, (arm_fmdrr GPR:$Rt, GPR:$Rt2))]> { |
| 559 | // Instruction operands. |
| 560 | bits<5> Dm; |
| 561 | bits<4> Rt; |
| 562 | bits<4> Rt2; |
| 563 | |
| 564 | // Encode instruction operands. |
| 565 | let Inst{3-0} = Dm{3-0}; |
| 566 | let Inst{5} = Dm{4}; |
| 567 | let Inst{15-12} = Rt; |
| 568 | let Inst{19-16} = Rt2; |
| 569 | |
| 570 | let Inst{7-6} = 0b00; |
Bob Wilson | b34d837 | 2011-04-19 18:11:38 +0000 | [diff] [blame] | 571 | |
| 572 | // Some single precision VFP instructions may be executed on both NEON and VFP |
| 573 | // pipelines. |
| 574 | let D = VFPNeonDomain; |
Johnny Chen | 7acca67 | 2010-02-05 18:04:58 +0000 | [diff] [blame] | 575 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 576 | |
Evan Cheng | 020cc1b | 2010-05-13 00:16:46 +0000 | [diff] [blame] | 577 | let neverHasSideEffects = 1 in |
Johnny Chen | 23401d6 | 2010-02-08 17:26:09 +0000 | [diff] [blame] | 578 | def VMOVSRR : AVConv5I<0b11000100, 0b1010, |
| 579 | (outs SPR:$dst1, SPR:$dst2), (ins GPR:$src1, GPR:$src2), |
Anton Korobeynikov | a31c6fb | 2010-04-07 18:20:02 +0000 | [diff] [blame] | 580 | IIC_fpMOVID, "vmov", "\t$dst1, $dst2, $src1, $src2", |
Johnny Chen | 23401d6 | 2010-02-08 17:26:09 +0000 | [diff] [blame] | 581 | [/* For disassembly only; pattern left blank */]> { |
Owen Anderson | 694e0ff | 2011-08-29 23:15:25 +0000 | [diff] [blame] | 582 | // Instruction operands. |
| 583 | bits<5> dst1; |
| 584 | bits<4> src1; |
| 585 | bits<4> src2; |
| 586 | |
| 587 | // Encode instruction operands. |
| 588 | let Inst{3-0} = dst1{3-0}; |
| 589 | let Inst{5} = dst1{4}; |
| 590 | let Inst{15-12} = src1; |
| 591 | let Inst{19-16} = src2; |
| 592 | |
Johnny Chen | 23401d6 | 2010-02-08 17:26:09 +0000 | [diff] [blame] | 593 | let Inst{7-6} = 0b00; |
Bob Wilson | b34d837 | 2011-04-19 18:11:38 +0000 | [diff] [blame] | 594 | |
| 595 | // Some single precision VFP instructions may be executed on both NEON and VFP |
| 596 | // pipelines. |
| 597 | let D = VFPNeonDomain; |
Owen Anderson | 357ec68 | 2011-08-22 20:27:12 +0000 | [diff] [blame] | 598 | |
| 599 | let DecoderMethod = "DecodeVMOVSRR"; |
Johnny Chen | 23401d6 | 2010-02-08 17:26:09 +0000 | [diff] [blame] | 600 | } |
| 601 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 602 | // FMRDH: SPR -> GPR |
| 603 | // FMRDL: SPR -> GPR |
| 604 | // FMRRS: SPR -> GPR |
Bill Wendling | 67a704d | 2010-10-13 20:58:46 +0000 | [diff] [blame] | 605 | // FMRX: SPR system reg -> GPR |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 606 | // FMSRR: GPR -> SPR |
Bill Wendling | 67a704d | 2010-10-13 20:58:46 +0000 | [diff] [blame] | 607 | // FMXR: GPR -> VFP system reg |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 608 | |
| 609 | |
Bill Wendling | 67a704d | 2010-10-13 20:58:46 +0000 | [diff] [blame] | 610 | // Int -> FP: |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 611 | |
Bill Wendling | 67a704d | 2010-10-13 20:58:46 +0000 | [diff] [blame] | 612 | class AVConv1IDs_Encode<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, |
| 613 | bits<4> opcod4, dag oops, dag iops, |
| 614 | InstrItinClass itin, string opc, string asm, |
| 615 | list<dag> pattern> |
| 616 | : AVConv1I<opcod1, opcod2, opcod3, opcod4, oops, iops, itin, opc, asm, |
| 617 | pattern> { |
| 618 | // Instruction operands. |
| 619 | bits<5> Dd; |
| 620 | bits<5> Sm; |
| 621 | |
| 622 | // Encode instruction operands. |
| 623 | let Inst{3-0} = Sm{4-1}; |
| 624 | let Inst{5} = Sm{0}; |
| 625 | let Inst{15-12} = Dd{3-0}; |
| 626 | let Inst{22} = Dd{4}; |
| 627 | } |
| 628 | |
| 629 | class AVConv1InSs_Encode<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, |
| 630 | bits<4> opcod4, dag oops, dag iops,InstrItinClass itin, |
| 631 | string opc, string asm, list<dag> pattern> |
| 632 | : AVConv1In<opcod1, opcod2, opcod3, opcod4, oops, iops, itin, opc, asm, |
| 633 | pattern> { |
| 634 | // Instruction operands. |
| 635 | bits<5> Sd; |
| 636 | bits<5> Sm; |
| 637 | |
| 638 | // Encode instruction operands. |
| 639 | let Inst{3-0} = Sm{4-1}; |
| 640 | let Inst{5} = Sm{0}; |
| 641 | let Inst{15-12} = Sd{4-1}; |
| 642 | let Inst{22} = Sd{0}; |
| 643 | } |
| 644 | |
| 645 | def VSITOD : AVConv1IDs_Encode<0b11101, 0b11, 0b1000, 0b1011, |
| 646 | (outs DPR:$Dd), (ins SPR:$Sm), |
| 647 | IIC_fpCVTID, "vcvt", ".f64.s32\t$Dd, $Sm", |
| 648 | [(set DPR:$Dd, (f64 (arm_sitof SPR:$Sm)))]> { |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 649 | let Inst{7} = 1; // s32 |
Evan Cheng | 78be83d | 2008-11-11 19:40:26 +0000 | [diff] [blame] | 650 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 651 | |
Bill Wendling | 67a704d | 2010-10-13 20:58:46 +0000 | [diff] [blame] | 652 | def VSITOS : AVConv1InSs_Encode<0b11101, 0b11, 0b1000, 0b1010, |
| 653 | (outs SPR:$Sd),(ins SPR:$Sm), |
| 654 | IIC_fpCVTIS, "vcvt", ".f32.s32\t$Sd, $Sm", |
| 655 | [(set SPR:$Sd, (arm_sitof SPR:$Sm))]> { |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 656 | let Inst{7} = 1; // s32 |
Evan Cheng | 5eda282 | 2011-02-16 00:35:02 +0000 | [diff] [blame] | 657 | |
Evan Cheng | 6557bce | 2011-02-22 19:53:14 +0000 | [diff] [blame] | 658 | // Some single precision VFP instructions may be executed on both NEON and |
| 659 | // VFP pipelines on A8. |
| 660 | let D = VFPNeonA8Domain; |
Evan Cheng | 78be83d | 2008-11-11 19:40:26 +0000 | [diff] [blame] | 661 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 662 | |
Bill Wendling | 67a704d | 2010-10-13 20:58:46 +0000 | [diff] [blame] | 663 | def VUITOD : AVConv1IDs_Encode<0b11101, 0b11, 0b1000, 0b1011, |
| 664 | (outs DPR:$Dd), (ins SPR:$Sm), |
| 665 | IIC_fpCVTID, "vcvt", ".f64.u32\t$Dd, $Sm", |
| 666 | [(set DPR:$Dd, (f64 (arm_uitof SPR:$Sm)))]> { |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 667 | let Inst{7} = 0; // u32 |
| 668 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 669 | |
Bill Wendling | 67a704d | 2010-10-13 20:58:46 +0000 | [diff] [blame] | 670 | def VUITOS : AVConv1InSs_Encode<0b11101, 0b11, 0b1000, 0b1010, |
| 671 | (outs SPR:$Sd), (ins SPR:$Sm), |
| 672 | IIC_fpCVTIS, "vcvt", ".f32.u32\t$Sd, $Sm", |
| 673 | [(set SPR:$Sd, (arm_uitof SPR:$Sm))]> { |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 674 | let Inst{7} = 0; // u32 |
Evan Cheng | 5eda282 | 2011-02-16 00:35:02 +0000 | [diff] [blame] | 675 | |
Evan Cheng | 6557bce | 2011-02-22 19:53:14 +0000 | [diff] [blame] | 676 | // Some single precision VFP instructions may be executed on both NEON and |
| 677 | // VFP pipelines on A8. |
| 678 | let D = VFPNeonA8Domain; |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 679 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 680 | |
Bill Wendling | 67a704d | 2010-10-13 20:58:46 +0000 | [diff] [blame] | 681 | // FP -> Int: |
| 682 | |
| 683 | class AVConv1IsD_Encode<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, |
| 684 | bits<4> opcod4, dag oops, dag iops, |
| 685 | InstrItinClass itin, string opc, string asm, |
| 686 | list<dag> pattern> |
| 687 | : AVConv1I<opcod1, opcod2, opcod3, opcod4, oops, iops, itin, opc, asm, |
| 688 | pattern> { |
| 689 | // Instruction operands. |
| 690 | bits<5> Sd; |
| 691 | bits<5> Dm; |
| 692 | |
| 693 | // Encode instruction operands. |
| 694 | let Inst{3-0} = Dm{3-0}; |
| 695 | let Inst{5} = Dm{4}; |
| 696 | let Inst{15-12} = Sd{4-1}; |
| 697 | let Inst{22} = Sd{0}; |
| 698 | } |
| 699 | |
| 700 | class AVConv1InsS_Encode<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, |
| 701 | bits<4> opcod4, dag oops, dag iops, |
| 702 | InstrItinClass itin, string opc, string asm, |
| 703 | list<dag> pattern> |
| 704 | : AVConv1In<opcod1, opcod2, opcod3, opcod4, oops, iops, itin, opc, asm, |
| 705 | pattern> { |
| 706 | // Instruction operands. |
| 707 | bits<5> Sd; |
| 708 | bits<5> Sm; |
| 709 | |
| 710 | // Encode instruction operands. |
| 711 | let Inst{3-0} = Sm{4-1}; |
| 712 | let Inst{5} = Sm{0}; |
| 713 | let Inst{15-12} = Sd{4-1}; |
| 714 | let Inst{22} = Sd{0}; |
| 715 | } |
| 716 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 717 | // Always set Z bit in the instruction, i.e. "round towards zero" variants. |
Bill Wendling | 67a704d | 2010-10-13 20:58:46 +0000 | [diff] [blame] | 718 | def VTOSIZD : AVConv1IsD_Encode<0b11101, 0b11, 0b1101, 0b1011, |
| 719 | (outs SPR:$Sd), (ins DPR:$Dm), |
| 720 | IIC_fpCVTDI, "vcvt", ".s32.f64\t$Sd, $Dm", |
| 721 | [(set SPR:$Sd, (arm_ftosi (f64 DPR:$Dm)))]> { |
Evan Cheng | 78be83d | 2008-11-11 19:40:26 +0000 | [diff] [blame] | 722 | let Inst{7} = 1; // Z bit |
| 723 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 724 | |
Bill Wendling | 67a704d | 2010-10-13 20:58:46 +0000 | [diff] [blame] | 725 | def VTOSIZS : AVConv1InsS_Encode<0b11101, 0b11, 0b1101, 0b1010, |
| 726 | (outs SPR:$Sd), (ins SPR:$Sm), |
| 727 | IIC_fpCVTSI, "vcvt", ".s32.f32\t$Sd, $Sm", |
| 728 | [(set SPR:$Sd, (arm_ftosi SPR:$Sm))]> { |
Evan Cheng | 78be83d | 2008-11-11 19:40:26 +0000 | [diff] [blame] | 729 | let Inst{7} = 1; // Z bit |
Evan Cheng | 5eda282 | 2011-02-16 00:35:02 +0000 | [diff] [blame] | 730 | |
Evan Cheng | 6557bce | 2011-02-22 19:53:14 +0000 | [diff] [blame] | 731 | // Some single precision VFP instructions may be executed on both NEON and |
| 732 | // VFP pipelines on A8. |
| 733 | let D = VFPNeonA8Domain; |
Evan Cheng | 78be83d | 2008-11-11 19:40:26 +0000 | [diff] [blame] | 734 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 735 | |
Bill Wendling | 67a704d | 2010-10-13 20:58:46 +0000 | [diff] [blame] | 736 | def VTOUIZD : AVConv1IsD_Encode<0b11101, 0b11, 0b1100, 0b1011, |
| 737 | (outs SPR:$Sd), (ins DPR:$Dm), |
| 738 | IIC_fpCVTDI, "vcvt", ".u32.f64\t$Sd, $Dm", |
| 739 | [(set SPR:$Sd, (arm_ftoui (f64 DPR:$Dm)))]> { |
Evan Cheng | 78be83d | 2008-11-11 19:40:26 +0000 | [diff] [blame] | 740 | let Inst{7} = 1; // Z bit |
| 741 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 742 | |
Bill Wendling | 67a704d | 2010-10-13 20:58:46 +0000 | [diff] [blame] | 743 | def VTOUIZS : AVConv1InsS_Encode<0b11101, 0b11, 0b1100, 0b1010, |
| 744 | (outs SPR:$Sd), (ins SPR:$Sm), |
| 745 | IIC_fpCVTSI, "vcvt", ".u32.f32\t$Sd, $Sm", |
| 746 | [(set SPR:$Sd, (arm_ftoui SPR:$Sm))]> { |
Evan Cheng | 78be83d | 2008-11-11 19:40:26 +0000 | [diff] [blame] | 747 | let Inst{7} = 1; // Z bit |
Evan Cheng | 5eda282 | 2011-02-16 00:35:02 +0000 | [diff] [blame] | 748 | |
Evan Cheng | 6557bce | 2011-02-22 19:53:14 +0000 | [diff] [blame] | 749 | // Some single precision VFP instructions may be executed on both NEON and |
| 750 | // VFP pipelines on A8. |
| 751 | let D = VFPNeonA8Domain; |
Evan Cheng | 78be83d | 2008-11-11 19:40:26 +0000 | [diff] [blame] | 752 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 753 | |
Johnny Chen | 15b423f | 2010-02-08 22:02:41 +0000 | [diff] [blame] | 754 | // And the Z bit '0' variants, i.e. use the rounding mode specified by FPSCR. |
Nate Begeman | d1fb583 | 2010-08-03 21:31:55 +0000 | [diff] [blame] | 755 | let Uses = [FPSCR] in { |
Bill Wendling | 67a704d | 2010-10-13 20:58:46 +0000 | [diff] [blame] | 756 | // FIXME: Verify encoding after integrated assembler is working. |
| 757 | def VTOSIRD : AVConv1IsD_Encode<0b11101, 0b11, 0b1101, 0b1011, |
| 758 | (outs SPR:$Sd), (ins DPR:$Dm), |
| 759 | IIC_fpCVTDI, "vcvtr", ".s32.f64\t$Sd, $Dm", |
| 760 | [(set SPR:$Sd, (int_arm_vcvtr (f64 DPR:$Dm)))]>{ |
Johnny Chen | 15b423f | 2010-02-08 22:02:41 +0000 | [diff] [blame] | 761 | let Inst{7} = 0; // Z bit |
| 762 | } |
| 763 | |
Bill Wendling | 67a704d | 2010-10-13 20:58:46 +0000 | [diff] [blame] | 764 | def VTOSIRS : AVConv1InsS_Encode<0b11101, 0b11, 0b1101, 0b1010, |
| 765 | (outs SPR:$Sd), (ins SPR:$Sm), |
| 766 | IIC_fpCVTSI, "vcvtr", ".s32.f32\t$Sd, $Sm", |
| 767 | [(set SPR:$Sd, (int_arm_vcvtr SPR:$Sm))]> { |
Johnny Chen | 15b423f | 2010-02-08 22:02:41 +0000 | [diff] [blame] | 768 | let Inst{7} = 0; // Z bit |
| 769 | } |
| 770 | |
Bill Wendling | 67a704d | 2010-10-13 20:58:46 +0000 | [diff] [blame] | 771 | def VTOUIRD : AVConv1IsD_Encode<0b11101, 0b11, 0b1100, 0b1011, |
| 772 | (outs SPR:$Sd), (ins DPR:$Dm), |
| 773 | IIC_fpCVTDI, "vcvtr", ".u32.f64\t$Sd, $Dm", |
Bill Wendling | 88cf038 | 2010-10-14 01:02:08 +0000 | [diff] [blame] | 774 | [(set SPR:$Sd, (int_arm_vcvtru(f64 DPR:$Dm)))]>{ |
Johnny Chen | 15b423f | 2010-02-08 22:02:41 +0000 | [diff] [blame] | 775 | let Inst{7} = 0; // Z bit |
| 776 | } |
| 777 | |
Bill Wendling | 67a704d | 2010-10-13 20:58:46 +0000 | [diff] [blame] | 778 | def VTOUIRS : AVConv1InsS_Encode<0b11101, 0b11, 0b1100, 0b1010, |
| 779 | (outs SPR:$Sd), (ins SPR:$Sm), |
| 780 | IIC_fpCVTSI, "vcvtr", ".u32.f32\t$Sd, $Sm", |
| 781 | [(set SPR:$Sd, (int_arm_vcvtru SPR:$Sm))]> { |
Johnny Chen | 15b423f | 2010-02-08 22:02:41 +0000 | [diff] [blame] | 782 | let Inst{7} = 0; // Z bit |
| 783 | } |
Nate Begeman | d1fb583 | 2010-08-03 21:31:55 +0000 | [diff] [blame] | 784 | } |
Johnny Chen | 15b423f | 2010-02-08 22:02:41 +0000 | [diff] [blame] | 785 | |
Johnny Chen | 27bb8d0 | 2010-02-11 18:17:16 +0000 | [diff] [blame] | 786 | // Convert between floating-point and fixed-point |
| 787 | // Data type for fixed-point naming convention: |
| 788 | // S16 (U=0, sx=0) -> SH |
| 789 | // U16 (U=1, sx=0) -> UH |
| 790 | // S32 (U=0, sx=1) -> SL |
| 791 | // U32 (U=1, sx=1) -> UL |
| 792 | |
Bill Wendling | 160acca | 2010-11-01 23:11:22 +0000 | [diff] [blame] | 793 | // FIXME: Marking these as codegen only seems wrong. They are real |
| 794 | // instructions(?) |
| 795 | let Constraints = "$a = $dst", isCodeGenOnly = 1 in { |
Johnny Chen | 27bb8d0 | 2010-02-11 18:17:16 +0000 | [diff] [blame] | 796 | |
| 797 | // FP to Fixed-Point: |
| 798 | |
| 799 | def VTOSHS : AVConv1XI<0b11101, 0b11, 0b1110, 0b1010, 0, |
Bill Wendling | cd944a4 | 2010-11-01 23:17:54 +0000 | [diff] [blame] | 800 | (outs SPR:$dst), (ins SPR:$a, i32imm:$fbits), |
Johnny Chen | 27bb8d0 | 2010-02-11 18:17:16 +0000 | [diff] [blame] | 801 | IIC_fpCVTSI, "vcvt", ".s16.f32\t$dst, $a, $fbits", |
Evan Cheng | 5eda282 | 2011-02-16 00:35:02 +0000 | [diff] [blame] | 802 | [/* For disassembly only; pattern left blank */]> { |
Evan Cheng | 6557bce | 2011-02-22 19:53:14 +0000 | [diff] [blame] | 803 | // Some single precision VFP instructions may be executed on both NEON and |
| 804 | // VFP pipelines on A8. |
| 805 | let D = VFPNeonA8Domain; |
Evan Cheng | 5eda282 | 2011-02-16 00:35:02 +0000 | [diff] [blame] | 806 | } |
Johnny Chen | 27bb8d0 | 2010-02-11 18:17:16 +0000 | [diff] [blame] | 807 | |
| 808 | def VTOUHS : AVConv1XI<0b11101, 0b11, 0b1111, 0b1010, 0, |
| 809 | (outs SPR:$dst), (ins SPR:$a, i32imm:$fbits), |
| 810 | IIC_fpCVTSI, "vcvt", ".u16.f32\t$dst, $a, $fbits", |
Evan Cheng | 5eda282 | 2011-02-16 00:35:02 +0000 | [diff] [blame] | 811 | [/* For disassembly only; pattern left blank */]> { |
Evan Cheng | 6557bce | 2011-02-22 19:53:14 +0000 | [diff] [blame] | 812 | // Some single precision VFP instructions may be executed on both NEON and |
| 813 | // VFP pipelines on A8. |
| 814 | let D = VFPNeonA8Domain; |
Evan Cheng | 5eda282 | 2011-02-16 00:35:02 +0000 | [diff] [blame] | 815 | } |
Johnny Chen | 27bb8d0 | 2010-02-11 18:17:16 +0000 | [diff] [blame] | 816 | |
| 817 | def VTOSLS : AVConv1XI<0b11101, 0b11, 0b1110, 0b1010, 1, |
| 818 | (outs SPR:$dst), (ins SPR:$a, i32imm:$fbits), |
| 819 | IIC_fpCVTSI, "vcvt", ".s32.f32\t$dst, $a, $fbits", |
Evan Cheng | 5eda282 | 2011-02-16 00:35:02 +0000 | [diff] [blame] | 820 | [/* For disassembly only; pattern left blank */]> { |
Evan Cheng | 6557bce | 2011-02-22 19:53:14 +0000 | [diff] [blame] | 821 | // Some single precision VFP instructions may be executed on both NEON and |
| 822 | // VFP pipelines on A8. |
| 823 | let D = VFPNeonA8Domain; |
Evan Cheng | 5eda282 | 2011-02-16 00:35:02 +0000 | [diff] [blame] | 824 | } |
Johnny Chen | 27bb8d0 | 2010-02-11 18:17:16 +0000 | [diff] [blame] | 825 | |
| 826 | def VTOULS : AVConv1XI<0b11101, 0b11, 0b1111, 0b1010, 1, |
| 827 | (outs SPR:$dst), (ins SPR:$a, i32imm:$fbits), |
| 828 | IIC_fpCVTSI, "vcvt", ".u32.f32\t$dst, $a, $fbits", |
Evan Cheng | 5eda282 | 2011-02-16 00:35:02 +0000 | [diff] [blame] | 829 | [/* For disassembly only; pattern left blank */]> { |
Evan Cheng | 6557bce | 2011-02-22 19:53:14 +0000 | [diff] [blame] | 830 | // Some single precision VFP instructions may be executed on both NEON and |
| 831 | // VFP pipelines on A8. |
| 832 | let D = VFPNeonA8Domain; |
Evan Cheng | 5eda282 | 2011-02-16 00:35:02 +0000 | [diff] [blame] | 833 | } |
Johnny Chen | 27bb8d0 | 2010-02-11 18:17:16 +0000 | [diff] [blame] | 834 | |
| 835 | def VTOSHD : AVConv1XI<0b11101, 0b11, 0b1110, 0b1011, 0, |
| 836 | (outs DPR:$dst), (ins DPR:$a, i32imm:$fbits), |
| 837 | IIC_fpCVTDI, "vcvt", ".s16.f64\t$dst, $a, $fbits", |
| 838 | [/* For disassembly only; pattern left blank */]>; |
| 839 | |
| 840 | def VTOUHD : AVConv1XI<0b11101, 0b11, 0b1111, 0b1011, 0, |
| 841 | (outs DPR:$dst), (ins DPR:$a, i32imm:$fbits), |
| 842 | IIC_fpCVTDI, "vcvt", ".u16.f64\t$dst, $a, $fbits", |
| 843 | [/* For disassembly only; pattern left blank */]>; |
| 844 | |
| 845 | def VTOSLD : AVConv1XI<0b11101, 0b11, 0b1110, 0b1011, 1, |
| 846 | (outs DPR:$dst), (ins DPR:$a, i32imm:$fbits), |
| 847 | IIC_fpCVTDI, "vcvt", ".s32.f64\t$dst, $a, $fbits", |
| 848 | [/* For disassembly only; pattern left blank */]>; |
| 849 | |
| 850 | def VTOULD : AVConv1XI<0b11101, 0b11, 0b1111, 0b1011, 1, |
| 851 | (outs DPR:$dst), (ins DPR:$a, i32imm:$fbits), |
| 852 | IIC_fpCVTDI, "vcvt", ".u32.f64\t$dst, $a, $fbits", |
| 853 | [/* For disassembly only; pattern left blank */]>; |
| 854 | |
| 855 | // Fixed-Point to FP: |
| 856 | |
| 857 | def VSHTOS : AVConv1XI<0b11101, 0b11, 0b1010, 0b1010, 0, |
| 858 | (outs SPR:$dst), (ins SPR:$a, i32imm:$fbits), |
| 859 | IIC_fpCVTIS, "vcvt", ".f32.s16\t$dst, $a, $fbits", |
Evan Cheng | 5eda282 | 2011-02-16 00:35:02 +0000 | [diff] [blame] | 860 | [/* For disassembly only; pattern left blank */]> { |
Evan Cheng | 6557bce | 2011-02-22 19:53:14 +0000 | [diff] [blame] | 861 | // Some single precision VFP instructions may be executed on both NEON and |
| 862 | // VFP pipelines on A8. |
| 863 | let D = VFPNeonA8Domain; |
Evan Cheng | 5eda282 | 2011-02-16 00:35:02 +0000 | [diff] [blame] | 864 | } |
Johnny Chen | 27bb8d0 | 2010-02-11 18:17:16 +0000 | [diff] [blame] | 865 | |
| 866 | def VUHTOS : AVConv1XI<0b11101, 0b11, 0b1011, 0b1010, 0, |
| 867 | (outs SPR:$dst), (ins SPR:$a, i32imm:$fbits), |
| 868 | IIC_fpCVTIS, "vcvt", ".f32.u16\t$dst, $a, $fbits", |
Evan Cheng | 5eda282 | 2011-02-16 00:35:02 +0000 | [diff] [blame] | 869 | [/* For disassembly only; pattern left blank */]> { |
Evan Cheng | 6557bce | 2011-02-22 19:53:14 +0000 | [diff] [blame] | 870 | // Some single precision VFP instructions may be executed on both NEON and |
| 871 | // VFP pipelines on A8. |
| 872 | let D = VFPNeonA8Domain; |
Evan Cheng | 5eda282 | 2011-02-16 00:35:02 +0000 | [diff] [blame] | 873 | } |
Johnny Chen | 27bb8d0 | 2010-02-11 18:17:16 +0000 | [diff] [blame] | 874 | |
| 875 | def VSLTOS : AVConv1XI<0b11101, 0b11, 0b1010, 0b1010, 1, |
| 876 | (outs SPR:$dst), (ins SPR:$a, i32imm:$fbits), |
| 877 | IIC_fpCVTIS, "vcvt", ".f32.s32\t$dst, $a, $fbits", |
Evan Cheng | 5eda282 | 2011-02-16 00:35:02 +0000 | [diff] [blame] | 878 | [/* For disassembly only; pattern left blank */]> { |
Evan Cheng | 6557bce | 2011-02-22 19:53:14 +0000 | [diff] [blame] | 879 | // Some single precision VFP instructions may be executed on both NEON and |
| 880 | // VFP pipelines on A8. |
| 881 | let D = VFPNeonA8Domain; |
Evan Cheng | 5eda282 | 2011-02-16 00:35:02 +0000 | [diff] [blame] | 882 | } |
Johnny Chen | 27bb8d0 | 2010-02-11 18:17:16 +0000 | [diff] [blame] | 883 | |
| 884 | def VULTOS : AVConv1XI<0b11101, 0b11, 0b1011, 0b1010, 1, |
| 885 | (outs SPR:$dst), (ins SPR:$a, i32imm:$fbits), |
| 886 | IIC_fpCVTIS, "vcvt", ".f32.u32\t$dst, $a, $fbits", |
Evan Cheng | 5eda282 | 2011-02-16 00:35:02 +0000 | [diff] [blame] | 887 | [/* For disassembly only; pattern left blank */]> { |
Evan Cheng | 6557bce | 2011-02-22 19:53:14 +0000 | [diff] [blame] | 888 | // Some single precision VFP instructions may be executed on both NEON and |
| 889 | // VFP pipelines on A8. |
| 890 | let D = VFPNeonA8Domain; |
Evan Cheng | 5eda282 | 2011-02-16 00:35:02 +0000 | [diff] [blame] | 891 | } |
Johnny Chen | 27bb8d0 | 2010-02-11 18:17:16 +0000 | [diff] [blame] | 892 | |
| 893 | def VSHTOD : AVConv1XI<0b11101, 0b11, 0b1010, 0b1011, 0, |
| 894 | (outs DPR:$dst), (ins DPR:$a, i32imm:$fbits), |
| 895 | IIC_fpCVTID, "vcvt", ".f64.s16\t$dst, $a, $fbits", |
| 896 | [/* For disassembly only; pattern left blank */]>; |
| 897 | |
| 898 | def VUHTOD : AVConv1XI<0b11101, 0b11, 0b1011, 0b1011, 0, |
| 899 | (outs DPR:$dst), (ins DPR:$a, i32imm:$fbits), |
| 900 | IIC_fpCVTID, "vcvt", ".f64.u16\t$dst, $a, $fbits", |
| 901 | [/* For disassembly only; pattern left blank */]>; |
| 902 | |
| 903 | def VSLTOD : AVConv1XI<0b11101, 0b11, 0b1010, 0b1011, 1, |
| 904 | (outs DPR:$dst), (ins DPR:$a, i32imm:$fbits), |
| 905 | IIC_fpCVTID, "vcvt", ".f64.s32\t$dst, $a, $fbits", |
| 906 | [/* For disassembly only; pattern left blank */]>; |
| 907 | |
| 908 | def VULTOD : AVConv1XI<0b11101, 0b11, 0b1011, 0b1011, 1, |
| 909 | (outs DPR:$dst), (ins DPR:$a, i32imm:$fbits), |
| 910 | IIC_fpCVTID, "vcvt", ".f64.u32\t$dst, $a, $fbits", |
| 911 | [/* For disassembly only; pattern left blank */]>; |
| 912 | |
Bill Wendling | 160acca | 2010-11-01 23:11:22 +0000 | [diff] [blame] | 913 | } // End of 'let Constraints = "$a = $dst", isCodeGenOnly = 1 in' |
Johnny Chen | 27bb8d0 | 2010-02-11 18:17:16 +0000 | [diff] [blame] | 914 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 915 | //===----------------------------------------------------------------------===// |
Cameron Zwarich | 375db7f | 2011-07-07 08:28:52 +0000 | [diff] [blame] | 916 | // FP Multiply-Accumulate Operations. |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 917 | // |
| 918 | |
Evan Cheng | 529916c | 2010-11-12 20:32:20 +0000 | [diff] [blame] | 919 | def VMLAD : ADbI<0b11100, 0b00, 0, 0, |
| 920 | (outs DPR:$Dd), (ins DPR:$Ddin, DPR:$Dn, DPR:$Dm), |
| 921 | IIC_fpMAC64, "vmla", ".f64\t$Dd, $Dn, $Dm", |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 922 | [(set DPR:$Dd, (fadd_mlx (fmul_su DPR:$Dn, DPR:$Dm), |
| 923 | (f64 DPR:$Ddin)))]>, |
Evan Cheng | 529916c | 2010-11-12 20:32:20 +0000 | [diff] [blame] | 924 | RegConstraint<"$Ddin = $Dd">, |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 925 | Requires<[HasVFP2,UseFPVMLx]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 926 | |
Bill Wendling | 6966119 | 2010-11-01 06:00:39 +0000 | [diff] [blame] | 927 | def VMLAS : ASbIn<0b11100, 0b00, 0, 0, |
| 928 | (outs SPR:$Sd), (ins SPR:$Sdin, SPR:$Sn, SPR:$Sm), |
| 929 | IIC_fpMAC32, "vmla", ".f32\t$Sd, $Sn, $Sm", |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 930 | [(set SPR:$Sd, (fadd_mlx (fmul_su SPR:$Sn, SPR:$Sm), |
| 931 | SPR:$Sdin))]>, |
Evan Cheng | 529916c | 2010-11-12 20:32:20 +0000 | [diff] [blame] | 932 | RegConstraint<"$Sdin = $Sd">, |
Evan Cheng | 5eda282 | 2011-02-16 00:35:02 +0000 | [diff] [blame] | 933 | Requires<[HasVFP2,DontUseNEONForFP,UseFPVMLx]> { |
Evan Cheng | 6557bce | 2011-02-22 19:53:14 +0000 | [diff] [blame] | 934 | // Some single precision VFP instructions may be executed on both NEON and |
| 935 | // VFP pipelines on A8. |
| 936 | let D = VFPNeonA8Domain; |
Evan Cheng | 5eda282 | 2011-02-16 00:35:02 +0000 | [diff] [blame] | 937 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 938 | |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 939 | def : Pat<(fadd_mlx DPR:$dstin, (fmul_su DPR:$a, (f64 DPR:$b))), |
Evan Cheng | 529916c | 2010-11-12 20:32:20 +0000 | [diff] [blame] | 940 | (VMLAD DPR:$dstin, DPR:$a, DPR:$b)>, |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 941 | Requires<[HasVFP2,UseFPVMLx]>; |
| 942 | def : Pat<(fadd_mlx SPR:$dstin, (fmul_su SPR:$a, SPR:$b)), |
Evan Cheng | 529916c | 2010-11-12 20:32:20 +0000 | [diff] [blame] | 943 | (VMLAS SPR:$dstin, SPR:$a, SPR:$b)>, |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 944 | Requires<[HasVFP2,DontUseNEONForFP, UseFPVMLx]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 945 | |
Evan Cheng | 529916c | 2010-11-12 20:32:20 +0000 | [diff] [blame] | 946 | def VMLSD : ADbI<0b11100, 0b00, 1, 0, |
| 947 | (outs DPR:$Dd), (ins DPR:$Ddin, DPR:$Dn, DPR:$Dm), |
| 948 | IIC_fpMAC64, "vmls", ".f64\t$Dd, $Dn, $Dm", |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 949 | [(set DPR:$Dd, (fadd_mlx (fneg (fmul_su DPR:$Dn,DPR:$Dm)), |
| 950 | (f64 DPR:$Ddin)))]>, |
Evan Cheng | 529916c | 2010-11-12 20:32:20 +0000 | [diff] [blame] | 951 | RegConstraint<"$Ddin = $Dd">, |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 952 | Requires<[HasVFP2,UseFPVMLx]>; |
Bill Wendling | 88cf038 | 2010-10-14 01:02:08 +0000 | [diff] [blame] | 953 | |
Bill Wendling | 6966119 | 2010-11-01 06:00:39 +0000 | [diff] [blame] | 954 | def VMLSS : ASbIn<0b11100, 0b00, 1, 0, |
| 955 | (outs SPR:$Sd), (ins SPR:$Sdin, SPR:$Sn, SPR:$Sm), |
| 956 | IIC_fpMAC32, "vmls", ".f32\t$Sd, $Sn, $Sm", |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 957 | [(set SPR:$Sd, (fadd_mlx (fneg (fmul_su SPR:$Sn, SPR:$Sm)), |
| 958 | SPR:$Sdin))]>, |
Evan Cheng | 529916c | 2010-11-12 20:32:20 +0000 | [diff] [blame] | 959 | RegConstraint<"$Sdin = $Sd">, |
Evan Cheng | 5eda282 | 2011-02-16 00:35:02 +0000 | [diff] [blame] | 960 | Requires<[HasVFP2,DontUseNEONForFP,UseFPVMLx]> { |
Evan Cheng | 6557bce | 2011-02-22 19:53:14 +0000 | [diff] [blame] | 961 | // Some single precision VFP instructions may be executed on both NEON and |
| 962 | // VFP pipelines on A8. |
| 963 | let D = VFPNeonA8Domain; |
Evan Cheng | 5eda282 | 2011-02-16 00:35:02 +0000 | [diff] [blame] | 964 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 965 | |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 966 | def : Pat<(fsub_mlx DPR:$dstin, (fmul_su DPR:$a, (f64 DPR:$b))), |
Evan Cheng | 529916c | 2010-11-12 20:32:20 +0000 | [diff] [blame] | 967 | (VMLSD DPR:$dstin, DPR:$a, DPR:$b)>, |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 968 | Requires<[HasVFP2,UseFPVMLx]>; |
| 969 | def : Pat<(fsub_mlx SPR:$dstin, (fmul_su SPR:$a, SPR:$b)), |
Evan Cheng | 529916c | 2010-11-12 20:32:20 +0000 | [diff] [blame] | 970 | (VMLSS SPR:$dstin, SPR:$a, SPR:$b)>, |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 971 | Requires<[HasVFP2,DontUseNEONForFP,UseFPVMLx]>; |
David Goodwin | b84f3d4 | 2009-08-04 18:44:29 +0000 | [diff] [blame] | 972 | |
Evan Cheng | 529916c | 2010-11-12 20:32:20 +0000 | [diff] [blame] | 973 | def VNMLAD : ADbI<0b11100, 0b01, 1, 0, |
| 974 | (outs DPR:$Dd), (ins DPR:$Ddin, DPR:$Dn, DPR:$Dm), |
| 975 | IIC_fpMAC64, "vnmla", ".f64\t$Dd, $Dn, $Dm", |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 976 | [(set DPR:$Dd,(fsub_mlx (fneg (fmul_su DPR:$Dn,DPR:$Dm)), |
| 977 | (f64 DPR:$Ddin)))]>, |
Evan Cheng | 529916c | 2010-11-12 20:32:20 +0000 | [diff] [blame] | 978 | RegConstraint<"$Ddin = $Dd">, |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 979 | Requires<[HasVFP2,UseFPVMLx]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 980 | |
Bill Wendling | 6966119 | 2010-11-01 06:00:39 +0000 | [diff] [blame] | 981 | def VNMLAS : ASbI<0b11100, 0b01, 1, 0, |
| 982 | (outs SPR:$Sd), (ins SPR:$Sdin, SPR:$Sn, SPR:$Sm), |
| 983 | IIC_fpMAC32, "vnmla", ".f32\t$Sd, $Sn, $Sm", |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 984 | [(set SPR:$Sd, (fsub_mlx (fneg (fmul_su SPR:$Sn, SPR:$Sm)), |
| 985 | SPR:$Sdin))]>, |
Evan Cheng | 529916c | 2010-11-12 20:32:20 +0000 | [diff] [blame] | 986 | RegConstraint<"$Sdin = $Sd">, |
Evan Cheng | 5eda282 | 2011-02-16 00:35:02 +0000 | [diff] [blame] | 987 | Requires<[HasVFP2,DontUseNEONForFP,UseFPVMLx]> { |
Evan Cheng | 6557bce | 2011-02-22 19:53:14 +0000 | [diff] [blame] | 988 | // Some single precision VFP instructions may be executed on both NEON and |
| 989 | // VFP pipelines on A8. |
| 990 | let D = VFPNeonA8Domain; |
Evan Cheng | 5eda282 | 2011-02-16 00:35:02 +0000 | [diff] [blame] | 991 | } |
Bill Wendling | 88cf038 | 2010-10-14 01:02:08 +0000 | [diff] [blame] | 992 | |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 993 | def : Pat<(fsub_mlx (fneg (fmul_su DPR:$a, (f64 DPR:$b))), DPR:$dstin), |
Evan Cheng | 529916c | 2010-11-12 20:32:20 +0000 | [diff] [blame] | 994 | (VNMLAD DPR:$dstin, DPR:$a, DPR:$b)>, |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 995 | Requires<[HasVFP2,UseFPVMLx]>; |
| 996 | def : Pat<(fsub_mlx (fneg (fmul_su SPR:$a, SPR:$b)), SPR:$dstin), |
Evan Cheng | 529916c | 2010-11-12 20:32:20 +0000 | [diff] [blame] | 997 | (VNMLAS SPR:$dstin, SPR:$a, SPR:$b)>, |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 998 | Requires<[HasVFP2,DontUseNEONForFP,UseFPVMLx]>; |
Bill Wendling | 88cf038 | 2010-10-14 01:02:08 +0000 | [diff] [blame] | 999 | |
Evan Cheng | 529916c | 2010-11-12 20:32:20 +0000 | [diff] [blame] | 1000 | def VNMLSD : ADbI<0b11100, 0b01, 0, 0, |
| 1001 | (outs DPR:$Dd), (ins DPR:$Ddin, DPR:$Dn, DPR:$Dm), |
| 1002 | IIC_fpMAC64, "vnmls", ".f64\t$Dd, $Dn, $Dm", |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 1003 | [(set DPR:$Dd, (fsub_mlx (fmul_su DPR:$Dn, DPR:$Dm), |
| 1004 | (f64 DPR:$Ddin)))]>, |
Evan Cheng | 529916c | 2010-11-12 20:32:20 +0000 | [diff] [blame] | 1005 | RegConstraint<"$Ddin = $Dd">, |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 1006 | Requires<[HasVFP2,UseFPVMLx]>; |
Bill Wendling | 88cf038 | 2010-10-14 01:02:08 +0000 | [diff] [blame] | 1007 | |
Bill Wendling | 6966119 | 2010-11-01 06:00:39 +0000 | [diff] [blame] | 1008 | def VNMLSS : ASbI<0b11100, 0b01, 0, 0, |
| 1009 | (outs SPR:$Sd), (ins SPR:$Sdin, SPR:$Sn, SPR:$Sm), |
| 1010 | IIC_fpMAC32, "vnmls", ".f32\t$Sd, $Sn, $Sm", |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 1011 | [(set SPR:$Sd, (fsub_mlx (fmul_su SPR:$Sn, SPR:$Sm), SPR:$Sdin))]>, |
Evan Cheng | 529916c | 2010-11-12 20:32:20 +0000 | [diff] [blame] | 1012 | RegConstraint<"$Sdin = $Sd">, |
Evan Cheng | 5eda282 | 2011-02-16 00:35:02 +0000 | [diff] [blame] | 1013 | Requires<[HasVFP2,DontUseNEONForFP,UseFPVMLx]> { |
Evan Cheng | 6557bce | 2011-02-22 19:53:14 +0000 | [diff] [blame] | 1014 | // Some single precision VFP instructions may be executed on both NEON and |
| 1015 | // VFP pipelines on A8. |
| 1016 | let D = VFPNeonA8Domain; |
Evan Cheng | 5eda282 | 2011-02-16 00:35:02 +0000 | [diff] [blame] | 1017 | } |
Bill Wendling | 88cf038 | 2010-10-14 01:02:08 +0000 | [diff] [blame] | 1018 | |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 1019 | def : Pat<(fsub_mlx (fmul_su DPR:$a, (f64 DPR:$b)), DPR:$dstin), |
Evan Cheng | 529916c | 2010-11-12 20:32:20 +0000 | [diff] [blame] | 1020 | (VNMLSD DPR:$dstin, DPR:$a, DPR:$b)>, |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 1021 | Requires<[HasVFP2,UseFPVMLx]>; |
| 1022 | def : Pat<(fsub_mlx (fmul_su SPR:$a, SPR:$b), SPR:$dstin), |
Evan Cheng | 529916c | 2010-11-12 20:32:20 +0000 | [diff] [blame] | 1023 | (VNMLSS SPR:$dstin, SPR:$a, SPR:$b)>, |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 1024 | Requires<[HasVFP2,DontUseNEONForFP,UseFPVMLx]>; |
Bill Wendling | 88cf038 | 2010-10-14 01:02:08 +0000 | [diff] [blame] | 1025 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1026 | |
| 1027 | //===----------------------------------------------------------------------===// |
| 1028 | // FP Conditional moves. |
| 1029 | // |
| 1030 | |
Evan Cheng | 020cc1b | 2010-05-13 00:16:46 +0000 | [diff] [blame] | 1031 | let neverHasSideEffects = 1 in { |
Jim Grosbach | f219f31 | 2011-03-11 23:09:50 +0000 | [diff] [blame] | 1032 | def VMOVDcc : ARMPseudoInst<(outs DPR:$Dd), (ins DPR:$Dn, DPR:$Dm, pred:$p), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1033 | 4, IIC_fpUNA64, |
Bill Wendling | 6966119 | 2010-11-01 06:00:39 +0000 | [diff] [blame] | 1034 | [/*(set DPR:$Dd, (ARMcmov DPR:$Dn, DPR:$Dm, imm:$cc))*/]>, |
| 1035 | RegConstraint<"$Dn = $Dd">; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1036 | |
Jim Grosbach | f219f31 | 2011-03-11 23:09:50 +0000 | [diff] [blame] | 1037 | def VMOVScc : ARMPseudoInst<(outs SPR:$Sd), (ins SPR:$Sn, SPR:$Sm, pred:$p), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1038 | 4, IIC_fpUNA32, |
Bill Wendling | 6966119 | 2010-11-01 06:00:39 +0000 | [diff] [blame] | 1039 | [/*(set SPR:$Sd, (ARMcmov SPR:$Sn, SPR:$Sm, imm:$cc))*/]>, |
| 1040 | RegConstraint<"$Sn = $Sd">; |
Evan Cheng | 020cc1b | 2010-05-13 00:16:46 +0000 | [diff] [blame] | 1041 | } // neverHasSideEffects |
Evan Cheng | 78be83d | 2008-11-11 19:40:26 +0000 | [diff] [blame] | 1042 | |
| 1043 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 6150590 | 2011-01-18 21:58:20 +0000 | [diff] [blame] | 1044 | // Move from VFP System Register to ARM core register. |
Evan Cheng | 78be83d | 2008-11-11 19:40:26 +0000 | [diff] [blame] | 1045 | // |
| 1046 | |
Bruno Cardoso Lopes | 6150590 | 2011-01-18 21:58:20 +0000 | [diff] [blame] | 1047 | class MovFromVFP<bits<4> opc19_16, dag oops, dag iops, string opc, string asm, |
| 1048 | list<dag> pattern>: |
| 1049 | VFPAI<oops, iops, VFPMiscFrm, IIC_fpSTAT, opc, asm, pattern> { |
Evan Cheng | 3938242 | 2009-10-28 01:44:26 +0000 | [diff] [blame] | 1050 | |
Bill Wendling | 88cf038 | 2010-10-14 01:02:08 +0000 | [diff] [blame] | 1051 | // Instruction operand. |
| 1052 | bits<4> Rt; |
| 1053 | |
Johnny Chen | c974504 | 2010-02-09 22:35:38 +0000 | [diff] [blame] | 1054 | let Inst{27-20} = 0b11101111; |
Bruno Cardoso Lopes | 6150590 | 2011-01-18 21:58:20 +0000 | [diff] [blame] | 1055 | let Inst{19-16} = opc19_16; |
| 1056 | let Inst{15-12} = Rt; |
Johnny Chen | c974504 | 2010-02-09 22:35:38 +0000 | [diff] [blame] | 1057 | let Inst{11-8} = 0b1010; |
| 1058 | let Inst{7} = 0; |
Bill Wendling | 88cf038 | 2010-10-14 01:02:08 +0000 | [diff] [blame] | 1059 | let Inst{6-5} = 0b00; |
Johnny Chen | c974504 | 2010-02-09 22:35:38 +0000 | [diff] [blame] | 1060 | let Inst{4} = 1; |
Bill Wendling | 88cf038 | 2010-10-14 01:02:08 +0000 | [diff] [blame] | 1061 | let Inst{3-0} = 0b0000; |
Johnny Chen | c974504 | 2010-02-09 22:35:38 +0000 | [diff] [blame] | 1062 | } |
Johnny Chen | c974504 | 2010-02-09 22:35:38 +0000 | [diff] [blame] | 1063 | |
Bruno Cardoso Lopes | 6150590 | 2011-01-18 21:58:20 +0000 | [diff] [blame] | 1064 | // APSR is the application level alias of CPSR. This FPSCR N, Z, C, V flags |
| 1065 | // to APSR. |
| 1066 | let Defs = [CPSR], Uses = [FPSCR], Rt = 0b1111 /* apsr_nzcv */ in |
| 1067 | def FMSTAT : MovFromVFP<0b0001 /* fpscr */, (outs), (ins), |
| 1068 | "vmrs", "\tapsr_nzcv, fpscr", [(arm_fmstat)]>; |
| 1069 | |
| 1070 | // Application level FPSCR -> GPR |
| 1071 | let hasSideEffects = 1, Uses = [FPSCR] in |
| 1072 | def VMRS : MovFromVFP<0b0001 /* fpscr */, (outs GPR:$Rt), (ins), |
| 1073 | "vmrs", "\t$Rt, fpscr", |
| 1074 | [(set GPR:$Rt, (int_arm_get_fpscr))]>; |
| 1075 | |
| 1076 | // System level FPEXC, FPSID -> GPR |
| 1077 | let Uses = [FPSCR] in { |
| 1078 | def VMRS_FPEXC : MovFromVFP<0b1000 /* fpexc */, (outs GPR:$Rt), (ins), |
| 1079 | "vmrs", "\t$Rt, fpexc", []>; |
| 1080 | def VMRS_FPSID : MovFromVFP<0b0000 /* fpsid */, (outs GPR:$Rt), (ins), |
| 1081 | "vmrs", "\t$Rt, fpsid", []>; |
| 1082 | } |
| 1083 | |
| 1084 | //===----------------------------------------------------------------------===// |
| 1085 | // Move from ARM core register to VFP System Register. |
| 1086 | // |
| 1087 | |
| 1088 | class MovToVFP<bits<4> opc19_16, dag oops, dag iops, string opc, string asm, |
| 1089 | list<dag> pattern>: |
| 1090 | VFPAI<oops, iops, VFPMiscFrm, IIC_fpSTAT, opc, asm, pattern> { |
| 1091 | |
Bill Wendling | 88cf038 | 2010-10-14 01:02:08 +0000 | [diff] [blame] | 1092 | // Instruction operand. |
| 1093 | bits<4> src; |
| 1094 | |
| 1095 | // Encode instruction operand. |
| 1096 | let Inst{15-12} = src; |
| 1097 | |
Johnny Chen | c974504 | 2010-02-09 22:35:38 +0000 | [diff] [blame] | 1098 | let Inst{27-20} = 0b11101110; |
Bruno Cardoso Lopes | 6150590 | 2011-01-18 21:58:20 +0000 | [diff] [blame] | 1099 | let Inst{19-16} = opc19_16; |
Johnny Chen | c974504 | 2010-02-09 22:35:38 +0000 | [diff] [blame] | 1100 | let Inst{11-8} = 0b1010; |
| 1101 | let Inst{7} = 0; |
| 1102 | let Inst{4} = 1; |
| 1103 | } |
Evan Cheng | 3938242 | 2009-10-28 01:44:26 +0000 | [diff] [blame] | 1104 | |
Bruno Cardoso Lopes | 6150590 | 2011-01-18 21:58:20 +0000 | [diff] [blame] | 1105 | let Defs = [FPSCR] in { |
| 1106 | // Application level GPR -> FPSCR |
| 1107 | def VMSR : MovToVFP<0b0001 /* fpscr */, (outs), (ins GPR:$src), |
| 1108 | "vmsr", "\tfpscr, $src", [(int_arm_set_fpscr GPR:$src)]>; |
| 1109 | // System level GPR -> FPEXC |
| 1110 | def VMSR_FPEXC : MovToVFP<0b1000 /* fpexc */, (outs), (ins GPR:$src), |
| 1111 | "vmsr", "\tfpexc, $src", []>; |
| 1112 | // System level GPR -> FPSID |
| 1113 | def VMSR_FPSID : MovToVFP<0b0000 /* fpsid */, (outs), (ins GPR:$src), |
| 1114 | "vmsr", "\tfpsid, $src", []>; |
| 1115 | } |
| 1116 | |
| 1117 | //===----------------------------------------------------------------------===// |
| 1118 | // Misc. |
| 1119 | // |
| 1120 | |
Evan Cheng | 3938242 | 2009-10-28 01:44:26 +0000 | [diff] [blame] | 1121 | // Materialize FP immediates. VFP3 only. |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1122 | let isReMaterializable = 1 in { |
Bill Wendling | bbbdcd4 | 2010-10-14 02:33:26 +0000 | [diff] [blame] | 1123 | def FCONSTD : VFPAI<(outs DPR:$Dd), (ins vfp_f64imm:$imm), |
Anton Korobeynikov | 63401e3 | 2010-04-07 18:19:56 +0000 | [diff] [blame] | 1124 | VFPMiscFrm, IIC_fpUNA64, |
Bill Wendling | bbbdcd4 | 2010-10-14 02:33:26 +0000 | [diff] [blame] | 1125 | "vmov", ".f64\t$Dd, $imm", |
| 1126 | [(set DPR:$Dd, vfp_f64imm:$imm)]>, Requires<[HasVFP3]> { |
Jim Grosbach | 4ebbf7b | 2011-09-30 00:50:06 +0000 | [diff] [blame] | 1127 | bits<5> Dd; |
| 1128 | bits<8> imm; |
Bill Wendling | bbbdcd4 | 2010-10-14 02:33:26 +0000 | [diff] [blame] | 1129 | |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1130 | let Inst{27-23} = 0b11101; |
Jim Grosbach | 4ebbf7b | 2011-09-30 00:50:06 +0000 | [diff] [blame] | 1131 | let Inst{22} = Dd{4}; |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1132 | let Inst{21-20} = 0b11; |
Jim Grosbach | 4ebbf7b | 2011-09-30 00:50:06 +0000 | [diff] [blame] | 1133 | let Inst{19-16} = imm{7-4}; |
| 1134 | let Inst{15-12} = Dd{3-0}; |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1135 | let Inst{11-9} = 0b101; |
Bill Wendling | bbbdcd4 | 2010-10-14 02:33:26 +0000 | [diff] [blame] | 1136 | let Inst{8} = 1; // Double precision. |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1137 | let Inst{7-4} = 0b0000; |
Jim Grosbach | 4ebbf7b | 2011-09-30 00:50:06 +0000 | [diff] [blame] | 1138 | let Inst{3-0} = imm{3-0}; |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1139 | } |
| 1140 | |
Bill Wendling | bbbdcd4 | 2010-10-14 02:33:26 +0000 | [diff] [blame] | 1141 | def FCONSTS : VFPAI<(outs SPR:$Sd), (ins vfp_f32imm:$imm), |
| 1142 | VFPMiscFrm, IIC_fpUNA32, |
| 1143 | "vmov", ".f32\t$Sd, $imm", |
| 1144 | [(set SPR:$Sd, vfp_f32imm:$imm)]>, Requires<[HasVFP3]> { |
Jim Grosbach | 4ebbf7b | 2011-09-30 00:50:06 +0000 | [diff] [blame] | 1145 | bits<5> Sd; |
| 1146 | bits<8> imm; |
Bill Wendling | bbbdcd4 | 2010-10-14 02:33:26 +0000 | [diff] [blame] | 1147 | |
Evan Cheng | 3938242 | 2009-10-28 01:44:26 +0000 | [diff] [blame] | 1148 | let Inst{27-23} = 0b11101; |
Jim Grosbach | 4ebbf7b | 2011-09-30 00:50:06 +0000 | [diff] [blame] | 1149 | let Inst{22} = Sd{0}; |
Evan Cheng | 3938242 | 2009-10-28 01:44:26 +0000 | [diff] [blame] | 1150 | let Inst{21-20} = 0b11; |
Jim Grosbach | 4ebbf7b | 2011-09-30 00:50:06 +0000 | [diff] [blame] | 1151 | let Inst{19-16} = imm{7-4}; |
| 1152 | let Inst{15-12} = Sd{4-1}; |
Evan Cheng | 3938242 | 2009-10-28 01:44:26 +0000 | [diff] [blame] | 1153 | let Inst{11-9} = 0b101; |
Bill Wendling | bbbdcd4 | 2010-10-14 02:33:26 +0000 | [diff] [blame] | 1154 | let Inst{8} = 0; // Single precision. |
Evan Cheng | 3938242 | 2009-10-28 01:44:26 +0000 | [diff] [blame] | 1155 | let Inst{7-4} = 0b0000; |
Jim Grosbach | 4ebbf7b | 2011-09-30 00:50:06 +0000 | [diff] [blame] | 1156 | let Inst{3-0} = imm{3-0}; |
Evan Cheng | 3938242 | 2009-10-28 01:44:26 +0000 | [diff] [blame] | 1157 | } |
Evan Cheng | 3938242 | 2009-10-28 01:44:26 +0000 | [diff] [blame] | 1158 | } |
Jim Grosbach | 5cd5ac6 | 2011-10-03 21:12:43 +0000 | [diff] [blame] | 1159 | |
| 1160 | //===----------------------------------------------------------------------===// |
| 1161 | // Assembler aliases. |
| 1162 | // |
Jim Grosbach | 67ca1ad | 2011-12-08 00:49:29 +0000 | [diff] [blame] | 1163 | // A few mnemnoic aliases for pre-unifixed syntax. We don't guarantee to |
| 1164 | // support them all, but supporting at least some of the basics is |
| 1165 | // good to be friendly. |
Jim Grosbach | 21d7fb8 | 2011-12-09 23:34:09 +0000 | [diff] [blame] | 1166 | def : VFP2MnemonicAlias<"flds", "vldr">; |
| 1167 | def : VFP2MnemonicAlias<"fldd", "vldr">; |
| 1168 | def : VFP2MnemonicAlias<"fmrs", "vmov">; |
| 1169 | def : VFP2MnemonicAlias<"fmsr", "vmov">; |
| 1170 | def : VFP2MnemonicAlias<"fsqrts", "vsqrt">; |
| 1171 | def : VFP2MnemonicAlias<"fsqrtd", "vsqrt">; |
| 1172 | def : VFP2MnemonicAlias<"fadds", "vadd.f32">; |
| 1173 | def : VFP2MnemonicAlias<"faddd", "vadd.f64">; |
| 1174 | def : VFP2MnemonicAlias<"fmrdd", "vmov">; |
| 1175 | def : VFP2MnemonicAlias<"fmrds", "vmov">; |
| 1176 | def : VFP2MnemonicAlias<"fmrrd", "vmov">; |
| 1177 | def : VFP2MnemonicAlias<"fmdrr", "vmov">; |
| 1178 | def : VFP2MnemonicAlias<"fmuld", "vmul.f64">; |
| 1179 | def : VFP2MnemonicAlias<"fnegs", "vneg.f32">; |
| 1180 | def : VFP2MnemonicAlias<"fnegd", "vneg.f64">; |
Jim Grosbach | 48171e7 | 2011-12-10 00:01:02 +0000 | [diff] [blame] | 1181 | def : VFP2MnemonicAlias<"ftosizd", "vcvt.s32.f64">; |
| 1182 | def : VFP2MnemonicAlias<"ftosid", "vcvtr.s32.f64">; |
| 1183 | def : VFP2MnemonicAlias<"ftosizs", "vcvt.s32.f32">; |
| 1184 | def : VFP2MnemonicAlias<"ftosis", "vcvtr.s32.f32">; |
| 1185 | def : VFP2MnemonicAlias<"ftouizd", "vcvt.u32.f64">; |
| 1186 | def : VFP2MnemonicAlias<"ftouid", "vcvtr.u32.f64">; |
| 1187 | def : VFP2MnemonicAlias<"ftouizs", "vcvt.u32.f32">; |
| 1188 | def : VFP2MnemonicAlias<"ftouis", "vcvtr.u32.f32">; |
| 1189 | def : VFP2MnemonicAlias<"fsitod", "vcvt.f64.s32">; |
| 1190 | def : VFP2MnemonicAlias<"fsitos", "vcvt.f32.s32">; |
| 1191 | def : VFP2MnemonicAlias<"fuitod", "vcvt.f64.u32">; |
| 1192 | def : VFP2MnemonicAlias<"fuitos", "vcvt.f32.u32">; |
Jim Grosbach | f101540 | 2011-12-13 20:13:48 +0000 | [diff] [blame] | 1193 | def : VFP2MnemonicAlias<"fsts", "vstr">; |
| 1194 | def : VFP2MnemonicAlias<"fstd", "vstr">; |
Jim Grosbach | 0f293de | 2011-12-13 20:40:37 +0000 | [diff] [blame] | 1195 | def : VFP2MnemonicAlias<"fmacd", "vmla.f64">; |
| 1196 | def : VFP2MnemonicAlias<"fmacs", "vmla.f32">; |
Jim Grosbach | 9c39789 | 2011-12-19 19:02:41 +0000 | [diff] [blame] | 1197 | def : VFP2MnemonicAlias<"fcpys", "vmov.f32">; |
| 1198 | def : VFP2MnemonicAlias<"fcpyd", "vmov.f64">; |
| 1199 | def : VFP2MnemonicAlias<"fdivs", "vdiv.f32">; |
| 1200 | def : VFP2MnemonicAlias<"fdivd", "vdiv.f64">; |
Jim Grosbach | 67ca1ad | 2011-12-08 00:49:29 +0000 | [diff] [blame] | 1201 | |
Jim Grosbach | 5cd5ac6 | 2011-10-03 21:12:43 +0000 | [diff] [blame] | 1202 | def : VFP2InstAlias<"fmstat${p}", (FMSTAT pred:$p)>; |
Jim Grosbach | 48171e7 | 2011-12-10 00:01:02 +0000 | [diff] [blame] | 1203 | def : VFP2InstAlias<"fadds${p} $Sd, $Sn, $Sm", |
| 1204 | (VADDS SPR:$Sd, SPR:$Sn, SPR:$Sm, pred:$p)>; |
| 1205 | def : VFP2InstAlias<"faddd${p} $Dd, $Dn, $Dm", |
| 1206 | (VADDD DPR:$Dd, DPR:$Dn, DPR:$Dm, pred:$p)>; |
| 1207 | def : VFP2InstAlias<"fsubs${p} $Sd, $Sn, $Sm", |
| 1208 | (VSUBS SPR:$Sd, SPR:$Sn, SPR:$Sm, pred:$p)>; |
| 1209 | def : VFP2InstAlias<"fsubd${p} $Dd, $Dn, $Dm", |
| 1210 | (VSUBD DPR:$Dd, DPR:$Dn, DPR:$Dm, pred:$p)>; |
Jim Grosbach | 5cd5ac6 | 2011-10-03 21:12:43 +0000 | [diff] [blame] | 1211 | |
Jim Grosbach | 976c0da | 2011-12-08 22:51:25 +0000 | [diff] [blame] | 1212 | // No need for the size suffix on VSQRT. It's implied by the register classes. |
| 1213 | def : VFP2InstAlias<"vsqrt${p} $Sd, $Sm", (VSQRTS SPR:$Sd, SPR:$Sm, pred:$p)>; |
| 1214 | def : VFP2InstAlias<"vsqrt${p} $Dd, $Dm", (VSQRTD DPR:$Dd, DPR:$Dm, pred:$p)>; |
| 1215 | |
Jim Grosbach | ffc658b | 2011-11-14 23:03:21 +0000 | [diff] [blame] | 1216 | // VLDR/VSTR accept an optional type suffix. |
Jim Grosbach | 1ceef1a | 2011-12-07 01:50:36 +0000 | [diff] [blame] | 1217 | def : VFP2InstAlias<"vldr${p}.32 $Sd, $addr", |
| 1218 | (VLDRS SPR:$Sd, addrmode5:$addr, pred:$p)>; |
| 1219 | def : VFP2InstAlias<"vstr${p}.32 $Sd, $addr", |
| 1220 | (VSTRS SPR:$Sd, addrmode5:$addr, pred:$p)>; |
| 1221 | def : VFP2InstAlias<"vldr${p}.64 $Dd, $addr", |
| 1222 | (VLDRD DPR:$Dd, addrmode5:$addr, pred:$p)>; |
| 1223 | def : VFP2InstAlias<"vstr${p}.64 $Dd, $addr", |
| 1224 | (VSTRD DPR:$Dd, addrmode5:$addr, pred:$p)>; |
Jim Grosbach | bfb0a17 | 2011-11-15 20:14:51 +0000 | [diff] [blame] | 1225 | |
| 1226 | // VMUL has a two-operand form (implied destination operand) |
| 1227 | def : VFP2InstAlias<"vmul${p}.f64 $Dn, $Dm", |
| 1228 | (VMULD DPR:$Dn, DPR:$Dn, DPR:$Dm, pred:$p)>; |
| 1229 | def : VFP2InstAlias<"vmul${p}.f32 $Sn, $Sm", |
| 1230 | (VMULS SPR:$Sn, SPR:$Sn, SPR:$Sm, pred:$p)>; |
Jim Grosbach | 88d012a | 2011-11-15 22:15:10 +0000 | [diff] [blame] | 1231 | // VADD has a two-operand form (implied destination operand) |
| 1232 | def : VFP2InstAlias<"vadd${p}.f64 $Dn, $Dm", |
| 1233 | (VADDD DPR:$Dn, DPR:$Dn, DPR:$Dm, pred:$p)>; |
| 1234 | def : VFP2InstAlias<"vadd${p}.f32 $Sn, $Sm", |
| 1235 | (VADDS SPR:$Sn, SPR:$Sn, SPR:$Sm, pred:$p)>; |
| 1236 | // VSUB has a two-operand form (implied destination operand) |
| 1237 | def : VFP2InstAlias<"vsub${p}.f64 $Dn, $Dm", |
| 1238 | (VSUBD DPR:$Dn, DPR:$Dn, DPR:$Dm, pred:$p)>; |
| 1239 | def : VFP2InstAlias<"vsub${p}.f32 $Sn, $Sm", |
| 1240 | (VSUBS SPR:$Sn, SPR:$Sn, SPR:$Sm, pred:$p)>; |
Jim Grosbach | a68e90c | 2011-11-15 20:29:42 +0000 | [diff] [blame] | 1241 | |
| 1242 | // VMOV can accept optional .f32/.f64 suffix. |
| 1243 | def : VFP2InstAlias<"vmov${p}.f32 $Rt, $Sn", |
| 1244 | (VMOVRS GPR:$Rt, SPR:$Sn, pred:$p)>; |
| 1245 | def : VFP2InstAlias<"vmov${p}.f32 $Sn, $Rt", |
| 1246 | (VMOVSR SPR:$Sn, GPR:$Rt, pred:$p)>; |
| 1247 | |
| 1248 | def : VFP2InstAlias<"vmov${p}.f64 $Rt, $Rt2, $Dn", |
| 1249 | (VMOVRRD GPR:$Rt, GPR:$Rt2, DPR:$Dn, pred:$p)>; |
| 1250 | def : VFP2InstAlias<"vmov${p}.f64 $Dn, $Rt, $Rt2", |
| 1251 | (VMOVDRR DPR:$Dn, GPR:$Rt, GPR:$Rt2, pred:$p)>; |
Jim Grosbach | eaf2056 | 2011-11-15 21:18:35 +0000 | [diff] [blame] | 1252 | |
| 1253 | // VMOVS doesn't need the .f32 to disambiguate from the NEON encoding the way |
| 1254 | // VMOVD does. |
| 1255 | def : VFP2InstAlias<"vmov${p} $Sd, $Sm", |
| 1256 | (VMOVS SPR:$Sd, SPR:$Sm, pred:$p)>; |