blob: e7e1ed476ac0ebf0c931d1f73697faa38f10b0e3 [file] [log] [blame]
Misha Brukmancd603132003-06-02 03:28:00 +00001//===-- X86/X86CodeEmitter.cpp - Convert X86 code to machine code ---------===//
Misha Brukman0e0a7a452005-04-21 23:38:14 +00002//
John Criswellb576c942003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
Misha Brukman0e0a7a452005-04-21 23:38:14 +00007//
John Criswellb576c942003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Chris Lattner40ead952002-12-02 21:24:12 +00009//
10// This file contains the pass that transforms the X86 machine instructions into
Chris Lattnere72e4452004-11-20 23:55:15 +000011// relocatable machine code.
Chris Lattner40ead952002-12-02 21:24:12 +000012//
13//===----------------------------------------------------------------------===//
14
Evan Cheng25ab6902006-09-08 06:48:29 +000015#include "X86InstrInfo.h"
16#include "X86Subtarget.h"
Chris Lattner40ead952002-12-02 21:24:12 +000017#include "X86TargetMachine.h"
Chris Lattnere72e4452004-11-20 23:55:15 +000018#include "X86Relocations.h"
Chris Lattnerea1ddab2002-12-03 06:34:06 +000019#include "X86.h"
Chris Lattner40ead952002-12-02 21:24:12 +000020#include "llvm/PassManager.h"
21#include "llvm/CodeGen/MachineCodeEmitter.h"
Chris Lattner5ae99fe2002-12-28 20:24:48 +000022#include "llvm/CodeGen/MachineFunctionPass.h"
Chris Lattner76041ce2002-12-02 21:44:34 +000023#include "llvm/CodeGen/MachineInstr.h"
Chris Lattner655239c2003-12-20 10:20:19 +000024#include "llvm/CodeGen/Passes.h"
Chris Lattnerc01d1232003-10-20 03:42:58 +000025#include "llvm/Function.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000026#include "llvm/ADT/Statistic.h"
Chris Lattnera4f0b3a2006-08-27 12:54:02 +000027#include "llvm/Support/Compiler.h"
Evan Cheng5e8b5552006-02-18 00:57:10 +000028#include "llvm/Target/TargetOptions.h"
Chris Lattner65b05ce2003-12-12 07:11:18 +000029using namespace llvm;
Brian Gaeked0fde302003-11-11 22:41:34 +000030
Chris Lattner40ead952002-12-02 21:24:12 +000031namespace {
Chris Lattner302de592003-06-06 04:00:05 +000032 Statistic<>
33 NumEmitted("x86-emitter", "Number of machine instructions emitted");
Chris Lattner04b0b302003-06-01 23:23:50 +000034}
35
Chris Lattner04b0b302003-06-01 23:23:50 +000036namespace {
Chris Lattner2c79de82006-06-28 23:27:49 +000037 class VISIBILITY_HIDDEN Emitter : public MachineFunctionPass {
Chris Lattner5ae99fe2002-12-28 20:24:48 +000038 const X86InstrInfo *II;
Evan Cheng25ab6902006-09-08 06:48:29 +000039 const TargetData *TD;
40 TargetMachine &TM;
Chris Lattner8f04b092002-12-02 21:56:18 +000041 MachineCodeEmitter &MCE;
Evan Cheng25ab6902006-09-08 06:48:29 +000042 bool Is64BitMode;
Chris Lattnerea1ddab2002-12-03 06:34:06 +000043 public:
Evan Cheng55fc2802006-07-25 20:40:54 +000044 explicit Emitter(TargetMachine &tm, MachineCodeEmitter &mce)
Evan Cheng25ab6902006-09-08 06:48:29 +000045 : II(0), TD(0), TM(tm), MCE(mce), Is64BitMode(false) {}
Evan Cheng55fc2802006-07-25 20:40:54 +000046 Emitter(TargetMachine &tm, MachineCodeEmitter &mce,
Evan Cheng25ab6902006-09-08 06:48:29 +000047 const X86InstrInfo &ii, const TargetData &td, bool is64)
48 : II(&ii), TD(&td), TM(tm), MCE(mce), Is64BitMode(is64) {}
Chris Lattner40ead952002-12-02 21:24:12 +000049
Chris Lattner5ae99fe2002-12-28 20:24:48 +000050 bool runOnMachineFunction(MachineFunction &MF);
Chris Lattner76041ce2002-12-02 21:44:34 +000051
Chris Lattnerf0eb7be2002-12-15 21:13:40 +000052 virtual const char *getPassName() const {
53 return "X86 Machine Code Emitter";
54 }
55
Alkis Evlogimenos39c20052004-03-09 03:34:53 +000056 void emitInstruction(const MachineInstr &MI);
57
Chris Lattnerea1ddab2002-12-03 06:34:06 +000058 private:
Nate Begeman37efe672006-04-22 18:53:45 +000059 void emitPCRelativeBlockAddress(MachineBasicBlock *MBB);
Evan Cheng25ab6902006-09-08 06:48:29 +000060 void emitPCRelativeValue(intptr_t Address);
61 void emitGlobalAddressForCall(GlobalValue *GV, bool DoesntNeedStub);
Evan Cheng19f2ffc2006-12-05 04:01:03 +000062 void emitGlobalAddressForPtr(GlobalValue *GV, unsigned Reloc,
Evan Cheng25ab6902006-09-08 06:48:29 +000063 int Disp = 0, unsigned PCAdj = 0);
Evan Cheng19f2ffc2006-12-05 04:01:03 +000064 void emitExternalSymbolAddress(const char *ES, unsigned Reloc);
65 void emitConstPoolAddress(unsigned CPI, unsigned Reloc, int Disp = 0,
66 unsigned PCAdj = 0);
67 void emitJumpTableAddress(unsigned JTI, unsigned Reloc, unsigned PCAdj = 0);
Chris Lattner04b0b302003-06-01 23:23:50 +000068
Evan Cheng25ab6902006-09-08 06:48:29 +000069 void emitDisplacementField(const MachineOperand *RelocOp, int DispVal,
70 unsigned PCAdj = 0);
Chris Lattner0e576292006-05-04 00:42:08 +000071
Chris Lattnerea1ddab2002-12-03 06:34:06 +000072 void emitRegModRMByte(unsigned ModRMReg, unsigned RegOpcodeField);
73 void emitSIBByte(unsigned SS, unsigned Index, unsigned Base);
Evan Cheng25ab6902006-09-08 06:48:29 +000074 void emitConstant(uint64_t Val, unsigned Size);
Chris Lattnerea1ddab2002-12-03 06:34:06 +000075
76 void emitMemModRMByte(const MachineInstr &MI,
Evan Cheng25ab6902006-09-08 06:48:29 +000077 unsigned Op, unsigned RegOpcodeField,
78 unsigned PCAdj = 0);
Chris Lattnerea1ddab2002-12-03 06:34:06 +000079
Evan Cheng25ab6902006-09-08 06:48:29 +000080 unsigned getX86RegNum(unsigned RegNo);
81 bool isX86_64ExtendedReg(const MachineOperand &MO);
82 unsigned determineREX(const MachineInstr &MI);
Chris Lattner40ead952002-12-02 21:24:12 +000083 };
84}
85
Chris Lattner81b6ed72005-07-11 05:17:48 +000086/// createX86CodeEmitterPass - Return a pass that emits the collected X86 code
87/// to the specified MCE object.
Evan Cheng55fc2802006-07-25 20:40:54 +000088FunctionPass *llvm::createX86CodeEmitterPass(X86TargetMachine &TM,
89 MachineCodeEmitter &MCE) {
90 return new Emitter(TM, MCE);
Chris Lattner40ead952002-12-02 21:24:12 +000091}
Chris Lattner76041ce2002-12-02 21:44:34 +000092
Chris Lattner5ae99fe2002-12-28 20:24:48 +000093bool Emitter::runOnMachineFunction(MachineFunction &MF) {
Evan Cheng4c1aa862006-02-22 20:19:42 +000094 assert((MF.getTarget().getRelocationModel() != Reloc::Default ||
95 MF.getTarget().getRelocationModel() != Reloc::Static) &&
96 "JIT relocation model must be set to static or default!");
Chris Lattnerd029cd22004-06-02 05:55:25 +000097 II = ((X86TargetMachine&)MF.getTarget()).getInstrInfo();
Evan Cheng25ab6902006-09-08 06:48:29 +000098 TD = ((X86TargetMachine&)MF.getTarget()).getTargetData();
99 Is64BitMode =
100 ((X86TargetMachine&)MF.getTarget()).getSubtarget<X86Subtarget>().is64Bit();
Chris Lattner76041ce2002-12-02 21:44:34 +0000101
Chris Lattner43b429b2006-05-02 18:27:26 +0000102 do {
Chris Lattner43b429b2006-05-02 18:27:26 +0000103 MCE.startFunction(MF);
Chris Lattner93e5c282006-05-03 17:21:32 +0000104 for (MachineFunction::iterator MBB = MF.begin(), E = MF.end();
105 MBB != E; ++MBB) {
106 MCE.StartMachineBasicBlock(MBB);
107 for (MachineBasicBlock::const_iterator I = MBB->begin(), E = MBB->end();
108 I != E; ++I)
109 emitInstruction(*I);
110 }
Chris Lattner43b429b2006-05-02 18:27:26 +0000111 } while (MCE.finishFunction(MF));
Chris Lattner04b0b302003-06-01 23:23:50 +0000112
Chris Lattner76041ce2002-12-02 21:44:34 +0000113 return false;
114}
115
Evan Cheng25ab6902006-09-08 06:48:29 +0000116/// emitPCRelativeValue - Emit a PC relative address.
Chris Lattnere72e4452004-11-20 23:55:15 +0000117///
Evan Cheng25ab6902006-09-08 06:48:29 +0000118void Emitter::emitPCRelativeValue(intptr_t Address) {
Chris Lattnerd3f0aef2006-05-02 19:14:47 +0000119 MCE.emitWordLE(Address-MCE.getCurrentPCValue()-4);
Chris Lattnere72e4452004-11-20 23:55:15 +0000120}
121
Chris Lattnerb4432f32006-05-03 17:10:41 +0000122/// emitPCRelativeBlockAddress - This method keeps track of the information
123/// necessary to resolve the address of this block later and emits a dummy
124/// value.
Chris Lattner04b0b302003-06-01 23:23:50 +0000125///
Nate Begeman37efe672006-04-22 18:53:45 +0000126void Emitter::emitPCRelativeBlockAddress(MachineBasicBlock *MBB) {
Chris Lattnerb4432f32006-05-03 17:10:41 +0000127 // Remember where this reference was and where it is to so we can
128 // deal with it later.
Evan Chengf141cc42006-07-27 18:21:10 +0000129 MCE.addRelocation(MachineRelocation::getBB(MCE.getCurrentPCOffset(),
130 X86::reloc_pcrel_word, MBB));
Chris Lattnerb4432f32006-05-03 17:10:41 +0000131 MCE.emitWordLE(0);
Chris Lattner04b0b302003-06-01 23:23:50 +0000132}
133
Chris Lattner04b0b302003-06-01 23:23:50 +0000134/// emitGlobalAddressForCall - Emit the specified address to the code stream
135/// assuming this is part of a function call, which is PC relative.
136///
Evan Cheng25ab6902006-09-08 06:48:29 +0000137void Emitter::emitGlobalAddressForCall(GlobalValue *GV, bool DoesntNeedStub) {
Chris Lattner5a032de2006-05-03 20:30:20 +0000138 MCE.addRelocation(MachineRelocation::getGV(MCE.getCurrentPCOffset(),
Chris Lattner16cb6f82005-05-19 05:54:33 +0000139 X86::reloc_pcrel_word, GV, 0,
Evan Cheng25ab6902006-09-08 06:48:29 +0000140 DoesntNeedStub));
Chris Lattnerd3f0aef2006-05-02 19:14:47 +0000141 MCE.emitWordLE(0);
Chris Lattner04b0b302003-06-01 23:23:50 +0000142}
143
144/// emitGlobalAddress - Emit the specified address to the code stream assuming
Evan Cheng25ab6902006-09-08 06:48:29 +0000145/// this is part of a "take the address of a global" instruction.
Chris Lattner04b0b302003-06-01 23:23:50 +0000146///
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000147void Emitter::emitGlobalAddressForPtr(GlobalValue *GV, unsigned Reloc,
Evan Cheng25ab6902006-09-08 06:48:29 +0000148 int Disp /* = 0 */,
149 unsigned PCAdj /* = 0 */) {
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000150 MCE.addRelocation(MachineRelocation::getGV(MCE.getCurrentPCOffset(), Reloc,
Evan Cheng25ab6902006-09-08 06:48:29 +0000151 GV, PCAdj));
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000152 if (Reloc == X86::reloc_absolute_dword)
153 MCE.emitWordLE(0);
Chris Lattnerd3f0aef2006-05-02 19:14:47 +0000154 MCE.emitWordLE(Disp); // The relocated value will be added to the displacement
Chris Lattner04b0b302003-06-01 23:23:50 +0000155}
156
Chris Lattnere72e4452004-11-20 23:55:15 +0000157/// emitExternalSymbolAddress - Arrange for the address of an external symbol to
158/// be emitted to the current location in the function, and allow it to be PC
159/// relative.
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000160void Emitter::emitExternalSymbolAddress(const char *ES, unsigned Reloc) {
Chris Lattner5a032de2006-05-03 20:30:20 +0000161 MCE.addRelocation(MachineRelocation::getExtSym(MCE.getCurrentPCOffset(),
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000162 Reloc, ES));
163 if (Reloc == X86::reloc_absolute_dword)
164 MCE.emitWordLE(0);
Chris Lattnerd3f0aef2006-05-02 19:14:47 +0000165 MCE.emitWordLE(0);
Chris Lattnere72e4452004-11-20 23:55:15 +0000166}
Chris Lattner04b0b302003-06-01 23:23:50 +0000167
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000168/// emitConstPoolAddress - Arrange for the address of an constant pool
Evan Cheng25ab6902006-09-08 06:48:29 +0000169/// to be emitted to the current location in the function, and allow it to be PC
170/// relative.
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000171void Emitter::emitConstPoolAddress(unsigned CPI, unsigned Reloc,
172 int Disp /* = 0 */,
173 unsigned PCAdj /* = 0 */) {
Evan Cheng25ab6902006-09-08 06:48:29 +0000174 MCE.addRelocation(MachineRelocation::getConstPool(MCE.getCurrentPCOffset(),
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000175 Reloc, CPI, PCAdj));
Evan Cheng25ab6902006-09-08 06:48:29 +0000176 MCE.emitWordLE(Disp); // The relocated value will be added to the displacement
177}
178
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000179/// emitJumpTableAddress - Arrange for the address of a jump table to
Evan Cheng25ab6902006-09-08 06:48:29 +0000180/// be emitted to the current location in the function, and allow it to be PC
181/// relative.
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000182void Emitter::emitJumpTableAddress(unsigned JTI, unsigned Reloc,
183 unsigned PCAdj /* = 0 */) {
Evan Cheng25ab6902006-09-08 06:48:29 +0000184 MCE.addRelocation(MachineRelocation::getJumpTable(MCE.getCurrentPCOffset(),
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000185 Reloc, JTI, PCAdj));
Evan Cheng25ab6902006-09-08 06:48:29 +0000186 MCE.emitWordLE(0); // The relocated value will be added to the displacement
187}
188
Chris Lattnerff3261a2003-06-03 15:31:23 +0000189/// N86 namespace - Native X86 Register numbers... used by X86 backend.
190///
191namespace N86 {
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000192 enum {
193 EAX = 0, ECX = 1, EDX = 2, EBX = 3, ESP = 4, EBP = 5, ESI = 6, EDI = 7
194 };
195}
196
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000197// getX86RegNum - This function maps LLVM register identifiers to their X86
198// specific numbering, which is used in various places encoding instructions.
199//
Evan Cheng25ab6902006-09-08 06:48:29 +0000200unsigned Emitter::getX86RegNum(unsigned RegNo) {
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000201 switch(RegNo) {
Evan Cheng25ab6902006-09-08 06:48:29 +0000202 case X86::RAX: case X86::EAX: case X86::AX: case X86::AL: return N86::EAX;
203 case X86::RCX: case X86::ECX: case X86::CX: case X86::CL: return N86::ECX;
204 case X86::RDX: case X86::EDX: case X86::DX: case X86::DL: return N86::EDX;
205 case X86::RBX: case X86::EBX: case X86::BX: case X86::BL: return N86::EBX;
206 case X86::RSP: case X86::ESP: case X86::SP: case X86::SPL: case X86::AH:
207 return N86::ESP;
208 case X86::RBP: case X86::EBP: case X86::BP: case X86::BPL: case X86::CH:
209 return N86::EBP;
210 case X86::RSI: case X86::ESI: case X86::SI: case X86::SIL: case X86::DH:
211 return N86::ESI;
212 case X86::RDI: case X86::EDI: case X86::DI: case X86::DIL: case X86::BH:
213 return N86::EDI;
214
215 case X86::R8: case X86::R8D: case X86::R8W: case X86::R8B:
216 return N86::EAX;
217 case X86::R9: case X86::R9D: case X86::R9W: case X86::R9B:
218 return N86::ECX;
219 case X86::R10: case X86::R10D: case X86::R10W: case X86::R10B:
220 return N86::EDX;
221 case X86::R11: case X86::R11D: case X86::R11W: case X86::R11B:
222 return N86::EBX;
223 case X86::R12: case X86::R12D: case X86::R12W: case X86::R12B:
224 return N86::ESP;
225 case X86::R13: case X86::R13D: case X86::R13W: case X86::R13B:
226 return N86::EBP;
227 case X86::R14: case X86::R14D: case X86::R14W: case X86::R14B:
228 return N86::ESI;
229 case X86::R15: case X86::R15D: case X86::R15W: case X86::R15B:
230 return N86::EDI;
Chris Lattnere831b6b2003-01-13 00:33:59 +0000231
232 case X86::ST0: case X86::ST1: case X86::ST2: case X86::ST3:
233 case X86::ST4: case X86::ST5: case X86::ST6: case X86::ST7:
234 return RegNo-X86::ST0;
Evan Cheng576c1412006-02-14 21:45:24 +0000235
Evan Cheng25ab6902006-09-08 06:48:29 +0000236 case X86::XMM0: case X86::XMM1: case X86::XMM2: case X86::XMM3:
237 case X86::XMM4: case X86::XMM5: case X86::XMM6: case X86::XMM7:
238 return II->getRegisterInfo().getDwarfRegNum(RegNo) -
239 II->getRegisterInfo().getDwarfRegNum(X86::XMM0);
240 case X86::XMM8: case X86::XMM9: case X86::XMM10: case X86::XMM11:
241 case X86::XMM12: case X86::XMM13: case X86::XMM14: case X86::XMM15:
242 return II->getRegisterInfo().getDwarfRegNum(RegNo) -
243 II->getRegisterInfo().getDwarfRegNum(X86::XMM8);
Evan Cheng576c1412006-02-14 21:45:24 +0000244
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000245 default:
Alkis Evlogimenos859a18b2004-02-15 21:37:17 +0000246 assert(MRegisterInfo::isVirtualRegister(RegNo) &&
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000247 "Unknown physical register!");
248 assert(0 && "Register allocator hasn't allocated reg correctly yet!");
249 return 0;
250 }
251}
252
253inline static unsigned char ModRMByte(unsigned Mod, unsigned RegOpcode,
254 unsigned RM) {
255 assert(Mod < 4 && RegOpcode < 8 && RM < 8 && "ModRM Fields out of range!");
256 return RM | (RegOpcode << 3) | (Mod << 6);
257}
258
259void Emitter::emitRegModRMByte(unsigned ModRMReg, unsigned RegOpcodeFld){
260 MCE.emitByte(ModRMByte(3, RegOpcodeFld, getX86RegNum(ModRMReg)));
261}
262
263void Emitter::emitSIBByte(unsigned SS, unsigned Index, unsigned Base) {
264 // SIB byte is in the same format as the ModRMByte...
265 MCE.emitByte(ModRMByte(SS, Index, Base));
266}
267
Evan Cheng25ab6902006-09-08 06:48:29 +0000268void Emitter::emitConstant(uint64_t Val, unsigned Size) {
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000269 // Output the constant in little endian byte order...
270 for (unsigned i = 0; i != Size; ++i) {
271 MCE.emitByte(Val & 255);
272 Val >>= 8;
273 }
274}
275
Chris Lattner0e576292006-05-04 00:42:08 +0000276/// isDisp8 - Return true if this signed displacement fits in a 8-bit
277/// sign-extended field.
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000278static bool isDisp8(int Value) {
279 return Value == (signed char)Value;
280}
281
Chris Lattner0e576292006-05-04 00:42:08 +0000282void Emitter::emitDisplacementField(const MachineOperand *RelocOp,
Evan Cheng25ab6902006-09-08 06:48:29 +0000283 int DispVal, unsigned PCAdj) {
Chris Lattner0e576292006-05-04 00:42:08 +0000284 // If this is a simple integer displacement that doesn't require a relocation,
285 // emit it now.
286 if (!RelocOp) {
287 emitConstant(DispVal, 4);
288 return;
289 }
290
291 // Otherwise, this is something that requires a relocation. Emit it as such
292 // now.
293 if (RelocOp->isGlobalAddress()) {
Evan Cheng25ab6902006-09-08 06:48:29 +0000294 // In 64-bit static small code model, we could potentially emit absolute.
295 // But it's probably not beneficial.
296 // 89 05 00 00 00 00 mov %eax,0(%rip) # PC-relative
297 // 89 04 25 00 00 00 00 mov %eax,0x0 # Absolute
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000298 unsigned rt= Is64BitMode ? X86::reloc_pcrel_word : X86::reloc_absolute_word;
299 emitGlobalAddressForPtr(RelocOp->getGlobal(), rt,
Evan Cheng25ab6902006-09-08 06:48:29 +0000300 RelocOp->getOffset(), PCAdj);
301 } else if (RelocOp->isConstantPoolIndex()) {
302 // Must be in 64-bit mode.
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000303 emitConstPoolAddress(RelocOp->getConstantPoolIndex(), X86::reloc_pcrel_word,
304 RelocOp->getOffset(), PCAdj);
Evan Cheng25ab6902006-09-08 06:48:29 +0000305 } else if (RelocOp->isJumpTableIndex()) {
306 // Must be in 64-bit mode.
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000307 emitJumpTableAddress(RelocOp->getJumpTableIndex(), X86::reloc_pcrel_word,
308 PCAdj);
Chris Lattner0e576292006-05-04 00:42:08 +0000309 } else {
310 assert(0 && "Unknown value to relocate!");
311 }
312}
313
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000314void Emitter::emitMemModRMByte(const MachineInstr &MI,
Evan Cheng25ab6902006-09-08 06:48:29 +0000315 unsigned Op, unsigned RegOpcodeField,
316 unsigned PCAdj) {
Chris Lattner8cce7cd2004-10-15 04:53:13 +0000317 const MachineOperand &Op3 = MI.getOperand(Op+3);
Chris Lattner8cce7cd2004-10-15 04:53:13 +0000318 int DispVal = 0;
Chris Lattner0e576292006-05-04 00:42:08 +0000319 const MachineOperand *DispForReloc = 0;
320
321 // Figure out what sort of displacement we have to handle here.
Chris Lattner8cce7cd2004-10-15 04:53:13 +0000322 if (Op3.isGlobalAddress()) {
Chris Lattner0e576292006-05-04 00:42:08 +0000323 DispForReloc = &Op3;
Evan Cheng140a4c42006-02-26 09:12:34 +0000324 } else if (Op3.isConstantPoolIndex()) {
Evan Cheng25ab6902006-09-08 06:48:29 +0000325 if (Is64BitMode) {
326 DispForReloc = &Op3;
327 } else {
328 DispVal += MCE.getConstantPoolEntryAddress(Op3.getConstantPoolIndex());
329 DispVal += Op3.getOffset();
330 }
Nate Begeman37efe672006-04-22 18:53:45 +0000331 } else if (Op3.isJumpTableIndex()) {
Evan Cheng25ab6902006-09-08 06:48:29 +0000332 if (Is64BitMode) {
333 DispForReloc = &Op3;
334 } else {
335 DispVal += MCE.getJumpTableEntryAddress(Op3.getJumpTableIndex());
336 }
Chris Lattner8cce7cd2004-10-15 04:53:13 +0000337 } else {
Chris Lattner0e42d812006-09-05 02:52:35 +0000338 DispVal = Op3.getImm();
Chris Lattner8cce7cd2004-10-15 04:53:13 +0000339 }
340
Chris Lattner07306de2004-10-17 07:49:45 +0000341 const MachineOperand &Base = MI.getOperand(Op);
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000342 const MachineOperand &Scale = MI.getOperand(Op+1);
343 const MachineOperand &IndexReg = MI.getOperand(Op+2);
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000344
Evan Cheng140a4c42006-02-26 09:12:34 +0000345 unsigned BaseReg = Base.getReg();
Chris Lattner07306de2004-10-17 07:49:45 +0000346
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000347 // Is a SIB byte needed?
Evan Cheng25ab6902006-09-08 06:48:29 +0000348 if (IndexReg.getReg() == 0 &&
349 (BaseReg == 0 || getX86RegNum(BaseReg) != N86::ESP)) {
Chris Lattner07306de2004-10-17 07:49:45 +0000350 if (BaseReg == 0) { // Just a displacement?
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000351 // Emit special case [disp32] encoding
352 MCE.emitByte(ModRMByte(0, RegOpcodeField, 5));
Chris Lattner0e576292006-05-04 00:42:08 +0000353
Evan Cheng25ab6902006-09-08 06:48:29 +0000354 emitDisplacementField(DispForReloc, DispVal, PCAdj);
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000355 } else {
Chris Lattner07306de2004-10-17 07:49:45 +0000356 unsigned BaseRegNo = getX86RegNum(BaseReg);
Chris Lattner0e576292006-05-04 00:42:08 +0000357 if (!DispForReloc && DispVal == 0 && BaseRegNo != N86::EBP) {
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000358 // Emit simple indirect register encoding... [EAX] f.e.
359 MCE.emitByte(ModRMByte(0, RegOpcodeField, BaseRegNo));
Chris Lattner0e576292006-05-04 00:42:08 +0000360 } else if (!DispForReloc && isDisp8(DispVal)) {
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000361 // Emit the disp8 encoding... [REG+disp8]
362 MCE.emitByte(ModRMByte(1, RegOpcodeField, BaseRegNo));
Chris Lattner8cce7cd2004-10-15 04:53:13 +0000363 emitConstant(DispVal, 1);
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000364 } else {
365 // Emit the most general non-SIB encoding: [REG+disp32]
Chris Lattner20671842002-12-13 05:05:05 +0000366 MCE.emitByte(ModRMByte(2, RegOpcodeField, BaseRegNo));
Evan Cheng25ab6902006-09-08 06:48:29 +0000367 emitDisplacementField(DispForReloc, DispVal, PCAdj);
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000368 }
369 }
370
371 } else { // We need a SIB byte, so start by outputting the ModR/M byte first
Evan Cheng25ab6902006-09-08 06:48:29 +0000372 assert(IndexReg.getReg() != X86::ESP &&
373 IndexReg.getReg() != X86::RSP && "Cannot use ESP as index reg!");
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000374
375 bool ForceDisp32 = false;
Brian Gaeke95780cc2002-12-13 07:56:18 +0000376 bool ForceDisp8 = false;
Chris Lattner07306de2004-10-17 07:49:45 +0000377 if (BaseReg == 0) {
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000378 // If there is no base register, we emit the special case SIB byte with
379 // MOD=0, BASE=5, to JUST get the index, scale, and displacement.
380 MCE.emitByte(ModRMByte(0, RegOpcodeField, 4));
381 ForceDisp32 = true;
Chris Lattner0e576292006-05-04 00:42:08 +0000382 } else if (DispForReloc) {
383 // Emit the normal disp32 encoding.
Chris Lattner8cce7cd2004-10-15 04:53:13 +0000384 MCE.emitByte(ModRMByte(2, RegOpcodeField, 4));
385 ForceDisp32 = true;
Evan Cheng25ab6902006-09-08 06:48:29 +0000386 } else if (DispVal == 0 && getX86RegNum(BaseReg) != N86::EBP) {
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000387 // Emit no displacement ModR/M byte
388 MCE.emitByte(ModRMByte(0, RegOpcodeField, 4));
Chris Lattner8cce7cd2004-10-15 04:53:13 +0000389 } else if (isDisp8(DispVal)) {
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000390 // Emit the disp8 encoding...
391 MCE.emitByte(ModRMByte(1, RegOpcodeField, 4));
Brian Gaeke95780cc2002-12-13 07:56:18 +0000392 ForceDisp8 = true; // Make sure to force 8 bit disp if Base=EBP
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000393 } else {
394 // Emit the normal disp32 encoding...
395 MCE.emitByte(ModRMByte(2, RegOpcodeField, 4));
396 }
397
398 // Calculate what the SS field value should be...
399 static const unsigned SSTable[] = { ~0, 0, 1, ~0, 2, ~0, ~0, ~0, 3 };
Chris Lattner0e42d812006-09-05 02:52:35 +0000400 unsigned SS = SSTable[Scale.getImm()];
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000401
Chris Lattner07306de2004-10-17 07:49:45 +0000402 if (BaseReg == 0) {
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000403 // Handle the SIB byte for the case where there is no base. The
404 // displacement has already been output.
405 assert(IndexReg.getReg() && "Index register must be specified!");
406 emitSIBByte(SS, getX86RegNum(IndexReg.getReg()), 5);
407 } else {
Chris Lattner07306de2004-10-17 07:49:45 +0000408 unsigned BaseRegNo = getX86RegNum(BaseReg);
Chris Lattner5ae99fe2002-12-28 20:24:48 +0000409 unsigned IndexRegNo;
410 if (IndexReg.getReg())
Chris Lattner8cce7cd2004-10-15 04:53:13 +0000411 IndexRegNo = getX86RegNum(IndexReg.getReg());
Chris Lattner5ae99fe2002-12-28 20:24:48 +0000412 else
Chris Lattner8cce7cd2004-10-15 04:53:13 +0000413 IndexRegNo = 4; // For example [ESP+1*<noreg>+4]
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000414 emitSIBByte(SS, IndexRegNo, BaseRegNo);
415 }
416
417 // Do we need to output a displacement?
Chris Lattner0e576292006-05-04 00:42:08 +0000418 if (ForceDisp8) {
419 emitConstant(DispVal, 1);
420 } else if (DispVal != 0 || ForceDisp32) {
Evan Cheng25ab6902006-09-08 06:48:29 +0000421 emitDisplacementField(DispForReloc, DispVal, PCAdj);
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000422 }
423 }
424}
425
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000426static unsigned sizeOfImm(const TargetInstrDescriptor *Desc) {
427 switch (Desc->TSFlags & X86II::ImmMask) {
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +0000428 case X86II::Imm8: return 1;
429 case X86II::Imm16: return 2;
430 case X86II::Imm32: return 4;
Evan Cheng25ab6902006-09-08 06:48:29 +0000431 case X86II::Imm64: return 8;
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +0000432 default: assert(0 && "Immediate size not set!");
433 return 0;
434 }
435}
436
Evan Cheng25ab6902006-09-08 06:48:29 +0000437/// isX86_64ExtendedReg - Is the MachineOperand a x86-64 extended register?
438/// e.g. r8, xmm8, etc.
439bool Emitter::isX86_64ExtendedReg(const MachineOperand &MO) {
440 if (!MO.isRegister()) return false;
441 unsigned RegNo = MO.getReg();
442 int DWNum = II->getRegisterInfo().getDwarfRegNum(RegNo);
443 if (DWNum >= II->getRegisterInfo().getDwarfRegNum(X86::R8) &&
444 DWNum <= II->getRegisterInfo().getDwarfRegNum(X86::R15))
445 return true;
446 if (DWNum >= II->getRegisterInfo().getDwarfRegNum(X86::XMM8) &&
447 DWNum <= II->getRegisterInfo().getDwarfRegNum(X86::XMM15))
448 return true;
449 return false;
450}
451
452inline static bool isX86_64TruncToByte(unsigned oc) {
453 return (oc == X86::TRUNC_64to8 || oc == X86::TRUNC_32to8 ||
454 oc == X86::TRUNC_16to8);
455}
456
457
458inline static bool isX86_64NonExtLowByteReg(unsigned reg) {
459 return (reg == X86::SPL || reg == X86::BPL ||
460 reg == X86::SIL || reg == X86::DIL);
461}
462
463/// determineREX - Determine if the MachineInstr has to be encoded with a X86-64
464/// REX prefix which specifies 1) 64-bit instructions, 2) non-default operand
465/// size, and 3) use of X86-64 extended registers.
466unsigned Emitter::determineREX(const MachineInstr &MI) {
467 unsigned REX = 0;
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000468 const TargetInstrDescriptor *Desc = MI.getInstrDescriptor();
469 unsigned Opcode = Desc->Opcode;
Evan Cheng25ab6902006-09-08 06:48:29 +0000470
471 // Pseudo instructions do not need REX prefix byte.
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000472 if ((Desc->TSFlags & X86II::FormMask) == X86II::Pseudo)
Evan Cheng25ab6902006-09-08 06:48:29 +0000473 return 0;
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000474 if (Desc->TSFlags & X86II::REX_W)
Evan Cheng25ab6902006-09-08 06:48:29 +0000475 REX |= 1 << 3;
476
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000477 unsigned NumOps = Desc->numOperands;
Evan Cheng171d09e2006-11-10 01:28:43 +0000478 if (NumOps) {
479 bool isTwoAddr = NumOps > 1 &&
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000480 Desc->getOperandConstraint(1, TOI::TIED_TO) != -1;
Evan Cheng80543c82006-09-13 19:07:28 +0000481
Evan Cheng25ab6902006-09-08 06:48:29 +0000482 // If it accesses SPL, BPL, SIL, or DIL, then it requires a 0x40 REX prefix.
483 bool isTrunc8 = isX86_64TruncToByte(Opcode);
Evan Cheng80543c82006-09-13 19:07:28 +0000484 unsigned i = isTwoAddr ? 1 : 0;
Evan Cheng171d09e2006-11-10 01:28:43 +0000485 for (unsigned e = NumOps; i != e; ++i) {
Evan Cheng25ab6902006-09-08 06:48:29 +0000486 const MachineOperand& MO = MI.getOperand(i);
487 if (MO.isRegister()) {
488 unsigned Reg = MO.getReg();
489 // Trunc to byte are actually movb. The real source operand is the low
490 // byte of the register.
491 if (isTrunc8 && i == 1)
492 Reg = getX86SubSuperRegister(Reg, MVT::i8);
493 if (isX86_64NonExtLowByteReg(Reg))
494 REX |= 0x40;
495 }
496 }
497
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000498 switch (Desc->TSFlags & X86II::FormMask) {
Evan Cheng25ab6902006-09-08 06:48:29 +0000499 case X86II::MRMInitReg:
500 if (isX86_64ExtendedReg(MI.getOperand(0)))
501 REX |= (1 << 0) | (1 << 2);
502 break;
503 case X86II::MRMSrcReg: {
504 if (isX86_64ExtendedReg(MI.getOperand(0)))
505 REX |= 1 << 2;
Evan Cheng80543c82006-09-13 19:07:28 +0000506 i = isTwoAddr ? 2 : 1;
Evan Cheng171d09e2006-11-10 01:28:43 +0000507 for (unsigned e = NumOps; i != e; ++i) {
Evan Cheng25ab6902006-09-08 06:48:29 +0000508 const MachineOperand& MO = MI.getOperand(i);
509 if (isX86_64ExtendedReg(MO))
510 REX |= 1 << 0;
511 }
512 break;
513 }
514 case X86II::MRMSrcMem: {
515 if (isX86_64ExtendedReg(MI.getOperand(0)))
516 REX |= 1 << 2;
517 unsigned Bit = 0;
Evan Cheng80543c82006-09-13 19:07:28 +0000518 i = isTwoAddr ? 2 : 1;
Evan Cheng171d09e2006-11-10 01:28:43 +0000519 for (; i != NumOps; ++i) {
Evan Cheng25ab6902006-09-08 06:48:29 +0000520 const MachineOperand& MO = MI.getOperand(i);
521 if (MO.isRegister()) {
522 if (isX86_64ExtendedReg(MO))
523 REX |= 1 << Bit;
524 Bit++;
525 }
526 }
527 break;
528 }
529 case X86II::MRM0m: case X86II::MRM1m:
530 case X86II::MRM2m: case X86II::MRM3m:
531 case X86II::MRM4m: case X86II::MRM5m:
532 case X86II::MRM6m: case X86II::MRM7m:
533 case X86II::MRMDestMem: {
Evan Cheng80543c82006-09-13 19:07:28 +0000534 unsigned e = isTwoAddr ? 5 : 4;
535 i = isTwoAddr ? 1 : 0;
Evan Cheng171d09e2006-11-10 01:28:43 +0000536 if (NumOps > e && isX86_64ExtendedReg(MI.getOperand(e)))
Evan Cheng25ab6902006-09-08 06:48:29 +0000537 REX |= 1 << 2;
538 unsigned Bit = 0;
Evan Cheng80543c82006-09-13 19:07:28 +0000539 for (; i != e; ++i) {
Evan Cheng25ab6902006-09-08 06:48:29 +0000540 const MachineOperand& MO = MI.getOperand(i);
541 if (MO.isRegister()) {
542 if (isX86_64ExtendedReg(MO))
543 REX |= 1 << Bit;
544 Bit++;
545 }
546 }
547 break;
548 }
549 default: {
550 if (isX86_64ExtendedReg(MI.getOperand(0)))
551 REX |= 1 << 0;
Evan Cheng80543c82006-09-13 19:07:28 +0000552 i = isTwoAddr ? 2 : 1;
Evan Cheng171d09e2006-11-10 01:28:43 +0000553 for (unsigned e = NumOps; i != e; ++i) {
Evan Cheng25ab6902006-09-08 06:48:29 +0000554 const MachineOperand& MO = MI.getOperand(i);
555 if (isX86_64ExtendedReg(MO))
556 REX |= 1 << 2;
557 }
558 break;
559 }
560 }
561 }
562 return REX;
563}
564
Alkis Evlogimenosf6e81562004-03-09 03:30:12 +0000565void Emitter::emitInstruction(const MachineInstr &MI) {
Chris Lattner302de592003-06-06 04:00:05 +0000566 NumEmitted++; // Keep track of the # of mi's emitted
567
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000568 const TargetInstrDescriptor *Desc = MI.getInstrDescriptor();
569 unsigned Opcode = Desc->Opcode;
Chris Lattner76041ce2002-12-02 21:44:34 +0000570
Chris Lattner915e5e52004-02-12 17:53:22 +0000571 // Emit the repeat opcode prefix as needed.
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000572 if ((Desc->TSFlags & X86II::Op0Mask) == X86II::REP) MCE.emitByte(0xF3);
Chris Lattner915e5e52004-02-12 17:53:22 +0000573
Nate Begemanf63be7d2005-07-06 18:59:04 +0000574 // Emit the operand size opcode prefix as needed.
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000575 if (Desc->TSFlags & X86II::OpSize) MCE.emitByte(0x66);
Nate Begemanf63be7d2005-07-06 18:59:04 +0000576
Evan Cheng25ab6902006-09-08 06:48:29 +0000577 // Emit the address size opcode prefix as needed.
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000578 if (Desc->TSFlags & X86II::AdSize) MCE.emitByte(0x67);
Evan Cheng25ab6902006-09-08 06:48:29 +0000579
580 bool Need0FPrefix = false;
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000581 switch (Desc->TSFlags & X86II::Op0Mask) {
Chris Lattner5ada8df2002-12-25 05:09:21 +0000582 case X86II::TB:
Evan Cheng25ab6902006-09-08 06:48:29 +0000583 Need0FPrefix = true; // Two-byte opcode prefix
Chris Lattner5ada8df2002-12-25 05:09:21 +0000584 break;
Evan Chengee50a1a2006-02-14 21:52:51 +0000585 case X86II::REP: break; // already handled.
586 case X86II::XS: // F3 0F
587 MCE.emitByte(0xF3);
Evan Cheng25ab6902006-09-08 06:48:29 +0000588 Need0FPrefix = true;
Evan Chengee50a1a2006-02-14 21:52:51 +0000589 break;
590 case X86II::XD: // F2 0F
591 MCE.emitByte(0xF2);
Evan Cheng25ab6902006-09-08 06:48:29 +0000592 Need0FPrefix = true;
Evan Chengee50a1a2006-02-14 21:52:51 +0000593 break;
Chris Lattner5ada8df2002-12-25 05:09:21 +0000594 case X86II::D8: case X86II::D9: case X86II::DA: case X86II::DB:
595 case X86II::DC: case X86II::DD: case X86II::DE: case X86II::DF:
Chris Lattnere831b6b2003-01-13 00:33:59 +0000596 MCE.emitByte(0xD8+
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000597 (((Desc->TSFlags & X86II::Op0Mask)-X86II::D8)
Chris Lattner8cce7cd2004-10-15 04:53:13 +0000598 >> X86II::Op0Shift));
Chris Lattner5ada8df2002-12-25 05:09:21 +0000599 break; // Two-byte opcode prefix
Chris Lattnere831b6b2003-01-13 00:33:59 +0000600 default: assert(0 && "Invalid prefix!");
601 case 0: break; // No prefix!
Chris Lattner5ada8df2002-12-25 05:09:21 +0000602 }
Chris Lattner76041ce2002-12-02 21:44:34 +0000603
Evan Cheng25ab6902006-09-08 06:48:29 +0000604 if (Is64BitMode) {
605 // REX prefix
606 unsigned REX = determineREX(MI);
607 if (REX)
608 MCE.emitByte(0x40 | REX);
609 }
610
611 // 0x0F escape code must be emitted just before the opcode.
612 if (Need0FPrefix)
613 MCE.emitByte(0x0F);
614
Chris Lattner0e42d812006-09-05 02:52:35 +0000615 // If this is a two-address instruction, skip one of the register operands.
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000616 unsigned NumOps = Desc->numOperands;
Chris Lattner0e42d812006-09-05 02:52:35 +0000617 unsigned CurOp = 0;
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000618 if (NumOps > 1 && Desc->getOperandConstraint(1, TOI::TIED_TO) != -1)
Evan Chenga1fd6502006-11-09 02:22:54 +0000619 CurOp++;
Chris Lattner0e42d812006-09-05 02:52:35 +0000620
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000621 unsigned char BaseOpcode = II->getBaseOpcodeFor(Desc);
622 switch (Desc->TSFlags & X86II::FormMask) {
Chris Lattnere831b6b2003-01-13 00:33:59 +0000623 default: assert(0 && "Unknown FormMask value in X86 MachineCodeEmitter!");
Chris Lattner5ada8df2002-12-25 05:09:21 +0000624 case X86II::Pseudo:
Chris Lattnerdabbc982006-01-28 18:19:37 +0000625#ifndef NDEBUG
626 switch (Opcode) {
627 default:
628 assert(0 && "psuedo instructions should be removed before code emission");
Chris Lattner8d3e1d62006-08-26 00:47:03 +0000629 case TargetInstrInfo::INLINEASM:
Bill Wendling6345d752006-11-17 07:52:03 +0000630 assert(0 && "JIT does not support inline asm!\n");
Chris Lattnerdabbc982006-01-28 18:19:37 +0000631 case X86::IMPLICIT_USE:
632 case X86::IMPLICIT_DEF:
Evan Cheng069287d2006-05-16 07:21:53 +0000633 case X86::IMPLICIT_DEF_GR8:
634 case X86::IMPLICIT_DEF_GR16:
635 case X86::IMPLICIT_DEF_GR32:
Evan Cheng25ab6902006-09-08 06:48:29 +0000636 case X86::IMPLICIT_DEF_GR64:
Chris Lattnerdabbc982006-01-28 18:19:37 +0000637 case X86::IMPLICIT_DEF_FR32:
638 case X86::IMPLICIT_DEF_FR64:
Evan Chenga9f2a712006-03-22 02:52:03 +0000639 case X86::IMPLICIT_DEF_VR64:
640 case X86::IMPLICIT_DEF_VR128:
Chris Lattnerdabbc982006-01-28 18:19:37 +0000641 case X86::FP_REG_KILL:
642 break;
643 }
644#endif
Evan Cheng171d09e2006-11-10 01:28:43 +0000645 CurOp = NumOps;
Chris Lattner5ada8df2002-12-25 05:09:21 +0000646 break;
Chris Lattnere831b6b2003-01-13 00:33:59 +0000647
Chris Lattner76041ce2002-12-02 21:44:34 +0000648 case X86II::RawFrm:
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000649 MCE.emitByte(BaseOpcode);
Evan Cheng171d09e2006-11-10 01:28:43 +0000650 if (CurOp != NumOps) {
Chris Lattner0e42d812006-09-05 02:52:35 +0000651 const MachineOperand &MO = MI.getOperand(CurOp++);
Brian Gaeke09015d92004-05-14 06:54:58 +0000652 if (MO.isMachineBasicBlock()) {
653 emitPCRelativeBlockAddress(MO.getMachineBasicBlock());
Chris Lattnere831b6b2003-01-13 00:33:59 +0000654 } else if (MO.isGlobalAddress()) {
Chris Lattner16cb6f82005-05-19 05:54:33 +0000655 bool isTailCall = Opcode == X86::TAILJMPd ||
656 Opcode == X86::TAILJMPr || Opcode == X86::TAILJMPm;
Evan Cheng25ab6902006-09-08 06:48:29 +0000657 emitGlobalAddressForCall(MO.getGlobal(), !isTailCall);
Chris Lattnere831b6b2003-01-13 00:33:59 +0000658 } else if (MO.isExternalSymbol()) {
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000659 emitExternalSymbolAddress(MO.getSymbolName(), X86::reloc_pcrel_word);
Chris Lattnere47f4ff2004-04-13 17:18:51 +0000660 } else if (MO.isImmediate()) {
Chris Lattner0e42d812006-09-05 02:52:35 +0000661 emitConstant(MO.getImm(), sizeOfImm(Desc));
Chris Lattnerdbf30f72002-12-04 06:45:19 +0000662 } else {
Chris Lattner8cce7cd2004-10-15 04:53:13 +0000663 assert(0 && "Unknown RawFrm operand!");
Chris Lattnerdbf30f72002-12-04 06:45:19 +0000664 }
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000665 }
666 break;
Chris Lattnere831b6b2003-01-13 00:33:59 +0000667
668 case X86II::AddRegFrm:
Chris Lattner0e42d812006-09-05 02:52:35 +0000669 MCE.emitByte(BaseOpcode + getX86RegNum(MI.getOperand(CurOp++).getReg()));
670
Evan Cheng171d09e2006-11-10 01:28:43 +0000671 if (CurOp != NumOps) {
Chris Lattner0e42d812006-09-05 02:52:35 +0000672 const MachineOperand &MO1 = MI.getOperand(CurOp++);
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000673 unsigned Size = sizeOfImm(Desc);
674 if (MO1.isImmediate())
675 emitConstant(MO1.getImm(), Size);
676 else {
677 unsigned rt = Is64BitMode ? X86::reloc_pcrel_word : X86::reloc_absolute_word;
678 // FIXME
679 if (Opcode == X86::MOV64ri)
680 rt = X86::reloc_absolute_dword;
681 if (MO1.isGlobalAddress())
682 emitGlobalAddressForPtr(MO1.getGlobal(), rt, MO1.getOffset());
683 else if (MO1.isExternalSymbol())
684 emitExternalSymbolAddress(MO1.getSymbolName(), rt);
685 else if (MO1.isConstantPoolIndex())
686 emitConstPoolAddress(MO1.getConstantPoolIndex(), rt);
687 else if (MO1.isJumpTableIndex())
688 emitJumpTableAddress(MO1.getJumpTableIndex(), rt);
Chris Lattnere831b6b2003-01-13 00:33:59 +0000689 }
690 }
691 break;
692
693 case X86II::MRMDestReg: {
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000694 MCE.emitByte(BaseOpcode);
Chris Lattner0e42d812006-09-05 02:52:35 +0000695 emitRegModRMByte(MI.getOperand(CurOp).getReg(),
696 getX86RegNum(MI.getOperand(CurOp+1).getReg()));
697 CurOp += 2;
Evan Cheng171d09e2006-11-10 01:28:43 +0000698 if (CurOp != NumOps)
Chris Lattner0e42d812006-09-05 02:52:35 +0000699 emitConstant(MI.getOperand(CurOp++).getImm(), sizeOfImm(Desc));
Chris Lattner9dedbcc2003-05-06 21:31:47 +0000700 break;
Chris Lattnere831b6b2003-01-13 00:33:59 +0000701 }
Evan Cheng25ab6902006-09-08 06:48:29 +0000702 case X86II::MRMDestMem: {
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000703 MCE.emitByte(BaseOpcode);
Chris Lattner0e42d812006-09-05 02:52:35 +0000704 emitMemModRMByte(MI, CurOp, getX86RegNum(MI.getOperand(CurOp+4).getReg()));
705 CurOp += 5;
Evan Cheng171d09e2006-11-10 01:28:43 +0000706 if (CurOp != NumOps)
Chris Lattner0e42d812006-09-05 02:52:35 +0000707 emitConstant(MI.getOperand(CurOp++).getImm(), sizeOfImm(Desc));
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000708 break;
Evan Cheng25ab6902006-09-08 06:48:29 +0000709 }
Chris Lattnere831b6b2003-01-13 00:33:59 +0000710
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000711 case X86II::MRMSrcReg:
712 MCE.emitByte(BaseOpcode);
Chris Lattner0e42d812006-09-05 02:52:35 +0000713 emitRegModRMByte(MI.getOperand(CurOp+1).getReg(),
714 getX86RegNum(MI.getOperand(CurOp).getReg()));
715 CurOp += 2;
Evan Cheng171d09e2006-11-10 01:28:43 +0000716 if (CurOp != NumOps)
Chris Lattner0e42d812006-09-05 02:52:35 +0000717 emitConstant(MI.getOperand(CurOp++).getImm(), sizeOfImm(Desc));
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000718 break;
Chris Lattnere831b6b2003-01-13 00:33:59 +0000719
Evan Cheng25ab6902006-09-08 06:48:29 +0000720 case X86II::MRMSrcMem: {
Evan Cheng171d09e2006-11-10 01:28:43 +0000721 unsigned PCAdj = (CurOp+5 != NumOps) ? sizeOfImm(Desc) : 0;
Evan Cheng25ab6902006-09-08 06:48:29 +0000722
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000723 MCE.emitByte(BaseOpcode);
Evan Cheng25ab6902006-09-08 06:48:29 +0000724 emitMemModRMByte(MI, CurOp+1, getX86RegNum(MI.getOperand(CurOp).getReg()),
725 PCAdj);
Chris Lattner0e42d812006-09-05 02:52:35 +0000726 CurOp += 5;
Evan Cheng171d09e2006-11-10 01:28:43 +0000727 if (CurOp != NumOps)
Chris Lattner0e42d812006-09-05 02:52:35 +0000728 emitConstant(MI.getOperand(CurOp++).getImm(), sizeOfImm(Desc));
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000729 break;
Evan Cheng25ab6902006-09-08 06:48:29 +0000730 }
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000731
Alkis Evlogimenos169584e2004-02-27 18:55:12 +0000732 case X86II::MRM0r: case X86II::MRM1r:
733 case X86II::MRM2r: case X86II::MRM3r:
734 case X86II::MRM4r: case X86II::MRM5r:
735 case X86II::MRM6r: case X86II::MRM7r:
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000736 MCE.emitByte(BaseOpcode);
Chris Lattner0e42d812006-09-05 02:52:35 +0000737 emitRegModRMByte(MI.getOperand(CurOp++).getReg(),
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000738 (Desc->TSFlags & X86II::FormMask)-X86II::MRM0r);
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000739
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000740 if (CurOp != NumOps) {
741 const MachineOperand &MO1 = MI.getOperand(CurOp++);
742 unsigned Size = sizeOfImm(Desc);
743 if (MO1.isImmediate())
744 emitConstant(MO1.getImm(), Size);
745 else {
746 unsigned rt = Is64BitMode ? X86::reloc_pcrel_word : X86::reloc_absolute_word;
747 // FIXME
748 if (Opcode == X86::MOV64ri32)
749 rt = X86::reloc_absolute_word;
750 if (MO1.isGlobalAddress())
751 emitGlobalAddressForPtr(MO1.getGlobal(), rt, MO1.getOffset());
752 else if (MO1.isExternalSymbol())
753 emitExternalSymbolAddress(MO1.getSymbolName(), rt);
754 else if (MO1.isConstantPoolIndex())
755 emitConstPoolAddress(MO1.getConstantPoolIndex(), rt);
756 else if (MO1.isJumpTableIndex())
757 emitJumpTableAddress(MO1.getJumpTableIndex(), rt);
758 }
759 }
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000760 break;
Chris Lattnere831b6b2003-01-13 00:33:59 +0000761
Alkis Evlogimenos169584e2004-02-27 18:55:12 +0000762 case X86II::MRM0m: case X86II::MRM1m:
763 case X86II::MRM2m: case X86II::MRM3m:
764 case X86II::MRM4m: case X86II::MRM5m:
Evan Cheng25ab6902006-09-08 06:48:29 +0000765 case X86II::MRM6m: case X86II::MRM7m: {
Evan Cheng171d09e2006-11-10 01:28:43 +0000766 unsigned PCAdj = (CurOp+4 != NumOps) ?
Evan Cheng25ab6902006-09-08 06:48:29 +0000767 (MI.getOperand(CurOp+4).isImmediate() ? sizeOfImm(Desc) : 4) : 0;
768
Chris Lattnere831b6b2003-01-13 00:33:59 +0000769 MCE.emitByte(BaseOpcode);
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000770 emitMemModRMByte(MI, CurOp, (Desc->TSFlags & X86II::FormMask)-X86II::MRM0m,
Evan Cheng25ab6902006-09-08 06:48:29 +0000771 PCAdj);
Chris Lattner0e42d812006-09-05 02:52:35 +0000772 CurOp += 4;
Chris Lattnere831b6b2003-01-13 00:33:59 +0000773
Evan Cheng171d09e2006-11-10 01:28:43 +0000774 if (CurOp != NumOps) {
Chris Lattner0e42d812006-09-05 02:52:35 +0000775 const MachineOperand &MO = MI.getOperand(CurOp++);
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000776 unsigned Size = sizeOfImm(Desc);
Chris Lattner0e42d812006-09-05 02:52:35 +0000777 if (MO.isImmediate())
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000778 emitConstant(MO.getImm(), Size);
779 else {
780 unsigned rt = Is64BitMode ? X86::reloc_pcrel_word : X86::reloc_absolute_word;
781 if (MO.isGlobalAddress())
782 emitGlobalAddressForPtr(MO.getGlobal(), rt, MO.getOffset());
783 else if (MO.isExternalSymbol())
784 emitExternalSymbolAddress(MO.getSymbolName(), rt);
785 else if (MO.isConstantPoolIndex())
786 emitConstPoolAddress(MO.getConstantPoolIndex(), rt);
787 else if (MO.isJumpTableIndex())
788 emitJumpTableAddress(MO.getJumpTableIndex(), rt);
789 }
Chris Lattnere831b6b2003-01-13 00:33:59 +0000790 }
791 break;
Evan Cheng25ab6902006-09-08 06:48:29 +0000792 }
Evan Cheng3c55c542006-02-01 06:13:50 +0000793
794 case X86II::MRMInitReg:
795 MCE.emitByte(BaseOpcode);
Chris Lattner0e42d812006-09-05 02:52:35 +0000796 // Duplicate register, used by things like MOV8r0 (aka xor reg,reg).
797 emitRegModRMByte(MI.getOperand(CurOp).getReg(),
798 getX86RegNum(MI.getOperand(CurOp).getReg()));
799 ++CurOp;
Evan Cheng3c55c542006-02-01 06:13:50 +0000800 break;
Chris Lattner76041ce2002-12-02 21:44:34 +0000801 }
Evan Cheng3530baf2006-09-06 20:24:14 +0000802
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000803 assert((Desc->Flags & M_VARIABLE_OPS) != 0 ||
Evan Cheng171d09e2006-11-10 01:28:43 +0000804 CurOp == NumOps && "Unknown encoding!");
Chris Lattner76041ce2002-12-02 21:44:34 +0000805}