blob: def660fc5bc739bf900bf244b7106108a7de6694 [file] [log] [blame]
Chris Lattner2de8d2b2008-01-10 05:50:42 +00001//====- X86Instr64bit.td - Describe X86-64 Instructions ----*- tablegen -*-===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86-64 instruction set, defining the instructions,
11// and properties of the instructions which are needed for code generation,
12// machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
16//===----------------------------------------------------------------------===//
Chris Lattner2de8d2b2008-01-10 05:50:42 +000017// Operand Definitions.
Dan Gohmanf17a25c2007-07-18 16:29:46 +000018//
19
20// 64-bits but only 32 bits are significant.
21def i64i32imm : Operand<i64>;
Chris Lattner357a0ca2009-06-20 19:34:09 +000022
23// 64-bits but only 32 bits are significant, and those bits are treated as being
24// pc relative.
25def i64i32imm_pcrel : Operand<i64> {
26 let PrintMethod = "print_pcrel_imm";
27}
28
29
Dan Gohmanf17a25c2007-07-18 16:29:46 +000030// 64-bits but only 8 bits are significant.
Daniel Dunbaraa097b62009-08-10 21:06:41 +000031def i64i8imm : Operand<i64> {
32 let ParserMatchClass = ImmSExt8AsmOperand;
33}
Dan Gohmanf17a25c2007-07-18 16:29:46 +000034
35def lea64mem : Operand<i64> {
Rafael Espindolabca99f72009-04-08 21:14:34 +000036 let PrintMethod = "printlea64mem";
Dan Gohmanefbd3bc2009-08-05 17:40:24 +000037 let MIOperandInfo = (ops GR64, i8imm, GR64_NOSP, i32imm);
Daniel Dunbar0f10cbf2009-08-10 18:41:10 +000038 let ParserMatchClass = X86MemAsmOperand;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000039}
40
41def lea64_32mem : Operand<i32> {
42 let PrintMethod = "printlea64_32mem";
Chris Lattnerf5da5902009-06-20 07:03:18 +000043 let AsmOperandLowerMethod = "lower_lea64_32mem";
Dan Gohmanefbd3bc2009-08-05 17:40:24 +000044 let MIOperandInfo = (ops GR32, i8imm, GR32_NOSP, i32imm);
Daniel Dunbar0f10cbf2009-08-10 18:41:10 +000045 let ParserMatchClass = X86MemAsmOperand;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000046}
47
48//===----------------------------------------------------------------------===//
Chris Lattner2de8d2b2008-01-10 05:50:42 +000049// Complex Pattern Definitions.
Dan Gohmanf17a25c2007-07-18 16:29:46 +000050//
51def lea64addr : ComplexPattern<i64, 4, "SelectLEAAddr",
Dan Gohman0c0d7412009-08-02 16:09:17 +000052 [add, sub, mul, X86mul_imm, shl, or, frameindex,
Chris Lattnerc04cd042009-07-11 23:17:29 +000053 X86WrapperRIP], []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000054
Chris Lattnerf1940742009-06-20 20:38:48 +000055def tls64addr : ComplexPattern<i64, 4, "SelectTLSADDRAddr",
56 [tglobaltlsaddr], []>;
57
Dan Gohmanf17a25c2007-07-18 16:29:46 +000058//===----------------------------------------------------------------------===//
Chris Lattner2de8d2b2008-01-10 05:50:42 +000059// Pattern fragments.
Dan Gohmanf17a25c2007-07-18 16:29:46 +000060//
61
Dan Gohmand16fdc02008-12-19 18:25:21 +000062def i64immSExt8 : PatLeaf<(i64 imm), [{
63 // i64immSExt8 predicate - True if the 64-bit immediate fits in a 8-bit
64 // sign extended field.
65 return (int64_t)N->getZExtValue() == (int8_t)N->getZExtValue();
66}]>;
67
Dan Gohmanf17a25c2007-07-18 16:29:46 +000068def i64immSExt32 : PatLeaf<(i64 imm), [{
69 // i64immSExt32 predicate - True if the 64-bit immediate fits in a 32-bit
70 // sign extended field.
Dan Gohmanfaeb4a32008-09-12 16:56:44 +000071 return (int64_t)N->getZExtValue() == (int32_t)N->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +000072}]>;
73
74def i64immZExt32 : PatLeaf<(i64 imm), [{
75 // i64immZExt32 predicate - True if the 64-bit immediate fits in a 32-bit
76 // unsignedsign extended field.
Dan Gohmanfaeb4a32008-09-12 16:56:44 +000077 return (uint64_t)N->getZExtValue() == (uint32_t)N->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +000078}]>;
79
Dan Gohmanf17a25c2007-07-18 16:29:46 +000080def sextloadi64i8 : PatFrag<(ops node:$ptr), (i64 (sextloadi8 node:$ptr))>;
81def sextloadi64i16 : PatFrag<(ops node:$ptr), (i64 (sextloadi16 node:$ptr))>;
82def sextloadi64i32 : PatFrag<(ops node:$ptr), (i64 (sextloadi32 node:$ptr))>;
83
84def zextloadi64i1 : PatFrag<(ops node:$ptr), (i64 (zextloadi1 node:$ptr))>;
85def zextloadi64i8 : PatFrag<(ops node:$ptr), (i64 (zextloadi8 node:$ptr))>;
86def zextloadi64i16 : PatFrag<(ops node:$ptr), (i64 (zextloadi16 node:$ptr))>;
87def zextloadi64i32 : PatFrag<(ops node:$ptr), (i64 (zextloadi32 node:$ptr))>;
88
89def extloadi64i1 : PatFrag<(ops node:$ptr), (i64 (extloadi1 node:$ptr))>;
90def extloadi64i8 : PatFrag<(ops node:$ptr), (i64 (extloadi8 node:$ptr))>;
91def extloadi64i16 : PatFrag<(ops node:$ptr), (i64 (extloadi16 node:$ptr))>;
92def extloadi64i32 : PatFrag<(ops node:$ptr), (i64 (extloadi32 node:$ptr))>;
93
94//===----------------------------------------------------------------------===//
95// Instruction list...
96//
97
Dan Gohman01c9f772008-10-01 18:28:06 +000098// ADJCALLSTACKDOWN/UP implicitly use/def RSP because they may be expanded into
99// a stack adjustment and the codegen must know that they may modify the stack
100// pointer before prolog-epilog rewriting occurs.
101// Pessimistically assume ADJCALLSTACKDOWN / ADJCALLSTACKUP will become
102// sub / add which can clobber EFLAGS.
103let Defs = [RSP, EFLAGS], Uses = [RSP] in {
104def ADJCALLSTACKDOWN64 : I<0, Pseudo, (outs), (ins i32imm:$amt),
105 "#ADJCALLSTACKDOWN",
Chris Lattnerfe5d4022008-10-11 22:08:30 +0000106 [(X86callseq_start timm:$amt)]>,
Dan Gohman01c9f772008-10-01 18:28:06 +0000107 Requires<[In64BitMode]>;
108def ADJCALLSTACKUP64 : I<0, Pseudo, (outs), (ins i32imm:$amt1, i32imm:$amt2),
109 "#ADJCALLSTACKUP",
Chris Lattnerfe5d4022008-10-11 22:08:30 +0000110 [(X86callseq_end timm:$amt1, timm:$amt2)]>,
Dan Gohman01c9f772008-10-01 18:28:06 +0000111 Requires<[In64BitMode]>;
112}
113
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000114//===----------------------------------------------------------------------===//
115// Call Instructions...
116//
Evan Cheng37e7c752007-07-21 00:34:19 +0000117let isCall = 1 in
Dan Gohman01c9f772008-10-01 18:28:06 +0000118 // All calls clobber the non-callee saved registers. RSP is marked as
119 // a use to prevent stack-pointer assignments that appear immediately
120 // before calls from potentially appearing dead. Uses for argument
121 // registers are added manually.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000122 let Defs = [RAX, RCX, RDX, RSI, RDI, R8, R9, R10, R11,
Evan Cheng931a8f42008-01-29 19:34:22 +0000123 FP0, FP1, FP2, FP3, FP4, FP5, FP6, ST0, ST1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000124 MM0, MM1, MM2, MM3, MM4, MM5, MM6, MM7,
125 XMM0, XMM1, XMM2, XMM3, XMM4, XMM5, XMM6, XMM7,
Dan Gohman9499cfe2008-10-01 04:14:30 +0000126 XMM8, XMM9, XMM10, XMM11, XMM12, XMM13, XMM14, XMM15, EFLAGS],
127 Uses = [RSP] in {
Chris Lattner79552392009-03-18 00:43:52 +0000128
129 // NOTE: this pattern doesn't match "X86call imm", because we do not know
130 // that the offset between an arbitrary immediate and the call will fit in
131 // the 32-bit pcrel field that we have.
Evan Chengfa4b3bd2009-06-16 19:44:27 +0000132 def CALL64pcrel32 : Ii32<0xE8, RawFrm,
Chris Lattner357a0ca2009-06-20 19:34:09 +0000133 (outs), (ins i64i32imm_pcrel:$dst, variable_ops),
134 "call\t$dst", []>,
Anton Korobeynikov2cbcdb72009-08-03 08:12:53 +0000135 Requires<[In64BitMode, NotWin64]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000136 def CALL64r : I<0xFF, MRM2r, (outs), (ins GR64:$dst, variable_ops),
Anton Korobeynikov2cbcdb72009-08-03 08:12:53 +0000137 "call\t{*}$dst", [(X86call GR64:$dst)]>,
138 Requires<[NotWin64]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000139 def CALL64m : I<0xFF, MRM2m, (outs), (ins i64mem:$dst, variable_ops),
Anton Korobeynikov2cbcdb72009-08-03 08:12:53 +0000140 "call\t{*}$dst", [(X86call (loadi64 addr:$dst))]>,
141 Requires<[NotWin64]>;
Sean Callanan66fdfa02009-09-03 00:04:47 +0000142
143 def FARCALL64 : RI<0xFF, MRM3m, (outs), (ins opaque80mem:$dst),
144 "lcall{q}\t{*}$dst", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000145 }
146
Anton Korobeynikov2cbcdb72009-08-03 08:12:53 +0000147 // FIXME: We need to teach codegen about single list of call-clobbered registers.
148let isCall = 1 in
149 // All calls clobber the non-callee saved registers. RSP is marked as
150 // a use to prevent stack-pointer assignments that appear immediately
151 // before calls from potentially appearing dead. Uses for argument
152 // registers are added manually.
153 let Defs = [RAX, RCX, RDX, R8, R9, R10, R11,
154 FP0, FP1, FP2, FP3, FP4, FP5, FP6, ST0, ST1,
155 MM0, MM1, MM2, MM3, MM4, MM5, MM6, MM7,
156 XMM0, XMM1, XMM2, XMM3, XMM4, XMM5, EFLAGS],
157 Uses = [RSP] in {
158 def WINCALL64pcrel32 : I<0xE8, RawFrm,
Anton Korobeynikov1c95afc2009-08-07 23:59:21 +0000159 (outs), (ins i64i32imm_pcrel:$dst, variable_ops),
160 "call\t$dst", []>,
Anton Korobeynikov2cbcdb72009-08-03 08:12:53 +0000161 Requires<[IsWin64]>;
162 def WINCALL64r : I<0xFF, MRM2r, (outs), (ins GR64:$dst, variable_ops),
163 "call\t{*}$dst",
164 [(X86call GR64:$dst)]>, Requires<[IsWin64]>;
165 def WINCALL64m : I<0xFF, MRM2m, (outs), (ins i64mem:$dst, variable_ops),
166 "call\t{*}$dst",
167 [(X86call (loadi64 addr:$dst))]>, Requires<[IsWin64]>;
168 }
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000169
170
171let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
Evan Chengbd780d22009-02-10 21:39:44 +0000172def TCRETURNdi64 : I<0, Pseudo, (outs), (ins i64imm:$dst, i32imm:$offset,
173 variable_ops),
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000174 "#TC_RETURN $dst $offset",
175 []>;
176
177let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
Evan Chengbd780d22009-02-10 21:39:44 +0000178def TCRETURNri64 : I<0, Pseudo, (outs), (ins GR64:$dst, i32imm:$offset,
179 variable_ops),
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000180 "#TC_RETURN $dst $offset",
181 []>;
182
183
184let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
Evan Chengbd780d22009-02-10 21:39:44 +0000185 def TAILJMPr64 : I<0xFF, MRM4r, (outs), (ins GR64:$dst),
186 "jmp{q}\t{*}$dst # TAILCALL",
187 []>;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000188
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000189// Branches
Owen Andersonf8053082007-11-12 07:39:39 +0000190let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Dan Gohman91888f02007-07-31 20:11:57 +0000191 def JMP64r : I<0xFF, MRM4r, (outs), (ins GR64:$dst), "jmp{q}\t{*}$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000192 [(brind GR64:$dst)]>;
Dan Gohman91888f02007-07-31 20:11:57 +0000193 def JMP64m : I<0xFF, MRM4m, (outs), (ins i64mem:$dst), "jmp{q}\t{*}$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000194 [(brind (loadi64 addr:$dst))]>;
Sean Callanan66fdfa02009-09-03 00:04:47 +0000195 def FARJMP64 : RI<0xFF, MRM5m, (outs), (ins opaque80mem:$dst),
196 "ljmp{q}\t{*}$dst", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000197}
198
199//===----------------------------------------------------------------------===//
Anton Korobeynikov1ec04ee2008-09-08 21:12:47 +0000200// EH Pseudo Instructions
201//
202let isTerminator = 1, isReturn = 1, isBarrier = 1,
203 hasCtrlDep = 1 in {
204def EH_RETURN64 : I<0xC3, RawFrm, (outs), (ins GR64:$addr),
205 "ret\t#eh_return, addr: $addr",
206 [(X86ehret GR64:$addr)]>;
207
208}
209
210//===----------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000211// Miscellaneous Instructions...
212//
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000213let Defs = [RBP,RSP], Uses = [RBP,RSP], mayLoad = 1, neverHasSideEffects = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000214def LEAVE64 : I<0xC9, RawFrm,
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000215 (outs), (ins), "leave", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000216let Defs = [RSP], Uses = [RSP], neverHasSideEffects=1 in {
Sean Callanan9f3c3f52009-09-10 18:29:13 +0000217let mayLoad = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000218def POP64r : I<0x58, AddRegFrm,
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000219 (outs GR64:$reg), (ins), "pop{q}\t$reg", []>;
Sean Callanan9f3c3f52009-09-10 18:29:13 +0000220def POP64rmr: I<0x8F, MRM0r, (outs GR64:$reg), (ins), "pop{q}\t$reg", []>;
221def POP64rmm: I<0x8F, MRM0m, (outs i64mem:$dst), (ins), "pop{q}\t$dst", []>;
222}
223let mayStore = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000224def PUSH64r : I<0x50, AddRegFrm,
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000225 (outs), (ins GR64:$reg), "push{q}\t$reg", []>;
Sean Callanan9f3c3f52009-09-10 18:29:13 +0000226def PUSH64rmr: I<0xFF, MRM6r, (outs), (ins GR64:$reg), "push{q}\t$reg", []>;
227def PUSH64rmm: I<0xFF, MRM6m, (outs), (ins i64mem:$src), "push{q}\t$src", []>;
228}
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000229}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000230
Bill Wendling4c2638c2009-06-15 19:39:04 +0000231let Defs = [RSP], Uses = [RSP], neverHasSideEffects = 1, mayStore = 1 in {
232def PUSH64i8 : Ii8<0x6a, RawFrm, (outs), (ins i8imm:$imm),
Bill Wendling0b0437f2009-06-15 20:59:31 +0000233 "push{q}\t$imm", []>;
Bill Wendling4c2638c2009-06-15 19:39:04 +0000234def PUSH64i16 : Ii16<0x68, RawFrm, (outs), (ins i16imm:$imm),
Bill Wendling0b0437f2009-06-15 20:59:31 +0000235 "push{q}\t$imm", []>;
Bill Wendling4c2638c2009-06-15 19:39:04 +0000236def PUSH64i32 : Ii32<0x68, RawFrm, (outs), (ins i32imm:$imm),
Bill Wendling0b0437f2009-06-15 20:59:31 +0000237 "push{q}\t$imm", []>;
Bill Wendling4c2638c2009-06-15 19:39:04 +0000238}
239
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000240let Defs = [RSP, EFLAGS], Uses = [RSP], mayLoad = 1 in
Evan Chengf1341312007-09-26 21:28:00 +0000241def POPFQ : I<0x9D, RawFrm, (outs), (ins), "popf", []>, REX_W;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000242let Defs = [RSP], Uses = [RSP, EFLAGS], mayStore = 1 in
Evan Chengf1341312007-09-26 21:28:00 +0000243def PUSHFQ : I<0x9C, RawFrm, (outs), (ins), "pushf", []>;
Evan Chengd8434332007-09-26 01:29:06 +0000244
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000245def LEA64_32r : I<0x8D, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000246 (outs GR32:$dst), (ins lea64_32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000247 "lea{l}\t{$src|$dst}, {$dst|$src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000248 [(set GR32:$dst, lea32addr:$src)]>, Requires<[In64BitMode]>;
249
Evan Cheng1ea8e6b2008-03-27 01:41:09 +0000250let isReMaterializable = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000251def LEA64r : RI<0x8D, MRMSrcMem, (outs GR64:$dst), (ins lea64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000252 "lea{q}\t{$src|$dst}, {$dst|$src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000253 [(set GR64:$dst, lea64addr:$src)]>;
254
255let isTwoAddress = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000256def BSWAP64r : RI<0xC8, AddRegFrm, (outs GR64:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000257 "bswap{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000258 [(set GR64:$dst, (bswap GR64:$src))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000259
Evan Cheng48679f42007-12-14 02:13:44 +0000260// Bit scan instructions.
261let Defs = [EFLAGS] in {
Evan Cheng4e33de92007-12-14 18:49:43 +0000262def BSF64rr : RI<0xBC, MRMSrcReg, (outs GR64:$dst), (ins GR64:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000263 "bsf{q}\t{$src, $dst|$dst, $src}",
Evan Cheng9a8ffd52007-12-14 18:25:34 +0000264 [(set GR64:$dst, (X86bsf GR64:$src)), (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000265def BSF64rm : RI<0xBC, MRMSrcMem, (outs GR64:$dst), (ins i64mem:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000266 "bsf{q}\t{$src, $dst|$dst, $src}",
Evan Cheng9a8ffd52007-12-14 18:25:34 +0000267 [(set GR64:$dst, (X86bsf (loadi64 addr:$src))),
268 (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000269
Evan Cheng4e33de92007-12-14 18:49:43 +0000270def BSR64rr : RI<0xBD, MRMSrcReg, (outs GR64:$dst), (ins GR64:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000271 "bsr{q}\t{$src, $dst|$dst, $src}",
Evan Cheng9a8ffd52007-12-14 18:25:34 +0000272 [(set GR64:$dst, (X86bsr GR64:$src)), (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000273def BSR64rm : RI<0xBD, MRMSrcMem, (outs GR64:$dst), (ins i64mem:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000274 "bsr{q}\t{$src, $dst|$dst, $src}",
Evan Cheng9a8ffd52007-12-14 18:25:34 +0000275 [(set GR64:$dst, (X86bsr (loadi64 addr:$src))),
276 (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000277} // Defs = [EFLAGS]
278
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000279// Repeat string ops
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000280let Defs = [RCX,RDI,RSI], Uses = [RCX,RDI,RSI] in
Evan Chengb783fa32007-07-19 01:14:50 +0000281def REP_MOVSQ : RI<0xA5, RawFrm, (outs), (ins), "{rep;movsq|rep movsq}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000282 [(X86rep_movs i64)]>, REP;
283let Defs = [RCX,RDI], Uses = [RAX,RCX,RDI] in
Evan Chengb783fa32007-07-19 01:14:50 +0000284def REP_STOSQ : RI<0xAB, RawFrm, (outs), (ins), "{rep;stosq|rep stosq}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000285 [(X86rep_stos i64)]>, REP;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000286
Bill Wendlinga7431ad2009-07-21 01:07:24 +0000287// Fast system-call instructions
Bill Wendlinga7431ad2009-07-21 01:07:24 +0000288def SYSEXIT64 : RI<0x35, RawFrm,
289 (outs), (ins), "sysexit", []>, TB;
Bill Wendlinga7431ad2009-07-21 01:07:24 +0000290
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000291//===----------------------------------------------------------------------===//
292// Move Instructions...
293//
294
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000295let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000296def MOV64rr : RI<0x89, MRMDestReg, (outs GR64:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000297 "mov{q}\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000298
Evan Chengd2b9d302008-06-25 01:16:38 +0000299let isReMaterializable = 1, isAsCheapAsAMove = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000300def MOV64ri : RIi64<0xB8, AddRegFrm, (outs GR64:$dst), (ins i64imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000301 "movabs{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000302 [(set GR64:$dst, imm:$src)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000303def MOV64ri32 : RIi32<0xC7, MRM0r, (outs GR64:$dst), (ins i64i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000304 "mov{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000305 [(set GR64:$dst, i64immSExt32:$src)]>;
Dan Gohman8aef09b2007-09-07 21:32:51 +0000306}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000307
Dan Gohman5574cc72008-12-03 18:15:48 +0000308let canFoldAsLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000309def MOV64rm : RI<0x8B, MRMSrcMem, (outs GR64:$dst), (ins i64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000310 "mov{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000311 [(set GR64:$dst, (load addr:$src))]>;
312
Evan Chengb783fa32007-07-19 01:14:50 +0000313def MOV64mr : RI<0x89, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000314 "mov{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000315 [(store GR64:$src, addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000316def MOV64mi32 : RIi32<0xC7, MRM0m, (outs), (ins i64mem:$dst, i64i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000317 "mov{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000318 [(store i64immSExt32:$src, addr:$dst)]>;
319
Sean Callanan70953a52009-09-10 18:33:42 +0000320def MOV64o8a : RIi8<0xA0, RawFrm, (outs), (ins i8imm:$src),
321 "mov{q}\t{$src, %rax|%rax, $src}", []>;
322def MOV64o32a : RIi32<0xA1, RawFrm, (outs), (ins i32imm:$src),
323 "mov{q}\t{$src, %rax|%rax, $src}", []>;
324def MOV64ao8 : RIi8<0xA2, RawFrm, (outs i8imm:$dst), (ins),
325 "mov{q}\t{%rax, $dst|$dst, %rax}", []>;
326def MOV64ao32 : RIi32<0xA3, RawFrm, (outs i32imm:$dst), (ins),
327 "mov{q}\t{%rax, $dst|$dst, %rax}", []>;
328
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000329// Sign/Zero extenders
330
Dan Gohmanedde1992009-04-13 15:13:28 +0000331// MOVSX64rr8 always has a REX prefix and it has an 8-bit register
332// operand, which makes it a rare instruction with an 8-bit register
333// operand that can never access an h register. If support for h registers
334// were generalized, this would require a special register class.
Evan Chengb783fa32007-07-19 01:14:50 +0000335def MOVSX64rr8 : RI<0xBE, MRMSrcReg, (outs GR64:$dst), (ins GR8 :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000336 "movs{bq|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000337 [(set GR64:$dst, (sext GR8:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +0000338def MOVSX64rm8 : RI<0xBE, MRMSrcMem, (outs GR64:$dst), (ins i8mem :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000339 "movs{bq|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000340 [(set GR64:$dst, (sextloadi64i8 addr:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +0000341def MOVSX64rr16: RI<0xBF, MRMSrcReg, (outs GR64:$dst), (ins GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000342 "movs{wq|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000343 [(set GR64:$dst, (sext GR16:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +0000344def MOVSX64rm16: RI<0xBF, MRMSrcMem, (outs GR64:$dst), (ins i16mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000345 "movs{wq|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000346 [(set GR64:$dst, (sextloadi64i16 addr:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +0000347def MOVSX64rr32: RI<0x63, MRMSrcReg, (outs GR64:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000348 "movs{lq|xd}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000349 [(set GR64:$dst, (sext GR32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000350def MOVSX64rm32: RI<0x63, MRMSrcMem, (outs GR64:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000351 "movs{lq|xd}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000352 [(set GR64:$dst, (sextloadi64i32 addr:$src))]>;
353
Dan Gohman9203ab42008-07-30 18:09:17 +0000354// Use movzbl instead of movzbq when the destination is a register; it's
355// equivalent due to implicit zero-extending, and it has a smaller encoding.
356def MOVZX64rr8 : I<0xB6, MRMSrcReg, (outs GR64:$dst), (ins GR8 :$src),
357 "movz{bl|x}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}",
358 [(set GR64:$dst, (zext GR8:$src))]>, TB;
359def MOVZX64rm8 : I<0xB6, MRMSrcMem, (outs GR64:$dst), (ins i8mem :$src),
360 "movz{bl|x}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}",
361 [(set GR64:$dst, (zextloadi64i8 addr:$src))]>, TB;
362// Use movzwl instead of movzwq when the destination is a register; it's
363// equivalent due to implicit zero-extending, and it has a smaller encoding.
364def MOVZX64rr16: I<0xB7, MRMSrcReg, (outs GR64:$dst), (ins GR16:$src),
365 "movz{wl|x}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}",
366 [(set GR64:$dst, (zext GR16:$src))]>, TB;
367def MOVZX64rm16: I<0xB7, MRMSrcMem, (outs GR64:$dst), (ins i16mem:$src),
368 "movz{wl|x}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}",
369 [(set GR64:$dst, (zextloadi64i16 addr:$src))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000370
Dan Gohman47a419d2008-08-07 02:54:50 +0000371// There's no movzlq instruction, but movl can be used for this purpose, using
Dan Gohman4cedb1c2009-04-08 00:15:30 +0000372// implicit zero-extension. The preferred way to do 32-bit-to-64-bit zero
373// extension on x86-64 is to use a SUBREG_TO_REG to utilize implicit
374// zero-extension, however this isn't possible when the 32-bit value is
375// defined by a truncate or is copied from something where the high bits aren't
376// necessarily all zero. In such cases, we fall back to these explicit zext
377// instructions.
Dan Gohman47a419d2008-08-07 02:54:50 +0000378def MOVZX64rr32 : I<0x89, MRMDestReg, (outs GR64:$dst), (ins GR32:$src),
379 "mov{l}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}",
380 [(set GR64:$dst, (zext GR32:$src))]>;
381def MOVZX64rm32 : I<0x8B, MRMSrcMem, (outs GR64:$dst), (ins i32mem:$src),
382 "mov{l}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}",
383 [(set GR64:$dst, (zextloadi64i32 addr:$src))]>;
384
Dan Gohman4cedb1c2009-04-08 00:15:30 +0000385// Any instruction that defines a 32-bit result leaves the high half of the
386// register. Truncate can be lowered to EXTRACT_SUBREG, and CopyFromReg may
387// be copying from a truncate, but any other 32-bit operation will zero-extend
388// up to 64 bits.
389def def32 : PatLeaf<(i32 GR32:$src), [{
390 return N->getOpcode() != ISD::TRUNCATE &&
391 N->getOpcode() != TargetInstrInfo::EXTRACT_SUBREG &&
392 N->getOpcode() != ISD::CopyFromReg;
393}]>;
394
395// In the case of a 32-bit def that is known to implicitly zero-extend,
396// we can use a SUBREG_TO_REG.
397def : Pat<(i64 (zext def32:$src)),
398 (SUBREG_TO_REG (i64 0), GR32:$src, x86_subreg_32bit)>;
399
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000400let neverHasSideEffects = 1 in {
401 let Defs = [RAX], Uses = [EAX] in
402 def CDQE : RI<0x98, RawFrm, (outs), (ins),
403 "{cltq|cdqe}", []>; // RAX = signext(EAX)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000404
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000405 let Defs = [RAX,RDX], Uses = [RAX] in
406 def CQO : RI<0x99, RawFrm, (outs), (ins),
407 "{cqto|cqo}", []>; // RDX:RAX = signext(RAX)
408}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000409
410//===----------------------------------------------------------------------===//
411// Arithmetic Instructions...
412//
413
Evan Cheng55687072007-09-14 21:48:26 +0000414let Defs = [EFLAGS] in {
Sean Callanan251676e2009-09-02 00:55:49 +0000415
416def ADD64i32 : RI<0x05, RawFrm, (outs), (ins i32imm:$src),
417 "add{q}\t{$src, %rax|%rax, $src}", []>;
418
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000419let isTwoAddress = 1 in {
420let isConvertibleToThreeAddress = 1 in {
421let isCommutable = 1 in
Bill Wendlingae034ed2008-12-12 00:56:36 +0000422// Register-Register Addition
423def ADD64rr : RI<0x01, MRMDestReg, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
424 "add{q}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +0000425 [(set GR64:$dst, (add GR64:$src1, GR64:$src2)),
Bill Wendlingae034ed2008-12-12 00:56:36 +0000426 (implicit EFLAGS)]>;
427
428// Register-Integer Addition
Bill Wendlingae034ed2008-12-12 00:56:36 +0000429def ADD64ri8 : RIi8<0x83, MRM0r, (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2),
430 "add{q}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +0000431 [(set GR64:$dst, (add GR64:$src1, i64immSExt8:$src2)),
432 (implicit EFLAGS)]>;
Dan Gohmand16fdc02008-12-19 18:25:21 +0000433def ADD64ri32 : RIi32<0x81, MRM0r, (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2),
434 "add{q}\t{$src2, $dst|$dst, $src2}",
435 [(set GR64:$dst, (add GR64:$src1, i64immSExt32:$src2)),
436 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000437} // isConvertibleToThreeAddress
438
Bill Wendlingae034ed2008-12-12 00:56:36 +0000439// Register-Memory Addition
440def ADD64rm : RI<0x03, MRMSrcMem, (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
441 "add{q}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +0000442 [(set GR64:$dst, (add GR64:$src1, (load addr:$src2))),
Bill Wendlingae034ed2008-12-12 00:56:36 +0000443 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000444} // isTwoAddress
445
Bill Wendlingae034ed2008-12-12 00:56:36 +0000446// Memory-Register Addition
Evan Chengb783fa32007-07-19 01:14:50 +0000447def ADD64mr : RI<0x01, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000448 "add{q}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +0000449 [(store (add (load addr:$dst), GR64:$src2), addr:$dst),
450 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000451def ADD64mi8 : RIi8<0x83, MRM0m, (outs), (ins i64mem:$dst, i64i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000452 "add{q}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +0000453 [(store (add (load addr:$dst), i64immSExt8:$src2), addr:$dst),
454 (implicit EFLAGS)]>;
Dan Gohmand16fdc02008-12-19 18:25:21 +0000455def ADD64mi32 : RIi32<0x81, MRM0m, (outs), (ins i64mem:$dst, i64i32imm :$src2),
456 "add{q}\t{$src2, $dst|$dst, $src2}",
457 [(store (add (load addr:$dst), i64immSExt32:$src2), addr:$dst),
458 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000459
Evan Cheng259471d2007-10-05 17:59:57 +0000460let Uses = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000461let isTwoAddress = 1 in {
462let isCommutable = 1 in
Dale Johannesen747fe522009-06-02 03:12:52 +0000463def ADC64rr : RI<0x11, MRMDestReg, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000464 "adc{q}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +0000465 [(set GR64:$dst, (adde GR64:$src1, GR64:$src2))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000466
Dale Johannesen747fe522009-06-02 03:12:52 +0000467def ADC64rm : RI<0x13, MRMSrcMem , (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000468 "adc{q}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +0000469 [(set GR64:$dst, (adde GR64:$src1, (load addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000470
Dale Johannesen747fe522009-06-02 03:12:52 +0000471def ADC64ri8 : RIi8<0x83, MRM2r, (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000472 "adc{q}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +0000473 [(set GR64:$dst, (adde GR64:$src1, i64immSExt8:$src2))]>;
474def ADC64ri32 : RIi32<0x81, MRM2r, (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2),
Dan Gohmand16fdc02008-12-19 18:25:21 +0000475 "adc{q}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +0000476 [(set GR64:$dst, (adde GR64:$src1, i64immSExt32:$src2))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000477} // isTwoAddress
478
Evan Chengb783fa32007-07-19 01:14:50 +0000479def ADC64mr : RI<0x11, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000480 "adc{q}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +0000481 [(store (adde (load addr:$dst), GR64:$src2), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000482def ADC64mi8 : RIi8<0x83, MRM2m, (outs), (ins i64mem:$dst, i64i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000483 "adc{q}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +0000484 [(store (adde (load addr:$dst), i64immSExt8:$src2), addr:$dst)]>;
Dan Gohmand16fdc02008-12-19 18:25:21 +0000485def ADC64mi32 : RIi32<0x81, MRM2m, (outs), (ins i64mem:$dst, i64i32imm:$src2),
486 "adc{q}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +0000487 [(store (adde (load addr:$dst), i64immSExt8:$src2), addr:$dst)]>;
Evan Cheng259471d2007-10-05 17:59:57 +0000488} // Uses = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000489
490let isTwoAddress = 1 in {
Bill Wendlingae034ed2008-12-12 00:56:36 +0000491// Register-Register Subtraction
Evan Chengb783fa32007-07-19 01:14:50 +0000492def SUB64rr : RI<0x29, MRMDestReg, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000493 "sub{q}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +0000494 [(set GR64:$dst, (sub GR64:$src1, GR64:$src2)),
495 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +0000496
497// Register-Memory Subtraction
Evan Chengb783fa32007-07-19 01:14:50 +0000498def SUB64rm : RI<0x2B, MRMSrcMem, (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000499 "sub{q}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +0000500 [(set GR64:$dst, (sub GR64:$src1, (load addr:$src2))),
501 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +0000502
503// Register-Integer Subtraction
Bill Wendlingae034ed2008-12-12 00:56:36 +0000504def SUB64ri8 : RIi8<0x83, MRM5r, (outs GR64:$dst),
505 (ins GR64:$src1, i64i8imm:$src2),
506 "sub{q}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +0000507 [(set GR64:$dst, (sub GR64:$src1, i64immSExt8:$src2)),
508 (implicit EFLAGS)]>;
Dan Gohmand16fdc02008-12-19 18:25:21 +0000509def SUB64ri32 : RIi32<0x81, MRM5r, (outs GR64:$dst),
510 (ins GR64:$src1, i64i32imm:$src2),
511 "sub{q}\t{$src2, $dst|$dst, $src2}",
512 [(set GR64:$dst, (sub GR64:$src1, i64immSExt32:$src2)),
513 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000514} // isTwoAddress
515
Bill Wendlingae034ed2008-12-12 00:56:36 +0000516// Memory-Register Subtraction
Evan Chengb783fa32007-07-19 01:14:50 +0000517def SUB64mr : RI<0x29, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000518 "sub{q}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +0000519 [(store (sub (load addr:$dst), GR64:$src2), addr:$dst),
520 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +0000521
522// Memory-Integer Subtraction
Evan Chengb783fa32007-07-19 01:14:50 +0000523def SUB64mi8 : RIi8<0x83, MRM5m, (outs), (ins i64mem:$dst, i64i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000524 "sub{q}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingae034ed2008-12-12 00:56:36 +0000525 [(store (sub (load addr:$dst), i64immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +0000526 addr:$dst),
527 (implicit EFLAGS)]>;
Dan Gohmand16fdc02008-12-19 18:25:21 +0000528def SUB64mi32 : RIi32<0x81, MRM5m, (outs), (ins i64mem:$dst, i64i32imm:$src2),
529 "sub{q}\t{$src2, $dst|$dst, $src2}",
530 [(store (sub (load addr:$dst), i64immSExt32:$src2),
531 addr:$dst),
532 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000533
Evan Cheng259471d2007-10-05 17:59:57 +0000534let Uses = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000535let isTwoAddress = 1 in {
Dale Johannesen747fe522009-06-02 03:12:52 +0000536def SBB64rr : RI<0x19, MRMDestReg, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000537 "sbb{q}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +0000538 [(set GR64:$dst, (sube GR64:$src1, GR64:$src2))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000539
Dale Johannesen747fe522009-06-02 03:12:52 +0000540def SBB64rm : RI<0x1B, MRMSrcMem, (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000541 "sbb{q}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +0000542 [(set GR64:$dst, (sube GR64:$src1, (load addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000543
Dale Johannesen747fe522009-06-02 03:12:52 +0000544def SBB64ri8 : RIi8<0x83, MRM3r, (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000545 "sbb{q}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +0000546 [(set GR64:$dst, (sube GR64:$src1, i64immSExt8:$src2))]>;
547def SBB64ri32 : RIi32<0x81, MRM3r, (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2),
Dan Gohmand16fdc02008-12-19 18:25:21 +0000548 "sbb{q}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +0000549 [(set GR64:$dst, (sube GR64:$src1, i64immSExt32:$src2))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000550} // isTwoAddress
551
Evan Chengb783fa32007-07-19 01:14:50 +0000552def SBB64mr : RI<0x19, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000553 "sbb{q}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +0000554 [(store (sube (load addr:$dst), GR64:$src2), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000555def SBB64mi8 : RIi8<0x83, MRM3m, (outs), (ins i64mem:$dst, i64i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000556 "sbb{q}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +0000557 [(store (sube (load addr:$dst), i64immSExt8:$src2), addr:$dst)]>;
Dan Gohmand16fdc02008-12-19 18:25:21 +0000558def SBB64mi32 : RIi32<0x81, MRM3m, (outs), (ins i64mem:$dst, i64i32imm:$src2),
559 "sbb{q}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +0000560 [(store (sube (load addr:$dst), i64immSExt32:$src2), addr:$dst)]>;
Evan Cheng259471d2007-10-05 17:59:57 +0000561} // Uses = [EFLAGS]
Evan Cheng55687072007-09-14 21:48:26 +0000562} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000563
564// Unsigned multiplication
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000565let Defs = [RAX,RDX,EFLAGS], Uses = [RAX], neverHasSideEffects = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000566def MUL64r : RI<0xF7, MRM4r, (outs), (ins GR64:$src),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000567 "mul{q}\t$src", []>; // RAX,RDX = RAX*GR64
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000568let mayLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000569def MUL64m : RI<0xF7, MRM4m, (outs), (ins i64mem:$src),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000570 "mul{q}\t$src", []>; // RAX,RDX = RAX*[mem64]
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000571
572// Signed multiplication
Evan Chengb783fa32007-07-19 01:14:50 +0000573def IMUL64r : RI<0xF7, MRM5r, (outs), (ins GR64:$src),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000574 "imul{q}\t$src", []>; // RAX,RDX = RAX*GR64
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000575let mayLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000576def IMUL64m : RI<0xF7, MRM5m, (outs), (ins i64mem:$src),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000577 "imul{q}\t$src", []>; // RAX,RDX = RAX*[mem64]
578}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000579
Evan Cheng55687072007-09-14 21:48:26 +0000580let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000581let isTwoAddress = 1 in {
582let isCommutable = 1 in
Bill Wendlingf5399032008-12-12 21:15:41 +0000583// Register-Register Signed Integer Multiplication
Bill Wendlingae034ed2008-12-12 00:56:36 +0000584def IMUL64rr : RI<0xAF, MRMSrcReg, (outs GR64:$dst),
585 (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000586 "imul{q}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +0000587 [(set GR64:$dst, (mul GR64:$src1, GR64:$src2)),
588 (implicit EFLAGS)]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000589
Bill Wendlingf5399032008-12-12 21:15:41 +0000590// Register-Memory Signed Integer Multiplication
Bill Wendlingae034ed2008-12-12 00:56:36 +0000591def IMUL64rm : RI<0xAF, MRMSrcMem, (outs GR64:$dst),
592 (ins GR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000593 "imul{q}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +0000594 [(set GR64:$dst, (mul GR64:$src1, (load addr:$src2))),
595 (implicit EFLAGS)]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000596} // isTwoAddress
597
598// Suprisingly enough, these are not two address instructions!
Bill Wendlingae034ed2008-12-12 00:56:36 +0000599
Bill Wendlingf5399032008-12-12 21:15:41 +0000600// Register-Integer Signed Integer Multiplication
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000601def IMUL64rri8 : RIi8<0x6B, MRMSrcReg, // GR64 = GR64*I8
Evan Chengb783fa32007-07-19 01:14:50 +0000602 (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000603 "imul{q}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +0000604 [(set GR64:$dst, (mul GR64:$src1, i64immSExt8:$src2)),
605 (implicit EFLAGS)]>;
Dan Gohmand16fdc02008-12-19 18:25:21 +0000606def IMUL64rri32 : RIi32<0x69, MRMSrcReg, // GR64 = GR64*I32
607 (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2),
608 "imul{q}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
609 [(set GR64:$dst, (mul GR64:$src1, i64immSExt32:$src2)),
610 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +0000611
Bill Wendlingf5399032008-12-12 21:15:41 +0000612// Memory-Integer Signed Integer Multiplication
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000613def IMUL64rmi8 : RIi8<0x6B, MRMSrcMem, // GR64 = [mem64]*I8
Evan Chengb783fa32007-07-19 01:14:50 +0000614 (outs GR64:$dst), (ins i64mem:$src1, i64i8imm: $src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000615 "imul{q}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingae034ed2008-12-12 00:56:36 +0000616 [(set GR64:$dst, (mul (load addr:$src1),
Bill Wendlingf5399032008-12-12 21:15:41 +0000617 i64immSExt8:$src2)),
618 (implicit EFLAGS)]>;
Dan Gohmand16fdc02008-12-19 18:25:21 +0000619def IMUL64rmi32 : RIi32<0x69, MRMSrcMem, // GR64 = [mem64]*I32
620 (outs GR64:$dst), (ins i64mem:$src1, i64i32imm:$src2),
621 "imul{q}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
622 [(set GR64:$dst, (mul (load addr:$src1),
623 i64immSExt32:$src2)),
624 (implicit EFLAGS)]>;
Evan Cheng55687072007-09-14 21:48:26 +0000625} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000626
627// Unsigned division / remainder
Evan Cheng55687072007-09-14 21:48:26 +0000628let Defs = [RAX,RDX,EFLAGS], Uses = [RAX,RDX] in {
Evan Chengb783fa32007-07-19 01:14:50 +0000629def DIV64r : RI<0xF7, MRM6r, (outs), (ins GR64:$src), // RDX:RAX/r64 = RAX,RDX
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000630 "div{q}\t$src", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000631// Signed division / remainder
Evan Chengb783fa32007-07-19 01:14:50 +0000632def IDIV64r: RI<0xF7, MRM7r, (outs), (ins GR64:$src), // RDX:RAX/r64 = RAX,RDX
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000633 "idiv{q}\t$src", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000634let mayLoad = 1 in {
635def DIV64m : RI<0xF7, MRM6m, (outs), (ins i64mem:$src), // RDX:RAX/[mem64] = RAX,RDX
636 "div{q}\t$src", []>;
Evan Chengb783fa32007-07-19 01:14:50 +0000637def IDIV64m: RI<0xF7, MRM7m, (outs), (ins i64mem:$src), // RDX:RAX/[mem64] = RAX,RDX
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000638 "idiv{q}\t$src", []>;
639}
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000640}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000641
642// Unary instructions
Evan Cheng55687072007-09-14 21:48:26 +0000643let Defs = [EFLAGS], CodeSize = 2 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000644let isTwoAddress = 1 in
Dan Gohman91888f02007-07-31 20:11:57 +0000645def NEG64r : RI<0xF7, MRM3r, (outs GR64:$dst), (ins GR64:$src), "neg{q}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +0000646 [(set GR64:$dst, (ineg GR64:$src)),
647 (implicit EFLAGS)]>;
Dan Gohman91888f02007-07-31 20:11:57 +0000648def NEG64m : RI<0xF7, MRM3m, (outs), (ins i64mem:$dst), "neg{q}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +0000649 [(store (ineg (loadi64 addr:$dst)), addr:$dst),
650 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000651
652let isTwoAddress = 1, isConvertibleToThreeAddress = 1 in
Dan Gohman91888f02007-07-31 20:11:57 +0000653def INC64r : RI<0xFF, MRM0r, (outs GR64:$dst), (ins GR64:$src), "inc{q}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +0000654 [(set GR64:$dst, (add GR64:$src, 1)),
655 (implicit EFLAGS)]>;
Dan Gohman91888f02007-07-31 20:11:57 +0000656def INC64m : RI<0xFF, MRM0m, (outs), (ins i64mem:$dst), "inc{q}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +0000657 [(store (add (loadi64 addr:$dst), 1), addr:$dst),
658 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000659
660let isTwoAddress = 1, isConvertibleToThreeAddress = 1 in
Dan Gohman91888f02007-07-31 20:11:57 +0000661def DEC64r : RI<0xFF, MRM1r, (outs GR64:$dst), (ins GR64:$src), "dec{q}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +0000662 [(set GR64:$dst, (add GR64:$src, -1)),
663 (implicit EFLAGS)]>;
Dan Gohman91888f02007-07-31 20:11:57 +0000664def DEC64m : RI<0xFF, MRM1m, (outs), (ins i64mem:$dst), "dec{q}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +0000665 [(store (add (loadi64 addr:$dst), -1), addr:$dst),
666 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000667
668// In 64-bit mode, single byte INC and DEC cannot be encoded.
669let isTwoAddress = 1, isConvertibleToThreeAddress = 1 in {
670// Can transform into LEA.
Dan Gohman91888f02007-07-31 20:11:57 +0000671def INC64_16r : I<0xFF, MRM0r, (outs GR16:$dst), (ins GR16:$src), "inc{w}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +0000672 [(set GR16:$dst, (add GR16:$src, 1)),
673 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000674 OpSize, Requires<[In64BitMode]>;
Dan Gohman91888f02007-07-31 20:11:57 +0000675def INC64_32r : I<0xFF, MRM0r, (outs GR32:$dst), (ins GR32:$src), "inc{l}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +0000676 [(set GR32:$dst, (add GR32:$src, 1)),
677 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000678 Requires<[In64BitMode]>;
Dan Gohman91888f02007-07-31 20:11:57 +0000679def DEC64_16r : I<0xFF, MRM1r, (outs GR16:$dst), (ins GR16:$src), "dec{w}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +0000680 [(set GR16:$dst, (add GR16:$src, -1)),
681 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000682 OpSize, Requires<[In64BitMode]>;
Dan Gohman91888f02007-07-31 20:11:57 +0000683def DEC64_32r : I<0xFF, MRM1r, (outs GR32:$dst), (ins GR32:$src), "dec{l}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +0000684 [(set GR32:$dst, (add GR32:$src, -1)),
685 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000686 Requires<[In64BitMode]>;
687} // isConvertibleToThreeAddress
Evan Cheng4a7e72f2007-10-19 21:23:22 +0000688
689// These are duplicates of their 32-bit counterparts. Only needed so X86 knows
690// how to unfold them.
691let isTwoAddress = 0, CodeSize = 2 in {
692 def INC64_16m : I<0xFF, MRM0m, (outs), (ins i16mem:$dst), "inc{w}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +0000693 [(store (add (loadi16 addr:$dst), 1), addr:$dst),
694 (implicit EFLAGS)]>,
Evan Cheng4a7e72f2007-10-19 21:23:22 +0000695 OpSize, Requires<[In64BitMode]>;
696 def INC64_32m : I<0xFF, MRM0m, (outs), (ins i32mem:$dst), "inc{l}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +0000697 [(store (add (loadi32 addr:$dst), 1), addr:$dst),
698 (implicit EFLAGS)]>,
Evan Cheng4a7e72f2007-10-19 21:23:22 +0000699 Requires<[In64BitMode]>;
700 def DEC64_16m : I<0xFF, MRM1m, (outs), (ins i16mem:$dst), "dec{w}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +0000701 [(store (add (loadi16 addr:$dst), -1), addr:$dst),
702 (implicit EFLAGS)]>,
Evan Cheng4a7e72f2007-10-19 21:23:22 +0000703 OpSize, Requires<[In64BitMode]>;
704 def DEC64_32m : I<0xFF, MRM1m, (outs), (ins i32mem:$dst), "dec{l}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +0000705 [(store (add (loadi32 addr:$dst), -1), addr:$dst),
706 (implicit EFLAGS)]>,
Evan Cheng4a7e72f2007-10-19 21:23:22 +0000707 Requires<[In64BitMode]>;
708}
Evan Cheng55687072007-09-14 21:48:26 +0000709} // Defs = [EFLAGS], CodeSize
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000710
711
Evan Cheng55687072007-09-14 21:48:26 +0000712let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000713// Shift instructions
714let isTwoAddress = 1 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000715let Uses = [CL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000716def SHL64rCL : RI<0xD3, MRM4r, (outs GR64:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000717 "shl{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000718 [(set GR64:$dst, (shl GR64:$src, CL))]>;
Evan Chenga98f6272007-10-05 18:20:36 +0000719let isConvertibleToThreeAddress = 1 in // Can transform into LEA.
Evan Chengb783fa32007-07-19 01:14:50 +0000720def SHL64ri : RIi8<0xC1, MRM4r, (outs GR64:$dst), (ins GR64:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000721 "shl{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000722 [(set GR64:$dst, (shl GR64:$src1, (i8 imm:$src2)))]>;
Chris Lattnerf4005a82008-01-11 18:00:50 +0000723// NOTE: We don't use shifts of a register by one, because 'add reg,reg' is
724// cheaper.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000725} // isTwoAddress
726
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000727let Uses = [CL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000728def SHL64mCL : RI<0xD3, MRM4m, (outs), (ins i64mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000729 "shl{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000730 [(store (shl (loadi64 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000731def SHL64mi : RIi8<0xC1, MRM4m, (outs), (ins i64mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000732 "shl{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000733 [(store (shl (loadi64 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000734def SHL64m1 : RI<0xD1, MRM4m, (outs), (ins i64mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000735 "shl{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000736 [(store (shl (loadi64 addr:$dst), (i8 1)), addr:$dst)]>;
737
738let isTwoAddress = 1 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000739let Uses = [CL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000740def SHR64rCL : RI<0xD3, MRM5r, (outs GR64:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000741 "shr{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000742 [(set GR64:$dst, (srl GR64:$src, CL))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000743def SHR64ri : RIi8<0xC1, MRM5r, (outs GR64:$dst), (ins GR64:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000744 "shr{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000745 [(set GR64:$dst, (srl GR64:$src1, (i8 imm:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000746def SHR64r1 : RI<0xD1, MRM5r, (outs GR64:$dst), (ins GR64:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +0000747 "shr{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000748 [(set GR64:$dst, (srl GR64:$src1, (i8 1)))]>;
749} // isTwoAddress
750
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000751let Uses = [CL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000752def SHR64mCL : RI<0xD3, MRM5m, (outs), (ins i64mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000753 "shr{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000754 [(store (srl (loadi64 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000755def SHR64mi : RIi8<0xC1, MRM5m, (outs), (ins i64mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000756 "shr{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000757 [(store (srl (loadi64 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000758def SHR64m1 : RI<0xD1, MRM5m, (outs), (ins i64mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000759 "shr{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000760 [(store (srl (loadi64 addr:$dst), (i8 1)), addr:$dst)]>;
761
762let isTwoAddress = 1 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000763let Uses = [CL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000764def SAR64rCL : RI<0xD3, MRM7r, (outs GR64:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000765 "sar{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000766 [(set GR64:$dst, (sra GR64:$src, CL))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000767def SAR64ri : RIi8<0xC1, MRM7r, (outs GR64:$dst), (ins GR64:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000768 "sar{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000769 [(set GR64:$dst, (sra GR64:$src1, (i8 imm:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000770def SAR64r1 : RI<0xD1, MRM7r, (outs GR64:$dst), (ins GR64:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +0000771 "sar{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000772 [(set GR64:$dst, (sra GR64:$src1, (i8 1)))]>;
773} // isTwoAddress
774
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000775let Uses = [CL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000776def SAR64mCL : RI<0xD3, MRM7m, (outs), (ins i64mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000777 "sar{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000778 [(store (sra (loadi64 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000779def SAR64mi : RIi8<0xC1, MRM7m, (outs), (ins i64mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000780 "sar{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000781 [(store (sra (loadi64 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000782def SAR64m1 : RI<0xD1, MRM7m, (outs), (ins i64mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000783 "sar{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000784 [(store (sra (loadi64 addr:$dst), (i8 1)), addr:$dst)]>;
785
786// Rotate instructions
787let isTwoAddress = 1 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000788let Uses = [CL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000789def ROL64rCL : RI<0xD3, MRM0r, (outs GR64:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000790 "rol{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000791 [(set GR64:$dst, (rotl GR64:$src, CL))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000792def ROL64ri : RIi8<0xC1, MRM0r, (outs GR64:$dst), (ins GR64:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000793 "rol{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000794 [(set GR64:$dst, (rotl GR64:$src1, (i8 imm:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000795def ROL64r1 : RI<0xD1, MRM0r, (outs GR64:$dst), (ins GR64:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +0000796 "rol{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000797 [(set GR64:$dst, (rotl GR64:$src1, (i8 1)))]>;
798} // isTwoAddress
799
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000800let Uses = [CL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000801def ROL64mCL : I<0xD3, MRM0m, (outs), (ins i64mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000802 "rol{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000803 [(store (rotl (loadi64 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000804def ROL64mi : RIi8<0xC1, MRM0m, (outs), (ins i64mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000805 "rol{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000806 [(store (rotl (loadi64 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000807def ROL64m1 : RI<0xD1, MRM0m, (outs), (ins i64mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000808 "rol{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000809 [(store (rotl (loadi64 addr:$dst), (i8 1)), addr:$dst)]>;
810
811let isTwoAddress = 1 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000812let Uses = [CL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000813def ROR64rCL : RI<0xD3, MRM1r, (outs GR64:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000814 "ror{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000815 [(set GR64:$dst, (rotr GR64:$src, CL))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000816def ROR64ri : RIi8<0xC1, MRM1r, (outs GR64:$dst), (ins GR64:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000817 "ror{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000818 [(set GR64:$dst, (rotr GR64:$src1, (i8 imm:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000819def ROR64r1 : RI<0xD1, MRM1r, (outs GR64:$dst), (ins GR64:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +0000820 "ror{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000821 [(set GR64:$dst, (rotr GR64:$src1, (i8 1)))]>;
822} // isTwoAddress
823
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000824let Uses = [CL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000825def ROR64mCL : RI<0xD3, MRM1m, (outs), (ins i64mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000826 "ror{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000827 [(store (rotr (loadi64 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000828def ROR64mi : RIi8<0xC1, MRM1m, (outs), (ins i64mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000829 "ror{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000830 [(store (rotr (loadi64 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000831def ROR64m1 : RI<0xD1, MRM1m, (outs), (ins i64mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000832 "ror{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000833 [(store (rotr (loadi64 addr:$dst), (i8 1)), addr:$dst)]>;
834
835// Double shift instructions (generalizations of rotate)
836let isTwoAddress = 1 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000837let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +0000838def SHLD64rrCL : RI<0xA5, MRMDestReg, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman4d9fc4a2007-09-14 23:17:45 +0000839 "shld{q}\t{%cl, $src2, $dst|$dst, $src2, %CL}",
840 [(set GR64:$dst, (X86shld GR64:$src1, GR64:$src2, CL))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +0000841def SHRD64rrCL : RI<0xAD, MRMDestReg, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman4d9fc4a2007-09-14 23:17:45 +0000842 "shrd{q}\t{%cl, $src2, $dst|$dst, $src2, %CL}",
843 [(set GR64:$dst, (X86shrd GR64:$src1, GR64:$src2, CL))]>, TB;
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000844}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000845
846let isCommutable = 1 in { // FIXME: Update X86InstrInfo::commuteInstruction
847def SHLD64rri8 : RIi8<0xA4, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000848 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2, i8imm:$src3),
Dan Gohman4d9fc4a2007-09-14 23:17:45 +0000849 "shld{q}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
850 [(set GR64:$dst, (X86shld GR64:$src1, GR64:$src2,
851 (i8 imm:$src3)))]>,
852 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000853def SHRD64rri8 : RIi8<0xAC, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000854 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2, i8imm:$src3),
Dan Gohman4d9fc4a2007-09-14 23:17:45 +0000855 "shrd{q}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
856 [(set GR64:$dst, (X86shrd GR64:$src1, GR64:$src2,
857 (i8 imm:$src3)))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000858 TB;
859} // isCommutable
860} // isTwoAddress
861
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000862let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +0000863def SHLD64mrCL : RI<0xA5, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
Dan Gohman4d9fc4a2007-09-14 23:17:45 +0000864 "shld{q}\t{%cl, $src2, $dst|$dst, $src2, %CL}",
865 [(store (X86shld (loadi64 addr:$dst), GR64:$src2, CL),
866 addr:$dst)]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +0000867def SHRD64mrCL : RI<0xAD, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
Dan Gohman4d9fc4a2007-09-14 23:17:45 +0000868 "shrd{q}\t{%cl, $src2, $dst|$dst, $src2, %CL}",
869 [(store (X86shrd (loadi64 addr:$dst), GR64:$src2, CL),
870 addr:$dst)]>, TB;
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000871}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000872def SHLD64mri8 : RIi8<0xA4, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000873 (outs), (ins i64mem:$dst, GR64:$src2, i8imm:$src3),
Dan Gohman4d9fc4a2007-09-14 23:17:45 +0000874 "shld{q}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
875 [(store (X86shld (loadi64 addr:$dst), GR64:$src2,
876 (i8 imm:$src3)), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000877 TB;
878def SHRD64mri8 : RIi8<0xAC, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000879 (outs), (ins i64mem:$dst, GR64:$src2, i8imm:$src3),
Dan Gohman4d9fc4a2007-09-14 23:17:45 +0000880 "shrd{q}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
881 [(store (X86shrd (loadi64 addr:$dst), GR64:$src2,
882 (i8 imm:$src3)), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000883 TB;
Evan Cheng55687072007-09-14 21:48:26 +0000884} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000885
886//===----------------------------------------------------------------------===//
887// Logical Instructions...
888//
889
Evan Cheng5b51c242009-01-21 19:45:31 +0000890let isTwoAddress = 1 , AddedComplexity = 15 in
Dan Gohman91888f02007-07-31 20:11:57 +0000891def NOT64r : RI<0xF7, MRM2r, (outs GR64:$dst), (ins GR64:$src), "not{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000892 [(set GR64:$dst, (not GR64:$src))]>;
Dan Gohman91888f02007-07-31 20:11:57 +0000893def NOT64m : RI<0xF7, MRM2m, (outs), (ins i64mem:$dst), "not{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000894 [(store (not (loadi64 addr:$dst)), addr:$dst)]>;
895
Evan Cheng55687072007-09-14 21:48:26 +0000896let Defs = [EFLAGS] in {
Sean Callanan251676e2009-09-02 00:55:49 +0000897def AND64i32 : RI<0x25, RawFrm, (outs), (ins i32imm:$src),
898 "and{q}\t{$src, %rax|%rax, $src}", []>;
899
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000900let isTwoAddress = 1 in {
901let isCommutable = 1 in
902def AND64rr : RI<0x21, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000903 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000904 "and{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +0000905 [(set GR64:$dst, (and GR64:$src1, GR64:$src2)),
906 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000907def AND64rm : RI<0x23, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000908 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000909 "and{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +0000910 [(set GR64:$dst, (and GR64:$src1, (load addr:$src2))),
911 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000912def AND64ri8 : RIi8<0x83, MRM4r,
Evan Chengb783fa32007-07-19 01:14:50 +0000913 (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000914 "and{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +0000915 [(set GR64:$dst, (and GR64:$src1, i64immSExt8:$src2)),
916 (implicit EFLAGS)]>;
Dan Gohmand16fdc02008-12-19 18:25:21 +0000917def AND64ri32 : RIi32<0x81, MRM4r,
918 (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2),
919 "and{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +0000920 [(set GR64:$dst, (and GR64:$src1, i64immSExt32:$src2)),
921 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000922} // isTwoAddress
923
924def AND64mr : RI<0x21, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000925 (outs), (ins i64mem:$dst, GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000926 "and{q}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +0000927 [(store (and (load addr:$dst), GR64:$src), addr:$dst),
928 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000929def AND64mi8 : RIi8<0x83, MRM4m,
Evan Chengb783fa32007-07-19 01:14:50 +0000930 (outs), (ins i64mem:$dst, i64i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000931 "and{q}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +0000932 [(store (and (load addr:$dst), i64immSExt8:$src), addr:$dst),
933 (implicit EFLAGS)]>;
Dan Gohmand16fdc02008-12-19 18:25:21 +0000934def AND64mi32 : RIi32<0x81, MRM4m,
935 (outs), (ins i64mem:$dst, i64i32imm:$src),
936 "and{q}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +0000937 [(store (and (loadi64 addr:$dst), i64immSExt32:$src), addr:$dst),
938 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000939
940let isTwoAddress = 1 in {
941let isCommutable = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000942def OR64rr : RI<0x09, MRMDestReg, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000943 "or{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +0000944 [(set GR64:$dst, (or GR64:$src1, GR64:$src2)),
945 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000946def OR64rm : RI<0x0B, MRMSrcMem , (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000947 "or{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +0000948 [(set GR64:$dst, (or GR64:$src1, (load addr:$src2))),
949 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000950def OR64ri8 : RIi8<0x83, MRM1r, (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000951 "or{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +0000952 [(set GR64:$dst, (or GR64:$src1, i64immSExt8:$src2)),
953 (implicit EFLAGS)]>;
Dan Gohmand16fdc02008-12-19 18:25:21 +0000954def OR64ri32 : RIi32<0x81, MRM1r, (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2),
955 "or{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +0000956 [(set GR64:$dst, (or GR64:$src1, i64immSExt32:$src2)),
957 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000958} // isTwoAddress
959
Evan Chengb783fa32007-07-19 01:14:50 +0000960def OR64mr : RI<0x09, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000961 "or{q}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +0000962 [(store (or (load addr:$dst), GR64:$src), addr:$dst),
963 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000964def OR64mi8 : RIi8<0x83, MRM1m, (outs), (ins i64mem:$dst, i64i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000965 "or{q}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +0000966 [(store (or (load addr:$dst), i64immSExt8:$src), addr:$dst),
967 (implicit EFLAGS)]>;
Dan Gohmand16fdc02008-12-19 18:25:21 +0000968def OR64mi32 : RIi32<0x81, MRM1m, (outs), (ins i64mem:$dst, i64i32imm:$src),
969 "or{q}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +0000970 [(store (or (loadi64 addr:$dst), i64immSExt32:$src), addr:$dst),
971 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000972
973let isTwoAddress = 1 in {
Evan Cheng0685efa2008-08-30 08:54:22 +0000974let isCommutable = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000975def XOR64rr : RI<0x31, MRMDestReg, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000976 "xor{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +0000977 [(set GR64:$dst, (xor GR64:$src1, GR64:$src2)),
978 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000979def XOR64rm : RI<0x33, MRMSrcMem, (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000980 "xor{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +0000981 [(set GR64:$dst, (xor GR64:$src1, (load addr:$src2))),
982 (implicit EFLAGS)]>;
Dan Gohmand16fdc02008-12-19 18:25:21 +0000983def XOR64ri8 : RIi8<0x83, MRM6r, (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2),
984 "xor{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +0000985 [(set GR64:$dst, (xor GR64:$src1, i64immSExt8:$src2)),
986 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000987def XOR64ri32 : RIi32<0x81, MRM6r,
Evan Chengb783fa32007-07-19 01:14:50 +0000988 (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000989 "xor{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +0000990 [(set GR64:$dst, (xor GR64:$src1, i64immSExt32:$src2)),
991 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000992} // isTwoAddress
993
Evan Chengb783fa32007-07-19 01:14:50 +0000994def XOR64mr : RI<0x31, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000995 "xor{q}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +0000996 [(store (xor (load addr:$dst), GR64:$src), addr:$dst),
997 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000998def XOR64mi8 : RIi8<0x83, MRM6m, (outs), (ins i64mem:$dst, i64i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000999 "xor{q}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001000 [(store (xor (load addr:$dst), i64immSExt8:$src), addr:$dst),
1001 (implicit EFLAGS)]>;
Dan Gohmand16fdc02008-12-19 18:25:21 +00001002def XOR64mi32 : RIi32<0x81, MRM6m, (outs), (ins i64mem:$dst, i64i32imm:$src),
1003 "xor{q}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001004 [(store (xor (loadi64 addr:$dst), i64immSExt32:$src), addr:$dst),
1005 (implicit EFLAGS)]>;
Sean Callanan794457a2009-09-10 19:52:26 +00001006
1007def XOR64i32 : RIi32<0x35, RawFrm, (outs), (ins i32imm:$src),
1008 "xor{q}\t{$src, %rax|%rax, $src}", []>;
1009
Evan Cheng55687072007-09-14 21:48:26 +00001010} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001011
1012//===----------------------------------------------------------------------===//
1013// Comparison Instructions...
1014//
1015
1016// Integer comparison
Evan Cheng55687072007-09-14 21:48:26 +00001017let Defs = [EFLAGS] in {
Sean Callanan3e4b1a32009-09-01 18:14:18 +00001018def TEST64i32 : RI<0xa9, RawFrm, (outs), (ins i32imm:$src),
1019 "test{q}\t{$src, %rax|%rax, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001020let isCommutable = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001021def TEST64rr : RI<0x85, MRMDestReg, (outs), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001022 "test{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001023 [(X86cmp (and GR64:$src1, GR64:$src2), 0),
1024 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001025def TEST64rm : RI<0x85, MRMSrcMem, (outs), (ins GR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001026 "test{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001027 [(X86cmp (and GR64:$src1, (loadi64 addr:$src2)), 0),
1028 (implicit EFLAGS)]>;
1029def TEST64ri32 : RIi32<0xF7, MRM0r, (outs),
1030 (ins GR64:$src1, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001031 "test{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001032 [(X86cmp (and GR64:$src1, i64immSExt32:$src2), 0),
1033 (implicit EFLAGS)]>;
1034def TEST64mi32 : RIi32<0xF7, MRM0m, (outs),
1035 (ins i64mem:$src1, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001036 "test{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001037 [(X86cmp (and (loadi64 addr:$src1), i64immSExt32:$src2), 0),
1038 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001039
Sean Callanan251676e2009-09-02 00:55:49 +00001040
1041def CMP64i32 : RI<0x3D, RawFrm, (outs), (ins i32imm:$src),
1042 "cmp{q}\t{$src, %rax|%rax, $src}", []>;
Evan Chengb783fa32007-07-19 01:14:50 +00001043def CMP64rr : RI<0x39, MRMDestReg, (outs), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001044 "cmp{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001045 [(X86cmp GR64:$src1, GR64:$src2),
1046 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001047def CMP64mr : RI<0x39, MRMDestMem, (outs), (ins i64mem:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001048 "cmp{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001049 [(X86cmp (loadi64 addr:$src1), GR64:$src2),
1050 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001051def CMP64rm : RI<0x3B, MRMSrcMem, (outs), (ins GR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001052 "cmp{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001053 [(X86cmp GR64:$src1, (loadi64 addr:$src2)),
1054 (implicit EFLAGS)]>;
Dan Gohmand16fdc02008-12-19 18:25:21 +00001055def CMP64ri8 : RIi8<0x83, MRM7r, (outs), (ins GR64:$src1, i64i8imm:$src2),
1056 "cmp{q}\t{$src2, $src1|$src1, $src2}",
1057 [(X86cmp GR64:$src1, i64immSExt8:$src2),
1058 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001059def CMP64ri32 : RIi32<0x81, MRM7r, (outs), (ins GR64:$src1, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001060 "cmp{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001061 [(X86cmp GR64:$src1, i64immSExt32:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +00001062 (implicit EFLAGS)]>;
Evan Cheng621216e2007-09-29 00:00:36 +00001063def CMP64mi8 : RIi8<0x83, MRM7m, (outs), (ins i64mem:$src1, i64i8imm:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +00001064 "cmp{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001065 [(X86cmp (loadi64 addr:$src1), i64immSExt8:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +00001066 (implicit EFLAGS)]>;
Dan Gohmand16fdc02008-12-19 18:25:21 +00001067def CMP64mi32 : RIi32<0x81, MRM7m, (outs),
1068 (ins i64mem:$src1, i64i32imm:$src2),
1069 "cmp{q}\t{$src2, $src1|$src1, $src2}",
1070 [(X86cmp (loadi64 addr:$src1), i64immSExt32:$src2),
1071 (implicit EFLAGS)]>;
Evan Cheng950aac02007-09-25 01:57:46 +00001072} // Defs = [EFLAGS]
1073
Dan Gohman7fe9b7f2008-12-23 22:45:23 +00001074// Bit tests.
Dan Gohman7fe9b7f2008-12-23 22:45:23 +00001075// TODO: BTC, BTR, and BTS
1076let Defs = [EFLAGS] in {
Chris Lattner5a95cde2008-12-25 01:32:49 +00001077def BT64rr : RI<0xA3, MRMDestReg, (outs), (ins GR64:$src1, GR64:$src2),
Dan Gohman7fe9b7f2008-12-23 22:45:23 +00001078 "bt{q}\t{$src2, $src1|$src1, $src2}",
1079 [(X86bt GR64:$src1, GR64:$src2),
Chris Lattner5a95cde2008-12-25 01:32:49 +00001080 (implicit EFLAGS)]>, TB;
Dan Gohman85a228c2009-01-13 23:23:30 +00001081
1082// Unlike with the register+register form, the memory+register form of the
1083// bt instruction does not ignore the high bits of the index. From ISel's
1084// perspective, this is pretty bizarre. Disable these instructions for now.
1085//def BT64mr : RI<0xA3, MRMDestMem, (outs), (ins i64mem:$src1, GR64:$src2),
1086// "bt{q}\t{$src2, $src1|$src1, $src2}",
1087// [(X86bt (loadi64 addr:$src1), GR64:$src2),
1088// (implicit EFLAGS)]>, TB;
Dan Gohman46fb1cf2009-01-13 20:33:23 +00001089
1090def BT64ri8 : Ii8<0xBA, MRM4r, (outs), (ins GR64:$src1, i64i8imm:$src2),
1091 "bt{q}\t{$src2, $src1|$src1, $src2}",
1092 [(X86bt GR64:$src1, i64immSExt8:$src2),
1093 (implicit EFLAGS)]>, TB;
1094// Note that these instructions don't need FastBTMem because that
1095// only applies when the other operand is in a register. When it's
1096// an immediate, bt is still fast.
1097def BT64mi8 : Ii8<0xBA, MRM4m, (outs), (ins i64mem:$src1, i64i8imm:$src2),
1098 "bt{q}\t{$src2, $src1|$src1, $src2}",
1099 [(X86bt (loadi64 addr:$src1), i64immSExt8:$src2),
1100 (implicit EFLAGS)]>, TB;
Dan Gohman7fe9b7f2008-12-23 22:45:23 +00001101} // Defs = [EFLAGS]
1102
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001103// Conditional moves
Evan Cheng950aac02007-09-25 01:57:46 +00001104let Uses = [EFLAGS], isTwoAddress = 1 in {
Evan Cheng926658c2007-10-05 23:13:21 +00001105let isCommutable = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001106def CMOVB64rr : RI<0x42, MRMSrcReg, // if <u, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +00001107 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001108 "cmovb\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001109 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001110 X86_COND_B, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001111def CMOVAE64rr: RI<0x43, MRMSrcReg, // if >=u, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +00001112 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001113 "cmovae\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001114 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001115 X86_COND_AE, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001116def CMOVE64rr : RI<0x44, MRMSrcReg, // if ==, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +00001117 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001118 "cmove\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001119 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001120 X86_COND_E, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001121def CMOVNE64rr: RI<0x45, MRMSrcReg, // if !=, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +00001122 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001123 "cmovne\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001124 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001125 X86_COND_NE, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001126def CMOVBE64rr: RI<0x46, MRMSrcReg, // if <=u, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +00001127 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001128 "cmovbe\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001129 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001130 X86_COND_BE, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001131def CMOVA64rr : RI<0x47, MRMSrcReg, // if >u, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +00001132 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001133 "cmova\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001134 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001135 X86_COND_A, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001136def CMOVL64rr : RI<0x4C, MRMSrcReg, // if <s, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +00001137 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001138 "cmovl\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001139 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001140 X86_COND_L, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001141def CMOVGE64rr: RI<0x4D, MRMSrcReg, // if >=s, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +00001142 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001143 "cmovge\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001144 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001145 X86_COND_GE, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001146def CMOVLE64rr: RI<0x4E, MRMSrcReg, // if <=s, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +00001147 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001148 "cmovle\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001149 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001150 X86_COND_LE, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001151def CMOVG64rr : RI<0x4F, MRMSrcReg, // if >s, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +00001152 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001153 "cmovg\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001154 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001155 X86_COND_G, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001156def CMOVS64rr : RI<0x48, MRMSrcReg, // if signed, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +00001157 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001158 "cmovs\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001159 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001160 X86_COND_S, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001161def CMOVNS64rr: RI<0x49, MRMSrcReg, // if !signed, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +00001162 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001163 "cmovns\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001164 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001165 X86_COND_NS, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001166def CMOVP64rr : RI<0x4A, MRMSrcReg, // if parity, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +00001167 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001168 "cmovp\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001169 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001170 X86_COND_P, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001171def CMOVNP64rr : RI<0x4B, MRMSrcReg, // if !parity, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +00001172 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001173 "cmovnp\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001174 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001175 X86_COND_NP, EFLAGS))]>, TB;
Dan Gohman12fd4d72009-01-07 00:35:10 +00001176def CMOVO64rr : RI<0x40, MRMSrcReg, // if overflow, GR64 = GR64
1177 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
1178 "cmovo\t{$src2, $dst|$dst, $src2}",
1179 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
1180 X86_COND_O, EFLAGS))]>, TB;
1181def CMOVNO64rr : RI<0x41, MRMSrcReg, // if !overflow, GR64 = GR64
1182 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
1183 "cmovno\t{$src2, $dst|$dst, $src2}",
1184 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
1185 X86_COND_NO, EFLAGS))]>, TB;
Evan Cheng926658c2007-10-05 23:13:21 +00001186} // isCommutable = 1
1187
1188def CMOVB64rm : RI<0x42, MRMSrcMem, // if <u, GR64 = [mem64]
1189 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
1190 "cmovb\t{$src2, $dst|$dst, $src2}",
1191 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
1192 X86_COND_B, EFLAGS))]>, TB;
1193def CMOVAE64rm: RI<0x43, MRMSrcMem, // if >=u, GR64 = [mem64]
1194 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
1195 "cmovae\t{$src2, $dst|$dst, $src2}",
1196 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
1197 X86_COND_AE, EFLAGS))]>, TB;
1198def CMOVE64rm : RI<0x44, MRMSrcMem, // if ==, GR64 = [mem64]
1199 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
1200 "cmove\t{$src2, $dst|$dst, $src2}",
1201 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
1202 X86_COND_E, EFLAGS))]>, TB;
1203def CMOVNE64rm: RI<0x45, MRMSrcMem, // if !=, GR64 = [mem64]
1204 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
1205 "cmovne\t{$src2, $dst|$dst, $src2}",
1206 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
1207 X86_COND_NE, EFLAGS))]>, TB;
1208def CMOVBE64rm: RI<0x46, MRMSrcMem, // if <=u, GR64 = [mem64]
1209 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
1210 "cmovbe\t{$src2, $dst|$dst, $src2}",
1211 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
1212 X86_COND_BE, EFLAGS))]>, TB;
1213def CMOVA64rm : RI<0x47, MRMSrcMem, // if >u, GR64 = [mem64]
1214 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
1215 "cmova\t{$src2, $dst|$dst, $src2}",
1216 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
1217 X86_COND_A, EFLAGS))]>, TB;
1218def CMOVL64rm : RI<0x4C, MRMSrcMem, // if <s, GR64 = [mem64]
1219 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
1220 "cmovl\t{$src2, $dst|$dst, $src2}",
1221 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
1222 X86_COND_L, EFLAGS))]>, TB;
1223def CMOVGE64rm: RI<0x4D, MRMSrcMem, // if >=s, GR64 = [mem64]
1224 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
1225 "cmovge\t{$src2, $dst|$dst, $src2}",
1226 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
1227 X86_COND_GE, EFLAGS))]>, TB;
1228def CMOVLE64rm: RI<0x4E, MRMSrcMem, // if <=s, GR64 = [mem64]
1229 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
1230 "cmovle\t{$src2, $dst|$dst, $src2}",
1231 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
1232 X86_COND_LE, EFLAGS))]>, TB;
1233def CMOVG64rm : RI<0x4F, MRMSrcMem, // if >s, GR64 = [mem64]
1234 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
1235 "cmovg\t{$src2, $dst|$dst, $src2}",
1236 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
1237 X86_COND_G, EFLAGS))]>, TB;
1238def CMOVS64rm : RI<0x48, MRMSrcMem, // if signed, GR64 = [mem64]
1239 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
1240 "cmovs\t{$src2, $dst|$dst, $src2}",
1241 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
1242 X86_COND_S, EFLAGS))]>, TB;
1243def CMOVNS64rm: RI<0x49, MRMSrcMem, // if !signed, GR64 = [mem64]
1244 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
1245 "cmovns\t{$src2, $dst|$dst, $src2}",
1246 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
1247 X86_COND_NS, EFLAGS))]>, TB;
1248def CMOVP64rm : RI<0x4A, MRMSrcMem, // if parity, GR64 = [mem64]
1249 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
1250 "cmovp\t{$src2, $dst|$dst, $src2}",
1251 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
1252 X86_COND_P, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001253def CMOVNP64rm : RI<0x4B, MRMSrcMem, // if !parity, GR64 = [mem64]
Evan Chengb783fa32007-07-19 01:14:50 +00001254 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001255 "cmovnp\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001256 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +00001257 X86_COND_NP, EFLAGS))]>, TB;
Dan Gohman12fd4d72009-01-07 00:35:10 +00001258def CMOVO64rm : RI<0x40, MRMSrcMem, // if overflow, GR64 = [mem64]
1259 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
1260 "cmovo\t{$src2, $dst|$dst, $src2}",
1261 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
1262 X86_COND_O, EFLAGS))]>, TB;
1263def CMOVNO64rm : RI<0x41, MRMSrcMem, // if !overflow, GR64 = [mem64]
1264 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
1265 "cmovno\t{$src2, $dst|$dst, $src2}",
1266 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
1267 X86_COND_NO, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001268} // isTwoAddress
1269
1270//===----------------------------------------------------------------------===//
1271// Conversion Instructions...
1272//
1273
1274// f64 -> signed i64
Evan Chengb783fa32007-07-19 01:14:50 +00001275def Int_CVTSD2SI64rr: RSDI<0x2D, MRMSrcReg, (outs GR64:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001276 "cvtsd2si{q}\t{$src, $dst|$dst, $src}",
Bill Wendling6227d462007-07-23 03:07:27 +00001277 [(set GR64:$dst,
1278 (int_x86_sse2_cvtsd2si64 VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001279def Int_CVTSD2SI64rm: RSDI<0x2D, MRMSrcMem, (outs GR64:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001280 "cvtsd2si{q}\t{$src, $dst|$dst, $src}",
Bill Wendling6227d462007-07-23 03:07:27 +00001281 [(set GR64:$dst, (int_x86_sse2_cvtsd2si64
1282 (load addr:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001283def CVTTSD2SI64rr: RSDI<0x2C, MRMSrcReg, (outs GR64:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001284 "cvttsd2si{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001285 [(set GR64:$dst, (fp_to_sint FR64:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001286def CVTTSD2SI64rm: RSDI<0x2C, MRMSrcMem, (outs GR64:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001287 "cvttsd2si{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001288 [(set GR64:$dst, (fp_to_sint (loadf64 addr:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001289def Int_CVTTSD2SI64rr: RSDI<0x2C, MRMSrcReg, (outs GR64:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001290 "cvttsd2si{q}\t{$src, $dst|$dst, $src}",
Bill Wendling6227d462007-07-23 03:07:27 +00001291 [(set GR64:$dst,
1292 (int_x86_sse2_cvttsd2si64 VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001293def Int_CVTTSD2SI64rm: RSDI<0x2C, MRMSrcMem, (outs GR64:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001294 "cvttsd2si{q}\t{$src, $dst|$dst, $src}",
Bill Wendling6227d462007-07-23 03:07:27 +00001295 [(set GR64:$dst,
1296 (int_x86_sse2_cvttsd2si64
1297 (load addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001298
1299// Signed i64 -> f64
Evan Chengb783fa32007-07-19 01:14:50 +00001300def CVTSI2SD64rr: RSDI<0x2A, MRMSrcReg, (outs FR64:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001301 "cvtsi2sd{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001302 [(set FR64:$dst, (sint_to_fp GR64:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001303def CVTSI2SD64rm: RSDI<0x2A, MRMSrcMem, (outs FR64:$dst), (ins i64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001304 "cvtsi2sd{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001305 [(set FR64:$dst, (sint_to_fp (loadi64 addr:$src)))]>;
Evan Cheng1d5832e2008-01-11 07:37:44 +00001306
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001307let isTwoAddress = 1 in {
1308def Int_CVTSI2SD64rr: RSDI<0x2A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001309 (outs VR128:$dst), (ins VR128:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001310 "cvtsi2sd{q}\t{$src2, $dst|$dst, $src2}",
Bill Wendling6227d462007-07-23 03:07:27 +00001311 [(set VR128:$dst,
1312 (int_x86_sse2_cvtsi642sd VR128:$src1,
1313 GR64:$src2))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001314def Int_CVTSI2SD64rm: RSDI<0x2A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001315 (outs VR128:$dst), (ins VR128:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001316 "cvtsi2sd{q}\t{$src2, $dst|$dst, $src2}",
Bill Wendling6227d462007-07-23 03:07:27 +00001317 [(set VR128:$dst,
1318 (int_x86_sse2_cvtsi642sd VR128:$src1,
1319 (loadi64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001320} // isTwoAddress
1321
1322// Signed i64 -> f32
Evan Chengb783fa32007-07-19 01:14:50 +00001323def CVTSI2SS64rr: RSSI<0x2A, MRMSrcReg, (outs FR32:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001324 "cvtsi2ss{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001325 [(set FR32:$dst, (sint_to_fp GR64:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001326def CVTSI2SS64rm: RSSI<0x2A, MRMSrcMem, (outs FR32:$dst), (ins i64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001327 "cvtsi2ss{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001328 [(set FR32:$dst, (sint_to_fp (loadi64 addr:$src)))]>;
Evan Cheng1d5832e2008-01-11 07:37:44 +00001329
1330let isTwoAddress = 1 in {
1331 def Int_CVTSI2SS64rr : RSSI<0x2A, MRMSrcReg,
1332 (outs VR128:$dst), (ins VR128:$src1, GR64:$src2),
1333 "cvtsi2ss{q}\t{$src2, $dst|$dst, $src2}",
1334 [(set VR128:$dst,
1335 (int_x86_sse_cvtsi642ss VR128:$src1,
1336 GR64:$src2))]>;
1337 def Int_CVTSI2SS64rm : RSSI<0x2A, MRMSrcMem,
1338 (outs VR128:$dst), (ins VR128:$src1, i64mem:$src2),
1339 "cvtsi2ss{q}\t{$src2, $dst|$dst, $src2}",
1340 [(set VR128:$dst,
1341 (int_x86_sse_cvtsi642ss VR128:$src1,
1342 (loadi64 addr:$src2)))]>;
1343}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001344
1345// f32 -> signed i64
Evan Chengb783fa32007-07-19 01:14:50 +00001346def Int_CVTSS2SI64rr: RSSI<0x2D, MRMSrcReg, (outs GR64:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001347 "cvtss2si{q}\t{$src, $dst|$dst, $src}",
Bill Wendling6227d462007-07-23 03:07:27 +00001348 [(set GR64:$dst,
1349 (int_x86_sse_cvtss2si64 VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001350def Int_CVTSS2SI64rm: RSSI<0x2D, MRMSrcMem, (outs GR64:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001351 "cvtss2si{q}\t{$src, $dst|$dst, $src}",
Bill Wendling6227d462007-07-23 03:07:27 +00001352 [(set GR64:$dst, (int_x86_sse_cvtss2si64
1353 (load addr:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001354def CVTTSS2SI64rr: RSSI<0x2C, MRMSrcReg, (outs GR64:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001355 "cvttss2si{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001356 [(set GR64:$dst, (fp_to_sint FR32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001357def CVTTSS2SI64rm: RSSI<0x2C, MRMSrcMem, (outs GR64:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001358 "cvttss2si{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001359 [(set GR64:$dst, (fp_to_sint (loadf32 addr:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001360def Int_CVTTSS2SI64rr: RSSI<0x2C, MRMSrcReg, (outs GR64:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001361 "cvttss2si{q}\t{$src, $dst|$dst, $src}",
Bill Wendling6227d462007-07-23 03:07:27 +00001362 [(set GR64:$dst,
1363 (int_x86_sse_cvttss2si64 VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001364def Int_CVTTSS2SI64rm: RSSI<0x2C, MRMSrcMem, (outs GR64:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001365 "cvttss2si{q}\t{$src, $dst|$dst, $src}",
Bill Wendling6227d462007-07-23 03:07:27 +00001366 [(set GR64:$dst,
1367 (int_x86_sse_cvttss2si64 (load addr:$src)))]>;
1368
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001369//===----------------------------------------------------------------------===//
1370// Alias Instructions
1371//===----------------------------------------------------------------------===//
1372
Dan Gohman027cd112007-09-17 14:55:08 +00001373// Alias instructions that map movr0 to xor. Use xorl instead of xorq; it's
1374// equivalent due to implicit zero-extending, and it sometimes has a smaller
1375// encoding.
Chris Lattner17f62252009-07-14 20:19:57 +00001376// FIXME: AddedComplexity gives this a higher priority than MOV64ri32. Remove
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001377// when we have a better way to specify isel priority.
Chris Lattner17f62252009-07-14 20:19:57 +00001378let AddedComplexity = 1 in
1379def : Pat<(i64 0),
Chris Lattner3e6fe062009-07-16 06:31:37 +00001380 (SUBREG_TO_REG (i64 0), (MOV32r0), x86_subreg_32bit)>;
Chris Lattner17f62252009-07-14 20:19:57 +00001381
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001382
1383// Materialize i64 constant where top 32-bits are zero.
Evan Chengbd0ca9c2009-02-05 08:42:55 +00001384let AddedComplexity = 1, isReMaterializable = 1, isAsCheapAsAMove = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001385def MOV64ri64i32 : Ii32<0xB8, AddRegFrm, (outs GR64:$dst), (ins i64i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001386 "mov{l}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001387 [(set GR64:$dst, i64immZExt32:$src)]>;
1388
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00001389//===----------------------------------------------------------------------===//
1390// Thread Local Storage Instructions
1391//===----------------------------------------------------------------------===//
1392
Rafael Espindola7fc4b8d2009-04-24 12:59:40 +00001393// All calls clobber the non-callee saved registers. RSP is marked as
1394// a use to prevent stack-pointer assignments that appear immediately
1395// before calls from potentially appearing dead.
1396let Defs = [RAX, RCX, RDX, RSI, RDI, R8, R9, R10, R11,
1397 FP0, FP1, FP2, FP3, FP4, FP5, FP6, ST0, ST1,
1398 MM0, MM1, MM2, MM3, MM4, MM5, MM6, MM7,
1399 XMM0, XMM1, XMM2, XMM3, XMM4, XMM5, XMM6, XMM7,
1400 XMM8, XMM9, XMM10, XMM11, XMM12, XMM13, XMM14, XMM15, EFLAGS],
1401 Uses = [RSP] in
Chris Lattnerf1940742009-06-20 20:38:48 +00001402def TLS_addr64 : I<0, Pseudo, (outs), (ins lea64mem:$sym),
Dan Gohman70a8a112009-04-27 15:13:28 +00001403 ".byte\t0x66; "
Chris Lattnerf1940742009-06-20 20:38:48 +00001404 "leaq\t$sym(%rip), %rdi; "
Dan Gohman70a8a112009-04-27 15:13:28 +00001405 ".word\t0x6666; "
1406 "rex64; "
1407 "call\t__tls_get_addr@PLT",
Chris Lattnerf1940742009-06-20 20:38:48 +00001408 [(X86tlsaddr tls64addr:$sym)]>,
Rafael Espindolaaf759ab2009-04-17 14:35:58 +00001409 Requires<[In64BitMode]>;
Andrew Lenharthbd7d3262008-03-04 21:13:33 +00001410
Daniel Dunbar75a07302009-08-11 22:24:40 +00001411let AddedComplexity = 5, isCodeGenOnly = 1 in
sampo9cc09a32009-01-26 01:24:32 +00001412def MOV64GSrm : RI<0x8B, MRMSrcMem, (outs GR64:$dst), (ins i64mem:$src),
1413 "movq\t%gs:$src, $dst",
1414 [(set GR64:$dst, (gsload addr:$src))]>, SegGS;
1415
Daniel Dunbar75a07302009-08-11 22:24:40 +00001416let AddedComplexity = 5, isCodeGenOnly = 1 in
Chris Lattnera7c2d8a2009-05-05 18:52:19 +00001417def MOV64FSrm : RI<0x8B, MRMSrcMem, (outs GR64:$dst), (ins i64mem:$src),
1418 "movq\t%fs:$src, $dst",
1419 [(set GR64:$dst, (fsload addr:$src))]>, SegFS;
1420
Andrew Lenharthbd7d3262008-03-04 21:13:33 +00001421//===----------------------------------------------------------------------===//
1422// Atomic Instructions
1423//===----------------------------------------------------------------------===//
1424
Andrew Lenharthbd7d3262008-03-04 21:13:33 +00001425let Defs = [RAX, EFLAGS], Uses = [RAX] in {
Evan Chengd49dbb82008-04-18 20:55:36 +00001426def LCMPXCHG64 : RI<0xB1, MRMDestMem, (outs), (ins i64mem:$ptr, GR64:$swap),
Dan Gohman70a8a112009-04-27 15:13:28 +00001427 "lock\n\t"
1428 "cmpxchgq\t$swap,$ptr",
Andrew Lenharthbd7d3262008-03-04 21:13:33 +00001429 [(X86cas addr:$ptr, GR64:$swap, 8)]>, TB, LOCK;
1430}
1431
Dan Gohmana41a1c092008-08-06 15:52:50 +00001432let Constraints = "$val = $dst" in {
1433let Defs = [EFLAGS] in
Evan Chengd49dbb82008-04-18 20:55:36 +00001434def LXADD64 : RI<0xC1, MRMSrcMem, (outs GR64:$dst), (ins i64mem:$ptr,GR64:$val),
Dan Gohman70a8a112009-04-27 15:13:28 +00001435 "lock\n\t"
1436 "xadd\t$val, $ptr",
Mon P Wang6bde9ec2008-06-25 08:15:39 +00001437 [(set GR64:$dst, (atomic_load_add_64 addr:$ptr, GR64:$val))]>,
Andrew Lenharthbd7d3262008-03-04 21:13:33 +00001438 TB, LOCK;
Evan Chengb723fb52009-07-30 08:33:02 +00001439
Evan Chenga1e80602008-04-19 02:05:42 +00001440def XCHG64rm : RI<0x87, MRMSrcMem, (outs GR64:$dst), (ins i64mem:$ptr,GR64:$val),
Bill Wendling6f189e22008-08-19 23:09:18 +00001441 "xchg\t$val, $ptr",
Evan Chenga1e80602008-04-19 02:05:42 +00001442 [(set GR64:$dst, (atomic_swap_64 addr:$ptr, GR64:$val))]>;
Andrew Lenharthbd7d3262008-03-04 21:13:33 +00001443}
1444
Evan Chengb723fb52009-07-30 08:33:02 +00001445// Optimized codegen when the non-memory output is not used.
1446// FIXME: Use normal add / sub instructions and add lock prefix dynamically.
1447def LOCK_ADD64mr : RI<0x03, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
1448 "lock\n\t"
1449 "add{q}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
1450def LOCK_ADD64mi8 : RIi8<0x83, MRM0m, (outs),
1451 (ins i64mem:$dst, i64i8imm :$src2),
1452 "lock\n\t"
1453 "add{q}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
1454def LOCK_ADD64mi32 : RIi32<0x81, MRM0m, (outs),
1455 (ins i64mem:$dst, i64i32imm :$src2),
1456 "lock\n\t"
1457 "add{q}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
1458def LOCK_SUB64mr : RI<0x29, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
1459 "lock\n\t"
1460 "sub{q}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
1461def LOCK_SUB64mi8 : RIi8<0x83, MRM5m, (outs),
1462 (ins i64mem:$dst, i64i8imm :$src2),
1463 "lock\n\t"
1464 "sub{q}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
1465def LOCK_SUB64mi32 : RIi32<0x81, MRM5m, (outs),
1466 (ins i64mem:$dst, i64i32imm:$src2),
1467 "lock\n\t"
1468 "sub{q}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
1469def LOCK_INC64m : RI<0xFF, MRM0m, (outs), (ins i64mem:$dst),
1470 "lock\n\t"
1471 "inc{q}\t$dst", []>, LOCK;
1472def LOCK_DEC64m : RI<0xFF, MRM1m, (outs), (ins i64mem:$dst),
1473 "lock\n\t"
1474 "dec{q}\t$dst", []>, LOCK;
1475
Dale Johannesen6b60eca2008-08-20 00:48:50 +00001476// Atomic exchange, and, or, xor
1477let Constraints = "$val = $dst", Defs = [EFLAGS],
1478 usesCustomDAGSchedInserter = 1 in {
1479def ATOMAND64 : I<0, Pseudo, (outs GR64:$dst),(ins i64mem:$ptr, GR64:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00001480 "#ATOMAND64 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00001481 [(set GR64:$dst, (atomic_load_and_64 addr:$ptr, GR64:$val))]>;
Dale Johannesen6b60eca2008-08-20 00:48:50 +00001482def ATOMOR64 : I<0, Pseudo, (outs GR64:$dst),(ins i64mem:$ptr, GR64:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00001483 "#ATOMOR64 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00001484 [(set GR64:$dst, (atomic_load_or_64 addr:$ptr, GR64:$val))]>;
Dale Johannesen6b60eca2008-08-20 00:48:50 +00001485def ATOMXOR64 : I<0, Pseudo,(outs GR64:$dst),(ins i64mem:$ptr, GR64:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00001486 "#ATOMXOR64 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00001487 [(set GR64:$dst, (atomic_load_xor_64 addr:$ptr, GR64:$val))]>;
Dale Johannesen6b60eca2008-08-20 00:48:50 +00001488def ATOMNAND64 : I<0, Pseudo,(outs GR64:$dst),(ins i64mem:$ptr, GR64:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00001489 "#ATOMNAND64 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00001490 [(set GR64:$dst, (atomic_load_nand_64 addr:$ptr, GR64:$val))]>;
Dale Johannesen6b60eca2008-08-20 00:48:50 +00001491def ATOMMIN64: I<0, Pseudo, (outs GR64:$dst), (ins i64mem:$ptr, GR64:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00001492 "#ATOMMIN64 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00001493 [(set GR64:$dst, (atomic_load_min_64 addr:$ptr, GR64:$val))]>;
Dale Johannesen6b60eca2008-08-20 00:48:50 +00001494def ATOMMAX64: I<0, Pseudo, (outs GR64:$dst),(ins i64mem:$ptr, GR64:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00001495 "#ATOMMAX64 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00001496 [(set GR64:$dst, (atomic_load_max_64 addr:$ptr, GR64:$val))]>;
Dale Johannesen6b60eca2008-08-20 00:48:50 +00001497def ATOMUMIN64: I<0, Pseudo, (outs GR64:$dst),(ins i64mem:$ptr, GR64:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00001498 "#ATOMUMIN64 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00001499 [(set GR64:$dst, (atomic_load_umin_64 addr:$ptr, GR64:$val))]>;
Dale Johannesen6b60eca2008-08-20 00:48:50 +00001500def ATOMUMAX64: I<0, Pseudo, (outs GR64:$dst),(ins i64mem:$ptr, GR64:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00001501 "#ATOMUMAX64 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00001502 [(set GR64:$dst, (atomic_load_umax_64 addr:$ptr, GR64:$val))]>;
Dale Johannesen6b60eca2008-08-20 00:48:50 +00001503}
Andrew Lenharthbd7d3262008-03-04 21:13:33 +00001504
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001505//===----------------------------------------------------------------------===//
1506// Non-Instruction Patterns
1507//===----------------------------------------------------------------------===//
1508
Chris Lattner0d2dad62009-07-11 22:50:33 +00001509// ConstantPool GlobalAddress, ExternalSymbol, and JumpTable when not in small
1510// code model mode, should use 'movabs'. FIXME: This is really a hack, the
1511// 'movabs' predicate should handle this sort of thing.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001512def : Pat<(i64 (X86Wrapper tconstpool :$dst)),
Anton Korobeynikov68d4eca2009-08-06 11:23:24 +00001513 (MOV64ri tconstpool :$dst)>, Requires<[FarData]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001514def : Pat<(i64 (X86Wrapper tjumptable :$dst)),
Anton Korobeynikov68d4eca2009-08-06 11:23:24 +00001515 (MOV64ri tjumptable :$dst)>, Requires<[FarData]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001516def : Pat<(i64 (X86Wrapper tglobaladdr :$dst)),
Anton Korobeynikov68d4eca2009-08-06 11:23:24 +00001517 (MOV64ri tglobaladdr :$dst)>, Requires<[FarData]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001518def : Pat<(i64 (X86Wrapper texternalsym:$dst)),
Anton Korobeynikov68d4eca2009-08-06 11:23:24 +00001519 (MOV64ri texternalsym:$dst)>, Requires<[FarData]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001520
Chris Lattnerc04cd042009-07-11 23:17:29 +00001521// In static codegen with small code model, we can get the address of a label
1522// into a register with 'movl'. FIXME: This is a hack, the 'imm' predicate of
1523// the MOV64ri64i32 should accept these.
1524def : Pat<(i64 (X86Wrapper tconstpool :$dst)),
1525 (MOV64ri64i32 tconstpool :$dst)>, Requires<[SmallCode]>;
1526def : Pat<(i64 (X86Wrapper tjumptable :$dst)),
1527 (MOV64ri64i32 tjumptable :$dst)>, Requires<[SmallCode]>;
1528def : Pat<(i64 (X86Wrapper tglobaladdr :$dst)),
1529 (MOV64ri64i32 tglobaladdr :$dst)>, Requires<[SmallCode]>;
1530def : Pat<(i64 (X86Wrapper texternalsym:$dst)),
1531 (MOV64ri64i32 texternalsym:$dst)>, Requires<[SmallCode]>;
1532
Anton Korobeynikov68d4eca2009-08-06 11:23:24 +00001533// In kernel code model, we can get the address of a label
1534// into a register with 'movq'. FIXME: This is a hack, the 'imm' predicate of
1535// the MOV64ri32 should accept these.
1536def : Pat<(i64 (X86Wrapper tconstpool :$dst)),
1537 (MOV64ri32 tconstpool :$dst)>, Requires<[KernelCode]>;
1538def : Pat<(i64 (X86Wrapper tjumptable :$dst)),
1539 (MOV64ri32 tjumptable :$dst)>, Requires<[KernelCode]>;
1540def : Pat<(i64 (X86Wrapper tglobaladdr :$dst)),
1541 (MOV64ri32 tglobaladdr :$dst)>, Requires<[KernelCode]>;
1542def : Pat<(i64 (X86Wrapper texternalsym:$dst)),
1543 (MOV64ri32 texternalsym:$dst)>, Requires<[KernelCode]>;
Chris Lattnerc04cd042009-07-11 23:17:29 +00001544
Chris Lattnerdc6fc472009-06-27 04:16:01 +00001545// If we have small model and -static mode, it is safe to store global addresses
1546// directly as immediates. FIXME: This is really a hack, the 'imm' predicate
Chris Lattner0d2dad62009-07-11 22:50:33 +00001547// for MOV64mi32 should handle this sort of thing.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001548def : Pat<(store (i64 (X86Wrapper tconstpool:$src)), addr:$dst),
1549 (MOV64mi32 addr:$dst, tconstpool:$src)>,
Anton Korobeynikov68d4eca2009-08-06 11:23:24 +00001550 Requires<[NearData, IsStatic]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001551def : Pat<(store (i64 (X86Wrapper tjumptable:$src)), addr:$dst),
1552 (MOV64mi32 addr:$dst, tjumptable:$src)>,
Anton Korobeynikov68d4eca2009-08-06 11:23:24 +00001553 Requires<[NearData, IsStatic]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001554def : Pat<(store (i64 (X86Wrapper tglobaladdr:$src)), addr:$dst),
1555 (MOV64mi32 addr:$dst, tglobaladdr:$src)>,
Anton Korobeynikov68d4eca2009-08-06 11:23:24 +00001556 Requires<[NearData, IsStatic]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001557def : Pat<(store (i64 (X86Wrapper texternalsym:$src)), addr:$dst),
1558 (MOV64mi32 addr:$dst, texternalsym:$src)>,
Anton Korobeynikov68d4eca2009-08-06 11:23:24 +00001559 Requires<[NearData, IsStatic]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001560
1561// Calls
1562// Direct PC relative function call for small code model. 32-bit displacement
1563// sign extended to 64-bit.
1564def : Pat<(X86call (i64 tglobaladdr:$dst)),
Anton Korobeynikov2cbcdb72009-08-03 08:12:53 +00001565 (CALL64pcrel32 tglobaladdr:$dst)>, Requires<[NotWin64]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001566def : Pat<(X86call (i64 texternalsym:$dst)),
Anton Korobeynikov2cbcdb72009-08-03 08:12:53 +00001567 (CALL64pcrel32 texternalsym:$dst)>, Requires<[NotWin64]>;
1568
1569def : Pat<(X86call (i64 tglobaladdr:$dst)),
1570 (WINCALL64pcrel32 tglobaladdr:$dst)>, Requires<[IsWin64]>;
1571def : Pat<(X86call (i64 texternalsym:$dst)),
1572 (WINCALL64pcrel32 texternalsym:$dst)>, Requires<[IsWin64]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001573
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001574// tailcall stuff
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001575def : Pat<(X86tcret GR64:$dst, imm:$off),
1576 (TCRETURNri64 GR64:$dst, imm:$off)>;
1577
1578def : Pat<(X86tcret (i64 tglobaladdr:$dst), imm:$off),
1579 (TCRETURNdi64 texternalsym:$dst, imm:$off)>;
1580
1581def : Pat<(X86tcret (i64 texternalsym:$dst), imm:$off),
1582 (TCRETURNdi64 texternalsym:$dst, imm:$off)>;
1583
Dan Gohmanec596042007-09-17 14:35:24 +00001584// Comparisons.
1585
1586// TEST R,R is smaller than CMP R,0
Evan Cheng621216e2007-09-29 00:00:36 +00001587def : Pat<(parallel (X86cmp GR64:$src1, 0), (implicit EFLAGS)),
Dan Gohmanec596042007-09-17 14:35:24 +00001588 (TEST64rr GR64:$src1, GR64:$src1)>;
1589
Dan Gohman0a3c5222009-01-07 01:00:24 +00001590// Conditional moves with folded loads with operands swapped and conditions
1591// inverted.
1592def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_B, EFLAGS),
1593 (CMOVAE64rm GR64:$src2, addr:$src1)>;
1594def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_AE, EFLAGS),
1595 (CMOVB64rm GR64:$src2, addr:$src1)>;
1596def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_E, EFLAGS),
1597 (CMOVNE64rm GR64:$src2, addr:$src1)>;
1598def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_NE, EFLAGS),
1599 (CMOVE64rm GR64:$src2, addr:$src1)>;
1600def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_BE, EFLAGS),
1601 (CMOVA64rm GR64:$src2, addr:$src1)>;
1602def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_A, EFLAGS),
1603 (CMOVBE64rm GR64:$src2, addr:$src1)>;
1604def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_L, EFLAGS),
1605 (CMOVGE64rm GR64:$src2, addr:$src1)>;
1606def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_GE, EFLAGS),
1607 (CMOVL64rm GR64:$src2, addr:$src1)>;
1608def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_LE, EFLAGS),
1609 (CMOVG64rm GR64:$src2, addr:$src1)>;
1610def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_G, EFLAGS),
1611 (CMOVLE64rm GR64:$src2, addr:$src1)>;
1612def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_P, EFLAGS),
1613 (CMOVNP64rm GR64:$src2, addr:$src1)>;
1614def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_NP, EFLAGS),
1615 (CMOVP64rm GR64:$src2, addr:$src1)>;
1616def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_S, EFLAGS),
1617 (CMOVNS64rm GR64:$src2, addr:$src1)>;
1618def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_NS, EFLAGS),
1619 (CMOVS64rm GR64:$src2, addr:$src1)>;
1620def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_O, EFLAGS),
1621 (CMOVNO64rm GR64:$src2, addr:$src1)>;
1622def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_NO, EFLAGS),
1623 (CMOVO64rm GR64:$src2, addr:$src1)>;
Christopher Lambb371e032008-03-13 05:47:01 +00001624
Duncan Sands082524c2008-01-23 20:39:46 +00001625// zextload bool -> zextload byte
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001626def : Pat<(zextloadi64i1 addr:$src), (MOVZX64rm8 addr:$src)>;
1627
1628// extload
Dan Gohmanab460da2008-08-27 17:33:15 +00001629// When extloading from 16-bit and smaller memory locations into 64-bit registers,
1630// use zero-extending loads so that the entire 64-bit register is defined, avoiding
1631// partial-register updates.
1632def : Pat<(extloadi64i1 addr:$src), (MOVZX64rm8 addr:$src)>;
1633def : Pat<(extloadi64i8 addr:$src), (MOVZX64rm8 addr:$src)>;
1634def : Pat<(extloadi64i16 addr:$src), (MOVZX64rm16 addr:$src)>;
1635// For other extloads, use subregs, since the high contents of the register are
1636// defined after an extload.
Dan Gohmandd612bb2008-08-20 21:27:32 +00001637def : Pat<(extloadi64i32 addr:$src),
Dan Gohman9959b052009-08-26 14:59:13 +00001638 (SUBREG_TO_REG (i64 0), (MOV32rm addr:$src),
Dan Gohmandd612bb2008-08-20 21:27:32 +00001639 x86_subreg_32bit)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001640
Dan Gohman9959b052009-08-26 14:59:13 +00001641// anyext. Define these to do an explicit zero-extend to
1642// avoid partial-register updates.
1643def : Pat<(i64 (anyext GR8 :$src)), (MOVZX64rr8 GR8 :$src)>;
1644def : Pat<(i64 (anyext GR16:$src)), (MOVZX64rr16 GR16 :$src)>;
1645def : Pat<(i64 (anyext GR32:$src)),
1646 (SUBREG_TO_REG (i64 0), GR32:$src, x86_subreg_32bit)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001647
1648//===----------------------------------------------------------------------===//
1649// Some peepholes
1650//===----------------------------------------------------------------------===//
1651
Dan Gohman5a5e6e92008-10-17 01:33:43 +00001652// Odd encoding trick: -128 fits into an 8-bit immediate field while
1653// +128 doesn't, so in this special case use a sub instead of an add.
1654def : Pat<(add GR64:$src1, 128),
1655 (SUB64ri8 GR64:$src1, -128)>;
1656def : Pat<(store (add (loadi64 addr:$dst), 128), addr:$dst),
1657 (SUB64mi8 addr:$dst, -128)>;
1658
1659// The same trick applies for 32-bit immediate fields in 64-bit
1660// instructions.
1661def : Pat<(add GR64:$src1, 0x0000000080000000),
1662 (SUB64ri32 GR64:$src1, 0xffffffff80000000)>;
1663def : Pat<(store (add (loadi64 addr:$dst), 0x00000000800000000), addr:$dst),
1664 (SUB64mi32 addr:$dst, 0xffffffff80000000)>;
1665
Dan Gohman47a419d2008-08-07 02:54:50 +00001666// r & (2^32-1) ==> movz
Dan Gohman5a5e6e92008-10-17 01:33:43 +00001667def : Pat<(and GR64:$src, 0x00000000FFFFFFFF),
Dan Gohman744d4622009-04-13 16:09:41 +00001668 (MOVZX64rr32 (EXTRACT_SUBREG GR64:$src, x86_subreg_32bit))>;
Dan Gohman9203ab42008-07-30 18:09:17 +00001669// r & (2^16-1) ==> movz
1670def : Pat<(and GR64:$src, 0xffff),
1671 (MOVZX64rr16 (i16 (EXTRACT_SUBREG GR64:$src, x86_subreg_16bit)))>;
1672// r & (2^8-1) ==> movz
1673def : Pat<(and GR64:$src, 0xff),
1674 (MOVZX64rr8 (i8 (EXTRACT_SUBREG GR64:$src, x86_subreg_8bit)))>;
Dan Gohman9203ab42008-07-30 18:09:17 +00001675// r & (2^8-1) ==> movz
1676def : Pat<(and GR32:$src1, 0xff),
Dan Gohman744d4622009-04-13 16:09:41 +00001677 (MOVZX32rr8 (EXTRACT_SUBREG GR32:$src1, x86_subreg_8bit))>,
Dan Gohman9203ab42008-07-30 18:09:17 +00001678 Requires<[In64BitMode]>;
1679// r & (2^8-1) ==> movz
1680def : Pat<(and GR16:$src1, 0xff),
1681 (MOVZX16rr8 (i8 (EXTRACT_SUBREG GR16:$src1, x86_subreg_8bit)))>,
1682 Requires<[In64BitMode]>;
Christopher Lambb371e032008-03-13 05:47:01 +00001683
Dan Gohmandd612bb2008-08-20 21:27:32 +00001684// sext_inreg patterns
1685def : Pat<(sext_inreg GR64:$src, i32),
Dan Gohman744d4622009-04-13 16:09:41 +00001686 (MOVSX64rr32 (EXTRACT_SUBREG GR64:$src, x86_subreg_32bit))>;
Dan Gohmandd612bb2008-08-20 21:27:32 +00001687def : Pat<(sext_inreg GR64:$src, i16),
Dan Gohman744d4622009-04-13 16:09:41 +00001688 (MOVSX64rr16 (EXTRACT_SUBREG GR64:$src, x86_subreg_16bit))>;
Dan Gohmandd612bb2008-08-20 21:27:32 +00001689def : Pat<(sext_inreg GR64:$src, i8),
Dan Gohman744d4622009-04-13 16:09:41 +00001690 (MOVSX64rr8 (EXTRACT_SUBREG GR64:$src, x86_subreg_8bit))>;
Dan Gohmandd612bb2008-08-20 21:27:32 +00001691def : Pat<(sext_inreg GR32:$src, i8),
Dan Gohman744d4622009-04-13 16:09:41 +00001692 (MOVSX32rr8 (EXTRACT_SUBREG GR32:$src, x86_subreg_8bit))>,
Dan Gohmandd612bb2008-08-20 21:27:32 +00001693 Requires<[In64BitMode]>;
1694def : Pat<(sext_inreg GR16:$src, i8),
1695 (MOVSX16rr8 (i8 (EXTRACT_SUBREG GR16:$src, x86_subreg_8bit)))>,
1696 Requires<[In64BitMode]>;
1697
1698// trunc patterns
1699def : Pat<(i32 (trunc GR64:$src)),
Dan Gohman744d4622009-04-13 16:09:41 +00001700 (EXTRACT_SUBREG GR64:$src, x86_subreg_32bit)>;
Dan Gohmandd612bb2008-08-20 21:27:32 +00001701def : Pat<(i16 (trunc GR64:$src)),
Dan Gohman744d4622009-04-13 16:09:41 +00001702 (EXTRACT_SUBREG GR64:$src, x86_subreg_16bit)>;
Dan Gohmandd612bb2008-08-20 21:27:32 +00001703def : Pat<(i8 (trunc GR64:$src)),
Dan Gohman744d4622009-04-13 16:09:41 +00001704 (EXTRACT_SUBREG GR64:$src, x86_subreg_8bit)>;
Dan Gohmandd612bb2008-08-20 21:27:32 +00001705def : Pat<(i8 (trunc GR32:$src)),
Dan Gohman744d4622009-04-13 16:09:41 +00001706 (EXTRACT_SUBREG GR32:$src, x86_subreg_8bit)>,
Dan Gohmandd612bb2008-08-20 21:27:32 +00001707 Requires<[In64BitMode]>;
1708def : Pat<(i8 (trunc GR16:$src)),
Dan Gohman744d4622009-04-13 16:09:41 +00001709 (EXTRACT_SUBREG GR16:$src, x86_subreg_8bit)>,
1710 Requires<[In64BitMode]>;
1711
1712// h-register tricks.
Dan Gohman3aa0b182009-05-31 17:52:18 +00001713// For now, be conservative on x86-64 and use an h-register extract only if the
1714// value is immediately zero-extended or stored, which are somewhat common
1715// cases. This uses a bunch of code to prevent a register requiring a REX prefix
1716// from being allocated in the same instruction as the h register, as there's
1717// currently no way to describe this requirement to the register allocator.
Dan Gohman744d4622009-04-13 16:09:41 +00001718
1719// h-register extract and zero-extend.
1720def : Pat<(and (srl_su GR64:$src, (i8 8)), (i64 255)),
1721 (SUBREG_TO_REG
1722 (i64 0),
1723 (MOVZX32_NOREXrr8
Dan Gohman6e438702009-04-27 16:33:14 +00001724 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR64:$src, GR64_ABCD),
Dan Gohman744d4622009-04-13 16:09:41 +00001725 x86_subreg_8bit_hi)),
1726 x86_subreg_32bit)>;
1727def : Pat<(and (srl_su GR32:$src, (i8 8)), (i32 255)),
1728 (MOVZX32_NOREXrr8
Dan Gohman6e438702009-04-27 16:33:14 +00001729 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR32:$src, GR32_ABCD),
Dan Gohman744d4622009-04-13 16:09:41 +00001730 x86_subreg_8bit_hi))>,
1731 Requires<[In64BitMode]>;
1732def : Pat<(srl_su GR16:$src, (i8 8)),
1733 (EXTRACT_SUBREG
1734 (MOVZX32_NOREXrr8
Dan Gohman6e438702009-04-27 16:33:14 +00001735 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR16:$src, GR16_ABCD),
Dan Gohman744d4622009-04-13 16:09:41 +00001736 x86_subreg_8bit_hi)),
1737 x86_subreg_16bit)>,
1738 Requires<[In64BitMode]>;
Evan Cheng957ca282009-05-29 01:44:43 +00001739def : Pat<(i32 (zext (srl_su GR16:$src, (i8 8)))),
1740 (MOVZX32_NOREXrr8
1741 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR16:$src, GR16_ABCD),
1742 x86_subreg_8bit_hi))>,
1743 Requires<[In64BitMode]>;
Dan Gohman9959b052009-08-26 14:59:13 +00001744def : Pat<(i32 (anyext (srl_su GR16:$src, (i8 8)))),
1745 (MOVZX32_NOREXrr8
1746 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR16:$src, GR16_ABCD),
1747 x86_subreg_8bit_hi))>,
1748 Requires<[In64BitMode]>;
Evan Cheng957ca282009-05-29 01:44:43 +00001749def : Pat<(i64 (zext (srl_su GR16:$src, (i8 8)))),
1750 (SUBREG_TO_REG
1751 (i64 0),
1752 (MOVZX32_NOREXrr8
1753 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR16:$src, GR16_ABCD),
1754 x86_subreg_8bit_hi)),
1755 x86_subreg_32bit)>;
Dan Gohman9959b052009-08-26 14:59:13 +00001756def : Pat<(i64 (anyext (srl_su GR16:$src, (i8 8)))),
1757 (SUBREG_TO_REG
1758 (i64 0),
1759 (MOVZX32_NOREXrr8
1760 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR16:$src, GR16_ABCD),
1761 x86_subreg_8bit_hi)),
1762 x86_subreg_32bit)>;
Dan Gohman744d4622009-04-13 16:09:41 +00001763
1764// h-register extract and store.
1765def : Pat<(store (i8 (trunc_su (srl_su GR64:$src, (i8 8)))), addr:$dst),
1766 (MOV8mr_NOREX
1767 addr:$dst,
Dan Gohman6e438702009-04-27 16:33:14 +00001768 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR64:$src, GR64_ABCD),
Dan Gohman744d4622009-04-13 16:09:41 +00001769 x86_subreg_8bit_hi))>;
1770def : Pat<(store (i8 (trunc_su (srl_su GR32:$src, (i8 8)))), addr:$dst),
1771 (MOV8mr_NOREX
1772 addr:$dst,
Dan Gohman6e438702009-04-27 16:33:14 +00001773 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR32:$src, GR32_ABCD),
Dan Gohman744d4622009-04-13 16:09:41 +00001774 x86_subreg_8bit_hi))>,
1775 Requires<[In64BitMode]>;
1776def : Pat<(store (i8 (trunc_su (srl_su GR16:$src, (i8 8)))), addr:$dst),
1777 (MOV8mr_NOREX
1778 addr:$dst,
Dan Gohman6e438702009-04-27 16:33:14 +00001779 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR16:$src, GR16_ABCD),
Dan Gohman744d4622009-04-13 16:09:41 +00001780 x86_subreg_8bit_hi))>,
Dan Gohmandd612bb2008-08-20 21:27:32 +00001781 Requires<[In64BitMode]>;
1782
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001783// (shl x, 1) ==> (add x, x)
1784def : Pat<(shl GR64:$src1, (i8 1)), (ADD64rr GR64:$src1, GR64:$src1)>;
1785
Evan Cheng76a64c72008-08-30 02:03:58 +00001786// (shl x (and y, 63)) ==> (shl x, y)
1787def : Pat<(shl GR64:$src1, (and CL:$amt, 63)),
1788 (SHL64rCL GR64:$src1)>;
1789def : Pat<(store (shl (loadi64 addr:$dst), (and CL:$amt, 63)), addr:$dst),
1790 (SHL64mCL addr:$dst)>;
1791
1792def : Pat<(srl GR64:$src1, (and CL:$amt, 63)),
1793 (SHR64rCL GR64:$src1)>;
1794def : Pat<(store (srl (loadi64 addr:$dst), (and CL:$amt, 63)), addr:$dst),
1795 (SHR64mCL addr:$dst)>;
1796
1797def : Pat<(sra GR64:$src1, (and CL:$amt, 63)),
1798 (SAR64rCL GR64:$src1)>;
1799def : Pat<(store (sra (loadi64 addr:$dst), (and CL:$amt, 63)), addr:$dst),
1800 (SAR64mCL addr:$dst)>;
1801
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001802// (or (x >> c) | (y << (64 - c))) ==> (shrd64 x, y, c)
1803def : Pat<(or (srl GR64:$src1, CL:$amt),
1804 (shl GR64:$src2, (sub 64, CL:$amt))),
1805 (SHRD64rrCL GR64:$src1, GR64:$src2)>;
1806
1807def : Pat<(store (or (srl (loadi64 addr:$dst), CL:$amt),
1808 (shl GR64:$src2, (sub 64, CL:$amt))), addr:$dst),
1809 (SHRD64mrCL addr:$dst, GR64:$src2)>;
1810
Dan Gohman921581d2008-10-17 01:23:35 +00001811def : Pat<(or (srl GR64:$src1, (i8 (trunc RCX:$amt))),
1812 (shl GR64:$src2, (i8 (trunc (sub 64, RCX:$amt))))),
1813 (SHRD64rrCL GR64:$src1, GR64:$src2)>;
1814
1815def : Pat<(store (or (srl (loadi64 addr:$dst), (i8 (trunc RCX:$amt))),
1816 (shl GR64:$src2, (i8 (trunc (sub 64, RCX:$amt))))),
1817 addr:$dst),
1818 (SHRD64mrCL addr:$dst, GR64:$src2)>;
1819
1820def : Pat<(shrd GR64:$src1, (i8 imm:$amt1), GR64:$src2, (i8 imm:$amt2)),
1821 (SHRD64rri8 GR64:$src1, GR64:$src2, (i8 imm:$amt1))>;
1822
1823def : Pat<(store (shrd (loadi64 addr:$dst), (i8 imm:$amt1),
1824 GR64:$src2, (i8 imm:$amt2)), addr:$dst),
1825 (SHRD64mri8 addr:$dst, GR64:$src2, (i8 imm:$amt1))>;
1826
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001827// (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
1828def : Pat<(or (shl GR64:$src1, CL:$amt),
1829 (srl GR64:$src2, (sub 64, CL:$amt))),
1830 (SHLD64rrCL GR64:$src1, GR64:$src2)>;
1831
1832def : Pat<(store (or (shl (loadi64 addr:$dst), CL:$amt),
1833 (srl GR64:$src2, (sub 64, CL:$amt))), addr:$dst),
1834 (SHLD64mrCL addr:$dst, GR64:$src2)>;
1835
Dan Gohman921581d2008-10-17 01:23:35 +00001836def : Pat<(or (shl GR64:$src1, (i8 (trunc RCX:$amt))),
1837 (srl GR64:$src2, (i8 (trunc (sub 64, RCX:$amt))))),
1838 (SHLD64rrCL GR64:$src1, GR64:$src2)>;
1839
1840def : Pat<(store (or (shl (loadi64 addr:$dst), (i8 (trunc RCX:$amt))),
1841 (srl GR64:$src2, (i8 (trunc (sub 64, RCX:$amt))))),
1842 addr:$dst),
1843 (SHLD64mrCL addr:$dst, GR64:$src2)>;
1844
1845def : Pat<(shld GR64:$src1, (i8 imm:$amt1), GR64:$src2, (i8 imm:$amt2)),
1846 (SHLD64rri8 GR64:$src1, GR64:$src2, (i8 imm:$amt1))>;
1847
1848def : Pat<(store (shld (loadi64 addr:$dst), (i8 imm:$amt1),
1849 GR64:$src2, (i8 imm:$amt2)), addr:$dst),
1850 (SHLD64mri8 addr:$dst, GR64:$src2, (i8 imm:$amt1))>;
1851
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001852// X86 specific add which produces a flag.
1853def : Pat<(addc GR64:$src1, GR64:$src2),
1854 (ADD64rr GR64:$src1, GR64:$src2)>;
1855def : Pat<(addc GR64:$src1, (load addr:$src2)),
1856 (ADD64rm GR64:$src1, addr:$src2)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001857def : Pat<(addc GR64:$src1, i64immSExt8:$src2),
1858 (ADD64ri8 GR64:$src1, i64immSExt8:$src2)>;
Dan Gohmand16fdc02008-12-19 18:25:21 +00001859def : Pat<(addc GR64:$src1, i64immSExt32:$src2),
1860 (ADD64ri32 GR64:$src1, imm:$src2)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001861
1862def : Pat<(subc GR64:$src1, GR64:$src2),
1863 (SUB64rr GR64:$src1, GR64:$src2)>;
1864def : Pat<(subc GR64:$src1, (load addr:$src2)),
1865 (SUB64rm GR64:$src1, addr:$src2)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001866def : Pat<(subc GR64:$src1, i64immSExt8:$src2),
1867 (SUB64ri8 GR64:$src1, i64immSExt8:$src2)>;
Dan Gohmand16fdc02008-12-19 18:25:21 +00001868def : Pat<(subc GR64:$src1, imm:$src2),
1869 (SUB64ri32 GR64:$src1, i64immSExt32:$src2)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001870
Bill Wendlingf5399032008-12-12 21:15:41 +00001871//===----------------------------------------------------------------------===//
Dan Gohman99a12192009-03-04 19:44:21 +00001872// EFLAGS-defining Patterns
Bill Wendlingf5399032008-12-12 21:15:41 +00001873//===----------------------------------------------------------------------===//
1874
Dan Gohman99a12192009-03-04 19:44:21 +00001875// Register-Register Addition with EFLAGS result
1876def : Pat<(parallel (X86add_flag GR64:$src1, GR64:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00001877 (implicit EFLAGS)),
1878 (ADD64rr GR64:$src1, GR64:$src2)>;
1879
Dan Gohman99a12192009-03-04 19:44:21 +00001880// Register-Integer Addition with EFLAGS result
1881def : Pat<(parallel (X86add_flag GR64:$src1, i64immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00001882 (implicit EFLAGS)),
1883 (ADD64ri8 GR64:$src1, i64immSExt8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00001884def : Pat<(parallel (X86add_flag GR64:$src1, i64immSExt32:$src2),
Dan Gohmand16fdc02008-12-19 18:25:21 +00001885 (implicit EFLAGS)),
1886 (ADD64ri32 GR64:$src1, i64immSExt32:$src2)>;
Bill Wendlingf5399032008-12-12 21:15:41 +00001887
Dan Gohman99a12192009-03-04 19:44:21 +00001888// Register-Memory Addition with EFLAGS result
1889def : Pat<(parallel (X86add_flag GR64:$src1, (loadi64 addr:$src2)),
Bill Wendlingf5399032008-12-12 21:15:41 +00001890 (implicit EFLAGS)),
1891 (ADD64rm GR64:$src1, addr:$src2)>;
1892
Dan Gohman99a12192009-03-04 19:44:21 +00001893// Memory-Register Addition with EFLAGS result
1894def : Pat<(parallel (store (X86add_flag (loadi64 addr:$dst), GR64:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00001895 addr:$dst),
1896 (implicit EFLAGS)),
1897 (ADD64mr addr:$dst, GR64:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00001898def : Pat<(parallel (store (X86add_flag (loadi64 addr:$dst), i64immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00001899 addr:$dst),
1900 (implicit EFLAGS)),
1901 (ADD64mi8 addr:$dst, i64immSExt8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00001902def : Pat<(parallel (store (X86add_flag (loadi64 addr:$dst), i64immSExt32:$src2),
Dan Gohmand16fdc02008-12-19 18:25:21 +00001903 addr:$dst),
1904 (implicit EFLAGS)),
1905 (ADD64mi32 addr:$dst, i64immSExt32:$src2)>;
Bill Wendlingf5399032008-12-12 21:15:41 +00001906
Dan Gohman99a12192009-03-04 19:44:21 +00001907// Register-Register Subtraction with EFLAGS result
1908def : Pat<(parallel (X86sub_flag GR64:$src1, GR64:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00001909 (implicit EFLAGS)),
1910 (SUB64rr GR64:$src1, GR64:$src2)>;
1911
Dan Gohman99a12192009-03-04 19:44:21 +00001912// Register-Memory Subtraction with EFLAGS result
1913def : Pat<(parallel (X86sub_flag GR64:$src1, (loadi64 addr:$src2)),
Bill Wendlingf5399032008-12-12 21:15:41 +00001914 (implicit EFLAGS)),
1915 (SUB64rm GR64:$src1, addr:$src2)>;
1916
Dan Gohman99a12192009-03-04 19:44:21 +00001917// Register-Integer Subtraction with EFLAGS result
1918def : Pat<(parallel (X86sub_flag GR64:$src1, i64immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00001919 (implicit EFLAGS)),
1920 (SUB64ri8 GR64:$src1, i64immSExt8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00001921def : Pat<(parallel (X86sub_flag GR64:$src1, i64immSExt32:$src2),
Dan Gohmand16fdc02008-12-19 18:25:21 +00001922 (implicit EFLAGS)),
1923 (SUB64ri32 GR64:$src1, i64immSExt32:$src2)>;
Bill Wendlingf5399032008-12-12 21:15:41 +00001924
Dan Gohman99a12192009-03-04 19:44:21 +00001925// Memory-Register Subtraction with EFLAGS result
1926def : Pat<(parallel (store (X86sub_flag (loadi64 addr:$dst), GR64:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00001927 addr:$dst),
1928 (implicit EFLAGS)),
1929 (SUB64mr addr:$dst, GR64:$src2)>;
1930
Dan Gohman99a12192009-03-04 19:44:21 +00001931// Memory-Integer Subtraction with EFLAGS result
1932def : Pat<(parallel (store (X86sub_flag (loadi64 addr:$dst), i64immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00001933 addr:$dst),
1934 (implicit EFLAGS)),
1935 (SUB64mi8 addr:$dst, i64immSExt8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00001936def : Pat<(parallel (store (X86sub_flag (loadi64 addr:$dst), i64immSExt32:$src2),
Dan Gohmand16fdc02008-12-19 18:25:21 +00001937 addr:$dst),
1938 (implicit EFLAGS)),
1939 (SUB64mi32 addr:$dst, i64immSExt32:$src2)>;
Bill Wendlingf5399032008-12-12 21:15:41 +00001940
Dan Gohman99a12192009-03-04 19:44:21 +00001941// Register-Register Signed Integer Multiplication with EFLAGS result
1942def : Pat<(parallel (X86smul_flag GR64:$src1, GR64:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00001943 (implicit EFLAGS)),
1944 (IMUL64rr GR64:$src1, GR64:$src2)>;
1945
Dan Gohman99a12192009-03-04 19:44:21 +00001946// Register-Memory Signed Integer Multiplication with EFLAGS result
1947def : Pat<(parallel (X86smul_flag GR64:$src1, (loadi64 addr:$src2)),
Bill Wendlingf5399032008-12-12 21:15:41 +00001948 (implicit EFLAGS)),
1949 (IMUL64rm GR64:$src1, addr:$src2)>;
1950
Dan Gohman99a12192009-03-04 19:44:21 +00001951// Register-Integer Signed Integer Multiplication with EFLAGS result
1952def : Pat<(parallel (X86smul_flag GR64:$src1, i64immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00001953 (implicit EFLAGS)),
1954 (IMUL64rri8 GR64:$src1, i64immSExt8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00001955def : Pat<(parallel (X86smul_flag GR64:$src1, i64immSExt32:$src2),
Dan Gohmand16fdc02008-12-19 18:25:21 +00001956 (implicit EFLAGS)),
1957 (IMUL64rri32 GR64:$src1, i64immSExt32:$src2)>;
Bill Wendlingf5399032008-12-12 21:15:41 +00001958
Dan Gohman99a12192009-03-04 19:44:21 +00001959// Memory-Integer Signed Integer Multiplication with EFLAGS result
1960def : Pat<(parallel (X86smul_flag (loadi64 addr:$src1), i64immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00001961 (implicit EFLAGS)),
1962 (IMUL64rmi8 addr:$src1, i64immSExt8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00001963def : Pat<(parallel (X86smul_flag (loadi64 addr:$src1), i64immSExt32:$src2),
Dan Gohmand16fdc02008-12-19 18:25:21 +00001964 (implicit EFLAGS)),
1965 (IMUL64rmi32 addr:$src1, i64immSExt32:$src2)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001966
Dan Gohman99a12192009-03-04 19:44:21 +00001967// INC and DEC with EFLAGS result. Note that these do not set CF.
Dan Gohmaneebcac72009-03-05 21:32:23 +00001968def : Pat<(parallel (X86inc_flag GR16:$src), (implicit EFLAGS)),
1969 (INC64_16r GR16:$src)>, Requires<[In64BitMode]>;
1970def : Pat<(parallel (store (i16 (X86inc_flag (loadi16 addr:$dst))), addr:$dst),
1971 (implicit EFLAGS)),
1972 (INC64_16m addr:$dst)>, Requires<[In64BitMode]>;
1973def : Pat<(parallel (X86dec_flag GR16:$src), (implicit EFLAGS)),
1974 (DEC64_16r GR16:$src)>, Requires<[In64BitMode]>;
1975def : Pat<(parallel (store (i16 (X86dec_flag (loadi16 addr:$dst))), addr:$dst),
1976 (implicit EFLAGS)),
1977 (DEC64_16m addr:$dst)>, Requires<[In64BitMode]>;
1978
1979def : Pat<(parallel (X86inc_flag GR32:$src), (implicit EFLAGS)),
1980 (INC64_32r GR32:$src)>, Requires<[In64BitMode]>;
1981def : Pat<(parallel (store (i32 (X86inc_flag (loadi32 addr:$dst))), addr:$dst),
1982 (implicit EFLAGS)),
1983 (INC64_32m addr:$dst)>, Requires<[In64BitMode]>;
1984def : Pat<(parallel (X86dec_flag GR32:$src), (implicit EFLAGS)),
1985 (DEC64_32r GR32:$src)>, Requires<[In64BitMode]>;
1986def : Pat<(parallel (store (i32 (X86dec_flag (loadi32 addr:$dst))), addr:$dst),
1987 (implicit EFLAGS)),
1988 (DEC64_32m addr:$dst)>, Requires<[In64BitMode]>;
1989
Dan Gohman99a12192009-03-04 19:44:21 +00001990def : Pat<(parallel (X86inc_flag GR64:$src), (implicit EFLAGS)),
1991 (INC64r GR64:$src)>;
1992def : Pat<(parallel (store (i64 (X86inc_flag (loadi64 addr:$dst))), addr:$dst),
1993 (implicit EFLAGS)),
1994 (INC64m addr:$dst)>;
1995def : Pat<(parallel (X86dec_flag GR64:$src), (implicit EFLAGS)),
1996 (DEC64r GR64:$src)>;
1997def : Pat<(parallel (store (i64 (X86dec_flag (loadi64 addr:$dst))), addr:$dst),
1998 (implicit EFLAGS)),
1999 (DEC64m addr:$dst)>;
2000
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002001//===----------------------------------------------------------------------===//
2002// X86-64 SSE Instructions
2003//===----------------------------------------------------------------------===//
2004
2005// Move instructions...
2006
Evan Chengb783fa32007-07-19 01:14:50 +00002007def MOV64toPQIrr : RPDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002008 "mov{d|q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002009 [(set VR128:$dst,
2010 (v2i64 (scalar_to_vector GR64:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002011def MOVPQIto64rr : RPDI<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002012 "mov{d|q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002013 [(set GR64:$dst, (vector_extract (v2i64 VR128:$src),
2014 (iPTR 0)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002015
Evan Chengb783fa32007-07-19 01:14:50 +00002016def MOV64toSDrr : RPDI<0x6E, MRMSrcReg, (outs FR64:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002017 "mov{d|q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002018 [(set FR64:$dst, (bitconvert GR64:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002019def MOV64toSDrm : RPDI<0x6E, MRMSrcMem, (outs FR64:$dst), (ins i64mem:$src),
Evan Cheng69ca4da2008-08-25 04:11:42 +00002020 "movq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002021 [(set FR64:$dst, (bitconvert (loadi64 addr:$src)))]>;
2022
Evan Chengb783fa32007-07-19 01:14:50 +00002023def MOVSDto64rr : RPDI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002024 "mov{d|q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002025 [(set GR64:$dst, (bitconvert FR64:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002026def MOVSDto64mr : RPDI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64:$src),
Evan Cheng69ca4da2008-08-25 04:11:42 +00002027 "movq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002028 [(store (i64 (bitconvert FR64:$src)), addr:$dst)]>;
Nate Begemanb2975562008-02-03 07:18:54 +00002029
2030//===----------------------------------------------------------------------===//
2031// X86-64 SSE4.1 Instructions
2032//===----------------------------------------------------------------------===//
2033
Nate Begeman4294c1f2008-02-12 22:51:28 +00002034/// SS41I_extract32 - SSE 4.1 extract 32 bits to int reg or memory destination
2035multiclass SS41I_extract64<bits<8> opc, string OpcodeStr> {
Nate Begeman0050ab52008-10-29 23:07:17 +00002036 def rr : SS4AIi8<opc, MRMDestReg, (outs GR64:$dst),
Nate Begeman4294c1f2008-02-12 22:51:28 +00002037 (ins VR128:$src1, i32i8imm:$src2),
2038 !strconcat(OpcodeStr,
2039 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2040 [(set GR64:$dst,
2041 (extractelt (v2i64 VR128:$src1), imm:$src2))]>, OpSize, REX_W;
Evan Cheng78d00612008-03-14 07:39:27 +00002042 def mr : SS4AIi8<opc, MRMDestMem, (outs),
Nate Begeman4294c1f2008-02-12 22:51:28 +00002043 (ins i64mem:$dst, VR128:$src1, i32i8imm:$src2),
2044 !strconcat(OpcodeStr,
2045 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2046 [(store (extractelt (v2i64 VR128:$src1), imm:$src2),
2047 addr:$dst)]>, OpSize, REX_W;
2048}
2049
2050defm PEXTRQ : SS41I_extract64<0x16, "pextrq">;
2051
2052let isTwoAddress = 1 in {
2053 multiclass SS41I_insert64<bits<8> opc, string OpcodeStr> {
Evan Cheng78d00612008-03-14 07:39:27 +00002054 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
Nate Begeman4294c1f2008-02-12 22:51:28 +00002055 (ins VR128:$src1, GR64:$src2, i32i8imm:$src3),
2056 !strconcat(OpcodeStr,
2057 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
2058 [(set VR128:$dst,
2059 (v2i64 (insertelt VR128:$src1, GR64:$src2, imm:$src3)))]>,
2060 OpSize, REX_W;
Evan Cheng78d00612008-03-14 07:39:27 +00002061 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Nate Begeman4294c1f2008-02-12 22:51:28 +00002062 (ins VR128:$src1, i64mem:$src2, i32i8imm:$src3),
2063 !strconcat(OpcodeStr,
2064 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
2065 [(set VR128:$dst,
2066 (v2i64 (insertelt VR128:$src1, (loadi64 addr:$src2),
2067 imm:$src3)))]>, OpSize, REX_W;
2068 }
2069}
2070
2071defm PINSRQ : SS41I_insert64<0x22, "pinsrq">;
Dan Gohmane84197b2009-09-03 17:18:51 +00002072
2073// -disable-16bit support.
2074def : Pat<(truncstorei16 (i64 imm:$src), addr:$dst),
2075 (MOV16mi addr:$dst, imm:$src)>;
2076def : Pat<(truncstorei16 GR64:$src, addr:$dst),
2077 (MOV16mr addr:$dst, (EXTRACT_SUBREG GR64:$src, x86_subreg_16bit))>;
2078def : Pat<(i64 (sextloadi16 addr:$dst)),
2079 (MOVSX64rm16 addr:$dst)>;
2080def : Pat<(i64 (zextloadi16 addr:$dst)),
2081 (MOVZX64rm16 addr:$dst)>;
2082def : Pat<(i64 (extloadi16 addr:$dst)),
2083 (MOVZX64rm16 addr:$dst)>;