blob: 003d89081815e1b4f02ca46e3f979909e38e66db [file] [log] [blame]
Jia Liuc5707112012-02-17 08:55:11 +00001//===-- MipsAsmPrinter.cpp - Mips LLVM Assembly Printer -------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00009//
10// This file contains a printer that converts from our internal representation
11// of machine-dependent LLVM code to GAS-format MIPS assembly language.
12//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000013//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000014
15#define DEBUG_TYPE "mips-asm-printer"
Akira Hatanaka794bf172011-07-07 23:56:50 +000016#include "InstPrinter/MipsInstPrinter.h"
Bruno Cardoso Lopes47b92f32011-11-11 22:58:42 +000017#include "MCTargetDesc/MipsBaseInfo.h"
Jack Carterdba14302013-01-30 02:16:36 +000018#include "MCTargetDesc/MipsELFStreamer.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000019#include "Mips.h"
Jack Carterc91cbb92013-01-18 21:20:38 +000020#include "MipsAsmPrinter.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000021#include "MipsInstrInfo.h"
22#include "MipsMCInstLower.h"
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +000023#include "llvm/ADT/SmallString.h"
24#include "llvm/ADT/StringExtras.h"
25#include "llvm/ADT/Twine.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000026#include "llvm/CodeGen/MachineConstantPool.h"
Bruno Cardoso Lopesa4e82002007-07-11 23:24:41 +000027#include "llvm/CodeGen/MachineFrameInfo.h"
Jack Carter244a84e2012-07-05 23:58:21 +000028#include "llvm/CodeGen/MachineFunctionPass.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000029#include "llvm/CodeGen/MachineInstr.h"
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +000030#include "llvm/CodeGen/MachineMemOperand.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000031#include "llvm/IR/BasicBlock.h"
32#include "llvm/IR/DataLayout.h"
33#include "llvm/IR/InlineAsm.h"
34#include "llvm/IR/Instructions.h"
Chris Lattneraf76e592009-08-22 20:48:53 +000035#include "llvm/MC/MCAsmInfo.h"
Akira Hatanaka794bf172011-07-07 23:56:50 +000036#include "llvm/MC/MCInst.h"
Jack Carter244a84e2012-07-05 23:58:21 +000037#include "llvm/MC/MCStreamer.h"
Chris Lattner325d3dc2009-09-13 17:14:04 +000038#include "llvm/MC/MCSymbol.h"
Jack Carter244a84e2012-07-05 23:58:21 +000039#include "llvm/Support/TargetRegistry.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000040#include "llvm/Support/raw_ostream.h"
Chris Lattnerd62f1b42010-03-12 21:19:23 +000041#include "llvm/Target/Mangler.h"
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000042#include "llvm/Target/TargetLoweringObjectFile.h"
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +000043#include "llvm/Target/TargetOptions.h"
Akira Hatanakac4f24eb2011-07-01 01:04:43 +000044
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000045using namespace llvm;
46
Akira Hatanakaf93b8632012-03-28 00:22:50 +000047bool MipsAsmPrinter::runOnMachineFunction(MachineFunction &MF) {
48 MipsFI = MF.getInfo<MipsFunctionInfo>();
49 AsmPrinter::runOnMachineFunction(MF);
50 return true;
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +000051}
52
Akira Hatanakacc46fe52012-09-27 01:59:07 +000053bool MipsAsmPrinter::lowerOperand(const MachineOperand &MO, MCOperand &MCOp) {
54 MCOp = MCInstLowering.LowerOperand(MO);
55 return MCOp.isValid();
56}
57
58#include "MipsGenMCPseudoLowering.inc"
59
Akira Hatanakaaa08ea02011-07-07 20:10:52 +000060void MipsAsmPrinter::EmitInstruction(const MachineInstr *MI) {
Akira Hatanakaaa08ea02011-07-07 20:10:52 +000061 if (MI->isDebugValue()) {
Bruno Cardoso Lopesce8524c2011-12-30 21:09:41 +000062 SmallString<128> Str;
63 raw_svector_ostream OS(Str);
64
Akira Hatanakaaa08ea02011-07-07 20:10:52 +000065 PrintDebugValueComment(MI, OS);
66 return;
67 }
68
Akira Hatanaka15841392012-06-13 23:25:52 +000069 MachineBasicBlock::const_instr_iterator I = MI;
70 MachineBasicBlock::const_instr_iterator E = MI->getParent()->instr_end();
71
72 do {
Akira Hatanaka6c59c9f2013-02-06 21:50:15 +000073 // Do any auto-generated pseudo lowerings.
74 if (emitPseudoExpansionLowering(OutStreamer, &*I))
75 continue;
Jack Carter69dba7e2012-08-28 19:07:39 +000076
Reed Kotler79cd4112013-02-15 21:05:58 +000077 // The inMips16Mode() test is not permanent.
78 // Some instructions are marked as pseudo right now which
79 // would make the test fail for the wrong reason but
80 // that will be fixed soon. We need this here because we are
81 // removing another test for this situation downstream in the
82 // callchain.
83 //
84 if (I->isPseudo() && !Subtarget->inMips16Mode())
85 llvm_unreachable("Pseudo opcode found in EmitInstruction()");
86
Akira Hatanaka6c59c9f2013-02-06 21:50:15 +000087 MCInst TmpInst0;
88 MCInstLowering.Lower(I, TmpInst0);
Akira Hatanaka15841392012-06-13 23:25:52 +000089 OutStreamer.EmitInstruction(TmpInst0);
Akira Hatanaka6c59c9f2013-02-06 21:50:15 +000090 } while ((++I != E) && I->isInsideBundle()); // Delay slot check
Akira Hatanakaaa08ea02011-07-07 20:10:52 +000091}
92
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000093//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +000094//
95// Mips Asm Directives
96//
97// -- Frame directive "frame Stackpointer, Stacksize, RARegister"
98// Describe the stack frame.
99//
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000100// -- Mask directives "(f)mask bitmask, offset"
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000101// Tells the assembler which registers are saved and where.
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000102// bitmask - contain a little endian bitset indicating which registers are
103// saved on function prologue (e.g. with a 0x80000000 mask, the
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000104// assembler knows the register 31 (RA) is saved at prologue.
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000105// offset - the position before stack pointer subtraction indicating where
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000106// the first saved register on prologue is located. (e.g. with a
107//
108// Consider the following function prologue:
109//
Bill Wendling6ef781f2008-02-27 06:33:05 +0000110// .frame $fp,48,$ra
111// .mask 0xc0000000,-8
112// addiu $sp, $sp, -48
113// sw $ra, 40($sp)
114// sw $fp, 36($sp)
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000115//
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000116// With a 0xc0000000 mask, the assembler knows the register 31 (RA) and
117// 30 (FP) are saved at prologue. As the save order on prologue is from
118// left to right, RA is saved first. A -8 offset means that after the
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000119// stack pointer subtration, the first register in the mask (RA) will be
120// saved at address 48-8=40.
121//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000122//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000123
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000124//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000125// Mask directives
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000126//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000127
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000128// Create a bitmask with all callee saved registers for CPU or Floating Point
Bruno Cardoso Lopesbbe51362008-08-06 06:14:43 +0000129// registers. For CPU registers consider RA, GP and FP for saving if necessary.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000130void MipsAsmPrinter::printSavedRegsBitmask(raw_ostream &O) {
Bruno Cardoso Lopesbbe51362008-08-06 06:14:43 +0000131 // CPU and FPU Saved Registers Bitmasks
Akira Hatanakaf8928c02011-05-23 20:34:30 +0000132 unsigned CPUBitmask = 0, FPUBitmask = 0;
133 int CPUTopSavedRegOff, FPUTopSavedRegOff;
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000134
Bruno Cardoso Lopesbbe51362008-08-06 06:14:43 +0000135 // Set the CPU and FPU Bitmasks
Chris Lattnera34103f2010-01-28 06:22:43 +0000136 const MachineFrameInfo *MFI = MF->getFrameInfo();
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000137 const std::vector<CalleeSavedInfo> &CSI = MFI->getCalleeSavedInfo();
Akira Hatanakaf8928c02011-05-23 20:34:30 +0000138 // size of stack area to which FP callee-saved regs are saved.
Craig Topper420761a2012-04-20 07:30:17 +0000139 unsigned CPURegSize = Mips::CPURegsRegClass.getSize();
140 unsigned FGR32RegSize = Mips::FGR32RegClass.getSize();
141 unsigned AFGR64RegSize = Mips::AFGR64RegClass.getSize();
Akira Hatanakaf8928c02011-05-23 20:34:30 +0000142 bool HasAFGR64Reg = false;
143 unsigned CSFPRegsSize = 0;
144 unsigned i, e = CSI.size();
145
146 // Set FPU Bitmask.
147 for (i = 0; i != e; ++i) {
Rafael Espindola42d075c2010-06-02 20:02:30 +0000148 unsigned Reg = CSI[i].getReg();
Craig Topper420761a2012-04-20 07:30:17 +0000149 if (Mips::CPURegsRegClass.contains(Reg))
Akira Hatanakaf8928c02011-05-23 20:34:30 +0000150 break;
151
Akira Hatanakae8068692012-12-10 20:04:40 +0000152 unsigned RegNum = TM.getRegisterInfo()->getEncodingValue(Reg);
Craig Topper420761a2012-04-20 07:30:17 +0000153 if (Mips::AFGR64RegClass.contains(Reg)) {
Akira Hatanakaf8928c02011-05-23 20:34:30 +0000154 FPUBitmask |= (3 << RegNum);
155 CSFPRegsSize += AFGR64RegSize;
156 HasAFGR64Reg = true;
157 continue;
158 }
159
160 FPUBitmask |= (1 << RegNum);
161 CSFPRegsSize += FGR32RegSize;
Bruno Cardoso Lopesbbe51362008-08-06 06:14:43 +0000162 }
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000163
Akira Hatanakaf8928c02011-05-23 20:34:30 +0000164 // Set CPU Bitmask.
165 for (; i != e; ++i) {
166 unsigned Reg = CSI[i].getReg();
Akira Hatanakae8068692012-12-10 20:04:40 +0000167 unsigned RegNum = TM.getRegisterInfo()->getEncodingValue(Reg);
Akira Hatanakaf8928c02011-05-23 20:34:30 +0000168 CPUBitmask |= (1 << RegNum);
169 }
Anton Korobeynikovd0c38172010-11-18 21:19:35 +0000170
Akira Hatanakaf8928c02011-05-23 20:34:30 +0000171 // FP Regs are saved right below where the virtual frame pointer points to.
172 FPUTopSavedRegOff = FPUBitmask ?
173 (HasAFGR64Reg ? -AFGR64RegSize : -FGR32RegSize) : 0;
174
175 // CPU Regs are saved below FP Regs.
176 CPUTopSavedRegOff = CPUBitmask ? -CSFPRegsSize - CPURegSize : 0;
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000177
Bruno Cardoso Lopesbbe51362008-08-06 06:14:43 +0000178 // Print CPUBitmask
Chris Lattner35c33bd2010-04-04 04:47:45 +0000179 O << "\t.mask \t"; printHex32(CPUBitmask, O);
Akira Hatanakaf8928c02011-05-23 20:34:30 +0000180 O << ',' << CPUTopSavedRegOff << '\n';
Bruno Cardoso Lopesbbe51362008-08-06 06:14:43 +0000181
182 // Print FPUBitmask
Akira Hatanakaf8928c02011-05-23 20:34:30 +0000183 O << "\t.fmask\t"; printHex32(FPUBitmask, O);
184 O << "," << FPUTopSavedRegOff << '\n';
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000185}
186
187// Print a 32 bit hex number with all numbers.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000188void MipsAsmPrinter::printHex32(unsigned Value, raw_ostream &O) {
Owen Andersoncb371882008-08-21 00:14:44 +0000189 O << "0x";
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000190 for (int i = 7; i >= 0; i--)
Benjamin Kramer59085362011-11-06 20:37:06 +0000191 O.write_hex((Value & (0xF << (i*4))) >> (i*4));
Bruno Cardoso Lopesa4e82002007-07-11 23:24:41 +0000192}
193
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000194//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000195// Frame and Set directives
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000196//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000197
198/// Frame Directive
Chris Lattner9d7efd32010-04-04 07:05:53 +0000199void MipsAsmPrinter::emitFrameDirective() {
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000200 const TargetRegisterInfo &RI = *TM.getRegisterInfo();
201
Chris Lattnera34103f2010-01-28 06:22:43 +0000202 unsigned stackReg = RI.getFrameRegister(*MF);
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000203 unsigned returnReg = RI.getRARegister();
Chris Lattnera34103f2010-01-28 06:22:43 +0000204 unsigned stackSize = MF->getFrameInfo()->getStackSize();
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000205
Jia Liubb481f82012-02-28 07:46:26 +0000206 if (OutStreamer.hasRawTextSupport())
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +0000207 OutStreamer.EmitRawText("\t.frame\t$" +
Benjamin Kramer59085362011-11-06 20:37:06 +0000208 StringRef(MipsInstPrinter::getRegisterName(stackReg)).lower() +
Akira Hatanaka794bf172011-07-07 23:56:50 +0000209 "," + Twine(stackSize) + ",$" +
Benjamin Kramer59085362011-11-06 20:37:06 +0000210 StringRef(MipsInstPrinter::getRegisterName(returnReg)).lower());
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000211}
212
213/// Emit Set directives.
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000214const char *MipsAsmPrinter::getCurrentABIString() const {
Chris Lattner9d7efd32010-04-04 07:05:53 +0000215 switch (Subtarget->getTargetABI()) {
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000216 case MipsSubtarget::O32: return "abi32";
Chris Lattner9d7efd32010-04-04 07:05:53 +0000217 case MipsSubtarget::N32: return "abiN32";
218 case MipsSubtarget::N64: return "abi64";
219 case MipsSubtarget::EABI: return "eabi32"; // TODO: handle eabi64
Dmitri Gribenko2de05722012-09-10 21:26:47 +0000220 default: llvm_unreachable("Unknown Mips ABI");
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000221 }
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000222}
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000223
Chris Lattner50060712010-01-27 23:23:58 +0000224void MipsAsmPrinter::EmitFunctionEntryLabel() {
Akira Hatanakac7843952012-05-24 18:37:43 +0000225 if (OutStreamer.hasRawTextSupport()) {
226 if (Subtarget->inMips16Mode())
227 OutStreamer.EmitRawText(StringRef("\t.set\tmips16"));
228 else
229 OutStreamer.EmitRawText(StringRef("\t.set\tnomips16"));
Akira Hatanaka942918d2012-06-13 02:41:14 +0000230 // leave out until FSF available gas has micromips changes
231 // OutStreamer.EmitRawText(StringRef("\t.set\tnomicromips"));
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +0000232 OutStreamer.EmitRawText("\t.ent\t" + Twine(CurrentFnSym->getName()));
Akira Hatanakac7843952012-05-24 18:37:43 +0000233 }
Chris Lattner50060712010-01-27 23:23:58 +0000234 OutStreamer.EmitLabel(CurrentFnSym);
235}
236
Chris Lattnera34103f2010-01-28 06:22:43 +0000237/// EmitFunctionBodyStart - Targets can override this to emit stuff before
238/// the first basic block in the function.
239void MipsAsmPrinter::EmitFunctionBodyStart() {
Akira Hatanakaf93b8632012-03-28 00:22:50 +0000240 MCInstLowering.Initialize(Mang, &MF->getContext());
241
Chris Lattner9d7efd32010-04-04 07:05:53 +0000242 emitFrameDirective();
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000243
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +0000244 if (OutStreamer.hasRawTextSupport()) {
245 SmallString<128> Str;
246 raw_svector_ostream OS(Str);
247 printSavedRegsBitmask(OS);
248 OutStreamer.EmitRawText(OS.str());
Reed Kotler5cf38fd2013-02-15 01:04:38 +0000249 if (!Subtarget->inMips16Mode()) {
250 OutStreamer.EmitRawText(StringRef("\t.set\tnoreorder"));
251 OutStreamer.EmitRawText(StringRef("\t.set\tnomacro"));
252 OutStreamer.EmitRawText(StringRef("\t.set\tnoat"));
253 }
Akira Hatanaka4147e4d2012-05-12 00:48:43 +0000254 }
Chris Lattnera34103f2010-01-28 06:22:43 +0000255}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000256
Chris Lattnera34103f2010-01-28 06:22:43 +0000257/// EmitFunctionBodyEnd - Targets can override this to emit stuff after
258/// the last basic block in the function.
259void MipsAsmPrinter::EmitFunctionBodyEnd() {
Chris Lattner745ec062010-01-28 01:48:52 +0000260 // There are instruction for this macros, but they must
261 // always be at the function end, and we can't emit and
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000262 // break with BB logic.
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +0000263 if (OutStreamer.hasRawTextSupport()) {
Reed Kotler5cf38fd2013-02-15 01:04:38 +0000264 if (!Subtarget->inMips16Mode()) {
265 OutStreamer.EmitRawText(StringRef("\t.set\tat"));
266 OutStreamer.EmitRawText(StringRef("\t.set\tmacro"));
267 OutStreamer.EmitRawText(StringRef("\t.set\treorder"));
268 }
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +0000269 OutStreamer.EmitRawText("\t.end\t" + Twine(CurrentFnSym->getName()));
270 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000271}
272
Bruno Cardoso Lopes46773792010-07-20 08:37:04 +0000273/// isBlockOnlyReachableByFallthough - Return true if the basic block has
274/// exactly one predecessor and the control transfer mechanism between
275/// the predecessor and this block is a fall-through.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000276bool MipsAsmPrinter::isBlockOnlyReachableByFallthrough(const MachineBasicBlock*
277 MBB) const {
Bruno Cardoso Lopes46773792010-07-20 08:37:04 +0000278 // The predecessor has to be immediately before this block.
279 const MachineBasicBlock *Pred = *MBB->pred_begin();
280
281 // If the predecessor is a switch statement, assume a jump table
282 // implementation, so it is not a fall through.
283 if (const BasicBlock *bb = Pred->getBasicBlock())
284 if (isa<SwitchInst>(bb->getTerminator()))
285 return false;
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000286
Akira Hatanakaa4485c42011-04-01 18:57:38 +0000287 // If this is a landing pad, it isn't a fall through. If it has no preds,
288 // then nothing falls through to it.
289 if (MBB->isLandingPad() || MBB->pred_empty())
290 return false;
291
292 // If there isn't exactly one predecessor, it can't be a fall through.
293 MachineBasicBlock::const_pred_iterator PI = MBB->pred_begin(), PI2 = PI;
294 ++PI2;
Jia Liubb481f82012-02-28 07:46:26 +0000295
Akira Hatanakaa4485c42011-04-01 18:57:38 +0000296 if (PI2 != MBB->pred_end())
Jia Liubb481f82012-02-28 07:46:26 +0000297 return false;
Akira Hatanakaa4485c42011-04-01 18:57:38 +0000298
299 // The predecessor has to be immediately before this block.
300 if (!Pred->isLayoutSuccessor(MBB))
301 return false;
Jia Liubb481f82012-02-28 07:46:26 +0000302
Akira Hatanakaa4485c42011-04-01 18:57:38 +0000303 // If the block is completely empty, then it definitely does fall through.
304 if (Pred->empty())
305 return true;
Jia Liubb481f82012-02-28 07:46:26 +0000306
Akira Hatanakaa4485c42011-04-01 18:57:38 +0000307 // Otherwise, check the last instruction.
308 // Check if the last terminator is an unconditional branch.
309 MachineBasicBlock::const_iterator I = Pred->end();
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000310 while (I != Pred->begin() && !(--I)->isTerminator()) ;
Akira Hatanakaa4485c42011-04-01 18:57:38 +0000311
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000312 return !I->isBarrier();
Bruno Cardoso Lopes46773792010-07-20 08:37:04 +0000313}
314
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +0000315// Print out an operand for an inline asm expression.
Eric Christopher05b7a502012-05-10 21:48:22 +0000316bool MipsAsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNum,
Chris Lattnerc75c0282010-04-04 05:29:35 +0000317 unsigned AsmVariant,const char *ExtraCode,
318 raw_ostream &O) {
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +0000319 // Does this asm operand have a single letter operand modifier?
Eric Christopher05b7a502012-05-10 21:48:22 +0000320 if (ExtraCode && ExtraCode[0]) {
321 if (ExtraCode[1] != 0) return true; // Unknown modifier.
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +0000322
Eric Christopher05b7a502012-05-10 21:48:22 +0000323 const MachineOperand &MO = MI->getOperand(OpNum);
324 switch (ExtraCode[0]) {
Eric Christopher75f89b52012-05-19 00:51:56 +0000325 default:
Jack Carterd5e11ad2012-06-21 17:14:46 +0000326 // See if this is a generic print operand
327 return AsmPrinter::PrintAsmOperand(MI,OpNum,AsmVariant,ExtraCode,O);
Eric Christopher75f89b52012-05-19 00:51:56 +0000328 case 'X': // hex const int
329 if ((MO.getType()) != MachineOperand::MO_Immediate)
330 return true;
331 O << "0x" << StringRef(utohexstr(MO.getImm())).lower();
332 return false;
333 case 'x': // hex const int (low 16 bits)
334 if ((MO.getType()) != MachineOperand::MO_Immediate)
335 return true;
336 O << "0x" << StringRef(utohexstr(MO.getImm() & 0xffff)).lower();
337 return false;
338 case 'd': // decimal const int
339 if ((MO.getType()) != MachineOperand::MO_Immediate)
340 return true;
341 O << MO.getImm();
342 return false;
Eric Christopher6ab75b42012-05-30 19:05:19 +0000343 case 'm': // decimal const int minus 1
344 if ((MO.getType()) != MachineOperand::MO_Immediate)
345 return true;
346 O << MO.getImm() - 1;
347 return false;
Jack Carterf38ad8e2012-06-28 20:46:26 +0000348 case 'z': {
349 // $0 if zero, regular printing otherwise
Jack Carter7c3cd4d2012-06-28 01:33:40 +0000350 if (MO.getType() != MachineOperand::MO_Immediate)
351 return true;
352 int64_t Val = MO.getImm();
353 if (Val)
354 O << Val;
355 else
356 O << "$0";
357 return false;
358 }
Jack Carterbb789302012-07-10 22:41:20 +0000359 case 'D': // Second part of a double word register operand
360 case 'L': // Low order register of a double word register operand
Jack Cartera0f14af2012-07-18 06:41:36 +0000361 case 'M': // High order register of a double word register operand
Jack Carterbb789302012-07-10 22:41:20 +0000362 {
Jack Carter244a84e2012-07-05 23:58:21 +0000363 if (OpNum == 0)
364 return true;
365 const MachineOperand &FlagsOP = MI->getOperand(OpNum - 1);
366 if (!FlagsOP.isImm())
367 return true;
368 unsigned Flags = FlagsOP.getImm();
369 unsigned NumVals = InlineAsm::getNumOperandRegisters(Flags);
Jack Carter020f07f2012-07-06 02:44:22 +0000370 // Number of registers represented by this operand. We are looking
371 // for 2 for 32 bit mode and 1 for 64 bit mode.
Jack Carter244a84e2012-07-05 23:58:21 +0000372 if (NumVals != 2) {
Jack Carter020f07f2012-07-06 02:44:22 +0000373 if (Subtarget->isGP64bit() && NumVals == 1 && MO.isReg()) {
Jack Carter244a84e2012-07-05 23:58:21 +0000374 unsigned Reg = MO.getReg();
375 O << '$' << MipsInstPrinter::getRegisterName(Reg);
376 return false;
377 }
378 return true;
379 }
Jack Carter9a119942012-07-11 21:41:49 +0000380
381 unsigned RegOp = OpNum;
382 if (!Subtarget->isGP64bit()){
Jack Carterbb789302012-07-10 22:41:20 +0000383 // Endianess reverses which register holds the high or low value
Jack Cartera0f14af2012-07-18 06:41:36 +0000384 // between M and L.
Jack Carterbb789302012-07-10 22:41:20 +0000385 switch(ExtraCode[0]) {
Jack Cartera0f14af2012-07-18 06:41:36 +0000386 case 'M':
387 RegOp = (Subtarget->isLittle()) ? OpNum + 1 : OpNum;
Jack Carterbb789302012-07-10 22:41:20 +0000388 break;
389 case 'L':
Jack Cartera0f14af2012-07-18 06:41:36 +0000390 RegOp = (Subtarget->isLittle()) ? OpNum : OpNum + 1;
391 break;
392 case 'D': // Always the second part
393 RegOp = OpNum + 1;
Jack Carterbb789302012-07-10 22:41:20 +0000394 }
395 if (RegOp >= MI->getNumOperands())
396 return true;
397 const MachineOperand &MO = MI->getOperand(RegOp);
398 if (!MO.isReg())
399 return true;
400 unsigned Reg = MO.getReg();
401 O << '$' << MipsInstPrinter::getRegisterName(Reg);
402 return false;
Jack Carter244a84e2012-07-05 23:58:21 +0000403 }
Eric Christopher05b7a502012-05-10 21:48:22 +0000404 }
Jack Carter020f07f2012-07-06 02:44:22 +0000405 }
406 }
Eric Christopher05b7a502012-05-10 21:48:22 +0000407
408 printOperand(MI, OpNum, O);
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +0000409 return false;
410}
411
Akira Hatanaka21afc632011-06-21 00:40:49 +0000412bool MipsAsmPrinter::PrintAsmMemoryOperand(const MachineInstr *MI,
413 unsigned OpNum, unsigned AsmVariant,
414 const char *ExtraCode,
415 raw_ostream &O) {
416 if (ExtraCode && ExtraCode[0])
Jack Carter7c3cd4d2012-06-28 01:33:40 +0000417 return true; // Unknown modifier.
Jia Liubb481f82012-02-28 07:46:26 +0000418
Akira Hatanaka21afc632011-06-21 00:40:49 +0000419 const MachineOperand &MO = MI->getOperand(OpNum);
420 assert(MO.isReg() && "unexpected inline asm memory operand");
Akira Hatanaka794bf172011-07-07 23:56:50 +0000421 O << "0($" << MipsInstPrinter::getRegisterName(MO.getReg()) << ")";
Jack Carter7c3cd4d2012-06-28 01:33:40 +0000422
Akira Hatanaka21afc632011-06-21 00:40:49 +0000423 return false;
424}
425
Chris Lattner35c33bd2010-04-04 04:47:45 +0000426void MipsAsmPrinter::printOperand(const MachineInstr *MI, int opNum,
427 raw_ostream &O) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000428 const MachineOperand &MO = MI->getOperand(opNum);
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000429 bool closeP = false;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000430
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000431 if (MO.getTargetFlags())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000432 closeP = true;
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000433
434 switch(MO.getTargetFlags()) {
435 case MipsII::MO_GPREL: O << "%gp_rel("; break;
436 case MipsII::MO_GOT_CALL: O << "%call16("; break;
Akira Hatanakae2e436a2011-04-01 21:41:06 +0000437 case MipsII::MO_GOT: O << "%got("; break;
438 case MipsII::MO_ABS_HI: O << "%hi("; break;
439 case MipsII::MO_ABS_LO: O << "%lo("; break;
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +0000440 case MipsII::MO_TLSGD: O << "%tlsgd("; break;
441 case MipsII::MO_GOTTPREL: O << "%gottprel("; break;
442 case MipsII::MO_TPREL_HI: O << "%tprel_hi("; break;
443 case MipsII::MO_TPREL_LO: O << "%tprel_lo("; break;
Akira Hatanakae33ca9c2011-09-22 03:09:07 +0000444 case MipsII::MO_GPOFF_HI: O << "%hi(%neg(%gp_rel("; break;
445 case MipsII::MO_GPOFF_LO: O << "%lo(%neg(%gp_rel("; break;
446 case MipsII::MO_GOT_DISP: O << "%got_disp("; break;
447 case MipsII::MO_GOT_PAGE: O << "%got_page("; break;
448 case MipsII::MO_GOT_OFST: O << "%got_ofst("; break;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000449 }
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000450
Chris Lattner762ccea2009-09-13 20:31:40 +0000451 switch (MO.getType()) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000452 case MachineOperand::MO_Register:
Akira Hatanaka794bf172011-07-07 23:56:50 +0000453 O << '$'
Benjamin Kramer59085362011-11-06 20:37:06 +0000454 << StringRef(MipsInstPrinter::getRegisterName(MO.getReg())).lower();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000455 break;
456
457 case MachineOperand::MO_Immediate:
Akira Hatanakace98deb2011-05-24 21:22:21 +0000458 O << MO.getImm();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000459 break;
460
461 case MachineOperand::MO_MachineBasicBlock:
Chris Lattner1b2eb0e2010-03-13 21:04:28 +0000462 O << *MO.getMBB()->getSymbol();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000463 return;
464
465 case MachineOperand::MO_GlobalAddress:
Chris Lattnerd62f1b42010-03-12 21:19:23 +0000466 O << *Mang->getSymbol(MO.getGlobal());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000467 break;
468
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000469 case MachineOperand::MO_BlockAddress: {
Akira Hatanaka864f6602012-06-14 21:10:56 +0000470 MCSymbol *BA = GetBlockAddressSymbol(MO.getBlockAddress());
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000471 O << BA->getName();
472 break;
473 }
474
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000475 case MachineOperand::MO_ExternalSymbol:
Chris Lattner10b318b2010-01-17 21:43:43 +0000476 O << *GetExternalSymbolSymbol(MO.getSymbolName());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000477 break;
478
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000479 case MachineOperand::MO_JumpTableIndex:
Chris Lattner33adcfb2009-08-22 21:43:10 +0000480 O << MAI->getPrivateGlobalPrefix() << "JTI" << getFunctionNumber()
Chris Lattner12164412010-01-16 00:21:18 +0000481 << '_' << MO.getIndex();
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000482 break;
483
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000484 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner33adcfb2009-08-22 21:43:10 +0000485 O << MAI->getPrivateGlobalPrefix() << "CPI"
Chris Lattner8aa797a2007-12-30 23:10:15 +0000486 << getFunctionNumber() << "_" << MO.getIndex();
Bruno Cardoso Lopes2045c472009-11-19 06:06:13 +0000487 if (MO.getOffset())
488 O << "+" << MO.getOffset();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000489 break;
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000490
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000491 default:
Torok Edwinc23197a2009-07-14 16:55:14 +0000492 llvm_unreachable("<unknown operand type>");
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000493 }
494
495 if (closeP) O << ")";
496}
497
Chris Lattner35c33bd2010-04-04 04:47:45 +0000498void MipsAsmPrinter::printUnsignedImm(const MachineInstr *MI, int opNum,
499 raw_ostream &O) {
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000500 const MachineOperand &MO = MI->getOperand(opNum);
Devang Patela00adba2010-04-27 22:24:37 +0000501 if (MO.isImm())
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000502 O << (unsigned short int)MO.getImm();
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000503 else
Chris Lattner35c33bd2010-04-04 04:47:45 +0000504 printOperand(MI, opNum, O);
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000505}
506
507void MipsAsmPrinter::
Akira Hatanaka03236be2011-07-07 20:54:20 +0000508printMemOperand(const MachineInstr *MI, int opNum, raw_ostream &O) {
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000509 // Load/Store memory operands -- imm($reg)
510 // If PIC target the target is loaded as the
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000511 // pattern lw $25,%call16($28)
Chris Lattner35c33bd2010-04-04 04:47:45 +0000512 printOperand(MI, opNum+1, O);
Akira Hatanakad3ac47f2011-07-07 18:57:00 +0000513 O << "(";
514 printOperand(MI, opNum, O);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000515 O << ")";
516}
517
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000518void MipsAsmPrinter::
Akira Hatanaka03236be2011-07-07 20:54:20 +0000519printMemOperandEA(const MachineInstr *MI, int opNum, raw_ostream &O) {
520 // when using stack locations for not load/store instructions
521 // print the same way as all normal 3 operand instructions.
522 printOperand(MI, opNum, O);
523 O << ", ";
524 printOperand(MI, opNum+1, O);
525 return;
526}
527
528void MipsAsmPrinter::
Chris Lattner35c33bd2010-04-04 04:47:45 +0000529printFCCOperand(const MachineInstr *MI, int opNum, raw_ostream &O,
530 const char *Modifier) {
Akira Hatanaka864f6602012-06-14 21:10:56 +0000531 const MachineOperand &MO = MI->getOperand(opNum);
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000532 O << Mips::MipsFCCToString((Mips::CondCode)MO.getImm());
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000533}
534
Bob Wilson812209a2009-09-30 22:06:26 +0000535void MipsAsmPrinter::EmitStartOfAsmFile(Module &M) {
Chris Lattner6c2f9e12009-08-19 05:49:37 +0000536 // FIXME: Use SwitchSection.
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000537
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000538 // Tell the assembler which ABI we are using
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +0000539 if (OutStreamer.hasRawTextSupport())
Akira Hatanaka82099682011-12-19 19:52:25 +0000540 OutStreamer.EmitRawText("\t.section .mdebug." +
541 Twine(getCurrentABIString()));
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000542
543 // TODO: handle O64 ABI
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +0000544 if (OutStreamer.hasRawTextSupport()) {
545 if (Subtarget->isABI_EABI()) {
546 if (Subtarget->isGP32bit())
547 OutStreamer.EmitRawText(StringRef("\t.section .gcc_compiled_long32"));
548 else
549 OutStreamer.EmitRawText(StringRef("\t.section .gcc_compiled_long64"));
550 }
Benjamin Kramer75e818a2010-04-05 10:17:15 +0000551 }
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000552
553 // return to previous section
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +0000554 if (OutStreamer.hasRawTextSupport())
555 OutStreamer.EmitRawText(StringRef("\t.previous"));
Jack Carterc91cbb92013-01-18 21:20:38 +0000556
557}
558
559void MipsAsmPrinter::EmitEndOfAsmFile(Module &M) {
560
Jack Carterdba14302013-01-30 02:16:36 +0000561 if (OutStreamer.hasRawTextSupport()) return;
562
Jack Carterc91cbb92013-01-18 21:20:38 +0000563 // Emit Mips ELF register info
564 Subtarget->getMReginfo().emitMipsReginfoSectionCG(
565 OutStreamer, getObjFileLowering(), *Subtarget);
Jack Carter9c5b94b2013-02-05 07:47:41 +0000566 if (MipsELFStreamer *MES = dyn_cast<MipsELFStreamer>(&OutStreamer))
567 MES->emitELFHeaderFlagsCG(*Subtarget);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000568}
569
Akira Hatanakac4f24eb2011-07-01 01:04:43 +0000570MachineLocation
571MipsAsmPrinter::getDebugValueLocation(const MachineInstr *MI) const {
572 // Handles frame addresses emitted in MipsInstrInfo::emitFrameIndexDebugValue.
573 assert(MI->getNumOperands() == 4 && "Invalid no. of machine operands!");
574 assert(MI->getOperand(0).isReg() && MI->getOperand(1).isImm() &&
575 "Unexpected MachineOperand types");
576 return MachineLocation(MI->getOperand(0).getReg(),
577 MI->getOperand(1).getImm());
578}
579
580void MipsAsmPrinter::PrintDebugValueComment(const MachineInstr *MI,
581 raw_ostream &OS) {
582 // TODO: implement
583}
584
Bob Wilsona96751f2009-06-23 23:59:40 +0000585// Force static initialization.
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000586extern "C" void LLVMInitializeMipsAsmPrinter() {
Daniel Dunbar0c795d62009-07-25 06:49:55 +0000587 RegisterAsmPrinter<MipsAsmPrinter> X(TheMipsTarget);
588 RegisterAsmPrinter<MipsAsmPrinter> Y(TheMipselTarget);
Akira Hatanaka24648102011-09-21 03:00:58 +0000589 RegisterAsmPrinter<MipsAsmPrinter> A(TheMips64Target);
590 RegisterAsmPrinter<MipsAsmPrinter> B(TheMips64elTarget);
Daniel Dunbar51b198a2009-07-15 20:24:03 +0000591}