blob: 6ca41624d33a2029b97f0854fcb0001d1880a947 [file] [log] [blame]
Jia Liuc5707112012-02-17 08:55:11 +00001//===-- MipsAsmPrinter.cpp - Mips LLVM Assembly Printer -------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00009//
10// This file contains a printer that converts from our internal representation
11// of machine-dependent LLVM code to GAS-format MIPS assembly language.
12//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000013//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000014
15#define DEBUG_TYPE "mips-asm-printer"
Craig Topper79aa3412012-03-17 18:46:09 +000016#include "Mips.h"
Jack Cartere035f652012-07-16 15:14:51 +000017#include "MipsAsmPrinter.h"
Jack Cartera7570a32012-09-06 02:31:34 +000018#include "MipsDirectObjLower.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000019#include "MipsInstrInfo.h"
Jack Cartere035f652012-07-16 15:14:51 +000020#include "MipsMCInstLower.h"
Akira Hatanaka794bf172011-07-07 23:56:50 +000021#include "InstPrinter/MipsInstPrinter.h"
Bruno Cardoso Lopes47b92f32011-11-11 22:58:42 +000022#include "MCTargetDesc/MipsBaseInfo.h"
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +000023#include "llvm/ADT/SmallString.h"
24#include "llvm/ADT/StringExtras.h"
25#include "llvm/ADT/Twine.h"
Jack Carter244a84e2012-07-05 23:58:21 +000026#include "llvm/BasicBlock.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000027#include "llvm/CodeGen/MachineConstantPool.h"
Bruno Cardoso Lopesa4e82002007-07-11 23:24:41 +000028#include "llvm/CodeGen/MachineFrameInfo.h"
Jack Carter244a84e2012-07-05 23:58:21 +000029#include "llvm/CodeGen/MachineFunctionPass.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000030#include "llvm/CodeGen/MachineInstr.h"
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +000031#include "llvm/CodeGen/MachineMemOperand.h"
Jack Carter244a84e2012-07-05 23:58:21 +000032#include "llvm/InlineAsm.h"
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +000033#include "llvm/Instructions.h"
Chris Lattneraf76e592009-08-22 20:48:53 +000034#include "llvm/MC/MCAsmInfo.h"
Akira Hatanaka794bf172011-07-07 23:56:50 +000035#include "llvm/MC/MCInst.h"
Jack Carter244a84e2012-07-05 23:58:21 +000036#include "llvm/MC/MCStreamer.h"
Chris Lattner325d3dc2009-09-13 17:14:04 +000037#include "llvm/MC/MCSymbol.h"
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +000038#include "llvm/Support/raw_ostream.h"
Jack Carter244a84e2012-07-05 23:58:21 +000039#include "llvm/Support/TargetRegistry.h"
Chris Lattnerd62f1b42010-03-12 21:19:23 +000040#include "llvm/Target/Mangler.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000041#include "llvm/Target/TargetData.h"
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000042#include "llvm/Target/TargetLoweringObjectFile.h"
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +000043#include "llvm/Target/TargetOptions.h"
Akira Hatanakac4f24eb2011-07-01 01:04:43 +000044
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000045using namespace llvm;
46
Akira Hatanakaf93b8632012-03-28 00:22:50 +000047bool MipsAsmPrinter::runOnMachineFunction(MachineFunction &MF) {
48 MipsFI = MF.getInfo<MipsFunctionInfo>();
49 AsmPrinter::runOnMachineFunction(MF);
50 return true;
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +000051}
52
Akira Hatanakacc46fe52012-09-27 01:59:07 +000053bool MipsAsmPrinter::lowerOperand(const MachineOperand &MO, MCOperand &MCOp) {
54 MCOp = MCInstLowering.LowerOperand(MO);
55 return MCOp.isValid();
56}
57
58#include "MipsGenMCPseudoLowering.inc"
59
Akira Hatanakaaa08ea02011-07-07 20:10:52 +000060void MipsAsmPrinter::EmitInstruction(const MachineInstr *MI) {
Akira Hatanakaaa08ea02011-07-07 20:10:52 +000061 if (MI->isDebugValue()) {
Bruno Cardoso Lopesce8524c2011-12-30 21:09:41 +000062 SmallString<128> Str;
63 raw_svector_ostream OS(Str);
64
Akira Hatanakaaa08ea02011-07-07 20:10:52 +000065 PrintDebugValueComment(MI, OS);
66 return;
67 }
68
Akira Hatanakacc46fe52012-09-27 01:59:07 +000069 // Do any auto-generated pseudo lowerings.
70 if (emitPseudoExpansionLowering(OutStreamer, MI))
71 return;
72
Akira Hatanaka15841392012-06-13 23:25:52 +000073 MachineBasicBlock::const_instr_iterator I = MI;
74 MachineBasicBlock::const_instr_iterator E = MI->getParent()->instr_end();
75
76 do {
77 MCInst TmpInst0;
Jack Cartera7570a32012-09-06 02:31:34 +000078 MCInstLowering.Lower(I++, TmpInst0);
Jack Carter69dba7e2012-08-28 19:07:39 +000079
80 // Direct object specific instruction lowering
Jack Cartera7570a32012-09-06 02:31:34 +000081 if (!OutStreamer.hasRawTextSupport()){
82 switch (TmpInst0.getOpcode()) {
Jack Carter69dba7e2012-08-28 19:07:39 +000083 // If shift amount is >= 32 it the inst needs to be lowered further
84 case Mips::DSLL:
85 case Mips::DSRL:
86 case Mips::DSRA:
Jack Cartera7570a32012-09-06 02:31:34 +000087 Mips::LowerLargeShift(TmpInst0);
88 break;
89 // Double extract instruction is chosen by pos and size operands
Jack Carter714313b2012-08-28 20:07:41 +000090 case Mips::DEXT:
Jack Carter3185f9a2012-08-31 18:06:48 +000091 case Mips::DINS:
Jack Cartera7570a32012-09-06 02:31:34 +000092 Mips::LowerDextDins(TmpInst0);
Jack Carter69dba7e2012-08-28 19:07:39 +000093 }
Jack Cartera7570a32012-09-06 02:31:34 +000094 }
Jack Carter69dba7e2012-08-28 19:07:39 +000095
Akira Hatanaka15841392012-06-13 23:25:52 +000096 OutStreamer.EmitInstruction(TmpInst0);
Jack Carter69dba7e2012-08-28 19:07:39 +000097 } while ((I != E) && I->isInsideBundle()); // Delay slot check
Akira Hatanakaaa08ea02011-07-07 20:10:52 +000098}
99
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000100//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000101//
102// Mips Asm Directives
103//
104// -- Frame directive "frame Stackpointer, Stacksize, RARegister"
105// Describe the stack frame.
106//
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000107// -- Mask directives "(f)mask bitmask, offset"
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000108// Tells the assembler which registers are saved and where.
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000109// bitmask - contain a little endian bitset indicating which registers are
110// saved on function prologue (e.g. with a 0x80000000 mask, the
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000111// assembler knows the register 31 (RA) is saved at prologue.
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000112// offset - the position before stack pointer subtraction indicating where
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000113// the first saved register on prologue is located. (e.g. with a
114//
115// Consider the following function prologue:
116//
Bill Wendling6ef781f2008-02-27 06:33:05 +0000117// .frame $fp,48,$ra
118// .mask 0xc0000000,-8
119// addiu $sp, $sp, -48
120// sw $ra, 40($sp)
121// sw $fp, 36($sp)
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000122//
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000123// With a 0xc0000000 mask, the assembler knows the register 31 (RA) and
124// 30 (FP) are saved at prologue. As the save order on prologue is from
125// left to right, RA is saved first. A -8 offset means that after the
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000126// stack pointer subtration, the first register in the mask (RA) will be
127// saved at address 48-8=40.
128//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000129//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000130
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000131//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000132// Mask directives
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000133//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000134
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000135// Create a bitmask with all callee saved registers for CPU or Floating Point
Bruno Cardoso Lopesbbe51362008-08-06 06:14:43 +0000136// registers. For CPU registers consider RA, GP and FP for saving if necessary.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000137void MipsAsmPrinter::printSavedRegsBitmask(raw_ostream &O) {
Bruno Cardoso Lopesbbe51362008-08-06 06:14:43 +0000138 // CPU and FPU Saved Registers Bitmasks
Akira Hatanakaf8928c02011-05-23 20:34:30 +0000139 unsigned CPUBitmask = 0, FPUBitmask = 0;
140 int CPUTopSavedRegOff, FPUTopSavedRegOff;
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000141
Bruno Cardoso Lopesbbe51362008-08-06 06:14:43 +0000142 // Set the CPU and FPU Bitmasks
Chris Lattnera34103f2010-01-28 06:22:43 +0000143 const MachineFrameInfo *MFI = MF->getFrameInfo();
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000144 const std::vector<CalleeSavedInfo> &CSI = MFI->getCalleeSavedInfo();
Akira Hatanakaf8928c02011-05-23 20:34:30 +0000145 // size of stack area to which FP callee-saved regs are saved.
Craig Topper420761a2012-04-20 07:30:17 +0000146 unsigned CPURegSize = Mips::CPURegsRegClass.getSize();
147 unsigned FGR32RegSize = Mips::FGR32RegClass.getSize();
148 unsigned AFGR64RegSize = Mips::AFGR64RegClass.getSize();
Akira Hatanakaf8928c02011-05-23 20:34:30 +0000149 bool HasAFGR64Reg = false;
150 unsigned CSFPRegsSize = 0;
151 unsigned i, e = CSI.size();
152
153 // Set FPU Bitmask.
154 for (i = 0; i != e; ++i) {
Rafael Espindola42d075c2010-06-02 20:02:30 +0000155 unsigned Reg = CSI[i].getReg();
Craig Topper420761a2012-04-20 07:30:17 +0000156 if (Mips::CPURegsRegClass.contains(Reg))
Akira Hatanakaf8928c02011-05-23 20:34:30 +0000157 break;
158
Bruno Cardoso Lopesce8524c2011-12-30 21:09:41 +0000159 unsigned RegNum = getMipsRegisterNumbering(Reg);
Craig Topper420761a2012-04-20 07:30:17 +0000160 if (Mips::AFGR64RegClass.contains(Reg)) {
Akira Hatanakaf8928c02011-05-23 20:34:30 +0000161 FPUBitmask |= (3 << RegNum);
162 CSFPRegsSize += AFGR64RegSize;
163 HasAFGR64Reg = true;
164 continue;
165 }
166
167 FPUBitmask |= (1 << RegNum);
168 CSFPRegsSize += FGR32RegSize;
Bruno Cardoso Lopesbbe51362008-08-06 06:14:43 +0000169 }
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000170
Akira Hatanakaf8928c02011-05-23 20:34:30 +0000171 // Set CPU Bitmask.
172 for (; i != e; ++i) {
173 unsigned Reg = CSI[i].getReg();
Bruno Cardoso Lopesce8524c2011-12-30 21:09:41 +0000174 unsigned RegNum = getMipsRegisterNumbering(Reg);
Akira Hatanakaf8928c02011-05-23 20:34:30 +0000175 CPUBitmask |= (1 << RegNum);
176 }
Anton Korobeynikovd0c38172010-11-18 21:19:35 +0000177
Akira Hatanakaf8928c02011-05-23 20:34:30 +0000178 // FP Regs are saved right below where the virtual frame pointer points to.
179 FPUTopSavedRegOff = FPUBitmask ?
180 (HasAFGR64Reg ? -AFGR64RegSize : -FGR32RegSize) : 0;
181
182 // CPU Regs are saved below FP Regs.
183 CPUTopSavedRegOff = CPUBitmask ? -CSFPRegsSize - CPURegSize : 0;
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000184
Bruno Cardoso Lopesbbe51362008-08-06 06:14:43 +0000185 // Print CPUBitmask
Chris Lattner35c33bd2010-04-04 04:47:45 +0000186 O << "\t.mask \t"; printHex32(CPUBitmask, O);
Akira Hatanakaf8928c02011-05-23 20:34:30 +0000187 O << ',' << CPUTopSavedRegOff << '\n';
Bruno Cardoso Lopesbbe51362008-08-06 06:14:43 +0000188
189 // Print FPUBitmask
Akira Hatanakaf8928c02011-05-23 20:34:30 +0000190 O << "\t.fmask\t"; printHex32(FPUBitmask, O);
191 O << "," << FPUTopSavedRegOff << '\n';
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000192}
193
194// Print a 32 bit hex number with all numbers.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000195void MipsAsmPrinter::printHex32(unsigned Value, raw_ostream &O) {
Owen Andersoncb371882008-08-21 00:14:44 +0000196 O << "0x";
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000197 for (int i = 7; i >= 0; i--)
Benjamin Kramer59085362011-11-06 20:37:06 +0000198 O.write_hex((Value & (0xF << (i*4))) >> (i*4));
Bruno Cardoso Lopesa4e82002007-07-11 23:24:41 +0000199}
200
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000201//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000202// Frame and Set directives
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000203//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000204
205/// Frame Directive
Chris Lattner9d7efd32010-04-04 07:05:53 +0000206void MipsAsmPrinter::emitFrameDirective() {
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000207 const TargetRegisterInfo &RI = *TM.getRegisterInfo();
208
Chris Lattnera34103f2010-01-28 06:22:43 +0000209 unsigned stackReg = RI.getFrameRegister(*MF);
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000210 unsigned returnReg = RI.getRARegister();
Chris Lattnera34103f2010-01-28 06:22:43 +0000211 unsigned stackSize = MF->getFrameInfo()->getStackSize();
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000212
Jia Liubb481f82012-02-28 07:46:26 +0000213 if (OutStreamer.hasRawTextSupport())
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +0000214 OutStreamer.EmitRawText("\t.frame\t$" +
Benjamin Kramer59085362011-11-06 20:37:06 +0000215 StringRef(MipsInstPrinter::getRegisterName(stackReg)).lower() +
Akira Hatanaka794bf172011-07-07 23:56:50 +0000216 "," + Twine(stackSize) + ",$" +
Benjamin Kramer59085362011-11-06 20:37:06 +0000217 StringRef(MipsInstPrinter::getRegisterName(returnReg)).lower());
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000218}
219
220/// Emit Set directives.
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000221const char *MipsAsmPrinter::getCurrentABIString() const {
Chris Lattner9d7efd32010-04-04 07:05:53 +0000222 switch (Subtarget->getTargetABI()) {
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000223 case MipsSubtarget::O32: return "abi32";
Chris Lattner9d7efd32010-04-04 07:05:53 +0000224 case MipsSubtarget::N32: return "abiN32";
225 case MipsSubtarget::N64: return "abi64";
226 case MipsSubtarget::EABI: return "eabi32"; // TODO: handle eabi64
Dmitri Gribenko2de05722012-09-10 21:26:47 +0000227 default: llvm_unreachable("Unknown Mips ABI");
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000228 }
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000229}
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000230
Chris Lattner50060712010-01-27 23:23:58 +0000231void MipsAsmPrinter::EmitFunctionEntryLabel() {
Akira Hatanakac7843952012-05-24 18:37:43 +0000232 if (OutStreamer.hasRawTextSupport()) {
233 if (Subtarget->inMips16Mode())
234 OutStreamer.EmitRawText(StringRef("\t.set\tmips16"));
235 else
236 OutStreamer.EmitRawText(StringRef("\t.set\tnomips16"));
Akira Hatanaka942918d2012-06-13 02:41:14 +0000237 // leave out until FSF available gas has micromips changes
238 // OutStreamer.EmitRawText(StringRef("\t.set\tnomicromips"));
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +0000239 OutStreamer.EmitRawText("\t.ent\t" + Twine(CurrentFnSym->getName()));
Akira Hatanakac7843952012-05-24 18:37:43 +0000240 }
Chris Lattner50060712010-01-27 23:23:58 +0000241 OutStreamer.EmitLabel(CurrentFnSym);
242}
243
Chris Lattnera34103f2010-01-28 06:22:43 +0000244/// EmitFunctionBodyStart - Targets can override this to emit stuff before
245/// the first basic block in the function.
246void MipsAsmPrinter::EmitFunctionBodyStart() {
Akira Hatanakaf93b8632012-03-28 00:22:50 +0000247 MCInstLowering.Initialize(Mang, &MF->getContext());
248
Chris Lattner9d7efd32010-04-04 07:05:53 +0000249 emitFrameDirective();
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000250
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +0000251 if (OutStreamer.hasRawTextSupport()) {
252 SmallString<128> Str;
253 raw_svector_ostream OS(Str);
254 printSavedRegsBitmask(OS);
255 OutStreamer.EmitRawText(OS.str());
Akira Hatanakaf93b8632012-03-28 00:22:50 +0000256
257 OutStreamer.EmitRawText(StringRef("\t.set\tnoreorder"));
Akira Hatanakaf93b8632012-03-28 00:22:50 +0000258 OutStreamer.EmitRawText(StringRef("\t.set\tnomacro"));
259 if (MipsFI->getEmitNOAT())
260 OutStreamer.EmitRawText(StringRef("\t.set\tnoat"));
Akira Hatanaka4147e4d2012-05-12 00:48:43 +0000261 }
Chris Lattnera34103f2010-01-28 06:22:43 +0000262}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000263
Chris Lattnera34103f2010-01-28 06:22:43 +0000264/// EmitFunctionBodyEnd - Targets can override this to emit stuff after
265/// the last basic block in the function.
266void MipsAsmPrinter::EmitFunctionBodyEnd() {
Chris Lattner745ec062010-01-28 01:48:52 +0000267 // There are instruction for this macros, but they must
268 // always be at the function end, and we can't emit and
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000269 // break with BB logic.
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +0000270 if (OutStreamer.hasRawTextSupport()) {
Akira Hatanakaf93b8632012-03-28 00:22:50 +0000271 if (MipsFI->getEmitNOAT())
272 OutStreamer.EmitRawText(StringRef("\t.set\tat"));
273
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +0000274 OutStreamer.EmitRawText(StringRef("\t.set\tmacro"));
275 OutStreamer.EmitRawText(StringRef("\t.set\treorder"));
276 OutStreamer.EmitRawText("\t.end\t" + Twine(CurrentFnSym->getName()));
277 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000278}
279
Bruno Cardoso Lopes46773792010-07-20 08:37:04 +0000280/// isBlockOnlyReachableByFallthough - Return true if the basic block has
281/// exactly one predecessor and the control transfer mechanism between
282/// the predecessor and this block is a fall-through.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000283bool MipsAsmPrinter::isBlockOnlyReachableByFallthrough(const MachineBasicBlock*
284 MBB) const {
Bruno Cardoso Lopes46773792010-07-20 08:37:04 +0000285 // The predecessor has to be immediately before this block.
286 const MachineBasicBlock *Pred = *MBB->pred_begin();
287
288 // If the predecessor is a switch statement, assume a jump table
289 // implementation, so it is not a fall through.
290 if (const BasicBlock *bb = Pred->getBasicBlock())
291 if (isa<SwitchInst>(bb->getTerminator()))
292 return false;
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000293
Akira Hatanakaa4485c42011-04-01 18:57:38 +0000294 // If this is a landing pad, it isn't a fall through. If it has no preds,
295 // then nothing falls through to it.
296 if (MBB->isLandingPad() || MBB->pred_empty())
297 return false;
298
299 // If there isn't exactly one predecessor, it can't be a fall through.
300 MachineBasicBlock::const_pred_iterator PI = MBB->pred_begin(), PI2 = PI;
301 ++PI2;
Jia Liubb481f82012-02-28 07:46:26 +0000302
Akira Hatanakaa4485c42011-04-01 18:57:38 +0000303 if (PI2 != MBB->pred_end())
Jia Liubb481f82012-02-28 07:46:26 +0000304 return false;
Akira Hatanakaa4485c42011-04-01 18:57:38 +0000305
306 // The predecessor has to be immediately before this block.
307 if (!Pred->isLayoutSuccessor(MBB))
308 return false;
Jia Liubb481f82012-02-28 07:46:26 +0000309
Akira Hatanakaa4485c42011-04-01 18:57:38 +0000310 // If the block is completely empty, then it definitely does fall through.
311 if (Pred->empty())
312 return true;
Jia Liubb481f82012-02-28 07:46:26 +0000313
Akira Hatanakaa4485c42011-04-01 18:57:38 +0000314 // Otherwise, check the last instruction.
315 // Check if the last terminator is an unconditional branch.
316 MachineBasicBlock::const_iterator I = Pred->end();
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000317 while (I != Pred->begin() && !(--I)->isTerminator()) ;
Akira Hatanakaa4485c42011-04-01 18:57:38 +0000318
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000319 return !I->isBarrier();
Bruno Cardoso Lopes46773792010-07-20 08:37:04 +0000320}
321
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +0000322// Print out an operand for an inline asm expression.
Eric Christopher05b7a502012-05-10 21:48:22 +0000323bool MipsAsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNum,
Chris Lattnerc75c0282010-04-04 05:29:35 +0000324 unsigned AsmVariant,const char *ExtraCode,
325 raw_ostream &O) {
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +0000326 // Does this asm operand have a single letter operand modifier?
Eric Christopher05b7a502012-05-10 21:48:22 +0000327 if (ExtraCode && ExtraCode[0]) {
328 if (ExtraCode[1] != 0) return true; // Unknown modifier.
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +0000329
Eric Christopher05b7a502012-05-10 21:48:22 +0000330 const MachineOperand &MO = MI->getOperand(OpNum);
331 switch (ExtraCode[0]) {
Eric Christopher75f89b52012-05-19 00:51:56 +0000332 default:
Jack Carterd5e11ad2012-06-21 17:14:46 +0000333 // See if this is a generic print operand
334 return AsmPrinter::PrintAsmOperand(MI,OpNum,AsmVariant,ExtraCode,O);
Eric Christopher75f89b52012-05-19 00:51:56 +0000335 case 'X': // hex const int
336 if ((MO.getType()) != MachineOperand::MO_Immediate)
337 return true;
338 O << "0x" << StringRef(utohexstr(MO.getImm())).lower();
339 return false;
340 case 'x': // hex const int (low 16 bits)
341 if ((MO.getType()) != MachineOperand::MO_Immediate)
342 return true;
343 O << "0x" << StringRef(utohexstr(MO.getImm() & 0xffff)).lower();
344 return false;
345 case 'd': // decimal const int
346 if ((MO.getType()) != MachineOperand::MO_Immediate)
347 return true;
348 O << MO.getImm();
349 return false;
Eric Christopher6ab75b42012-05-30 19:05:19 +0000350 case 'm': // decimal const int minus 1
351 if ((MO.getType()) != MachineOperand::MO_Immediate)
352 return true;
353 O << MO.getImm() - 1;
354 return false;
Jack Carterf38ad8e2012-06-28 20:46:26 +0000355 case 'z': {
356 // $0 if zero, regular printing otherwise
Jack Carter7c3cd4d2012-06-28 01:33:40 +0000357 if (MO.getType() != MachineOperand::MO_Immediate)
358 return true;
359 int64_t Val = MO.getImm();
360 if (Val)
361 O << Val;
362 else
363 O << "$0";
364 return false;
365 }
Jack Carterbb789302012-07-10 22:41:20 +0000366 case 'D': // Second part of a double word register operand
367 case 'L': // Low order register of a double word register operand
Jack Cartera0f14af2012-07-18 06:41:36 +0000368 case 'M': // High order register of a double word register operand
Jack Carterbb789302012-07-10 22:41:20 +0000369 {
Jack Carter244a84e2012-07-05 23:58:21 +0000370 if (OpNum == 0)
371 return true;
372 const MachineOperand &FlagsOP = MI->getOperand(OpNum - 1);
373 if (!FlagsOP.isImm())
374 return true;
375 unsigned Flags = FlagsOP.getImm();
376 unsigned NumVals = InlineAsm::getNumOperandRegisters(Flags);
Jack Carter020f07f2012-07-06 02:44:22 +0000377 // Number of registers represented by this operand. We are looking
378 // for 2 for 32 bit mode and 1 for 64 bit mode.
Jack Carter244a84e2012-07-05 23:58:21 +0000379 if (NumVals != 2) {
Jack Carter020f07f2012-07-06 02:44:22 +0000380 if (Subtarget->isGP64bit() && NumVals == 1 && MO.isReg()) {
Jack Carter244a84e2012-07-05 23:58:21 +0000381 unsigned Reg = MO.getReg();
382 O << '$' << MipsInstPrinter::getRegisterName(Reg);
383 return false;
384 }
385 return true;
386 }
Jack Carter9a119942012-07-11 21:41:49 +0000387
388 unsigned RegOp = OpNum;
389 if (!Subtarget->isGP64bit()){
Jack Carterbb789302012-07-10 22:41:20 +0000390 // Endianess reverses which register holds the high or low value
Jack Cartera0f14af2012-07-18 06:41:36 +0000391 // between M and L.
Jack Carterbb789302012-07-10 22:41:20 +0000392 switch(ExtraCode[0]) {
Jack Cartera0f14af2012-07-18 06:41:36 +0000393 case 'M':
394 RegOp = (Subtarget->isLittle()) ? OpNum + 1 : OpNum;
Jack Carterbb789302012-07-10 22:41:20 +0000395 break;
396 case 'L':
Jack Cartera0f14af2012-07-18 06:41:36 +0000397 RegOp = (Subtarget->isLittle()) ? OpNum : OpNum + 1;
398 break;
399 case 'D': // Always the second part
400 RegOp = OpNum + 1;
Jack Carterbb789302012-07-10 22:41:20 +0000401 }
402 if (RegOp >= MI->getNumOperands())
403 return true;
404 const MachineOperand &MO = MI->getOperand(RegOp);
405 if (!MO.isReg())
406 return true;
407 unsigned Reg = MO.getReg();
408 O << '$' << MipsInstPrinter::getRegisterName(Reg);
409 return false;
Jack Carter244a84e2012-07-05 23:58:21 +0000410 }
Eric Christopher05b7a502012-05-10 21:48:22 +0000411 }
Jack Carter020f07f2012-07-06 02:44:22 +0000412 }
413 }
Eric Christopher05b7a502012-05-10 21:48:22 +0000414
415 printOperand(MI, OpNum, O);
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +0000416 return false;
417}
418
Akira Hatanaka21afc632011-06-21 00:40:49 +0000419bool MipsAsmPrinter::PrintAsmMemoryOperand(const MachineInstr *MI,
420 unsigned OpNum, unsigned AsmVariant,
421 const char *ExtraCode,
422 raw_ostream &O) {
423 if (ExtraCode && ExtraCode[0])
Jack Carter7c3cd4d2012-06-28 01:33:40 +0000424 return true; // Unknown modifier.
Jia Liubb481f82012-02-28 07:46:26 +0000425
Akira Hatanaka21afc632011-06-21 00:40:49 +0000426 const MachineOperand &MO = MI->getOperand(OpNum);
427 assert(MO.isReg() && "unexpected inline asm memory operand");
Akira Hatanaka794bf172011-07-07 23:56:50 +0000428 O << "0($" << MipsInstPrinter::getRegisterName(MO.getReg()) << ")";
Jack Carter7c3cd4d2012-06-28 01:33:40 +0000429
Akira Hatanaka21afc632011-06-21 00:40:49 +0000430 return false;
431}
432
Chris Lattner35c33bd2010-04-04 04:47:45 +0000433void MipsAsmPrinter::printOperand(const MachineInstr *MI, int opNum,
434 raw_ostream &O) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000435 const MachineOperand &MO = MI->getOperand(opNum);
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000436 bool closeP = false;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000437
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000438 if (MO.getTargetFlags())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000439 closeP = true;
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000440
441 switch(MO.getTargetFlags()) {
442 case MipsII::MO_GPREL: O << "%gp_rel("; break;
443 case MipsII::MO_GOT_CALL: O << "%call16("; break;
Akira Hatanakae2e436a2011-04-01 21:41:06 +0000444 case MipsII::MO_GOT: O << "%got("; break;
445 case MipsII::MO_ABS_HI: O << "%hi("; break;
446 case MipsII::MO_ABS_LO: O << "%lo("; break;
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +0000447 case MipsII::MO_TLSGD: O << "%tlsgd("; break;
448 case MipsII::MO_GOTTPREL: O << "%gottprel("; break;
449 case MipsII::MO_TPREL_HI: O << "%tprel_hi("; break;
450 case MipsII::MO_TPREL_LO: O << "%tprel_lo("; break;
Akira Hatanakae33ca9c2011-09-22 03:09:07 +0000451 case MipsII::MO_GPOFF_HI: O << "%hi(%neg(%gp_rel("; break;
452 case MipsII::MO_GPOFF_LO: O << "%lo(%neg(%gp_rel("; break;
453 case MipsII::MO_GOT_DISP: O << "%got_disp("; break;
454 case MipsII::MO_GOT_PAGE: O << "%got_page("; break;
455 case MipsII::MO_GOT_OFST: O << "%got_ofst("; break;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000456 }
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000457
Chris Lattner762ccea2009-09-13 20:31:40 +0000458 switch (MO.getType()) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000459 case MachineOperand::MO_Register:
Akira Hatanaka794bf172011-07-07 23:56:50 +0000460 O << '$'
Benjamin Kramer59085362011-11-06 20:37:06 +0000461 << StringRef(MipsInstPrinter::getRegisterName(MO.getReg())).lower();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000462 break;
463
464 case MachineOperand::MO_Immediate:
Akira Hatanakace98deb2011-05-24 21:22:21 +0000465 O << MO.getImm();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000466 break;
467
468 case MachineOperand::MO_MachineBasicBlock:
Chris Lattner1b2eb0e2010-03-13 21:04:28 +0000469 O << *MO.getMBB()->getSymbol();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000470 return;
471
472 case MachineOperand::MO_GlobalAddress:
Chris Lattnerd62f1b42010-03-12 21:19:23 +0000473 O << *Mang->getSymbol(MO.getGlobal());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000474 break;
475
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000476 case MachineOperand::MO_BlockAddress: {
Akira Hatanaka864f6602012-06-14 21:10:56 +0000477 MCSymbol *BA = GetBlockAddressSymbol(MO.getBlockAddress());
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000478 O << BA->getName();
479 break;
480 }
481
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000482 case MachineOperand::MO_ExternalSymbol:
Chris Lattner10b318b2010-01-17 21:43:43 +0000483 O << *GetExternalSymbolSymbol(MO.getSymbolName());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000484 break;
485
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000486 case MachineOperand::MO_JumpTableIndex:
Chris Lattner33adcfb2009-08-22 21:43:10 +0000487 O << MAI->getPrivateGlobalPrefix() << "JTI" << getFunctionNumber()
Chris Lattner12164412010-01-16 00:21:18 +0000488 << '_' << MO.getIndex();
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000489 break;
490
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000491 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner33adcfb2009-08-22 21:43:10 +0000492 O << MAI->getPrivateGlobalPrefix() << "CPI"
Chris Lattner8aa797a2007-12-30 23:10:15 +0000493 << getFunctionNumber() << "_" << MO.getIndex();
Bruno Cardoso Lopes2045c472009-11-19 06:06:13 +0000494 if (MO.getOffset())
495 O << "+" << MO.getOffset();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000496 break;
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000497
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000498 default:
Torok Edwinc23197a2009-07-14 16:55:14 +0000499 llvm_unreachable("<unknown operand type>");
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000500 }
501
502 if (closeP) O << ")";
503}
504
Chris Lattner35c33bd2010-04-04 04:47:45 +0000505void MipsAsmPrinter::printUnsignedImm(const MachineInstr *MI, int opNum,
506 raw_ostream &O) {
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000507 const MachineOperand &MO = MI->getOperand(opNum);
Devang Patela00adba2010-04-27 22:24:37 +0000508 if (MO.isImm())
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000509 O << (unsigned short int)MO.getImm();
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000510 else
Chris Lattner35c33bd2010-04-04 04:47:45 +0000511 printOperand(MI, opNum, O);
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000512}
513
514void MipsAsmPrinter::
Akira Hatanaka03236be2011-07-07 20:54:20 +0000515printMemOperand(const MachineInstr *MI, int opNum, raw_ostream &O) {
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000516 // Load/Store memory operands -- imm($reg)
517 // If PIC target the target is loaded as the
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000518 // pattern lw $25,%call16($28)
Chris Lattner35c33bd2010-04-04 04:47:45 +0000519 printOperand(MI, opNum+1, O);
Akira Hatanakad3ac47f2011-07-07 18:57:00 +0000520 O << "(";
521 printOperand(MI, opNum, O);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000522 O << ")";
523}
524
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000525void MipsAsmPrinter::
Akira Hatanaka03236be2011-07-07 20:54:20 +0000526printMemOperandEA(const MachineInstr *MI, int opNum, raw_ostream &O) {
527 // when using stack locations for not load/store instructions
528 // print the same way as all normal 3 operand instructions.
529 printOperand(MI, opNum, O);
530 O << ", ";
531 printOperand(MI, opNum+1, O);
532 return;
533}
534
535void MipsAsmPrinter::
Chris Lattner35c33bd2010-04-04 04:47:45 +0000536printFCCOperand(const MachineInstr *MI, int opNum, raw_ostream &O,
537 const char *Modifier) {
Akira Hatanaka864f6602012-06-14 21:10:56 +0000538 const MachineOperand &MO = MI->getOperand(opNum);
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000539 O << Mips::MipsFCCToString((Mips::CondCode)MO.getImm());
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000540}
541
Bob Wilson812209a2009-09-30 22:06:26 +0000542void MipsAsmPrinter::EmitStartOfAsmFile(Module &M) {
Chris Lattner6c2f9e12009-08-19 05:49:37 +0000543 // FIXME: Use SwitchSection.
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000544
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000545 // Tell the assembler which ABI we are using
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +0000546 if (OutStreamer.hasRawTextSupport())
Akira Hatanaka82099682011-12-19 19:52:25 +0000547 OutStreamer.EmitRawText("\t.section .mdebug." +
548 Twine(getCurrentABIString()));
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000549
550 // TODO: handle O64 ABI
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +0000551 if (OutStreamer.hasRawTextSupport()) {
552 if (Subtarget->isABI_EABI()) {
553 if (Subtarget->isGP32bit())
554 OutStreamer.EmitRawText(StringRef("\t.section .gcc_compiled_long32"));
555 else
556 OutStreamer.EmitRawText(StringRef("\t.section .gcc_compiled_long64"));
557 }
Benjamin Kramer75e818a2010-04-05 10:17:15 +0000558 }
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000559
560 // return to previous section
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +0000561 if (OutStreamer.hasRawTextSupport())
562 OutStreamer.EmitRawText(StringRef("\t.previous"));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000563}
564
Akira Hatanakac4f24eb2011-07-01 01:04:43 +0000565MachineLocation
566MipsAsmPrinter::getDebugValueLocation(const MachineInstr *MI) const {
567 // Handles frame addresses emitted in MipsInstrInfo::emitFrameIndexDebugValue.
568 assert(MI->getNumOperands() == 4 && "Invalid no. of machine operands!");
569 assert(MI->getOperand(0).isReg() && MI->getOperand(1).isImm() &&
570 "Unexpected MachineOperand types");
571 return MachineLocation(MI->getOperand(0).getReg(),
572 MI->getOperand(1).getImm());
573}
574
575void MipsAsmPrinter::PrintDebugValueComment(const MachineInstr *MI,
576 raw_ostream &OS) {
577 // TODO: implement
578}
579
Bob Wilsona96751f2009-06-23 23:59:40 +0000580// Force static initialization.
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000581extern "C" void LLVMInitializeMipsAsmPrinter() {
Daniel Dunbar0c795d62009-07-25 06:49:55 +0000582 RegisterAsmPrinter<MipsAsmPrinter> X(TheMipsTarget);
583 RegisterAsmPrinter<MipsAsmPrinter> Y(TheMipselTarget);
Akira Hatanaka24648102011-09-21 03:00:58 +0000584 RegisterAsmPrinter<MipsAsmPrinter> A(TheMips64Target);
585 RegisterAsmPrinter<MipsAsmPrinter> B(TheMips64elTarget);
Daniel Dunbar51b198a2009-07-15 20:24:03 +0000586}