blob: 0e4a4a0ccdd04aff2d20378f391cdcc8115235d7 [file] [log] [blame]
Misha Brukman8c02c1c2004-07-27 23:29:16 +00001//===- PowerPCInstrInfo.td - The PowerPC Instruction Set -----*- tablegen -*-=//
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Misha Brukman4ad7d1b2004-08-09 17:24:04 +000010// This file describes the subset of the 32-bit PowerPC instruction set, as used
11// by the PowerPC instruction selector.
Misha Brukman5dfe3a92004-06-21 16:55:25 +000012//
13//===----------------------------------------------------------------------===//
14
Misha Brukman28791dd2004-08-02 16:54:54 +000015include "PowerPCInstrFormats.td"
Misha Brukman5dfe3a92004-06-21 16:55:25 +000016
Chris Lattner6159fb22005-09-02 22:35:53 +000017class SDNode<string Opc> {
18 string Opcode = Opc;
19}
20
Chris Lattner218a15d2005-09-02 21:18:00 +000021def set;
Chris Lattner6159fb22005-09-02 22:35:53 +000022def and : SDNode<"ISD::AND">;
23def or : SDNode<"ISD::OR">;
24def xor : SDNode<"ISD::XOR">;
25def add : SDNode<"ISD::ADD">;
26def sub : SDNode<"ISD::SUB">;
27def mul : SDNode<"ISD::MUL">;
28def sdiv : SDNode<"ISD::SDIV">;
29def udiv : SDNode<"ISD::UDIV">;
30def mulhs : SDNode<"ISD::MULHS">;
31def mulhu : SDNode<"ISD::MULHU">;
32def sext_inreg : SDNode<"ISD::SIGN_EXTEND_INREG">;
33def ctlz : SDNode<"ISD::CTLZ">;
34
Chris Lattner218a15d2005-09-02 21:18:00 +000035
Chris Lattner0bdc6f12005-04-19 04:32:54 +000036class isPPC64 { bit PPC64 = 1; }
37class isVMX { bit VMX = 1; }
Chris Lattner883059f2005-04-19 05:15:18 +000038class isDOT {
39 list<Register> Defs = [CR0];
40 bit RC = 1;
41}
Chris Lattner0bdc6f12005-04-19 04:32:54 +000042
Misha Brukman145a5a32004-11-15 21:20:09 +000043let isTerminator = 1 in {
44 let isReturn = 1 in
Chris Lattnere19d0b12005-04-19 04:51:30 +000045 def BLR : XLForm_2_ext<19, 16, 20, 0, 0, (ops), "blr">;
46 def BCTR : XLForm_2_ext<19, 528, 20, 0, 0, (ops), "bctr">;
Misha Brukman145a5a32004-11-15 21:20:09 +000047}
Chris Lattner7bb424f2004-08-14 23:27:29 +000048
Nate Begemanc3306122004-08-21 05:56:39 +000049def u5imm : Operand<i8> {
50 let PrintMethod = "printU5ImmOperand";
51}
Nate Begeman07aada82004-08-30 02:28:06 +000052def u6imm : Operand<i8> {
53 let PrintMethod = "printU6ImmOperand";
54}
Nate Begemaned428532004-09-04 05:00:00 +000055def s16imm : Operand<i16> {
56 let PrintMethod = "printS16ImmOperand";
57}
Chris Lattner97b2a2e2004-08-15 05:20:16 +000058def u16imm : Operand<i16> {
59 let PrintMethod = "printU16ImmOperand";
60}
Nate Begemanb7a8f2c2004-09-02 08:13:00 +000061def target : Operand<i32> {
62 let PrintMethod = "printBranchOperand";
63}
64def piclabel: Operand<i32> {
65 let PrintMethod = "printPICLabel";
66}
Nate Begemaned428532004-09-04 05:00:00 +000067def symbolHi: Operand<i32> {
68 let PrintMethod = "printSymbolHi";
69}
70def symbolLo: Operand<i32> {
71 let PrintMethod = "printSymbolLo";
72}
Nate Begemanadeb43d2005-07-20 22:42:00 +000073def crbitm: Operand<i8> {
74 let PrintMethod = "printcrbitm";
75}
Chris Lattner97b2a2e2004-08-15 05:20:16 +000076
Misha Brukman5dfe3a92004-06-21 16:55:25 +000077// Pseudo-instructions:
Chris Lattner45fcb8f2005-08-18 23:25:33 +000078def PHI : Pseudo<(ops variable_ops), "; PHI">;
Nate Begemanb816f022004-10-07 22:30:03 +000079let isLoad = 1 in {
Chris Lattner45fcb8f2005-08-18 23:25:33 +000080def ADJCALLSTACKDOWN : Pseudo<(ops u16imm), "; ADJCALLSTACKDOWN">;
81def ADJCALLSTACKUP : Pseudo<(ops u16imm), "; ADJCALLSTACKUP">;
Nate Begemanb816f022004-10-07 22:30:03 +000082}
Chris Lattner2b544002005-08-24 23:08:16 +000083def IMPLICIT_DEF_GPR : Pseudo<(ops GPRC:$rD), "; $rD = IMPLICIT_DEF_GPRC">;
84def IMPLICIT_DEF_FP : Pseudo<(ops FPRC:$rD), "; %rD = IMPLICIT_DEF_FP">;
Chris Lattner7a823bd2005-02-15 20:26:49 +000085
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000086// SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded by the
87// scheduler into a branch sequence.
88let usesCustomDAGSchedInserter = 1 in { // Expanded by the scheduler.
89 def SELECT_CC_Int : Pseudo<(ops GPRC:$dst, CRRC:$cond, GPRC:$T, GPRC:$F,
90 i32imm:$BROPC), "; SELECT_CC PSEUDO!">;
91 def SELECT_CC_FP : Pseudo<(ops FPRC:$dst, CRRC:$cond, FPRC:$T, FPRC:$F,
Chris Lattner218a15d2005-09-02 21:18:00 +000092 i32imm:$BROPC), "; SELECT_CC PSEUDO!">;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000093}
94
95
Chris Lattner7a823bd2005-02-15 20:26:49 +000096let Defs = [LR] in
97 def MovePCtoLR : Pseudo<(ops piclabel:$label), "bl $label">;
Misha Brukman5dfe3a92004-06-21 16:55:25 +000098
Misha Brukmanb2edb442004-06-28 18:23:35 +000099let isBranch = 1, isTerminator = 1 in {
Chris Lattner45fcb8f2005-08-18 23:25:33 +0000100 def COND_BRANCH : Pseudo<(ops CRRC:$crS, u16imm, target:$true, target:$false),
101 "; COND_BRANCH">;
Chris Lattnera611ab72005-04-19 05:00:59 +0000102 def B : IForm<18, 0, 0, (ops target:$func), "b $func">;
103//def BA : IForm<18, 1, 0, (ops target:$func), "ba $func">;
104 def BL : IForm<18, 0, 1, (ops target:$func), "bl $func">;
105//def BLA : IForm<18, 1, 1, (ops target:$func), "bla $func">;
Chris Lattnerdd998852004-11-22 23:07:01 +0000106
Misha Brukman4ad7d1b2004-08-09 17:24:04 +0000107 // FIXME: 4*CR# needs to be added to the BI field!
108 // This will only work for CR0 as it stands now
Nate Begeman6718f112005-08-26 04:11:42 +0000109 def BLT : BForm<16, 0, 0, 12, 0, (ops CRRC:$crS, target:$block),
Chris Lattnere3f1c972005-08-26 23:42:05 +0000110 "blt $crS, $block">;
Nate Begeman6718f112005-08-26 04:11:42 +0000111 def BLE : BForm<16, 0, 0, 4, 1, (ops CRRC:$crS, target:$block),
Chris Lattnere3f1c972005-08-26 23:42:05 +0000112 "ble $crS, $block">;
Nate Begeman6718f112005-08-26 04:11:42 +0000113 def BEQ : BForm<16, 0, 0, 12, 2, (ops CRRC:$crS, target:$block),
Chris Lattnere3f1c972005-08-26 23:42:05 +0000114 "beq $crS, $block">;
Nate Begeman6718f112005-08-26 04:11:42 +0000115 def BGE : BForm<16, 0, 0, 4, 0, (ops CRRC:$crS, target:$block),
Chris Lattnere3f1c972005-08-26 23:42:05 +0000116 "bge $crS, $block">;
Nate Begeman6718f112005-08-26 04:11:42 +0000117 def BGT : BForm<16, 0, 0, 12, 1, (ops CRRC:$crS, target:$block),
Chris Lattnere3f1c972005-08-26 23:42:05 +0000118 "bgt $crS, $block">;
Nate Begeman6718f112005-08-26 04:11:42 +0000119 def BNE : BForm<16, 0, 0, 4, 2, (ops CRRC:$crS, target:$block),
Chris Lattnere3f1c972005-08-26 23:42:05 +0000120 "bne $crS, $block">;
Misha Brukmanb2edb442004-06-28 18:23:35 +0000121}
122
Chris Lattnerfc879282005-05-15 20:11:44 +0000123let isCall = 1,
Misha Brukman5fa2b022004-06-29 23:37:36 +0000124 // All calls clobber the non-callee saved registers...
Misha Brukmanc661c302004-06-30 22:00:45 +0000125 Defs = [R0,R2,R3,R4,R5,R6,R7,R8,R9,R10,R11,R12,
126 F0,F1,F2,F3,F4,F5,F6,F7,F8,F9,F10,F11,F12,F13,
Chris Lattner1f24df62005-08-22 22:32:13 +0000127 LR,CTR,
Misha Brukmanc661c302004-06-30 22:00:45 +0000128 CR0,CR1,CR5,CR6,CR7] in {
129 // Convenient aliases for call instructions
Chris Lattner45fcb8f2005-08-18 23:25:33 +0000130 def CALLpcrel : IForm<18, 0, 1, (ops target:$func, variable_ops), "bl $func">;
131 def CALLindirect : XLForm_2_ext<19, 528, 20, 0, 1,
132 (ops variable_ops), "bctrl">;
Misha Brukman5fa2b022004-06-29 23:37:36 +0000133}
134
Nate Begeman07aada82004-08-30 02:28:06 +0000135// D-Form instructions. Most instructions that perform an operation on a
136// register and an immediate are of this type.
137//
Nate Begemanb816f022004-10-07 22:30:03 +0000138let isLoad = 1 in {
Nate Begeman2497e632005-07-21 20:44:43 +0000139def LBZ : DForm_1<34, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000140 "lbz $rD, $disp($rA)">;
Nate Begeman2497e632005-07-21 20:44:43 +0000141def LHA : DForm_1<42, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000142 "lha $rD, $disp($rA)">;
Nate Begeman2497e632005-07-21 20:44:43 +0000143def LHZ : DForm_1<40, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000144 "lhz $rD, $disp($rA)">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000145def LMW : DForm_1<46, (ops GPRC:$rD, s16imm:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000146 "lmw $rD, $disp($rA)">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000147def LWZ : DForm_1<32, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000148 "lwz $rD, $disp($rA)">;
Nate Begeman2497e632005-07-21 20:44:43 +0000149def LWZU : DForm_1<35, (ops GPRC:$rD, s16imm:$disp, GPRC:$rA),
Misha Brukman145a5a32004-11-15 21:20:09 +0000150 "lwzu $rD, $disp($rA)">;
Nate Begemanb816f022004-10-07 22:30:03 +0000151}
Chris Lattner57226fb2005-04-19 04:59:28 +0000152def ADDI : DForm_2<14, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Nate Begemaned428532004-09-04 05:00:00 +0000153 "addi $rD, $rA, $imm">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000154def ADDIC : DForm_2<12, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Nate Begemaned428532004-09-04 05:00:00 +0000155 "addic $rD, $rA, $imm">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000156def ADDICo : DForm_2<13, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Nate Begemaned428532004-09-04 05:00:00 +0000157 "addic. $rD, $rA, $imm">;
Nate Begeman2497e632005-07-21 20:44:43 +0000158def ADDIS : DForm_2<15, (ops GPRC:$rD, GPRC:$rA, symbolHi:$imm),
Nate Begemaned428532004-09-04 05:00:00 +0000159 "addis $rD, $rA, $imm">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000160def LA : DForm_2<14, (ops GPRC:$rD, GPRC:$rA, symbolLo:$sym),
Nate Begemaned428532004-09-04 05:00:00 +0000161 "la $rD, $sym($rA)">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000162def MULLI : DForm_2< 7, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Nate Begemaned428532004-09-04 05:00:00 +0000163 "mulli $rD, $rA, $imm">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000164def SUBFIC : DForm_2< 8, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Nate Begemaned428532004-09-04 05:00:00 +0000165 "subfic $rD, $rA, $imm">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000166def LI : DForm_2_r0<14, (ops GPRC:$rD, s16imm:$imm),
Nate Begemaned428532004-09-04 05:00:00 +0000167 "li $rD, $imm">;
Nate Begeman2497e632005-07-21 20:44:43 +0000168def LIS : DForm_2_r0<15, (ops GPRC:$rD, symbolHi:$imm),
Nate Begemaned428532004-09-04 05:00:00 +0000169 "lis $rD, $imm">;
Nate Begemanb816f022004-10-07 22:30:03 +0000170let isStore = 1 in {
Chris Lattner57226fb2005-04-19 04:59:28 +0000171def STMW : DForm_3<47, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000172 "stmw $rS, $disp($rA)">;
Nate Begeman2497e632005-07-21 20:44:43 +0000173def STB : DForm_3<38, (ops GPRC:$rS, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000174 "stb $rS, $disp($rA)">;
Nate Begeman2497e632005-07-21 20:44:43 +0000175def STH : DForm_3<44, (ops GPRC:$rS, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000176 "sth $rS, $disp($rA)">;
Nate Begeman2497e632005-07-21 20:44:43 +0000177def STW : DForm_3<36, (ops GPRC:$rS, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000178 "stw $rS, $disp($rA)">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000179def STWU : DForm_3<37, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000180 "stwu $rS, $disp($rA)">;
Nate Begemanb816f022004-10-07 22:30:03 +0000181}
Chris Lattner57226fb2005-04-19 04:59:28 +0000182def ANDIo : DForm_4<28, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Chris Lattner14522e32005-04-19 05:21:30 +0000183 "andi. $dst, $src1, $src2">, isDOT;
Chris Lattner57226fb2005-04-19 04:59:28 +0000184def ANDISo : DForm_4<29, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Chris Lattner14522e32005-04-19 05:21:30 +0000185 "andis. $dst, $src1, $src2">, isDOT;
Chris Lattner57226fb2005-04-19 04:59:28 +0000186def ORI : DForm_4<24, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Nate Begeman07aada82004-08-30 02:28:06 +0000187 "ori $dst, $src1, $src2">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000188def ORIS : DForm_4<25, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Nate Begeman07aada82004-08-30 02:28:06 +0000189 "oris $dst, $src1, $src2">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000190def XORI : DForm_4<26, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Nate Begeman07aada82004-08-30 02:28:06 +0000191 "xori $dst, $src1, $src2">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000192def XORIS : DForm_4<27, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Nate Begeman07aada82004-08-30 02:28:06 +0000193 "xoris $dst, $src1, $src2">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000194def NOP : DForm_4_zero<24, (ops), "nop">;
195def CMPI : DForm_5<11, (ops CRRC:$crD, i1imm:$L, GPRC:$rA, s16imm:$imm),
Nate Begemaned428532004-09-04 05:00:00 +0000196 "cmpi $crD, $L, $rA, $imm">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000197def CMPWI : DForm_5_ext<11, (ops CRRC:$crD, GPRC:$rA, s16imm:$imm),
Nate Begemaned428532004-09-04 05:00:00 +0000198 "cmpwi $crD, $rA, $imm">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000199def CMPDI : DForm_5_ext<11, (ops CRRC:$crD, GPRC:$rA, s16imm:$imm),
200 "cmpdi $crD, $rA, $imm">, isPPC64;
201def CMPLI : DForm_6<10, (ops CRRC:$dst, i1imm:$size, GPRC:$src1, u16imm:$src2),
Nate Begemaned428532004-09-04 05:00:00 +0000202 "cmpli $dst, $size, $src1, $src2">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000203def CMPLWI : DForm_6_ext<10, (ops CRRC:$dst, GPRC:$src1, u16imm:$src2),
Nate Begeman6b3dc552004-08-29 22:45:13 +0000204 "cmplwi $dst, $src1, $src2">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000205def CMPLDI : DForm_6_ext<10, (ops CRRC:$dst, GPRC:$src1, u16imm:$src2),
206 "cmpldi $dst, $src1, $src2">, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000207let isLoad = 1 in {
Chris Lattnerfdf83662005-08-25 00:26:22 +0000208def LFS : DForm_8<48, (ops FPRC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000209 "lfs $rD, $disp($rA)">;
Chris Lattnerfdf83662005-08-25 00:26:22 +0000210def LFD : DForm_8<50, (ops FPRC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000211 "lfd $rD, $disp($rA)">;
Nate Begemanb816f022004-10-07 22:30:03 +0000212}
213let isStore = 1 in {
Chris Lattnerfdf83662005-08-25 00:26:22 +0000214def STFS : DForm_9<52, (ops FPRC:$rS, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000215 "stfs $rS, $disp($rA)">;
Chris Lattnerfdf83662005-08-25 00:26:22 +0000216def STFD : DForm_9<54, (ops FPRC:$rS, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000217 "stfd $rS, $disp($rA)">;
Nate Begemanb816f022004-10-07 22:30:03 +0000218}
Nate Begemaned428532004-09-04 05:00:00 +0000219
220// DS-Form instructions. Load/Store instructions available in PPC-64
221//
Nate Begemanb816f022004-10-07 22:30:03 +0000222let isLoad = 1 in {
Chris Lattner57226fb2005-04-19 04:59:28 +0000223def LWA : DSForm_1<58, 2, (ops GPRC:$rT, s16imm:$DS, GPRC:$rA),
224 "lwa $rT, $DS($rA)">, isPPC64;
225def LD : DSForm_2<58, 0, (ops GPRC:$rT, s16imm:$DS, GPRC:$rA),
226 "ld $rT, $DS($rA)">, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000227}
228let isStore = 1 in {
Chris Lattner57226fb2005-04-19 04:59:28 +0000229def STD : DSForm_2<62, 0, (ops GPRC:$rT, s16imm:$DS, GPRC:$rA),
230 "std $rT, $DS($rA)">, isPPC64;
231def STDU : DSForm_2<62, 1, (ops GPRC:$rT, s16imm:$DS, GPRC:$rA),
232 "stdu $rT, $DS($rA)">, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000233}
Nate Begemanc3306122004-08-21 05:56:39 +0000234
Nate Begeman07aada82004-08-30 02:28:06 +0000235// X-Form instructions. Most instructions that perform an operation on a
236// register and another register are of this type.
237//
Nate Begemanb816f022004-10-07 22:30:03 +0000238let isLoad = 1 in {
Chris Lattnere19d0b12005-04-19 04:51:30 +0000239def LBZX : XForm_1<31, 87, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
Nate Begemanc3306122004-08-21 05:56:39 +0000240 "lbzx $dst, $base, $index">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000241def LHAX : XForm_1<31, 343, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
Nate Begemanc3306122004-08-21 05:56:39 +0000242 "lhax $dst, $base, $index">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000243def LHZX : XForm_1<31, 279, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
Nate Begemanc3306122004-08-21 05:56:39 +0000244 "lhzx $dst, $base, $index">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000245def LWAX : XForm_1<31, 341, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
246 "lwax $dst, $base, $index">, isPPC64;
247def LWZX : XForm_1<31, 23, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
Nate Begemanc3306122004-08-21 05:56:39 +0000248 "lwzx $dst, $base, $index">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000249def LDX : XForm_1<31, 21, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
250 "ldx $dst, $base, $index">, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000251}
Chris Lattner883059f2005-04-19 05:15:18 +0000252def AND : XForm_6<31, 28, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000253 "and $rA, $rS, $rB",
254 [(set GPRC:$rT, (and GPRC:$rA, GPRC:$rB))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000255def ANDo : XForm_6<31, 28, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000256 "and. $rA, $rS, $rB",
257 []>, isDOT;
Chris Lattner883059f2005-04-19 05:15:18 +0000258def ANDC : XForm_6<31, 60, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000259 "andc $rA, $rS, $rB",
260 []>;
Chris Lattner883059f2005-04-19 05:15:18 +0000261def EQV : XForm_6<31, 284, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000262 "eqv $rA, $rS, $rB",
263 []>;
Chris Lattner883059f2005-04-19 05:15:18 +0000264def NAND : XForm_6<31, 476, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000265 "nand $rA, $rS, $rB",
266 []>;
Chris Lattner883059f2005-04-19 05:15:18 +0000267def NOR : XForm_6<31, 124, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000268 "nor $rA, $rS, $rB",
269 []>;
Chris Lattner883059f2005-04-19 05:15:18 +0000270def OR : XForm_6<31, 444, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000271 "or $rA, $rS, $rB",
272 [(set GPRC:$rT, (or GPRC:$rA, GPRC:$rB))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000273def ORo : XForm_6<31, 444, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000274 "or. $rA, $rS, $rB",
275 []>, isDOT;
Chris Lattner883059f2005-04-19 05:15:18 +0000276def ORC : XForm_6<31, 412, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000277 "orc $rA, $rS, $rB",
278 []>;
Chris Lattner883059f2005-04-19 05:15:18 +0000279def SLD : XForm_6<31, 27, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000280 "sld $rA, $rS, $rB",
281 []>, isPPC64;
Chris Lattner883059f2005-04-19 05:15:18 +0000282def SLW : XForm_6<31, 24, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000283 "slw $rA, $rS, $rB",
284 []>;
Chris Lattner883059f2005-04-19 05:15:18 +0000285def SRD : XForm_6<31, 539, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000286 "srd $rA, $rS, $rB",
287 []>, isPPC64;
Chris Lattner883059f2005-04-19 05:15:18 +0000288def SRW : XForm_6<31, 536, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000289 "srw $rA, $rS, $rB",
290 []>;
Chris Lattner883059f2005-04-19 05:15:18 +0000291def SRAD : XForm_6<31, 794, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000292 "srad $rA, $rS, $rB",
293 []>, isPPC64;
Chris Lattner883059f2005-04-19 05:15:18 +0000294def SRAW : XForm_6<31, 792, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000295 "sraw $rA, $rS, $rB",
296 []>;
Chris Lattner883059f2005-04-19 05:15:18 +0000297def XOR : XForm_6<31, 316, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000298 "xor $rA, $rS, $rB",
299 [(set GPRC:$rT, (xor GPRC:$rA, GPRC:$rB))]>;
Nate Begemanb816f022004-10-07 22:30:03 +0000300let isStore = 1 in {
Chris Lattnere19d0b12005-04-19 04:51:30 +0000301def STBX : XForm_8<31, 215, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000302 "stbx $rS, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000303def STHX : XForm_8<31, 407, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000304 "sthx $rS, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000305def STWX : XForm_8<31, 151, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000306 "stwx $rS, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000307def STWUX : XForm_8<31, 183, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000308 "stwux $rS, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000309def STDX : XForm_8<31, 149, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
310 "stdx $rS, $rA, $rB">, isPPC64;
311def STDUX : XForm_8<31, 181, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
312 "stdux $rS, $rA, $rB">, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000313}
Chris Lattner883059f2005-04-19 05:15:18 +0000314def SRAWI : XForm_10<31, 824, (ops GPRC:$rA, GPRC:$rS, u5imm:$SH),
Nate Begemanc3306122004-08-21 05:56:39 +0000315 "srawi $rA, $rS, $SH">;
Chris Lattner883059f2005-04-19 05:15:18 +0000316def CNTLZW : XForm_11<31, 26, (ops GPRC:$rA, GPRC:$rS),
Chris Lattner6159fb22005-09-02 22:35:53 +0000317 "cntlzw $rA, $rS",
318 [(set GPRC:$rA, (ctlz GPRC:$rS))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000319def EXTSB : XForm_11<31, 954, (ops GPRC:$rA, GPRC:$rS),
Chris Lattner6159fb22005-09-02 22:35:53 +0000320 "extsb $rA, $rS",
321 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i8))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000322def EXTSH : XForm_11<31, 922, (ops GPRC:$rA, GPRC:$rS),
Chris Lattner6159fb22005-09-02 22:35:53 +0000323 "extsh $rA, $rS",
324 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i16))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000325def EXTSW : XForm_11<31, 986, (ops GPRC:$rA, GPRC:$rS),
Chris Lattner6159fb22005-09-02 22:35:53 +0000326 "extsw $rA, $rS",
327 []>, isPPC64;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000328def CMP : XForm_16<31, 0, (ops CRRC:$crD, i1imm:$long, GPRC:$rA, GPRC:$rB),
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000329 "cmp $crD, $long, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000330def CMPL : XForm_16<31, 32, (ops CRRC:$crD, i1imm:$long, GPRC:$rA, GPRC:$rB),
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000331 "cmpl $crD, $long, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000332def CMPW : XForm_16_ext<31, 0, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000333 "cmpw $crD, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000334def CMPD : XForm_16_ext<31, 0, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
335 "cmpd $crD, $rA, $rB">, isPPC64;
336def CMPLW : XForm_16_ext<31, 32, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000337 "cmplw $crD, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000338def CMPLD : XForm_16_ext<31, 32, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
339 "cmpld $crD, $rA, $rB">, isPPC64;
340def FCMPO : XForm_17<63, 32, (ops CRRC:$crD, FPRC:$fA, FPRC:$fB),
Nate Begeman33162522005-03-29 21:54:38 +0000341 "fcmpo $crD, $fA, $fB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000342def FCMPU : XForm_17<63, 0, (ops CRRC:$crD, FPRC:$fA, FPRC:$fB),
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000343 "fcmpu $crD, $fA, $fB">;
Nate Begemanb816f022004-10-07 22:30:03 +0000344let isLoad = 1 in {
Chris Lattnere19d0b12005-04-19 04:51:30 +0000345def LFSX : XForm_25<31, 535, (ops FPRC:$dst, GPRC:$base, GPRC:$index),
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000346 "lfsx $dst, $base, $index">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000347def LFDX : XForm_25<31, 599, (ops FPRC:$dst, GPRC:$base, GPRC:$index),
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000348 "lfdx $dst, $base, $index">;
Nate Begemanb816f022004-10-07 22:30:03 +0000349}
Chris Lattner883059f2005-04-19 05:15:18 +0000350def FCFID : XForm_26<63, 846, (ops FPRC:$frD, FPRC:$frB),
Chris Lattnere19d0b12005-04-19 04:51:30 +0000351 "fcfid $frD, $frB">, isPPC64;
Chris Lattner883059f2005-04-19 05:15:18 +0000352def FCTIDZ : XForm_26<63, 815, (ops FPRC:$frD, FPRC:$frB),
Chris Lattnere19d0b12005-04-19 04:51:30 +0000353 "fctidz $frD, $frB">, isPPC64;
Chris Lattner883059f2005-04-19 05:15:18 +0000354def FCTIWZ : XForm_26<63, 15, (ops FPRC:$frD, FPRC:$frB),
Nate Begemand332fd52004-08-29 22:02:43 +0000355 "fctiwz $frD, $frB">;
Chris Lattner883059f2005-04-19 05:15:18 +0000356def FABS : XForm_26<63, 264, (ops FPRC:$frD, FPRC:$frB),
Nate Begeman27eeb002005-04-02 05:59:34 +0000357 "fabs $frD, $frB">;
Chris Lattner883059f2005-04-19 05:15:18 +0000358def FMR : XForm_26<63, 72, (ops FPRC:$frD, FPRC:$frB),
Nate Begemanc3306122004-08-21 05:56:39 +0000359 "fmr $frD, $frB">;
Chris Lattner883059f2005-04-19 05:15:18 +0000360def FNABS : XForm_26<63, 136, (ops FPRC:$frD, FPRC:$frB),
Nate Begeman27eeb002005-04-02 05:59:34 +0000361 "fnabs $frD, $frB">;
Chris Lattner883059f2005-04-19 05:15:18 +0000362def FNEG : XForm_26<63, 40, (ops FPRC:$frD, FPRC:$frB),
Nate Begemanc3306122004-08-21 05:56:39 +0000363 "fneg $frD, $frB">;
Chris Lattner883059f2005-04-19 05:15:18 +0000364def FRSP : XForm_26<63, 12, (ops FPRC:$frD, FPRC:$frB),
Nate Begemanc3306122004-08-21 05:56:39 +0000365 "frsp $frD, $frB">;
Nate Begemanadeb43d2005-07-20 22:42:00 +0000366def FSQRT : XForm_26<63, 22, (ops FPRC:$frD, FPRC:$frB),
367 "fsqrt $frD, $frB">;
368def FSQRTS : XForm_26<59, 22, (ops FPRC:$frD, FPRC:$frB),
369 "fsqrts $frD, $frB">;
370
Nate Begemanb816f022004-10-07 22:30:03 +0000371let isStore = 1 in {
Chris Lattnere19d0b12005-04-19 04:51:30 +0000372def STFSX : XForm_28<31, 663, (ops FPRC:$frS, GPRC:$rA, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000373 "stfsx $frS, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000374def STFDX : XForm_28<31, 727, (ops FPRC:$frS, GPRC:$rA, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000375 "stfdx $frS, $rA, $rB">;
Nate Begemanb816f022004-10-07 22:30:03 +0000376}
Nate Begeman6b3dc552004-08-29 22:45:13 +0000377
Nate Begeman07aada82004-08-30 02:28:06 +0000378// XL-Form instructions. condition register logical ops.
379//
Chris Lattnere19d0b12005-04-19 04:51:30 +0000380def MCRF : XLForm_3<19, 0, (ops CRRC:$BF, CRRC:$BFA),
Nate Begeman7bfba7d2005-04-14 09:45:08 +0000381 "mcrf $BF, $BFA">;
Nate Begeman07aada82004-08-30 02:28:06 +0000382
383// XFX-Form instructions. Instructions that deal with SPRs
384//
Misha Brukmanda8d96d2004-10-23 06:05:49 +0000385// Note that although LR should be listed as `8' and CTR as `9' in the SPR
386// field, the manual lists the groups of bits as [5-9] = 0, [0-4] = 8 or 9
387// which means the SPR value needs to be multiplied by a factor of 32.
Chris Lattner5035cef2005-04-19 04:40:07 +0000388def MFCTR : XFXForm_1_ext<31, 339, 288, (ops GPRC:$rT), "mfctr $rT">;
389def MFLR : XFXForm_1_ext<31, 339, 256, (ops GPRC:$rT), "mflr $rT">;
390def MFCR : XFXForm_3<31, 19, (ops GPRC:$rT), "mfcr $rT">;
Chris Lattner28b9cc22005-08-26 22:05:54 +0000391def MTCRF : XFXForm_5<31, 144, (ops crbitm:$FXM, GPRC:$rS),
Nate Begeman7af02482005-04-12 07:04:16 +0000392 "mtcrf $FXM, $rS">;
Nate Begeman394cd132005-08-08 20:04:52 +0000393def MFOCRF : XFXForm_5a<31, 19, (ops GPRC:$rT, crbitm:$FXM),
394 "mfcr $rT, $FXM">;
Chris Lattner5035cef2005-04-19 04:40:07 +0000395def MTCTR : XFXForm_7_ext<31, 467, 288, (ops GPRC:$rS), "mtctr $rS">;
396def MTLR : XFXForm_7_ext<31, 467, 256, (ops GPRC:$rS), "mtlr $rS">;
Nate Begeman07aada82004-08-30 02:28:06 +0000397
Nate Begeman07aada82004-08-30 02:28:06 +0000398// XS-Form instructions. Just 'sradi'
399//
Chris Lattner883059f2005-04-19 05:15:18 +0000400def SRADI : XSForm_1<31, 413, (ops GPRC:$rA, GPRC:$rS, u6imm:$SH),
Chris Lattner5035cef2005-04-19 04:40:07 +0000401 "sradi $rA, $rS, $SH">, isPPC64;
Nate Begeman07aada82004-08-30 02:28:06 +0000402
403// XO-Form instructions. Arithmetic instructions that can set overflow bit
404//
Chris Lattner14522e32005-04-19 05:21:30 +0000405def ADD : XOForm_1<31, 266, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000406 "add $rT, $rA, $rB",
407 [(set GPRC:$rT, (add GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000408def ADDC : XOForm_1<31, 10, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000409 "addc $rT, $rA, $rB",
410 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000411def ADDE : XOForm_1<31, 138, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000412 "adde $rT, $rA, $rB",
413 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000414def DIVD : XOForm_1<31, 489, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000415 "divd $rT, $rA, $rB",
416 []>, isPPC64;
Chris Lattner14522e32005-04-19 05:21:30 +0000417def DIVDU : XOForm_1<31, 457, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000418 "divdu $rT, $rA, $rB",
419 []>, isPPC64;
Chris Lattner14522e32005-04-19 05:21:30 +0000420def DIVW : XOForm_1<31, 491, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000421 "divw $rT, $rA, $rB",
422 [(set GPRC:$rT, (sdiv GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000423def DIVWU : XOForm_1<31, 459, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000424 "divwu $rT, $rA, $rB",
425 [(set GPRC:$rT, (udiv GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000426def MULHW : XOForm_1<31, 75, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000427 "mulhw $rT, $rA, $rB",
428 [(set GPRC:$rT, (mulhs GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000429def MULHWU : XOForm_1<31, 11, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000430 "mulhwu $rT, $rA, $rB",
431 [(set GPRC:$rT, (mulhu GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000432def MULLD : XOForm_1<31, 233, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000433 "mulld $rT, $rA, $rB",
434 []>, isPPC64;
Chris Lattner14522e32005-04-19 05:21:30 +0000435def MULLW : XOForm_1<31, 235, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000436 "mullw $rT, $rA, $rB",
437 [(set GPRC:$rT, (mul GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000438def SUBF : XOForm_1<31, 40, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000439 "subf $rT, $rA, $rB",
440 [(set GPRC:$rT, (sub GPRC:$rB, GPRC:$rA))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000441def SUBFC : XOForm_1<31, 8, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000442 "subfc $rT, $rA, $rB",
443 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000444def SUBFE : XOForm_1<31, 136, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000445 "subfe $rT, $rA, $rB",
446 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000447def ADDME : XOForm_3<31, 234, 0, (ops GPRC:$rT, GPRC:$rA),
Nate Begemana2de1022004-09-22 04:40:25 +0000448 "addme $rT, $rA">;
Chris Lattner14522e32005-04-19 05:21:30 +0000449def ADDZE : XOForm_3<31, 202, 0, (ops GPRC:$rT, GPRC:$rA),
Nate Begeman07aada82004-08-30 02:28:06 +0000450 "addze $rT, $rA">;
Chris Lattner14522e32005-04-19 05:21:30 +0000451def NEG : XOForm_3<31, 104, 0, (ops GPRC:$rT, GPRC:$rA),
Nate Begeman07aada82004-08-30 02:28:06 +0000452 "neg $rT, $rA">;
Chris Lattner14522e32005-04-19 05:21:30 +0000453def SUBFZE : XOForm_3<31, 200, 0, (ops GPRC:$rT, GPRC:$rA),
Nate Begeman07aada82004-08-30 02:28:06 +0000454 "subfze $rT, $rA">;
455
456// A-Form instructions. Most of the instructions executed in the FPU are of
457// this type.
458//
Chris Lattner14522e32005-04-19 05:21:30 +0000459def FMADD : AForm_1<63, 29,
Nate Begeman07aada82004-08-30 02:28:06 +0000460 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
461 "fmadd $FRT, $FRA, $FRC, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000462def FMADDS : AForm_1<59, 29,
Nate Begeman178bb342005-04-04 23:01:51 +0000463 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
464 "fmadds $FRT, $FRA, $FRC, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000465def FMSUB : AForm_1<63, 28,
Nate Begeman178bb342005-04-04 23:01:51 +0000466 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
467 "fmsub $FRT, $FRA, $FRC, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000468def FMSUBS : AForm_1<59, 28,
Nate Begeman178bb342005-04-04 23:01:51 +0000469 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
470 "fmsubs $FRT, $FRA, $FRC, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000471def FNMADD : AForm_1<63, 31,
Nate Begeman178bb342005-04-04 23:01:51 +0000472 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
473 "fnmadd $FRT, $FRA, $FRC, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000474def FNMADDS : AForm_1<59, 31,
Nate Begeman178bb342005-04-04 23:01:51 +0000475 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
476 "fnmadds $FRT, $FRA, $FRC, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000477def FNMSUB : AForm_1<63, 30,
Nate Begeman178bb342005-04-04 23:01:51 +0000478 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
479 "fnmsub $FRT, $FRA, $FRC, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000480def FNMSUBS : AForm_1<59, 30,
Nate Begeman178bb342005-04-04 23:01:51 +0000481 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
482 "fnmsubs $FRT, $FRA, $FRC, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000483def FSEL : AForm_1<63, 23,
Nate Begeman07aada82004-08-30 02:28:06 +0000484 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
485 "fsel $FRT, $FRA, $FRC, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000486def FADD : AForm_2<63, 21,
Nate Begeman07aada82004-08-30 02:28:06 +0000487 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
488 "fadd $FRT, $FRA, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000489def FADDS : AForm_2<59, 21,
Nate Begeman07aada82004-08-30 02:28:06 +0000490 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
491 "fadds $FRT, $FRA, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000492def FDIV : AForm_2<63, 18,
Nate Begeman07aada82004-08-30 02:28:06 +0000493 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
494 "fdiv $FRT, $FRA, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000495def FDIVS : AForm_2<59, 18,
Nate Begeman07aada82004-08-30 02:28:06 +0000496 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
497 "fdivs $FRT, $FRA, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000498def FMUL : AForm_3<63, 25,
Nate Begeman07aada82004-08-30 02:28:06 +0000499 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
500 "fmul $FRT, $FRA, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000501def FMULS : AForm_3<59, 25,
Nate Begeman07aada82004-08-30 02:28:06 +0000502 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
503 "fmuls $FRT, $FRA, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000504def FSUB : AForm_2<63, 20,
Nate Begeman07aada82004-08-30 02:28:06 +0000505 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
506 "fsub $FRT, $FRA, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000507def FSUBS : AForm_2<59, 20,
Nate Begeman07aada82004-08-30 02:28:06 +0000508 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
509 "fsubs $FRT, $FRA, $FRB">;
510
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000511// M-Form instructions. rotate and mask instructions.
512//
Nate Begeman2d4c98d2004-10-16 20:43:38 +0000513let isTwoAddress = 1 in {
Chris Lattner14522e32005-04-19 05:21:30 +0000514def RLWIMI : MForm_2<20,
Nate Begeman2d4c98d2004-10-16 20:43:38 +0000515 (ops GPRC:$rA, GPRC:$rSi, GPRC:$rS, u5imm:$SH, u5imm:$MB,
516 u5imm:$ME), "rlwimi $rA, $rS, $SH, $MB, $ME">;
517}
Chris Lattner14522e32005-04-19 05:21:30 +0000518def RLWINM : MForm_2<21,
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000519 (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
520 "rlwinm $rA, $rS, $SH, $MB, $ME">;
Chris Lattner14522e32005-04-19 05:21:30 +0000521def RLWINMo : MForm_2<21,
Nate Begeman9f833d32005-04-12 00:10:02 +0000522 (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Chris Lattner14522e32005-04-19 05:21:30 +0000523 "rlwinm. $rA, $rS, $SH, $MB, $ME">, isDOT;
524def RLWNM : MForm_2<23,
Nate Begemancd08e4c2005-04-09 20:09:12 +0000525 (ops GPRC:$rA, GPRC:$rS, GPRC:$rB, u5imm:$MB, u5imm:$ME),
526 "rlwnm $rA, $rS, $rB, $MB, $ME">;
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000527
528// MD-Form instructions. 64 bit rotate instructions.
529//
Chris Lattner14522e32005-04-19 05:21:30 +0000530def RLDICL : MDForm_1<30, 0,
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000531 (ops GPRC:$rA, GPRC:$rS, u6imm:$SH, u6imm:$MB),
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000532 "rldicl $rA, $rS, $SH, $MB">, isPPC64;
Chris Lattner14522e32005-04-19 05:21:30 +0000533def RLDICR : MDForm_1<30, 1,
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000534 (ops GPRC:$rA, GPRC:$rS, u6imm:$SH, u6imm:$ME),
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000535 "rldicr $rA, $rS, $SH, $ME">, isPPC64;
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000536
Chris Lattnerbe686a82004-12-16 16:31:57 +0000537def PowerPCInstrInfo : InstrInfo {
538 let PHIInst = PHI;
539
540 let TSFlagsFields = [ "VMX", "PPC64" ];
541 let TSFlagsShifts = [ 0, 1 ];
542
543 let isLittleEndianEncoding = 1;
544}