blob: 95f95e2c83758c5e5fa31a7b25b38bda6ebf4256 [file] [log] [blame]
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001//===-- X86ISelLowering.h - X86 DAG Lowering Interface ----------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Chris Lattner and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#ifndef X86ISELLOWERING_H
16#define X86ISELLOWERING_H
17
Evan Cheng559806f2006-01-27 08:10:46 +000018#include "X86Subtarget.h"
Anton Korobeynikov2365f512007-07-14 14:06:15 +000019#include "X86RegisterInfo.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000020#include "llvm/Target/TargetLowering.h"
21#include "llvm/CodeGen/SelectionDAG.h"
Rafael Espindola1b5dcc32007-08-31 15:06:30 +000022#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000023
24namespace llvm {
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000025 namespace X86ISD {
Evan Chengd9558e02006-01-06 00:43:03 +000026 // X86 Specific DAG Nodes
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000027 enum NodeType {
28 // Start the numbering where the builtin ops leave off.
Evan Cheng7df96d62005-12-17 01:21:05 +000029 FIRST_NUMBER = ISD::BUILTIN_OP_END+X86::INSTRUCTION_LIST_END,
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000030
Evan Chenge3413162006-01-09 18:33:28 +000031 /// SHLD, SHRD - Double shift instructions. These correspond to
32 /// X86::SHLDxx and X86::SHRDxx instructions.
33 SHLD,
34 SHRD,
35
Evan Chengef6ffb12006-01-31 03:14:29 +000036 /// FAND - Bitwise logical AND of floating point values. This corresponds
37 /// to X86::ANDPS or X86::ANDPD.
38 FAND,
39
Evan Cheng68c47cb2007-01-05 07:55:56 +000040 /// FOR - Bitwise logical OR of floating point values. This corresponds
41 /// to X86::ORPS or X86::ORPD.
42 FOR,
43
Evan Cheng223547a2006-01-31 22:28:30 +000044 /// FXOR - Bitwise logical XOR of floating point values. This corresponds
45 /// to X86::XORPS or X86::XORPD.
46 FXOR,
47
Evan Cheng73d6cf12007-01-05 21:37:56 +000048 /// FSRL - Bitwise logical right shift of floating point values. These
49 /// corresponds to X86::PSRLDQ.
Evan Cheng68c47cb2007-01-05 07:55:56 +000050 FSRL,
51
Evan Chenge3de85b2006-02-04 02:20:30 +000052 /// FILD, FILD_FLAG - This instruction implements SINT_TO_FP with the
53 /// integer source in memory and FP reg result. This corresponds to the
54 /// X86::FILD*m instructions. It has three inputs (token chain, address,
55 /// and source type) and two outputs (FP value and token chain). FILD_FLAG
56 /// also produces a flag).
Evan Chenga3195e82006-01-12 22:54:21 +000057 FILD,
Evan Chenge3de85b2006-02-04 02:20:30 +000058 FILD_FLAG,
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000059
60 /// FP_TO_INT*_IN_MEM - This instruction implements FP_TO_SINT with the
61 /// integer destination in memory and a FP reg source. This corresponds
62 /// to the X86::FIST*m instructions and the rounding mode change stuff. It
Chris Lattner91897772006-10-18 18:26:48 +000063 /// has two inputs (token chain and address) and two outputs (int value
64 /// and token chain).
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000065 FP_TO_INT16_IN_MEM,
66 FP_TO_INT32_IN_MEM,
67 FP_TO_INT64_IN_MEM,
68
Evan Chengb077b842005-12-21 02:39:21 +000069 /// FLD - This instruction implements an extending load to FP stack slots.
70 /// This corresponds to the X86::FLD32m / X86::FLD64m. It takes a chain
Evan Cheng38bcbaf2005-12-23 07:31:11 +000071 /// operand, ptr to load from, and a ValueType node indicating the type
72 /// to load to.
Evan Chengb077b842005-12-21 02:39:21 +000073 FLD,
74
Evan Chengd90eb7f2006-01-05 00:27:02 +000075 /// FST - This instruction implements a truncating store to FP stack
76 /// slots. This corresponds to the X86::FST32m / X86::FST64m. It takes a
77 /// chain operand, value to store, address, and a ValueType to store it
78 /// as.
79 FST,
80
Chris Lattnercb186562007-02-25 08:15:11 +000081 /// FP_GET_RESULT - This corresponds to FpGETRESULT pseudo instruction
82 /// which copies from ST(0) to the destination. It takes a chain and
83 /// writes a RFP result and a chain.
Evan Chengd90eb7f2006-01-05 00:27:02 +000084 FP_GET_RESULT,
85
Chris Lattnercb186562007-02-25 08:15:11 +000086 /// FP_SET_RESULT - This corresponds to FpSETRESULT pseudo instruction
87 /// which copies the source operand to ST(0). It takes a chain+value and
88 /// returns a chain and a flag.
Evan Chengb077b842005-12-21 02:39:21 +000089 FP_SET_RESULT,
90
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000091 /// CALL/TAILCALL - These operations represent an abstract X86 call
92 /// instruction, which includes a bunch of information. In particular the
93 /// operands of these node are:
94 ///
95 /// #0 - The incoming token chain
96 /// #1 - The callee
97 /// #2 - The number of arg bytes the caller pushes on the stack.
98 /// #3 - The number of arg bytes the callee pops off the stack.
99 /// #4 - The value to pass in AL/AX/EAX (optional)
100 /// #5 - The value to pass in DL/DX/EDX (optional)
101 ///
102 /// The result values of these nodes are:
103 ///
104 /// #0 - The outgoing token chain
105 /// #1 - The first register result value (optional)
106 /// #2 - The second register result value (optional)
107 ///
108 /// The CALL vs TAILCALL distinction boils down to whether the callee is
109 /// known not to modify the caller's stack frame, as is standard with
110 /// LLVM.
111 CALL,
112 TAILCALL,
Andrew Lenharthb873ff32005-11-20 21:41:10 +0000113
114 /// RDTSC_DAG - This operation implements the lowering for
115 /// readcyclecounter
116 RDTSC_DAG,
Evan Cheng7df96d62005-12-17 01:21:05 +0000117
118 /// X86 compare and logical compare instructions.
Evan Cheng7d6ff3a2007-09-17 17:42:53 +0000119 CMP, COMI, UCOMI,
Evan Cheng7df96d62005-12-17 01:21:05 +0000120
Evan Chengd5781fc2005-12-21 20:21:51 +0000121 /// X86 SetCC. Operand 1 is condition code, and operand 2 is the flag
122 /// operand produced by a CMP instruction.
123 SETCC,
124
125 /// X86 conditional moves. Operand 1 and operand 2 are the two values
Chris Lattner91897772006-10-18 18:26:48 +0000126 /// to select from (operand 1 is a R/W operand). Operand 3 is the
127 /// condition code, and operand 4 is the flag operand produced by a CMP
128 /// or TEST instruction. It also writes a flag result.
Evan Cheng7df96d62005-12-17 01:21:05 +0000129 CMOV,
Evan Cheng898101c2005-12-19 23:12:38 +0000130
Evan Chengd5781fc2005-12-21 20:21:51 +0000131 /// X86 conditional branches. Operand 1 is the chain operand, operand 2
132 /// is the block to branch if condition is true, operand 3 is the
133 /// condition code, and operand 4 is the flag operand produced by a CMP
134 /// or TEST instruction.
Evan Cheng898101c2005-12-19 23:12:38 +0000135 BRCOND,
Evan Chengb077b842005-12-21 02:39:21 +0000136
Evan Cheng67f92a72006-01-11 22:15:48 +0000137 /// Return with a flag operand. Operand 1 is the chain operand, operand
138 /// 2 is the number of bytes of stack to pop.
Evan Chengb077b842005-12-21 02:39:21 +0000139 RET_FLAG,
Evan Cheng67f92a72006-01-11 22:15:48 +0000140
141 /// REP_STOS - Repeat fill, corresponds to X86::REP_STOSx.
142 REP_STOS,
143
144 /// REP_MOVS - Repeat move, corresponds to X86::REP_MOVSx.
145 REP_MOVS,
Evan Cheng223547a2006-01-31 22:28:30 +0000146
Evan Cheng7ccced62006-02-18 00:15:05 +0000147 /// GlobalBaseReg - On Darwin, this node represents the result of the popl
148 /// at function entry, used for PIC code.
149 GlobalBaseReg,
Evan Chenga0ea0532006-02-23 02:43:52 +0000150
Chris Lattner6458f182006-09-28 23:33:12 +0000151 /// Wrapper - A wrapper node for TargetConstantPool,
Evan Cheng020d2e82006-02-23 20:41:18 +0000152 /// TargetExternalSymbol, and TargetGlobalAddress.
153 Wrapper,
Evan Cheng48090aa2006-03-21 23:01:21 +0000154
Evan Cheng0085a282006-11-30 21:55:46 +0000155 /// WrapperRIP - Special wrapper used under X86-64 PIC mode for RIP
156 /// relative displacements.
157 WrapperRIP,
158
Evan Chengbc4832b2006-03-24 23:15:12 +0000159 /// S2VEC - X86 version of SCALAR_TO_VECTOR. The destination base does not
160 /// have to match the operand type.
161 S2VEC,
Evan Chengb9df0ca2006-03-22 02:53:00 +0000162
Evan Chengb067a1e2006-03-31 19:22:53 +0000163 /// PEXTRW - Extract a 16-bit value from a vector and zero extend it to
Evan Cheng653159f2006-03-31 21:55:24 +0000164 /// i32, corresponds to X86::PEXTRW.
Evan Chengb067a1e2006-03-31 19:22:53 +0000165 PEXTRW,
Evan Cheng653159f2006-03-31 21:55:24 +0000166
167 /// PINSRW - Insert the lower 16-bits of a 32-bit value to a vector,
168 /// corresponds to X86::PINSRW.
Evan Cheng8ca29322006-11-10 21:43:37 +0000169 PINSRW,
170
171 /// FMAX, FMIN - Floating point max and min.
172 ///
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +0000173 FMAX, FMIN,
Dan Gohman20382522007-07-10 00:05:58 +0000174
175 /// FRSQRT, FRCP - Floating point reciprocal-sqrt and reciprocal
176 /// approximation. Note that these typically require refinement
177 /// in order to obtain suitable precision.
178 FRSQRT, FRCP,
179
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +0000180 // Thread Local Storage
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000181 TLSADDR, THREAD_POINTER,
182
183 // Exception Handling helpers
184 EH_RETURN
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000185 };
186 }
187
Evan Chengb9df0ca2006-03-22 02:53:00 +0000188 /// Define some predicates that are used for node matching.
189 namespace X86 {
Evan Cheng0188ecb2006-03-22 18:59:22 +0000190 /// isPSHUFDMask - Return true if the specified VECTOR_SHUFFLE operand
191 /// specifies a shuffle of elements that is suitable for input to PSHUFD.
192 bool isPSHUFDMask(SDNode *N);
193
Evan Cheng506d3df2006-03-29 23:07:14 +0000194 /// isPSHUFHWMask - Return true if the specified VECTOR_SHUFFLE operand
195 /// specifies a shuffle of elements that is suitable for input to PSHUFD.
196 bool isPSHUFHWMask(SDNode *N);
197
198 /// isPSHUFLWMask - Return true if the specified VECTOR_SHUFFLE operand
199 /// specifies a shuffle of elements that is suitable for input to PSHUFD.
200 bool isPSHUFLWMask(SDNode *N);
201
Evan Cheng14aed5e2006-03-24 01:18:28 +0000202 /// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
203 /// specifies a shuffle of elements that is suitable for input to SHUFP*.
204 bool isSHUFPMask(SDNode *N);
205
Evan Cheng2c0dbd02006-03-24 02:58:06 +0000206 /// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
207 /// specifies a shuffle of elements that is suitable for input to MOVHLPS.
208 bool isMOVHLPSMask(SDNode *N);
209
Evan Cheng6e56e2c2006-11-07 22:14:24 +0000210 /// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
211 /// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
212 /// <2, 3, 2, 3>
213 bool isMOVHLPS_v_undef_Mask(SDNode *N);
214
Evan Cheng5ced1d82006-04-06 23:23:56 +0000215 /// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
216 /// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
217 bool isMOVLPMask(SDNode *N);
218
219 /// isMOVHPMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng533a0aa2006-04-19 20:35:22 +0000220 /// specifies a shuffle of elements that is suitable for input to MOVHP{S|D}
221 /// as well as MOVLHPS.
Evan Cheng5ced1d82006-04-06 23:23:56 +0000222 bool isMOVHPMask(SDNode *N);
223
Evan Cheng0038e592006-03-28 00:39:58 +0000224 /// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
225 /// specifies a shuffle of elements that is suitable for input to UNPCKL.
Evan Cheng39623da2006-04-20 08:58:49 +0000226 bool isUNPCKLMask(SDNode *N, bool V2IsSplat = false);
Evan Cheng0038e592006-03-28 00:39:58 +0000227
Evan Cheng4fcb9222006-03-28 02:43:26 +0000228 /// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
229 /// specifies a shuffle of elements that is suitable for input to UNPCKH.
Evan Cheng39623da2006-04-20 08:58:49 +0000230 bool isUNPCKHMask(SDNode *N, bool V2IsSplat = false);
Evan Cheng4fcb9222006-03-28 02:43:26 +0000231
Evan Cheng1d5a8cc2006-04-05 07:20:06 +0000232 /// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
233 /// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
234 /// <0, 0, 1, 1>
235 bool isUNPCKL_v_undef_Mask(SDNode *N);
236
Bill Wendling2f9bb1a2007-04-24 21:16:55 +0000237 /// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
238 /// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
239 /// <2, 2, 3, 3>
240 bool isUNPCKH_v_undef_Mask(SDNode *N);
241
Evan Cheng017dcc62006-04-21 01:05:10 +0000242 /// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
243 /// specifies a shuffle of elements that is suitable for input to MOVSS,
244 /// MOVSD, and MOVD, i.e. setting the lowest element.
245 bool isMOVLMask(SDNode *N);
Evan Chengd6d1cbd2006-04-11 00:19:04 +0000246
Evan Chengd9539472006-04-14 21:59:03 +0000247 /// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
248 /// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
249 bool isMOVSHDUPMask(SDNode *N);
250
251 /// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
252 /// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
253 bool isMOVSLDUPMask(SDNode *N);
254
Evan Chengb9df0ca2006-03-22 02:53:00 +0000255 /// isSplatMask - Return true if the specified VECTOR_SHUFFLE operand
256 /// specifies a splat of a single element.
257 bool isSplatMask(SDNode *N);
258
Evan Chengf686d9b2006-10-27 21:08:32 +0000259 /// isSplatLoMask - Return true if the specified VECTOR_SHUFFLE operand
260 /// specifies a splat of zero element.
261 bool isSplatLoMask(SDNode *N);
262
Evan Cheng63d33002006-03-22 08:01:21 +0000263 /// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
264 /// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUF* and SHUFP*
265 /// instructions.
266 unsigned getShuffleSHUFImmediate(SDNode *N);
Evan Cheng506d3df2006-03-29 23:07:14 +0000267
268 /// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
269 /// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFHW
270 /// instructions.
271 unsigned getShufflePSHUFHWImmediate(SDNode *N);
272
273 /// getShufflePSHUFKWImmediate - Return the appropriate immediate to shuffle
274 /// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFLW
275 /// instructions.
276 unsigned getShufflePSHUFLWImmediate(SDNode *N);
Evan Chengb9df0ca2006-03-22 02:53:00 +0000277 }
278
Chris Lattner91897772006-10-18 18:26:48 +0000279 //===--------------------------------------------------------------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000280 // X86TargetLowering - X86 Implementation of the TargetLowering interface
281 class X86TargetLowering : public TargetLowering {
282 int VarArgsFrameIndex; // FrameIndex for start of varargs area.
Evan Cheng25ab6902006-09-08 06:48:29 +0000283 int RegSaveFrameIndex; // X86-64 vararg func register save area.
284 unsigned VarArgsGPOffset; // X86-64 vararg func int reg offset.
285 unsigned VarArgsFPOffset; // X86-64 vararg func fp reg offset.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000286 int BytesToPopOnReturn; // Number of arg bytes ret should pop.
287 int BytesCallerReserves; // Number of arg bytes caller makes.
288 public:
Dan Gohman61e729e2007-08-02 21:21:54 +0000289 explicit X86TargetLowering(TargetMachine &TM);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000290
291 // Return the number of bytes that a function should pop when it returns (in
292 // addition to the space used by the return address).
293 //
294 unsigned getBytesToPopOnReturn() const { return BytesToPopOnReturn; }
295
296 // Return the number of bytes that the caller reserves for arguments passed
297 // to this function.
298 unsigned getBytesCallerReserves() const { return BytesCallerReserves; }
299
Chris Lattner54e3efd2007-02-26 04:01:25 +0000300 /// getStackPtrReg - Return the stack pointer register we are using: either
301 /// ESP or RSP.
302 unsigned getStackPtrReg() const { return X86StackPtr; }
303
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000304 /// LowerOperation - Provide custom lowering hooks for some operations.
305 ///
306 virtual SDOperand LowerOperation(SDOperand Op, SelectionDAG &DAG);
307
Evan Cheng206ee9d2006-07-07 08:33:52 +0000308 virtual SDOperand PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const;
309
Evan Cheng4a460802006-01-11 00:33:36 +0000310 virtual MachineBasicBlock *InsertAtEndOfBasicBlock(MachineInstr *MI,
311 MachineBasicBlock *MBB);
312
Evan Cheng72261582005-12-20 06:22:03 +0000313 /// getTargetNodeName - This method returns the name of a target specific
314 /// DAG node.
315 virtual const char *getTargetNodeName(unsigned Opcode) const;
316
Nate Begeman368e18d2006-02-16 21:11:51 +0000317 /// computeMaskedBitsForTargetNode - Determine which of the bits specified
318 /// in Mask are known to be either zero or one and return them in the
319 /// KnownZero/KnownOne bitsets.
320 virtual void computeMaskedBitsForTargetNode(const SDOperand Op,
321 uint64_t Mask,
322 uint64_t &KnownZero,
323 uint64_t &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +0000324 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +0000325 unsigned Depth = 0) const;
326
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000327 SDOperand getReturnAddressFrameIndex(SelectionDAG &DAG);
328
Chris Lattner4234f572007-03-25 02:14:49 +0000329 ConstraintType getConstraintType(const std::string &Constraint) const;
Chris Lattnerf4dff842006-07-11 02:54:03 +0000330
Chris Lattner259e97c2006-01-31 19:43:35 +0000331 std::vector<unsigned>
Chris Lattner1efa40f2006-02-22 00:56:39 +0000332 getRegClassForInlineAsmConstraint(const std::string &Constraint,
333 MVT::ValueType VT) const;
Chris Lattner48884cd2007-08-25 00:47:38 +0000334
335 /// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
336 /// vector. If it is invalid, don't add anything to Ops.
337 virtual void LowerAsmOperandForConstraint(SDOperand Op,
338 char ConstraintLetter,
339 std::vector<SDOperand> &Ops,
340 SelectionDAG &DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +0000341
Chris Lattner91897772006-10-18 18:26:48 +0000342 /// getRegForInlineAsmConstraint - Given a physical register constraint
343 /// (e.g. {edx}), return the register number and the register class for the
344 /// register. This should only be used for C_Register constraints. On
345 /// error, this returns a register number of 0.
Chris Lattnerf76d1802006-07-31 23:26:50 +0000346 std::pair<unsigned, const TargetRegisterClass*>
347 getRegForInlineAsmConstraint(const std::string &Constraint,
348 MVT::ValueType VT) const;
349
Chris Lattnerc9addb72007-03-30 23:15:24 +0000350 /// isLegalAddressingMode - Return true if the addressing mode represented
351 /// by AM is legal for this target, for a load/store of the specified type.
352 virtual bool isLegalAddressingMode(const AddrMode &AM, const Type *Ty)const;
353
Evan Cheng0188ecb2006-03-22 18:59:22 +0000354 /// isShuffleMaskLegal - Targets can use this to indicate that they only
355 /// support *some* VECTOR_SHUFFLE operations, those with specific masks.
Chris Lattner91897772006-10-18 18:26:48 +0000356 /// By default, if a target supports the VECTOR_SHUFFLE node, all mask
357 /// values are assumed to be legal.
Evan Chengca6e8ea2006-03-22 22:07:06 +0000358 virtual bool isShuffleMaskLegal(SDOperand Mask, MVT::ValueType VT) const;
Evan Cheng39623da2006-04-20 08:58:49 +0000359
360 /// isVectorClearMaskLegal - Similar to isShuffleMaskLegal. This is
361 /// used by Targets can use this to indicate if there is a suitable
362 /// VECTOR_SHUFFLE that can be used to replace a VAND with a constant
363 /// pool entry.
364 virtual bool isVectorClearMaskLegal(std::vector<SDOperand> &BVOps,
365 MVT::ValueType EVT,
366 SelectionDAG &DAG) const;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000367 private:
Evan Cheng0db9fe62006-04-25 20:13:52 +0000368 /// Subtarget - Keep a pointer to the X86Subtarget around so that we can
369 /// make the right decision when generating code for different targets.
370 const X86Subtarget *Subtarget;
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000371 const MRegisterInfo *RegInfo;
Evan Cheng0db9fe62006-04-25 20:13:52 +0000372
Evan Cheng25ab6902006-09-08 06:48:29 +0000373 /// X86StackPtr - X86 physical register used as stack ptr.
374 unsigned X86StackPtr;
375
Evan Cheng0db9fe62006-04-25 20:13:52 +0000376 /// X86ScalarSSE - Select between SSE2 or x87 floating point ops.
377 bool X86ScalarSSE;
378
Chris Lattner3085e152007-02-25 08:59:22 +0000379 SDNode *LowerCallResult(SDOperand Chain, SDOperand InFlag, SDNode*TheCall,
380 unsigned CallingConv, SelectionDAG &DAG);
381
Rafael Espindola1b5dcc32007-08-31 15:06:30 +0000382
Rafael Espindola7effac52007-09-14 15:48:13 +0000383 SDOperand LowerMemArgument(SDOperand Op, SelectionDAG &DAG,
384 const CCValAssign &VA, MachineFrameInfo *MFI,
385 SDOperand Root, unsigned i);
386
Rafael Espindola1b5dcc32007-08-31 15:06:30 +0000387 SDOperand LowerMemOpCallTo(SDOperand Op, SelectionDAG &DAG,
388 const SDOperand &StackPtr,
389 const CCValAssign &VA, SDOperand Chain,
390 SDOperand Arg);
391
Anton Korobeynikovb10308e2007-01-28 13:31:35 +0000392 // C and StdCall Calling Convention implementation.
393 SDOperand LowerCCCArguments(SDOperand Op, SelectionDAG &DAG,
394 bool isStdCall = false);
Chris Lattner09c75a42007-02-25 09:06:15 +0000395 SDOperand LowerCCCCallTo(SDOperand Op, SelectionDAG &DAG, unsigned CC);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000396
Evan Cheng25ab6902006-09-08 06:48:29 +0000397 // X86-64 C Calling Convention implementation.
398 SDOperand LowerX86_64CCCArguments(SDOperand Op, SelectionDAG &DAG);
Chris Lattner09c75a42007-02-25 09:06:15 +0000399 SDOperand LowerX86_64CCCCallTo(SDOperand Op, SelectionDAG &DAG,unsigned CC);
Evan Cheng25ab6902006-09-08 06:48:29 +0000400
Anton Korobeynikovb10308e2007-01-28 13:31:35 +0000401 // Fast and FastCall Calling Convention implementation.
Chris Lattner2db39b82007-02-28 06:05:16 +0000402 SDOperand LowerFastCCArguments(SDOperand Op, SelectionDAG &DAG);
Chris Lattner09c75a42007-02-25 09:06:15 +0000403 SDOperand LowerFastCCCallTo(SDOperand Op, SelectionDAG &DAG, unsigned CC);
Evan Cheng559806f2006-01-27 08:10:46 +0000404
Evan Cheng0db9fe62006-04-25 20:13:52 +0000405 SDOperand LowerBUILD_VECTOR(SDOperand Op, SelectionDAG &DAG);
406 SDOperand LowerVECTOR_SHUFFLE(SDOperand Op, SelectionDAG &DAG);
407 SDOperand LowerEXTRACT_VECTOR_ELT(SDOperand Op, SelectionDAG &DAG);
408 SDOperand LowerINSERT_VECTOR_ELT(SDOperand Op, SelectionDAG &DAG);
409 SDOperand LowerSCALAR_TO_VECTOR(SDOperand Op, SelectionDAG &DAG);
410 SDOperand LowerConstantPool(SDOperand Op, SelectionDAG &DAG);
411 SDOperand LowerGlobalAddress(SDOperand Op, SelectionDAG &DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +0000412 SDOperand LowerGlobalTLSAddress(SDOperand Op, SelectionDAG &DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +0000413 SDOperand LowerExternalSymbol(SDOperand Op, SelectionDAG &DAG);
414 SDOperand LowerShift(SDOperand Op, SelectionDAG &DAG);
415 SDOperand LowerSINT_TO_FP(SDOperand Op, SelectionDAG &DAG);
416 SDOperand LowerFP_TO_SINT(SDOperand Op, SelectionDAG &DAG);
417 SDOperand LowerFABS(SDOperand Op, SelectionDAG &DAG);
418 SDOperand LowerFNEG(SDOperand Op, SelectionDAG &DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000419 SDOperand LowerFCOPYSIGN(SDOperand Op, SelectionDAG &DAG);
Evan Cheng734503b2006-09-11 02:19:56 +0000420 SDOperand LowerSETCC(SDOperand Op, SelectionDAG &DAG, SDOperand Chain);
Evan Cheng0db9fe62006-04-25 20:13:52 +0000421 SDOperand LowerSELECT(SDOperand Op, SelectionDAG &DAG);
422 SDOperand LowerBRCOND(SDOperand Op, SelectionDAG &DAG);
423 SDOperand LowerMEMSET(SDOperand Op, SelectionDAG &DAG);
424 SDOperand LowerMEMCPY(SDOperand Op, SelectionDAG &DAG);
425 SDOperand LowerJumpTable(SDOperand Op, SelectionDAG &DAG);
Evan Cheng32fe1032006-05-25 00:59:30 +0000426 SDOperand LowerCALL(SDOperand Op, SelectionDAG &DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +0000427 SDOperand LowerRET(SDOperand Op, SelectionDAG &DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000428 SDOperand LowerDYNAMIC_STACKALLOC(SDOperand Op, SelectionDAG &DAG);
Evan Cheng1bc78042006-04-26 01:20:17 +0000429 SDOperand LowerFORMAL_ARGUMENTS(SDOperand Op, SelectionDAG &DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +0000430 SDOperand LowerREADCYCLCECOUNTER(SDOperand Op, SelectionDAG &DAG);
431 SDOperand LowerVASTART(SDOperand Op, SelectionDAG &DAG);
Evan Chengae642192007-03-02 23:16:35 +0000432 SDOperand LowerVACOPY(SDOperand Op, SelectionDAG &DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +0000433 SDOperand LowerINTRINSIC_WO_CHAIN(SDOperand Op, SelectionDAG &DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +0000434 SDOperand LowerRETURNADDR(SDOperand Op, SelectionDAG &DAG);
435 SDOperand LowerFRAMEADDR(SDOperand Op, SelectionDAG &DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000436 SDOperand LowerFRAME_TO_ARGS_OFFSET(SDOperand Op, SelectionDAG &DAG);
437 SDOperand LowerEH_RETURN(SDOperand Op, SelectionDAG &DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000438 SDOperand LowerTRAMPOLINE(SDOperand Op, SelectionDAG &DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000439 };
440}
441
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000442#endif // X86ISELLOWERING_H