blob: 2fabca0d8570bca752889b7ee2157ecbb0b0b852 [file] [log] [blame]
Evan Chengffcb95b2006-02-21 19:13:53 +00001//====- X86InstrSSE.td - Describe the X86 Instruction Set -------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the Evan Cheng and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 SSE instruction set, defining the instructions,
11// and properties of the instructions which are needed for code generation,
12// machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Evan Cheng4e4c71e2006-02-21 20:00:20 +000016//===----------------------------------------------------------------------===//
Evan Cheng2246f842006-03-18 01:23:20 +000017// SSE specific DAG Nodes.
18//===----------------------------------------------------------------------===//
19
Evan Chengb9df0ca2006-03-22 02:53:00 +000020def X86loadp : SDNode<"X86ISD::LOAD_PACK", SDTLoad,
21 [SDNPHasChain]>;
Evan Cheng206ee9d2006-07-07 08:33:52 +000022def X86loadu : SDNode<"X86ISD::LOAD_UA", SDTLoad,
23 [SDNPHasChain]>;
Evan Cheng6be2c582006-04-05 23:38:46 +000024def X86fand : SDNode<"X86ISD::FAND", SDTFPBinOp,
Evan Chengb9df0ca2006-03-22 02:53:00 +000025 [SDNPCommutative, SDNPAssociative]>;
Evan Cheng6be2c582006-04-05 23:38:46 +000026def X86fxor : SDNode<"X86ISD::FXOR", SDTFPBinOp,
Evan Chengb9df0ca2006-03-22 02:53:00 +000027 [SDNPCommutative, SDNPAssociative]>;
Evan Cheng6be2c582006-04-05 23:38:46 +000028def X86comi : SDNode<"X86ISD::COMI", SDTX86CmpTest,
Evan Cheng734503b2006-09-11 02:19:56 +000029 [SDNPHasChain, SDNPOutFlag]>;
Evan Cheng6be2c582006-04-05 23:38:46 +000030def X86ucomi : SDNode<"X86ISD::UCOMI", SDTX86CmpTest,
Evan Cheng734503b2006-09-11 02:19:56 +000031 [SDNPHasChain, SDNPOutFlag]>;
Evan Chengbc4832b2006-03-24 23:15:12 +000032def X86s2vec : SDNode<"X86ISD::S2VEC",
Evan Chengb9df0ca2006-03-22 02:53:00 +000033 SDTypeProfile<1, 1, []>, []>;
Evan Chengb067a1e2006-03-31 19:22:53 +000034def X86pextrw : SDNode<"X86ISD::PEXTRW",
35 SDTypeProfile<1, 2, []>, []>;
Evan Cheng653159f2006-03-31 21:55:24 +000036def X86pinsrw : SDNode<"X86ISD::PINSRW",
37 SDTypeProfile<1, 3, []>, []>;
Evan Chengc60bd972006-03-25 09:37:23 +000038
Evan Cheng2246f842006-03-18 01:23:20 +000039//===----------------------------------------------------------------------===//
Evan Cheng06a8aa12006-03-17 19:55:52 +000040// SSE pattern fragments
41//===----------------------------------------------------------------------===//
42
43def X86loadpf32 : PatFrag<(ops node:$ptr), (f32 (X86loadp node:$ptr))>;
44def X86loadpf64 : PatFrag<(ops node:$ptr), (f64 (X86loadp node:$ptr))>;
45
Evan Cheng2246f842006-03-18 01:23:20 +000046def loadv4f32 : PatFrag<(ops node:$ptr), (v4f32 (load node:$ptr))>;
47def loadv2f64 : PatFrag<(ops node:$ptr), (v2f64 (load node:$ptr))>;
Evan Cheng24dc1f52006-03-23 07:44:07 +000048def loadv16i8 : PatFrag<(ops node:$ptr), (v16i8 (load node:$ptr))>;
49def loadv8i16 : PatFrag<(ops node:$ptr), (v8i16 (load node:$ptr))>;
50def loadv4i32 : PatFrag<(ops node:$ptr), (v4i32 (load node:$ptr))>;
51def loadv2i64 : PatFrag<(ops node:$ptr), (v2i64 (load node:$ptr))>;
Evan Cheng06a8aa12006-03-17 19:55:52 +000052
Evan Cheng1b32f222006-03-30 07:33:32 +000053def bc_v4f32 : PatFrag<(ops node:$in), (v4f32 (bitconvert node:$in))>;
54def bc_v2f64 : PatFrag<(ops node:$in), (v2f64 (bitconvert node:$in))>;
Evan Cheng506d3df2006-03-29 23:07:14 +000055def bc_v16i8 : PatFrag<(ops node:$in), (v16i8 (bitconvert node:$in))>;
56def bc_v8i16 : PatFrag<(ops node:$in), (v8i16 (bitconvert node:$in))>;
Evan Cheng5aa97b22006-03-29 18:47:40 +000057def bc_v4i32 : PatFrag<(ops node:$in), (v4i32 (bitconvert node:$in))>;
58def bc_v2i64 : PatFrag<(ops node:$in), (v2i64 (bitconvert node:$in))>;
59
Evan Cheng386031a2006-03-24 07:29:27 +000060def fp32imm0 : PatLeaf<(f32 fpimm), [{
61 return N->isExactlyValue(+0.0);
62}]>;
63
Evan Chengff65e382006-04-04 21:49:39 +000064def PSxLDQ_imm : SDNodeXForm<imm, [{
65 // Transformation function: imm >> 3
66 return getI32Imm(N->getValue() >> 3);
67}]>;
68
Evan Cheng63d33002006-03-22 08:01:21 +000069// SHUFFLE_get_shuf_imm xform function: convert vector_shuffle mask to PSHUF*,
70// SHUFP* etc. imm.
71def SHUFFLE_get_shuf_imm : SDNodeXForm<build_vector, [{
72 return getI8Imm(X86::getShuffleSHUFImmediate(N));
Evan Chengb9df0ca2006-03-22 02:53:00 +000073}]>;
74
Evan Cheng506d3df2006-03-29 23:07:14 +000075// SHUFFLE_get_pshufhw_imm xform function: convert vector_shuffle mask to
76// PSHUFHW imm.
77def SHUFFLE_get_pshufhw_imm : SDNodeXForm<build_vector, [{
78 return getI8Imm(X86::getShufflePSHUFHWImmediate(N));
79}]>;
80
81// SHUFFLE_get_pshuflw_imm xform function: convert vector_shuffle mask to
82// PSHUFLW imm.
83def SHUFFLE_get_pshuflw_imm : SDNodeXForm<build_vector, [{
84 return getI8Imm(X86::getShufflePSHUFLWImmediate(N));
85}]>;
86
Evan Cheng691c9232006-03-29 19:02:40 +000087def SSE_splat_mask : PatLeaf<(build_vector), [{
Evan Cheng0188ecb2006-03-22 18:59:22 +000088 return X86::isSplatMask(N);
Evan Cheng691c9232006-03-29 19:02:40 +000089}], SHUFFLE_get_shuf_imm>;
Evan Cheng0188ecb2006-03-22 18:59:22 +000090
Evan Chengd9539472006-04-14 21:59:03 +000091def SSE_splat_v2_mask : PatLeaf<(build_vector), [{
92 return X86::isSplatMask(N);
93}]>;
94
Evan Cheng2c0dbd02006-03-24 02:58:06 +000095def MOVHLPS_shuffle_mask : PatLeaf<(build_vector), [{
96 return X86::isMOVHLPSMask(N);
Evan Cheng4fcb9222006-03-28 02:43:26 +000097}]>;
Evan Cheng2c0dbd02006-03-24 02:58:06 +000098
Evan Cheng5ced1d82006-04-06 23:23:56 +000099def MOVHP_shuffle_mask : PatLeaf<(build_vector), [{
100 return X86::isMOVHPMask(N);
101}]>;
102
103def MOVLP_shuffle_mask : PatLeaf<(build_vector), [{
104 return X86::isMOVLPMask(N);
105}]>;
106
Evan Cheng017dcc62006-04-21 01:05:10 +0000107def MOVL_shuffle_mask : PatLeaf<(build_vector), [{
108 return X86::isMOVLMask(N);
Evan Chengd6d1cbd2006-04-11 00:19:04 +0000109}]>;
110
Evan Chengd9539472006-04-14 21:59:03 +0000111def MOVSHDUP_shuffle_mask : PatLeaf<(build_vector), [{
112 return X86::isMOVSHDUPMask(N);
113}]>;
114
115def MOVSLDUP_shuffle_mask : PatLeaf<(build_vector), [{
116 return X86::isMOVSLDUPMask(N);
117}]>;
118
Evan Cheng0038e592006-03-28 00:39:58 +0000119def UNPCKL_shuffle_mask : PatLeaf<(build_vector), [{
120 return X86::isUNPCKLMask(N);
121}]>;
122
Evan Cheng4fcb9222006-03-28 02:43:26 +0000123def UNPCKH_shuffle_mask : PatLeaf<(build_vector), [{
124 return X86::isUNPCKHMask(N);
125}]>;
126
Evan Cheng1d5a8cc2006-04-05 07:20:06 +0000127def UNPCKL_v_undef_shuffle_mask : PatLeaf<(build_vector), [{
128 return X86::isUNPCKL_v_undef_Mask(N);
129}]>;
130
Evan Cheng0188ecb2006-03-22 18:59:22 +0000131def PSHUFD_shuffle_mask : PatLeaf<(build_vector), [{
Evan Cheng4f563382006-03-29 01:30:51 +0000132 return X86::isPSHUFDMask(N);
Evan Cheng14aed5e2006-03-24 01:18:28 +0000133}], SHUFFLE_get_shuf_imm>;
Evan Cheng0188ecb2006-03-22 18:59:22 +0000134
Evan Cheng506d3df2006-03-29 23:07:14 +0000135def PSHUFHW_shuffle_mask : PatLeaf<(build_vector), [{
136 return X86::isPSHUFHWMask(N);
137}], SHUFFLE_get_pshufhw_imm>;
138
139def PSHUFLW_shuffle_mask : PatLeaf<(build_vector), [{
140 return X86::isPSHUFLWMask(N);
141}], SHUFFLE_get_pshuflw_imm>;
142
Evan Cheng3d60df42006-04-10 22:35:16 +0000143def SHUFP_unary_shuffle_mask : PatLeaf<(build_vector), [{
144 return X86::isPSHUFDMask(N);
Evan Cheng7d9061e2006-03-30 19:54:57 +0000145}], SHUFFLE_get_shuf_imm>;
146
Evan Cheng14aed5e2006-03-24 01:18:28 +0000147def SHUFP_shuffle_mask : PatLeaf<(build_vector), [{
148 return X86::isSHUFPMask(N);
149}], SHUFFLE_get_shuf_imm>;
Evan Chengb9df0ca2006-03-22 02:53:00 +0000150
Evan Cheng3d60df42006-04-10 22:35:16 +0000151def PSHUFD_binary_shuffle_mask : PatLeaf<(build_vector), [{
152 return X86::isSHUFPMask(N);
Evan Cheng475aecf2006-03-29 03:04:49 +0000153}], SHUFFLE_get_shuf_imm>;
154
Evan Cheng06a8aa12006-03-17 19:55:52 +0000155//===----------------------------------------------------------------------===//
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000156// SSE scalar FP Instructions
157//===----------------------------------------------------------------------===//
158
Evan Cheng470a6ad2006-02-22 02:26:30 +0000159// Instruction templates
160// SSI - SSE1 instructions with XS prefix.
161// SDI - SSE2 instructions with XD prefix.
162// PSI - SSE1 instructions with TB prefix.
163// PDI - SSE2 instructions with TB and OpSize prefixes.
Evan Cheng2da953f2006-03-22 07:10:28 +0000164// PSIi8 - SSE1 instructions with ImmT == Imm8 and TB prefix.
165// PDIi8 - SSE2 instructions with ImmT == Imm8 and TB and OpSize prefixes.
Evan Chengd9539472006-04-14 21:59:03 +0000166// S3I - SSE3 instructions with TB and OpSize prefixes.
167// S3SI - SSE3 instructions with XS prefix.
Evan Cheng57ebe9f2006-04-15 05:37:34 +0000168// S3DI - SSE3 instructions with XD prefix.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000169class SSI<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
170 : I<o, F, ops, asm, pattern>, XS, Requires<[HasSSE1]>;
171class SDI<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
172 : I<o, F, ops, asm, pattern>, XD, Requires<[HasSSE2]>;
173class PSI<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
174 : I<o, F, ops, asm, pattern>, TB, Requires<[HasSSE1]>;
175class PDI<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
176 : I<o, F, ops, asm, pattern>, TB, OpSize, Requires<[HasSSE2]>;
Evan Cheng2da953f2006-03-22 07:10:28 +0000177class PSIi8<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
Evan Chengb2149502006-06-19 19:25:30 +0000178 : Ii8<o, F, ops, asm, pattern>, TB, Requires<[HasSSE1]>;
Evan Cheng2da953f2006-03-22 07:10:28 +0000179class PDIi8<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
Evan Chengb2149502006-06-19 19:25:30 +0000180 : Ii8<o, F, ops, asm, pattern>, TB, OpSize, Requires<[HasSSE2]>;
181
Evan Cheng4b1734f2006-03-31 21:29:33 +0000182class S3SI<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
Evan Chengd9539472006-04-14 21:59:03 +0000183 : I<o, F, ops, asm, pattern>, XS, Requires<[HasSSE3]>;
Evan Cheng4b1734f2006-03-31 21:29:33 +0000184class S3DI<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
Evan Chengd9539472006-04-14 21:59:03 +0000185 : I<o, F, ops, asm, pattern>, XD, Requires<[HasSSE3]>;
186class S3I<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
Evan Cheng4b1734f2006-03-31 21:29:33 +0000187 : I<o, F, ops, asm, pattern>, TB, OpSize, Requires<[HasSSE3]>;
188
189//===----------------------------------------------------------------------===//
190// Helpers for defining instructions that directly correspond to intrinsics.
Chris Lattner9498ed82006-10-07 05:09:48 +0000191
Chris Lattner3b837852006-10-07 05:13:26 +0000192multiclass SS_IntUnary<bits<8> o, string OpcodeStr, Intrinsic IntId> {
193 def r : SSI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src),
194 !strconcat(OpcodeStr, " {$src, $dst|$dst, $src"),
Chris Lattner9498ed82006-10-07 05:09:48 +0000195 [(set VR128:$dst, (v4f32 (IntId VR128:$src)))]>;
Chris Lattner3b837852006-10-07 05:13:26 +0000196 def m : SSI<o, MRMSrcMem, (ops VR128:$dst, f32mem:$src),
197 !strconcat(OpcodeStr, " {$src, $dst|$dst, $src"),
Chris Lattner9498ed82006-10-07 05:09:48 +0000198 [(set VR128:$dst, (v4f32 (IntId (load addr:$src))))]>;
199}
200
Chris Lattner86c1b3a2006-10-07 05:19:31 +0000201multiclass SD_IntUnary<bits<8> o, string OpcodeStr, Intrinsic IntId> {
202 def r : SDI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src),
203 !strconcat(OpcodeStr, " {$src, $dst|$dst, $src"),
204 [(set VR128:$dst, (v2f64 (IntId VR128:$src)))]>;
205 def m : SDI<o, MRMSrcMem, (ops VR128:$dst, f64mem:$src),
206 !strconcat(OpcodeStr, " {$src, $dst|$dst, $src"),
207 [(set VR128:$dst, (v2f64 (IntId (load addr:$src))))]>;
208}
Evan Cheng6e967402006-04-04 00:10:53 +0000209
210class SS_Intrr<bits<8> o, string asm, Intrinsic IntId>
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000211 : SSI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), asm,
Evan Cheng6e967402006-04-04 00:10:53 +0000212 [(set VR128:$dst, (v4f32 (IntId VR128:$src1, VR128:$src2)))]>;
213class SS_Intrm<bits<8> o, string asm, Intrinsic IntId>
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000214 : SSI<o, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f32mem:$src2), asm,
Evan Cheng6e967402006-04-04 00:10:53 +0000215 [(set VR128:$dst, (v4f32 (IntId VR128:$src1, (load addr:$src2))))]>;
216class SD_Intrr<bits<8> o, string asm, Intrinsic IntId>
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000217 : SDI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), asm,
Evan Cheng6e967402006-04-04 00:10:53 +0000218 [(set VR128:$dst, (v2f64 (IntId VR128:$src1, VR128:$src2)))]>;
219class SD_Intrm<bits<8> o, string asm, Intrinsic IntId>
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000220 : SDI<o, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f64mem:$src2), asm,
Evan Cheng6e967402006-04-04 00:10:53 +0000221 [(set VR128:$dst, (v2f64 (IntId VR128:$src1, (load addr:$src2))))]>;
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000222
223class PS_Intr<bits<8> o, string asm, Intrinsic IntId>
224 : PSI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src), asm,
225 [(set VR128:$dst, (IntId VR128:$src))]>;
226class PS_Intm<bits<8> o, string asm, Intrinsic IntId>
227 : PSI<o, MRMSrcMem, (ops VR128:$dst, f32mem:$src), asm,
228 [(set VR128:$dst, (IntId (loadv4f32 addr:$src)))]>;
229class PD_Intr<bits<8> o, string asm, Intrinsic IntId>
230 : PDI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src), asm,
231 [(set VR128:$dst, (IntId VR128:$src))]>;
232class PD_Intm<bits<8> o, string asm, Intrinsic IntId>
233 : PDI<o, MRMSrcMem, (ops VR128:$dst, f64mem:$src), asm,
234 [(set VR128:$dst, (IntId (loadv2f64 addr:$src)))]>;
235
236class PS_Intrr<bits<8> o, string asm, Intrinsic IntId>
237 : PSI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), asm,
238 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]>;
239class PS_Intrm<bits<8> o, string asm, Intrinsic IntId>
240 : PSI<o, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f32mem:$src2), asm,
241 [(set VR128:$dst, (IntId VR128:$src1, (loadv4f32 addr:$src2)))]>;
242class PD_Intrr<bits<8> o, string asm, Intrinsic IntId>
243 : PDI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), asm,
244 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]>;
245class PD_Intrm<bits<8> o, string asm, Intrinsic IntId>
246 : PDI<o, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f64mem:$src2), asm,
247 [(set VR128:$dst, (IntId VR128:$src1, (loadv2f64 addr:$src2)))]>;
248
Evan Cheng4b1734f2006-03-31 21:29:33 +0000249class S3D_Intrr<bits<8> o, string asm, Intrinsic IntId>
250 : S3DI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), asm,
Evan Chengd9539472006-04-14 21:59:03 +0000251 [(set VR128:$dst, (v4f32 (IntId VR128:$src1, VR128:$src2)))]>;
Evan Cheng4b1734f2006-03-31 21:29:33 +0000252class S3D_Intrm<bits<8> o, string asm, Intrinsic IntId>
253 : S3DI<o, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2), asm,
Evan Chengd9539472006-04-14 21:59:03 +0000254 [(set VR128:$dst, (v4f32 (IntId VR128:$src1,
255 (loadv4f32 addr:$src2))))]>;
256class S3_Intrr<bits<8> o, string asm, Intrinsic IntId>
257 : S3I<o, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), asm,
258 [(set VR128:$dst, (v2f64 (IntId VR128:$src1, VR128:$src2)))]>;
259class S3_Intrm<bits<8> o, string asm, Intrinsic IntId>
260 : S3I<o, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2), asm,
Evan Cheng4b1734f2006-03-31 21:29:33 +0000261 [(set VR128:$dst, (v2f64 (IntId VR128:$src1,
262 (loadv2f64 addr:$src2))))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000263
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000264// Some 'special' instructions
265def IMPLICIT_DEF_FR32 : I<0, Pseudo, (ops FR32:$dst),
266 "#IMPLICIT_DEF $dst",
267 [(set FR32:$dst, (undef))]>, Requires<[HasSSE2]>;
268def IMPLICIT_DEF_FR64 : I<0, Pseudo, (ops FR64:$dst),
269 "#IMPLICIT_DEF $dst",
270 [(set FR64:$dst, (undef))]>, Requires<[HasSSE2]>;
271
272// CMOV* - Used to implement the SSE SELECT DAG operation. Expanded by the
273// scheduler into a branch sequence.
274let usesCustomDAGSchedInserter = 1 in { // Expanded by the scheduler.
275 def CMOV_FR32 : I<0, Pseudo,
276 (ops FR32:$dst, FR32:$t, FR32:$f, i8imm:$cond),
277 "#CMOV_FR32 PSEUDO!",
278 [(set FR32:$dst, (X86cmov FR32:$t, FR32:$f, imm:$cond))]>;
279 def CMOV_FR64 : I<0, Pseudo,
280 (ops FR64:$dst, FR64:$t, FR64:$f, i8imm:$cond),
281 "#CMOV_FR64 PSEUDO!",
282 [(set FR64:$dst, (X86cmov FR64:$t, FR64:$f, imm:$cond))]>;
Evan Chengf7c378e2006-04-10 07:23:14 +0000283 def CMOV_V4F32 : I<0, Pseudo,
284 (ops VR128:$dst, VR128:$t, VR128:$f, i8imm:$cond),
285 "#CMOV_V4F32 PSEUDO!",
286 [(set VR128:$dst,
287 (v4f32 (X86cmov VR128:$t, VR128:$f, imm:$cond)))]>;
288 def CMOV_V2F64 : I<0, Pseudo,
289 (ops VR128:$dst, VR128:$t, VR128:$f, i8imm:$cond),
290 "#CMOV_V2F64 PSEUDO!",
291 [(set VR128:$dst,
292 (v2f64 (X86cmov VR128:$t, VR128:$f, imm:$cond)))]>;
293 def CMOV_V2I64 : I<0, Pseudo,
294 (ops VR128:$dst, VR128:$t, VR128:$f, i8imm:$cond),
295 "#CMOV_V2I64 PSEUDO!",
296 [(set VR128:$dst,
297 (v2i64 (X86cmov VR128:$t, VR128:$f, imm:$cond)))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000298}
299
300// Move Instructions
Evan Cheng470a6ad2006-02-22 02:26:30 +0000301def MOVSSrr : SSI<0x10, MRMSrcReg, (ops FR32:$dst, FR32:$src),
302 "movss {$src, $dst|$dst, $src}", []>;
303def MOVSSrm : SSI<0x10, MRMSrcMem, (ops FR32:$dst, f32mem:$src),
304 "movss {$src, $dst|$dst, $src}",
305 [(set FR32:$dst, (loadf32 addr:$src))]>;
306def MOVSDrr : SDI<0x10, MRMSrcReg, (ops FR64:$dst, FR64:$src),
307 "movsd {$src, $dst|$dst, $src}", []>;
308def MOVSDrm : SDI<0x10, MRMSrcMem, (ops FR64:$dst, f64mem:$src),
309 "movsd {$src, $dst|$dst, $src}",
310 [(set FR64:$dst, (loadf64 addr:$src))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000311
Evan Cheng470a6ad2006-02-22 02:26:30 +0000312def MOVSSmr : SSI<0x11, MRMDestMem, (ops f32mem:$dst, FR32:$src),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000313 "movss {$src, $dst|$dst, $src}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000314 [(store FR32:$src, addr:$dst)]>;
315def MOVSDmr : SDI<0x11, MRMDestMem, (ops f64mem:$dst, FR64:$src),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000316 "movsd {$src, $dst|$dst, $src}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000317 [(store FR64:$src, addr:$dst)]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000318
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000319// Arithmetic instructions
320let isTwoAddress = 1 in {
321let isCommutable = 1 in {
Evan Cheng470a6ad2006-02-22 02:26:30 +0000322def ADDSSrr : SSI<0x58, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000323 "addss {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000324 [(set FR32:$dst, (fadd FR32:$src1, FR32:$src2))]>;
325def ADDSDrr : SDI<0x58, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000326 "addsd {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000327 [(set FR64:$dst, (fadd FR64:$src1, FR64:$src2))]>;
328def MULSSrr : SSI<0x59, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000329 "mulss {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000330 [(set FR32:$dst, (fmul FR32:$src1, FR32:$src2))]>;
331def MULSDrr : SDI<0x59, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000332 "mulsd {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000333 [(set FR64:$dst, (fmul FR64:$src1, FR64:$src2))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000334}
335
Evan Cheng470a6ad2006-02-22 02:26:30 +0000336def ADDSSrm : SSI<0x58, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f32mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000337 "addss {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000338 [(set FR32:$dst, (fadd FR32:$src1, (loadf32 addr:$src2)))]>;
339def ADDSDrm : SDI<0x58, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f64mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000340 "addsd {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000341 [(set FR64:$dst, (fadd FR64:$src1, (loadf64 addr:$src2)))]>;
342def MULSSrm : SSI<0x59, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f32mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000343 "mulss {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000344 [(set FR32:$dst, (fmul FR32:$src1, (loadf32 addr:$src2)))]>;
345def MULSDrm : SDI<0x59, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f64mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000346 "mulsd {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000347 [(set FR64:$dst, (fmul FR64:$src1, (loadf64 addr:$src2)))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000348
Evan Cheng470a6ad2006-02-22 02:26:30 +0000349def DIVSSrr : SSI<0x5E, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000350 "divss {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000351 [(set FR32:$dst, (fdiv FR32:$src1, FR32:$src2))]>;
352def DIVSSrm : SSI<0x5E, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f32mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000353 "divss {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000354 [(set FR32:$dst, (fdiv FR32:$src1, (loadf32 addr:$src2)))]>;
355def DIVSDrr : SDI<0x5E, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000356 "divsd {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000357 [(set FR64:$dst, (fdiv FR64:$src1, FR64:$src2))]>;
358def DIVSDrm : SDI<0x5E, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f64mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000359 "divsd {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000360 [(set FR64:$dst, (fdiv FR64:$src1, (loadf64 addr:$src2)))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000361
Evan Cheng470a6ad2006-02-22 02:26:30 +0000362def SUBSSrr : SSI<0x5C, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000363 "subss {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000364 [(set FR32:$dst, (fsub FR32:$src1, FR32:$src2))]>;
365def SUBSSrm : SSI<0x5C, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f32mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000366 "subss {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000367 [(set FR32:$dst, (fsub FR32:$src1, (loadf32 addr:$src2)))]>;
368def SUBSDrr : SDI<0x5C, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000369 "subsd {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000370 [(set FR64:$dst, (fsub FR64:$src1, FR64:$src2))]>;
371def SUBSDrm : SDI<0x5C, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f64mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000372 "subsd {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000373 [(set FR64:$dst, (fsub FR64:$src1, (loadf64 addr:$src2)))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000374}
375
Evan Cheng8703be42006-04-04 19:12:30 +0000376def SQRTSSr : SSI<0x51, MRMSrcReg, (ops FR32:$dst, FR32:$src),
377 "sqrtss {$src, $dst|$dst, $src}",
378 [(set FR32:$dst, (fsqrt FR32:$src))]>;
379def SQRTSSm : SSI<0x51, MRMSrcMem, (ops FR32:$dst, f32mem:$src),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000380 "sqrtss {$src, $dst|$dst, $src}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000381 [(set FR32:$dst, (fsqrt (loadf32 addr:$src)))]>;
Evan Cheng8703be42006-04-04 19:12:30 +0000382def SQRTSDr : SDI<0x51, MRMSrcReg, (ops FR64:$dst, FR64:$src),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000383 "sqrtsd {$src, $dst|$dst, $src}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000384 [(set FR64:$dst, (fsqrt FR64:$src))]>;
Evan Cheng8703be42006-04-04 19:12:30 +0000385def SQRTSDm : SDI<0x51, MRMSrcMem, (ops FR64:$dst, f64mem:$src),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000386 "sqrtsd {$src, $dst|$dst, $src}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000387 [(set FR64:$dst, (fsqrt (loadf64 addr:$src)))]>;
388
Evan Cheng8703be42006-04-04 19:12:30 +0000389let isTwoAddress = 1 in {
Evan Chengb5e406a2006-05-30 23:47:30 +0000390let isCommutable = 1 in {
Evan Cheng8703be42006-04-04 19:12:30 +0000391def MAXSSrr : SSI<0x5F, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2),
392 "maxss {$src2, $dst|$dst, $src2}", []>;
Evan Cheng8703be42006-04-04 19:12:30 +0000393def MAXSDrr : SDI<0x5F, MRMSrcReg, (ops FR64:$dst, FR32:$src1, FR64:$src2),
394 "maxsd {$src2, $dst|$dst, $src2}", []>;
Evan Cheng8703be42006-04-04 19:12:30 +0000395def MINSSrr : SSI<0x5D, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2),
396 "minss {$src2, $dst|$dst, $src2}", []>;
Evan Cheng8703be42006-04-04 19:12:30 +0000397def MINSDrr : SDI<0x5D, MRMSrcReg, (ops FR64:$dst, FR32:$src1, FR64:$src2),
398 "minsd {$src2, $dst|$dst, $src2}", []>;
Evan Chengb5e406a2006-05-30 23:47:30 +0000399}
400def MAXSSrm : SSI<0x5F, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f32mem:$src2),
401 "maxss {$src2, $dst|$dst, $src2}", []>;
402def MAXSDrm : SDI<0x5F, MRMSrcMem, (ops FR64:$dst, FR32:$src1, f64mem:$src2),
403 "maxsd {$src2, $dst|$dst, $src2}", []>;
404def MINSSrm : SSI<0x5D, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f32mem:$src2),
405 "minss {$src2, $dst|$dst, $src2}", []>;
Evan Cheng8703be42006-04-04 19:12:30 +0000406def MINSDrm : SDI<0x5D, MRMSrcMem, (ops FR64:$dst, FR32:$src1, f64mem:$src2),
407 "minsd {$src2, $dst|$dst, $src2}", []>;
408}
Evan Chengc46349d2006-03-28 23:51:43 +0000409
410// Aliases to match intrinsics which expect XMM operand(s).
411let isTwoAddress = 1 in {
412let isCommutable = 1 in {
Evan Cheng6e967402006-04-04 00:10:53 +0000413def Int_ADDSSrr : SS_Intrr<0x58, "addss {$src2, $dst|$dst, $src2}",
414 int_x86_sse_add_ss>;
415def Int_ADDSDrr : SD_Intrr<0x58, "addsd {$src2, $dst|$dst, $src2}",
416 int_x86_sse2_add_sd>;
417def Int_MULSSrr : SS_Intrr<0x59, "mulss {$src2, $dst|$dst, $src2}",
418 int_x86_sse_mul_ss>;
419def Int_MULSDrr : SD_Intrr<0x59, "mulsd {$src2, $dst|$dst, $src2}",
420 int_x86_sse2_mul_sd>;
Evan Chengc46349d2006-03-28 23:51:43 +0000421}
422
Evan Cheng6e967402006-04-04 00:10:53 +0000423def Int_ADDSSrm : SS_Intrm<0x58, "addss {$src2, $dst|$dst, $src2}",
424 int_x86_sse_add_ss>;
425def Int_ADDSDrm : SD_Intrm<0x58, "addsd {$src2, $dst|$dst, $src2}",
426 int_x86_sse2_add_sd>;
427def Int_MULSSrm : SS_Intrm<0x59, "mulss {$src2, $dst|$dst, $src2}",
428 int_x86_sse_mul_ss>;
429def Int_MULSDrm : SD_Intrm<0x59, "mulsd {$src2, $dst|$dst, $src2}",
430 int_x86_sse2_mul_sd>;
Evan Chengc46349d2006-03-28 23:51:43 +0000431
Evan Cheng6e967402006-04-04 00:10:53 +0000432def Int_DIVSSrr : SS_Intrr<0x5E, "divss {$src2, $dst|$dst, $src2}",
433 int_x86_sse_div_ss>;
434def Int_DIVSSrm : SS_Intrm<0x5E, "divss {$src2, $dst|$dst, $src2}",
435 int_x86_sse_div_ss>;
436def Int_DIVSDrr : SD_Intrr<0x5E, "divsd {$src2, $dst|$dst, $src2}",
437 int_x86_sse2_div_sd>;
438def Int_DIVSDrm : SD_Intrm<0x5E, "divsd {$src2, $dst|$dst, $src2}",
439 int_x86_sse2_div_sd>;
Evan Chengc46349d2006-03-28 23:51:43 +0000440
Evan Cheng6e967402006-04-04 00:10:53 +0000441def Int_SUBSSrr : SS_Intrr<0x5C, "subss {$src2, $dst|$dst, $src2}",
442 int_x86_sse_sub_ss>;
443def Int_SUBSSrm : SS_Intrm<0x5C, "subss {$src2, $dst|$dst, $src2}",
444 int_x86_sse_sub_ss>;
445def Int_SUBSDrr : SD_Intrr<0x5C, "subsd {$src2, $dst|$dst, $src2}",
446 int_x86_sse2_sub_sd>;
447def Int_SUBSDrm : SD_Intrm<0x5C, "subsd {$src2, $dst|$dst, $src2}",
448 int_x86_sse2_sub_sd>;
Evan Chengc46349d2006-03-28 23:51:43 +0000449}
450
Chris Lattner3b837852006-10-07 05:13:26 +0000451defm Int_SQRTSS : SS_IntUnary<0x51, "sqrtss" , int_x86_sse_sqrt_ss>;
Chris Lattner86c1b3a2006-10-07 05:19:31 +0000452defm Int_SQRTSD : SD_IntUnary<0x51, "sqrtsd" , int_x86_sse2_sqrt_sd>;
Chris Lattner3b837852006-10-07 05:13:26 +0000453defm Int_RSQRTSS : SS_IntUnary<0x52, "rsqrtss", int_x86_sse_rsqrt_ss>;
454defm Int_RCPSS : SS_IntUnary<0x53, "rcpss" , int_x86_sse_rcp_ss>;
455
Evan Chengc46349d2006-03-28 23:51:43 +0000456let isTwoAddress = 1 in {
Evan Chengb5e406a2006-05-30 23:47:30 +0000457let isCommutable = 1 in {
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000458def Int_MAXSSrr : SS_Intrr<0x5F, "maxss {$src2, $dst|$dst, $src2}",
Evan Cheng6e967402006-04-04 00:10:53 +0000459 int_x86_sse_max_ss>;
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000460def Int_MAXSDrr : SD_Intrr<0x5F, "maxsd {$src2, $dst|$dst, $src2}",
Evan Cheng6e967402006-04-04 00:10:53 +0000461 int_x86_sse2_max_sd>;
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000462def Int_MINSSrr : SS_Intrr<0x5D, "minss {$src2, $dst|$dst, $src2}",
Evan Cheng6e967402006-04-04 00:10:53 +0000463 int_x86_sse_min_ss>;
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000464def Int_MINSDrr : SD_Intrr<0x5D, "minsd {$src2, $dst|$dst, $src2}",
Evan Cheng6e967402006-04-04 00:10:53 +0000465 int_x86_sse2_min_sd>;
Evan Chengb5e406a2006-05-30 23:47:30 +0000466}
467def Int_MAXSSrm : SS_Intrm<0x5F, "maxss {$src2, $dst|$dst, $src2}",
468 int_x86_sse_max_ss>;
469def Int_MAXSDrm : SD_Intrm<0x5F, "maxsd {$src2, $dst|$dst, $src2}",
470 int_x86_sse2_max_sd>;
471def Int_MINSSrm : SS_Intrm<0x5D, "minss {$src2, $dst|$dst, $src2}",
472 int_x86_sse_min_ss>;
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000473def Int_MINSDrm : SD_Intrm<0x5D, "minsd {$src2, $dst|$dst, $src2}",
Evan Cheng6e967402006-04-04 00:10:53 +0000474 int_x86_sse2_min_sd>;
Evan Chengc46349d2006-03-28 23:51:43 +0000475}
476
477// Conversion instructions
Evan Cheng069287d2006-05-16 07:21:53 +0000478def CVTTSS2SIrr: SSI<0x2C, MRMSrcReg, (ops GR32:$dst, FR32:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000479 "cvttss2si {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +0000480 [(set GR32:$dst, (fp_to_sint FR32:$src))]>;
481def CVTTSS2SIrm: SSI<0x2C, MRMSrcMem, (ops GR32:$dst, f32mem:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000482 "cvttss2si {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +0000483 [(set GR32:$dst, (fp_to_sint (loadf32 addr:$src)))]>;
484def CVTTSD2SIrr: SDI<0x2C, MRMSrcReg, (ops GR32:$dst, FR64:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000485 "cvttsd2si {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +0000486 [(set GR32:$dst, (fp_to_sint FR64:$src))]>;
487def CVTTSD2SIrm: SDI<0x2C, MRMSrcMem, (ops GR32:$dst, f64mem:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000488 "cvttsd2si {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +0000489 [(set GR32:$dst, (fp_to_sint (loadf64 addr:$src)))]>;
Evan Chengc46349d2006-03-28 23:51:43 +0000490def CVTSD2SSrr: SDI<0x5A, MRMSrcReg, (ops FR32:$dst, FR64:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000491 "cvtsd2ss {$src, $dst|$dst, $src}",
492 [(set FR32:$dst, (fround FR64:$src))]>;
Evan Chengc46349d2006-03-28 23:51:43 +0000493def CVTSD2SSrm: SDI<0x5A, MRMSrcMem, (ops FR32:$dst, f64mem:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000494 "cvtsd2ss {$src, $dst|$dst, $src}",
495 [(set FR32:$dst, (fround (loadf64 addr:$src)))]>;
Evan Cheng069287d2006-05-16 07:21:53 +0000496def CVTSI2SSrr: SSI<0x2A, MRMSrcReg, (ops FR32:$dst, GR32:$src),
Evan Chengc46349d2006-03-28 23:51:43 +0000497 "cvtsi2ss {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +0000498 [(set FR32:$dst, (sint_to_fp GR32:$src))]>;
Evan Chengc46349d2006-03-28 23:51:43 +0000499def CVTSI2SSrm: SSI<0x2A, MRMSrcMem, (ops FR32:$dst, i32mem:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000500 "cvtsi2ss {$src, $dst|$dst, $src}",
501 [(set FR32:$dst, (sint_to_fp (loadi32 addr:$src)))]>;
Evan Cheng069287d2006-05-16 07:21:53 +0000502def CVTSI2SDrr: SDI<0x2A, MRMSrcReg, (ops FR64:$dst, GR32:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000503 "cvtsi2sd {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +0000504 [(set FR64:$dst, (sint_to_fp GR32:$src))]>;
Evan Chengc46349d2006-03-28 23:51:43 +0000505def CVTSI2SDrm: SDI<0x2A, MRMSrcMem, (ops FR64:$dst, i32mem:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000506 "cvtsi2sd {$src, $dst|$dst, $src}",
507 [(set FR64:$dst, (sint_to_fp (loadi32 addr:$src)))]>;
Evan Chengd2a6d542006-04-12 23:42:44 +0000508
Evan Chengc46349d2006-03-28 23:51:43 +0000509// SSE2 instructions with XS prefix
510def CVTSS2SDrr: I<0x5A, MRMSrcReg, (ops FR64:$dst, FR32:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000511 "cvtss2sd {$src, $dst|$dst, $src}",
512 [(set FR64:$dst, (fextend FR32:$src))]>, XS,
Evan Chengc46349d2006-03-28 23:51:43 +0000513 Requires<[HasSSE2]>;
514def CVTSS2SDrm: I<0x5A, MRMSrcMem, (ops FR64:$dst, f32mem:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000515 "cvtss2sd {$src, $dst|$dst, $src}",
Chris Lattnerbd04aa52006-05-05 21:35:18 +0000516 [(set FR64:$dst, (extload addr:$src, f32))]>, XS,
Evan Chengc46349d2006-03-28 23:51:43 +0000517 Requires<[HasSSE2]>;
518
Evan Chengd2a6d542006-04-12 23:42:44 +0000519// Match intrinsics which expect XMM operand(s).
Evan Cheng190717d2006-05-31 19:00:07 +0000520def Int_CVTSS2SIrr: SSI<0x2D, MRMSrcReg, (ops GR32:$dst, VR128:$src),
521 "cvtss2si {$src, $dst|$dst, $src}",
522 [(set GR32:$dst, (int_x86_sse_cvtss2si VR128:$src))]>;
523def Int_CVTSS2SIrm: SSI<0x2D, MRMSrcMem, (ops GR32:$dst, f32mem:$src),
524 "cvtss2si {$src, $dst|$dst, $src}",
525 [(set GR32:$dst, (int_x86_sse_cvtss2si
526 (loadv4f32 addr:$src)))]>;
527def Int_CVTSD2SIrr: SDI<0x2D, MRMSrcReg, (ops GR32:$dst, VR128:$src),
528 "cvtsd2si {$src, $dst|$dst, $src}",
529 [(set GR32:$dst, (int_x86_sse2_cvtsd2si VR128:$src))]>;
530def Int_CVTSD2SIrm: SDI<0x2D, MRMSrcMem, (ops GR32:$dst, f128mem:$src),
531 "cvtsd2si {$src, $dst|$dst, $src}",
532 [(set GR32:$dst, (int_x86_sse2_cvtsd2si
533 (loadv2f64 addr:$src)))]>;
Evan Chengd2a6d542006-04-12 23:42:44 +0000534
535// Aliases for intrinsics
Evan Cheng069287d2006-05-16 07:21:53 +0000536def Int_CVTTSS2SIrr: SSI<0x2C, MRMSrcReg, (ops GR32:$dst, VR128:$src),
Evan Chengd2a6d542006-04-12 23:42:44 +0000537 "cvttss2si {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +0000538 [(set GR32:$dst, (int_x86_sse_cvttss2si VR128:$src))]>;
539def Int_CVTTSS2SIrm: SSI<0x2C, MRMSrcMem, (ops GR32:$dst, f32mem:$src),
Evan Chengd2a6d542006-04-12 23:42:44 +0000540 "cvttss2si {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +0000541 [(set GR32:$dst, (int_x86_sse_cvttss2si
Evan Chengd2a6d542006-04-12 23:42:44 +0000542 (loadv4f32 addr:$src)))]>;
Evan Cheng069287d2006-05-16 07:21:53 +0000543def Int_CVTTSD2SIrr: SDI<0x2C, MRMSrcReg, (ops GR32:$dst, VR128:$src),
Evan Chengd03db7a2006-04-12 05:20:24 +0000544 "cvttsd2si {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +0000545 [(set GR32:$dst, (int_x86_sse2_cvttsd2si VR128:$src))]>;
546def Int_CVTTSD2SIrm: SDI<0x2C, MRMSrcMem, (ops GR32:$dst, f128mem:$src),
Evan Chengd03db7a2006-04-12 05:20:24 +0000547 "cvttsd2si {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +0000548 [(set GR32:$dst, (int_x86_sse2_cvttsd2si
Evan Cheng91b740d2006-04-12 17:12:36 +0000549 (loadv2f64 addr:$src)))]>;
Evan Chengd03db7a2006-04-12 05:20:24 +0000550
Evan Chengd2a6d542006-04-12 23:42:44 +0000551let isTwoAddress = 1 in {
552def Int_CVTSI2SSrr: SSI<0x2A, MRMSrcReg,
Evan Cheng069287d2006-05-16 07:21:53 +0000553 (ops VR128:$dst, VR128:$src1, GR32:$src2),
Evan Chengd2a6d542006-04-12 23:42:44 +0000554 "cvtsi2ss {$src2, $dst|$dst, $src2}",
555 [(set VR128:$dst, (int_x86_sse_cvtsi2ss VR128:$src1,
Evan Cheng069287d2006-05-16 07:21:53 +0000556 GR32:$src2))]>;
Evan Chengd2a6d542006-04-12 23:42:44 +0000557def Int_CVTSI2SSrm: SSI<0x2A, MRMSrcMem,
558 (ops VR128:$dst, VR128:$src1, i32mem:$src2),
559 "cvtsi2ss {$src2, $dst|$dst, $src2}",
560 [(set VR128:$dst, (int_x86_sse_cvtsi2ss VR128:$src1,
561 (loadi32 addr:$src2)))]>;
562}
Evan Chengd03db7a2006-04-12 05:20:24 +0000563
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000564// Comparison instructions
565let isTwoAddress = 1 in {
Evan Cheng470a6ad2006-02-22 02:26:30 +0000566def CMPSSrr : SSI<0xC2, MRMSrcReg,
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000567 (ops FR32:$dst, FR32:$src1, FR32:$src, SSECC:$cc),
Evan Cheng0876aa52006-03-30 06:21:22 +0000568 "cmp${cc}ss {$src, $dst|$dst, $src}",
569 []>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000570def CMPSSrm : SSI<0xC2, MRMSrcMem,
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000571 (ops FR32:$dst, FR32:$src1, f32mem:$src, SSECC:$cc),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000572 "cmp${cc}ss {$src, $dst|$dst, $src}", []>;
573def CMPSDrr : SDI<0xC2, MRMSrcReg,
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000574 (ops FR64:$dst, FR64:$src1, FR64:$src, SSECC:$cc),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000575 "cmp${cc}sd {$src, $dst|$dst, $src}", []>;
576def CMPSDrm : SDI<0xC2, MRMSrcMem,
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000577 (ops FR64:$dst, FR64:$src1, f64mem:$src, SSECC:$cc),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000578 "cmp${cc}sd {$src, $dst|$dst, $src}", []>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000579}
580
Evan Cheng470a6ad2006-02-22 02:26:30 +0000581def UCOMISSrr: PSI<0x2E, MRMSrcReg, (ops FR32:$src1, FR32:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000582 "ucomiss {$src2, $src1|$src1, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000583 [(X86cmp FR32:$src1, FR32:$src2)]>;
584def UCOMISSrm: PSI<0x2E, MRMSrcMem, (ops FR32:$src1, f32mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000585 "ucomiss {$src2, $src1|$src1, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000586 [(X86cmp FR32:$src1, (loadf32 addr:$src2))]>;
587def UCOMISDrr: PDI<0x2E, MRMSrcReg, (ops FR64:$src1, FR64:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000588 "ucomisd {$src2, $src1|$src1, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000589 [(X86cmp FR64:$src1, FR64:$src2)]>;
590def UCOMISDrm: PDI<0x2E, MRMSrcMem, (ops FR64:$src1, f64mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000591 "ucomisd {$src2, $src1|$src1, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000592 [(X86cmp FR64:$src1, (loadf64 addr:$src2))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000593
Evan Cheng0876aa52006-03-30 06:21:22 +0000594// Aliases to match intrinsics which expect XMM operand(s).
595let isTwoAddress = 1 in {
596def Int_CMPSSrr : SSI<0xC2, MRMSrcReg,
597 (ops VR128:$dst, VR128:$src1, VR128:$src, SSECC:$cc),
598 "cmp${cc}ss {$src, $dst|$dst, $src}",
599 [(set VR128:$dst, (int_x86_sse_cmp_ss VR128:$src1,
600 VR128:$src, imm:$cc))]>;
601def Int_CMPSSrm : SSI<0xC2, MRMSrcMem,
602 (ops VR128:$dst, VR128:$src1, f32mem:$src, SSECC:$cc),
603 "cmp${cc}ss {$src, $dst|$dst, $src}",
604 [(set VR128:$dst, (int_x86_sse_cmp_ss VR128:$src1,
605 (load addr:$src), imm:$cc))]>;
606def Int_CMPSDrr : SDI<0xC2, MRMSrcReg,
607 (ops VR128:$dst, VR128:$src1, VR128:$src, SSECC:$cc),
608 "cmp${cc}sd {$src, $dst|$dst, $src}", []>;
609def Int_CMPSDrm : SDI<0xC2, MRMSrcMem,
610 (ops VR128:$dst, VR128:$src1, f64mem:$src, SSECC:$cc),
611 "cmp${cc}sd {$src, $dst|$dst, $src}", []>;
612}
613
Evan Cheng6be2c582006-04-05 23:38:46 +0000614def Int_UCOMISSrr: PSI<0x2E, MRMSrcReg, (ops VR128:$src1, VR128:$src2),
615 "ucomiss {$src2, $src1|$src1, $src2}",
616 [(X86ucomi (v4f32 VR128:$src1), VR128:$src2)]>;
617def Int_UCOMISSrm: PSI<0x2E, MRMSrcMem, (ops VR128:$src1, f128mem:$src2),
618 "ucomiss {$src2, $src1|$src1, $src2}",
619 [(X86ucomi (v4f32 VR128:$src1), (loadv4f32 addr:$src2))]>;
620def Int_UCOMISDrr: PDI<0x2E, MRMSrcReg, (ops VR128:$src1, VR128:$src2),
621 "ucomisd {$src2, $src1|$src1, $src2}",
622 [(X86ucomi (v2f64 VR128:$src1), (v2f64 VR128:$src2))]>;
623def Int_UCOMISDrm: PDI<0x2E, MRMSrcMem, (ops VR128:$src1, f128mem:$src2),
624 "ucomisd {$src2, $src1|$src1, $src2}",
625 [(X86ucomi (v2f64 VR128:$src1), (loadv2f64 addr:$src2))]>;
626
627def Int_COMISSrr: PSI<0x2F, MRMSrcReg, (ops VR128:$src1, VR128:$src2),
628 "comiss {$src2, $src1|$src1, $src2}",
629 [(X86comi (v4f32 VR128:$src1), VR128:$src2)]>;
630def Int_COMISSrm: PSI<0x2F, MRMSrcMem, (ops VR128:$src1, f128mem:$src2),
631 "comiss {$src2, $src1|$src1, $src2}",
632 [(X86comi (v4f32 VR128:$src1), (loadv4f32 addr:$src2))]>;
633def Int_COMISDrr: PDI<0x2F, MRMSrcReg, (ops VR128:$src1, VR128:$src2),
634 "comisd {$src2, $src1|$src1, $src2}",
635 [(X86comi (v2f64 VR128:$src1), (v2f64 VR128:$src2))]>;
636def Int_COMISDrm: PDI<0x2F, MRMSrcMem, (ops VR128:$src1, f128mem:$src2),
637 "comisd {$src2, $src1|$src1, $src2}",
638 [(X86comi (v2f64 VR128:$src1), (loadv2f64 addr:$src2))]>;
Evan Cheng0876aa52006-03-30 06:21:22 +0000639
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000640// Aliases of packed instructions for scalar use. These all have names that
641// start with 'Fs'.
642
643// Alias instructions that map fld0 to pxor for sse.
644// FIXME: remove when we can teach regalloc that xor reg, reg is ok.
645def FsFLD0SS : I<0xEF, MRMInitReg, (ops FR32:$dst),
646 "pxor $dst, $dst", [(set FR32:$dst, fp32imm0)]>,
647 Requires<[HasSSE1]>, TB, OpSize;
648def FsFLD0SD : I<0xEF, MRMInitReg, (ops FR64:$dst),
649 "pxor $dst, $dst", [(set FR64:$dst, fp64imm0)]>,
650 Requires<[HasSSE2]>, TB, OpSize;
651
652// Alias instructions to do FR32 / FR64 reg-to-reg copy using movaps / movapd.
653// Upper bits are disregarded.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000654def FsMOVAPSrr : PSI<0x28, MRMSrcReg, (ops FR32:$dst, FR32:$src),
655 "movaps {$src, $dst|$dst, $src}", []>;
656def FsMOVAPDrr : PDI<0x28, MRMSrcReg, (ops FR64:$dst, FR64:$src),
657 "movapd {$src, $dst|$dst, $src}", []>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000658
659// Alias instructions to load FR32 / FR64 from f128mem using movaps / movapd.
660// Upper bits are disregarded.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000661def FsMOVAPSrm : PSI<0x28, MRMSrcMem, (ops FR32:$dst, f128mem:$src),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000662 "movaps {$src, $dst|$dst, $src}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000663 [(set FR32:$dst, (X86loadpf32 addr:$src))]>;
664def FsMOVAPDrm : PDI<0x28, MRMSrcMem, (ops FR64:$dst, f128mem:$src),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000665 "movapd {$src, $dst|$dst, $src}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000666 [(set FR64:$dst, (X86loadpf64 addr:$src))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000667
668// Alias bitwise logical operations using SSE logical ops on packed FP values.
669let isTwoAddress = 1 in {
670let isCommutable = 1 in {
Evan Cheng470a6ad2006-02-22 02:26:30 +0000671def FsANDPSrr : PSI<0x54, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000672 "andps {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000673 [(set FR32:$dst, (X86fand FR32:$src1, FR32:$src2))]>;
674def FsANDPDrr : PDI<0x54, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000675 "andpd {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000676 [(set FR64:$dst, (X86fand FR64:$src1, FR64:$src2))]>;
677def FsORPSrr : PSI<0x56, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2),
678 "orps {$src2, $dst|$dst, $src2}", []>;
679def FsORPDrr : PDI<0x56, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2),
680 "orpd {$src2, $dst|$dst, $src2}", []>;
681def FsXORPSrr : PSI<0x57, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000682 "xorps {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000683 [(set FR32:$dst, (X86fxor FR32:$src1, FR32:$src2))]>;
684def FsXORPDrr : PDI<0x57, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000685 "xorpd {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000686 [(set FR64:$dst, (X86fxor FR64:$src1, FR64:$src2))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000687}
Evan Cheng470a6ad2006-02-22 02:26:30 +0000688def FsANDPSrm : PSI<0x54, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f128mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000689 "andps {$src2, $dst|$dst, $src2}",
690 [(set FR32:$dst, (X86fand FR32:$src1,
Evan Cheng470a6ad2006-02-22 02:26:30 +0000691 (X86loadpf32 addr:$src2)))]>;
692def FsANDPDrm : PDI<0x54, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f128mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000693 "andpd {$src2, $dst|$dst, $src2}",
694 [(set FR64:$dst, (X86fand FR64:$src1,
Evan Cheng470a6ad2006-02-22 02:26:30 +0000695 (X86loadpf64 addr:$src2)))]>;
696def FsORPSrm : PSI<0x56, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f128mem:$src2),
697 "orps {$src2, $dst|$dst, $src2}", []>;
698def FsORPDrm : PDI<0x56, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f128mem:$src2),
699 "orpd {$src2, $dst|$dst, $src2}", []>;
700def FsXORPSrm : PSI<0x57, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f128mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000701 "xorps {$src2, $dst|$dst, $src2}",
702 [(set FR32:$dst, (X86fxor FR32:$src1,
Evan Cheng470a6ad2006-02-22 02:26:30 +0000703 (X86loadpf32 addr:$src2)))]>;
704def FsXORPDrm : PDI<0x57, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f128mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000705 "xorpd {$src2, $dst|$dst, $src2}",
706 [(set FR64:$dst, (X86fxor FR64:$src1,
Evan Cheng470a6ad2006-02-22 02:26:30 +0000707 (X86loadpf64 addr:$src2)))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000708
Evan Cheng470a6ad2006-02-22 02:26:30 +0000709def FsANDNPSrr : PSI<0x55, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2),
710 "andnps {$src2, $dst|$dst, $src2}", []>;
711def FsANDNPSrm : PSI<0x55, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f128mem:$src2),
712 "andnps {$src2, $dst|$dst, $src2}", []>;
713def FsANDNPDrr : PDI<0x55, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2),
714 "andnpd {$src2, $dst|$dst, $src2}", []>;
715def FsANDNPDrm : PDI<0x55, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f128mem:$src2),
716 "andnpd {$src2, $dst|$dst, $src2}", []>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000717}
718
719//===----------------------------------------------------------------------===//
Evan Cheng9ab1ac52006-04-14 23:32:40 +0000720// SSE packed FP Instructions
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000721//===----------------------------------------------------------------------===//
722
Evan Chengc12e6c42006-03-19 09:38:54 +0000723// Some 'special' instructions
724def IMPLICIT_DEF_VR128 : I<0, Pseudo, (ops VR128:$dst),
725 "#IMPLICIT_DEF $dst",
726 [(set VR128:$dst, (v4f32 (undef)))]>,
727 Requires<[HasSSE1]>;
728
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000729// Move Instructions
Evan Cheng2246f842006-03-18 01:23:20 +0000730def MOVAPSrr : PSI<0x28, MRMSrcReg, (ops VR128:$dst, VR128:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000731 "movaps {$src, $dst|$dst, $src}", []>;
Evan Cheng2246f842006-03-18 01:23:20 +0000732def MOVAPSrm : PSI<0x28, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000733 "movaps {$src, $dst|$dst, $src}",
Evan Cheng2246f842006-03-18 01:23:20 +0000734 [(set VR128:$dst, (loadv4f32 addr:$src))]>;
735def MOVAPDrr : PDI<0x28, MRMSrcReg, (ops VR128:$dst, VR128:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000736 "movapd {$src, $dst|$dst, $src}", []>;
Evan Cheng2246f842006-03-18 01:23:20 +0000737def MOVAPDrm : PDI<0x28, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000738 "movapd {$src, $dst|$dst, $src}",
Evan Cheng2246f842006-03-18 01:23:20 +0000739 [(set VR128:$dst, (loadv2f64 addr:$src))]>;
Evan Chengffcb95b2006-02-21 19:13:53 +0000740
Evan Cheng2246f842006-03-18 01:23:20 +0000741def MOVAPSmr : PSI<0x29, MRMDestMem, (ops f128mem:$dst, VR128:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000742 "movaps {$src, $dst|$dst, $src}",
Evan Cheng2246f842006-03-18 01:23:20 +0000743 [(store (v4f32 VR128:$src), addr:$dst)]>;
744def MOVAPDmr : PDI<0x29, MRMDestMem, (ops f128mem:$dst, VR128:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000745 "movapd {$src, $dst|$dst, $src}",
Evan Cheng2246f842006-03-18 01:23:20 +0000746 [(store (v2f64 VR128:$src), addr:$dst)]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000747
Evan Cheng2246f842006-03-18 01:23:20 +0000748def MOVUPSrr : PSI<0x10, MRMSrcReg, (ops VR128:$dst, VR128:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000749 "movups {$src, $dst|$dst, $src}", []>;
Evan Chengd8e82232006-04-16 07:02:22 +0000750def MOVUPSrm : PSI<0x10, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
Evan Chengaa9fb8c2006-04-10 21:11:06 +0000751 "movups {$src, $dst|$dst, $src}",
752 [(set VR128:$dst, (int_x86_sse_loadu_ps addr:$src))]>;
Evan Chengd8e82232006-04-16 07:02:22 +0000753def MOVUPSmr : PSI<0x11, MRMDestMem, (ops f128mem:$dst, VR128:$src),
Evan Chengaa9fb8c2006-04-10 21:11:06 +0000754 "movups {$src, $dst|$dst, $src}",
755 [(int_x86_sse_storeu_ps addr:$dst, VR128:$src)]>;
Evan Cheng2246f842006-03-18 01:23:20 +0000756def MOVUPDrr : PDI<0x10, MRMSrcReg, (ops VR128:$dst, VR128:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000757 "movupd {$src, $dst|$dst, $src}", []>;
Evan Cheng2246f842006-03-18 01:23:20 +0000758def MOVUPDrm : PDI<0x10, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
Evan Chengaa9fb8c2006-04-10 21:11:06 +0000759 "movupd {$src, $dst|$dst, $src}",
760 [(set VR128:$dst, (int_x86_sse2_loadu_pd addr:$src))]>;
Evan Cheng2246f842006-03-18 01:23:20 +0000761def MOVUPDmr : PDI<0x11, MRMDestMem, (ops f128mem:$dst, VR128:$src),
Evan Chengaa9fb8c2006-04-10 21:11:06 +0000762 "movupd {$src, $dst|$dst, $src}",
763 [(int_x86_sse2_storeu_pd addr:$dst, VR128:$src)]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000764
Evan Cheng4fcb9222006-03-28 02:43:26 +0000765let isTwoAddress = 1 in {
Evan Chengfd111b52006-04-19 21:15:24 +0000766let AddedComplexity = 20 in {
Evan Cheng9bbfd4f2006-03-28 07:01:28 +0000767def MOVLPSrm : PSI<0x12, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f64mem:$src2),
Evan Cheng5ced1d82006-04-06 23:23:56 +0000768 "movlps {$src2, $dst|$dst, $src2}",
769 [(set VR128:$dst,
770 (v4f32 (vector_shuffle VR128:$src1,
771 (bc_v4f32 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))),
Evan Chengf66a0942006-04-19 18:20:17 +0000772 MOVLP_shuffle_mask)))]>;
Evan Cheng9bbfd4f2006-03-28 07:01:28 +0000773def MOVLPDrm : PDI<0x12, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f64mem:$src2),
Evan Cheng5ced1d82006-04-06 23:23:56 +0000774 "movlpd {$src2, $dst|$dst, $src2}",
775 [(set VR128:$dst,
776 (v2f64 (vector_shuffle VR128:$src1,
777 (scalar_to_vector (loadf64 addr:$src2)),
778 MOVLP_shuffle_mask)))]>;
Evan Cheng4fcb9222006-03-28 02:43:26 +0000779def MOVHPSrm : PSI<0x16, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f64mem:$src2),
Evan Cheng5ced1d82006-04-06 23:23:56 +0000780 "movhps {$src2, $dst|$dst, $src2}",
781 [(set VR128:$dst,
782 (v4f32 (vector_shuffle VR128:$src1,
783 (bc_v4f32 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))),
Evan Chengf66a0942006-04-19 18:20:17 +0000784 MOVHP_shuffle_mask)))]>;
Evan Cheng4fcb9222006-03-28 02:43:26 +0000785def MOVHPDrm : PDI<0x16, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f64mem:$src2),
786 "movhpd {$src2, $dst|$dst, $src2}",
787 [(set VR128:$dst,
788 (v2f64 (vector_shuffle VR128:$src1,
789 (scalar_to_vector (loadf64 addr:$src2)),
Evan Cheng5ced1d82006-04-06 23:23:56 +0000790 MOVHP_shuffle_mask)))]>;
Evan Cheng2dadaea2006-04-19 20:37:34 +0000791} // AddedComplexity
Evan Cheng4fcb9222006-03-28 02:43:26 +0000792}
793
Evan Cheng9bbfd4f2006-03-28 07:01:28 +0000794def MOVLPSmr : PSI<0x13, MRMDestMem, (ops f64mem:$dst, VR128:$src),
Evan Cheng664ade72006-04-07 21:20:58 +0000795 "movlps {$src, $dst|$dst, $src}",
796 [(store (f64 (vector_extract (bc_v2f64 (v4f32 VR128:$src)),
Evan Cheng015188f2006-06-15 08:14:54 +0000797 (iPTR 0))), addr:$dst)]>;
Evan Cheng9bbfd4f2006-03-28 07:01:28 +0000798def MOVLPDmr : PDI<0x13, MRMDestMem, (ops f64mem:$dst, VR128:$src),
Evan Cheng20e3ed12006-04-03 22:30:54 +0000799 "movlpd {$src, $dst|$dst, $src}",
800 [(store (f64 (vector_extract (v2f64 VR128:$src),
Evan Cheng015188f2006-06-15 08:14:54 +0000801 (iPTR 0))), addr:$dst)]>;
Evan Cheng9bbfd4f2006-03-28 07:01:28 +0000802
Evan Cheng664ade72006-04-07 21:20:58 +0000803// v2f64 extract element 1 is always custom lowered to unpack high to low
804// and extract element 0 so the non-store version isn't too horrible.
Evan Cheng2246f842006-03-18 01:23:20 +0000805def MOVHPSmr : PSI<0x17, MRMDestMem, (ops f64mem:$dst, VR128:$src),
Evan Cheng664ade72006-04-07 21:20:58 +0000806 "movhps {$src, $dst|$dst, $src}",
807 [(store (f64 (vector_extract
808 (v2f64 (vector_shuffle
809 (bc_v2f64 (v4f32 VR128:$src)), (undef),
Evan Cheng015188f2006-06-15 08:14:54 +0000810 UNPCKH_shuffle_mask)), (iPTR 0))),
Evan Cheng664ade72006-04-07 21:20:58 +0000811 addr:$dst)]>;
Evan Cheng2246f842006-03-18 01:23:20 +0000812def MOVHPDmr : PDI<0x17, MRMDestMem, (ops f64mem:$dst, VR128:$src),
Evan Cheng20e3ed12006-04-03 22:30:54 +0000813 "movhpd {$src, $dst|$dst, $src}",
814 [(store (f64 (vector_extract
815 (v2f64 (vector_shuffle VR128:$src, (undef),
Evan Cheng015188f2006-06-15 08:14:54 +0000816 UNPCKH_shuffle_mask)), (iPTR 0))),
Evan Cheng20e3ed12006-04-03 22:30:54 +0000817 addr:$dst)]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000818
Evan Cheng14aed5e2006-03-24 01:18:28 +0000819let isTwoAddress = 1 in {
Evan Chengfd111b52006-04-19 21:15:24 +0000820let AddedComplexity = 20 in {
Evan Cheng14aed5e2006-03-24 01:18:28 +0000821def MOVLHPSrr : PSI<0x16, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +0000822 "movlhps {$src2, $dst|$dst, $src2}",
823 [(set VR128:$dst,
Evan Cheng2064a2b2006-03-28 06:50:32 +0000824 (v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
Evan Cheng2dadaea2006-04-19 20:37:34 +0000825 MOVHP_shuffle_mask)))]>;
Evan Cheng2c0dbd02006-03-24 02:58:06 +0000826
Evan Cheng14aed5e2006-03-24 01:18:28 +0000827def MOVHLPSrr : PSI<0x12, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Chengbe296ac2006-03-28 06:53:49 +0000828 "movhlps {$src2, $dst|$dst, $src2}",
Evan Cheng4fcb9222006-03-28 02:43:26 +0000829 [(set VR128:$dst,
Evan Cheng2064a2b2006-03-28 06:50:32 +0000830 (v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
Evan Cheng4fcb9222006-03-28 02:43:26 +0000831 MOVHLPS_shuffle_mask)))]>;
Evan Cheng2dadaea2006-04-19 20:37:34 +0000832} // AddedComplexity
Evan Cheng14aed5e2006-03-24 01:18:28 +0000833}
Evan Cheng470a6ad2006-02-22 02:26:30 +0000834
Evan Chengd9539472006-04-14 21:59:03 +0000835def MOVSHDUPrr : S3SI<0x16, MRMSrcReg, (ops VR128:$dst, VR128:$src),
836 "movshdup {$src, $dst|$dst, $src}",
837 [(set VR128:$dst, (v4f32 (vector_shuffle
838 VR128:$src, (undef),
839 MOVSHDUP_shuffle_mask)))]>;
Evan Cheng06aef152006-04-16 18:11:28 +0000840def MOVSHDUPrm : S3SI<0x16, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
Evan Chengd9539472006-04-14 21:59:03 +0000841 "movshdup {$src, $dst|$dst, $src}",
842 [(set VR128:$dst, (v4f32 (vector_shuffle
843 (loadv4f32 addr:$src), (undef),
844 MOVSHDUP_shuffle_mask)))]>;
845
846def MOVSLDUPrr : S3SI<0x12, MRMSrcReg, (ops VR128:$dst, VR128:$src),
847 "movsldup {$src, $dst|$dst, $src}",
848 [(set VR128:$dst, (v4f32 (vector_shuffle
849 VR128:$src, (undef),
850 MOVSLDUP_shuffle_mask)))]>;
Evan Cheng06aef152006-04-16 18:11:28 +0000851def MOVSLDUPrm : S3SI<0x12, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
Evan Chengd9539472006-04-14 21:59:03 +0000852 "movsldup {$src, $dst|$dst, $src}",
853 [(set VR128:$dst, (v4f32 (vector_shuffle
854 (loadv4f32 addr:$src), (undef),
855 MOVSLDUP_shuffle_mask)))]>;
856
857def MOVDDUPrr : S3DI<0x12, MRMSrcReg, (ops VR128:$dst, VR128:$src),
858 "movddup {$src, $dst|$dst, $src}",
859 [(set VR128:$dst, (v2f64 (vector_shuffle
860 VR128:$src, (undef),
861 SSE_splat_v2_mask)))]>;
Evan Cheng06aef152006-04-16 18:11:28 +0000862def MOVDDUPrm : S3DI<0x12, MRMSrcMem, (ops VR128:$dst, f64mem:$src),
Evan Chengd9539472006-04-14 21:59:03 +0000863 "movddup {$src, $dst|$dst, $src}",
864 [(set VR128:$dst, (v2f64 (vector_shuffle
Evan Cheng06aef152006-04-16 18:11:28 +0000865 (scalar_to_vector (loadf64 addr:$src)),
866 (undef),
Evan Chengd9539472006-04-14 21:59:03 +0000867 SSE_splat_v2_mask)))]>;
868
Evan Cheng470a6ad2006-02-22 02:26:30 +0000869// SSE2 instructions without OpSize prefix
Evan Cheng190717d2006-05-31 19:00:07 +0000870def Int_CVTDQ2PSrr : I<0x5B, MRMSrcReg, (ops VR128:$dst, VR128:$src),
871 "cvtdq2ps {$src, $dst|$dst, $src}",
872 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps VR128:$src))]>,
873 TB, Requires<[HasSSE2]>;
874def Int_CVTDQ2PSrm : I<0x5B, MRMSrcMem, (ops VR128:$dst, i128mem:$src),
875 "cvtdq2ps {$src, $dst|$dst, $src}",
876 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps
877 (bc_v4i32 (loadv2i64 addr:$src))))]>,
878 TB, Requires<[HasSSE2]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000879
880// SSE2 instructions with XS prefix
Evan Cheng190717d2006-05-31 19:00:07 +0000881def Int_CVTDQ2PDrr : I<0xE6, MRMSrcReg, (ops VR128:$dst, VR128:$src),
882 "cvtdq2pd {$src, $dst|$dst, $src}",
883 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd VR128:$src))]>,
884 XS, Requires<[HasSSE2]>;
885def Int_CVTDQ2PDrm : I<0xE6, MRMSrcMem, (ops VR128:$dst, i64mem:$src),
886 "cvtdq2pd {$src, $dst|$dst, $src}",
887 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd
888 (bc_v4i32 (loadv2i64 addr:$src))))]>,
889 XS, Requires<[HasSSE2]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000890
Evan Cheng190717d2006-05-31 19:00:07 +0000891def Int_CVTPS2DQrr : PDI<0x5B, MRMSrcReg, (ops VR128:$dst, VR128:$src),
892 "cvtps2dq {$src, $dst|$dst, $src}",
893 [(set VR128:$dst, (int_x86_sse2_cvtps2dq VR128:$src))]>;
894def Int_CVTPS2DQrm : PDI<0x5B, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
895 "cvtps2dq {$src, $dst|$dst, $src}",
896 [(set VR128:$dst, (int_x86_sse2_cvtps2dq
897 (loadv4f32 addr:$src)))]>;
Evan Chengd03db7a2006-04-12 05:20:24 +0000898// SSE2 packed instructions with XS prefix
Evan Cheng190717d2006-05-31 19:00:07 +0000899def Int_CVTTPS2DQrr : I<0x5B, MRMSrcReg, (ops VR128:$dst, VR128:$src),
900 "cvttps2dq {$src, $dst|$dst, $src}",
901 [(set VR128:$dst, (int_x86_sse2_cvttps2dq VR128:$src))]>,
902 XS, Requires<[HasSSE2]>;
903def Int_CVTTPS2DQrm : I<0x5B, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
904 "cvttps2dq {$src, $dst|$dst, $src}",
905 [(set VR128:$dst, (int_x86_sse2_cvttps2dq
906 (loadv4f32 addr:$src)))]>,
907 XS, Requires<[HasSSE2]>;
Evan Chengd03db7a2006-04-12 05:20:24 +0000908
Evan Cheng470a6ad2006-02-22 02:26:30 +0000909// SSE2 packed instructions with XD prefix
Evan Cheng190717d2006-05-31 19:00:07 +0000910def Int_CVTPD2DQrr : I<0xE6, MRMSrcReg, (ops VR128:$dst, VR128:$src),
911 "cvtpd2dq {$src, $dst|$dst, $src}",
912 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq VR128:$src))]>,
913 XD, Requires<[HasSSE2]>;
914def Int_CVTPD2DQrm : I<0xE6, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
915 "cvtpd2dq {$src, $dst|$dst, $src}",
916 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq
917 (loadv2f64 addr:$src)))]>,
918 XD, Requires<[HasSSE2]>;
919def Int_CVTTPD2DQrr : PDI<0xE6, MRMSrcReg, (ops VR128:$dst, VR128:$src),
920 "cvttpd2dq {$src, $dst|$dst, $src}",
921 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq VR128:$src))]>;
922def Int_CVTTPD2DQrm : PDI<0xE6, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
923 "cvttpd2dq {$src, $dst|$dst, $src}",
924 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq
925 (loadv2f64 addr:$src)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000926
927// SSE2 instructions without OpSize prefix
Evan Cheng190717d2006-05-31 19:00:07 +0000928def Int_CVTPS2PDrr : I<0x5A, MRMSrcReg, (ops VR128:$dst, VR128:$src),
929 "cvtps2pd {$src, $dst|$dst, $src}",
930 [(set VR128:$dst, (int_x86_sse2_cvtps2pd VR128:$src))]>,
931 TB, Requires<[HasSSE2]>;
932def Int_CVTPS2PDrm : I<0x5A, MRMSrcReg, (ops VR128:$dst, f64mem:$src),
933 "cvtps2pd {$src, $dst|$dst, $src}",
934 [(set VR128:$dst, (int_x86_sse2_cvtps2pd
935 (loadv4f32 addr:$src)))]>,
936 TB, Requires<[HasSSE2]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000937
Evan Cheng190717d2006-05-31 19:00:07 +0000938def Int_CVTPD2PSrr : PDI<0x5A, MRMSrcReg, (ops VR128:$dst, VR128:$src),
939 "cvtpd2ps {$src, $dst|$dst, $src}",
940 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps VR128:$src))]>;
941def Int_CVTPD2PSrm : PDI<0x5A, MRMSrcReg, (ops VR128:$dst, f128mem:$src),
942 "cvtpd2ps {$src, $dst|$dst, $src}",
943 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps
944 (loadv2f64 addr:$src)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000945
Evan Chengd2a6d542006-04-12 23:42:44 +0000946// Match intrinsics which expect XMM operand(s).
947// Aliases for intrinsics
948let isTwoAddress = 1 in {
949def Int_CVTSI2SDrr: SDI<0x2A, MRMSrcReg,
Evan Cheng069287d2006-05-16 07:21:53 +0000950 (ops VR128:$dst, VR128:$src1, GR32:$src2),
Evan Chengd2a6d542006-04-12 23:42:44 +0000951 "cvtsi2sd {$src2, $dst|$dst, $src2}",
952 [(set VR128:$dst, (int_x86_sse2_cvtsi2sd VR128:$src1,
Evan Cheng069287d2006-05-16 07:21:53 +0000953 GR32:$src2))]>;
Evan Chengd2a6d542006-04-12 23:42:44 +0000954def Int_CVTSI2SDrm: SDI<0x2A, MRMSrcMem,
955 (ops VR128:$dst, VR128:$src1, i32mem:$src2),
956 "cvtsi2sd {$src2, $dst|$dst, $src2}",
957 [(set VR128:$dst, (int_x86_sse2_cvtsi2sd VR128:$src1,
958 (loadi32 addr:$src2)))]>;
959def Int_CVTSD2SSrr: SDI<0x5A, MRMSrcReg,
960 (ops VR128:$dst, VR128:$src1, VR128:$src2),
961 "cvtsd2ss {$src2, $dst|$dst, $src2}",
962 [(set VR128:$dst, (int_x86_sse2_cvtsd2ss VR128:$src1,
963 VR128:$src2))]>;
964def Int_CVTSD2SSrm: SDI<0x5A, MRMSrcMem,
965 (ops VR128:$dst, VR128:$src1, f64mem:$src2),
966 "cvtsd2ss {$src2, $dst|$dst, $src2}",
967 [(set VR128:$dst, (int_x86_sse2_cvtsd2ss VR128:$src1,
968 (loadv2f64 addr:$src2)))]>;
969def Int_CVTSS2SDrr: I<0x5A, MRMSrcReg,
970 (ops VR128:$dst, VR128:$src1, VR128:$src2),
971 "cvtss2sd {$src2, $dst|$dst, $src2}",
972 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
973 VR128:$src2))]>, XS,
974 Requires<[HasSSE2]>;
975def Int_CVTSS2SDrm: I<0x5A, MRMSrcMem,
976 (ops VR128:$dst, VR128:$src1, f32mem:$src2),
977 "cvtss2sd {$src2, $dst|$dst, $src2}",
978 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
979 (loadv4f32 addr:$src2)))]>, XS,
980 Requires<[HasSSE2]>;
981}
982
Evan Cheng470a6ad2006-02-22 02:26:30 +0000983// Arithmetic
984let isTwoAddress = 1 in {
985let isCommutable = 1 in {
Evan Cheng2246f842006-03-18 01:23:20 +0000986def ADDPSrr : PSI<0x58, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000987 "addps {$src2, $dst|$dst, $src2}",
Evan Cheng2246f842006-03-18 01:23:20 +0000988 [(set VR128:$dst, (v4f32 (fadd VR128:$src1, VR128:$src2)))]>;
989def ADDPDrr : PDI<0x58, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000990 "addpd {$src2, $dst|$dst, $src2}",
Evan Cheng2246f842006-03-18 01:23:20 +0000991 [(set VR128:$dst, (v2f64 (fadd VR128:$src1, VR128:$src2)))]>;
992def MULPSrr : PSI<0x59, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000993 "mulps {$src2, $dst|$dst, $src2}",
Evan Cheng2246f842006-03-18 01:23:20 +0000994 [(set VR128:$dst, (v4f32 (fmul VR128:$src1, VR128:$src2)))]>;
995def MULPDrr : PDI<0x59, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000996 "mulpd {$src2, $dst|$dst, $src2}",
Evan Cheng2246f842006-03-18 01:23:20 +0000997 [(set VR128:$dst, (v2f64 (fmul VR128:$src1, VR128:$src2)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000998}
999
Evan Cheng2246f842006-03-18 01:23:20 +00001000def ADDPSrm : PSI<0x58, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
Evan Cheng470a6ad2006-02-22 02:26:30 +00001001 "addps {$src2, $dst|$dst, $src2}",
Evan Cheng2246f842006-03-18 01:23:20 +00001002 [(set VR128:$dst, (v4f32 (fadd VR128:$src1,
1003 (load addr:$src2))))]>;
1004def ADDPDrm : PDI<0x58, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
Evan Cheng470a6ad2006-02-22 02:26:30 +00001005 "addpd {$src2, $dst|$dst, $src2}",
Evan Cheng2246f842006-03-18 01:23:20 +00001006 [(set VR128:$dst, (v2f64 (fadd VR128:$src1,
1007 (load addr:$src2))))]>;
1008def MULPSrm : PSI<0x59, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
Evan Cheng470a6ad2006-02-22 02:26:30 +00001009 "mulps {$src2, $dst|$dst, $src2}",
Evan Cheng2246f842006-03-18 01:23:20 +00001010 [(set VR128:$dst, (v4f32 (fmul VR128:$src1,
1011 (load addr:$src2))))]>;
1012def MULPDrm : PDI<0x59, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
Evan Cheng470a6ad2006-02-22 02:26:30 +00001013 "mulpd {$src2, $dst|$dst, $src2}",
Evan Cheng2246f842006-03-18 01:23:20 +00001014 [(set VR128:$dst, (v2f64 (fmul VR128:$src1,
1015 (load addr:$src2))))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001016
Evan Cheng2246f842006-03-18 01:23:20 +00001017def DIVPSrr : PSI<0x5E, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1018 "divps {$src2, $dst|$dst, $src2}",
1019 [(set VR128:$dst, (v4f32 (fdiv VR128:$src1, VR128:$src2)))]>;
1020def DIVPSrm : PSI<0x5E, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1021 "divps {$src2, $dst|$dst, $src2}",
1022 [(set VR128:$dst, (v4f32 (fdiv VR128:$src1,
1023 (load addr:$src2))))]>;
1024def DIVPDrr : PDI<0x5E, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng470a6ad2006-02-22 02:26:30 +00001025 "divpd {$src2, $dst|$dst, $src2}",
Evan Cheng2246f842006-03-18 01:23:20 +00001026 [(set VR128:$dst, (v2f64 (fdiv VR128:$src1, VR128:$src2)))]>;
1027def DIVPDrm : PDI<0x5E, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
Evan Cheng470a6ad2006-02-22 02:26:30 +00001028 "divpd {$src2, $dst|$dst, $src2}",
Evan Cheng2246f842006-03-18 01:23:20 +00001029 [(set VR128:$dst, (v2f64 (fdiv VR128:$src1,
1030 (load addr:$src2))))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001031
Evan Cheng2246f842006-03-18 01:23:20 +00001032def SUBPSrr : PSI<0x5C, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1033 "subps {$src2, $dst|$dst, $src2}",
1034 [(set VR128:$dst, (v4f32 (fsub VR128:$src1, VR128:$src2)))]>;
1035def SUBPSrm : PSI<0x5C, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1036 "subps {$src2, $dst|$dst, $src2}",
1037 [(set VR128:$dst, (v4f32 (fsub VR128:$src1,
1038 (load addr:$src2))))]>;
1039def SUBPDrr : PDI<0x5C, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1040 "subpd {$src2, $dst|$dst, $src2}",
Evan Cheng2c0dbd02006-03-24 02:58:06 +00001041 [(set VR128:$dst, (v2f64 (fsub VR128:$src1, VR128:$src2)))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001042def SUBPDrm : PDI<0x5C, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1043 "subpd {$src2, $dst|$dst, $src2}",
Evan Cheng2c0dbd02006-03-24 02:58:06 +00001044 [(set VR128:$dst, (v2f64 (fsub VR128:$src1,
1045 (load addr:$src2))))]>;
Evan Chengd9539472006-04-14 21:59:03 +00001046
1047def ADDSUBPSrr : S3DI<0xD0, MRMSrcReg,
1048 (ops VR128:$dst, VR128:$src1, VR128:$src2),
1049 "addsubps {$src2, $dst|$dst, $src2}",
1050 [(set VR128:$dst, (int_x86_sse3_addsub_ps VR128:$src1,
1051 VR128:$src2))]>;
1052def ADDSUBPSrm : S3DI<0xD0, MRMSrcMem,
1053 (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1054 "addsubps {$src2, $dst|$dst, $src2}",
1055 [(set VR128:$dst, (int_x86_sse3_addsub_ps VR128:$src1,
1056 (loadv4f32 addr:$src2)))]>;
1057def ADDSUBPDrr : S3I<0xD0, MRMSrcReg,
1058 (ops VR128:$dst, VR128:$src1, VR128:$src2),
1059 "addsubpd {$src2, $dst|$dst, $src2}",
1060 [(set VR128:$dst, (int_x86_sse3_addsub_pd VR128:$src1,
1061 VR128:$src2))]>;
1062def ADDSUBPDrm : S3I<0xD0, MRMSrcMem,
1063 (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1064 "addsubpd {$src2, $dst|$dst, $src2}",
1065 [(set VR128:$dst, (int_x86_sse3_addsub_pd VR128:$src1,
1066 (loadv2f64 addr:$src2)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001067}
1068
Evan Cheng8703be42006-04-04 19:12:30 +00001069def SQRTPSr : PS_Intr<0x51, "sqrtps {$src, $dst|$dst, $src}",
1070 int_x86_sse_sqrt_ps>;
1071def SQRTPSm : PS_Intm<0x51, "sqrtps {$src, $dst|$dst, $src}",
1072 int_x86_sse_sqrt_ps>;
1073def SQRTPDr : PD_Intr<0x51, "sqrtpd {$src, $dst|$dst, $src}",
1074 int_x86_sse2_sqrt_pd>;
1075def SQRTPDm : PD_Intm<0x51, "sqrtpd {$src, $dst|$dst, $src}",
1076 int_x86_sse2_sqrt_pd>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001077
Evan Cheng8703be42006-04-04 19:12:30 +00001078def RSQRTPSr : PS_Intr<0x52, "rsqrtps {$src, $dst|$dst, $src}",
1079 int_x86_sse_rsqrt_ps>;
1080def RSQRTPSm : PS_Intm<0x52, "rsqrtps {$src, $dst|$dst, $src}",
1081 int_x86_sse_rsqrt_ps>;
1082def RCPPSr : PS_Intr<0x53, "rcpps {$src, $dst|$dst, $src}",
1083 int_x86_sse_rcp_ps>;
1084def RCPPSm : PS_Intm<0x53, "rcpps {$src, $dst|$dst, $src}",
1085 int_x86_sse_rcp_ps>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001086
Evan Cheng97ac5fa2006-04-03 23:49:17 +00001087let isTwoAddress = 1 in {
Evan Chengb5e406a2006-05-30 23:47:30 +00001088let isCommutable = 1 in {
Evan Cheng97ac5fa2006-04-03 23:49:17 +00001089def MAXPSrr : PS_Intrr<0x5F, "maxps {$src2, $dst|$dst, $src2}",
1090 int_x86_sse_max_ps>;
Evan Cheng97ac5fa2006-04-03 23:49:17 +00001091def MAXPDrr : PD_Intrr<0x5F, "maxpd {$src2, $dst|$dst, $src2}",
1092 int_x86_sse2_max_pd>;
Evan Cheng97ac5fa2006-04-03 23:49:17 +00001093def MINPSrr : PS_Intrr<0x5D, "minps {$src2, $dst|$dst, $src2}",
1094 int_x86_sse_min_ps>;
Evan Cheng97ac5fa2006-04-03 23:49:17 +00001095def MINPDrr : PD_Intrr<0x5D, "minpd {$src2, $dst|$dst, $src2}",
1096 int_x86_sse2_min_pd>;
Evan Chengb5e406a2006-05-30 23:47:30 +00001097}
1098def MAXPSrm : PS_Intrm<0x5F, "maxps {$src2, $dst|$dst, $src2}",
1099 int_x86_sse_max_ps>;
1100def MAXPDrm : PD_Intrm<0x5F, "maxpd {$src2, $dst|$dst, $src2}",
1101 int_x86_sse2_max_pd>;
1102def MINPSrm : PS_Intrm<0x5D, "minps {$src2, $dst|$dst, $src2}",
1103 int_x86_sse_min_ps>;
Evan Cheng97ac5fa2006-04-03 23:49:17 +00001104def MINPDrm : PD_Intrm<0x5D, "minpd {$src2, $dst|$dst, $src2}",
1105 int_x86_sse2_min_pd>;
1106}
Evan Chengffcb95b2006-02-21 19:13:53 +00001107
1108// Logical
1109let isTwoAddress = 1 in {
1110let isCommutable = 1 in {
Evan Cheng2246f842006-03-18 01:23:20 +00001111def ANDPSrr : PSI<0x54, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1112 "andps {$src2, $dst|$dst, $src2}",
Evan Cheng2c3ae372006-04-12 21:21:57 +00001113 [(set VR128:$dst, (v2i64 (and VR128:$src1, VR128:$src2)))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001114def ANDPDrr : PDI<0x54, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Chengffcb95b2006-02-21 19:13:53 +00001115 "andpd {$src2, $dst|$dst, $src2}",
Evan Cheng5aa97b22006-03-29 18:47:40 +00001116 [(set VR128:$dst,
1117 (and (bc_v2i64 (v2f64 VR128:$src1)),
1118 (bc_v2i64 (v2f64 VR128:$src2))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001119def ORPSrr : PSI<0x56, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1120 "orps {$src2, $dst|$dst, $src2}",
Evan Cheng2c3ae372006-04-12 21:21:57 +00001121 [(set VR128:$dst, (v2i64 (or VR128:$src1, VR128:$src2)))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001122def ORPDrr : PDI<0x56, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1123 "orpd {$src2, $dst|$dst, $src2}",
Evan Cheng5aa97b22006-03-29 18:47:40 +00001124 [(set VR128:$dst,
1125 (or (bc_v2i64 (v2f64 VR128:$src1)),
1126 (bc_v2i64 (v2f64 VR128:$src2))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001127def XORPSrr : PSI<0x57, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1128 "xorps {$src2, $dst|$dst, $src2}",
Evan Cheng2c3ae372006-04-12 21:21:57 +00001129 [(set VR128:$dst, (v2i64 (xor VR128:$src1, VR128:$src2)))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001130def XORPDrr : PDI<0x57, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1131 "xorpd {$src2, $dst|$dst, $src2}",
Evan Cheng5aa97b22006-03-29 18:47:40 +00001132 [(set VR128:$dst,
1133 (xor (bc_v2i64 (v2f64 VR128:$src1)),
1134 (bc_v2i64 (v2f64 VR128:$src2))))]>;
Evan Chengffcb95b2006-02-21 19:13:53 +00001135}
Evan Cheng2246f842006-03-18 01:23:20 +00001136def ANDPSrm : PSI<0x54, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1137 "andps {$src2, $dst|$dst, $src2}",
Evan Cheng2c3ae372006-04-12 21:21:57 +00001138 [(set VR128:$dst, (and VR128:$src1,
1139 (bc_v2i64 (loadv4f32 addr:$src2))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001140def ANDPDrm : PDI<0x54, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1141 "andpd {$src2, $dst|$dst, $src2}",
Evan Cheng5aa97b22006-03-29 18:47:40 +00001142 [(set VR128:$dst,
1143 (and (bc_v2i64 (v2f64 VR128:$src1)),
1144 (bc_v2i64 (loadv2f64 addr:$src2))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001145def ORPSrm : PSI<0x56, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1146 "orps {$src2, $dst|$dst, $src2}",
Evan Cheng2c3ae372006-04-12 21:21:57 +00001147 [(set VR128:$dst, (or VR128:$src1,
1148 (bc_v2i64 (loadv4f32 addr:$src2))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001149def ORPDrm : PDI<0x56, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1150 "orpd {$src2, $dst|$dst, $src2}",
Evan Cheng5aa97b22006-03-29 18:47:40 +00001151 [(set VR128:$dst,
1152 (or (bc_v2i64 (v2f64 VR128:$src1)),
1153 (bc_v2i64 (loadv2f64 addr:$src2))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001154def XORPSrm : PSI<0x57, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1155 "xorps {$src2, $dst|$dst, $src2}",
Evan Cheng2c3ae372006-04-12 21:21:57 +00001156 [(set VR128:$dst, (xor VR128:$src1,
1157 (bc_v2i64 (loadv4f32 addr:$src2))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001158def XORPDrm : PDI<0x57, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1159 "xorpd {$src2, $dst|$dst, $src2}",
Evan Cheng5aa97b22006-03-29 18:47:40 +00001160 [(set VR128:$dst,
1161 (xor (bc_v2i64 (v2f64 VR128:$src1)),
1162 (bc_v2i64 (loadv2f64 addr:$src2))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001163def ANDNPSrr : PSI<0x55, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1164 "andnps {$src2, $dst|$dst, $src2}",
Evan Cheng2c3ae372006-04-12 21:21:57 +00001165 [(set VR128:$dst, (v2i64 (and (xor VR128:$src1,
1166 (bc_v2i64 (v4i32 immAllOnesV))),
1167 VR128:$src2)))]>;
Evan Cheng5aa97b22006-03-29 18:47:40 +00001168def ANDNPSrm : PSI<0x55, MRMSrcMem, (ops VR128:$dst, VR128:$src1,f128mem:$src2),
Evan Cheng2246f842006-03-18 01:23:20 +00001169 "andnps {$src2, $dst|$dst, $src2}",
Evan Cheng2c3ae372006-04-12 21:21:57 +00001170 [(set VR128:$dst, (v2i64 (and (xor VR128:$src1,
1171 (bc_v2i64 (v4i32 immAllOnesV))),
1172 (bc_v2i64 (loadv4f32 addr:$src2)))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001173def ANDNPDrr : PDI<0x55, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1174 "andnpd {$src2, $dst|$dst, $src2}",
Evan Cheng5aa97b22006-03-29 18:47:40 +00001175 [(set VR128:$dst,
1176 (and (vnot (bc_v2i64 (v2f64 VR128:$src1))),
1177 (bc_v2i64 (v2f64 VR128:$src2))))]>;
1178def ANDNPDrm : PDI<0x55, MRMSrcMem, (ops VR128:$dst, VR128:$src1,f128mem:$src2),
Evan Cheng2246f842006-03-18 01:23:20 +00001179 "andnpd {$src2, $dst|$dst, $src2}",
Evan Cheng5aa97b22006-03-29 18:47:40 +00001180 [(set VR128:$dst,
1181 (and (vnot (bc_v2i64 (v2f64 VR128:$src1))),
1182 (bc_v2i64 (loadv2f64 addr:$src2))))]>;
Evan Chengffcb95b2006-02-21 19:13:53 +00001183}
Evan Chengbf156d12006-02-21 19:26:52 +00001184
Evan Cheng470a6ad2006-02-22 02:26:30 +00001185let isTwoAddress = 1 in {
Evan Cheng7b7bd572006-04-18 21:29:50 +00001186def CMPPSrri : PSIi8<0xC2, MRMSrcReg,
Evan Cheng21760462006-04-04 03:04:07 +00001187 (ops VR128:$dst, VR128:$src1, VR128:$src, SSECC:$cc),
1188 "cmp${cc}ps {$src, $dst|$dst, $src}",
1189 [(set VR128:$dst, (int_x86_sse_cmp_ps VR128:$src1,
1190 VR128:$src, imm:$cc))]>;
Evan Cheng7b7bd572006-04-18 21:29:50 +00001191def CMPPSrmi : PSIi8<0xC2, MRMSrcMem,
Evan Cheng21760462006-04-04 03:04:07 +00001192 (ops VR128:$dst, VR128:$src1, f128mem:$src, SSECC:$cc),
1193 "cmp${cc}ps {$src, $dst|$dst, $src}",
1194 [(set VR128:$dst, (int_x86_sse_cmp_ps VR128:$src1,
1195 (load addr:$src), imm:$cc))]>;
Evan Cheng7b7bd572006-04-18 21:29:50 +00001196def CMPPDrri : PDIi8<0xC2, MRMSrcReg,
Evan Cheng21760462006-04-04 03:04:07 +00001197 (ops VR128:$dst, VR128:$src1, VR128:$src, SSECC:$cc),
Evan Chengbb5c43e2006-04-14 01:39:53 +00001198 "cmp${cc}pd {$src, $dst|$dst, $src}",
1199 [(set VR128:$dst, (int_x86_sse2_cmp_pd VR128:$src1,
1200 VR128:$src, imm:$cc))]>;
Evan Cheng7b7bd572006-04-18 21:29:50 +00001201def CMPPDrmi : PDIi8<0xC2, MRMSrcMem,
Evan Cheng21760462006-04-04 03:04:07 +00001202 (ops VR128:$dst, VR128:$src1, f128mem:$src, SSECC:$cc),
Evan Chengbb5c43e2006-04-14 01:39:53 +00001203 "cmp${cc}pd {$src, $dst|$dst, $src}",
1204 [(set VR128:$dst, (int_x86_sse2_cmp_pd VR128:$src1,
1205 (load addr:$src), imm:$cc))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001206}
1207
1208// Shuffle and unpack instructions
Evan Cheng0cea6d22006-03-22 20:08:18 +00001209let isTwoAddress = 1 in {
Evan Cheng55371732006-07-25 20:25:40 +00001210let isConvertibleToThreeAddress = 1 in // Convert to pshufd
Evan Chengb7a5c522006-04-18 21:55:35 +00001211def SHUFPSrri : PSIi8<0xC6, MRMSrcReg,
Evan Cheng0038e592006-03-28 00:39:58 +00001212 (ops VR128:$dst, VR128:$src1, VR128:$src2, i32i8imm:$src3),
Evan Cheng14aed5e2006-03-24 01:18:28 +00001213 "shufps {$src3, $src2, $dst|$dst, $src2, $src3}",
Evan Cheng4f563382006-03-29 01:30:51 +00001214 [(set VR128:$dst, (v4f32 (vector_shuffle
1215 VR128:$src1, VR128:$src2,
1216 SHUFP_shuffle_mask:$src3)))]>;
Evan Chengb7a5c522006-04-18 21:55:35 +00001217def SHUFPSrmi : PSIi8<0xC6, MRMSrcMem,
Evan Cheng0038e592006-03-28 00:39:58 +00001218 (ops VR128:$dst, VR128:$src1, f128mem:$src2, i32i8imm:$src3),
1219 "shufps {$src3, $src2, $dst|$dst, $src2, $src3}",
Evan Cheng4f563382006-03-29 01:30:51 +00001220 [(set VR128:$dst, (v4f32 (vector_shuffle
1221 VR128:$src1, (load addr:$src2),
1222 SHUFP_shuffle_mask:$src3)))]>;
Evan Chengb7a5c522006-04-18 21:55:35 +00001223def SHUFPDrri : PDIi8<0xC6, MRMSrcReg,
Evan Cheng2da953f2006-03-22 07:10:28 +00001224 (ops VR128:$dst, VR128:$src1, VR128:$src2, i8imm:$src3),
Evan Cheng14aed5e2006-03-24 01:18:28 +00001225 "shufpd {$src3, $src2, $dst|$dst, $src2, $src3}",
Evan Cheng4f563382006-03-29 01:30:51 +00001226 [(set VR128:$dst, (v2f64 (vector_shuffle
1227 VR128:$src1, VR128:$src2,
1228 SHUFP_shuffle_mask:$src3)))]>;
Evan Chengb7a5c522006-04-18 21:55:35 +00001229def SHUFPDrmi : PDIi8<0xC6, MRMSrcMem,
Evan Cheng2da953f2006-03-22 07:10:28 +00001230 (ops VR128:$dst, VR128:$src1, f128mem:$src2, i8imm:$src3),
Evan Cheng0038e592006-03-28 00:39:58 +00001231 "shufpd {$src3, $src2, $dst|$dst, $src2, $src3}",
Evan Cheng4f563382006-03-29 01:30:51 +00001232 [(set VR128:$dst, (v2f64 (vector_shuffle
1233 VR128:$src1, (load addr:$src2),
1234 SHUFP_shuffle_mask:$src3)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001235
Evan Chengfd111b52006-04-19 21:15:24 +00001236let AddedComplexity = 10 in {
Evan Cheng470a6ad2006-02-22 02:26:30 +00001237def UNPCKHPSrr : PSI<0x15, MRMSrcReg,
Evan Cheng2246f842006-03-18 01:23:20 +00001238 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001239 "unpckhps {$src2, $dst|$dst, $src2}",
Evan Cheng4f563382006-03-29 01:30:51 +00001240 [(set VR128:$dst, (v4f32 (vector_shuffle
1241 VR128:$src1, VR128:$src2,
1242 UNPCKH_shuffle_mask)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001243def UNPCKHPSrm : PSI<0x15, MRMSrcMem,
Evan Cheng2246f842006-03-18 01:23:20 +00001244 (ops VR128:$dst, VR128:$src1, f128mem:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001245 "unpckhps {$src2, $dst|$dst, $src2}",
Evan Cheng4f563382006-03-29 01:30:51 +00001246 [(set VR128:$dst, (v4f32 (vector_shuffle
1247 VR128:$src1, (load addr:$src2),
1248 UNPCKH_shuffle_mask)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001249def UNPCKHPDrr : PDI<0x15, MRMSrcReg,
Evan Cheng2246f842006-03-18 01:23:20 +00001250 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001251 "unpckhpd {$src2, $dst|$dst, $src2}",
Evan Cheng4f563382006-03-29 01:30:51 +00001252 [(set VR128:$dst, (v2f64 (vector_shuffle
1253 VR128:$src1, VR128:$src2,
1254 UNPCKH_shuffle_mask)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001255def UNPCKHPDrm : PDI<0x15, MRMSrcMem,
Evan Cheng2246f842006-03-18 01:23:20 +00001256 (ops VR128:$dst, VR128:$src1, f128mem:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001257 "unpckhpd {$src2, $dst|$dst, $src2}",
Evan Cheng4f563382006-03-29 01:30:51 +00001258 [(set VR128:$dst, (v2f64 (vector_shuffle
1259 VR128:$src1, (load addr:$src2),
1260 UNPCKH_shuffle_mask)))]>;
Evan Cheng4fcb9222006-03-28 02:43:26 +00001261
Evan Cheng470a6ad2006-02-22 02:26:30 +00001262def UNPCKLPSrr : PSI<0x14, MRMSrcReg,
Evan Cheng2246f842006-03-18 01:23:20 +00001263 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Chengc60bd972006-03-25 09:37:23 +00001264 "unpcklps {$src2, $dst|$dst, $src2}",
Evan Cheng4f563382006-03-29 01:30:51 +00001265 [(set VR128:$dst, (v4f32 (vector_shuffle
1266 VR128:$src1, VR128:$src2,
1267 UNPCKL_shuffle_mask)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001268def UNPCKLPSrm : PSI<0x14, MRMSrcMem,
Evan Cheng2246f842006-03-18 01:23:20 +00001269 (ops VR128:$dst, VR128:$src1, f128mem:$src2),
Evan Chengc60bd972006-03-25 09:37:23 +00001270 "unpcklps {$src2, $dst|$dst, $src2}",
Evan Cheng4f563382006-03-29 01:30:51 +00001271 [(set VR128:$dst, (v4f32 (vector_shuffle
1272 VR128:$src1, (load addr:$src2),
1273 UNPCKL_shuffle_mask)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001274def UNPCKLPDrr : PDI<0x14, MRMSrcReg,
Evan Cheng2246f842006-03-18 01:23:20 +00001275 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001276 "unpcklpd {$src2, $dst|$dst, $src2}",
Evan Cheng4f563382006-03-29 01:30:51 +00001277 [(set VR128:$dst, (v2f64 (vector_shuffle
1278 VR128:$src1, VR128:$src2,
1279 UNPCKL_shuffle_mask)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001280def UNPCKLPDrm : PDI<0x14, MRMSrcMem,
Evan Cheng2246f842006-03-18 01:23:20 +00001281 (ops VR128:$dst, VR128:$src1, f128mem:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001282 "unpcklpd {$src2, $dst|$dst, $src2}",
Evan Cheng4f563382006-03-29 01:30:51 +00001283 [(set VR128:$dst, (v2f64 (vector_shuffle
1284 VR128:$src1, (load addr:$src2),
1285 UNPCKL_shuffle_mask)))]>;
Evan Chengfd111b52006-04-19 21:15:24 +00001286} // AddedComplexity
Evan Cheng2c0dbd02006-03-24 02:58:06 +00001287}
Evan Cheng470a6ad2006-02-22 02:26:30 +00001288
Evan Cheng4b1734f2006-03-31 21:29:33 +00001289// Horizontal ops
1290let isTwoAddress = 1 in {
Evan Chengd9539472006-04-14 21:59:03 +00001291def HADDPSrr : S3D_Intrr<0x7C, "haddps {$src2, $dst|$dst, $src2}",
Evan Cheng4b1734f2006-03-31 21:29:33 +00001292 int_x86_sse3_hadd_ps>;
Evan Chengd9539472006-04-14 21:59:03 +00001293def HADDPSrm : S3D_Intrm<0x7C, "haddps {$src2, $dst|$dst, $src2}",
Evan Cheng4b1734f2006-03-31 21:29:33 +00001294 int_x86_sse3_hadd_ps>;
Evan Chengd9539472006-04-14 21:59:03 +00001295def HADDPDrr : S3_Intrr<0x7C, "haddpd {$src2, $dst|$dst, $src2}",
Evan Cheng4b1734f2006-03-31 21:29:33 +00001296 int_x86_sse3_hadd_pd>;
Evan Chengd9539472006-04-14 21:59:03 +00001297def HADDPDrm : S3_Intrm<0x7C, "haddpd {$src2, $dst|$dst, $src2}",
Evan Cheng4b1734f2006-03-31 21:29:33 +00001298 int_x86_sse3_hadd_pd>;
Evan Cheng7076e2d2006-04-15 05:52:42 +00001299def HSUBPSrr : S3D_Intrr<0x7D, "hsubps {$src2, $dst|$dst, $src2}",
Evan Cheng4b1734f2006-03-31 21:29:33 +00001300 int_x86_sse3_hsub_ps>;
Evan Cheng7076e2d2006-04-15 05:52:42 +00001301def HSUBPSrm : S3D_Intrm<0x7D, "hsubps {$src2, $dst|$dst, $src2}",
Evan Cheng4b1734f2006-03-31 21:29:33 +00001302 int_x86_sse3_hsub_ps>;
Evan Cheng7076e2d2006-04-15 05:52:42 +00001303def HSUBPDrr : S3_Intrr<0x7D, "hsubpd {$src2, $dst|$dst, $src2}",
Evan Cheng4b1734f2006-03-31 21:29:33 +00001304 int_x86_sse3_hsub_pd>;
Evan Cheng7076e2d2006-04-15 05:52:42 +00001305def HSUBPDrm : S3_Intrm<0x7D, "hsubpd {$src2, $dst|$dst, $src2}",
Evan Cheng4b1734f2006-03-31 21:29:33 +00001306 int_x86_sse3_hsub_pd>;
1307}
1308
Evan Chengbf156d12006-02-21 19:26:52 +00001309//===----------------------------------------------------------------------===//
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001310// SSE integer instructions
Evan Chengbf156d12006-02-21 19:26:52 +00001311//===----------------------------------------------------------------------===//
1312
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001313// Move Instructions
Evan Cheng24dc1f52006-03-23 07:44:07 +00001314def MOVDQArr : PDI<0x6F, MRMSrcReg, (ops VR128:$dst, VR128:$src),
1315 "movdqa {$src, $dst|$dst, $src}", []>;
1316def MOVDQArm : PDI<0x6F, MRMSrcMem, (ops VR128:$dst, i128mem:$src),
1317 "movdqa {$src, $dst|$dst, $src}",
Evan Cheng91b740d2006-04-12 17:12:36 +00001318 [(set VR128:$dst, (loadv2i64 addr:$src))]>;
Evan Cheng24dc1f52006-03-23 07:44:07 +00001319def MOVDQAmr : PDI<0x7F, MRMDestMem, (ops i128mem:$dst, VR128:$src),
1320 "movdqa {$src, $dst|$dst, $src}",
Evan Cheng91b740d2006-04-12 17:12:36 +00001321 [(store (v2i64 VR128:$src), addr:$dst)]>;
Evan Cheng9ab1ac52006-04-14 23:32:40 +00001322def MOVDQUrm : I<0x6F, MRMSrcMem, (ops VR128:$dst, i128mem:$src),
1323 "movdqu {$src, $dst|$dst, $src}",
1324 [(set VR128:$dst, (int_x86_sse2_loadu_dq addr:$src))]>,
1325 XS, Requires<[HasSSE2]>;
1326def MOVDQUmr : I<0x7F, MRMDestMem, (ops i128mem:$dst, VR128:$src),
1327 "movdqu {$src, $dst|$dst, $src}",
1328 [(int_x86_sse2_storeu_dq addr:$dst, VR128:$src)]>,
1329 XS, Requires<[HasSSE2]>;
1330def LDDQUrm : S3DI<0xF0, MRMSrcMem, (ops VR128:$dst, i128mem:$src),
1331 "lddqu {$src, $dst|$dst, $src}",
1332 [(set VR128:$dst, (int_x86_sse3_ldu_dq addr:$src))]>;
Evan Cheng24dc1f52006-03-23 07:44:07 +00001333
Evan Chenga971f6f2006-03-23 01:57:24 +00001334// 128-bit Integer Arithmetic
1335let isTwoAddress = 1 in {
1336let isCommutable = 1 in {
1337def PADDBrr : PDI<0xFC, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1338 "paddb {$src2, $dst|$dst, $src2}",
1339 [(set VR128:$dst, (v16i8 (add VR128:$src1, VR128:$src2)))]>;
1340def PADDWrr : PDI<0xFD, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1341 "paddw {$src2, $dst|$dst, $src2}",
1342 [(set VR128:$dst, (v8i16 (add VR128:$src1, VR128:$src2)))]>;
1343def PADDDrr : PDI<0xFE, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1344 "paddd {$src2, $dst|$dst, $src2}",
1345 [(set VR128:$dst, (v4i32 (add VR128:$src1, VR128:$src2)))]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00001346
1347def PADDQrr : PDI<0xD4, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1348 "paddq {$src2, $dst|$dst, $src2}",
1349 [(set VR128:$dst, (v2i64 (add VR128:$src1, VR128:$src2)))]>;
Evan Chenga971f6f2006-03-23 01:57:24 +00001350}
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001351def PADDBrm : PDI<0xFC, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Chenga971f6f2006-03-23 01:57:24 +00001352 "paddb {$src2, $dst|$dst, $src2}",
Evan Cheng083248e2006-04-17 18:05:01 +00001353 [(set VR128:$dst, (add VR128:$src1,
1354 (bc_v16i8 (loadv2i64 addr:$src2))))]>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001355def PADDWrm : PDI<0xFD, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Chenga971f6f2006-03-23 01:57:24 +00001356 "paddw {$src2, $dst|$dst, $src2}",
Evan Cheng083248e2006-04-17 18:05:01 +00001357 [(set VR128:$dst, (add VR128:$src1,
1358 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001359def PADDDrm : PDI<0xFE, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Chenga971f6f2006-03-23 01:57:24 +00001360 "paddd {$src2, $dst|$dst, $src2}",
Evan Cheng083248e2006-04-17 18:05:01 +00001361 [(set VR128:$dst, (add VR128:$src1,
1362 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001363def PADDQrm : PDI<0xD4, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng506d3df2006-03-29 23:07:14 +00001364 "paddd {$src2, $dst|$dst, $src2}",
Evan Cheng083248e2006-04-17 18:05:01 +00001365 [(set VR128:$dst, (add VR128:$src1,
1366 (loadv2i64 addr:$src2)))]>;
Evan Cheng7b1d34b2006-03-25 01:33:37 +00001367
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001368let isCommutable = 1 in {
1369def PADDSBrr : PDI<0xEC, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1370 "paddsb {$src2, $dst|$dst, $src2}",
1371 [(set VR128:$dst, (int_x86_sse2_padds_b VR128:$src1,
1372 VR128:$src2))]>;
1373def PADDSWrr : PDI<0xED, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1374 "paddsw {$src2, $dst|$dst, $src2}",
1375 [(set VR128:$dst, (int_x86_sse2_padds_w VR128:$src1,
1376 VR128:$src2))]>;
1377def PADDUSBrr : PDI<0xDC, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1378 "paddusb {$src2, $dst|$dst, $src2}",
1379 [(set VR128:$dst, (int_x86_sse2_paddus_b VR128:$src1,
1380 VR128:$src2))]>;
1381def PADDUSWrr : PDI<0xDD, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1382 "paddusw {$src2, $dst|$dst, $src2}",
1383 [(set VR128:$dst, (int_x86_sse2_paddus_w VR128:$src1,
1384 VR128:$src2))]>;
1385}
1386def PADDSBrm : PDI<0xEC, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1387 "paddsb {$src2, $dst|$dst, $src2}",
1388 [(set VR128:$dst, (int_x86_sse2_padds_b VR128:$src1,
1389 (bc_v16i8 (loadv2i64 addr:$src2))))]>;
1390def PADDSWrm : PDI<0xED, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1391 "paddsw {$src2, $dst|$dst, $src2}",
1392 [(set VR128:$dst, (int_x86_sse2_padds_w VR128:$src1,
1393 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
1394def PADDUSBrm : PDI<0xDC, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1395 "paddusb {$src2, $dst|$dst, $src2}",
1396 [(set VR128:$dst, (int_x86_sse2_paddus_b VR128:$src1,
1397 (bc_v16i8 (loadv2i64 addr:$src2))))]>;
1398def PADDUSWrm : PDI<0xDD, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1399 "paddusw {$src2, $dst|$dst, $src2}",
1400 [(set VR128:$dst, (int_x86_sse2_paddus_w VR128:$src1,
1401 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
1402
1403
Evan Cheng7b1d34b2006-03-25 01:33:37 +00001404def PSUBBrr : PDI<0xF8, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1405 "psubb {$src2, $dst|$dst, $src2}",
1406 [(set VR128:$dst, (v16i8 (sub VR128:$src1, VR128:$src2)))]>;
1407def PSUBWrr : PDI<0xF9, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1408 "psubw {$src2, $dst|$dst, $src2}",
1409 [(set VR128:$dst, (v8i16 (sub VR128:$src1, VR128:$src2)))]>;
1410def PSUBDrr : PDI<0xFA, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1411 "psubd {$src2, $dst|$dst, $src2}",
1412 [(set VR128:$dst, (v4i32 (sub VR128:$src1, VR128:$src2)))]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00001413def PSUBQrr : PDI<0xFB, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1414 "psubq {$src2, $dst|$dst, $src2}",
1415 [(set VR128:$dst, (v2i64 (sub VR128:$src1, VR128:$src2)))]>;
Evan Cheng7b1d34b2006-03-25 01:33:37 +00001416
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001417def PSUBBrm : PDI<0xF8, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng7b1d34b2006-03-25 01:33:37 +00001418 "psubb {$src2, $dst|$dst, $src2}",
Evan Cheng083248e2006-04-17 18:05:01 +00001419 [(set VR128:$dst, (sub VR128:$src1,
1420 (bc_v16i8 (loadv2i64 addr:$src2))))]>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001421def PSUBWrm : PDI<0xF9, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng7b1d34b2006-03-25 01:33:37 +00001422 "psubw {$src2, $dst|$dst, $src2}",
Evan Cheng083248e2006-04-17 18:05:01 +00001423 [(set VR128:$dst, (sub VR128:$src1,
1424 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001425def PSUBDrm : PDI<0xFA, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng7b1d34b2006-03-25 01:33:37 +00001426 "psubd {$src2, $dst|$dst, $src2}",
Evan Cheng083248e2006-04-17 18:05:01 +00001427 [(set VR128:$dst, (sub VR128:$src1,
1428 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001429def PSUBQrm : PDI<0xFB, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng506d3df2006-03-29 23:07:14 +00001430 "psubd {$src2, $dst|$dst, $src2}",
Evan Cheng083248e2006-04-17 18:05:01 +00001431 [(set VR128:$dst, (sub VR128:$src1,
1432 (loadv2i64 addr:$src2)))]>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001433
1434def PSUBSBrr : PDI<0xE8, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1435 "psubsb {$src2, $dst|$dst, $src2}",
1436 [(set VR128:$dst, (int_x86_sse2_psubs_b VR128:$src1,
1437 VR128:$src2))]>;
1438def PSUBSWrr : PDI<0xE9, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1439 "psubsw {$src2, $dst|$dst, $src2}",
1440 [(set VR128:$dst, (int_x86_sse2_psubs_w VR128:$src1,
1441 VR128:$src2))]>;
1442def PSUBUSBrr : PDI<0xD8, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1443 "psubusb {$src2, $dst|$dst, $src2}",
1444 [(set VR128:$dst, (int_x86_sse2_psubus_b VR128:$src1,
1445 VR128:$src2))]>;
1446def PSUBUSWrr : PDI<0xD9, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1447 "psubusw {$src2, $dst|$dst, $src2}",
1448 [(set VR128:$dst, (int_x86_sse2_psubus_w VR128:$src1,
1449 VR128:$src2))]>;
1450
Evan Cheng2f40b1b2006-04-13 05:24:54 +00001451def PSUBSBrm : PDI<0xE8, MRMSrcMem,
1452 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001453 "psubsb {$src2, $dst|$dst, $src2}",
1454 [(set VR128:$dst, (int_x86_sse2_psubs_b VR128:$src1,
1455 (bc_v16i8 (loadv2i64 addr:$src2))))]>;
Evan Cheng2f40b1b2006-04-13 05:24:54 +00001456def PSUBSWrm : PDI<0xE9, MRMSrcMem,
1457 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001458 "psubsw {$src2, $dst|$dst, $src2}",
1459 [(set VR128:$dst, (int_x86_sse2_psubs_w VR128:$src1,
1460 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
Evan Cheng2f40b1b2006-04-13 05:24:54 +00001461def PSUBUSBrm : PDI<0xD8, MRMSrcMem,
1462 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001463 "psubusb {$src2, $dst|$dst, $src2}",
1464 [(set VR128:$dst, (int_x86_sse2_psubus_b VR128:$src1,
1465 (bc_v16i8 (loadv2i64 addr:$src2))))]>;
Evan Cheng2f40b1b2006-04-13 05:24:54 +00001466def PSUBUSWrm : PDI<0xD9, MRMSrcMem,
1467 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001468 "psubusw {$src2, $dst|$dst, $src2}",
1469 [(set VR128:$dst, (int_x86_sse2_psubus_w VR128:$src1,
1470 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
Evan Cheng2f40b1b2006-04-13 05:24:54 +00001471
1472let isCommutable = 1 in {
1473def PMULHUWrr : PDI<0xE4, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1474 "pmulhuw {$src2, $dst|$dst, $src2}",
1475 [(set VR128:$dst, (int_x86_sse2_pmulhu_w VR128:$src1,
1476 VR128:$src2))]>;
1477def PMULHWrr : PDI<0xE5, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1478 "pmulhw {$src2, $dst|$dst, $src2}",
1479 [(set VR128:$dst, (int_x86_sse2_pmulh_w VR128:$src1,
1480 VR128:$src2))]>;
1481def PMULLWrr : PDI<0xD5, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1482 "pmullw {$src2, $dst|$dst, $src2}",
1483 [(set VR128:$dst, (v8i16 (mul VR128:$src1, VR128:$src2)))]>;
1484def PMULUDQrr : PDI<0xF4, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1485 "pmuludq {$src2, $dst|$dst, $src2}",
1486 [(set VR128:$dst, (int_x86_sse2_pmulu_dq VR128:$src1,
1487 VR128:$src2))]>;
1488}
Evan Cheng2f40b1b2006-04-13 05:24:54 +00001489def PMULHUWrm : PDI<0xE4, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1490 "pmulhuw {$src2, $dst|$dst, $src2}",
1491 [(set VR128:$dst, (int_x86_sse2_pmulhu_w VR128:$src1,
1492 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
1493def PMULHWrm : PDI<0xE5, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1494 "pmulhw {$src2, $dst|$dst, $src2}",
1495 [(set VR128:$dst, (int_x86_sse2_pmulh_w VR128:$src1,
1496 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
1497def PMULLWrm : PDI<0xD5, MRMSrcMem,
1498 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1499 "pmullw {$src2, $dst|$dst, $src2}",
1500 [(set VR128:$dst, (v8i16 (mul VR128:$src1,
1501 (bc_v8i16 (loadv2i64 addr:$src2)))))]>;
1502def PMULUDQrm : PDI<0xF4, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1503 "pmuludq {$src2, $dst|$dst, $src2}",
1504 [(set VR128:$dst, (int_x86_sse2_pmulu_dq VR128:$src1,
1505 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
1506
Evan Cheng00586942006-04-13 06:11:45 +00001507let isCommutable = 1 in {
Evan Cheng2f40b1b2006-04-13 05:24:54 +00001508def PMADDWDrr : PDI<0xF5, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1509 "pmaddwd {$src2, $dst|$dst, $src2}",
1510 [(set VR128:$dst, (int_x86_sse2_pmadd_wd VR128:$src1,
1511 VR128:$src2))]>;
Evan Cheng00586942006-04-13 06:11:45 +00001512}
Evan Cheng2f40b1b2006-04-13 05:24:54 +00001513def PMADDWDrm : PDI<0xF5, MRMSrcMem,
1514 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1515 "pmaddwd {$src2, $dst|$dst, $src2}",
1516 [(set VR128:$dst, (int_x86_sse2_pmadd_wd VR128:$src1,
1517 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
1518
Evan Cheng00586942006-04-13 06:11:45 +00001519let isCommutable = 1 in {
Evan Cheng2f40b1b2006-04-13 05:24:54 +00001520def PAVGBrr : PDI<0xE0, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1521 "pavgb {$src2, $dst|$dst, $src2}",
1522 [(set VR128:$dst, (int_x86_sse2_pavg_b VR128:$src1,
1523 VR128:$src2))]>;
1524def PAVGWrr : PDI<0xE3, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1525 "pavgw {$src2, $dst|$dst, $src2}",
1526 [(set VR128:$dst, (int_x86_sse2_pavg_w VR128:$src1,
1527 VR128:$src2))]>;
Evan Cheng00586942006-04-13 06:11:45 +00001528}
Evan Cheng2f40b1b2006-04-13 05:24:54 +00001529def PAVGBrm : PDI<0xE0, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1530 "pavgb {$src2, $dst|$dst, $src2}",
1531 [(set VR128:$dst, (int_x86_sse2_pavg_b VR128:$src1,
1532 (bc_v16i8 (loadv2i64 addr:$src2))))]>;
1533def PAVGWrm : PDI<0xE3, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1534 "pavgw {$src2, $dst|$dst, $src2}",
1535 [(set VR128:$dst, (int_x86_sse2_pavg_w VR128:$src1,
1536 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
Evan Cheng00586942006-04-13 06:11:45 +00001537
1538let isCommutable = 1 in {
1539def PMAXUBrr : PDI<0xDE, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1540 "pmaxub {$src2, $dst|$dst, $src2}",
1541 [(set VR128:$dst, (int_x86_sse2_pmaxu_b VR128:$src1,
1542 VR128:$src2))]>;
1543def PMAXSWrr : PDI<0xEE, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1544 "pmaxsw {$src2, $dst|$dst, $src2}",
1545 [(set VR128:$dst, (int_x86_sse2_pmaxs_w VR128:$src1,
1546 VR128:$src2))]>;
1547}
1548def PMAXUBrm : PDI<0xDE, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1549 "pmaxub {$src2, $dst|$dst, $src2}",
1550 [(set VR128:$dst, (int_x86_sse2_pmaxu_b VR128:$src1,
1551 (bc_v16i8 (loadv2i64 addr:$src2))))]>;
1552def PMAXSWrm : PDI<0xEE, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1553 "pmaxsw {$src2, $dst|$dst, $src2}",
1554 [(set VR128:$dst, (int_x86_sse2_pmaxs_w VR128:$src1,
1555 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
1556
1557let isCommutable = 1 in {
1558def PMINUBrr : PDI<0xDA, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1559 "pminub {$src2, $dst|$dst, $src2}",
1560 [(set VR128:$dst, (int_x86_sse2_pminu_b VR128:$src1,
1561 VR128:$src2))]>;
1562def PMINSWrr : PDI<0xEA, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1563 "pminsw {$src2, $dst|$dst, $src2}",
1564 [(set VR128:$dst, (int_x86_sse2_pmins_w VR128:$src1,
1565 VR128:$src2))]>;
1566}
1567def PMINUBrm : PDI<0xDA, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1568 "pminub {$src2, $dst|$dst, $src2}",
1569 [(set VR128:$dst, (int_x86_sse2_pminu_b VR128:$src1,
1570 (bc_v16i8 (loadv2i64 addr:$src2))))]>;
1571def PMINSWrm : PDI<0xEA, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1572 "pminsw {$src2, $dst|$dst, $src2}",
1573 [(set VR128:$dst, (int_x86_sse2_pmins_w VR128:$src1,
1574 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
1575
1576
1577let isCommutable = 1 in {
1578def PSADBWrr : PDI<0xE0, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1579 "psadbw {$src2, $dst|$dst, $src2}",
1580 [(set VR128:$dst, (int_x86_sse2_psad_bw VR128:$src1,
1581 VR128:$src2))]>;
1582}
1583def PSADBWrm : PDI<0xE0, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1584 "psadbw {$src2, $dst|$dst, $src2}",
1585 [(set VR128:$dst, (int_x86_sse2_psad_bw VR128:$src1,
1586 (bc_v16i8 (loadv2i64 addr:$src2))))]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00001587}
Evan Chengc60bd972006-03-25 09:37:23 +00001588
Evan Chengff65e382006-04-04 21:49:39 +00001589let isTwoAddress = 1 in {
Evan Cheng485130f2006-10-03 06:55:11 +00001590def PSLLWrr : PDI<0xF1, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1591 "psllw {$src2, $dst|$dst, $src2}",
1592 [(set VR128:$dst, (int_x86_sse2_psll_w VR128:$src1,
1593 VR128:$src2))]>;
1594def PSLLWrm : PDI<0xF1, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1595 "psllw {$src2, $dst|$dst, $src2}",
1596 [(set VR128:$dst, (int_x86_sse2_psll_w VR128:$src1,
1597 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
Evan Cheng0ac8ea92006-04-14 00:14:05 +00001598def PSLLWri : PDIi8<0x71, MRM6r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
1599 "psllw {$src2, $dst|$dst, $src2}",
1600 [(set VR128:$dst, (int_x86_sse2_psll_w VR128:$src1,
1601 (scalar_to_vector (i32 imm:$src2))))]>;
Evan Cheng485130f2006-10-03 06:55:11 +00001602def PSLLDrr : PDI<0xF2, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1603 "pslld {$src2, $dst|$dst, $src2}",
1604 [(set VR128:$dst, (int_x86_sse2_psll_d VR128:$src1,
1605 VR128:$src2))]>;
1606def PSLLDrm : PDI<0xF2, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1607 "pslld {$src2, $dst|$dst, $src2}",
1608 [(set VR128:$dst, (int_x86_sse2_psll_d VR128:$src1,
1609 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
Evan Cheng0ac8ea92006-04-14 00:14:05 +00001610def PSLLDri : PDIi8<0x72, MRM6r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
1611 "pslld {$src2, $dst|$dst, $src2}",
1612 [(set VR128:$dst, (int_x86_sse2_psll_d VR128:$src1,
1613 (scalar_to_vector (i32 imm:$src2))))]>;
Evan Cheng485130f2006-10-03 06:55:11 +00001614def PSLLQrr : PDI<0xF3, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1615 "psllq {$src2, $dst|$dst, $src2}",
1616 [(set VR128:$dst, (int_x86_sse2_psll_q VR128:$src1,
1617 VR128:$src2))]>;
1618def PSLLQrm : PDI<0xF3, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1619 "psllq {$src2, $dst|$dst, $src2}",
1620 [(set VR128:$dst, (int_x86_sse2_psll_q VR128:$src1,
1621 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
Evan Cheng0ac8ea92006-04-14 00:14:05 +00001622def PSLLQri : PDIi8<0x73, MRM6r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
1623 "psllq {$src2, $dst|$dst, $src2}",
1624 [(set VR128:$dst, (int_x86_sse2_psll_q VR128:$src1,
1625 (scalar_to_vector (i32 imm:$src2))))]>;
Evan Chengff65e382006-04-04 21:49:39 +00001626def PSLLDQri : PDIi8<0x73, MRM7r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
1627 "pslldq {$src2, $dst|$dst, $src2}", []>;
Evan Cheng0ac8ea92006-04-14 00:14:05 +00001628
Evan Cheng485130f2006-10-03 06:55:11 +00001629def PSRLWrr : PDI<0xD1, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1630 "psrlw {$src2, $dst|$dst, $src2}",
1631 [(set VR128:$dst, (int_x86_sse2_psrl_w VR128:$src1,
1632 VR128:$src2))]>;
1633def PSRLWrm : PDI<0xD1, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1634 "psrlw {$src2, $dst|$dst, $src2}",
1635 [(set VR128:$dst, (int_x86_sse2_psrl_w VR128:$src1,
1636 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
Evan Cheng0ac8ea92006-04-14 00:14:05 +00001637def PSRLWri : PDIi8<0x71, MRM2r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
1638 "psrlw {$src2, $dst|$dst, $src2}",
1639 [(set VR128:$dst, (int_x86_sse2_psrl_w VR128:$src1,
1640 (scalar_to_vector (i32 imm:$src2))))]>;
Evan Cheng485130f2006-10-03 06:55:11 +00001641def PSRLDrr : PDI<0xD2, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1642 "psrld {$src2, $dst|$dst, $src2}",
1643 [(set VR128:$dst, (int_x86_sse2_psrl_d VR128:$src1,
1644 VR128:$src2))]>;
1645def PSRLDrm : PDI<0xD2, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1646 "psrld {$src2, $dst|$dst, $src2}",
1647 [(set VR128:$dst, (int_x86_sse2_psrl_d VR128:$src1,
1648 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
Evan Cheng0ac8ea92006-04-14 00:14:05 +00001649def PSRLDri : PDIi8<0x72, MRM2r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
1650 "psrld {$src2, $dst|$dst, $src2}",
1651 [(set VR128:$dst, (int_x86_sse2_psrl_d VR128:$src1,
1652 (scalar_to_vector (i32 imm:$src2))))]>;
Evan Cheng485130f2006-10-03 06:55:11 +00001653def PSRLQrr : PDI<0xD3, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1654 "psrlq {$src2, $dst|$dst, $src2}",
1655 [(set VR128:$dst, (int_x86_sse2_psrl_q VR128:$src1,
1656 VR128:$src2))]>;
1657def PSRLQrm : PDI<0xD3, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1658 "psrlq {$src2, $dst|$dst, $src2}",
1659 [(set VR128:$dst, (int_x86_sse2_psrl_q VR128:$src1,
1660 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
Evan Cheng0ac8ea92006-04-14 00:14:05 +00001661def PSRLQri : PDIi8<0x73, MRM2r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
1662 "psrlq {$src2, $dst|$dst, $src2}",
1663 [(set VR128:$dst, (int_x86_sse2_psrl_q VR128:$src1,
1664 (scalar_to_vector (i32 imm:$src2))))]>;
1665def PSRLDQri : PDIi8<0x73, MRM3r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
Evan Chengff65e382006-04-04 21:49:39 +00001666 "psrldq {$src2, $dst|$dst, $src2}", []>;
Evan Cheng0ac8ea92006-04-14 00:14:05 +00001667
Evan Cheng485130f2006-10-03 06:55:11 +00001668def PSRAWrr : PDI<0xE1, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1669 "psraw {$src2, $dst|$dst, $src2}",
1670 [(set VR128:$dst, (int_x86_sse2_psra_w VR128:$src1,
1671 VR128:$src2))]>;
1672def PSRAWrm : PDI<0xE1, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1673 "psraw {$src2, $dst|$dst, $src2}",
1674 [(set VR128:$dst, (int_x86_sse2_psra_w VR128:$src1,
1675 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
Evan Cheng0ac8ea92006-04-14 00:14:05 +00001676def PSRAWri : PDIi8<0x71, MRM4r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
1677 "psraw {$src2, $dst|$dst, $src2}",
1678 [(set VR128:$dst, (int_x86_sse2_psra_w VR128:$src1,
1679 (scalar_to_vector (i32 imm:$src2))))]>;
Evan Cheng485130f2006-10-03 06:55:11 +00001680def PSRADrr : PDI<0xE2, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1681 "psrad {$src2, $dst|$dst, $src2}",
1682 [(set VR128:$dst, (int_x86_sse2_psra_d VR128:$src1,
1683 VR128:$src2))]>;
1684def PSRADrm : PDI<0xE2, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1685 "psrad {$src2, $dst|$dst, $src2}",
1686 [(set VR128:$dst, (int_x86_sse2_psra_d VR128:$src1,
1687 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
Evan Cheng0ac8ea92006-04-14 00:14:05 +00001688def PSRADri : PDIi8<0x72, MRM4r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
1689 "psrad {$src2, $dst|$dst, $src2}",
1690 [(set VR128:$dst, (int_x86_sse2_psra_d VR128:$src1,
1691 (scalar_to_vector (i32 imm:$src2))))]>;
Evan Chengff65e382006-04-04 21:49:39 +00001692}
1693
Evan Cheng506d3df2006-03-29 23:07:14 +00001694// Logical
1695let isTwoAddress = 1 in {
1696let isCommutable = 1 in {
1697def PANDrr : PDI<0xDB, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1698 "pand {$src2, $dst|$dst, $src2}",
1699 [(set VR128:$dst, (v2i64 (and VR128:$src1, VR128:$src2)))]>;
Evan Cheng2b21ac62006-04-13 18:11:28 +00001700def PORrr : PDI<0xEB, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1701 "por {$src2, $dst|$dst, $src2}",
1702 [(set VR128:$dst, (v2i64 (or VR128:$src1, VR128:$src2)))]>;
1703def PXORrr : PDI<0xEF, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1704 "pxor {$src2, $dst|$dst, $src2}",
1705 [(set VR128:$dst, (v2i64 (xor VR128:$src1, VR128:$src2)))]>;
1706}
Evan Cheng506d3df2006-03-29 23:07:14 +00001707
1708def PANDrm : PDI<0xDB, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1709 "pand {$src2, $dst|$dst, $src2}",
1710 [(set VR128:$dst, (v2i64 (and VR128:$src1,
1711 (load addr:$src2))))]>;
Evan Chengc6cb5bb2006-04-06 01:49:20 +00001712def PORrm : PDI<0xEB, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng506d3df2006-03-29 23:07:14 +00001713 "por {$src2, $dst|$dst, $src2}",
1714 [(set VR128:$dst, (v2i64 (or VR128:$src1,
1715 (load addr:$src2))))]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00001716def PXORrm : PDI<0xEF, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1717 "pxor {$src2, $dst|$dst, $src2}",
1718 [(set VR128:$dst, (v2i64 (xor VR128:$src1,
1719 (load addr:$src2))))]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00001720
1721def PANDNrr : PDI<0xDF, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1722 "pandn {$src2, $dst|$dst, $src2}",
1723 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
1724 VR128:$src2)))]>;
1725
1726def PANDNrm : PDI<0xDF, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1727 "pandn {$src2, $dst|$dst, $src2}",
1728 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
1729 (load addr:$src2))))]>;
1730}
1731
Evan Cheng9ab1ac52006-04-14 23:32:40 +00001732// SSE2 Integer comparison
1733let isTwoAddress = 1 in {
1734def PCMPEQBrr : PDI<0x74, MRMSrcReg,
1735 (ops VR128:$dst, VR128:$src1, VR128:$src2),
1736 "pcmpeqb {$src2, $dst|$dst, $src2}",
1737 [(set VR128:$dst, (int_x86_sse2_pcmpeq_b VR128:$src1,
1738 VR128:$src2))]>;
Evan Cheng60d3fa22006-04-15 06:10:09 +00001739def PCMPEQBrm : PDI<0x74, MRMSrcMem,
Evan Cheng9ab1ac52006-04-14 23:32:40 +00001740 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1741 "pcmpeqb {$src2, $dst|$dst, $src2}",
1742 [(set VR128:$dst, (int_x86_sse2_pcmpeq_b VR128:$src1,
1743 (bc_v16i8 (loadv2i64 addr:$src2))))]>;
1744def PCMPEQWrr : PDI<0x75, MRMSrcReg,
1745 (ops VR128:$dst, VR128:$src1, VR128:$src2),
1746 "pcmpeqw {$src2, $dst|$dst, $src2}",
1747 [(set VR128:$dst, (int_x86_sse2_pcmpeq_w VR128:$src1,
1748 VR128:$src2))]>;
Evan Cheng60d3fa22006-04-15 06:10:09 +00001749def PCMPEQWrm : PDI<0x75, MRMSrcMem,
Evan Cheng9ab1ac52006-04-14 23:32:40 +00001750 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1751 "pcmpeqw {$src2, $dst|$dst, $src2}",
1752 [(set VR128:$dst, (int_x86_sse2_pcmpeq_w VR128:$src1,
1753 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
1754def PCMPEQDrr : PDI<0x76, MRMSrcReg,
1755 (ops VR128:$dst, VR128:$src1, VR128:$src2),
1756 "pcmpeqd {$src2, $dst|$dst, $src2}",
1757 [(set VR128:$dst, (int_x86_sse2_pcmpeq_d VR128:$src1,
1758 VR128:$src2))]>;
Evan Cheng60d3fa22006-04-15 06:10:09 +00001759def PCMPEQDrm : PDI<0x76, MRMSrcMem,
Evan Cheng9ab1ac52006-04-14 23:32:40 +00001760 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1761 "pcmpeqd {$src2, $dst|$dst, $src2}",
1762 [(set VR128:$dst, (int_x86_sse2_pcmpeq_d VR128:$src1,
1763 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
1764
1765def PCMPGTBrr : PDI<0x64, MRMSrcReg,
1766 (ops VR128:$dst, VR128:$src1, VR128:$src2),
1767 "pcmpgtb {$src2, $dst|$dst, $src2}",
1768 [(set VR128:$dst, (int_x86_sse2_pcmpgt_b VR128:$src1,
1769 VR128:$src2))]>;
Evan Cheng60d3fa22006-04-15 06:10:09 +00001770def PCMPGTBrm : PDI<0x64, MRMSrcMem,
Evan Cheng9ab1ac52006-04-14 23:32:40 +00001771 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1772 "pcmpgtb {$src2, $dst|$dst, $src2}",
1773 [(set VR128:$dst, (int_x86_sse2_pcmpgt_b VR128:$src1,
1774 (bc_v16i8 (loadv2i64 addr:$src2))))]>;
1775def PCMPGTWrr : PDI<0x65, MRMSrcReg,
1776 (ops VR128:$dst, VR128:$src1, VR128:$src2),
1777 "pcmpgtw {$src2, $dst|$dst, $src2}",
1778 [(set VR128:$dst, (int_x86_sse2_pcmpgt_w VR128:$src1,
1779 VR128:$src2))]>;
Evan Cheng60d3fa22006-04-15 06:10:09 +00001780def PCMPGTWrm : PDI<0x65, MRMSrcMem,
Evan Cheng9ab1ac52006-04-14 23:32:40 +00001781 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1782 "pcmpgtw {$src2, $dst|$dst, $src2}",
1783 [(set VR128:$dst, (int_x86_sse2_pcmpgt_w VR128:$src1,
1784 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
1785def PCMPGTDrr : PDI<0x66, MRMSrcReg,
1786 (ops VR128:$dst, VR128:$src1, VR128:$src2),
1787 "pcmpgtd {$src2, $dst|$dst, $src2}",
1788 [(set VR128:$dst, (int_x86_sse2_pcmpgt_d VR128:$src1,
1789 VR128:$src2))]>;
Evan Cheng60d3fa22006-04-15 06:10:09 +00001790def PCMPGTDrm : PDI<0x66, MRMSrcMem,
Evan Cheng9ab1ac52006-04-14 23:32:40 +00001791 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1792 "pcmpgtd {$src2, $dst|$dst, $src2}",
1793 [(set VR128:$dst, (int_x86_sse2_pcmpgt_d VR128:$src1,
1794 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
1795}
1796
Evan Cheng506d3df2006-03-29 23:07:14 +00001797// Pack instructions
1798let isTwoAddress = 1 in {
1799def PACKSSWBrr : PDI<0x63, MRMSrcReg, (ops VR128:$dst, VR128:$src1,
1800 VR128:$src2),
1801 "packsswb {$src2, $dst|$dst, $src2}",
Evan Cheng591f7402006-03-29 23:53:14 +00001802 [(set VR128:$dst, (v8i16 (int_x86_sse2_packsswb_128
1803 VR128:$src1,
1804 VR128:$src2)))]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00001805def PACKSSWBrm : PDI<0x63, MRMSrcMem, (ops VR128:$dst, VR128:$src1,
1806 i128mem:$src2),
1807 "packsswb {$src2, $dst|$dst, $src2}",
Evan Cheng591f7402006-03-29 23:53:14 +00001808 [(set VR128:$dst, (v8i16 (int_x86_sse2_packsswb_128
1809 VR128:$src1,
1810 (bc_v8i16 (loadv2f64 addr:$src2)))))]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00001811def PACKSSDWrr : PDI<0x6B, MRMSrcReg, (ops VR128:$dst, VR128:$src1,
1812 VR128:$src2),
Evan Cheng591f7402006-03-29 23:53:14 +00001813 "packssdw {$src2, $dst|$dst, $src2}",
1814 [(set VR128:$dst, (v4i32 (int_x86_sse2_packssdw_128
1815 VR128:$src1,
1816 VR128:$src2)))]>;
Evan Cheng60d3fa22006-04-15 06:10:09 +00001817def PACKSSDWrm : PDI<0x6B, MRMSrcMem, (ops VR128:$dst, VR128:$src1,
Evan Cheng506d3df2006-03-29 23:07:14 +00001818 i128mem:$src2),
Evan Cheng591f7402006-03-29 23:53:14 +00001819 "packssdw {$src2, $dst|$dst, $src2}",
1820 [(set VR128:$dst, (v4i32 (int_x86_sse2_packssdw_128
1821 VR128:$src1,
1822 (bc_v4i32 (loadv2i64 addr:$src2)))))]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00001823def PACKUSWBrr : PDI<0x67, MRMSrcReg, (ops VR128:$dst, VR128:$src1,
1824 VR128:$src2),
1825 "packuswb {$src2, $dst|$dst, $src2}",
Evan Cheng591f7402006-03-29 23:53:14 +00001826 [(set VR128:$dst, (v8i16 (int_x86_sse2_packuswb_128
1827 VR128:$src1,
1828 VR128:$src2)))]>;
Evan Cheng60d3fa22006-04-15 06:10:09 +00001829def PACKUSWBrm : PDI<0x67, MRMSrcMem, (ops VR128:$dst, VR128:$src1,
Evan Cheng506d3df2006-03-29 23:07:14 +00001830 i128mem:$src2),
1831 "packuswb {$src2, $dst|$dst, $src2}",
Evan Cheng591f7402006-03-29 23:53:14 +00001832 [(set VR128:$dst, (v8i16 (int_x86_sse2_packuswb_128
1833 VR128:$src1,
1834 (bc_v8i16 (loadv2i64 addr:$src2)))))]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00001835}
1836
1837// Shuffle and unpack instructions
Evan Cheng8703be42006-04-04 19:12:30 +00001838def PSHUFDri : PDIi8<0x70, MRMSrcReg,
Evan Cheng506d3df2006-03-29 23:07:14 +00001839 (ops VR128:$dst, VR128:$src1, i8imm:$src2),
1840 "pshufd {$src2, $src1, $dst|$dst, $src1, $src2}",
1841 [(set VR128:$dst, (v4i32 (vector_shuffle
1842 VR128:$src1, (undef),
1843 PSHUFD_shuffle_mask:$src2)))]>;
Evan Cheng8703be42006-04-04 19:12:30 +00001844def PSHUFDmi : PDIi8<0x70, MRMSrcMem,
Evan Cheng506d3df2006-03-29 23:07:14 +00001845 (ops VR128:$dst, i128mem:$src1, i8imm:$src2),
1846 "pshufd {$src2, $src1, $dst|$dst, $src1, $src2}",
1847 [(set VR128:$dst, (v4i32 (vector_shuffle
Evan Cheng91b740d2006-04-12 17:12:36 +00001848 (bc_v4i32 (loadv2i64 addr:$src1)),
1849 (undef),
Evan Cheng506d3df2006-03-29 23:07:14 +00001850 PSHUFD_shuffle_mask:$src2)))]>;
1851
1852// SSE2 with ImmT == Imm8 and XS prefix.
Evan Cheng8703be42006-04-04 19:12:30 +00001853def PSHUFHWri : Ii8<0x70, MRMSrcReg,
Evan Cheng506d3df2006-03-29 23:07:14 +00001854 (ops VR128:$dst, VR128:$src1, i8imm:$src2),
1855 "pshufhw {$src2, $src1, $dst|$dst, $src1, $src2}",
1856 [(set VR128:$dst, (v8i16 (vector_shuffle
1857 VR128:$src1, (undef),
1858 PSHUFHW_shuffle_mask:$src2)))]>,
1859 XS, Requires<[HasSSE2]>;
Evan Cheng8703be42006-04-04 19:12:30 +00001860def PSHUFHWmi : Ii8<0x70, MRMSrcMem,
Evan Cheng506d3df2006-03-29 23:07:14 +00001861 (ops VR128:$dst, i128mem:$src1, i8imm:$src2),
1862 "pshufhw {$src2, $src1, $dst|$dst, $src1, $src2}",
1863 [(set VR128:$dst, (v8i16 (vector_shuffle
Evan Cheng91b740d2006-04-12 17:12:36 +00001864 (bc_v8i16 (loadv2i64 addr:$src1)),
1865 (undef),
Evan Cheng506d3df2006-03-29 23:07:14 +00001866 PSHUFHW_shuffle_mask:$src2)))]>,
1867 XS, Requires<[HasSSE2]>;
1868
1869// SSE2 with ImmT == Imm8 and XD prefix.
Evan Cheng8703be42006-04-04 19:12:30 +00001870def PSHUFLWri : Ii8<0x70, MRMSrcReg,
Evan Cheng506d3df2006-03-29 23:07:14 +00001871 (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
Evan Cheng7d9061e2006-03-30 19:54:57 +00001872 "pshuflw {$src2, $src1, $dst|$dst, $src1, $src2}",
Evan Cheng506d3df2006-03-29 23:07:14 +00001873 [(set VR128:$dst, (v8i16 (vector_shuffle
1874 VR128:$src1, (undef),
1875 PSHUFLW_shuffle_mask:$src2)))]>,
1876 XD, Requires<[HasSSE2]>;
Evan Cheng8703be42006-04-04 19:12:30 +00001877def PSHUFLWmi : Ii8<0x70, MRMSrcMem,
Evan Cheng506d3df2006-03-29 23:07:14 +00001878 (ops VR128:$dst, i128mem:$src1, i32i8imm:$src2),
Evan Cheng7d9061e2006-03-30 19:54:57 +00001879 "pshuflw {$src2, $src1, $dst|$dst, $src1, $src2}",
Evan Cheng506d3df2006-03-29 23:07:14 +00001880 [(set VR128:$dst, (v8i16 (vector_shuffle
Evan Cheng91b740d2006-04-12 17:12:36 +00001881 (bc_v8i16 (loadv2i64 addr:$src1)),
1882 (undef),
Evan Cheng506d3df2006-03-29 23:07:14 +00001883 PSHUFLW_shuffle_mask:$src2)))]>,
1884 XD, Requires<[HasSSE2]>;
1885
1886let isTwoAddress = 1 in {
Evan Chengc60bd972006-03-25 09:37:23 +00001887def PUNPCKLBWrr : PDI<0x60, MRMSrcReg,
1888 (ops VR128:$dst, VR128:$src1, VR128:$src2),
1889 "punpcklbw {$src2, $dst|$dst, $src2}",
Evan Cheng0038e592006-03-28 00:39:58 +00001890 [(set VR128:$dst,
1891 (v16i8 (vector_shuffle VR128:$src1, VR128:$src2,
1892 UNPCKL_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001893def PUNPCKLBWrm : PDI<0x60, MRMSrcMem,
1894 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1895 "punpcklbw {$src2, $dst|$dst, $src2}",
Evan Cheng0038e592006-03-28 00:39:58 +00001896 [(set VR128:$dst,
Evan Cheng91b740d2006-04-12 17:12:36 +00001897 (v16i8 (vector_shuffle VR128:$src1,
1898 (bc_v16i8 (loadv2i64 addr:$src2)),
Evan Cheng0038e592006-03-28 00:39:58 +00001899 UNPCKL_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001900def PUNPCKLWDrr : PDI<0x61, MRMSrcReg,
1901 (ops VR128:$dst, VR128:$src1, VR128:$src2),
1902 "punpcklwd {$src2, $dst|$dst, $src2}",
Evan Cheng0038e592006-03-28 00:39:58 +00001903 [(set VR128:$dst,
1904 (v8i16 (vector_shuffle VR128:$src1, VR128:$src2,
1905 UNPCKL_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001906def PUNPCKLWDrm : PDI<0x61, MRMSrcMem,
1907 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1908 "punpcklwd {$src2, $dst|$dst, $src2}",
Evan Cheng0038e592006-03-28 00:39:58 +00001909 [(set VR128:$dst,
Evan Cheng91b740d2006-04-12 17:12:36 +00001910 (v8i16 (vector_shuffle VR128:$src1,
1911 (bc_v8i16 (loadv2i64 addr:$src2)),
Evan Cheng0038e592006-03-28 00:39:58 +00001912 UNPCKL_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001913def PUNPCKLDQrr : PDI<0x62, MRMSrcReg,
1914 (ops VR128:$dst, VR128:$src1, VR128:$src2),
1915 "punpckldq {$src2, $dst|$dst, $src2}",
Evan Cheng0038e592006-03-28 00:39:58 +00001916 [(set VR128:$dst,
1917 (v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
1918 UNPCKL_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001919def PUNPCKLDQrm : PDI<0x62, MRMSrcMem,
1920 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1921 "punpckldq {$src2, $dst|$dst, $src2}",
Evan Cheng0038e592006-03-28 00:39:58 +00001922 [(set VR128:$dst,
Evan Cheng91b740d2006-04-12 17:12:36 +00001923 (v4i32 (vector_shuffle VR128:$src1,
1924 (bc_v4i32 (loadv2i64 addr:$src2)),
Evan Cheng0038e592006-03-28 00:39:58 +00001925 UNPCKL_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001926def PUNPCKLQDQrr : PDI<0x6C, MRMSrcReg,
1927 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001928 "punpcklqdq {$src2, $dst|$dst, $src2}",
1929 [(set VR128:$dst,
1930 (v2i64 (vector_shuffle VR128:$src1, VR128:$src2,
1931 UNPCKL_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001932def PUNPCKLQDQrm : PDI<0x6C, MRMSrcMem,
1933 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001934 "punpcklqdq {$src2, $dst|$dst, $src2}",
1935 [(set VR128:$dst,
Evan Cheng91b740d2006-04-12 17:12:36 +00001936 (v2i64 (vector_shuffle VR128:$src1,
1937 (loadv2i64 addr:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001938 UNPCKL_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001939
1940def PUNPCKHBWrr : PDI<0x68, MRMSrcReg,
1941 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001942 "punpckhbw {$src2, $dst|$dst, $src2}",
1943 [(set VR128:$dst,
1944 (v16i8 (vector_shuffle VR128:$src1, VR128:$src2,
1945 UNPCKH_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001946def PUNPCKHBWrm : PDI<0x68, MRMSrcMem,
1947 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001948 "punpckhbw {$src2, $dst|$dst, $src2}",
1949 [(set VR128:$dst,
Evan Cheng91b740d2006-04-12 17:12:36 +00001950 (v16i8 (vector_shuffle VR128:$src1,
1951 (bc_v16i8 (loadv2i64 addr:$src2)),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001952 UNPCKH_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001953def PUNPCKHWDrr : PDI<0x69, MRMSrcReg,
1954 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001955 "punpckhwd {$src2, $dst|$dst, $src2}",
1956 [(set VR128:$dst,
1957 (v8i16 (vector_shuffle VR128:$src1, VR128:$src2,
1958 UNPCKH_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001959def PUNPCKHWDrm : PDI<0x69, MRMSrcMem,
1960 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001961 "punpckhwd {$src2, $dst|$dst, $src2}",
1962 [(set VR128:$dst,
Evan Cheng91b740d2006-04-12 17:12:36 +00001963 (v8i16 (vector_shuffle VR128:$src1,
1964 (bc_v8i16 (loadv2i64 addr:$src2)),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001965 UNPCKH_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001966def PUNPCKHDQrr : PDI<0x6A, MRMSrcReg,
1967 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001968 "punpckhdq {$src2, $dst|$dst, $src2}",
1969 [(set VR128:$dst,
1970 (v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
1971 UNPCKH_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001972def PUNPCKHDQrm : PDI<0x6A, MRMSrcMem,
1973 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001974 "punpckhdq {$src2, $dst|$dst, $src2}",
1975 [(set VR128:$dst,
Evan Cheng91b740d2006-04-12 17:12:36 +00001976 (v4i32 (vector_shuffle VR128:$src1,
1977 (bc_v4i32 (loadv2i64 addr:$src2)),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001978 UNPCKH_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001979def PUNPCKHQDQrr : PDI<0x6D, MRMSrcReg,
1980 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng3d1be072006-04-25 17:48:41 +00001981 "punpckhqdq {$src2, $dst|$dst, $src2}",
Evan Cheng4fcb9222006-03-28 02:43:26 +00001982 [(set VR128:$dst,
1983 (v2i64 (vector_shuffle VR128:$src1, VR128:$src2,
1984 UNPCKH_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001985def PUNPCKHQDQrm : PDI<0x6D, MRMSrcMem,
1986 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001987 "punpckhqdq {$src2, $dst|$dst, $src2}",
1988 [(set VR128:$dst,
Evan Cheng91b740d2006-04-12 17:12:36 +00001989 (v2i64 (vector_shuffle VR128:$src1,
1990 (loadv2i64 addr:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001991 UNPCKH_shuffle_mask)))]>;
Evan Chenga971f6f2006-03-23 01:57:24 +00001992}
Evan Cheng82521dd2006-03-21 07:09:35 +00001993
Evan Chengb067a1e2006-03-31 19:22:53 +00001994// Extract / Insert
Evan Cheng9ab1ac52006-04-14 23:32:40 +00001995def PEXTRWri : PDIi8<0xC5, MRMSrcReg,
Evan Cheng069287d2006-05-16 07:21:53 +00001996 (ops GR32:$dst, VR128:$src1, i32i8imm:$src2),
Evan Cheng8703be42006-04-04 19:12:30 +00001997 "pextrw {$src2, $src1, $dst|$dst, $src1, $src2}",
Evan Cheng069287d2006-05-16 07:21:53 +00001998 [(set GR32:$dst, (X86pextrw (v8i16 VR128:$src1),
Evan Cheng8703be42006-04-04 19:12:30 +00001999 (i32 imm:$src2)))]>;
Evan Chengb067a1e2006-03-31 19:22:53 +00002000let isTwoAddress = 1 in {
Evan Cheng9ab1ac52006-04-14 23:32:40 +00002001def PINSRWrri : PDIi8<0xC4, MRMSrcReg,
Evan Cheng069287d2006-05-16 07:21:53 +00002002 (ops VR128:$dst, VR128:$src1, GR32:$src2, i32i8imm:$src3),
Evan Chengb067a1e2006-03-31 19:22:53 +00002003 "pinsrw {$src3, $src2, $dst|$dst, $src2, $src3}",
Evan Cheng653159f2006-03-31 21:55:24 +00002004 [(set VR128:$dst, (v8i16 (X86pinsrw (v8i16 VR128:$src1),
Evan Cheng015188f2006-06-15 08:14:54 +00002005 GR32:$src2, (iPTR imm:$src3))))]>;
Evan Cheng9ab1ac52006-04-14 23:32:40 +00002006def PINSRWrmi : PDIi8<0xC4, MRMSrcMem,
Evan Chengb067a1e2006-03-31 19:22:53 +00002007 (ops VR128:$dst, VR128:$src1, i16mem:$src2, i32i8imm:$src3),
2008 "pinsrw {$src3, $src2, $dst|$dst, $src2, $src3}",
2009 [(set VR128:$dst,
Evan Cheng653159f2006-03-31 21:55:24 +00002010 (v8i16 (X86pinsrw (v8i16 VR128:$src1),
Evan Chengb067a1e2006-03-31 19:22:53 +00002011 (i32 (anyext (loadi16 addr:$src2))),
Evan Cheng015188f2006-06-15 08:14:54 +00002012 (iPTR imm:$src3))))]>;
Evan Chengb067a1e2006-03-31 19:22:53 +00002013}
2014
Evan Cheng82521dd2006-03-21 07:09:35 +00002015//===----------------------------------------------------------------------===//
Evan Chengc653d482006-03-24 22:28:37 +00002016// Miscellaneous Instructions
2017//===----------------------------------------------------------------------===//
2018
Evan Chengc5fb2b12006-03-30 00:33:26 +00002019// Mask creation
Evan Cheng069287d2006-05-16 07:21:53 +00002020def MOVMSKPSrr : PSI<0x50, MRMSrcReg, (ops GR32:$dst, VR128:$src),
Evan Chengc5fb2b12006-03-30 00:33:26 +00002021 "movmskps {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +00002022 [(set GR32:$dst, (int_x86_sse_movmsk_ps VR128:$src))]>;
2023def MOVMSKPDrr : PSI<0x50, MRMSrcReg, (ops GR32:$dst, VR128:$src),
Evan Chengc5fb2b12006-03-30 00:33:26 +00002024 "movmskpd {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +00002025 [(set GR32:$dst, (int_x86_sse2_movmsk_pd VR128:$src))]>;
Evan Chengc5fb2b12006-03-30 00:33:26 +00002026
Evan Cheng069287d2006-05-16 07:21:53 +00002027def PMOVMSKBrr : PDI<0xD7, MRMSrcReg, (ops GR32:$dst, VR128:$src),
Evan Chengc5fb2b12006-03-30 00:33:26 +00002028 "pmovmskb {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +00002029 [(set GR32:$dst, (int_x86_sse2_pmovmskb_128 VR128:$src))]>;
Evan Chengc5fb2b12006-03-30 00:33:26 +00002030
Evan Chengfcf5e212006-04-11 06:57:30 +00002031// Conditional store
Evan Cheng23b31222006-09-05 05:59:25 +00002032def MASKMOVDQU : PDI<0xF7, MRMSrcReg, (ops VR128:$src, VR128:$mask),
Evan Chengfcf5e212006-04-11 06:57:30 +00002033 "maskmovdqu {$mask, $src|$src, $mask}",
2034 [(int_x86_sse2_maskmov_dqu VR128:$src, VR128:$mask, EDI)]>,
2035 Imp<[EDI],[]>;
2036
Evan Chengecac9cb2006-03-25 06:03:26 +00002037// Prefetching loads
Evan Cheng135c6a92006-04-11 17:35:57 +00002038def PREFETCHT0 : PSI<0x18, MRM1m, (ops i8mem:$src),
Evan Chengdf3c33c2006-04-11 18:04:57 +00002039 "prefetcht0 $src", []>;
Evan Cheng135c6a92006-04-11 17:35:57 +00002040def PREFETCHT1 : PSI<0x18, MRM2m, (ops i8mem:$src),
Evan Chengdf3c33c2006-04-11 18:04:57 +00002041 "prefetcht1 $src", []>;
Evan Cheng135c6a92006-04-11 17:35:57 +00002042def PREFETCHT2 : PSI<0x18, MRM3m, (ops i8mem:$src),
Evan Chengdf3c33c2006-04-11 18:04:57 +00002043 "prefetcht2 $src", []>;
Evan Cheng135c6a92006-04-11 17:35:57 +00002044def PREFETCHTNTA : PSI<0x18, MRM0m, (ops i8mem:$src),
Evan Chengdf3c33c2006-04-11 18:04:57 +00002045 "prefetchtnta $src", []>;
Evan Chengecac9cb2006-03-25 06:03:26 +00002046
2047// Non-temporal stores
Evan Chengfcf5e212006-04-11 06:57:30 +00002048def MOVNTPSmr : PSI<0x2B, MRMDestMem, (ops i128mem:$dst, VR128:$src),
2049 "movntps {$src, $dst|$dst, $src}",
2050 [(int_x86_sse_movnt_ps addr:$dst, VR128:$src)]>;
2051def MOVNTPDmr : PDI<0x2B, MRMDestMem, (ops i128mem:$dst, VR128:$src),
2052 "movntpd {$src, $dst|$dst, $src}",
2053 [(int_x86_sse2_movnt_pd addr:$dst, VR128:$src)]>;
2054def MOVNTDQmr : PDI<0xE7, MRMDestMem, (ops f128mem:$dst, VR128:$src),
2055 "movntdq {$src, $dst|$dst, $src}",
2056 [(int_x86_sse2_movnt_dq addr:$dst, VR128:$src)]>;
Evan Cheng069287d2006-05-16 07:21:53 +00002057def MOVNTImr : I<0xC3, MRMDestMem, (ops i32mem:$dst, GR32:$src),
Evan Chengfcf5e212006-04-11 06:57:30 +00002058 "movnti {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +00002059 [(int_x86_sse2_movnt_i addr:$dst, GR32:$src)]>,
Evan Chengfcf5e212006-04-11 06:57:30 +00002060 TB, Requires<[HasSSE2]>;
Evan Chengecac9cb2006-03-25 06:03:26 +00002061
Evan Chengf3e1b1d2006-04-14 07:43:12 +00002062// Flush cache
2063def CLFLUSH : I<0xAE, MRM7m, (ops i8mem:$src),
2064 "clflush $src", [(int_x86_sse2_clflush addr:$src)]>,
2065 TB, Requires<[HasSSE2]>;
2066
2067// Load, store, and memory fence
Evan Chengecac9cb2006-03-25 06:03:26 +00002068def SFENCE : I<0xAE, MRM7m, (ops),
Evan Cheng135c6a92006-04-11 17:35:57 +00002069 "sfence", [(int_x86_sse_sfence)]>, TB, Requires<[HasSSE1]>;
Evan Chengf3e1b1d2006-04-14 07:43:12 +00002070def LFENCE : I<0xAE, MRM5m, (ops),
2071 "lfence", [(int_x86_sse2_lfence)]>, TB, Requires<[HasSSE2]>;
2072def MFENCE : I<0xAE, MRM6m, (ops),
2073 "mfence", [(int_x86_sse2_mfence)]>, TB, Requires<[HasSSE2]>;
Evan Chengecac9cb2006-03-25 06:03:26 +00002074
Evan Cheng372db542006-04-08 00:47:44 +00002075// MXCSR register
Evan Chengf3e1b1d2006-04-14 07:43:12 +00002076def LDMXCSR : I<0xAE, MRM5m, (ops i32mem:$src),
Evan Cheng372db542006-04-08 00:47:44 +00002077 "ldmxcsr $src",
2078 [(int_x86_sse_ldmxcsr addr:$src)]>, TB, Requires<[HasSSE1]>;
2079def STMXCSR : I<0xAE, MRM3m, (ops i32mem:$dst),
2080 "stmxcsr $dst",
2081 [(int_x86_sse_stmxcsr addr:$dst)]>, TB, Requires<[HasSSE1]>;
Evan Chengc653d482006-03-24 22:28:37 +00002082
Evan Chengd9539472006-04-14 21:59:03 +00002083// Thread synchronization
2084def MONITOR : I<0xC8, RawFrm, (ops), "monitor",
2085 [(int_x86_sse3_monitor EAX, ECX, EDX)]>,
2086 TB, Requires<[HasSSE3]>;
2087def MWAIT : I<0xC9, RawFrm, (ops), "mwait",
2088 [(int_x86_sse3_mwait ECX, EAX)]>,
2089 TB, Requires<[HasSSE3]>;
2090
Evan Chengc653d482006-03-24 22:28:37 +00002091//===----------------------------------------------------------------------===//
Evan Cheng82521dd2006-03-21 07:09:35 +00002092// Alias Instructions
2093//===----------------------------------------------------------------------===//
2094
Evan Chengffea91e2006-03-26 09:53:12 +00002095// Alias instructions that map zero vector to pxor / xorp* for sse.
Evan Cheng386031a2006-03-24 07:29:27 +00002096// FIXME: remove when we can teach regalloc that xor reg, reg is ok.
Evan Cheng775ff182006-06-29 18:04:54 +00002097def V_SET0 : PSI<0x57, MRMInitReg, (ops VR128:$dst),
2098 "xorps $dst, $dst",
2099 [(set VR128:$dst, (v4f32 immAllZerosV))]>;
Evan Cheng386031a2006-03-24 07:29:27 +00002100
Evan Chenga0b3afb2006-03-27 07:00:16 +00002101def V_SETALLONES : PDI<0x76, MRMInitReg, (ops VR128:$dst),
2102 "pcmpeqd $dst, $dst",
2103 [(set VR128:$dst, (v2f64 immAllOnesV))]>;
2104
Evan Cheng11e15b32006-04-03 20:53:28 +00002105// FR32 / FR64 to 128-bit vector conversion.
2106def MOVSS2PSrr : SSI<0x10, MRMSrcReg, (ops VR128:$dst, FR32:$src),
2107 "movss {$src, $dst|$dst, $src}",
2108 [(set VR128:$dst,
2109 (v4f32 (scalar_to_vector FR32:$src)))]>;
2110def MOVSS2PSrm : SSI<0x10, MRMSrcMem, (ops VR128:$dst, f32mem:$src),
2111 "movss {$src, $dst|$dst, $src}",
2112 [(set VR128:$dst,
2113 (v4f32 (scalar_to_vector (loadf32 addr:$src))))]>;
2114def MOVSD2PDrr : SDI<0x10, MRMSrcReg, (ops VR128:$dst, FR64:$src),
2115 "movsd {$src, $dst|$dst, $src}",
2116 [(set VR128:$dst,
2117 (v2f64 (scalar_to_vector FR64:$src)))]>;
2118def MOVSD2PDrm : SDI<0x10, MRMSrcMem, (ops VR128:$dst, f64mem:$src),
2119 "movsd {$src, $dst|$dst, $src}",
2120 [(set VR128:$dst,
2121 (v2f64 (scalar_to_vector (loadf64 addr:$src))))]>;
2122
Evan Cheng069287d2006-05-16 07:21:53 +00002123def MOVDI2PDIrr : PDI<0x6E, MRMSrcReg, (ops VR128:$dst, GR32:$src),
Evan Cheng11e15b32006-04-03 20:53:28 +00002124 "movd {$src, $dst|$dst, $src}",
2125 [(set VR128:$dst,
Evan Cheng069287d2006-05-16 07:21:53 +00002126 (v4i32 (scalar_to_vector GR32:$src)))]>;
Evan Cheng11e15b32006-04-03 20:53:28 +00002127def MOVDI2PDIrm : PDI<0x6E, MRMSrcMem, (ops VR128:$dst, i32mem:$src),
2128 "movd {$src, $dst|$dst, $src}",
2129 [(set VR128:$dst,
2130 (v4i32 (scalar_to_vector (loadi32 addr:$src))))]>;
2131// SSE2 instructions with XS prefix
2132def MOVQI2PQIrr : I<0x7E, MRMSrcReg, (ops VR128:$dst, VR64:$src),
2133 "movq {$src, $dst|$dst, $src}",
2134 [(set VR128:$dst,
2135 (v2i64 (scalar_to_vector VR64:$src)))]>, XS,
2136 Requires<[HasSSE2]>;
2137def MOVQI2PQIrm : I<0x7E, MRMSrcMem, (ops VR128:$dst, i64mem:$src),
2138 "movq {$src, $dst|$dst, $src}",
2139 [(set VR128:$dst,
2140 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>, XS,
2141 Requires<[HasSSE2]>;
2142// FIXME: may not be able to eliminate this movss with coalescing the src and
2143// dest register classes are different. We really want to write this pattern
2144// like this:
Evan Cheng015188f2006-06-15 08:14:54 +00002145// def : Pat<(f32 (vector_extract (v4f32 VR128:$src), (iPTR 0))),
Evan Cheng11e15b32006-04-03 20:53:28 +00002146// (f32 FR32:$src)>;
2147def MOVPS2SSrr : SSI<0x10, MRMSrcReg, (ops FR32:$dst, VR128:$src),
2148 "movss {$src, $dst|$dst, $src}",
2149 [(set FR32:$dst, (vector_extract (v4f32 VR128:$src),
Evan Cheng015188f2006-06-15 08:14:54 +00002150 (iPTR 0)))]>;
Evan Cheng85c09652006-04-06 23:53:29 +00002151def MOVPS2SSmr : SSI<0x11, MRMDestMem, (ops f32mem:$dst, VR128:$src),
Evan Cheng11e15b32006-04-03 20:53:28 +00002152 "movss {$src, $dst|$dst, $src}",
2153 [(store (f32 (vector_extract (v4f32 VR128:$src),
Evan Cheng015188f2006-06-15 08:14:54 +00002154 (iPTR 0))), addr:$dst)]>;
Evan Cheng11e15b32006-04-03 20:53:28 +00002155def MOVPD2SDrr : SDI<0x10, MRMSrcReg, (ops FR64:$dst, VR128:$src),
2156 "movsd {$src, $dst|$dst, $src}",
2157 [(set FR64:$dst, (vector_extract (v2f64 VR128:$src),
Evan Cheng015188f2006-06-15 08:14:54 +00002158 (iPTR 0)))]>;
Evan Chengfb2a3b22006-04-18 21:29:08 +00002159def MOVPD2SDmr : SDI<0x11, MRMDestMem, (ops f64mem:$dst, VR128:$src),
2160 "movsd {$src, $dst|$dst, $src}",
2161 [(store (f64 (vector_extract (v2f64 VR128:$src),
Evan Cheng015188f2006-06-15 08:14:54 +00002162 (iPTR 0))), addr:$dst)]>;
Evan Cheng069287d2006-05-16 07:21:53 +00002163def MOVPDI2DIrr : PDI<0x7E, MRMDestReg, (ops GR32:$dst, VR128:$src),
Evan Cheng11e15b32006-04-03 20:53:28 +00002164 "movd {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +00002165 [(set GR32:$dst, (vector_extract (v4i32 VR128:$src),
Evan Cheng015188f2006-06-15 08:14:54 +00002166 (iPTR 0)))]>;
Evan Cheng11e15b32006-04-03 20:53:28 +00002167def MOVPDI2DImr : PDI<0x7E, MRMDestMem, (ops i32mem:$dst, VR128:$src),
2168 "movd {$src, $dst|$dst, $src}",
2169 [(store (i32 (vector_extract (v4i32 VR128:$src),
Evan Cheng015188f2006-06-15 08:14:54 +00002170 (iPTR 0))), addr:$dst)]>;
Evan Cheng11e15b32006-04-03 20:53:28 +00002171
2172// Move to lower bits of a VR128, leaving upper bits alone.
Evan Chengbc4832b2006-03-24 23:15:12 +00002173// Three operand (but two address) aliases.
2174let isTwoAddress = 1 in {
Evan Cheng11e15b32006-04-03 20:53:28 +00002175def MOVLSS2PSrr : SSI<0x10, MRMSrcReg, (ops VR128:$dst, VR128:$src1, FR32:$src2),
Evan Chengbc4832b2006-03-24 23:15:12 +00002176 "movss {$src2, $dst|$dst, $src2}", []>;
Evan Cheng11e15b32006-04-03 20:53:28 +00002177def MOVLSD2PDrr : SDI<0x10, MRMSrcReg, (ops VR128:$dst, VR128:$src1, FR64:$src2),
Evan Chengbc4832b2006-03-24 23:15:12 +00002178 "movsd {$src2, $dst|$dst, $src2}", []>;
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002179
Evan Chengfd111b52006-04-19 21:15:24 +00002180let AddedComplexity = 20 in {
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002181def MOVLPSrr : SSI<0x10, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
2182 "movss {$src2, $dst|$dst, $src2}",
2183 [(set VR128:$dst,
2184 (v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
Evan Cheng017dcc62006-04-21 01:05:10 +00002185 MOVL_shuffle_mask)))]>;
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002186def MOVLPDrr : SDI<0x10, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
2187 "movsd {$src2, $dst|$dst, $src2}",
2188 [(set VR128:$dst,
2189 (v2f64 (vector_shuffle VR128:$src1, VR128:$src2,
Evan Cheng017dcc62006-04-21 01:05:10 +00002190 MOVL_shuffle_mask)))]>;
Evan Chengbc4832b2006-03-24 23:15:12 +00002191}
Evan Chengfd111b52006-04-19 21:15:24 +00002192}
Evan Cheng82521dd2006-03-21 07:09:35 +00002193
Evan Cheng397edef2006-04-11 22:28:25 +00002194// Store / copy lower 64-bits of a XMM register.
2195def MOVLQ128mr : PDI<0xD6, MRMDestMem, (ops i64mem:$dst, VR128:$src),
2196 "movq {$src, $dst|$dst, $src}",
2197 [(int_x86_sse2_storel_dq addr:$dst, VR128:$src)]>;
2198
Evan Cheng11e15b32006-04-03 20:53:28 +00002199// Move to lower bits of a VR128 and zeroing upper bits.
Evan Chengbc4832b2006-03-24 23:15:12 +00002200// Loading from memory automatically zeroing upper bits.
Evan Cheng017dcc62006-04-21 01:05:10 +00002201let AddedComplexity = 20 in {
Evan Cheng11e15b32006-04-03 20:53:28 +00002202def MOVZSS2PSrm : SSI<0x10, MRMSrcMem, (ops VR128:$dst, f32mem:$src),
Evan Chengbc4832b2006-03-24 23:15:12 +00002203 "movss {$src, $dst|$dst, $src}",
Evan Cheng017dcc62006-04-21 01:05:10 +00002204 [(set VR128:$dst, (v4f32 (vector_shuffle immAllZerosV,
2205 (v4f32 (scalar_to_vector (loadf32 addr:$src))),
2206 MOVL_shuffle_mask)))]>;
Evan Cheng11e15b32006-04-03 20:53:28 +00002207def MOVZSD2PDrm : SDI<0x10, MRMSrcMem, (ops VR128:$dst, f64mem:$src),
Evan Chengbc4832b2006-03-24 23:15:12 +00002208 "movsd {$src, $dst|$dst, $src}",
Evan Cheng017dcc62006-04-21 01:05:10 +00002209 [(set VR128:$dst, (v2f64 (vector_shuffle immAllZerosV,
2210 (v2f64 (scalar_to_vector (loadf64 addr:$src))),
2211 MOVL_shuffle_mask)))]>;
2212// movd / movq to XMM register zero-extends
Evan Cheng069287d2006-05-16 07:21:53 +00002213def MOVZDI2PDIrr : PDI<0x6E, MRMSrcReg, (ops VR128:$dst, GR32:$src),
Evan Cheng017dcc62006-04-21 01:05:10 +00002214 "movd {$src, $dst|$dst, $src}",
2215 [(set VR128:$dst, (v4i32 (vector_shuffle immAllZerosV,
Evan Cheng069287d2006-05-16 07:21:53 +00002216 (v4i32 (scalar_to_vector GR32:$src)),
Evan Cheng017dcc62006-04-21 01:05:10 +00002217 MOVL_shuffle_mask)))]>;
Evan Cheng11e15b32006-04-03 20:53:28 +00002218def MOVZDI2PDIrm : PDI<0x6E, MRMSrcMem, (ops VR128:$dst, i32mem:$src),
2219 "movd {$src, $dst|$dst, $src}",
Evan Cheng017dcc62006-04-21 01:05:10 +00002220 [(set VR128:$dst, (v4i32 (vector_shuffle immAllZerosV,
2221 (v4i32 (scalar_to_vector (loadi32 addr:$src))),
2222 MOVL_shuffle_mask)))]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002223// Moving from XMM to XMM but still clear upper 64 bits.
2224def MOVZQI2PQIrr : I<0x7E, MRMSrcReg, (ops VR128:$dst, VR128:$src),
2225 "movq {$src, $dst|$dst, $src}",
2226 [(set VR128:$dst, (int_x86_sse2_movl_dq VR128:$src))]>,
2227 XS, Requires<[HasSSE2]>;
2228def MOVZQI2PQIrm : I<0x7E, MRMSrcMem, (ops VR128:$dst, i64mem:$src),
2229 "movq {$src, $dst|$dst, $src}",
2230 [(set VR128:$dst, (int_x86_sse2_movl_dq
2231 (bc_v4i32 (loadv2i64 addr:$src))))]>,
2232 XS, Requires<[HasSSE2]>;
Evan Cheng017dcc62006-04-21 01:05:10 +00002233}
Evan Cheng48090aa2006-03-21 23:01:21 +00002234
2235//===----------------------------------------------------------------------===//
2236// Non-Instruction Patterns
2237//===----------------------------------------------------------------------===//
2238
2239// 128-bit vector undef's.
2240def : Pat<(v2f64 (undef)), (IMPLICIT_DEF_VR128)>, Requires<[HasSSE2]>;
2241def : Pat<(v16i8 (undef)), (IMPLICIT_DEF_VR128)>, Requires<[HasSSE2]>;
2242def : Pat<(v8i16 (undef)), (IMPLICIT_DEF_VR128)>, Requires<[HasSSE2]>;
2243def : Pat<(v4i32 (undef)), (IMPLICIT_DEF_VR128)>, Requires<[HasSSE2]>;
2244def : Pat<(v2i64 (undef)), (IMPLICIT_DEF_VR128)>, Requires<[HasSSE2]>;
2245
Evan Chengffea91e2006-03-26 09:53:12 +00002246// 128-bit vector all zero's.
Evan Cheng775ff182006-06-29 18:04:54 +00002247def : Pat<(v16i8 immAllZerosV), (V_SET0)>, Requires<[HasSSE2]>;
2248def : Pat<(v8i16 immAllZerosV), (V_SET0)>, Requires<[HasSSE2]>;
2249def : Pat<(v4i32 immAllZerosV), (V_SET0)>, Requires<[HasSSE2]>;
2250def : Pat<(v2i64 immAllZerosV), (V_SET0)>, Requires<[HasSSE2]>;
2251def : Pat<(v2f64 immAllZerosV), (V_SET0)>, Requires<[HasSSE2]>;
Evan Chengffea91e2006-03-26 09:53:12 +00002252
Evan Chenga0b3afb2006-03-27 07:00:16 +00002253// 128-bit vector all one's.
Chris Lattner30da68a2006-06-20 00:25:29 +00002254def : Pat<(v16i8 immAllOnesV), (V_SETALLONES)>, Requires<[HasSSE2]>;
2255def : Pat<(v8i16 immAllOnesV), (V_SETALLONES)>, Requires<[HasSSE2]>;
2256def : Pat<(v4i32 immAllOnesV), (V_SETALLONES)>, Requires<[HasSSE2]>;
2257def : Pat<(v2i64 immAllOnesV), (V_SETALLONES)>, Requires<[HasSSE2]>;
2258def : Pat<(v4f32 immAllOnesV), (V_SETALLONES)>, Requires<[HasSSE1]>;
Evan Chenga0b3afb2006-03-27 07:00:16 +00002259
Evan Cheng48090aa2006-03-21 23:01:21 +00002260// Store 128-bit integer vector values.
Evan Cheng24dc1f52006-03-23 07:44:07 +00002261def : Pat<(store (v16i8 VR128:$src), addr:$dst),
Evan Chengffea91e2006-03-26 09:53:12 +00002262 (MOVDQAmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
Evan Cheng24dc1f52006-03-23 07:44:07 +00002263def : Pat<(store (v8i16 VR128:$src), addr:$dst),
Evan Chengffea91e2006-03-26 09:53:12 +00002264 (MOVDQAmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
Evan Cheng24dc1f52006-03-23 07:44:07 +00002265def : Pat<(store (v4i32 VR128:$src), addr:$dst),
Evan Chengffea91e2006-03-26 09:53:12 +00002266 (MOVDQAmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
Evan Cheng48090aa2006-03-21 23:01:21 +00002267
Evan Cheng069287d2006-05-16 07:21:53 +00002268// Scalar to v8i16 / v16i8. The source may be a GR32, but only the lower 8 or
Evan Cheng48090aa2006-03-21 23:01:21 +00002269// 16-bits matter.
Chris Lattner30da68a2006-06-20 00:25:29 +00002270def : Pat<(v8i16 (X86s2vec GR32:$src)), (MOVDI2PDIrr GR32:$src)>,
Evan Chengffea91e2006-03-26 09:53:12 +00002271 Requires<[HasSSE2]>;
Chris Lattner30da68a2006-06-20 00:25:29 +00002272def : Pat<(v16i8 (X86s2vec GR32:$src)), (MOVDI2PDIrr GR32:$src)>,
Evan Chengffea91e2006-03-26 09:53:12 +00002273 Requires<[HasSSE2]>;
Evan Cheng48090aa2006-03-21 23:01:21 +00002274
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002275// bit_convert
Chris Lattner4cc84ed2006-10-07 04:52:09 +00002276let Predicates = [HasSSE2] in {
2277 def : Pat<(v2i64 (bitconvert (v4i32 VR128:$src))), (v2i64 VR128:$src)>;
2278 def : Pat<(v2i64 (bitconvert (v8i16 VR128:$src))), (v2i64 VR128:$src)>;
2279 def : Pat<(v2i64 (bitconvert (v16i8 VR128:$src))), (v2i64 VR128:$src)>;
2280 def : Pat<(v2i64 (bitconvert (v2f64 VR128:$src))), (v2i64 VR128:$src)>;
2281 def : Pat<(v2i64 (bitconvert (v4f32 VR128:$src))), (v2i64 VR128:$src)>;
2282 def : Pat<(v4i32 (bitconvert (v2i64 VR128:$src))), (v4i32 VR128:$src)>;
2283 def : Pat<(v4i32 (bitconvert (v8i16 VR128:$src))), (v4i32 VR128:$src)>;
2284 def : Pat<(v4i32 (bitconvert (v16i8 VR128:$src))), (v4i32 VR128:$src)>;
2285 def : Pat<(v4i32 (bitconvert (v2f64 VR128:$src))), (v4i32 VR128:$src)>;
2286 def : Pat<(v4i32 (bitconvert (v4f32 VR128:$src))), (v4i32 VR128:$src)>;
2287 def : Pat<(v8i16 (bitconvert (v2i64 VR128:$src))), (v8i16 VR128:$src)>;
2288 def : Pat<(v8i16 (bitconvert (v4i32 VR128:$src))), (v8i16 VR128:$src)>;
2289 def : Pat<(v8i16 (bitconvert (v16i8 VR128:$src))), (v8i16 VR128:$src)>;
2290 def : Pat<(v8i16 (bitconvert (v2f64 VR128:$src))), (v8i16 VR128:$src)>;
2291 def : Pat<(v8i16 (bitconvert (v4f32 VR128:$src))), (v8i16 VR128:$src)>;
2292 def : Pat<(v16i8 (bitconvert (v2i64 VR128:$src))), (v16i8 VR128:$src)>;
2293 def : Pat<(v16i8 (bitconvert (v4i32 VR128:$src))), (v16i8 VR128:$src)>;
2294 def : Pat<(v16i8 (bitconvert (v8i16 VR128:$src))), (v16i8 VR128:$src)>;
2295 def : Pat<(v16i8 (bitconvert (v2f64 VR128:$src))), (v16i8 VR128:$src)>;
2296 def : Pat<(v16i8 (bitconvert (v4f32 VR128:$src))), (v16i8 VR128:$src)>;
2297 def : Pat<(v4f32 (bitconvert (v2i64 VR128:$src))), (v4f32 VR128:$src)>;
2298 def : Pat<(v4f32 (bitconvert (v4i32 VR128:$src))), (v4f32 VR128:$src)>;
2299 def : Pat<(v4f32 (bitconvert (v8i16 VR128:$src))), (v4f32 VR128:$src)>;
2300 def : Pat<(v4f32 (bitconvert (v16i8 VR128:$src))), (v4f32 VR128:$src)>;
2301 def : Pat<(v4f32 (bitconvert (v2f64 VR128:$src))), (v4f32 VR128:$src)>;
2302 def : Pat<(v2f64 (bitconvert (v2i64 VR128:$src))), (v2f64 VR128:$src)>;
2303 def : Pat<(v2f64 (bitconvert (v4i32 VR128:$src))), (v2f64 VR128:$src)>;
2304 def : Pat<(v2f64 (bitconvert (v8i16 VR128:$src))), (v2f64 VR128:$src)>;
2305 def : Pat<(v2f64 (bitconvert (v16i8 VR128:$src))), (v2f64 VR128:$src)>;
2306 def : Pat<(v2f64 (bitconvert (v4f32 VR128:$src))), (v2f64 VR128:$src)>;
2307}
Evan Chengb9df0ca2006-03-22 02:53:00 +00002308
Evan Cheng017dcc62006-04-21 01:05:10 +00002309// Move scalar to XMM zero-extended
2310// movd to XMM register zero-extends
2311let AddedComplexity = 20 in {
2312def : Pat<(v8i16 (vector_shuffle immAllZerosV,
Evan Cheng069287d2006-05-16 07:21:53 +00002313 (v8i16 (X86s2vec GR32:$src)), MOVL_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002314 (MOVZDI2PDIrr GR32:$src)>, Requires<[HasSSE2]>;
Evan Cheng017dcc62006-04-21 01:05:10 +00002315def : Pat<(v16i8 (vector_shuffle immAllZerosV,
Evan Cheng069287d2006-05-16 07:21:53 +00002316 (v16i8 (X86s2vec GR32:$src)), MOVL_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002317 (MOVZDI2PDIrr GR32:$src)>, Requires<[HasSSE2]>;
Evan Cheng017dcc62006-04-21 01:05:10 +00002318// Zeroing a VR128 then do a MOVS{S|D} to the lower bits.
2319def : Pat<(v2f64 (vector_shuffle immAllZerosV,
2320 (v2f64 (scalar_to_vector FR64:$src)), MOVL_shuffle_mask)),
Evan Cheng775ff182006-06-29 18:04:54 +00002321 (MOVLSD2PDrr (V_SET0), FR64:$src)>, Requires<[HasSSE2]>;
Evan Cheng017dcc62006-04-21 01:05:10 +00002322def : Pat<(v4f32 (vector_shuffle immAllZerosV,
2323 (v4f32 (scalar_to_vector FR32:$src)), MOVL_shuffle_mask)),
Evan Cheng775ff182006-06-29 18:04:54 +00002324 (MOVLSS2PSrr (V_SET0), FR32:$src)>, Requires<[HasSSE2]>;
Evan Cheng017dcc62006-04-21 01:05:10 +00002325}
Evan Chengbc4832b2006-03-24 23:15:12 +00002326
Evan Chengb9df0ca2006-03-22 02:53:00 +00002327// Splat v2f64 / v2i64
Evan Chengfd111b52006-04-19 21:15:24 +00002328let AddedComplexity = 10 in {
Evan Chengd9539472006-04-14 21:59:03 +00002329def : Pat<(vector_shuffle (v2f64 VR128:$src), (undef), SSE_splat_v2_mask:$sm),
Chris Lattner30da68a2006-06-20 00:25:29 +00002330 (UNPCKLPDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Evan Chengd9539472006-04-14 21:59:03 +00002331def : Pat<(vector_shuffle (v2i64 VR128:$src), (undef), SSE_splat_v2_mask:$sm),
Chris Lattner30da68a2006-06-20 00:25:29 +00002332 (PUNPCKLQDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Evan Chengfd111b52006-04-19 21:15:24 +00002333}
Evan Cheng475aecf2006-03-29 03:04:49 +00002334
Evan Cheng691c9232006-03-29 19:02:40 +00002335// Splat v4f32
2336def : Pat<(vector_shuffle (v4f32 VR128:$src), (undef), SSE_splat_mask:$sm),
Chris Lattner30da68a2006-06-20 00:25:29 +00002337 (SHUFPSrri VR128:$src, VR128:$src, SSE_splat_mask:$sm)>,
Evan Cheng691c9232006-03-29 19:02:40 +00002338 Requires<[HasSSE1]>;
2339
Evan Chengb7a5c522006-04-18 21:55:35 +00002340// Special unary SHUFPSrri case.
Evan Cheng3d60df42006-04-10 22:35:16 +00002341// FIXME: when we want non two-address code, then we should use PSHUFD?
Evan Cheng7d9061e2006-03-30 19:54:57 +00002342def : Pat<(vector_shuffle (v4f32 VR128:$src1), (undef),
Evan Cheng3d60df42006-04-10 22:35:16 +00002343 SHUFP_unary_shuffle_mask:$sm),
Chris Lattner30da68a2006-06-20 00:25:29 +00002344 (SHUFPSrri VR128:$src1, VR128:$src1, SHUFP_unary_shuffle_mask:$sm)>,
Evan Cheng56e73012006-04-10 21:42:19 +00002345 Requires<[HasSSE1]>;
Evan Cheng3d60df42006-04-10 22:35:16 +00002346// Unary v4f32 shuffle with PSHUF* in order to fold a load.
Evan Cheng7d9061e2006-03-30 19:54:57 +00002347def : Pat<(vector_shuffle (loadv4f32 addr:$src1), (undef),
Evan Cheng3d60df42006-04-10 22:35:16 +00002348 SHUFP_unary_shuffle_mask:$sm),
Chris Lattner30da68a2006-06-20 00:25:29 +00002349 (PSHUFDmi addr:$src1, SHUFP_unary_shuffle_mask:$sm)>,
Evan Cheng7d9061e2006-03-30 19:54:57 +00002350 Requires<[HasSSE2]>;
Evan Cheng3d60df42006-04-10 22:35:16 +00002351// Special binary v4i32 shuffle cases with SHUFPS.
2352def : Pat<(vector_shuffle (v4i32 VR128:$src1), (v4i32 VR128:$src2),
2353 PSHUFD_binary_shuffle_mask:$sm),
Chris Lattner30da68a2006-06-20 00:25:29 +00002354 (SHUFPSrri VR128:$src1, VR128:$src2, PSHUFD_binary_shuffle_mask:$sm)>,
2355 Requires<[HasSSE2]>;
Evan Cheng91b740d2006-04-12 17:12:36 +00002356def : Pat<(vector_shuffle (v4i32 VR128:$src1),
2357 (bc_v4i32 (loadv2i64 addr:$src2)), PSHUFD_binary_shuffle_mask:$sm),
Chris Lattner30da68a2006-06-20 00:25:29 +00002358 (SHUFPSrmi VR128:$src1, addr:$src2, PSHUFD_binary_shuffle_mask:$sm)>,
2359 Requires<[HasSSE2]>;
Evan Cheng1b32f222006-03-30 07:33:32 +00002360
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002361// vector_shuffle v1, <undef>, <0, 0, 1, 1, ...>
Evan Chengfd111b52006-04-19 21:15:24 +00002362let AddedComplexity = 10 in {
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002363def : Pat<(v4f32 (vector_shuffle VR128:$src, (undef),
2364 UNPCKL_v_undef_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002365 (UNPCKLPSrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002366def : Pat<(v16i8 (vector_shuffle VR128:$src, (undef),
2367 UNPCKL_v_undef_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002368 (PUNPCKLBWrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002369def : Pat<(v8i16 (vector_shuffle VR128:$src, (undef),
2370 UNPCKL_v_undef_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002371 (PUNPCKLWDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002372def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef),
2373 UNPCKL_v_undef_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002374 (PUNPCKLDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE1]>;
Evan Chengfd111b52006-04-19 21:15:24 +00002375}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002376
Evan Chengfd111b52006-04-19 21:15:24 +00002377let AddedComplexity = 20 in {
Evan Chengd9539472006-04-14 21:59:03 +00002378// vector_shuffle v1, <undef> <1, 1, 3, 3>
2379def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef),
2380 MOVSHDUP_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002381 (MOVSHDUPrr VR128:$src)>, Requires<[HasSSE3]>;
Evan Chengd9539472006-04-14 21:59:03 +00002382def : Pat<(v4i32 (vector_shuffle (bc_v4i32 (loadv2i64 addr:$src)), (undef),
2383 MOVSHDUP_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002384 (MOVSHDUPrm addr:$src)>, Requires<[HasSSE3]>;
Evan Chengd9539472006-04-14 21:59:03 +00002385
2386// vector_shuffle v1, <undef> <0, 0, 2, 2>
2387def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef),
2388 MOVSLDUP_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002389 (MOVSLDUPrr VR128:$src)>, Requires<[HasSSE3]>;
Evan Chengd9539472006-04-14 21:59:03 +00002390def : Pat<(v4i32 (vector_shuffle (bc_v4i32 (loadv2i64 addr:$src)), (undef),
2391 MOVSLDUP_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002392 (MOVSLDUPrm addr:$src)>, Requires<[HasSSE3]>;
Evan Chengfd111b52006-04-19 21:15:24 +00002393}
Evan Chengd9539472006-04-14 21:59:03 +00002394
Evan Chengfd111b52006-04-19 21:15:24 +00002395let AddedComplexity = 20 in {
Evan Cheng2dadaea2006-04-19 20:37:34 +00002396// vector_shuffle v1, v2 <0, 1, 4, 5> using MOVLHPS
2397def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
2398 MOVHP_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002399 (MOVLHPSrr VR128:$src1, VR128:$src2)>;
Evan Cheng2dadaea2006-04-19 20:37:34 +00002400
2401// vector_shuffle v1, v2 <6, 7, 2, 3> using MOVHLPS
2402def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
2403 MOVHLPS_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002404 (MOVHLPSrr VR128:$src1, VR128:$src2)>;
Evan Cheng2dadaea2006-04-19 20:37:34 +00002405
Evan Cheng9d09b892006-05-31 00:51:37 +00002406// vector_shuffle v1, undef <2, 3, ?, ?> using MOVHLPS
2407def : Pat<(v4f32 (vector_shuffle VR128:$src1, (undef),
2408 UNPCKH_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002409 (MOVHLPSrr VR128:$src1, VR128:$src1)>;
Evan Cheng9d09b892006-05-31 00:51:37 +00002410def : Pat<(v4i32 (vector_shuffle VR128:$src1, (undef),
2411 UNPCKH_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002412 (MOVHLPSrr VR128:$src1, VR128:$src1)>;
Evan Cheng9d09b892006-05-31 00:51:37 +00002413
Evan Cheng2dadaea2006-04-19 20:37:34 +00002414// vector_shuffle v1, (load v2) <4, 5, 2, 3> using MOVLPS
2415// vector_shuffle v1, (load v2) <0, 1, 4, 5> using MOVHPS
Evan Chengf66a0942006-04-19 18:20:17 +00002416def : Pat<(v4f32 (vector_shuffle VR128:$src1, (loadv4f32 addr:$src2),
2417 MOVLP_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002418 (MOVLPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE1]>;
Evan Chengf66a0942006-04-19 18:20:17 +00002419def : Pat<(v2f64 (vector_shuffle VR128:$src1, (loadv2f64 addr:$src2),
2420 MOVLP_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002421 (MOVLPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Chengf66a0942006-04-19 18:20:17 +00002422def : Pat<(v4f32 (vector_shuffle VR128:$src1, (loadv4f32 addr:$src2),
2423 MOVHP_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002424 (MOVHPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE1]>;
Evan Chengf66a0942006-04-19 18:20:17 +00002425def : Pat<(v2f64 (vector_shuffle VR128:$src1, (loadv2f64 addr:$src2),
2426 MOVHP_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002427 (MOVHPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Chengf66a0942006-04-19 18:20:17 +00002428
Evan Chengf66a0942006-04-19 18:20:17 +00002429def : Pat<(v4i32 (vector_shuffle VR128:$src1, (bc_v4i32 (loadv2i64 addr:$src2)),
2430 MOVLP_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002431 (MOVLPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng64e97692006-04-24 21:58:20 +00002432def : Pat<(v2i64 (vector_shuffle VR128:$src1, (loadv2i64 addr:$src2),
2433 MOVLP_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002434 (MOVLPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng64e97692006-04-24 21:58:20 +00002435def : Pat<(v4i32 (vector_shuffle VR128:$src1, (bc_v4i32 (loadv2i64 addr:$src2)),
2436 MOVHP_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002437 (MOVHPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE1]>;
Evan Cheng64e97692006-04-24 21:58:20 +00002438def : Pat<(v2i64 (vector_shuffle VR128:$src1, (loadv2i64 addr:$src2),
2439 MOVLP_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002440 (MOVLPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng64e97692006-04-24 21:58:20 +00002441
2442// Setting the lowest element in the vector.
2443def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
2444 MOVL_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002445 (MOVLPSrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Evan Chengcc0e98c2006-04-19 18:11:52 +00002446def : Pat<(v2i64 (vector_shuffle VR128:$src1, VR128:$src2,
Evan Cheng017dcc62006-04-21 01:05:10 +00002447 MOVL_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002448 (MOVLPDrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002449
Evan Cheng9e062ed2006-05-03 20:32:03 +00002450// vector_shuffle v1, v2 <4, 5, 2, 3> using MOVLPDrr (movsd)
2451def : Pat<(v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
2452 MOVLP_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002453 (MOVLPDrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Evan Cheng9e062ed2006-05-03 20:32:03 +00002454def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
2455 MOVLP_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002456 (MOVLPDrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Evan Cheng9e062ed2006-05-03 20:32:03 +00002457
Evan Chenga7fc6422006-04-24 23:34:56 +00002458// Set lowest element and zero upper elements.
2459def : Pat<(bc_v2i64 (vector_shuffle immAllZerosV,
2460 (v2f64 (scalar_to_vector (loadf64 addr:$src))),
2461 MOVL_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002462 (MOVZQI2PQIrm addr:$src)>, Requires<[HasSSE2]>;
Evan Chengf66a0942006-04-19 18:20:17 +00002463}
Evan Chengcdfc3c82006-04-17 22:45:49 +00002464
Evan Chenga7fc6422006-04-24 23:34:56 +00002465// FIXME: Temporary workaround since 2-wide shuffle is broken.
2466def : Pat<(int_x86_sse2_movs_d VR128:$src1, VR128:$src2),
Evan Chenga2137b52006-04-25 00:50:01 +00002467 (v2f64 (MOVLPDrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002468def : Pat<(int_x86_sse2_loadh_pd VR128:$src1, addr:$src2),
Evan Chenga2137b52006-04-25 00:50:01 +00002469 (v2f64 (MOVHPDrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002470def : Pat<(int_x86_sse2_loadl_pd VR128:$src1, addr:$src2),
Evan Chenga2137b52006-04-25 00:50:01 +00002471 (v2f64 (MOVLPDrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002472def : Pat<(int_x86_sse2_shuf_pd VR128:$src1, VR128:$src2, imm:$src3),
Evan Chenga2137b52006-04-25 00:50:01 +00002473 (v2f64 (SHUFPDrri VR128:$src1, VR128:$src2, imm:$src3))>,
2474 Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002475def : Pat<(int_x86_sse2_shuf_pd VR128:$src1, (load addr:$src2), imm:$src3),
Evan Chenga2137b52006-04-25 00:50:01 +00002476 (v2f64 (SHUFPDrmi VR128:$src1, addr:$src2, imm:$src3))>,
2477 Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002478def : Pat<(int_x86_sse2_unpckh_pd VR128:$src1, VR128:$src2),
Evan Chenga2137b52006-04-25 00:50:01 +00002479 (v2f64 (UNPCKHPDrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002480def : Pat<(int_x86_sse2_unpckh_pd VR128:$src1, (load addr:$src2)),
Evan Chenga2137b52006-04-25 00:50:01 +00002481 (v2f64 (UNPCKHPDrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002482def : Pat<(int_x86_sse2_unpckl_pd VR128:$src1, VR128:$src2),
Evan Chenga2137b52006-04-25 00:50:01 +00002483 (v2f64 (UNPCKLPDrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002484def : Pat<(int_x86_sse2_unpckl_pd VR128:$src1, (load addr:$src2)),
Evan Chenga2137b52006-04-25 00:50:01 +00002485 (v2f64 (UNPCKLPDrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002486def : Pat<(int_x86_sse2_punpckh_qdq VR128:$src1, VR128:$src2),
Evan Chenga2137b52006-04-25 00:50:01 +00002487 (v2i64 (PUNPCKHQDQrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002488def : Pat<(int_x86_sse2_punpckh_qdq VR128:$src1, (load addr:$src2)),
Evan Chenga2137b52006-04-25 00:50:01 +00002489 (v2i64 (PUNPCKHQDQrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002490def : Pat<(int_x86_sse2_punpckl_qdq VR128:$src1, VR128:$src2),
Evan Chenga2137b52006-04-25 00:50:01 +00002491 (v2i64 (PUNPCKLQDQrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002492def : Pat<(int_x86_sse2_punpckl_qdq VR128:$src1, (load addr:$src2)),
2493 (PUNPCKLQDQrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
2494
Evan Chengff65e382006-04-04 21:49:39 +00002495// 128-bit logical shifts
2496def : Pat<(int_x86_sse2_psll_dq VR128:$src1, imm:$src2),
Evan Cheng2c3ae372006-04-12 21:21:57 +00002497 (v2i64 (PSLLDQri VR128:$src1, (PSxLDQ_imm imm:$src2)))>,
2498 Requires<[HasSSE2]>;
Evan Chengff65e382006-04-04 21:49:39 +00002499def : Pat<(int_x86_sse2_psrl_dq VR128:$src1, imm:$src2),
Evan Cheng2c3ae372006-04-12 21:21:57 +00002500 (v2i64 (PSRLDQri VR128:$src1, (PSxLDQ_imm imm:$src2)))>,
2501 Requires<[HasSSE2]>;
Evan Chengff65e382006-04-04 21:49:39 +00002502
Evan Cheng2c3ae372006-04-12 21:21:57 +00002503// Some special case pandn patterns.
2504def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v4i32 immAllOnesV))),
2505 VR128:$src2)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002506 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2c3ae372006-04-12 21:21:57 +00002507def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v8i16 immAllOnesV))),
2508 VR128:$src2)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002509 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2c3ae372006-04-12 21:21:57 +00002510def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v16i8 immAllOnesV))),
2511 VR128:$src2)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002512 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Evan Cheng1b32f222006-03-30 07:33:32 +00002513
Evan Cheng2c3ae372006-04-12 21:21:57 +00002514def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v4i32 immAllOnesV))),
2515 (load addr:$src2))),
Chris Lattner30da68a2006-06-20 00:25:29 +00002516 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2c3ae372006-04-12 21:21:57 +00002517def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v8i16 immAllOnesV))),
2518 (load addr:$src2))),
Chris Lattner30da68a2006-06-20 00:25:29 +00002519 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2c3ae372006-04-12 21:21:57 +00002520def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v16i8 immAllOnesV))),
2521 (load addr:$src2))),
Chris Lattner30da68a2006-06-20 00:25:29 +00002522 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng206ee9d2006-07-07 08:33:52 +00002523
2524// Unaligned load
2525def : Pat<(v4f32 (X86loadu addr:$src)), (MOVUPSrm addr:$src)>,
2526 Requires<[HasSSE1]>;