| Evan Cheng | ffcb95b | 2006-02-21 19:13:53 +0000 | [diff] [blame] | 1 | //====- X86InstrSSE.td - Describe the X86 Instruction Set -------*- C++ -*-===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file was developed by the Evan Cheng and is distributed under |
| 6 | // the University of Illinois Open Source License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file describes the X86 SSE instruction set, defining the instructions, |
| 11 | // and properties of the instructions which are needed for code generation, |
| 12 | // machine code emission, and analysis. |
| 13 | // |
| 14 | //===----------------------------------------------------------------------===// |
| 15 | |
| Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 16 | //===----------------------------------------------------------------------===// |
| Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 17 | // SSE specific DAG Nodes. |
| 18 | //===----------------------------------------------------------------------===// |
| 19 | |
| Evan Cheng | b9df0ca | 2006-03-22 02:53:00 +0000 | [diff] [blame] | 20 | def X86loadp : SDNode<"X86ISD::LOAD_PACK", SDTLoad, |
| 21 | [SDNPHasChain]>; |
| Evan Cheng | 206ee9d | 2006-07-07 08:33:52 +0000 | [diff] [blame] | 22 | def X86loadu : SDNode<"X86ISD::LOAD_UA", SDTLoad, |
| 23 | [SDNPHasChain]>; |
| Evan Cheng | 6be2c58 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 24 | def X86fand : SDNode<"X86ISD::FAND", SDTFPBinOp, |
| Evan Cheng | b9df0ca | 2006-03-22 02:53:00 +0000 | [diff] [blame] | 25 | [SDNPCommutative, SDNPAssociative]>; |
| Evan Cheng | 6be2c58 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 26 | def X86fxor : SDNode<"X86ISD::FXOR", SDTFPBinOp, |
| Evan Cheng | b9df0ca | 2006-03-22 02:53:00 +0000 | [diff] [blame] | 27 | [SDNPCommutative, SDNPAssociative]>; |
| Evan Cheng | 6be2c58 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 28 | def X86comi : SDNode<"X86ISD::COMI", SDTX86CmpTest, |
| Evan Cheng | 734503b | 2006-09-11 02:19:56 +0000 | [diff] [blame] | 29 | [SDNPHasChain, SDNPOutFlag]>; |
| Evan Cheng | 6be2c58 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 30 | def X86ucomi : SDNode<"X86ISD::UCOMI", SDTX86CmpTest, |
| Evan Cheng | 734503b | 2006-09-11 02:19:56 +0000 | [diff] [blame] | 31 | [SDNPHasChain, SDNPOutFlag]>; |
| Evan Cheng | bc4832b | 2006-03-24 23:15:12 +0000 | [diff] [blame] | 32 | def X86s2vec : SDNode<"X86ISD::S2VEC", |
| Evan Cheng | b9df0ca | 2006-03-22 02:53:00 +0000 | [diff] [blame] | 33 | SDTypeProfile<1, 1, []>, []>; |
| Evan Cheng | b067a1e | 2006-03-31 19:22:53 +0000 | [diff] [blame] | 34 | def X86pextrw : SDNode<"X86ISD::PEXTRW", |
| 35 | SDTypeProfile<1, 2, []>, []>; |
| Evan Cheng | 653159f | 2006-03-31 21:55:24 +0000 | [diff] [blame] | 36 | def X86pinsrw : SDNode<"X86ISD::PINSRW", |
| 37 | SDTypeProfile<1, 3, []>, []>; |
| Evan Cheng | c60bd97 | 2006-03-25 09:37:23 +0000 | [diff] [blame] | 38 | |
| Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 39 | //===----------------------------------------------------------------------===// |
| Evan Cheng | 06a8aa1 | 2006-03-17 19:55:52 +0000 | [diff] [blame] | 40 | // SSE pattern fragments |
| 41 | //===----------------------------------------------------------------------===// |
| 42 | |
| 43 | def X86loadpf32 : PatFrag<(ops node:$ptr), (f32 (X86loadp node:$ptr))>; |
| 44 | def X86loadpf64 : PatFrag<(ops node:$ptr), (f64 (X86loadp node:$ptr))>; |
| 45 | |
| Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 46 | def loadv4f32 : PatFrag<(ops node:$ptr), (v4f32 (load node:$ptr))>; |
| 47 | def loadv2f64 : PatFrag<(ops node:$ptr), (v2f64 (load node:$ptr))>; |
| Evan Cheng | 24dc1f5 | 2006-03-23 07:44:07 +0000 | [diff] [blame] | 48 | def loadv16i8 : PatFrag<(ops node:$ptr), (v16i8 (load node:$ptr))>; |
| 49 | def loadv8i16 : PatFrag<(ops node:$ptr), (v8i16 (load node:$ptr))>; |
| 50 | def loadv4i32 : PatFrag<(ops node:$ptr), (v4i32 (load node:$ptr))>; |
| 51 | def loadv2i64 : PatFrag<(ops node:$ptr), (v2i64 (load node:$ptr))>; |
| Evan Cheng | 06a8aa1 | 2006-03-17 19:55:52 +0000 | [diff] [blame] | 52 | |
| Evan Cheng | 1b32f22 | 2006-03-30 07:33:32 +0000 | [diff] [blame] | 53 | def bc_v4f32 : PatFrag<(ops node:$in), (v4f32 (bitconvert node:$in))>; |
| 54 | def bc_v2f64 : PatFrag<(ops node:$in), (v2f64 (bitconvert node:$in))>; |
| Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 55 | def bc_v16i8 : PatFrag<(ops node:$in), (v16i8 (bitconvert node:$in))>; |
| 56 | def bc_v8i16 : PatFrag<(ops node:$in), (v8i16 (bitconvert node:$in))>; |
| Evan Cheng | 5aa97b2 | 2006-03-29 18:47:40 +0000 | [diff] [blame] | 57 | def bc_v4i32 : PatFrag<(ops node:$in), (v4i32 (bitconvert node:$in))>; |
| 58 | def bc_v2i64 : PatFrag<(ops node:$in), (v2i64 (bitconvert node:$in))>; |
| 59 | |
| Evan Cheng | 386031a | 2006-03-24 07:29:27 +0000 | [diff] [blame] | 60 | def fp32imm0 : PatLeaf<(f32 fpimm), [{ |
| 61 | return N->isExactlyValue(+0.0); |
| 62 | }]>; |
| 63 | |
| Evan Cheng | ff65e38 | 2006-04-04 21:49:39 +0000 | [diff] [blame] | 64 | def PSxLDQ_imm : SDNodeXForm<imm, [{ |
| 65 | // Transformation function: imm >> 3 |
| 66 | return getI32Imm(N->getValue() >> 3); |
| 67 | }]>; |
| 68 | |
| Evan Cheng | 63d3300 | 2006-03-22 08:01:21 +0000 | [diff] [blame] | 69 | // SHUFFLE_get_shuf_imm xform function: convert vector_shuffle mask to PSHUF*, |
| 70 | // SHUFP* etc. imm. |
| 71 | def SHUFFLE_get_shuf_imm : SDNodeXForm<build_vector, [{ |
| 72 | return getI8Imm(X86::getShuffleSHUFImmediate(N)); |
| Evan Cheng | b9df0ca | 2006-03-22 02:53:00 +0000 | [diff] [blame] | 73 | }]>; |
| 74 | |
| Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 75 | // SHUFFLE_get_pshufhw_imm xform function: convert vector_shuffle mask to |
| 76 | // PSHUFHW imm. |
| 77 | def SHUFFLE_get_pshufhw_imm : SDNodeXForm<build_vector, [{ |
| 78 | return getI8Imm(X86::getShufflePSHUFHWImmediate(N)); |
| 79 | }]>; |
| 80 | |
| 81 | // SHUFFLE_get_pshuflw_imm xform function: convert vector_shuffle mask to |
| 82 | // PSHUFLW imm. |
| 83 | def SHUFFLE_get_pshuflw_imm : SDNodeXForm<build_vector, [{ |
| 84 | return getI8Imm(X86::getShufflePSHUFLWImmediate(N)); |
| 85 | }]>; |
| 86 | |
| Evan Cheng | 691c923 | 2006-03-29 19:02:40 +0000 | [diff] [blame] | 87 | def SSE_splat_mask : PatLeaf<(build_vector), [{ |
| Evan Cheng | 0188ecb | 2006-03-22 18:59:22 +0000 | [diff] [blame] | 88 | return X86::isSplatMask(N); |
| Evan Cheng | 691c923 | 2006-03-29 19:02:40 +0000 | [diff] [blame] | 89 | }], SHUFFLE_get_shuf_imm>; |
| Evan Cheng | 0188ecb | 2006-03-22 18:59:22 +0000 | [diff] [blame] | 90 | |
| Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 91 | def SSE_splat_v2_mask : PatLeaf<(build_vector), [{ |
| 92 | return X86::isSplatMask(N); |
| 93 | }]>; |
| 94 | |
| Evan Cheng | 2c0dbd0 | 2006-03-24 02:58:06 +0000 | [diff] [blame] | 95 | def MOVHLPS_shuffle_mask : PatLeaf<(build_vector), [{ |
| 96 | return X86::isMOVHLPSMask(N); |
| Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 97 | }]>; |
| Evan Cheng | 2c0dbd0 | 2006-03-24 02:58:06 +0000 | [diff] [blame] | 98 | |
| Evan Cheng | 5ced1d8 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 99 | def MOVHP_shuffle_mask : PatLeaf<(build_vector), [{ |
| 100 | return X86::isMOVHPMask(N); |
| 101 | }]>; |
| 102 | |
| 103 | def MOVLP_shuffle_mask : PatLeaf<(build_vector), [{ |
| 104 | return X86::isMOVLPMask(N); |
| 105 | }]>; |
| 106 | |
| Evan Cheng | 017dcc6 | 2006-04-21 01:05:10 +0000 | [diff] [blame] | 107 | def MOVL_shuffle_mask : PatLeaf<(build_vector), [{ |
| 108 | return X86::isMOVLMask(N); |
| Evan Cheng | d6d1cbd | 2006-04-11 00:19:04 +0000 | [diff] [blame] | 109 | }]>; |
| 110 | |
| Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 111 | def MOVSHDUP_shuffle_mask : PatLeaf<(build_vector), [{ |
| 112 | return X86::isMOVSHDUPMask(N); |
| 113 | }]>; |
| 114 | |
| 115 | def MOVSLDUP_shuffle_mask : PatLeaf<(build_vector), [{ |
| 116 | return X86::isMOVSLDUPMask(N); |
| 117 | }]>; |
| 118 | |
| Evan Cheng | 0038e59 | 2006-03-28 00:39:58 +0000 | [diff] [blame] | 119 | def UNPCKL_shuffle_mask : PatLeaf<(build_vector), [{ |
| 120 | return X86::isUNPCKLMask(N); |
| 121 | }]>; |
| 122 | |
| Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 123 | def UNPCKH_shuffle_mask : PatLeaf<(build_vector), [{ |
| 124 | return X86::isUNPCKHMask(N); |
| 125 | }]>; |
| 126 | |
| Evan Cheng | 1d5a8cc | 2006-04-05 07:20:06 +0000 | [diff] [blame] | 127 | def UNPCKL_v_undef_shuffle_mask : PatLeaf<(build_vector), [{ |
| 128 | return X86::isUNPCKL_v_undef_Mask(N); |
| 129 | }]>; |
| 130 | |
| Evan Cheng | 0188ecb | 2006-03-22 18:59:22 +0000 | [diff] [blame] | 131 | def PSHUFD_shuffle_mask : PatLeaf<(build_vector), [{ |
| Evan Cheng | 4f56338 | 2006-03-29 01:30:51 +0000 | [diff] [blame] | 132 | return X86::isPSHUFDMask(N); |
| Evan Cheng | 14aed5e | 2006-03-24 01:18:28 +0000 | [diff] [blame] | 133 | }], SHUFFLE_get_shuf_imm>; |
| Evan Cheng | 0188ecb | 2006-03-22 18:59:22 +0000 | [diff] [blame] | 134 | |
| Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 135 | def PSHUFHW_shuffle_mask : PatLeaf<(build_vector), [{ |
| 136 | return X86::isPSHUFHWMask(N); |
| 137 | }], SHUFFLE_get_pshufhw_imm>; |
| 138 | |
| 139 | def PSHUFLW_shuffle_mask : PatLeaf<(build_vector), [{ |
| 140 | return X86::isPSHUFLWMask(N); |
| 141 | }], SHUFFLE_get_pshuflw_imm>; |
| 142 | |
| Evan Cheng | 3d60df4 | 2006-04-10 22:35:16 +0000 | [diff] [blame] | 143 | def SHUFP_unary_shuffle_mask : PatLeaf<(build_vector), [{ |
| 144 | return X86::isPSHUFDMask(N); |
| Evan Cheng | 7d9061e | 2006-03-30 19:54:57 +0000 | [diff] [blame] | 145 | }], SHUFFLE_get_shuf_imm>; |
| 146 | |
| Evan Cheng | 14aed5e | 2006-03-24 01:18:28 +0000 | [diff] [blame] | 147 | def SHUFP_shuffle_mask : PatLeaf<(build_vector), [{ |
| 148 | return X86::isSHUFPMask(N); |
| 149 | }], SHUFFLE_get_shuf_imm>; |
| Evan Cheng | b9df0ca | 2006-03-22 02:53:00 +0000 | [diff] [blame] | 150 | |
| Evan Cheng | 3d60df4 | 2006-04-10 22:35:16 +0000 | [diff] [blame] | 151 | def PSHUFD_binary_shuffle_mask : PatLeaf<(build_vector), [{ |
| 152 | return X86::isSHUFPMask(N); |
| Evan Cheng | 475aecf | 2006-03-29 03:04:49 +0000 | [diff] [blame] | 153 | }], SHUFFLE_get_shuf_imm>; |
| 154 | |
| Evan Cheng | 06a8aa1 | 2006-03-17 19:55:52 +0000 | [diff] [blame] | 155 | //===----------------------------------------------------------------------===// |
| Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 156 | // SSE scalar FP Instructions |
| 157 | //===----------------------------------------------------------------------===// |
| 158 | |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 159 | // Instruction templates |
| 160 | // SSI - SSE1 instructions with XS prefix. |
| 161 | // SDI - SSE2 instructions with XD prefix. |
| 162 | // PSI - SSE1 instructions with TB prefix. |
| 163 | // PDI - SSE2 instructions with TB and OpSize prefixes. |
| Evan Cheng | 2da953f | 2006-03-22 07:10:28 +0000 | [diff] [blame] | 164 | // PSIi8 - SSE1 instructions with ImmT == Imm8 and TB prefix. |
| 165 | // PDIi8 - SSE2 instructions with ImmT == Imm8 and TB and OpSize prefixes. |
| Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 166 | // S3I - SSE3 instructions with TB and OpSize prefixes. |
| 167 | // S3SI - SSE3 instructions with XS prefix. |
| Evan Cheng | 57ebe9f | 2006-04-15 05:37:34 +0000 | [diff] [blame] | 168 | // S3DI - SSE3 instructions with XD prefix. |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 169 | class SSI<bits<8> o, Format F, dag ops, string asm, list<dag> pattern> |
| 170 | : I<o, F, ops, asm, pattern>, XS, Requires<[HasSSE1]>; |
| 171 | class SDI<bits<8> o, Format F, dag ops, string asm, list<dag> pattern> |
| 172 | : I<o, F, ops, asm, pattern>, XD, Requires<[HasSSE2]>; |
| 173 | class PSI<bits<8> o, Format F, dag ops, string asm, list<dag> pattern> |
| 174 | : I<o, F, ops, asm, pattern>, TB, Requires<[HasSSE1]>; |
| 175 | class PDI<bits<8> o, Format F, dag ops, string asm, list<dag> pattern> |
| 176 | : I<o, F, ops, asm, pattern>, TB, OpSize, Requires<[HasSSE2]>; |
| Evan Cheng | 2da953f | 2006-03-22 07:10:28 +0000 | [diff] [blame] | 177 | class PSIi8<bits<8> o, Format F, dag ops, string asm, list<dag> pattern> |
| Evan Cheng | b214950 | 2006-06-19 19:25:30 +0000 | [diff] [blame] | 178 | : Ii8<o, F, ops, asm, pattern>, TB, Requires<[HasSSE1]>; |
| Evan Cheng | 2da953f | 2006-03-22 07:10:28 +0000 | [diff] [blame] | 179 | class PDIi8<bits<8> o, Format F, dag ops, string asm, list<dag> pattern> |
| Evan Cheng | b214950 | 2006-06-19 19:25:30 +0000 | [diff] [blame] | 180 | : Ii8<o, F, ops, asm, pattern>, TB, OpSize, Requires<[HasSSE2]>; |
| 181 | |
| Evan Cheng | 4b1734f | 2006-03-31 21:29:33 +0000 | [diff] [blame] | 182 | class S3SI<bits<8> o, Format F, dag ops, string asm, list<dag> pattern> |
| Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 183 | : I<o, F, ops, asm, pattern>, XS, Requires<[HasSSE3]>; |
| Evan Cheng | 4b1734f | 2006-03-31 21:29:33 +0000 | [diff] [blame] | 184 | class S3DI<bits<8> o, Format F, dag ops, string asm, list<dag> pattern> |
| Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 185 | : I<o, F, ops, asm, pattern>, XD, Requires<[HasSSE3]>; |
| 186 | class S3I<bits<8> o, Format F, dag ops, string asm, list<dag> pattern> |
| Evan Cheng | 4b1734f | 2006-03-31 21:29:33 +0000 | [diff] [blame] | 187 | : I<o, F, ops, asm, pattern>, TB, OpSize, Requires<[HasSSE3]>; |
| 188 | |
| 189 | //===----------------------------------------------------------------------===// |
| 190 | // Helpers for defining instructions that directly correspond to intrinsics. |
| Chris Lattner | 9498ed8 | 2006-10-07 05:09:48 +0000 | [diff] [blame] | 191 | |
| Chris Lattner | 3b83785 | 2006-10-07 05:13:26 +0000 | [diff] [blame] | 192 | multiclass SS_IntUnary<bits<8> o, string OpcodeStr, Intrinsic IntId> { |
| 193 | def r : SSI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src), |
| 194 | !strconcat(OpcodeStr, " {$src, $dst|$dst, $src"), |
| Chris Lattner | 9498ed8 | 2006-10-07 05:09:48 +0000 | [diff] [blame] | 195 | [(set VR128:$dst, (v4f32 (IntId VR128:$src)))]>; |
| Chris Lattner | 3b83785 | 2006-10-07 05:13:26 +0000 | [diff] [blame] | 196 | def m : SSI<o, MRMSrcMem, (ops VR128:$dst, f32mem:$src), |
| 197 | !strconcat(OpcodeStr, " {$src, $dst|$dst, $src"), |
| Chris Lattner | 9498ed8 | 2006-10-07 05:09:48 +0000 | [diff] [blame] | 198 | [(set VR128:$dst, (v4f32 (IntId (load addr:$src))))]>; |
| 199 | } |
| 200 | |
| Chris Lattner | 86c1b3a | 2006-10-07 05:19:31 +0000 | [diff] [blame^] | 201 | multiclass SD_IntUnary<bits<8> o, string OpcodeStr, Intrinsic IntId> { |
| 202 | def r : SDI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src), |
| 203 | !strconcat(OpcodeStr, " {$src, $dst|$dst, $src"), |
| 204 | [(set VR128:$dst, (v2f64 (IntId VR128:$src)))]>; |
| 205 | def m : SDI<o, MRMSrcMem, (ops VR128:$dst, f64mem:$src), |
| 206 | !strconcat(OpcodeStr, " {$src, $dst|$dst, $src"), |
| 207 | [(set VR128:$dst, (v2f64 (IntId (load addr:$src))))]>; |
| 208 | } |
| Evan Cheng | 6e96740 | 2006-04-04 00:10:53 +0000 | [diff] [blame] | 209 | |
| 210 | class SS_Intrr<bits<8> o, string asm, Intrinsic IntId> |
| Evan Cheng | 97ac5fa | 2006-04-03 23:49:17 +0000 | [diff] [blame] | 211 | : SSI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), asm, |
| Evan Cheng | 6e96740 | 2006-04-04 00:10:53 +0000 | [diff] [blame] | 212 | [(set VR128:$dst, (v4f32 (IntId VR128:$src1, VR128:$src2)))]>; |
| 213 | class SS_Intrm<bits<8> o, string asm, Intrinsic IntId> |
| Evan Cheng | 97ac5fa | 2006-04-03 23:49:17 +0000 | [diff] [blame] | 214 | : SSI<o, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f32mem:$src2), asm, |
| Evan Cheng | 6e96740 | 2006-04-04 00:10:53 +0000 | [diff] [blame] | 215 | [(set VR128:$dst, (v4f32 (IntId VR128:$src1, (load addr:$src2))))]>; |
| 216 | class SD_Intrr<bits<8> o, string asm, Intrinsic IntId> |
| Evan Cheng | 97ac5fa | 2006-04-03 23:49:17 +0000 | [diff] [blame] | 217 | : SDI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), asm, |
| Evan Cheng | 6e96740 | 2006-04-04 00:10:53 +0000 | [diff] [blame] | 218 | [(set VR128:$dst, (v2f64 (IntId VR128:$src1, VR128:$src2)))]>; |
| 219 | class SD_Intrm<bits<8> o, string asm, Intrinsic IntId> |
| Evan Cheng | 97ac5fa | 2006-04-03 23:49:17 +0000 | [diff] [blame] | 220 | : SDI<o, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f64mem:$src2), asm, |
| Evan Cheng | 6e96740 | 2006-04-04 00:10:53 +0000 | [diff] [blame] | 221 | [(set VR128:$dst, (v2f64 (IntId VR128:$src1, (load addr:$src2))))]>; |
| Evan Cheng | 97ac5fa | 2006-04-03 23:49:17 +0000 | [diff] [blame] | 222 | |
| 223 | class PS_Intr<bits<8> o, string asm, Intrinsic IntId> |
| 224 | : PSI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src), asm, |
| 225 | [(set VR128:$dst, (IntId VR128:$src))]>; |
| 226 | class PS_Intm<bits<8> o, string asm, Intrinsic IntId> |
| 227 | : PSI<o, MRMSrcMem, (ops VR128:$dst, f32mem:$src), asm, |
| 228 | [(set VR128:$dst, (IntId (loadv4f32 addr:$src)))]>; |
| 229 | class PD_Intr<bits<8> o, string asm, Intrinsic IntId> |
| 230 | : PDI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src), asm, |
| 231 | [(set VR128:$dst, (IntId VR128:$src))]>; |
| 232 | class PD_Intm<bits<8> o, string asm, Intrinsic IntId> |
| 233 | : PDI<o, MRMSrcMem, (ops VR128:$dst, f64mem:$src), asm, |
| 234 | [(set VR128:$dst, (IntId (loadv2f64 addr:$src)))]>; |
| 235 | |
| 236 | class PS_Intrr<bits<8> o, string asm, Intrinsic IntId> |
| 237 | : PSI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), asm, |
| 238 | [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]>; |
| 239 | class PS_Intrm<bits<8> o, string asm, Intrinsic IntId> |
| 240 | : PSI<o, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f32mem:$src2), asm, |
| 241 | [(set VR128:$dst, (IntId VR128:$src1, (loadv4f32 addr:$src2)))]>; |
| 242 | class PD_Intrr<bits<8> o, string asm, Intrinsic IntId> |
| 243 | : PDI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), asm, |
| 244 | [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]>; |
| 245 | class PD_Intrm<bits<8> o, string asm, Intrinsic IntId> |
| 246 | : PDI<o, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f64mem:$src2), asm, |
| 247 | [(set VR128:$dst, (IntId VR128:$src1, (loadv2f64 addr:$src2)))]>; |
| 248 | |
| Evan Cheng | 4b1734f | 2006-03-31 21:29:33 +0000 | [diff] [blame] | 249 | class S3D_Intrr<bits<8> o, string asm, Intrinsic IntId> |
| 250 | : S3DI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), asm, |
| Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 251 | [(set VR128:$dst, (v4f32 (IntId VR128:$src1, VR128:$src2)))]>; |
| Evan Cheng | 4b1734f | 2006-03-31 21:29:33 +0000 | [diff] [blame] | 252 | class S3D_Intrm<bits<8> o, string asm, Intrinsic IntId> |
| 253 | : S3DI<o, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2), asm, |
| Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 254 | [(set VR128:$dst, (v4f32 (IntId VR128:$src1, |
| 255 | (loadv4f32 addr:$src2))))]>; |
| 256 | class S3_Intrr<bits<8> o, string asm, Intrinsic IntId> |
| 257 | : S3I<o, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), asm, |
| 258 | [(set VR128:$dst, (v2f64 (IntId VR128:$src1, VR128:$src2)))]>; |
| 259 | class S3_Intrm<bits<8> o, string asm, Intrinsic IntId> |
| 260 | : S3I<o, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2), asm, |
| Evan Cheng | 4b1734f | 2006-03-31 21:29:33 +0000 | [diff] [blame] | 261 | [(set VR128:$dst, (v2f64 (IntId VR128:$src1, |
| 262 | (loadv2f64 addr:$src2))))]>; |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 263 | |
| Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 264 | // Some 'special' instructions |
| 265 | def IMPLICIT_DEF_FR32 : I<0, Pseudo, (ops FR32:$dst), |
| 266 | "#IMPLICIT_DEF $dst", |
| 267 | [(set FR32:$dst, (undef))]>, Requires<[HasSSE2]>; |
| 268 | def IMPLICIT_DEF_FR64 : I<0, Pseudo, (ops FR64:$dst), |
| 269 | "#IMPLICIT_DEF $dst", |
| 270 | [(set FR64:$dst, (undef))]>, Requires<[HasSSE2]>; |
| 271 | |
| 272 | // CMOV* - Used to implement the SSE SELECT DAG operation. Expanded by the |
| 273 | // scheduler into a branch sequence. |
| 274 | let usesCustomDAGSchedInserter = 1 in { // Expanded by the scheduler. |
| 275 | def CMOV_FR32 : I<0, Pseudo, |
| 276 | (ops FR32:$dst, FR32:$t, FR32:$f, i8imm:$cond), |
| 277 | "#CMOV_FR32 PSEUDO!", |
| 278 | [(set FR32:$dst, (X86cmov FR32:$t, FR32:$f, imm:$cond))]>; |
| 279 | def CMOV_FR64 : I<0, Pseudo, |
| 280 | (ops FR64:$dst, FR64:$t, FR64:$f, i8imm:$cond), |
| 281 | "#CMOV_FR64 PSEUDO!", |
| 282 | [(set FR64:$dst, (X86cmov FR64:$t, FR64:$f, imm:$cond))]>; |
| Evan Cheng | f7c378e | 2006-04-10 07:23:14 +0000 | [diff] [blame] | 283 | def CMOV_V4F32 : I<0, Pseudo, |
| 284 | (ops VR128:$dst, VR128:$t, VR128:$f, i8imm:$cond), |
| 285 | "#CMOV_V4F32 PSEUDO!", |
| 286 | [(set VR128:$dst, |
| 287 | (v4f32 (X86cmov VR128:$t, VR128:$f, imm:$cond)))]>; |
| 288 | def CMOV_V2F64 : I<0, Pseudo, |
| 289 | (ops VR128:$dst, VR128:$t, VR128:$f, i8imm:$cond), |
| 290 | "#CMOV_V2F64 PSEUDO!", |
| 291 | [(set VR128:$dst, |
| 292 | (v2f64 (X86cmov VR128:$t, VR128:$f, imm:$cond)))]>; |
| 293 | def CMOV_V2I64 : I<0, Pseudo, |
| 294 | (ops VR128:$dst, VR128:$t, VR128:$f, i8imm:$cond), |
| 295 | "#CMOV_V2I64 PSEUDO!", |
| 296 | [(set VR128:$dst, |
| 297 | (v2i64 (X86cmov VR128:$t, VR128:$f, imm:$cond)))]>; |
| Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 298 | } |
| 299 | |
| 300 | // Move Instructions |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 301 | def MOVSSrr : SSI<0x10, MRMSrcReg, (ops FR32:$dst, FR32:$src), |
| 302 | "movss {$src, $dst|$dst, $src}", []>; |
| 303 | def MOVSSrm : SSI<0x10, MRMSrcMem, (ops FR32:$dst, f32mem:$src), |
| 304 | "movss {$src, $dst|$dst, $src}", |
| 305 | [(set FR32:$dst, (loadf32 addr:$src))]>; |
| 306 | def MOVSDrr : SDI<0x10, MRMSrcReg, (ops FR64:$dst, FR64:$src), |
| 307 | "movsd {$src, $dst|$dst, $src}", []>; |
| 308 | def MOVSDrm : SDI<0x10, MRMSrcMem, (ops FR64:$dst, f64mem:$src), |
| 309 | "movsd {$src, $dst|$dst, $src}", |
| 310 | [(set FR64:$dst, (loadf64 addr:$src))]>; |
| Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 311 | |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 312 | def MOVSSmr : SSI<0x11, MRMDestMem, (ops f32mem:$dst, FR32:$src), |
| Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 313 | "movss {$src, $dst|$dst, $src}", |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 314 | [(store FR32:$src, addr:$dst)]>; |
| 315 | def MOVSDmr : SDI<0x11, MRMDestMem, (ops f64mem:$dst, FR64:$src), |
| Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 316 | "movsd {$src, $dst|$dst, $src}", |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 317 | [(store FR64:$src, addr:$dst)]>; |
| Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 318 | |
| Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 319 | // Arithmetic instructions |
| 320 | let isTwoAddress = 1 in { |
| 321 | let isCommutable = 1 in { |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 322 | def ADDSSrr : SSI<0x58, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2), |
| Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 323 | "addss {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 324 | [(set FR32:$dst, (fadd FR32:$src1, FR32:$src2))]>; |
| 325 | def ADDSDrr : SDI<0x58, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2), |
| Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 326 | "addsd {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 327 | [(set FR64:$dst, (fadd FR64:$src1, FR64:$src2))]>; |
| 328 | def MULSSrr : SSI<0x59, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2), |
| Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 329 | "mulss {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 330 | [(set FR32:$dst, (fmul FR32:$src1, FR32:$src2))]>; |
| 331 | def MULSDrr : SDI<0x59, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2), |
| Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 332 | "mulsd {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 333 | [(set FR64:$dst, (fmul FR64:$src1, FR64:$src2))]>; |
| Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 334 | } |
| 335 | |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 336 | def ADDSSrm : SSI<0x58, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f32mem:$src2), |
| Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 337 | "addss {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 338 | [(set FR32:$dst, (fadd FR32:$src1, (loadf32 addr:$src2)))]>; |
| 339 | def ADDSDrm : SDI<0x58, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f64mem:$src2), |
| Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 340 | "addsd {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 341 | [(set FR64:$dst, (fadd FR64:$src1, (loadf64 addr:$src2)))]>; |
| 342 | def MULSSrm : SSI<0x59, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f32mem:$src2), |
| Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 343 | "mulss {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 344 | [(set FR32:$dst, (fmul FR32:$src1, (loadf32 addr:$src2)))]>; |
| 345 | def MULSDrm : SDI<0x59, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f64mem:$src2), |
| Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 346 | "mulsd {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 347 | [(set FR64:$dst, (fmul FR64:$src1, (loadf64 addr:$src2)))]>; |
| Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 348 | |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 349 | def DIVSSrr : SSI<0x5E, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2), |
| Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 350 | "divss {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 351 | [(set FR32:$dst, (fdiv FR32:$src1, FR32:$src2))]>; |
| 352 | def DIVSSrm : SSI<0x5E, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f32mem:$src2), |
| Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 353 | "divss {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 354 | [(set FR32:$dst, (fdiv FR32:$src1, (loadf32 addr:$src2)))]>; |
| 355 | def DIVSDrr : SDI<0x5E, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2), |
| Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 356 | "divsd {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 357 | [(set FR64:$dst, (fdiv FR64:$src1, FR64:$src2))]>; |
| 358 | def DIVSDrm : SDI<0x5E, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f64mem:$src2), |
| Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 359 | "divsd {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 360 | [(set FR64:$dst, (fdiv FR64:$src1, (loadf64 addr:$src2)))]>; |
| Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 361 | |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 362 | def SUBSSrr : SSI<0x5C, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2), |
| Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 363 | "subss {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 364 | [(set FR32:$dst, (fsub FR32:$src1, FR32:$src2))]>; |
| 365 | def SUBSSrm : SSI<0x5C, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f32mem:$src2), |
| Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 366 | "subss {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 367 | [(set FR32:$dst, (fsub FR32:$src1, (loadf32 addr:$src2)))]>; |
| 368 | def SUBSDrr : SDI<0x5C, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2), |
| Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 369 | "subsd {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 370 | [(set FR64:$dst, (fsub FR64:$src1, FR64:$src2))]>; |
| 371 | def SUBSDrm : SDI<0x5C, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f64mem:$src2), |
| Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 372 | "subsd {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 373 | [(set FR64:$dst, (fsub FR64:$src1, (loadf64 addr:$src2)))]>; |
| Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 374 | } |
| 375 | |
| Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 376 | def SQRTSSr : SSI<0x51, MRMSrcReg, (ops FR32:$dst, FR32:$src), |
| 377 | "sqrtss {$src, $dst|$dst, $src}", |
| 378 | [(set FR32:$dst, (fsqrt FR32:$src))]>; |
| 379 | def SQRTSSm : SSI<0x51, MRMSrcMem, (ops FR32:$dst, f32mem:$src), |
| Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 380 | "sqrtss {$src, $dst|$dst, $src}", |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 381 | [(set FR32:$dst, (fsqrt (loadf32 addr:$src)))]>; |
| Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 382 | def SQRTSDr : SDI<0x51, MRMSrcReg, (ops FR64:$dst, FR64:$src), |
| Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 383 | "sqrtsd {$src, $dst|$dst, $src}", |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 384 | [(set FR64:$dst, (fsqrt FR64:$src))]>; |
| Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 385 | def SQRTSDm : SDI<0x51, MRMSrcMem, (ops FR64:$dst, f64mem:$src), |
| Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 386 | "sqrtsd {$src, $dst|$dst, $src}", |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 387 | [(set FR64:$dst, (fsqrt (loadf64 addr:$src)))]>; |
| 388 | |
| Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 389 | let isTwoAddress = 1 in { |
| Evan Cheng | b5e406a | 2006-05-30 23:47:30 +0000 | [diff] [blame] | 390 | let isCommutable = 1 in { |
| Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 391 | def MAXSSrr : SSI<0x5F, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2), |
| 392 | "maxss {$src2, $dst|$dst, $src2}", []>; |
| Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 393 | def MAXSDrr : SDI<0x5F, MRMSrcReg, (ops FR64:$dst, FR32:$src1, FR64:$src2), |
| 394 | "maxsd {$src2, $dst|$dst, $src2}", []>; |
| Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 395 | def MINSSrr : SSI<0x5D, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2), |
| 396 | "minss {$src2, $dst|$dst, $src2}", []>; |
| Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 397 | def MINSDrr : SDI<0x5D, MRMSrcReg, (ops FR64:$dst, FR32:$src1, FR64:$src2), |
| 398 | "minsd {$src2, $dst|$dst, $src2}", []>; |
| Evan Cheng | b5e406a | 2006-05-30 23:47:30 +0000 | [diff] [blame] | 399 | } |
| 400 | def MAXSSrm : SSI<0x5F, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f32mem:$src2), |
| 401 | "maxss {$src2, $dst|$dst, $src2}", []>; |
| 402 | def MAXSDrm : SDI<0x5F, MRMSrcMem, (ops FR64:$dst, FR32:$src1, f64mem:$src2), |
| 403 | "maxsd {$src2, $dst|$dst, $src2}", []>; |
| 404 | def MINSSrm : SSI<0x5D, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f32mem:$src2), |
| 405 | "minss {$src2, $dst|$dst, $src2}", []>; |
| Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 406 | def MINSDrm : SDI<0x5D, MRMSrcMem, (ops FR64:$dst, FR32:$src1, f64mem:$src2), |
| 407 | "minsd {$src2, $dst|$dst, $src2}", []>; |
| 408 | } |
| Evan Cheng | c46349d | 2006-03-28 23:51:43 +0000 | [diff] [blame] | 409 | |
| 410 | // Aliases to match intrinsics which expect XMM operand(s). |
| 411 | let isTwoAddress = 1 in { |
| 412 | let isCommutable = 1 in { |
| Evan Cheng | 6e96740 | 2006-04-04 00:10:53 +0000 | [diff] [blame] | 413 | def Int_ADDSSrr : SS_Intrr<0x58, "addss {$src2, $dst|$dst, $src2}", |
| 414 | int_x86_sse_add_ss>; |
| 415 | def Int_ADDSDrr : SD_Intrr<0x58, "addsd {$src2, $dst|$dst, $src2}", |
| 416 | int_x86_sse2_add_sd>; |
| 417 | def Int_MULSSrr : SS_Intrr<0x59, "mulss {$src2, $dst|$dst, $src2}", |
| 418 | int_x86_sse_mul_ss>; |
| 419 | def Int_MULSDrr : SD_Intrr<0x59, "mulsd {$src2, $dst|$dst, $src2}", |
| 420 | int_x86_sse2_mul_sd>; |
| Evan Cheng | c46349d | 2006-03-28 23:51:43 +0000 | [diff] [blame] | 421 | } |
| 422 | |
| Evan Cheng | 6e96740 | 2006-04-04 00:10:53 +0000 | [diff] [blame] | 423 | def Int_ADDSSrm : SS_Intrm<0x58, "addss {$src2, $dst|$dst, $src2}", |
| 424 | int_x86_sse_add_ss>; |
| 425 | def Int_ADDSDrm : SD_Intrm<0x58, "addsd {$src2, $dst|$dst, $src2}", |
| 426 | int_x86_sse2_add_sd>; |
| 427 | def Int_MULSSrm : SS_Intrm<0x59, "mulss {$src2, $dst|$dst, $src2}", |
| 428 | int_x86_sse_mul_ss>; |
| 429 | def Int_MULSDrm : SD_Intrm<0x59, "mulsd {$src2, $dst|$dst, $src2}", |
| 430 | int_x86_sse2_mul_sd>; |
| Evan Cheng | c46349d | 2006-03-28 23:51:43 +0000 | [diff] [blame] | 431 | |
| Evan Cheng | 6e96740 | 2006-04-04 00:10:53 +0000 | [diff] [blame] | 432 | def Int_DIVSSrr : SS_Intrr<0x5E, "divss {$src2, $dst|$dst, $src2}", |
| 433 | int_x86_sse_div_ss>; |
| 434 | def Int_DIVSSrm : SS_Intrm<0x5E, "divss {$src2, $dst|$dst, $src2}", |
| 435 | int_x86_sse_div_ss>; |
| 436 | def Int_DIVSDrr : SD_Intrr<0x5E, "divsd {$src2, $dst|$dst, $src2}", |
| 437 | int_x86_sse2_div_sd>; |
| 438 | def Int_DIVSDrm : SD_Intrm<0x5E, "divsd {$src2, $dst|$dst, $src2}", |
| 439 | int_x86_sse2_div_sd>; |
| Evan Cheng | c46349d | 2006-03-28 23:51:43 +0000 | [diff] [blame] | 440 | |
| Evan Cheng | 6e96740 | 2006-04-04 00:10:53 +0000 | [diff] [blame] | 441 | def Int_SUBSSrr : SS_Intrr<0x5C, "subss {$src2, $dst|$dst, $src2}", |
| 442 | int_x86_sse_sub_ss>; |
| 443 | def Int_SUBSSrm : SS_Intrm<0x5C, "subss {$src2, $dst|$dst, $src2}", |
| 444 | int_x86_sse_sub_ss>; |
| 445 | def Int_SUBSDrr : SD_Intrr<0x5C, "subsd {$src2, $dst|$dst, $src2}", |
| 446 | int_x86_sse2_sub_sd>; |
| 447 | def Int_SUBSDrm : SD_Intrm<0x5C, "subsd {$src2, $dst|$dst, $src2}", |
| 448 | int_x86_sse2_sub_sd>; |
| Evan Cheng | c46349d | 2006-03-28 23:51:43 +0000 | [diff] [blame] | 449 | } |
| 450 | |
| Chris Lattner | 3b83785 | 2006-10-07 05:13:26 +0000 | [diff] [blame] | 451 | defm Int_SQRTSS : SS_IntUnary<0x51, "sqrtss" , int_x86_sse_sqrt_ss>; |
| Chris Lattner | 86c1b3a | 2006-10-07 05:19:31 +0000 | [diff] [blame^] | 452 | defm Int_SQRTSD : SD_IntUnary<0x51, "sqrtsd" , int_x86_sse2_sqrt_sd>; |
| Chris Lattner | 3b83785 | 2006-10-07 05:13:26 +0000 | [diff] [blame] | 453 | defm Int_RSQRTSS : SS_IntUnary<0x52, "rsqrtss", int_x86_sse_rsqrt_ss>; |
| 454 | defm Int_RCPSS : SS_IntUnary<0x53, "rcpss" , int_x86_sse_rcp_ss>; |
| 455 | |
| Evan Cheng | c46349d | 2006-03-28 23:51:43 +0000 | [diff] [blame] | 456 | let isTwoAddress = 1 in { |
| Evan Cheng | b5e406a | 2006-05-30 23:47:30 +0000 | [diff] [blame] | 457 | let isCommutable = 1 in { |
| Evan Cheng | 97ac5fa | 2006-04-03 23:49:17 +0000 | [diff] [blame] | 458 | def Int_MAXSSrr : SS_Intrr<0x5F, "maxss {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 6e96740 | 2006-04-04 00:10:53 +0000 | [diff] [blame] | 459 | int_x86_sse_max_ss>; |
| Evan Cheng | 97ac5fa | 2006-04-03 23:49:17 +0000 | [diff] [blame] | 460 | def Int_MAXSDrr : SD_Intrr<0x5F, "maxsd {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 6e96740 | 2006-04-04 00:10:53 +0000 | [diff] [blame] | 461 | int_x86_sse2_max_sd>; |
| Evan Cheng | 97ac5fa | 2006-04-03 23:49:17 +0000 | [diff] [blame] | 462 | def Int_MINSSrr : SS_Intrr<0x5D, "minss {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 6e96740 | 2006-04-04 00:10:53 +0000 | [diff] [blame] | 463 | int_x86_sse_min_ss>; |
| Evan Cheng | 97ac5fa | 2006-04-03 23:49:17 +0000 | [diff] [blame] | 464 | def Int_MINSDrr : SD_Intrr<0x5D, "minsd {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 6e96740 | 2006-04-04 00:10:53 +0000 | [diff] [blame] | 465 | int_x86_sse2_min_sd>; |
| Evan Cheng | b5e406a | 2006-05-30 23:47:30 +0000 | [diff] [blame] | 466 | } |
| 467 | def Int_MAXSSrm : SS_Intrm<0x5F, "maxss {$src2, $dst|$dst, $src2}", |
| 468 | int_x86_sse_max_ss>; |
| 469 | def Int_MAXSDrm : SD_Intrm<0x5F, "maxsd {$src2, $dst|$dst, $src2}", |
| 470 | int_x86_sse2_max_sd>; |
| 471 | def Int_MINSSrm : SS_Intrm<0x5D, "minss {$src2, $dst|$dst, $src2}", |
| 472 | int_x86_sse_min_ss>; |
| Evan Cheng | 97ac5fa | 2006-04-03 23:49:17 +0000 | [diff] [blame] | 473 | def Int_MINSDrm : SD_Intrm<0x5D, "minsd {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 6e96740 | 2006-04-04 00:10:53 +0000 | [diff] [blame] | 474 | int_x86_sse2_min_sd>; |
| Evan Cheng | c46349d | 2006-03-28 23:51:43 +0000 | [diff] [blame] | 475 | } |
| 476 | |
| 477 | // Conversion instructions |
| Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 478 | def CVTTSS2SIrr: SSI<0x2C, MRMSrcReg, (ops GR32:$dst, FR32:$src), |
| Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 479 | "cvttss2si {$src, $dst|$dst, $src}", |
| Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 480 | [(set GR32:$dst, (fp_to_sint FR32:$src))]>; |
| 481 | def CVTTSS2SIrm: SSI<0x2C, MRMSrcMem, (ops GR32:$dst, f32mem:$src), |
| Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 482 | "cvttss2si {$src, $dst|$dst, $src}", |
| Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 483 | [(set GR32:$dst, (fp_to_sint (loadf32 addr:$src)))]>; |
| 484 | def CVTTSD2SIrr: SDI<0x2C, MRMSrcReg, (ops GR32:$dst, FR64:$src), |
| Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 485 | "cvttsd2si {$src, $dst|$dst, $src}", |
| Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 486 | [(set GR32:$dst, (fp_to_sint FR64:$src))]>; |
| 487 | def CVTTSD2SIrm: SDI<0x2C, MRMSrcMem, (ops GR32:$dst, f64mem:$src), |
| Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 488 | "cvttsd2si {$src, $dst|$dst, $src}", |
| Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 489 | [(set GR32:$dst, (fp_to_sint (loadf64 addr:$src)))]>; |
| Evan Cheng | c46349d | 2006-03-28 23:51:43 +0000 | [diff] [blame] | 490 | def CVTSD2SSrr: SDI<0x5A, MRMSrcReg, (ops FR32:$dst, FR64:$src), |
| Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 491 | "cvtsd2ss {$src, $dst|$dst, $src}", |
| 492 | [(set FR32:$dst, (fround FR64:$src))]>; |
| Evan Cheng | c46349d | 2006-03-28 23:51:43 +0000 | [diff] [blame] | 493 | def CVTSD2SSrm: SDI<0x5A, MRMSrcMem, (ops FR32:$dst, f64mem:$src), |
| Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 494 | "cvtsd2ss {$src, $dst|$dst, $src}", |
| 495 | [(set FR32:$dst, (fround (loadf64 addr:$src)))]>; |
| Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 496 | def CVTSI2SSrr: SSI<0x2A, MRMSrcReg, (ops FR32:$dst, GR32:$src), |
| Evan Cheng | c46349d | 2006-03-28 23:51:43 +0000 | [diff] [blame] | 497 | "cvtsi2ss {$src, $dst|$dst, $src}", |
| Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 498 | [(set FR32:$dst, (sint_to_fp GR32:$src))]>; |
| Evan Cheng | c46349d | 2006-03-28 23:51:43 +0000 | [diff] [blame] | 499 | def CVTSI2SSrm: SSI<0x2A, MRMSrcMem, (ops FR32:$dst, i32mem:$src), |
| Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 500 | "cvtsi2ss {$src, $dst|$dst, $src}", |
| 501 | [(set FR32:$dst, (sint_to_fp (loadi32 addr:$src)))]>; |
| Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 502 | def CVTSI2SDrr: SDI<0x2A, MRMSrcReg, (ops FR64:$dst, GR32:$src), |
| Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 503 | "cvtsi2sd {$src, $dst|$dst, $src}", |
| Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 504 | [(set FR64:$dst, (sint_to_fp GR32:$src))]>; |
| Evan Cheng | c46349d | 2006-03-28 23:51:43 +0000 | [diff] [blame] | 505 | def CVTSI2SDrm: SDI<0x2A, MRMSrcMem, (ops FR64:$dst, i32mem:$src), |
| Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 506 | "cvtsi2sd {$src, $dst|$dst, $src}", |
| 507 | [(set FR64:$dst, (sint_to_fp (loadi32 addr:$src)))]>; |
| Evan Cheng | d2a6d54 | 2006-04-12 23:42:44 +0000 | [diff] [blame] | 508 | |
| Evan Cheng | c46349d | 2006-03-28 23:51:43 +0000 | [diff] [blame] | 509 | // SSE2 instructions with XS prefix |
| 510 | def CVTSS2SDrr: I<0x5A, MRMSrcReg, (ops FR64:$dst, FR32:$src), |
| Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 511 | "cvtss2sd {$src, $dst|$dst, $src}", |
| 512 | [(set FR64:$dst, (fextend FR32:$src))]>, XS, |
| Evan Cheng | c46349d | 2006-03-28 23:51:43 +0000 | [diff] [blame] | 513 | Requires<[HasSSE2]>; |
| 514 | def CVTSS2SDrm: I<0x5A, MRMSrcMem, (ops FR64:$dst, f32mem:$src), |
| Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 515 | "cvtss2sd {$src, $dst|$dst, $src}", |
| Chris Lattner | bd04aa5 | 2006-05-05 21:35:18 +0000 | [diff] [blame] | 516 | [(set FR64:$dst, (extload addr:$src, f32))]>, XS, |
| Evan Cheng | c46349d | 2006-03-28 23:51:43 +0000 | [diff] [blame] | 517 | Requires<[HasSSE2]>; |
| 518 | |
| Evan Cheng | d2a6d54 | 2006-04-12 23:42:44 +0000 | [diff] [blame] | 519 | // Match intrinsics which expect XMM operand(s). |
| Evan Cheng | 190717d | 2006-05-31 19:00:07 +0000 | [diff] [blame] | 520 | def Int_CVTSS2SIrr: SSI<0x2D, MRMSrcReg, (ops GR32:$dst, VR128:$src), |
| 521 | "cvtss2si {$src, $dst|$dst, $src}", |
| 522 | [(set GR32:$dst, (int_x86_sse_cvtss2si VR128:$src))]>; |
| 523 | def Int_CVTSS2SIrm: SSI<0x2D, MRMSrcMem, (ops GR32:$dst, f32mem:$src), |
| 524 | "cvtss2si {$src, $dst|$dst, $src}", |
| 525 | [(set GR32:$dst, (int_x86_sse_cvtss2si |
| 526 | (loadv4f32 addr:$src)))]>; |
| 527 | def Int_CVTSD2SIrr: SDI<0x2D, MRMSrcReg, (ops GR32:$dst, VR128:$src), |
| 528 | "cvtsd2si {$src, $dst|$dst, $src}", |
| 529 | [(set GR32:$dst, (int_x86_sse2_cvtsd2si VR128:$src))]>; |
| 530 | def Int_CVTSD2SIrm: SDI<0x2D, MRMSrcMem, (ops GR32:$dst, f128mem:$src), |
| 531 | "cvtsd2si {$src, $dst|$dst, $src}", |
| 532 | [(set GR32:$dst, (int_x86_sse2_cvtsd2si |
| 533 | (loadv2f64 addr:$src)))]>; |
| Evan Cheng | d2a6d54 | 2006-04-12 23:42:44 +0000 | [diff] [blame] | 534 | |
| 535 | // Aliases for intrinsics |
| Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 536 | def Int_CVTTSS2SIrr: SSI<0x2C, MRMSrcReg, (ops GR32:$dst, VR128:$src), |
| Evan Cheng | d2a6d54 | 2006-04-12 23:42:44 +0000 | [diff] [blame] | 537 | "cvttss2si {$src, $dst|$dst, $src}", |
| Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 538 | [(set GR32:$dst, (int_x86_sse_cvttss2si VR128:$src))]>; |
| 539 | def Int_CVTTSS2SIrm: SSI<0x2C, MRMSrcMem, (ops GR32:$dst, f32mem:$src), |
| Evan Cheng | d2a6d54 | 2006-04-12 23:42:44 +0000 | [diff] [blame] | 540 | "cvttss2si {$src, $dst|$dst, $src}", |
| Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 541 | [(set GR32:$dst, (int_x86_sse_cvttss2si |
| Evan Cheng | d2a6d54 | 2006-04-12 23:42:44 +0000 | [diff] [blame] | 542 | (loadv4f32 addr:$src)))]>; |
| Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 543 | def Int_CVTTSD2SIrr: SDI<0x2C, MRMSrcReg, (ops GR32:$dst, VR128:$src), |
| Evan Cheng | d03db7a | 2006-04-12 05:20:24 +0000 | [diff] [blame] | 544 | "cvttsd2si {$src, $dst|$dst, $src}", |
| Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 545 | [(set GR32:$dst, (int_x86_sse2_cvttsd2si VR128:$src))]>; |
| 546 | def Int_CVTTSD2SIrm: SDI<0x2C, MRMSrcMem, (ops GR32:$dst, f128mem:$src), |
| Evan Cheng | d03db7a | 2006-04-12 05:20:24 +0000 | [diff] [blame] | 547 | "cvttsd2si {$src, $dst|$dst, $src}", |
| Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 548 | [(set GR32:$dst, (int_x86_sse2_cvttsd2si |
| Evan Cheng | 91b740d | 2006-04-12 17:12:36 +0000 | [diff] [blame] | 549 | (loadv2f64 addr:$src)))]>; |
| Evan Cheng | d03db7a | 2006-04-12 05:20:24 +0000 | [diff] [blame] | 550 | |
| Evan Cheng | d2a6d54 | 2006-04-12 23:42:44 +0000 | [diff] [blame] | 551 | let isTwoAddress = 1 in { |
| 552 | def Int_CVTSI2SSrr: SSI<0x2A, MRMSrcReg, |
| Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 553 | (ops VR128:$dst, VR128:$src1, GR32:$src2), |
| Evan Cheng | d2a6d54 | 2006-04-12 23:42:44 +0000 | [diff] [blame] | 554 | "cvtsi2ss {$src2, $dst|$dst, $src2}", |
| 555 | [(set VR128:$dst, (int_x86_sse_cvtsi2ss VR128:$src1, |
| Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 556 | GR32:$src2))]>; |
| Evan Cheng | d2a6d54 | 2006-04-12 23:42:44 +0000 | [diff] [blame] | 557 | def Int_CVTSI2SSrm: SSI<0x2A, MRMSrcMem, |
| 558 | (ops VR128:$dst, VR128:$src1, i32mem:$src2), |
| 559 | "cvtsi2ss {$src2, $dst|$dst, $src2}", |
| 560 | [(set VR128:$dst, (int_x86_sse_cvtsi2ss VR128:$src1, |
| 561 | (loadi32 addr:$src2)))]>; |
| 562 | } |
| Evan Cheng | d03db7a | 2006-04-12 05:20:24 +0000 | [diff] [blame] | 563 | |
| Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 564 | // Comparison instructions |
| 565 | let isTwoAddress = 1 in { |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 566 | def CMPSSrr : SSI<0xC2, MRMSrcReg, |
| Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 567 | (ops FR32:$dst, FR32:$src1, FR32:$src, SSECC:$cc), |
| Evan Cheng | 0876aa5 | 2006-03-30 06:21:22 +0000 | [diff] [blame] | 568 | "cmp${cc}ss {$src, $dst|$dst, $src}", |
| 569 | []>; |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 570 | def CMPSSrm : SSI<0xC2, MRMSrcMem, |
| Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 571 | (ops FR32:$dst, FR32:$src1, f32mem:$src, SSECC:$cc), |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 572 | "cmp${cc}ss {$src, $dst|$dst, $src}", []>; |
| 573 | def CMPSDrr : SDI<0xC2, MRMSrcReg, |
| Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 574 | (ops FR64:$dst, FR64:$src1, FR64:$src, SSECC:$cc), |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 575 | "cmp${cc}sd {$src, $dst|$dst, $src}", []>; |
| 576 | def CMPSDrm : SDI<0xC2, MRMSrcMem, |
| Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 577 | (ops FR64:$dst, FR64:$src1, f64mem:$src, SSECC:$cc), |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 578 | "cmp${cc}sd {$src, $dst|$dst, $src}", []>; |
| Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 579 | } |
| 580 | |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 581 | def UCOMISSrr: PSI<0x2E, MRMSrcReg, (ops FR32:$src1, FR32:$src2), |
| Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 582 | "ucomiss {$src2, $src1|$src1, $src2}", |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 583 | [(X86cmp FR32:$src1, FR32:$src2)]>; |
| 584 | def UCOMISSrm: PSI<0x2E, MRMSrcMem, (ops FR32:$src1, f32mem:$src2), |
| Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 585 | "ucomiss {$src2, $src1|$src1, $src2}", |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 586 | [(X86cmp FR32:$src1, (loadf32 addr:$src2))]>; |
| 587 | def UCOMISDrr: PDI<0x2E, MRMSrcReg, (ops FR64:$src1, FR64:$src2), |
| Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 588 | "ucomisd {$src2, $src1|$src1, $src2}", |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 589 | [(X86cmp FR64:$src1, FR64:$src2)]>; |
| 590 | def UCOMISDrm: PDI<0x2E, MRMSrcMem, (ops FR64:$src1, f64mem:$src2), |
| Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 591 | "ucomisd {$src2, $src1|$src1, $src2}", |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 592 | [(X86cmp FR64:$src1, (loadf64 addr:$src2))]>; |
| Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 593 | |
| Evan Cheng | 0876aa5 | 2006-03-30 06:21:22 +0000 | [diff] [blame] | 594 | // Aliases to match intrinsics which expect XMM operand(s). |
| 595 | let isTwoAddress = 1 in { |
| 596 | def Int_CMPSSrr : SSI<0xC2, MRMSrcReg, |
| 597 | (ops VR128:$dst, VR128:$src1, VR128:$src, SSECC:$cc), |
| 598 | "cmp${cc}ss {$src, $dst|$dst, $src}", |
| 599 | [(set VR128:$dst, (int_x86_sse_cmp_ss VR128:$src1, |
| 600 | VR128:$src, imm:$cc))]>; |
| 601 | def Int_CMPSSrm : SSI<0xC2, MRMSrcMem, |
| 602 | (ops VR128:$dst, VR128:$src1, f32mem:$src, SSECC:$cc), |
| 603 | "cmp${cc}ss {$src, $dst|$dst, $src}", |
| 604 | [(set VR128:$dst, (int_x86_sse_cmp_ss VR128:$src1, |
| 605 | (load addr:$src), imm:$cc))]>; |
| 606 | def Int_CMPSDrr : SDI<0xC2, MRMSrcReg, |
| 607 | (ops VR128:$dst, VR128:$src1, VR128:$src, SSECC:$cc), |
| 608 | "cmp${cc}sd {$src, $dst|$dst, $src}", []>; |
| 609 | def Int_CMPSDrm : SDI<0xC2, MRMSrcMem, |
| 610 | (ops VR128:$dst, VR128:$src1, f64mem:$src, SSECC:$cc), |
| 611 | "cmp${cc}sd {$src, $dst|$dst, $src}", []>; |
| 612 | } |
| 613 | |
| Evan Cheng | 6be2c58 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 614 | def Int_UCOMISSrr: PSI<0x2E, MRMSrcReg, (ops VR128:$src1, VR128:$src2), |
| 615 | "ucomiss {$src2, $src1|$src1, $src2}", |
| 616 | [(X86ucomi (v4f32 VR128:$src1), VR128:$src2)]>; |
| 617 | def Int_UCOMISSrm: PSI<0x2E, MRMSrcMem, (ops VR128:$src1, f128mem:$src2), |
| 618 | "ucomiss {$src2, $src1|$src1, $src2}", |
| 619 | [(X86ucomi (v4f32 VR128:$src1), (loadv4f32 addr:$src2))]>; |
| 620 | def Int_UCOMISDrr: PDI<0x2E, MRMSrcReg, (ops VR128:$src1, VR128:$src2), |
| 621 | "ucomisd {$src2, $src1|$src1, $src2}", |
| 622 | [(X86ucomi (v2f64 VR128:$src1), (v2f64 VR128:$src2))]>; |
| 623 | def Int_UCOMISDrm: PDI<0x2E, MRMSrcMem, (ops VR128:$src1, f128mem:$src2), |
| 624 | "ucomisd {$src2, $src1|$src1, $src2}", |
| 625 | [(X86ucomi (v2f64 VR128:$src1), (loadv2f64 addr:$src2))]>; |
| 626 | |
| 627 | def Int_COMISSrr: PSI<0x2F, MRMSrcReg, (ops VR128:$src1, VR128:$src2), |
| 628 | "comiss {$src2, $src1|$src1, $src2}", |
| 629 | [(X86comi (v4f32 VR128:$src1), VR128:$src2)]>; |
| 630 | def Int_COMISSrm: PSI<0x2F, MRMSrcMem, (ops VR128:$src1, f128mem:$src2), |
| 631 | "comiss {$src2, $src1|$src1, $src2}", |
| 632 | [(X86comi (v4f32 VR128:$src1), (loadv4f32 addr:$src2))]>; |
| 633 | def Int_COMISDrr: PDI<0x2F, MRMSrcReg, (ops VR128:$src1, VR128:$src2), |
| 634 | "comisd {$src2, $src1|$src1, $src2}", |
| 635 | [(X86comi (v2f64 VR128:$src1), (v2f64 VR128:$src2))]>; |
| 636 | def Int_COMISDrm: PDI<0x2F, MRMSrcMem, (ops VR128:$src1, f128mem:$src2), |
| 637 | "comisd {$src2, $src1|$src1, $src2}", |
| 638 | [(X86comi (v2f64 VR128:$src1), (loadv2f64 addr:$src2))]>; |
| Evan Cheng | 0876aa5 | 2006-03-30 06:21:22 +0000 | [diff] [blame] | 639 | |
| Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 640 | // Aliases of packed instructions for scalar use. These all have names that |
| 641 | // start with 'Fs'. |
| 642 | |
| 643 | // Alias instructions that map fld0 to pxor for sse. |
| 644 | // FIXME: remove when we can teach regalloc that xor reg, reg is ok. |
| 645 | def FsFLD0SS : I<0xEF, MRMInitReg, (ops FR32:$dst), |
| 646 | "pxor $dst, $dst", [(set FR32:$dst, fp32imm0)]>, |
| 647 | Requires<[HasSSE1]>, TB, OpSize; |
| 648 | def FsFLD0SD : I<0xEF, MRMInitReg, (ops FR64:$dst), |
| 649 | "pxor $dst, $dst", [(set FR64:$dst, fp64imm0)]>, |
| 650 | Requires<[HasSSE2]>, TB, OpSize; |
| 651 | |
| 652 | // Alias instructions to do FR32 / FR64 reg-to-reg copy using movaps / movapd. |
| 653 | // Upper bits are disregarded. |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 654 | def FsMOVAPSrr : PSI<0x28, MRMSrcReg, (ops FR32:$dst, FR32:$src), |
| 655 | "movaps {$src, $dst|$dst, $src}", []>; |
| 656 | def FsMOVAPDrr : PDI<0x28, MRMSrcReg, (ops FR64:$dst, FR64:$src), |
| 657 | "movapd {$src, $dst|$dst, $src}", []>; |
| Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 658 | |
| 659 | // Alias instructions to load FR32 / FR64 from f128mem using movaps / movapd. |
| 660 | // Upper bits are disregarded. |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 661 | def FsMOVAPSrm : PSI<0x28, MRMSrcMem, (ops FR32:$dst, f128mem:$src), |
| Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 662 | "movaps {$src, $dst|$dst, $src}", |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 663 | [(set FR32:$dst, (X86loadpf32 addr:$src))]>; |
| 664 | def FsMOVAPDrm : PDI<0x28, MRMSrcMem, (ops FR64:$dst, f128mem:$src), |
| Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 665 | "movapd {$src, $dst|$dst, $src}", |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 666 | [(set FR64:$dst, (X86loadpf64 addr:$src))]>; |
| Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 667 | |
| 668 | // Alias bitwise logical operations using SSE logical ops on packed FP values. |
| 669 | let isTwoAddress = 1 in { |
| 670 | let isCommutable = 1 in { |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 671 | def FsANDPSrr : PSI<0x54, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2), |
| Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 672 | "andps {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 673 | [(set FR32:$dst, (X86fand FR32:$src1, FR32:$src2))]>; |
| 674 | def FsANDPDrr : PDI<0x54, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2), |
| Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 675 | "andpd {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 676 | [(set FR64:$dst, (X86fand FR64:$src1, FR64:$src2))]>; |
| 677 | def FsORPSrr : PSI<0x56, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2), |
| 678 | "orps {$src2, $dst|$dst, $src2}", []>; |
| 679 | def FsORPDrr : PDI<0x56, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2), |
| 680 | "orpd {$src2, $dst|$dst, $src2}", []>; |
| 681 | def FsXORPSrr : PSI<0x57, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2), |
| Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 682 | "xorps {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 683 | [(set FR32:$dst, (X86fxor FR32:$src1, FR32:$src2))]>; |
| 684 | def FsXORPDrr : PDI<0x57, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2), |
| Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 685 | "xorpd {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 686 | [(set FR64:$dst, (X86fxor FR64:$src1, FR64:$src2))]>; |
| Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 687 | } |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 688 | def FsANDPSrm : PSI<0x54, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f128mem:$src2), |
| Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 689 | "andps {$src2, $dst|$dst, $src2}", |
| 690 | [(set FR32:$dst, (X86fand FR32:$src1, |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 691 | (X86loadpf32 addr:$src2)))]>; |
| 692 | def FsANDPDrm : PDI<0x54, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f128mem:$src2), |
| Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 693 | "andpd {$src2, $dst|$dst, $src2}", |
| 694 | [(set FR64:$dst, (X86fand FR64:$src1, |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 695 | (X86loadpf64 addr:$src2)))]>; |
| 696 | def FsORPSrm : PSI<0x56, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f128mem:$src2), |
| 697 | "orps {$src2, $dst|$dst, $src2}", []>; |
| 698 | def FsORPDrm : PDI<0x56, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f128mem:$src2), |
| 699 | "orpd {$src2, $dst|$dst, $src2}", []>; |
| 700 | def FsXORPSrm : PSI<0x57, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f128mem:$src2), |
| Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 701 | "xorps {$src2, $dst|$dst, $src2}", |
| 702 | [(set FR32:$dst, (X86fxor FR32:$src1, |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 703 | (X86loadpf32 addr:$src2)))]>; |
| 704 | def FsXORPDrm : PDI<0x57, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f128mem:$src2), |
| Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 705 | "xorpd {$src2, $dst|$dst, $src2}", |
| 706 | [(set FR64:$dst, (X86fxor FR64:$src1, |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 707 | (X86loadpf64 addr:$src2)))]>; |
| Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 708 | |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 709 | def FsANDNPSrr : PSI<0x55, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2), |
| 710 | "andnps {$src2, $dst|$dst, $src2}", []>; |
| 711 | def FsANDNPSrm : PSI<0x55, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f128mem:$src2), |
| 712 | "andnps {$src2, $dst|$dst, $src2}", []>; |
| 713 | def FsANDNPDrr : PDI<0x55, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2), |
| 714 | "andnpd {$src2, $dst|$dst, $src2}", []>; |
| 715 | def FsANDNPDrm : PDI<0x55, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f128mem:$src2), |
| 716 | "andnpd {$src2, $dst|$dst, $src2}", []>; |
| Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 717 | } |
| 718 | |
| 719 | //===----------------------------------------------------------------------===// |
| Evan Cheng | 9ab1ac5 | 2006-04-14 23:32:40 +0000 | [diff] [blame] | 720 | // SSE packed FP Instructions |
| Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 721 | //===----------------------------------------------------------------------===// |
| 722 | |
| Evan Cheng | c12e6c4 | 2006-03-19 09:38:54 +0000 | [diff] [blame] | 723 | // Some 'special' instructions |
| 724 | def IMPLICIT_DEF_VR128 : I<0, Pseudo, (ops VR128:$dst), |
| 725 | "#IMPLICIT_DEF $dst", |
| 726 | [(set VR128:$dst, (v4f32 (undef)))]>, |
| 727 | Requires<[HasSSE1]>; |
| 728 | |
| Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 729 | // Move Instructions |
| Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 730 | def MOVAPSrr : PSI<0x28, MRMSrcReg, (ops VR128:$dst, VR128:$src), |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 731 | "movaps {$src, $dst|$dst, $src}", []>; |
| Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 732 | def MOVAPSrm : PSI<0x28, MRMSrcMem, (ops VR128:$dst, f128mem:$src), |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 733 | "movaps {$src, $dst|$dst, $src}", |
| Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 734 | [(set VR128:$dst, (loadv4f32 addr:$src))]>; |
| 735 | def MOVAPDrr : PDI<0x28, MRMSrcReg, (ops VR128:$dst, VR128:$src), |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 736 | "movapd {$src, $dst|$dst, $src}", []>; |
| Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 737 | def MOVAPDrm : PDI<0x28, MRMSrcMem, (ops VR128:$dst, f128mem:$src), |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 738 | "movapd {$src, $dst|$dst, $src}", |
| Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 739 | [(set VR128:$dst, (loadv2f64 addr:$src))]>; |
| Evan Cheng | ffcb95b | 2006-02-21 19:13:53 +0000 | [diff] [blame] | 740 | |
| Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 741 | def MOVAPSmr : PSI<0x29, MRMDestMem, (ops f128mem:$dst, VR128:$src), |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 742 | "movaps {$src, $dst|$dst, $src}", |
| Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 743 | [(store (v4f32 VR128:$src), addr:$dst)]>; |
| 744 | def MOVAPDmr : PDI<0x29, MRMDestMem, (ops f128mem:$dst, VR128:$src), |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 745 | "movapd {$src, $dst|$dst, $src}", |
| Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 746 | [(store (v2f64 VR128:$src), addr:$dst)]>; |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 747 | |
| Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 748 | def MOVUPSrr : PSI<0x10, MRMSrcReg, (ops VR128:$dst, VR128:$src), |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 749 | "movups {$src, $dst|$dst, $src}", []>; |
| Evan Cheng | d8e8223 | 2006-04-16 07:02:22 +0000 | [diff] [blame] | 750 | def MOVUPSrm : PSI<0x10, MRMSrcMem, (ops VR128:$dst, f128mem:$src), |
| Evan Cheng | aa9fb8c | 2006-04-10 21:11:06 +0000 | [diff] [blame] | 751 | "movups {$src, $dst|$dst, $src}", |
| 752 | [(set VR128:$dst, (int_x86_sse_loadu_ps addr:$src))]>; |
| Evan Cheng | d8e8223 | 2006-04-16 07:02:22 +0000 | [diff] [blame] | 753 | def MOVUPSmr : PSI<0x11, MRMDestMem, (ops f128mem:$dst, VR128:$src), |
| Evan Cheng | aa9fb8c | 2006-04-10 21:11:06 +0000 | [diff] [blame] | 754 | "movups {$src, $dst|$dst, $src}", |
| 755 | [(int_x86_sse_storeu_ps addr:$dst, VR128:$src)]>; |
| Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 756 | def MOVUPDrr : PDI<0x10, MRMSrcReg, (ops VR128:$dst, VR128:$src), |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 757 | "movupd {$src, $dst|$dst, $src}", []>; |
| Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 758 | def MOVUPDrm : PDI<0x10, MRMSrcMem, (ops VR128:$dst, f128mem:$src), |
| Evan Cheng | aa9fb8c | 2006-04-10 21:11:06 +0000 | [diff] [blame] | 759 | "movupd {$src, $dst|$dst, $src}", |
| 760 | [(set VR128:$dst, (int_x86_sse2_loadu_pd addr:$src))]>; |
| Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 761 | def MOVUPDmr : PDI<0x11, MRMDestMem, (ops f128mem:$dst, VR128:$src), |
| Evan Cheng | aa9fb8c | 2006-04-10 21:11:06 +0000 | [diff] [blame] | 762 | "movupd {$src, $dst|$dst, $src}", |
| 763 | [(int_x86_sse2_storeu_pd addr:$dst, VR128:$src)]>; |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 764 | |
| Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 765 | let isTwoAddress = 1 in { |
| Evan Cheng | fd111b5 | 2006-04-19 21:15:24 +0000 | [diff] [blame] | 766 | let AddedComplexity = 20 in { |
| Evan Cheng | 9bbfd4f | 2006-03-28 07:01:28 +0000 | [diff] [blame] | 767 | def MOVLPSrm : PSI<0x12, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f64mem:$src2), |
| Evan Cheng | 5ced1d8 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 768 | "movlps {$src2, $dst|$dst, $src2}", |
| 769 | [(set VR128:$dst, |
| 770 | (v4f32 (vector_shuffle VR128:$src1, |
| 771 | (bc_v4f32 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))), |
| Evan Cheng | f66a094 | 2006-04-19 18:20:17 +0000 | [diff] [blame] | 772 | MOVLP_shuffle_mask)))]>; |
| Evan Cheng | 9bbfd4f | 2006-03-28 07:01:28 +0000 | [diff] [blame] | 773 | def MOVLPDrm : PDI<0x12, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f64mem:$src2), |
| Evan Cheng | 5ced1d8 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 774 | "movlpd {$src2, $dst|$dst, $src2}", |
| 775 | [(set VR128:$dst, |
| 776 | (v2f64 (vector_shuffle VR128:$src1, |
| 777 | (scalar_to_vector (loadf64 addr:$src2)), |
| 778 | MOVLP_shuffle_mask)))]>; |
| Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 779 | def MOVHPSrm : PSI<0x16, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f64mem:$src2), |
| Evan Cheng | 5ced1d8 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 780 | "movhps {$src2, $dst|$dst, $src2}", |
| 781 | [(set VR128:$dst, |
| 782 | (v4f32 (vector_shuffle VR128:$src1, |
| 783 | (bc_v4f32 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))), |
| Evan Cheng | f66a094 | 2006-04-19 18:20:17 +0000 | [diff] [blame] | 784 | MOVHP_shuffle_mask)))]>; |
| Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 785 | def MOVHPDrm : PDI<0x16, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f64mem:$src2), |
| 786 | "movhpd {$src2, $dst|$dst, $src2}", |
| 787 | [(set VR128:$dst, |
| 788 | (v2f64 (vector_shuffle VR128:$src1, |
| 789 | (scalar_to_vector (loadf64 addr:$src2)), |
| Evan Cheng | 5ced1d8 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 790 | MOVHP_shuffle_mask)))]>; |
| Evan Cheng | 2dadaea | 2006-04-19 20:37:34 +0000 | [diff] [blame] | 791 | } // AddedComplexity |
| Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 792 | } |
| 793 | |
| Evan Cheng | 9bbfd4f | 2006-03-28 07:01:28 +0000 | [diff] [blame] | 794 | def MOVLPSmr : PSI<0x13, MRMDestMem, (ops f64mem:$dst, VR128:$src), |
| Evan Cheng | 664ade7 | 2006-04-07 21:20:58 +0000 | [diff] [blame] | 795 | "movlps {$src, $dst|$dst, $src}", |
| 796 | [(store (f64 (vector_extract (bc_v2f64 (v4f32 VR128:$src)), |
| Evan Cheng | 015188f | 2006-06-15 08:14:54 +0000 | [diff] [blame] | 797 | (iPTR 0))), addr:$dst)]>; |
| Evan Cheng | 9bbfd4f | 2006-03-28 07:01:28 +0000 | [diff] [blame] | 798 | def MOVLPDmr : PDI<0x13, MRMDestMem, (ops f64mem:$dst, VR128:$src), |
| Evan Cheng | 20e3ed1 | 2006-04-03 22:30:54 +0000 | [diff] [blame] | 799 | "movlpd {$src, $dst|$dst, $src}", |
| 800 | [(store (f64 (vector_extract (v2f64 VR128:$src), |
| Evan Cheng | 015188f | 2006-06-15 08:14:54 +0000 | [diff] [blame] | 801 | (iPTR 0))), addr:$dst)]>; |
| Evan Cheng | 9bbfd4f | 2006-03-28 07:01:28 +0000 | [diff] [blame] | 802 | |
| Evan Cheng | 664ade7 | 2006-04-07 21:20:58 +0000 | [diff] [blame] | 803 | // v2f64 extract element 1 is always custom lowered to unpack high to low |
| 804 | // and extract element 0 so the non-store version isn't too horrible. |
| Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 805 | def MOVHPSmr : PSI<0x17, MRMDestMem, (ops f64mem:$dst, VR128:$src), |
| Evan Cheng | 664ade7 | 2006-04-07 21:20:58 +0000 | [diff] [blame] | 806 | "movhps {$src, $dst|$dst, $src}", |
| 807 | [(store (f64 (vector_extract |
| 808 | (v2f64 (vector_shuffle |
| 809 | (bc_v2f64 (v4f32 VR128:$src)), (undef), |
| Evan Cheng | 015188f | 2006-06-15 08:14:54 +0000 | [diff] [blame] | 810 | UNPCKH_shuffle_mask)), (iPTR 0))), |
| Evan Cheng | 664ade7 | 2006-04-07 21:20:58 +0000 | [diff] [blame] | 811 | addr:$dst)]>; |
| Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 812 | def MOVHPDmr : PDI<0x17, MRMDestMem, (ops f64mem:$dst, VR128:$src), |
| Evan Cheng | 20e3ed1 | 2006-04-03 22:30:54 +0000 | [diff] [blame] | 813 | "movhpd {$src, $dst|$dst, $src}", |
| 814 | [(store (f64 (vector_extract |
| 815 | (v2f64 (vector_shuffle VR128:$src, (undef), |
| Evan Cheng | 015188f | 2006-06-15 08:14:54 +0000 | [diff] [blame] | 816 | UNPCKH_shuffle_mask)), (iPTR 0))), |
| Evan Cheng | 20e3ed1 | 2006-04-03 22:30:54 +0000 | [diff] [blame] | 817 | addr:$dst)]>; |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 818 | |
| Evan Cheng | 14aed5e | 2006-03-24 01:18:28 +0000 | [diff] [blame] | 819 | let isTwoAddress = 1 in { |
| Evan Cheng | fd111b5 | 2006-04-19 21:15:24 +0000 | [diff] [blame] | 820 | let AddedComplexity = 20 in { |
| Evan Cheng | 14aed5e | 2006-03-24 01:18:28 +0000 | [diff] [blame] | 821 | def MOVLHPSrr : PSI<0x16, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 822 | "movlhps {$src2, $dst|$dst, $src2}", |
| 823 | [(set VR128:$dst, |
| Evan Cheng | 2064a2b | 2006-03-28 06:50:32 +0000 | [diff] [blame] | 824 | (v4f32 (vector_shuffle VR128:$src1, VR128:$src2, |
| Evan Cheng | 2dadaea | 2006-04-19 20:37:34 +0000 | [diff] [blame] | 825 | MOVHP_shuffle_mask)))]>; |
| Evan Cheng | 2c0dbd0 | 2006-03-24 02:58:06 +0000 | [diff] [blame] | 826 | |
| Evan Cheng | 14aed5e | 2006-03-24 01:18:28 +0000 | [diff] [blame] | 827 | def MOVHLPSrr : PSI<0x12, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| Evan Cheng | be296ac | 2006-03-28 06:53:49 +0000 | [diff] [blame] | 828 | "movhlps {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 829 | [(set VR128:$dst, |
| Evan Cheng | 2064a2b | 2006-03-28 06:50:32 +0000 | [diff] [blame] | 830 | (v4f32 (vector_shuffle VR128:$src1, VR128:$src2, |
| Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 831 | MOVHLPS_shuffle_mask)))]>; |
| Evan Cheng | 2dadaea | 2006-04-19 20:37:34 +0000 | [diff] [blame] | 832 | } // AddedComplexity |
| Evan Cheng | 14aed5e | 2006-03-24 01:18:28 +0000 | [diff] [blame] | 833 | } |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 834 | |
| Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 835 | def MOVSHDUPrr : S3SI<0x16, MRMSrcReg, (ops VR128:$dst, VR128:$src), |
| 836 | "movshdup {$src, $dst|$dst, $src}", |
| 837 | [(set VR128:$dst, (v4f32 (vector_shuffle |
| 838 | VR128:$src, (undef), |
| 839 | MOVSHDUP_shuffle_mask)))]>; |
| Evan Cheng | 06aef15 | 2006-04-16 18:11:28 +0000 | [diff] [blame] | 840 | def MOVSHDUPrm : S3SI<0x16, MRMSrcMem, (ops VR128:$dst, f128mem:$src), |
| Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 841 | "movshdup {$src, $dst|$dst, $src}", |
| 842 | [(set VR128:$dst, (v4f32 (vector_shuffle |
| 843 | (loadv4f32 addr:$src), (undef), |
| 844 | MOVSHDUP_shuffle_mask)))]>; |
| 845 | |
| 846 | def MOVSLDUPrr : S3SI<0x12, MRMSrcReg, (ops VR128:$dst, VR128:$src), |
| 847 | "movsldup {$src, $dst|$dst, $src}", |
| 848 | [(set VR128:$dst, (v4f32 (vector_shuffle |
| 849 | VR128:$src, (undef), |
| 850 | MOVSLDUP_shuffle_mask)))]>; |
| Evan Cheng | 06aef15 | 2006-04-16 18:11:28 +0000 | [diff] [blame] | 851 | def MOVSLDUPrm : S3SI<0x12, MRMSrcMem, (ops VR128:$dst, f128mem:$src), |
| Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 852 | "movsldup {$src, $dst|$dst, $src}", |
| 853 | [(set VR128:$dst, (v4f32 (vector_shuffle |
| 854 | (loadv4f32 addr:$src), (undef), |
| 855 | MOVSLDUP_shuffle_mask)))]>; |
| 856 | |
| 857 | def MOVDDUPrr : S3DI<0x12, MRMSrcReg, (ops VR128:$dst, VR128:$src), |
| 858 | "movddup {$src, $dst|$dst, $src}", |
| 859 | [(set VR128:$dst, (v2f64 (vector_shuffle |
| 860 | VR128:$src, (undef), |
| 861 | SSE_splat_v2_mask)))]>; |
| Evan Cheng | 06aef15 | 2006-04-16 18:11:28 +0000 | [diff] [blame] | 862 | def MOVDDUPrm : S3DI<0x12, MRMSrcMem, (ops VR128:$dst, f64mem:$src), |
| Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 863 | "movddup {$src, $dst|$dst, $src}", |
| 864 | [(set VR128:$dst, (v2f64 (vector_shuffle |
| Evan Cheng | 06aef15 | 2006-04-16 18:11:28 +0000 | [diff] [blame] | 865 | (scalar_to_vector (loadf64 addr:$src)), |
| 866 | (undef), |
| Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 867 | SSE_splat_v2_mask)))]>; |
| 868 | |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 869 | // SSE2 instructions without OpSize prefix |
| Evan Cheng | 190717d | 2006-05-31 19:00:07 +0000 | [diff] [blame] | 870 | def Int_CVTDQ2PSrr : I<0x5B, MRMSrcReg, (ops VR128:$dst, VR128:$src), |
| 871 | "cvtdq2ps {$src, $dst|$dst, $src}", |
| 872 | [(set VR128:$dst, (int_x86_sse2_cvtdq2ps VR128:$src))]>, |
| 873 | TB, Requires<[HasSSE2]>; |
| 874 | def Int_CVTDQ2PSrm : I<0x5B, MRMSrcMem, (ops VR128:$dst, i128mem:$src), |
| 875 | "cvtdq2ps {$src, $dst|$dst, $src}", |
| 876 | [(set VR128:$dst, (int_x86_sse2_cvtdq2ps |
| 877 | (bc_v4i32 (loadv2i64 addr:$src))))]>, |
| 878 | TB, Requires<[HasSSE2]>; |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 879 | |
| 880 | // SSE2 instructions with XS prefix |
| Evan Cheng | 190717d | 2006-05-31 19:00:07 +0000 | [diff] [blame] | 881 | def Int_CVTDQ2PDrr : I<0xE6, MRMSrcReg, (ops VR128:$dst, VR128:$src), |
| 882 | "cvtdq2pd {$src, $dst|$dst, $src}", |
| 883 | [(set VR128:$dst, (int_x86_sse2_cvtdq2pd VR128:$src))]>, |
| 884 | XS, Requires<[HasSSE2]>; |
| 885 | def Int_CVTDQ2PDrm : I<0xE6, MRMSrcMem, (ops VR128:$dst, i64mem:$src), |
| 886 | "cvtdq2pd {$src, $dst|$dst, $src}", |
| 887 | [(set VR128:$dst, (int_x86_sse2_cvtdq2pd |
| 888 | (bc_v4i32 (loadv2i64 addr:$src))))]>, |
| 889 | XS, Requires<[HasSSE2]>; |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 890 | |
| Evan Cheng | 190717d | 2006-05-31 19:00:07 +0000 | [diff] [blame] | 891 | def Int_CVTPS2DQrr : PDI<0x5B, MRMSrcReg, (ops VR128:$dst, VR128:$src), |
| 892 | "cvtps2dq {$src, $dst|$dst, $src}", |
| 893 | [(set VR128:$dst, (int_x86_sse2_cvtps2dq VR128:$src))]>; |
| 894 | def Int_CVTPS2DQrm : PDI<0x5B, MRMSrcMem, (ops VR128:$dst, f128mem:$src), |
| 895 | "cvtps2dq {$src, $dst|$dst, $src}", |
| 896 | [(set VR128:$dst, (int_x86_sse2_cvtps2dq |
| 897 | (loadv4f32 addr:$src)))]>; |
| Evan Cheng | d03db7a | 2006-04-12 05:20:24 +0000 | [diff] [blame] | 898 | // SSE2 packed instructions with XS prefix |
| Evan Cheng | 190717d | 2006-05-31 19:00:07 +0000 | [diff] [blame] | 899 | def Int_CVTTPS2DQrr : I<0x5B, MRMSrcReg, (ops VR128:$dst, VR128:$src), |
| 900 | "cvttps2dq {$src, $dst|$dst, $src}", |
| 901 | [(set VR128:$dst, (int_x86_sse2_cvttps2dq VR128:$src))]>, |
| 902 | XS, Requires<[HasSSE2]>; |
| 903 | def Int_CVTTPS2DQrm : I<0x5B, MRMSrcMem, (ops VR128:$dst, f128mem:$src), |
| 904 | "cvttps2dq {$src, $dst|$dst, $src}", |
| 905 | [(set VR128:$dst, (int_x86_sse2_cvttps2dq |
| 906 | (loadv4f32 addr:$src)))]>, |
| 907 | XS, Requires<[HasSSE2]>; |
| Evan Cheng | d03db7a | 2006-04-12 05:20:24 +0000 | [diff] [blame] | 908 | |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 909 | // SSE2 packed instructions with XD prefix |
| Evan Cheng | 190717d | 2006-05-31 19:00:07 +0000 | [diff] [blame] | 910 | def Int_CVTPD2DQrr : I<0xE6, MRMSrcReg, (ops VR128:$dst, VR128:$src), |
| 911 | "cvtpd2dq {$src, $dst|$dst, $src}", |
| 912 | [(set VR128:$dst, (int_x86_sse2_cvtpd2dq VR128:$src))]>, |
| 913 | XD, Requires<[HasSSE2]>; |
| 914 | def Int_CVTPD2DQrm : I<0xE6, MRMSrcMem, (ops VR128:$dst, f128mem:$src), |
| 915 | "cvtpd2dq {$src, $dst|$dst, $src}", |
| 916 | [(set VR128:$dst, (int_x86_sse2_cvtpd2dq |
| 917 | (loadv2f64 addr:$src)))]>, |
| 918 | XD, Requires<[HasSSE2]>; |
| 919 | def Int_CVTTPD2DQrr : PDI<0xE6, MRMSrcReg, (ops VR128:$dst, VR128:$src), |
| 920 | "cvttpd2dq {$src, $dst|$dst, $src}", |
| 921 | [(set VR128:$dst, (int_x86_sse2_cvttpd2dq VR128:$src))]>; |
| 922 | def Int_CVTTPD2DQrm : PDI<0xE6, MRMSrcMem, (ops VR128:$dst, f128mem:$src), |
| 923 | "cvttpd2dq {$src, $dst|$dst, $src}", |
| 924 | [(set VR128:$dst, (int_x86_sse2_cvttpd2dq |
| 925 | (loadv2f64 addr:$src)))]>; |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 926 | |
| 927 | // SSE2 instructions without OpSize prefix |
| Evan Cheng | 190717d | 2006-05-31 19:00:07 +0000 | [diff] [blame] | 928 | def Int_CVTPS2PDrr : I<0x5A, MRMSrcReg, (ops VR128:$dst, VR128:$src), |
| 929 | "cvtps2pd {$src, $dst|$dst, $src}", |
| 930 | [(set VR128:$dst, (int_x86_sse2_cvtps2pd VR128:$src))]>, |
| 931 | TB, Requires<[HasSSE2]>; |
| 932 | def Int_CVTPS2PDrm : I<0x5A, MRMSrcReg, (ops VR128:$dst, f64mem:$src), |
| 933 | "cvtps2pd {$src, $dst|$dst, $src}", |
| 934 | [(set VR128:$dst, (int_x86_sse2_cvtps2pd |
| 935 | (loadv4f32 addr:$src)))]>, |
| 936 | TB, Requires<[HasSSE2]>; |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 937 | |
| Evan Cheng | 190717d | 2006-05-31 19:00:07 +0000 | [diff] [blame] | 938 | def Int_CVTPD2PSrr : PDI<0x5A, MRMSrcReg, (ops VR128:$dst, VR128:$src), |
| 939 | "cvtpd2ps {$src, $dst|$dst, $src}", |
| 940 | [(set VR128:$dst, (int_x86_sse2_cvtpd2ps VR128:$src))]>; |
| 941 | def Int_CVTPD2PSrm : PDI<0x5A, MRMSrcReg, (ops VR128:$dst, f128mem:$src), |
| 942 | "cvtpd2ps {$src, $dst|$dst, $src}", |
| 943 | [(set VR128:$dst, (int_x86_sse2_cvtpd2ps |
| 944 | (loadv2f64 addr:$src)))]>; |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 945 | |
| Evan Cheng | d2a6d54 | 2006-04-12 23:42:44 +0000 | [diff] [blame] | 946 | // Match intrinsics which expect XMM operand(s). |
| 947 | // Aliases for intrinsics |
| 948 | let isTwoAddress = 1 in { |
| 949 | def Int_CVTSI2SDrr: SDI<0x2A, MRMSrcReg, |
| Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 950 | (ops VR128:$dst, VR128:$src1, GR32:$src2), |
| Evan Cheng | d2a6d54 | 2006-04-12 23:42:44 +0000 | [diff] [blame] | 951 | "cvtsi2sd {$src2, $dst|$dst, $src2}", |
| 952 | [(set VR128:$dst, (int_x86_sse2_cvtsi2sd VR128:$src1, |
| Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 953 | GR32:$src2))]>; |
| Evan Cheng | d2a6d54 | 2006-04-12 23:42:44 +0000 | [diff] [blame] | 954 | def Int_CVTSI2SDrm: SDI<0x2A, MRMSrcMem, |
| 955 | (ops VR128:$dst, VR128:$src1, i32mem:$src2), |
| 956 | "cvtsi2sd {$src2, $dst|$dst, $src2}", |
| 957 | [(set VR128:$dst, (int_x86_sse2_cvtsi2sd VR128:$src1, |
| 958 | (loadi32 addr:$src2)))]>; |
| 959 | def Int_CVTSD2SSrr: SDI<0x5A, MRMSrcReg, |
| 960 | (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 961 | "cvtsd2ss {$src2, $dst|$dst, $src2}", |
| 962 | [(set VR128:$dst, (int_x86_sse2_cvtsd2ss VR128:$src1, |
| 963 | VR128:$src2))]>; |
| 964 | def Int_CVTSD2SSrm: SDI<0x5A, MRMSrcMem, |
| 965 | (ops VR128:$dst, VR128:$src1, f64mem:$src2), |
| 966 | "cvtsd2ss {$src2, $dst|$dst, $src2}", |
| 967 | [(set VR128:$dst, (int_x86_sse2_cvtsd2ss VR128:$src1, |
| 968 | (loadv2f64 addr:$src2)))]>; |
| 969 | def Int_CVTSS2SDrr: I<0x5A, MRMSrcReg, |
| 970 | (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 971 | "cvtss2sd {$src2, $dst|$dst, $src2}", |
| 972 | [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1, |
| 973 | VR128:$src2))]>, XS, |
| 974 | Requires<[HasSSE2]>; |
| 975 | def Int_CVTSS2SDrm: I<0x5A, MRMSrcMem, |
| 976 | (ops VR128:$dst, VR128:$src1, f32mem:$src2), |
| 977 | "cvtss2sd {$src2, $dst|$dst, $src2}", |
| 978 | [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1, |
| 979 | (loadv4f32 addr:$src2)))]>, XS, |
| 980 | Requires<[HasSSE2]>; |
| 981 | } |
| 982 | |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 983 | // Arithmetic |
| 984 | let isTwoAddress = 1 in { |
| 985 | let isCommutable = 1 in { |
| Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 986 | def ADDPSrr : PSI<0x58, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 987 | "addps {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 988 | [(set VR128:$dst, (v4f32 (fadd VR128:$src1, VR128:$src2)))]>; |
| 989 | def ADDPDrr : PDI<0x58, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 990 | "addpd {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 991 | [(set VR128:$dst, (v2f64 (fadd VR128:$src1, VR128:$src2)))]>; |
| 992 | def MULPSrr : PSI<0x59, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 993 | "mulps {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 994 | [(set VR128:$dst, (v4f32 (fmul VR128:$src1, VR128:$src2)))]>; |
| 995 | def MULPDrr : PDI<0x59, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 996 | "mulpd {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 997 | [(set VR128:$dst, (v2f64 (fmul VR128:$src1, VR128:$src2)))]>; |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 998 | } |
| 999 | |
| Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1000 | def ADDPSrm : PSI<0x58, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2), |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 1001 | "addps {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1002 | [(set VR128:$dst, (v4f32 (fadd VR128:$src1, |
| 1003 | (load addr:$src2))))]>; |
| 1004 | def ADDPDrm : PDI<0x58, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2), |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 1005 | "addpd {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1006 | [(set VR128:$dst, (v2f64 (fadd VR128:$src1, |
| 1007 | (load addr:$src2))))]>; |
| 1008 | def MULPSrm : PSI<0x59, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2), |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 1009 | "mulps {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1010 | [(set VR128:$dst, (v4f32 (fmul VR128:$src1, |
| 1011 | (load addr:$src2))))]>; |
| 1012 | def MULPDrm : PDI<0x59, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2), |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 1013 | "mulpd {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1014 | [(set VR128:$dst, (v2f64 (fmul VR128:$src1, |
| 1015 | (load addr:$src2))))]>; |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 1016 | |
| Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1017 | def DIVPSrr : PSI<0x5E, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1018 | "divps {$src2, $dst|$dst, $src2}", |
| 1019 | [(set VR128:$dst, (v4f32 (fdiv VR128:$src1, VR128:$src2)))]>; |
| 1020 | def DIVPSrm : PSI<0x5E, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2), |
| 1021 | "divps {$src2, $dst|$dst, $src2}", |
| 1022 | [(set VR128:$dst, (v4f32 (fdiv VR128:$src1, |
| 1023 | (load addr:$src2))))]>; |
| 1024 | def DIVPDrr : PDI<0x5E, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 1025 | "divpd {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1026 | [(set VR128:$dst, (v2f64 (fdiv VR128:$src1, VR128:$src2)))]>; |
| 1027 | def DIVPDrm : PDI<0x5E, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2), |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 1028 | "divpd {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1029 | [(set VR128:$dst, (v2f64 (fdiv VR128:$src1, |
| 1030 | (load addr:$src2))))]>; |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 1031 | |
| Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1032 | def SUBPSrr : PSI<0x5C, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1033 | "subps {$src2, $dst|$dst, $src2}", |
| 1034 | [(set VR128:$dst, (v4f32 (fsub VR128:$src1, VR128:$src2)))]>; |
| 1035 | def SUBPSrm : PSI<0x5C, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2), |
| 1036 | "subps {$src2, $dst|$dst, $src2}", |
| 1037 | [(set VR128:$dst, (v4f32 (fsub VR128:$src1, |
| 1038 | (load addr:$src2))))]>; |
| 1039 | def SUBPDrr : PDI<0x5C, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1040 | "subpd {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 2c0dbd0 | 2006-03-24 02:58:06 +0000 | [diff] [blame] | 1041 | [(set VR128:$dst, (v2f64 (fsub VR128:$src1, VR128:$src2)))]>; |
| Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1042 | def SUBPDrm : PDI<0x5C, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2), |
| 1043 | "subpd {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 2c0dbd0 | 2006-03-24 02:58:06 +0000 | [diff] [blame] | 1044 | [(set VR128:$dst, (v2f64 (fsub VR128:$src1, |
| 1045 | (load addr:$src2))))]>; |
| Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 1046 | |
| 1047 | def ADDSUBPSrr : S3DI<0xD0, MRMSrcReg, |
| 1048 | (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1049 | "addsubps {$src2, $dst|$dst, $src2}", |
| 1050 | [(set VR128:$dst, (int_x86_sse3_addsub_ps VR128:$src1, |
| 1051 | VR128:$src2))]>; |
| 1052 | def ADDSUBPSrm : S3DI<0xD0, MRMSrcMem, |
| 1053 | (ops VR128:$dst, VR128:$src1, f128mem:$src2), |
| 1054 | "addsubps {$src2, $dst|$dst, $src2}", |
| 1055 | [(set VR128:$dst, (int_x86_sse3_addsub_ps VR128:$src1, |
| 1056 | (loadv4f32 addr:$src2)))]>; |
| 1057 | def ADDSUBPDrr : S3I<0xD0, MRMSrcReg, |
| 1058 | (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1059 | "addsubpd {$src2, $dst|$dst, $src2}", |
| 1060 | [(set VR128:$dst, (int_x86_sse3_addsub_pd VR128:$src1, |
| 1061 | VR128:$src2))]>; |
| 1062 | def ADDSUBPDrm : S3I<0xD0, MRMSrcMem, |
| 1063 | (ops VR128:$dst, VR128:$src1, f128mem:$src2), |
| 1064 | "addsubpd {$src2, $dst|$dst, $src2}", |
| 1065 | [(set VR128:$dst, (int_x86_sse3_addsub_pd VR128:$src1, |
| 1066 | (loadv2f64 addr:$src2)))]>; |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 1067 | } |
| 1068 | |
| Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 1069 | def SQRTPSr : PS_Intr<0x51, "sqrtps {$src, $dst|$dst, $src}", |
| 1070 | int_x86_sse_sqrt_ps>; |
| 1071 | def SQRTPSm : PS_Intm<0x51, "sqrtps {$src, $dst|$dst, $src}", |
| 1072 | int_x86_sse_sqrt_ps>; |
| 1073 | def SQRTPDr : PD_Intr<0x51, "sqrtpd {$src, $dst|$dst, $src}", |
| 1074 | int_x86_sse2_sqrt_pd>; |
| 1075 | def SQRTPDm : PD_Intm<0x51, "sqrtpd {$src, $dst|$dst, $src}", |
| 1076 | int_x86_sse2_sqrt_pd>; |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 1077 | |
| Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 1078 | def RSQRTPSr : PS_Intr<0x52, "rsqrtps {$src, $dst|$dst, $src}", |
| 1079 | int_x86_sse_rsqrt_ps>; |
| 1080 | def RSQRTPSm : PS_Intm<0x52, "rsqrtps {$src, $dst|$dst, $src}", |
| 1081 | int_x86_sse_rsqrt_ps>; |
| 1082 | def RCPPSr : PS_Intr<0x53, "rcpps {$src, $dst|$dst, $src}", |
| 1083 | int_x86_sse_rcp_ps>; |
| 1084 | def RCPPSm : PS_Intm<0x53, "rcpps {$src, $dst|$dst, $src}", |
| 1085 | int_x86_sse_rcp_ps>; |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 1086 | |
| Evan Cheng | 97ac5fa | 2006-04-03 23:49:17 +0000 | [diff] [blame] | 1087 | let isTwoAddress = 1 in { |
| Evan Cheng | b5e406a | 2006-05-30 23:47:30 +0000 | [diff] [blame] | 1088 | let isCommutable = 1 in { |
| Evan Cheng | 97ac5fa | 2006-04-03 23:49:17 +0000 | [diff] [blame] | 1089 | def MAXPSrr : PS_Intrr<0x5F, "maxps {$src2, $dst|$dst, $src2}", |
| 1090 | int_x86_sse_max_ps>; |
| Evan Cheng | 97ac5fa | 2006-04-03 23:49:17 +0000 | [diff] [blame] | 1091 | def MAXPDrr : PD_Intrr<0x5F, "maxpd {$src2, $dst|$dst, $src2}", |
| 1092 | int_x86_sse2_max_pd>; |
| Evan Cheng | 97ac5fa | 2006-04-03 23:49:17 +0000 | [diff] [blame] | 1093 | def MINPSrr : PS_Intrr<0x5D, "minps {$src2, $dst|$dst, $src2}", |
| 1094 | int_x86_sse_min_ps>; |
| Evan Cheng | 97ac5fa | 2006-04-03 23:49:17 +0000 | [diff] [blame] | 1095 | def MINPDrr : PD_Intrr<0x5D, "minpd {$src2, $dst|$dst, $src2}", |
| 1096 | int_x86_sse2_min_pd>; |
| Evan Cheng | b5e406a | 2006-05-30 23:47:30 +0000 | [diff] [blame] | 1097 | } |
| 1098 | def MAXPSrm : PS_Intrm<0x5F, "maxps {$src2, $dst|$dst, $src2}", |
| 1099 | int_x86_sse_max_ps>; |
| 1100 | def MAXPDrm : PD_Intrm<0x5F, "maxpd {$src2, $dst|$dst, $src2}", |
| 1101 | int_x86_sse2_max_pd>; |
| 1102 | def MINPSrm : PS_Intrm<0x5D, "minps {$src2, $dst|$dst, $src2}", |
| 1103 | int_x86_sse_min_ps>; |
| Evan Cheng | 97ac5fa | 2006-04-03 23:49:17 +0000 | [diff] [blame] | 1104 | def MINPDrm : PD_Intrm<0x5D, "minpd {$src2, $dst|$dst, $src2}", |
| 1105 | int_x86_sse2_min_pd>; |
| 1106 | } |
| Evan Cheng | ffcb95b | 2006-02-21 19:13:53 +0000 | [diff] [blame] | 1107 | |
| 1108 | // Logical |
| 1109 | let isTwoAddress = 1 in { |
| 1110 | let isCommutable = 1 in { |
| Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1111 | def ANDPSrr : PSI<0x54, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1112 | "andps {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 2c3ae37 | 2006-04-12 21:21:57 +0000 | [diff] [blame] | 1113 | [(set VR128:$dst, (v2i64 (and VR128:$src1, VR128:$src2)))]>; |
| Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1114 | def ANDPDrr : PDI<0x54, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| Evan Cheng | ffcb95b | 2006-02-21 19:13:53 +0000 | [diff] [blame] | 1115 | "andpd {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 5aa97b2 | 2006-03-29 18:47:40 +0000 | [diff] [blame] | 1116 | [(set VR128:$dst, |
| 1117 | (and (bc_v2i64 (v2f64 VR128:$src1)), |
| 1118 | (bc_v2i64 (v2f64 VR128:$src2))))]>; |
| Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1119 | def ORPSrr : PSI<0x56, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1120 | "orps {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 2c3ae37 | 2006-04-12 21:21:57 +0000 | [diff] [blame] | 1121 | [(set VR128:$dst, (v2i64 (or VR128:$src1, VR128:$src2)))]>; |
| Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1122 | def ORPDrr : PDI<0x56, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1123 | "orpd {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 5aa97b2 | 2006-03-29 18:47:40 +0000 | [diff] [blame] | 1124 | [(set VR128:$dst, |
| 1125 | (or (bc_v2i64 (v2f64 VR128:$src1)), |
| 1126 | (bc_v2i64 (v2f64 VR128:$src2))))]>; |
| Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1127 | def XORPSrr : PSI<0x57, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1128 | "xorps {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 2c3ae37 | 2006-04-12 21:21:57 +0000 | [diff] [blame] | 1129 | [(set VR128:$dst, (v2i64 (xor VR128:$src1, VR128:$src2)))]>; |
| Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1130 | def XORPDrr : PDI<0x57, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1131 | "xorpd {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 5aa97b2 | 2006-03-29 18:47:40 +0000 | [diff] [blame] | 1132 | [(set VR128:$dst, |
| 1133 | (xor (bc_v2i64 (v2f64 VR128:$src1)), |
| 1134 | (bc_v2i64 (v2f64 VR128:$src2))))]>; |
| Evan Cheng | ffcb95b | 2006-02-21 19:13:53 +0000 | [diff] [blame] | 1135 | } |
| Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1136 | def ANDPSrm : PSI<0x54, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2), |
| 1137 | "andps {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 2c3ae37 | 2006-04-12 21:21:57 +0000 | [diff] [blame] | 1138 | [(set VR128:$dst, (and VR128:$src1, |
| 1139 | (bc_v2i64 (loadv4f32 addr:$src2))))]>; |
| Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1140 | def ANDPDrm : PDI<0x54, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2), |
| 1141 | "andpd {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 5aa97b2 | 2006-03-29 18:47:40 +0000 | [diff] [blame] | 1142 | [(set VR128:$dst, |
| 1143 | (and (bc_v2i64 (v2f64 VR128:$src1)), |
| 1144 | (bc_v2i64 (loadv2f64 addr:$src2))))]>; |
| Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1145 | def ORPSrm : PSI<0x56, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2), |
| 1146 | "orps {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 2c3ae37 | 2006-04-12 21:21:57 +0000 | [diff] [blame] | 1147 | [(set VR128:$dst, (or VR128:$src1, |
| 1148 | (bc_v2i64 (loadv4f32 addr:$src2))))]>; |
| Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1149 | def ORPDrm : PDI<0x56, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2), |
| 1150 | "orpd {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 5aa97b2 | 2006-03-29 18:47:40 +0000 | [diff] [blame] | 1151 | [(set VR128:$dst, |
| 1152 | (or (bc_v2i64 (v2f64 VR128:$src1)), |
| 1153 | (bc_v2i64 (loadv2f64 addr:$src2))))]>; |
| Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1154 | def XORPSrm : PSI<0x57, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2), |
| 1155 | "xorps {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 2c3ae37 | 2006-04-12 21:21:57 +0000 | [diff] [blame] | 1156 | [(set VR128:$dst, (xor VR128:$src1, |
| 1157 | (bc_v2i64 (loadv4f32 addr:$src2))))]>; |
| Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1158 | def XORPDrm : PDI<0x57, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2), |
| 1159 | "xorpd {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 5aa97b2 | 2006-03-29 18:47:40 +0000 | [diff] [blame] | 1160 | [(set VR128:$dst, |
| 1161 | (xor (bc_v2i64 (v2f64 VR128:$src1)), |
| 1162 | (bc_v2i64 (loadv2f64 addr:$src2))))]>; |
| Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1163 | def ANDNPSrr : PSI<0x55, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1164 | "andnps {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 2c3ae37 | 2006-04-12 21:21:57 +0000 | [diff] [blame] | 1165 | [(set VR128:$dst, (v2i64 (and (xor VR128:$src1, |
| 1166 | (bc_v2i64 (v4i32 immAllOnesV))), |
| 1167 | VR128:$src2)))]>; |
| Evan Cheng | 5aa97b2 | 2006-03-29 18:47:40 +0000 | [diff] [blame] | 1168 | def ANDNPSrm : PSI<0x55, MRMSrcMem, (ops VR128:$dst, VR128:$src1,f128mem:$src2), |
| Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1169 | "andnps {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 2c3ae37 | 2006-04-12 21:21:57 +0000 | [diff] [blame] | 1170 | [(set VR128:$dst, (v2i64 (and (xor VR128:$src1, |
| 1171 | (bc_v2i64 (v4i32 immAllOnesV))), |
| 1172 | (bc_v2i64 (loadv4f32 addr:$src2)))))]>; |
| Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1173 | def ANDNPDrr : PDI<0x55, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1174 | "andnpd {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 5aa97b2 | 2006-03-29 18:47:40 +0000 | [diff] [blame] | 1175 | [(set VR128:$dst, |
| 1176 | (and (vnot (bc_v2i64 (v2f64 VR128:$src1))), |
| 1177 | (bc_v2i64 (v2f64 VR128:$src2))))]>; |
| 1178 | def ANDNPDrm : PDI<0x55, MRMSrcMem, (ops VR128:$dst, VR128:$src1,f128mem:$src2), |
| Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1179 | "andnpd {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 5aa97b2 | 2006-03-29 18:47:40 +0000 | [diff] [blame] | 1180 | [(set VR128:$dst, |
| 1181 | (and (vnot (bc_v2i64 (v2f64 VR128:$src1))), |
| 1182 | (bc_v2i64 (loadv2f64 addr:$src2))))]>; |
| Evan Cheng | ffcb95b | 2006-02-21 19:13:53 +0000 | [diff] [blame] | 1183 | } |
| Evan Cheng | bf156d1 | 2006-02-21 19:26:52 +0000 | [diff] [blame] | 1184 | |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 1185 | let isTwoAddress = 1 in { |
| Evan Cheng | 7b7bd57 | 2006-04-18 21:29:50 +0000 | [diff] [blame] | 1186 | def CMPPSrri : PSIi8<0xC2, MRMSrcReg, |
| Evan Cheng | 2176046 | 2006-04-04 03:04:07 +0000 | [diff] [blame] | 1187 | (ops VR128:$dst, VR128:$src1, VR128:$src, SSECC:$cc), |
| 1188 | "cmp${cc}ps {$src, $dst|$dst, $src}", |
| 1189 | [(set VR128:$dst, (int_x86_sse_cmp_ps VR128:$src1, |
| 1190 | VR128:$src, imm:$cc))]>; |
| Evan Cheng | 7b7bd57 | 2006-04-18 21:29:50 +0000 | [diff] [blame] | 1191 | def CMPPSrmi : PSIi8<0xC2, MRMSrcMem, |
| Evan Cheng | 2176046 | 2006-04-04 03:04:07 +0000 | [diff] [blame] | 1192 | (ops VR128:$dst, VR128:$src1, f128mem:$src, SSECC:$cc), |
| 1193 | "cmp${cc}ps {$src, $dst|$dst, $src}", |
| 1194 | [(set VR128:$dst, (int_x86_sse_cmp_ps VR128:$src1, |
| 1195 | (load addr:$src), imm:$cc))]>; |
| Evan Cheng | 7b7bd57 | 2006-04-18 21:29:50 +0000 | [diff] [blame] | 1196 | def CMPPDrri : PDIi8<0xC2, MRMSrcReg, |
| Evan Cheng | 2176046 | 2006-04-04 03:04:07 +0000 | [diff] [blame] | 1197 | (ops VR128:$dst, VR128:$src1, VR128:$src, SSECC:$cc), |
| Evan Cheng | bb5c43e | 2006-04-14 01:39:53 +0000 | [diff] [blame] | 1198 | "cmp${cc}pd {$src, $dst|$dst, $src}", |
| 1199 | [(set VR128:$dst, (int_x86_sse2_cmp_pd VR128:$src1, |
| 1200 | VR128:$src, imm:$cc))]>; |
| Evan Cheng | 7b7bd57 | 2006-04-18 21:29:50 +0000 | [diff] [blame] | 1201 | def CMPPDrmi : PDIi8<0xC2, MRMSrcMem, |
| Evan Cheng | 2176046 | 2006-04-04 03:04:07 +0000 | [diff] [blame] | 1202 | (ops VR128:$dst, VR128:$src1, f128mem:$src, SSECC:$cc), |
| Evan Cheng | bb5c43e | 2006-04-14 01:39:53 +0000 | [diff] [blame] | 1203 | "cmp${cc}pd {$src, $dst|$dst, $src}", |
| 1204 | [(set VR128:$dst, (int_x86_sse2_cmp_pd VR128:$src1, |
| 1205 | (load addr:$src), imm:$cc))]>; |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 1206 | } |
| 1207 | |
| 1208 | // Shuffle and unpack instructions |
| Evan Cheng | 0cea6d2 | 2006-03-22 20:08:18 +0000 | [diff] [blame] | 1209 | let isTwoAddress = 1 in { |
| Evan Cheng | 5537173 | 2006-07-25 20:25:40 +0000 | [diff] [blame] | 1210 | let isConvertibleToThreeAddress = 1 in // Convert to pshufd |
| Evan Cheng | b7a5c52 | 2006-04-18 21:55:35 +0000 | [diff] [blame] | 1211 | def SHUFPSrri : PSIi8<0xC6, MRMSrcReg, |
| Evan Cheng | 0038e59 | 2006-03-28 00:39:58 +0000 | [diff] [blame] | 1212 | (ops VR128:$dst, VR128:$src1, VR128:$src2, i32i8imm:$src3), |
| Evan Cheng | 14aed5e | 2006-03-24 01:18:28 +0000 | [diff] [blame] | 1213 | "shufps {$src3, $src2, $dst|$dst, $src2, $src3}", |
| Evan Cheng | 4f56338 | 2006-03-29 01:30:51 +0000 | [diff] [blame] | 1214 | [(set VR128:$dst, (v4f32 (vector_shuffle |
| 1215 | VR128:$src1, VR128:$src2, |
| 1216 | SHUFP_shuffle_mask:$src3)))]>; |
| Evan Cheng | b7a5c52 | 2006-04-18 21:55:35 +0000 | [diff] [blame] | 1217 | def SHUFPSrmi : PSIi8<0xC6, MRMSrcMem, |
| Evan Cheng | 0038e59 | 2006-03-28 00:39:58 +0000 | [diff] [blame] | 1218 | (ops VR128:$dst, VR128:$src1, f128mem:$src2, i32i8imm:$src3), |
| 1219 | "shufps {$src3, $src2, $dst|$dst, $src2, $src3}", |
| Evan Cheng | 4f56338 | 2006-03-29 01:30:51 +0000 | [diff] [blame] | 1220 | [(set VR128:$dst, (v4f32 (vector_shuffle |
| 1221 | VR128:$src1, (load addr:$src2), |
| 1222 | SHUFP_shuffle_mask:$src3)))]>; |
| Evan Cheng | b7a5c52 | 2006-04-18 21:55:35 +0000 | [diff] [blame] | 1223 | def SHUFPDrri : PDIi8<0xC6, MRMSrcReg, |
| Evan Cheng | 2da953f | 2006-03-22 07:10:28 +0000 | [diff] [blame] | 1224 | (ops VR128:$dst, VR128:$src1, VR128:$src2, i8imm:$src3), |
| Evan Cheng | 14aed5e | 2006-03-24 01:18:28 +0000 | [diff] [blame] | 1225 | "shufpd {$src3, $src2, $dst|$dst, $src2, $src3}", |
| Evan Cheng | 4f56338 | 2006-03-29 01:30:51 +0000 | [diff] [blame] | 1226 | [(set VR128:$dst, (v2f64 (vector_shuffle |
| 1227 | VR128:$src1, VR128:$src2, |
| 1228 | SHUFP_shuffle_mask:$src3)))]>; |
| Evan Cheng | b7a5c52 | 2006-04-18 21:55:35 +0000 | [diff] [blame] | 1229 | def SHUFPDrmi : PDIi8<0xC6, MRMSrcMem, |
| Evan Cheng | 2da953f | 2006-03-22 07:10:28 +0000 | [diff] [blame] | 1230 | (ops VR128:$dst, VR128:$src1, f128mem:$src2, i8imm:$src3), |
| Evan Cheng | 0038e59 | 2006-03-28 00:39:58 +0000 | [diff] [blame] | 1231 | "shufpd {$src3, $src2, $dst|$dst, $src2, $src3}", |
| Evan Cheng | 4f56338 | 2006-03-29 01:30:51 +0000 | [diff] [blame] | 1232 | [(set VR128:$dst, (v2f64 (vector_shuffle |
| 1233 | VR128:$src1, (load addr:$src2), |
| 1234 | SHUFP_shuffle_mask:$src3)))]>; |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 1235 | |
| Evan Cheng | fd111b5 | 2006-04-19 21:15:24 +0000 | [diff] [blame] | 1236 | let AddedComplexity = 10 in { |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 1237 | def UNPCKHPSrr : PSI<0x15, MRMSrcReg, |
| Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1238 | (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 1239 | "unpckhps {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 4f56338 | 2006-03-29 01:30:51 +0000 | [diff] [blame] | 1240 | [(set VR128:$dst, (v4f32 (vector_shuffle |
| 1241 | VR128:$src1, VR128:$src2, |
| 1242 | UNPCKH_shuffle_mask)))]>; |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 1243 | def UNPCKHPSrm : PSI<0x15, MRMSrcMem, |
| Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1244 | (ops VR128:$dst, VR128:$src1, f128mem:$src2), |
| Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 1245 | "unpckhps {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 4f56338 | 2006-03-29 01:30:51 +0000 | [diff] [blame] | 1246 | [(set VR128:$dst, (v4f32 (vector_shuffle |
| 1247 | VR128:$src1, (load addr:$src2), |
| 1248 | UNPCKH_shuffle_mask)))]>; |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 1249 | def UNPCKHPDrr : PDI<0x15, MRMSrcReg, |
| Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1250 | (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 1251 | "unpckhpd {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 4f56338 | 2006-03-29 01:30:51 +0000 | [diff] [blame] | 1252 | [(set VR128:$dst, (v2f64 (vector_shuffle |
| 1253 | VR128:$src1, VR128:$src2, |
| 1254 | UNPCKH_shuffle_mask)))]>; |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 1255 | def UNPCKHPDrm : PDI<0x15, MRMSrcMem, |
| Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1256 | (ops VR128:$dst, VR128:$src1, f128mem:$src2), |
| Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 1257 | "unpckhpd {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 4f56338 | 2006-03-29 01:30:51 +0000 | [diff] [blame] | 1258 | [(set VR128:$dst, (v2f64 (vector_shuffle |
| 1259 | VR128:$src1, (load addr:$src2), |
| 1260 | UNPCKH_shuffle_mask)))]>; |
| Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 1261 | |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 1262 | def UNPCKLPSrr : PSI<0x14, MRMSrcReg, |
| Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1263 | (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| Evan Cheng | c60bd97 | 2006-03-25 09:37:23 +0000 | [diff] [blame] | 1264 | "unpcklps {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 4f56338 | 2006-03-29 01:30:51 +0000 | [diff] [blame] | 1265 | [(set VR128:$dst, (v4f32 (vector_shuffle |
| 1266 | VR128:$src1, VR128:$src2, |
| 1267 | UNPCKL_shuffle_mask)))]>; |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 1268 | def UNPCKLPSrm : PSI<0x14, MRMSrcMem, |
| Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1269 | (ops VR128:$dst, VR128:$src1, f128mem:$src2), |
| Evan Cheng | c60bd97 | 2006-03-25 09:37:23 +0000 | [diff] [blame] | 1270 | "unpcklps {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 4f56338 | 2006-03-29 01:30:51 +0000 | [diff] [blame] | 1271 | [(set VR128:$dst, (v4f32 (vector_shuffle |
| 1272 | VR128:$src1, (load addr:$src2), |
| 1273 | UNPCKL_shuffle_mask)))]>; |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 1274 | def UNPCKLPDrr : PDI<0x14, MRMSrcReg, |
| Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1275 | (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 1276 | "unpcklpd {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 4f56338 | 2006-03-29 01:30:51 +0000 | [diff] [blame] | 1277 | [(set VR128:$dst, (v2f64 (vector_shuffle |
| 1278 | VR128:$src1, VR128:$src2, |
| 1279 | UNPCKL_shuffle_mask)))]>; |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 1280 | def UNPCKLPDrm : PDI<0x14, MRMSrcMem, |
| Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1281 | (ops VR128:$dst, VR128:$src1, f128mem:$src2), |
| Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 1282 | "unpcklpd {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 4f56338 | 2006-03-29 01:30:51 +0000 | [diff] [blame] | 1283 | [(set VR128:$dst, (v2f64 (vector_shuffle |
| 1284 | VR128:$src1, (load addr:$src2), |
| 1285 | UNPCKL_shuffle_mask)))]>; |
| Evan Cheng | fd111b5 | 2006-04-19 21:15:24 +0000 | [diff] [blame] | 1286 | } // AddedComplexity |
| Evan Cheng | 2c0dbd0 | 2006-03-24 02:58:06 +0000 | [diff] [blame] | 1287 | } |
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 1288 | |
| Evan Cheng | 4b1734f | 2006-03-31 21:29:33 +0000 | [diff] [blame] | 1289 | // Horizontal ops |
| 1290 | let isTwoAddress = 1 in { |
| Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 1291 | def HADDPSrr : S3D_Intrr<0x7C, "haddps {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 4b1734f | 2006-03-31 21:29:33 +0000 | [diff] [blame] | 1292 | int_x86_sse3_hadd_ps>; |
| Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 1293 | def HADDPSrm : S3D_Intrm<0x7C, "haddps {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 4b1734f | 2006-03-31 21:29:33 +0000 | [diff] [blame] | 1294 | int_x86_sse3_hadd_ps>; |
| Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 1295 | def HADDPDrr : S3_Intrr<0x7C, "haddpd {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 4b1734f | 2006-03-31 21:29:33 +0000 | [diff] [blame] | 1296 | int_x86_sse3_hadd_pd>; |
| Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 1297 | def HADDPDrm : S3_Intrm<0x7C, "haddpd {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 4b1734f | 2006-03-31 21:29:33 +0000 | [diff] [blame] | 1298 | int_x86_sse3_hadd_pd>; |
| Evan Cheng | 7076e2d | 2006-04-15 05:52:42 +0000 | [diff] [blame] | 1299 | def HSUBPSrr : S3D_Intrr<0x7D, "hsubps {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 4b1734f | 2006-03-31 21:29:33 +0000 | [diff] [blame] | 1300 | int_x86_sse3_hsub_ps>; |
| Evan Cheng | 7076e2d | 2006-04-15 05:52:42 +0000 | [diff] [blame] | 1301 | def HSUBPSrm : S3D_Intrm<0x7D, "hsubps {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 4b1734f | 2006-03-31 21:29:33 +0000 | [diff] [blame] | 1302 | int_x86_sse3_hsub_ps>; |
| Evan Cheng | 7076e2d | 2006-04-15 05:52:42 +0000 | [diff] [blame] | 1303 | def HSUBPDrr : S3_Intrr<0x7D, "hsubpd {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 4b1734f | 2006-03-31 21:29:33 +0000 | [diff] [blame] | 1304 | int_x86_sse3_hsub_pd>; |
| Evan Cheng | 7076e2d | 2006-04-15 05:52:42 +0000 | [diff] [blame] | 1305 | def HSUBPDrm : S3_Intrm<0x7D, "hsubpd {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 4b1734f | 2006-03-31 21:29:33 +0000 | [diff] [blame] | 1306 | int_x86_sse3_hsub_pd>; |
| 1307 | } |
| 1308 | |
| Evan Cheng | bf156d1 | 2006-02-21 19:26:52 +0000 | [diff] [blame] | 1309 | //===----------------------------------------------------------------------===// |
| Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 1310 | // SSE integer instructions |
| Evan Cheng | bf156d1 | 2006-02-21 19:26:52 +0000 | [diff] [blame] | 1311 | //===----------------------------------------------------------------------===// |
| 1312 | |
| Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 1313 | // Move Instructions |
| Evan Cheng | 24dc1f5 | 2006-03-23 07:44:07 +0000 | [diff] [blame] | 1314 | def MOVDQArr : PDI<0x6F, MRMSrcReg, (ops VR128:$dst, VR128:$src), |
| 1315 | "movdqa {$src, $dst|$dst, $src}", []>; |
| 1316 | def MOVDQArm : PDI<0x6F, MRMSrcMem, (ops VR128:$dst, i128mem:$src), |
| 1317 | "movdqa {$src, $dst|$dst, $src}", |
| Evan Cheng | 91b740d | 2006-04-12 17:12:36 +0000 | [diff] [blame] | 1318 | [(set VR128:$dst, (loadv2i64 addr:$src))]>; |
| Evan Cheng | 24dc1f5 | 2006-03-23 07:44:07 +0000 | [diff] [blame] | 1319 | def MOVDQAmr : PDI<0x7F, MRMDestMem, (ops i128mem:$dst, VR128:$src), |
| 1320 | "movdqa {$src, $dst|$dst, $src}", |
| Evan Cheng | 91b740d | 2006-04-12 17:12:36 +0000 | [diff] [blame] | 1321 | [(store (v2i64 VR128:$src), addr:$dst)]>; |
| Evan Cheng | 9ab1ac5 | 2006-04-14 23:32:40 +0000 | [diff] [blame] | 1322 | def MOVDQUrm : I<0x6F, MRMSrcMem, (ops VR128:$dst, i128mem:$src), |
| 1323 | "movdqu {$src, $dst|$dst, $src}", |
| 1324 | [(set VR128:$dst, (int_x86_sse2_loadu_dq addr:$src))]>, |
| 1325 | XS, Requires<[HasSSE2]>; |
| 1326 | def MOVDQUmr : I<0x7F, MRMDestMem, (ops i128mem:$dst, VR128:$src), |
| 1327 | "movdqu {$src, $dst|$dst, $src}", |
| 1328 | [(int_x86_sse2_storeu_dq addr:$dst, VR128:$src)]>, |
| 1329 | XS, Requires<[HasSSE2]>; |
| 1330 | def LDDQUrm : S3DI<0xF0, MRMSrcMem, (ops VR128:$dst, i128mem:$src), |
| 1331 | "lddqu {$src, $dst|$dst, $src}", |
| 1332 | [(set VR128:$dst, (int_x86_sse3_ldu_dq addr:$src))]>; |
| Evan Cheng | 24dc1f5 | 2006-03-23 07:44:07 +0000 | [diff] [blame] | 1333 | |
| Evan Cheng | a971f6f | 2006-03-23 01:57:24 +0000 | [diff] [blame] | 1334 | // 128-bit Integer Arithmetic |
| 1335 | let isTwoAddress = 1 in { |
| 1336 | let isCommutable = 1 in { |
| 1337 | def PADDBrr : PDI<0xFC, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1338 | "paddb {$src2, $dst|$dst, $src2}", |
| 1339 | [(set VR128:$dst, (v16i8 (add VR128:$src1, VR128:$src2)))]>; |
| 1340 | def PADDWrr : PDI<0xFD, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1341 | "paddw {$src2, $dst|$dst, $src2}", |
| 1342 | [(set VR128:$dst, (v8i16 (add VR128:$src1, VR128:$src2)))]>; |
| 1343 | def PADDDrr : PDI<0xFE, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1344 | "paddd {$src2, $dst|$dst, $src2}", |
| 1345 | [(set VR128:$dst, (v4i32 (add VR128:$src1, VR128:$src2)))]>; |
| Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1346 | |
| 1347 | def PADDQrr : PDI<0xD4, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1348 | "paddq {$src2, $dst|$dst, $src2}", |
| 1349 | [(set VR128:$dst, (v2i64 (add VR128:$src1, VR128:$src2)))]>; |
| Evan Cheng | a971f6f | 2006-03-23 01:57:24 +0000 | [diff] [blame] | 1350 | } |
| Evan Cheng | 49ac1bf | 2006-04-13 00:43:35 +0000 | [diff] [blame] | 1351 | def PADDBrm : PDI<0xFC, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| Evan Cheng | a971f6f | 2006-03-23 01:57:24 +0000 | [diff] [blame] | 1352 | "paddb {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 083248e | 2006-04-17 18:05:01 +0000 | [diff] [blame] | 1353 | [(set VR128:$dst, (add VR128:$src1, |
| 1354 | (bc_v16i8 (loadv2i64 addr:$src2))))]>; |
| Evan Cheng | 49ac1bf | 2006-04-13 00:43:35 +0000 | [diff] [blame] | 1355 | def PADDWrm : PDI<0xFD, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| Evan Cheng | a971f6f | 2006-03-23 01:57:24 +0000 | [diff] [blame] | 1356 | "paddw {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 083248e | 2006-04-17 18:05:01 +0000 | [diff] [blame] | 1357 | [(set VR128:$dst, (add VR128:$src1, |
| 1358 | (bc_v8i16 (loadv2i64 addr:$src2))))]>; |
| Evan Cheng | 49ac1bf | 2006-04-13 00:43:35 +0000 | [diff] [blame] | 1359 | def PADDDrm : PDI<0xFE, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| Evan Cheng | a971f6f | 2006-03-23 01:57:24 +0000 | [diff] [blame] | 1360 | "paddd {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 083248e | 2006-04-17 18:05:01 +0000 | [diff] [blame] | 1361 | [(set VR128:$dst, (add VR128:$src1, |
| 1362 | (bc_v4i32 (loadv2i64 addr:$src2))))]>; |
| Evan Cheng | 49ac1bf | 2006-04-13 00:43:35 +0000 | [diff] [blame] | 1363 | def PADDQrm : PDI<0xD4, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1364 | "paddd {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 083248e | 2006-04-17 18:05:01 +0000 | [diff] [blame] | 1365 | [(set VR128:$dst, (add VR128:$src1, |
| 1366 | (loadv2i64 addr:$src2)))]>; |
| Evan Cheng | 7b1d34b | 2006-03-25 01:33:37 +0000 | [diff] [blame] | 1367 | |
| Evan Cheng | 49ac1bf | 2006-04-13 00:43:35 +0000 | [diff] [blame] | 1368 | let isCommutable = 1 in { |
| 1369 | def PADDSBrr : PDI<0xEC, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1370 | "paddsb {$src2, $dst|$dst, $src2}", |
| 1371 | [(set VR128:$dst, (int_x86_sse2_padds_b VR128:$src1, |
| 1372 | VR128:$src2))]>; |
| 1373 | def PADDSWrr : PDI<0xED, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1374 | "paddsw {$src2, $dst|$dst, $src2}", |
| 1375 | [(set VR128:$dst, (int_x86_sse2_padds_w VR128:$src1, |
| 1376 | VR128:$src2))]>; |
| 1377 | def PADDUSBrr : PDI<0xDC, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1378 | "paddusb {$src2, $dst|$dst, $src2}", |
| 1379 | [(set VR128:$dst, (int_x86_sse2_paddus_b VR128:$src1, |
| 1380 | VR128:$src2))]>; |
| 1381 | def PADDUSWrr : PDI<0xDD, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1382 | "paddusw {$src2, $dst|$dst, $src2}", |
| 1383 | [(set VR128:$dst, (int_x86_sse2_paddus_w VR128:$src1, |
| 1384 | VR128:$src2))]>; |
| 1385 | } |
| 1386 | def PADDSBrm : PDI<0xEC, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| 1387 | "paddsb {$src2, $dst|$dst, $src2}", |
| 1388 | [(set VR128:$dst, (int_x86_sse2_padds_b VR128:$src1, |
| 1389 | (bc_v16i8 (loadv2i64 addr:$src2))))]>; |
| 1390 | def PADDSWrm : PDI<0xED, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| 1391 | "paddsw {$src2, $dst|$dst, $src2}", |
| 1392 | [(set VR128:$dst, (int_x86_sse2_padds_w VR128:$src1, |
| 1393 | (bc_v8i16 (loadv2i64 addr:$src2))))]>; |
| 1394 | def PADDUSBrm : PDI<0xDC, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| 1395 | "paddusb {$src2, $dst|$dst, $src2}", |
| 1396 | [(set VR128:$dst, (int_x86_sse2_paddus_b VR128:$src1, |
| 1397 | (bc_v16i8 (loadv2i64 addr:$src2))))]>; |
| 1398 | def PADDUSWrm : PDI<0xDD, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| 1399 | "paddusw {$src2, $dst|$dst, $src2}", |
| 1400 | [(set VR128:$dst, (int_x86_sse2_paddus_w VR128:$src1, |
| 1401 | (bc_v8i16 (loadv2i64 addr:$src2))))]>; |
| 1402 | |
| 1403 | |
| Evan Cheng | 7b1d34b | 2006-03-25 01:33:37 +0000 | [diff] [blame] | 1404 | def PSUBBrr : PDI<0xF8, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1405 | "psubb {$src2, $dst|$dst, $src2}", |
| 1406 | [(set VR128:$dst, (v16i8 (sub VR128:$src1, VR128:$src2)))]>; |
| 1407 | def PSUBWrr : PDI<0xF9, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1408 | "psubw {$src2, $dst|$dst, $src2}", |
| 1409 | [(set VR128:$dst, (v8i16 (sub VR128:$src1, VR128:$src2)))]>; |
| 1410 | def PSUBDrr : PDI<0xFA, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1411 | "psubd {$src2, $dst|$dst, $src2}", |
| 1412 | [(set VR128:$dst, (v4i32 (sub VR128:$src1, VR128:$src2)))]>; |
| Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1413 | def PSUBQrr : PDI<0xFB, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1414 | "psubq {$src2, $dst|$dst, $src2}", |
| 1415 | [(set VR128:$dst, (v2i64 (sub VR128:$src1, VR128:$src2)))]>; |
| Evan Cheng | 7b1d34b | 2006-03-25 01:33:37 +0000 | [diff] [blame] | 1416 | |
| Evan Cheng | 49ac1bf | 2006-04-13 00:43:35 +0000 | [diff] [blame] | 1417 | def PSUBBrm : PDI<0xF8, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| Evan Cheng | 7b1d34b | 2006-03-25 01:33:37 +0000 | [diff] [blame] | 1418 | "psubb {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 083248e | 2006-04-17 18:05:01 +0000 | [diff] [blame] | 1419 | [(set VR128:$dst, (sub VR128:$src1, |
| 1420 | (bc_v16i8 (loadv2i64 addr:$src2))))]>; |
| Evan Cheng | 49ac1bf | 2006-04-13 00:43:35 +0000 | [diff] [blame] | 1421 | def PSUBWrm : PDI<0xF9, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| Evan Cheng | 7b1d34b | 2006-03-25 01:33:37 +0000 | [diff] [blame] | 1422 | "psubw {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 083248e | 2006-04-17 18:05:01 +0000 | [diff] [blame] | 1423 | [(set VR128:$dst, (sub VR128:$src1, |
| 1424 | (bc_v8i16 (loadv2i64 addr:$src2))))]>; |
| Evan Cheng | 49ac1bf | 2006-04-13 00:43:35 +0000 | [diff] [blame] | 1425 | def PSUBDrm : PDI<0xFA, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| Evan Cheng | 7b1d34b | 2006-03-25 01:33:37 +0000 | [diff] [blame] | 1426 | "psubd {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 083248e | 2006-04-17 18:05:01 +0000 | [diff] [blame] | 1427 | [(set VR128:$dst, (sub VR128:$src1, |
| 1428 | (bc_v4i32 (loadv2i64 addr:$src2))))]>; |
| Evan Cheng | 49ac1bf | 2006-04-13 00:43:35 +0000 | [diff] [blame] | 1429 | def PSUBQrm : PDI<0xFB, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1430 | "psubd {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 083248e | 2006-04-17 18:05:01 +0000 | [diff] [blame] | 1431 | [(set VR128:$dst, (sub VR128:$src1, |
| 1432 | (loadv2i64 addr:$src2)))]>; |
| Evan Cheng | 49ac1bf | 2006-04-13 00:43:35 +0000 | [diff] [blame] | 1433 | |
| 1434 | def PSUBSBrr : PDI<0xE8, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1435 | "psubsb {$src2, $dst|$dst, $src2}", |
| 1436 | [(set VR128:$dst, (int_x86_sse2_psubs_b VR128:$src1, |
| 1437 | VR128:$src2))]>; |
| 1438 | def PSUBSWrr : PDI<0xE9, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1439 | "psubsw {$src2, $dst|$dst, $src2}", |
| 1440 | [(set VR128:$dst, (int_x86_sse2_psubs_w VR128:$src1, |
| 1441 | VR128:$src2))]>; |
| 1442 | def PSUBUSBrr : PDI<0xD8, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1443 | "psubusb {$src2, $dst|$dst, $src2}", |
| 1444 | [(set VR128:$dst, (int_x86_sse2_psubus_b VR128:$src1, |
| 1445 | VR128:$src2))]>; |
| 1446 | def PSUBUSWrr : PDI<0xD9, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1447 | "psubusw {$src2, $dst|$dst, $src2}", |
| 1448 | [(set VR128:$dst, (int_x86_sse2_psubus_w VR128:$src1, |
| 1449 | VR128:$src2))]>; |
| 1450 | |
| Evan Cheng | 2f40b1b | 2006-04-13 05:24:54 +0000 | [diff] [blame] | 1451 | def PSUBSBrm : PDI<0xE8, MRMSrcMem, |
| 1452 | (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| Evan Cheng | 49ac1bf | 2006-04-13 00:43:35 +0000 | [diff] [blame] | 1453 | "psubsb {$src2, $dst|$dst, $src2}", |
| 1454 | [(set VR128:$dst, (int_x86_sse2_psubs_b VR128:$src1, |
| 1455 | (bc_v16i8 (loadv2i64 addr:$src2))))]>; |
| Evan Cheng | 2f40b1b | 2006-04-13 05:24:54 +0000 | [diff] [blame] | 1456 | def PSUBSWrm : PDI<0xE9, MRMSrcMem, |
| 1457 | (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| Evan Cheng | 49ac1bf | 2006-04-13 00:43:35 +0000 | [diff] [blame] | 1458 | "psubsw {$src2, $dst|$dst, $src2}", |
| 1459 | [(set VR128:$dst, (int_x86_sse2_psubs_w VR128:$src1, |
| 1460 | (bc_v8i16 (loadv2i64 addr:$src2))))]>; |
| Evan Cheng | 2f40b1b | 2006-04-13 05:24:54 +0000 | [diff] [blame] | 1461 | def PSUBUSBrm : PDI<0xD8, MRMSrcMem, |
| 1462 | (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| Evan Cheng | 49ac1bf | 2006-04-13 00:43:35 +0000 | [diff] [blame] | 1463 | "psubusb {$src2, $dst|$dst, $src2}", |
| 1464 | [(set VR128:$dst, (int_x86_sse2_psubus_b VR128:$src1, |
| 1465 | (bc_v16i8 (loadv2i64 addr:$src2))))]>; |
| Evan Cheng | 2f40b1b | 2006-04-13 05:24:54 +0000 | [diff] [blame] | 1466 | def PSUBUSWrm : PDI<0xD9, MRMSrcMem, |
| 1467 | (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| Evan Cheng | 49ac1bf | 2006-04-13 00:43:35 +0000 | [diff] [blame] | 1468 | "psubusw {$src2, $dst|$dst, $src2}", |
| 1469 | [(set VR128:$dst, (int_x86_sse2_psubus_w VR128:$src1, |
| 1470 | (bc_v8i16 (loadv2i64 addr:$src2))))]>; |
| Evan Cheng | 2f40b1b | 2006-04-13 05:24:54 +0000 | [diff] [blame] | 1471 | |
| 1472 | let isCommutable = 1 in { |
| 1473 | def PMULHUWrr : PDI<0xE4, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1474 | "pmulhuw {$src2, $dst|$dst, $src2}", |
| 1475 | [(set VR128:$dst, (int_x86_sse2_pmulhu_w VR128:$src1, |
| 1476 | VR128:$src2))]>; |
| 1477 | def PMULHWrr : PDI<0xE5, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1478 | "pmulhw {$src2, $dst|$dst, $src2}", |
| 1479 | [(set VR128:$dst, (int_x86_sse2_pmulh_w VR128:$src1, |
| 1480 | VR128:$src2))]>; |
| 1481 | def PMULLWrr : PDI<0xD5, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1482 | "pmullw {$src2, $dst|$dst, $src2}", |
| 1483 | [(set VR128:$dst, (v8i16 (mul VR128:$src1, VR128:$src2)))]>; |
| 1484 | def PMULUDQrr : PDI<0xF4, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1485 | "pmuludq {$src2, $dst|$dst, $src2}", |
| 1486 | [(set VR128:$dst, (int_x86_sse2_pmulu_dq VR128:$src1, |
| 1487 | VR128:$src2))]>; |
| 1488 | } |
| Evan Cheng | 2f40b1b | 2006-04-13 05:24:54 +0000 | [diff] [blame] | 1489 | def PMULHUWrm : PDI<0xE4, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| 1490 | "pmulhuw {$src2, $dst|$dst, $src2}", |
| 1491 | [(set VR128:$dst, (int_x86_sse2_pmulhu_w VR128:$src1, |
| 1492 | (bc_v8i16 (loadv2i64 addr:$src2))))]>; |
| 1493 | def PMULHWrm : PDI<0xE5, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| 1494 | "pmulhw {$src2, $dst|$dst, $src2}", |
| 1495 | [(set VR128:$dst, (int_x86_sse2_pmulh_w VR128:$src1, |
| 1496 | (bc_v8i16 (loadv2i64 addr:$src2))))]>; |
| 1497 | def PMULLWrm : PDI<0xD5, MRMSrcMem, |
| 1498 | (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| 1499 | "pmullw {$src2, $dst|$dst, $src2}", |
| 1500 | [(set VR128:$dst, (v8i16 (mul VR128:$src1, |
| 1501 | (bc_v8i16 (loadv2i64 addr:$src2)))))]>; |
| 1502 | def PMULUDQrm : PDI<0xF4, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| 1503 | "pmuludq {$src2, $dst|$dst, $src2}", |
| 1504 | [(set VR128:$dst, (int_x86_sse2_pmulu_dq VR128:$src1, |
| 1505 | (bc_v4i32 (loadv2i64 addr:$src2))))]>; |
| 1506 | |
| Evan Cheng | 0058694 | 2006-04-13 06:11:45 +0000 | [diff] [blame] | 1507 | let isCommutable = 1 in { |
| Evan Cheng | 2f40b1b | 2006-04-13 05:24:54 +0000 | [diff] [blame] | 1508 | def PMADDWDrr : PDI<0xF5, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1509 | "pmaddwd {$src2, $dst|$dst, $src2}", |
| 1510 | [(set VR128:$dst, (int_x86_sse2_pmadd_wd VR128:$src1, |
| 1511 | VR128:$src2))]>; |
| Evan Cheng | 0058694 | 2006-04-13 06:11:45 +0000 | [diff] [blame] | 1512 | } |
| Evan Cheng | 2f40b1b | 2006-04-13 05:24:54 +0000 | [diff] [blame] | 1513 | def PMADDWDrm : PDI<0xF5, MRMSrcMem, |
| 1514 | (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| 1515 | "pmaddwd {$src2, $dst|$dst, $src2}", |
| 1516 | [(set VR128:$dst, (int_x86_sse2_pmadd_wd VR128:$src1, |
| 1517 | (bc_v8i16 (loadv2i64 addr:$src2))))]>; |
| 1518 | |
| Evan Cheng | 0058694 | 2006-04-13 06:11:45 +0000 | [diff] [blame] | 1519 | let isCommutable = 1 in { |
| Evan Cheng | 2f40b1b | 2006-04-13 05:24:54 +0000 | [diff] [blame] | 1520 | def PAVGBrr : PDI<0xE0, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1521 | "pavgb {$src2, $dst|$dst, $src2}", |
| 1522 | [(set VR128:$dst, (int_x86_sse2_pavg_b VR128:$src1, |
| 1523 | VR128:$src2))]>; |
| 1524 | def PAVGWrr : PDI<0xE3, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1525 | "pavgw {$src2, $dst|$dst, $src2}", |
| 1526 | [(set VR128:$dst, (int_x86_sse2_pavg_w VR128:$src1, |
| 1527 | VR128:$src2))]>; |
| Evan Cheng | 0058694 | 2006-04-13 06:11:45 +0000 | [diff] [blame] | 1528 | } |
| Evan Cheng | 2f40b1b | 2006-04-13 05:24:54 +0000 | [diff] [blame] | 1529 | def PAVGBrm : PDI<0xE0, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| 1530 | "pavgb {$src2, $dst|$dst, $src2}", |
| 1531 | [(set VR128:$dst, (int_x86_sse2_pavg_b VR128:$src1, |
| 1532 | (bc_v16i8 (loadv2i64 addr:$src2))))]>; |
| 1533 | def PAVGWrm : PDI<0xE3, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| 1534 | "pavgw {$src2, $dst|$dst, $src2}", |
| 1535 | [(set VR128:$dst, (int_x86_sse2_pavg_w VR128:$src1, |
| 1536 | (bc_v8i16 (loadv2i64 addr:$src2))))]>; |
| Evan Cheng | 0058694 | 2006-04-13 06:11:45 +0000 | [diff] [blame] | 1537 | |
| 1538 | let isCommutable = 1 in { |
| 1539 | def PMAXUBrr : PDI<0xDE, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1540 | "pmaxub {$src2, $dst|$dst, $src2}", |
| 1541 | [(set VR128:$dst, (int_x86_sse2_pmaxu_b VR128:$src1, |
| 1542 | VR128:$src2))]>; |
| 1543 | def PMAXSWrr : PDI<0xEE, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1544 | "pmaxsw {$src2, $dst|$dst, $src2}", |
| 1545 | [(set VR128:$dst, (int_x86_sse2_pmaxs_w VR128:$src1, |
| 1546 | VR128:$src2))]>; |
| 1547 | } |
| 1548 | def PMAXUBrm : PDI<0xDE, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| 1549 | "pmaxub {$src2, $dst|$dst, $src2}", |
| 1550 | [(set VR128:$dst, (int_x86_sse2_pmaxu_b VR128:$src1, |
| 1551 | (bc_v16i8 (loadv2i64 addr:$src2))))]>; |
| 1552 | def PMAXSWrm : PDI<0xEE, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| 1553 | "pmaxsw {$src2, $dst|$dst, $src2}", |
| 1554 | [(set VR128:$dst, (int_x86_sse2_pmaxs_w VR128:$src1, |
| 1555 | (bc_v8i16 (loadv2i64 addr:$src2))))]>; |
| 1556 | |
| 1557 | let isCommutable = 1 in { |
| 1558 | def PMINUBrr : PDI<0xDA, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1559 | "pminub {$src2, $dst|$dst, $src2}", |
| 1560 | [(set VR128:$dst, (int_x86_sse2_pminu_b VR128:$src1, |
| 1561 | VR128:$src2))]>; |
| 1562 | def PMINSWrr : PDI<0xEA, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1563 | "pminsw {$src2, $dst|$dst, $src2}", |
| 1564 | [(set VR128:$dst, (int_x86_sse2_pmins_w VR128:$src1, |
| 1565 | VR128:$src2))]>; |
| 1566 | } |
| 1567 | def PMINUBrm : PDI<0xDA, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| 1568 | "pminub {$src2, $dst|$dst, $src2}", |
| 1569 | [(set VR128:$dst, (int_x86_sse2_pminu_b VR128:$src1, |
| 1570 | (bc_v16i8 (loadv2i64 addr:$src2))))]>; |
| 1571 | def PMINSWrm : PDI<0xEA, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| 1572 | "pminsw {$src2, $dst|$dst, $src2}", |
| 1573 | [(set VR128:$dst, (int_x86_sse2_pmins_w VR128:$src1, |
| 1574 | (bc_v8i16 (loadv2i64 addr:$src2))))]>; |
| 1575 | |
| 1576 | |
| 1577 | let isCommutable = 1 in { |
| 1578 | def PSADBWrr : PDI<0xE0, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1579 | "psadbw {$src2, $dst|$dst, $src2}", |
| 1580 | [(set VR128:$dst, (int_x86_sse2_psad_bw VR128:$src1, |
| 1581 | VR128:$src2))]>; |
| 1582 | } |
| 1583 | def PSADBWrm : PDI<0xE0, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| 1584 | "psadbw {$src2, $dst|$dst, $src2}", |
| 1585 | [(set VR128:$dst, (int_x86_sse2_psad_bw VR128:$src1, |
| 1586 | (bc_v16i8 (loadv2i64 addr:$src2))))]>; |
| Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1587 | } |
| Evan Cheng | c60bd97 | 2006-03-25 09:37:23 +0000 | [diff] [blame] | 1588 | |
| Evan Cheng | ff65e38 | 2006-04-04 21:49:39 +0000 | [diff] [blame] | 1589 | let isTwoAddress = 1 in { |
| Evan Cheng | 485130f | 2006-10-03 06:55:11 +0000 | [diff] [blame] | 1590 | def PSLLWrr : PDI<0xF1, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1591 | "psllw {$src2, $dst|$dst, $src2}", |
| 1592 | [(set VR128:$dst, (int_x86_sse2_psll_w VR128:$src1, |
| 1593 | VR128:$src2))]>; |
| 1594 | def PSLLWrm : PDI<0xF1, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| 1595 | "psllw {$src2, $dst|$dst, $src2}", |
| 1596 | [(set VR128:$dst, (int_x86_sse2_psll_w VR128:$src1, |
| 1597 | (bc_v4i32 (loadv2i64 addr:$src2))))]>; |
| Evan Cheng | 0ac8ea9 | 2006-04-14 00:14:05 +0000 | [diff] [blame] | 1598 | def PSLLWri : PDIi8<0x71, MRM6r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2), |
| 1599 | "psllw {$src2, $dst|$dst, $src2}", |
| 1600 | [(set VR128:$dst, (int_x86_sse2_psll_w VR128:$src1, |
| 1601 | (scalar_to_vector (i32 imm:$src2))))]>; |
| Evan Cheng | 485130f | 2006-10-03 06:55:11 +0000 | [diff] [blame] | 1602 | def PSLLDrr : PDI<0xF2, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1603 | "pslld {$src2, $dst|$dst, $src2}", |
| 1604 | [(set VR128:$dst, (int_x86_sse2_psll_d VR128:$src1, |
| 1605 | VR128:$src2))]>; |
| 1606 | def PSLLDrm : PDI<0xF2, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| 1607 | "pslld {$src2, $dst|$dst, $src2}", |
| 1608 | [(set VR128:$dst, (int_x86_sse2_psll_d VR128:$src1, |
| 1609 | (bc_v4i32 (loadv2i64 addr:$src2))))]>; |
| Evan Cheng | 0ac8ea9 | 2006-04-14 00:14:05 +0000 | [diff] [blame] | 1610 | def PSLLDri : PDIi8<0x72, MRM6r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2), |
| 1611 | "pslld {$src2, $dst|$dst, $src2}", |
| 1612 | [(set VR128:$dst, (int_x86_sse2_psll_d VR128:$src1, |
| 1613 | (scalar_to_vector (i32 imm:$src2))))]>; |
| Evan Cheng | 485130f | 2006-10-03 06:55:11 +0000 | [diff] [blame] | 1614 | def PSLLQrr : PDI<0xF3, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1615 | "psllq {$src2, $dst|$dst, $src2}", |
| 1616 | [(set VR128:$dst, (int_x86_sse2_psll_q VR128:$src1, |
| 1617 | VR128:$src2))]>; |
| 1618 | def PSLLQrm : PDI<0xF3, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| 1619 | "psllq {$src2, $dst|$dst, $src2}", |
| 1620 | [(set VR128:$dst, (int_x86_sse2_psll_q VR128:$src1, |
| 1621 | (bc_v4i32 (loadv2i64 addr:$src2))))]>; |
| Evan Cheng | 0ac8ea9 | 2006-04-14 00:14:05 +0000 | [diff] [blame] | 1622 | def PSLLQri : PDIi8<0x73, MRM6r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2), |
| 1623 | "psllq {$src2, $dst|$dst, $src2}", |
| 1624 | [(set VR128:$dst, (int_x86_sse2_psll_q VR128:$src1, |
| 1625 | (scalar_to_vector (i32 imm:$src2))))]>; |
| Evan Cheng | ff65e38 | 2006-04-04 21:49:39 +0000 | [diff] [blame] | 1626 | def PSLLDQri : PDIi8<0x73, MRM7r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2), |
| 1627 | "pslldq {$src2, $dst|$dst, $src2}", []>; |
| Evan Cheng | 0ac8ea9 | 2006-04-14 00:14:05 +0000 | [diff] [blame] | 1628 | |
| Evan Cheng | 485130f | 2006-10-03 06:55:11 +0000 | [diff] [blame] | 1629 | def PSRLWrr : PDI<0xD1, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1630 | "psrlw {$src2, $dst|$dst, $src2}", |
| 1631 | [(set VR128:$dst, (int_x86_sse2_psrl_w VR128:$src1, |
| 1632 | VR128:$src2))]>; |
| 1633 | def PSRLWrm : PDI<0xD1, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| 1634 | "psrlw {$src2, $dst|$dst, $src2}", |
| 1635 | [(set VR128:$dst, (int_x86_sse2_psrl_w VR128:$src1, |
| 1636 | (bc_v4i32 (loadv2i64 addr:$src2))))]>; |
| Evan Cheng | 0ac8ea9 | 2006-04-14 00:14:05 +0000 | [diff] [blame] | 1637 | def PSRLWri : PDIi8<0x71, MRM2r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2), |
| 1638 | "psrlw {$src2, $dst|$dst, $src2}", |
| 1639 | [(set VR128:$dst, (int_x86_sse2_psrl_w VR128:$src1, |
| 1640 | (scalar_to_vector (i32 imm:$src2))))]>; |
| Evan Cheng | 485130f | 2006-10-03 06:55:11 +0000 | [diff] [blame] | 1641 | def PSRLDrr : PDI<0xD2, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1642 | "psrld {$src2, $dst|$dst, $src2}", |
| 1643 | [(set VR128:$dst, (int_x86_sse2_psrl_d VR128:$src1, |
| 1644 | VR128:$src2))]>; |
| 1645 | def PSRLDrm : PDI<0xD2, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| 1646 | "psrld {$src2, $dst|$dst, $src2}", |
| 1647 | [(set VR128:$dst, (int_x86_sse2_psrl_d VR128:$src1, |
| 1648 | (bc_v4i32 (loadv2i64 addr:$src2))))]>; |
| Evan Cheng | 0ac8ea9 | 2006-04-14 00:14:05 +0000 | [diff] [blame] | 1649 | def PSRLDri : PDIi8<0x72, MRM2r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2), |
| 1650 | "psrld {$src2, $dst|$dst, $src2}", |
| 1651 | [(set VR128:$dst, (int_x86_sse2_psrl_d VR128:$src1, |
| 1652 | (scalar_to_vector (i32 imm:$src2))))]>; |
| Evan Cheng | 485130f | 2006-10-03 06:55:11 +0000 | [diff] [blame] | 1653 | def PSRLQrr : PDI<0xD3, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1654 | "psrlq {$src2, $dst|$dst, $src2}", |
| 1655 | [(set VR128:$dst, (int_x86_sse2_psrl_q VR128:$src1, |
| 1656 | VR128:$src2))]>; |
| 1657 | def PSRLQrm : PDI<0xD3, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| 1658 | "psrlq {$src2, $dst|$dst, $src2}", |
| 1659 | [(set VR128:$dst, (int_x86_sse2_psrl_q VR128:$src1, |
| 1660 | (bc_v4i32 (loadv2i64 addr:$src2))))]>; |
| Evan Cheng | 0ac8ea9 | 2006-04-14 00:14:05 +0000 | [diff] [blame] | 1661 | def PSRLQri : PDIi8<0x73, MRM2r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2), |
| 1662 | "psrlq {$src2, $dst|$dst, $src2}", |
| 1663 | [(set VR128:$dst, (int_x86_sse2_psrl_q VR128:$src1, |
| 1664 | (scalar_to_vector (i32 imm:$src2))))]>; |
| 1665 | def PSRLDQri : PDIi8<0x73, MRM3r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2), |
| Evan Cheng | ff65e38 | 2006-04-04 21:49:39 +0000 | [diff] [blame] | 1666 | "psrldq {$src2, $dst|$dst, $src2}", []>; |
| Evan Cheng | 0ac8ea9 | 2006-04-14 00:14:05 +0000 | [diff] [blame] | 1667 | |
| Evan Cheng | 485130f | 2006-10-03 06:55:11 +0000 | [diff] [blame] | 1668 | def PSRAWrr : PDI<0xE1, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1669 | "psraw {$src2, $dst|$dst, $src2}", |
| 1670 | [(set VR128:$dst, (int_x86_sse2_psra_w VR128:$src1, |
| 1671 | VR128:$src2))]>; |
| 1672 | def PSRAWrm : PDI<0xE1, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| 1673 | "psraw {$src2, $dst|$dst, $src2}", |
| 1674 | [(set VR128:$dst, (int_x86_sse2_psra_w VR128:$src1, |
| 1675 | (bc_v4i32 (loadv2i64 addr:$src2))))]>; |
| Evan Cheng | 0ac8ea9 | 2006-04-14 00:14:05 +0000 | [diff] [blame] | 1676 | def PSRAWri : PDIi8<0x71, MRM4r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2), |
| 1677 | "psraw {$src2, $dst|$dst, $src2}", |
| 1678 | [(set VR128:$dst, (int_x86_sse2_psra_w VR128:$src1, |
| 1679 | (scalar_to_vector (i32 imm:$src2))))]>; |
| Evan Cheng | 485130f | 2006-10-03 06:55:11 +0000 | [diff] [blame] | 1680 | def PSRADrr : PDI<0xE2, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1681 | "psrad {$src2, $dst|$dst, $src2}", |
| 1682 | [(set VR128:$dst, (int_x86_sse2_psra_d VR128:$src1, |
| 1683 | VR128:$src2))]>; |
| 1684 | def PSRADrm : PDI<0xE2, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| 1685 | "psrad {$src2, $dst|$dst, $src2}", |
| 1686 | [(set VR128:$dst, (int_x86_sse2_psra_d VR128:$src1, |
| 1687 | (bc_v4i32 (loadv2i64 addr:$src2))))]>; |
| Evan Cheng | 0ac8ea9 | 2006-04-14 00:14:05 +0000 | [diff] [blame] | 1688 | def PSRADri : PDIi8<0x72, MRM4r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2), |
| 1689 | "psrad {$src2, $dst|$dst, $src2}", |
| 1690 | [(set VR128:$dst, (int_x86_sse2_psra_d VR128:$src1, |
| 1691 | (scalar_to_vector (i32 imm:$src2))))]>; |
| Evan Cheng | ff65e38 | 2006-04-04 21:49:39 +0000 | [diff] [blame] | 1692 | } |
| 1693 | |
| Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1694 | // Logical |
| 1695 | let isTwoAddress = 1 in { |
| 1696 | let isCommutable = 1 in { |
| 1697 | def PANDrr : PDI<0xDB, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1698 | "pand {$src2, $dst|$dst, $src2}", |
| 1699 | [(set VR128:$dst, (v2i64 (and VR128:$src1, VR128:$src2)))]>; |
| Evan Cheng | 2b21ac6 | 2006-04-13 18:11:28 +0000 | [diff] [blame] | 1700 | def PORrr : PDI<0xEB, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1701 | "por {$src2, $dst|$dst, $src2}", |
| 1702 | [(set VR128:$dst, (v2i64 (or VR128:$src1, VR128:$src2)))]>; |
| 1703 | def PXORrr : PDI<0xEF, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1704 | "pxor {$src2, $dst|$dst, $src2}", |
| 1705 | [(set VR128:$dst, (v2i64 (xor VR128:$src1, VR128:$src2)))]>; |
| 1706 | } |
| Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1707 | |
| 1708 | def PANDrm : PDI<0xDB, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| 1709 | "pand {$src2, $dst|$dst, $src2}", |
| 1710 | [(set VR128:$dst, (v2i64 (and VR128:$src1, |
| 1711 | (load addr:$src2))))]>; |
| Evan Cheng | c6cb5bb | 2006-04-06 01:49:20 +0000 | [diff] [blame] | 1712 | def PORrm : PDI<0xEB, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1713 | "por {$src2, $dst|$dst, $src2}", |
| 1714 | [(set VR128:$dst, (v2i64 (or VR128:$src1, |
| 1715 | (load addr:$src2))))]>; |
| Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1716 | def PXORrm : PDI<0xEF, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| 1717 | "pxor {$src2, $dst|$dst, $src2}", |
| 1718 | [(set VR128:$dst, (v2i64 (xor VR128:$src1, |
| 1719 | (load addr:$src2))))]>; |
| Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1720 | |
| 1721 | def PANDNrr : PDI<0xDF, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1722 | "pandn {$src2, $dst|$dst, $src2}", |
| 1723 | [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1), |
| 1724 | VR128:$src2)))]>; |
| 1725 | |
| 1726 | def PANDNrm : PDI<0xDF, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| 1727 | "pandn {$src2, $dst|$dst, $src2}", |
| 1728 | [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1), |
| 1729 | (load addr:$src2))))]>; |
| 1730 | } |
| 1731 | |
| Evan Cheng | 9ab1ac5 | 2006-04-14 23:32:40 +0000 | [diff] [blame] | 1732 | // SSE2 Integer comparison |
| 1733 | let isTwoAddress = 1 in { |
| 1734 | def PCMPEQBrr : PDI<0x74, MRMSrcReg, |
| 1735 | (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1736 | "pcmpeqb {$src2, $dst|$dst, $src2}", |
| 1737 | [(set VR128:$dst, (int_x86_sse2_pcmpeq_b VR128:$src1, |
| 1738 | VR128:$src2))]>; |
| Evan Cheng | 60d3fa2 | 2006-04-15 06:10:09 +0000 | [diff] [blame] | 1739 | def PCMPEQBrm : PDI<0x74, MRMSrcMem, |
| Evan Cheng | 9ab1ac5 | 2006-04-14 23:32:40 +0000 | [diff] [blame] | 1740 | (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| 1741 | "pcmpeqb {$src2, $dst|$dst, $src2}", |
| 1742 | [(set VR128:$dst, (int_x86_sse2_pcmpeq_b VR128:$src1, |
| 1743 | (bc_v16i8 (loadv2i64 addr:$src2))))]>; |
| 1744 | def PCMPEQWrr : PDI<0x75, MRMSrcReg, |
| 1745 | (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1746 | "pcmpeqw {$src2, $dst|$dst, $src2}", |
| 1747 | [(set VR128:$dst, (int_x86_sse2_pcmpeq_w VR128:$src1, |
| 1748 | VR128:$src2))]>; |
| Evan Cheng | 60d3fa2 | 2006-04-15 06:10:09 +0000 | [diff] [blame] | 1749 | def PCMPEQWrm : PDI<0x75, MRMSrcMem, |
| Evan Cheng | 9ab1ac5 | 2006-04-14 23:32:40 +0000 | [diff] [blame] | 1750 | (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| 1751 | "pcmpeqw {$src2, $dst|$dst, $src2}", |
| 1752 | [(set VR128:$dst, (int_x86_sse2_pcmpeq_w VR128:$src1, |
| 1753 | (bc_v8i16 (loadv2i64 addr:$src2))))]>; |
| 1754 | def PCMPEQDrr : PDI<0x76, MRMSrcReg, |
| 1755 | (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1756 | "pcmpeqd {$src2, $dst|$dst, $src2}", |
| 1757 | [(set VR128:$dst, (int_x86_sse2_pcmpeq_d VR128:$src1, |
| 1758 | VR128:$src2))]>; |
| Evan Cheng | 60d3fa2 | 2006-04-15 06:10:09 +0000 | [diff] [blame] | 1759 | def PCMPEQDrm : PDI<0x76, MRMSrcMem, |
| Evan Cheng | 9ab1ac5 | 2006-04-14 23:32:40 +0000 | [diff] [blame] | 1760 | (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| 1761 | "pcmpeqd {$src2, $dst|$dst, $src2}", |
| 1762 | [(set VR128:$dst, (int_x86_sse2_pcmpeq_d VR128:$src1, |
| 1763 | (bc_v4i32 (loadv2i64 addr:$src2))))]>; |
| 1764 | |
| 1765 | def PCMPGTBrr : PDI<0x64, MRMSrcReg, |
| 1766 | (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1767 | "pcmpgtb {$src2, $dst|$dst, $src2}", |
| 1768 | [(set VR128:$dst, (int_x86_sse2_pcmpgt_b VR128:$src1, |
| 1769 | VR128:$src2))]>; |
| Evan Cheng | 60d3fa2 | 2006-04-15 06:10:09 +0000 | [diff] [blame] | 1770 | def PCMPGTBrm : PDI<0x64, MRMSrcMem, |
| Evan Cheng | 9ab1ac5 | 2006-04-14 23:32:40 +0000 | [diff] [blame] | 1771 | (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| 1772 | "pcmpgtb {$src2, $dst|$dst, $src2}", |
| 1773 | [(set VR128:$dst, (int_x86_sse2_pcmpgt_b VR128:$src1, |
| 1774 | (bc_v16i8 (loadv2i64 addr:$src2))))]>; |
| 1775 | def PCMPGTWrr : PDI<0x65, MRMSrcReg, |
| 1776 | (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1777 | "pcmpgtw {$src2, $dst|$dst, $src2}", |
| 1778 | [(set VR128:$dst, (int_x86_sse2_pcmpgt_w VR128:$src1, |
| 1779 | VR128:$src2))]>; |
| Evan Cheng | 60d3fa2 | 2006-04-15 06:10:09 +0000 | [diff] [blame] | 1780 | def PCMPGTWrm : PDI<0x65, MRMSrcMem, |
| Evan Cheng | 9ab1ac5 | 2006-04-14 23:32:40 +0000 | [diff] [blame] | 1781 | (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| 1782 | "pcmpgtw {$src2, $dst|$dst, $src2}", |
| 1783 | [(set VR128:$dst, (int_x86_sse2_pcmpgt_w VR128:$src1, |
| 1784 | (bc_v8i16 (loadv2i64 addr:$src2))))]>; |
| 1785 | def PCMPGTDrr : PDI<0x66, MRMSrcReg, |
| 1786 | (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1787 | "pcmpgtd {$src2, $dst|$dst, $src2}", |
| 1788 | [(set VR128:$dst, (int_x86_sse2_pcmpgt_d VR128:$src1, |
| 1789 | VR128:$src2))]>; |
| Evan Cheng | 60d3fa2 | 2006-04-15 06:10:09 +0000 | [diff] [blame] | 1790 | def PCMPGTDrm : PDI<0x66, MRMSrcMem, |
| Evan Cheng | 9ab1ac5 | 2006-04-14 23:32:40 +0000 | [diff] [blame] | 1791 | (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| 1792 | "pcmpgtd {$src2, $dst|$dst, $src2}", |
| 1793 | [(set VR128:$dst, (int_x86_sse2_pcmpgt_d VR128:$src1, |
| 1794 | (bc_v4i32 (loadv2i64 addr:$src2))))]>; |
| 1795 | } |
| 1796 | |
| Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1797 | // Pack instructions |
| 1798 | let isTwoAddress = 1 in { |
| 1799 | def PACKSSWBrr : PDI<0x63, MRMSrcReg, (ops VR128:$dst, VR128:$src1, |
| 1800 | VR128:$src2), |
| 1801 | "packsswb {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 591f740 | 2006-03-29 23:53:14 +0000 | [diff] [blame] | 1802 | [(set VR128:$dst, (v8i16 (int_x86_sse2_packsswb_128 |
| 1803 | VR128:$src1, |
| 1804 | VR128:$src2)))]>; |
| Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1805 | def PACKSSWBrm : PDI<0x63, MRMSrcMem, (ops VR128:$dst, VR128:$src1, |
| 1806 | i128mem:$src2), |
| 1807 | "packsswb {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 591f740 | 2006-03-29 23:53:14 +0000 | [diff] [blame] | 1808 | [(set VR128:$dst, (v8i16 (int_x86_sse2_packsswb_128 |
| 1809 | VR128:$src1, |
| 1810 | (bc_v8i16 (loadv2f64 addr:$src2)))))]>; |
| Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1811 | def PACKSSDWrr : PDI<0x6B, MRMSrcReg, (ops VR128:$dst, VR128:$src1, |
| 1812 | VR128:$src2), |
| Evan Cheng | 591f740 | 2006-03-29 23:53:14 +0000 | [diff] [blame] | 1813 | "packssdw {$src2, $dst|$dst, $src2}", |
| 1814 | [(set VR128:$dst, (v4i32 (int_x86_sse2_packssdw_128 |
| 1815 | VR128:$src1, |
| 1816 | VR128:$src2)))]>; |
| Evan Cheng | 60d3fa2 | 2006-04-15 06:10:09 +0000 | [diff] [blame] | 1817 | def PACKSSDWrm : PDI<0x6B, MRMSrcMem, (ops VR128:$dst, VR128:$src1, |
| Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1818 | i128mem:$src2), |
| Evan Cheng | 591f740 | 2006-03-29 23:53:14 +0000 | [diff] [blame] | 1819 | "packssdw {$src2, $dst|$dst, $src2}", |
| 1820 | [(set VR128:$dst, (v4i32 (int_x86_sse2_packssdw_128 |
| 1821 | VR128:$src1, |
| 1822 | (bc_v4i32 (loadv2i64 addr:$src2)))))]>; |
| Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1823 | def PACKUSWBrr : PDI<0x67, MRMSrcReg, (ops VR128:$dst, VR128:$src1, |
| 1824 | VR128:$src2), |
| 1825 | "packuswb {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 591f740 | 2006-03-29 23:53:14 +0000 | [diff] [blame] | 1826 | [(set VR128:$dst, (v8i16 (int_x86_sse2_packuswb_128 |
| 1827 | VR128:$src1, |
| 1828 | VR128:$src2)))]>; |
| Evan Cheng | 60d3fa2 | 2006-04-15 06:10:09 +0000 | [diff] [blame] | 1829 | def PACKUSWBrm : PDI<0x67, MRMSrcMem, (ops VR128:$dst, VR128:$src1, |
| Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1830 | i128mem:$src2), |
| 1831 | "packuswb {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 591f740 | 2006-03-29 23:53:14 +0000 | [diff] [blame] | 1832 | [(set VR128:$dst, (v8i16 (int_x86_sse2_packuswb_128 |
| 1833 | VR128:$src1, |
| 1834 | (bc_v8i16 (loadv2i64 addr:$src2)))))]>; |
| Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1835 | } |
| 1836 | |
| 1837 | // Shuffle and unpack instructions |
| Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 1838 | def PSHUFDri : PDIi8<0x70, MRMSrcReg, |
| Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1839 | (ops VR128:$dst, VR128:$src1, i8imm:$src2), |
| 1840 | "pshufd {$src2, $src1, $dst|$dst, $src1, $src2}", |
| 1841 | [(set VR128:$dst, (v4i32 (vector_shuffle |
| 1842 | VR128:$src1, (undef), |
| 1843 | PSHUFD_shuffle_mask:$src2)))]>; |
| Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 1844 | def PSHUFDmi : PDIi8<0x70, MRMSrcMem, |
| Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1845 | (ops VR128:$dst, i128mem:$src1, i8imm:$src2), |
| 1846 | "pshufd {$src2, $src1, $dst|$dst, $src1, $src2}", |
| 1847 | [(set VR128:$dst, (v4i32 (vector_shuffle |
| Evan Cheng | 91b740d | 2006-04-12 17:12:36 +0000 | [diff] [blame] | 1848 | (bc_v4i32 (loadv2i64 addr:$src1)), |
| 1849 | (undef), |
| Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1850 | PSHUFD_shuffle_mask:$src2)))]>; |
| 1851 | |
| 1852 | // SSE2 with ImmT == Imm8 and XS prefix. |
| Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 1853 | def PSHUFHWri : Ii8<0x70, MRMSrcReg, |
| Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1854 | (ops VR128:$dst, VR128:$src1, i8imm:$src2), |
| 1855 | "pshufhw {$src2, $src1, $dst|$dst, $src1, $src2}", |
| 1856 | [(set VR128:$dst, (v8i16 (vector_shuffle |
| 1857 | VR128:$src1, (undef), |
| 1858 | PSHUFHW_shuffle_mask:$src2)))]>, |
| 1859 | XS, Requires<[HasSSE2]>; |
| Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 1860 | def PSHUFHWmi : Ii8<0x70, MRMSrcMem, |
| Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1861 | (ops VR128:$dst, i128mem:$src1, i8imm:$src2), |
| 1862 | "pshufhw {$src2, $src1, $dst|$dst, $src1, $src2}", |
| 1863 | [(set VR128:$dst, (v8i16 (vector_shuffle |
| Evan Cheng | 91b740d | 2006-04-12 17:12:36 +0000 | [diff] [blame] | 1864 | (bc_v8i16 (loadv2i64 addr:$src1)), |
| 1865 | (undef), |
| Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1866 | PSHUFHW_shuffle_mask:$src2)))]>, |
| 1867 | XS, Requires<[HasSSE2]>; |
| 1868 | |
| 1869 | // SSE2 with ImmT == Imm8 and XD prefix. |
| Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 1870 | def PSHUFLWri : Ii8<0x70, MRMSrcReg, |
| Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1871 | (ops VR128:$dst, VR128:$src1, i32i8imm:$src2), |
| Evan Cheng | 7d9061e | 2006-03-30 19:54:57 +0000 | [diff] [blame] | 1872 | "pshuflw {$src2, $src1, $dst|$dst, $src1, $src2}", |
| Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1873 | [(set VR128:$dst, (v8i16 (vector_shuffle |
| 1874 | VR128:$src1, (undef), |
| 1875 | PSHUFLW_shuffle_mask:$src2)))]>, |
| 1876 | XD, Requires<[HasSSE2]>; |
| Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 1877 | def PSHUFLWmi : Ii8<0x70, MRMSrcMem, |
| Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1878 | (ops VR128:$dst, i128mem:$src1, i32i8imm:$src2), |
| Evan Cheng | 7d9061e | 2006-03-30 19:54:57 +0000 | [diff] [blame] | 1879 | "pshuflw {$src2, $src1, $dst|$dst, $src1, $src2}", |
| Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1880 | [(set VR128:$dst, (v8i16 (vector_shuffle |
| Evan Cheng | 91b740d | 2006-04-12 17:12:36 +0000 | [diff] [blame] | 1881 | (bc_v8i16 (loadv2i64 addr:$src1)), |
| 1882 | (undef), |
| Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1883 | PSHUFLW_shuffle_mask:$src2)))]>, |
| 1884 | XD, Requires<[HasSSE2]>; |
| 1885 | |
| 1886 | let isTwoAddress = 1 in { |
| Evan Cheng | c60bd97 | 2006-03-25 09:37:23 +0000 | [diff] [blame] | 1887 | def PUNPCKLBWrr : PDI<0x60, MRMSrcReg, |
| 1888 | (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1889 | "punpcklbw {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 0038e59 | 2006-03-28 00:39:58 +0000 | [diff] [blame] | 1890 | [(set VR128:$dst, |
| 1891 | (v16i8 (vector_shuffle VR128:$src1, VR128:$src2, |
| 1892 | UNPCKL_shuffle_mask)))]>; |
| Evan Cheng | c60bd97 | 2006-03-25 09:37:23 +0000 | [diff] [blame] | 1893 | def PUNPCKLBWrm : PDI<0x60, MRMSrcMem, |
| 1894 | (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| 1895 | "punpcklbw {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 0038e59 | 2006-03-28 00:39:58 +0000 | [diff] [blame] | 1896 | [(set VR128:$dst, |
| Evan Cheng | 91b740d | 2006-04-12 17:12:36 +0000 | [diff] [blame] | 1897 | (v16i8 (vector_shuffle VR128:$src1, |
| 1898 | (bc_v16i8 (loadv2i64 addr:$src2)), |
| Evan Cheng | 0038e59 | 2006-03-28 00:39:58 +0000 | [diff] [blame] | 1899 | UNPCKL_shuffle_mask)))]>; |
| Evan Cheng | c60bd97 | 2006-03-25 09:37:23 +0000 | [diff] [blame] | 1900 | def PUNPCKLWDrr : PDI<0x61, MRMSrcReg, |
| 1901 | (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1902 | "punpcklwd {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 0038e59 | 2006-03-28 00:39:58 +0000 | [diff] [blame] | 1903 | [(set VR128:$dst, |
| 1904 | (v8i16 (vector_shuffle VR128:$src1, VR128:$src2, |
| 1905 | UNPCKL_shuffle_mask)))]>; |
| Evan Cheng | c60bd97 | 2006-03-25 09:37:23 +0000 | [diff] [blame] | 1906 | def PUNPCKLWDrm : PDI<0x61, MRMSrcMem, |
| 1907 | (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| 1908 | "punpcklwd {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 0038e59 | 2006-03-28 00:39:58 +0000 | [diff] [blame] | 1909 | [(set VR128:$dst, |
| Evan Cheng | 91b740d | 2006-04-12 17:12:36 +0000 | [diff] [blame] | 1910 | (v8i16 (vector_shuffle VR128:$src1, |
| 1911 | (bc_v8i16 (loadv2i64 addr:$src2)), |
| Evan Cheng | 0038e59 | 2006-03-28 00:39:58 +0000 | [diff] [blame] | 1912 | UNPCKL_shuffle_mask)))]>; |
| Evan Cheng | c60bd97 | 2006-03-25 09:37:23 +0000 | [diff] [blame] | 1913 | def PUNPCKLDQrr : PDI<0x62, MRMSrcReg, |
| 1914 | (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1915 | "punpckldq {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 0038e59 | 2006-03-28 00:39:58 +0000 | [diff] [blame] | 1916 | [(set VR128:$dst, |
| 1917 | (v4i32 (vector_shuffle VR128:$src1, VR128:$src2, |
| 1918 | UNPCKL_shuffle_mask)))]>; |
| Evan Cheng | c60bd97 | 2006-03-25 09:37:23 +0000 | [diff] [blame] | 1919 | def PUNPCKLDQrm : PDI<0x62, MRMSrcMem, |
| 1920 | (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| 1921 | "punpckldq {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 0038e59 | 2006-03-28 00:39:58 +0000 | [diff] [blame] | 1922 | [(set VR128:$dst, |
| Evan Cheng | 91b740d | 2006-04-12 17:12:36 +0000 | [diff] [blame] | 1923 | (v4i32 (vector_shuffle VR128:$src1, |
| 1924 | (bc_v4i32 (loadv2i64 addr:$src2)), |
| Evan Cheng | 0038e59 | 2006-03-28 00:39:58 +0000 | [diff] [blame] | 1925 | UNPCKL_shuffle_mask)))]>; |
| Evan Cheng | c60bd97 | 2006-03-25 09:37:23 +0000 | [diff] [blame] | 1926 | def PUNPCKLQDQrr : PDI<0x6C, MRMSrcReg, |
| 1927 | (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 1928 | "punpcklqdq {$src2, $dst|$dst, $src2}", |
| 1929 | [(set VR128:$dst, |
| 1930 | (v2i64 (vector_shuffle VR128:$src1, VR128:$src2, |
| 1931 | UNPCKL_shuffle_mask)))]>; |
| Evan Cheng | c60bd97 | 2006-03-25 09:37:23 +0000 | [diff] [blame] | 1932 | def PUNPCKLQDQrm : PDI<0x6C, MRMSrcMem, |
| 1933 | (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 1934 | "punpcklqdq {$src2, $dst|$dst, $src2}", |
| 1935 | [(set VR128:$dst, |
| Evan Cheng | 91b740d | 2006-04-12 17:12:36 +0000 | [diff] [blame] | 1936 | (v2i64 (vector_shuffle VR128:$src1, |
| 1937 | (loadv2i64 addr:$src2), |
| Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 1938 | UNPCKL_shuffle_mask)))]>; |
| Evan Cheng | c60bd97 | 2006-03-25 09:37:23 +0000 | [diff] [blame] | 1939 | |
| 1940 | def PUNPCKHBWrr : PDI<0x68, MRMSrcReg, |
| 1941 | (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 1942 | "punpckhbw {$src2, $dst|$dst, $src2}", |
| 1943 | [(set VR128:$dst, |
| 1944 | (v16i8 (vector_shuffle VR128:$src1, VR128:$src2, |
| 1945 | UNPCKH_shuffle_mask)))]>; |
| Evan Cheng | c60bd97 | 2006-03-25 09:37:23 +0000 | [diff] [blame] | 1946 | def PUNPCKHBWrm : PDI<0x68, MRMSrcMem, |
| 1947 | (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 1948 | "punpckhbw {$src2, $dst|$dst, $src2}", |
| 1949 | [(set VR128:$dst, |
| Evan Cheng | 91b740d | 2006-04-12 17:12:36 +0000 | [diff] [blame] | 1950 | (v16i8 (vector_shuffle VR128:$src1, |
| 1951 | (bc_v16i8 (loadv2i64 addr:$src2)), |
| Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 1952 | UNPCKH_shuffle_mask)))]>; |
| Evan Cheng | c60bd97 | 2006-03-25 09:37:23 +0000 | [diff] [blame] | 1953 | def PUNPCKHWDrr : PDI<0x69, MRMSrcReg, |
| 1954 | (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 1955 | "punpckhwd {$src2, $dst|$dst, $src2}", |
| 1956 | [(set VR128:$dst, |
| 1957 | (v8i16 (vector_shuffle VR128:$src1, VR128:$src2, |
| 1958 | UNPCKH_shuffle_mask)))]>; |
| Evan Cheng | c60bd97 | 2006-03-25 09:37:23 +0000 | [diff] [blame] | 1959 | def PUNPCKHWDrm : PDI<0x69, MRMSrcMem, |
| 1960 | (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 1961 | "punpckhwd {$src2, $dst|$dst, $src2}", |
| 1962 | [(set VR128:$dst, |
| Evan Cheng | 91b740d | 2006-04-12 17:12:36 +0000 | [diff] [blame] | 1963 | (v8i16 (vector_shuffle VR128:$src1, |
| 1964 | (bc_v8i16 (loadv2i64 addr:$src2)), |
| Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 1965 | UNPCKH_shuffle_mask)))]>; |
| Evan Cheng | c60bd97 | 2006-03-25 09:37:23 +0000 | [diff] [blame] | 1966 | def PUNPCKHDQrr : PDI<0x6A, MRMSrcReg, |
| 1967 | (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 1968 | "punpckhdq {$src2, $dst|$dst, $src2}", |
| 1969 | [(set VR128:$dst, |
| 1970 | (v4i32 (vector_shuffle VR128:$src1, VR128:$src2, |
| 1971 | UNPCKH_shuffle_mask)))]>; |
| Evan Cheng | c60bd97 | 2006-03-25 09:37:23 +0000 | [diff] [blame] | 1972 | def PUNPCKHDQrm : PDI<0x6A, MRMSrcMem, |
| 1973 | (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 1974 | "punpckhdq {$src2, $dst|$dst, $src2}", |
| 1975 | [(set VR128:$dst, |
| Evan Cheng | 91b740d | 2006-04-12 17:12:36 +0000 | [diff] [blame] | 1976 | (v4i32 (vector_shuffle VR128:$src1, |
| 1977 | (bc_v4i32 (loadv2i64 addr:$src2)), |
| Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 1978 | UNPCKH_shuffle_mask)))]>; |
| Evan Cheng | c60bd97 | 2006-03-25 09:37:23 +0000 | [diff] [blame] | 1979 | def PUNPCKHQDQrr : PDI<0x6D, MRMSrcReg, |
| 1980 | (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| Evan Cheng | 3d1be07 | 2006-04-25 17:48:41 +0000 | [diff] [blame] | 1981 | "punpckhqdq {$src2, $dst|$dst, $src2}", |
| Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 1982 | [(set VR128:$dst, |
| 1983 | (v2i64 (vector_shuffle VR128:$src1, VR128:$src2, |
| 1984 | UNPCKH_shuffle_mask)))]>; |
| Evan Cheng | c60bd97 | 2006-03-25 09:37:23 +0000 | [diff] [blame] | 1985 | def PUNPCKHQDQrm : PDI<0x6D, MRMSrcMem, |
| 1986 | (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 1987 | "punpckhqdq {$src2, $dst|$dst, $src2}", |
| 1988 | [(set VR128:$dst, |
| Evan Cheng | 91b740d | 2006-04-12 17:12:36 +0000 | [diff] [blame] | 1989 | (v2i64 (vector_shuffle VR128:$src1, |
| 1990 | (loadv2i64 addr:$src2), |
| Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 1991 | UNPCKH_shuffle_mask)))]>; |
| Evan Cheng | a971f6f | 2006-03-23 01:57:24 +0000 | [diff] [blame] | 1992 | } |
| Evan Cheng | 82521dd | 2006-03-21 07:09:35 +0000 | [diff] [blame] | 1993 | |
| Evan Cheng | b067a1e | 2006-03-31 19:22:53 +0000 | [diff] [blame] | 1994 | // Extract / Insert |
| Evan Cheng | 9ab1ac5 | 2006-04-14 23:32:40 +0000 | [diff] [blame] | 1995 | def PEXTRWri : PDIi8<0xC5, MRMSrcReg, |
| Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 1996 | (ops GR32:$dst, VR128:$src1, i32i8imm:$src2), |
| Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 1997 | "pextrw {$src2, $src1, $dst|$dst, $src1, $src2}", |
| Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 1998 | [(set GR32:$dst, (X86pextrw (v8i16 VR128:$src1), |
| Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 1999 | (i32 imm:$src2)))]>; |
| Evan Cheng | b067a1e | 2006-03-31 19:22:53 +0000 | [diff] [blame] | 2000 | let isTwoAddress = 1 in { |
| Evan Cheng | 9ab1ac5 | 2006-04-14 23:32:40 +0000 | [diff] [blame] | 2001 | def PINSRWrri : PDIi8<0xC4, MRMSrcReg, |
| Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 2002 | (ops VR128:$dst, VR128:$src1, GR32:$src2, i32i8imm:$src3), |
| Evan Cheng | b067a1e | 2006-03-31 19:22:53 +0000 | [diff] [blame] | 2003 | "pinsrw {$src3, $src2, $dst|$dst, $src2, $src3}", |
| Evan Cheng | 653159f | 2006-03-31 21:55:24 +0000 | [diff] [blame] | 2004 | [(set VR128:$dst, (v8i16 (X86pinsrw (v8i16 VR128:$src1), |
| Evan Cheng | 015188f | 2006-06-15 08:14:54 +0000 | [diff] [blame] | 2005 | GR32:$src2, (iPTR imm:$src3))))]>; |
| Evan Cheng | 9ab1ac5 | 2006-04-14 23:32:40 +0000 | [diff] [blame] | 2006 | def PINSRWrmi : PDIi8<0xC4, MRMSrcMem, |
| Evan Cheng | b067a1e | 2006-03-31 19:22:53 +0000 | [diff] [blame] | 2007 | (ops VR128:$dst, VR128:$src1, i16mem:$src2, i32i8imm:$src3), |
| 2008 | "pinsrw {$src3, $src2, $dst|$dst, $src2, $src3}", |
| 2009 | [(set VR128:$dst, |
| Evan Cheng | 653159f | 2006-03-31 21:55:24 +0000 | [diff] [blame] | 2010 | (v8i16 (X86pinsrw (v8i16 VR128:$src1), |
| Evan Cheng | b067a1e | 2006-03-31 19:22:53 +0000 | [diff] [blame] | 2011 | (i32 (anyext (loadi16 addr:$src2))), |
| Evan Cheng | 015188f | 2006-06-15 08:14:54 +0000 | [diff] [blame] | 2012 | (iPTR imm:$src3))))]>; |
| Evan Cheng | b067a1e | 2006-03-31 19:22:53 +0000 | [diff] [blame] | 2013 | } |
| 2014 | |
| Evan Cheng | 82521dd | 2006-03-21 07:09:35 +0000 | [diff] [blame] | 2015 | //===----------------------------------------------------------------------===// |
| Evan Cheng | c653d48 | 2006-03-24 22:28:37 +0000 | [diff] [blame] | 2016 | // Miscellaneous Instructions |
| 2017 | //===----------------------------------------------------------------------===// |
| 2018 | |
| Evan Cheng | c5fb2b1 | 2006-03-30 00:33:26 +0000 | [diff] [blame] | 2019 | // Mask creation |
| Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 2020 | def MOVMSKPSrr : PSI<0x50, MRMSrcReg, (ops GR32:$dst, VR128:$src), |
| Evan Cheng | c5fb2b1 | 2006-03-30 00:33:26 +0000 | [diff] [blame] | 2021 | "movmskps {$src, $dst|$dst, $src}", |
| Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 2022 | [(set GR32:$dst, (int_x86_sse_movmsk_ps VR128:$src))]>; |
| 2023 | def MOVMSKPDrr : PSI<0x50, MRMSrcReg, (ops GR32:$dst, VR128:$src), |
| Evan Cheng | c5fb2b1 | 2006-03-30 00:33:26 +0000 | [diff] [blame] | 2024 | "movmskpd {$src, $dst|$dst, $src}", |
| Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 2025 | [(set GR32:$dst, (int_x86_sse2_movmsk_pd VR128:$src))]>; |
| Evan Cheng | c5fb2b1 | 2006-03-30 00:33:26 +0000 | [diff] [blame] | 2026 | |
| Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 2027 | def PMOVMSKBrr : PDI<0xD7, MRMSrcReg, (ops GR32:$dst, VR128:$src), |
| Evan Cheng | c5fb2b1 | 2006-03-30 00:33:26 +0000 | [diff] [blame] | 2028 | "pmovmskb {$src, $dst|$dst, $src}", |
| Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 2029 | [(set GR32:$dst, (int_x86_sse2_pmovmskb_128 VR128:$src))]>; |
| Evan Cheng | c5fb2b1 | 2006-03-30 00:33:26 +0000 | [diff] [blame] | 2030 | |
| Evan Cheng | fcf5e21 | 2006-04-11 06:57:30 +0000 | [diff] [blame] | 2031 | // Conditional store |
| Evan Cheng | 23b3122 | 2006-09-05 05:59:25 +0000 | [diff] [blame] | 2032 | def MASKMOVDQU : PDI<0xF7, MRMSrcReg, (ops VR128:$src, VR128:$mask), |
| Evan Cheng | fcf5e21 | 2006-04-11 06:57:30 +0000 | [diff] [blame] | 2033 | "maskmovdqu {$mask, $src|$src, $mask}", |
| 2034 | [(int_x86_sse2_maskmov_dqu VR128:$src, VR128:$mask, EDI)]>, |
| 2035 | Imp<[EDI],[]>; |
| 2036 | |
| Evan Cheng | ecac9cb | 2006-03-25 06:03:26 +0000 | [diff] [blame] | 2037 | // Prefetching loads |
| Evan Cheng | 135c6a9 | 2006-04-11 17:35:57 +0000 | [diff] [blame] | 2038 | def PREFETCHT0 : PSI<0x18, MRM1m, (ops i8mem:$src), |
| Evan Cheng | df3c33c | 2006-04-11 18:04:57 +0000 | [diff] [blame] | 2039 | "prefetcht0 $src", []>; |
| Evan Cheng | 135c6a9 | 2006-04-11 17:35:57 +0000 | [diff] [blame] | 2040 | def PREFETCHT1 : PSI<0x18, MRM2m, (ops i8mem:$src), |
| Evan Cheng | df3c33c | 2006-04-11 18:04:57 +0000 | [diff] [blame] | 2041 | "prefetcht1 $src", []>; |
| Evan Cheng | 135c6a9 | 2006-04-11 17:35:57 +0000 | [diff] [blame] | 2042 | def PREFETCHT2 : PSI<0x18, MRM3m, (ops i8mem:$src), |
| Evan Cheng | df3c33c | 2006-04-11 18:04:57 +0000 | [diff] [blame] | 2043 | "prefetcht2 $src", []>; |
| Evan Cheng | 135c6a9 | 2006-04-11 17:35:57 +0000 | [diff] [blame] | 2044 | def PREFETCHTNTA : PSI<0x18, MRM0m, (ops i8mem:$src), |
| Evan Cheng | df3c33c | 2006-04-11 18:04:57 +0000 | [diff] [blame] | 2045 | "prefetchtnta $src", []>; |
| Evan Cheng | ecac9cb | 2006-03-25 06:03:26 +0000 | [diff] [blame] | 2046 | |
| 2047 | // Non-temporal stores |
| Evan Cheng | fcf5e21 | 2006-04-11 06:57:30 +0000 | [diff] [blame] | 2048 | def MOVNTPSmr : PSI<0x2B, MRMDestMem, (ops i128mem:$dst, VR128:$src), |
| 2049 | "movntps {$src, $dst|$dst, $src}", |
| 2050 | [(int_x86_sse_movnt_ps addr:$dst, VR128:$src)]>; |
| 2051 | def MOVNTPDmr : PDI<0x2B, MRMDestMem, (ops i128mem:$dst, VR128:$src), |
| 2052 | "movntpd {$src, $dst|$dst, $src}", |
| 2053 | [(int_x86_sse2_movnt_pd addr:$dst, VR128:$src)]>; |
| 2054 | def MOVNTDQmr : PDI<0xE7, MRMDestMem, (ops f128mem:$dst, VR128:$src), |
| 2055 | "movntdq {$src, $dst|$dst, $src}", |
| 2056 | [(int_x86_sse2_movnt_dq addr:$dst, VR128:$src)]>; |
| Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 2057 | def MOVNTImr : I<0xC3, MRMDestMem, (ops i32mem:$dst, GR32:$src), |
| Evan Cheng | fcf5e21 | 2006-04-11 06:57:30 +0000 | [diff] [blame] | 2058 | "movnti {$src, $dst|$dst, $src}", |
| Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 2059 | [(int_x86_sse2_movnt_i addr:$dst, GR32:$src)]>, |
| Evan Cheng | fcf5e21 | 2006-04-11 06:57:30 +0000 | [diff] [blame] | 2060 | TB, Requires<[HasSSE2]>; |
| Evan Cheng | ecac9cb | 2006-03-25 06:03:26 +0000 | [diff] [blame] | 2061 | |
| Evan Cheng | f3e1b1d | 2006-04-14 07:43:12 +0000 | [diff] [blame] | 2062 | // Flush cache |
| 2063 | def CLFLUSH : I<0xAE, MRM7m, (ops i8mem:$src), |
| 2064 | "clflush $src", [(int_x86_sse2_clflush addr:$src)]>, |
| 2065 | TB, Requires<[HasSSE2]>; |
| 2066 | |
| 2067 | // Load, store, and memory fence |
| Evan Cheng | ecac9cb | 2006-03-25 06:03:26 +0000 | [diff] [blame] | 2068 | def SFENCE : I<0xAE, MRM7m, (ops), |
| Evan Cheng | 135c6a9 | 2006-04-11 17:35:57 +0000 | [diff] [blame] | 2069 | "sfence", [(int_x86_sse_sfence)]>, TB, Requires<[HasSSE1]>; |
| Evan Cheng | f3e1b1d | 2006-04-14 07:43:12 +0000 | [diff] [blame] | 2070 | def LFENCE : I<0xAE, MRM5m, (ops), |
| 2071 | "lfence", [(int_x86_sse2_lfence)]>, TB, Requires<[HasSSE2]>; |
| 2072 | def MFENCE : I<0xAE, MRM6m, (ops), |
| 2073 | "mfence", [(int_x86_sse2_mfence)]>, TB, Requires<[HasSSE2]>; |
| Evan Cheng | ecac9cb | 2006-03-25 06:03:26 +0000 | [diff] [blame] | 2074 | |
| Evan Cheng | 372db54 | 2006-04-08 00:47:44 +0000 | [diff] [blame] | 2075 | // MXCSR register |
| Evan Cheng | f3e1b1d | 2006-04-14 07:43:12 +0000 | [diff] [blame] | 2076 | def LDMXCSR : I<0xAE, MRM5m, (ops i32mem:$src), |
| Evan Cheng | 372db54 | 2006-04-08 00:47:44 +0000 | [diff] [blame] | 2077 | "ldmxcsr $src", |
| 2078 | [(int_x86_sse_ldmxcsr addr:$src)]>, TB, Requires<[HasSSE1]>; |
| 2079 | def STMXCSR : I<0xAE, MRM3m, (ops i32mem:$dst), |
| 2080 | "stmxcsr $dst", |
| 2081 | [(int_x86_sse_stmxcsr addr:$dst)]>, TB, Requires<[HasSSE1]>; |
| Evan Cheng | c653d48 | 2006-03-24 22:28:37 +0000 | [diff] [blame] | 2082 | |
| Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 2083 | // Thread synchronization |
| 2084 | def MONITOR : I<0xC8, RawFrm, (ops), "monitor", |
| 2085 | [(int_x86_sse3_monitor EAX, ECX, EDX)]>, |
| 2086 | TB, Requires<[HasSSE3]>; |
| 2087 | def MWAIT : I<0xC9, RawFrm, (ops), "mwait", |
| 2088 | [(int_x86_sse3_mwait ECX, EAX)]>, |
| 2089 | TB, Requires<[HasSSE3]>; |
| 2090 | |
| Evan Cheng | c653d48 | 2006-03-24 22:28:37 +0000 | [diff] [blame] | 2091 | //===----------------------------------------------------------------------===// |
| Evan Cheng | 82521dd | 2006-03-21 07:09:35 +0000 | [diff] [blame] | 2092 | // Alias Instructions |
| 2093 | //===----------------------------------------------------------------------===// |
| 2094 | |
| Evan Cheng | ffea91e | 2006-03-26 09:53:12 +0000 | [diff] [blame] | 2095 | // Alias instructions that map zero vector to pxor / xorp* for sse. |
| Evan Cheng | 386031a | 2006-03-24 07:29:27 +0000 | [diff] [blame] | 2096 | // FIXME: remove when we can teach regalloc that xor reg, reg is ok. |
| Evan Cheng | 775ff18 | 2006-06-29 18:04:54 +0000 | [diff] [blame] | 2097 | def V_SET0 : PSI<0x57, MRMInitReg, (ops VR128:$dst), |
| 2098 | "xorps $dst, $dst", |
| 2099 | [(set VR128:$dst, (v4f32 immAllZerosV))]>; |
| Evan Cheng | 386031a | 2006-03-24 07:29:27 +0000 | [diff] [blame] | 2100 | |
| Evan Cheng | a0b3afb | 2006-03-27 07:00:16 +0000 | [diff] [blame] | 2101 | def V_SETALLONES : PDI<0x76, MRMInitReg, (ops VR128:$dst), |
| 2102 | "pcmpeqd $dst, $dst", |
| 2103 | [(set VR128:$dst, (v2f64 immAllOnesV))]>; |
| 2104 | |
| Evan Cheng | 11e15b3 | 2006-04-03 20:53:28 +0000 | [diff] [blame] | 2105 | // FR32 / FR64 to 128-bit vector conversion. |
| 2106 | def MOVSS2PSrr : SSI<0x10, MRMSrcReg, (ops VR128:$dst, FR32:$src), |
| 2107 | "movss {$src, $dst|$dst, $src}", |
| 2108 | [(set VR128:$dst, |
| 2109 | (v4f32 (scalar_to_vector FR32:$src)))]>; |
| 2110 | def MOVSS2PSrm : SSI<0x10, MRMSrcMem, (ops VR128:$dst, f32mem:$src), |
| 2111 | "movss {$src, $dst|$dst, $src}", |
| 2112 | [(set VR128:$dst, |
| 2113 | (v4f32 (scalar_to_vector (loadf32 addr:$src))))]>; |
| 2114 | def MOVSD2PDrr : SDI<0x10, MRMSrcReg, (ops VR128:$dst, FR64:$src), |
| 2115 | "movsd {$src, $dst|$dst, $src}", |
| 2116 | [(set VR128:$dst, |
| 2117 | (v2f64 (scalar_to_vector FR64:$src)))]>; |
| 2118 | def MOVSD2PDrm : SDI<0x10, MRMSrcMem, (ops VR128:$dst, f64mem:$src), |
| 2119 | "movsd {$src, $dst|$dst, $src}", |
| 2120 | [(set VR128:$dst, |
| 2121 | (v2f64 (scalar_to_vector (loadf64 addr:$src))))]>; |
| 2122 | |
| Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 2123 | def MOVDI2PDIrr : PDI<0x6E, MRMSrcReg, (ops VR128:$dst, GR32:$src), |
| Evan Cheng | 11e15b3 | 2006-04-03 20:53:28 +0000 | [diff] [blame] | 2124 | "movd {$src, $dst|$dst, $src}", |
| 2125 | [(set VR128:$dst, |
| Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 2126 | (v4i32 (scalar_to_vector GR32:$src)))]>; |
| Evan Cheng | 11e15b3 | 2006-04-03 20:53:28 +0000 | [diff] [blame] | 2127 | def MOVDI2PDIrm : PDI<0x6E, MRMSrcMem, (ops VR128:$dst, i32mem:$src), |
| 2128 | "movd {$src, $dst|$dst, $src}", |
| 2129 | [(set VR128:$dst, |
| 2130 | (v4i32 (scalar_to_vector (loadi32 addr:$src))))]>; |
| 2131 | // SSE2 instructions with XS prefix |
| 2132 | def MOVQI2PQIrr : I<0x7E, MRMSrcReg, (ops VR128:$dst, VR64:$src), |
| 2133 | "movq {$src, $dst|$dst, $src}", |
| 2134 | [(set VR128:$dst, |
| 2135 | (v2i64 (scalar_to_vector VR64:$src)))]>, XS, |
| 2136 | Requires<[HasSSE2]>; |
| 2137 | def MOVQI2PQIrm : I<0x7E, MRMSrcMem, (ops VR128:$dst, i64mem:$src), |
| 2138 | "movq {$src, $dst|$dst, $src}", |
| 2139 | [(set VR128:$dst, |
| 2140 | (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>, XS, |
| 2141 | Requires<[HasSSE2]>; |
| 2142 | // FIXME: may not be able to eliminate this movss with coalescing the src and |
| 2143 | // dest register classes are different. We really want to write this pattern |
| 2144 | // like this: |
| Evan Cheng | 015188f | 2006-06-15 08:14:54 +0000 | [diff] [blame] | 2145 | // def : Pat<(f32 (vector_extract (v4f32 VR128:$src), (iPTR 0))), |
| Evan Cheng | 11e15b3 | 2006-04-03 20:53:28 +0000 | [diff] [blame] | 2146 | // (f32 FR32:$src)>; |
| 2147 | def MOVPS2SSrr : SSI<0x10, MRMSrcReg, (ops FR32:$dst, VR128:$src), |
| 2148 | "movss {$src, $dst|$dst, $src}", |
| 2149 | [(set FR32:$dst, (vector_extract (v4f32 VR128:$src), |
| Evan Cheng | 015188f | 2006-06-15 08:14:54 +0000 | [diff] [blame] | 2150 | (iPTR 0)))]>; |
| Evan Cheng | 85c0965 | 2006-04-06 23:53:29 +0000 | [diff] [blame] | 2151 | def MOVPS2SSmr : SSI<0x11, MRMDestMem, (ops f32mem:$dst, VR128:$src), |
| Evan Cheng | 11e15b3 | 2006-04-03 20:53:28 +0000 | [diff] [blame] | 2152 | "movss {$src, $dst|$dst, $src}", |
| 2153 | [(store (f32 (vector_extract (v4f32 VR128:$src), |
| Evan Cheng | 015188f | 2006-06-15 08:14:54 +0000 | [diff] [blame] | 2154 | (iPTR 0))), addr:$dst)]>; |
| Evan Cheng | 11e15b3 | 2006-04-03 20:53:28 +0000 | [diff] [blame] | 2155 | def MOVPD2SDrr : SDI<0x10, MRMSrcReg, (ops FR64:$dst, VR128:$src), |
| 2156 | "movsd {$src, $dst|$dst, $src}", |
| 2157 | [(set FR64:$dst, (vector_extract (v2f64 VR128:$src), |
| Evan Cheng | 015188f | 2006-06-15 08:14:54 +0000 | [diff] [blame] | 2158 | (iPTR 0)))]>; |
| Evan Cheng | fb2a3b2 | 2006-04-18 21:29:08 +0000 | [diff] [blame] | 2159 | def MOVPD2SDmr : SDI<0x11, MRMDestMem, (ops f64mem:$dst, VR128:$src), |
| 2160 | "movsd {$src, $dst|$dst, $src}", |
| 2161 | [(store (f64 (vector_extract (v2f64 VR128:$src), |
| Evan Cheng | 015188f | 2006-06-15 08:14:54 +0000 | [diff] [blame] | 2162 | (iPTR 0))), addr:$dst)]>; |
| Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 2163 | def MOVPDI2DIrr : PDI<0x7E, MRMDestReg, (ops GR32:$dst, VR128:$src), |
| Evan Cheng | 11e15b3 | 2006-04-03 20:53:28 +0000 | [diff] [blame] | 2164 | "movd {$src, $dst|$dst, $src}", |
| Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 2165 | [(set GR32:$dst, (vector_extract (v4i32 VR128:$src), |
| Evan Cheng | 015188f | 2006-06-15 08:14:54 +0000 | [diff] [blame] | 2166 | (iPTR 0)))]>; |
| Evan Cheng | 11e15b3 | 2006-04-03 20:53:28 +0000 | [diff] [blame] | 2167 | def MOVPDI2DImr : PDI<0x7E, MRMDestMem, (ops i32mem:$dst, VR128:$src), |
| 2168 | "movd {$src, $dst|$dst, $src}", |
| 2169 | [(store (i32 (vector_extract (v4i32 VR128:$src), |
| Evan Cheng | 015188f | 2006-06-15 08:14:54 +0000 | [diff] [blame] | 2170 | (iPTR 0))), addr:$dst)]>; |
| Evan Cheng | 11e15b3 | 2006-04-03 20:53:28 +0000 | [diff] [blame] | 2171 | |
| 2172 | // Move to lower bits of a VR128, leaving upper bits alone. |
| Evan Cheng | bc4832b | 2006-03-24 23:15:12 +0000 | [diff] [blame] | 2173 | // Three operand (but two address) aliases. |
| 2174 | let isTwoAddress = 1 in { |
| Evan Cheng | 11e15b3 | 2006-04-03 20:53:28 +0000 | [diff] [blame] | 2175 | def MOVLSS2PSrr : SSI<0x10, MRMSrcReg, (ops VR128:$dst, VR128:$src1, FR32:$src2), |
| Evan Cheng | bc4832b | 2006-03-24 23:15:12 +0000 | [diff] [blame] | 2176 | "movss {$src2, $dst|$dst, $src2}", []>; |
| Evan Cheng | 11e15b3 | 2006-04-03 20:53:28 +0000 | [diff] [blame] | 2177 | def MOVLSD2PDrr : SDI<0x10, MRMSrcReg, (ops VR128:$dst, VR128:$src1, FR64:$src2), |
| Evan Cheng | bc4832b | 2006-03-24 23:15:12 +0000 | [diff] [blame] | 2178 | "movsd {$src2, $dst|$dst, $src2}", []>; |
| Evan Cheng | d6d1cbd | 2006-04-11 00:19:04 +0000 | [diff] [blame] | 2179 | |
| Evan Cheng | fd111b5 | 2006-04-19 21:15:24 +0000 | [diff] [blame] | 2180 | let AddedComplexity = 20 in { |
| Evan Cheng | d6d1cbd | 2006-04-11 00:19:04 +0000 | [diff] [blame] | 2181 | def MOVLPSrr : SSI<0x10, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 2182 | "movss {$src2, $dst|$dst, $src2}", |
| 2183 | [(set VR128:$dst, |
| 2184 | (v4f32 (vector_shuffle VR128:$src1, VR128:$src2, |
| Evan Cheng | 017dcc6 | 2006-04-21 01:05:10 +0000 | [diff] [blame] | 2185 | MOVL_shuffle_mask)))]>; |
| Evan Cheng | d6d1cbd | 2006-04-11 00:19:04 +0000 | [diff] [blame] | 2186 | def MOVLPDrr : SDI<0x10, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 2187 | "movsd {$src2, $dst|$dst, $src2}", |
| 2188 | [(set VR128:$dst, |
| 2189 | (v2f64 (vector_shuffle VR128:$src1, VR128:$src2, |
| Evan Cheng | 017dcc6 | 2006-04-21 01:05:10 +0000 | [diff] [blame] | 2190 | MOVL_shuffle_mask)))]>; |
| Evan Cheng | bc4832b | 2006-03-24 23:15:12 +0000 | [diff] [blame] | 2191 | } |
| Evan Cheng | fd111b5 | 2006-04-19 21:15:24 +0000 | [diff] [blame] | 2192 | } |
| Evan Cheng | 82521dd | 2006-03-21 07:09:35 +0000 | [diff] [blame] | 2193 | |
| Evan Cheng | 397edef | 2006-04-11 22:28:25 +0000 | [diff] [blame] | 2194 | // Store / copy lower 64-bits of a XMM register. |
| 2195 | def MOVLQ128mr : PDI<0xD6, MRMDestMem, (ops i64mem:$dst, VR128:$src), |
| 2196 | "movq {$src, $dst|$dst, $src}", |
| 2197 | [(int_x86_sse2_storel_dq addr:$dst, VR128:$src)]>; |
| 2198 | |
| Evan Cheng | 11e15b3 | 2006-04-03 20:53:28 +0000 | [diff] [blame] | 2199 | // Move to lower bits of a VR128 and zeroing upper bits. |
| Evan Cheng | bc4832b | 2006-03-24 23:15:12 +0000 | [diff] [blame] | 2200 | // Loading from memory automatically zeroing upper bits. |
| Evan Cheng | 017dcc6 | 2006-04-21 01:05:10 +0000 | [diff] [blame] | 2201 | let AddedComplexity = 20 in { |
| Evan Cheng | 11e15b3 | 2006-04-03 20:53:28 +0000 | [diff] [blame] | 2202 | def MOVZSS2PSrm : SSI<0x10, MRMSrcMem, (ops VR128:$dst, f32mem:$src), |
| Evan Cheng | bc4832b | 2006-03-24 23:15:12 +0000 | [diff] [blame] | 2203 | "movss {$src, $dst|$dst, $src}", |
| Evan Cheng | 017dcc6 | 2006-04-21 01:05:10 +0000 | [diff] [blame] | 2204 | [(set VR128:$dst, (v4f32 (vector_shuffle immAllZerosV, |
| 2205 | (v4f32 (scalar_to_vector (loadf32 addr:$src))), |
| 2206 | MOVL_shuffle_mask)))]>; |
| Evan Cheng | 11e15b3 | 2006-04-03 20:53:28 +0000 | [diff] [blame] | 2207 | def MOVZSD2PDrm : SDI<0x10, MRMSrcMem, (ops VR128:$dst, f64mem:$src), |
| Evan Cheng | bc4832b | 2006-03-24 23:15:12 +0000 | [diff] [blame] | 2208 | "movsd {$src, $dst|$dst, $src}", |
| Evan Cheng | 017dcc6 | 2006-04-21 01:05:10 +0000 | [diff] [blame] | 2209 | [(set VR128:$dst, (v2f64 (vector_shuffle immAllZerosV, |
| 2210 | (v2f64 (scalar_to_vector (loadf64 addr:$src))), |
| 2211 | MOVL_shuffle_mask)))]>; |
| 2212 | // movd / movq to XMM register zero-extends |
| Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 2213 | def MOVZDI2PDIrr : PDI<0x6E, MRMSrcReg, (ops VR128:$dst, GR32:$src), |
| Evan Cheng | 017dcc6 | 2006-04-21 01:05:10 +0000 | [diff] [blame] | 2214 | "movd {$src, $dst|$dst, $src}", |
| 2215 | [(set VR128:$dst, (v4i32 (vector_shuffle immAllZerosV, |
| Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 2216 | (v4i32 (scalar_to_vector GR32:$src)), |
| Evan Cheng | 017dcc6 | 2006-04-21 01:05:10 +0000 | [diff] [blame] | 2217 | MOVL_shuffle_mask)))]>; |
| Evan Cheng | 11e15b3 | 2006-04-03 20:53:28 +0000 | [diff] [blame] | 2218 | def MOVZDI2PDIrm : PDI<0x6E, MRMSrcMem, (ops VR128:$dst, i32mem:$src), |
| 2219 | "movd {$src, $dst|$dst, $src}", |
| Evan Cheng | 017dcc6 | 2006-04-21 01:05:10 +0000 | [diff] [blame] | 2220 | [(set VR128:$dst, (v4i32 (vector_shuffle immAllZerosV, |
| 2221 | (v4i32 (scalar_to_vector (loadi32 addr:$src))), |
| 2222 | MOVL_shuffle_mask)))]>; |
| Evan Cheng | a7fc642 | 2006-04-24 23:34:56 +0000 | [diff] [blame] | 2223 | // Moving from XMM to XMM but still clear upper 64 bits. |
| 2224 | def MOVZQI2PQIrr : I<0x7E, MRMSrcReg, (ops VR128:$dst, VR128:$src), |
| 2225 | "movq {$src, $dst|$dst, $src}", |
| 2226 | [(set VR128:$dst, (int_x86_sse2_movl_dq VR128:$src))]>, |
| 2227 | XS, Requires<[HasSSE2]>; |
| 2228 | def MOVZQI2PQIrm : I<0x7E, MRMSrcMem, (ops VR128:$dst, i64mem:$src), |
| 2229 | "movq {$src, $dst|$dst, $src}", |
| 2230 | [(set VR128:$dst, (int_x86_sse2_movl_dq |
| 2231 | (bc_v4i32 (loadv2i64 addr:$src))))]>, |
| 2232 | XS, Requires<[HasSSE2]>; |
| Evan Cheng | 017dcc6 | 2006-04-21 01:05:10 +0000 | [diff] [blame] | 2233 | } |
| Evan Cheng | 48090aa | 2006-03-21 23:01:21 +0000 | [diff] [blame] | 2234 | |
| 2235 | //===----------------------------------------------------------------------===// |
| 2236 | // Non-Instruction Patterns |
| 2237 | //===----------------------------------------------------------------------===// |
| 2238 | |
| 2239 | // 128-bit vector undef's. |
| 2240 | def : Pat<(v2f64 (undef)), (IMPLICIT_DEF_VR128)>, Requires<[HasSSE2]>; |
| 2241 | def : Pat<(v16i8 (undef)), (IMPLICIT_DEF_VR128)>, Requires<[HasSSE2]>; |
| 2242 | def : Pat<(v8i16 (undef)), (IMPLICIT_DEF_VR128)>, Requires<[HasSSE2]>; |
| 2243 | def : Pat<(v4i32 (undef)), (IMPLICIT_DEF_VR128)>, Requires<[HasSSE2]>; |
| 2244 | def : Pat<(v2i64 (undef)), (IMPLICIT_DEF_VR128)>, Requires<[HasSSE2]>; |
| 2245 | |
| Evan Cheng | ffea91e | 2006-03-26 09:53:12 +0000 | [diff] [blame] | 2246 | // 128-bit vector all zero's. |
| Evan Cheng | 775ff18 | 2006-06-29 18:04:54 +0000 | [diff] [blame] | 2247 | def : Pat<(v16i8 immAllZerosV), (V_SET0)>, Requires<[HasSSE2]>; |
| 2248 | def : Pat<(v8i16 immAllZerosV), (V_SET0)>, Requires<[HasSSE2]>; |
| 2249 | def : Pat<(v4i32 immAllZerosV), (V_SET0)>, Requires<[HasSSE2]>; |
| 2250 | def : Pat<(v2i64 immAllZerosV), (V_SET0)>, Requires<[HasSSE2]>; |
| 2251 | def : Pat<(v2f64 immAllZerosV), (V_SET0)>, Requires<[HasSSE2]>; |
| Evan Cheng | ffea91e | 2006-03-26 09:53:12 +0000 | [diff] [blame] | 2252 | |
| Evan Cheng | a0b3afb | 2006-03-27 07:00:16 +0000 | [diff] [blame] | 2253 | // 128-bit vector all one's. |
| Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 2254 | def : Pat<(v16i8 immAllOnesV), (V_SETALLONES)>, Requires<[HasSSE2]>; |
| 2255 | def : Pat<(v8i16 immAllOnesV), (V_SETALLONES)>, Requires<[HasSSE2]>; |
| 2256 | def : Pat<(v4i32 immAllOnesV), (V_SETALLONES)>, Requires<[HasSSE2]>; |
| 2257 | def : Pat<(v2i64 immAllOnesV), (V_SETALLONES)>, Requires<[HasSSE2]>; |
| 2258 | def : Pat<(v4f32 immAllOnesV), (V_SETALLONES)>, Requires<[HasSSE1]>; |
| Evan Cheng | a0b3afb | 2006-03-27 07:00:16 +0000 | [diff] [blame] | 2259 | |
| Evan Cheng | 48090aa | 2006-03-21 23:01:21 +0000 | [diff] [blame] | 2260 | // Store 128-bit integer vector values. |
| Evan Cheng | 24dc1f5 | 2006-03-23 07:44:07 +0000 | [diff] [blame] | 2261 | def : Pat<(store (v16i8 VR128:$src), addr:$dst), |
| Evan Cheng | ffea91e | 2006-03-26 09:53:12 +0000 | [diff] [blame] | 2262 | (MOVDQAmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>; |
| Evan Cheng | 24dc1f5 | 2006-03-23 07:44:07 +0000 | [diff] [blame] | 2263 | def : Pat<(store (v8i16 VR128:$src), addr:$dst), |
| Evan Cheng | ffea91e | 2006-03-26 09:53:12 +0000 | [diff] [blame] | 2264 | (MOVDQAmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>; |
| Evan Cheng | 24dc1f5 | 2006-03-23 07:44:07 +0000 | [diff] [blame] | 2265 | def : Pat<(store (v4i32 VR128:$src), addr:$dst), |
| Evan Cheng | ffea91e | 2006-03-26 09:53:12 +0000 | [diff] [blame] | 2266 | (MOVDQAmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>; |
| Evan Cheng | 48090aa | 2006-03-21 23:01:21 +0000 | [diff] [blame] | 2267 | |
| Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 2268 | // Scalar to v8i16 / v16i8. The source may be a GR32, but only the lower 8 or |
| Evan Cheng | 48090aa | 2006-03-21 23:01:21 +0000 | [diff] [blame] | 2269 | // 16-bits matter. |
| Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 2270 | def : Pat<(v8i16 (X86s2vec GR32:$src)), (MOVDI2PDIrr GR32:$src)>, |
| Evan Cheng | ffea91e | 2006-03-26 09:53:12 +0000 | [diff] [blame] | 2271 | Requires<[HasSSE2]>; |
| Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 2272 | def : Pat<(v16i8 (X86s2vec GR32:$src)), (MOVDI2PDIrr GR32:$src)>, |
| Evan Cheng | ffea91e | 2006-03-26 09:53:12 +0000 | [diff] [blame] | 2273 | Requires<[HasSSE2]>; |
| Evan Cheng | 48090aa | 2006-03-21 23:01:21 +0000 | [diff] [blame] | 2274 | |
| Evan Cheng | 2c0dbd0 | 2006-03-24 02:58:06 +0000 | [diff] [blame] | 2275 | // bit_convert |
| Chris Lattner | 4cc84ed | 2006-10-07 04:52:09 +0000 | [diff] [blame] | 2276 | let Predicates = [HasSSE2] in { |
| 2277 | def : Pat<(v2i64 (bitconvert (v4i32 VR128:$src))), (v2i64 VR128:$src)>; |
| 2278 | def : Pat<(v2i64 (bitconvert (v8i16 VR128:$src))), (v2i64 VR128:$src)>; |
| 2279 | def : Pat<(v2i64 (bitconvert (v16i8 VR128:$src))), (v2i64 VR128:$src)>; |
| 2280 | def : Pat<(v2i64 (bitconvert (v2f64 VR128:$src))), (v2i64 VR128:$src)>; |
| 2281 | def : Pat<(v2i64 (bitconvert (v4f32 VR128:$src))), (v2i64 VR128:$src)>; |
| 2282 | def : Pat<(v4i32 (bitconvert (v2i64 VR128:$src))), (v4i32 VR128:$src)>; |
| 2283 | def : Pat<(v4i32 (bitconvert (v8i16 VR128:$src))), (v4i32 VR128:$src)>; |
| 2284 | def : Pat<(v4i32 (bitconvert (v16i8 VR128:$src))), (v4i32 VR128:$src)>; |
| 2285 | def : Pat<(v4i32 (bitconvert (v2f64 VR128:$src))), (v4i32 VR128:$src)>; |
| 2286 | def : Pat<(v4i32 (bitconvert (v4f32 VR128:$src))), (v4i32 VR128:$src)>; |
| 2287 | def : Pat<(v8i16 (bitconvert (v2i64 VR128:$src))), (v8i16 VR128:$src)>; |
| 2288 | def : Pat<(v8i16 (bitconvert (v4i32 VR128:$src))), (v8i16 VR128:$src)>; |
| 2289 | def : Pat<(v8i16 (bitconvert (v16i8 VR128:$src))), (v8i16 VR128:$src)>; |
| 2290 | def : Pat<(v8i16 (bitconvert (v2f64 VR128:$src))), (v8i16 VR128:$src)>; |
| 2291 | def : Pat<(v8i16 (bitconvert (v4f32 VR128:$src))), (v8i16 VR128:$src)>; |
| 2292 | def : Pat<(v16i8 (bitconvert (v2i64 VR128:$src))), (v16i8 VR128:$src)>; |
| 2293 | def : Pat<(v16i8 (bitconvert (v4i32 VR128:$src))), (v16i8 VR128:$src)>; |
| 2294 | def : Pat<(v16i8 (bitconvert (v8i16 VR128:$src))), (v16i8 VR128:$src)>; |
| 2295 | def : Pat<(v16i8 (bitconvert (v2f64 VR128:$src))), (v16i8 VR128:$src)>; |
| 2296 | def : Pat<(v16i8 (bitconvert (v4f32 VR128:$src))), (v16i8 VR128:$src)>; |
| 2297 | def : Pat<(v4f32 (bitconvert (v2i64 VR128:$src))), (v4f32 VR128:$src)>; |
| 2298 | def : Pat<(v4f32 (bitconvert (v4i32 VR128:$src))), (v4f32 VR128:$src)>; |
| 2299 | def : Pat<(v4f32 (bitconvert (v8i16 VR128:$src))), (v4f32 VR128:$src)>; |
| 2300 | def : Pat<(v4f32 (bitconvert (v16i8 VR128:$src))), (v4f32 VR128:$src)>; |
| 2301 | def : Pat<(v4f32 (bitconvert (v2f64 VR128:$src))), (v4f32 VR128:$src)>; |
| 2302 | def : Pat<(v2f64 (bitconvert (v2i64 VR128:$src))), (v2f64 VR128:$src)>; |
| 2303 | def : Pat<(v2f64 (bitconvert (v4i32 VR128:$src))), (v2f64 VR128:$src)>; |
| 2304 | def : Pat<(v2f64 (bitconvert (v8i16 VR128:$src))), (v2f64 VR128:$src)>; |
| 2305 | def : Pat<(v2f64 (bitconvert (v16i8 VR128:$src))), (v2f64 VR128:$src)>; |
| 2306 | def : Pat<(v2f64 (bitconvert (v4f32 VR128:$src))), (v2f64 VR128:$src)>; |
| 2307 | } |
| Evan Cheng | b9df0ca | 2006-03-22 02:53:00 +0000 | [diff] [blame] | 2308 | |
| Evan Cheng | 017dcc6 | 2006-04-21 01:05:10 +0000 | [diff] [blame] | 2309 | // Move scalar to XMM zero-extended |
| 2310 | // movd to XMM register zero-extends |
| 2311 | let AddedComplexity = 20 in { |
| 2312 | def : Pat<(v8i16 (vector_shuffle immAllZerosV, |
| Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 2313 | (v8i16 (X86s2vec GR32:$src)), MOVL_shuffle_mask)), |
| Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 2314 | (MOVZDI2PDIrr GR32:$src)>, Requires<[HasSSE2]>; |
| Evan Cheng | 017dcc6 | 2006-04-21 01:05:10 +0000 | [diff] [blame] | 2315 | def : Pat<(v16i8 (vector_shuffle immAllZerosV, |
| Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 2316 | (v16i8 (X86s2vec GR32:$src)), MOVL_shuffle_mask)), |
| Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 2317 | (MOVZDI2PDIrr GR32:$src)>, Requires<[HasSSE2]>; |
| Evan Cheng | 017dcc6 | 2006-04-21 01:05:10 +0000 | [diff] [blame] | 2318 | // Zeroing a VR128 then do a MOVS{S|D} to the lower bits. |
| 2319 | def : Pat<(v2f64 (vector_shuffle immAllZerosV, |
| 2320 | (v2f64 (scalar_to_vector FR64:$src)), MOVL_shuffle_mask)), |
| Evan Cheng | 775ff18 | 2006-06-29 18:04:54 +0000 | [diff] [blame] | 2321 | (MOVLSD2PDrr (V_SET0), FR64:$src)>, Requires<[HasSSE2]>; |
| Evan Cheng | 017dcc6 | 2006-04-21 01:05:10 +0000 | [diff] [blame] | 2322 | def : Pat<(v4f32 (vector_shuffle immAllZerosV, |
| 2323 | (v4f32 (scalar_to_vector FR32:$src)), MOVL_shuffle_mask)), |
| Evan Cheng | 775ff18 | 2006-06-29 18:04:54 +0000 | [diff] [blame] | 2324 | (MOVLSS2PSrr (V_SET0), FR32:$src)>, Requires<[HasSSE2]>; |
| Evan Cheng | 017dcc6 | 2006-04-21 01:05:10 +0000 | [diff] [blame] | 2325 | } |
| Evan Cheng | bc4832b | 2006-03-24 23:15:12 +0000 | [diff] [blame] | 2326 | |
| Evan Cheng | b9df0ca | 2006-03-22 02:53:00 +0000 | [diff] [blame] | 2327 | // Splat v2f64 / v2i64 |
| Evan Cheng | fd111b5 | 2006-04-19 21:15:24 +0000 | [diff] [blame] | 2328 | let AddedComplexity = 10 in { |
| Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 2329 | def : Pat<(vector_shuffle (v2f64 VR128:$src), (undef), SSE_splat_v2_mask:$sm), |
| Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 2330 | (UNPCKLPDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>; |
| Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 2331 | def : Pat<(vector_shuffle (v2i64 VR128:$src), (undef), SSE_splat_v2_mask:$sm), |
| Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 2332 | (PUNPCKLQDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>; |
| Evan Cheng | fd111b5 | 2006-04-19 21:15:24 +0000 | [diff] [blame] | 2333 | } |
| Evan Cheng | 475aecf | 2006-03-29 03:04:49 +0000 | [diff] [blame] | 2334 | |
| Evan Cheng | 691c923 | 2006-03-29 19:02:40 +0000 | [diff] [blame] | 2335 | // Splat v4f32 |
| 2336 | def : Pat<(vector_shuffle (v4f32 VR128:$src), (undef), SSE_splat_mask:$sm), |
| Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 2337 | (SHUFPSrri VR128:$src, VR128:$src, SSE_splat_mask:$sm)>, |
| Evan Cheng | 691c923 | 2006-03-29 19:02:40 +0000 | [diff] [blame] | 2338 | Requires<[HasSSE1]>; |
| 2339 | |
| Evan Cheng | b7a5c52 | 2006-04-18 21:55:35 +0000 | [diff] [blame] | 2340 | // Special unary SHUFPSrri case. |
| Evan Cheng | 3d60df4 | 2006-04-10 22:35:16 +0000 | [diff] [blame] | 2341 | // FIXME: when we want non two-address code, then we should use PSHUFD? |
| Evan Cheng | 7d9061e | 2006-03-30 19:54:57 +0000 | [diff] [blame] | 2342 | def : Pat<(vector_shuffle (v4f32 VR128:$src1), (undef), |
| Evan Cheng | 3d60df4 | 2006-04-10 22:35:16 +0000 | [diff] [blame] | 2343 | SHUFP_unary_shuffle_mask:$sm), |
| Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 2344 | (SHUFPSrri VR128:$src1, VR128:$src1, SHUFP_unary_shuffle_mask:$sm)>, |
| Evan Cheng | 56e7301 | 2006-04-10 21:42:19 +0000 | [diff] [blame] | 2345 | Requires<[HasSSE1]>; |
| Evan Cheng | 3d60df4 | 2006-04-10 22:35:16 +0000 | [diff] [blame] | 2346 | // Unary v4f32 shuffle with PSHUF* in order to fold a load. |
| Evan Cheng | 7d9061e | 2006-03-30 19:54:57 +0000 | [diff] [blame] | 2347 | def : Pat<(vector_shuffle (loadv4f32 addr:$src1), (undef), |
| Evan Cheng | 3d60df4 | 2006-04-10 22:35:16 +0000 | [diff] [blame] | 2348 | SHUFP_unary_shuffle_mask:$sm), |
| Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 2349 | (PSHUFDmi addr:$src1, SHUFP_unary_shuffle_mask:$sm)>, |
| Evan Cheng | 7d9061e | 2006-03-30 19:54:57 +0000 | [diff] [blame] | 2350 | Requires<[HasSSE2]>; |
| Evan Cheng | 3d60df4 | 2006-04-10 22:35:16 +0000 | [diff] [blame] | 2351 | // Special binary v4i32 shuffle cases with SHUFPS. |
| 2352 | def : Pat<(vector_shuffle (v4i32 VR128:$src1), (v4i32 VR128:$src2), |
| 2353 | PSHUFD_binary_shuffle_mask:$sm), |
| Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 2354 | (SHUFPSrri VR128:$src1, VR128:$src2, PSHUFD_binary_shuffle_mask:$sm)>, |
| 2355 | Requires<[HasSSE2]>; |
| Evan Cheng | 91b740d | 2006-04-12 17:12:36 +0000 | [diff] [blame] | 2356 | def : Pat<(vector_shuffle (v4i32 VR128:$src1), |
| 2357 | (bc_v4i32 (loadv2i64 addr:$src2)), PSHUFD_binary_shuffle_mask:$sm), |
| Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 2358 | (SHUFPSrmi VR128:$src1, addr:$src2, PSHUFD_binary_shuffle_mask:$sm)>, |
| 2359 | Requires<[HasSSE2]>; |
| Evan Cheng | 1b32f22 | 2006-03-30 07:33:32 +0000 | [diff] [blame] | 2360 | |
| Evan Cheng | 1d5a8cc | 2006-04-05 07:20:06 +0000 | [diff] [blame] | 2361 | // vector_shuffle v1, <undef>, <0, 0, 1, 1, ...> |
| Evan Cheng | fd111b5 | 2006-04-19 21:15:24 +0000 | [diff] [blame] | 2362 | let AddedComplexity = 10 in { |
| Evan Cheng | 1d5a8cc | 2006-04-05 07:20:06 +0000 | [diff] [blame] | 2363 | def : Pat<(v4f32 (vector_shuffle VR128:$src, (undef), |
| 2364 | UNPCKL_v_undef_shuffle_mask)), |
| Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 2365 | (UNPCKLPSrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>; |
| Evan Cheng | 1d5a8cc | 2006-04-05 07:20:06 +0000 | [diff] [blame] | 2366 | def : Pat<(v16i8 (vector_shuffle VR128:$src, (undef), |
| 2367 | UNPCKL_v_undef_shuffle_mask)), |
| Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 2368 | (PUNPCKLBWrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>; |
| Evan Cheng | 1d5a8cc | 2006-04-05 07:20:06 +0000 | [diff] [blame] | 2369 | def : Pat<(v8i16 (vector_shuffle VR128:$src, (undef), |
| 2370 | UNPCKL_v_undef_shuffle_mask)), |
| Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 2371 | (PUNPCKLWDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>; |
| Evan Cheng | 1d5a8cc | 2006-04-05 07:20:06 +0000 | [diff] [blame] | 2372 | def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef), |
| 2373 | UNPCKL_v_undef_shuffle_mask)), |
| Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 2374 | (PUNPCKLDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE1]>; |
| Evan Cheng | fd111b5 | 2006-04-19 21:15:24 +0000 | [diff] [blame] | 2375 | } |
| Evan Cheng | 1d5a8cc | 2006-04-05 07:20:06 +0000 | [diff] [blame] | 2376 | |
| Evan Cheng | fd111b5 | 2006-04-19 21:15:24 +0000 | [diff] [blame] | 2377 | let AddedComplexity = 20 in { |
| Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 2378 | // vector_shuffle v1, <undef> <1, 1, 3, 3> |
| 2379 | def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef), |
| 2380 | MOVSHDUP_shuffle_mask)), |
| Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 2381 | (MOVSHDUPrr VR128:$src)>, Requires<[HasSSE3]>; |
| Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 2382 | def : Pat<(v4i32 (vector_shuffle (bc_v4i32 (loadv2i64 addr:$src)), (undef), |
| 2383 | MOVSHDUP_shuffle_mask)), |
| Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 2384 | (MOVSHDUPrm addr:$src)>, Requires<[HasSSE3]>; |
| Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 2385 | |
| 2386 | // vector_shuffle v1, <undef> <0, 0, 2, 2> |
| 2387 | def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef), |
| 2388 | MOVSLDUP_shuffle_mask)), |
| Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 2389 | (MOVSLDUPrr VR128:$src)>, Requires<[HasSSE3]>; |
| Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 2390 | def : Pat<(v4i32 (vector_shuffle (bc_v4i32 (loadv2i64 addr:$src)), (undef), |
| 2391 | MOVSLDUP_shuffle_mask)), |
| Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 2392 | (MOVSLDUPrm addr:$src)>, Requires<[HasSSE3]>; |
| Evan Cheng | fd111b5 | 2006-04-19 21:15:24 +0000 | [diff] [blame] | 2393 | } |
| Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 2394 | |
| Evan Cheng | fd111b5 | 2006-04-19 21:15:24 +0000 | [diff] [blame] | 2395 | let AddedComplexity = 20 in { |
| Evan Cheng | 2dadaea | 2006-04-19 20:37:34 +0000 | [diff] [blame] | 2396 | // vector_shuffle v1, v2 <0, 1, 4, 5> using MOVLHPS |
| 2397 | def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2, |
| 2398 | MOVHP_shuffle_mask)), |
| Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 2399 | (MOVLHPSrr VR128:$src1, VR128:$src2)>; |
| Evan Cheng | 2dadaea | 2006-04-19 20:37:34 +0000 | [diff] [blame] | 2400 | |
| 2401 | // vector_shuffle v1, v2 <6, 7, 2, 3> using MOVHLPS |
| 2402 | def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2, |
| 2403 | MOVHLPS_shuffle_mask)), |
| Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 2404 | (MOVHLPSrr VR128:$src1, VR128:$src2)>; |
| Evan Cheng | 2dadaea | 2006-04-19 20:37:34 +0000 | [diff] [blame] | 2405 | |
| Evan Cheng | 9d09b89 | 2006-05-31 00:51:37 +0000 | [diff] [blame] | 2406 | // vector_shuffle v1, undef <2, 3, ?, ?> using MOVHLPS |
| 2407 | def : Pat<(v4f32 (vector_shuffle VR128:$src1, (undef), |
| 2408 | UNPCKH_shuffle_mask)), |
| Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 2409 | (MOVHLPSrr VR128:$src1, VR128:$src1)>; |
| Evan Cheng | 9d09b89 | 2006-05-31 00:51:37 +0000 | [diff] [blame] | 2410 | def : Pat<(v4i32 (vector_shuffle VR128:$src1, (undef), |
| 2411 | UNPCKH_shuffle_mask)), |
| Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 2412 | (MOVHLPSrr VR128:$src1, VR128:$src1)>; |
| Evan Cheng | 9d09b89 | 2006-05-31 00:51:37 +0000 | [diff] [blame] | 2413 | |
| Evan Cheng | 2dadaea | 2006-04-19 20:37:34 +0000 | [diff] [blame] | 2414 | // vector_shuffle v1, (load v2) <4, 5, 2, 3> using MOVLPS |
| 2415 | // vector_shuffle v1, (load v2) <0, 1, 4, 5> using MOVHPS |
| Evan Cheng | f66a094 | 2006-04-19 18:20:17 +0000 | [diff] [blame] | 2416 | def : Pat<(v4f32 (vector_shuffle VR128:$src1, (loadv4f32 addr:$src2), |
| 2417 | MOVLP_shuffle_mask)), |
| Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 2418 | (MOVLPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE1]>; |
| Evan Cheng | f66a094 | 2006-04-19 18:20:17 +0000 | [diff] [blame] | 2419 | def : Pat<(v2f64 (vector_shuffle VR128:$src1, (loadv2f64 addr:$src2), |
| 2420 | MOVLP_shuffle_mask)), |
| Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 2421 | (MOVLPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>; |
| Evan Cheng | f66a094 | 2006-04-19 18:20:17 +0000 | [diff] [blame] | 2422 | def : Pat<(v4f32 (vector_shuffle VR128:$src1, (loadv4f32 addr:$src2), |
| 2423 | MOVHP_shuffle_mask)), |
| Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 2424 | (MOVHPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE1]>; |
| Evan Cheng | f66a094 | 2006-04-19 18:20:17 +0000 | [diff] [blame] | 2425 | def : Pat<(v2f64 (vector_shuffle VR128:$src1, (loadv2f64 addr:$src2), |
| 2426 | MOVHP_shuffle_mask)), |
| Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 2427 | (MOVHPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>; |
| Evan Cheng | f66a094 | 2006-04-19 18:20:17 +0000 | [diff] [blame] | 2428 | |
| Evan Cheng | f66a094 | 2006-04-19 18:20:17 +0000 | [diff] [blame] | 2429 | def : Pat<(v4i32 (vector_shuffle VR128:$src1, (bc_v4i32 (loadv2i64 addr:$src2)), |
| 2430 | MOVLP_shuffle_mask)), |
| Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 2431 | (MOVLPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>; |
| Evan Cheng | 64e9769 | 2006-04-24 21:58:20 +0000 | [diff] [blame] | 2432 | def : Pat<(v2i64 (vector_shuffle VR128:$src1, (loadv2i64 addr:$src2), |
| 2433 | MOVLP_shuffle_mask)), |
| Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 2434 | (MOVLPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>; |
| Evan Cheng | 64e9769 | 2006-04-24 21:58:20 +0000 | [diff] [blame] | 2435 | def : Pat<(v4i32 (vector_shuffle VR128:$src1, (bc_v4i32 (loadv2i64 addr:$src2)), |
| 2436 | MOVHP_shuffle_mask)), |
| Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 2437 | (MOVHPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE1]>; |
| Evan Cheng | 64e9769 | 2006-04-24 21:58:20 +0000 | [diff] [blame] | 2438 | def : Pat<(v2i64 (vector_shuffle VR128:$src1, (loadv2i64 addr:$src2), |
| 2439 | MOVLP_shuffle_mask)), |
| Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 2440 | (MOVLPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>; |
| Evan Cheng | 64e9769 | 2006-04-24 21:58:20 +0000 | [diff] [blame] | 2441 | |
| 2442 | // Setting the lowest element in the vector. |
| 2443 | def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2, |
| 2444 | MOVL_shuffle_mask)), |
| Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 2445 | (MOVLPSrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>; |
| Evan Cheng | cc0e98c | 2006-04-19 18:11:52 +0000 | [diff] [blame] | 2446 | def : Pat<(v2i64 (vector_shuffle VR128:$src1, VR128:$src2, |
| Evan Cheng | 017dcc6 | 2006-04-21 01:05:10 +0000 | [diff] [blame] | 2447 | MOVL_shuffle_mask)), |
| Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 2448 | (MOVLPDrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>; |
| Evan Cheng | a7fc642 | 2006-04-24 23:34:56 +0000 | [diff] [blame] | 2449 | |
| Evan Cheng | 9e062ed | 2006-05-03 20:32:03 +0000 | [diff] [blame] | 2450 | // vector_shuffle v1, v2 <4, 5, 2, 3> using MOVLPDrr (movsd) |
| 2451 | def : Pat<(v4f32 (vector_shuffle VR128:$src1, VR128:$src2, |
| 2452 | MOVLP_shuffle_mask)), |
| Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 2453 | (MOVLPDrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>; |
| Evan Cheng | 9e062ed | 2006-05-03 20:32:03 +0000 | [diff] [blame] | 2454 | def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2, |
| 2455 | MOVLP_shuffle_mask)), |
| Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 2456 | (MOVLPDrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>; |
| Evan Cheng | 9e062ed | 2006-05-03 20:32:03 +0000 | [diff] [blame] | 2457 | |
| Evan Cheng | a7fc642 | 2006-04-24 23:34:56 +0000 | [diff] [blame] | 2458 | // Set lowest element and zero upper elements. |
| 2459 | def : Pat<(bc_v2i64 (vector_shuffle immAllZerosV, |
| 2460 | (v2f64 (scalar_to_vector (loadf64 addr:$src))), |
| 2461 | MOVL_shuffle_mask)), |
| Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 2462 | (MOVZQI2PQIrm addr:$src)>, Requires<[HasSSE2]>; |
| Evan Cheng | f66a094 | 2006-04-19 18:20:17 +0000 | [diff] [blame] | 2463 | } |
| Evan Cheng | cdfc3c8 | 2006-04-17 22:45:49 +0000 | [diff] [blame] | 2464 | |
| Evan Cheng | a7fc642 | 2006-04-24 23:34:56 +0000 | [diff] [blame] | 2465 | // FIXME: Temporary workaround since 2-wide shuffle is broken. |
| 2466 | def : Pat<(int_x86_sse2_movs_d VR128:$src1, VR128:$src2), |
| Evan Cheng | a2137b5 | 2006-04-25 00:50:01 +0000 | [diff] [blame] | 2467 | (v2f64 (MOVLPDrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>; |
| Evan Cheng | a7fc642 | 2006-04-24 23:34:56 +0000 | [diff] [blame] | 2468 | def : Pat<(int_x86_sse2_loadh_pd VR128:$src1, addr:$src2), |
| Evan Cheng | a2137b5 | 2006-04-25 00:50:01 +0000 | [diff] [blame] | 2469 | (v2f64 (MOVHPDrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>; |
| Evan Cheng | a7fc642 | 2006-04-24 23:34:56 +0000 | [diff] [blame] | 2470 | def : Pat<(int_x86_sse2_loadl_pd VR128:$src1, addr:$src2), |
| Evan Cheng | a2137b5 | 2006-04-25 00:50:01 +0000 | [diff] [blame] | 2471 | (v2f64 (MOVLPDrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>; |
| Evan Cheng | a7fc642 | 2006-04-24 23:34:56 +0000 | [diff] [blame] | 2472 | def : Pat<(int_x86_sse2_shuf_pd VR128:$src1, VR128:$src2, imm:$src3), |
| Evan Cheng | a2137b5 | 2006-04-25 00:50:01 +0000 | [diff] [blame] | 2473 | (v2f64 (SHUFPDrri VR128:$src1, VR128:$src2, imm:$src3))>, |
| 2474 | Requires<[HasSSE2]>; |
| Evan Cheng | a7fc642 | 2006-04-24 23:34:56 +0000 | [diff] [blame] | 2475 | def : Pat<(int_x86_sse2_shuf_pd VR128:$src1, (load addr:$src2), imm:$src3), |
| Evan Cheng | a2137b5 | 2006-04-25 00:50:01 +0000 | [diff] [blame] | 2476 | (v2f64 (SHUFPDrmi VR128:$src1, addr:$src2, imm:$src3))>, |
| 2477 | Requires<[HasSSE2]>; |
| Evan Cheng | a7fc642 | 2006-04-24 23:34:56 +0000 | [diff] [blame] | 2478 | def : Pat<(int_x86_sse2_unpckh_pd VR128:$src1, VR128:$src2), |
| Evan Cheng | a2137b5 | 2006-04-25 00:50:01 +0000 | [diff] [blame] | 2479 | (v2f64 (UNPCKHPDrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>; |
| Evan Cheng | a7fc642 | 2006-04-24 23:34:56 +0000 | [diff] [blame] | 2480 | def : Pat<(int_x86_sse2_unpckh_pd VR128:$src1, (load addr:$src2)), |
| Evan Cheng | a2137b5 | 2006-04-25 00:50:01 +0000 | [diff] [blame] | 2481 | (v2f64 (UNPCKHPDrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>; |
| Evan Cheng | a7fc642 | 2006-04-24 23:34:56 +0000 | [diff] [blame] | 2482 | def : Pat<(int_x86_sse2_unpckl_pd VR128:$src1, VR128:$src2), |
| Evan Cheng | a2137b5 | 2006-04-25 00:50:01 +0000 | [diff] [blame] | 2483 | (v2f64 (UNPCKLPDrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>; |
| Evan Cheng | a7fc642 | 2006-04-24 23:34:56 +0000 | [diff] [blame] | 2484 | def : Pat<(int_x86_sse2_unpckl_pd VR128:$src1, (load addr:$src2)), |
| Evan Cheng | a2137b5 | 2006-04-25 00:50:01 +0000 | [diff] [blame] | 2485 | (v2f64 (UNPCKLPDrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>; |
| Evan Cheng | a7fc642 | 2006-04-24 23:34:56 +0000 | [diff] [blame] | 2486 | def : Pat<(int_x86_sse2_punpckh_qdq VR128:$src1, VR128:$src2), |
| Evan Cheng | a2137b5 | 2006-04-25 00:50:01 +0000 | [diff] [blame] | 2487 | (v2i64 (PUNPCKHQDQrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>; |
| Evan Cheng | a7fc642 | 2006-04-24 23:34:56 +0000 | [diff] [blame] | 2488 | def : Pat<(int_x86_sse2_punpckh_qdq VR128:$src1, (load addr:$src2)), |
| Evan Cheng | a2137b5 | 2006-04-25 00:50:01 +0000 | [diff] [blame] | 2489 | (v2i64 (PUNPCKHQDQrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>; |
| Evan Cheng | a7fc642 | 2006-04-24 23:34:56 +0000 | [diff] [blame] | 2490 | def : Pat<(int_x86_sse2_punpckl_qdq VR128:$src1, VR128:$src2), |
| Evan Cheng | a2137b5 | 2006-04-25 00:50:01 +0000 | [diff] [blame] | 2491 | (v2i64 (PUNPCKLQDQrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>; |
| Evan Cheng | a7fc642 | 2006-04-24 23:34:56 +0000 | [diff] [blame] | 2492 | def : Pat<(int_x86_sse2_punpckl_qdq VR128:$src1, (load addr:$src2)), |
| 2493 | (PUNPCKLQDQrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>; |
| 2494 | |
| Evan Cheng | ff65e38 | 2006-04-04 21:49:39 +0000 | [diff] [blame] | 2495 | // 128-bit logical shifts |
| 2496 | def : Pat<(int_x86_sse2_psll_dq VR128:$src1, imm:$src2), |
| Evan Cheng | 2c3ae37 | 2006-04-12 21:21:57 +0000 | [diff] [blame] | 2497 | (v2i64 (PSLLDQri VR128:$src1, (PSxLDQ_imm imm:$src2)))>, |
| 2498 | Requires<[HasSSE2]>; |
| Evan Cheng | ff65e38 | 2006-04-04 21:49:39 +0000 | [diff] [blame] | 2499 | def : Pat<(int_x86_sse2_psrl_dq VR128:$src1, imm:$src2), |
| Evan Cheng | 2c3ae37 | 2006-04-12 21:21:57 +0000 | [diff] [blame] | 2500 | (v2i64 (PSRLDQri VR128:$src1, (PSxLDQ_imm imm:$src2)))>, |
| 2501 | Requires<[HasSSE2]>; |
| Evan Cheng | ff65e38 | 2006-04-04 21:49:39 +0000 | [diff] [blame] | 2502 | |
| Evan Cheng | 2c3ae37 | 2006-04-12 21:21:57 +0000 | [diff] [blame] | 2503 | // Some special case pandn patterns. |
| 2504 | def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v4i32 immAllOnesV))), |
| 2505 | VR128:$src2)), |
| Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 2506 | (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>; |
| Evan Cheng | 2c3ae37 | 2006-04-12 21:21:57 +0000 | [diff] [blame] | 2507 | def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v8i16 immAllOnesV))), |
| 2508 | VR128:$src2)), |
| Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 2509 | (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>; |
| Evan Cheng | 2c3ae37 | 2006-04-12 21:21:57 +0000 | [diff] [blame] | 2510 | def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v16i8 immAllOnesV))), |
| 2511 | VR128:$src2)), |
| Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 2512 | (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>; |
| Evan Cheng | 1b32f22 | 2006-03-30 07:33:32 +0000 | [diff] [blame] | 2513 | |
| Evan Cheng | 2c3ae37 | 2006-04-12 21:21:57 +0000 | [diff] [blame] | 2514 | def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v4i32 immAllOnesV))), |
| 2515 | (load addr:$src2))), |
| Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 2516 | (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>; |
| Evan Cheng | 2c3ae37 | 2006-04-12 21:21:57 +0000 | [diff] [blame] | 2517 | def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v8i16 immAllOnesV))), |
| 2518 | (load addr:$src2))), |
| Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 2519 | (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>; |
| Evan Cheng | 2c3ae37 | 2006-04-12 21:21:57 +0000 | [diff] [blame] | 2520 | def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v16i8 immAllOnesV))), |
| 2521 | (load addr:$src2))), |
| Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 2522 | (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>; |
| Evan Cheng | 206ee9d | 2006-07-07 08:33:52 +0000 | [diff] [blame] | 2523 | |
| 2524 | // Unaligned load |
| 2525 | def : Pat<(v4f32 (X86loadu addr:$src)), (MOVUPSrm addr:$src)>, |
| 2526 | Requires<[HasSSE1]>; |