blob: f12ff70703344602ca039903844fa95928fca89a [file] [log] [blame]
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001//===-- X86ISelLowering.h - X86 DAG Lowering Interface ----------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#ifndef X86ISELLOWERING_H
16#define X86ISELLOWERING_H
17
Evan Cheng559806f2006-01-27 08:10:46 +000018#include "X86Subtarget.h"
Anton Korobeynikov2365f512007-07-14 14:06:15 +000019#include "X86RegisterInfo.h"
Gordon Henriksen86737662008-01-05 16:56:59 +000020#include "X86MachineFunctionInfo.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000021#include "llvm/Target/TargetLowering.h"
Ted Kremenekb388eb82008-09-03 02:54:11 +000022#include "llvm/CodeGen/FastISel.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000023#include "llvm/CodeGen/SelectionDAG.h"
Rafael Espindola1b5dcc32007-08-31 15:06:30 +000024#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000025
26namespace llvm {
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000027 namespace X86ISD {
Evan Chengd9558e02006-01-06 00:43:03 +000028 // X86 Specific DAG Nodes
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000029 enum NodeType {
30 // Start the numbering where the builtin ops leave off.
Dan Gohman0ba2bcf2008-09-23 18:42:32 +000031 FIRST_NUMBER = ISD::BUILTIN_OP_END,
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000032
Evan Cheng18efe262007-12-14 02:13:44 +000033 /// BSF - Bit scan forward.
34 /// BSR - Bit scan reverse.
35 BSF,
36 BSR,
37
Evan Chenge3413162006-01-09 18:33:28 +000038 /// SHLD, SHRD - Double shift instructions. These correspond to
39 /// X86::SHLDxx and X86::SHRDxx instructions.
40 SHLD,
41 SHRD,
42
Evan Chengef6ffb12006-01-31 03:14:29 +000043 /// FAND - Bitwise logical AND of floating point values. This corresponds
44 /// to X86::ANDPS or X86::ANDPD.
45 FAND,
46
Evan Cheng68c47cb2007-01-05 07:55:56 +000047 /// FOR - Bitwise logical OR of floating point values. This corresponds
48 /// to X86::ORPS or X86::ORPD.
49 FOR,
50
Evan Cheng223547a2006-01-31 22:28:30 +000051 /// FXOR - Bitwise logical XOR of floating point values. This corresponds
52 /// to X86::XORPS or X86::XORPD.
53 FXOR,
54
Evan Cheng73d6cf12007-01-05 21:37:56 +000055 /// FSRL - Bitwise logical right shift of floating point values. These
56 /// corresponds to X86::PSRLDQ.
Evan Cheng68c47cb2007-01-05 07:55:56 +000057 FSRL,
58
Evan Chenge3de85b2006-02-04 02:20:30 +000059 /// FILD, FILD_FLAG - This instruction implements SINT_TO_FP with the
60 /// integer source in memory and FP reg result. This corresponds to the
61 /// X86::FILD*m instructions. It has three inputs (token chain, address,
62 /// and source type) and two outputs (FP value and token chain). FILD_FLAG
63 /// also produces a flag).
Evan Chenga3195e82006-01-12 22:54:21 +000064 FILD,
Evan Chenge3de85b2006-02-04 02:20:30 +000065 FILD_FLAG,
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000066
67 /// FP_TO_INT*_IN_MEM - This instruction implements FP_TO_SINT with the
68 /// integer destination in memory and a FP reg source. This corresponds
69 /// to the X86::FIST*m instructions and the rounding mode change stuff. It
Chris Lattner91897772006-10-18 18:26:48 +000070 /// has two inputs (token chain and address) and two outputs (int value
71 /// and token chain).
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000072 FP_TO_INT16_IN_MEM,
73 FP_TO_INT32_IN_MEM,
74 FP_TO_INT64_IN_MEM,
75
Evan Chengb077b842005-12-21 02:39:21 +000076 /// FLD - This instruction implements an extending load to FP stack slots.
77 /// This corresponds to the X86::FLD32m / X86::FLD64m. It takes a chain
Evan Cheng38bcbaf2005-12-23 07:31:11 +000078 /// operand, ptr to load from, and a ValueType node indicating the type
79 /// to load to.
Evan Chengb077b842005-12-21 02:39:21 +000080 FLD,
81
Evan Chengd90eb7f2006-01-05 00:27:02 +000082 /// FST - This instruction implements a truncating store to FP stack
83 /// slots. This corresponds to the X86::FST32m / X86::FST64m. It takes a
84 /// chain operand, value to store, address, and a ValueType to store it
85 /// as.
86 FST,
87
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000088 /// CALL/TAILCALL - These operations represent an abstract X86 call
89 /// instruction, which includes a bunch of information. In particular the
90 /// operands of these node are:
91 ///
92 /// #0 - The incoming token chain
93 /// #1 - The callee
94 /// #2 - The number of arg bytes the caller pushes on the stack.
95 /// #3 - The number of arg bytes the callee pops off the stack.
96 /// #4 - The value to pass in AL/AX/EAX (optional)
97 /// #5 - The value to pass in DL/DX/EDX (optional)
98 ///
99 /// The result values of these nodes are:
100 ///
101 /// #0 - The outgoing token chain
102 /// #1 - The first register result value (optional)
103 /// #2 - The second register result value (optional)
104 ///
105 /// The CALL vs TAILCALL distinction boils down to whether the callee is
106 /// known not to modify the caller's stack frame, as is standard with
107 /// LLVM.
108 CALL,
109 TAILCALL,
Andrew Lenharthb873ff32005-11-20 21:41:10 +0000110
111 /// RDTSC_DAG - This operation implements the lowering for
112 /// readcyclecounter
113 RDTSC_DAG,
Evan Cheng7df96d62005-12-17 01:21:05 +0000114
115 /// X86 compare and logical compare instructions.
Evan Cheng7d6ff3a2007-09-17 17:42:53 +0000116 CMP, COMI, UCOMI,
Evan Cheng7df96d62005-12-17 01:21:05 +0000117
Evan Chengd5781fc2005-12-21 20:21:51 +0000118 /// X86 SetCC. Operand 1 is condition code, and operand 2 is the flag
119 /// operand produced by a CMP instruction.
120 SETCC,
121
122 /// X86 conditional moves. Operand 1 and operand 2 are the two values
Chris Lattner91897772006-10-18 18:26:48 +0000123 /// to select from (operand 1 is a R/W operand). Operand 3 is the
124 /// condition code, and operand 4 is the flag operand produced by a CMP
125 /// or TEST instruction. It also writes a flag result.
Evan Cheng7df96d62005-12-17 01:21:05 +0000126 CMOV,
Evan Cheng898101c2005-12-19 23:12:38 +0000127
Evan Chengd5781fc2005-12-21 20:21:51 +0000128 /// X86 conditional branches. Operand 1 is the chain operand, operand 2
129 /// is the block to branch if condition is true, operand 3 is the
130 /// condition code, and operand 4 is the flag operand produced by a CMP
131 /// or TEST instruction.
Evan Cheng898101c2005-12-19 23:12:38 +0000132 BRCOND,
Evan Chengb077b842005-12-21 02:39:21 +0000133
Evan Cheng67f92a72006-01-11 22:15:48 +0000134 /// Return with a flag operand. Operand 1 is the chain operand, operand
135 /// 2 is the number of bytes of stack to pop.
Evan Chengb077b842005-12-21 02:39:21 +0000136 RET_FLAG,
Evan Cheng67f92a72006-01-11 22:15:48 +0000137
138 /// REP_STOS - Repeat fill, corresponds to X86::REP_STOSx.
139 REP_STOS,
140
141 /// REP_MOVS - Repeat move, corresponds to X86::REP_MOVSx.
142 REP_MOVS,
Evan Cheng223547a2006-01-31 22:28:30 +0000143
Evan Cheng7ccced62006-02-18 00:15:05 +0000144 /// GlobalBaseReg - On Darwin, this node represents the result of the popl
145 /// at function entry, used for PIC code.
146 GlobalBaseReg,
Evan Chenga0ea0532006-02-23 02:43:52 +0000147
Bill Wendling056292f2008-09-16 21:48:12 +0000148 /// Wrapper - A wrapper node for TargetConstantPool,
149 /// TargetExternalSymbol, and TargetGlobalAddress.
Evan Cheng020d2e82006-02-23 20:41:18 +0000150 Wrapper,
Evan Cheng48090aa2006-03-21 23:01:21 +0000151
Evan Cheng0085a282006-11-30 21:55:46 +0000152 /// WrapperRIP - Special wrapper used under X86-64 PIC mode for RIP
153 /// relative displacements.
154 WrapperRIP,
155
Nate Begeman14d12ca2008-02-11 04:19:36 +0000156 /// PEXTRB - Extract an 8-bit value from a vector and zero extend it to
157 /// i32, corresponds to X86::PEXTRB.
158 PEXTRB,
159
Evan Chengb067a1e2006-03-31 19:22:53 +0000160 /// PEXTRW - Extract a 16-bit value from a vector and zero extend it to
Evan Cheng653159f2006-03-31 21:55:24 +0000161 /// i32, corresponds to X86::PEXTRW.
Evan Chengb067a1e2006-03-31 19:22:53 +0000162 PEXTRW,
Evan Cheng653159f2006-03-31 21:55:24 +0000163
Nate Begeman14d12ca2008-02-11 04:19:36 +0000164 /// INSERTPS - Insert any element of a 4 x float vector into any element
165 /// of a destination 4 x floatvector.
166 INSERTPS,
167
168 /// PINSRB - Insert the lower 8-bits of a 32-bit value to a vector,
169 /// corresponds to X86::PINSRB.
170 PINSRB,
171
Evan Cheng653159f2006-03-31 21:55:24 +0000172 /// PINSRW - Insert the lower 16-bits of a 32-bit value to a vector,
173 /// corresponds to X86::PINSRW.
Evan Cheng8ca29322006-11-10 21:43:37 +0000174 PINSRW,
175
176 /// FMAX, FMIN - Floating point max and min.
177 ///
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +0000178 FMAX, FMIN,
Dan Gohman20382522007-07-10 00:05:58 +0000179
180 /// FRSQRT, FRCP - Floating point reciprocal-sqrt and reciprocal
181 /// approximation. Note that these typically require refinement
182 /// in order to obtain suitable precision.
183 FRSQRT, FRCP,
184
Evan Cheng7e2ff772008-05-08 00:57:18 +0000185 // TLSADDR, THREAThread - Thread Local Storage.
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000186 TLSADDR, THREAD_POINTER,
187
Evan Cheng7e2ff772008-05-08 00:57:18 +0000188 // EH_RETURN - Exception Handling helpers.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000189 EH_RETURN,
190
Arnold Schwaighofer4fe30732008-03-19 16:39:45 +0000191 /// TC_RETURN - Tail call return.
192 /// operand #0 chain
193 /// operand #1 callee (register or absolute)
194 /// operand #2 stack adjustment
195 /// operand #3 optional in flag
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +0000196 TC_RETURN,
197
Evan Cheng7e2ff772008-05-08 00:57:18 +0000198 // LCMPXCHG_DAG, LCMPXCHG8_DAG - Compare and swap.
Andrew Lenharth26ed8692008-03-01 21:52:34 +0000199 LCMPXCHG_DAG,
Andrew Lenharthd19189e2008-03-05 01:15:49 +0000200 LCMPXCHG8_DAG,
Andrew Lenharth26ed8692008-03-01 21:52:34 +0000201
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000202 // ATOMADD64_DAG, ATOMSUB64_DAG, ATOMOR64_DAG, ATOMAND64_DAG,
203 // ATOMXOR64_DAG, ATOMNAND64_DAG - Atomic 64-bit binary operations.
204 ATOMADD64_DAG,
205 ATOMSUB64_DAG,
206 ATOMOR64_DAG,
207 ATOMXOR64_DAG,
208 ATOMAND64_DAG,
209 ATOMNAND64_DAG,
210
Evan Cheng7e2ff772008-05-08 00:57:18 +0000211 // FNSTCW16m - Store FP control world into i16 memory.
212 FNSTCW16m,
213
Evan Chengd880b972008-05-09 21:53:03 +0000214 // VZEXT_MOVL - Vector move low and zero extend.
215 VZEXT_MOVL,
216
217 // VZEXT_LOAD - Load, scalar_to_vector, and zero extend.
Evan Chengf26ffe92008-05-29 08:22:04 +0000218 VZEXT_LOAD,
219
220 // VSHL, VSRL - Vector logical left / right shift.
Nate Begeman30a0de92008-07-17 16:51:19 +0000221 VSHL, VSRL,
222
223 // CMPPD, CMPPS - Vector double/float comparison.
224 CMPPD, CMPPS,
225
226 // PCMP* - Vector integer comparisons.
227 PCMPEQB, PCMPEQW, PCMPEQD, PCMPEQQ,
228 PCMPGTB, PCMPGTW, PCMPGTD, PCMPGTQ
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000229 };
230 }
231
Evan Cheng0d9e9762008-01-29 19:34:22 +0000232 /// Define some predicates that are used for node matching.
233 namespace X86 {
234 /// isPSHUFDMask - Return true if the specified VECTOR_SHUFFLE operand
235 /// specifies a shuffle of elements that is suitable for input to PSHUFD.
236 bool isPSHUFDMask(SDNode *N);
Evan Cheng0188ecb2006-03-22 18:59:22 +0000237
Evan Cheng0d9e9762008-01-29 19:34:22 +0000238 /// isPSHUFHWMask - Return true if the specified VECTOR_SHUFFLE operand
239 /// specifies a shuffle of elements that is suitable for input to PSHUFD.
240 bool isPSHUFHWMask(SDNode *N);
Evan Cheng506d3df2006-03-29 23:07:14 +0000241
Evan Cheng0d9e9762008-01-29 19:34:22 +0000242 /// isPSHUFLWMask - Return true if the specified VECTOR_SHUFFLE operand
243 /// specifies a shuffle of elements that is suitable for input to PSHUFD.
244 bool isPSHUFLWMask(SDNode *N);
Evan Cheng506d3df2006-03-29 23:07:14 +0000245
Evan Cheng0d9e9762008-01-29 19:34:22 +0000246 /// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
247 /// specifies a shuffle of elements that is suitable for input to SHUFP*.
248 bool isSHUFPMask(SDNode *N);
Evan Cheng14aed5e2006-03-24 01:18:28 +0000249
Evan Cheng0d9e9762008-01-29 19:34:22 +0000250 /// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
251 /// specifies a shuffle of elements that is suitable for input to MOVHLPS.
252 bool isMOVHLPSMask(SDNode *N);
Evan Cheng2c0dbd02006-03-24 02:58:06 +0000253
Evan Cheng0d9e9762008-01-29 19:34:22 +0000254 /// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
255 /// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
256 /// <2, 3, 2, 3>
257 bool isMOVHLPS_v_undef_Mask(SDNode *N);
Evan Cheng6e56e2c2006-11-07 22:14:24 +0000258
Evan Cheng0d9e9762008-01-29 19:34:22 +0000259 /// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
260 /// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
261 bool isMOVLPMask(SDNode *N);
Evan Cheng5ced1d82006-04-06 23:23:56 +0000262
Evan Cheng0d9e9762008-01-29 19:34:22 +0000263 /// isMOVHPMask - Return true if the specified VECTOR_SHUFFLE operand
264 /// specifies a shuffle of elements that is suitable for input to MOVHP{S|D}
265 /// as well as MOVLHPS.
266 bool isMOVHPMask(SDNode *N);
Evan Cheng5ced1d82006-04-06 23:23:56 +0000267
Evan Cheng0d9e9762008-01-29 19:34:22 +0000268 /// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
269 /// specifies a shuffle of elements that is suitable for input to UNPCKL.
270 bool isUNPCKLMask(SDNode *N, bool V2IsSplat = false);
Evan Cheng0038e592006-03-28 00:39:58 +0000271
Evan Cheng0d9e9762008-01-29 19:34:22 +0000272 /// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
273 /// specifies a shuffle of elements that is suitable for input to UNPCKH.
274 bool isUNPCKHMask(SDNode *N, bool V2IsSplat = false);
Evan Cheng4fcb9222006-03-28 02:43:26 +0000275
Evan Cheng0d9e9762008-01-29 19:34:22 +0000276 /// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
277 /// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
278 /// <0, 0, 1, 1>
279 bool isUNPCKL_v_undef_Mask(SDNode *N);
Evan Cheng1d5a8cc2006-04-05 07:20:06 +0000280
Evan Cheng0d9e9762008-01-29 19:34:22 +0000281 /// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
282 /// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
283 /// <2, 2, 3, 3>
284 bool isUNPCKH_v_undef_Mask(SDNode *N);
Bill Wendling2f9bb1a2007-04-24 21:16:55 +0000285
Evan Cheng0d9e9762008-01-29 19:34:22 +0000286 /// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
287 /// specifies a shuffle of elements that is suitable for input to MOVSS,
288 /// MOVSD, and MOVD, i.e. setting the lowest element.
289 bool isMOVLMask(SDNode *N);
Evan Chengd6d1cbd2006-04-11 00:19:04 +0000290
Evan Cheng0d9e9762008-01-29 19:34:22 +0000291 /// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
292 /// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
293 bool isMOVSHDUPMask(SDNode *N);
Evan Chengd9539472006-04-14 21:59:03 +0000294
Evan Cheng0d9e9762008-01-29 19:34:22 +0000295 /// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
296 /// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
297 bool isMOVSLDUPMask(SDNode *N);
Evan Chengd9539472006-04-14 21:59:03 +0000298
Evan Cheng0d9e9762008-01-29 19:34:22 +0000299 /// isSplatMask - Return true if the specified VECTOR_SHUFFLE operand
300 /// specifies a splat of a single element.
301 bool isSplatMask(SDNode *N);
Evan Chengb9df0ca2006-03-22 02:53:00 +0000302
Evan Cheng0d9e9762008-01-29 19:34:22 +0000303 /// isSplatLoMask - Return true if the specified VECTOR_SHUFFLE operand
304 /// specifies a splat of zero element.
305 bool isSplatLoMask(SDNode *N);
Evan Chengf686d9b2006-10-27 21:08:32 +0000306
Evan Cheng0b457f02008-09-25 20:50:48 +0000307 /// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
308 /// specifies a shuffle of elements that is suitable for input to MOVDDUP.
309 bool isMOVDDUPMask(SDNode *N);
310
Evan Cheng0d9e9762008-01-29 19:34:22 +0000311 /// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
312 /// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUF* and SHUFP*
313 /// instructions.
314 unsigned getShuffleSHUFImmediate(SDNode *N);
Evan Cheng506d3df2006-03-29 23:07:14 +0000315
Evan Cheng0d9e9762008-01-29 19:34:22 +0000316 /// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
317 /// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFHW
318 /// instructions.
319 unsigned getShufflePSHUFHWImmediate(SDNode *N);
Evan Cheng506d3df2006-03-29 23:07:14 +0000320
Evan Cheng0d9e9762008-01-29 19:34:22 +0000321 /// getShufflePSHUFKWImmediate - Return the appropriate immediate to shuffle
322 /// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFLW
323 /// instructions.
324 unsigned getShufflePSHUFLWImmediate(SDNode *N);
325 }
326
Chris Lattner91897772006-10-18 18:26:48 +0000327 //===--------------------------------------------------------------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000328 // X86TargetLowering - X86 Implementation of the TargetLowering interface
329 class X86TargetLowering : public TargetLowering {
330 int VarArgsFrameIndex; // FrameIndex for start of varargs area.
Evan Cheng25ab6902006-09-08 06:48:29 +0000331 int RegSaveFrameIndex; // X86-64 vararg func register save area.
332 unsigned VarArgsGPOffset; // X86-64 vararg func int reg offset.
333 unsigned VarArgsFPOffset; // X86-64 vararg func fp reg offset.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000334 int BytesToPopOnReturn; // Number of arg bytes ret should pop.
335 int BytesCallerReserves; // Number of arg bytes caller makes.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000336
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000337 public:
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000338 explicit X86TargetLowering(X86TargetMachine &TM);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000339
Evan Chengcc415862007-11-09 01:32:10 +0000340 /// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
341 /// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +0000342 SDValue getPICJumpTableRelocBase(SDValue Table,
Evan Chengcc415862007-11-09 01:32:10 +0000343 SelectionDAG &DAG) const;
344
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000345 // Return the number of bytes that a function should pop when it returns (in
346 // addition to the space used by the return address).
347 //
348 unsigned getBytesToPopOnReturn() const { return BytesToPopOnReturn; }
349
350 // Return the number of bytes that the caller reserves for arguments passed
351 // to this function.
352 unsigned getBytesCallerReserves() const { return BytesCallerReserves; }
353
Chris Lattner54e3efd2007-02-26 04:01:25 +0000354 /// getStackPtrReg - Return the stack pointer register we are using: either
355 /// ESP or RSP.
356 unsigned getStackPtrReg() const { return X86StackPtr; }
Evan Cheng29286502008-01-23 23:17:41 +0000357
358 /// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
359 /// function arguments in the caller parameter area. For X86, aggregates
360 /// that contains are placed at 16-byte boundaries while the rest are at
361 /// 4-byte boundaries.
362 virtual unsigned getByValTypeAlignment(const Type *Ty) const;
Evan Chengf0df0312008-05-15 08:39:06 +0000363
364 /// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng0ef8de32008-05-15 22:13:02 +0000365 /// and store operations as a result of memset, memcpy, and memmove
366 /// lowering. It returns MVT::iAny if SelectionDAG should be responsible for
Evan Chengf0df0312008-05-15 08:39:06 +0000367 /// determining it.
368 virtual
Duncan Sands83ec4b62008-06-06 12:08:01 +0000369 MVT getOptimalMemOpType(uint64_t Size, unsigned Align,
370 bool isSrcConst, bool isSrcStr) const;
Chris Lattner54e3efd2007-02-26 04:01:25 +0000371
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000372 /// LowerOperation - Provide custom lowering hooks for some operations.
373 ///
Dan Gohman475871a2008-07-27 21:46:04 +0000374 virtual SDValue LowerOperation(SDValue Op, SelectionDAG &DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000375
Duncan Sands126d9072008-07-04 11:47:58 +0000376 /// ReplaceNodeResults - Replace a node with an illegal result type
377 /// with a new node built out of custom code.
Chris Lattner27a6c732007-11-24 07:07:01 +0000378 ///
Duncan Sands126d9072008-07-04 11:47:58 +0000379 virtual SDNode *ReplaceNodeResults(SDNode *N, SelectionDAG &DAG);
Chris Lattner27a6c732007-11-24 07:07:01 +0000380
381
Dan Gohman475871a2008-07-27 21:46:04 +0000382 virtual SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Evan Cheng206ee9d2006-07-07 08:33:52 +0000383
Evan Chengff9b3732008-01-30 18:18:23 +0000384 virtual MachineBasicBlock *EmitInstrWithCustomInserter(MachineInstr *MI,
385 MachineBasicBlock *MBB);
Evan Cheng4a460802006-01-11 00:33:36 +0000386
Mon P Wang63307c32008-05-05 19:05:59 +0000387
Evan Cheng72261582005-12-20 06:22:03 +0000388 /// getTargetNodeName - This method returns the name of a target specific
389 /// DAG node.
390 virtual const char *getTargetNodeName(unsigned Opcode) const;
391
Scott Michel5b8f82e2008-03-10 15:42:14 +0000392 /// getSetCCResultType - Return the ISD::SETCC ValueType
Dan Gohman475871a2008-07-27 21:46:04 +0000393 virtual MVT getSetCCResultType(const SDValue &) const;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000394
Nate Begeman368e18d2006-02-16 21:11:51 +0000395 /// computeMaskedBitsForTargetNode - Determine which of the bits specified
396 /// in Mask are known to be either zero or one and return them in the
397 /// KnownZero/KnownOne bitsets.
Dan Gohman475871a2008-07-27 21:46:04 +0000398 virtual void computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +0000399 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +0000400 APInt &KnownZero,
401 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +0000402 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +0000403 unsigned Depth = 0) const;
Evan Chengad4196b2008-05-12 19:56:52 +0000404
405 virtual bool
406 isGAPlusOffset(SDNode *N, GlobalValue* &GA, int64_t &Offset) const;
Nate Begeman368e18d2006-02-16 21:11:51 +0000407
Dan Gohman475871a2008-07-27 21:46:04 +0000408 SDValue getReturnAddressFrameIndex(SelectionDAG &DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000409
Chris Lattner4234f572007-03-25 02:14:49 +0000410 ConstraintType getConstraintType(const std::string &Constraint) const;
Chris Lattnerf4dff842006-07-11 02:54:03 +0000411
Chris Lattner259e97c2006-01-31 19:43:35 +0000412 std::vector<unsigned>
Chris Lattner1efa40f2006-02-22 00:56:39 +0000413 getRegClassForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +0000414 MVT VT) const;
Chris Lattner48884cd2007-08-25 00:47:38 +0000415
Duncan Sands83ec4b62008-06-06 12:08:01 +0000416 virtual const char *LowerXConstraint(MVT ConstraintVT) const;
Dale Johannesenba2a0b92008-01-29 02:21:21 +0000417
Chris Lattner48884cd2007-08-25 00:47:38 +0000418 /// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Evan Chengda43bcf2008-09-24 00:05:32 +0000419 /// vector. If it is invalid, don't add anything to Ops. If hasMemory is
420 /// true it means one of the asm constraint of the inline asm instruction
421 /// being processed is 'm'.
Dan Gohman475871a2008-07-27 21:46:04 +0000422 virtual void LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +0000423 char ConstraintLetter,
Evan Chengda43bcf2008-09-24 00:05:32 +0000424 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +0000425 std::vector<SDValue> &Ops,
Chris Lattner5e764232008-04-26 23:02:14 +0000426 SelectionDAG &DAG) const;
Chris Lattner22aaf1d2006-10-31 20:13:11 +0000427
Chris Lattner91897772006-10-18 18:26:48 +0000428 /// getRegForInlineAsmConstraint - Given a physical register constraint
429 /// (e.g. {edx}), return the register number and the register class for the
430 /// register. This should only be used for C_Register constraints. On
431 /// error, this returns a register number of 0.
Chris Lattnerf76d1802006-07-31 23:26:50 +0000432 std::pair<unsigned, const TargetRegisterClass*>
433 getRegForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +0000434 MVT VT) const;
Chris Lattnerf76d1802006-07-31 23:26:50 +0000435
Chris Lattnerc9addb72007-03-30 23:15:24 +0000436 /// isLegalAddressingMode - Return true if the addressing mode represented
437 /// by AM is legal for this target, for a load/store of the specified type.
438 virtual bool isLegalAddressingMode(const AddrMode &AM, const Type *Ty)const;
439
Evan Cheng2bd122c2007-10-26 01:56:11 +0000440 /// isTruncateFree - Return true if it's free to truncate a value of
441 /// type Ty1 to type Ty2. e.g. On x86 it's free to truncate a i32 value in
442 /// register EAX to i16 by referencing its sub-register AX.
443 virtual bool isTruncateFree(const Type *Ty1, const Type *Ty2) const;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000444 virtual bool isTruncateFree(MVT VT1, MVT VT2) const;
Evan Cheng2bd122c2007-10-26 01:56:11 +0000445
Evan Cheng0188ecb2006-03-22 18:59:22 +0000446 /// isShuffleMaskLegal - Targets can use this to indicate that they only
447 /// support *some* VECTOR_SHUFFLE operations, those with specific masks.
Chris Lattner91897772006-10-18 18:26:48 +0000448 /// By default, if a target supports the VECTOR_SHUFFLE node, all mask
449 /// values are assumed to be legal.
Dan Gohman475871a2008-07-27 21:46:04 +0000450 virtual bool isShuffleMaskLegal(SDValue Mask, MVT VT) const;
Evan Cheng39623da2006-04-20 08:58:49 +0000451
452 /// isVectorClearMaskLegal - Similar to isShuffleMaskLegal. This is
453 /// used by Targets can use this to indicate if there is a suitable
454 /// VECTOR_SHUFFLE that can be used to replace a VAND with a constant
455 /// pool entry.
Dan Gohman475871a2008-07-27 21:46:04 +0000456 virtual bool isVectorClearMaskLegal(const std::vector<SDValue> &BVOps,
Duncan Sands83ec4b62008-06-06 12:08:01 +0000457 MVT EVT, SelectionDAG &DAG) const;
Evan Cheng6fd599f2008-03-05 01:30:59 +0000458
459 /// ShouldShrinkFPConstant - If true, then instruction selection should
460 /// seek to shrink the FP constant of the specified type to a smaller type
461 /// in order to save space and / or reduce runtime.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000462 virtual bool ShouldShrinkFPConstant(MVT VT) const {
Evan Cheng6fd599f2008-03-05 01:30:59 +0000463 // Don't shrink FP constpool if SSE2 is available since cvtss2sd is more
464 // expensive than a straight movsd. On the other hand, it's important to
465 // shrink long double fp constant since fldt is very slow.
466 return !X86ScalarSSEf64 || VT == MVT::f80;
467 }
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000468
469 /// IsEligibleForTailCallOptimization - Check whether the call is eligible
470 /// for tail call optimization. Target which want to do tail call
471 /// optimization should implement this function.
Dan Gohman095cc292008-09-13 01:54:27 +0000472 virtual bool IsEligibleForTailCallOptimization(CallSDNode *TheCall,
Dan Gohman475871a2008-07-27 21:46:04 +0000473 SDValue Ret,
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000474 SelectionDAG &DAG) const;
475
Dan Gohman707e0182008-04-12 04:36:06 +0000476 virtual const X86Subtarget* getSubtarget() {
477 return Subtarget;
Rafael Espindolaf1ba1ca2007-11-05 23:12:20 +0000478 }
479
Chris Lattner3d661852008-01-18 06:52:41 +0000480 /// isScalarFPTypeInSSEReg - Return true if the specified scalar FP type is
481 /// computed in an SSE register, not on the X87 floating point stack.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000482 bool isScalarFPTypeInSSEReg(MVT VT) const {
Chris Lattner3d661852008-01-18 06:52:41 +0000483 return (VT == MVT::f64 && X86ScalarSSEf64) || // f64 is when SSE2
484 (VT == MVT::f32 && X86ScalarSSEf32); // f32 is when SSE1
485 }
Dan Gohmand9f3c482008-08-19 21:32:53 +0000486
487 /// createFastISel - This method returns a target specific FastISel object,
488 /// or null if the target does not support "fast" ISel.
Dan Gohman3df24e62008-09-03 23:12:08 +0000489 virtual FastISel *
490 createFastISel(MachineFunction &mf,
Dan Gohmand57dd5f2008-09-23 21:53:34 +0000491 MachineModuleInfo *mmi,
Dan Gohman3df24e62008-09-03 23:12:08 +0000492 DenseMap<const Value *, unsigned> &,
Dan Gohman0586d912008-09-10 20:11:02 +0000493 DenseMap<const BasicBlock *, MachineBasicBlock *> &,
494 DenseMap<const AllocaInst *, int> &);
Chris Lattner3d661852008-01-18 06:52:41 +0000495
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000496 private:
Evan Cheng0db9fe62006-04-25 20:13:52 +0000497 /// Subtarget - Keep a pointer to the X86Subtarget around so that we can
498 /// make the right decision when generating code for different targets.
499 const X86Subtarget *Subtarget;
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000500 const X86RegisterInfo *RegInfo;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000501 const TargetData *TD;
Evan Cheng0db9fe62006-04-25 20:13:52 +0000502
Evan Cheng25ab6902006-09-08 06:48:29 +0000503 /// X86StackPtr - X86 physical register used as stack ptr.
504 unsigned X86StackPtr;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000505
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000506 /// X86ScalarSSEf32, X86ScalarSSEf64 - Select between SSE or x87
507 /// floating point ops.
508 /// When SSE is available, use it for f32 operations.
509 /// When SSE2 is available, use it for f64 operations.
510 bool X86ScalarSSEf32;
511 bool X86ScalarSSEf64;
Evan Cheng0d9e9762008-01-29 19:34:22 +0000512
Dan Gohman095cc292008-09-13 01:54:27 +0000513 SDNode *LowerCallResult(SDValue Chain, SDValue InFlag, CallSDNode *TheCall,
Chris Lattner3085e152007-02-25 08:59:22 +0000514 unsigned CallingConv, SelectionDAG &DAG);
Evan Cheng0d9e9762008-01-29 19:34:22 +0000515
Dan Gohman475871a2008-07-27 21:46:04 +0000516 SDValue LowerMemArgument(SDValue Op, SelectionDAG &DAG,
Rafael Espindola7effac52007-09-14 15:48:13 +0000517 const CCValAssign &VA, MachineFrameInfo *MFI,
Dan Gohman475871a2008-07-27 21:46:04 +0000518 unsigned CC, SDValue Root, unsigned i);
Rafael Espindola7effac52007-09-14 15:48:13 +0000519
Dan Gohman095cc292008-09-13 01:54:27 +0000520 SDValue LowerMemOpCallTo(CallSDNode *TheCall, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +0000521 const SDValue &StackPtr,
522 const CCValAssign &VA, SDValue Chain,
Dan Gohman095cc292008-09-13 01:54:27 +0000523 SDValue Arg, ISD::ArgFlagsTy Flags);
Rafael Espindola1b5dcc32007-08-31 15:06:30 +0000524
Gordon Henriksen86737662008-01-05 16:56:59 +0000525 // Call lowering helpers.
Dan Gohman095cc292008-09-13 01:54:27 +0000526 bool IsCalleePop(bool isVarArg, unsigned CallingConv);
Arnold Schwaighofer258bb1b2008-02-26 22:21:54 +0000527 bool CallRequiresGOTPtrInReg(bool Is64Bit, bool IsTailCall);
528 bool CallRequiresFnAddressInReg(bool Is64Bit, bool IsTailCall);
Dan Gohman475871a2008-07-27 21:46:04 +0000529 SDValue EmitTailCallLoadRetAddr(SelectionDAG &DAG, SDValue &OutRetAddr,
530 SDValue Chain, bool IsTailCall, bool Is64Bit,
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +0000531 int FPDiff);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +0000532
Dan Gohman095cc292008-09-13 01:54:27 +0000533 CCAssignFn *CCAssignFnForNode(unsigned CallingConv) const;
Dan Gohman475871a2008-07-27 21:46:04 +0000534 NameDecorationStyle NameDecorationForFORMAL_ARGUMENTS(SDValue Op);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000535 unsigned GetAlignedArgumentStackSize(unsigned StackSize, SelectionDAG &DAG);
Evan Cheng559806f2006-01-27 08:10:46 +0000536
Dan Gohman475871a2008-07-27 21:46:04 +0000537 std::pair<SDValue,SDValue> FP_TO_SINTHelper(SDValue Op,
Chris Lattner27a6c732007-11-24 07:07:01 +0000538 SelectionDAG &DAG);
539
Dan Gohman475871a2008-07-27 21:46:04 +0000540 SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG);
541 SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG);
542 SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG);
543 SDValue LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG);
544 SDValue LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG);
545 SDValue LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG);
546 SDValue LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG);
547 SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +0000548 SDValue LowerGlobalAddress(const GlobalValue *GV, SelectionDAG &DAG) const;
Dan Gohman475871a2008-07-27 21:46:04 +0000549 SDValue LowerGlobalAddress(SDValue Op, SelectionDAG &DAG);
550 SDValue LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG);
551 SDValue LowerExternalSymbol(SDValue Op, SelectionDAG &DAG);
552 SDValue LowerShift(SDValue Op, SelectionDAG &DAG);
553 SDValue LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG);
554 SDValue LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG);
555 SDValue LowerFABS(SDValue Op, SelectionDAG &DAG);
556 SDValue LowerFNEG(SDValue Op, SelectionDAG &DAG);
557 SDValue LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG);
558 SDValue LowerSETCC(SDValue Op, SelectionDAG &DAG);
559 SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG);
560 SDValue LowerSELECT(SDValue Op, SelectionDAG &DAG);
561 SDValue LowerBRCOND(SDValue Op, SelectionDAG &DAG);
562 SDValue LowerMEMSET(SDValue Op, SelectionDAG &DAG);
563 SDValue LowerJumpTable(SDValue Op, SelectionDAG &DAG);
564 SDValue LowerCALL(SDValue Op, SelectionDAG &DAG);
565 SDValue LowerRET(SDValue Op, SelectionDAG &DAG);
566 SDValue LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG);
567 SDValue LowerFORMAL_ARGUMENTS(SDValue Op, SelectionDAG &DAG);
568 SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG);
569 SDValue LowerVAARG(SDValue Op, SelectionDAG &DAG);
570 SDValue LowerVACOPY(SDValue Op, SelectionDAG &DAG);
571 SDValue LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG);
572 SDValue LowerRETURNADDR(SDValue Op, SelectionDAG &DAG);
573 SDValue LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG);
574 SDValue LowerFRAME_TO_ARGS_OFFSET(SDValue Op, SelectionDAG &DAG);
575 SDValue LowerEH_RETURN(SDValue Op, SelectionDAG &DAG);
576 SDValue LowerTRAMPOLINE(SDValue Op, SelectionDAG &DAG);
577 SDValue LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG);
578 SDValue LowerCTLZ(SDValue Op, SelectionDAG &DAG);
579 SDValue LowerCTTZ(SDValue Op, SelectionDAG &DAG);
580 SDValue LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG);
Dale Johannesen71d1bf52008-09-29 22:25:26 +0000581 SDValue LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000582 SDValue LowerATOMIC_BINARY_64(SDValue Op, SelectionDAG &DAG,
583 unsigned NewOp);
Chris Lattner27a6c732007-11-24 07:07:01 +0000584 SDNode *ExpandFP_TO_SINT(SDNode *N, SelectionDAG &DAG);
585 SDNode *ExpandREADCYCLECOUNTER(SDNode *N, SelectionDAG &DAG);
Mon P Wang28873102008-06-25 08:15:39 +0000586 SDNode *ExpandATOMIC_CMP_SWAP(SDNode *N, SelectionDAG &DAG);
Mon P Wang63307c32008-05-05 19:05:59 +0000587
Dan Gohman475871a2008-07-27 21:46:04 +0000588 SDValue EmitTargetCodeForMemset(SelectionDAG &DAG,
Bill Wendling6f287b22008-09-30 21:22:07 +0000589 SDValue Chain,
590 SDValue Dst, SDValue Src,
591 SDValue Size, unsigned Align,
Bill Wendling6158d842008-10-01 00:59:58 +0000592 const Value *DstSV, uint64_t DstSVOff);
Dan Gohman475871a2008-07-27 21:46:04 +0000593 SDValue EmitTargetCodeForMemcpy(SelectionDAG &DAG,
Bill Wendling6f287b22008-09-30 21:22:07 +0000594 SDValue Chain,
595 SDValue Dst, SDValue Src,
596 SDValue Size, unsigned Align,
597 bool AlwaysInline,
598 const Value *DstSV, uint64_t DstSVOff,
599 const Value *SrcSV, uint64_t SrcSVOff);
Mon P Wang63307c32008-05-05 19:05:59 +0000600
601 /// Utility function to emit atomic bitwise operations (and, or, xor).
602 // It takes the bitwise instruction to expand, the associated machine basic
603 // block, and the associated X86 opcodes for reg/reg and reg/imm.
604 MachineBasicBlock *EmitAtomicBitwiseWithCustomInserter(
605 MachineInstr *BInstr,
606 MachineBasicBlock *BB,
607 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +0000608 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +0000609 unsigned loadOpc,
610 unsigned cxchgOpc,
611 unsigned copyOpc,
612 unsigned notOpc,
613 unsigned EAXreg,
614 TargetRegisterClass *RC,
Andrew Lenharth507a58a2008-06-14 05:48:15 +0000615 bool invSrc = false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000616
617 MachineBasicBlock *EmitAtomicBit6432WithCustomInserter(
618 MachineInstr *BInstr,
619 MachineBasicBlock *BB,
620 unsigned regOpcL,
621 unsigned regOpcH,
622 unsigned immOpcL,
623 unsigned immOpcH,
624 bool invSrc = false);
Mon P Wang63307c32008-05-05 19:05:59 +0000625
626 /// Utility function to emit atomic min and max. It takes the min/max
627 // instruction to expand, the associated basic block, and the associated
628 // cmov opcode for moving the min or max value.
629 MachineBasicBlock *EmitAtomicMinMaxWithCustomInserter(MachineInstr *BInstr,
630 MachineBasicBlock *BB,
631 unsigned cmovOpc);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000632 };
Evan Chengc3f44b02008-09-03 00:03:49 +0000633
634 namespace X86 {
Dan Gohman3df24e62008-09-03 23:12:08 +0000635 FastISel *createFastISel(MachineFunction &mf,
Dan Gohmand57dd5f2008-09-23 21:53:34 +0000636 MachineModuleInfo *mmi,
Dan Gohman3df24e62008-09-03 23:12:08 +0000637 DenseMap<const Value *, unsigned> &,
Dan Gohman0586d912008-09-10 20:11:02 +0000638 DenseMap<const BasicBlock *, MachineBasicBlock *> &,
639 DenseMap<const AllocaInst *, int> &);
Evan Chengc3f44b02008-09-03 00:03:49 +0000640 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000641}
642
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000643#endif // X86ISELLOWERING_H