blob: 942f5ee3915bc38d6b2e8639cc62a66ab07d368a [file] [log] [blame]
Nate Begeman21e463b2005-10-16 05:39:50 +00001//===-- PPCISelLowering.h - PPC32 DAG Lowering Interface --------*- C++ -*-===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner7c5a3d32005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that PPC uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#ifndef LLVM_TARGET_POWERPC_PPC32ISELLOWERING_H
16#define LLVM_TARGET_POWERPC_PPC32ISELLOWERING_H
17
18#include "llvm/Target/TargetLowering.h"
Chris Lattner0bbea952005-08-26 20:25:03 +000019#include "llvm/CodeGen/SelectionDAG.h"
Chris Lattner26689592005-10-14 23:51:18 +000020#include "PPC.h"
Chris Lattner331d1bc2006-11-02 01:44:04 +000021#include "PPCSubtarget.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000022
23namespace llvm {
Chris Lattner0bbea952005-08-26 20:25:03 +000024 namespace PPCISD {
25 enum NodeType {
Nate Begeman3c983c32007-01-26 22:40:50 +000026 // Start the numbering where the builtin ops and target ops leave off.
Dan Gohman0ba2bcf2008-09-23 18:42:32 +000027 FIRST_NUMBER = ISD::BUILTIN_OP_END,
Chris Lattner0bbea952005-08-26 20:25:03 +000028
29 /// FSEL - Traditional three-operand fsel node.
30 ///
31 FSEL,
Owen Anderson95771af2011-02-25 21:41:48 +000032
Nate Begemanc09eeec2005-09-06 22:03:27 +000033 /// FCFID - The FCFID instruction, taking an f64 operand and producing
34 /// and f64 value containing the FP representation of the integer that
35 /// was temporarily in the f64 operand.
36 FCFID,
Owen Anderson95771af2011-02-25 21:41:48 +000037
38 /// FCTI[D,W]Z - The FCTIDZ and FCTIWZ instructions, taking an f32 or f64
Nate Begemanc09eeec2005-09-06 22:03:27 +000039 /// operand, producing an f64 value containing the integer representation
40 /// of that FP value.
41 FCTIDZ, FCTIWZ,
Owen Anderson95771af2011-02-25 21:41:48 +000042
Chris Lattner51269842006-03-01 05:50:56 +000043 /// STFIWX - The STFIWX instruction. The first operand is an input token
Dan Gohmanc76909a2009-09-25 20:36:54 +000044 /// chain, then an f64 value to store, then an address to store it to.
Chris Lattner51269842006-03-01 05:50:56 +000045 STFIWX,
Owen Anderson95771af2011-02-25 21:41:48 +000046
Nate Begeman993aeb22005-12-13 22:55:22 +000047 // VMADDFP, VNMSUBFP - The VMADDFP and VNMSUBFP instructions, taking
48 // three v4f32 operands and producing a v4f32 result.
49 VMADDFP, VNMSUBFP,
Owen Anderson95771af2011-02-25 21:41:48 +000050
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +000051 /// VPERM - The PPC VPERM Instruction.
52 ///
53 VPERM,
Owen Anderson95771af2011-02-25 21:41:48 +000054
Chris Lattner860e8862005-11-17 07:30:41 +000055 /// Hi/Lo - These represent the high and low 16-bit parts of a global
56 /// address respectively. These nodes have two operands, the first of
57 /// which must be a TargetGlobalAddress, and the second of which must be a
58 /// Constant. Selected naively, these turn into 'lis G+C' and 'li G+C',
59 /// though these are usually folded into other nodes.
60 Hi, Lo,
Owen Anderson95771af2011-02-25 21:41:48 +000061
Tilmann Scheller6b16eff2009-08-15 11:54:46 +000062 TOC_ENTRY,
63
Tilmann Scheller3a84dae2009-12-18 13:00:15 +000064 /// The following three target-specific nodes are used for calls through
65 /// function pointers in the 64-bit SVR4 ABI.
66
67 /// Restore the TOC from the TOC save area of the current stack frame.
68 /// This is basically a hard coded load instruction which additionally
69 /// takes/produces a flag.
70 TOC_RESTORE,
71
72 /// Like a regular LOAD but additionally taking/producing a flag.
73 LOAD,
74
75 /// LOAD into r2 (also taking/producing a flag). Like TOC_RESTORE, this is
76 /// a hard coded load instruction.
77 LOAD_TOC,
78
Jim Laskey2f616bf2006-11-16 22:43:37 +000079 /// OPRC, CHAIN = DYNALLOC(CHAIN, NEGSIZE, FRAME_INDEX)
80 /// This instruction is lowered in PPCRegisterInfo::eliminateFrameIndex to
81 /// compute an allocation on the stack.
82 DYNALLOC,
Owen Anderson95771af2011-02-25 21:41:48 +000083
Chris Lattner860e8862005-11-17 07:30:41 +000084 /// GlobalBaseReg - On Darwin, this node represents the result of the mflr
85 /// at function entry, used for PIC code.
86 GlobalBaseReg,
Owen Anderson95771af2011-02-25 21:41:48 +000087
Chris Lattner4172b102005-12-06 02:10:38 +000088 /// These nodes represent the 32-bit PPC shifts that operate on 6-bit
89 /// shift amounts. These nodes are generated by the multi-precision shift
90 /// code.
91 SRL, SRA, SHL,
Owen Anderson95771af2011-02-25 21:41:48 +000092
Chris Lattnerecfe55e2006-03-22 05:30:33 +000093 /// EXTSW_32 - This is the EXTSW instruction for use with "32-bit"
94 /// registers.
95 EXTSW_32,
Nate Begeman9e4dd9d2005-12-20 00:26:01 +000096
Chris Lattnerc703a8f2006-05-17 19:00:46 +000097 /// CALL - A direct function call.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +000098 CALL_Darwin, CALL_SVR4,
Owen Anderson95771af2011-02-25 21:41:48 +000099
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000100 /// NOP - Special NOP which follows 64-bit SVR4 calls.
101 NOP,
102
Chris Lattnerc703a8f2006-05-17 19:00:46 +0000103 /// CHAIN,FLAG = MTCTR(VAL, CHAIN[, INFLAG]) - Directly corresponds to a
104 /// MTCTR instruction.
105 MTCTR,
Owen Anderson95771af2011-02-25 21:41:48 +0000106
Chris Lattnerc703a8f2006-05-17 19:00:46 +0000107 /// CHAIN,FLAG = BCTRL(CHAIN, INFLAG) - Directly corresponds to a
108 /// BCTRL instruction.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000109 BCTRL_Darwin, BCTRL_SVR4,
Owen Anderson95771af2011-02-25 21:41:48 +0000110
Nate Begeman9e4dd9d2005-12-20 00:26:01 +0000111 /// Return with a flag operand, matched by 'blr'
112 RET_FLAG,
Owen Anderson95771af2011-02-25 21:41:48 +0000113
Dale Johannesen5f07d522010-05-20 17:48:26 +0000114 /// R32 = MFCR(CRREG, INFLAG) - Represents the MFCRpseud/MFOCRF
115 /// instructions. This copies the bits corresponding to the specified
116 /// CRREG into the resultant GPR. Bits corresponding to other CR regs
117 /// are undefined.
Chris Lattner6d92cad2006-03-26 10:06:40 +0000118 MFCR,
Chris Lattnera17b1552006-03-31 05:13:27 +0000119
120 /// RESVEC = VCMP(LHS, RHS, OPC) - Represents one of the altivec VCMP*
121 /// instructions. For lack of better number, we use the opcode number
122 /// encoding for the OPC field to identify the compare. For example, 838
123 /// is VCMPGTSH.
124 VCMP,
Owen Anderson95771af2011-02-25 21:41:48 +0000125
Chris Lattner6d92cad2006-03-26 10:06:40 +0000126 /// RESVEC, OUTFLAG = VCMPo(LHS, RHS, OPC) - Represents one of the
Owen Anderson95771af2011-02-25 21:41:48 +0000127 /// altivec VCMP*o instructions. For lack of better number, we use the
Chris Lattner6d92cad2006-03-26 10:06:40 +0000128 /// opcode number encoding for the OPC field to identify the compare. For
129 /// example, 838 is VCMPGTSH.
Chris Lattner90564f22006-04-18 17:59:36 +0000130 VCMPo,
Owen Anderson95771af2011-02-25 21:41:48 +0000131
Chris Lattner90564f22006-04-18 17:59:36 +0000132 /// CHAIN = COND_BRANCH CHAIN, CRRC, OPC, DESTBB [, INFLAG] - This
133 /// corresponds to the COND_BRANCH pseudo instruction. CRRC is the
134 /// condition register to branch on, OPC is the branch opcode to use (e.g.
135 /// PPC::BLE), DESTBB is the destination block to branch to, and INFLAG is
136 /// an optional input flag argument.
Chris Lattnerd9989382006-07-10 20:56:58 +0000137 COND_BRANCH,
Owen Anderson95771af2011-02-25 21:41:48 +0000138
Dale Johannesen6eaeff22007-10-10 01:01:31 +0000139 // The following 5 instructions are used only as part of the
140 // long double-to-int conversion sequence.
141
142 /// OUTFLAG = MFFS F8RC - This moves the FPSCR (not modelled) into the
143 /// register.
144 MFFS,
145
146 /// OUTFLAG = MTFSB0 INFLAG - This clears a bit in the FPSCR.
147 MTFSB0,
148
149 /// OUTFLAG = MTFSB1 INFLAG - This sets a bit in the FPSCR.
150 MTFSB1,
151
152 /// F8RC, OUTFLAG = FADDRTZ F8RC, F8RC, INFLAG - This is an FADD done with
Owen Anderson95771af2011-02-25 21:41:48 +0000153 /// rounding towards zero. It has flags added so it won't move past the
Dale Johannesen6eaeff22007-10-10 01:01:31 +0000154 /// FPSCR-setting instructions.
155 FADDRTZ,
156
157 /// MTFSF = F8RC, INFLAG - This moves the register into the FPSCR.
Evan Cheng54fc97d2008-04-19 01:30:48 +0000158 MTFSF,
159
Evan Cheng8608f2e2008-04-19 02:30:38 +0000160 /// LARX = This corresponds to PPC l{w|d}arx instrcution: load and
Evan Cheng54fc97d2008-04-19 01:30:48 +0000161 /// reserve indexed. This is used to implement atomic operations.
Evan Cheng8608f2e2008-04-19 02:30:38 +0000162 LARX,
Evan Cheng54fc97d2008-04-19 01:30:48 +0000163
Evan Cheng8608f2e2008-04-19 02:30:38 +0000164 /// STCX = This corresponds to PPC stcx. instrcution: store conditional
165 /// indexed. This is used to implement atomic operations.
166 STCX,
Evan Cheng54fc97d2008-04-19 01:30:48 +0000167
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000168 /// TC_RETURN - A tail call return.
169 /// operand #0 chain
170 /// operand #1 callee (register or absolute)
171 /// operand #2 stack adjustment
172 /// operand #3 optional in flag
Dan Gohmanc76909a2009-09-25 20:36:54 +0000173 TC_RETURN,
174
175 /// STD_32 - This is the STD instruction for use with "32-bit" registers.
176 STD_32 = ISD::FIRST_TARGET_MEMORY_OPCODE,
Owen Anderson95771af2011-02-25 21:41:48 +0000177
178 /// CHAIN = STBRX CHAIN, GPRC, Ptr, Type - This is a
Dan Gohmanc76909a2009-09-25 20:36:54 +0000179 /// byte-swapping store instruction. It byte-swaps the low "Type" bits of
180 /// the GPRC input, then stores it through Ptr. Type can be either i16 or
181 /// i32.
Owen Anderson95771af2011-02-25 21:41:48 +0000182 STBRX,
183
184 /// GPRC, CHAIN = LBRX CHAIN, Ptr, Type - This is a
Dan Gohmanc76909a2009-09-25 20:36:54 +0000185 /// byte-swapping load instruction. It loads "Type" bits, byte swaps it,
186 /// then puts it in the bottom bits of the GPRC. TYPE can be either i16
187 /// or i32.
188 LBRX
Chris Lattner281b55e2006-01-27 23:34:02 +0000189 };
Chris Lattner3c0f9cc2006-03-20 06:15:45 +0000190 }
191
192 /// Define some predicates that are used for node matching.
193 namespace PPC {
Chris Lattnerddb739e2006-04-06 17:23:16 +0000194 /// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
195 /// VPKUHUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000196 bool isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary);
Owen Anderson95771af2011-02-25 21:41:48 +0000197
Chris Lattnerddb739e2006-04-06 17:23:16 +0000198 /// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
199 /// VPKUWUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000200 bool isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary);
Chris Lattner116cc482006-04-06 21:11:54 +0000201
202 /// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
203 /// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
Nate Begeman9008ca62009-04-27 18:41:29 +0000204 bool isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
205 bool isUnary);
Chris Lattner116cc482006-04-06 21:11:54 +0000206
207 /// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
208 /// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Nate Begeman9008ca62009-04-27 18:41:29 +0000209 bool isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
210 bool isUnary);
Owen Anderson95771af2011-02-25 21:41:48 +0000211
Chris Lattnerd0608e12006-04-06 18:26:28 +0000212 /// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
213 /// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000214 int isVSLDOIShuffleMask(SDNode *N, bool isUnary);
Owen Anderson95771af2011-02-25 21:41:48 +0000215
Chris Lattner3c0f9cc2006-03-20 06:15:45 +0000216 /// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
217 /// specifies a splat of a single element that is suitable for input to
218 /// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman9008ca62009-04-27 18:41:29 +0000219 bool isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize);
Owen Anderson95771af2011-02-25 21:41:48 +0000220
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000221 /// isAllNegativeZeroVector - Returns true if all elements of build_vector
222 /// are -0.0.
223 bool isAllNegativeZeroVector(SDNode *N);
224
Chris Lattner3c0f9cc2006-03-20 06:15:45 +0000225 /// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
226 /// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000227 unsigned getVSPLTImmediate(SDNode *N, unsigned EltSize);
Owen Anderson95771af2011-02-25 21:41:48 +0000228
Chris Lattnere87192a2006-04-12 17:37:20 +0000229 /// get_VSPLTI_elt - If this is a build_vector of constants which can be
Chris Lattner140a58f2006-04-08 06:46:53 +0000230 /// formed by using a vspltis[bhw] instruction of the specified element
231 /// size, return the constant being splatted. The ByteSize field indicates
232 /// the number of bytes of each element [124] -> [bhw].
Dan Gohman475871a2008-07-27 21:46:04 +0000233 SDValue get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG);
Chris Lattner3c0f9cc2006-03-20 06:15:45 +0000234 }
Owen Anderson95771af2011-02-25 21:41:48 +0000235
Nate Begeman21e463b2005-10-16 05:39:50 +0000236 class PPCTargetLowering : public TargetLowering {
Chris Lattner331d1bc2006-11-02 01:44:04 +0000237 const PPCSubtarget &PPCSubTarget;
Dan Gohman1e93df62010-04-17 14:41:14 +0000238
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000239 public:
Dan Gohman61e729e2007-08-02 21:21:54 +0000240 explicit PPCTargetLowering(PPCTargetMachine &TM);
Owen Anderson95771af2011-02-25 21:41:48 +0000241
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000242 /// getTargetNodeName() - This method returns the name of a target specific
243 /// DAG node.
244 virtual const char *getTargetNodeName(unsigned Opcode) const;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000245
Owen Anderson95771af2011-02-25 21:41:48 +0000246 virtual MVT getShiftAmountTy(EVT LHSTy) const { return MVT::i32; }
247
Scott Michel5b8f82e2008-03-10 15:42:14 +0000248 /// getSetCCResultType - Return the ISD::SETCC ValueType
Duncan Sands28b77e92011-09-06 19:07:46 +0000249 virtual EVT getSetCCResultType(EVT VT) const;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000250
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000251 /// getPreIndexedAddressParts - returns true by value, base pointer and
252 /// offset pointer and addressing mode by reference if the node's address
253 /// can be legally represented as pre-indexed load / store address.
Dan Gohman475871a2008-07-27 21:46:04 +0000254 virtual bool getPreIndexedAddressParts(SDNode *N, SDValue &Base,
255 SDValue &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +0000256 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +0000257 SelectionDAG &DAG) const;
Owen Anderson95771af2011-02-25 21:41:48 +0000258
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000259 /// SelectAddressRegReg - Given the specified addressed, check to see if it
260 /// can be represented as an indexed [r+r] operation. Returns false if it
261 /// can be more efficiently represented with [r+imm].
Dan Gohman475871a2008-07-27 21:46:04 +0000262 bool SelectAddressRegReg(SDValue N, SDValue &Base, SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000263 SelectionDAG &DAG) const;
Owen Anderson95771af2011-02-25 21:41:48 +0000264
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000265 /// SelectAddressRegImm - Returns true if the address N can be represented
266 /// by a base register plus a signed 16-bit displacement [r+imm], and if it
267 /// is not better represented as reg+reg.
Dan Gohman475871a2008-07-27 21:46:04 +0000268 bool SelectAddressRegImm(SDValue N, SDValue &Disp, SDValue &Base,
Dan Gohman73e09142009-01-15 16:29:45 +0000269 SelectionDAG &DAG) const;
Owen Anderson95771af2011-02-25 21:41:48 +0000270
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000271 /// SelectAddressRegRegOnly - Given the specified addressed, force it to be
272 /// represented as an indexed [r+r] operation.
Dan Gohman475871a2008-07-27 21:46:04 +0000273 bool SelectAddressRegRegOnly(SDValue N, SDValue &Base, SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000274 SelectionDAG &DAG) const;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000275
276 /// SelectAddressRegImmShift - Returns true if the address N can be
277 /// represented by a base register plus a signed 14-bit displacement
278 /// [r+imm*4]. Suitable for use by STD and friends.
Dan Gohman475871a2008-07-27 21:46:04 +0000279 bool SelectAddressRegImmShift(SDValue N, SDValue &Disp, SDValue &Base,
Dan Gohman73e09142009-01-15 16:29:45 +0000280 SelectionDAG &DAG) const;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000281
Owen Anderson95771af2011-02-25 21:41:48 +0000282
Chris Lattnere4bc9ea2005-08-26 00:52:45 +0000283 /// LowerOperation - Provide custom lowering hooks for some operations.
284 ///
Dan Gohmand858e902010-04-17 15:26:15 +0000285 virtual SDValue LowerOperation(SDValue Op, SelectionDAG &DAG) const;
Chris Lattner1f873002007-11-28 18:44:47 +0000286
Duncan Sands1607f052008-12-01 11:39:25 +0000287 /// ReplaceNodeResults - Replace the results of node with an illegal result
288 /// type with new values built out of custom code.
289 ///
290 virtual void ReplaceNodeResults(SDNode *N, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +0000291 SelectionDAG &DAG) const;
Duncan Sands1607f052008-12-01 11:39:25 +0000292
Dan Gohman475871a2008-07-27 21:46:04 +0000293 virtual SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Owen Anderson95771af2011-02-25 21:41:48 +0000294
Dan Gohman475871a2008-07-27 21:46:04 +0000295 virtual void computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +0000296 const APInt &Mask,
Owen Anderson95771af2011-02-25 21:41:48 +0000297 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +0000298 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +0000299 const SelectionDAG &DAG,
Chris Lattnerbbe77de2006-04-02 06:26:07 +0000300 unsigned Depth = 0) const;
Nate Begeman4a959452005-10-18 23:23:37 +0000301
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +0000302 virtual MachineBasicBlock *
303 EmitInstrWithCustomInserter(MachineInstr *MI,
304 MachineBasicBlock *MBB) const;
Owen Anderson95771af2011-02-25 21:41:48 +0000305 MachineBasicBlock *EmitAtomicBinary(MachineInstr *MI,
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000306 MachineBasicBlock *MBB, bool is64Bit,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +0000307 unsigned BinOpcode) const;
Owen Anderson95771af2011-02-25 21:41:48 +0000308 MachineBasicBlock *EmitPartwordAtomicBinary(MachineInstr *MI,
309 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +0000310 bool is8bit, unsigned Opcode) const;
Owen Anderson95771af2011-02-25 21:41:48 +0000311
Chris Lattner4234f572007-03-25 02:14:49 +0000312 ConstraintType getConstraintType(const std::string &Constraint) const;
John Thompson44ab89e2010-10-29 17:29:13 +0000313
314 /// Examine constraint string and operand type and determine a weight value.
315 /// The operand object must already have been set up with the operand type.
316 ConstraintWeight getSingleConstraintMatchWeight(
317 AsmOperandInfo &info, const char *constraint) const;
318
Owen Anderson95771af2011-02-25 21:41:48 +0000319 std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner331d1bc2006-11-02 01:44:04 +0000320 getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +0000321 EVT VT) const;
Evan Chengc4c62572006-03-13 23:20:37 +0000322
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000323 /// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
324 /// function arguments in the caller parameter area. This is the actual
325 /// alignment, not its logarithm.
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000326 unsigned getByValTypeAlignment(Type *Ty) const;
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000327
Chris Lattner48884cd2007-08-25 00:47:38 +0000328 /// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Dale Johannesen1784d162010-06-25 21:55:36 +0000329 /// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +0000330 virtual void LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +0000331 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +0000332 std::vector<SDValue> &Ops,
Chris Lattner5e764232008-04-26 23:02:14 +0000333 SelectionDAG &DAG) const;
Owen Anderson95771af2011-02-25 21:41:48 +0000334
Chris Lattnerc9addb72007-03-30 23:15:24 +0000335 /// isLegalAddressingMode - Return true if the addressing mode represented
336 /// by AM is legal for this target, for a load/store of the specified type.
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000337 virtual bool isLegalAddressingMode(const AddrMode &AM, Type *Ty)const;
Owen Anderson95771af2011-02-25 21:41:48 +0000338
Evan Chengc4c62572006-03-13 23:20:37 +0000339 /// isLegalAddressImmediate - Return true if the integer value can be used
Evan Cheng86193912007-03-12 23:29:01 +0000340 /// as the offset of the target addressing mode for load / store of the
341 /// given type.
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000342 virtual bool isLegalAddressImmediate(int64_t V, Type *Ty) const;
Evan Cheng86193912007-03-12 23:29:01 +0000343
344 /// isLegalAddressImmediate - Return true if the GlobalValue can be used as
345 /// the offset of the target addressing mode.
346 virtual bool isLegalAddressImmediate(GlobalValue *GV) const;
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +0000347
Dan Gohman54aeea32008-10-21 03:41:46 +0000348 virtual bool isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const;
Owen Anderson95771af2011-02-25 21:41:48 +0000349
Evan Cheng42642d02010-04-01 20:10:42 +0000350 /// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengf28f8bc2010-04-02 19:36:14 +0000351 /// and store operations as a result of memset, memcpy, and memmove
352 /// lowering. If DstAlign is zero that means it's safe to destination
353 /// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
354 /// means there isn't a need to check it against alignment requirement,
355 /// probably because the source does not need to be loaded. If
Lang Hames15701f82011-10-26 23:50:43 +0000356 /// 'IsZeroVal' is true, that means it's safe to return a
Evan Chengf28f8bc2010-04-02 19:36:14 +0000357 /// non-scalar-integer type, e.g. empty string source, constant, or loaded
Evan Chengc3b0c342010-04-08 07:37:57 +0000358 /// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
359 /// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +0000360 /// It returns EVT::Other if the type should be determined using generic
361 /// target-independent logic.
Evan Chengf28f8bc2010-04-02 19:36:14 +0000362 virtual EVT
Evan Chengc3b0c342010-04-08 07:37:57 +0000363 getOptimalMemOpType(uint64_t Size, unsigned DstAlign, unsigned SrcAlign,
Lang Hames15701f82011-10-26 23:50:43 +0000364 bool IsZeroVal, bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +0000365 MachineFunction &MF) const;
Dan Gohman54aeea32008-10-21 03:41:46 +0000366
Evan Cheng54fc97d2008-04-19 01:30:48 +0000367 private:
Dan Gohman475871a2008-07-27 21:46:04 +0000368 SDValue getFramePointerFrameIndex(SelectionDAG & DAG) const;
369 SDValue getReturnAddrFrameIndex(SelectionDAG & DAG) const;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000370
Evan Cheng0c439eb2010-01-27 00:07:07 +0000371 bool
372 IsEligibleForTailCallOptimization(SDValue Callee,
373 CallingConv::ID CalleeCC,
374 bool isVarArg,
375 const SmallVectorImpl<ISD::InputArg> &Ins,
376 SelectionDAG& DAG) const;
377
Dan Gohman475871a2008-07-27 21:46:04 +0000378 SDValue EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen33c960f2009-02-04 20:06:27 +0000379 int SPDiff,
380 SDValue Chain,
381 SDValue &LROpOut,
382 SDValue &FPOpOut,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000383 bool isDarwinABI,
Dan Gohmand858e902010-04-17 15:26:15 +0000384 DebugLoc dl) const;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000385
Dan Gohmand858e902010-04-17 15:26:15 +0000386 SDValue LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const;
387 SDValue LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const;
388 SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) const;
389 SDValue LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const;
390 SDValue LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const;
Dan Gohmand858e902010-04-17 15:26:15 +0000391 SDValue LowerJumpTable(SDValue Op, SelectionDAG &DAG) const;
392 SDValue LowerSETCC(SDValue Op, SelectionDAG &DAG) const;
Duncan Sands4a544a72011-09-06 13:37:06 +0000393 SDValue LowerINIT_TRAMPOLINE(SDValue Op, SelectionDAG &DAG) const;
394 SDValue LowerADJUST_TRAMPOLINE(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman475871a2008-07-27 21:46:04 +0000395 SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000396 const PPCSubtarget &Subtarget) const;
Dan Gohman1e93df62010-04-17 14:41:14 +0000397 SDValue LowerVAARG(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000398 const PPCSubtarget &Subtarget) const;
Dan Gohman475871a2008-07-27 21:46:04 +0000399 SDValue LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000400 const PPCSubtarget &Subtarget) const;
Dan Gohman475871a2008-07-27 21:46:04 +0000401 SDValue LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000402 const PPCSubtarget &Subtarget) const;
403 SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const;
404 SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG, DebugLoc dl) const;
405 SDValue LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) const;
406 SDValue LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) const;
407 SDValue LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const;
408 SDValue LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const;
409 SDValue LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const;
410 SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const;
411 SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const;
412 SDValue LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const;
413 SDValue LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const;
414 SDValue LowerMUL(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000415
416 SDValue LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000417 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000418 const SmallVectorImpl<ISD::InputArg> &Ins,
419 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000420 SmallVectorImpl<SDValue> &InVals) const;
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000421 SDValue FinishCall(CallingConv::ID CallConv, DebugLoc dl, bool isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000422 bool isVarArg,
423 SelectionDAG &DAG,
424 SmallVector<std::pair<unsigned, SDValue>, 8>
425 &RegsToPass,
426 SDValue InFlag, SDValue Chain,
427 SDValue &Callee,
428 int SPDiff, unsigned NumBytes,
429 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohmand858e902010-04-17 15:26:15 +0000430 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000431
432 virtual SDValue
433 LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000434 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000435 const SmallVectorImpl<ISD::InputArg> &Ins,
436 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000437 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000438
439 virtual SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +0000440 LowerCall(SDValue Chain, SDValue Callee,
Evan Cheng0c439eb2010-01-27 00:07:07 +0000441 CallingConv::ID CallConv, bool isVarArg, bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000442 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +0000443 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000444 const SmallVectorImpl<ISD::InputArg> &Ins,
445 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000446 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000447
Hal Finkeld712f932011-10-14 19:51:36 +0000448 virtual bool
449 CanLowerReturn(CallingConv::ID CallConv, MachineFunction &MF,
450 bool isVarArg,
451 const SmallVectorImpl<ISD::OutputArg> &Outs,
452 LLVMContext &Context) const;
453
Dan Gohman98ca4f22009-08-05 01:29:28 +0000454 virtual SDValue
455 LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000456 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000457 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +0000458 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +0000459 DebugLoc dl, SelectionDAG &DAG) const;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000460
461 SDValue
462 LowerFormalArguments_Darwin(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000463 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000464 const SmallVectorImpl<ISD::InputArg> &Ins,
465 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000466 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000467 SDValue
468 LowerFormalArguments_SVR4(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000469 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000470 const SmallVectorImpl<ISD::InputArg> &Ins,
471 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000472 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000473
474 SDValue
475 LowerCall_Darwin(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000476 CallingConv::ID CallConv, bool isVarArg, bool isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000477 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +0000478 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000479 const SmallVectorImpl<ISD::InputArg> &Ins,
480 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000481 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000482 SDValue
483 LowerCall_SVR4(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000484 CallingConv::ID CallConv, bool isVarArg, bool isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000485 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +0000486 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000487 const SmallVectorImpl<ISD::InputArg> &Ins,
488 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000489 SmallVectorImpl<SDValue> &InVals) const;
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000490 };
491}
492
493#endif // LLVM_TARGET_POWERPC_PPC32ISELLOWERING_H