blob: af18c2770f9551e8b40ff3080389da07708f43ed [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMISelLowering.cpp - ARM DAG Lowering Implementation -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "ARM.h"
16#include "ARMAddressingModes.h"
17#include "ARMConstantPoolValue.h"
18#include "ARMISelLowering.h"
19#include "ARMMachineFunctionInfo.h"
20#include "ARMRegisterInfo.h"
21#include "ARMSubtarget.h"
22#include "ARMTargetMachine.h"
Chris Lattner80ec2792009-08-02 00:34:36 +000023#include "ARMTargetObjectFile.h"
Evan Chenga8e29892007-01-19 07:51:42 +000024#include "llvm/CallingConv.h"
25#include "llvm/Constants.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000026#include "llvm/Function.h"
Evan Cheng27707472007-03-16 08:43:56 +000027#include "llvm/Instruction.h"
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +000028#include "llvm/Intrinsics.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000029#include "llvm/GlobalValue.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000030#include "llvm/CodeGen/CallingConvLower.h"
Evan Chenga8e29892007-01-19 07:51:42 +000031#include "llvm/CodeGen/MachineBasicBlock.h"
32#include "llvm/CodeGen/MachineFrameInfo.h"
33#include "llvm/CodeGen/MachineFunction.h"
34#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000035#include "llvm/CodeGen/MachineRegisterInfo.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000036#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chenga8e29892007-01-19 07:51:42 +000037#include "llvm/CodeGen/SelectionDAG.h"
Evan Chengb6ab2542007-01-31 08:40:13 +000038#include "llvm/Target/TargetOptions.h"
Evan Chenga8e29892007-01-19 07:51:42 +000039#include "llvm/ADT/VectorExtras.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000040#include "llvm/Support/ErrorHandling.h"
Evan Chengb01fad62007-03-12 23:30:29 +000041#include "llvm/Support/MathExtras.h"
Evan Chenga8e29892007-01-19 07:51:42 +000042using namespace llvm;
43
Bob Wilsondee46d72009-04-17 20:35:10 +000044static bool CC_ARM_APCS_Custom_f64(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000045 CCValAssign::LocInfo &LocInfo,
46 ISD::ArgFlagsTy &ArgFlags,
47 CCState &State);
Bob Wilsondee46d72009-04-17 20:35:10 +000048static bool CC_ARM_AAPCS_Custom_f64(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000049 CCValAssign::LocInfo &LocInfo,
50 ISD::ArgFlagsTy &ArgFlags,
51 CCState &State);
Bob Wilsondee46d72009-04-17 20:35:10 +000052static bool RetCC_ARM_APCS_Custom_f64(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000053 CCValAssign::LocInfo &LocInfo,
54 ISD::ArgFlagsTy &ArgFlags,
55 CCState &State);
Bob Wilsondee46d72009-04-17 20:35:10 +000056static bool RetCC_ARM_AAPCS_Custom_f64(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000057 CCValAssign::LocInfo &LocInfo,
58 ISD::ArgFlagsTy &ArgFlags,
59 CCState &State);
60
Bob Wilson5bafff32009-06-22 23:27:02 +000061void ARMTargetLowering::addTypeForNEON(MVT VT, MVT PromotedLdStVT,
62 MVT PromotedBitwiseVT) {
63 if (VT != PromotedLdStVT) {
64 setOperationAction(ISD::LOAD, VT, Promote);
65 AddPromotedToType (ISD::LOAD, VT, PromotedLdStVT);
66
67 setOperationAction(ISD::STORE, VT, Promote);
68 AddPromotedToType (ISD::STORE, VT, PromotedLdStVT);
69 }
70
71 MVT ElemTy = VT.getVectorElementType();
72 if (ElemTy != MVT::i64 && ElemTy != MVT::f64)
73 setOperationAction(ISD::VSETCC, VT, Custom);
74 if (ElemTy == MVT::i8 || ElemTy == MVT::i16)
75 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
76 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
77 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
78 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Custom);
79 setOperationAction(ISD::CONCAT_VECTORS, VT, Custom);
80 if (VT.isInteger()) {
81 setOperationAction(ISD::SHL, VT, Custom);
82 setOperationAction(ISD::SRA, VT, Custom);
83 setOperationAction(ISD::SRL, VT, Custom);
84 }
85
86 // Promote all bit-wise operations.
87 if (VT.isInteger() && VT != PromotedBitwiseVT) {
88 setOperationAction(ISD::AND, VT, Promote);
89 AddPromotedToType (ISD::AND, VT, PromotedBitwiseVT);
90 setOperationAction(ISD::OR, VT, Promote);
91 AddPromotedToType (ISD::OR, VT, PromotedBitwiseVT);
92 setOperationAction(ISD::XOR, VT, Promote);
93 AddPromotedToType (ISD::XOR, VT, PromotedBitwiseVT);
94 }
95}
96
97void ARMTargetLowering::addDRTypeForNEON(MVT VT) {
98 addRegisterClass(VT, ARM::DPRRegisterClass);
99 addTypeForNEON(VT, MVT::f64, MVT::v2i32);
100}
101
102void ARMTargetLowering::addQRTypeForNEON(MVT VT) {
103 addRegisterClass(VT, ARM::QPRRegisterClass);
104 addTypeForNEON(VT, MVT::v2f64, MVT::v4i32);
105}
106
Chris Lattnerf0144122009-07-28 03:13:23 +0000107static TargetLoweringObjectFile *createTLOF(TargetMachine &TM) {
108 if (TM.getSubtarget<ARMSubtarget>().isTargetDarwin())
Chris Lattnerf26e03b2009-07-31 17:42:42 +0000109 return new TargetLoweringObjectFileMachO();
Chris Lattner80ec2792009-08-02 00:34:36 +0000110 return new ARMElfTargetObjectFile();
Chris Lattnerf0144122009-07-28 03:13:23 +0000111}
112
Evan Chenga8e29892007-01-19 07:51:42 +0000113ARMTargetLowering::ARMTargetLowering(TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000114 : TargetLowering(TM, createTLOF(TM)), ARMPCLabelIndex(0) {
Evan Chenga8e29892007-01-19 07:51:42 +0000115 Subtarget = &TM.getSubtarget<ARMSubtarget>();
116
Evan Chengb1df8f22007-04-27 08:15:43 +0000117 if (Subtarget->isTargetDarwin()) {
Evan Chengb1df8f22007-04-27 08:15:43 +0000118 // Uses VFP for Thumb libfuncs if available.
119 if (Subtarget->isThumb() && Subtarget->hasVFP2()) {
120 // Single-precision floating-point arithmetic.
121 setLibcallName(RTLIB::ADD_F32, "__addsf3vfp");
122 setLibcallName(RTLIB::SUB_F32, "__subsf3vfp");
123 setLibcallName(RTLIB::MUL_F32, "__mulsf3vfp");
124 setLibcallName(RTLIB::DIV_F32, "__divsf3vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000125
Evan Chengb1df8f22007-04-27 08:15:43 +0000126 // Double-precision floating-point arithmetic.
127 setLibcallName(RTLIB::ADD_F64, "__adddf3vfp");
128 setLibcallName(RTLIB::SUB_F64, "__subdf3vfp");
129 setLibcallName(RTLIB::MUL_F64, "__muldf3vfp");
130 setLibcallName(RTLIB::DIV_F64, "__divdf3vfp");
Evan Cheng193f8502007-01-31 09:30:58 +0000131
Evan Chengb1df8f22007-04-27 08:15:43 +0000132 // Single-precision comparisons.
133 setLibcallName(RTLIB::OEQ_F32, "__eqsf2vfp");
134 setLibcallName(RTLIB::UNE_F32, "__nesf2vfp");
135 setLibcallName(RTLIB::OLT_F32, "__ltsf2vfp");
136 setLibcallName(RTLIB::OLE_F32, "__lesf2vfp");
137 setLibcallName(RTLIB::OGE_F32, "__gesf2vfp");
138 setLibcallName(RTLIB::OGT_F32, "__gtsf2vfp");
139 setLibcallName(RTLIB::UO_F32, "__unordsf2vfp");
140 setLibcallName(RTLIB::O_F32, "__unordsf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000141
Evan Chengb1df8f22007-04-27 08:15:43 +0000142 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
143 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETNE);
144 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
145 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
146 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
147 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
148 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
149 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
Evan Cheng193f8502007-01-31 09:30:58 +0000150
Evan Chengb1df8f22007-04-27 08:15:43 +0000151 // Double-precision comparisons.
152 setLibcallName(RTLIB::OEQ_F64, "__eqdf2vfp");
153 setLibcallName(RTLIB::UNE_F64, "__nedf2vfp");
154 setLibcallName(RTLIB::OLT_F64, "__ltdf2vfp");
155 setLibcallName(RTLIB::OLE_F64, "__ledf2vfp");
156 setLibcallName(RTLIB::OGE_F64, "__gedf2vfp");
157 setLibcallName(RTLIB::OGT_F64, "__gtdf2vfp");
158 setLibcallName(RTLIB::UO_F64, "__unorddf2vfp");
159 setLibcallName(RTLIB::O_F64, "__unorddf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000160
Evan Chengb1df8f22007-04-27 08:15:43 +0000161 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
162 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETNE);
163 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
164 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
165 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
166 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
167 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
168 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
Evan Chenga8e29892007-01-19 07:51:42 +0000169
Evan Chengb1df8f22007-04-27 08:15:43 +0000170 // Floating-point to integer conversions.
171 // i64 conversions are done via library routines even when generating VFP
172 // instructions, so use the same ones.
173 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__fixdfsivfp");
174 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__fixunsdfsivfp");
175 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__fixsfsivfp");
176 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__fixunssfsivfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000177
Evan Chengb1df8f22007-04-27 08:15:43 +0000178 // Conversions between floating types.
179 setLibcallName(RTLIB::FPROUND_F64_F32, "__truncdfsf2vfp");
180 setLibcallName(RTLIB::FPEXT_F32_F64, "__extendsfdf2vfp");
181
182 // Integer to floating-point conversions.
183 // i64 conversions are done via library routines even when generating VFP
184 // instructions, so use the same ones.
Bob Wilson2a14c522009-03-20 23:16:43 +0000185 // FIXME: There appears to be some naming inconsistency in ARM libgcc:
186 // e.g., __floatunsidf vs. __floatunssidfvfp.
Evan Chengb1df8f22007-04-27 08:15:43 +0000187 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__floatsidfvfp");
188 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__floatunssidfvfp");
189 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__floatsisfvfp");
190 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__floatunssisfvfp");
191 }
Evan Chenga8e29892007-01-19 07:51:42 +0000192 }
193
Bob Wilson2f954612009-05-22 17:38:41 +0000194 // These libcalls are not available in 32-bit.
195 setLibcallName(RTLIB::SHL_I128, 0);
196 setLibcallName(RTLIB::SRL_I128, 0);
197 setLibcallName(RTLIB::SRA_I128, 0);
198
David Goodwinf1daf7d2009-07-08 23:10:31 +0000199 if (Subtarget->isThumb1Only())
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000200 addRegisterClass(MVT::i32, ARM::tGPRRegisterClass);
201 else
202 addRegisterClass(MVT::i32, ARM::GPRRegisterClass);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000203 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Evan Chenga8e29892007-01-19 07:51:42 +0000204 addRegisterClass(MVT::f32, ARM::SPRRegisterClass);
205 addRegisterClass(MVT::f64, ARM::DPRRegisterClass);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000206
Chris Lattnerddf89562008-01-17 19:59:44 +0000207 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000208 }
Bob Wilson5bafff32009-06-22 23:27:02 +0000209
210 if (Subtarget->hasNEON()) {
211 addDRTypeForNEON(MVT::v2f32);
212 addDRTypeForNEON(MVT::v8i8);
213 addDRTypeForNEON(MVT::v4i16);
214 addDRTypeForNEON(MVT::v2i32);
215 addDRTypeForNEON(MVT::v1i64);
216
217 addQRTypeForNEON(MVT::v4f32);
218 addQRTypeForNEON(MVT::v2f64);
219 addQRTypeForNEON(MVT::v16i8);
220 addQRTypeForNEON(MVT::v8i16);
221 addQRTypeForNEON(MVT::v4i32);
222 addQRTypeForNEON(MVT::v2i64);
223
224 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
225 setTargetDAGCombine(ISD::SHL);
226 setTargetDAGCombine(ISD::SRL);
227 setTargetDAGCombine(ISD::SRA);
228 setTargetDAGCombine(ISD::SIGN_EXTEND);
229 setTargetDAGCombine(ISD::ZERO_EXTEND);
230 setTargetDAGCombine(ISD::ANY_EXTEND);
231 }
232
Evan Cheng9f8cbd12007-05-18 00:19:34 +0000233 computeRegisterProperties();
Evan Chenga8e29892007-01-19 07:51:42 +0000234
235 // ARM does not have f32 extending load.
Evan Cheng03294662008-10-14 21:26:46 +0000236 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000237
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000238 // ARM does not have i1 sign extending load.
Evan Cheng03294662008-10-14 21:26:46 +0000239 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000240
Evan Chenga8e29892007-01-19 07:51:42 +0000241 // ARM supports all 4 flavors of integer indexed load / store.
Evan Chenge88d5ce2009-07-02 07:28:31 +0000242 if (!Subtarget->isThumb1Only()) {
243 for (unsigned im = (unsigned)ISD::PRE_INC;
244 im != (unsigned)ISD::LAST_INDEXED_MODE; ++im) {
245 setIndexedLoadAction(im, MVT::i1, Legal);
246 setIndexedLoadAction(im, MVT::i8, Legal);
247 setIndexedLoadAction(im, MVT::i16, Legal);
248 setIndexedLoadAction(im, MVT::i32, Legal);
249 setIndexedStoreAction(im, MVT::i1, Legal);
250 setIndexedStoreAction(im, MVT::i8, Legal);
251 setIndexedStoreAction(im, MVT::i16, Legal);
252 setIndexedStoreAction(im, MVT::i32, Legal);
253 }
Evan Chenga8e29892007-01-19 07:51:42 +0000254 }
255
256 // i64 operation support.
Evan Cheng5b9fcd12009-07-07 01:17:28 +0000257 if (Subtarget->isThumb1Only()) {
Evan Chenga8e29892007-01-19 07:51:42 +0000258 setOperationAction(ISD::MUL, MVT::i64, Expand);
259 setOperationAction(ISD::MULHU, MVT::i32, Expand);
260 setOperationAction(ISD::MULHS, MVT::i32, Expand);
Dan Gohman525178c2007-10-08 18:33:35 +0000261 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
262 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000263 } else {
Dan Gohman525178c2007-10-08 18:33:35 +0000264 setOperationAction(ISD::MUL, MVT::i64, Expand);
265 setOperationAction(ISD::MULHU, MVT::i32, Expand);
Evan Chengb6207242009-08-01 00:16:10 +0000266 if (!Subtarget->hasV6Ops())
Dan Gohman525178c2007-10-08 18:33:35 +0000267 setOperationAction(ISD::MULHS, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000268 }
269 setOperationAction(ISD::SHL_PARTS, MVT::i32, Expand);
270 setOperationAction(ISD::SRA_PARTS, MVT::i32, Expand);
271 setOperationAction(ISD::SRL_PARTS, MVT::i32, Expand);
272 setOperationAction(ISD::SRL, MVT::i64, Custom);
273 setOperationAction(ISD::SRA, MVT::i64, Custom);
274
275 // ARM does not have ROTL.
276 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000277 setOperationAction(ISD::CTTZ, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000278 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
David Goodwin24062ac2009-06-26 20:47:43 +0000279 if (!Subtarget->hasV5TOps() || Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +0000280 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
281
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000282 // Only ARMv6 has BSWAP.
283 if (!Subtarget->hasV6Ops())
Chris Lattner1719e132007-03-20 02:25:53 +0000284 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000285
Evan Chenga8e29892007-01-19 07:51:42 +0000286 // These are expanded into libcalls.
287 setOperationAction(ISD::SDIV, MVT::i32, Expand);
288 setOperationAction(ISD::UDIV, MVT::i32, Expand);
289 setOperationAction(ISD::SREM, MVT::i32, Expand);
290 setOperationAction(ISD::UREM, MVT::i32, Expand);
Dan Gohman525178c2007-10-08 18:33:35 +0000291 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
292 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000293
Evan Chenga8e29892007-01-19 07:51:42 +0000294 // Support label based line numbers.
Dan Gohman7f460202008-06-30 20:59:49 +0000295 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000296 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000297
Evan Chenga8e29892007-01-19 07:51:42 +0000298 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
299 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000300 setOperationAction(ISD::GLOBAL_OFFSET_TABLE, MVT::i32, Custom);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000301 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000302
Evan Chenga8e29892007-01-19 07:51:42 +0000303 // Use the default implementation.
Bob Wilson2dc4f542009-03-20 22:42:55 +0000304 setOperationAction(ISD::VASTART, MVT::Other, Custom);
305 setOperationAction(ISD::VAARG, MVT::Other, Expand);
306 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
307 setOperationAction(ISD::VAEND, MVT::Other, Expand);
308 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000309 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000310 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
311 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000312
Evan Chengd27c9fc2009-07-03 01:43:10 +0000313 if (!Subtarget->hasV6Ops() && !Subtarget->isThumb2()) {
Evan Chenga8e29892007-01-19 07:51:42 +0000314 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
315 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
316 }
317 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
318
David Goodwinf1daf7d2009-07-08 23:10:31 +0000319 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only())
Evan Chengc7c77292008-11-04 19:57:48 +0000320 // Turn f64->i64 into FMRRD, i64 -> f64 to FMDRR iff target supports vfp2.
Evan Chenga8e29892007-01-19 07:51:42 +0000321 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Custom);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000322
323 // We want to custom lower some of our intrinsics.
324 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Bob Wilsona599bff2009-08-04 00:36:16 +0000325 setOperationAction(ISD::INTRINSIC_W_CHAIN, MVT::Other, Custom);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000326
Bob Wilson2dc4f542009-03-20 22:42:55 +0000327 setOperationAction(ISD::SETCC, MVT::i32, Expand);
328 setOperationAction(ISD::SETCC, MVT::f32, Expand);
329 setOperationAction(ISD::SETCC, MVT::f64, Expand);
330 setOperationAction(ISD::SELECT, MVT::i32, Expand);
331 setOperationAction(ISD::SELECT, MVT::f32, Expand);
332 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000333 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
334 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
335 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
336
Bob Wilson2dc4f542009-03-20 22:42:55 +0000337 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
338 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
339 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
340 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
341 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000342
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000343 // We don't support sin/cos/fmod/copysign/pow
Bob Wilson2dc4f542009-03-20 22:42:55 +0000344 setOperationAction(ISD::FSIN, MVT::f64, Expand);
345 setOperationAction(ISD::FSIN, MVT::f32, Expand);
346 setOperationAction(ISD::FCOS, MVT::f32, Expand);
347 setOperationAction(ISD::FCOS, MVT::f64, Expand);
348 setOperationAction(ISD::FREM, MVT::f64, Expand);
349 setOperationAction(ISD::FREM, MVT::f32, Expand);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000350 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Evan Cheng110cf482008-04-01 01:50:16 +0000351 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
352 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
353 }
Bob Wilson2dc4f542009-03-20 22:42:55 +0000354 setOperationAction(ISD::FPOW, MVT::f64, Expand);
355 setOperationAction(ISD::FPOW, MVT::f32, Expand);
356
Evan Chenga8e29892007-01-19 07:51:42 +0000357 // int <-> fp are custom expanded into bit_convert + ARMISD ops.
David Goodwinf1daf7d2009-07-08 23:10:31 +0000358 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Evan Cheng110cf482008-04-01 01:50:16 +0000359 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
360 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
361 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
362 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
363 }
Evan Chenga8e29892007-01-19 07:51:42 +0000364
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +0000365 // We have target-specific dag combine patterns for the following nodes:
366 // ARMISD::FMRRD - No need to call setTargetDAGCombine
Chris Lattnerd1980a52009-03-12 06:52:53 +0000367 setTargetDAGCombine(ISD::ADD);
368 setTargetDAGCombine(ISD::SUB);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000369
Evan Chenga8e29892007-01-19 07:51:42 +0000370 setStackPointerRegisterToSaveRestore(ARM::SP);
Evan Chenga8e29892007-01-19 07:51:42 +0000371 setSchedulingPreference(SchedulingForRegPressure);
Evan Cheng9f8cbd12007-05-18 00:19:34 +0000372 setIfCvtBlockSizeLimit(Subtarget->isThumb() ? 0 : 10);
Evan Cheng97e604e2007-06-19 23:55:02 +0000373 setIfCvtDupBlockSizeLimit(Subtarget->isThumb() ? 0 : 2);
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000374
Evan Cheng8557c2b2009-06-19 01:51:50 +0000375 if (!Subtarget->isThumb()) {
376 // Use branch latency information to determine if-conversion limits.
Evan Chengb1019482009-06-19 07:06:07 +0000377 // FIXME: If-converter should use instruction latency of the branch being
378 // eliminated to compute the threshold. For ARMv6, the branch "latency"
379 // varies depending on whether it's dynamically or statically predicted
380 // and on whether the destination is in the prefetch buffer.
Evan Cheng8557c2b2009-06-19 01:51:50 +0000381 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
382 const InstrItineraryData &InstrItins = Subtarget->getInstrItineraryData();
Evan Cheng7a42b082009-06-19 06:56:26 +0000383 unsigned Latency= InstrItins.getLatency(TII->get(ARM::Bcc).getSchedClass());
Evan Cheng8557c2b2009-06-19 01:51:50 +0000384 if (Latency > 1) {
385 setIfCvtBlockSizeLimit(Latency-1);
386 if (Latency > 2)
387 setIfCvtDupBlockSizeLimit(Latency-2);
388 } else {
389 setIfCvtBlockSizeLimit(10);
390 setIfCvtDupBlockSizeLimit(2);
391 }
392 }
393
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000394 maxStoresPerMemcpy = 1; //// temporary - rewrite interface to use type
Bob Wilsone6abdff2009-05-18 20:55:32 +0000395 // Do not enable CodePlacementOpt for now: it currently runs after the
396 // ARMConstantIslandPass and messes up branch relaxation and placement
397 // of constant islands.
398 // benefitFromCodePlacementOpt = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000399}
400
Evan Chenga8e29892007-01-19 07:51:42 +0000401const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const {
402 switch (Opcode) {
403 default: return 0;
404 case ARMISD::Wrapper: return "ARMISD::Wrapper";
Evan Chenga8e29892007-01-19 07:51:42 +0000405 case ARMISD::WrapperJT: return "ARMISD::WrapperJT";
406 case ARMISD::CALL: return "ARMISD::CALL";
Evan Cheng277f0742007-06-19 21:05:09 +0000407 case ARMISD::CALL_PRED: return "ARMISD::CALL_PRED";
Evan Chenga8e29892007-01-19 07:51:42 +0000408 case ARMISD::CALL_NOLINK: return "ARMISD::CALL_NOLINK";
409 case ARMISD::tCALL: return "ARMISD::tCALL";
410 case ARMISD::BRCOND: return "ARMISD::BRCOND";
411 case ARMISD::BR_JT: return "ARMISD::BR_JT";
Evan Cheng5657c012009-07-29 02:18:14 +0000412 case ARMISD::BR2_JT: return "ARMISD::BR2_JT";
Evan Chenga8e29892007-01-19 07:51:42 +0000413 case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG";
414 case ARMISD::PIC_ADD: return "ARMISD::PIC_ADD";
415 case ARMISD::CMP: return "ARMISD::CMP";
David Goodwinc0309b42009-06-29 15:33:01 +0000416 case ARMISD::CMPZ: return "ARMISD::CMPZ";
Evan Chenga8e29892007-01-19 07:51:42 +0000417 case ARMISD::CMPFP: return "ARMISD::CMPFP";
418 case ARMISD::CMPFPw0: return "ARMISD::CMPFPw0";
419 case ARMISD::FMSTAT: return "ARMISD::FMSTAT";
420 case ARMISD::CMOV: return "ARMISD::CMOV";
421 case ARMISD::CNEG: return "ARMISD::CNEG";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000422
Evan Chenga8e29892007-01-19 07:51:42 +0000423 case ARMISD::FTOSI: return "ARMISD::FTOSI";
424 case ARMISD::FTOUI: return "ARMISD::FTOUI";
425 case ARMISD::SITOF: return "ARMISD::SITOF";
426 case ARMISD::UITOF: return "ARMISD::UITOF";
Evan Chenga8e29892007-01-19 07:51:42 +0000427
428 case ARMISD::SRL_FLAG: return "ARMISD::SRL_FLAG";
429 case ARMISD::SRA_FLAG: return "ARMISD::SRA_FLAG";
430 case ARMISD::RRX: return "ARMISD::RRX";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000431
Evan Chenga8e29892007-01-19 07:51:42 +0000432 case ARMISD::FMRRD: return "ARMISD::FMRRD";
433 case ARMISD::FMDRR: return "ARMISD::FMDRR";
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000434
435 case ARMISD::THREAD_POINTER:return "ARMISD::THREAD_POINTER";
Bob Wilson5bafff32009-06-22 23:27:02 +0000436
437 case ARMISD::VCEQ: return "ARMISD::VCEQ";
438 case ARMISD::VCGE: return "ARMISD::VCGE";
439 case ARMISD::VCGEU: return "ARMISD::VCGEU";
440 case ARMISD::VCGT: return "ARMISD::VCGT";
441 case ARMISD::VCGTU: return "ARMISD::VCGTU";
442 case ARMISD::VTST: return "ARMISD::VTST";
443
444 case ARMISD::VSHL: return "ARMISD::VSHL";
445 case ARMISD::VSHRs: return "ARMISD::VSHRs";
446 case ARMISD::VSHRu: return "ARMISD::VSHRu";
447 case ARMISD::VSHLLs: return "ARMISD::VSHLLs";
448 case ARMISD::VSHLLu: return "ARMISD::VSHLLu";
449 case ARMISD::VSHLLi: return "ARMISD::VSHLLi";
450 case ARMISD::VSHRN: return "ARMISD::VSHRN";
451 case ARMISD::VRSHRs: return "ARMISD::VRSHRs";
452 case ARMISD::VRSHRu: return "ARMISD::VRSHRu";
453 case ARMISD::VRSHRN: return "ARMISD::VRSHRN";
454 case ARMISD::VQSHLs: return "ARMISD::VQSHLs";
455 case ARMISD::VQSHLu: return "ARMISD::VQSHLu";
456 case ARMISD::VQSHLsu: return "ARMISD::VQSHLsu";
457 case ARMISD::VQSHRNs: return "ARMISD::VQSHRNs";
458 case ARMISD::VQSHRNu: return "ARMISD::VQSHRNu";
459 case ARMISD::VQSHRNsu: return "ARMISD::VQSHRNsu";
460 case ARMISD::VQRSHRNs: return "ARMISD::VQRSHRNs";
461 case ARMISD::VQRSHRNu: return "ARMISD::VQRSHRNu";
462 case ARMISD::VQRSHRNsu: return "ARMISD::VQRSHRNsu";
463 case ARMISD::VGETLANEu: return "ARMISD::VGETLANEu";
464 case ARMISD::VGETLANEs: return "ARMISD::VGETLANEs";
465 case ARMISD::VDUPLANEQ: return "ARMISD::VDUPLANEQ";
Bob Wilsona599bff2009-08-04 00:36:16 +0000466 case ARMISD::VLD2D: return "ARMISD::VLD2D";
467 case ARMISD::VLD3D: return "ARMISD::VLD3D";
468 case ARMISD::VLD4D: return "ARMISD::VLD4D";
Evan Chenga8e29892007-01-19 07:51:42 +0000469 }
470}
471
Bill Wendlingb4202b82009-07-01 18:50:55 +0000472/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000473unsigned ARMTargetLowering::getFunctionAlignment(const Function *F) const {
474 return getTargetMachine().getSubtarget<ARMSubtarget>().isThumb() ? 1 : 2;
475}
476
Evan Chenga8e29892007-01-19 07:51:42 +0000477//===----------------------------------------------------------------------===//
478// Lowering Code
479//===----------------------------------------------------------------------===//
480
Evan Chenga8e29892007-01-19 07:51:42 +0000481/// IntCCToARMCC - Convert a DAG integer condition code to an ARM CC
482static ARMCC::CondCodes IntCCToARMCC(ISD::CondCode CC) {
483 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000484 default: llvm_unreachable("Unknown condition code!");
Evan Chenga8e29892007-01-19 07:51:42 +0000485 case ISD::SETNE: return ARMCC::NE;
486 case ISD::SETEQ: return ARMCC::EQ;
487 case ISD::SETGT: return ARMCC::GT;
488 case ISD::SETGE: return ARMCC::GE;
489 case ISD::SETLT: return ARMCC::LT;
490 case ISD::SETLE: return ARMCC::LE;
491 case ISD::SETUGT: return ARMCC::HI;
492 case ISD::SETUGE: return ARMCC::HS;
493 case ISD::SETULT: return ARMCC::LO;
494 case ISD::SETULE: return ARMCC::LS;
495 }
496}
497
498/// FPCCToARMCC - Convert a DAG fp condition code to an ARM CC. It
499/// returns true if the operands should be inverted to form the proper
500/// comparison.
501static bool FPCCToARMCC(ISD::CondCode CC, ARMCC::CondCodes &CondCode,
502 ARMCC::CondCodes &CondCode2) {
503 bool Invert = false;
504 CondCode2 = ARMCC::AL;
505 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000506 default: llvm_unreachable("Unknown FP condition!");
Evan Chenga8e29892007-01-19 07:51:42 +0000507 case ISD::SETEQ:
508 case ISD::SETOEQ: CondCode = ARMCC::EQ; break;
509 case ISD::SETGT:
510 case ISD::SETOGT: CondCode = ARMCC::GT; break;
511 case ISD::SETGE:
512 case ISD::SETOGE: CondCode = ARMCC::GE; break;
513 case ISD::SETOLT: CondCode = ARMCC::MI; break;
514 case ISD::SETOLE: CondCode = ARMCC::GT; Invert = true; break;
515 case ISD::SETONE: CondCode = ARMCC::MI; CondCode2 = ARMCC::GT; break;
516 case ISD::SETO: CondCode = ARMCC::VC; break;
517 case ISD::SETUO: CondCode = ARMCC::VS; break;
518 case ISD::SETUEQ: CondCode = ARMCC::EQ; CondCode2 = ARMCC::VS; break;
519 case ISD::SETUGT: CondCode = ARMCC::HI; break;
520 case ISD::SETUGE: CondCode = ARMCC::PL; break;
521 case ISD::SETLT:
522 case ISD::SETULT: CondCode = ARMCC::LT; break;
523 case ISD::SETLE:
524 case ISD::SETULE: CondCode = ARMCC::LE; break;
525 case ISD::SETNE:
526 case ISD::SETUNE: CondCode = ARMCC::NE; break;
527 }
528 return Invert;
529}
530
Bob Wilson1f595bb2009-04-17 19:07:39 +0000531//===----------------------------------------------------------------------===//
532// Calling Convention Implementation
Bob Wilson1f595bb2009-04-17 19:07:39 +0000533//===----------------------------------------------------------------------===//
534
535#include "ARMGenCallingConv.inc"
536
537// APCS f64 is in register pairs, possibly split to stack
Bob Wilson5bafff32009-06-22 23:27:02 +0000538static bool f64AssignAPCS(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
539 CCValAssign::LocInfo &LocInfo,
540 CCState &State, bool CanFail) {
541 static const unsigned RegList[] = { ARM::R0, ARM::R1, ARM::R2, ARM::R3 };
542
543 // Try to get the first register.
544 if (unsigned Reg = State.AllocateReg(RegList, 4))
545 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
546 else {
547 // For the 2nd half of a v2f64, do not fail.
548 if (CanFail)
549 return false;
550
551 // Put the whole thing on the stack.
552 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
553 State.AllocateStack(8, 4),
554 LocVT, LocInfo));
555 return true;
556 }
557
558 // Try to get the second register.
559 if (unsigned Reg = State.AllocateReg(RegList, 4))
560 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
561 else
562 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
563 State.AllocateStack(4, 4),
564 LocVT, LocInfo));
565 return true;
566}
567
Bob Wilsondee46d72009-04-17 20:35:10 +0000568static bool CC_ARM_APCS_Custom_f64(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000569 CCValAssign::LocInfo &LocInfo,
570 ISD::ArgFlagsTy &ArgFlags,
571 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000572 if (!f64AssignAPCS(ValNo, ValVT, LocVT, LocInfo, State, true))
573 return false;
574 if (LocVT == MVT::v2f64 &&
575 !f64AssignAPCS(ValNo, ValVT, LocVT, LocInfo, State, false))
576 return false;
Bob Wilsone65586b2009-04-17 20:40:45 +0000577 return true; // we handled it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000578}
579
580// AAPCS f64 is in aligned register pairs
Bob Wilson5bafff32009-06-22 23:27:02 +0000581static bool f64AssignAAPCS(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
582 CCValAssign::LocInfo &LocInfo,
583 CCState &State, bool CanFail) {
584 static const unsigned HiRegList[] = { ARM::R0, ARM::R2 };
585 static const unsigned LoRegList[] = { ARM::R1, ARM::R3 };
586
587 unsigned Reg = State.AllocateReg(HiRegList, LoRegList, 2);
588 if (Reg == 0) {
589 // For the 2nd half of a v2f64, do not just fail.
590 if (CanFail)
591 return false;
592
593 // Put the whole thing on the stack.
594 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
595 State.AllocateStack(8, 8),
596 LocVT, LocInfo));
597 return true;
598 }
599
600 unsigned i;
601 for (i = 0; i < 2; ++i)
602 if (HiRegList[i] == Reg)
603 break;
604
605 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
606 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, LoRegList[i],
607 LocVT, LocInfo));
608 return true;
609}
610
Bob Wilsondee46d72009-04-17 20:35:10 +0000611static bool CC_ARM_AAPCS_Custom_f64(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000612 CCValAssign::LocInfo &LocInfo,
613 ISD::ArgFlagsTy &ArgFlags,
614 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000615 if (!f64AssignAAPCS(ValNo, ValVT, LocVT, LocInfo, State, true))
616 return false;
617 if (LocVT == MVT::v2f64 &&
618 !f64AssignAAPCS(ValNo, ValVT, LocVT, LocInfo, State, false))
619 return false;
620 return true; // we handled it
621}
622
623static bool f64RetAssign(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
624 CCValAssign::LocInfo &LocInfo, CCState &State) {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000625 static const unsigned HiRegList[] = { ARM::R0, ARM::R2 };
626 static const unsigned LoRegList[] = { ARM::R1, ARM::R3 };
627
Bob Wilsone65586b2009-04-17 20:40:45 +0000628 unsigned Reg = State.AllocateReg(HiRegList, LoRegList, 2);
629 if (Reg == 0)
630 return false; // we didn't handle it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000631
Bob Wilsone65586b2009-04-17 20:40:45 +0000632 unsigned i;
633 for (i = 0; i < 2; ++i)
634 if (HiRegList[i] == Reg)
635 break;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000636
Bob Wilson5bafff32009-06-22 23:27:02 +0000637 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bob Wilsone65586b2009-04-17 20:40:45 +0000638 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, LoRegList[i],
Bob Wilson5bafff32009-06-22 23:27:02 +0000639 LocVT, LocInfo));
640 return true;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000641}
642
Bob Wilsondee46d72009-04-17 20:35:10 +0000643static bool RetCC_ARM_APCS_Custom_f64(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000644 CCValAssign::LocInfo &LocInfo,
645 ISD::ArgFlagsTy &ArgFlags,
646 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000647 if (!f64RetAssign(ValNo, ValVT, LocVT, LocInfo, State))
648 return false;
649 if (LocVT == MVT::v2f64 && !f64RetAssign(ValNo, ValVT, LocVT, LocInfo, State))
650 return false;
Bob Wilsone65586b2009-04-17 20:40:45 +0000651 return true; // we handled it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000652}
653
Bob Wilsondee46d72009-04-17 20:35:10 +0000654static bool RetCC_ARM_AAPCS_Custom_f64(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000655 CCValAssign::LocInfo &LocInfo,
656 ISD::ArgFlagsTy &ArgFlags,
657 CCState &State) {
658 return RetCC_ARM_APCS_Custom_f64(ValNo, ValVT, LocVT, LocInfo, ArgFlags,
659 State);
660}
661
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000662/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
663/// given CallingConvention value.
664CCAssignFn *ARMTargetLowering::CCAssignFnForNode(unsigned CC,
665 bool Return) const {
666 switch (CC) {
667 default:
Torok Edwinc23197a2009-07-14 16:55:14 +0000668 llvm_unreachable("Unsupported calling convention");
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000669 case CallingConv::C:
670 case CallingConv::Fast:
671 // Use target triple & subtarget features to do actual dispatch.
672 if (Subtarget->isAAPCS_ABI()) {
673 if (Subtarget->hasVFP2() &&
674 FloatABIType == FloatABI::Hard)
675 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
676 else
677 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
678 } else
679 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
680 case CallingConv::ARM_AAPCS_VFP:
681 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
682 case CallingConv::ARM_AAPCS:
683 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
684 case CallingConv::ARM_APCS:
685 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
686 }
687}
688
Dan Gohman98ca4f22009-08-05 01:29:28 +0000689/// LowerCallResult - Lower the result values of a call into the
690/// appropriate copies out of appropriate physical registers.
691SDValue
692ARMTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
693 unsigned CallConv, bool isVarArg,
694 const SmallVectorImpl<ISD::InputArg> &Ins,
695 DebugLoc dl, SelectionDAG &DAG,
696 SmallVectorImpl<SDValue> &InVals) {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000697
Bob Wilson1f595bb2009-04-17 19:07:39 +0000698 // Assign locations to each value returned by this call.
699 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000700 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +0000701 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +0000702 CCInfo.AnalyzeCallResult(Ins,
703 CCAssignFnForNode(CallConv, /* Return*/ true));
Bob Wilson1f595bb2009-04-17 19:07:39 +0000704
705 // Copy all of the result registers out of their specified physreg.
706 for (unsigned i = 0; i != RVLocs.size(); ++i) {
707 CCValAssign VA = RVLocs[i];
708
Bob Wilson80915242009-04-25 00:33:20 +0000709 SDValue Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000710 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000711 // Handle f64 or half of a v2f64.
Bob Wilson80915242009-04-25 00:33:20 +0000712 SDValue Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000713 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000714 Chain = Lo.getValue(1);
715 InFlag = Lo.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000716 VA = RVLocs[++i]; // skip ahead to next loc
Bob Wilson80915242009-04-25 00:33:20 +0000717 SDValue Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000718 InFlag);
719 Chain = Hi.getValue(1);
720 InFlag = Hi.getValue(2);
Bob Wilson80915242009-04-25 00:33:20 +0000721 Val = DAG.getNode(ARMISD::FMDRR, dl, MVT::f64, Lo, Hi);
Bob Wilson5bafff32009-06-22 23:27:02 +0000722
723 if (VA.getLocVT() == MVT::v2f64) {
724 SDValue Vec = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
725 Vec = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
726 DAG.getConstant(0, MVT::i32));
727
728 VA = RVLocs[++i]; // skip ahead to next loc
729 Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
730 Chain = Lo.getValue(1);
731 InFlag = Lo.getValue(2);
732 VA = RVLocs[++i]; // skip ahead to next loc
733 Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
734 Chain = Hi.getValue(1);
735 InFlag = Hi.getValue(2);
736 Val = DAG.getNode(ARMISD::FMDRR, dl, MVT::f64, Lo, Hi);
737 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
738 DAG.getConstant(1, MVT::i32));
739 }
Bob Wilson1f595bb2009-04-17 19:07:39 +0000740 } else {
Bob Wilson80915242009-04-25 00:33:20 +0000741 Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(),
742 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000743 Chain = Val.getValue(1);
744 InFlag = Val.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000745 }
Bob Wilson80915242009-04-25 00:33:20 +0000746
747 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000748 default: llvm_unreachable("Unknown loc info!");
Bob Wilson80915242009-04-25 00:33:20 +0000749 case CCValAssign::Full: break;
750 case CCValAssign::BCvt:
751 Val = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), Val);
752 break;
753 }
754
Dan Gohman98ca4f22009-08-05 01:29:28 +0000755 InVals.push_back(Val);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000756 }
757
Dan Gohman98ca4f22009-08-05 01:29:28 +0000758 return Chain;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000759}
760
761/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
762/// by "Src" to address "Dst" of size "Size". Alignment information is
Bob Wilsondee46d72009-04-17 20:35:10 +0000763/// specified by the specific parameter attribute. The copy will be passed as
Bob Wilson1f595bb2009-04-17 19:07:39 +0000764/// a byval function parameter.
765/// Sometimes what we are copying is the end of a larger object, the part that
766/// does not fit in registers.
767static SDValue
768CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
769 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
770 DebugLoc dl) {
771 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
772 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
773 /*AlwaysInline=*/false, NULL, 0, NULL, 0);
774}
775
Bob Wilsondee46d72009-04-17 20:35:10 +0000776/// LowerMemOpCallTo - Store the argument to the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +0000777SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +0000778ARMTargetLowering::LowerMemOpCallTo(SDValue Chain,
779 SDValue StackPtr, SDValue Arg,
780 DebugLoc dl, SelectionDAG &DAG,
781 const CCValAssign &VA,
782 ISD::ArgFlagsTy Flags) {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000783 unsigned LocMemOffset = VA.getLocMemOffset();
784 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
785 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
786 if (Flags.isByVal()) {
787 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
788 }
789 return DAG.getStore(Chain, dl, Arg, PtrOff,
790 PseudoSourceValue::getStack(), LocMemOffset);
Evan Chenga8e29892007-01-19 07:51:42 +0000791}
792
Dan Gohman98ca4f22009-08-05 01:29:28 +0000793void ARMTargetLowering::PassF64ArgInRegs(DebugLoc dl, SelectionDAG &DAG,
Bob Wilson5bafff32009-06-22 23:27:02 +0000794 SDValue Chain, SDValue &Arg,
795 RegsToPassVector &RegsToPass,
796 CCValAssign &VA, CCValAssign &NextVA,
797 SDValue &StackPtr,
798 SmallVector<SDValue, 8> &MemOpChains,
799 ISD::ArgFlagsTy Flags) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000800
801 SDValue fmrrd = DAG.getNode(ARMISD::FMRRD, dl,
802 DAG.getVTList(MVT::i32, MVT::i32), Arg);
803 RegsToPass.push_back(std::make_pair(VA.getLocReg(), fmrrd));
804
805 if (NextVA.isRegLoc())
806 RegsToPass.push_back(std::make_pair(NextVA.getLocReg(), fmrrd.getValue(1)));
807 else {
808 assert(NextVA.isMemLoc());
809 if (StackPtr.getNode() == 0)
810 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
811
Dan Gohman98ca4f22009-08-05 01:29:28 +0000812 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, fmrrd.getValue(1),
813 dl, DAG, NextVA,
814 Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +0000815 }
816}
817
Dan Gohman98ca4f22009-08-05 01:29:28 +0000818/// LowerCall - Lowering a call into a callseq_start <-
Evan Chengfc403422007-02-03 08:53:01 +0000819/// ARMISD:CALL <- callseq_end chain. Also add input and output parameter
820/// nodes.
Dan Gohman98ca4f22009-08-05 01:29:28 +0000821SDValue
822ARMTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
823 unsigned CallConv, bool isVarArg,
824 bool isTailCall,
825 const SmallVectorImpl<ISD::OutputArg> &Outs,
826 const SmallVectorImpl<ISD::InputArg> &Ins,
827 DebugLoc dl, SelectionDAG &DAG,
828 SmallVectorImpl<SDValue> &InVals) {
Evan Chenga8e29892007-01-19 07:51:42 +0000829
Bob Wilson1f595bb2009-04-17 19:07:39 +0000830 // Analyze operands of the call, assigning locations to each operand.
831 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000832 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
833 *DAG.getContext());
834 CCInfo.AnalyzeCallOperands(Outs,
835 CCAssignFnForNode(CallConv, /* Return*/ false));
Evan Chenga8e29892007-01-19 07:51:42 +0000836
Bob Wilson1f595bb2009-04-17 19:07:39 +0000837 // Get a count of how many bytes are to be pushed on the stack.
838 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +0000839
840 // Adjust the stack pointer for the new arguments...
841 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +0000842 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Evan Chenga8e29892007-01-19 07:51:42 +0000843
Dan Gohman475871a2008-07-27 21:46:04 +0000844 SDValue StackPtr = DAG.getRegister(ARM::SP, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000845
Bob Wilson5bafff32009-06-22 23:27:02 +0000846 RegsToPassVector RegsToPass;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000847 SmallVector<SDValue, 8> MemOpChains;
Evan Chenga8e29892007-01-19 07:51:42 +0000848
Bob Wilson1f595bb2009-04-17 19:07:39 +0000849 // Walk the register/memloc assignments, inserting copies/loads. In the case
Bob Wilsondee46d72009-04-17 20:35:10 +0000850 // of tail call optimization, arguments are handled later.
Bob Wilson1f595bb2009-04-17 19:07:39 +0000851 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
852 i != e;
853 ++i, ++realArgIdx) {
854 CCValAssign &VA = ArgLocs[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +0000855 SDValue Arg = Outs[realArgIdx].Val;
856 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Evan Chenga8e29892007-01-19 07:51:42 +0000857
Bob Wilson1f595bb2009-04-17 19:07:39 +0000858 // Promote the value if needed.
859 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000860 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +0000861 case CCValAssign::Full: break;
862 case CCValAssign::SExt:
863 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
864 break;
865 case CCValAssign::ZExt:
866 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
867 break;
868 case CCValAssign::AExt:
869 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
870 break;
871 case CCValAssign::BCvt:
872 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
873 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000874 }
875
Bob Wilson5bafff32009-06-22 23:27:02 +0000876 // f64 and v2f64 are passed in i32 pairs and must be split into pieces
Bob Wilson1f595bb2009-04-17 19:07:39 +0000877 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000878 if (VA.getLocVT() == MVT::v2f64) {
879 SDValue Op0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
880 DAG.getConstant(0, MVT::i32));
881 SDValue Op1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
882 DAG.getConstant(1, MVT::i32));
Bob Wilson1f595bb2009-04-17 19:07:39 +0000883
Dan Gohman98ca4f22009-08-05 01:29:28 +0000884 PassF64ArgInRegs(dl, DAG, Chain, Op0, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +0000885 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
886
887 VA = ArgLocs[++i]; // skip ahead to next loc
888 if (VA.isRegLoc()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +0000889 PassF64ArgInRegs(dl, DAG, Chain, Op1, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +0000890 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
891 } else {
892 assert(VA.isMemLoc());
893 if (StackPtr.getNode() == 0)
894 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
895
Dan Gohman98ca4f22009-08-05 01:29:28 +0000896 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Op1,
897 dl, DAG, VA, Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +0000898 }
899 } else {
Dan Gohman98ca4f22009-08-05 01:29:28 +0000900 PassF64ArgInRegs(dl, DAG, Chain, Arg, RegsToPass, VA, ArgLocs[++i],
Bob Wilson5bafff32009-06-22 23:27:02 +0000901 StackPtr, MemOpChains, Flags);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000902 }
903 } else if (VA.isRegLoc()) {
904 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
905 } else {
906 assert(VA.isMemLoc());
907 if (StackPtr.getNode() == 0)
908 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
909
Dan Gohman98ca4f22009-08-05 01:29:28 +0000910 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
911 dl, DAG, VA, Flags));
Bob Wilson1f595bb2009-04-17 19:07:39 +0000912 }
Evan Chenga8e29892007-01-19 07:51:42 +0000913 }
914
915 if (!MemOpChains.empty())
Dale Johannesen33c960f2009-02-04 20:06:27 +0000916 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Evan Chenga8e29892007-01-19 07:51:42 +0000917 &MemOpChains[0], MemOpChains.size());
918
919 // Build a sequence of copy-to-reg nodes chained together with token chain
920 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +0000921 SDValue InFlag;
Evan Chenga8e29892007-01-19 07:51:42 +0000922 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Bob Wilson2dc4f542009-03-20 22:42:55 +0000923 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen33c960f2009-02-04 20:06:27 +0000924 RegsToPass[i].second, InFlag);
Evan Chenga8e29892007-01-19 07:51:42 +0000925 InFlag = Chain.getValue(1);
926 }
927
Bill Wendling056292f2008-09-16 21:48:12 +0000928 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
929 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
930 // node so that legalize doesn't hack it.
Evan Chenga8e29892007-01-19 07:51:42 +0000931 bool isDirect = false;
932 bool isARMFunc = false;
Evan Cheng277f0742007-06-19 21:05:09 +0000933 bool isLocalARMFunc = false;
Evan Chenga8e29892007-01-19 07:51:42 +0000934 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
935 GlobalValue *GV = G->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +0000936 isDirect = true;
Chris Lattner4fb63d02009-07-15 04:12:33 +0000937 bool isExt = GV->isDeclaration() || GV->isWeakForLinker();
Evan Cheng970a4192007-01-19 19:28:01 +0000938 bool isStub = (isExt && Subtarget->isTargetDarwin()) &&
Evan Chenga8e29892007-01-19 07:51:42 +0000939 getTargetMachine().getRelocationModel() != Reloc::Static;
940 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Cheng277f0742007-06-19 21:05:09 +0000941 // ARM call to a local ARM function is predicable.
942 isLocalARMFunc = !Subtarget->isThumb() && !isExt;
Evan Chengc60e76d2007-01-30 20:37:08 +0000943 // tBX takes a register source operand.
David Goodwinf1daf7d2009-07-08 23:10:31 +0000944 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chengc60e76d2007-01-30 20:37:08 +0000945 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, ARMPCLabelIndex,
946 ARMCP::CPStub, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +0000947 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Dale Johannesenb300d2a2009-02-07 00:55:49 +0000948 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000949 Callee = DAG.getLoad(getPointerTy(), dl,
950 DAG.getEntryNode(), CPAddr, NULL, 0);
Dan Gohman475871a2008-07-27 21:46:04 +0000951 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000952 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +0000953 getPointerTy(), Callee, PICLabel);
Evan Chengc60e76d2007-01-30 20:37:08 +0000954 } else
955 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy());
Bill Wendling056292f2008-09-16 21:48:12 +0000956 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000957 isDirect = true;
Evan Cheng970a4192007-01-19 19:28:01 +0000958 bool isStub = Subtarget->isTargetDarwin() &&
Evan Chenga8e29892007-01-19 07:51:42 +0000959 getTargetMachine().getRelocationModel() != Reloc::Static;
960 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Chengc60e76d2007-01-30 20:37:08 +0000961 // tBX takes a register source operand.
962 const char *Sym = S->getSymbol();
David Goodwinf1daf7d2009-07-08 23:10:31 +0000963 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chengc60e76d2007-01-30 20:37:08 +0000964 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(Sym, ARMPCLabelIndex,
965 ARMCP::CPStub, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +0000966 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Dale Johannesenb300d2a2009-02-07 00:55:49 +0000967 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000968 Callee = DAG.getLoad(getPointerTy(), dl,
Bob Wilson2dc4f542009-03-20 22:42:55 +0000969 DAG.getEntryNode(), CPAddr, NULL, 0);
Dan Gohman475871a2008-07-27 21:46:04 +0000970 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000971 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +0000972 getPointerTy(), Callee, PICLabel);
Evan Chengc60e76d2007-01-30 20:37:08 +0000973 } else
Bill Wendling056292f2008-09-16 21:48:12 +0000974 Callee = DAG.getTargetExternalSymbol(Sym, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +0000975 }
976
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +0000977 // FIXME: handle tail calls differently.
978 unsigned CallOpc;
Evan Chengb6207242009-08-01 00:16:10 +0000979 if (Subtarget->isThumb()) {
980 if ((!isDirect || isARMFunc) && !Subtarget->hasV5TOps())
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +0000981 CallOpc = ARMISD::CALL_NOLINK;
982 else
983 CallOpc = isARMFunc ? ARMISD::CALL : ARMISD::tCALL;
984 } else {
985 CallOpc = (isDirect || Subtarget->hasV5TOps())
Evan Cheng277f0742007-06-19 21:05:09 +0000986 ? (isLocalARMFunc ? ARMISD::CALL_PRED : ARMISD::CALL)
987 : ARMISD::CALL_NOLINK;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +0000988 }
David Goodwinf1daf7d2009-07-08 23:10:31 +0000989 if (CallOpc == ARMISD::CALL_NOLINK && !Subtarget->isThumb1Only()) {
Lauro Ramos Venanciob8a93a42007-03-27 16:19:21 +0000990 // implicit def LR - LR mustn't be allocated as GRP:$dst of CALL_NOLINK
Dale Johannesene8d72302009-02-06 23:05:02 +0000991 Chain = DAG.getCopyToReg(Chain, dl, ARM::LR, DAG.getUNDEF(MVT::i32),InFlag);
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +0000992 InFlag = Chain.getValue(1);
993 }
994
Dan Gohman475871a2008-07-27 21:46:04 +0000995 std::vector<SDValue> Ops;
Evan Chenga8e29892007-01-19 07:51:42 +0000996 Ops.push_back(Chain);
997 Ops.push_back(Callee);
998
999 // Add argument registers to the end of the list so that they are known live
1000 // into the call.
1001 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1002 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1003 RegsToPass[i].second.getValueType()));
1004
Gabor Greifba36cb52008-08-28 21:40:38 +00001005 if (InFlag.getNode())
Evan Chenga8e29892007-01-19 07:51:42 +00001006 Ops.push_back(InFlag);
Duncan Sands4bdcb612008-07-02 17:40:58 +00001007 // Returns a chain and a flag for retval copy to use.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001008 Chain = DAG.getNode(CallOpc, dl, DAG.getVTList(MVT::Other, MVT::Flag),
Duncan Sands4bdcb612008-07-02 17:40:58 +00001009 &Ops[0], Ops.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001010 InFlag = Chain.getValue(1);
1011
Chris Lattnere563bbc2008-10-11 22:08:30 +00001012 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1013 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001014 if (!Ins.empty())
Evan Chenga8e29892007-01-19 07:51:42 +00001015 InFlag = Chain.getValue(1);
1016
Bob Wilson1f595bb2009-04-17 19:07:39 +00001017 // Handle result values, copying them out of physregs into vregs that we
1018 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001019 return LowerCallResult(Chain, InFlag, CallConv, isVarArg, Ins,
1020 dl, DAG, InVals);
Evan Chenga8e29892007-01-19 07:51:42 +00001021}
1022
Dan Gohman98ca4f22009-08-05 01:29:28 +00001023SDValue
1024ARMTargetLowering::LowerReturn(SDValue Chain,
1025 unsigned CallConv, bool isVarArg,
1026 const SmallVectorImpl<ISD::OutputArg> &Outs,
1027 DebugLoc dl, SelectionDAG &DAG) {
Bob Wilson2dc4f542009-03-20 22:42:55 +00001028
Bob Wilsondee46d72009-04-17 20:35:10 +00001029 // CCValAssign - represent the assignment of the return value to a location.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001030 SmallVector<CCValAssign, 16> RVLocs;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001031
Bob Wilsondee46d72009-04-17 20:35:10 +00001032 // CCState - Info about the registers and stack slots.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001033 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
1034 *DAG.getContext());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001035
Dan Gohman98ca4f22009-08-05 01:29:28 +00001036 // Analyze outgoing return values.
1037 CCInfo.AnalyzeReturn(Outs, CCAssignFnForNode(CallConv, /* Return */ true));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001038
1039 // If this is the first return lowered for this function, add
1040 // the regs to the liveout set for the function.
1041 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
1042 for (unsigned i = 0; i != RVLocs.size(); ++i)
1043 if (RVLocs[i].isRegLoc())
1044 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Evan Chenga8e29892007-01-19 07:51:42 +00001045 }
1046
Bob Wilson1f595bb2009-04-17 19:07:39 +00001047 SDValue Flag;
1048
1049 // Copy the result values into the output registers.
1050 for (unsigned i = 0, realRVLocIdx = 0;
1051 i != RVLocs.size();
1052 ++i, ++realRVLocIdx) {
1053 CCValAssign &VA = RVLocs[i];
1054 assert(VA.isRegLoc() && "Can only return in registers!");
1055
Dan Gohman98ca4f22009-08-05 01:29:28 +00001056 SDValue Arg = Outs[realRVLocIdx].Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001057
1058 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001059 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001060 case CCValAssign::Full: break;
1061 case CCValAssign::BCvt:
1062 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
1063 break;
1064 }
1065
Bob Wilson1f595bb2009-04-17 19:07:39 +00001066 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001067 if (VA.getLocVT() == MVT::v2f64) {
1068 // Extract the first half and return it in two registers.
1069 SDValue Half = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1070 DAG.getConstant(0, MVT::i32));
1071 SDValue HalfGPRs = DAG.getNode(ARMISD::FMRRD, dl,
1072 DAG.getVTList(MVT::i32, MVT::i32), Half);
1073
1074 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), HalfGPRs, Flag);
1075 Flag = Chain.getValue(1);
1076 VA = RVLocs[++i]; // skip ahead to next loc
1077 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
1078 HalfGPRs.getValue(1), Flag);
1079 Flag = Chain.getValue(1);
1080 VA = RVLocs[++i]; // skip ahead to next loc
1081
1082 // Extract the 2nd half and fall through to handle it as an f64 value.
1083 Arg = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1084 DAG.getConstant(1, MVT::i32));
1085 }
1086 // Legalize ret f64 -> ret 2 x i32. We always have fmrrd if f64 is
1087 // available.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001088 SDValue fmrrd = DAG.getNode(ARMISD::FMRRD, dl,
1089 DAG.getVTList(MVT::i32, MVT::i32), &Arg, 1);
1090 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd, Flag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001091 Flag = Chain.getValue(1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001092 VA = RVLocs[++i]; // skip ahead to next loc
1093 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd.getValue(1),
1094 Flag);
1095 } else
1096 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
1097
Bob Wilsondee46d72009-04-17 20:35:10 +00001098 // Guarantee that all emitted copies are
1099 // stuck together, avoiding something bad.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001100 Flag = Chain.getValue(1);
1101 }
1102
1103 SDValue result;
1104 if (Flag.getNode())
1105 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
1106 else // Return Void
1107 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain);
1108
1109 return result;
Evan Chenga8e29892007-01-19 07:51:42 +00001110}
1111
Bob Wilson2dc4f542009-03-20 22:42:55 +00001112// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
Bob Wilsond2559bf2009-07-13 18:11:36 +00001113// their target counterpart wrapped in the ARMISD::Wrapper node. Suppose N is
Bill Wendling056292f2008-09-16 21:48:12 +00001114// one of the above mentioned nodes. It has to be wrapped because otherwise
1115// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
1116// be used to form addressing mode. These wrapped nodes will be selected
1117// into MOVi.
Dan Gohman475871a2008-07-27 21:46:04 +00001118static SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001119 MVT PtrVT = Op.getValueType();
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001120 // FIXME there is no actual debug info here
1121 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001122 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001123 SDValue Res;
Evan Chenga8e29892007-01-19 07:51:42 +00001124 if (CP->isMachineConstantPoolEntry())
1125 Res = DAG.getTargetConstantPool(CP->getMachineCPVal(), PtrVT,
1126 CP->getAlignment());
1127 else
1128 Res = DAG.getTargetConstantPool(CP->getConstVal(), PtrVT,
1129 CP->getAlignment());
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001130 return DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Res);
Evan Chenga8e29892007-01-19 07:51:42 +00001131}
1132
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001133// Lower ISD::GlobalTLSAddress using the "general dynamic" model
Dan Gohman475871a2008-07-27 21:46:04 +00001134SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001135ARMTargetLowering::LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
1136 SelectionDAG &DAG) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001137 DebugLoc dl = GA->getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001138 MVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001139 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
1140 ARMConstantPoolValue *CPV =
1141 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex, ARMCP::CPValue,
1142 PCAdj, "tlsgd", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001143 SDValue Argument = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001144 Argument = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Argument);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001145 Argument = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Argument, NULL, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001146 SDValue Chain = Argument.getValue(1);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001147
Dan Gohman475871a2008-07-27 21:46:04 +00001148 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001149 Argument = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Argument, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001150
1151 // call __tls_get_addr.
1152 ArgListTy Args;
1153 ArgListEntry Entry;
1154 Entry.Node = Argument;
1155 Entry.Ty = (const Type *) Type::Int32Ty;
1156 Args.push_back(Entry);
Dale Johannesen7d2ad622009-01-30 23:10:59 +00001157 // FIXME: is there useful debug info available here?
Dan Gohman475871a2008-07-27 21:46:04 +00001158 std::pair<SDValue, SDValue> CallResult =
Dale Johannesen86098bd2008-09-26 19:31:26 +00001159 LowerCallTo(Chain, (const Type *) Type::Int32Ty, false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001160 0, CallingConv::C, false, /*isReturnValueUsed=*/true,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001161 DAG.getExternalSymbol("__tls_get_addr", PtrVT), Args, DAG, dl);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001162 return CallResult.first;
1163}
1164
1165// Lower ISD::GlobalTLSAddress using the "initial exec" or
1166// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00001167SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001168ARMTargetLowering::LowerToTLSExecModels(GlobalAddressSDNode *GA,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001169 SelectionDAG &DAG) {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001170 GlobalValue *GV = GA->getGlobal();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001171 DebugLoc dl = GA->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00001172 SDValue Offset;
1173 SDValue Chain = DAG.getEntryNode();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001174 MVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001175 // Get the Thread Pointer
Dale Johannesen33c960f2009-02-04 20:06:27 +00001176 SDValue ThreadPointer = DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001177
Chris Lattner4fb63d02009-07-15 04:12:33 +00001178 if (GV->isDeclaration()) {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001179 // initial exec model
1180 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
1181 ARMConstantPoolValue *CPV =
1182 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex, ARMCP::CPValue,
1183 PCAdj, "gottpoff", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001184 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001185 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001186 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset, NULL, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001187 Chain = Offset.getValue(1);
1188
Dan Gohman475871a2008-07-27 21:46:04 +00001189 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001190 Offset = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Offset, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001191
Dale Johannesen33c960f2009-02-04 20:06:27 +00001192 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset, NULL, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001193 } else {
1194 // local exec model
1195 ARMConstantPoolValue *CPV =
1196 new ARMConstantPoolValue(GV, ARMCP::CPValue, "tpoff");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001197 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001198 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001199 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset, NULL, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001200 }
1201
1202 // The address of the thread local variable is the add of the thread
1203 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001204 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001205}
1206
Dan Gohman475871a2008-07-27 21:46:04 +00001207SDValue
1208ARMTargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001209 // TODO: implement the "local dynamic" model
1210 assert(Subtarget->isTargetELF() &&
1211 "TLS not implemented for non-ELF targets");
1212 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1213 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
1214 // otherwise use the "Local Exec" TLS Model
1215 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
1216 return LowerToTLSGeneralDynamicModel(GA, DAG);
1217 else
1218 return LowerToTLSExecModels(GA, DAG);
1219}
1220
Dan Gohman475871a2008-07-27 21:46:04 +00001221SDValue ARMTargetLowering::LowerGlobalAddressELF(SDValue Op,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001222 SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001223 MVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001224 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001225 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
1226 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1227 if (RelocM == Reloc::PIC_) {
Rafael Espindolabb46f522009-01-15 20:18:42 +00001228 bool UseGOTOFF = GV->hasLocalLinkage() || GV->hasHiddenVisibility();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001229 ARMConstantPoolValue *CPV =
1230 new ARMConstantPoolValue(GV, ARMCP::CPValue, UseGOTOFF ? "GOTOFF":"GOT");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001231 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001232 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001233 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Dale Johannesen33c960f2009-02-04 20:06:27 +00001234 CPAddr, NULL, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001235 SDValue Chain = Result.getValue(1);
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001236 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001237 Result = DAG.getNode(ISD::ADD, dl, PtrVT, Result, GOT);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001238 if (!UseGOTOFF)
Dale Johannesen33c960f2009-02-04 20:06:27 +00001239 Result = DAG.getLoad(PtrVT, dl, Chain, Result, NULL, 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001240 return Result;
1241 } else {
Evan Cheng1606e8e2009-03-13 07:51:59 +00001242 SDValue CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001243 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001244 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr, NULL, 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001245 }
1246}
1247
Evan Chenga8e29892007-01-19 07:51:42 +00001248/// GVIsIndirectSymbol - true if the GV will be accessed via an indirect symbol
Evan Cheng97c9bb52007-05-04 00:26:58 +00001249/// even in non-static mode.
1250static bool GVIsIndirectSymbol(GlobalValue *GV, Reloc::Model RelocM) {
Evan Chengae94e592008-12-05 01:06:39 +00001251 // If symbol visibility is hidden, the extra load is not needed if
1252 // the symbol is definitely defined in the current translation unit.
Chris Lattner4fb63d02009-07-15 04:12:33 +00001253 bool isDecl = GV->isDeclaration() || GV->hasAvailableExternallyLinkage();
Evan Chengae94e592008-12-05 01:06:39 +00001254 if (GV->hasHiddenVisibility() && (!isDecl && !GV->hasCommonLinkage()))
1255 return false;
Duncan Sands667d4b82009-03-07 15:45:40 +00001256 return RelocM != Reloc::Static && (isDecl || GV->isWeakForLinker());
Evan Chenga8e29892007-01-19 07:51:42 +00001257}
1258
Dan Gohman475871a2008-07-27 21:46:04 +00001259SDValue ARMTargetLowering::LowerGlobalAddressDarwin(SDValue Op,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001260 SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001261 MVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001262 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001263 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
1264 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
Evan Cheng97c9bb52007-05-04 00:26:58 +00001265 bool IsIndirect = GVIsIndirectSymbol(GV, RelocM);
Dan Gohman475871a2008-07-27 21:46:04 +00001266 SDValue CPAddr;
Evan Chenga8e29892007-01-19 07:51:42 +00001267 if (RelocM == Reloc::Static)
Evan Cheng1606e8e2009-03-13 07:51:59 +00001268 CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001269 else {
1270 unsigned PCAdj = (RelocM != Reloc::PIC_)
1271 ? 0 : (Subtarget->isThumb() ? 4 : 8);
Evan Chengc60e76d2007-01-30 20:37:08 +00001272 ARMCP::ARMCPKind Kind = IsIndirect ? ARMCP::CPNonLazyPtr
1273 : ARMCP::CPValue;
Evan Chenga8e29892007-01-19 07:51:42 +00001274 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, ARMPCLabelIndex,
Evan Chengc60e76d2007-01-30 20:37:08 +00001275 Kind, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001276 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001277 }
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001278 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Evan Chenga8e29892007-01-19 07:51:42 +00001279
Dale Johannesen33c960f2009-02-04 20:06:27 +00001280 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr, NULL, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001281 SDValue Chain = Result.getValue(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001282
1283 if (RelocM == Reloc::PIC_) {
Dan Gohman475871a2008-07-27 21:46:04 +00001284 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001285 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Evan Chenga8e29892007-01-19 07:51:42 +00001286 }
1287 if (IsIndirect)
Dale Johannesen33c960f2009-02-04 20:06:27 +00001288 Result = DAG.getLoad(PtrVT, dl, Chain, Result, NULL, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001289
1290 return Result;
1291}
1292
Dan Gohman475871a2008-07-27 21:46:04 +00001293SDValue ARMTargetLowering::LowerGLOBAL_OFFSET_TABLE(SDValue Op,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001294 SelectionDAG &DAG){
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001295 assert(Subtarget->isTargetELF() &&
1296 "GLOBAL OFFSET TABLE not implemented for non-ELF targets");
Duncan Sands83ec4b62008-06-06 12:08:01 +00001297 MVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001298 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001299 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
1300 ARMConstantPoolValue *CPV = new ARMConstantPoolValue("_GLOBAL_OFFSET_TABLE_",
1301 ARMPCLabelIndex,
1302 ARMCP::CPValue, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001303 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001304 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001305 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr, NULL, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001306 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001307 return DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001308}
1309
Bob Wilsona599bff2009-08-04 00:36:16 +00001310static SDValue LowerNeonVLDIntrinsic(SDValue Op, SelectionDAG &DAG,
Bob Wilson4a3d35a2009-08-05 00:49:09 +00001311 unsigned Opcode) {
Bob Wilsona599bff2009-08-04 00:36:16 +00001312 SDNode *Node = Op.getNode();
1313 MVT VT = Node->getValueType(0);
1314 DebugLoc dl = Op.getDebugLoc();
1315
1316 if (!VT.is64BitVector())
1317 return SDValue(); // unimplemented
1318
1319 SDValue Ops[] = { Node->getOperand(0),
Bob Wilson4a3d35a2009-08-05 00:49:09 +00001320 Node->getOperand(2) };
1321 return DAG.getNode(Opcode, dl, Node->getVTList(), Ops, 2);
Bob Wilsona599bff2009-08-04 00:36:16 +00001322}
1323
1324SDValue
1325ARMTargetLowering::LowerINTRINSIC_W_CHAIN(SDValue Op, SelectionDAG &DAG) {
1326 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
1327 switch (IntNo) {
1328 case Intrinsic::arm_neon_vld2i:
1329 case Intrinsic::arm_neon_vld2f:
Bob Wilson4a3d35a2009-08-05 00:49:09 +00001330 return LowerNeonVLDIntrinsic(Op, DAG, ARMISD::VLD2D);
Bob Wilsona599bff2009-08-04 00:36:16 +00001331 case Intrinsic::arm_neon_vld3i:
1332 case Intrinsic::arm_neon_vld3f:
Bob Wilson4a3d35a2009-08-05 00:49:09 +00001333 return LowerNeonVLDIntrinsic(Op, DAG, ARMISD::VLD3D);
Bob Wilsona599bff2009-08-04 00:36:16 +00001334 case Intrinsic::arm_neon_vld4i:
1335 case Intrinsic::arm_neon_vld4f:
Bob Wilson4a3d35a2009-08-05 00:49:09 +00001336 return LowerNeonVLDIntrinsic(Op, DAG, ARMISD::VLD4D);
Bob Wilsona599bff2009-08-04 00:36:16 +00001337 case Intrinsic::arm_neon_vst2i:
1338 case Intrinsic::arm_neon_vst2f:
1339 case Intrinsic::arm_neon_vst3i:
1340 case Intrinsic::arm_neon_vst3f:
1341 case Intrinsic::arm_neon_vst4i:
1342 case Intrinsic::arm_neon_vst4f:
1343 default: return SDValue(); // Don't custom lower most intrinsics.
1344 }
1345}
1346
Jim Grosbach0e0da732009-05-12 23:59:14 +00001347SDValue
1348ARMTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001349 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Jim Grosbach0e0da732009-05-12 23:59:14 +00001350 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001351 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00001352 default: return SDValue(); // Don't custom lower most intrinsics.
Bob Wilson916afdb2009-08-04 00:25:01 +00001353 case Intrinsic::arm_thread_pointer: {
1354 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1355 return DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
1356 }
Jim Grosbachf9570122009-05-14 00:46:35 +00001357 case Intrinsic::eh_sjlj_setjmp:
Bob Wilson916afdb2009-08-04 00:25:01 +00001358 return DAG.getNode(ARMISD::EH_SJLJ_SETJMP, dl, MVT::i32, Op.getOperand(1));
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001359 }
1360}
1361
Dan Gohman475871a2008-07-27 21:46:04 +00001362static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001363 unsigned VarArgsFrameIndex) {
Evan Chenga8e29892007-01-19 07:51:42 +00001364 // vastart just stores the address of the VarArgsFrameIndex slot into the
1365 // memory location argument.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001366 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001367 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00001368 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001369 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001370 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001371}
1372
Dan Gohman475871a2008-07-27 21:46:04 +00001373SDValue
Bob Wilson5bafff32009-06-22 23:27:02 +00001374ARMTargetLowering::GetF64FormalArgument(CCValAssign &VA, CCValAssign &NextVA,
1375 SDValue &Root, SelectionDAG &DAG,
1376 DebugLoc dl) {
1377 MachineFunction &MF = DAG.getMachineFunction();
1378 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1379
1380 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00001381 if (AFI->isThumb1OnlyFunction())
Bob Wilson5bafff32009-06-22 23:27:02 +00001382 RC = ARM::tGPRRegisterClass;
1383 else
1384 RC = ARM::GPRRegisterClass;
1385
1386 // Transform the arguments stored in physical registers into virtual ones.
1387 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
1388 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
1389
1390 SDValue ArgValue2;
1391 if (NextVA.isMemLoc()) {
1392 unsigned ArgSize = NextVA.getLocVT().getSizeInBits()/8;
1393 MachineFrameInfo *MFI = MF.getFrameInfo();
1394 int FI = MFI->CreateFixedObject(ArgSize, NextVA.getLocMemOffset());
1395
1396 // Create load node to retrieve arguments from the stack.
1397 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1398 ArgValue2 = DAG.getLoad(MVT::i32, dl, Root, FIN, NULL, 0);
1399 } else {
1400 Reg = MF.addLiveIn(NextVA.getLocReg(), RC);
1401 ArgValue2 = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
1402 }
1403
1404 return DAG.getNode(ARMISD::FMDRR, dl, MVT::f64, ArgValue, ArgValue2);
1405}
1406
1407SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001408ARMTargetLowering::LowerFormalArguments(SDValue Chain,
1409 unsigned CallConv, bool isVarArg,
1410 const SmallVectorImpl<ISD::InputArg>
1411 &Ins,
1412 DebugLoc dl, SelectionDAG &DAG,
1413 SmallVectorImpl<SDValue> &InVals) {
1414
Bob Wilson1f595bb2009-04-17 19:07:39 +00001415 MachineFunction &MF = DAG.getMachineFunction();
1416 MachineFrameInfo *MFI = MF.getFrameInfo();
1417
Bob Wilson1f595bb2009-04-17 19:07:39 +00001418 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1419
1420 // Assign locations to all of the incoming arguments.
1421 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001422 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1423 *DAG.getContext());
1424 CCInfo.AnalyzeFormalArguments(Ins,
1425 CCAssignFnForNode(CallConv, /* Return*/ false));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001426
1427 SmallVector<SDValue, 16> ArgValues;
1428
1429 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1430 CCValAssign &VA = ArgLocs[i];
1431
Bob Wilsondee46d72009-04-17 20:35:10 +00001432 // Arguments stored in registers.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001433 if (VA.isRegLoc()) {
1434 MVT RegVT = VA.getLocVT();
Bob Wilson1f595bb2009-04-17 19:07:39 +00001435
Bob Wilson5bafff32009-06-22 23:27:02 +00001436 SDValue ArgValue;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001437 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001438 // f64 and vector types are split up into multiple registers or
1439 // combinations of registers and stack slots.
1440 RegVT = MVT::i32;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001441
Bob Wilson5bafff32009-06-22 23:27:02 +00001442 if (VA.getLocVT() == MVT::v2f64) {
1443 SDValue ArgValue1 = GetF64FormalArgument(VA, ArgLocs[++i],
Dan Gohman98ca4f22009-08-05 01:29:28 +00001444 Chain, DAG, dl);
Bob Wilson5bafff32009-06-22 23:27:02 +00001445 VA = ArgLocs[++i]; // skip ahead to next loc
1446 SDValue ArgValue2 = GetF64FormalArgument(VA, ArgLocs[++i],
Dan Gohman98ca4f22009-08-05 01:29:28 +00001447 Chain, DAG, dl);
Bob Wilson5bafff32009-06-22 23:27:02 +00001448 ArgValue = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
1449 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
1450 ArgValue, ArgValue1, DAG.getIntPtrConstant(0));
1451 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
1452 ArgValue, ArgValue2, DAG.getIntPtrConstant(1));
1453 } else
Dan Gohman98ca4f22009-08-05 01:29:28 +00001454 ArgValue = GetF64FormalArgument(VA, ArgLocs[++i], Chain, DAG, dl);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001455
Bob Wilson5bafff32009-06-22 23:27:02 +00001456 } else {
1457 TargetRegisterClass *RC;
1458 if (FloatABIType == FloatABI::Hard && RegVT == MVT::f32)
1459 RC = ARM::SPRRegisterClass;
1460 else if (FloatABIType == FloatABI::Hard && RegVT == MVT::f64)
1461 RC = ARM::DPRRegisterClass;
David Goodwinf1daf7d2009-07-08 23:10:31 +00001462 else if (AFI->isThumb1OnlyFunction())
Bob Wilson5bafff32009-06-22 23:27:02 +00001463 RC = ARM::tGPRRegisterClass;
1464 else
1465 RC = ARM::GPRRegisterClass;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001466
Bob Wilson5bafff32009-06-22 23:27:02 +00001467 assert((RegVT == MVT::i32 || RegVT == MVT::f32 ||
1468 (FloatABIType == FloatABI::Hard && RegVT == MVT::f64)) &&
Dan Gohman98ca4f22009-08-05 01:29:28 +00001469 "RegVT not supported by formal arguments Lowering");
Bob Wilson5bafff32009-06-22 23:27:02 +00001470
1471 // Transform the arguments in physical registers into virtual ones.
1472 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001473 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001474 }
1475
1476 // If this is an 8 or 16-bit value, it is really passed promoted
1477 // to 32 bits. Insert an assert[sz]ext to capture this, then
1478 // truncate to the right size.
1479 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001480 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001481 case CCValAssign::Full: break;
1482 case CCValAssign::BCvt:
1483 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1484 break;
1485 case CCValAssign::SExt:
1486 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
1487 DAG.getValueType(VA.getValVT()));
1488 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
1489 break;
1490 case CCValAssign::ZExt:
1491 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
1492 DAG.getValueType(VA.getValVT()));
1493 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
1494 break;
1495 }
1496
Dan Gohman98ca4f22009-08-05 01:29:28 +00001497 InVals.push_back(ArgValue);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001498
1499 } else { // VA.isRegLoc()
1500
1501 // sanity check
1502 assert(VA.isMemLoc());
1503 assert(VA.getValVT() != MVT::i64 && "i64 should already be lowered");
1504
1505 unsigned ArgSize = VA.getLocVT().getSizeInBits()/8;
1506 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset());
1507
Bob Wilsondee46d72009-04-17 20:35:10 +00001508 // Create load nodes to retrieve arguments from the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001509 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001510 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN, NULL, 0));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001511 }
1512 }
1513
1514 // varargs
Evan Chenga8e29892007-01-19 07:51:42 +00001515 if (isVarArg) {
1516 static const unsigned GPRArgRegs[] = {
1517 ARM::R0, ARM::R1, ARM::R2, ARM::R3
1518 };
1519
Bob Wilsondee46d72009-04-17 20:35:10 +00001520 unsigned NumGPRs = CCInfo.getFirstUnallocated
1521 (GPRArgRegs, sizeof(GPRArgRegs) / sizeof(GPRArgRegs[0]));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001522
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +00001523 unsigned Align = MF.getTarget().getFrameInfo()->getStackAlignment();
1524 unsigned VARegSize = (4 - NumGPRs) * 4;
1525 unsigned VARegSaveSize = (VARegSize + Align - 1) & ~(Align - 1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001526 unsigned ArgOffset = 0;
Evan Chenga8e29892007-01-19 07:51:42 +00001527 if (VARegSaveSize) {
1528 // If this function is vararg, store any remaining integer argument regs
1529 // to their spots on the stack so that they may be loaded by deferencing
1530 // the result of va_next.
1531 AFI->setVarArgsRegSaveSize(VARegSaveSize);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001532 ArgOffset = CCInfo.getNextStackOffset();
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +00001533 VarArgsFrameIndex = MFI->CreateFixedObject(VARegSaveSize, ArgOffset +
1534 VARegSaveSize - VARegSize);
Dan Gohman475871a2008-07-27 21:46:04 +00001535 SDValue FIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001536
Dan Gohman475871a2008-07-27 21:46:04 +00001537 SmallVector<SDValue, 4> MemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00001538 for (; NumGPRs < 4; ++NumGPRs) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001539 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00001540 if (AFI->isThumb1OnlyFunction())
Bob Wilson1f595bb2009-04-17 19:07:39 +00001541 RC = ARM::tGPRRegisterClass;
Jim Grosbach30eae3c2009-04-07 20:34:09 +00001542 else
Bob Wilson1f595bb2009-04-17 19:07:39 +00001543 RC = ARM::GPRRegisterClass;
1544
Bob Wilson998e1252009-04-20 18:36:57 +00001545 unsigned VReg = MF.addLiveIn(GPRArgRegs[NumGPRs], RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001546 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001547 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN, NULL, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001548 MemOps.push_back(Store);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001549 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Evan Chenga8e29892007-01-19 07:51:42 +00001550 DAG.getConstant(4, getPointerTy()));
1551 }
1552 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00001553 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1554 &MemOps[0], MemOps.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001555 } else
1556 // This will point to the next argument passed via stack.
1557 VarArgsFrameIndex = MFI->CreateFixedObject(4, ArgOffset);
1558 }
1559
Dan Gohman98ca4f22009-08-05 01:29:28 +00001560 return Chain;
Evan Chenga8e29892007-01-19 07:51:42 +00001561}
1562
1563/// isFloatingPointZero - Return true if this is +0.0.
Dan Gohman475871a2008-07-27 21:46:04 +00001564static bool isFloatingPointZero(SDValue Op) {
Evan Chenga8e29892007-01-19 07:51:42 +00001565 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +00001566 return CFP->getValueAPF().isPosZero();
Gabor Greifba36cb52008-08-28 21:40:38 +00001567 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Evan Chenga8e29892007-01-19 07:51:42 +00001568 // Maybe this has already been legalized into the constant pool?
1569 if (Op.getOperand(1).getOpcode() == ARMISD::Wrapper) {
Dan Gohman475871a2008-07-27 21:46:04 +00001570 SDValue WrapperOp = Op.getOperand(1).getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00001571 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(WrapperOp))
1572 if (ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +00001573 return CFP->getValueAPF().isPosZero();
Evan Chenga8e29892007-01-19 07:51:42 +00001574 }
1575 }
1576 return false;
1577}
1578
David Goodwinf1daf7d2009-07-08 23:10:31 +00001579static bool isLegalCmpImmediate(unsigned C, bool isThumb1Only) {
1580 return ( isThumb1Only && (C & ~255U) == 0) ||
1581 (!isThumb1Only && ARM_AM::getSOImmVal(C) != -1);
Evan Chenga8e29892007-01-19 07:51:42 +00001582}
1583
1584/// Returns appropriate ARM CMP (cmp) and corresponding condition code for
1585/// the given operands.
Dan Gohman475871a2008-07-27 21:46:04 +00001586static SDValue getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC,
David Goodwinf1daf7d2009-07-08 23:10:31 +00001587 SDValue &ARMCC, SelectionDAG &DAG, bool isThumb1Only,
Dale Johannesende064702009-02-06 21:50:26 +00001588 DebugLoc dl) {
Gabor Greifba36cb52008-08-28 21:40:38 +00001589 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS.getNode())) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001590 unsigned C = RHSC->getZExtValue();
David Goodwinf1daf7d2009-07-08 23:10:31 +00001591 if (!isLegalCmpImmediate(C, isThumb1Only)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001592 // Constant does not fit, try adjusting it by one?
1593 switch (CC) {
1594 default: break;
1595 case ISD::SETLT:
Evan Chenga8e29892007-01-19 07:51:42 +00001596 case ISD::SETGE:
David Goodwinf1daf7d2009-07-08 23:10:31 +00001597 if (isLegalCmpImmediate(C-1, isThumb1Only)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001598 CC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGT;
1599 RHS = DAG.getConstant(C-1, MVT::i32);
1600 }
1601 break;
1602 case ISD::SETULT:
1603 case ISD::SETUGE:
David Goodwinf1daf7d2009-07-08 23:10:31 +00001604 if (C > 0 && isLegalCmpImmediate(C-1, isThumb1Only)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001605 CC = (CC == ISD::SETULT) ? ISD::SETULE : ISD::SETUGT;
Evan Chenga8e29892007-01-19 07:51:42 +00001606 RHS = DAG.getConstant(C-1, MVT::i32);
1607 }
1608 break;
1609 case ISD::SETLE:
Evan Chenga8e29892007-01-19 07:51:42 +00001610 case ISD::SETGT:
David Goodwinf1daf7d2009-07-08 23:10:31 +00001611 if (isLegalCmpImmediate(C+1, isThumb1Only)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001612 CC = (CC == ISD::SETLE) ? ISD::SETLT : ISD::SETGE;
1613 RHS = DAG.getConstant(C+1, MVT::i32);
1614 }
1615 break;
1616 case ISD::SETULE:
1617 case ISD::SETUGT:
David Goodwinf1daf7d2009-07-08 23:10:31 +00001618 if (C < 0xffffffff && isLegalCmpImmediate(C+1, isThumb1Only)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001619 CC = (CC == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
Evan Chenga8e29892007-01-19 07:51:42 +00001620 RHS = DAG.getConstant(C+1, MVT::i32);
1621 }
1622 break;
1623 }
1624 }
1625 }
1626
1627 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001628 ARMISD::NodeType CompareType;
1629 switch (CondCode) {
1630 default:
1631 CompareType = ARMISD::CMP;
1632 break;
1633 case ARMCC::EQ:
1634 case ARMCC::NE:
David Goodwinc0309b42009-06-29 15:33:01 +00001635 // Uses only Z Flag
1636 CompareType = ARMISD::CMPZ;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001637 break;
1638 }
Evan Chenga8e29892007-01-19 07:51:42 +00001639 ARMCC = DAG.getConstant(CondCode, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00001640 return DAG.getNode(CompareType, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00001641}
1642
1643/// Returns a appropriate VFP CMP (fcmp{s|d}+fmstat) for the given operands.
Bob Wilson2dc4f542009-03-20 22:42:55 +00001644static SDValue getVFPCmp(SDValue LHS, SDValue RHS, SelectionDAG &DAG,
Dale Johannesende064702009-02-06 21:50:26 +00001645 DebugLoc dl) {
Dan Gohman475871a2008-07-27 21:46:04 +00001646 SDValue Cmp;
Evan Chenga8e29892007-01-19 07:51:42 +00001647 if (!isFloatingPointZero(RHS))
Dale Johannesende064702009-02-06 21:50:26 +00001648 Cmp = DAG.getNode(ARMISD::CMPFP, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00001649 else
Dale Johannesende064702009-02-06 21:50:26 +00001650 Cmp = DAG.getNode(ARMISD::CMPFPw0, dl, MVT::Flag, LHS);
1651 return DAG.getNode(ARMISD::FMSTAT, dl, MVT::Flag, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001652}
1653
Dan Gohman475871a2008-07-27 21:46:04 +00001654static SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001655 const ARMSubtarget *ST) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001656 MVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001657 SDValue LHS = Op.getOperand(0);
1658 SDValue RHS = Op.getOperand(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001659 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00001660 SDValue TrueVal = Op.getOperand(2);
1661 SDValue FalseVal = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00001662 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001663
1664 if (LHS.getValueType() == MVT::i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00001665 SDValue ARMCC;
1666 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
David Goodwinf1daf7d2009-07-08 23:10:31 +00001667 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMCC, DAG, ST->isThumb1Only(), dl);
Dale Johannesende064702009-02-06 21:50:26 +00001668 return DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMCC, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001669 }
1670
1671 ARMCC::CondCodes CondCode, CondCode2;
1672 if (FPCCToARMCC(CC, CondCode, CondCode2))
1673 std::swap(TrueVal, FalseVal);
1674
Dan Gohman475871a2008-07-27 21:46:04 +00001675 SDValue ARMCC = DAG.getConstant(CondCode, MVT::i32);
1676 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00001677 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
1678 SDValue Result = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal,
Evan Cheng0e1d3792007-07-05 07:18:20 +00001679 ARMCC, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001680 if (CondCode2 != ARMCC::AL) {
Dan Gohman475871a2008-07-27 21:46:04 +00001681 SDValue ARMCC2 = DAG.getConstant(CondCode2, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00001682 // FIXME: Needs another CMP because flag can have but one use.
Dale Johannesende064702009-02-06 21:50:26 +00001683 SDValue Cmp2 = getVFPCmp(LHS, RHS, DAG, dl);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001684 Result = DAG.getNode(ARMISD::CMOV, dl, VT,
Dale Johannesende064702009-02-06 21:50:26 +00001685 Result, TrueVal, ARMCC2, CCR, Cmp2);
Evan Chenga8e29892007-01-19 07:51:42 +00001686 }
1687 return Result;
1688}
1689
Dan Gohman475871a2008-07-27 21:46:04 +00001690static SDValue LowerBR_CC(SDValue Op, SelectionDAG &DAG,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001691 const ARMSubtarget *ST) {
Dan Gohman475871a2008-07-27 21:46:04 +00001692 SDValue Chain = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00001693 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00001694 SDValue LHS = Op.getOperand(2);
1695 SDValue RHS = Op.getOperand(3);
1696 SDValue Dest = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00001697 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001698
1699 if (LHS.getValueType() == MVT::i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00001700 SDValue ARMCC;
1701 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
David Goodwinf1daf7d2009-07-08 23:10:31 +00001702 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMCC, DAG, ST->isThumb1Only(), dl);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001703 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
Dale Johannesende064702009-02-06 21:50:26 +00001704 Chain, Dest, ARMCC, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001705 }
1706
1707 assert(LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64);
1708 ARMCC::CondCodes CondCode, CondCode2;
1709 if (FPCCToARMCC(CC, CondCode, CondCode2))
1710 // Swap the LHS/RHS of the comparison if needed.
1711 std::swap(LHS, RHS);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001712
Dale Johannesende064702009-02-06 21:50:26 +00001713 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Dan Gohman475871a2008-07-27 21:46:04 +00001714 SDValue ARMCC = DAG.getConstant(CondCode, MVT::i32);
1715 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00001716 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00001717 SDValue Ops[] = { Chain, Dest, ARMCC, CCR, Cmp };
Dale Johannesende064702009-02-06 21:50:26 +00001718 SDValue Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00001719 if (CondCode2 != ARMCC::AL) {
1720 ARMCC = DAG.getConstant(CondCode2, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00001721 SDValue Ops[] = { Res, Dest, ARMCC, CCR, Res.getValue(1) };
Dale Johannesende064702009-02-06 21:50:26 +00001722 Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00001723 }
1724 return Res;
1725}
1726
Dan Gohman475871a2008-07-27 21:46:04 +00001727SDValue ARMTargetLowering::LowerBR_JT(SDValue Op, SelectionDAG &DAG) {
1728 SDValue Chain = Op.getOperand(0);
1729 SDValue Table = Op.getOperand(1);
1730 SDValue Index = Op.getOperand(2);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001731 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001732
Duncan Sands83ec4b62008-06-06 12:08:01 +00001733 MVT PTy = getPointerTy();
Evan Chenga8e29892007-01-19 07:51:42 +00001734 JumpTableSDNode *JT = cast<JumpTableSDNode>(Table);
1735 ARMFunctionInfo *AFI = DAG.getMachineFunction().getInfo<ARMFunctionInfo>();
Bob Wilson3eadf002009-07-14 18:44:34 +00001736 SDValue UId = DAG.getConstant(AFI->createJumpTableUId(), PTy);
Dan Gohman475871a2008-07-27 21:46:04 +00001737 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PTy);
Dale Johannesende064702009-02-06 21:50:26 +00001738 Table = DAG.getNode(ARMISD::WrapperJT, dl, MVT::i32, JTI, UId);
Evan Chenge7c329b2009-07-28 20:53:24 +00001739 Index = DAG.getNode(ISD::MUL, dl, PTy, Index, DAG.getConstant(4, PTy));
1740 SDValue Addr = DAG.getNode(ISD::ADD, dl, PTy, Index, Table);
Evan Cheng66ac5312009-07-25 00:33:29 +00001741 if (Subtarget->isThumb2()) {
1742 // Thumb2 uses a two-level jump. That is, it jumps into the jump table
1743 // which does another jump to the destination. This also makes it easier
1744 // to translate it to TBB / TBH later.
1745 // FIXME: This might not work if the function is extremely large.
Evan Cheng5657c012009-07-29 02:18:14 +00001746 return DAG.getNode(ARMISD::BR2_JT, dl, MVT::Other, Chain,
1747 Addr, Op.getOperand(2), JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00001748 }
Evan Cheng66ac5312009-07-25 00:33:29 +00001749 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
1750 Addr = DAG.getLoad((MVT)MVT::i32, dl, Chain, Addr, NULL, 0);
1751 Chain = Addr.getValue(1);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001752 Addr = DAG.getNode(ISD::ADD, dl, PTy, Addr, Table);
Evan Cheng66ac5312009-07-25 00:33:29 +00001753 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
1754 } else {
1755 Addr = DAG.getLoad(PTy, dl, Chain, Addr, NULL, 0);
1756 Chain = Addr.getValue(1);
1757 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
1758 }
Evan Chenga8e29892007-01-19 07:51:42 +00001759}
1760
Dan Gohman475871a2008-07-27 21:46:04 +00001761static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG) {
Dale Johannesende064702009-02-06 21:50:26 +00001762 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001763 unsigned Opc =
1764 Op.getOpcode() == ISD::FP_TO_SINT ? ARMISD::FTOSI : ARMISD::FTOUI;
Dale Johannesende064702009-02-06 21:50:26 +00001765 Op = DAG.getNode(Opc, dl, MVT::f32, Op.getOperand(0));
1766 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
Evan Chenga8e29892007-01-19 07:51:42 +00001767}
1768
Dan Gohman475871a2008-07-27 21:46:04 +00001769static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001770 MVT VT = Op.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +00001771 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001772 unsigned Opc =
1773 Op.getOpcode() == ISD::SINT_TO_FP ? ARMISD::SITOF : ARMISD::UITOF;
1774
Dale Johannesende064702009-02-06 21:50:26 +00001775 Op = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Op.getOperand(0));
1776 return DAG.getNode(Opc, dl, VT, Op);
Evan Chenga8e29892007-01-19 07:51:42 +00001777}
1778
Dan Gohman475871a2008-07-27 21:46:04 +00001779static SDValue LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00001780 // Implement fcopysign with a fabs and a conditional fneg.
Dan Gohman475871a2008-07-27 21:46:04 +00001781 SDValue Tmp0 = Op.getOperand(0);
1782 SDValue Tmp1 = Op.getOperand(1);
Dale Johannesende064702009-02-06 21:50:26 +00001783 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001784 MVT VT = Op.getValueType();
1785 MVT SrcVT = Tmp1.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +00001786 SDValue AbsVal = DAG.getNode(ISD::FABS, dl, VT, Tmp0);
1787 SDValue Cmp = getVFPCmp(Tmp1, DAG.getConstantFP(0.0, SrcVT), DAG, dl);
Dan Gohman475871a2008-07-27 21:46:04 +00001788 SDValue ARMCC = DAG.getConstant(ARMCC::LT, MVT::i32);
1789 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00001790 return DAG.getNode(ARMISD::CNEG, dl, VT, AbsVal, AbsVal, ARMCC, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001791}
1792
Jim Grosbach0e0da732009-05-12 23:59:14 +00001793SDValue ARMTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
1794 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1795 MFI->setFrameAddressIsTaken(true);
1796 MVT VT = Op.getValueType();
1797 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
1798 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Chengcd828612009-06-18 23:14:30 +00001799 unsigned FrameReg = (Subtarget->isThumb() || Subtarget->isTargetDarwin())
Jim Grosbach0e0da732009-05-12 23:59:14 +00001800 ? ARM::R7 : ARM::R11;
1801 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
1802 while (Depth--)
1803 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0);
1804 return FrameAddr;
1805}
1806
Dan Gohman475871a2008-07-27 21:46:04 +00001807SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00001808ARMTargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Dan Gohman475871a2008-07-27 21:46:04 +00001809 SDValue Chain,
1810 SDValue Dst, SDValue Src,
1811 SDValue Size, unsigned Align,
Dan Gohman707e0182008-04-12 04:36:06 +00001812 bool AlwaysInline,
Dan Gohman1f13c682008-04-28 17:15:20 +00001813 const Value *DstSV, uint64_t DstSVOff,
1814 const Value *SrcSV, uint64_t SrcSVOff){
Evan Cheng4102eb52007-10-22 22:11:27 +00001815 // Do repeated 4-byte loads and stores. To be improved.
Dan Gohman707e0182008-04-12 04:36:06 +00001816 // This requires 4-byte alignment.
1817 if ((Align & 3) != 0)
Dan Gohman475871a2008-07-27 21:46:04 +00001818 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00001819 // This requires the copy size to be a constant, preferrably
1820 // within a subtarget-specific limit.
1821 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
1822 if (!ConstantSize)
Dan Gohman475871a2008-07-27 21:46:04 +00001823 return SDValue();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001824 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman707e0182008-04-12 04:36:06 +00001825 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman475871a2008-07-27 21:46:04 +00001826 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00001827
1828 unsigned BytesLeft = SizeVal & 3;
1829 unsigned NumMemOps = SizeVal >> 2;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001830 unsigned EmittedNumMemOps = 0;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001831 MVT VT = MVT::i32;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001832 unsigned VTSize = 4;
Evan Cheng4102eb52007-10-22 22:11:27 +00001833 unsigned i = 0;
Evan Chenge5e7ce42007-05-18 01:19:57 +00001834 const unsigned MAX_LOADS_IN_LDM = 6;
Dan Gohman475871a2008-07-27 21:46:04 +00001835 SDValue TFOps[MAX_LOADS_IN_LDM];
1836 SDValue Loads[MAX_LOADS_IN_LDM];
Dan Gohman1f13c682008-04-28 17:15:20 +00001837 uint64_t SrcOff = 0, DstOff = 0;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001838
Evan Cheng4102eb52007-10-22 22:11:27 +00001839 // Emit up to MAX_LOADS_IN_LDM loads, then a TokenFactor barrier, then the
1840 // same number of stores. The loads and stores will get combined into
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001841 // ldm/stm later on.
Evan Cheng4102eb52007-10-22 22:11:27 +00001842 while (EmittedNumMemOps < NumMemOps) {
1843 for (i = 0;
1844 i < MAX_LOADS_IN_LDM && EmittedNumMemOps + i < NumMemOps; ++i) {
Dale Johannesen0f502f62009-02-03 22:26:09 +00001845 Loads[i] = DAG.getLoad(VT, dl, Chain,
1846 DAG.getNode(ISD::ADD, dl, MVT::i32, Src,
Evan Cheng4102eb52007-10-22 22:11:27 +00001847 DAG.getConstant(SrcOff, MVT::i32)),
Dan Gohman1f13c682008-04-28 17:15:20 +00001848 SrcSV, SrcSVOff + SrcOff);
Evan Cheng4102eb52007-10-22 22:11:27 +00001849 TFOps[i] = Loads[i].getValue(1);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001850 SrcOff += VTSize;
1851 }
Dale Johannesen0f502f62009-02-03 22:26:09 +00001852 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001853
Evan Cheng4102eb52007-10-22 22:11:27 +00001854 for (i = 0;
1855 i < MAX_LOADS_IN_LDM && EmittedNumMemOps + i < NumMemOps; ++i) {
Dale Johannesen0f502f62009-02-03 22:26:09 +00001856 TFOps[i] = DAG.getStore(Chain, dl, Loads[i],
Bob Wilson2dc4f542009-03-20 22:42:55 +00001857 DAG.getNode(ISD::ADD, dl, MVT::i32, Dst,
Evan Cheng4102eb52007-10-22 22:11:27 +00001858 DAG.getConstant(DstOff, MVT::i32)),
Dan Gohman1f13c682008-04-28 17:15:20 +00001859 DstSV, DstSVOff + DstOff);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001860 DstOff += VTSize;
1861 }
Dale Johannesen0f502f62009-02-03 22:26:09 +00001862 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Evan Cheng4102eb52007-10-22 22:11:27 +00001863
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001864 EmittedNumMemOps += i;
1865 }
1866
Bob Wilson2dc4f542009-03-20 22:42:55 +00001867 if (BytesLeft == 0)
Evan Cheng4102eb52007-10-22 22:11:27 +00001868 return Chain;
1869
1870 // Issue loads / stores for the trailing (1 - 3) bytes.
1871 unsigned BytesLeftSave = BytesLeft;
1872 i = 0;
1873 while (BytesLeft) {
1874 if (BytesLeft >= 2) {
1875 VT = MVT::i16;
1876 VTSize = 2;
1877 } else {
1878 VT = MVT::i8;
1879 VTSize = 1;
1880 }
1881
Dale Johannesen0f502f62009-02-03 22:26:09 +00001882 Loads[i] = DAG.getLoad(VT, dl, Chain,
1883 DAG.getNode(ISD::ADD, dl, MVT::i32, Src,
Evan Cheng4102eb52007-10-22 22:11:27 +00001884 DAG.getConstant(SrcOff, MVT::i32)),
Dan Gohman1f13c682008-04-28 17:15:20 +00001885 SrcSV, SrcSVOff + SrcOff);
Evan Cheng4102eb52007-10-22 22:11:27 +00001886 TFOps[i] = Loads[i].getValue(1);
1887 ++i;
1888 SrcOff += VTSize;
1889 BytesLeft -= VTSize;
1890 }
Dale Johannesen0f502f62009-02-03 22:26:09 +00001891 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Evan Cheng4102eb52007-10-22 22:11:27 +00001892
1893 i = 0;
1894 BytesLeft = BytesLeftSave;
1895 while (BytesLeft) {
1896 if (BytesLeft >= 2) {
1897 VT = MVT::i16;
1898 VTSize = 2;
1899 } else {
1900 VT = MVT::i8;
1901 VTSize = 1;
1902 }
1903
Dale Johannesen0f502f62009-02-03 22:26:09 +00001904 TFOps[i] = DAG.getStore(Chain, dl, Loads[i],
Bob Wilson2dc4f542009-03-20 22:42:55 +00001905 DAG.getNode(ISD::ADD, dl, MVT::i32, Dst,
Evan Cheng4102eb52007-10-22 22:11:27 +00001906 DAG.getConstant(DstOff, MVT::i32)),
Dan Gohman1f13c682008-04-28 17:15:20 +00001907 DstSV, DstSVOff + DstOff);
Evan Cheng4102eb52007-10-22 22:11:27 +00001908 ++i;
1909 DstOff += VTSize;
1910 BytesLeft -= VTSize;
1911 }
Dale Johannesen0f502f62009-02-03 22:26:09 +00001912 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001913}
1914
Duncan Sands1607f052008-12-01 11:39:25 +00001915static SDValue ExpandBIT_CONVERT(SDNode *N, SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00001916 SDValue Op = N->getOperand(0);
Dale Johannesende064702009-02-06 21:50:26 +00001917 DebugLoc dl = N->getDebugLoc();
Evan Chengc7c77292008-11-04 19:57:48 +00001918 if (N->getValueType(0) == MVT::f64) {
1919 // Turn i64->f64 into FMDRR.
Dale Johannesende064702009-02-06 21:50:26 +00001920 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
Evan Chengc7c77292008-11-04 19:57:48 +00001921 DAG.getConstant(0, MVT::i32));
Dale Johannesende064702009-02-06 21:50:26 +00001922 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
Evan Chengc7c77292008-11-04 19:57:48 +00001923 DAG.getConstant(1, MVT::i32));
Dale Johannesende064702009-02-06 21:50:26 +00001924 return DAG.getNode(ARMISD::FMDRR, dl, MVT::f64, Lo, Hi);
Evan Chengc7c77292008-11-04 19:57:48 +00001925 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00001926
Evan Chengc7c77292008-11-04 19:57:48 +00001927 // Turn f64->i64 into FMRRD.
Bob Wilson2dc4f542009-03-20 22:42:55 +00001928 SDValue Cvt = DAG.getNode(ARMISD::FMRRD, dl,
Dale Johannesende064702009-02-06 21:50:26 +00001929 DAG.getVTList(MVT::i32, MVT::i32), &Op, 1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001930
Chris Lattner27a6c732007-11-24 07:07:01 +00001931 // Merge the pieces into a single i64 value.
Dale Johannesende064702009-02-06 21:50:26 +00001932 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Cvt, Cvt.getValue(1));
Chris Lattner27a6c732007-11-24 07:07:01 +00001933}
1934
Bob Wilson5bafff32009-06-22 23:27:02 +00001935/// getZeroVector - Returns a vector of specified type with all zero elements.
1936///
1937static SDValue getZeroVector(MVT VT, SelectionDAG &DAG, DebugLoc dl) {
1938 assert(VT.isVector() && "Expected a vector type");
1939
1940 // Zero vectors are used to represent vector negation and in those cases
1941 // will be implemented with the NEON VNEG instruction. However, VNEG does
1942 // not support i64 elements, so sometimes the zero vectors will need to be
1943 // explicitly constructed. For those cases, and potentially other uses in
1944 // the future, always build zero vectors as <4 x i32> or <2 x i32> bitcasted
1945 // to their dest type. This ensures they get CSE'd.
1946 SDValue Vec;
1947 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
1948 if (VT.getSizeInBits() == 64)
1949 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
1950 else
1951 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
1952
1953 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
1954}
1955
1956/// getOnesVector - Returns a vector of specified type with all bits set.
1957///
1958static SDValue getOnesVector(MVT VT, SelectionDAG &DAG, DebugLoc dl) {
1959 assert(VT.isVector() && "Expected a vector type");
1960
1961 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
1962 // type. This ensures they get CSE'd.
1963 SDValue Vec;
1964 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
1965 if (VT.getSizeInBits() == 64)
1966 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
1967 else
1968 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
1969
1970 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
1971}
1972
1973static SDValue LowerShift(SDNode *N, SelectionDAG &DAG,
1974 const ARMSubtarget *ST) {
1975 MVT VT = N->getValueType(0);
1976 DebugLoc dl = N->getDebugLoc();
1977
1978 // Lower vector shifts on NEON to use VSHL.
1979 if (VT.isVector()) {
1980 assert(ST->hasNEON() && "unexpected vector shift");
1981
1982 // Left shifts translate directly to the vshiftu intrinsic.
1983 if (N->getOpcode() == ISD::SHL)
1984 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
1985 DAG.getConstant(Intrinsic::arm_neon_vshiftu, MVT::i32),
1986 N->getOperand(0), N->getOperand(1));
1987
1988 assert((N->getOpcode() == ISD::SRA ||
1989 N->getOpcode() == ISD::SRL) && "unexpected vector shift opcode");
1990
1991 // NEON uses the same intrinsics for both left and right shifts. For
1992 // right shifts, the shift amounts are negative, so negate the vector of
1993 // shift amounts.
1994 MVT ShiftVT = N->getOperand(1).getValueType();
1995 SDValue NegatedCount = DAG.getNode(ISD::SUB, dl, ShiftVT,
1996 getZeroVector(ShiftVT, DAG, dl),
1997 N->getOperand(1));
1998 Intrinsic::ID vshiftInt = (N->getOpcode() == ISD::SRA ?
1999 Intrinsic::arm_neon_vshifts :
2000 Intrinsic::arm_neon_vshiftu);
2001 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
2002 DAG.getConstant(vshiftInt, MVT::i32),
2003 N->getOperand(0), NegatedCount);
2004 }
2005
2006 assert(VT == MVT::i64 &&
Chris Lattner27a6c732007-11-24 07:07:01 +00002007 (N->getOpcode() == ISD::SRL || N->getOpcode() == ISD::SRA) &&
2008 "Unknown shift to lower!");
Duncan Sands1607f052008-12-01 11:39:25 +00002009
Chris Lattner27a6c732007-11-24 07:07:01 +00002010 // We only lower SRA, SRL of 1 here, all others use generic lowering.
2011 if (!isa<ConstantSDNode>(N->getOperand(1)) ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002012 cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() != 1)
Duncan Sands1607f052008-12-01 11:39:25 +00002013 return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002014
Chris Lattner27a6c732007-11-24 07:07:01 +00002015 // If we are in thumb mode, we don't have RRX.
David Goodwinf1daf7d2009-07-08 23:10:31 +00002016 if (ST->isThumb1Only()) return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002017
Chris Lattner27a6c732007-11-24 07:07:01 +00002018 // Okay, we have a 64-bit SRA or SRL of 1. Lower this to an RRX expr.
Dale Johannesende064702009-02-06 21:50:26 +00002019 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Chris Lattner27a6c732007-11-24 07:07:01 +00002020 DAG.getConstant(0, MVT::i32));
Dale Johannesende064702009-02-06 21:50:26 +00002021 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Chris Lattner27a6c732007-11-24 07:07:01 +00002022 DAG.getConstant(1, MVT::i32));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002023
Chris Lattner27a6c732007-11-24 07:07:01 +00002024 // First, build a SRA_FLAG/SRL_FLAG op, which shifts the top part by one and
2025 // captures the result into a carry flag.
2026 unsigned Opc = N->getOpcode() == ISD::SRL ? ARMISD::SRL_FLAG:ARMISD::SRA_FLAG;
Dale Johannesende064702009-02-06 21:50:26 +00002027 Hi = DAG.getNode(Opc, dl, DAG.getVTList(MVT::i32, MVT::Flag), &Hi, 1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002028
Chris Lattner27a6c732007-11-24 07:07:01 +00002029 // The low part is an ARMISD::RRX operand, which shifts the carry in.
Dale Johannesende064702009-02-06 21:50:26 +00002030 Lo = DAG.getNode(ARMISD::RRX, dl, MVT::i32, Lo, Hi.getValue(1));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002031
Chris Lattner27a6c732007-11-24 07:07:01 +00002032 // Merge the pieces into a single i64 value.
Dale Johannesende064702009-02-06 21:50:26 +00002033 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
Chris Lattner27a6c732007-11-24 07:07:01 +00002034}
2035
Bob Wilson5bafff32009-06-22 23:27:02 +00002036static SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
2037 SDValue TmpOp0, TmpOp1;
2038 bool Invert = false;
2039 bool Swap = false;
2040 unsigned Opc = 0;
2041
2042 SDValue Op0 = Op.getOperand(0);
2043 SDValue Op1 = Op.getOperand(1);
2044 SDValue CC = Op.getOperand(2);
2045 MVT VT = Op.getValueType();
2046 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
2047 DebugLoc dl = Op.getDebugLoc();
2048
2049 if (Op.getOperand(1).getValueType().isFloatingPoint()) {
2050 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002051 default: llvm_unreachable("Illegal FP comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002052 case ISD::SETUNE:
2053 case ISD::SETNE: Invert = true; // Fallthrough
2054 case ISD::SETOEQ:
2055 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2056 case ISD::SETOLT:
2057 case ISD::SETLT: Swap = true; // Fallthrough
2058 case ISD::SETOGT:
2059 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2060 case ISD::SETOLE:
2061 case ISD::SETLE: Swap = true; // Fallthrough
2062 case ISD::SETOGE:
2063 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2064 case ISD::SETUGE: Swap = true; // Fallthrough
2065 case ISD::SETULE: Invert = true; Opc = ARMISD::VCGT; break;
2066 case ISD::SETUGT: Swap = true; // Fallthrough
2067 case ISD::SETULT: Invert = true; Opc = ARMISD::VCGE; break;
2068 case ISD::SETUEQ: Invert = true; // Fallthrough
2069 case ISD::SETONE:
2070 // Expand this to (OLT | OGT).
2071 TmpOp0 = Op0;
2072 TmpOp1 = Op1;
2073 Opc = ISD::OR;
2074 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2075 Op1 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp0, TmpOp1);
2076 break;
2077 case ISD::SETUO: Invert = true; // Fallthrough
2078 case ISD::SETO:
2079 // Expand this to (OLT | OGE).
2080 TmpOp0 = Op0;
2081 TmpOp1 = Op1;
2082 Opc = ISD::OR;
2083 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2084 Op1 = DAG.getNode(ARMISD::VCGE, dl, VT, TmpOp0, TmpOp1);
2085 break;
2086 }
2087 } else {
2088 // Integer comparisons.
2089 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002090 default: llvm_unreachable("Illegal integer comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002091 case ISD::SETNE: Invert = true;
2092 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2093 case ISD::SETLT: Swap = true;
2094 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2095 case ISD::SETLE: Swap = true;
2096 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2097 case ISD::SETULT: Swap = true;
2098 case ISD::SETUGT: Opc = ARMISD::VCGTU; break;
2099 case ISD::SETULE: Swap = true;
2100 case ISD::SETUGE: Opc = ARMISD::VCGEU; break;
2101 }
2102
Nick Lewycky7f6aa2b2009-07-08 03:04:38 +00002103 // Detect VTST (Vector Test Bits) = icmp ne (and (op0, op1), zero).
Bob Wilson5bafff32009-06-22 23:27:02 +00002104 if (Opc == ARMISD::VCEQ) {
2105
2106 SDValue AndOp;
2107 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
2108 AndOp = Op0;
2109 else if (ISD::isBuildVectorAllZeros(Op0.getNode()))
2110 AndOp = Op1;
2111
2112 // Ignore bitconvert.
2113 if (AndOp.getNode() && AndOp.getOpcode() == ISD::BIT_CONVERT)
2114 AndOp = AndOp.getOperand(0);
2115
2116 if (AndOp.getNode() && AndOp.getOpcode() == ISD::AND) {
2117 Opc = ARMISD::VTST;
2118 Op0 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(0));
2119 Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(1));
2120 Invert = !Invert;
2121 }
2122 }
2123 }
2124
2125 if (Swap)
2126 std::swap(Op0, Op1);
2127
2128 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
2129
2130 if (Invert)
2131 Result = DAG.getNOT(dl, Result, VT);
2132
2133 return Result;
2134}
2135
2136/// isVMOVSplat - Check if the specified splat value corresponds to an immediate
2137/// VMOV instruction, and if so, return the constant being splatted.
2138static SDValue isVMOVSplat(uint64_t SplatBits, uint64_t SplatUndef,
2139 unsigned SplatBitSize, SelectionDAG &DAG) {
2140 switch (SplatBitSize) {
2141 case 8:
2142 // Any 1-byte value is OK.
2143 assert((SplatBits & ~0xff) == 0 && "one byte splat value is too big");
2144 return DAG.getTargetConstant(SplatBits, MVT::i8);
2145
2146 case 16:
2147 // NEON's 16-bit VMOV supports splat values where only one byte is nonzero.
2148 if ((SplatBits & ~0xff) == 0 ||
2149 (SplatBits & ~0xff00) == 0)
2150 return DAG.getTargetConstant(SplatBits, MVT::i16);
2151 break;
2152
2153 case 32:
2154 // NEON's 32-bit VMOV supports splat values where:
2155 // * only one byte is nonzero, or
2156 // * the least significant byte is 0xff and the second byte is nonzero, or
2157 // * the least significant 2 bytes are 0xff and the third is nonzero.
2158 if ((SplatBits & ~0xff) == 0 ||
2159 (SplatBits & ~0xff00) == 0 ||
2160 (SplatBits & ~0xff0000) == 0 ||
2161 (SplatBits & ~0xff000000) == 0)
2162 return DAG.getTargetConstant(SplatBits, MVT::i32);
2163
2164 if ((SplatBits & ~0xffff) == 0 &&
2165 ((SplatBits | SplatUndef) & 0xff) == 0xff)
2166 return DAG.getTargetConstant(SplatBits | 0xff, MVT::i32);
2167
2168 if ((SplatBits & ~0xffffff) == 0 &&
2169 ((SplatBits | SplatUndef) & 0xffff) == 0xffff)
2170 return DAG.getTargetConstant(SplatBits | 0xffff, MVT::i32);
2171
2172 // Note: there are a few 32-bit splat values (specifically: 00ffff00,
2173 // ff000000, ff0000ff, and ffff00ff) that are valid for VMOV.I64 but not
2174 // VMOV.I32. A (very) minor optimization would be to replicate the value
2175 // and fall through here to test for a valid 64-bit splat. But, then the
2176 // caller would also need to check and handle the change in size.
2177 break;
2178
2179 case 64: {
2180 // NEON has a 64-bit VMOV splat where each byte is either 0 or 0xff.
2181 uint64_t BitMask = 0xff;
2182 uint64_t Val = 0;
2183 for (int ByteNum = 0; ByteNum < 8; ++ByteNum) {
2184 if (((SplatBits | SplatUndef) & BitMask) == BitMask)
2185 Val |= BitMask;
2186 else if ((SplatBits & BitMask) != 0)
2187 return SDValue();
2188 BitMask <<= 8;
2189 }
2190 return DAG.getTargetConstant(Val, MVT::i64);
2191 }
2192
2193 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00002194 llvm_unreachable("unexpected size for isVMOVSplat");
Bob Wilson5bafff32009-06-22 23:27:02 +00002195 break;
2196 }
2197
2198 return SDValue();
2199}
2200
2201/// getVMOVImm - If this is a build_vector of constants which can be
2202/// formed by using a VMOV instruction of the specified element size,
2203/// return the constant being splatted. The ByteSize field indicates the
2204/// number of bytes of each element [1248].
2205SDValue ARM::getVMOVImm(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
2206 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(N);
2207 APInt SplatBits, SplatUndef;
2208 unsigned SplatBitSize;
2209 bool HasAnyUndefs;
2210 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
2211 HasAnyUndefs, ByteSize * 8))
2212 return SDValue();
2213
2214 if (SplatBitSize > ByteSize * 8)
2215 return SDValue();
2216
2217 return isVMOVSplat(SplatBits.getZExtValue(), SplatUndef.getZExtValue(),
2218 SplatBitSize, DAG);
2219}
2220
Bob Wilson8bb9e482009-07-26 00:39:34 +00002221/// isVREVMask - Check if a vector shuffle corresponds to a VREV
2222/// instruction with the specified blocksize. (The order of the elements
2223/// within each block of the vector is reversed.)
2224bool ARM::isVREVMask(ShuffleVectorSDNode *N, unsigned BlockSize) {
2225 assert((BlockSize==16 || BlockSize==32 || BlockSize==64) &&
2226 "Only possible block sizes for VREV are: 16, 32, 64");
2227
2228 MVT VT = N->getValueType(0);
2229 unsigned NumElts = VT.getVectorNumElements();
2230 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2231 unsigned BlockElts = N->getMaskElt(0) + 1;
2232
2233 if (BlockSize <= EltSz || BlockSize != BlockElts * EltSz)
2234 return false;
2235
2236 for (unsigned i = 0; i < NumElts; ++i) {
2237 if ((unsigned) N->getMaskElt(i) !=
2238 (i - i%BlockElts) + (BlockElts - 1 - i%BlockElts))
2239 return false;
2240 }
2241
2242 return true;
2243}
2244
Bob Wilson5bafff32009-06-22 23:27:02 +00002245static SDValue BuildSplat(SDValue Val, MVT VT, SelectionDAG &DAG, DebugLoc dl) {
2246 // Canonicalize all-zeros and all-ones vectors.
2247 ConstantSDNode *ConstVal = dyn_cast<ConstantSDNode>(Val.getNode());
2248 if (ConstVal->isNullValue())
2249 return getZeroVector(VT, DAG, dl);
2250 if (ConstVal->isAllOnesValue())
2251 return getOnesVector(VT, DAG, dl);
2252
2253 MVT CanonicalVT;
2254 if (VT.is64BitVector()) {
2255 switch (Val.getValueType().getSizeInBits()) {
2256 case 8: CanonicalVT = MVT::v8i8; break;
2257 case 16: CanonicalVT = MVT::v4i16; break;
2258 case 32: CanonicalVT = MVT::v2i32; break;
2259 case 64: CanonicalVT = MVT::v1i64; break;
Torok Edwinc23197a2009-07-14 16:55:14 +00002260 default: llvm_unreachable("unexpected splat element type"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002261 }
2262 } else {
2263 assert(VT.is128BitVector() && "unknown splat vector size");
2264 switch (Val.getValueType().getSizeInBits()) {
2265 case 8: CanonicalVT = MVT::v16i8; break;
2266 case 16: CanonicalVT = MVT::v8i16; break;
2267 case 32: CanonicalVT = MVT::v4i32; break;
2268 case 64: CanonicalVT = MVT::v2i64; break;
Torok Edwinc23197a2009-07-14 16:55:14 +00002269 default: llvm_unreachable("unexpected splat element type"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002270 }
2271 }
2272
2273 // Build a canonical splat for this value.
2274 SmallVector<SDValue, 8> Ops;
2275 Ops.assign(CanonicalVT.getVectorNumElements(), Val);
2276 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT, &Ops[0],
2277 Ops.size());
2278 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Res);
2279}
2280
2281// If this is a case we can't handle, return null and let the default
2282// expansion code take care of it.
2283static SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
2284 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
2285 assert(BVN != 0 && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR");
2286 DebugLoc dl = Op.getDebugLoc();
Bob Wilsoncf661e22009-07-30 00:31:25 +00002287 MVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002288
2289 APInt SplatBits, SplatUndef;
2290 unsigned SplatBitSize;
2291 bool HasAnyUndefs;
2292 if (BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
2293 SDValue Val = isVMOVSplat(SplatBits.getZExtValue(),
2294 SplatUndef.getZExtValue(), SplatBitSize, DAG);
2295 if (Val.getNode())
Bob Wilsoncf661e22009-07-30 00:31:25 +00002296 return BuildSplat(Val, VT, DAG, dl);
2297 }
2298
2299 // If there are only 2 elements in a 128-bit vector, insert them into an
2300 // undef vector. This handles the common case for 128-bit vector argument
2301 // passing, where the insertions should be translated to subreg accesses
2302 // with no real instructions.
2303 if (VT.is128BitVector() && Op.getNumOperands() == 2) {
2304 SDValue Val = DAG.getUNDEF(VT);
2305 SDValue Op0 = Op.getOperand(0);
2306 SDValue Op1 = Op.getOperand(1);
2307 if (Op0.getOpcode() != ISD::UNDEF)
2308 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Val, Op0,
2309 DAG.getIntPtrConstant(0));
2310 if (Op1.getOpcode() != ISD::UNDEF)
2311 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Val, Op1,
2312 DAG.getIntPtrConstant(1));
2313 return Val;
Bob Wilson5bafff32009-06-22 23:27:02 +00002314 }
2315
2316 return SDValue();
2317}
2318
2319static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
2320 return Op;
2321}
2322
2323static SDValue LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
2324 return Op;
2325}
2326
2327static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
2328 MVT VT = Op.getValueType();
2329 DebugLoc dl = Op.getDebugLoc();
2330 assert((VT == MVT::i8 || VT == MVT::i16) &&
2331 "unexpected type for custom-lowering vector extract");
2332 SDValue Vec = Op.getOperand(0);
2333 SDValue Lane = Op.getOperand(1);
2334 Op = DAG.getNode(ARMISD::VGETLANEu, dl, MVT::i32, Vec, Lane);
2335 Op = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Op, DAG.getValueType(VT));
2336 return DAG.getNode(ISD::TRUNCATE, dl, VT, Op);
2337}
2338
Bob Wilsona6d65862009-08-03 20:36:38 +00002339static SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
2340 // The only time a CONCAT_VECTORS operation can have legal types is when
2341 // two 64-bit vectors are concatenated to a 128-bit vector.
2342 assert(Op.getValueType().is128BitVector() && Op.getNumOperands() == 2 &&
2343 "unexpected CONCAT_VECTORS");
2344 DebugLoc dl = Op.getDebugLoc();
2345 SDValue Val = DAG.getUNDEF(MVT::v2f64);
2346 SDValue Op0 = Op.getOperand(0);
2347 SDValue Op1 = Op.getOperand(1);
2348 if (Op0.getOpcode() != ISD::UNDEF)
2349 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
2350 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op0),
2351 DAG.getIntPtrConstant(0));
2352 if (Op1.getOpcode() != ISD::UNDEF)
2353 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
2354 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op1),
2355 DAG.getIntPtrConstant(1));
2356 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00002357}
2358
Dan Gohman475871a2008-07-27 21:46:04 +00002359SDValue ARMTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00002360 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002361 default: llvm_unreachable("Don't know how to custom lower this!");
Evan Chenga8e29892007-01-19 07:51:42 +00002362 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002363 case ISD::GlobalAddress:
2364 return Subtarget->isTargetDarwin() ? LowerGlobalAddressDarwin(Op, DAG) :
2365 LowerGlobalAddressELF(Op, DAG);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002366 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00002367 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG, Subtarget);
2368 case ISD::BR_CC: return LowerBR_CC(Op, DAG, Subtarget);
2369 case ISD::BR_JT: return LowerBR_JT(Op, DAG);
2370 case ISD::VASTART: return LowerVASTART(Op, DAG, VarArgsFrameIndex);
2371 case ISD::SINT_TO_FP:
2372 case ISD::UINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
2373 case ISD::FP_TO_SINT:
2374 case ISD::FP_TO_UINT: return LowerFP_TO_INT(Op, DAG);
2375 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00002376 case ISD::RETURNADDR: break;
Jim Grosbach0e0da732009-05-12 23:59:14 +00002377 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002378 case ISD::GLOBAL_OFFSET_TABLE: return LowerGLOBAL_OFFSET_TABLE(Op, DAG);
Bob Wilsona599bff2009-08-04 00:36:16 +00002379 case ISD::INTRINSIC_W_CHAIN: return LowerINTRINSIC_W_CHAIN(Op, DAG);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00002380 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00002381 case ISD::BIT_CONVERT: return ExpandBIT_CONVERT(Op.getNode(), DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00002382 case ISD::SHL:
Chris Lattner27a6c732007-11-24 07:07:01 +00002383 case ISD::SRL:
Bob Wilson5bafff32009-06-22 23:27:02 +00002384 case ISD::SRA: return LowerShift(Op.getNode(), DAG, Subtarget);
2385 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
2386 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
2387 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
2388 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
2389 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
Bob Wilsona6d65862009-08-03 20:36:38 +00002390 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00002391 }
Dan Gohman475871a2008-07-27 21:46:04 +00002392 return SDValue();
Evan Chenga8e29892007-01-19 07:51:42 +00002393}
2394
Duncan Sands1607f052008-12-01 11:39:25 +00002395/// ReplaceNodeResults - Replace the results of node with an illegal result
2396/// type with new values built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00002397void ARMTargetLowering::ReplaceNodeResults(SDNode *N,
2398 SmallVectorImpl<SDValue>&Results,
2399 SelectionDAG &DAG) {
Chris Lattner27a6c732007-11-24 07:07:01 +00002400 switch (N->getOpcode()) {
Duncan Sands1607f052008-12-01 11:39:25 +00002401 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00002402 llvm_unreachable("Don't know how to custom expand this!");
Duncan Sands1607f052008-12-01 11:39:25 +00002403 return;
2404 case ISD::BIT_CONVERT:
2405 Results.push_back(ExpandBIT_CONVERT(N, DAG));
2406 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00002407 case ISD::SRL:
Duncan Sands1607f052008-12-01 11:39:25 +00002408 case ISD::SRA: {
Bob Wilson5bafff32009-06-22 23:27:02 +00002409 SDValue Res = LowerShift(N, DAG, Subtarget);
Duncan Sands1607f052008-12-01 11:39:25 +00002410 if (Res.getNode())
2411 Results.push_back(Res);
2412 return;
2413 }
Chris Lattner27a6c732007-11-24 07:07:01 +00002414 }
2415}
Chris Lattner27a6c732007-11-24 07:07:01 +00002416
Evan Chenga8e29892007-01-19 07:51:42 +00002417//===----------------------------------------------------------------------===//
2418// ARM Scheduler Hooks
2419//===----------------------------------------------------------------------===//
2420
2421MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00002422ARMTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00002423 MachineBasicBlock *BB) const {
Evan Chenga8e29892007-01-19 07:51:42 +00002424 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Dale Johannesenb6728402009-02-13 02:25:56 +00002425 DebugLoc dl = MI->getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002426 switch (MI->getOpcode()) {
2427 default: assert(false && "Unexpected instr type to insert");
2428 case ARM::tMOVCCr: {
2429 // To "insert" a SELECT_CC instruction, we actually have to insert the
2430 // diamond control-flow pattern. The incoming instruction knows the
2431 // destination vreg to set, the condition code register to branch on, the
2432 // true/false values to select between, and a branch opcode to use.
2433 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00002434 MachineFunction::iterator It = BB;
Evan Chenga8e29892007-01-19 07:51:42 +00002435 ++It;
2436
2437 // thisMBB:
2438 // ...
2439 // TrueVal = ...
2440 // cmpTY ccX, r1, r2
2441 // bCC copy1MBB
2442 // fallthrough --> copy0MBB
2443 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00002444 MachineFunction *F = BB->getParent();
2445 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
2446 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesenb6728402009-02-13 02:25:56 +00002447 BuildMI(BB, dl, TII->get(ARM::tBcc)).addMBB(sinkMBB)
Evan Cheng0e1d3792007-07-05 07:18:20 +00002448 .addImm(MI->getOperand(3).getImm()).addReg(MI->getOperand(4).getReg());
Dan Gohman8e5f2c62008-07-07 23:14:23 +00002449 F->insert(It, copy0MBB);
2450 F->insert(It, sinkMBB);
Evan Chenga8e29892007-01-19 07:51:42 +00002451 // Update machine-CFG edges by first adding all successors of the current
2452 // block to the new block which will contain the Phi node for the select.
2453 for(MachineBasicBlock::succ_iterator i = BB->succ_begin(),
2454 e = BB->succ_end(); i != e; ++i)
2455 sinkMBB->addSuccessor(*i);
2456 // Next, remove all successors of the current block, and add the true
2457 // and fallthrough blocks as its successors.
2458 while(!BB->succ_empty())
2459 BB->removeSuccessor(BB->succ_begin());
2460 BB->addSuccessor(copy0MBB);
2461 BB->addSuccessor(sinkMBB);
2462
2463 // copy0MBB:
2464 // %FalseValue = ...
2465 // # fallthrough to sinkMBB
2466 BB = copy0MBB;
2467
2468 // Update machine-CFG edges
2469 BB->addSuccessor(sinkMBB);
2470
2471 // sinkMBB:
2472 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
2473 // ...
2474 BB = sinkMBB;
Dale Johannesenb6728402009-02-13 02:25:56 +00002475 BuildMI(BB, dl, TII->get(ARM::PHI), MI->getOperand(0).getReg())
Evan Chenga8e29892007-01-19 07:51:42 +00002476 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
2477 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
2478
Dan Gohman8e5f2c62008-07-07 23:14:23 +00002479 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Chenga8e29892007-01-19 07:51:42 +00002480 return BB;
2481 }
2482 }
2483}
2484
2485//===----------------------------------------------------------------------===//
2486// ARM Optimization Hooks
2487//===----------------------------------------------------------------------===//
2488
Chris Lattnerd1980a52009-03-12 06:52:53 +00002489static
2490SDValue combineSelectAndUse(SDNode *N, SDValue Slct, SDValue OtherOp,
2491 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00002492 SelectionDAG &DAG = DCI.DAG;
2493 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2494 MVT VT = N->getValueType(0);
2495 unsigned Opc = N->getOpcode();
2496 bool isSlctCC = Slct.getOpcode() == ISD::SELECT_CC;
2497 SDValue LHS = isSlctCC ? Slct.getOperand(2) : Slct.getOperand(1);
2498 SDValue RHS = isSlctCC ? Slct.getOperand(3) : Slct.getOperand(2);
2499 ISD::CondCode CC = ISD::SETCC_INVALID;
2500
2501 if (isSlctCC) {
2502 CC = cast<CondCodeSDNode>(Slct.getOperand(4))->get();
2503 } else {
2504 SDValue CCOp = Slct.getOperand(0);
2505 if (CCOp.getOpcode() == ISD::SETCC)
2506 CC = cast<CondCodeSDNode>(CCOp.getOperand(2))->get();
2507 }
2508
2509 bool DoXform = false;
2510 bool InvCC = false;
2511 assert ((Opc == ISD::ADD || (Opc == ISD::SUB && Slct == N->getOperand(1))) &&
2512 "Bad input!");
2513
2514 if (LHS.getOpcode() == ISD::Constant &&
2515 cast<ConstantSDNode>(LHS)->isNullValue()) {
2516 DoXform = true;
2517 } else if (CC != ISD::SETCC_INVALID &&
2518 RHS.getOpcode() == ISD::Constant &&
2519 cast<ConstantSDNode>(RHS)->isNullValue()) {
2520 std::swap(LHS, RHS);
2521 SDValue Op0 = Slct.getOperand(0);
2522 MVT OpVT = isSlctCC ? Op0.getValueType() :
2523 Op0.getOperand(0).getValueType();
2524 bool isInt = OpVT.isInteger();
2525 CC = ISD::getSetCCInverse(CC, isInt);
2526
2527 if (!TLI.isCondCodeLegal(CC, OpVT))
2528 return SDValue(); // Inverse operator isn't legal.
2529
2530 DoXform = true;
2531 InvCC = true;
2532 }
2533
2534 if (DoXform) {
2535 SDValue Result = DAG.getNode(Opc, RHS.getDebugLoc(), VT, OtherOp, RHS);
2536 if (isSlctCC)
2537 return DAG.getSelectCC(N->getDebugLoc(), OtherOp, Result,
2538 Slct.getOperand(0), Slct.getOperand(1), CC);
2539 SDValue CCOp = Slct.getOperand(0);
2540 if (InvCC)
2541 CCOp = DAG.getSetCC(Slct.getDebugLoc(), CCOp.getValueType(),
2542 CCOp.getOperand(0), CCOp.getOperand(1), CC);
2543 return DAG.getNode(ISD::SELECT, N->getDebugLoc(), VT,
2544 CCOp, OtherOp, Result);
2545 }
2546 return SDValue();
2547}
2548
2549/// PerformADDCombine - Target-specific dag combine xforms for ISD::ADD.
2550static SDValue PerformADDCombine(SDNode *N,
2551 TargetLowering::DAGCombinerInfo &DCI) {
2552 // added by evan in r37685 with no testcase.
2553 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002554
Chris Lattnerd1980a52009-03-12 06:52:53 +00002555 // fold (add (select cc, 0, c), x) -> (select cc, x, (add, x, c))
2556 if (N0.getOpcode() == ISD::SELECT && N0.getNode()->hasOneUse()) {
2557 SDValue Result = combineSelectAndUse(N, N0, N1, DCI);
2558 if (Result.getNode()) return Result;
2559 }
2560 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
2561 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
2562 if (Result.getNode()) return Result;
2563 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002564
Chris Lattnerd1980a52009-03-12 06:52:53 +00002565 return SDValue();
2566}
2567
2568/// PerformSUBCombine - Target-specific dag combine xforms for ISD::SUB.
2569static SDValue PerformSUBCombine(SDNode *N,
2570 TargetLowering::DAGCombinerInfo &DCI) {
2571 // added by evan in r37685 with no testcase.
2572 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002573
Chris Lattnerd1980a52009-03-12 06:52:53 +00002574 // fold (sub x, (select cc, 0, c)) -> (select cc, x, (sub, x, c))
2575 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
2576 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
2577 if (Result.getNode()) return Result;
2578 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002579
Chris Lattnerd1980a52009-03-12 06:52:53 +00002580 return SDValue();
2581}
2582
2583
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00002584/// PerformFMRRDCombine - Target-specific dag combine xforms for ARMISD::FMRRD.
Bob Wilson2dc4f542009-03-20 22:42:55 +00002585static SDValue PerformFMRRDCombine(SDNode *N,
2586 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00002587 // fmrrd(fmdrr x, y) -> x,y
Dan Gohman475871a2008-07-27 21:46:04 +00002588 SDValue InDouble = N->getOperand(0);
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00002589 if (InDouble.getOpcode() == ARMISD::FMDRR)
2590 return DCI.CombineTo(N, InDouble.getOperand(0), InDouble.getOperand(1));
Dan Gohman475871a2008-07-27 21:46:04 +00002591 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00002592}
2593
Bob Wilson5bafff32009-06-22 23:27:02 +00002594/// getVShiftImm - Check if this is a valid build_vector for the immediate
2595/// operand of a vector shift operation, where all the elements of the
2596/// build_vector must have the same constant integer value.
2597static bool getVShiftImm(SDValue Op, unsigned ElementBits, int64_t &Cnt) {
2598 // Ignore bit_converts.
2599 while (Op.getOpcode() == ISD::BIT_CONVERT)
2600 Op = Op.getOperand(0);
2601 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
2602 APInt SplatBits, SplatUndef;
2603 unsigned SplatBitSize;
2604 bool HasAnyUndefs;
2605 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
2606 HasAnyUndefs, ElementBits) ||
2607 SplatBitSize > ElementBits)
2608 return false;
2609 Cnt = SplatBits.getSExtValue();
2610 return true;
2611}
2612
2613/// isVShiftLImm - Check if this is a valid build_vector for the immediate
2614/// operand of a vector shift left operation. That value must be in the range:
2615/// 0 <= Value < ElementBits for a left shift; or
2616/// 0 <= Value <= ElementBits for a long left shift.
2617static bool isVShiftLImm(SDValue Op, MVT VT, bool isLong, int64_t &Cnt) {
2618 assert(VT.isVector() && "vector shift count is not a vector type");
2619 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
2620 if (! getVShiftImm(Op, ElementBits, Cnt))
2621 return false;
2622 return (Cnt >= 0 && (isLong ? Cnt-1 : Cnt) < ElementBits);
2623}
2624
2625/// isVShiftRImm - Check if this is a valid build_vector for the immediate
2626/// operand of a vector shift right operation. For a shift opcode, the value
2627/// is positive, but for an intrinsic the value count must be negative. The
2628/// absolute value must be in the range:
2629/// 1 <= |Value| <= ElementBits for a right shift; or
2630/// 1 <= |Value| <= ElementBits/2 for a narrow right shift.
2631static bool isVShiftRImm(SDValue Op, MVT VT, bool isNarrow, bool isIntrinsic,
2632 int64_t &Cnt) {
2633 assert(VT.isVector() && "vector shift count is not a vector type");
2634 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
2635 if (! getVShiftImm(Op, ElementBits, Cnt))
2636 return false;
2637 if (isIntrinsic)
2638 Cnt = -Cnt;
2639 return (Cnt >= 1 && Cnt <= (isNarrow ? ElementBits/2 : ElementBits));
2640}
2641
2642/// PerformIntrinsicCombine - ARM-specific DAG combining for intrinsics.
2643static SDValue PerformIntrinsicCombine(SDNode *N, SelectionDAG &DAG) {
2644 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
2645 switch (IntNo) {
2646 default:
2647 // Don't do anything for most intrinsics.
2648 break;
2649
2650 // Vector shifts: check for immediate versions and lower them.
2651 // Note: This is done during DAG combining instead of DAG legalizing because
2652 // the build_vectors for 64-bit vector element shift counts are generally
2653 // not legal, and it is hard to see their values after they get legalized to
2654 // loads from a constant pool.
2655 case Intrinsic::arm_neon_vshifts:
2656 case Intrinsic::arm_neon_vshiftu:
2657 case Intrinsic::arm_neon_vshiftls:
2658 case Intrinsic::arm_neon_vshiftlu:
2659 case Intrinsic::arm_neon_vshiftn:
2660 case Intrinsic::arm_neon_vrshifts:
2661 case Intrinsic::arm_neon_vrshiftu:
2662 case Intrinsic::arm_neon_vrshiftn:
2663 case Intrinsic::arm_neon_vqshifts:
2664 case Intrinsic::arm_neon_vqshiftu:
2665 case Intrinsic::arm_neon_vqshiftsu:
2666 case Intrinsic::arm_neon_vqshiftns:
2667 case Intrinsic::arm_neon_vqshiftnu:
2668 case Intrinsic::arm_neon_vqshiftnsu:
2669 case Intrinsic::arm_neon_vqrshiftns:
2670 case Intrinsic::arm_neon_vqrshiftnu:
2671 case Intrinsic::arm_neon_vqrshiftnsu: {
2672 MVT VT = N->getOperand(1).getValueType();
2673 int64_t Cnt;
2674 unsigned VShiftOpc = 0;
2675
2676 switch (IntNo) {
2677 case Intrinsic::arm_neon_vshifts:
2678 case Intrinsic::arm_neon_vshiftu:
2679 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt)) {
2680 VShiftOpc = ARMISD::VSHL;
2681 break;
2682 }
2683 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt)) {
2684 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshifts ?
2685 ARMISD::VSHRs : ARMISD::VSHRu);
2686 break;
2687 }
2688 return SDValue();
2689
2690 case Intrinsic::arm_neon_vshiftls:
2691 case Intrinsic::arm_neon_vshiftlu:
2692 if (isVShiftLImm(N->getOperand(2), VT, true, Cnt))
2693 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00002694 llvm_unreachable("invalid shift count for vshll intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00002695
2696 case Intrinsic::arm_neon_vrshifts:
2697 case Intrinsic::arm_neon_vrshiftu:
2698 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt))
2699 break;
2700 return SDValue();
2701
2702 case Intrinsic::arm_neon_vqshifts:
2703 case Intrinsic::arm_neon_vqshiftu:
2704 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
2705 break;
2706 return SDValue();
2707
2708 case Intrinsic::arm_neon_vqshiftsu:
2709 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
2710 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00002711 llvm_unreachable("invalid shift count for vqshlu intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00002712
2713 case Intrinsic::arm_neon_vshiftn:
2714 case Intrinsic::arm_neon_vrshiftn:
2715 case Intrinsic::arm_neon_vqshiftns:
2716 case Intrinsic::arm_neon_vqshiftnu:
2717 case Intrinsic::arm_neon_vqshiftnsu:
2718 case Intrinsic::arm_neon_vqrshiftns:
2719 case Intrinsic::arm_neon_vqrshiftnu:
2720 case Intrinsic::arm_neon_vqrshiftnsu:
2721 // Narrowing shifts require an immediate right shift.
2722 if (isVShiftRImm(N->getOperand(2), VT, true, true, Cnt))
2723 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00002724 llvm_unreachable("invalid shift count for narrowing vector shift intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00002725
2726 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00002727 llvm_unreachable("unhandled vector shift");
Bob Wilson5bafff32009-06-22 23:27:02 +00002728 }
2729
2730 switch (IntNo) {
2731 case Intrinsic::arm_neon_vshifts:
2732 case Intrinsic::arm_neon_vshiftu:
2733 // Opcode already set above.
2734 break;
2735 case Intrinsic::arm_neon_vshiftls:
2736 case Intrinsic::arm_neon_vshiftlu:
2737 if (Cnt == VT.getVectorElementType().getSizeInBits())
2738 VShiftOpc = ARMISD::VSHLLi;
2739 else
2740 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshiftls ?
2741 ARMISD::VSHLLs : ARMISD::VSHLLu);
2742 break;
2743 case Intrinsic::arm_neon_vshiftn:
2744 VShiftOpc = ARMISD::VSHRN; break;
2745 case Intrinsic::arm_neon_vrshifts:
2746 VShiftOpc = ARMISD::VRSHRs; break;
2747 case Intrinsic::arm_neon_vrshiftu:
2748 VShiftOpc = ARMISD::VRSHRu; break;
2749 case Intrinsic::arm_neon_vrshiftn:
2750 VShiftOpc = ARMISD::VRSHRN; break;
2751 case Intrinsic::arm_neon_vqshifts:
2752 VShiftOpc = ARMISD::VQSHLs; break;
2753 case Intrinsic::arm_neon_vqshiftu:
2754 VShiftOpc = ARMISD::VQSHLu; break;
2755 case Intrinsic::arm_neon_vqshiftsu:
2756 VShiftOpc = ARMISD::VQSHLsu; break;
2757 case Intrinsic::arm_neon_vqshiftns:
2758 VShiftOpc = ARMISD::VQSHRNs; break;
2759 case Intrinsic::arm_neon_vqshiftnu:
2760 VShiftOpc = ARMISD::VQSHRNu; break;
2761 case Intrinsic::arm_neon_vqshiftnsu:
2762 VShiftOpc = ARMISD::VQSHRNsu; break;
2763 case Intrinsic::arm_neon_vqrshiftns:
2764 VShiftOpc = ARMISD::VQRSHRNs; break;
2765 case Intrinsic::arm_neon_vqrshiftnu:
2766 VShiftOpc = ARMISD::VQRSHRNu; break;
2767 case Intrinsic::arm_neon_vqrshiftnsu:
2768 VShiftOpc = ARMISD::VQRSHRNsu; break;
2769 }
2770
2771 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
2772 N->getOperand(1), DAG.getConstant(Cnt, MVT::i32));
2773 }
2774
2775 case Intrinsic::arm_neon_vshiftins: {
2776 MVT VT = N->getOperand(1).getValueType();
2777 int64_t Cnt;
2778 unsigned VShiftOpc = 0;
2779
2780 if (isVShiftLImm(N->getOperand(3), VT, false, Cnt))
2781 VShiftOpc = ARMISD::VSLI;
2782 else if (isVShiftRImm(N->getOperand(3), VT, false, true, Cnt))
2783 VShiftOpc = ARMISD::VSRI;
2784 else {
Torok Edwinc23197a2009-07-14 16:55:14 +00002785 llvm_unreachable("invalid shift count for vsli/vsri intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00002786 }
2787
2788 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
2789 N->getOperand(1), N->getOperand(2),
2790 DAG.getConstant(Cnt, MVT::i32));
2791 }
2792
2793 case Intrinsic::arm_neon_vqrshifts:
2794 case Intrinsic::arm_neon_vqrshiftu:
2795 // No immediate versions of these to check for.
2796 break;
2797 }
2798
2799 return SDValue();
2800}
2801
2802/// PerformShiftCombine - Checks for immediate versions of vector shifts and
2803/// lowers them. As with the vector shift intrinsics, this is done during DAG
2804/// combining instead of DAG legalizing because the build_vectors for 64-bit
2805/// vector element shift counts are generally not legal, and it is hard to see
2806/// their values after they get legalized to loads from a constant pool.
2807static SDValue PerformShiftCombine(SDNode *N, SelectionDAG &DAG,
2808 const ARMSubtarget *ST) {
2809 MVT VT = N->getValueType(0);
2810
2811 // Nothing to be done for scalar shifts.
2812 if (! VT.isVector())
2813 return SDValue();
2814
2815 assert(ST->hasNEON() && "unexpected vector shift");
2816 int64_t Cnt;
2817
2818 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002819 default: llvm_unreachable("unexpected shift opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00002820
2821 case ISD::SHL:
2822 if (isVShiftLImm(N->getOperand(1), VT, false, Cnt))
2823 return DAG.getNode(ARMISD::VSHL, N->getDebugLoc(), VT, N->getOperand(0),
2824 DAG.getConstant(Cnt, MVT::i32));
2825 break;
2826
2827 case ISD::SRA:
2828 case ISD::SRL:
2829 if (isVShiftRImm(N->getOperand(1), VT, false, false, Cnt)) {
2830 unsigned VShiftOpc = (N->getOpcode() == ISD::SRA ?
2831 ARMISD::VSHRs : ARMISD::VSHRu);
2832 return DAG.getNode(VShiftOpc, N->getDebugLoc(), VT, N->getOperand(0),
2833 DAG.getConstant(Cnt, MVT::i32));
2834 }
2835 }
2836 return SDValue();
2837}
2838
2839/// PerformExtendCombine - Target-specific DAG combining for ISD::SIGN_EXTEND,
2840/// ISD::ZERO_EXTEND, and ISD::ANY_EXTEND.
2841static SDValue PerformExtendCombine(SDNode *N, SelectionDAG &DAG,
2842 const ARMSubtarget *ST) {
2843 SDValue N0 = N->getOperand(0);
2844
2845 // Check for sign- and zero-extensions of vector extract operations of 8-
2846 // and 16-bit vector elements. NEON supports these directly. They are
2847 // handled during DAG combining because type legalization will promote them
2848 // to 32-bit types and it is messy to recognize the operations after that.
2849 if (ST->hasNEON() && N0.getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
2850 SDValue Vec = N0.getOperand(0);
2851 SDValue Lane = N0.getOperand(1);
2852 MVT VT = N->getValueType(0);
2853 MVT EltVT = N0.getValueType();
2854 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2855
2856 if (VT == MVT::i32 &&
2857 (EltVT == MVT::i8 || EltVT == MVT::i16) &&
2858 TLI.isTypeLegal(Vec.getValueType())) {
2859
2860 unsigned Opc = 0;
2861 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002862 default: llvm_unreachable("unexpected opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00002863 case ISD::SIGN_EXTEND:
2864 Opc = ARMISD::VGETLANEs;
2865 break;
2866 case ISD::ZERO_EXTEND:
2867 case ISD::ANY_EXTEND:
2868 Opc = ARMISD::VGETLANEu;
2869 break;
2870 }
2871 return DAG.getNode(Opc, N->getDebugLoc(), VT, Vec, Lane);
2872 }
2873 }
2874
2875 return SDValue();
2876}
2877
Dan Gohman475871a2008-07-27 21:46:04 +00002878SDValue ARMTargetLowering::PerformDAGCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00002879 DAGCombinerInfo &DCI) const {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00002880 switch (N->getOpcode()) {
2881 default: break;
Chris Lattnerd1980a52009-03-12 06:52:53 +00002882 case ISD::ADD: return PerformADDCombine(N, DCI);
2883 case ISD::SUB: return PerformSUBCombine(N, DCI);
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00002884 case ARMISD::FMRRD: return PerformFMRRDCombine(N, DCI);
Bob Wilson5bafff32009-06-22 23:27:02 +00002885 case ISD::INTRINSIC_WO_CHAIN:
2886 return PerformIntrinsicCombine(N, DCI.DAG);
2887 case ISD::SHL:
2888 case ISD::SRA:
2889 case ISD::SRL:
2890 return PerformShiftCombine(N, DCI.DAG, Subtarget);
2891 case ISD::SIGN_EXTEND:
2892 case ISD::ZERO_EXTEND:
2893 case ISD::ANY_EXTEND:
2894 return PerformExtendCombine(N, DCI.DAG, Subtarget);
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00002895 }
Dan Gohman475871a2008-07-27 21:46:04 +00002896 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00002897}
2898
Evan Chengb01fad62007-03-12 23:30:29 +00002899/// isLegalAddressImmediate - Return true if the integer value can be used
2900/// as the offset of the target addressing mode for load / store of the
2901/// given type.
Duncan Sands83ec4b62008-06-06 12:08:01 +00002902static bool isLegalAddressImmediate(int64_t V, MVT VT,
Chris Lattner37caf8c2007-04-09 23:33:39 +00002903 const ARMSubtarget *Subtarget) {
Evan Cheng961f8792007-03-13 20:37:59 +00002904 if (V == 0)
2905 return true;
2906
Evan Cheng65011532009-03-09 19:15:00 +00002907 if (!VT.isSimple())
2908 return false;
2909
David Goodwinf1daf7d2009-07-08 23:10:31 +00002910 if (Subtarget->isThumb()) { // FIXME for thumb2
Evan Chengb01fad62007-03-12 23:30:29 +00002911 if (V < 0)
2912 return false;
2913
2914 unsigned Scale = 1;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002915 switch (VT.getSimpleVT()) {
Evan Chengb01fad62007-03-12 23:30:29 +00002916 default: return false;
2917 case MVT::i1:
2918 case MVT::i8:
2919 // Scale == 1;
2920 break;
2921 case MVT::i16:
2922 // Scale == 2;
2923 Scale = 2;
2924 break;
2925 case MVT::i32:
2926 // Scale == 4;
2927 Scale = 4;
2928 break;
2929 }
2930
2931 if ((V & (Scale - 1)) != 0)
2932 return false;
2933 V /= Scale;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00002934 return V == (V & ((1LL << 5) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00002935 }
2936
2937 if (V < 0)
2938 V = - V;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002939 switch (VT.getSimpleVT()) {
Evan Chengb01fad62007-03-12 23:30:29 +00002940 default: return false;
2941 case MVT::i1:
2942 case MVT::i8:
2943 case MVT::i32:
2944 // +- imm12
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00002945 return V == (V & ((1LL << 12) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00002946 case MVT::i16:
2947 // +- imm8
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00002948 return V == (V & ((1LL << 8) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00002949 case MVT::f32:
2950 case MVT::f64:
2951 if (!Subtarget->hasVFP2())
2952 return false;
Evan Cheng0b0a9a92007-05-03 02:00:18 +00002953 if ((V & 3) != 0)
Evan Chengb01fad62007-03-12 23:30:29 +00002954 return false;
2955 V >>= 2;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00002956 return V == (V & ((1LL << 8) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00002957 }
Evan Chenga8e29892007-01-19 07:51:42 +00002958}
2959
Chris Lattner37caf8c2007-04-09 23:33:39 +00002960/// isLegalAddressingMode - Return true if the addressing mode represented
2961/// by AM is legal for this target, for a load/store of the specified type.
Bob Wilson2dc4f542009-03-20 22:42:55 +00002962bool ARMTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattner37caf8c2007-04-09 23:33:39 +00002963 const Type *Ty) const {
Bob Wilson2c7dab12009-04-08 17:55:28 +00002964 MVT VT = getValueType(Ty, true);
2965 if (!isLegalAddressImmediate(AM.BaseOffs, VT, Subtarget))
Evan Chengb01fad62007-03-12 23:30:29 +00002966 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00002967
Chris Lattner37caf8c2007-04-09 23:33:39 +00002968 // Can never fold addr of global into load/store.
Bob Wilson2dc4f542009-03-20 22:42:55 +00002969 if (AM.BaseGV)
Chris Lattner37caf8c2007-04-09 23:33:39 +00002970 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00002971
Chris Lattner37caf8c2007-04-09 23:33:39 +00002972 switch (AM.Scale) {
2973 case 0: // no scale reg, must be "r+i" or "r", or "i".
2974 break;
2975 case 1:
David Goodwinf1daf7d2009-07-08 23:10:31 +00002976 if (Subtarget->isThumb()) // FIXME for thumb2
Chris Lattner37caf8c2007-04-09 23:33:39 +00002977 return false;
Chris Lattner5a3d40d2007-04-13 06:50:55 +00002978 // FALL THROUGH.
Chris Lattner37caf8c2007-04-09 23:33:39 +00002979 default:
Chris Lattner5a3d40d2007-04-13 06:50:55 +00002980 // ARM doesn't support any R+R*scale+imm addr modes.
2981 if (AM.BaseOffs)
2982 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00002983
Bob Wilson2c7dab12009-04-08 17:55:28 +00002984 if (!VT.isSimple())
2985 return false;
2986
Chris Lattnereb13d1b2007-04-10 03:48:29 +00002987 int Scale = AM.Scale;
Bob Wilson2c7dab12009-04-08 17:55:28 +00002988 switch (VT.getSimpleVT()) {
Chris Lattner37caf8c2007-04-09 23:33:39 +00002989 default: return false;
2990 case MVT::i1:
2991 case MVT::i8:
2992 case MVT::i32:
2993 case MVT::i64:
2994 // This assumes i64 is legalized to a pair of i32. If not (i.e.
2995 // ldrd / strd are used, then its address mode is same as i16.
2996 // r + r
Chris Lattnereb13d1b2007-04-10 03:48:29 +00002997 if (Scale < 0) Scale = -Scale;
2998 if (Scale == 1)
Chris Lattner37caf8c2007-04-09 23:33:39 +00002999 return true;
3000 // r + r << imm
Chris Lattnere1152942007-04-11 16:17:12 +00003001 return isPowerOf2_32(Scale & ~1);
Chris Lattner37caf8c2007-04-09 23:33:39 +00003002 case MVT::i16:
3003 // r + r
Chris Lattnereb13d1b2007-04-10 03:48:29 +00003004 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
Chris Lattner37caf8c2007-04-09 23:33:39 +00003005 return true;
Chris Lattnere1152942007-04-11 16:17:12 +00003006 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00003007
Chris Lattner37caf8c2007-04-09 23:33:39 +00003008 case MVT::isVoid:
3009 // Note, we allow "void" uses (basically, uses that aren't loads or
3010 // stores), because arm allows folding a scale into many arithmetic
3011 // operations. This should be made more precise and revisited later.
Bob Wilson2dc4f542009-03-20 22:42:55 +00003012
Chris Lattner37caf8c2007-04-09 23:33:39 +00003013 // Allow r << imm, but the imm has to be a multiple of two.
3014 if (AM.Scale & 1) return false;
3015 return isPowerOf2_32(AM.Scale);
3016 }
3017 break;
Evan Chengb01fad62007-03-12 23:30:29 +00003018 }
Chris Lattner37caf8c2007-04-09 23:33:39 +00003019 return true;
Evan Chengb01fad62007-03-12 23:30:29 +00003020}
3021
Evan Chenge88d5ce2009-07-02 07:28:31 +00003022static bool getARMIndexedAddressParts(SDNode *Ptr, MVT VT,
3023 bool isSEXTLoad, SDValue &Base,
3024 SDValue &Offset, bool &isInc,
3025 SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00003026 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
3027 return false;
3028
3029 if (VT == MVT::i16 || ((VT == MVT::i8 || VT == MVT::i1) && isSEXTLoad)) {
3030 // AddressingMode 3
3031 Base = Ptr->getOperand(0);
3032 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00003033 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00003034 if (RHSC < 0 && RHSC > -256) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00003035 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00003036 isInc = false;
3037 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
3038 return true;
3039 }
3040 }
3041 isInc = (Ptr->getOpcode() == ISD::ADD);
3042 Offset = Ptr->getOperand(1);
3043 return true;
3044 } else if (VT == MVT::i32 || VT == MVT::i8 || VT == MVT::i1) {
3045 // AddressingMode 2
3046 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00003047 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00003048 if (RHSC < 0 && RHSC > -0x1000) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00003049 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00003050 isInc = false;
3051 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
3052 Base = Ptr->getOperand(0);
3053 return true;
3054 }
3055 }
3056
3057 if (Ptr->getOpcode() == ISD::ADD) {
3058 isInc = true;
3059 ARM_AM::ShiftOpc ShOpcVal= ARM_AM::getShiftOpcForNode(Ptr->getOperand(0));
3060 if (ShOpcVal != ARM_AM::no_shift) {
3061 Base = Ptr->getOperand(1);
3062 Offset = Ptr->getOperand(0);
3063 } else {
3064 Base = Ptr->getOperand(0);
3065 Offset = Ptr->getOperand(1);
3066 }
3067 return true;
3068 }
3069
3070 isInc = (Ptr->getOpcode() == ISD::ADD);
3071 Base = Ptr->getOperand(0);
3072 Offset = Ptr->getOperand(1);
3073 return true;
3074 }
3075
3076 // FIXME: Use FLDM / FSTM to emulate indexed FP load / store.
3077 return false;
3078}
3079
Evan Chenge88d5ce2009-07-02 07:28:31 +00003080static bool getT2IndexedAddressParts(SDNode *Ptr, MVT VT,
3081 bool isSEXTLoad, SDValue &Base,
3082 SDValue &Offset, bool &isInc,
3083 SelectionDAG &DAG) {
3084 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
3085 return false;
3086
3087 Base = Ptr->getOperand(0);
3088 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
3089 int RHSC = (int)RHS->getZExtValue();
3090 if (RHSC < 0 && RHSC > -0x100) { // 8 bits.
3091 assert(Ptr->getOpcode() == ISD::ADD);
3092 isInc = false;
3093 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
3094 return true;
3095 } else if (RHSC > 0 && RHSC < 0x100) { // 8 bit, no zero.
3096 isInc = Ptr->getOpcode() == ISD::ADD;
3097 Offset = DAG.getConstant(RHSC, RHS->getValueType(0));
3098 return true;
3099 }
3100 }
3101
3102 return false;
3103}
3104
Evan Chenga8e29892007-01-19 07:51:42 +00003105/// getPreIndexedAddressParts - returns true by value, base pointer and
3106/// offset pointer and addressing mode by reference if the node's address
3107/// can be legally represented as pre-indexed load / store address.
3108bool
Dan Gohman475871a2008-07-27 21:46:04 +00003109ARMTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
3110 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00003111 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00003112 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00003113 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00003114 return false;
3115
Duncan Sands83ec4b62008-06-06 12:08:01 +00003116 MVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00003117 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00003118 bool isSEXTLoad = false;
3119 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
3120 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00003121 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00003122 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
3123 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
3124 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00003125 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00003126 } else
3127 return false;
3128
3129 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00003130 bool isLegal = false;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00003131 if (Subtarget->isThumb() && Subtarget->hasThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00003132 isLegal = getT2IndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
3133 Offset, isInc, DAG);
3134 else
3135 isLegal = getARMIndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
Evan Cheng04129572009-07-02 06:44:30 +00003136 Offset, isInc, DAG);
Evan Chenge88d5ce2009-07-02 07:28:31 +00003137 if (!isLegal)
3138 return false;
3139
3140 AM = isInc ? ISD::PRE_INC : ISD::PRE_DEC;
3141 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00003142}
3143
3144/// getPostIndexedAddressParts - returns true by value, base pointer and
3145/// offset pointer and addressing mode by reference if this node can be
3146/// combined with a load / store to form a post-indexed load / store.
3147bool ARMTargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Dan Gohman475871a2008-07-27 21:46:04 +00003148 SDValue &Base,
3149 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00003150 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00003151 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00003152 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00003153 return false;
3154
Duncan Sands83ec4b62008-06-06 12:08:01 +00003155 MVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00003156 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00003157 bool isSEXTLoad = false;
3158 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00003159 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00003160 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
3161 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00003162 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00003163 } else
3164 return false;
3165
3166 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00003167 bool isLegal = false;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00003168 if (Subtarget->isThumb() && Subtarget->hasThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00003169 isLegal = getT2IndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00003170 isInc, DAG);
Evan Chenge88d5ce2009-07-02 07:28:31 +00003171 else
3172 isLegal = getARMIndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
3173 isInc, DAG);
3174 if (!isLegal)
3175 return false;
3176
3177 AM = isInc ? ISD::POST_INC : ISD::POST_DEC;
3178 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00003179}
3180
Dan Gohman475871a2008-07-27 21:46:04 +00003181void ARMTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00003182 const APInt &Mask,
Bob Wilson2dc4f542009-03-20 22:42:55 +00003183 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00003184 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00003185 const SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +00003186 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00003187 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Chenga8e29892007-01-19 07:51:42 +00003188 switch (Op.getOpcode()) {
3189 default: break;
3190 case ARMISD::CMOV: {
3191 // Bits are known zero/one if known on the LHS and RHS.
Dan Gohmanea859be2007-06-22 14:59:07 +00003192 DAG.ComputeMaskedBits(Op.getOperand(0), Mask, KnownZero, KnownOne, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00003193 if (KnownZero == 0 && KnownOne == 0) return;
3194
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00003195 APInt KnownZeroRHS, KnownOneRHS;
Dan Gohmanea859be2007-06-22 14:59:07 +00003196 DAG.ComputeMaskedBits(Op.getOperand(1), Mask,
3197 KnownZeroRHS, KnownOneRHS, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00003198 KnownZero &= KnownZeroRHS;
3199 KnownOne &= KnownOneRHS;
3200 return;
3201 }
3202 }
3203}
3204
3205//===----------------------------------------------------------------------===//
3206// ARM Inline Assembly Support
3207//===----------------------------------------------------------------------===//
3208
3209/// getConstraintType - Given a constraint letter, return the type of
3210/// constraint it is for this target.
3211ARMTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00003212ARMTargetLowering::getConstraintType(const std::string &Constraint) const {
3213 if (Constraint.size() == 1) {
3214 switch (Constraint[0]) {
3215 default: break;
3216 case 'l': return C_RegisterClass;
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00003217 case 'w': return C_RegisterClass;
Chris Lattner4234f572007-03-25 02:14:49 +00003218 }
Evan Chenga8e29892007-01-19 07:51:42 +00003219 }
Chris Lattner4234f572007-03-25 02:14:49 +00003220 return TargetLowering::getConstraintType(Constraint);
Evan Chenga8e29892007-01-19 07:51:42 +00003221}
3222
Bob Wilson2dc4f542009-03-20 22:42:55 +00003223std::pair<unsigned, const TargetRegisterClass*>
Evan Chenga8e29892007-01-19 07:51:42 +00003224ARMTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +00003225 MVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003226 if (Constraint.size() == 1) {
3227 // GCC RS6000 Constraint Letters
3228 switch (Constraint[0]) {
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00003229 case 'l':
David Goodwinf1daf7d2009-07-08 23:10:31 +00003230 if (Subtarget->isThumb1Only())
Jim Grosbach30eae3c2009-04-07 20:34:09 +00003231 return std::make_pair(0U, ARM::tGPRRegisterClass);
3232 else
3233 return std::make_pair(0U, ARM::GPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00003234 case 'r':
3235 return std::make_pair(0U, ARM::GPRRegisterClass);
3236 case 'w':
3237 if (VT == MVT::f32)
3238 return std::make_pair(0U, ARM::SPRRegisterClass);
Evan Cheng0a7baa22007-04-04 00:06:07 +00003239 if (VT == MVT::f64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00003240 return std::make_pair(0U, ARM::DPRRegisterClass);
3241 break;
Evan Chenga8e29892007-01-19 07:51:42 +00003242 }
3243 }
3244 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
3245}
3246
3247std::vector<unsigned> ARMTargetLowering::
3248getRegClassForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +00003249 MVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003250 if (Constraint.size() != 1)
3251 return std::vector<unsigned>();
3252
3253 switch (Constraint[0]) { // GCC ARM Constraint Letters
3254 default: break;
3255 case 'l':
Jim Grosbach30eae3c2009-04-07 20:34:09 +00003256 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
3257 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
3258 0);
Evan Chenga8e29892007-01-19 07:51:42 +00003259 case 'r':
3260 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
3261 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
3262 ARM::R8, ARM::R9, ARM::R10, ARM::R11,
3263 ARM::R12, ARM::LR, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00003264 case 'w':
3265 if (VT == MVT::f32)
3266 return make_vector<unsigned>(ARM::S0, ARM::S1, ARM::S2, ARM::S3,
3267 ARM::S4, ARM::S5, ARM::S6, ARM::S7,
3268 ARM::S8, ARM::S9, ARM::S10, ARM::S11,
3269 ARM::S12,ARM::S13,ARM::S14,ARM::S15,
3270 ARM::S16,ARM::S17,ARM::S18,ARM::S19,
3271 ARM::S20,ARM::S21,ARM::S22,ARM::S23,
3272 ARM::S24,ARM::S25,ARM::S26,ARM::S27,
3273 ARM::S28,ARM::S29,ARM::S30,ARM::S31, 0);
3274 if (VT == MVT::f64)
3275 return make_vector<unsigned>(ARM::D0, ARM::D1, ARM::D2, ARM::D3,
3276 ARM::D4, ARM::D5, ARM::D6, ARM::D7,
3277 ARM::D8, ARM::D9, ARM::D10,ARM::D11,
3278 ARM::D12,ARM::D13,ARM::D14,ARM::D15, 0);
3279 break;
Evan Chenga8e29892007-01-19 07:51:42 +00003280 }
3281
3282 return std::vector<unsigned>();
3283}
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003284
3285/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
3286/// vector. If it is invalid, don't add anything to Ops.
3287void ARMTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
3288 char Constraint,
3289 bool hasMemory,
3290 std::vector<SDValue>&Ops,
3291 SelectionDAG &DAG) const {
3292 SDValue Result(0, 0);
3293
3294 switch (Constraint) {
3295 default: break;
3296 case 'I': case 'J': case 'K': case 'L':
3297 case 'M': case 'N': case 'O':
3298 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
3299 if (!C)
3300 return;
3301
3302 int64_t CVal64 = C->getSExtValue();
3303 int CVal = (int) CVal64;
3304 // None of these constraints allow values larger than 32 bits. Check
3305 // that the value fits in an int.
3306 if (CVal != CVal64)
3307 return;
3308
3309 switch (Constraint) {
3310 case 'I':
David Goodwinf1daf7d2009-07-08 23:10:31 +00003311 if (Subtarget->isThumb1Only()) {
3312 // This must be a constant between 0 and 255, for ADD
3313 // immediates.
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003314 if (CVal >= 0 && CVal <= 255)
3315 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00003316 } else if (Subtarget->isThumb2()) {
3317 // A constant that can be used as an immediate value in a
3318 // data-processing instruction.
3319 if (ARM_AM::getT2SOImmVal(CVal) != -1)
3320 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003321 } else {
3322 // A constant that can be used as an immediate value in a
3323 // data-processing instruction.
3324 if (ARM_AM::getSOImmVal(CVal) != -1)
3325 break;
3326 }
3327 return;
3328
3329 case 'J':
David Goodwinf1daf7d2009-07-08 23:10:31 +00003330 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003331 // This must be a constant between -255 and -1, for negated ADD
3332 // immediates. This can be used in GCC with an "n" modifier that
3333 // prints the negated value, for use with SUB instructions. It is
3334 // not useful otherwise but is implemented for compatibility.
3335 if (CVal >= -255 && CVal <= -1)
3336 break;
3337 } else {
3338 // This must be a constant between -4095 and 4095. It is not clear
3339 // what this constraint is intended for. Implemented for
3340 // compatibility with GCC.
3341 if (CVal >= -4095 && CVal <= 4095)
3342 break;
3343 }
3344 return;
3345
3346 case 'K':
David Goodwinf1daf7d2009-07-08 23:10:31 +00003347 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003348 // A 32-bit value where only one byte has a nonzero value. Exclude
3349 // zero to match GCC. This constraint is used by GCC internally for
3350 // constants that can be loaded with a move/shift combination.
3351 // It is not useful otherwise but is implemented for compatibility.
3352 if (CVal != 0 && ARM_AM::isThumbImmShiftedVal(CVal))
3353 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00003354 } else if (Subtarget->isThumb2()) {
3355 // A constant whose bitwise inverse can be used as an immediate
3356 // value in a data-processing instruction. This can be used in GCC
3357 // with a "B" modifier that prints the inverted value, for use with
3358 // BIC and MVN instructions. It is not useful otherwise but is
3359 // implemented for compatibility.
3360 if (ARM_AM::getT2SOImmVal(~CVal) != -1)
3361 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003362 } else {
3363 // A constant whose bitwise inverse can be used as an immediate
3364 // value in a data-processing instruction. This can be used in GCC
3365 // with a "B" modifier that prints the inverted value, for use with
3366 // BIC and MVN instructions. It is not useful otherwise but is
3367 // implemented for compatibility.
3368 if (ARM_AM::getSOImmVal(~CVal) != -1)
3369 break;
3370 }
3371 return;
3372
3373 case 'L':
David Goodwinf1daf7d2009-07-08 23:10:31 +00003374 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003375 // This must be a constant between -7 and 7,
3376 // for 3-operand ADD/SUB immediate instructions.
3377 if (CVal >= -7 && CVal < 7)
3378 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00003379 } else if (Subtarget->isThumb2()) {
3380 // A constant whose negation can be used as an immediate value in a
3381 // data-processing instruction. This can be used in GCC with an "n"
3382 // modifier that prints the negated value, for use with SUB
3383 // instructions. It is not useful otherwise but is implemented for
3384 // compatibility.
3385 if (ARM_AM::getT2SOImmVal(-CVal) != -1)
3386 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003387 } else {
3388 // A constant whose negation can be used as an immediate value in a
3389 // data-processing instruction. This can be used in GCC with an "n"
3390 // modifier that prints the negated value, for use with SUB
3391 // instructions. It is not useful otherwise but is implemented for
3392 // compatibility.
3393 if (ARM_AM::getSOImmVal(-CVal) != -1)
3394 break;
3395 }
3396 return;
3397
3398 case 'M':
David Goodwinf1daf7d2009-07-08 23:10:31 +00003399 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003400 // This must be a multiple of 4 between 0 and 1020, for
3401 // ADD sp + immediate.
3402 if ((CVal >= 0 && CVal <= 1020) && ((CVal & 3) == 0))
3403 break;
3404 } else {
3405 // A power of two or a constant between 0 and 32. This is used in
3406 // GCC for the shift amount on shifted register operands, but it is
3407 // useful in general for any shift amounts.
3408 if ((CVal >= 0 && CVal <= 32) || ((CVal & (CVal - 1)) == 0))
3409 break;
3410 }
3411 return;
3412
3413 case 'N':
David Goodwinf1daf7d2009-07-08 23:10:31 +00003414 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003415 // This must be a constant between 0 and 31, for shift amounts.
3416 if (CVal >= 0 && CVal <= 31)
3417 break;
3418 }
3419 return;
3420
3421 case 'O':
David Goodwinf1daf7d2009-07-08 23:10:31 +00003422 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003423 // This must be a multiple of 4 between -508 and 508, for
3424 // ADD/SUB sp = sp + immediate.
3425 if ((CVal >= -508 && CVal <= 508) && ((CVal & 3) == 0))
3426 break;
3427 }
3428 return;
3429 }
3430 Result = DAG.getTargetConstant(CVal, Op.getValueType());
3431 break;
3432 }
3433
3434 if (Result.getNode()) {
3435 Ops.push_back(Result);
3436 return;
3437 }
3438 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
3439 Ops, DAG);
3440}