blob: 026018c7d73580a14b58f996b76b4a362e323fc2 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMISelLowering.cpp - ARM DAG Lowering Implementation -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "ARM.h"
16#include "ARMAddressingModes.h"
17#include "ARMConstantPoolValue.h"
18#include "ARMISelLowering.h"
19#include "ARMMachineFunctionInfo.h"
20#include "ARMRegisterInfo.h"
21#include "ARMSubtarget.h"
22#include "ARMTargetMachine.h"
23#include "llvm/CallingConv.h"
24#include "llvm/Constants.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000025#include "llvm/Function.h"
Evan Cheng27707472007-03-16 08:43:56 +000026#include "llvm/Instruction.h"
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +000027#include "llvm/Intrinsics.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000028#include "llvm/GlobalValue.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000029#include "llvm/CodeGen/CallingConvLower.h"
Evan Chenga8e29892007-01-19 07:51:42 +000030#include "llvm/CodeGen/MachineBasicBlock.h"
31#include "llvm/CodeGen/MachineFrameInfo.h"
32#include "llvm/CodeGen/MachineFunction.h"
33#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000034#include "llvm/CodeGen/MachineRegisterInfo.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000035#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chenga8e29892007-01-19 07:51:42 +000036#include "llvm/CodeGen/SelectionDAG.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000037#include "llvm/Target/TargetLoweringObjectFile.h"
Evan Chengb6ab2542007-01-31 08:40:13 +000038#include "llvm/Target/TargetOptions.h"
Evan Chenga8e29892007-01-19 07:51:42 +000039#include "llvm/ADT/VectorExtras.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000040#include "llvm/Support/ErrorHandling.h"
Evan Chengb01fad62007-03-12 23:30:29 +000041#include "llvm/Support/MathExtras.h"
Evan Chenga8e29892007-01-19 07:51:42 +000042using namespace llvm;
43
Bob Wilsondee46d72009-04-17 20:35:10 +000044static bool CC_ARM_APCS_Custom_f64(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000045 CCValAssign::LocInfo &LocInfo,
46 ISD::ArgFlagsTy &ArgFlags,
47 CCState &State);
Bob Wilsondee46d72009-04-17 20:35:10 +000048static bool CC_ARM_AAPCS_Custom_f64(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000049 CCValAssign::LocInfo &LocInfo,
50 ISD::ArgFlagsTy &ArgFlags,
51 CCState &State);
Bob Wilsondee46d72009-04-17 20:35:10 +000052static bool RetCC_ARM_APCS_Custom_f64(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000053 CCValAssign::LocInfo &LocInfo,
54 ISD::ArgFlagsTy &ArgFlags,
55 CCState &State);
Bob Wilsondee46d72009-04-17 20:35:10 +000056static bool RetCC_ARM_AAPCS_Custom_f64(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000057 CCValAssign::LocInfo &LocInfo,
58 ISD::ArgFlagsTy &ArgFlags,
59 CCState &State);
60
Bob Wilson5bafff32009-06-22 23:27:02 +000061void ARMTargetLowering::addTypeForNEON(MVT VT, MVT PromotedLdStVT,
62 MVT PromotedBitwiseVT) {
63 if (VT != PromotedLdStVT) {
64 setOperationAction(ISD::LOAD, VT, Promote);
65 AddPromotedToType (ISD::LOAD, VT, PromotedLdStVT);
66
67 setOperationAction(ISD::STORE, VT, Promote);
68 AddPromotedToType (ISD::STORE, VT, PromotedLdStVT);
69 }
70
71 MVT ElemTy = VT.getVectorElementType();
72 if (ElemTy != MVT::i64 && ElemTy != MVT::f64)
73 setOperationAction(ISD::VSETCC, VT, Custom);
74 if (ElemTy == MVT::i8 || ElemTy == MVT::i16)
75 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
76 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
77 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
78 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Custom);
79 setOperationAction(ISD::CONCAT_VECTORS, VT, Custom);
80 if (VT.isInteger()) {
81 setOperationAction(ISD::SHL, VT, Custom);
82 setOperationAction(ISD::SRA, VT, Custom);
83 setOperationAction(ISD::SRL, VT, Custom);
84 }
85
86 // Promote all bit-wise operations.
87 if (VT.isInteger() && VT != PromotedBitwiseVT) {
88 setOperationAction(ISD::AND, VT, Promote);
89 AddPromotedToType (ISD::AND, VT, PromotedBitwiseVT);
90 setOperationAction(ISD::OR, VT, Promote);
91 AddPromotedToType (ISD::OR, VT, PromotedBitwiseVT);
92 setOperationAction(ISD::XOR, VT, Promote);
93 AddPromotedToType (ISD::XOR, VT, PromotedBitwiseVT);
94 }
95}
96
97void ARMTargetLowering::addDRTypeForNEON(MVT VT) {
98 addRegisterClass(VT, ARM::DPRRegisterClass);
99 addTypeForNEON(VT, MVT::f64, MVT::v2i32);
100}
101
102void ARMTargetLowering::addQRTypeForNEON(MVT VT) {
103 addRegisterClass(VT, ARM::QPRRegisterClass);
104 addTypeForNEON(VT, MVT::v2f64, MVT::v4i32);
105}
106
Chris Lattnerf0144122009-07-28 03:13:23 +0000107static TargetLoweringObjectFile *createTLOF(TargetMachine &TM) {
108 if (TM.getSubtarget<ARMSubtarget>().isTargetDarwin())
Chris Lattner4bb253c2009-07-28 17:50:28 +0000109 return new TargetLoweringObjectFileMachO(TM);
Chris Lattnerf0144122009-07-28 03:13:23 +0000110 return new TargetLoweringObjectFileELF(true);
111}
112
Evan Chenga8e29892007-01-19 07:51:42 +0000113ARMTargetLowering::ARMTargetLowering(TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000114 : TargetLowering(TM, createTLOF(TM)), ARMPCLabelIndex(0) {
Evan Chenga8e29892007-01-19 07:51:42 +0000115 Subtarget = &TM.getSubtarget<ARMSubtarget>();
116
Evan Chengb1df8f22007-04-27 08:15:43 +0000117 if (Subtarget->isTargetDarwin()) {
Evan Chengb1df8f22007-04-27 08:15:43 +0000118 // Uses VFP for Thumb libfuncs if available.
119 if (Subtarget->isThumb() && Subtarget->hasVFP2()) {
120 // Single-precision floating-point arithmetic.
121 setLibcallName(RTLIB::ADD_F32, "__addsf3vfp");
122 setLibcallName(RTLIB::SUB_F32, "__subsf3vfp");
123 setLibcallName(RTLIB::MUL_F32, "__mulsf3vfp");
124 setLibcallName(RTLIB::DIV_F32, "__divsf3vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000125
Evan Chengb1df8f22007-04-27 08:15:43 +0000126 // Double-precision floating-point arithmetic.
127 setLibcallName(RTLIB::ADD_F64, "__adddf3vfp");
128 setLibcallName(RTLIB::SUB_F64, "__subdf3vfp");
129 setLibcallName(RTLIB::MUL_F64, "__muldf3vfp");
130 setLibcallName(RTLIB::DIV_F64, "__divdf3vfp");
Evan Cheng193f8502007-01-31 09:30:58 +0000131
Evan Chengb1df8f22007-04-27 08:15:43 +0000132 // Single-precision comparisons.
133 setLibcallName(RTLIB::OEQ_F32, "__eqsf2vfp");
134 setLibcallName(RTLIB::UNE_F32, "__nesf2vfp");
135 setLibcallName(RTLIB::OLT_F32, "__ltsf2vfp");
136 setLibcallName(RTLIB::OLE_F32, "__lesf2vfp");
137 setLibcallName(RTLIB::OGE_F32, "__gesf2vfp");
138 setLibcallName(RTLIB::OGT_F32, "__gtsf2vfp");
139 setLibcallName(RTLIB::UO_F32, "__unordsf2vfp");
140 setLibcallName(RTLIB::O_F32, "__unordsf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000141
Evan Chengb1df8f22007-04-27 08:15:43 +0000142 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
143 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETNE);
144 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
145 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
146 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
147 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
148 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
149 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
Evan Cheng193f8502007-01-31 09:30:58 +0000150
Evan Chengb1df8f22007-04-27 08:15:43 +0000151 // Double-precision comparisons.
152 setLibcallName(RTLIB::OEQ_F64, "__eqdf2vfp");
153 setLibcallName(RTLIB::UNE_F64, "__nedf2vfp");
154 setLibcallName(RTLIB::OLT_F64, "__ltdf2vfp");
155 setLibcallName(RTLIB::OLE_F64, "__ledf2vfp");
156 setLibcallName(RTLIB::OGE_F64, "__gedf2vfp");
157 setLibcallName(RTLIB::OGT_F64, "__gtdf2vfp");
158 setLibcallName(RTLIB::UO_F64, "__unorddf2vfp");
159 setLibcallName(RTLIB::O_F64, "__unorddf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000160
Evan Chengb1df8f22007-04-27 08:15:43 +0000161 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
162 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETNE);
163 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
164 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
165 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
166 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
167 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
168 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
Evan Chenga8e29892007-01-19 07:51:42 +0000169
Evan Chengb1df8f22007-04-27 08:15:43 +0000170 // Floating-point to integer conversions.
171 // i64 conversions are done via library routines even when generating VFP
172 // instructions, so use the same ones.
173 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__fixdfsivfp");
174 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__fixunsdfsivfp");
175 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__fixsfsivfp");
176 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__fixunssfsivfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000177
Evan Chengb1df8f22007-04-27 08:15:43 +0000178 // Conversions between floating types.
179 setLibcallName(RTLIB::FPROUND_F64_F32, "__truncdfsf2vfp");
180 setLibcallName(RTLIB::FPEXT_F32_F64, "__extendsfdf2vfp");
181
182 // Integer to floating-point conversions.
183 // i64 conversions are done via library routines even when generating VFP
184 // instructions, so use the same ones.
Bob Wilson2a14c522009-03-20 23:16:43 +0000185 // FIXME: There appears to be some naming inconsistency in ARM libgcc:
186 // e.g., __floatunsidf vs. __floatunssidfvfp.
Evan Chengb1df8f22007-04-27 08:15:43 +0000187 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__floatsidfvfp");
188 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__floatunssidfvfp");
189 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__floatsisfvfp");
190 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__floatunssisfvfp");
191 }
Evan Chenga8e29892007-01-19 07:51:42 +0000192 }
193
Bob Wilson2f954612009-05-22 17:38:41 +0000194 // These libcalls are not available in 32-bit.
195 setLibcallName(RTLIB::SHL_I128, 0);
196 setLibcallName(RTLIB::SRL_I128, 0);
197 setLibcallName(RTLIB::SRA_I128, 0);
198
David Goodwinf1daf7d2009-07-08 23:10:31 +0000199 if (Subtarget->isThumb1Only())
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000200 addRegisterClass(MVT::i32, ARM::tGPRRegisterClass);
201 else
202 addRegisterClass(MVT::i32, ARM::GPRRegisterClass);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000203 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Evan Chenga8e29892007-01-19 07:51:42 +0000204 addRegisterClass(MVT::f32, ARM::SPRRegisterClass);
205 addRegisterClass(MVT::f64, ARM::DPRRegisterClass);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000206
Chris Lattnerddf89562008-01-17 19:59:44 +0000207 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000208 }
Bob Wilson5bafff32009-06-22 23:27:02 +0000209
210 if (Subtarget->hasNEON()) {
211 addDRTypeForNEON(MVT::v2f32);
212 addDRTypeForNEON(MVT::v8i8);
213 addDRTypeForNEON(MVT::v4i16);
214 addDRTypeForNEON(MVT::v2i32);
215 addDRTypeForNEON(MVT::v1i64);
216
217 addQRTypeForNEON(MVT::v4f32);
218 addQRTypeForNEON(MVT::v2f64);
219 addQRTypeForNEON(MVT::v16i8);
220 addQRTypeForNEON(MVT::v8i16);
221 addQRTypeForNEON(MVT::v4i32);
222 addQRTypeForNEON(MVT::v2i64);
223
224 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
225 setTargetDAGCombine(ISD::SHL);
226 setTargetDAGCombine(ISD::SRL);
227 setTargetDAGCombine(ISD::SRA);
228 setTargetDAGCombine(ISD::SIGN_EXTEND);
229 setTargetDAGCombine(ISD::ZERO_EXTEND);
230 setTargetDAGCombine(ISD::ANY_EXTEND);
231 }
232
Evan Cheng9f8cbd12007-05-18 00:19:34 +0000233 computeRegisterProperties();
Evan Chenga8e29892007-01-19 07:51:42 +0000234
235 // ARM does not have f32 extending load.
Evan Cheng03294662008-10-14 21:26:46 +0000236 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000237
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000238 // ARM does not have i1 sign extending load.
Evan Cheng03294662008-10-14 21:26:46 +0000239 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000240
Evan Chenga8e29892007-01-19 07:51:42 +0000241 // ARM supports all 4 flavors of integer indexed load / store.
Evan Chenge88d5ce2009-07-02 07:28:31 +0000242 if (!Subtarget->isThumb1Only()) {
243 for (unsigned im = (unsigned)ISD::PRE_INC;
244 im != (unsigned)ISD::LAST_INDEXED_MODE; ++im) {
245 setIndexedLoadAction(im, MVT::i1, Legal);
246 setIndexedLoadAction(im, MVT::i8, Legal);
247 setIndexedLoadAction(im, MVT::i16, Legal);
248 setIndexedLoadAction(im, MVT::i32, Legal);
249 setIndexedStoreAction(im, MVT::i1, Legal);
250 setIndexedStoreAction(im, MVT::i8, Legal);
251 setIndexedStoreAction(im, MVT::i16, Legal);
252 setIndexedStoreAction(im, MVT::i32, Legal);
253 }
Evan Chenga8e29892007-01-19 07:51:42 +0000254 }
255
256 // i64 operation support.
Evan Cheng5b9fcd12009-07-07 01:17:28 +0000257 if (Subtarget->isThumb1Only()) {
Evan Chenga8e29892007-01-19 07:51:42 +0000258 setOperationAction(ISD::MUL, MVT::i64, Expand);
259 setOperationAction(ISD::MULHU, MVT::i32, Expand);
260 setOperationAction(ISD::MULHS, MVT::i32, Expand);
Dan Gohman525178c2007-10-08 18:33:35 +0000261 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
262 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000263 } else {
Dan Gohman525178c2007-10-08 18:33:35 +0000264 setOperationAction(ISD::MUL, MVT::i64, Expand);
265 setOperationAction(ISD::MULHU, MVT::i32, Expand);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000266 if (!Subtarget->isThumb1Only() && !Subtarget->hasV6Ops())
Dan Gohman525178c2007-10-08 18:33:35 +0000267 setOperationAction(ISD::MULHS, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000268 }
269 setOperationAction(ISD::SHL_PARTS, MVT::i32, Expand);
270 setOperationAction(ISD::SRA_PARTS, MVT::i32, Expand);
271 setOperationAction(ISD::SRL_PARTS, MVT::i32, Expand);
272 setOperationAction(ISD::SRL, MVT::i64, Custom);
273 setOperationAction(ISD::SRA, MVT::i64, Custom);
274
275 // ARM does not have ROTL.
276 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000277 setOperationAction(ISD::CTTZ, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000278 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
David Goodwin24062ac2009-06-26 20:47:43 +0000279 if (!Subtarget->hasV5TOps() || Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +0000280 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
281
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000282 // Only ARMv6 has BSWAP.
283 if (!Subtarget->hasV6Ops())
Chris Lattner1719e132007-03-20 02:25:53 +0000284 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000285
Evan Chenga8e29892007-01-19 07:51:42 +0000286 // These are expanded into libcalls.
287 setOperationAction(ISD::SDIV, MVT::i32, Expand);
288 setOperationAction(ISD::UDIV, MVT::i32, Expand);
289 setOperationAction(ISD::SREM, MVT::i32, Expand);
290 setOperationAction(ISD::UREM, MVT::i32, Expand);
Dan Gohman525178c2007-10-08 18:33:35 +0000291 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
292 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000293
Evan Chenga8e29892007-01-19 07:51:42 +0000294 // Support label based line numbers.
Dan Gohman7f460202008-06-30 20:59:49 +0000295 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000296 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000297
298 setOperationAction(ISD::RET, MVT::Other, Custom);
299 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
300 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000301 setOperationAction(ISD::GLOBAL_OFFSET_TABLE, MVT::i32, Custom);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000302 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000303
Evan Chenga8e29892007-01-19 07:51:42 +0000304 // Use the default implementation.
Bob Wilson2dc4f542009-03-20 22:42:55 +0000305 setOperationAction(ISD::VASTART, MVT::Other, Custom);
306 setOperationAction(ISD::VAARG, MVT::Other, Expand);
307 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
308 setOperationAction(ISD::VAEND, MVT::Other, Expand);
309 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000310 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000311 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
312 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000313
Evan Chengd27c9fc2009-07-03 01:43:10 +0000314 if (!Subtarget->hasV6Ops() && !Subtarget->isThumb2()) {
Evan Chenga8e29892007-01-19 07:51:42 +0000315 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
316 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
317 }
318 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
319
David Goodwinf1daf7d2009-07-08 23:10:31 +0000320 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only())
Evan Chengc7c77292008-11-04 19:57:48 +0000321 // Turn f64->i64 into FMRRD, i64 -> f64 to FMDRR iff target supports vfp2.
Evan Chenga8e29892007-01-19 07:51:42 +0000322 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Custom);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000323
324 // We want to custom lower some of our intrinsics.
325 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
326
Bob Wilson2dc4f542009-03-20 22:42:55 +0000327 setOperationAction(ISD::SETCC, MVT::i32, Expand);
328 setOperationAction(ISD::SETCC, MVT::f32, Expand);
329 setOperationAction(ISD::SETCC, MVT::f64, Expand);
330 setOperationAction(ISD::SELECT, MVT::i32, Expand);
331 setOperationAction(ISD::SELECT, MVT::f32, Expand);
332 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000333 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
334 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
335 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
336
Bob Wilson2dc4f542009-03-20 22:42:55 +0000337 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
338 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
339 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
340 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
341 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000342
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000343 // We don't support sin/cos/fmod/copysign/pow
Bob Wilson2dc4f542009-03-20 22:42:55 +0000344 setOperationAction(ISD::FSIN, MVT::f64, Expand);
345 setOperationAction(ISD::FSIN, MVT::f32, Expand);
346 setOperationAction(ISD::FCOS, MVT::f32, Expand);
347 setOperationAction(ISD::FCOS, MVT::f64, Expand);
348 setOperationAction(ISD::FREM, MVT::f64, Expand);
349 setOperationAction(ISD::FREM, MVT::f32, Expand);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000350 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Evan Cheng110cf482008-04-01 01:50:16 +0000351 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
352 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
353 }
Bob Wilson2dc4f542009-03-20 22:42:55 +0000354 setOperationAction(ISD::FPOW, MVT::f64, Expand);
355 setOperationAction(ISD::FPOW, MVT::f32, Expand);
356
Evan Chenga8e29892007-01-19 07:51:42 +0000357 // int <-> fp are custom expanded into bit_convert + ARMISD ops.
David Goodwinf1daf7d2009-07-08 23:10:31 +0000358 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Evan Cheng110cf482008-04-01 01:50:16 +0000359 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
360 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
361 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
362 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
363 }
Evan Chenga8e29892007-01-19 07:51:42 +0000364
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +0000365 // We have target-specific dag combine patterns for the following nodes:
366 // ARMISD::FMRRD - No need to call setTargetDAGCombine
Chris Lattnerd1980a52009-03-12 06:52:53 +0000367 setTargetDAGCombine(ISD::ADD);
368 setTargetDAGCombine(ISD::SUB);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000369
Evan Chenga8e29892007-01-19 07:51:42 +0000370 setStackPointerRegisterToSaveRestore(ARM::SP);
Evan Chenga8e29892007-01-19 07:51:42 +0000371 setSchedulingPreference(SchedulingForRegPressure);
Evan Cheng9f8cbd12007-05-18 00:19:34 +0000372 setIfCvtBlockSizeLimit(Subtarget->isThumb() ? 0 : 10);
Evan Cheng97e604e2007-06-19 23:55:02 +0000373 setIfCvtDupBlockSizeLimit(Subtarget->isThumb() ? 0 : 2);
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000374
Evan Cheng8557c2b2009-06-19 01:51:50 +0000375 if (!Subtarget->isThumb()) {
376 // Use branch latency information to determine if-conversion limits.
Evan Chengb1019482009-06-19 07:06:07 +0000377 // FIXME: If-converter should use instruction latency of the branch being
378 // eliminated to compute the threshold. For ARMv6, the branch "latency"
379 // varies depending on whether it's dynamically or statically predicted
380 // and on whether the destination is in the prefetch buffer.
Evan Cheng8557c2b2009-06-19 01:51:50 +0000381 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
382 const InstrItineraryData &InstrItins = Subtarget->getInstrItineraryData();
Evan Cheng7a42b082009-06-19 06:56:26 +0000383 unsigned Latency= InstrItins.getLatency(TII->get(ARM::Bcc).getSchedClass());
Evan Cheng8557c2b2009-06-19 01:51:50 +0000384 if (Latency > 1) {
385 setIfCvtBlockSizeLimit(Latency-1);
386 if (Latency > 2)
387 setIfCvtDupBlockSizeLimit(Latency-2);
388 } else {
389 setIfCvtBlockSizeLimit(10);
390 setIfCvtDupBlockSizeLimit(2);
391 }
392 }
393
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000394 maxStoresPerMemcpy = 1; //// temporary - rewrite interface to use type
Bob Wilsone6abdff2009-05-18 20:55:32 +0000395 // Do not enable CodePlacementOpt for now: it currently runs after the
396 // ARMConstantIslandPass and messes up branch relaxation and placement
397 // of constant islands.
398 // benefitFromCodePlacementOpt = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000399}
400
Evan Chenga8e29892007-01-19 07:51:42 +0000401const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const {
402 switch (Opcode) {
403 default: return 0;
404 case ARMISD::Wrapper: return "ARMISD::Wrapper";
Evan Chenga8e29892007-01-19 07:51:42 +0000405 case ARMISD::WrapperJT: return "ARMISD::WrapperJT";
406 case ARMISD::CALL: return "ARMISD::CALL";
Evan Cheng277f0742007-06-19 21:05:09 +0000407 case ARMISD::CALL_PRED: return "ARMISD::CALL_PRED";
Evan Chenga8e29892007-01-19 07:51:42 +0000408 case ARMISD::CALL_NOLINK: return "ARMISD::CALL_NOLINK";
409 case ARMISD::tCALL: return "ARMISD::tCALL";
410 case ARMISD::BRCOND: return "ARMISD::BRCOND";
411 case ARMISD::BR_JT: return "ARMISD::BR_JT";
412 case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG";
413 case ARMISD::PIC_ADD: return "ARMISD::PIC_ADD";
414 case ARMISD::CMP: return "ARMISD::CMP";
David Goodwinc0309b42009-06-29 15:33:01 +0000415 case ARMISD::CMPZ: return "ARMISD::CMPZ";
Evan Chenga8e29892007-01-19 07:51:42 +0000416 case ARMISD::CMPFP: return "ARMISD::CMPFP";
417 case ARMISD::CMPFPw0: return "ARMISD::CMPFPw0";
418 case ARMISD::FMSTAT: return "ARMISD::FMSTAT";
419 case ARMISD::CMOV: return "ARMISD::CMOV";
420 case ARMISD::CNEG: return "ARMISD::CNEG";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000421
Evan Chenga8e29892007-01-19 07:51:42 +0000422 case ARMISD::FTOSI: return "ARMISD::FTOSI";
423 case ARMISD::FTOUI: return "ARMISD::FTOUI";
424 case ARMISD::SITOF: return "ARMISD::SITOF";
425 case ARMISD::UITOF: return "ARMISD::UITOF";
Evan Chenga8e29892007-01-19 07:51:42 +0000426
427 case ARMISD::SRL_FLAG: return "ARMISD::SRL_FLAG";
428 case ARMISD::SRA_FLAG: return "ARMISD::SRA_FLAG";
429 case ARMISD::RRX: return "ARMISD::RRX";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000430
Evan Chenga8e29892007-01-19 07:51:42 +0000431 case ARMISD::FMRRD: return "ARMISD::FMRRD";
432 case ARMISD::FMDRR: return "ARMISD::FMDRR";
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000433
434 case ARMISD::THREAD_POINTER:return "ARMISD::THREAD_POINTER";
Bob Wilson5bafff32009-06-22 23:27:02 +0000435
436 case ARMISD::VCEQ: return "ARMISD::VCEQ";
437 case ARMISD::VCGE: return "ARMISD::VCGE";
438 case ARMISD::VCGEU: return "ARMISD::VCGEU";
439 case ARMISD::VCGT: return "ARMISD::VCGT";
440 case ARMISD::VCGTU: return "ARMISD::VCGTU";
441 case ARMISD::VTST: return "ARMISD::VTST";
442
443 case ARMISD::VSHL: return "ARMISD::VSHL";
444 case ARMISD::VSHRs: return "ARMISD::VSHRs";
445 case ARMISD::VSHRu: return "ARMISD::VSHRu";
446 case ARMISD::VSHLLs: return "ARMISD::VSHLLs";
447 case ARMISD::VSHLLu: return "ARMISD::VSHLLu";
448 case ARMISD::VSHLLi: return "ARMISD::VSHLLi";
449 case ARMISD::VSHRN: return "ARMISD::VSHRN";
450 case ARMISD::VRSHRs: return "ARMISD::VRSHRs";
451 case ARMISD::VRSHRu: return "ARMISD::VRSHRu";
452 case ARMISD::VRSHRN: return "ARMISD::VRSHRN";
453 case ARMISD::VQSHLs: return "ARMISD::VQSHLs";
454 case ARMISD::VQSHLu: return "ARMISD::VQSHLu";
455 case ARMISD::VQSHLsu: return "ARMISD::VQSHLsu";
456 case ARMISD::VQSHRNs: return "ARMISD::VQSHRNs";
457 case ARMISD::VQSHRNu: return "ARMISD::VQSHRNu";
458 case ARMISD::VQSHRNsu: return "ARMISD::VQSHRNsu";
459 case ARMISD::VQRSHRNs: return "ARMISD::VQRSHRNs";
460 case ARMISD::VQRSHRNu: return "ARMISD::VQRSHRNu";
461 case ARMISD::VQRSHRNsu: return "ARMISD::VQRSHRNsu";
462 case ARMISD::VGETLANEu: return "ARMISD::VGETLANEu";
463 case ARMISD::VGETLANEs: return "ARMISD::VGETLANEs";
464 case ARMISD::VDUPLANEQ: return "ARMISD::VDUPLANEQ";
Evan Chenga8e29892007-01-19 07:51:42 +0000465 }
466}
467
Bill Wendlingb4202b82009-07-01 18:50:55 +0000468/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000469unsigned ARMTargetLowering::getFunctionAlignment(const Function *F) const {
470 return getTargetMachine().getSubtarget<ARMSubtarget>().isThumb() ? 1 : 2;
471}
472
Evan Chenga8e29892007-01-19 07:51:42 +0000473//===----------------------------------------------------------------------===//
474// Lowering Code
475//===----------------------------------------------------------------------===//
476
Evan Chenga8e29892007-01-19 07:51:42 +0000477/// IntCCToARMCC - Convert a DAG integer condition code to an ARM CC
478static ARMCC::CondCodes IntCCToARMCC(ISD::CondCode CC) {
479 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000480 default: llvm_unreachable("Unknown condition code!");
Evan Chenga8e29892007-01-19 07:51:42 +0000481 case ISD::SETNE: return ARMCC::NE;
482 case ISD::SETEQ: return ARMCC::EQ;
483 case ISD::SETGT: return ARMCC::GT;
484 case ISD::SETGE: return ARMCC::GE;
485 case ISD::SETLT: return ARMCC::LT;
486 case ISD::SETLE: return ARMCC::LE;
487 case ISD::SETUGT: return ARMCC::HI;
488 case ISD::SETUGE: return ARMCC::HS;
489 case ISD::SETULT: return ARMCC::LO;
490 case ISD::SETULE: return ARMCC::LS;
491 }
492}
493
494/// FPCCToARMCC - Convert a DAG fp condition code to an ARM CC. It
495/// returns true if the operands should be inverted to form the proper
496/// comparison.
497static bool FPCCToARMCC(ISD::CondCode CC, ARMCC::CondCodes &CondCode,
498 ARMCC::CondCodes &CondCode2) {
499 bool Invert = false;
500 CondCode2 = ARMCC::AL;
501 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000502 default: llvm_unreachable("Unknown FP condition!");
Evan Chenga8e29892007-01-19 07:51:42 +0000503 case ISD::SETEQ:
504 case ISD::SETOEQ: CondCode = ARMCC::EQ; break;
505 case ISD::SETGT:
506 case ISD::SETOGT: CondCode = ARMCC::GT; break;
507 case ISD::SETGE:
508 case ISD::SETOGE: CondCode = ARMCC::GE; break;
509 case ISD::SETOLT: CondCode = ARMCC::MI; break;
510 case ISD::SETOLE: CondCode = ARMCC::GT; Invert = true; break;
511 case ISD::SETONE: CondCode = ARMCC::MI; CondCode2 = ARMCC::GT; break;
512 case ISD::SETO: CondCode = ARMCC::VC; break;
513 case ISD::SETUO: CondCode = ARMCC::VS; break;
514 case ISD::SETUEQ: CondCode = ARMCC::EQ; CondCode2 = ARMCC::VS; break;
515 case ISD::SETUGT: CondCode = ARMCC::HI; break;
516 case ISD::SETUGE: CondCode = ARMCC::PL; break;
517 case ISD::SETLT:
518 case ISD::SETULT: CondCode = ARMCC::LT; break;
519 case ISD::SETLE:
520 case ISD::SETULE: CondCode = ARMCC::LE; break;
521 case ISD::SETNE:
522 case ISD::SETUNE: CondCode = ARMCC::NE; break;
523 }
524 return Invert;
525}
526
Bob Wilson1f595bb2009-04-17 19:07:39 +0000527//===----------------------------------------------------------------------===//
528// Calling Convention Implementation
529//
530// The lower operations present on calling convention works on this order:
531// LowerCALL (virt regs --> phys regs, virt regs --> stack)
532// LowerFORMAL_ARGUMENTS (phys --> virt regs, stack --> virt regs)
533// LowerRET (virt regs --> phys regs)
534// LowerCALL (phys regs --> virt regs)
535//
536//===----------------------------------------------------------------------===//
537
538#include "ARMGenCallingConv.inc"
539
540// APCS f64 is in register pairs, possibly split to stack
Bob Wilson5bafff32009-06-22 23:27:02 +0000541static bool f64AssignAPCS(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
542 CCValAssign::LocInfo &LocInfo,
543 CCState &State, bool CanFail) {
544 static const unsigned RegList[] = { ARM::R0, ARM::R1, ARM::R2, ARM::R3 };
545
546 // Try to get the first register.
547 if (unsigned Reg = State.AllocateReg(RegList, 4))
548 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
549 else {
550 // For the 2nd half of a v2f64, do not fail.
551 if (CanFail)
552 return false;
553
554 // Put the whole thing on the stack.
555 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
556 State.AllocateStack(8, 4),
557 LocVT, LocInfo));
558 return true;
559 }
560
561 // Try to get the second register.
562 if (unsigned Reg = State.AllocateReg(RegList, 4))
563 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
564 else
565 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
566 State.AllocateStack(4, 4),
567 LocVT, LocInfo));
568 return true;
569}
570
Bob Wilsondee46d72009-04-17 20:35:10 +0000571static bool CC_ARM_APCS_Custom_f64(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000572 CCValAssign::LocInfo &LocInfo,
573 ISD::ArgFlagsTy &ArgFlags,
574 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000575 if (!f64AssignAPCS(ValNo, ValVT, LocVT, LocInfo, State, true))
576 return false;
577 if (LocVT == MVT::v2f64 &&
578 !f64AssignAPCS(ValNo, ValVT, LocVT, LocInfo, State, false))
579 return false;
Bob Wilsone65586b2009-04-17 20:40:45 +0000580 return true; // we handled it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000581}
582
583// AAPCS f64 is in aligned register pairs
Bob Wilson5bafff32009-06-22 23:27:02 +0000584static bool f64AssignAAPCS(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
585 CCValAssign::LocInfo &LocInfo,
586 CCState &State, bool CanFail) {
587 static const unsigned HiRegList[] = { ARM::R0, ARM::R2 };
588 static const unsigned LoRegList[] = { ARM::R1, ARM::R3 };
589
590 unsigned Reg = State.AllocateReg(HiRegList, LoRegList, 2);
591 if (Reg == 0) {
592 // For the 2nd half of a v2f64, do not just fail.
593 if (CanFail)
594 return false;
595
596 // Put the whole thing on the stack.
597 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
598 State.AllocateStack(8, 8),
599 LocVT, LocInfo));
600 return true;
601 }
602
603 unsigned i;
604 for (i = 0; i < 2; ++i)
605 if (HiRegList[i] == Reg)
606 break;
607
608 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
609 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, LoRegList[i],
610 LocVT, LocInfo));
611 return true;
612}
613
Bob Wilsondee46d72009-04-17 20:35:10 +0000614static bool CC_ARM_AAPCS_Custom_f64(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000615 CCValAssign::LocInfo &LocInfo,
616 ISD::ArgFlagsTy &ArgFlags,
617 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000618 if (!f64AssignAAPCS(ValNo, ValVT, LocVT, LocInfo, State, true))
619 return false;
620 if (LocVT == MVT::v2f64 &&
621 !f64AssignAAPCS(ValNo, ValVT, LocVT, LocInfo, State, false))
622 return false;
623 return true; // we handled it
624}
625
626static bool f64RetAssign(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
627 CCValAssign::LocInfo &LocInfo, CCState &State) {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000628 static const unsigned HiRegList[] = { ARM::R0, ARM::R2 };
629 static const unsigned LoRegList[] = { ARM::R1, ARM::R3 };
630
Bob Wilsone65586b2009-04-17 20:40:45 +0000631 unsigned Reg = State.AllocateReg(HiRegList, LoRegList, 2);
632 if (Reg == 0)
633 return false; // we didn't handle it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000634
Bob Wilsone65586b2009-04-17 20:40:45 +0000635 unsigned i;
636 for (i = 0; i < 2; ++i)
637 if (HiRegList[i] == Reg)
638 break;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000639
Bob Wilson5bafff32009-06-22 23:27:02 +0000640 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bob Wilsone65586b2009-04-17 20:40:45 +0000641 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, LoRegList[i],
Bob Wilson5bafff32009-06-22 23:27:02 +0000642 LocVT, LocInfo));
643 return true;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000644}
645
Bob Wilsondee46d72009-04-17 20:35:10 +0000646static bool RetCC_ARM_APCS_Custom_f64(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000647 CCValAssign::LocInfo &LocInfo,
648 ISD::ArgFlagsTy &ArgFlags,
649 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000650 if (!f64RetAssign(ValNo, ValVT, LocVT, LocInfo, State))
651 return false;
652 if (LocVT == MVT::v2f64 && !f64RetAssign(ValNo, ValVT, LocVT, LocInfo, State))
653 return false;
Bob Wilsone65586b2009-04-17 20:40:45 +0000654 return true; // we handled it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000655}
656
Bob Wilsondee46d72009-04-17 20:35:10 +0000657static bool RetCC_ARM_AAPCS_Custom_f64(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000658 CCValAssign::LocInfo &LocInfo,
659 ISD::ArgFlagsTy &ArgFlags,
660 CCState &State) {
661 return RetCC_ARM_APCS_Custom_f64(ValNo, ValVT, LocVT, LocInfo, ArgFlags,
662 State);
663}
664
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000665/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
666/// given CallingConvention value.
667CCAssignFn *ARMTargetLowering::CCAssignFnForNode(unsigned CC,
668 bool Return) const {
669 switch (CC) {
670 default:
Torok Edwinc23197a2009-07-14 16:55:14 +0000671 llvm_unreachable("Unsupported calling convention");
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000672 case CallingConv::C:
673 case CallingConv::Fast:
674 // Use target triple & subtarget features to do actual dispatch.
675 if (Subtarget->isAAPCS_ABI()) {
676 if (Subtarget->hasVFP2() &&
677 FloatABIType == FloatABI::Hard)
678 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
679 else
680 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
681 } else
682 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
683 case CallingConv::ARM_AAPCS_VFP:
684 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
685 case CallingConv::ARM_AAPCS:
686 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
687 case CallingConv::ARM_APCS:
688 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
689 }
690}
691
Bob Wilson1f595bb2009-04-17 19:07:39 +0000692/// LowerCallResult - Lower the result values of an ISD::CALL into the
693/// appropriate copies out of appropriate physical registers. This assumes that
694/// Chain/InFlag are the input chain/flag to use, and that TheCall is the call
695/// being lowered. The returns a SDNode with the same number of values as the
696/// ISD::CALL.
697SDNode *ARMTargetLowering::
698LowerCallResult(SDValue Chain, SDValue InFlag, CallSDNode *TheCall,
699 unsigned CallingConv, SelectionDAG &DAG) {
700
701 DebugLoc dl = TheCall->getDebugLoc();
702 // Assign locations to each value returned by this call.
703 SmallVector<CCValAssign, 16> RVLocs;
704 bool isVarArg = TheCall->isVarArg();
Owen Andersond1474d02009-07-09 17:57:24 +0000705 CCState CCInfo(CallingConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +0000706 RVLocs, *DAG.getContext());
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000707 CCInfo.AnalyzeCallResult(TheCall,
708 CCAssignFnForNode(CallingConv, /* Return*/ true));
Bob Wilson1f595bb2009-04-17 19:07:39 +0000709
710 SmallVector<SDValue, 8> ResultVals;
711
712 // Copy all of the result registers out of their specified physreg.
713 for (unsigned i = 0; i != RVLocs.size(); ++i) {
714 CCValAssign VA = RVLocs[i];
715
Bob Wilson80915242009-04-25 00:33:20 +0000716 SDValue Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000717 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000718 // Handle f64 or half of a v2f64.
Bob Wilson80915242009-04-25 00:33:20 +0000719 SDValue Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000720 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000721 Chain = Lo.getValue(1);
722 InFlag = Lo.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000723 VA = RVLocs[++i]; // skip ahead to next loc
Bob Wilson80915242009-04-25 00:33:20 +0000724 SDValue Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000725 InFlag);
726 Chain = Hi.getValue(1);
727 InFlag = Hi.getValue(2);
Bob Wilson80915242009-04-25 00:33:20 +0000728 Val = DAG.getNode(ARMISD::FMDRR, dl, MVT::f64, Lo, Hi);
Bob Wilson5bafff32009-06-22 23:27:02 +0000729
730 if (VA.getLocVT() == MVT::v2f64) {
731 SDValue Vec = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
732 Vec = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
733 DAG.getConstant(0, MVT::i32));
734
735 VA = RVLocs[++i]; // skip ahead to next loc
736 Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
737 Chain = Lo.getValue(1);
738 InFlag = Lo.getValue(2);
739 VA = RVLocs[++i]; // skip ahead to next loc
740 Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
741 Chain = Hi.getValue(1);
742 InFlag = Hi.getValue(2);
743 Val = DAG.getNode(ARMISD::FMDRR, dl, MVT::f64, Lo, Hi);
744 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
745 DAG.getConstant(1, MVT::i32));
746 }
Bob Wilson1f595bb2009-04-17 19:07:39 +0000747 } else {
Bob Wilson80915242009-04-25 00:33:20 +0000748 Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(),
749 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000750 Chain = Val.getValue(1);
751 InFlag = Val.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000752 }
Bob Wilson80915242009-04-25 00:33:20 +0000753
754 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000755 default: llvm_unreachable("Unknown loc info!");
Bob Wilson80915242009-04-25 00:33:20 +0000756 case CCValAssign::Full: break;
757 case CCValAssign::BCvt:
758 Val = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), Val);
759 break;
760 }
761
762 ResultVals.push_back(Val);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000763 }
764
765 // Merge everything together with a MERGE_VALUES node.
766 ResultVals.push_back(Chain);
767 return DAG.getNode(ISD::MERGE_VALUES, dl, TheCall->getVTList(),
768 &ResultVals[0], ResultVals.size()).getNode();
769}
770
771/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
772/// by "Src" to address "Dst" of size "Size". Alignment information is
Bob Wilsondee46d72009-04-17 20:35:10 +0000773/// specified by the specific parameter attribute. The copy will be passed as
Bob Wilson1f595bb2009-04-17 19:07:39 +0000774/// a byval function parameter.
775/// Sometimes what we are copying is the end of a larger object, the part that
776/// does not fit in registers.
777static SDValue
778CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
779 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
780 DebugLoc dl) {
781 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
782 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
783 /*AlwaysInline=*/false, NULL, 0, NULL, 0);
784}
785
Bob Wilsondee46d72009-04-17 20:35:10 +0000786/// LowerMemOpCallTo - Store the argument to the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +0000787SDValue
788ARMTargetLowering::LowerMemOpCallTo(CallSDNode *TheCall, SelectionDAG &DAG,
789 const SDValue &StackPtr,
Bob Wilsondee46d72009-04-17 20:35:10 +0000790 const CCValAssign &VA, SDValue Chain,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000791 SDValue Arg, ISD::ArgFlagsTy Flags) {
792 DebugLoc dl = TheCall->getDebugLoc();
793 unsigned LocMemOffset = VA.getLocMemOffset();
794 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
795 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
796 if (Flags.isByVal()) {
797 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
798 }
799 return DAG.getStore(Chain, dl, Arg, PtrOff,
800 PseudoSourceValue::getStack(), LocMemOffset);
Evan Chenga8e29892007-01-19 07:51:42 +0000801}
802
Bob Wilson5bafff32009-06-22 23:27:02 +0000803void ARMTargetLowering::PassF64ArgInRegs(CallSDNode *TheCall, SelectionDAG &DAG,
804 SDValue Chain, SDValue &Arg,
805 RegsToPassVector &RegsToPass,
806 CCValAssign &VA, CCValAssign &NextVA,
807 SDValue &StackPtr,
808 SmallVector<SDValue, 8> &MemOpChains,
809 ISD::ArgFlagsTy Flags) {
810 DebugLoc dl = TheCall->getDebugLoc();
811
812 SDValue fmrrd = DAG.getNode(ARMISD::FMRRD, dl,
813 DAG.getVTList(MVT::i32, MVT::i32), Arg);
814 RegsToPass.push_back(std::make_pair(VA.getLocReg(), fmrrd));
815
816 if (NextVA.isRegLoc())
817 RegsToPass.push_back(std::make_pair(NextVA.getLocReg(), fmrrd.getValue(1)));
818 else {
819 assert(NextVA.isMemLoc());
820 if (StackPtr.getNode() == 0)
821 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
822
823 MemOpChains.push_back(LowerMemOpCallTo(TheCall, DAG, StackPtr, NextVA,
824 Chain, fmrrd.getValue(1), Flags));
825 }
826}
827
Evan Chengfc403422007-02-03 08:53:01 +0000828/// LowerCALL - Lowering a ISD::CALL node into a callseq_start <-
829/// ARMISD:CALL <- callseq_end chain. Also add input and output parameter
830/// nodes.
Dan Gohman475871a2008-07-27 21:46:04 +0000831SDValue ARMTargetLowering::LowerCALL(SDValue Op, SelectionDAG &DAG) {
Dan Gohman095cc292008-09-13 01:54:27 +0000832 CallSDNode *TheCall = cast<CallSDNode>(Op.getNode());
Bob Wilson1f595bb2009-04-17 19:07:39 +0000833 MVT RetVT = TheCall->getRetValType(0);
834 SDValue Chain = TheCall->getChain();
835 unsigned CC = TheCall->getCallingConv();
Bob Wilson1f595bb2009-04-17 19:07:39 +0000836 bool isVarArg = TheCall->isVarArg();
837 SDValue Callee = TheCall->getCallee();
838 DebugLoc dl = TheCall->getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +0000839
Bob Wilson1f595bb2009-04-17 19:07:39 +0000840 // Analyze operands of the call, assigning locations to each operand.
841 SmallVector<CCValAssign, 16> ArgLocs;
Owen Andersone922c022009-07-22 00:24:57 +0000842 CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs, *DAG.getContext());
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000843 CCInfo.AnalyzeCallOperands(TheCall, CCAssignFnForNode(CC, /* Return*/ false));
Evan Chenga8e29892007-01-19 07:51:42 +0000844
Bob Wilson1f595bb2009-04-17 19:07:39 +0000845 // Get a count of how many bytes are to be pushed on the stack.
846 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +0000847
848 // Adjust the stack pointer for the new arguments...
849 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +0000850 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Evan Chenga8e29892007-01-19 07:51:42 +0000851
Dan Gohman475871a2008-07-27 21:46:04 +0000852 SDValue StackPtr = DAG.getRegister(ARM::SP, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000853
Bob Wilson5bafff32009-06-22 23:27:02 +0000854 RegsToPassVector RegsToPass;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000855 SmallVector<SDValue, 8> MemOpChains;
Evan Chenga8e29892007-01-19 07:51:42 +0000856
Bob Wilson1f595bb2009-04-17 19:07:39 +0000857 // Walk the register/memloc assignments, inserting copies/loads. In the case
Bob Wilsondee46d72009-04-17 20:35:10 +0000858 // of tail call optimization, arguments are handled later.
Bob Wilson1f595bb2009-04-17 19:07:39 +0000859 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
860 i != e;
861 ++i, ++realArgIdx) {
862 CCValAssign &VA = ArgLocs[i];
863 SDValue Arg = TheCall->getArg(realArgIdx);
864 ISD::ArgFlagsTy Flags = TheCall->getArgFlags(realArgIdx);
Evan Chenga8e29892007-01-19 07:51:42 +0000865
Bob Wilson1f595bb2009-04-17 19:07:39 +0000866 // Promote the value if needed.
867 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000868 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +0000869 case CCValAssign::Full: break;
870 case CCValAssign::SExt:
871 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
872 break;
873 case CCValAssign::ZExt:
874 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
875 break;
876 case CCValAssign::AExt:
877 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
878 break;
879 case CCValAssign::BCvt:
880 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
881 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000882 }
883
Bob Wilson5bafff32009-06-22 23:27:02 +0000884 // f64 and v2f64 are passed in i32 pairs and must be split into pieces
Bob Wilson1f595bb2009-04-17 19:07:39 +0000885 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000886 if (VA.getLocVT() == MVT::v2f64) {
887 SDValue Op0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
888 DAG.getConstant(0, MVT::i32));
889 SDValue Op1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
890 DAG.getConstant(1, MVT::i32));
Bob Wilson1f595bb2009-04-17 19:07:39 +0000891
Bob Wilson5bafff32009-06-22 23:27:02 +0000892 PassF64ArgInRegs(TheCall, DAG, Chain, Op0, RegsToPass,
893 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
894
895 VA = ArgLocs[++i]; // skip ahead to next loc
896 if (VA.isRegLoc()) {
897 PassF64ArgInRegs(TheCall, DAG, Chain, Op1, RegsToPass,
898 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
899 } else {
900 assert(VA.isMemLoc());
901 if (StackPtr.getNode() == 0)
902 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
903
904 MemOpChains.push_back(LowerMemOpCallTo(TheCall, DAG, StackPtr, VA,
905 Chain, Op1, Flags));
906 }
907 } else {
908 PassF64ArgInRegs(TheCall, DAG, Chain, Arg, RegsToPass, VA, ArgLocs[++i],
909 StackPtr, MemOpChains, Flags);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000910 }
911 } else if (VA.isRegLoc()) {
912 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
913 } else {
914 assert(VA.isMemLoc());
915 if (StackPtr.getNode() == 0)
916 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
917
918 MemOpChains.push_back(LowerMemOpCallTo(TheCall, DAG, StackPtr, VA,
919 Chain, Arg, Flags));
920 }
Evan Chenga8e29892007-01-19 07:51:42 +0000921 }
922
923 if (!MemOpChains.empty())
Dale Johannesen33c960f2009-02-04 20:06:27 +0000924 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Evan Chenga8e29892007-01-19 07:51:42 +0000925 &MemOpChains[0], MemOpChains.size());
926
927 // Build a sequence of copy-to-reg nodes chained together with token chain
928 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +0000929 SDValue InFlag;
Evan Chenga8e29892007-01-19 07:51:42 +0000930 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Bob Wilson2dc4f542009-03-20 22:42:55 +0000931 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen33c960f2009-02-04 20:06:27 +0000932 RegsToPass[i].second, InFlag);
Evan Chenga8e29892007-01-19 07:51:42 +0000933 InFlag = Chain.getValue(1);
934 }
935
Bill Wendling056292f2008-09-16 21:48:12 +0000936 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
937 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
938 // node so that legalize doesn't hack it.
Evan Chenga8e29892007-01-19 07:51:42 +0000939 bool isDirect = false;
940 bool isARMFunc = false;
Evan Cheng277f0742007-06-19 21:05:09 +0000941 bool isLocalARMFunc = false;
Evan Chenga8e29892007-01-19 07:51:42 +0000942 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
943 GlobalValue *GV = G->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +0000944 isDirect = true;
Chris Lattner4fb63d02009-07-15 04:12:33 +0000945 bool isExt = GV->isDeclaration() || GV->isWeakForLinker();
Evan Cheng970a4192007-01-19 19:28:01 +0000946 bool isStub = (isExt && Subtarget->isTargetDarwin()) &&
Evan Chenga8e29892007-01-19 07:51:42 +0000947 getTargetMachine().getRelocationModel() != Reloc::Static;
948 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Cheng277f0742007-06-19 21:05:09 +0000949 // ARM call to a local ARM function is predicable.
950 isLocalARMFunc = !Subtarget->isThumb() && !isExt;
Evan Chengc60e76d2007-01-30 20:37:08 +0000951 // tBX takes a register source operand.
David Goodwinf1daf7d2009-07-08 23:10:31 +0000952 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chengc60e76d2007-01-30 20:37:08 +0000953 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, ARMPCLabelIndex,
954 ARMCP::CPStub, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +0000955 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Dale Johannesenb300d2a2009-02-07 00:55:49 +0000956 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000957 Callee = DAG.getLoad(getPointerTy(), dl,
958 DAG.getEntryNode(), CPAddr, NULL, 0);
Dan Gohman475871a2008-07-27 21:46:04 +0000959 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000960 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +0000961 getPointerTy(), Callee, PICLabel);
Evan Chengc60e76d2007-01-30 20:37:08 +0000962 } else
963 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy());
Bill Wendling056292f2008-09-16 21:48:12 +0000964 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000965 isDirect = true;
Evan Cheng970a4192007-01-19 19:28:01 +0000966 bool isStub = Subtarget->isTargetDarwin() &&
Evan Chenga8e29892007-01-19 07:51:42 +0000967 getTargetMachine().getRelocationModel() != Reloc::Static;
968 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Chengc60e76d2007-01-30 20:37:08 +0000969 // tBX takes a register source operand.
970 const char *Sym = S->getSymbol();
David Goodwinf1daf7d2009-07-08 23:10:31 +0000971 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chengc60e76d2007-01-30 20:37:08 +0000972 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(Sym, ARMPCLabelIndex,
973 ARMCP::CPStub, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +0000974 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Dale Johannesenb300d2a2009-02-07 00:55:49 +0000975 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000976 Callee = DAG.getLoad(getPointerTy(), dl,
Bob Wilson2dc4f542009-03-20 22:42:55 +0000977 DAG.getEntryNode(), CPAddr, NULL, 0);
Dan Gohman475871a2008-07-27 21:46:04 +0000978 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000979 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +0000980 getPointerTy(), Callee, PICLabel);
Evan Chengc60e76d2007-01-30 20:37:08 +0000981 } else
Bill Wendling056292f2008-09-16 21:48:12 +0000982 Callee = DAG.getTargetExternalSymbol(Sym, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +0000983 }
984
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +0000985 // FIXME: handle tail calls differently.
986 unsigned CallOpc;
David Goodwinf1daf7d2009-07-08 23:10:31 +0000987 if (Subtarget->isThumb1Only()) {
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +0000988 if (!Subtarget->hasV5TOps() && (!isDirect || isARMFunc))
989 CallOpc = ARMISD::CALL_NOLINK;
990 else
991 CallOpc = isARMFunc ? ARMISD::CALL : ARMISD::tCALL;
992 } else {
993 CallOpc = (isDirect || Subtarget->hasV5TOps())
Evan Cheng277f0742007-06-19 21:05:09 +0000994 ? (isLocalARMFunc ? ARMISD::CALL_PRED : ARMISD::CALL)
995 : ARMISD::CALL_NOLINK;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +0000996 }
David Goodwinf1daf7d2009-07-08 23:10:31 +0000997 if (CallOpc == ARMISD::CALL_NOLINK && !Subtarget->isThumb1Only()) {
Lauro Ramos Venanciob8a93a42007-03-27 16:19:21 +0000998 // implicit def LR - LR mustn't be allocated as GRP:$dst of CALL_NOLINK
Dale Johannesene8d72302009-02-06 23:05:02 +0000999 Chain = DAG.getCopyToReg(Chain, dl, ARM::LR, DAG.getUNDEF(MVT::i32),InFlag);
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001000 InFlag = Chain.getValue(1);
1001 }
1002
Dan Gohman475871a2008-07-27 21:46:04 +00001003 std::vector<SDValue> Ops;
Evan Chenga8e29892007-01-19 07:51:42 +00001004 Ops.push_back(Chain);
1005 Ops.push_back(Callee);
1006
1007 // Add argument registers to the end of the list so that they are known live
1008 // into the call.
1009 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1010 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1011 RegsToPass[i].second.getValueType()));
1012
Gabor Greifba36cb52008-08-28 21:40:38 +00001013 if (InFlag.getNode())
Evan Chenga8e29892007-01-19 07:51:42 +00001014 Ops.push_back(InFlag);
Duncan Sands4bdcb612008-07-02 17:40:58 +00001015 // Returns a chain and a flag for retval copy to use.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001016 Chain = DAG.getNode(CallOpc, dl, DAG.getVTList(MVT::Other, MVT::Flag),
Duncan Sands4bdcb612008-07-02 17:40:58 +00001017 &Ops[0], Ops.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001018 InFlag = Chain.getValue(1);
1019
Chris Lattnere563bbc2008-10-11 22:08:30 +00001020 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1021 DAG.getIntPtrConstant(0, true), InFlag);
Evan Chenga8e29892007-01-19 07:51:42 +00001022 if (RetVT != MVT::Other)
1023 InFlag = Chain.getValue(1);
1024
Bob Wilson1f595bb2009-04-17 19:07:39 +00001025 // Handle result values, copying them out of physregs into vregs that we
1026 // return.
1027 return SDValue(LowerCallResult(Chain, InFlag, TheCall, CC, DAG),
1028 Op.getResNo());
Evan Chenga8e29892007-01-19 07:51:42 +00001029}
1030
Bob Wilson1f595bb2009-04-17 19:07:39 +00001031SDValue ARMTargetLowering::LowerRET(SDValue Op, SelectionDAG &DAG) {
1032 // The chain is always operand #0
Dan Gohman475871a2008-07-27 21:46:04 +00001033 SDValue Chain = Op.getOperand(0);
Dale Johannesena05dca42009-02-04 23:02:30 +00001034 DebugLoc dl = Op.getDebugLoc();
Bob Wilson2dc4f542009-03-20 22:42:55 +00001035
Bob Wilsondee46d72009-04-17 20:35:10 +00001036 // CCValAssign - represent the assignment of the return value to a location.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001037 SmallVector<CCValAssign, 16> RVLocs;
1038 unsigned CC = DAG.getMachineFunction().getFunction()->getCallingConv();
1039 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
1040
Bob Wilsondee46d72009-04-17 20:35:10 +00001041 // CCState - Info about the registers and stack slots.
Owen Andersone922c022009-07-22 00:24:57 +00001042 CCState CCInfo(CC, isVarArg, getTargetMachine(), RVLocs, *DAG.getContext());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001043
Bob Wilsondee46d72009-04-17 20:35:10 +00001044 // Analyze return values of ISD::RET.
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001045 CCInfo.AnalyzeReturn(Op.getNode(), CCAssignFnForNode(CC, /* Return */ true));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001046
1047 // If this is the first return lowered for this function, add
1048 // the regs to the liveout set for the function.
1049 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
1050 for (unsigned i = 0; i != RVLocs.size(); ++i)
1051 if (RVLocs[i].isRegLoc())
1052 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Evan Chenga8e29892007-01-19 07:51:42 +00001053 }
1054
Bob Wilson1f595bb2009-04-17 19:07:39 +00001055 SDValue Flag;
1056
1057 // Copy the result values into the output registers.
1058 for (unsigned i = 0, realRVLocIdx = 0;
1059 i != RVLocs.size();
1060 ++i, ++realRVLocIdx) {
1061 CCValAssign &VA = RVLocs[i];
1062 assert(VA.isRegLoc() && "Can only return in registers!");
1063
1064 // ISD::RET => ret chain, (regnum1,val1), ...
1065 // So i*2+1 index only the regnums
1066 SDValue Arg = Op.getOperand(realRVLocIdx*2+1);
1067
1068 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001069 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001070 case CCValAssign::Full: break;
1071 case CCValAssign::BCvt:
1072 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
1073 break;
1074 }
1075
Bob Wilson1f595bb2009-04-17 19:07:39 +00001076 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001077 if (VA.getLocVT() == MVT::v2f64) {
1078 // Extract the first half and return it in two registers.
1079 SDValue Half = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1080 DAG.getConstant(0, MVT::i32));
1081 SDValue HalfGPRs = DAG.getNode(ARMISD::FMRRD, dl,
1082 DAG.getVTList(MVT::i32, MVT::i32), Half);
1083
1084 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), HalfGPRs, Flag);
1085 Flag = Chain.getValue(1);
1086 VA = RVLocs[++i]; // skip ahead to next loc
1087 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
1088 HalfGPRs.getValue(1), Flag);
1089 Flag = Chain.getValue(1);
1090 VA = RVLocs[++i]; // skip ahead to next loc
1091
1092 // Extract the 2nd half and fall through to handle it as an f64 value.
1093 Arg = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1094 DAG.getConstant(1, MVT::i32));
1095 }
1096 // Legalize ret f64 -> ret 2 x i32. We always have fmrrd if f64 is
1097 // available.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001098 SDValue fmrrd = DAG.getNode(ARMISD::FMRRD, dl,
1099 DAG.getVTList(MVT::i32, MVT::i32), &Arg, 1);
1100 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd, Flag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001101 Flag = Chain.getValue(1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001102 VA = RVLocs[++i]; // skip ahead to next loc
1103 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd.getValue(1),
1104 Flag);
1105 } else
1106 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
1107
Bob Wilsondee46d72009-04-17 20:35:10 +00001108 // Guarantee that all emitted copies are
1109 // stuck together, avoiding something bad.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001110 Flag = Chain.getValue(1);
1111 }
1112
1113 SDValue result;
1114 if (Flag.getNode())
1115 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
1116 else // Return Void
1117 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain);
1118
1119 return result;
Evan Chenga8e29892007-01-19 07:51:42 +00001120}
1121
Bob Wilson2dc4f542009-03-20 22:42:55 +00001122// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
Bob Wilsond2559bf2009-07-13 18:11:36 +00001123// their target counterpart wrapped in the ARMISD::Wrapper node. Suppose N is
Bill Wendling056292f2008-09-16 21:48:12 +00001124// one of the above mentioned nodes. It has to be wrapped because otherwise
1125// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
1126// be used to form addressing mode. These wrapped nodes will be selected
1127// into MOVi.
Dan Gohman475871a2008-07-27 21:46:04 +00001128static SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001129 MVT PtrVT = Op.getValueType();
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001130 // FIXME there is no actual debug info here
1131 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001132 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001133 SDValue Res;
Evan Chenga8e29892007-01-19 07:51:42 +00001134 if (CP->isMachineConstantPoolEntry())
1135 Res = DAG.getTargetConstantPool(CP->getMachineCPVal(), PtrVT,
1136 CP->getAlignment());
1137 else
1138 Res = DAG.getTargetConstantPool(CP->getConstVal(), PtrVT,
1139 CP->getAlignment());
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001140 return DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Res);
Evan Chenga8e29892007-01-19 07:51:42 +00001141}
1142
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001143// Lower ISD::GlobalTLSAddress using the "general dynamic" model
Dan Gohman475871a2008-07-27 21:46:04 +00001144SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001145ARMTargetLowering::LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
1146 SelectionDAG &DAG) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001147 DebugLoc dl = GA->getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001148 MVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001149 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
1150 ARMConstantPoolValue *CPV =
1151 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex, ARMCP::CPValue,
1152 PCAdj, "tlsgd", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001153 SDValue Argument = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001154 Argument = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Argument);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001155 Argument = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Argument, NULL, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001156 SDValue Chain = Argument.getValue(1);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001157
Dan Gohman475871a2008-07-27 21:46:04 +00001158 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001159 Argument = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Argument, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001160
1161 // call __tls_get_addr.
1162 ArgListTy Args;
1163 ArgListEntry Entry;
1164 Entry.Node = Argument;
1165 Entry.Ty = (const Type *) Type::Int32Ty;
1166 Args.push_back(Entry);
Dale Johannesen7d2ad622009-01-30 23:10:59 +00001167 // FIXME: is there useful debug info available here?
Dan Gohman475871a2008-07-27 21:46:04 +00001168 std::pair<SDValue, SDValue> CallResult =
Dale Johannesen86098bd2008-09-26 19:31:26 +00001169 LowerCallTo(Chain, (const Type *) Type::Int32Ty, false, false, false, false,
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00001170 0, CallingConv::C, false,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001171 DAG.getExternalSymbol("__tls_get_addr", PtrVT), Args, DAG, dl);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001172 return CallResult.first;
1173}
1174
1175// Lower ISD::GlobalTLSAddress using the "initial exec" or
1176// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00001177SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001178ARMTargetLowering::LowerToTLSExecModels(GlobalAddressSDNode *GA,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001179 SelectionDAG &DAG) {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001180 GlobalValue *GV = GA->getGlobal();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001181 DebugLoc dl = GA->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00001182 SDValue Offset;
1183 SDValue Chain = DAG.getEntryNode();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001184 MVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001185 // Get the Thread Pointer
Dale Johannesen33c960f2009-02-04 20:06:27 +00001186 SDValue ThreadPointer = DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001187
Chris Lattner4fb63d02009-07-15 04:12:33 +00001188 if (GV->isDeclaration()) {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001189 // initial exec model
1190 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
1191 ARMConstantPoolValue *CPV =
1192 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex, ARMCP::CPValue,
1193 PCAdj, "gottpoff", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001194 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001195 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001196 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset, NULL, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001197 Chain = Offset.getValue(1);
1198
Dan Gohman475871a2008-07-27 21:46:04 +00001199 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001200 Offset = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Offset, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001201
Dale Johannesen33c960f2009-02-04 20:06:27 +00001202 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset, NULL, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001203 } else {
1204 // local exec model
1205 ARMConstantPoolValue *CPV =
1206 new ARMConstantPoolValue(GV, ARMCP::CPValue, "tpoff");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001207 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001208 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001209 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset, NULL, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001210 }
1211
1212 // The address of the thread local variable is the add of the thread
1213 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001214 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001215}
1216
Dan Gohman475871a2008-07-27 21:46:04 +00001217SDValue
1218ARMTargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001219 // TODO: implement the "local dynamic" model
1220 assert(Subtarget->isTargetELF() &&
1221 "TLS not implemented for non-ELF targets");
1222 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1223 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
1224 // otherwise use the "Local Exec" TLS Model
1225 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
1226 return LowerToTLSGeneralDynamicModel(GA, DAG);
1227 else
1228 return LowerToTLSExecModels(GA, DAG);
1229}
1230
Dan Gohman475871a2008-07-27 21:46:04 +00001231SDValue ARMTargetLowering::LowerGlobalAddressELF(SDValue Op,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001232 SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001233 MVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001234 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001235 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
1236 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1237 if (RelocM == Reloc::PIC_) {
Rafael Espindolabb46f522009-01-15 20:18:42 +00001238 bool UseGOTOFF = GV->hasLocalLinkage() || GV->hasHiddenVisibility();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001239 ARMConstantPoolValue *CPV =
1240 new ARMConstantPoolValue(GV, ARMCP::CPValue, UseGOTOFF ? "GOTOFF":"GOT");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001241 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001242 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001243 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Dale Johannesen33c960f2009-02-04 20:06:27 +00001244 CPAddr, NULL, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001245 SDValue Chain = Result.getValue(1);
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001246 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001247 Result = DAG.getNode(ISD::ADD, dl, PtrVT, Result, GOT);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001248 if (!UseGOTOFF)
Dale Johannesen33c960f2009-02-04 20:06:27 +00001249 Result = DAG.getLoad(PtrVT, dl, Chain, Result, NULL, 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001250 return Result;
1251 } else {
Evan Cheng1606e8e2009-03-13 07:51:59 +00001252 SDValue CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001253 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001254 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr, NULL, 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001255 }
1256}
1257
Evan Chenga8e29892007-01-19 07:51:42 +00001258/// GVIsIndirectSymbol - true if the GV will be accessed via an indirect symbol
Evan Cheng97c9bb52007-05-04 00:26:58 +00001259/// even in non-static mode.
1260static bool GVIsIndirectSymbol(GlobalValue *GV, Reloc::Model RelocM) {
Evan Chengae94e592008-12-05 01:06:39 +00001261 // If symbol visibility is hidden, the extra load is not needed if
1262 // the symbol is definitely defined in the current translation unit.
Chris Lattner4fb63d02009-07-15 04:12:33 +00001263 bool isDecl = GV->isDeclaration() || GV->hasAvailableExternallyLinkage();
Evan Chengae94e592008-12-05 01:06:39 +00001264 if (GV->hasHiddenVisibility() && (!isDecl && !GV->hasCommonLinkage()))
1265 return false;
Duncan Sands667d4b82009-03-07 15:45:40 +00001266 return RelocM != Reloc::Static && (isDecl || GV->isWeakForLinker());
Evan Chenga8e29892007-01-19 07:51:42 +00001267}
1268
Dan Gohman475871a2008-07-27 21:46:04 +00001269SDValue ARMTargetLowering::LowerGlobalAddressDarwin(SDValue Op,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001270 SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001271 MVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001272 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001273 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
1274 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
Evan Cheng97c9bb52007-05-04 00:26:58 +00001275 bool IsIndirect = GVIsIndirectSymbol(GV, RelocM);
Dan Gohman475871a2008-07-27 21:46:04 +00001276 SDValue CPAddr;
Evan Chenga8e29892007-01-19 07:51:42 +00001277 if (RelocM == Reloc::Static)
Evan Cheng1606e8e2009-03-13 07:51:59 +00001278 CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001279 else {
1280 unsigned PCAdj = (RelocM != Reloc::PIC_)
1281 ? 0 : (Subtarget->isThumb() ? 4 : 8);
Evan Chengc60e76d2007-01-30 20:37:08 +00001282 ARMCP::ARMCPKind Kind = IsIndirect ? ARMCP::CPNonLazyPtr
1283 : ARMCP::CPValue;
Evan Chenga8e29892007-01-19 07:51:42 +00001284 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, ARMPCLabelIndex,
Evan Chengc60e76d2007-01-30 20:37:08 +00001285 Kind, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001286 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001287 }
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001288 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Evan Chenga8e29892007-01-19 07:51:42 +00001289
Dale Johannesen33c960f2009-02-04 20:06:27 +00001290 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr, NULL, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001291 SDValue Chain = Result.getValue(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001292
1293 if (RelocM == Reloc::PIC_) {
Dan Gohman475871a2008-07-27 21:46:04 +00001294 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001295 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Evan Chenga8e29892007-01-19 07:51:42 +00001296 }
1297 if (IsIndirect)
Dale Johannesen33c960f2009-02-04 20:06:27 +00001298 Result = DAG.getLoad(PtrVT, dl, Chain, Result, NULL, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001299
1300 return Result;
1301}
1302
Dan Gohman475871a2008-07-27 21:46:04 +00001303SDValue ARMTargetLowering::LowerGLOBAL_OFFSET_TABLE(SDValue Op,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001304 SelectionDAG &DAG){
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001305 assert(Subtarget->isTargetELF() &&
1306 "GLOBAL OFFSET TABLE not implemented for non-ELF targets");
Duncan Sands83ec4b62008-06-06 12:08:01 +00001307 MVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001308 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001309 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
1310 ARMConstantPoolValue *CPV = new ARMConstantPoolValue("_GLOBAL_OFFSET_TABLE_",
1311 ARMPCLabelIndex,
1312 ARMCP::CPValue, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001313 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001314 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001315 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr, NULL, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001316 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001317 return DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001318}
1319
Jim Grosbach0e0da732009-05-12 23:59:14 +00001320SDValue
1321ARMTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001322 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001323 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Jim Grosbach0e0da732009-05-12 23:59:14 +00001324 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001325 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00001326 default: return SDValue(); // Don't custom lower most intrinsics.
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001327 case Intrinsic::arm_thread_pointer:
Jim Grosbach0e0da732009-05-12 23:59:14 +00001328 return DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
Jim Grosbachf9570122009-05-14 00:46:35 +00001329 case Intrinsic::eh_sjlj_setjmp:
1330 SDValue Res = DAG.getNode(ARMISD::EH_SJLJ_SETJMP, dl, MVT::i32,
Jim Grosbach0e0da732009-05-12 23:59:14 +00001331 Op.getOperand(1));
1332 return Res;
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001333 }
1334}
1335
Dan Gohman475871a2008-07-27 21:46:04 +00001336static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001337 unsigned VarArgsFrameIndex) {
Evan Chenga8e29892007-01-19 07:51:42 +00001338 // vastart just stores the address of the VarArgsFrameIndex slot into the
1339 // memory location argument.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001340 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001341 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00001342 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001343 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001344 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001345}
1346
Dan Gohman475871a2008-07-27 21:46:04 +00001347SDValue
Bob Wilson5bafff32009-06-22 23:27:02 +00001348ARMTargetLowering::GetF64FormalArgument(CCValAssign &VA, CCValAssign &NextVA,
1349 SDValue &Root, SelectionDAG &DAG,
1350 DebugLoc dl) {
1351 MachineFunction &MF = DAG.getMachineFunction();
1352 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1353
1354 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00001355 if (AFI->isThumb1OnlyFunction())
Bob Wilson5bafff32009-06-22 23:27:02 +00001356 RC = ARM::tGPRRegisterClass;
1357 else
1358 RC = ARM::GPRRegisterClass;
1359
1360 // Transform the arguments stored in physical registers into virtual ones.
1361 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
1362 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
1363
1364 SDValue ArgValue2;
1365 if (NextVA.isMemLoc()) {
1366 unsigned ArgSize = NextVA.getLocVT().getSizeInBits()/8;
1367 MachineFrameInfo *MFI = MF.getFrameInfo();
1368 int FI = MFI->CreateFixedObject(ArgSize, NextVA.getLocMemOffset());
1369
1370 // Create load node to retrieve arguments from the stack.
1371 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1372 ArgValue2 = DAG.getLoad(MVT::i32, dl, Root, FIN, NULL, 0);
1373 } else {
1374 Reg = MF.addLiveIn(NextVA.getLocReg(), RC);
1375 ArgValue2 = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
1376 }
1377
1378 return DAG.getNode(ARMISD::FMDRR, dl, MVT::f64, ArgValue, ArgValue2);
1379}
1380
1381SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001382ARMTargetLowering::LowerFORMAL_ARGUMENTS(SDValue Op, SelectionDAG &DAG) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001383 MachineFunction &MF = DAG.getMachineFunction();
1384 MachineFrameInfo *MFI = MF.getFrameInfo();
1385
Dan Gohman475871a2008-07-27 21:46:04 +00001386 SDValue Root = Op.getOperand(0);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001387 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001388 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue() != 0;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001389 unsigned CC = MF.getFunction()->getCallingConv();
1390 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1391
1392 // Assign locations to all of the incoming arguments.
1393 SmallVector<CCValAssign, 16> ArgLocs;
Owen Andersone922c022009-07-22 00:24:57 +00001394 CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs, *DAG.getContext());
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001395 CCInfo.AnalyzeFormalArguments(Op.getNode(),
1396 CCAssignFnForNode(CC, /* Return*/ false));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001397
1398 SmallVector<SDValue, 16> ArgValues;
1399
1400 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1401 CCValAssign &VA = ArgLocs[i];
1402
Bob Wilsondee46d72009-04-17 20:35:10 +00001403 // Arguments stored in registers.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001404 if (VA.isRegLoc()) {
1405 MVT RegVT = VA.getLocVT();
Bob Wilson1f595bb2009-04-17 19:07:39 +00001406
Bob Wilson5bafff32009-06-22 23:27:02 +00001407 SDValue ArgValue;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001408 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001409 // f64 and vector types are split up into multiple registers or
1410 // combinations of registers and stack slots.
1411 RegVT = MVT::i32;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001412
Bob Wilson5bafff32009-06-22 23:27:02 +00001413 if (VA.getLocVT() == MVT::v2f64) {
1414 SDValue ArgValue1 = GetF64FormalArgument(VA, ArgLocs[++i],
1415 Root, DAG, dl);
1416 VA = ArgLocs[++i]; // skip ahead to next loc
1417 SDValue ArgValue2 = GetF64FormalArgument(VA, ArgLocs[++i],
1418 Root, DAG, dl);
1419 ArgValue = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
1420 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
1421 ArgValue, ArgValue1, DAG.getIntPtrConstant(0));
1422 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
1423 ArgValue, ArgValue2, DAG.getIntPtrConstant(1));
1424 } else
1425 ArgValue = GetF64FormalArgument(VA, ArgLocs[++i], Root, DAG, dl);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001426
Bob Wilson5bafff32009-06-22 23:27:02 +00001427 } else {
1428 TargetRegisterClass *RC;
1429 if (FloatABIType == FloatABI::Hard && RegVT == MVT::f32)
1430 RC = ARM::SPRRegisterClass;
1431 else if (FloatABIType == FloatABI::Hard && RegVT == MVT::f64)
1432 RC = ARM::DPRRegisterClass;
David Goodwinf1daf7d2009-07-08 23:10:31 +00001433 else if (AFI->isThumb1OnlyFunction())
Bob Wilson5bafff32009-06-22 23:27:02 +00001434 RC = ARM::tGPRRegisterClass;
1435 else
1436 RC = ARM::GPRRegisterClass;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001437
Bob Wilson5bafff32009-06-22 23:27:02 +00001438 assert((RegVT == MVT::i32 || RegVT == MVT::f32 ||
1439 (FloatABIType == FloatABI::Hard && RegVT == MVT::f64)) &&
1440 "RegVT not supported by FORMAL_ARGUMENTS Lowering");
1441
1442 // Transform the arguments in physical registers into virtual ones.
1443 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
1444 ArgValue = DAG.getCopyFromReg(Root, dl, Reg, RegVT);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001445 }
1446
1447 // If this is an 8 or 16-bit value, it is really passed promoted
1448 // to 32 bits. Insert an assert[sz]ext to capture this, then
1449 // truncate to the right size.
1450 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001451 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001452 case CCValAssign::Full: break;
1453 case CCValAssign::BCvt:
1454 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1455 break;
1456 case CCValAssign::SExt:
1457 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
1458 DAG.getValueType(VA.getValVT()));
1459 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
1460 break;
1461 case CCValAssign::ZExt:
1462 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
1463 DAG.getValueType(VA.getValVT()));
1464 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
1465 break;
1466 }
1467
1468 ArgValues.push_back(ArgValue);
1469
1470 } else { // VA.isRegLoc()
1471
1472 // sanity check
1473 assert(VA.isMemLoc());
1474 assert(VA.getValVT() != MVT::i64 && "i64 should already be lowered");
1475
1476 unsigned ArgSize = VA.getLocVT().getSizeInBits()/8;
1477 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset());
1478
Bob Wilsondee46d72009-04-17 20:35:10 +00001479 // Create load nodes to retrieve arguments from the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001480 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1481 ArgValues.push_back(DAG.getLoad(VA.getValVT(), dl, Root, FIN, NULL, 0));
1482 }
1483 }
1484
1485 // varargs
Evan Chenga8e29892007-01-19 07:51:42 +00001486 if (isVarArg) {
1487 static const unsigned GPRArgRegs[] = {
1488 ARM::R0, ARM::R1, ARM::R2, ARM::R3
1489 };
1490
Bob Wilsondee46d72009-04-17 20:35:10 +00001491 unsigned NumGPRs = CCInfo.getFirstUnallocated
1492 (GPRArgRegs, sizeof(GPRArgRegs) / sizeof(GPRArgRegs[0]));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001493
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +00001494 unsigned Align = MF.getTarget().getFrameInfo()->getStackAlignment();
1495 unsigned VARegSize = (4 - NumGPRs) * 4;
1496 unsigned VARegSaveSize = (VARegSize + Align - 1) & ~(Align - 1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001497 unsigned ArgOffset = 0;
Evan Chenga8e29892007-01-19 07:51:42 +00001498 if (VARegSaveSize) {
1499 // If this function is vararg, store any remaining integer argument regs
1500 // to their spots on the stack so that they may be loaded by deferencing
1501 // the result of va_next.
1502 AFI->setVarArgsRegSaveSize(VARegSaveSize);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001503 ArgOffset = CCInfo.getNextStackOffset();
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +00001504 VarArgsFrameIndex = MFI->CreateFixedObject(VARegSaveSize, ArgOffset +
1505 VARegSaveSize - VARegSize);
Dan Gohman475871a2008-07-27 21:46:04 +00001506 SDValue FIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001507
Dan Gohman475871a2008-07-27 21:46:04 +00001508 SmallVector<SDValue, 4> MemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00001509 for (; NumGPRs < 4; ++NumGPRs) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001510 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00001511 if (AFI->isThumb1OnlyFunction())
Bob Wilson1f595bb2009-04-17 19:07:39 +00001512 RC = ARM::tGPRRegisterClass;
Jim Grosbach30eae3c2009-04-07 20:34:09 +00001513 else
Bob Wilson1f595bb2009-04-17 19:07:39 +00001514 RC = ARM::GPRRegisterClass;
1515
Bob Wilson998e1252009-04-20 18:36:57 +00001516 unsigned VReg = MF.addLiveIn(GPRArgRegs[NumGPRs], RC);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001517 SDValue Val = DAG.getCopyFromReg(Root, dl, VReg, MVT::i32);
1518 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN, NULL, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001519 MemOps.push_back(Store);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001520 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Evan Chenga8e29892007-01-19 07:51:42 +00001521 DAG.getConstant(4, getPointerTy()));
1522 }
1523 if (!MemOps.empty())
Dale Johannesen33c960f2009-02-04 20:06:27 +00001524 Root = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Evan Chenga8e29892007-01-19 07:51:42 +00001525 &MemOps[0], MemOps.size());
1526 } else
1527 // This will point to the next argument passed via stack.
1528 VarArgsFrameIndex = MFI->CreateFixedObject(4, ArgOffset);
1529 }
1530
1531 ArgValues.push_back(Root);
1532
1533 // Return the new list of results.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001534 return DAG.getNode(ISD::MERGE_VALUES, dl, Op.getNode()->getVTList(),
Bob Wilson1f595bb2009-04-17 19:07:39 +00001535 &ArgValues[0], ArgValues.size()).getValue(Op.getResNo());
Evan Chenga8e29892007-01-19 07:51:42 +00001536}
1537
1538/// isFloatingPointZero - Return true if this is +0.0.
Dan Gohman475871a2008-07-27 21:46:04 +00001539static bool isFloatingPointZero(SDValue Op) {
Evan Chenga8e29892007-01-19 07:51:42 +00001540 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +00001541 return CFP->getValueAPF().isPosZero();
Gabor Greifba36cb52008-08-28 21:40:38 +00001542 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Evan Chenga8e29892007-01-19 07:51:42 +00001543 // Maybe this has already been legalized into the constant pool?
1544 if (Op.getOperand(1).getOpcode() == ARMISD::Wrapper) {
Dan Gohman475871a2008-07-27 21:46:04 +00001545 SDValue WrapperOp = Op.getOperand(1).getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00001546 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(WrapperOp))
1547 if (ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +00001548 return CFP->getValueAPF().isPosZero();
Evan Chenga8e29892007-01-19 07:51:42 +00001549 }
1550 }
1551 return false;
1552}
1553
David Goodwinf1daf7d2009-07-08 23:10:31 +00001554static bool isLegalCmpImmediate(unsigned C, bool isThumb1Only) {
1555 return ( isThumb1Only && (C & ~255U) == 0) ||
1556 (!isThumb1Only && ARM_AM::getSOImmVal(C) != -1);
Evan Chenga8e29892007-01-19 07:51:42 +00001557}
1558
1559/// Returns appropriate ARM CMP (cmp) and corresponding condition code for
1560/// the given operands.
Dan Gohman475871a2008-07-27 21:46:04 +00001561static SDValue getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC,
David Goodwinf1daf7d2009-07-08 23:10:31 +00001562 SDValue &ARMCC, SelectionDAG &DAG, bool isThumb1Only,
Dale Johannesende064702009-02-06 21:50:26 +00001563 DebugLoc dl) {
Gabor Greifba36cb52008-08-28 21:40:38 +00001564 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS.getNode())) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001565 unsigned C = RHSC->getZExtValue();
David Goodwinf1daf7d2009-07-08 23:10:31 +00001566 if (!isLegalCmpImmediate(C, isThumb1Only)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001567 // Constant does not fit, try adjusting it by one?
1568 switch (CC) {
1569 default: break;
1570 case ISD::SETLT:
Evan Chenga8e29892007-01-19 07:51:42 +00001571 case ISD::SETGE:
David Goodwinf1daf7d2009-07-08 23:10:31 +00001572 if (isLegalCmpImmediate(C-1, isThumb1Only)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001573 CC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGT;
1574 RHS = DAG.getConstant(C-1, MVT::i32);
1575 }
1576 break;
1577 case ISD::SETULT:
1578 case ISD::SETUGE:
David Goodwinf1daf7d2009-07-08 23:10:31 +00001579 if (C > 0 && isLegalCmpImmediate(C-1, isThumb1Only)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001580 CC = (CC == ISD::SETULT) ? ISD::SETULE : ISD::SETUGT;
Evan Chenga8e29892007-01-19 07:51:42 +00001581 RHS = DAG.getConstant(C-1, MVT::i32);
1582 }
1583 break;
1584 case ISD::SETLE:
Evan Chenga8e29892007-01-19 07:51:42 +00001585 case ISD::SETGT:
David Goodwinf1daf7d2009-07-08 23:10:31 +00001586 if (isLegalCmpImmediate(C+1, isThumb1Only)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001587 CC = (CC == ISD::SETLE) ? ISD::SETLT : ISD::SETGE;
1588 RHS = DAG.getConstant(C+1, MVT::i32);
1589 }
1590 break;
1591 case ISD::SETULE:
1592 case ISD::SETUGT:
David Goodwinf1daf7d2009-07-08 23:10:31 +00001593 if (C < 0xffffffff && isLegalCmpImmediate(C+1, isThumb1Only)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001594 CC = (CC == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
Evan Chenga8e29892007-01-19 07:51:42 +00001595 RHS = DAG.getConstant(C+1, MVT::i32);
1596 }
1597 break;
1598 }
1599 }
1600 }
1601
1602 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001603 ARMISD::NodeType CompareType;
1604 switch (CondCode) {
1605 default:
1606 CompareType = ARMISD::CMP;
1607 break;
1608 case ARMCC::EQ:
1609 case ARMCC::NE:
David Goodwinc0309b42009-06-29 15:33:01 +00001610 // Uses only Z Flag
1611 CompareType = ARMISD::CMPZ;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001612 break;
1613 }
Evan Chenga8e29892007-01-19 07:51:42 +00001614 ARMCC = DAG.getConstant(CondCode, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00001615 return DAG.getNode(CompareType, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00001616}
1617
1618/// Returns a appropriate VFP CMP (fcmp{s|d}+fmstat) for the given operands.
Bob Wilson2dc4f542009-03-20 22:42:55 +00001619static SDValue getVFPCmp(SDValue LHS, SDValue RHS, SelectionDAG &DAG,
Dale Johannesende064702009-02-06 21:50:26 +00001620 DebugLoc dl) {
Dan Gohman475871a2008-07-27 21:46:04 +00001621 SDValue Cmp;
Evan Chenga8e29892007-01-19 07:51:42 +00001622 if (!isFloatingPointZero(RHS))
Dale Johannesende064702009-02-06 21:50:26 +00001623 Cmp = DAG.getNode(ARMISD::CMPFP, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00001624 else
Dale Johannesende064702009-02-06 21:50:26 +00001625 Cmp = DAG.getNode(ARMISD::CMPFPw0, dl, MVT::Flag, LHS);
1626 return DAG.getNode(ARMISD::FMSTAT, dl, MVT::Flag, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001627}
1628
Dan Gohman475871a2008-07-27 21:46:04 +00001629static SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001630 const ARMSubtarget *ST) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001631 MVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001632 SDValue LHS = Op.getOperand(0);
1633 SDValue RHS = Op.getOperand(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001634 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00001635 SDValue TrueVal = Op.getOperand(2);
1636 SDValue FalseVal = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00001637 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001638
1639 if (LHS.getValueType() == MVT::i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00001640 SDValue ARMCC;
1641 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
David Goodwinf1daf7d2009-07-08 23:10:31 +00001642 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMCC, DAG, ST->isThumb1Only(), dl);
Dale Johannesende064702009-02-06 21:50:26 +00001643 return DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMCC, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001644 }
1645
1646 ARMCC::CondCodes CondCode, CondCode2;
1647 if (FPCCToARMCC(CC, CondCode, CondCode2))
1648 std::swap(TrueVal, FalseVal);
1649
Dan Gohman475871a2008-07-27 21:46:04 +00001650 SDValue ARMCC = DAG.getConstant(CondCode, MVT::i32);
1651 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00001652 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
1653 SDValue Result = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal,
Evan Cheng0e1d3792007-07-05 07:18:20 +00001654 ARMCC, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001655 if (CondCode2 != ARMCC::AL) {
Dan Gohman475871a2008-07-27 21:46:04 +00001656 SDValue ARMCC2 = DAG.getConstant(CondCode2, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00001657 // FIXME: Needs another CMP because flag can have but one use.
Dale Johannesende064702009-02-06 21:50:26 +00001658 SDValue Cmp2 = getVFPCmp(LHS, RHS, DAG, dl);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001659 Result = DAG.getNode(ARMISD::CMOV, dl, VT,
Dale Johannesende064702009-02-06 21:50:26 +00001660 Result, TrueVal, ARMCC2, CCR, Cmp2);
Evan Chenga8e29892007-01-19 07:51:42 +00001661 }
1662 return Result;
1663}
1664
Dan Gohman475871a2008-07-27 21:46:04 +00001665static SDValue LowerBR_CC(SDValue Op, SelectionDAG &DAG,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001666 const ARMSubtarget *ST) {
Dan Gohman475871a2008-07-27 21:46:04 +00001667 SDValue Chain = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00001668 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00001669 SDValue LHS = Op.getOperand(2);
1670 SDValue RHS = Op.getOperand(3);
1671 SDValue Dest = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00001672 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001673
1674 if (LHS.getValueType() == MVT::i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00001675 SDValue ARMCC;
1676 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
David Goodwinf1daf7d2009-07-08 23:10:31 +00001677 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMCC, DAG, ST->isThumb1Only(), dl);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001678 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
Dale Johannesende064702009-02-06 21:50:26 +00001679 Chain, Dest, ARMCC, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001680 }
1681
1682 assert(LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64);
1683 ARMCC::CondCodes CondCode, CondCode2;
1684 if (FPCCToARMCC(CC, CondCode, CondCode2))
1685 // Swap the LHS/RHS of the comparison if needed.
1686 std::swap(LHS, RHS);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001687
Dale Johannesende064702009-02-06 21:50:26 +00001688 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Dan Gohman475871a2008-07-27 21:46:04 +00001689 SDValue ARMCC = DAG.getConstant(CondCode, MVT::i32);
1690 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00001691 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00001692 SDValue Ops[] = { Chain, Dest, ARMCC, CCR, Cmp };
Dale Johannesende064702009-02-06 21:50:26 +00001693 SDValue Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00001694 if (CondCode2 != ARMCC::AL) {
1695 ARMCC = DAG.getConstant(CondCode2, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00001696 SDValue Ops[] = { Res, Dest, ARMCC, CCR, Res.getValue(1) };
Dale Johannesende064702009-02-06 21:50:26 +00001697 Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00001698 }
1699 return Res;
1700}
1701
Dan Gohman475871a2008-07-27 21:46:04 +00001702SDValue ARMTargetLowering::LowerBR_JT(SDValue Op, SelectionDAG &DAG) {
1703 SDValue Chain = Op.getOperand(0);
1704 SDValue Table = Op.getOperand(1);
1705 SDValue Index = Op.getOperand(2);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001706 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001707
Duncan Sands83ec4b62008-06-06 12:08:01 +00001708 MVT PTy = getPointerTy();
Evan Chenga8e29892007-01-19 07:51:42 +00001709 JumpTableSDNode *JT = cast<JumpTableSDNode>(Table);
1710 ARMFunctionInfo *AFI = DAG.getMachineFunction().getInfo<ARMFunctionInfo>();
Bob Wilson3eadf002009-07-14 18:44:34 +00001711 SDValue UId = DAG.getConstant(AFI->createJumpTableUId(), PTy);
Dan Gohman475871a2008-07-27 21:46:04 +00001712 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PTy);
Dale Johannesende064702009-02-06 21:50:26 +00001713 Table = DAG.getNode(ARMISD::WrapperJT, dl, MVT::i32, JTI, UId);
Evan Chenge7c329b2009-07-28 20:53:24 +00001714 Index = DAG.getNode(ISD::MUL, dl, PTy, Index, DAG.getConstant(4, PTy));
1715 SDValue Addr = DAG.getNode(ISD::ADD, dl, PTy, Index, Table);
Evan Cheng66ac5312009-07-25 00:33:29 +00001716 if (Subtarget->isThumb2()) {
1717 // Thumb2 uses a two-level jump. That is, it jumps into the jump table
1718 // which does another jump to the destination. This also makes it easier
1719 // to translate it to TBB / TBH later.
1720 // FIXME: This might not work if the function is extremely large.
Evan Chenge7c329b2009-07-28 20:53:24 +00001721 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00001722 }
Evan Cheng66ac5312009-07-25 00:33:29 +00001723 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
1724 Addr = DAG.getLoad((MVT)MVT::i32, dl, Chain, Addr, NULL, 0);
1725 Chain = Addr.getValue(1);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001726 Addr = DAG.getNode(ISD::ADD, dl, PTy, Addr, Table);
Evan Cheng66ac5312009-07-25 00:33:29 +00001727 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
1728 } else {
1729 Addr = DAG.getLoad(PTy, dl, Chain, Addr, NULL, 0);
1730 Chain = Addr.getValue(1);
1731 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
1732 }
Evan Chenga8e29892007-01-19 07:51:42 +00001733}
1734
Dan Gohman475871a2008-07-27 21:46:04 +00001735static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG) {
Dale Johannesende064702009-02-06 21:50:26 +00001736 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001737 unsigned Opc =
1738 Op.getOpcode() == ISD::FP_TO_SINT ? ARMISD::FTOSI : ARMISD::FTOUI;
Dale Johannesende064702009-02-06 21:50:26 +00001739 Op = DAG.getNode(Opc, dl, MVT::f32, Op.getOperand(0));
1740 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
Evan Chenga8e29892007-01-19 07:51:42 +00001741}
1742
Dan Gohman475871a2008-07-27 21:46:04 +00001743static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001744 MVT VT = Op.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +00001745 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001746 unsigned Opc =
1747 Op.getOpcode() == ISD::SINT_TO_FP ? ARMISD::SITOF : ARMISD::UITOF;
1748
Dale Johannesende064702009-02-06 21:50:26 +00001749 Op = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Op.getOperand(0));
1750 return DAG.getNode(Opc, dl, VT, Op);
Evan Chenga8e29892007-01-19 07:51:42 +00001751}
1752
Dan Gohman475871a2008-07-27 21:46:04 +00001753static SDValue LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00001754 // Implement fcopysign with a fabs and a conditional fneg.
Dan Gohman475871a2008-07-27 21:46:04 +00001755 SDValue Tmp0 = Op.getOperand(0);
1756 SDValue Tmp1 = Op.getOperand(1);
Dale Johannesende064702009-02-06 21:50:26 +00001757 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001758 MVT VT = Op.getValueType();
1759 MVT SrcVT = Tmp1.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +00001760 SDValue AbsVal = DAG.getNode(ISD::FABS, dl, VT, Tmp0);
1761 SDValue Cmp = getVFPCmp(Tmp1, DAG.getConstantFP(0.0, SrcVT), DAG, dl);
Dan Gohman475871a2008-07-27 21:46:04 +00001762 SDValue ARMCC = DAG.getConstant(ARMCC::LT, MVT::i32);
1763 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00001764 return DAG.getNode(ARMISD::CNEG, dl, VT, AbsVal, AbsVal, ARMCC, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001765}
1766
Jim Grosbach0e0da732009-05-12 23:59:14 +00001767SDValue ARMTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
1768 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1769 MFI->setFrameAddressIsTaken(true);
1770 MVT VT = Op.getValueType();
1771 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
1772 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Chengcd828612009-06-18 23:14:30 +00001773 unsigned FrameReg = (Subtarget->isThumb() || Subtarget->isTargetDarwin())
Jim Grosbach0e0da732009-05-12 23:59:14 +00001774 ? ARM::R7 : ARM::R11;
1775 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
1776 while (Depth--)
1777 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0);
1778 return FrameAddr;
1779}
1780
Dan Gohman475871a2008-07-27 21:46:04 +00001781SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00001782ARMTargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Dan Gohman475871a2008-07-27 21:46:04 +00001783 SDValue Chain,
1784 SDValue Dst, SDValue Src,
1785 SDValue Size, unsigned Align,
Dan Gohman707e0182008-04-12 04:36:06 +00001786 bool AlwaysInline,
Dan Gohman1f13c682008-04-28 17:15:20 +00001787 const Value *DstSV, uint64_t DstSVOff,
1788 const Value *SrcSV, uint64_t SrcSVOff){
Evan Cheng4102eb52007-10-22 22:11:27 +00001789 // Do repeated 4-byte loads and stores. To be improved.
Dan Gohman707e0182008-04-12 04:36:06 +00001790 // This requires 4-byte alignment.
1791 if ((Align & 3) != 0)
Dan Gohman475871a2008-07-27 21:46:04 +00001792 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00001793 // This requires the copy size to be a constant, preferrably
1794 // within a subtarget-specific limit.
1795 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
1796 if (!ConstantSize)
Dan Gohman475871a2008-07-27 21:46:04 +00001797 return SDValue();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001798 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman707e0182008-04-12 04:36:06 +00001799 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman475871a2008-07-27 21:46:04 +00001800 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00001801
1802 unsigned BytesLeft = SizeVal & 3;
1803 unsigned NumMemOps = SizeVal >> 2;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001804 unsigned EmittedNumMemOps = 0;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001805 MVT VT = MVT::i32;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001806 unsigned VTSize = 4;
Evan Cheng4102eb52007-10-22 22:11:27 +00001807 unsigned i = 0;
Evan Chenge5e7ce42007-05-18 01:19:57 +00001808 const unsigned MAX_LOADS_IN_LDM = 6;
Dan Gohman475871a2008-07-27 21:46:04 +00001809 SDValue TFOps[MAX_LOADS_IN_LDM];
1810 SDValue Loads[MAX_LOADS_IN_LDM];
Dan Gohman1f13c682008-04-28 17:15:20 +00001811 uint64_t SrcOff = 0, DstOff = 0;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001812
Evan Cheng4102eb52007-10-22 22:11:27 +00001813 // Emit up to MAX_LOADS_IN_LDM loads, then a TokenFactor barrier, then the
1814 // same number of stores. The loads and stores will get combined into
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001815 // ldm/stm later on.
Evan Cheng4102eb52007-10-22 22:11:27 +00001816 while (EmittedNumMemOps < NumMemOps) {
1817 for (i = 0;
1818 i < MAX_LOADS_IN_LDM && EmittedNumMemOps + i < NumMemOps; ++i) {
Dale Johannesen0f502f62009-02-03 22:26:09 +00001819 Loads[i] = DAG.getLoad(VT, dl, Chain,
1820 DAG.getNode(ISD::ADD, dl, MVT::i32, Src,
Evan Cheng4102eb52007-10-22 22:11:27 +00001821 DAG.getConstant(SrcOff, MVT::i32)),
Dan Gohman1f13c682008-04-28 17:15:20 +00001822 SrcSV, SrcSVOff + SrcOff);
Evan Cheng4102eb52007-10-22 22:11:27 +00001823 TFOps[i] = Loads[i].getValue(1);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001824 SrcOff += VTSize;
1825 }
Dale Johannesen0f502f62009-02-03 22:26:09 +00001826 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001827
Evan Cheng4102eb52007-10-22 22:11:27 +00001828 for (i = 0;
1829 i < MAX_LOADS_IN_LDM && EmittedNumMemOps + i < NumMemOps; ++i) {
Dale Johannesen0f502f62009-02-03 22:26:09 +00001830 TFOps[i] = DAG.getStore(Chain, dl, Loads[i],
Bob Wilson2dc4f542009-03-20 22:42:55 +00001831 DAG.getNode(ISD::ADD, dl, MVT::i32, Dst,
Evan Cheng4102eb52007-10-22 22:11:27 +00001832 DAG.getConstant(DstOff, MVT::i32)),
Dan Gohman1f13c682008-04-28 17:15:20 +00001833 DstSV, DstSVOff + DstOff);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001834 DstOff += VTSize;
1835 }
Dale Johannesen0f502f62009-02-03 22:26:09 +00001836 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Evan Cheng4102eb52007-10-22 22:11:27 +00001837
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001838 EmittedNumMemOps += i;
1839 }
1840
Bob Wilson2dc4f542009-03-20 22:42:55 +00001841 if (BytesLeft == 0)
Evan Cheng4102eb52007-10-22 22:11:27 +00001842 return Chain;
1843
1844 // Issue loads / stores for the trailing (1 - 3) bytes.
1845 unsigned BytesLeftSave = BytesLeft;
1846 i = 0;
1847 while (BytesLeft) {
1848 if (BytesLeft >= 2) {
1849 VT = MVT::i16;
1850 VTSize = 2;
1851 } else {
1852 VT = MVT::i8;
1853 VTSize = 1;
1854 }
1855
Dale Johannesen0f502f62009-02-03 22:26:09 +00001856 Loads[i] = DAG.getLoad(VT, dl, Chain,
1857 DAG.getNode(ISD::ADD, dl, MVT::i32, Src,
Evan Cheng4102eb52007-10-22 22:11:27 +00001858 DAG.getConstant(SrcOff, MVT::i32)),
Dan Gohman1f13c682008-04-28 17:15:20 +00001859 SrcSV, SrcSVOff + SrcOff);
Evan Cheng4102eb52007-10-22 22:11:27 +00001860 TFOps[i] = Loads[i].getValue(1);
1861 ++i;
1862 SrcOff += VTSize;
1863 BytesLeft -= VTSize;
1864 }
Dale Johannesen0f502f62009-02-03 22:26:09 +00001865 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Evan Cheng4102eb52007-10-22 22:11:27 +00001866
1867 i = 0;
1868 BytesLeft = BytesLeftSave;
1869 while (BytesLeft) {
1870 if (BytesLeft >= 2) {
1871 VT = MVT::i16;
1872 VTSize = 2;
1873 } else {
1874 VT = MVT::i8;
1875 VTSize = 1;
1876 }
1877
Dale Johannesen0f502f62009-02-03 22:26:09 +00001878 TFOps[i] = DAG.getStore(Chain, dl, Loads[i],
Bob Wilson2dc4f542009-03-20 22:42:55 +00001879 DAG.getNode(ISD::ADD, dl, MVT::i32, Dst,
Evan Cheng4102eb52007-10-22 22:11:27 +00001880 DAG.getConstant(DstOff, MVT::i32)),
Dan Gohman1f13c682008-04-28 17:15:20 +00001881 DstSV, DstSVOff + DstOff);
Evan Cheng4102eb52007-10-22 22:11:27 +00001882 ++i;
1883 DstOff += VTSize;
1884 BytesLeft -= VTSize;
1885 }
Dale Johannesen0f502f62009-02-03 22:26:09 +00001886 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001887}
1888
Duncan Sands1607f052008-12-01 11:39:25 +00001889static SDValue ExpandBIT_CONVERT(SDNode *N, SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00001890 SDValue Op = N->getOperand(0);
Dale Johannesende064702009-02-06 21:50:26 +00001891 DebugLoc dl = N->getDebugLoc();
Evan Chengc7c77292008-11-04 19:57:48 +00001892 if (N->getValueType(0) == MVT::f64) {
1893 // Turn i64->f64 into FMDRR.
Dale Johannesende064702009-02-06 21:50:26 +00001894 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
Evan Chengc7c77292008-11-04 19:57:48 +00001895 DAG.getConstant(0, MVT::i32));
Dale Johannesende064702009-02-06 21:50:26 +00001896 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
Evan Chengc7c77292008-11-04 19:57:48 +00001897 DAG.getConstant(1, MVT::i32));
Dale Johannesende064702009-02-06 21:50:26 +00001898 return DAG.getNode(ARMISD::FMDRR, dl, MVT::f64, Lo, Hi);
Evan Chengc7c77292008-11-04 19:57:48 +00001899 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00001900
Evan Chengc7c77292008-11-04 19:57:48 +00001901 // Turn f64->i64 into FMRRD.
Bob Wilson2dc4f542009-03-20 22:42:55 +00001902 SDValue Cvt = DAG.getNode(ARMISD::FMRRD, dl,
Dale Johannesende064702009-02-06 21:50:26 +00001903 DAG.getVTList(MVT::i32, MVT::i32), &Op, 1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001904
Chris Lattner27a6c732007-11-24 07:07:01 +00001905 // Merge the pieces into a single i64 value.
Dale Johannesende064702009-02-06 21:50:26 +00001906 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Cvt, Cvt.getValue(1));
Chris Lattner27a6c732007-11-24 07:07:01 +00001907}
1908
Bob Wilson5bafff32009-06-22 23:27:02 +00001909/// getZeroVector - Returns a vector of specified type with all zero elements.
1910///
1911static SDValue getZeroVector(MVT VT, SelectionDAG &DAG, DebugLoc dl) {
1912 assert(VT.isVector() && "Expected a vector type");
1913
1914 // Zero vectors are used to represent vector negation and in those cases
1915 // will be implemented with the NEON VNEG instruction. However, VNEG does
1916 // not support i64 elements, so sometimes the zero vectors will need to be
1917 // explicitly constructed. For those cases, and potentially other uses in
1918 // the future, always build zero vectors as <4 x i32> or <2 x i32> bitcasted
1919 // to their dest type. This ensures they get CSE'd.
1920 SDValue Vec;
1921 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
1922 if (VT.getSizeInBits() == 64)
1923 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
1924 else
1925 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
1926
1927 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
1928}
1929
1930/// getOnesVector - Returns a vector of specified type with all bits set.
1931///
1932static SDValue getOnesVector(MVT VT, SelectionDAG &DAG, DebugLoc dl) {
1933 assert(VT.isVector() && "Expected a vector type");
1934
1935 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
1936 // type. This ensures they get CSE'd.
1937 SDValue Vec;
1938 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
1939 if (VT.getSizeInBits() == 64)
1940 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
1941 else
1942 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
1943
1944 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
1945}
1946
1947static SDValue LowerShift(SDNode *N, SelectionDAG &DAG,
1948 const ARMSubtarget *ST) {
1949 MVT VT = N->getValueType(0);
1950 DebugLoc dl = N->getDebugLoc();
1951
1952 // Lower vector shifts on NEON to use VSHL.
1953 if (VT.isVector()) {
1954 assert(ST->hasNEON() && "unexpected vector shift");
1955
1956 // Left shifts translate directly to the vshiftu intrinsic.
1957 if (N->getOpcode() == ISD::SHL)
1958 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
1959 DAG.getConstant(Intrinsic::arm_neon_vshiftu, MVT::i32),
1960 N->getOperand(0), N->getOperand(1));
1961
1962 assert((N->getOpcode() == ISD::SRA ||
1963 N->getOpcode() == ISD::SRL) && "unexpected vector shift opcode");
1964
1965 // NEON uses the same intrinsics for both left and right shifts. For
1966 // right shifts, the shift amounts are negative, so negate the vector of
1967 // shift amounts.
1968 MVT ShiftVT = N->getOperand(1).getValueType();
1969 SDValue NegatedCount = DAG.getNode(ISD::SUB, dl, ShiftVT,
1970 getZeroVector(ShiftVT, DAG, dl),
1971 N->getOperand(1));
1972 Intrinsic::ID vshiftInt = (N->getOpcode() == ISD::SRA ?
1973 Intrinsic::arm_neon_vshifts :
1974 Intrinsic::arm_neon_vshiftu);
1975 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
1976 DAG.getConstant(vshiftInt, MVT::i32),
1977 N->getOperand(0), NegatedCount);
1978 }
1979
1980 assert(VT == MVT::i64 &&
Chris Lattner27a6c732007-11-24 07:07:01 +00001981 (N->getOpcode() == ISD::SRL || N->getOpcode() == ISD::SRA) &&
1982 "Unknown shift to lower!");
Duncan Sands1607f052008-12-01 11:39:25 +00001983
Chris Lattner27a6c732007-11-24 07:07:01 +00001984 // We only lower SRA, SRL of 1 here, all others use generic lowering.
1985 if (!isa<ConstantSDNode>(N->getOperand(1)) ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001986 cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() != 1)
Duncan Sands1607f052008-12-01 11:39:25 +00001987 return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00001988
Chris Lattner27a6c732007-11-24 07:07:01 +00001989 // If we are in thumb mode, we don't have RRX.
David Goodwinf1daf7d2009-07-08 23:10:31 +00001990 if (ST->isThumb1Only()) return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00001991
Chris Lattner27a6c732007-11-24 07:07:01 +00001992 // Okay, we have a 64-bit SRA or SRL of 1. Lower this to an RRX expr.
Dale Johannesende064702009-02-06 21:50:26 +00001993 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Chris Lattner27a6c732007-11-24 07:07:01 +00001994 DAG.getConstant(0, MVT::i32));
Dale Johannesende064702009-02-06 21:50:26 +00001995 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Chris Lattner27a6c732007-11-24 07:07:01 +00001996 DAG.getConstant(1, MVT::i32));
Bob Wilson2dc4f542009-03-20 22:42:55 +00001997
Chris Lattner27a6c732007-11-24 07:07:01 +00001998 // First, build a SRA_FLAG/SRL_FLAG op, which shifts the top part by one and
1999 // captures the result into a carry flag.
2000 unsigned Opc = N->getOpcode() == ISD::SRL ? ARMISD::SRL_FLAG:ARMISD::SRA_FLAG;
Dale Johannesende064702009-02-06 21:50:26 +00002001 Hi = DAG.getNode(Opc, dl, DAG.getVTList(MVT::i32, MVT::Flag), &Hi, 1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002002
Chris Lattner27a6c732007-11-24 07:07:01 +00002003 // The low part is an ARMISD::RRX operand, which shifts the carry in.
Dale Johannesende064702009-02-06 21:50:26 +00002004 Lo = DAG.getNode(ARMISD::RRX, dl, MVT::i32, Lo, Hi.getValue(1));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002005
Chris Lattner27a6c732007-11-24 07:07:01 +00002006 // Merge the pieces into a single i64 value.
Dale Johannesende064702009-02-06 21:50:26 +00002007 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
Chris Lattner27a6c732007-11-24 07:07:01 +00002008}
2009
Bob Wilson5bafff32009-06-22 23:27:02 +00002010static SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
2011 SDValue TmpOp0, TmpOp1;
2012 bool Invert = false;
2013 bool Swap = false;
2014 unsigned Opc = 0;
2015
2016 SDValue Op0 = Op.getOperand(0);
2017 SDValue Op1 = Op.getOperand(1);
2018 SDValue CC = Op.getOperand(2);
2019 MVT VT = Op.getValueType();
2020 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
2021 DebugLoc dl = Op.getDebugLoc();
2022
2023 if (Op.getOperand(1).getValueType().isFloatingPoint()) {
2024 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002025 default: llvm_unreachable("Illegal FP comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002026 case ISD::SETUNE:
2027 case ISD::SETNE: Invert = true; // Fallthrough
2028 case ISD::SETOEQ:
2029 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2030 case ISD::SETOLT:
2031 case ISD::SETLT: Swap = true; // Fallthrough
2032 case ISD::SETOGT:
2033 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2034 case ISD::SETOLE:
2035 case ISD::SETLE: Swap = true; // Fallthrough
2036 case ISD::SETOGE:
2037 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2038 case ISD::SETUGE: Swap = true; // Fallthrough
2039 case ISD::SETULE: Invert = true; Opc = ARMISD::VCGT; break;
2040 case ISD::SETUGT: Swap = true; // Fallthrough
2041 case ISD::SETULT: Invert = true; Opc = ARMISD::VCGE; break;
2042 case ISD::SETUEQ: Invert = true; // Fallthrough
2043 case ISD::SETONE:
2044 // Expand this to (OLT | OGT).
2045 TmpOp0 = Op0;
2046 TmpOp1 = Op1;
2047 Opc = ISD::OR;
2048 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2049 Op1 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp0, TmpOp1);
2050 break;
2051 case ISD::SETUO: Invert = true; // Fallthrough
2052 case ISD::SETO:
2053 // Expand this to (OLT | OGE).
2054 TmpOp0 = Op0;
2055 TmpOp1 = Op1;
2056 Opc = ISD::OR;
2057 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2058 Op1 = DAG.getNode(ARMISD::VCGE, dl, VT, TmpOp0, TmpOp1);
2059 break;
2060 }
2061 } else {
2062 // Integer comparisons.
2063 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002064 default: llvm_unreachable("Illegal integer comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002065 case ISD::SETNE: Invert = true;
2066 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2067 case ISD::SETLT: Swap = true;
2068 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2069 case ISD::SETLE: Swap = true;
2070 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2071 case ISD::SETULT: Swap = true;
2072 case ISD::SETUGT: Opc = ARMISD::VCGTU; break;
2073 case ISD::SETULE: Swap = true;
2074 case ISD::SETUGE: Opc = ARMISD::VCGEU; break;
2075 }
2076
Nick Lewycky7f6aa2b2009-07-08 03:04:38 +00002077 // Detect VTST (Vector Test Bits) = icmp ne (and (op0, op1), zero).
Bob Wilson5bafff32009-06-22 23:27:02 +00002078 if (Opc == ARMISD::VCEQ) {
2079
2080 SDValue AndOp;
2081 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
2082 AndOp = Op0;
2083 else if (ISD::isBuildVectorAllZeros(Op0.getNode()))
2084 AndOp = Op1;
2085
2086 // Ignore bitconvert.
2087 if (AndOp.getNode() && AndOp.getOpcode() == ISD::BIT_CONVERT)
2088 AndOp = AndOp.getOperand(0);
2089
2090 if (AndOp.getNode() && AndOp.getOpcode() == ISD::AND) {
2091 Opc = ARMISD::VTST;
2092 Op0 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(0));
2093 Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(1));
2094 Invert = !Invert;
2095 }
2096 }
2097 }
2098
2099 if (Swap)
2100 std::swap(Op0, Op1);
2101
2102 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
2103
2104 if (Invert)
2105 Result = DAG.getNOT(dl, Result, VT);
2106
2107 return Result;
2108}
2109
2110/// isVMOVSplat - Check if the specified splat value corresponds to an immediate
2111/// VMOV instruction, and if so, return the constant being splatted.
2112static SDValue isVMOVSplat(uint64_t SplatBits, uint64_t SplatUndef,
2113 unsigned SplatBitSize, SelectionDAG &DAG) {
2114 switch (SplatBitSize) {
2115 case 8:
2116 // Any 1-byte value is OK.
2117 assert((SplatBits & ~0xff) == 0 && "one byte splat value is too big");
2118 return DAG.getTargetConstant(SplatBits, MVT::i8);
2119
2120 case 16:
2121 // NEON's 16-bit VMOV supports splat values where only one byte is nonzero.
2122 if ((SplatBits & ~0xff) == 0 ||
2123 (SplatBits & ~0xff00) == 0)
2124 return DAG.getTargetConstant(SplatBits, MVT::i16);
2125 break;
2126
2127 case 32:
2128 // NEON's 32-bit VMOV supports splat values where:
2129 // * only one byte is nonzero, or
2130 // * the least significant byte is 0xff and the second byte is nonzero, or
2131 // * the least significant 2 bytes are 0xff and the third is nonzero.
2132 if ((SplatBits & ~0xff) == 0 ||
2133 (SplatBits & ~0xff00) == 0 ||
2134 (SplatBits & ~0xff0000) == 0 ||
2135 (SplatBits & ~0xff000000) == 0)
2136 return DAG.getTargetConstant(SplatBits, MVT::i32);
2137
2138 if ((SplatBits & ~0xffff) == 0 &&
2139 ((SplatBits | SplatUndef) & 0xff) == 0xff)
2140 return DAG.getTargetConstant(SplatBits | 0xff, MVT::i32);
2141
2142 if ((SplatBits & ~0xffffff) == 0 &&
2143 ((SplatBits | SplatUndef) & 0xffff) == 0xffff)
2144 return DAG.getTargetConstant(SplatBits | 0xffff, MVT::i32);
2145
2146 // Note: there are a few 32-bit splat values (specifically: 00ffff00,
2147 // ff000000, ff0000ff, and ffff00ff) that are valid for VMOV.I64 but not
2148 // VMOV.I32. A (very) minor optimization would be to replicate the value
2149 // and fall through here to test for a valid 64-bit splat. But, then the
2150 // caller would also need to check and handle the change in size.
2151 break;
2152
2153 case 64: {
2154 // NEON has a 64-bit VMOV splat where each byte is either 0 or 0xff.
2155 uint64_t BitMask = 0xff;
2156 uint64_t Val = 0;
2157 for (int ByteNum = 0; ByteNum < 8; ++ByteNum) {
2158 if (((SplatBits | SplatUndef) & BitMask) == BitMask)
2159 Val |= BitMask;
2160 else if ((SplatBits & BitMask) != 0)
2161 return SDValue();
2162 BitMask <<= 8;
2163 }
2164 return DAG.getTargetConstant(Val, MVT::i64);
2165 }
2166
2167 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00002168 llvm_unreachable("unexpected size for isVMOVSplat");
Bob Wilson5bafff32009-06-22 23:27:02 +00002169 break;
2170 }
2171
2172 return SDValue();
2173}
2174
2175/// getVMOVImm - If this is a build_vector of constants which can be
2176/// formed by using a VMOV instruction of the specified element size,
2177/// return the constant being splatted. The ByteSize field indicates the
2178/// number of bytes of each element [1248].
2179SDValue ARM::getVMOVImm(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
2180 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(N);
2181 APInt SplatBits, SplatUndef;
2182 unsigned SplatBitSize;
2183 bool HasAnyUndefs;
2184 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
2185 HasAnyUndefs, ByteSize * 8))
2186 return SDValue();
2187
2188 if (SplatBitSize > ByteSize * 8)
2189 return SDValue();
2190
2191 return isVMOVSplat(SplatBits.getZExtValue(), SplatUndef.getZExtValue(),
2192 SplatBitSize, DAG);
2193}
2194
Bob Wilson8bb9e482009-07-26 00:39:34 +00002195/// isVREVMask - Check if a vector shuffle corresponds to a VREV
2196/// instruction with the specified blocksize. (The order of the elements
2197/// within each block of the vector is reversed.)
2198bool ARM::isVREVMask(ShuffleVectorSDNode *N, unsigned BlockSize) {
2199 assert((BlockSize==16 || BlockSize==32 || BlockSize==64) &&
2200 "Only possible block sizes for VREV are: 16, 32, 64");
2201
2202 MVT VT = N->getValueType(0);
2203 unsigned NumElts = VT.getVectorNumElements();
2204 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2205 unsigned BlockElts = N->getMaskElt(0) + 1;
2206
2207 if (BlockSize <= EltSz || BlockSize != BlockElts * EltSz)
2208 return false;
2209
2210 for (unsigned i = 0; i < NumElts; ++i) {
2211 if ((unsigned) N->getMaskElt(i) !=
2212 (i - i%BlockElts) + (BlockElts - 1 - i%BlockElts))
2213 return false;
2214 }
2215
2216 return true;
2217}
2218
Bob Wilson5bafff32009-06-22 23:27:02 +00002219static SDValue BuildSplat(SDValue Val, MVT VT, SelectionDAG &DAG, DebugLoc dl) {
2220 // Canonicalize all-zeros and all-ones vectors.
2221 ConstantSDNode *ConstVal = dyn_cast<ConstantSDNode>(Val.getNode());
2222 if (ConstVal->isNullValue())
2223 return getZeroVector(VT, DAG, dl);
2224 if (ConstVal->isAllOnesValue())
2225 return getOnesVector(VT, DAG, dl);
2226
2227 MVT CanonicalVT;
2228 if (VT.is64BitVector()) {
2229 switch (Val.getValueType().getSizeInBits()) {
2230 case 8: CanonicalVT = MVT::v8i8; break;
2231 case 16: CanonicalVT = MVT::v4i16; break;
2232 case 32: CanonicalVT = MVT::v2i32; break;
2233 case 64: CanonicalVT = MVT::v1i64; break;
Torok Edwinc23197a2009-07-14 16:55:14 +00002234 default: llvm_unreachable("unexpected splat element type"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002235 }
2236 } else {
2237 assert(VT.is128BitVector() && "unknown splat vector size");
2238 switch (Val.getValueType().getSizeInBits()) {
2239 case 8: CanonicalVT = MVT::v16i8; break;
2240 case 16: CanonicalVT = MVT::v8i16; break;
2241 case 32: CanonicalVT = MVT::v4i32; break;
2242 case 64: CanonicalVT = MVT::v2i64; break;
Torok Edwinc23197a2009-07-14 16:55:14 +00002243 default: llvm_unreachable("unexpected splat element type"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002244 }
2245 }
2246
2247 // Build a canonical splat for this value.
2248 SmallVector<SDValue, 8> Ops;
2249 Ops.assign(CanonicalVT.getVectorNumElements(), Val);
2250 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT, &Ops[0],
2251 Ops.size());
2252 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Res);
2253}
2254
2255// If this is a case we can't handle, return null and let the default
2256// expansion code take care of it.
2257static SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
2258 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
2259 assert(BVN != 0 && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR");
2260 DebugLoc dl = Op.getDebugLoc();
2261
2262 APInt SplatBits, SplatUndef;
2263 unsigned SplatBitSize;
2264 bool HasAnyUndefs;
2265 if (BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
2266 SDValue Val = isVMOVSplat(SplatBits.getZExtValue(),
2267 SplatUndef.getZExtValue(), SplatBitSize, DAG);
2268 if (Val.getNode())
2269 return BuildSplat(Val, Op.getValueType(), DAG, dl);
2270 }
2271
2272 return SDValue();
2273}
2274
2275static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
2276 return Op;
2277}
2278
2279static SDValue LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
2280 return Op;
2281}
2282
2283static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
2284 MVT VT = Op.getValueType();
2285 DebugLoc dl = Op.getDebugLoc();
2286 assert((VT == MVT::i8 || VT == MVT::i16) &&
2287 "unexpected type for custom-lowering vector extract");
2288 SDValue Vec = Op.getOperand(0);
2289 SDValue Lane = Op.getOperand(1);
2290 Op = DAG.getNode(ARMISD::VGETLANEu, dl, MVT::i32, Vec, Lane);
2291 Op = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Op, DAG.getValueType(VT));
2292 return DAG.getNode(ISD::TRUNCATE, dl, VT, Op);
2293}
2294
2295static SDValue LowerCONCAT_VECTORS(SDValue Op) {
2296 if (Op.getValueType().is128BitVector() && Op.getNumOperands() == 2)
2297 return Op;
2298 return SDValue();
2299}
2300
Dan Gohman475871a2008-07-27 21:46:04 +00002301SDValue ARMTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00002302 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002303 default: llvm_unreachable("Don't know how to custom lower this!");
Evan Chenga8e29892007-01-19 07:51:42 +00002304 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002305 case ISD::GlobalAddress:
2306 return Subtarget->isTargetDarwin() ? LowerGlobalAddressDarwin(Op, DAG) :
2307 LowerGlobalAddressELF(Op, DAG);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002308 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00002309 case ISD::CALL: return LowerCALL(Op, DAG);
2310 case ISD::RET: return LowerRET(Op, DAG);
2311 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG, Subtarget);
2312 case ISD::BR_CC: return LowerBR_CC(Op, DAG, Subtarget);
2313 case ISD::BR_JT: return LowerBR_JT(Op, DAG);
2314 case ISD::VASTART: return LowerVASTART(Op, DAG, VarArgsFrameIndex);
2315 case ISD::SINT_TO_FP:
2316 case ISD::UINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
2317 case ISD::FP_TO_SINT:
2318 case ISD::FP_TO_UINT: return LowerFP_TO_INT(Op, DAG);
2319 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Chris Lattner27a6c732007-11-24 07:07:01 +00002320 case ISD::FORMAL_ARGUMENTS: return LowerFORMAL_ARGUMENTS(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00002321 case ISD::RETURNADDR: break;
Jim Grosbach0e0da732009-05-12 23:59:14 +00002322 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002323 case ISD::GLOBAL_OFFSET_TABLE: return LowerGLOBAL_OFFSET_TABLE(Op, DAG);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00002324 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00002325 case ISD::BIT_CONVERT: return ExpandBIT_CONVERT(Op.getNode(), DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00002326 case ISD::SHL:
Chris Lattner27a6c732007-11-24 07:07:01 +00002327 case ISD::SRL:
Bob Wilson5bafff32009-06-22 23:27:02 +00002328 case ISD::SRA: return LowerShift(Op.getNode(), DAG, Subtarget);
2329 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
2330 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
2331 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
2332 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
2333 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
2334 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op);
Evan Chenga8e29892007-01-19 07:51:42 +00002335 }
Dan Gohman475871a2008-07-27 21:46:04 +00002336 return SDValue();
Evan Chenga8e29892007-01-19 07:51:42 +00002337}
2338
Duncan Sands1607f052008-12-01 11:39:25 +00002339/// ReplaceNodeResults - Replace the results of node with an illegal result
2340/// type with new values built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00002341void ARMTargetLowering::ReplaceNodeResults(SDNode *N,
2342 SmallVectorImpl<SDValue>&Results,
2343 SelectionDAG &DAG) {
Chris Lattner27a6c732007-11-24 07:07:01 +00002344 switch (N->getOpcode()) {
Duncan Sands1607f052008-12-01 11:39:25 +00002345 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00002346 llvm_unreachable("Don't know how to custom expand this!");
Duncan Sands1607f052008-12-01 11:39:25 +00002347 return;
2348 case ISD::BIT_CONVERT:
2349 Results.push_back(ExpandBIT_CONVERT(N, DAG));
2350 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00002351 case ISD::SRL:
Duncan Sands1607f052008-12-01 11:39:25 +00002352 case ISD::SRA: {
Bob Wilson5bafff32009-06-22 23:27:02 +00002353 SDValue Res = LowerShift(N, DAG, Subtarget);
Duncan Sands1607f052008-12-01 11:39:25 +00002354 if (Res.getNode())
2355 Results.push_back(Res);
2356 return;
2357 }
Chris Lattner27a6c732007-11-24 07:07:01 +00002358 }
2359}
Chris Lattner27a6c732007-11-24 07:07:01 +00002360
Evan Chenga8e29892007-01-19 07:51:42 +00002361//===----------------------------------------------------------------------===//
2362// ARM Scheduler Hooks
2363//===----------------------------------------------------------------------===//
2364
2365MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00002366ARMTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00002367 MachineBasicBlock *BB) const {
Evan Chenga8e29892007-01-19 07:51:42 +00002368 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Dale Johannesenb6728402009-02-13 02:25:56 +00002369 DebugLoc dl = MI->getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002370 switch (MI->getOpcode()) {
2371 default: assert(false && "Unexpected instr type to insert");
2372 case ARM::tMOVCCr: {
2373 // To "insert" a SELECT_CC instruction, we actually have to insert the
2374 // diamond control-flow pattern. The incoming instruction knows the
2375 // destination vreg to set, the condition code register to branch on, the
2376 // true/false values to select between, and a branch opcode to use.
2377 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00002378 MachineFunction::iterator It = BB;
Evan Chenga8e29892007-01-19 07:51:42 +00002379 ++It;
2380
2381 // thisMBB:
2382 // ...
2383 // TrueVal = ...
2384 // cmpTY ccX, r1, r2
2385 // bCC copy1MBB
2386 // fallthrough --> copy0MBB
2387 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00002388 MachineFunction *F = BB->getParent();
2389 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
2390 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesenb6728402009-02-13 02:25:56 +00002391 BuildMI(BB, dl, TII->get(ARM::tBcc)).addMBB(sinkMBB)
Evan Cheng0e1d3792007-07-05 07:18:20 +00002392 .addImm(MI->getOperand(3).getImm()).addReg(MI->getOperand(4).getReg());
Dan Gohman8e5f2c62008-07-07 23:14:23 +00002393 F->insert(It, copy0MBB);
2394 F->insert(It, sinkMBB);
Evan Chenga8e29892007-01-19 07:51:42 +00002395 // Update machine-CFG edges by first adding all successors of the current
2396 // block to the new block which will contain the Phi node for the select.
2397 for(MachineBasicBlock::succ_iterator i = BB->succ_begin(),
2398 e = BB->succ_end(); i != e; ++i)
2399 sinkMBB->addSuccessor(*i);
2400 // Next, remove all successors of the current block, and add the true
2401 // and fallthrough blocks as its successors.
2402 while(!BB->succ_empty())
2403 BB->removeSuccessor(BB->succ_begin());
2404 BB->addSuccessor(copy0MBB);
2405 BB->addSuccessor(sinkMBB);
2406
2407 // copy0MBB:
2408 // %FalseValue = ...
2409 // # fallthrough to sinkMBB
2410 BB = copy0MBB;
2411
2412 // Update machine-CFG edges
2413 BB->addSuccessor(sinkMBB);
2414
2415 // sinkMBB:
2416 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
2417 // ...
2418 BB = sinkMBB;
Dale Johannesenb6728402009-02-13 02:25:56 +00002419 BuildMI(BB, dl, TII->get(ARM::PHI), MI->getOperand(0).getReg())
Evan Chenga8e29892007-01-19 07:51:42 +00002420 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
2421 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
2422
Dan Gohman8e5f2c62008-07-07 23:14:23 +00002423 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Chenga8e29892007-01-19 07:51:42 +00002424 return BB;
2425 }
2426 }
2427}
2428
2429//===----------------------------------------------------------------------===//
2430// ARM Optimization Hooks
2431//===----------------------------------------------------------------------===//
2432
Chris Lattnerd1980a52009-03-12 06:52:53 +00002433static
2434SDValue combineSelectAndUse(SDNode *N, SDValue Slct, SDValue OtherOp,
2435 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00002436 SelectionDAG &DAG = DCI.DAG;
2437 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2438 MVT VT = N->getValueType(0);
2439 unsigned Opc = N->getOpcode();
2440 bool isSlctCC = Slct.getOpcode() == ISD::SELECT_CC;
2441 SDValue LHS = isSlctCC ? Slct.getOperand(2) : Slct.getOperand(1);
2442 SDValue RHS = isSlctCC ? Slct.getOperand(3) : Slct.getOperand(2);
2443 ISD::CondCode CC = ISD::SETCC_INVALID;
2444
2445 if (isSlctCC) {
2446 CC = cast<CondCodeSDNode>(Slct.getOperand(4))->get();
2447 } else {
2448 SDValue CCOp = Slct.getOperand(0);
2449 if (CCOp.getOpcode() == ISD::SETCC)
2450 CC = cast<CondCodeSDNode>(CCOp.getOperand(2))->get();
2451 }
2452
2453 bool DoXform = false;
2454 bool InvCC = false;
2455 assert ((Opc == ISD::ADD || (Opc == ISD::SUB && Slct == N->getOperand(1))) &&
2456 "Bad input!");
2457
2458 if (LHS.getOpcode() == ISD::Constant &&
2459 cast<ConstantSDNode>(LHS)->isNullValue()) {
2460 DoXform = true;
2461 } else if (CC != ISD::SETCC_INVALID &&
2462 RHS.getOpcode() == ISD::Constant &&
2463 cast<ConstantSDNode>(RHS)->isNullValue()) {
2464 std::swap(LHS, RHS);
2465 SDValue Op0 = Slct.getOperand(0);
2466 MVT OpVT = isSlctCC ? Op0.getValueType() :
2467 Op0.getOperand(0).getValueType();
2468 bool isInt = OpVT.isInteger();
2469 CC = ISD::getSetCCInverse(CC, isInt);
2470
2471 if (!TLI.isCondCodeLegal(CC, OpVT))
2472 return SDValue(); // Inverse operator isn't legal.
2473
2474 DoXform = true;
2475 InvCC = true;
2476 }
2477
2478 if (DoXform) {
2479 SDValue Result = DAG.getNode(Opc, RHS.getDebugLoc(), VT, OtherOp, RHS);
2480 if (isSlctCC)
2481 return DAG.getSelectCC(N->getDebugLoc(), OtherOp, Result,
2482 Slct.getOperand(0), Slct.getOperand(1), CC);
2483 SDValue CCOp = Slct.getOperand(0);
2484 if (InvCC)
2485 CCOp = DAG.getSetCC(Slct.getDebugLoc(), CCOp.getValueType(),
2486 CCOp.getOperand(0), CCOp.getOperand(1), CC);
2487 return DAG.getNode(ISD::SELECT, N->getDebugLoc(), VT,
2488 CCOp, OtherOp, Result);
2489 }
2490 return SDValue();
2491}
2492
2493/// PerformADDCombine - Target-specific dag combine xforms for ISD::ADD.
2494static SDValue PerformADDCombine(SDNode *N,
2495 TargetLowering::DAGCombinerInfo &DCI) {
2496 // added by evan in r37685 with no testcase.
2497 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002498
Chris Lattnerd1980a52009-03-12 06:52:53 +00002499 // fold (add (select cc, 0, c), x) -> (select cc, x, (add, x, c))
2500 if (N0.getOpcode() == ISD::SELECT && N0.getNode()->hasOneUse()) {
2501 SDValue Result = combineSelectAndUse(N, N0, N1, DCI);
2502 if (Result.getNode()) return Result;
2503 }
2504 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
2505 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
2506 if (Result.getNode()) return Result;
2507 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002508
Chris Lattnerd1980a52009-03-12 06:52:53 +00002509 return SDValue();
2510}
2511
2512/// PerformSUBCombine - Target-specific dag combine xforms for ISD::SUB.
2513static SDValue PerformSUBCombine(SDNode *N,
2514 TargetLowering::DAGCombinerInfo &DCI) {
2515 // added by evan in r37685 with no testcase.
2516 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002517
Chris Lattnerd1980a52009-03-12 06:52:53 +00002518 // fold (sub x, (select cc, 0, c)) -> (select cc, x, (sub, x, c))
2519 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
2520 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
2521 if (Result.getNode()) return Result;
2522 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002523
Chris Lattnerd1980a52009-03-12 06:52:53 +00002524 return SDValue();
2525}
2526
2527
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00002528/// PerformFMRRDCombine - Target-specific dag combine xforms for ARMISD::FMRRD.
Bob Wilson2dc4f542009-03-20 22:42:55 +00002529static SDValue PerformFMRRDCombine(SDNode *N,
2530 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00002531 // fmrrd(fmdrr x, y) -> x,y
Dan Gohman475871a2008-07-27 21:46:04 +00002532 SDValue InDouble = N->getOperand(0);
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00002533 if (InDouble.getOpcode() == ARMISD::FMDRR)
2534 return DCI.CombineTo(N, InDouble.getOperand(0), InDouble.getOperand(1));
Dan Gohman475871a2008-07-27 21:46:04 +00002535 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00002536}
2537
Bob Wilson5bafff32009-06-22 23:27:02 +00002538/// getVShiftImm - Check if this is a valid build_vector for the immediate
2539/// operand of a vector shift operation, where all the elements of the
2540/// build_vector must have the same constant integer value.
2541static bool getVShiftImm(SDValue Op, unsigned ElementBits, int64_t &Cnt) {
2542 // Ignore bit_converts.
2543 while (Op.getOpcode() == ISD::BIT_CONVERT)
2544 Op = Op.getOperand(0);
2545 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
2546 APInt SplatBits, SplatUndef;
2547 unsigned SplatBitSize;
2548 bool HasAnyUndefs;
2549 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
2550 HasAnyUndefs, ElementBits) ||
2551 SplatBitSize > ElementBits)
2552 return false;
2553 Cnt = SplatBits.getSExtValue();
2554 return true;
2555}
2556
2557/// isVShiftLImm - Check if this is a valid build_vector for the immediate
2558/// operand of a vector shift left operation. That value must be in the range:
2559/// 0 <= Value < ElementBits for a left shift; or
2560/// 0 <= Value <= ElementBits for a long left shift.
2561static bool isVShiftLImm(SDValue Op, MVT VT, bool isLong, int64_t &Cnt) {
2562 assert(VT.isVector() && "vector shift count is not a vector type");
2563 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
2564 if (! getVShiftImm(Op, ElementBits, Cnt))
2565 return false;
2566 return (Cnt >= 0 && (isLong ? Cnt-1 : Cnt) < ElementBits);
2567}
2568
2569/// isVShiftRImm - Check if this is a valid build_vector for the immediate
2570/// operand of a vector shift right operation. For a shift opcode, the value
2571/// is positive, but for an intrinsic the value count must be negative. The
2572/// absolute value must be in the range:
2573/// 1 <= |Value| <= ElementBits for a right shift; or
2574/// 1 <= |Value| <= ElementBits/2 for a narrow right shift.
2575static bool isVShiftRImm(SDValue Op, MVT VT, bool isNarrow, bool isIntrinsic,
2576 int64_t &Cnt) {
2577 assert(VT.isVector() && "vector shift count is not a vector type");
2578 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
2579 if (! getVShiftImm(Op, ElementBits, Cnt))
2580 return false;
2581 if (isIntrinsic)
2582 Cnt = -Cnt;
2583 return (Cnt >= 1 && Cnt <= (isNarrow ? ElementBits/2 : ElementBits));
2584}
2585
2586/// PerformIntrinsicCombine - ARM-specific DAG combining for intrinsics.
2587static SDValue PerformIntrinsicCombine(SDNode *N, SelectionDAG &DAG) {
2588 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
2589 switch (IntNo) {
2590 default:
2591 // Don't do anything for most intrinsics.
2592 break;
2593
2594 // Vector shifts: check for immediate versions and lower them.
2595 // Note: This is done during DAG combining instead of DAG legalizing because
2596 // the build_vectors for 64-bit vector element shift counts are generally
2597 // not legal, and it is hard to see their values after they get legalized to
2598 // loads from a constant pool.
2599 case Intrinsic::arm_neon_vshifts:
2600 case Intrinsic::arm_neon_vshiftu:
2601 case Intrinsic::arm_neon_vshiftls:
2602 case Intrinsic::arm_neon_vshiftlu:
2603 case Intrinsic::arm_neon_vshiftn:
2604 case Intrinsic::arm_neon_vrshifts:
2605 case Intrinsic::arm_neon_vrshiftu:
2606 case Intrinsic::arm_neon_vrshiftn:
2607 case Intrinsic::arm_neon_vqshifts:
2608 case Intrinsic::arm_neon_vqshiftu:
2609 case Intrinsic::arm_neon_vqshiftsu:
2610 case Intrinsic::arm_neon_vqshiftns:
2611 case Intrinsic::arm_neon_vqshiftnu:
2612 case Intrinsic::arm_neon_vqshiftnsu:
2613 case Intrinsic::arm_neon_vqrshiftns:
2614 case Intrinsic::arm_neon_vqrshiftnu:
2615 case Intrinsic::arm_neon_vqrshiftnsu: {
2616 MVT VT = N->getOperand(1).getValueType();
2617 int64_t Cnt;
2618 unsigned VShiftOpc = 0;
2619
2620 switch (IntNo) {
2621 case Intrinsic::arm_neon_vshifts:
2622 case Intrinsic::arm_neon_vshiftu:
2623 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt)) {
2624 VShiftOpc = ARMISD::VSHL;
2625 break;
2626 }
2627 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt)) {
2628 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshifts ?
2629 ARMISD::VSHRs : ARMISD::VSHRu);
2630 break;
2631 }
2632 return SDValue();
2633
2634 case Intrinsic::arm_neon_vshiftls:
2635 case Intrinsic::arm_neon_vshiftlu:
2636 if (isVShiftLImm(N->getOperand(2), VT, true, Cnt))
2637 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00002638 llvm_unreachable("invalid shift count for vshll intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00002639
2640 case Intrinsic::arm_neon_vrshifts:
2641 case Intrinsic::arm_neon_vrshiftu:
2642 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt))
2643 break;
2644 return SDValue();
2645
2646 case Intrinsic::arm_neon_vqshifts:
2647 case Intrinsic::arm_neon_vqshiftu:
2648 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
2649 break;
2650 return SDValue();
2651
2652 case Intrinsic::arm_neon_vqshiftsu:
2653 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
2654 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00002655 llvm_unreachable("invalid shift count for vqshlu intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00002656
2657 case Intrinsic::arm_neon_vshiftn:
2658 case Intrinsic::arm_neon_vrshiftn:
2659 case Intrinsic::arm_neon_vqshiftns:
2660 case Intrinsic::arm_neon_vqshiftnu:
2661 case Intrinsic::arm_neon_vqshiftnsu:
2662 case Intrinsic::arm_neon_vqrshiftns:
2663 case Intrinsic::arm_neon_vqrshiftnu:
2664 case Intrinsic::arm_neon_vqrshiftnsu:
2665 // Narrowing shifts require an immediate right shift.
2666 if (isVShiftRImm(N->getOperand(2), VT, true, true, Cnt))
2667 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00002668 llvm_unreachable("invalid shift count for narrowing vector shift intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00002669
2670 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00002671 llvm_unreachable("unhandled vector shift");
Bob Wilson5bafff32009-06-22 23:27:02 +00002672 }
2673
2674 switch (IntNo) {
2675 case Intrinsic::arm_neon_vshifts:
2676 case Intrinsic::arm_neon_vshiftu:
2677 // Opcode already set above.
2678 break;
2679 case Intrinsic::arm_neon_vshiftls:
2680 case Intrinsic::arm_neon_vshiftlu:
2681 if (Cnt == VT.getVectorElementType().getSizeInBits())
2682 VShiftOpc = ARMISD::VSHLLi;
2683 else
2684 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshiftls ?
2685 ARMISD::VSHLLs : ARMISD::VSHLLu);
2686 break;
2687 case Intrinsic::arm_neon_vshiftn:
2688 VShiftOpc = ARMISD::VSHRN; break;
2689 case Intrinsic::arm_neon_vrshifts:
2690 VShiftOpc = ARMISD::VRSHRs; break;
2691 case Intrinsic::arm_neon_vrshiftu:
2692 VShiftOpc = ARMISD::VRSHRu; break;
2693 case Intrinsic::arm_neon_vrshiftn:
2694 VShiftOpc = ARMISD::VRSHRN; break;
2695 case Intrinsic::arm_neon_vqshifts:
2696 VShiftOpc = ARMISD::VQSHLs; break;
2697 case Intrinsic::arm_neon_vqshiftu:
2698 VShiftOpc = ARMISD::VQSHLu; break;
2699 case Intrinsic::arm_neon_vqshiftsu:
2700 VShiftOpc = ARMISD::VQSHLsu; break;
2701 case Intrinsic::arm_neon_vqshiftns:
2702 VShiftOpc = ARMISD::VQSHRNs; break;
2703 case Intrinsic::arm_neon_vqshiftnu:
2704 VShiftOpc = ARMISD::VQSHRNu; break;
2705 case Intrinsic::arm_neon_vqshiftnsu:
2706 VShiftOpc = ARMISD::VQSHRNsu; break;
2707 case Intrinsic::arm_neon_vqrshiftns:
2708 VShiftOpc = ARMISD::VQRSHRNs; break;
2709 case Intrinsic::arm_neon_vqrshiftnu:
2710 VShiftOpc = ARMISD::VQRSHRNu; break;
2711 case Intrinsic::arm_neon_vqrshiftnsu:
2712 VShiftOpc = ARMISD::VQRSHRNsu; break;
2713 }
2714
2715 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
2716 N->getOperand(1), DAG.getConstant(Cnt, MVT::i32));
2717 }
2718
2719 case Intrinsic::arm_neon_vshiftins: {
2720 MVT VT = N->getOperand(1).getValueType();
2721 int64_t Cnt;
2722 unsigned VShiftOpc = 0;
2723
2724 if (isVShiftLImm(N->getOperand(3), VT, false, Cnt))
2725 VShiftOpc = ARMISD::VSLI;
2726 else if (isVShiftRImm(N->getOperand(3), VT, false, true, Cnt))
2727 VShiftOpc = ARMISD::VSRI;
2728 else {
Torok Edwinc23197a2009-07-14 16:55:14 +00002729 llvm_unreachable("invalid shift count for vsli/vsri intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00002730 }
2731
2732 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
2733 N->getOperand(1), N->getOperand(2),
2734 DAG.getConstant(Cnt, MVT::i32));
2735 }
2736
2737 case Intrinsic::arm_neon_vqrshifts:
2738 case Intrinsic::arm_neon_vqrshiftu:
2739 // No immediate versions of these to check for.
2740 break;
2741 }
2742
2743 return SDValue();
2744}
2745
2746/// PerformShiftCombine - Checks for immediate versions of vector shifts and
2747/// lowers them. As with the vector shift intrinsics, this is done during DAG
2748/// combining instead of DAG legalizing because the build_vectors for 64-bit
2749/// vector element shift counts are generally not legal, and it is hard to see
2750/// their values after they get legalized to loads from a constant pool.
2751static SDValue PerformShiftCombine(SDNode *N, SelectionDAG &DAG,
2752 const ARMSubtarget *ST) {
2753 MVT VT = N->getValueType(0);
2754
2755 // Nothing to be done for scalar shifts.
2756 if (! VT.isVector())
2757 return SDValue();
2758
2759 assert(ST->hasNEON() && "unexpected vector shift");
2760 int64_t Cnt;
2761
2762 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002763 default: llvm_unreachable("unexpected shift opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00002764
2765 case ISD::SHL:
2766 if (isVShiftLImm(N->getOperand(1), VT, false, Cnt))
2767 return DAG.getNode(ARMISD::VSHL, N->getDebugLoc(), VT, N->getOperand(0),
2768 DAG.getConstant(Cnt, MVT::i32));
2769 break;
2770
2771 case ISD::SRA:
2772 case ISD::SRL:
2773 if (isVShiftRImm(N->getOperand(1), VT, false, false, Cnt)) {
2774 unsigned VShiftOpc = (N->getOpcode() == ISD::SRA ?
2775 ARMISD::VSHRs : ARMISD::VSHRu);
2776 return DAG.getNode(VShiftOpc, N->getDebugLoc(), VT, N->getOperand(0),
2777 DAG.getConstant(Cnt, MVT::i32));
2778 }
2779 }
2780 return SDValue();
2781}
2782
2783/// PerformExtendCombine - Target-specific DAG combining for ISD::SIGN_EXTEND,
2784/// ISD::ZERO_EXTEND, and ISD::ANY_EXTEND.
2785static SDValue PerformExtendCombine(SDNode *N, SelectionDAG &DAG,
2786 const ARMSubtarget *ST) {
2787 SDValue N0 = N->getOperand(0);
2788
2789 // Check for sign- and zero-extensions of vector extract operations of 8-
2790 // and 16-bit vector elements. NEON supports these directly. They are
2791 // handled during DAG combining because type legalization will promote them
2792 // to 32-bit types and it is messy to recognize the operations after that.
2793 if (ST->hasNEON() && N0.getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
2794 SDValue Vec = N0.getOperand(0);
2795 SDValue Lane = N0.getOperand(1);
2796 MVT VT = N->getValueType(0);
2797 MVT EltVT = N0.getValueType();
2798 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2799
2800 if (VT == MVT::i32 &&
2801 (EltVT == MVT::i8 || EltVT == MVT::i16) &&
2802 TLI.isTypeLegal(Vec.getValueType())) {
2803
2804 unsigned Opc = 0;
2805 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002806 default: llvm_unreachable("unexpected opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00002807 case ISD::SIGN_EXTEND:
2808 Opc = ARMISD::VGETLANEs;
2809 break;
2810 case ISD::ZERO_EXTEND:
2811 case ISD::ANY_EXTEND:
2812 Opc = ARMISD::VGETLANEu;
2813 break;
2814 }
2815 return DAG.getNode(Opc, N->getDebugLoc(), VT, Vec, Lane);
2816 }
2817 }
2818
2819 return SDValue();
2820}
2821
Dan Gohman475871a2008-07-27 21:46:04 +00002822SDValue ARMTargetLowering::PerformDAGCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00002823 DAGCombinerInfo &DCI) const {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00002824 switch (N->getOpcode()) {
2825 default: break;
Chris Lattnerd1980a52009-03-12 06:52:53 +00002826 case ISD::ADD: return PerformADDCombine(N, DCI);
2827 case ISD::SUB: return PerformSUBCombine(N, DCI);
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00002828 case ARMISD::FMRRD: return PerformFMRRDCombine(N, DCI);
Bob Wilson5bafff32009-06-22 23:27:02 +00002829 case ISD::INTRINSIC_WO_CHAIN:
2830 return PerformIntrinsicCombine(N, DCI.DAG);
2831 case ISD::SHL:
2832 case ISD::SRA:
2833 case ISD::SRL:
2834 return PerformShiftCombine(N, DCI.DAG, Subtarget);
2835 case ISD::SIGN_EXTEND:
2836 case ISD::ZERO_EXTEND:
2837 case ISD::ANY_EXTEND:
2838 return PerformExtendCombine(N, DCI.DAG, Subtarget);
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00002839 }
Dan Gohman475871a2008-07-27 21:46:04 +00002840 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00002841}
2842
Evan Chengb01fad62007-03-12 23:30:29 +00002843/// isLegalAddressImmediate - Return true if the integer value can be used
2844/// as the offset of the target addressing mode for load / store of the
2845/// given type.
Duncan Sands83ec4b62008-06-06 12:08:01 +00002846static bool isLegalAddressImmediate(int64_t V, MVT VT,
Chris Lattner37caf8c2007-04-09 23:33:39 +00002847 const ARMSubtarget *Subtarget) {
Evan Cheng961f8792007-03-13 20:37:59 +00002848 if (V == 0)
2849 return true;
2850
Evan Cheng65011532009-03-09 19:15:00 +00002851 if (!VT.isSimple())
2852 return false;
2853
David Goodwinf1daf7d2009-07-08 23:10:31 +00002854 if (Subtarget->isThumb()) { // FIXME for thumb2
Evan Chengb01fad62007-03-12 23:30:29 +00002855 if (V < 0)
2856 return false;
2857
2858 unsigned Scale = 1;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002859 switch (VT.getSimpleVT()) {
Evan Chengb01fad62007-03-12 23:30:29 +00002860 default: return false;
2861 case MVT::i1:
2862 case MVT::i8:
2863 // Scale == 1;
2864 break;
2865 case MVT::i16:
2866 // Scale == 2;
2867 Scale = 2;
2868 break;
2869 case MVT::i32:
2870 // Scale == 4;
2871 Scale = 4;
2872 break;
2873 }
2874
2875 if ((V & (Scale - 1)) != 0)
2876 return false;
2877 V /= Scale;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00002878 return V == (V & ((1LL << 5) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00002879 }
2880
2881 if (V < 0)
2882 V = - V;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002883 switch (VT.getSimpleVT()) {
Evan Chengb01fad62007-03-12 23:30:29 +00002884 default: return false;
2885 case MVT::i1:
2886 case MVT::i8:
2887 case MVT::i32:
2888 // +- imm12
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00002889 return V == (V & ((1LL << 12) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00002890 case MVT::i16:
2891 // +- imm8
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00002892 return V == (V & ((1LL << 8) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00002893 case MVT::f32:
2894 case MVT::f64:
2895 if (!Subtarget->hasVFP2())
2896 return false;
Evan Cheng0b0a9a92007-05-03 02:00:18 +00002897 if ((V & 3) != 0)
Evan Chengb01fad62007-03-12 23:30:29 +00002898 return false;
2899 V >>= 2;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00002900 return V == (V & ((1LL << 8) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00002901 }
Evan Chenga8e29892007-01-19 07:51:42 +00002902}
2903
Chris Lattner37caf8c2007-04-09 23:33:39 +00002904/// isLegalAddressingMode - Return true if the addressing mode represented
2905/// by AM is legal for this target, for a load/store of the specified type.
Bob Wilson2dc4f542009-03-20 22:42:55 +00002906bool ARMTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattner37caf8c2007-04-09 23:33:39 +00002907 const Type *Ty) const {
Bob Wilson2c7dab12009-04-08 17:55:28 +00002908 MVT VT = getValueType(Ty, true);
2909 if (!isLegalAddressImmediate(AM.BaseOffs, VT, Subtarget))
Evan Chengb01fad62007-03-12 23:30:29 +00002910 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00002911
Chris Lattner37caf8c2007-04-09 23:33:39 +00002912 // Can never fold addr of global into load/store.
Bob Wilson2dc4f542009-03-20 22:42:55 +00002913 if (AM.BaseGV)
Chris Lattner37caf8c2007-04-09 23:33:39 +00002914 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00002915
Chris Lattner37caf8c2007-04-09 23:33:39 +00002916 switch (AM.Scale) {
2917 case 0: // no scale reg, must be "r+i" or "r", or "i".
2918 break;
2919 case 1:
David Goodwinf1daf7d2009-07-08 23:10:31 +00002920 if (Subtarget->isThumb()) // FIXME for thumb2
Chris Lattner37caf8c2007-04-09 23:33:39 +00002921 return false;
Chris Lattner5a3d40d2007-04-13 06:50:55 +00002922 // FALL THROUGH.
Chris Lattner37caf8c2007-04-09 23:33:39 +00002923 default:
Chris Lattner5a3d40d2007-04-13 06:50:55 +00002924 // ARM doesn't support any R+R*scale+imm addr modes.
2925 if (AM.BaseOffs)
2926 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00002927
Bob Wilson2c7dab12009-04-08 17:55:28 +00002928 if (!VT.isSimple())
2929 return false;
2930
Chris Lattnereb13d1b2007-04-10 03:48:29 +00002931 int Scale = AM.Scale;
Bob Wilson2c7dab12009-04-08 17:55:28 +00002932 switch (VT.getSimpleVT()) {
Chris Lattner37caf8c2007-04-09 23:33:39 +00002933 default: return false;
2934 case MVT::i1:
2935 case MVT::i8:
2936 case MVT::i32:
2937 case MVT::i64:
2938 // This assumes i64 is legalized to a pair of i32. If not (i.e.
2939 // ldrd / strd are used, then its address mode is same as i16.
2940 // r + r
Chris Lattnereb13d1b2007-04-10 03:48:29 +00002941 if (Scale < 0) Scale = -Scale;
2942 if (Scale == 1)
Chris Lattner37caf8c2007-04-09 23:33:39 +00002943 return true;
2944 // r + r << imm
Chris Lattnere1152942007-04-11 16:17:12 +00002945 return isPowerOf2_32(Scale & ~1);
Chris Lattner37caf8c2007-04-09 23:33:39 +00002946 case MVT::i16:
2947 // r + r
Chris Lattnereb13d1b2007-04-10 03:48:29 +00002948 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
Chris Lattner37caf8c2007-04-09 23:33:39 +00002949 return true;
Chris Lattnere1152942007-04-11 16:17:12 +00002950 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00002951
Chris Lattner37caf8c2007-04-09 23:33:39 +00002952 case MVT::isVoid:
2953 // Note, we allow "void" uses (basically, uses that aren't loads or
2954 // stores), because arm allows folding a scale into many arithmetic
2955 // operations. This should be made more precise and revisited later.
Bob Wilson2dc4f542009-03-20 22:42:55 +00002956
Chris Lattner37caf8c2007-04-09 23:33:39 +00002957 // Allow r << imm, but the imm has to be a multiple of two.
2958 if (AM.Scale & 1) return false;
2959 return isPowerOf2_32(AM.Scale);
2960 }
2961 break;
Evan Chengb01fad62007-03-12 23:30:29 +00002962 }
Chris Lattner37caf8c2007-04-09 23:33:39 +00002963 return true;
Evan Chengb01fad62007-03-12 23:30:29 +00002964}
2965
Evan Chenge88d5ce2009-07-02 07:28:31 +00002966static bool getARMIndexedAddressParts(SDNode *Ptr, MVT VT,
2967 bool isSEXTLoad, SDValue &Base,
2968 SDValue &Offset, bool &isInc,
2969 SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00002970 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
2971 return false;
2972
2973 if (VT == MVT::i16 || ((VT == MVT::i8 || VT == MVT::i1) && isSEXTLoad)) {
2974 // AddressingMode 3
2975 Base = Ptr->getOperand(0);
2976 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002977 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00002978 if (RHSC < 0 && RHSC > -256) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00002979 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00002980 isInc = false;
2981 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
2982 return true;
2983 }
2984 }
2985 isInc = (Ptr->getOpcode() == ISD::ADD);
2986 Offset = Ptr->getOperand(1);
2987 return true;
2988 } else if (VT == MVT::i32 || VT == MVT::i8 || VT == MVT::i1) {
2989 // AddressingMode 2
2990 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002991 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00002992 if (RHSC < 0 && RHSC > -0x1000) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00002993 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00002994 isInc = false;
2995 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
2996 Base = Ptr->getOperand(0);
2997 return true;
2998 }
2999 }
3000
3001 if (Ptr->getOpcode() == ISD::ADD) {
3002 isInc = true;
3003 ARM_AM::ShiftOpc ShOpcVal= ARM_AM::getShiftOpcForNode(Ptr->getOperand(0));
3004 if (ShOpcVal != ARM_AM::no_shift) {
3005 Base = Ptr->getOperand(1);
3006 Offset = Ptr->getOperand(0);
3007 } else {
3008 Base = Ptr->getOperand(0);
3009 Offset = Ptr->getOperand(1);
3010 }
3011 return true;
3012 }
3013
3014 isInc = (Ptr->getOpcode() == ISD::ADD);
3015 Base = Ptr->getOperand(0);
3016 Offset = Ptr->getOperand(1);
3017 return true;
3018 }
3019
3020 // FIXME: Use FLDM / FSTM to emulate indexed FP load / store.
3021 return false;
3022}
3023
Evan Chenge88d5ce2009-07-02 07:28:31 +00003024static bool getT2IndexedAddressParts(SDNode *Ptr, MVT VT,
3025 bool isSEXTLoad, SDValue &Base,
3026 SDValue &Offset, bool &isInc,
3027 SelectionDAG &DAG) {
3028 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
3029 return false;
3030
3031 Base = Ptr->getOperand(0);
3032 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
3033 int RHSC = (int)RHS->getZExtValue();
3034 if (RHSC < 0 && RHSC > -0x100) { // 8 bits.
3035 assert(Ptr->getOpcode() == ISD::ADD);
3036 isInc = false;
3037 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
3038 return true;
3039 } else if (RHSC > 0 && RHSC < 0x100) { // 8 bit, no zero.
3040 isInc = Ptr->getOpcode() == ISD::ADD;
3041 Offset = DAG.getConstant(RHSC, RHS->getValueType(0));
3042 return true;
3043 }
3044 }
3045
3046 return false;
3047}
3048
Evan Chenga8e29892007-01-19 07:51:42 +00003049/// getPreIndexedAddressParts - returns true by value, base pointer and
3050/// offset pointer and addressing mode by reference if the node's address
3051/// can be legally represented as pre-indexed load / store address.
3052bool
Dan Gohman475871a2008-07-27 21:46:04 +00003053ARMTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
3054 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00003055 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00003056 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00003057 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00003058 return false;
3059
Duncan Sands83ec4b62008-06-06 12:08:01 +00003060 MVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00003061 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00003062 bool isSEXTLoad = false;
3063 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
3064 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00003065 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00003066 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
3067 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
3068 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00003069 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00003070 } else
3071 return false;
3072
3073 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00003074 bool isLegal = false;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00003075 if (Subtarget->isThumb() && Subtarget->hasThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00003076 isLegal = getT2IndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
3077 Offset, isInc, DAG);
3078 else
3079 isLegal = getARMIndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
Evan Cheng04129572009-07-02 06:44:30 +00003080 Offset, isInc, DAG);
Evan Chenge88d5ce2009-07-02 07:28:31 +00003081 if (!isLegal)
3082 return false;
3083
3084 AM = isInc ? ISD::PRE_INC : ISD::PRE_DEC;
3085 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00003086}
3087
3088/// getPostIndexedAddressParts - returns true by value, base pointer and
3089/// offset pointer and addressing mode by reference if this node can be
3090/// combined with a load / store to form a post-indexed load / store.
3091bool ARMTargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Dan Gohman475871a2008-07-27 21:46:04 +00003092 SDValue &Base,
3093 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00003094 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00003095 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00003096 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00003097 return false;
3098
Duncan Sands83ec4b62008-06-06 12:08:01 +00003099 MVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00003100 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00003101 bool isSEXTLoad = false;
3102 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00003103 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00003104 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
3105 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00003106 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00003107 } else
3108 return false;
3109
3110 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00003111 bool isLegal = false;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00003112 if (Subtarget->isThumb() && Subtarget->hasThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00003113 isLegal = getT2IndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00003114 isInc, DAG);
Evan Chenge88d5ce2009-07-02 07:28:31 +00003115 else
3116 isLegal = getARMIndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
3117 isInc, DAG);
3118 if (!isLegal)
3119 return false;
3120
3121 AM = isInc ? ISD::POST_INC : ISD::POST_DEC;
3122 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00003123}
3124
Dan Gohman475871a2008-07-27 21:46:04 +00003125void ARMTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00003126 const APInt &Mask,
Bob Wilson2dc4f542009-03-20 22:42:55 +00003127 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00003128 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00003129 const SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +00003130 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00003131 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Chenga8e29892007-01-19 07:51:42 +00003132 switch (Op.getOpcode()) {
3133 default: break;
3134 case ARMISD::CMOV: {
3135 // Bits are known zero/one if known on the LHS and RHS.
Dan Gohmanea859be2007-06-22 14:59:07 +00003136 DAG.ComputeMaskedBits(Op.getOperand(0), Mask, KnownZero, KnownOne, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00003137 if (KnownZero == 0 && KnownOne == 0) return;
3138
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00003139 APInt KnownZeroRHS, KnownOneRHS;
Dan Gohmanea859be2007-06-22 14:59:07 +00003140 DAG.ComputeMaskedBits(Op.getOperand(1), Mask,
3141 KnownZeroRHS, KnownOneRHS, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00003142 KnownZero &= KnownZeroRHS;
3143 KnownOne &= KnownOneRHS;
3144 return;
3145 }
3146 }
3147}
3148
3149//===----------------------------------------------------------------------===//
3150// ARM Inline Assembly Support
3151//===----------------------------------------------------------------------===//
3152
3153/// getConstraintType - Given a constraint letter, return the type of
3154/// constraint it is for this target.
3155ARMTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00003156ARMTargetLowering::getConstraintType(const std::string &Constraint) const {
3157 if (Constraint.size() == 1) {
3158 switch (Constraint[0]) {
3159 default: break;
3160 case 'l': return C_RegisterClass;
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00003161 case 'w': return C_RegisterClass;
Chris Lattner4234f572007-03-25 02:14:49 +00003162 }
Evan Chenga8e29892007-01-19 07:51:42 +00003163 }
Chris Lattner4234f572007-03-25 02:14:49 +00003164 return TargetLowering::getConstraintType(Constraint);
Evan Chenga8e29892007-01-19 07:51:42 +00003165}
3166
Bob Wilson2dc4f542009-03-20 22:42:55 +00003167std::pair<unsigned, const TargetRegisterClass*>
Evan Chenga8e29892007-01-19 07:51:42 +00003168ARMTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +00003169 MVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003170 if (Constraint.size() == 1) {
3171 // GCC RS6000 Constraint Letters
3172 switch (Constraint[0]) {
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00003173 case 'l':
David Goodwinf1daf7d2009-07-08 23:10:31 +00003174 if (Subtarget->isThumb1Only())
Jim Grosbach30eae3c2009-04-07 20:34:09 +00003175 return std::make_pair(0U, ARM::tGPRRegisterClass);
3176 else
3177 return std::make_pair(0U, ARM::GPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00003178 case 'r':
3179 return std::make_pair(0U, ARM::GPRRegisterClass);
3180 case 'w':
3181 if (VT == MVT::f32)
3182 return std::make_pair(0U, ARM::SPRRegisterClass);
Evan Cheng0a7baa22007-04-04 00:06:07 +00003183 if (VT == MVT::f64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00003184 return std::make_pair(0U, ARM::DPRRegisterClass);
3185 break;
Evan Chenga8e29892007-01-19 07:51:42 +00003186 }
3187 }
3188 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
3189}
3190
3191std::vector<unsigned> ARMTargetLowering::
3192getRegClassForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +00003193 MVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003194 if (Constraint.size() != 1)
3195 return std::vector<unsigned>();
3196
3197 switch (Constraint[0]) { // GCC ARM Constraint Letters
3198 default: break;
3199 case 'l':
Jim Grosbach30eae3c2009-04-07 20:34:09 +00003200 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
3201 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
3202 0);
Evan Chenga8e29892007-01-19 07:51:42 +00003203 case 'r':
3204 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
3205 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
3206 ARM::R8, ARM::R9, ARM::R10, ARM::R11,
3207 ARM::R12, ARM::LR, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00003208 case 'w':
3209 if (VT == MVT::f32)
3210 return make_vector<unsigned>(ARM::S0, ARM::S1, ARM::S2, ARM::S3,
3211 ARM::S4, ARM::S5, ARM::S6, ARM::S7,
3212 ARM::S8, ARM::S9, ARM::S10, ARM::S11,
3213 ARM::S12,ARM::S13,ARM::S14,ARM::S15,
3214 ARM::S16,ARM::S17,ARM::S18,ARM::S19,
3215 ARM::S20,ARM::S21,ARM::S22,ARM::S23,
3216 ARM::S24,ARM::S25,ARM::S26,ARM::S27,
3217 ARM::S28,ARM::S29,ARM::S30,ARM::S31, 0);
3218 if (VT == MVT::f64)
3219 return make_vector<unsigned>(ARM::D0, ARM::D1, ARM::D2, ARM::D3,
3220 ARM::D4, ARM::D5, ARM::D6, ARM::D7,
3221 ARM::D8, ARM::D9, ARM::D10,ARM::D11,
3222 ARM::D12,ARM::D13,ARM::D14,ARM::D15, 0);
3223 break;
Evan Chenga8e29892007-01-19 07:51:42 +00003224 }
3225
3226 return std::vector<unsigned>();
3227}
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003228
3229/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
3230/// vector. If it is invalid, don't add anything to Ops.
3231void ARMTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
3232 char Constraint,
3233 bool hasMemory,
3234 std::vector<SDValue>&Ops,
3235 SelectionDAG &DAG) const {
3236 SDValue Result(0, 0);
3237
3238 switch (Constraint) {
3239 default: break;
3240 case 'I': case 'J': case 'K': case 'L':
3241 case 'M': case 'N': case 'O':
3242 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
3243 if (!C)
3244 return;
3245
3246 int64_t CVal64 = C->getSExtValue();
3247 int CVal = (int) CVal64;
3248 // None of these constraints allow values larger than 32 bits. Check
3249 // that the value fits in an int.
3250 if (CVal != CVal64)
3251 return;
3252
3253 switch (Constraint) {
3254 case 'I':
David Goodwinf1daf7d2009-07-08 23:10:31 +00003255 if (Subtarget->isThumb1Only()) {
3256 // This must be a constant between 0 and 255, for ADD
3257 // immediates.
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003258 if (CVal >= 0 && CVal <= 255)
3259 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00003260 } else if (Subtarget->isThumb2()) {
3261 // A constant that can be used as an immediate value in a
3262 // data-processing instruction.
3263 if (ARM_AM::getT2SOImmVal(CVal) != -1)
3264 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003265 } else {
3266 // A constant that can be used as an immediate value in a
3267 // data-processing instruction.
3268 if (ARM_AM::getSOImmVal(CVal) != -1)
3269 break;
3270 }
3271 return;
3272
3273 case 'J':
David Goodwinf1daf7d2009-07-08 23:10:31 +00003274 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003275 // This must be a constant between -255 and -1, for negated ADD
3276 // immediates. This can be used in GCC with an "n" modifier that
3277 // prints the negated value, for use with SUB instructions. It is
3278 // not useful otherwise but is implemented for compatibility.
3279 if (CVal >= -255 && CVal <= -1)
3280 break;
3281 } else {
3282 // This must be a constant between -4095 and 4095. It is not clear
3283 // what this constraint is intended for. Implemented for
3284 // compatibility with GCC.
3285 if (CVal >= -4095 && CVal <= 4095)
3286 break;
3287 }
3288 return;
3289
3290 case 'K':
David Goodwinf1daf7d2009-07-08 23:10:31 +00003291 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003292 // A 32-bit value where only one byte has a nonzero value. Exclude
3293 // zero to match GCC. This constraint is used by GCC internally for
3294 // constants that can be loaded with a move/shift combination.
3295 // It is not useful otherwise but is implemented for compatibility.
3296 if (CVal != 0 && ARM_AM::isThumbImmShiftedVal(CVal))
3297 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00003298 } else if (Subtarget->isThumb2()) {
3299 // A constant whose bitwise inverse can be used as an immediate
3300 // value in a data-processing instruction. This can be used in GCC
3301 // with a "B" modifier that prints the inverted value, for use with
3302 // BIC and MVN instructions. It is not useful otherwise but is
3303 // implemented for compatibility.
3304 if (ARM_AM::getT2SOImmVal(~CVal) != -1)
3305 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003306 } else {
3307 // A constant whose bitwise inverse can be used as an immediate
3308 // value in a data-processing instruction. This can be used in GCC
3309 // with a "B" modifier that prints the inverted value, for use with
3310 // BIC and MVN instructions. It is not useful otherwise but is
3311 // implemented for compatibility.
3312 if (ARM_AM::getSOImmVal(~CVal) != -1)
3313 break;
3314 }
3315 return;
3316
3317 case 'L':
David Goodwinf1daf7d2009-07-08 23:10:31 +00003318 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003319 // This must be a constant between -7 and 7,
3320 // for 3-operand ADD/SUB immediate instructions.
3321 if (CVal >= -7 && CVal < 7)
3322 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00003323 } else if (Subtarget->isThumb2()) {
3324 // A constant whose negation can be used as an immediate value in a
3325 // data-processing instruction. This can be used in GCC with an "n"
3326 // modifier that prints the negated value, for use with SUB
3327 // instructions. It is not useful otherwise but is implemented for
3328 // compatibility.
3329 if (ARM_AM::getT2SOImmVal(-CVal) != -1)
3330 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003331 } else {
3332 // A constant whose negation can be used as an immediate value in a
3333 // data-processing instruction. This can be used in GCC with an "n"
3334 // modifier that prints the negated value, for use with SUB
3335 // instructions. It is not useful otherwise but is implemented for
3336 // compatibility.
3337 if (ARM_AM::getSOImmVal(-CVal) != -1)
3338 break;
3339 }
3340 return;
3341
3342 case 'M':
David Goodwinf1daf7d2009-07-08 23:10:31 +00003343 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003344 // This must be a multiple of 4 between 0 and 1020, for
3345 // ADD sp + immediate.
3346 if ((CVal >= 0 && CVal <= 1020) && ((CVal & 3) == 0))
3347 break;
3348 } else {
3349 // A power of two or a constant between 0 and 32. This is used in
3350 // GCC for the shift amount on shifted register operands, but it is
3351 // useful in general for any shift amounts.
3352 if ((CVal >= 0 && CVal <= 32) || ((CVal & (CVal - 1)) == 0))
3353 break;
3354 }
3355 return;
3356
3357 case 'N':
David Goodwinf1daf7d2009-07-08 23:10:31 +00003358 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003359 // This must be a constant between 0 and 31, for shift amounts.
3360 if (CVal >= 0 && CVal <= 31)
3361 break;
3362 }
3363 return;
3364
3365 case 'O':
David Goodwinf1daf7d2009-07-08 23:10:31 +00003366 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003367 // This must be a multiple of 4 between -508 and 508, for
3368 // ADD/SUB sp = sp + immediate.
3369 if ((CVal >= -508 && CVal <= 508) && ((CVal & 3) == 0))
3370 break;
3371 }
3372 return;
3373 }
3374 Result = DAG.getTargetConstant(CVal, Op.getValueType());
3375 break;
3376 }
3377
3378 if (Result.getNode()) {
3379 Ops.push_back(Result);
3380 return;
3381 }
3382 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
3383 Ops, DAG);
3384}