blob: 36d2e4a0460fa8f37f3a6b5bf1a8d68585f9cbb5 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the "Instituto Nokia de Tecnologia" and
6// is distributed under the University of Illinois Open Source
7// License. See LICENSE.TXT for details.
8//
9//===----------------------------------------------------------------------===//
10//
11// This file describes the ARM instructions in TableGen format.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chenga8e29892007-01-19 07:51:42 +000015//===----------------------------------------------------------------------===//
16// ARM specific DAG Nodes.
17//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000018
Evan Chenga8e29892007-01-19 07:51:42 +000019// Type profiles.
20def SDT_ARMCallSeq : SDTypeProfile<0, 1, [ SDTCisVT<0, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Evan Chenga8e29892007-01-19 07:51:42 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisInt<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
37def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
38
39def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
40 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
41
42// Node definitions.
43def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000044def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
45
46def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeq,
47 [SDNPHasChain, SDNPOutFlag]>;
48def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeq,
Evan Chengb38cba92007-02-03 09:11:58 +000049 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000050
51def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
52 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
53def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
54 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
55
56def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTRet,
57 [SDNPHasChain, SDNPOptInFlag]>;
58
59def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
60 [SDNPInFlag]>;
61def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
62 [SDNPInFlag]>;
63
64def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
65 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
66
67def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
68 [SDNPHasChain]>;
69
70def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
71 [SDNPOutFlag]>;
72
73def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
74
75def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
76def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
77def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000078
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000079//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +000080// ARM Instruction Predicate Definitions.
81//
82def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
83def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">;
84def HasV6 : Predicate<"Subtarget->hasV6Ops()">;
85def IsThumb : Predicate<"Subtarget->isThumb()">;
86def IsARM : Predicate<"!Subtarget->isThumb()">;
87
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000088//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +000089// ARM Flag Definitions.
90
91class RegConstraint<string C> {
92 string Constraints = C;
93}
94
95//===----------------------------------------------------------------------===//
96// ARM specific transformation functions and pattern fragments.
97//
98
99// so_imm_XFORM - Return a so_imm value packed into the format described for
100// so_imm def below.
101def so_imm_XFORM : SDNodeXForm<imm, [{
102 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(N->getValue()),
103 MVT::i32);
104}]>;
105
106// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
107// so_imm_neg def below.
108def so_imm_neg_XFORM : SDNodeXForm<imm, [{
109 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(-(int)N->getValue()),
110 MVT::i32);
111}]>;
112
113// so_imm_not_XFORM - Return a so_imm value packed into the format described for
114// so_imm_not def below.
115def so_imm_not_XFORM : SDNodeXForm<imm, [{
116 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(~(int)N->getValue()),
117 MVT::i32);
118}]>;
119
120// rot_imm predicate - True if the 32-bit immediate is equal to 8, 16, or 24.
121def rot_imm : PatLeaf<(i32 imm), [{
122 int32_t v = (int32_t)N->getValue();
123 return v == 8 || v == 16 || v == 24;
124}]>;
125
126/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
127def imm1_15 : PatLeaf<(i32 imm), [{
128 return (int32_t)N->getValue() >= 1 && (int32_t)N->getValue() < 16;
129}]>;
130
131/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
132def imm16_31 : PatLeaf<(i32 imm), [{
133 return (int32_t)N->getValue() >= 16 && (int32_t)N->getValue() < 32;
134}]>;
135
136def so_imm_neg :
137 PatLeaf<(imm), [{ return ARM_AM::getSOImmVal(-(int)N->getValue()) != -1; }],
138 so_imm_neg_XFORM>;
139
Evan Chenga2515702007-03-19 07:09:02 +0000140def so_imm_not :
Evan Chenga8e29892007-01-19 07:51:42 +0000141 PatLeaf<(imm), [{ return ARM_AM::getSOImmVal(~(int)N->getValue()) != -1; }],
142 so_imm_not_XFORM>;
143
144// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
145def sext_16_node : PatLeaf<(i32 GPR:$a), [{
146 return TLI.ComputeNumSignBits(SDOperand(N,0)) >= 17;
147}]>;
148
149
Evan Chenga8e29892007-01-19 07:51:42 +0000150
151//===----------------------------------------------------------------------===//
152// Operand Definitions.
153//
154
155// Branch target.
156def brtarget : Operand<OtherVT>;
157
158// Operand for printing out a condition code.
159def CCOp : Operand<i32> {
160 let PrintMethod = "printCCOperand";
161}
162
163// A list of registers separated by comma. Used by load/store multiple.
164def reglist : Operand<i32> {
165 let PrintMethod = "printRegisterList";
166}
167
168// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
169def cpinst_operand : Operand<i32> {
170 let PrintMethod = "printCPInstOperand";
171}
172
173def jtblock_operand : Operand<i32> {
174 let PrintMethod = "printJTBlockOperand";
175}
176
177// Local PC labels.
178def pclabel : Operand<i32> {
179 let PrintMethod = "printPCLabel";
180}
181
182// shifter_operand operands: so_reg and so_imm.
183def so_reg : Operand<i32>, // reg reg imm
184 ComplexPattern<i32, 3, "SelectShifterOperandReg",
185 [shl,srl,sra,rotr]> {
186 let PrintMethod = "printSORegOperand";
187 let MIOperandInfo = (ops GPR, GPR, i32imm);
188}
189
190// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
191// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
192// represented in the imm field in the same 12-bit form that they are encoded
193// into so_imm instructions: the 8-bit immediate is the least significant bits
194// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
195def so_imm : Operand<i32>,
196 PatLeaf<(imm),
197 [{ return ARM_AM::getSOImmVal(N->getValue()) != -1; }],
198 so_imm_XFORM> {
199 let PrintMethod = "printSOImmOperand";
200}
201
Evan Chengc70d1842007-03-20 08:11:30 +0000202// Break so_imm's up into two pieces. This handles immediates with up to 16
203// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
204// get the first/second pieces.
205def so_imm2part : Operand<i32>,
206 PatLeaf<(imm),
207 [{ return ARM_AM::isSOImmTwoPartVal((unsigned)N->getValue()); }]> {
208 let PrintMethod = "printSOImm2PartOperand";
209}
210
211def so_imm2part_1 : SDNodeXForm<imm, [{
212 unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getValue());
213 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(V), MVT::i32);
214}]>;
215
216def so_imm2part_2 : SDNodeXForm<imm, [{
217 unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getValue());
218 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(V), MVT::i32);
219}]>;
220
Evan Chenga8e29892007-01-19 07:51:42 +0000221
222// Define ARM specific addressing modes.
223
224// addrmode2 := reg +/- reg shop imm
225// addrmode2 := reg +/- imm12
226//
227def addrmode2 : Operand<i32>,
228 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
229 let PrintMethod = "printAddrMode2Operand";
230 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
231}
232
233def am2offset : Operand<i32>,
234 ComplexPattern<i32, 2, "SelectAddrMode2Offset", []> {
235 let PrintMethod = "printAddrMode2OffsetOperand";
236 let MIOperandInfo = (ops GPR, i32imm);
237}
238
239// addrmode3 := reg +/- reg
240// addrmode3 := reg +/- imm8
241//
242def addrmode3 : Operand<i32>,
243 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
244 let PrintMethod = "printAddrMode3Operand";
245 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
246}
247
248def am3offset : Operand<i32>,
249 ComplexPattern<i32, 2, "SelectAddrMode3Offset", []> {
250 let PrintMethod = "printAddrMode3OffsetOperand";
251 let MIOperandInfo = (ops GPR, i32imm);
252}
253
254// addrmode4 := reg, <mode|W>
255//
256def addrmode4 : Operand<i32>,
257 ComplexPattern<i32, 2, "", []> {
258 let PrintMethod = "printAddrMode4Operand";
259 let MIOperandInfo = (ops GPR, i32imm);
260}
261
262// addrmode5 := reg +/- imm8*4
263//
264def addrmode5 : Operand<i32>,
265 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
266 let PrintMethod = "printAddrMode5Operand";
267 let MIOperandInfo = (ops GPR, i32imm);
268}
269
270// addrmodepc := pc + reg
271//
272def addrmodepc : Operand<i32>,
273 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
274 let PrintMethod = "printAddrModePCOperand";
275 let MIOperandInfo = (ops GPR, i32imm);
276}
277
278//===----------------------------------------------------------------------===//
279// ARM Instruction flags. These need to match ARMInstrInfo.h.
280//
281
282// Addressing mode.
283class AddrMode<bits<4> val> {
284 bits<4> Value = val;
285}
286def AddrModeNone : AddrMode<0>;
287def AddrMode1 : AddrMode<1>;
288def AddrMode2 : AddrMode<2>;
289def AddrMode3 : AddrMode<3>;
290def AddrMode4 : AddrMode<4>;
291def AddrMode5 : AddrMode<5>;
292def AddrModeT1 : AddrMode<6>;
293def AddrModeT2 : AddrMode<7>;
294def AddrModeT4 : AddrMode<8>;
295def AddrModeTs : AddrMode<9>;
296
297// Instruction size.
298class SizeFlagVal<bits<3> val> {
299 bits<3> Value = val;
300}
301def SizeInvalid : SizeFlagVal<0>; // Unset.
302def SizeSpecial : SizeFlagVal<1>; // Pseudo or special.
303def Size8Bytes : SizeFlagVal<2>;
304def Size4Bytes : SizeFlagVal<3>;
305def Size2Bytes : SizeFlagVal<4>;
306
307// Load / store index mode.
308class IndexMode<bits<2> val> {
309 bits<2> Value = val;
310}
311def IndexModeNone : IndexMode<0>;
312def IndexModePre : IndexMode<1>;
313def IndexModePost : IndexMode<2>;
314
315//===----------------------------------------------------------------------===//
316// ARM Instruction templates.
317//
318
319// ARMPat - Same as Pat<>, but requires that the compiler be in ARM mode.
320class ARMPat<dag pattern, dag result> : Pat<pattern, result> {
321 list<Predicate> Predicates = [IsARM];
322}
Evan Cheng34b12d22007-01-19 20:27:35 +0000323class ARMV5TEPat<dag pattern, dag result> : Pat<pattern, result> {
324 list<Predicate> Predicates = [IsARM, HasV5TE];
325}
Evan Chenga8e29892007-01-19 07:51:42 +0000326class ARMV6Pat<dag pattern, dag result> : Pat<pattern, result> {
327 list<Predicate> Predicates = [IsARM, HasV6];
328}
329
Evan Chenga8e29892007-01-19 07:51:42 +0000330class InstARM<bits<4> opcod, AddrMode am, SizeFlagVal sz, IndexMode im,
331 dag ops, string asmstr, string cstr>
332 : Instruction {
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000333 let Namespace = "ARM";
334
Evan Chenga8e29892007-01-19 07:51:42 +0000335 bits<4> Opcode = opcod;
336 AddrMode AM = am;
337 bits<4> AddrModeBits = AM.Value;
338
339 SizeFlagVal SZ = sz;
340 bits<3> SizeFlag = SZ.Value;
341
342 IndexMode IM = im;
343 bits<2> IndexModeBits = IM.Value;
344
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000345 dag OperandList = ops;
346 let AsmString = asmstr;
Evan Chenga8e29892007-01-19 07:51:42 +0000347 let Constraints = cstr;
348}
349
350class PseudoInst<dag ops, string asm, list<dag> pattern>
351 : InstARM<0, AddrModeNone, SizeSpecial, IndexModeNone, ops, asm, ""> {
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000352 let Pattern = pattern;
353}
354
Evan Chenga8e29892007-01-19 07:51:42 +0000355class I<dag ops, AddrMode am, SizeFlagVal sz, IndexMode im,
356 string asm, string cstr, list<dag> pattern>
357 // FIXME: Set all opcodes to 0 for now.
358 : InstARM<0, am, sz, im, ops, asm, cstr> {
359 let Pattern = pattern;
360 list<Predicate> Predicates = [IsARM];
361}
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000362
Evan Chenga8e29892007-01-19 07:51:42 +0000363class AI<dag ops, string asm, list<dag> pattern>
364 : I<ops, AddrModeNone, Size4Bytes, IndexModeNone, asm, "", pattern>;
365class AI1<dag ops, string asm, list<dag> pattern>
366 : I<ops, AddrMode1, Size4Bytes, IndexModeNone, asm, "", pattern>;
367class AI2<dag ops, string asm, list<dag> pattern>
368 : I<ops, AddrMode2, Size4Bytes, IndexModeNone, asm, "", pattern>;
369class AI3<dag ops, string asm, list<dag> pattern>
370 : I<ops, AddrMode3, Size4Bytes, IndexModeNone, asm, "", pattern>;
371class AI4<dag ops, string asm, list<dag> pattern>
372 : I<ops, AddrMode4, Size4Bytes, IndexModeNone, asm, "", pattern>;
Lauro Ramos Venanciob8a93a42007-03-27 16:19:21 +0000373class AIx2<dag ops, string asm, list<dag> pattern>
374 : I<ops, AddrModeNone, Size8Bytes, IndexModeNone, asm, "", pattern>;
Evan Chengc70d1842007-03-20 08:11:30 +0000375class AI1x2<dag ops, string asm, list<dag> pattern>
376 : I<ops, AddrMode1, Size8Bytes, IndexModeNone, asm, "", pattern>;
Rafael Espindolaa6f149d2006-10-16 18:32:36 +0000377
Evan Chenga8e29892007-01-19 07:51:42 +0000378// Pre-indexed ops
379class AI2pr<dag ops, string asm, string cstr, list<dag> pattern>
380 : I<ops, AddrMode2, Size4Bytes, IndexModePre, asm, cstr, pattern>;
381class AI3pr<dag ops, string asm, string cstr, list<dag> pattern>
382 : I<ops, AddrMode3, Size4Bytes, IndexModePre, asm, cstr, pattern>;
Rafael Espindola27e469e2006-10-16 18:39:22 +0000383
Evan Chenga8e29892007-01-19 07:51:42 +0000384// Post-indexed ops
385class AI2po<dag ops, string asm, string cstr, list<dag> pattern>
386 : I<ops, AddrMode2, Size4Bytes, IndexModePost, asm, cstr, pattern>;
387class AI3po<dag ops, string asm, string cstr, list<dag> pattern>
388 : I<ops, AddrMode3, Size4Bytes, IndexModePost, asm, cstr, pattern>;
Rafael Espindola04d88ff2006-10-17 20:45:22 +0000389
Evan Chenga8e29892007-01-19 07:51:42 +0000390// BR_JT instructions
391class JTI<dag ops, string asm, list<dag> pattern>
392 : I<ops, AddrModeNone, SizeSpecial, IndexModeNone, asm, "", pattern>;
393class JTI1<dag ops, string asm, list<dag> pattern>
394 : I<ops, AddrMode1, SizeSpecial, IndexModeNone, asm, "", pattern>;
395class JTI2<dag ops, string asm, list<dag> pattern>
396 : I<ops, AddrMode2, SizeSpecial, IndexModeNone, asm, "", pattern>;
Rafael Espindola04d88ff2006-10-17 20:45:22 +0000397
Evan Chenga8e29892007-01-19 07:51:42 +0000398
399class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
400class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
401
402
403/// AI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
404/// binop that produces a value.
405multiclass AI1_bin_irs<string opc, PatFrag opnode> {
406 def ri : AI1<(ops GPR:$dst, GPR:$a, so_imm:$b),
407 !strconcat(opc, " $dst, $a, $b"),
408 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>;
409 def rr : AI1<(ops GPR:$dst, GPR:$a, GPR:$b),
410 !strconcat(opc, " $dst, $a, $b"),
411 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>;
412 def rs : AI1<(ops GPR:$dst, GPR:$a, so_reg:$b),
413 !strconcat(opc, " $dst, $a, $b"),
414 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>;
415}
416
417/// AI1_bin0_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns.
418/// Similar to AI1_bin_irs except the instruction does not produce a result.
419multiclass AI1_bin0_irs<string opc, PatFrag opnode> {
420 def ri : AI1<(ops GPR:$a, so_imm:$b),
421 !strconcat(opc, " $a, $b"),
422 [(opnode GPR:$a, so_imm:$b)]>;
423 def rr : AI1<(ops GPR:$a, GPR:$b),
424 !strconcat(opc, " $a, $b"),
425 [(opnode GPR:$a, GPR:$b)]>;
426 def rs : AI1<(ops GPR:$a, so_reg:$b),
427 !strconcat(opc, " $a, $b"),
428 [(opnode GPR:$a, so_reg:$b)]>;
429}
430
431/// AI1_bin_is - Defines a set of (op r, {so_imm|so_reg}) patterns for a binop.
432multiclass AI1_bin_is<string opc, PatFrag opnode> {
433 def ri : AI1<(ops GPR:$dst, GPR:$a, so_imm:$b),
434 !strconcat(opc, " $dst, $a, $b"),
435 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>;
436 def rs : AI1<(ops GPR:$dst, GPR:$a, so_reg:$b),
437 !strconcat(opc, " $dst, $a, $b"),
438 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>;
439}
440
441/// AI1_unary_irs - Defines a set of (op {so_imm|r|so_reg}) patterns for unary
442/// ops.
443multiclass AI1_unary_irs<string opc, PatFrag opnode> {
444 def i : AI1<(ops GPR:$dst, so_imm:$a),
445 !strconcat(opc, " $dst, $a"),
446 [(set GPR:$dst, (opnode so_imm:$a))]>;
447 def r : AI1<(ops GPR:$dst, GPR:$a),
448 !strconcat(opc, " $dst, $a"),
449 [(set GPR:$dst, (opnode GPR:$a))]>;
450 def s : AI1<(ops GPR:$dst, so_reg:$a),
451 !strconcat(opc, " $dst, $a"),
452 [(set GPR:$dst, (opnode so_reg:$a))]>;
453}
454
455/// AI_unary_rrot - A unary operation with two forms: one whose operand is a
456/// register and one whose operand is a register rotated by 8/16/24.
457multiclass AI_unary_rrot<string opc, PatFrag opnode> {
458 def r : AI<(ops GPR:$dst, GPR:$Src),
459 !strconcat(opc, " $dst, $Src"),
460 [(set GPR:$dst, (opnode GPR:$Src))]>, Requires<[IsARM, HasV6]>;
461 def r_rot : AI<(ops GPR:$dst, GPR:$Src, i32imm:$rot),
462 !strconcat(opc, " $dst, $Src, ror $rot"),
463 [(set GPR:$dst, (opnode (rotr GPR:$Src, rot_imm:$rot)))]>,
464 Requires<[IsARM, HasV6]>;
465}
466
467/// AI_bin_rrot - A binary operation with two forms: one whose operand is a
468/// register and one whose operand is a register rotated by 8/16/24.
469multiclass AI_bin_rrot<string opc, PatFrag opnode> {
470 def rr : AI<(ops GPR:$dst, GPR:$LHS, GPR:$RHS),
471 !strconcat(opc, " $dst, $LHS, $RHS"),
472 [(set GPR:$dst, (opnode GPR:$LHS, GPR:$RHS))]>,
473 Requires<[IsARM, HasV6]>;
474 def rr_rot : AI<(ops GPR:$dst, GPR:$LHS, GPR:$RHS, i32imm:$rot),
475 !strconcat(opc, " $dst, $LHS, $RHS, ror $rot"),
476 [(set GPR:$dst, (opnode GPR:$LHS,
477 (rotr GPR:$RHS, rot_imm:$rot)))]>,
478 Requires<[IsARM, HasV6]>;
479}
480
Rafael Espindola90057aa2006-10-16 18:18:14 +0000481
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000482//===----------------------------------------------------------------------===//
483// Instructions
484//===----------------------------------------------------------------------===//
485
Evan Chenga8e29892007-01-19 07:51:42 +0000486//===----------------------------------------------------------------------===//
487// Miscellaneous Instructions.
488//
489def IMPLICIT_DEF_GPR :
490PseudoInst<(ops GPR:$rD),
491 "@ IMPLICIT_DEF_GPR $rD",
492 [(set GPR:$rD, (undef))]>;
Rafael Espindola687bc492006-08-24 13:45:55 +0000493
Rafael Espindola6f602de2006-08-24 16:13:15 +0000494
Evan Chenga8e29892007-01-19 07:51:42 +0000495/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
496/// the function. The first operand is the ID# for this instruction, the second
497/// is the index into the MachineConstantPool that this is, the third is the
498/// size in bytes of this constant pool entry.
499def CONSTPOOL_ENTRY :
500PseudoInst<(ops cpinst_operand:$instid, cpinst_operand:$cpidx, i32imm:$size),
501 "${instid:label} ${cpidx:cpentry}", []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000502
Evan Chenga8e29892007-01-19 07:51:42 +0000503def ADJCALLSTACKUP :
504PseudoInst<(ops i32imm:$amt),
505 "@ ADJCALLSTACKUP $amt",
506 [(ARMcallseq_end imm:$amt)]>, Imp<[SP],[SP]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +0000507
Evan Chenga8e29892007-01-19 07:51:42 +0000508def ADJCALLSTACKDOWN :
509PseudoInst<(ops i32imm:$amt),
510 "@ ADJCALLSTACKDOWN $amt",
511 [(ARMcallseq_start imm:$amt)]>, Imp<[SP],[SP]>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000512
Evan Chenga8e29892007-01-19 07:51:42 +0000513def DWARF_LOC :
514PseudoInst<(ops i32imm:$line, i32imm:$col, i32imm:$file),
515 ".loc $file, $line, $col",
516 [(dwarf_loc (i32 imm:$line), (i32 imm:$col), (i32 imm:$file))]>;
Rafael Espindola4b20fbc2006-10-10 12:56:00 +0000517
Evan Chenga8e29892007-01-19 07:51:42 +0000518def PICADD : AI1<(ops GPR:$dst, GPR:$a, pclabel:$cp),
Evan Chengc60e76d2007-01-30 20:37:08 +0000519 "$cp:\n\tadd $dst, pc, $a",
Evan Chenga8e29892007-01-19 07:51:42 +0000520 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
521let AddedComplexity = 10 in
522def PICLD : AI2<(ops GPR:$dst, addrmodepc:$addr),
Evan Chengc60e76d2007-01-30 20:37:08 +0000523 "${addr:label}:\n\tldr $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000524 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000525
Evan Chenga8e29892007-01-19 07:51:42 +0000526//===----------------------------------------------------------------------===//
527// Control Flow Instructions.
528//
Rafael Espindola9e071f02006-10-02 19:30:56 +0000529
Evan Chenga8e29892007-01-19 07:51:42 +0000530let isReturn = 1, isTerminator = 1 in
531 def BX_RET : AI<(ops), "bx lr", [(ARMretflag)]>;
Rafael Espindola27185192006-09-29 21:20:16 +0000532
Evan Chenga8e29892007-01-19 07:51:42 +0000533// FIXME: remove when we have a way to marking a MI with these properties.
534let isLoad = 1, isReturn = 1, isTerminator = 1 in
535 def LDM_RET : AI4<(ops addrmode4:$addr, reglist:$dst1, variable_ops),
536 "ldm${addr:submode} $addr, $dst1",
537 []>;
Rafael Espindolaa2845842006-10-05 16:48:49 +0000538
Evan Chenga8e29892007-01-19 07:51:42 +0000539let isCall = 1, noResults = 1,
540 Defs = [R0, R1, R2, R3, R12, LR,
541 D0, D1, D2, D3, D4, D5, D6, D7] in {
542 def BL : AI<(ops i32imm:$func, variable_ops),
543 "bl ${func:call}",
544 [(ARMcall tglobaladdr:$func)]>;
545 // ARMv5T and above
546 def BLX : AI<(ops GPR:$dst, variable_ops),
547 "blx $dst",
548 [(ARMcall GPR:$dst)]>, Requires<[IsARM, HasV5T]>;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +0000549 let Uses = [LR] in {
550 // ARMv4T
Lauro Ramos Venanciob8a93a42007-03-27 16:19:21 +0000551 def BX : AIx2<(ops GPR:$dst, variable_ops),
552 "mov lr, pc\n\tbx $dst",
553 [(ARMcall_nolink GPR:$dst)]>;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +0000554 }
Rafael Espindola35574632006-07-18 17:00:30 +0000555}
Rafael Espindoladc124a22006-05-18 21:45:49 +0000556
Evan Chenga8e29892007-01-19 07:51:42 +0000557let isBranch = 1, isTerminator = 1, isBarrier = 1 in {
558 def B : AI<(ops brtarget:$dst), "b $dst",
559 [(br bb:$dst)]>;
560
561 def BR_JTr : JTI<(ops GPR:$dst, jtblock_operand:$jt, i32imm:$id),
562 "mov pc, $dst \n$jt",
563 [(ARMbrjt GPR:$dst, tjumptable:$jt, imm:$id)]>;
564 def BR_JTm : JTI2<(ops addrmode2:$dst, jtblock_operand:$jt, i32imm:$id),
565 "ldr pc, $dst \n$jt",
566 [(ARMbrjt (i32 (load addrmode2:$dst)), tjumptable:$jt,
567 imm:$id)]>;
568 def BR_JTadd : JTI1<(ops GPR:$dst, GPR:$idx, jtblock_operand:$jt, i32imm:$id),
569 "add pc, $dst, $idx \n$jt",
570 [(ARMbrjt (add GPR:$dst, GPR:$idx), tjumptable:$jt,
571 imm:$id)]>;
Rafael Espindola1ed3af12006-08-01 18:53:10 +0000572}
Rafael Espindola84b19be2006-07-16 01:02:57 +0000573
Evan Chenga8e29892007-01-19 07:51:42 +0000574let isBranch = 1, isTerminator = 1, noResults = 1, isBarrier = 1 in
575 def Bcc : AI<(ops brtarget:$dst, CCOp:$cc), "b$cc $dst",
576 [(ARMbrcond bb:$dst, imm:$cc)]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000577
Evan Chenga8e29892007-01-19 07:51:42 +0000578//===----------------------------------------------------------------------===//
579// Load / store Instructions.
580//
Rafael Espindola82c678b2006-10-16 17:17:22 +0000581
Evan Chenga8e29892007-01-19 07:51:42 +0000582// Load
583let isLoad = 1 in {
584def LDR : AI2<(ops GPR:$dst, addrmode2:$addr),
585 "ldr $dst, $addr",
586 [(set GPR:$dst, (load addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +0000587
Evan Chengfa775d02007-03-19 07:20:03 +0000588// Special LDR for loads from non-pc-relative constpools.
589let isReMaterializable = 1 in
590def LDRcp : AI2<(ops GPR:$dst, addrmode2:$addr),
591 "ldr $dst, $addr", []>;
592
Evan Chenga8e29892007-01-19 07:51:42 +0000593// Loads with zero extension
594def LDRH : AI3<(ops GPR:$dst, addrmode3:$addr),
595 "ldrh $dst, $addr",
596 [(set GPR:$dst, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +0000597
Evan Chenga8e29892007-01-19 07:51:42 +0000598def LDRB : AI2<(ops GPR:$dst, addrmode2:$addr),
599 "ldrb $dst, $addr",
600 [(set GPR:$dst, (zextloadi8 addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +0000601
Evan Chenga8e29892007-01-19 07:51:42 +0000602// Loads with sign extension
603def LDRSH : AI3<(ops GPR:$dst, addrmode3:$addr),
604 "ldrsh $dst, $addr",
605 [(set GPR:$dst, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000606
Evan Chenga8e29892007-01-19 07:51:42 +0000607def LDRSB : AI3<(ops GPR:$dst, addrmode3:$addr),
608 "ldrsb $dst, $addr",
609 [(set GPR:$dst, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +0000610
Evan Chenga8e29892007-01-19 07:51:42 +0000611// Load doubleword
612def LDRD : AI3<(ops GPR:$dst, addrmode3:$addr),
613 "ldrd $dst, $addr",
614 []>, Requires<[IsARM, HasV5T]>;
Rafael Espindolac391d162006-10-23 20:34:27 +0000615
Evan Chenga8e29892007-01-19 07:51:42 +0000616// Indexed loads
617def LDR_PRE : AI2pr<(ops GPR:$dst, GPR:$base_wb, addrmode2:$addr),
618 "ldr $dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindoladc124a22006-05-18 21:45:49 +0000619
Evan Chenga8e29892007-01-19 07:51:42 +0000620def LDR_POST : AI2po<(ops GPR:$dst, GPR:$base_wb, GPR:$base, am2offset:$offset),
621 "ldr $dst, [$base], $offset", "$base = $base_wb", []>;
Rafael Espindola450856d2006-12-12 00:37:38 +0000622
Evan Chenga8e29892007-01-19 07:51:42 +0000623def LDRH_PRE : AI3pr<(ops GPR:$dst, GPR:$base_wb, addrmode3:$addr),
624 "ldrh $dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindola4e307642006-09-08 16:59:47 +0000625
Evan Chenga8e29892007-01-19 07:51:42 +0000626def LDRH_POST : AI3po<(ops GPR:$dst, GPR:$base_wb, GPR:$base,am3offset:$offset),
627 "ldrh $dst, [$base], $offset", "$base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +0000628
Evan Chenga8e29892007-01-19 07:51:42 +0000629def LDRB_PRE : AI2pr<(ops GPR:$dst, GPR:$base_wb, addrmode2:$addr),
630 "ldrb $dst, $addr!", "$addr.base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +0000631
Evan Chenga8e29892007-01-19 07:51:42 +0000632def LDRB_POST : AI2po<(ops GPR:$dst, GPR:$base_wb, GPR:$base,am2offset:$offset),
633 "ldrb $dst, [$base], $offset", "$base = $base_wb", []>;
634
635def LDRSH_PRE : AI3pr<(ops GPR:$dst, GPR:$base_wb, addrmode3:$addr),
636 "ldrsh $dst, $addr!", "$addr.base = $base_wb", []>;
637
638def LDRSH_POST: AI3po<(ops GPR:$dst, GPR:$base_wb, GPR:$base,am3offset:$offset),
639 "ldrsh $dst, [$base], $offset", "$base = $base_wb", []>;
640
641def LDRSB_PRE : AI3pr<(ops GPR:$dst, GPR:$base_wb, addrmode3:$addr),
642 "ldrsb $dst, $addr!", "$addr.base = $base_wb", []>;
643
644def LDRSB_POST: AI3po<(ops GPR:$dst, GPR:$base_wb, GPR:$base,am3offset:$offset),
645 "ldrsb $dst, [$base], $offset", "$base = $base_wb", []>;
646} // isLoad
647
648// Store
649let isStore = 1 in {
650def STR : AI2<(ops GPR:$src, addrmode2:$addr),
651 "str $src, $addr",
652 [(store GPR:$src, addrmode2:$addr)]>;
653
654// Stores with truncate
655def STRH : AI3<(ops GPR:$src, addrmode3:$addr),
656 "strh $src, $addr",
657 [(truncstorei16 GPR:$src, addrmode3:$addr)]>;
658
659def STRB : AI2<(ops GPR:$src, addrmode2:$addr),
660 "strb $src, $addr",
661 [(truncstorei8 GPR:$src, addrmode2:$addr)]>;
662
663// Store doubleword
664def STRD : AI3<(ops GPR:$src, addrmode3:$addr),
665 "strd $src, $addr",
666 []>, Requires<[IsARM, HasV5T]>;
667
668// Indexed stores
669def STR_PRE : AI2pr<(ops GPR:$base_wb, GPR:$src, GPR:$base, am2offset:$offset),
670 "str $src, [$base, $offset]!", "$base = $base_wb",
671 [(set GPR:$base_wb,
672 (pre_store GPR:$src, GPR:$base, am2offset:$offset))]>;
673
674def STR_POST : AI2po<(ops GPR:$base_wb, GPR:$src, GPR:$base,am2offset:$offset),
675 "str $src, [$base], $offset", "$base = $base_wb",
676 [(set GPR:$base_wb,
677 (post_store GPR:$src, GPR:$base, am2offset:$offset))]>;
678
679def STRH_PRE : AI3pr<(ops GPR:$base_wb, GPR:$src, GPR:$base,am3offset:$offset),
680 "strh $src, [$base, $offset]!", "$base = $base_wb",
681 [(set GPR:$base_wb,
682 (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>;
683
684def STRH_POST: AI3po<(ops GPR:$base_wb, GPR:$src, GPR:$base,am3offset:$offset),
685 "strh $src, [$base], $offset", "$base = $base_wb",
686 [(set GPR:$base_wb, (post_truncsti16 GPR:$src,
687 GPR:$base, am3offset:$offset))]>;
688
689def STRB_PRE : AI2pr<(ops GPR:$base_wb, GPR:$src, GPR:$base,am2offset:$offset),
690 "strb $src, [$base, $offset]!", "$base = $base_wb",
691 [(set GPR:$base_wb, (pre_truncsti8 GPR:$src,
692 GPR:$base, am2offset:$offset))]>;
693
694def STRB_POST: AI2po<(ops GPR:$base_wb, GPR:$src, GPR:$base,am2offset:$offset),
695 "strb $src, [$base], $offset", "$base = $base_wb",
696 [(set GPR:$base_wb, (post_truncsti8 GPR:$src,
697 GPR:$base, am2offset:$offset))]>;
698} // isStore
699
700//===----------------------------------------------------------------------===//
701// Load / store multiple Instructions.
702//
703
704let isLoad = 1 in
705def LDM : AI4<(ops addrmode4:$addr, reglist:$dst1, variable_ops),
706 "ldm${addr:submode} $addr, $dst1",
707 []>;
708
709let isStore = 1 in
710def STM : AI4<(ops addrmode4:$addr, reglist:$src1, variable_ops),
711 "stm${addr:submode} $addr, $src1",
712 []>;
713
714//===----------------------------------------------------------------------===//
715// Move Instructions.
716//
717
Evan Cheng9f6636f2007-03-19 07:48:02 +0000718def MOVr : AI1<(ops GPR:$dst, GPR:$src),
Evan Chenga8e29892007-01-19 07:51:42 +0000719 "mov $dst, $src", []>;
Evan Cheng9f6636f2007-03-19 07:48:02 +0000720def MOVs : AI1<(ops GPR:$dst, so_reg:$src),
Evan Chenga8e29892007-01-19 07:51:42 +0000721 "mov $dst, $src", [(set GPR:$dst, so_reg:$src)]>;
Evan Chenga2515702007-03-19 07:09:02 +0000722
723let isReMaterializable = 1 in
Evan Cheng9f6636f2007-03-19 07:48:02 +0000724def MOVi : AI1<(ops GPR:$dst, so_imm:$src),
Evan Chenga8e29892007-01-19 07:51:42 +0000725 "mov $dst, $src", [(set GPR:$dst, so_imm:$src)]>;
726
727// These aren't really mov instructions, but we have to define them this way
728// due to flag operands.
729
730def MOVsrl_flag : AI1<(ops GPR:$dst, GPR:$src),
731 "movs $dst, $src, lsr #1",
732 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>;
733def MOVsra_flag : AI1<(ops GPR:$dst, GPR:$src),
734 "movs $dst, $src, asr #1",
735 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>;
Evan Cheng9f6636f2007-03-19 07:48:02 +0000736def MOVrx : AI1<(ops GPR:$dst, GPR:$src),
Evan Chenga8e29892007-01-19 07:51:42 +0000737 "mov $dst, $src, rrx",
738 [(set GPR:$dst, (ARMrrx GPR:$src))]>;
739
740
741//===----------------------------------------------------------------------===//
742// Extend Instructions.
743//
744
745// Sign extenders
746
747defm SXTB : AI_unary_rrot<"sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
748defm SXTH : AI_unary_rrot<"sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
749
750defm SXTAB : AI_bin_rrot<"sxtab",
751 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
752defm SXTAH : AI_bin_rrot<"sxtah",
753 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
754
755// TODO: SXT(A){B|H}16
756
757// Zero extenders
758
759let AddedComplexity = 16 in {
760defm UXTB : AI_unary_rrot<"uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
761defm UXTH : AI_unary_rrot<"uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
762defm UXTB16 : AI_unary_rrot<"uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
763
764def : ARMV6Pat<(and (shl GPR:$Src, 8), 0xFF00FF),
765 (UXTB16r_rot GPR:$Src, 24)>;
766def : ARMV6Pat<(and (srl GPR:$Src, 8), 0xFF00FF),
767 (UXTB16r_rot GPR:$Src, 8)>;
768
769defm UXTAB : AI_bin_rrot<"uxtab",
770 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
771defm UXTAH : AI_bin_rrot<"uxtah",
772 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000773}
774
Evan Chenga8e29892007-01-19 07:51:42 +0000775// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
776//defm UXTAB16 : xxx<"uxtab16", 0xff00ff>;
Rafael Espindola817e7fd2006-09-11 19:24:19 +0000777
Evan Chenga8e29892007-01-19 07:51:42 +0000778// TODO: UXT(A){B|H}16
779
780//===----------------------------------------------------------------------===//
781// Arithmetic Instructions.
782//
783
784defm ADD : AI1_bin_irs<"add" , BinOpFrag<(add node:$LHS, node:$RHS)>>;
785defm ADDS : AI1_bin_irs<"adds", BinOpFrag<(addc node:$LHS, node:$RHS)>>;
786defm ADC : AI1_bin_irs<"adc" , BinOpFrag<(adde node:$LHS, node:$RHS)>>;
787defm SUB : AI1_bin_irs<"sub" , BinOpFrag<(sub node:$LHS, node:$RHS)>>;
788defm SUBS : AI1_bin_irs<"subs", BinOpFrag<(subc node:$LHS, node:$RHS)>>;
789defm SBC : AI1_bin_irs<"sbc" , BinOpFrag<(sube node:$LHS, node:$RHS)>>;
790
791// These don't define reg/reg forms, because they are handled above.
792defm RSB : AI1_bin_is <"rsb" , BinOpFrag<(sub node:$RHS, node:$LHS)>>;
793defm RSBS : AI1_bin_is <"rsbs", BinOpFrag<(subc node:$RHS, node:$LHS)>>;
794defm RSC : AI1_bin_is <"rsc" , BinOpFrag<(sube node:$RHS, node:$LHS)>>;
795
796// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
797def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
798 (SUBri GPR:$src, so_imm_neg:$imm)>;
799
800//def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
801// (SUBSri GPR:$src, so_imm_neg:$imm)>;
802//def : ARMPat<(adde GPR:$src, so_imm_neg:$imm),
803// (SBCri GPR:$src, so_imm_neg:$imm)>;
804
805// Note: These are implemented in C++ code, because they have to generate
806// ADD/SUBrs instructions, which use a complex pattern that a xform function
807// cannot produce.
808// (mul X, 2^n+1) -> (add (X << n), X)
809// (mul X, 2^n-1) -> (rsb X, (X << n))
810
811
812//===----------------------------------------------------------------------===//
813// Bitwise Instructions.
814//
815
816defm AND : AI1_bin_irs<"and", BinOpFrag<(and node:$LHS, node:$RHS)>>;
817defm ORR : AI1_bin_irs<"orr", BinOpFrag<(or node:$LHS, node:$RHS)>>;
818defm EOR : AI1_bin_irs<"eor", BinOpFrag<(xor node:$LHS, node:$RHS)>>;
819defm BIC : AI1_bin_irs<"bic", BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
820
Evan Chenga2515702007-03-19 07:09:02 +0000821def MVNr : AI<(ops GPR:$dst, GPR:$src),
822 "mvn $dst, $src", [(set GPR:$dst, (not GPR:$src))]>;
823def MVNs : AI<(ops GPR:$dst, so_reg:$src),
824 "mvn $dst, $src", [(set GPR:$dst, (not so_reg:$src))]>;
825let isReMaterializable = 1 in
826def MVNi : AI<(ops GPR:$dst, so_imm:$imm),
827 "mvn $dst, $imm", [(set GPR:$dst, so_imm_not:$imm)]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000828
829def : ARMPat<(and GPR:$src, so_imm_not:$imm),
830 (BICri GPR:$src, so_imm_not:$imm)>;
831
832//===----------------------------------------------------------------------===//
833// Multiply Instructions.
834//
835
836// AI_orr - Defines a (op r, r) pattern.
837class AI_orr<string opc, SDNode opnode>
838 : AI<(ops GPR:$dst, GPR:$a, GPR:$b),
839 !strconcat(opc, " $dst, $a, $b"),
840 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>;
841
842// AI_oorr - Defines a (op (op r, r), r) pattern.
843class AI_oorr<string opc, SDNode opnode1, SDNode opnode2>
844 : AI<(ops GPR:$dst, GPR:$a, GPR:$b, GPR:$c),
845 !strconcat(opc, " $dst, $a, $b, $c"),
846 [(set GPR:$dst, (opnode1 (opnode2 GPR:$a, GPR:$b), GPR:$c))]>;
847
848def MUL : AI_orr<"mul", mul>;
849def MLA : AI_oorr<"mla", add, mul>;
850
851// Extra precision multiplies with low / high results
852def SMULL : AI<(ops GPR:$ldst, GPR:$hdst, GPR:$a, GPR:$b),
853 "smull $ldst, $hdst, $a, $b",
854 []>;
855
856def UMULL : AI<(ops GPR:$ldst, GPR:$hdst, GPR:$a, GPR:$b),
857 "umull $ldst, $hdst, $a, $b",
858 []>;
859
860// Multiply + accumulate
861def SMLAL : AI<(ops GPR:$ldst, GPR:$hdst, GPR:$a, GPR:$b),
862 "smlal $ldst, $hdst, $a, $b",
863 []>;
864
865def UMLAL : AI<(ops GPR:$ldst, GPR:$hdst, GPR:$a, GPR:$b),
866 "umlal $ldst, $hdst, $a, $b",
867 []>;
868
869def UMAAL : AI<(ops GPR:$ldst, GPR:$hdst, GPR:$a, GPR:$b),
870 "umaal $ldst, $hdst, $a, $b",
871 []>, Requires<[IsARM, HasV6]>;
872
873// Most significant word multiply
874def SMMUL : AI_orr<"smmul", mulhs>, Requires<[IsARM, HasV6]>;
875def SMMLA : AI_oorr<"smmla", add, mulhs>, Requires<[IsARM, HasV6]>;
876
877
878def SMMLS : AI<(ops GPR:$dst, GPR:$a, GPR:$b, GPR:$c),
879 "smmls $dst, $a, $b, $c",
880 [(set GPR:$dst, (sub GPR:$c, (mulhs GPR:$a, GPR:$b)))]>,
881 Requires<[IsARM, HasV6]>;
882
883multiclass AI_smul<string opc, PatFrag opnode> {
Evan Cheng34b12d22007-01-19 20:27:35 +0000884 def BB : AI<(ops GPR:$dst, GPR:$a, GPR:$b),
885 !strconcat(opc, "bb $dst, $a, $b"),
886 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
887 (sext_inreg GPR:$b, i16)))]>,
888 Requires<[IsARM, HasV5TE]>;
889 def BT : AI<(ops GPR:$dst, GPR:$a, GPR:$b),
890 !strconcat(opc, "bt $dst, $a, $b"),
891 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
892 (sra GPR:$b, 16)))]>,
893 Requires<[IsARM, HasV5TE]>;
894 def TB : AI<(ops GPR:$dst, GPR:$a, GPR:$b),
895 !strconcat(opc, "tb $dst, $a, $b"),
896 [(set GPR:$dst, (opnode (sra GPR:$a, 16),
897 (sext_inreg GPR:$b, i16)))]>,
898 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000899 def TT : AI<(ops GPR:$dst, GPR:$a, GPR:$b),
900 !strconcat(opc, "tt $dst, $a, $b"),
901 [(set GPR:$dst, (opnode (sra GPR:$a, 16),
902 (sra GPR:$b, 16)))]>,
903 Requires<[IsARM, HasV5TE]>;
Evan Cheng34b12d22007-01-19 20:27:35 +0000904 def WB : AI<(ops GPR:$dst, GPR:$a, GPR:$b),
905 !strconcat(opc, "wb $dst, $a, $b"),
906 [(set GPR:$dst, (sra (opnode GPR:$a,
907 (sext_inreg GPR:$b, i16)), 16))]>,
908 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000909 def WT : AI<(ops GPR:$dst, GPR:$a, GPR:$b),
910 !strconcat(opc, "wt $dst, $a, $b"),
911 [(set GPR:$dst, (sra (opnode GPR:$a,
912 (sra GPR:$b, 16)), 16))]>,
913 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +0000914}
915
Evan Chenga8e29892007-01-19 07:51:42 +0000916multiclass AI_smla<string opc, PatFrag opnode> {
Evan Cheng34b12d22007-01-19 20:27:35 +0000917 def BB : AI<(ops GPR:$dst, GPR:$a, GPR:$b, GPR:$acc),
918 !strconcat(opc, "bb $dst, $a, $b, $acc"),
919 [(set GPR:$dst, (add GPR:$acc,
920 (opnode (sext_inreg GPR:$a, i16),
921 (sext_inreg GPR:$b, i16))))]>,
922 Requires<[IsARM, HasV5TE]>;
923 def BT : AI<(ops GPR:$dst, GPR:$a, GPR:$b, GPR:$acc),
924 !strconcat(opc, "bt $dst, $a, $b, $acc"),
925 [(set GPR:$dst, (add GPR:$acc, (opnode (sext_inreg GPR:$a, i16),
Evan Chenga8e29892007-01-19 07:51:42 +0000926 (sra GPR:$b, 16))))]>,
Evan Cheng34b12d22007-01-19 20:27:35 +0000927 Requires<[IsARM, HasV5TE]>;
928 def TB : AI<(ops GPR:$dst, GPR:$a, GPR:$b, GPR:$acc),
929 !strconcat(opc, "tb $dst, $a, $b, $acc"),
930 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, 16),
931 (sext_inreg GPR:$b, i16))))]>,
932 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000933 def TT : AI<(ops GPR:$dst, GPR:$a, GPR:$b, GPR:$acc),
934 !strconcat(opc, "tt $dst, $a, $b, $acc"),
935 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, 16),
936 (sra GPR:$b, 16))))]>,
937 Requires<[IsARM, HasV5TE]>;
938
Evan Cheng34b12d22007-01-19 20:27:35 +0000939 def WB : AI<(ops GPR:$dst, GPR:$a, GPR:$b, GPR:$acc),
940 !strconcat(opc, "wb $dst, $a, $b, $acc"),
941 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
942 (sext_inreg GPR:$b, i16)), 16)))]>,
943 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000944 def WT : AI<(ops GPR:$dst, GPR:$a, GPR:$b, GPR:$acc),
945 !strconcat(opc, "wt $dst, $a, $b, $acc"),
946 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
947 (sra GPR:$b, 16)), 16)))]>,
948 Requires<[IsARM, HasV5TE]>;
Rafael Espindola70673a12006-10-18 16:20:57 +0000949}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +0000950
Evan Chenga8e29892007-01-19 07:51:42 +0000951defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
952defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +0000953
Evan Chenga8e29892007-01-19 07:51:42 +0000954// TODO: Halfword multiple accumulate long: SMLAL<x><y>
955// TODO: Dual halfword multiple: SMUAD, SMUSD, SMLAD, SMLSD, SMLALD, SMLSLD
Rafael Espindola42b62f32006-10-13 13:14:59 +0000956
Evan Chenga8e29892007-01-19 07:51:42 +0000957//===----------------------------------------------------------------------===//
958// Misc. Arithmetic Instructions.
959//
Rafael Espindola0d9fe762006-10-10 16:33:47 +0000960
Evan Chenga8e29892007-01-19 07:51:42 +0000961def CLZ : AI<(ops GPR:$dst, GPR:$src),
962 "clz $dst, $src",
963 [(set GPR:$dst, (ctlz GPR:$src))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +0000964
Evan Chenga8e29892007-01-19 07:51:42 +0000965def REV : AI<(ops GPR:$dst, GPR:$src),
966 "rev $dst, $src",
967 [(set GPR:$dst, (bswap GPR:$src))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +0000968
Evan Chenga8e29892007-01-19 07:51:42 +0000969def REV16 : AI<(ops GPR:$dst, GPR:$src),
970 "rev16 $dst, $src",
971 [(set GPR:$dst,
972 (or (and (srl GPR:$src, 8), 0xFF),
973 (or (and (shl GPR:$src, 8), 0xFF00),
974 (or (and (srl GPR:$src, 8), 0xFF0000),
975 (and (shl GPR:$src, 8), 0xFF000000)))))]>,
976 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +0000977
Evan Chenga8e29892007-01-19 07:51:42 +0000978def REVSH : AI<(ops GPR:$dst, GPR:$src),
979 "revsh $dst, $src",
980 [(set GPR:$dst,
981 (sext_inreg
982 (or (srl (and GPR:$src, 0xFFFF), 8),
983 (shl GPR:$src, 8)), i16))]>,
984 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +0000985
Evan Chenga8e29892007-01-19 07:51:42 +0000986def PKHBT : AI<(ops GPR:$dst, GPR:$src1, GPR:$src2, i32imm:$shamt),
987 "pkhbt $dst, $src1, $src2, LSL $shamt",
988 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF),
989 (and (shl GPR:$src2, (i32 imm:$shamt)),
990 0xFFFF0000)))]>,
991 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +0000992
Evan Chenga8e29892007-01-19 07:51:42 +0000993// Alternate cases for PKHBT where identities eliminate some nodes.
994def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (and GPR:$src2, 0xFFFF0000)),
995 (PKHBT GPR:$src1, GPR:$src2, 0)>;
996def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (shl GPR:$src2, imm16_31:$shamt)),
997 (PKHBT GPR:$src1, GPR:$src2, imm16_31:$shamt)>;
Rafael Espindola9e071f02006-10-02 19:30:56 +0000998
Rafael Espindolaa2845842006-10-05 16:48:49 +0000999
Evan Chenga8e29892007-01-19 07:51:42 +00001000def PKHTB : AI<(ops GPR:$dst, GPR:$src1, GPR:$src2, i32imm:$shamt),
1001 "pkhtb $dst, $src1, $src2, ASR $shamt",
1002 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF0000),
1003 (and (sra GPR:$src2, imm16_31:$shamt),
1004 0xFFFF)))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00001005
Evan Chenga8e29892007-01-19 07:51:42 +00001006// Alternate cases for PKHTB where identities eliminate some nodes. Note that
1007// a shift amount of 0 is *not legal* here, it is PKHBT instead.
1008def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, 16)),
1009 (PKHTB GPR:$src1, GPR:$src2, 16)>;
1010def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
1011 (and (srl GPR:$src2, imm1_15:$shamt), 0xFFFF)),
1012 (PKHTB GPR:$src1, GPR:$src2, imm1_15:$shamt)>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00001013
Rafael Espindolad9ae7782006-10-07 13:46:42 +00001014
Evan Chenga8e29892007-01-19 07:51:42 +00001015//===----------------------------------------------------------------------===//
1016// Comparison Instructions...
1017//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00001018
Evan Chenga8e29892007-01-19 07:51:42 +00001019defm CMP : AI1_bin0_irs<"cmp", BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
1020defm CMN : AI1_bin0_irs<"cmn", BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00001021
Evan Chenga8e29892007-01-19 07:51:42 +00001022def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
1023 (CMNri GPR:$src, so_imm_neg:$imm)>;
Rafael Espindola493a7fc2006-10-10 20:38:57 +00001024
Evan Chenga8e29892007-01-19 07:51:42 +00001025// Note that TST/TEQ don't set all the same flags that CMP does!
1026def TSTrr : AI1<(ops GPR:$a, so_reg:$b), "tst $a, $b", []>;
1027def TSTri : AI1<(ops GPR:$a, so_imm:$b), "tst $a, $b", []>;
1028def TEQrr : AI1<(ops GPR:$a, so_reg:$b), "teq $a, $b", []>;
1029def TEQri : AI1<(ops GPR:$a, so_imm:$b), "teq $a, $b", []>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00001030
Evan Chenga8e29892007-01-19 07:51:42 +00001031// Conditional moves
1032def MOVCCr : AI<(ops GPR:$dst, GPR:$false, GPR:$true, CCOp:$cc),
1033 "mov$cc $dst, $true",
1034 [(set GPR:$dst, (ARMcmov GPR:$false, GPR:$true, imm:$cc))]>,
1035 RegConstraint<"$false = $dst">;
Rafael Espindola493a7fc2006-10-10 20:38:57 +00001036
Evan Chenga8e29892007-01-19 07:51:42 +00001037def MOVCCs : AI<(ops GPR:$dst, GPR:$false, so_reg:$true, CCOp:$cc),
1038 "mov$cc $dst, $true",
1039 [(set GPR:$dst, (ARMcmov GPR:$false, so_reg:$true,imm:$cc))]>,
1040 RegConstraint<"$false = $dst">;
Rafael Espindola2dc0f2b2006-10-09 17:50:29 +00001041
Evan Chenga8e29892007-01-19 07:51:42 +00001042def MOVCCi : AI<(ops GPR:$dst, GPR:$false, so_imm:$true, CCOp:$cc),
1043 "mov$cc $dst, $true",
1044 [(set GPR:$dst, (ARMcmov GPR:$false, so_imm:$true,imm:$cc))]>,
1045 RegConstraint<"$false = $dst">;
Rafael Espindolad9ae7782006-10-07 13:46:42 +00001046
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00001047
Evan Chenga8e29892007-01-19 07:51:42 +00001048// LEApcrel - Load a pc-relative address into a register without offending the
1049// assembler.
1050def LEApcrel : AI1<(ops GPR:$dst, i32imm:$label),
1051 !strconcat(!strconcat(".set PCRELV${:uid}, ($label-(",
1052 "${:private}PCRELL${:uid}+8))\n"),
1053 !strconcat("${:private}PCRELL${:uid}:\n\t",
1054 "add $dst, pc, #PCRELV${:uid}")),
1055 []>;
Rafael Espindola667c3492006-10-10 19:35:01 +00001056
Evan Chenga8e29892007-01-19 07:51:42 +00001057def LEApcrelJT : AI1<(ops GPR:$dst, i32imm:$label, i32imm:$id),
1058 !strconcat(!strconcat(".set PCRELV${:uid}, (${label}_${id:no_hash}-(",
1059 "${:private}PCRELL${:uid}+8))\n"),
1060 !strconcat("${:private}PCRELL${:uid}:\n\t",
1061 "add $dst, pc, #PCRELV${:uid}")),
1062 []>;
Rafael Espindolac01c87c2006-10-17 20:33:13 +00001063
Evan Chenga8e29892007-01-19 07:51:42 +00001064//===----------------------------------------------------------------------===//
1065// Non-Instruction Patterns
1066//
Rafael Espindola5aca9272006-10-07 14:03:39 +00001067
Evan Chenga8e29892007-01-19 07:51:42 +00001068// ConstantPool, GlobalAddress, and JumpTable
1069def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>;
1070def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
1071def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
Evan Chengc70d1842007-03-20 08:11:30 +00001072 (LEApcrelJT tjumptable:$dst, imm:$id)>;
Rafael Espindola5aca9272006-10-07 14:03:39 +00001073
Evan Chenga8e29892007-01-19 07:51:42 +00001074// Large immediate handling.
Rafael Espindola0505be02006-10-16 21:10:32 +00001075
Evan Chenga8e29892007-01-19 07:51:42 +00001076// Two piece so_imms.
Evan Chengc70d1842007-03-20 08:11:30 +00001077let isReMaterializable = 1 in
1078def MOVi2pieces : AI1x2<(ops GPR:$dst, so_imm2part:$src),
1079 "mov $dst, $src",
1080 [(set GPR:$dst, so_imm2part:$src)]>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00001081
Evan Chenga8e29892007-01-19 07:51:42 +00001082def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS),
1083 (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
1084 (so_imm2part_2 imm:$RHS))>;
1085def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS),
1086 (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
1087 (so_imm2part_2 imm:$RHS))>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00001088
Evan Chenga8e29892007-01-19 07:51:42 +00001089// TODO: add,sub,and, 3-instr forms?
Rafael Espindola0505be02006-10-16 21:10:32 +00001090
Rafael Espindola24357862006-10-19 17:05:03 +00001091
Evan Chenga8e29892007-01-19 07:51:42 +00001092// Direct calls
1093def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00001094
Evan Chenga8e29892007-01-19 07:51:42 +00001095// zextload i1 -> zextload i8
1096def : ARMPat<(zextloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
Lauro Ramos Venancioa8f9f4a2006-12-26 19:30:42 +00001097
Evan Chenga8e29892007-01-19 07:51:42 +00001098// extload -> zextload
1099def : ARMPat<(extloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
1100def : ARMPat<(extloadi8 addrmode2:$addr), (LDRB addrmode2:$addr)>;
1101def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00001102
Evan Chenga8e29892007-01-19 07:51:42 +00001103// truncstore i1 -> truncstore i8
1104def : Pat<(truncstorei1 GPR:$src, addrmode2:$dst),
1105 (STRB GPR:$src, addrmode2:$dst)>;
1106def : Pat<(pre_truncsti1 GPR:$src, GPR:$base, am2offset:$offset),
1107 (STRB_PRE GPR:$src, GPR:$base, am2offset:$offset)>;
1108def : Pat<(post_truncsti1 GPR:$src, GPR:$base, am2offset:$offset),
1109 (STRB_POST GPR:$src, GPR:$base, am2offset:$offset)>;
1110
Evan Cheng34b12d22007-01-19 20:27:35 +00001111// smul* and smla*
1112def : ARMV5TEPat<(mul (sra (shl GPR:$a, 16), 16), (sra (shl GPR:$b, 16), 16)),
1113 (SMULBB GPR:$a, GPR:$b)>;
1114def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
1115 (SMULBB GPR:$a, GPR:$b)>;
1116def : ARMV5TEPat<(mul (sra (shl GPR:$a, 16), 16), (sra GPR:$b, 16)),
1117 (SMULBT GPR:$a, GPR:$b)>;
1118def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, 16)),
1119 (SMULBT GPR:$a, GPR:$b)>;
1120def : ARMV5TEPat<(mul (sra GPR:$a, 16), (sra (shl GPR:$b, 16), 16)),
1121 (SMULTB GPR:$a, GPR:$b)>;
1122def : ARMV5TEPat<(mul (sra GPR:$a, 16), sext_16_node:$b),
1123 (SMULTB GPR:$a, GPR:$b)>;
1124def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, 16), 16)), 16),
1125 (SMULWB GPR:$a, GPR:$b)>;
1126def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), 16),
1127 (SMULWB GPR:$a, GPR:$b)>;
1128
1129def : ARMV5TEPat<(add GPR:$acc,
1130 (mul (sra (shl GPR:$a, 16), 16),
1131 (sra (shl GPR:$b, 16), 16))),
1132 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
1133def : ARMV5TEPat<(add GPR:$acc,
1134 (mul sext_16_node:$a, sext_16_node:$b)),
1135 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
1136def : ARMV5TEPat<(add GPR:$acc,
1137 (mul (sra (shl GPR:$a, 16), 16), (sra GPR:$b, 16))),
1138 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
1139def : ARMV5TEPat<(add GPR:$acc,
1140 (mul sext_16_node:$a, (sra GPR:$b, 16))),
1141 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
1142def : ARMV5TEPat<(add GPR:$acc,
1143 (mul (sra GPR:$a, 16), (sra (shl GPR:$b, 16), 16))),
1144 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
1145def : ARMV5TEPat<(add GPR:$acc,
1146 (mul (sra GPR:$a, 16), sext_16_node:$b)),
1147 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
1148def : ARMV5TEPat<(add GPR:$acc,
1149 (sra (mul GPR:$a, (sra (shl GPR:$b, 16), 16)), 16)),
1150 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
1151def : ARMV5TEPat<(add GPR:$acc,
1152 (sra (mul GPR:$a, sext_16_node:$b), 16)),
1153 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
1154
Evan Chenga8e29892007-01-19 07:51:42 +00001155//===----------------------------------------------------------------------===//
1156// Thumb Support
1157//
1158
1159include "ARMInstrThumb.td"
1160
1161//===----------------------------------------------------------------------===//
1162// Floating Point Support
1163//
1164
1165include "ARMInstrVFP.td"