blob: 53b049135e24abee9bc3be47848bf298f4d31dde [file] [log] [blame]
Nate Begeman21e463b2005-10-16 05:39:50 +00001//===- PPCInstrInfo.cpp - PowerPC32 Instruction Information -----*- C++ -*-===//
Misha Brukmanb5f662f2005-04-21 23:30:14 +00002//
Misha Brukmanf2ccb772004-08-17 04:55:41 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanb5f662f2005-04-21 23:30:14 +00007//
Misha Brukmanf2ccb772004-08-17 04:55:41 +00008//===----------------------------------------------------------------------===//
9//
10// This file contains the PowerPC implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCInstrInfo.h"
Owen Andersonf6372aa2008-01-01 21:11:32 +000015#include "PPCInstrBuilder.h"
Bill Wendling7194aaf2008-03-03 22:19:16 +000016#include "PPCMachineFunctionInfo.h"
Chris Lattnerdf4ed632006-11-17 22:10:59 +000017#include "PPCPredicates.h"
Chris Lattner4c7b43b2005-10-14 23:37:35 +000018#include "PPCGenInstrInfo.inc"
Chris Lattnerb1d26f62006-06-17 00:01:04 +000019#include "PPCTargetMachine.h"
Andrew Trick2da8bc82010-12-24 05:03:26 +000020#include "PPCHazardRecognizers.h"
Owen Anderson718cb662007-09-07 04:06:50 +000021#include "llvm/ADT/STLExtras.h"
Jakob Stoklund Olesen7a79fcb2010-07-16 18:22:00 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
Misha Brukmanf2ccb772004-08-17 04:55:41 +000023#include "llvm/CodeGen/MachineInstrBuilder.h"
Jakob Stoklund Olesen7a79fcb2010-07-16 18:22:00 +000024#include "llvm/CodeGen/MachineMemOperand.h"
Jakob Stoklund Olesen24329662010-02-26 21:09:24 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Jakob Stoklund Olesen7a79fcb2010-07-16 18:22:00 +000026#include "llvm/CodeGen/PseudoSourceValue.h"
Bill Wendling880d0f62008-03-04 23:13:51 +000027#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000028#include "llvm/Support/ErrorHandling.h"
29#include "llvm/Support/raw_ostream.h"
Chris Lattneraf76e592009-08-22 20:48:53 +000030#include "llvm/MC/MCAsmInfo.h"
Misha Brukmanf2ccb772004-08-17 04:55:41 +000031
Dan Gohman82bcd232010-04-15 17:20:57 +000032namespace llvm {
Bill Wendling4a66e9a2008-03-10 22:49:16 +000033extern cl::opt<bool> EnablePPC32RS; // FIXME (64-bit): See PPCRegisterInfo.cpp.
34extern cl::opt<bool> EnablePPC64RS; // FIXME (64-bit): See PPCRegisterInfo.cpp.
Dan Gohman82bcd232010-04-15 17:20:57 +000035}
36
37using namespace llvm;
Bill Wendling880d0f62008-03-04 23:13:51 +000038
Chris Lattnerb1d26f62006-06-17 00:01:04 +000039PPCInstrInfo::PPCInstrInfo(PPCTargetMachine &tm)
Chris Lattner64105522008-01-01 01:03:04 +000040 : TargetInstrInfoImpl(PPCInsts, array_lengthof(PPCInsts)), TM(tm),
Evan Cheng7ce45782006-11-13 23:36:35 +000041 RI(*TM.getSubtargetImpl(), *this) {}
Chris Lattnerb1d26f62006-06-17 00:01:04 +000042
Andrew Trick2da8bc82010-12-24 05:03:26 +000043/// CreateTargetHazardRecognizer - Return the hazard recognizer to use for
44/// this target when scheduling the DAG.
45ScheduleHazardRecognizer *PPCInstrInfo::CreateTargetHazardRecognizer(
46 const TargetMachine *TM,
47 const ScheduleDAG *DAG) const {
48 // Should use subtarget info to pick the right hazard recognizer. For
49 // now, always return a PPC970 recognizer.
50 const TargetInstrInfo *TII = TM->getInstrInfo();
51 assert(TII && "No InstrInfo?");
52 return new PPCHazardRecognizer970(*TII);
53}
54
Andrew Trick6e8f4c42010-12-24 04:28:06 +000055unsigned PPCInstrInfo::isLoadFromStackSlot(const MachineInstr *MI,
Chris Lattner9c09c9e2006-03-16 22:24:02 +000056 int &FrameIndex) const {
Chris Lattner40839602006-02-02 20:12:32 +000057 switch (MI->getOpcode()) {
58 default: break;
59 case PPC::LD:
60 case PPC::LWZ:
61 case PPC::LFS:
62 case PPC::LFD:
Dan Gohmand735b802008-10-03 15:45:36 +000063 if (MI->getOperand(1).isImm() && !MI->getOperand(1).getImm() &&
64 MI->getOperand(2).isFI()) {
Chris Lattner8aa797a2007-12-30 23:10:15 +000065 FrameIndex = MI->getOperand(2).getIndex();
Chris Lattner40839602006-02-02 20:12:32 +000066 return MI->getOperand(0).getReg();
67 }
68 break;
69 }
70 return 0;
Chris Lattner65242872006-02-02 20:16:12 +000071}
Chris Lattner40839602006-02-02 20:12:32 +000072
Andrew Trick6e8f4c42010-12-24 04:28:06 +000073unsigned PPCInstrInfo::isStoreToStackSlot(const MachineInstr *MI,
Chris Lattner65242872006-02-02 20:16:12 +000074 int &FrameIndex) const {
75 switch (MI->getOpcode()) {
76 default: break;
Nate Begeman3b478b32006-02-02 21:07:50 +000077 case PPC::STD:
Chris Lattner65242872006-02-02 20:16:12 +000078 case PPC::STW:
79 case PPC::STFS:
80 case PPC::STFD:
Dan Gohmand735b802008-10-03 15:45:36 +000081 if (MI->getOperand(1).isImm() && !MI->getOperand(1).getImm() &&
82 MI->getOperand(2).isFI()) {
Chris Lattner8aa797a2007-12-30 23:10:15 +000083 FrameIndex = MI->getOperand(2).getIndex();
Chris Lattner65242872006-02-02 20:16:12 +000084 return MI->getOperand(0).getReg();
85 }
86 break;
87 }
88 return 0;
89}
Chris Lattner40839602006-02-02 20:12:32 +000090
Chris Lattner043870d2005-09-09 18:17:41 +000091// commuteInstruction - We can commute rlwimi instructions, but only if the
92// rotate amt is zero. We also have to munge the immediates a bit.
Evan Cheng58dcb0e2008-06-16 07:33:11 +000093MachineInstr *
94PPCInstrInfo::commuteInstruction(MachineInstr *MI, bool NewMI) const {
Dan Gohman8e5f2c62008-07-07 23:14:23 +000095 MachineFunction &MF = *MI->getParent()->getParent();
96
Chris Lattner043870d2005-09-09 18:17:41 +000097 // Normal instructions can be commuted the obvious way.
98 if (MI->getOpcode() != PPC::RLWIMI)
Evan Cheng58dcb0e2008-06-16 07:33:11 +000099 return TargetInstrInfoImpl::commuteInstruction(MI, NewMI);
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000100
Chris Lattner043870d2005-09-09 18:17:41 +0000101 // Cannot commute if it has a non-zero rotate count.
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000102 if (MI->getOperand(3).getImm() != 0)
Chris Lattner043870d2005-09-09 18:17:41 +0000103 return 0;
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000104
Chris Lattner043870d2005-09-09 18:17:41 +0000105 // If we have a zero rotate count, we have:
106 // M = mask(MB,ME)
107 // Op0 = (Op1 & ~M) | (Op2 & M)
108 // Change this to:
109 // M = mask((ME+1)&31, (MB-1)&31)
110 // Op0 = (Op2 & ~M) | (Op1 & M)
111
112 // Swap op1/op2
Evan Chenga4d16a12008-02-13 02:46:49 +0000113 unsigned Reg0 = MI->getOperand(0).getReg();
Chris Lattner043870d2005-09-09 18:17:41 +0000114 unsigned Reg1 = MI->getOperand(1).getReg();
115 unsigned Reg2 = MI->getOperand(2).getReg();
Evan Cheng6ce7dc22006-11-15 20:58:11 +0000116 bool Reg1IsKill = MI->getOperand(1).isKill();
117 bool Reg2IsKill = MI->getOperand(2).isKill();
Evan Cheng58dcb0e2008-06-16 07:33:11 +0000118 bool ChangeReg0 = false;
Evan Chenga4d16a12008-02-13 02:46:49 +0000119 // If machine instrs are no longer in two-address forms, update
120 // destination register as well.
121 if (Reg0 == Reg1) {
122 // Must be two address instruction!
123 assert(MI->getDesc().getOperandConstraint(0, TOI::TIED_TO) &&
124 "Expecting a two-address instruction!");
Evan Chenga4d16a12008-02-13 02:46:49 +0000125 Reg2IsKill = false;
Evan Cheng58dcb0e2008-06-16 07:33:11 +0000126 ChangeReg0 = true;
Evan Chenga4d16a12008-02-13 02:46:49 +0000127 }
Evan Cheng58dcb0e2008-06-16 07:33:11 +0000128
129 // Masks.
130 unsigned MB = MI->getOperand(4).getImm();
131 unsigned ME = MI->getOperand(5).getImm();
132
133 if (NewMI) {
134 // Create a new instruction.
135 unsigned Reg0 = ChangeReg0 ? Reg2 : MI->getOperand(0).getReg();
136 bool Reg0IsDead = MI->getOperand(0).isDead();
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000137 return BuildMI(MF, MI->getDebugLoc(), MI->getDesc())
Bill Wendling587daed2009-05-13 21:33:08 +0000138 .addReg(Reg0, RegState::Define | getDeadRegState(Reg0IsDead))
139 .addReg(Reg2, getKillRegState(Reg2IsKill))
140 .addReg(Reg1, getKillRegState(Reg1IsKill))
Evan Cheng58dcb0e2008-06-16 07:33:11 +0000141 .addImm((ME+1) & 31)
142 .addImm((MB-1) & 31);
143 }
144
145 if (ChangeReg0)
146 MI->getOperand(0).setReg(Reg2);
Chris Lattnere53f4a02006-05-04 17:52:23 +0000147 MI->getOperand(2).setReg(Reg1);
148 MI->getOperand(1).setReg(Reg2);
Chris Lattnerf7382302007-12-30 21:56:09 +0000149 MI->getOperand(2).setIsKill(Reg1IsKill);
150 MI->getOperand(1).setIsKill(Reg2IsKill);
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000151
Chris Lattner043870d2005-09-09 18:17:41 +0000152 // Swap the mask around.
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000153 MI->getOperand(4).setImm((ME+1) & 31);
154 MI->getOperand(5).setImm((MB-1) & 31);
Chris Lattner043870d2005-09-09 18:17:41 +0000155 return MI;
156}
Chris Lattnerbbf1c722006-03-05 23:49:55 +0000157
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000158void PPCInstrInfo::insertNoop(MachineBasicBlock &MBB,
Chris Lattnerbbf1c722006-03-05 23:49:55 +0000159 MachineBasicBlock::iterator MI) const {
Chris Lattnerc7f3ace2010-04-02 20:16:16 +0000160 DebugLoc DL;
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000161 BuildMI(MBB, MI, DL, get(PPC::NOP));
Chris Lattnerbbf1c722006-03-05 23:49:55 +0000162}
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000163
164
165// Branch analysis.
166bool PPCInstrInfo::AnalyzeBranch(MachineBasicBlock &MBB,MachineBasicBlock *&TBB,
167 MachineBasicBlock *&FBB,
Evan Chengdc54d312009-02-09 07:14:22 +0000168 SmallVectorImpl<MachineOperand> &Cond,
169 bool AllowModify) const {
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000170 // If the block has no terminators, it just falls into the block after it.
171 MachineBasicBlock::iterator I = MBB.end();
Dale Johannesen93d6a7e2010-04-02 01:38:09 +0000172 if (I == MBB.begin())
173 return false;
174 --I;
175 while (I->isDebugValue()) {
176 if (I == MBB.begin())
177 return false;
178 --I;
179 }
180 if (!isUnpredicatedTerminator(I))
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000181 return false;
182
183 // Get the last instruction in the block.
184 MachineInstr *LastInst = I;
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000185
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000186 // If there is only one terminator instruction, process it.
Evan Chengbfd2ec42007-06-08 21:59:56 +0000187 if (I == MBB.begin() || !isUnpredicatedTerminator(--I)) {
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000188 if (LastInst->getOpcode() == PPC::B) {
Evan Cheng82ae9332009-05-08 23:09:25 +0000189 if (!LastInst->getOperand(0).isMBB())
190 return true;
Chris Lattner8aa797a2007-12-30 23:10:15 +0000191 TBB = LastInst->getOperand(0).getMBB();
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000192 return false;
Chris Lattner289c2d52006-11-17 22:14:47 +0000193 } else if (LastInst->getOpcode() == PPC::BCC) {
Evan Cheng82ae9332009-05-08 23:09:25 +0000194 if (!LastInst->getOperand(2).isMBB())
195 return true;
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000196 // Block ends with fall-through condbranch.
Chris Lattner8aa797a2007-12-30 23:10:15 +0000197 TBB = LastInst->getOperand(2).getMBB();
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000198 Cond.push_back(LastInst->getOperand(0));
199 Cond.push_back(LastInst->getOperand(1));
Chris Lattner7c4fe252006-10-21 06:03:11 +0000200 return false;
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000201 }
202 // Otherwise, don't know what this is.
203 return true;
204 }
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000205
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000206 // Get the instruction before it if it's a terminator.
207 MachineInstr *SecondLastInst = I;
208
209 // If there are three terminators, we don't know what sort of block this is.
210 if (SecondLastInst && I != MBB.begin() &&
Evan Chengbfd2ec42007-06-08 21:59:56 +0000211 isUnpredicatedTerminator(--I))
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000212 return true;
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000213
Chris Lattner289c2d52006-11-17 22:14:47 +0000214 // If the block ends with PPC::B and PPC:BCC, handle it.
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000215 if (SecondLastInst->getOpcode() == PPC::BCC &&
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000216 LastInst->getOpcode() == PPC::B) {
Evan Cheng82ae9332009-05-08 23:09:25 +0000217 if (!SecondLastInst->getOperand(2).isMBB() ||
218 !LastInst->getOperand(0).isMBB())
219 return true;
Chris Lattner8aa797a2007-12-30 23:10:15 +0000220 TBB = SecondLastInst->getOperand(2).getMBB();
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000221 Cond.push_back(SecondLastInst->getOperand(0));
222 Cond.push_back(SecondLastInst->getOperand(1));
Chris Lattner8aa797a2007-12-30 23:10:15 +0000223 FBB = LastInst->getOperand(0).getMBB();
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000224 return false;
225 }
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000226
Dale Johannesen13e8b512007-06-13 17:59:52 +0000227 // If the block ends with two PPC:Bs, handle it. The second one is not
228 // executed, so remove it.
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000229 if (SecondLastInst->getOpcode() == PPC::B &&
Dale Johannesen13e8b512007-06-13 17:59:52 +0000230 LastInst->getOpcode() == PPC::B) {
Evan Cheng82ae9332009-05-08 23:09:25 +0000231 if (!SecondLastInst->getOperand(0).isMBB())
232 return true;
Chris Lattner8aa797a2007-12-30 23:10:15 +0000233 TBB = SecondLastInst->getOperand(0).getMBB();
Dale Johannesen13e8b512007-06-13 17:59:52 +0000234 I = LastInst;
Evan Chengdc54d312009-02-09 07:14:22 +0000235 if (AllowModify)
236 I->eraseFromParent();
Dale Johannesen13e8b512007-06-13 17:59:52 +0000237 return false;
238 }
239
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000240 // Otherwise, can't handle this.
241 return true;
242}
243
Evan Chengb5cdaa22007-05-18 00:05:48 +0000244unsigned PPCInstrInfo::RemoveBranch(MachineBasicBlock &MBB) const {
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000245 MachineBasicBlock::iterator I = MBB.end();
Evan Chengb5cdaa22007-05-18 00:05:48 +0000246 if (I == MBB.begin()) return 0;
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000247 --I;
Dale Johannesen93d6a7e2010-04-02 01:38:09 +0000248 while (I->isDebugValue()) {
249 if (I == MBB.begin())
250 return 0;
251 --I;
252 }
Chris Lattner289c2d52006-11-17 22:14:47 +0000253 if (I->getOpcode() != PPC::B && I->getOpcode() != PPC::BCC)
Evan Chengb5cdaa22007-05-18 00:05:48 +0000254 return 0;
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000255
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000256 // Remove the branch.
257 I->eraseFromParent();
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000258
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000259 I = MBB.end();
260
Evan Chengb5cdaa22007-05-18 00:05:48 +0000261 if (I == MBB.begin()) return 1;
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000262 --I;
Chris Lattner289c2d52006-11-17 22:14:47 +0000263 if (I->getOpcode() != PPC::BCC)
Evan Chengb5cdaa22007-05-18 00:05:48 +0000264 return 1;
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000265
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000266 // Remove the branch.
267 I->eraseFromParent();
Evan Chengb5cdaa22007-05-18 00:05:48 +0000268 return 2;
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000269}
270
Evan Chengb5cdaa22007-05-18 00:05:48 +0000271unsigned
272PPCInstrInfo::InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB,
273 MachineBasicBlock *FBB,
Stuart Hastings3bf91252010-06-17 22:43:56 +0000274 const SmallVectorImpl<MachineOperand> &Cond,
275 DebugLoc DL) const {
Chris Lattner2dc77232006-10-17 18:06:55 +0000276 // Shouldn't be a fall through.
277 assert(TBB && "InsertBranch must not be told to insert a fallthrough");
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000278 assert((Cond.size() == 2 || Cond.size() == 0) &&
Chris Lattner54108062006-10-21 05:36:13 +0000279 "PPC branch conditions have two components!");
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000280
Chris Lattner54108062006-10-21 05:36:13 +0000281 // One-way branch.
Chris Lattner2dc77232006-10-17 18:06:55 +0000282 if (FBB == 0) {
Chris Lattner54108062006-10-21 05:36:13 +0000283 if (Cond.empty()) // Unconditional branch
Stuart Hastings3bf91252010-06-17 22:43:56 +0000284 BuildMI(&MBB, DL, get(PPC::B)).addMBB(TBB);
Chris Lattner54108062006-10-21 05:36:13 +0000285 else // Conditional branch
Stuart Hastings3bf91252010-06-17 22:43:56 +0000286 BuildMI(&MBB, DL, get(PPC::BCC))
Chris Lattner18258c62006-11-17 22:37:34 +0000287 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg()).addMBB(TBB);
Evan Chengb5cdaa22007-05-18 00:05:48 +0000288 return 1;
Chris Lattner2dc77232006-10-17 18:06:55 +0000289 }
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000290
Chris Lattner879d09c2006-10-21 05:42:09 +0000291 // Two-way Conditional Branch.
Stuart Hastings3bf91252010-06-17 22:43:56 +0000292 BuildMI(&MBB, DL, get(PPC::BCC))
Chris Lattner18258c62006-11-17 22:37:34 +0000293 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg()).addMBB(TBB);
Stuart Hastings3bf91252010-06-17 22:43:56 +0000294 BuildMI(&MBB, DL, get(PPC::B)).addMBB(FBB);
Evan Chengb5cdaa22007-05-18 00:05:48 +0000295 return 2;
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000296}
297
Jakob Stoklund Olesen27689b02010-07-11 07:31:00 +0000298void PPCInstrInfo::copyPhysReg(MachineBasicBlock &MBB,
299 MachineBasicBlock::iterator I, DebugLoc DL,
300 unsigned DestReg, unsigned SrcReg,
301 bool KillSrc) const {
302 unsigned Opc;
303 if (PPC::GPRCRegClass.contains(DestReg, SrcReg))
304 Opc = PPC::OR;
305 else if (PPC::G8RCRegClass.contains(DestReg, SrcReg))
306 Opc = PPC::OR8;
307 else if (PPC::F4RCRegClass.contains(DestReg, SrcReg))
308 Opc = PPC::FMR;
309 else if (PPC::CRRCRegClass.contains(DestReg, SrcReg))
310 Opc = PPC::MCRF;
311 else if (PPC::VRRCRegClass.contains(DestReg, SrcReg))
312 Opc = PPC::VOR;
313 else if (PPC::CRBITRCRegClass.contains(DestReg, SrcReg))
314 Opc = PPC::CROR;
315 else
316 llvm_unreachable("Impossible reg-to-reg copy");
Owen Andersond10fd972007-12-31 06:32:00 +0000317
Jakob Stoklund Olesen27689b02010-07-11 07:31:00 +0000318 const TargetInstrDesc &TID = get(Opc);
319 if (TID.getNumOperands() == 3)
320 BuildMI(MBB, I, DL, TID, DestReg)
321 .addReg(SrcReg).addReg(SrcReg, getKillRegState(KillSrc));
322 else
323 BuildMI(MBB, I, DL, TID, DestReg).addReg(SrcReg, getKillRegState(KillSrc));
Owen Andersond10fd972007-12-31 06:32:00 +0000324}
325
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000326bool
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000327PPCInstrInfo::StoreRegToStackSlot(MachineFunction &MF,
328 unsigned SrcReg, bool isKill,
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000329 int FrameIdx,
330 const TargetRegisterClass *RC,
331 SmallVectorImpl<MachineInstr*> &NewMIs) const{
Chris Lattnerc7f3ace2010-04-02 20:16:16 +0000332 DebugLoc DL;
Owen Andersonf6372aa2008-01-01 21:11:32 +0000333 if (RC == PPC::GPRCRegisterClass) {
334 if (SrcReg != PPC::LR) {
Dale Johannesen21b55412009-02-12 23:08:38 +0000335 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::STW))
Bill Wendling587daed2009-05-13 21:33:08 +0000336 .addReg(SrcReg,
337 getKillRegState(isKill)),
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000338 FrameIdx));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000339 } else {
340 // FIXME: this spills LR immediately to memory in one step. To do this,
341 // we use R11, which we know cannot be used in the prolog/epilog. This is
342 // a hack.
Dale Johannesen21b55412009-02-12 23:08:38 +0000343 NewMIs.push_back(BuildMI(MF, DL, get(PPC::MFLR), PPC::R11));
344 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::STW))
Bill Wendling587daed2009-05-13 21:33:08 +0000345 .addReg(PPC::R11,
346 getKillRegState(isKill)),
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000347 FrameIdx));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000348 }
349 } else if (RC == PPC::G8RCRegisterClass) {
350 if (SrcReg != PPC::LR8) {
Dale Johannesen21b55412009-02-12 23:08:38 +0000351 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::STD))
Bill Wendling587daed2009-05-13 21:33:08 +0000352 .addReg(SrcReg,
353 getKillRegState(isKill)),
354 FrameIdx));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000355 } else {
356 // FIXME: this spills LR immediately to memory in one step. To do this,
357 // we use R11, which we know cannot be used in the prolog/epilog. This is
358 // a hack.
Dale Johannesen21b55412009-02-12 23:08:38 +0000359 NewMIs.push_back(BuildMI(MF, DL, get(PPC::MFLR8), PPC::X11));
360 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::STD))
Bill Wendling587daed2009-05-13 21:33:08 +0000361 .addReg(PPC::X11,
362 getKillRegState(isKill)),
363 FrameIdx));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000364 }
365 } else if (RC == PPC::F8RCRegisterClass) {
Dale Johannesen21b55412009-02-12 23:08:38 +0000366 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::STFD))
Bill Wendling587daed2009-05-13 21:33:08 +0000367 .addReg(SrcReg,
368 getKillRegState(isKill)),
369 FrameIdx));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000370 } else if (RC == PPC::F4RCRegisterClass) {
Dale Johannesen21b55412009-02-12 23:08:38 +0000371 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::STFS))
Bill Wendling587daed2009-05-13 21:33:08 +0000372 .addReg(SrcReg,
373 getKillRegState(isKill)),
374 FrameIdx));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000375 } else if (RC == PPC::CRRCRegisterClass) {
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000376 if ((EnablePPC32RS && !TM.getSubtargetImpl()->isPPC64()) ||
377 (EnablePPC64RS && TM.getSubtargetImpl()->isPPC64())) {
378 // FIXME (64-bit): Enable
Dale Johannesen21b55412009-02-12 23:08:38 +0000379 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::SPILL_CR))
Bill Wendling587daed2009-05-13 21:33:08 +0000380 .addReg(SrcReg,
381 getKillRegState(isKill)),
Chris Lattner71a2cb22008-03-20 01:22:40 +0000382 FrameIdx));
Bill Wendling7194aaf2008-03-03 22:19:16 +0000383 return true;
384 } else {
Dale Johannesenc12da8d2010-02-12 21:35:34 +0000385 // FIXME: We need a scatch reg here. The trouble with using R0 is that
386 // it's possible for the stack frame to be so big the save location is
387 // out of range of immediate offsets, necessitating another register.
388 // We hack this on Darwin by reserving R2. It's probably broken on Linux
389 // at the moment.
390
391 // We need to store the CR in the low 4-bits of the saved value. First,
392 // issue a MFCR to save all of the CRBits.
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000393 unsigned ScratchReg = TM.getSubtargetImpl()->isDarwinABI() ?
Dale Johannesenc12da8d2010-02-12 21:35:34 +0000394 PPC::R2 : PPC::R0;
Dale Johannesen5f07d522010-05-20 17:48:26 +0000395 NewMIs.push_back(BuildMI(MF, DL, get(PPC::MFCRpseud), ScratchReg)
396 .addReg(SrcReg, getKillRegState(isKill)));
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000397
Bill Wendling7194aaf2008-03-03 22:19:16 +0000398 // If the saved register wasn't CR0, shift the bits left so that they are
399 // in CR0's slot.
400 if (SrcReg != PPC::CR0) {
401 unsigned ShiftBits = PPCRegisterInfo::getRegisterNumbering(SrcReg)*4;
Dale Johannesenc12da8d2010-02-12 21:35:34 +0000402 // rlwinm scratch, scratch, ShiftBits, 0, 31.
403 NewMIs.push_back(BuildMI(MF, DL, get(PPC::RLWINM), ScratchReg)
404 .addReg(ScratchReg).addImm(ShiftBits)
405 .addImm(0).addImm(31));
Bill Wendling7194aaf2008-03-03 22:19:16 +0000406 }
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000407
Dale Johannesen21b55412009-02-12 23:08:38 +0000408 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::STW))
Dale Johannesenc12da8d2010-02-12 21:35:34 +0000409 .addReg(ScratchReg,
Bill Wendling587daed2009-05-13 21:33:08 +0000410 getKillRegState(isKill)),
Bill Wendling7194aaf2008-03-03 22:19:16 +0000411 FrameIdx));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000412 }
Nicolas Geoffray0404cd92008-03-10 14:12:10 +0000413 } else if (RC == PPC::CRBITRCRegisterClass) {
414 // FIXME: We use CRi here because there is no mtcrf on a bit. Since the
415 // backend currently only uses CR1EQ as an individual bit, this should
416 // not cause any bug. If we need other uses of CR bits, the following
417 // code may be invalid.
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000418 unsigned Reg = 0;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000419 if (SrcReg == PPC::CR0LT || SrcReg == PPC::CR0GT ||
420 SrcReg == PPC::CR0EQ || SrcReg == PPC::CR0UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000421 Reg = PPC::CR0;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000422 else if (SrcReg == PPC::CR1LT || SrcReg == PPC::CR1GT ||
423 SrcReg == PPC::CR1EQ || SrcReg == PPC::CR1UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000424 Reg = PPC::CR1;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000425 else if (SrcReg == PPC::CR2LT || SrcReg == PPC::CR2GT ||
426 SrcReg == PPC::CR2EQ || SrcReg == PPC::CR2UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000427 Reg = PPC::CR2;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000428 else if (SrcReg == PPC::CR3LT || SrcReg == PPC::CR3GT ||
429 SrcReg == PPC::CR3EQ || SrcReg == PPC::CR3UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000430 Reg = PPC::CR3;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000431 else if (SrcReg == PPC::CR4LT || SrcReg == PPC::CR4GT ||
432 SrcReg == PPC::CR4EQ || SrcReg == PPC::CR4UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000433 Reg = PPC::CR4;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000434 else if (SrcReg == PPC::CR5LT || SrcReg == PPC::CR5GT ||
435 SrcReg == PPC::CR5EQ || SrcReg == PPC::CR5UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000436 Reg = PPC::CR5;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000437 else if (SrcReg == PPC::CR6LT || SrcReg == PPC::CR6GT ||
438 SrcReg == PPC::CR6EQ || SrcReg == PPC::CR6UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000439 Reg = PPC::CR6;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000440 else if (SrcReg == PPC::CR7LT || SrcReg == PPC::CR7GT ||
441 SrcReg == PPC::CR7EQ || SrcReg == PPC::CR7UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000442 Reg = PPC::CR7;
443
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000444 return StoreRegToStackSlot(MF, Reg, isKill, FrameIdx,
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000445 PPC::CRRCRegisterClass, NewMIs);
446
Owen Andersonf6372aa2008-01-01 21:11:32 +0000447 } else if (RC == PPC::VRRCRegisterClass) {
448 // We don't have indexed addressing for vector loads. Emit:
449 // R0 = ADDI FI#
450 // STVX VAL, 0, R0
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000451 //
Owen Andersonf6372aa2008-01-01 21:11:32 +0000452 // FIXME: We use R0 here, because it isn't available for RA.
Dale Johannesen21b55412009-02-12 23:08:38 +0000453 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::ADDI), PPC::R0),
Owen Andersonf6372aa2008-01-01 21:11:32 +0000454 FrameIdx, 0, 0));
Dale Johannesen21b55412009-02-12 23:08:38 +0000455 NewMIs.push_back(BuildMI(MF, DL, get(PPC::STVX))
Bill Wendling587daed2009-05-13 21:33:08 +0000456 .addReg(SrcReg, getKillRegState(isKill))
457 .addReg(PPC::R0)
458 .addReg(PPC::R0));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000459 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000460 llvm_unreachable("Unknown regclass!");
Owen Andersonf6372aa2008-01-01 21:11:32 +0000461 }
Bill Wendling7194aaf2008-03-03 22:19:16 +0000462
463 return false;
Owen Andersonf6372aa2008-01-01 21:11:32 +0000464}
465
466void
467PPCInstrInfo::storeRegToStackSlot(MachineBasicBlock &MBB,
Bill Wendling7194aaf2008-03-03 22:19:16 +0000468 MachineBasicBlock::iterator MI,
469 unsigned SrcReg, bool isKill, int FrameIdx,
Evan Cheng746ad692010-05-06 19:06:44 +0000470 const TargetRegisterClass *RC,
471 const TargetRegisterInfo *TRI) const {
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000472 MachineFunction &MF = *MBB.getParent();
Owen Andersonf6372aa2008-01-01 21:11:32 +0000473 SmallVector<MachineInstr*, 4> NewMIs;
Bill Wendling7194aaf2008-03-03 22:19:16 +0000474
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000475 if (StoreRegToStackSlot(MF, SrcReg, isKill, FrameIdx, RC, NewMIs)) {
476 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Bill Wendling7194aaf2008-03-03 22:19:16 +0000477 FuncInfo->setSpillsCR();
478 }
479
Owen Andersonf6372aa2008-01-01 21:11:32 +0000480 for (unsigned i = 0, e = NewMIs.size(); i != e; ++i)
481 MBB.insert(MI, NewMIs[i]);
Jakob Stoklund Olesen7a79fcb2010-07-16 18:22:00 +0000482
483 const MachineFrameInfo &MFI = *MF.getFrameInfo();
484 MachineMemOperand *MMO =
Chris Lattner59db5492010-09-21 04:39:43 +0000485 MF.getMachineMemOperand(
486 MachinePointerInfo(PseudoSourceValue::getFixedStack(FrameIdx)),
487 MachineMemOperand::MOStore,
Jakob Stoklund Olesen7a79fcb2010-07-16 18:22:00 +0000488 MFI.getObjectSize(FrameIdx),
489 MFI.getObjectAlignment(FrameIdx));
490 NewMIs.back()->addMemOperand(MF, MMO);
Owen Andersonf6372aa2008-01-01 21:11:32 +0000491}
492
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000493void
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000494PPCInstrInfo::LoadRegFromStackSlot(MachineFunction &MF, DebugLoc DL,
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000495 unsigned DestReg, int FrameIdx,
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000496 const TargetRegisterClass *RC,
497 SmallVectorImpl<MachineInstr*> &NewMIs)const{
Owen Andersonf6372aa2008-01-01 21:11:32 +0000498 if (RC == PPC::GPRCRegisterClass) {
499 if (DestReg != PPC::LR) {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000500 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::LWZ),
501 DestReg), FrameIdx));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000502 } else {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000503 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::LWZ),
504 PPC::R11), FrameIdx));
505 NewMIs.push_back(BuildMI(MF, DL, get(PPC::MTLR)).addReg(PPC::R11));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000506 }
507 } else if (RC == PPC::G8RCRegisterClass) {
508 if (DestReg != PPC::LR8) {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000509 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::LD), DestReg),
Owen Andersonf6372aa2008-01-01 21:11:32 +0000510 FrameIdx));
511 } else {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000512 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::LD),
513 PPC::R11), FrameIdx));
514 NewMIs.push_back(BuildMI(MF, DL, get(PPC::MTLR8)).addReg(PPC::R11));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000515 }
516 } else if (RC == PPC::F8RCRegisterClass) {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000517 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::LFD), DestReg),
Owen Andersonf6372aa2008-01-01 21:11:32 +0000518 FrameIdx));
519 } else if (RC == PPC::F4RCRegisterClass) {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000520 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::LFS), DestReg),
Owen Andersonf6372aa2008-01-01 21:11:32 +0000521 FrameIdx));
522 } else if (RC == PPC::CRRCRegisterClass) {
Dale Johannesenc12da8d2010-02-12 21:35:34 +0000523 // FIXME: We need a scatch reg here. The trouble with using R0 is that
524 // it's possible for the stack frame to be so big the save location is
525 // out of range of immediate offsets, necessitating another register.
526 // We hack this on Darwin by reserving R2. It's probably broken on Linux
527 // at the moment.
528 unsigned ScratchReg = TM.getSubtargetImpl()->isDarwinABI() ?
529 PPC::R2 : PPC::R0;
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000530 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::LWZ),
Dale Johannesenc12da8d2010-02-12 21:35:34 +0000531 ScratchReg), FrameIdx));
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000532
Owen Andersonf6372aa2008-01-01 21:11:32 +0000533 // If the reloaded register isn't CR0, shift the bits right so that they are
534 // in the right CR's slot.
535 if (DestReg != PPC::CR0) {
536 unsigned ShiftBits = PPCRegisterInfo::getRegisterNumbering(DestReg)*4;
537 // rlwinm r11, r11, 32-ShiftBits, 0, 31.
Dale Johannesenc12da8d2010-02-12 21:35:34 +0000538 NewMIs.push_back(BuildMI(MF, DL, get(PPC::RLWINM), ScratchReg)
539 .addReg(ScratchReg).addImm(32-ShiftBits).addImm(0)
540 .addImm(31));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000541 }
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000542
Dale Johannesenc12da8d2010-02-12 21:35:34 +0000543 NewMIs.push_back(BuildMI(MF, DL, get(PPC::MTCRF), DestReg)
544 .addReg(ScratchReg));
Nicolas Geoffray0404cd92008-03-10 14:12:10 +0000545 } else if (RC == PPC::CRBITRCRegisterClass) {
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000546
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000547 unsigned Reg = 0;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000548 if (DestReg == PPC::CR0LT || DestReg == PPC::CR0GT ||
549 DestReg == PPC::CR0EQ || DestReg == PPC::CR0UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000550 Reg = PPC::CR0;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000551 else if (DestReg == PPC::CR1LT || DestReg == PPC::CR1GT ||
552 DestReg == PPC::CR1EQ || DestReg == PPC::CR1UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000553 Reg = PPC::CR1;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000554 else if (DestReg == PPC::CR2LT || DestReg == PPC::CR2GT ||
555 DestReg == PPC::CR2EQ || DestReg == PPC::CR2UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000556 Reg = PPC::CR2;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000557 else if (DestReg == PPC::CR3LT || DestReg == PPC::CR3GT ||
558 DestReg == PPC::CR3EQ || DestReg == PPC::CR3UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000559 Reg = PPC::CR3;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000560 else if (DestReg == PPC::CR4LT || DestReg == PPC::CR4GT ||
561 DestReg == PPC::CR4EQ || DestReg == PPC::CR4UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000562 Reg = PPC::CR4;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000563 else if (DestReg == PPC::CR5LT || DestReg == PPC::CR5GT ||
564 DestReg == PPC::CR5EQ || DestReg == PPC::CR5UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000565 Reg = PPC::CR5;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000566 else if (DestReg == PPC::CR6LT || DestReg == PPC::CR6GT ||
567 DestReg == PPC::CR6EQ || DestReg == PPC::CR6UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000568 Reg = PPC::CR6;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000569 else if (DestReg == PPC::CR7LT || DestReg == PPC::CR7GT ||
570 DestReg == PPC::CR7EQ || DestReg == PPC::CR7UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000571 Reg = PPC::CR7;
572
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000573 return LoadRegFromStackSlot(MF, DL, Reg, FrameIdx,
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000574 PPC::CRRCRegisterClass, NewMIs);
575
Owen Andersonf6372aa2008-01-01 21:11:32 +0000576 } else if (RC == PPC::VRRCRegisterClass) {
577 // We don't have indexed addressing for vector loads. Emit:
578 // R0 = ADDI FI#
579 // Dest = LVX 0, R0
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000580 //
Owen Andersonf6372aa2008-01-01 21:11:32 +0000581 // FIXME: We use R0 here, because it isn't available for RA.
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000582 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::ADDI), PPC::R0),
Owen Andersonf6372aa2008-01-01 21:11:32 +0000583 FrameIdx, 0, 0));
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000584 NewMIs.push_back(BuildMI(MF, DL, get(PPC::LVX),DestReg).addReg(PPC::R0)
Owen Andersonf6372aa2008-01-01 21:11:32 +0000585 .addReg(PPC::R0));
586 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000587 llvm_unreachable("Unknown regclass!");
Owen Andersonf6372aa2008-01-01 21:11:32 +0000588 }
589}
590
591void
592PPCInstrInfo::loadRegFromStackSlot(MachineBasicBlock &MBB,
Bill Wendling7194aaf2008-03-03 22:19:16 +0000593 MachineBasicBlock::iterator MI,
594 unsigned DestReg, int FrameIdx,
Evan Cheng746ad692010-05-06 19:06:44 +0000595 const TargetRegisterClass *RC,
596 const TargetRegisterInfo *TRI) const {
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000597 MachineFunction &MF = *MBB.getParent();
Owen Andersonf6372aa2008-01-01 21:11:32 +0000598 SmallVector<MachineInstr*, 4> NewMIs;
Chris Lattnerc7f3ace2010-04-02 20:16:16 +0000599 DebugLoc DL;
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000600 if (MI != MBB.end()) DL = MI->getDebugLoc();
601 LoadRegFromStackSlot(MF, DL, DestReg, FrameIdx, RC, NewMIs);
Owen Andersonf6372aa2008-01-01 21:11:32 +0000602 for (unsigned i = 0, e = NewMIs.size(); i != e; ++i)
603 MBB.insert(MI, NewMIs[i]);
Jakob Stoklund Olesen7a79fcb2010-07-16 18:22:00 +0000604
605 const MachineFrameInfo &MFI = *MF.getFrameInfo();
606 MachineMemOperand *MMO =
Chris Lattner59db5492010-09-21 04:39:43 +0000607 MF.getMachineMemOperand(
608 MachinePointerInfo(PseudoSourceValue::getFixedStack(FrameIdx)),
609 MachineMemOperand::MOLoad,
Jakob Stoklund Olesen7a79fcb2010-07-16 18:22:00 +0000610 MFI.getObjectSize(FrameIdx),
611 MFI.getObjectAlignment(FrameIdx));
612 NewMIs.back()->addMemOperand(MF, MMO);
Owen Andersonf6372aa2008-01-01 21:11:32 +0000613}
614
Evan Cheng09652172010-04-26 07:39:36 +0000615MachineInstr*
616PPCInstrInfo::emitFrameIndexDebugValue(MachineFunction &MF,
Evan Cheng8601a3d2010-04-29 01:13:30 +0000617 int FrameIx, uint64_t Offset,
Evan Cheng09652172010-04-26 07:39:36 +0000618 const MDNode *MDPtr,
619 DebugLoc DL) const {
620 MachineInstrBuilder MIB = BuildMI(MF, DL, get(PPC::DBG_VALUE));
621 addFrameReference(MIB, FrameIx, 0, false).addImm(Offset).addMetadata(MDPtr);
622 return &*MIB;
623}
624
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000625bool PPCInstrInfo::
Owen Anderson44eb65c2008-08-14 22:49:33 +0000626ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const {
Chris Lattner7c4fe252006-10-21 06:03:11 +0000627 assert(Cond.size() == 2 && "Invalid PPC branch opcode!");
628 // Leave the CR# the same, but invert the condition.
Chris Lattner18258c62006-11-17 22:37:34 +0000629 Cond[0].setImm(PPC::InvertPredicate((PPC::Predicate)Cond[0].getImm()));
Chris Lattner7c4fe252006-10-21 06:03:11 +0000630 return false;
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000631}
Nicolas Geoffray52e724a2008-04-16 20:10:13 +0000632
633/// GetInstSize - Return the number of bytes of code the specified
634/// instruction may be. This returns the maximum number of bytes.
635///
636unsigned PPCInstrInfo::GetInstSizeInBytes(const MachineInstr *MI) const {
637 switch (MI->getOpcode()) {
638 case PPC::INLINEASM: { // Inline Asm: Variable size.
639 const MachineFunction *MF = MI->getParent()->getParent();
640 const char *AsmStr = MI->getOperand(0).getSymbolName();
Chris Lattneraf76e592009-08-22 20:48:53 +0000641 return getInlineAsmLength(AsmStr, *MF->getTarget().getMCAsmInfo());
Nicolas Geoffray52e724a2008-04-16 20:10:13 +0000642 }
Bill Wendling7431bea2010-07-16 22:20:36 +0000643 case PPC::PROLOG_LABEL:
Dan Gohman44066042008-07-01 00:05:16 +0000644 case PPC::EH_LABEL:
645 case PPC::GC_LABEL:
Dale Johannesen375be772010-04-07 19:51:44 +0000646 case PPC::DBG_VALUE:
Nicolas Geoffray52e724a2008-04-16 20:10:13 +0000647 return 0;
Nicolas Geoffray52e724a2008-04-16 20:10:13 +0000648 default:
649 return 4; // PowerPC instructions are all 4 bytes
650 }
651}