blob: deb4df0df291da3a57c2673b3b4cf650b12e9d70 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMISelLowering.cpp - ARM DAG Lowering Implementation -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "ARM.h"
16#include "ARMAddressingModes.h"
17#include "ARMConstantPoolValue.h"
18#include "ARMISelLowering.h"
19#include "ARMMachineFunctionInfo.h"
20#include "ARMRegisterInfo.h"
21#include "ARMSubtarget.h"
22#include "ARMTargetMachine.h"
Chris Lattner80ec2792009-08-02 00:34:36 +000023#include "ARMTargetObjectFile.h"
Evan Chenga8e29892007-01-19 07:51:42 +000024#include "llvm/CallingConv.h"
25#include "llvm/Constants.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000026#include "llvm/Function.h"
Evan Cheng27707472007-03-16 08:43:56 +000027#include "llvm/Instruction.h"
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +000028#include "llvm/Intrinsics.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000029#include "llvm/GlobalValue.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000030#include "llvm/CodeGen/CallingConvLower.h"
Evan Chenga8e29892007-01-19 07:51:42 +000031#include "llvm/CodeGen/MachineBasicBlock.h"
32#include "llvm/CodeGen/MachineFrameInfo.h"
33#include "llvm/CodeGen/MachineFunction.h"
34#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000035#include "llvm/CodeGen/MachineRegisterInfo.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000036#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chenga8e29892007-01-19 07:51:42 +000037#include "llvm/CodeGen/SelectionDAG.h"
Evan Chengb6ab2542007-01-31 08:40:13 +000038#include "llvm/Target/TargetOptions.h"
Evan Chenga8e29892007-01-19 07:51:42 +000039#include "llvm/ADT/VectorExtras.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000040#include "llvm/Support/ErrorHandling.h"
Evan Chengb01fad62007-03-12 23:30:29 +000041#include "llvm/Support/MathExtras.h"
Evan Chenga8e29892007-01-19 07:51:42 +000042using namespace llvm;
43
Bob Wilsondee46d72009-04-17 20:35:10 +000044static bool CC_ARM_APCS_Custom_f64(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000045 CCValAssign::LocInfo &LocInfo,
46 ISD::ArgFlagsTy &ArgFlags,
47 CCState &State);
Bob Wilsondee46d72009-04-17 20:35:10 +000048static bool CC_ARM_AAPCS_Custom_f64(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000049 CCValAssign::LocInfo &LocInfo,
50 ISD::ArgFlagsTy &ArgFlags,
51 CCState &State);
Bob Wilsondee46d72009-04-17 20:35:10 +000052static bool RetCC_ARM_APCS_Custom_f64(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000053 CCValAssign::LocInfo &LocInfo,
54 ISD::ArgFlagsTy &ArgFlags,
55 CCState &State);
Bob Wilsondee46d72009-04-17 20:35:10 +000056static bool RetCC_ARM_AAPCS_Custom_f64(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000057 CCValAssign::LocInfo &LocInfo,
58 ISD::ArgFlagsTy &ArgFlags,
59 CCState &State);
60
Bob Wilson5bafff32009-06-22 23:27:02 +000061void ARMTargetLowering::addTypeForNEON(MVT VT, MVT PromotedLdStVT,
62 MVT PromotedBitwiseVT) {
63 if (VT != PromotedLdStVT) {
64 setOperationAction(ISD::LOAD, VT, Promote);
65 AddPromotedToType (ISD::LOAD, VT, PromotedLdStVT);
66
67 setOperationAction(ISD::STORE, VT, Promote);
68 AddPromotedToType (ISD::STORE, VT, PromotedLdStVT);
69 }
70
71 MVT ElemTy = VT.getVectorElementType();
72 if (ElemTy != MVT::i64 && ElemTy != MVT::f64)
73 setOperationAction(ISD::VSETCC, VT, Custom);
74 if (ElemTy == MVT::i8 || ElemTy == MVT::i16)
75 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
76 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
77 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
78 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Custom);
79 setOperationAction(ISD::CONCAT_VECTORS, VT, Custom);
80 if (VT.isInteger()) {
81 setOperationAction(ISD::SHL, VT, Custom);
82 setOperationAction(ISD::SRA, VT, Custom);
83 setOperationAction(ISD::SRL, VT, Custom);
84 }
85
86 // Promote all bit-wise operations.
87 if (VT.isInteger() && VT != PromotedBitwiseVT) {
88 setOperationAction(ISD::AND, VT, Promote);
89 AddPromotedToType (ISD::AND, VT, PromotedBitwiseVT);
90 setOperationAction(ISD::OR, VT, Promote);
91 AddPromotedToType (ISD::OR, VT, PromotedBitwiseVT);
92 setOperationAction(ISD::XOR, VT, Promote);
93 AddPromotedToType (ISD::XOR, VT, PromotedBitwiseVT);
94 }
95}
96
97void ARMTargetLowering::addDRTypeForNEON(MVT VT) {
98 addRegisterClass(VT, ARM::DPRRegisterClass);
99 addTypeForNEON(VT, MVT::f64, MVT::v2i32);
100}
101
102void ARMTargetLowering::addQRTypeForNEON(MVT VT) {
103 addRegisterClass(VT, ARM::QPRRegisterClass);
104 addTypeForNEON(VT, MVT::v2f64, MVT::v4i32);
105}
106
Chris Lattnerf0144122009-07-28 03:13:23 +0000107static TargetLoweringObjectFile *createTLOF(TargetMachine &TM) {
108 if (TM.getSubtarget<ARMSubtarget>().isTargetDarwin())
Chris Lattnerf26e03b2009-07-31 17:42:42 +0000109 return new TargetLoweringObjectFileMachO();
Chris Lattner80ec2792009-08-02 00:34:36 +0000110 return new ARMElfTargetObjectFile();
Chris Lattnerf0144122009-07-28 03:13:23 +0000111}
112
Evan Chenga8e29892007-01-19 07:51:42 +0000113ARMTargetLowering::ARMTargetLowering(TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000114 : TargetLowering(TM, createTLOF(TM)), ARMPCLabelIndex(0) {
Evan Chenga8e29892007-01-19 07:51:42 +0000115 Subtarget = &TM.getSubtarget<ARMSubtarget>();
116
Evan Chengb1df8f22007-04-27 08:15:43 +0000117 if (Subtarget->isTargetDarwin()) {
Evan Chengb1df8f22007-04-27 08:15:43 +0000118 // Uses VFP for Thumb libfuncs if available.
119 if (Subtarget->isThumb() && Subtarget->hasVFP2()) {
120 // Single-precision floating-point arithmetic.
121 setLibcallName(RTLIB::ADD_F32, "__addsf3vfp");
122 setLibcallName(RTLIB::SUB_F32, "__subsf3vfp");
123 setLibcallName(RTLIB::MUL_F32, "__mulsf3vfp");
124 setLibcallName(RTLIB::DIV_F32, "__divsf3vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000125
Evan Chengb1df8f22007-04-27 08:15:43 +0000126 // Double-precision floating-point arithmetic.
127 setLibcallName(RTLIB::ADD_F64, "__adddf3vfp");
128 setLibcallName(RTLIB::SUB_F64, "__subdf3vfp");
129 setLibcallName(RTLIB::MUL_F64, "__muldf3vfp");
130 setLibcallName(RTLIB::DIV_F64, "__divdf3vfp");
Evan Cheng193f8502007-01-31 09:30:58 +0000131
Evan Chengb1df8f22007-04-27 08:15:43 +0000132 // Single-precision comparisons.
133 setLibcallName(RTLIB::OEQ_F32, "__eqsf2vfp");
134 setLibcallName(RTLIB::UNE_F32, "__nesf2vfp");
135 setLibcallName(RTLIB::OLT_F32, "__ltsf2vfp");
136 setLibcallName(RTLIB::OLE_F32, "__lesf2vfp");
137 setLibcallName(RTLIB::OGE_F32, "__gesf2vfp");
138 setLibcallName(RTLIB::OGT_F32, "__gtsf2vfp");
139 setLibcallName(RTLIB::UO_F32, "__unordsf2vfp");
140 setLibcallName(RTLIB::O_F32, "__unordsf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000141
Evan Chengb1df8f22007-04-27 08:15:43 +0000142 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
143 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETNE);
144 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
145 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
146 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
147 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
148 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
149 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
Evan Cheng193f8502007-01-31 09:30:58 +0000150
Evan Chengb1df8f22007-04-27 08:15:43 +0000151 // Double-precision comparisons.
152 setLibcallName(RTLIB::OEQ_F64, "__eqdf2vfp");
153 setLibcallName(RTLIB::UNE_F64, "__nedf2vfp");
154 setLibcallName(RTLIB::OLT_F64, "__ltdf2vfp");
155 setLibcallName(RTLIB::OLE_F64, "__ledf2vfp");
156 setLibcallName(RTLIB::OGE_F64, "__gedf2vfp");
157 setLibcallName(RTLIB::OGT_F64, "__gtdf2vfp");
158 setLibcallName(RTLIB::UO_F64, "__unorddf2vfp");
159 setLibcallName(RTLIB::O_F64, "__unorddf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000160
Evan Chengb1df8f22007-04-27 08:15:43 +0000161 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
162 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETNE);
163 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
164 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
165 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
166 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
167 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
168 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
Evan Chenga8e29892007-01-19 07:51:42 +0000169
Evan Chengb1df8f22007-04-27 08:15:43 +0000170 // Floating-point to integer conversions.
171 // i64 conversions are done via library routines even when generating VFP
172 // instructions, so use the same ones.
173 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__fixdfsivfp");
174 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__fixunsdfsivfp");
175 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__fixsfsivfp");
176 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__fixunssfsivfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000177
Evan Chengb1df8f22007-04-27 08:15:43 +0000178 // Conversions between floating types.
179 setLibcallName(RTLIB::FPROUND_F64_F32, "__truncdfsf2vfp");
180 setLibcallName(RTLIB::FPEXT_F32_F64, "__extendsfdf2vfp");
181
182 // Integer to floating-point conversions.
183 // i64 conversions are done via library routines even when generating VFP
184 // instructions, so use the same ones.
Bob Wilson2a14c522009-03-20 23:16:43 +0000185 // FIXME: There appears to be some naming inconsistency in ARM libgcc:
186 // e.g., __floatunsidf vs. __floatunssidfvfp.
Evan Chengb1df8f22007-04-27 08:15:43 +0000187 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__floatsidfvfp");
188 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__floatunssidfvfp");
189 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__floatsisfvfp");
190 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__floatunssisfvfp");
191 }
Evan Chenga8e29892007-01-19 07:51:42 +0000192 }
193
Bob Wilson2f954612009-05-22 17:38:41 +0000194 // These libcalls are not available in 32-bit.
195 setLibcallName(RTLIB::SHL_I128, 0);
196 setLibcallName(RTLIB::SRL_I128, 0);
197 setLibcallName(RTLIB::SRA_I128, 0);
198
David Goodwinf1daf7d2009-07-08 23:10:31 +0000199 if (Subtarget->isThumb1Only())
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000200 addRegisterClass(MVT::i32, ARM::tGPRRegisterClass);
201 else
202 addRegisterClass(MVT::i32, ARM::GPRRegisterClass);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000203 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Evan Chenga8e29892007-01-19 07:51:42 +0000204 addRegisterClass(MVT::f32, ARM::SPRRegisterClass);
205 addRegisterClass(MVT::f64, ARM::DPRRegisterClass);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000206
Chris Lattnerddf89562008-01-17 19:59:44 +0000207 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000208 }
Bob Wilson5bafff32009-06-22 23:27:02 +0000209
210 if (Subtarget->hasNEON()) {
211 addDRTypeForNEON(MVT::v2f32);
212 addDRTypeForNEON(MVT::v8i8);
213 addDRTypeForNEON(MVT::v4i16);
214 addDRTypeForNEON(MVT::v2i32);
215 addDRTypeForNEON(MVT::v1i64);
216
217 addQRTypeForNEON(MVT::v4f32);
218 addQRTypeForNEON(MVT::v2f64);
219 addQRTypeForNEON(MVT::v16i8);
220 addQRTypeForNEON(MVT::v8i16);
221 addQRTypeForNEON(MVT::v4i32);
222 addQRTypeForNEON(MVT::v2i64);
223
224 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
225 setTargetDAGCombine(ISD::SHL);
226 setTargetDAGCombine(ISD::SRL);
227 setTargetDAGCombine(ISD::SRA);
228 setTargetDAGCombine(ISD::SIGN_EXTEND);
229 setTargetDAGCombine(ISD::ZERO_EXTEND);
230 setTargetDAGCombine(ISD::ANY_EXTEND);
231 }
232
Evan Cheng9f8cbd12007-05-18 00:19:34 +0000233 computeRegisterProperties();
Evan Chenga8e29892007-01-19 07:51:42 +0000234
235 // ARM does not have f32 extending load.
Evan Cheng03294662008-10-14 21:26:46 +0000236 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000237
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000238 // ARM does not have i1 sign extending load.
Evan Cheng03294662008-10-14 21:26:46 +0000239 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000240
Evan Chenga8e29892007-01-19 07:51:42 +0000241 // ARM supports all 4 flavors of integer indexed load / store.
Evan Chenge88d5ce2009-07-02 07:28:31 +0000242 if (!Subtarget->isThumb1Only()) {
243 for (unsigned im = (unsigned)ISD::PRE_INC;
244 im != (unsigned)ISD::LAST_INDEXED_MODE; ++im) {
245 setIndexedLoadAction(im, MVT::i1, Legal);
246 setIndexedLoadAction(im, MVT::i8, Legal);
247 setIndexedLoadAction(im, MVT::i16, Legal);
248 setIndexedLoadAction(im, MVT::i32, Legal);
249 setIndexedStoreAction(im, MVT::i1, Legal);
250 setIndexedStoreAction(im, MVT::i8, Legal);
251 setIndexedStoreAction(im, MVT::i16, Legal);
252 setIndexedStoreAction(im, MVT::i32, Legal);
253 }
Evan Chenga8e29892007-01-19 07:51:42 +0000254 }
255
256 // i64 operation support.
Evan Cheng5b9fcd12009-07-07 01:17:28 +0000257 if (Subtarget->isThumb1Only()) {
Evan Chenga8e29892007-01-19 07:51:42 +0000258 setOperationAction(ISD::MUL, MVT::i64, Expand);
259 setOperationAction(ISD::MULHU, MVT::i32, Expand);
260 setOperationAction(ISD::MULHS, MVT::i32, Expand);
Dan Gohman525178c2007-10-08 18:33:35 +0000261 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
262 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000263 } else {
Dan Gohman525178c2007-10-08 18:33:35 +0000264 setOperationAction(ISD::MUL, MVT::i64, Expand);
265 setOperationAction(ISD::MULHU, MVT::i32, Expand);
Evan Chengb6207242009-08-01 00:16:10 +0000266 if (!Subtarget->hasV6Ops())
Dan Gohman525178c2007-10-08 18:33:35 +0000267 setOperationAction(ISD::MULHS, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000268 }
269 setOperationAction(ISD::SHL_PARTS, MVT::i32, Expand);
270 setOperationAction(ISD::SRA_PARTS, MVT::i32, Expand);
271 setOperationAction(ISD::SRL_PARTS, MVT::i32, Expand);
272 setOperationAction(ISD::SRL, MVT::i64, Custom);
273 setOperationAction(ISD::SRA, MVT::i64, Custom);
274
275 // ARM does not have ROTL.
276 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000277 setOperationAction(ISD::CTTZ, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000278 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
David Goodwin24062ac2009-06-26 20:47:43 +0000279 if (!Subtarget->hasV5TOps() || Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +0000280 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
281
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000282 // Only ARMv6 has BSWAP.
283 if (!Subtarget->hasV6Ops())
Chris Lattner1719e132007-03-20 02:25:53 +0000284 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000285
Evan Chenga8e29892007-01-19 07:51:42 +0000286 // These are expanded into libcalls.
287 setOperationAction(ISD::SDIV, MVT::i32, Expand);
288 setOperationAction(ISD::UDIV, MVT::i32, Expand);
289 setOperationAction(ISD::SREM, MVT::i32, Expand);
290 setOperationAction(ISD::UREM, MVT::i32, Expand);
Dan Gohman525178c2007-10-08 18:33:35 +0000291 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
292 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000293
Evan Chenga8e29892007-01-19 07:51:42 +0000294 // Support label based line numbers.
Dan Gohman7f460202008-06-30 20:59:49 +0000295 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000296 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000297
298 setOperationAction(ISD::RET, MVT::Other, Custom);
299 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
300 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000301 setOperationAction(ISD::GLOBAL_OFFSET_TABLE, MVT::i32, Custom);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000302 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000303
Evan Chenga8e29892007-01-19 07:51:42 +0000304 // Use the default implementation.
Bob Wilson2dc4f542009-03-20 22:42:55 +0000305 setOperationAction(ISD::VASTART, MVT::Other, Custom);
306 setOperationAction(ISD::VAARG, MVT::Other, Expand);
307 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
308 setOperationAction(ISD::VAEND, MVT::Other, Expand);
309 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000310 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000311 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
312 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000313
Evan Chengd27c9fc2009-07-03 01:43:10 +0000314 if (!Subtarget->hasV6Ops() && !Subtarget->isThumb2()) {
Evan Chenga8e29892007-01-19 07:51:42 +0000315 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
316 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
317 }
318 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
319
David Goodwinf1daf7d2009-07-08 23:10:31 +0000320 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only())
Evan Chengc7c77292008-11-04 19:57:48 +0000321 // Turn f64->i64 into FMRRD, i64 -> f64 to FMDRR iff target supports vfp2.
Evan Chenga8e29892007-01-19 07:51:42 +0000322 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Custom);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000323
324 // We want to custom lower some of our intrinsics.
325 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
326
Bob Wilson2dc4f542009-03-20 22:42:55 +0000327 setOperationAction(ISD::SETCC, MVT::i32, Expand);
328 setOperationAction(ISD::SETCC, MVT::f32, Expand);
329 setOperationAction(ISD::SETCC, MVT::f64, Expand);
330 setOperationAction(ISD::SELECT, MVT::i32, Expand);
331 setOperationAction(ISD::SELECT, MVT::f32, Expand);
332 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000333 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
334 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
335 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
336
Bob Wilson2dc4f542009-03-20 22:42:55 +0000337 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
338 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
339 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
340 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
341 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000342
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000343 // We don't support sin/cos/fmod/copysign/pow
Bob Wilson2dc4f542009-03-20 22:42:55 +0000344 setOperationAction(ISD::FSIN, MVT::f64, Expand);
345 setOperationAction(ISD::FSIN, MVT::f32, Expand);
346 setOperationAction(ISD::FCOS, MVT::f32, Expand);
347 setOperationAction(ISD::FCOS, MVT::f64, Expand);
348 setOperationAction(ISD::FREM, MVT::f64, Expand);
349 setOperationAction(ISD::FREM, MVT::f32, Expand);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000350 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Evan Cheng110cf482008-04-01 01:50:16 +0000351 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
352 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
353 }
Bob Wilson2dc4f542009-03-20 22:42:55 +0000354 setOperationAction(ISD::FPOW, MVT::f64, Expand);
355 setOperationAction(ISD::FPOW, MVT::f32, Expand);
356
Evan Chenga8e29892007-01-19 07:51:42 +0000357 // int <-> fp are custom expanded into bit_convert + ARMISD ops.
David Goodwinf1daf7d2009-07-08 23:10:31 +0000358 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Evan Cheng110cf482008-04-01 01:50:16 +0000359 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
360 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
361 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
362 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
363 }
Evan Chenga8e29892007-01-19 07:51:42 +0000364
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +0000365 // We have target-specific dag combine patterns for the following nodes:
366 // ARMISD::FMRRD - No need to call setTargetDAGCombine
Chris Lattnerd1980a52009-03-12 06:52:53 +0000367 setTargetDAGCombine(ISD::ADD);
368 setTargetDAGCombine(ISD::SUB);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000369
Evan Chenga8e29892007-01-19 07:51:42 +0000370 setStackPointerRegisterToSaveRestore(ARM::SP);
Evan Chenga8e29892007-01-19 07:51:42 +0000371 setSchedulingPreference(SchedulingForRegPressure);
Evan Cheng9f8cbd12007-05-18 00:19:34 +0000372 setIfCvtBlockSizeLimit(Subtarget->isThumb() ? 0 : 10);
Evan Cheng97e604e2007-06-19 23:55:02 +0000373 setIfCvtDupBlockSizeLimit(Subtarget->isThumb() ? 0 : 2);
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000374
Evan Cheng8557c2b2009-06-19 01:51:50 +0000375 if (!Subtarget->isThumb()) {
376 // Use branch latency information to determine if-conversion limits.
Evan Chengb1019482009-06-19 07:06:07 +0000377 // FIXME: If-converter should use instruction latency of the branch being
378 // eliminated to compute the threshold. For ARMv6, the branch "latency"
379 // varies depending on whether it's dynamically or statically predicted
380 // and on whether the destination is in the prefetch buffer.
Evan Cheng8557c2b2009-06-19 01:51:50 +0000381 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
382 const InstrItineraryData &InstrItins = Subtarget->getInstrItineraryData();
Evan Cheng7a42b082009-06-19 06:56:26 +0000383 unsigned Latency= InstrItins.getLatency(TII->get(ARM::Bcc).getSchedClass());
Evan Cheng8557c2b2009-06-19 01:51:50 +0000384 if (Latency > 1) {
385 setIfCvtBlockSizeLimit(Latency-1);
386 if (Latency > 2)
387 setIfCvtDupBlockSizeLimit(Latency-2);
388 } else {
389 setIfCvtBlockSizeLimit(10);
390 setIfCvtDupBlockSizeLimit(2);
391 }
392 }
393
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000394 maxStoresPerMemcpy = 1; //// temporary - rewrite interface to use type
Bob Wilsone6abdff2009-05-18 20:55:32 +0000395 // Do not enable CodePlacementOpt for now: it currently runs after the
396 // ARMConstantIslandPass and messes up branch relaxation and placement
397 // of constant islands.
398 // benefitFromCodePlacementOpt = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000399}
400
Evan Chenga8e29892007-01-19 07:51:42 +0000401const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const {
402 switch (Opcode) {
403 default: return 0;
404 case ARMISD::Wrapper: return "ARMISD::Wrapper";
Evan Chenga8e29892007-01-19 07:51:42 +0000405 case ARMISD::WrapperJT: return "ARMISD::WrapperJT";
406 case ARMISD::CALL: return "ARMISD::CALL";
Evan Cheng277f0742007-06-19 21:05:09 +0000407 case ARMISD::CALL_PRED: return "ARMISD::CALL_PRED";
Evan Chenga8e29892007-01-19 07:51:42 +0000408 case ARMISD::CALL_NOLINK: return "ARMISD::CALL_NOLINK";
409 case ARMISD::tCALL: return "ARMISD::tCALL";
410 case ARMISD::BRCOND: return "ARMISD::BRCOND";
411 case ARMISD::BR_JT: return "ARMISD::BR_JT";
Evan Cheng5657c012009-07-29 02:18:14 +0000412 case ARMISD::BR2_JT: return "ARMISD::BR2_JT";
Evan Chenga8e29892007-01-19 07:51:42 +0000413 case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG";
414 case ARMISD::PIC_ADD: return "ARMISD::PIC_ADD";
415 case ARMISD::CMP: return "ARMISD::CMP";
David Goodwinc0309b42009-06-29 15:33:01 +0000416 case ARMISD::CMPZ: return "ARMISD::CMPZ";
Evan Chenga8e29892007-01-19 07:51:42 +0000417 case ARMISD::CMPFP: return "ARMISD::CMPFP";
418 case ARMISD::CMPFPw0: return "ARMISD::CMPFPw0";
419 case ARMISD::FMSTAT: return "ARMISD::FMSTAT";
420 case ARMISD::CMOV: return "ARMISD::CMOV";
421 case ARMISD::CNEG: return "ARMISD::CNEG";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000422
Evan Chenga8e29892007-01-19 07:51:42 +0000423 case ARMISD::FTOSI: return "ARMISD::FTOSI";
424 case ARMISD::FTOUI: return "ARMISD::FTOUI";
425 case ARMISD::SITOF: return "ARMISD::SITOF";
426 case ARMISD::UITOF: return "ARMISD::UITOF";
Evan Chenga8e29892007-01-19 07:51:42 +0000427
428 case ARMISD::SRL_FLAG: return "ARMISD::SRL_FLAG";
429 case ARMISD::SRA_FLAG: return "ARMISD::SRA_FLAG";
430 case ARMISD::RRX: return "ARMISD::RRX";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000431
Evan Chenga8e29892007-01-19 07:51:42 +0000432 case ARMISD::FMRRD: return "ARMISD::FMRRD";
433 case ARMISD::FMDRR: return "ARMISD::FMDRR";
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000434
435 case ARMISD::THREAD_POINTER:return "ARMISD::THREAD_POINTER";
Bob Wilson5bafff32009-06-22 23:27:02 +0000436
437 case ARMISD::VCEQ: return "ARMISD::VCEQ";
438 case ARMISD::VCGE: return "ARMISD::VCGE";
439 case ARMISD::VCGEU: return "ARMISD::VCGEU";
440 case ARMISD::VCGT: return "ARMISD::VCGT";
441 case ARMISD::VCGTU: return "ARMISD::VCGTU";
442 case ARMISD::VTST: return "ARMISD::VTST";
443
444 case ARMISD::VSHL: return "ARMISD::VSHL";
445 case ARMISD::VSHRs: return "ARMISD::VSHRs";
446 case ARMISD::VSHRu: return "ARMISD::VSHRu";
447 case ARMISD::VSHLLs: return "ARMISD::VSHLLs";
448 case ARMISD::VSHLLu: return "ARMISD::VSHLLu";
449 case ARMISD::VSHLLi: return "ARMISD::VSHLLi";
450 case ARMISD::VSHRN: return "ARMISD::VSHRN";
451 case ARMISD::VRSHRs: return "ARMISD::VRSHRs";
452 case ARMISD::VRSHRu: return "ARMISD::VRSHRu";
453 case ARMISD::VRSHRN: return "ARMISD::VRSHRN";
454 case ARMISD::VQSHLs: return "ARMISD::VQSHLs";
455 case ARMISD::VQSHLu: return "ARMISD::VQSHLu";
456 case ARMISD::VQSHLsu: return "ARMISD::VQSHLsu";
457 case ARMISD::VQSHRNs: return "ARMISD::VQSHRNs";
458 case ARMISD::VQSHRNu: return "ARMISD::VQSHRNu";
459 case ARMISD::VQSHRNsu: return "ARMISD::VQSHRNsu";
460 case ARMISD::VQRSHRNs: return "ARMISD::VQRSHRNs";
461 case ARMISD::VQRSHRNu: return "ARMISD::VQRSHRNu";
462 case ARMISD::VQRSHRNsu: return "ARMISD::VQRSHRNsu";
463 case ARMISD::VGETLANEu: return "ARMISD::VGETLANEu";
464 case ARMISD::VGETLANEs: return "ARMISD::VGETLANEs";
465 case ARMISD::VDUPLANEQ: return "ARMISD::VDUPLANEQ";
Evan Chenga8e29892007-01-19 07:51:42 +0000466 }
467}
468
Bill Wendlingb4202b82009-07-01 18:50:55 +0000469/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000470unsigned ARMTargetLowering::getFunctionAlignment(const Function *F) const {
471 return getTargetMachine().getSubtarget<ARMSubtarget>().isThumb() ? 1 : 2;
472}
473
Evan Chenga8e29892007-01-19 07:51:42 +0000474//===----------------------------------------------------------------------===//
475// Lowering Code
476//===----------------------------------------------------------------------===//
477
Evan Chenga8e29892007-01-19 07:51:42 +0000478/// IntCCToARMCC - Convert a DAG integer condition code to an ARM CC
479static ARMCC::CondCodes IntCCToARMCC(ISD::CondCode CC) {
480 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000481 default: llvm_unreachable("Unknown condition code!");
Evan Chenga8e29892007-01-19 07:51:42 +0000482 case ISD::SETNE: return ARMCC::NE;
483 case ISD::SETEQ: return ARMCC::EQ;
484 case ISD::SETGT: return ARMCC::GT;
485 case ISD::SETGE: return ARMCC::GE;
486 case ISD::SETLT: return ARMCC::LT;
487 case ISD::SETLE: return ARMCC::LE;
488 case ISD::SETUGT: return ARMCC::HI;
489 case ISD::SETUGE: return ARMCC::HS;
490 case ISD::SETULT: return ARMCC::LO;
491 case ISD::SETULE: return ARMCC::LS;
492 }
493}
494
495/// FPCCToARMCC - Convert a DAG fp condition code to an ARM CC. It
496/// returns true if the operands should be inverted to form the proper
497/// comparison.
498static bool FPCCToARMCC(ISD::CondCode CC, ARMCC::CondCodes &CondCode,
499 ARMCC::CondCodes &CondCode2) {
500 bool Invert = false;
501 CondCode2 = ARMCC::AL;
502 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000503 default: llvm_unreachable("Unknown FP condition!");
Evan Chenga8e29892007-01-19 07:51:42 +0000504 case ISD::SETEQ:
505 case ISD::SETOEQ: CondCode = ARMCC::EQ; break;
506 case ISD::SETGT:
507 case ISD::SETOGT: CondCode = ARMCC::GT; break;
508 case ISD::SETGE:
509 case ISD::SETOGE: CondCode = ARMCC::GE; break;
510 case ISD::SETOLT: CondCode = ARMCC::MI; break;
511 case ISD::SETOLE: CondCode = ARMCC::GT; Invert = true; break;
512 case ISD::SETONE: CondCode = ARMCC::MI; CondCode2 = ARMCC::GT; break;
513 case ISD::SETO: CondCode = ARMCC::VC; break;
514 case ISD::SETUO: CondCode = ARMCC::VS; break;
515 case ISD::SETUEQ: CondCode = ARMCC::EQ; CondCode2 = ARMCC::VS; break;
516 case ISD::SETUGT: CondCode = ARMCC::HI; break;
517 case ISD::SETUGE: CondCode = ARMCC::PL; break;
518 case ISD::SETLT:
519 case ISD::SETULT: CondCode = ARMCC::LT; break;
520 case ISD::SETLE:
521 case ISD::SETULE: CondCode = ARMCC::LE; break;
522 case ISD::SETNE:
523 case ISD::SETUNE: CondCode = ARMCC::NE; break;
524 }
525 return Invert;
526}
527
Bob Wilson1f595bb2009-04-17 19:07:39 +0000528//===----------------------------------------------------------------------===//
529// Calling Convention Implementation
530//
531// The lower operations present on calling convention works on this order:
532// LowerCALL (virt regs --> phys regs, virt regs --> stack)
533// LowerFORMAL_ARGUMENTS (phys --> virt regs, stack --> virt regs)
534// LowerRET (virt regs --> phys regs)
535// LowerCALL (phys regs --> virt regs)
536//
537//===----------------------------------------------------------------------===//
538
539#include "ARMGenCallingConv.inc"
540
541// APCS f64 is in register pairs, possibly split to stack
Bob Wilson5bafff32009-06-22 23:27:02 +0000542static bool f64AssignAPCS(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
543 CCValAssign::LocInfo &LocInfo,
544 CCState &State, bool CanFail) {
545 static const unsigned RegList[] = { ARM::R0, ARM::R1, ARM::R2, ARM::R3 };
546
547 // Try to get the first register.
548 if (unsigned Reg = State.AllocateReg(RegList, 4))
549 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
550 else {
551 // For the 2nd half of a v2f64, do not fail.
552 if (CanFail)
553 return false;
554
555 // Put the whole thing on the stack.
556 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
557 State.AllocateStack(8, 4),
558 LocVT, LocInfo));
559 return true;
560 }
561
562 // Try to get the second register.
563 if (unsigned Reg = State.AllocateReg(RegList, 4))
564 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
565 else
566 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
567 State.AllocateStack(4, 4),
568 LocVT, LocInfo));
569 return true;
570}
571
Bob Wilsondee46d72009-04-17 20:35:10 +0000572static bool CC_ARM_APCS_Custom_f64(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000573 CCValAssign::LocInfo &LocInfo,
574 ISD::ArgFlagsTy &ArgFlags,
575 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000576 if (!f64AssignAPCS(ValNo, ValVT, LocVT, LocInfo, State, true))
577 return false;
578 if (LocVT == MVT::v2f64 &&
579 !f64AssignAPCS(ValNo, ValVT, LocVT, LocInfo, State, false))
580 return false;
Bob Wilsone65586b2009-04-17 20:40:45 +0000581 return true; // we handled it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000582}
583
584// AAPCS f64 is in aligned register pairs
Bob Wilson5bafff32009-06-22 23:27:02 +0000585static bool f64AssignAAPCS(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
586 CCValAssign::LocInfo &LocInfo,
587 CCState &State, bool CanFail) {
588 static const unsigned HiRegList[] = { ARM::R0, ARM::R2 };
589 static const unsigned LoRegList[] = { ARM::R1, ARM::R3 };
590
591 unsigned Reg = State.AllocateReg(HiRegList, LoRegList, 2);
592 if (Reg == 0) {
593 // For the 2nd half of a v2f64, do not just fail.
594 if (CanFail)
595 return false;
596
597 // Put the whole thing on the stack.
598 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
599 State.AllocateStack(8, 8),
600 LocVT, LocInfo));
601 return true;
602 }
603
604 unsigned i;
605 for (i = 0; i < 2; ++i)
606 if (HiRegList[i] == Reg)
607 break;
608
609 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
610 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, LoRegList[i],
611 LocVT, LocInfo));
612 return true;
613}
614
Bob Wilsondee46d72009-04-17 20:35:10 +0000615static bool CC_ARM_AAPCS_Custom_f64(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000616 CCValAssign::LocInfo &LocInfo,
617 ISD::ArgFlagsTy &ArgFlags,
618 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000619 if (!f64AssignAAPCS(ValNo, ValVT, LocVT, LocInfo, State, true))
620 return false;
621 if (LocVT == MVT::v2f64 &&
622 !f64AssignAAPCS(ValNo, ValVT, LocVT, LocInfo, State, false))
623 return false;
624 return true; // we handled it
625}
626
627static bool f64RetAssign(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
628 CCValAssign::LocInfo &LocInfo, CCState &State) {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000629 static const unsigned HiRegList[] = { ARM::R0, ARM::R2 };
630 static const unsigned LoRegList[] = { ARM::R1, ARM::R3 };
631
Bob Wilsone65586b2009-04-17 20:40:45 +0000632 unsigned Reg = State.AllocateReg(HiRegList, LoRegList, 2);
633 if (Reg == 0)
634 return false; // we didn't handle it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000635
Bob Wilsone65586b2009-04-17 20:40:45 +0000636 unsigned i;
637 for (i = 0; i < 2; ++i)
638 if (HiRegList[i] == Reg)
639 break;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000640
Bob Wilson5bafff32009-06-22 23:27:02 +0000641 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bob Wilsone65586b2009-04-17 20:40:45 +0000642 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, LoRegList[i],
Bob Wilson5bafff32009-06-22 23:27:02 +0000643 LocVT, LocInfo));
644 return true;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000645}
646
Bob Wilsondee46d72009-04-17 20:35:10 +0000647static bool RetCC_ARM_APCS_Custom_f64(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000648 CCValAssign::LocInfo &LocInfo,
649 ISD::ArgFlagsTy &ArgFlags,
650 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000651 if (!f64RetAssign(ValNo, ValVT, LocVT, LocInfo, State))
652 return false;
653 if (LocVT == MVT::v2f64 && !f64RetAssign(ValNo, ValVT, LocVT, LocInfo, State))
654 return false;
Bob Wilsone65586b2009-04-17 20:40:45 +0000655 return true; // we handled it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000656}
657
Bob Wilsondee46d72009-04-17 20:35:10 +0000658static bool RetCC_ARM_AAPCS_Custom_f64(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000659 CCValAssign::LocInfo &LocInfo,
660 ISD::ArgFlagsTy &ArgFlags,
661 CCState &State) {
662 return RetCC_ARM_APCS_Custom_f64(ValNo, ValVT, LocVT, LocInfo, ArgFlags,
663 State);
664}
665
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000666/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
667/// given CallingConvention value.
668CCAssignFn *ARMTargetLowering::CCAssignFnForNode(unsigned CC,
669 bool Return) const {
670 switch (CC) {
671 default:
Torok Edwinc23197a2009-07-14 16:55:14 +0000672 llvm_unreachable("Unsupported calling convention");
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000673 case CallingConv::C:
674 case CallingConv::Fast:
675 // Use target triple & subtarget features to do actual dispatch.
676 if (Subtarget->isAAPCS_ABI()) {
677 if (Subtarget->hasVFP2() &&
678 FloatABIType == FloatABI::Hard)
679 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
680 else
681 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
682 } else
683 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
684 case CallingConv::ARM_AAPCS_VFP:
685 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
686 case CallingConv::ARM_AAPCS:
687 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
688 case CallingConv::ARM_APCS:
689 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
690 }
691}
692
Bob Wilson1f595bb2009-04-17 19:07:39 +0000693/// LowerCallResult - Lower the result values of an ISD::CALL into the
694/// appropriate copies out of appropriate physical registers. This assumes that
695/// Chain/InFlag are the input chain/flag to use, and that TheCall is the call
696/// being lowered. The returns a SDNode with the same number of values as the
697/// ISD::CALL.
698SDNode *ARMTargetLowering::
699LowerCallResult(SDValue Chain, SDValue InFlag, CallSDNode *TheCall,
700 unsigned CallingConv, SelectionDAG &DAG) {
701
702 DebugLoc dl = TheCall->getDebugLoc();
703 // Assign locations to each value returned by this call.
704 SmallVector<CCValAssign, 16> RVLocs;
705 bool isVarArg = TheCall->isVarArg();
Owen Andersond1474d02009-07-09 17:57:24 +0000706 CCState CCInfo(CallingConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +0000707 RVLocs, *DAG.getContext());
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000708 CCInfo.AnalyzeCallResult(TheCall,
709 CCAssignFnForNode(CallingConv, /* Return*/ true));
Bob Wilson1f595bb2009-04-17 19:07:39 +0000710
711 SmallVector<SDValue, 8> ResultVals;
712
713 // Copy all of the result registers out of their specified physreg.
714 for (unsigned i = 0; i != RVLocs.size(); ++i) {
715 CCValAssign VA = RVLocs[i];
716
Bob Wilson80915242009-04-25 00:33:20 +0000717 SDValue Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000718 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000719 // Handle f64 or half of a v2f64.
Bob Wilson80915242009-04-25 00:33:20 +0000720 SDValue Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000721 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000722 Chain = Lo.getValue(1);
723 InFlag = Lo.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000724 VA = RVLocs[++i]; // skip ahead to next loc
Bob Wilson80915242009-04-25 00:33:20 +0000725 SDValue Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000726 InFlag);
727 Chain = Hi.getValue(1);
728 InFlag = Hi.getValue(2);
Bob Wilson80915242009-04-25 00:33:20 +0000729 Val = DAG.getNode(ARMISD::FMDRR, dl, MVT::f64, Lo, Hi);
Bob Wilson5bafff32009-06-22 23:27:02 +0000730
731 if (VA.getLocVT() == MVT::v2f64) {
732 SDValue Vec = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
733 Vec = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
734 DAG.getConstant(0, MVT::i32));
735
736 VA = RVLocs[++i]; // skip ahead to next loc
737 Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
738 Chain = Lo.getValue(1);
739 InFlag = Lo.getValue(2);
740 VA = RVLocs[++i]; // skip ahead to next loc
741 Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
742 Chain = Hi.getValue(1);
743 InFlag = Hi.getValue(2);
744 Val = DAG.getNode(ARMISD::FMDRR, dl, MVT::f64, Lo, Hi);
745 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
746 DAG.getConstant(1, MVT::i32));
747 }
Bob Wilson1f595bb2009-04-17 19:07:39 +0000748 } else {
Bob Wilson80915242009-04-25 00:33:20 +0000749 Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(),
750 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000751 Chain = Val.getValue(1);
752 InFlag = Val.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000753 }
Bob Wilson80915242009-04-25 00:33:20 +0000754
755 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000756 default: llvm_unreachable("Unknown loc info!");
Bob Wilson80915242009-04-25 00:33:20 +0000757 case CCValAssign::Full: break;
758 case CCValAssign::BCvt:
759 Val = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), Val);
760 break;
761 }
762
763 ResultVals.push_back(Val);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000764 }
765
766 // Merge everything together with a MERGE_VALUES node.
767 ResultVals.push_back(Chain);
768 return DAG.getNode(ISD::MERGE_VALUES, dl, TheCall->getVTList(),
769 &ResultVals[0], ResultVals.size()).getNode();
770}
771
772/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
773/// by "Src" to address "Dst" of size "Size". Alignment information is
Bob Wilsondee46d72009-04-17 20:35:10 +0000774/// specified by the specific parameter attribute. The copy will be passed as
Bob Wilson1f595bb2009-04-17 19:07:39 +0000775/// a byval function parameter.
776/// Sometimes what we are copying is the end of a larger object, the part that
777/// does not fit in registers.
778static SDValue
779CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
780 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
781 DebugLoc dl) {
782 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
783 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
784 /*AlwaysInline=*/false, NULL, 0, NULL, 0);
785}
786
Bob Wilsondee46d72009-04-17 20:35:10 +0000787/// LowerMemOpCallTo - Store the argument to the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +0000788SDValue
789ARMTargetLowering::LowerMemOpCallTo(CallSDNode *TheCall, SelectionDAG &DAG,
790 const SDValue &StackPtr,
Bob Wilsondee46d72009-04-17 20:35:10 +0000791 const CCValAssign &VA, SDValue Chain,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000792 SDValue Arg, ISD::ArgFlagsTy Flags) {
793 DebugLoc dl = TheCall->getDebugLoc();
794 unsigned LocMemOffset = VA.getLocMemOffset();
795 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
796 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
797 if (Flags.isByVal()) {
798 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
799 }
800 return DAG.getStore(Chain, dl, Arg, PtrOff,
801 PseudoSourceValue::getStack(), LocMemOffset);
Evan Chenga8e29892007-01-19 07:51:42 +0000802}
803
Bob Wilson5bafff32009-06-22 23:27:02 +0000804void ARMTargetLowering::PassF64ArgInRegs(CallSDNode *TheCall, SelectionDAG &DAG,
805 SDValue Chain, SDValue &Arg,
806 RegsToPassVector &RegsToPass,
807 CCValAssign &VA, CCValAssign &NextVA,
808 SDValue &StackPtr,
809 SmallVector<SDValue, 8> &MemOpChains,
810 ISD::ArgFlagsTy Flags) {
811 DebugLoc dl = TheCall->getDebugLoc();
812
813 SDValue fmrrd = DAG.getNode(ARMISD::FMRRD, dl,
814 DAG.getVTList(MVT::i32, MVT::i32), Arg);
815 RegsToPass.push_back(std::make_pair(VA.getLocReg(), fmrrd));
816
817 if (NextVA.isRegLoc())
818 RegsToPass.push_back(std::make_pair(NextVA.getLocReg(), fmrrd.getValue(1)));
819 else {
820 assert(NextVA.isMemLoc());
821 if (StackPtr.getNode() == 0)
822 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
823
824 MemOpChains.push_back(LowerMemOpCallTo(TheCall, DAG, StackPtr, NextVA,
825 Chain, fmrrd.getValue(1), Flags));
826 }
827}
828
Evan Chengfc403422007-02-03 08:53:01 +0000829/// LowerCALL - Lowering a ISD::CALL node into a callseq_start <-
830/// ARMISD:CALL <- callseq_end chain. Also add input and output parameter
831/// nodes.
Dan Gohman475871a2008-07-27 21:46:04 +0000832SDValue ARMTargetLowering::LowerCALL(SDValue Op, SelectionDAG &DAG) {
Dan Gohman095cc292008-09-13 01:54:27 +0000833 CallSDNode *TheCall = cast<CallSDNode>(Op.getNode());
Bob Wilson1f595bb2009-04-17 19:07:39 +0000834 MVT RetVT = TheCall->getRetValType(0);
835 SDValue Chain = TheCall->getChain();
836 unsigned CC = TheCall->getCallingConv();
Bob Wilson1f595bb2009-04-17 19:07:39 +0000837 bool isVarArg = TheCall->isVarArg();
838 SDValue Callee = TheCall->getCallee();
839 DebugLoc dl = TheCall->getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +0000840
Bob Wilson1f595bb2009-04-17 19:07:39 +0000841 // Analyze operands of the call, assigning locations to each operand.
842 SmallVector<CCValAssign, 16> ArgLocs;
Owen Andersone922c022009-07-22 00:24:57 +0000843 CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs, *DAG.getContext());
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000844 CCInfo.AnalyzeCallOperands(TheCall, CCAssignFnForNode(CC, /* Return*/ false));
Evan Chenga8e29892007-01-19 07:51:42 +0000845
Bob Wilson1f595bb2009-04-17 19:07:39 +0000846 // Get a count of how many bytes are to be pushed on the stack.
847 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +0000848
849 // Adjust the stack pointer for the new arguments...
850 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +0000851 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Evan Chenga8e29892007-01-19 07:51:42 +0000852
Dan Gohman475871a2008-07-27 21:46:04 +0000853 SDValue StackPtr = DAG.getRegister(ARM::SP, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000854
Bob Wilson5bafff32009-06-22 23:27:02 +0000855 RegsToPassVector RegsToPass;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000856 SmallVector<SDValue, 8> MemOpChains;
Evan Chenga8e29892007-01-19 07:51:42 +0000857
Bob Wilson1f595bb2009-04-17 19:07:39 +0000858 // Walk the register/memloc assignments, inserting copies/loads. In the case
Bob Wilsondee46d72009-04-17 20:35:10 +0000859 // of tail call optimization, arguments are handled later.
Bob Wilson1f595bb2009-04-17 19:07:39 +0000860 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
861 i != e;
862 ++i, ++realArgIdx) {
863 CCValAssign &VA = ArgLocs[i];
864 SDValue Arg = TheCall->getArg(realArgIdx);
865 ISD::ArgFlagsTy Flags = TheCall->getArgFlags(realArgIdx);
Evan Chenga8e29892007-01-19 07:51:42 +0000866
Bob Wilson1f595bb2009-04-17 19:07:39 +0000867 // Promote the value if needed.
868 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000869 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +0000870 case CCValAssign::Full: break;
871 case CCValAssign::SExt:
872 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
873 break;
874 case CCValAssign::ZExt:
875 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
876 break;
877 case CCValAssign::AExt:
878 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
879 break;
880 case CCValAssign::BCvt:
881 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
882 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000883 }
884
Bob Wilson5bafff32009-06-22 23:27:02 +0000885 // f64 and v2f64 are passed in i32 pairs and must be split into pieces
Bob Wilson1f595bb2009-04-17 19:07:39 +0000886 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000887 if (VA.getLocVT() == MVT::v2f64) {
888 SDValue Op0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
889 DAG.getConstant(0, MVT::i32));
890 SDValue Op1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
891 DAG.getConstant(1, MVT::i32));
Bob Wilson1f595bb2009-04-17 19:07:39 +0000892
Bob Wilson5bafff32009-06-22 23:27:02 +0000893 PassF64ArgInRegs(TheCall, DAG, Chain, Op0, RegsToPass,
894 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
895
896 VA = ArgLocs[++i]; // skip ahead to next loc
897 if (VA.isRegLoc()) {
898 PassF64ArgInRegs(TheCall, DAG, Chain, Op1, RegsToPass,
899 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
900 } else {
901 assert(VA.isMemLoc());
902 if (StackPtr.getNode() == 0)
903 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
904
905 MemOpChains.push_back(LowerMemOpCallTo(TheCall, DAG, StackPtr, VA,
906 Chain, Op1, Flags));
907 }
908 } else {
909 PassF64ArgInRegs(TheCall, DAG, Chain, Arg, RegsToPass, VA, ArgLocs[++i],
910 StackPtr, MemOpChains, Flags);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000911 }
912 } else if (VA.isRegLoc()) {
913 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
914 } else {
915 assert(VA.isMemLoc());
916 if (StackPtr.getNode() == 0)
917 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
918
919 MemOpChains.push_back(LowerMemOpCallTo(TheCall, DAG, StackPtr, VA,
920 Chain, Arg, Flags));
921 }
Evan Chenga8e29892007-01-19 07:51:42 +0000922 }
923
924 if (!MemOpChains.empty())
Dale Johannesen33c960f2009-02-04 20:06:27 +0000925 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Evan Chenga8e29892007-01-19 07:51:42 +0000926 &MemOpChains[0], MemOpChains.size());
927
928 // Build a sequence of copy-to-reg nodes chained together with token chain
929 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +0000930 SDValue InFlag;
Evan Chenga8e29892007-01-19 07:51:42 +0000931 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Bob Wilson2dc4f542009-03-20 22:42:55 +0000932 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen33c960f2009-02-04 20:06:27 +0000933 RegsToPass[i].second, InFlag);
Evan Chenga8e29892007-01-19 07:51:42 +0000934 InFlag = Chain.getValue(1);
935 }
936
Bill Wendling056292f2008-09-16 21:48:12 +0000937 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
938 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
939 // node so that legalize doesn't hack it.
Evan Chenga8e29892007-01-19 07:51:42 +0000940 bool isDirect = false;
941 bool isARMFunc = false;
Evan Cheng277f0742007-06-19 21:05:09 +0000942 bool isLocalARMFunc = false;
Evan Chenga8e29892007-01-19 07:51:42 +0000943 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
944 GlobalValue *GV = G->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +0000945 isDirect = true;
Chris Lattner4fb63d02009-07-15 04:12:33 +0000946 bool isExt = GV->isDeclaration() || GV->isWeakForLinker();
Evan Cheng970a4192007-01-19 19:28:01 +0000947 bool isStub = (isExt && Subtarget->isTargetDarwin()) &&
Evan Chenga8e29892007-01-19 07:51:42 +0000948 getTargetMachine().getRelocationModel() != Reloc::Static;
949 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Cheng277f0742007-06-19 21:05:09 +0000950 // ARM call to a local ARM function is predicable.
951 isLocalARMFunc = !Subtarget->isThumb() && !isExt;
Evan Chengc60e76d2007-01-30 20:37:08 +0000952 // tBX takes a register source operand.
David Goodwinf1daf7d2009-07-08 23:10:31 +0000953 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chengc60e76d2007-01-30 20:37:08 +0000954 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, ARMPCLabelIndex,
955 ARMCP::CPStub, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +0000956 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Dale Johannesenb300d2a2009-02-07 00:55:49 +0000957 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000958 Callee = DAG.getLoad(getPointerTy(), dl,
959 DAG.getEntryNode(), CPAddr, NULL, 0);
Dan Gohman475871a2008-07-27 21:46:04 +0000960 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000961 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +0000962 getPointerTy(), Callee, PICLabel);
Evan Chengc60e76d2007-01-30 20:37:08 +0000963 } else
964 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy());
Bill Wendling056292f2008-09-16 21:48:12 +0000965 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000966 isDirect = true;
Evan Cheng970a4192007-01-19 19:28:01 +0000967 bool isStub = Subtarget->isTargetDarwin() &&
Evan Chenga8e29892007-01-19 07:51:42 +0000968 getTargetMachine().getRelocationModel() != Reloc::Static;
969 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Chengc60e76d2007-01-30 20:37:08 +0000970 // tBX takes a register source operand.
971 const char *Sym = S->getSymbol();
David Goodwinf1daf7d2009-07-08 23:10:31 +0000972 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chengc60e76d2007-01-30 20:37:08 +0000973 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(Sym, ARMPCLabelIndex,
974 ARMCP::CPStub, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +0000975 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Dale Johannesenb300d2a2009-02-07 00:55:49 +0000976 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000977 Callee = DAG.getLoad(getPointerTy(), dl,
Bob Wilson2dc4f542009-03-20 22:42:55 +0000978 DAG.getEntryNode(), CPAddr, NULL, 0);
Dan Gohman475871a2008-07-27 21:46:04 +0000979 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000980 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +0000981 getPointerTy(), Callee, PICLabel);
Evan Chengc60e76d2007-01-30 20:37:08 +0000982 } else
Bill Wendling056292f2008-09-16 21:48:12 +0000983 Callee = DAG.getTargetExternalSymbol(Sym, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +0000984 }
985
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +0000986 // FIXME: handle tail calls differently.
987 unsigned CallOpc;
Evan Chengb6207242009-08-01 00:16:10 +0000988 if (Subtarget->isThumb()) {
989 if ((!isDirect || isARMFunc) && !Subtarget->hasV5TOps())
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +0000990 CallOpc = ARMISD::CALL_NOLINK;
991 else
992 CallOpc = isARMFunc ? ARMISD::CALL : ARMISD::tCALL;
993 } else {
994 CallOpc = (isDirect || Subtarget->hasV5TOps())
Evan Cheng277f0742007-06-19 21:05:09 +0000995 ? (isLocalARMFunc ? ARMISD::CALL_PRED : ARMISD::CALL)
996 : ARMISD::CALL_NOLINK;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +0000997 }
David Goodwinf1daf7d2009-07-08 23:10:31 +0000998 if (CallOpc == ARMISD::CALL_NOLINK && !Subtarget->isThumb1Only()) {
Lauro Ramos Venanciob8a93a42007-03-27 16:19:21 +0000999 // implicit def LR - LR mustn't be allocated as GRP:$dst of CALL_NOLINK
Dale Johannesene8d72302009-02-06 23:05:02 +00001000 Chain = DAG.getCopyToReg(Chain, dl, ARM::LR, DAG.getUNDEF(MVT::i32),InFlag);
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001001 InFlag = Chain.getValue(1);
1002 }
1003
Dan Gohman475871a2008-07-27 21:46:04 +00001004 std::vector<SDValue> Ops;
Evan Chenga8e29892007-01-19 07:51:42 +00001005 Ops.push_back(Chain);
1006 Ops.push_back(Callee);
1007
1008 // Add argument registers to the end of the list so that they are known live
1009 // into the call.
1010 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1011 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1012 RegsToPass[i].second.getValueType()));
1013
Gabor Greifba36cb52008-08-28 21:40:38 +00001014 if (InFlag.getNode())
Evan Chenga8e29892007-01-19 07:51:42 +00001015 Ops.push_back(InFlag);
Duncan Sands4bdcb612008-07-02 17:40:58 +00001016 // Returns a chain and a flag for retval copy to use.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001017 Chain = DAG.getNode(CallOpc, dl, DAG.getVTList(MVT::Other, MVT::Flag),
Duncan Sands4bdcb612008-07-02 17:40:58 +00001018 &Ops[0], Ops.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001019 InFlag = Chain.getValue(1);
1020
Chris Lattnere563bbc2008-10-11 22:08:30 +00001021 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1022 DAG.getIntPtrConstant(0, true), InFlag);
Evan Chenga8e29892007-01-19 07:51:42 +00001023 if (RetVT != MVT::Other)
1024 InFlag = Chain.getValue(1);
1025
Bob Wilson1f595bb2009-04-17 19:07:39 +00001026 // Handle result values, copying them out of physregs into vregs that we
1027 // return.
1028 return SDValue(LowerCallResult(Chain, InFlag, TheCall, CC, DAG),
1029 Op.getResNo());
Evan Chenga8e29892007-01-19 07:51:42 +00001030}
1031
Bob Wilson1f595bb2009-04-17 19:07:39 +00001032SDValue ARMTargetLowering::LowerRET(SDValue Op, SelectionDAG &DAG) {
1033 // The chain is always operand #0
Dan Gohman475871a2008-07-27 21:46:04 +00001034 SDValue Chain = Op.getOperand(0);
Dale Johannesena05dca42009-02-04 23:02:30 +00001035 DebugLoc dl = Op.getDebugLoc();
Bob Wilson2dc4f542009-03-20 22:42:55 +00001036
Bob Wilsondee46d72009-04-17 20:35:10 +00001037 // CCValAssign - represent the assignment of the return value to a location.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001038 SmallVector<CCValAssign, 16> RVLocs;
1039 unsigned CC = DAG.getMachineFunction().getFunction()->getCallingConv();
1040 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
1041
Bob Wilsondee46d72009-04-17 20:35:10 +00001042 // CCState - Info about the registers and stack slots.
Owen Andersone922c022009-07-22 00:24:57 +00001043 CCState CCInfo(CC, isVarArg, getTargetMachine(), RVLocs, *DAG.getContext());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001044
Bob Wilsondee46d72009-04-17 20:35:10 +00001045 // Analyze return values of ISD::RET.
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001046 CCInfo.AnalyzeReturn(Op.getNode(), CCAssignFnForNode(CC, /* Return */ true));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001047
1048 // If this is the first return lowered for this function, add
1049 // the regs to the liveout set for the function.
1050 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
1051 for (unsigned i = 0; i != RVLocs.size(); ++i)
1052 if (RVLocs[i].isRegLoc())
1053 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Evan Chenga8e29892007-01-19 07:51:42 +00001054 }
1055
Bob Wilson1f595bb2009-04-17 19:07:39 +00001056 SDValue Flag;
1057
1058 // Copy the result values into the output registers.
1059 for (unsigned i = 0, realRVLocIdx = 0;
1060 i != RVLocs.size();
1061 ++i, ++realRVLocIdx) {
1062 CCValAssign &VA = RVLocs[i];
1063 assert(VA.isRegLoc() && "Can only return in registers!");
1064
1065 // ISD::RET => ret chain, (regnum1,val1), ...
1066 // So i*2+1 index only the regnums
1067 SDValue Arg = Op.getOperand(realRVLocIdx*2+1);
1068
1069 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001070 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001071 case CCValAssign::Full: break;
1072 case CCValAssign::BCvt:
1073 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
1074 break;
1075 }
1076
Bob Wilson1f595bb2009-04-17 19:07:39 +00001077 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001078 if (VA.getLocVT() == MVT::v2f64) {
1079 // Extract the first half and return it in two registers.
1080 SDValue Half = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1081 DAG.getConstant(0, MVT::i32));
1082 SDValue HalfGPRs = DAG.getNode(ARMISD::FMRRD, dl,
1083 DAG.getVTList(MVT::i32, MVT::i32), Half);
1084
1085 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), HalfGPRs, Flag);
1086 Flag = Chain.getValue(1);
1087 VA = RVLocs[++i]; // skip ahead to next loc
1088 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
1089 HalfGPRs.getValue(1), Flag);
1090 Flag = Chain.getValue(1);
1091 VA = RVLocs[++i]; // skip ahead to next loc
1092
1093 // Extract the 2nd half and fall through to handle it as an f64 value.
1094 Arg = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1095 DAG.getConstant(1, MVT::i32));
1096 }
1097 // Legalize ret f64 -> ret 2 x i32. We always have fmrrd if f64 is
1098 // available.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001099 SDValue fmrrd = DAG.getNode(ARMISD::FMRRD, dl,
1100 DAG.getVTList(MVT::i32, MVT::i32), &Arg, 1);
1101 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd, Flag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001102 Flag = Chain.getValue(1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001103 VA = RVLocs[++i]; // skip ahead to next loc
1104 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd.getValue(1),
1105 Flag);
1106 } else
1107 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
1108
Bob Wilsondee46d72009-04-17 20:35:10 +00001109 // Guarantee that all emitted copies are
1110 // stuck together, avoiding something bad.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001111 Flag = Chain.getValue(1);
1112 }
1113
1114 SDValue result;
1115 if (Flag.getNode())
1116 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
1117 else // Return Void
1118 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain);
1119
1120 return result;
Evan Chenga8e29892007-01-19 07:51:42 +00001121}
1122
Bob Wilson2dc4f542009-03-20 22:42:55 +00001123// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
Bob Wilsond2559bf2009-07-13 18:11:36 +00001124// their target counterpart wrapped in the ARMISD::Wrapper node. Suppose N is
Bill Wendling056292f2008-09-16 21:48:12 +00001125// one of the above mentioned nodes. It has to be wrapped because otherwise
1126// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
1127// be used to form addressing mode. These wrapped nodes will be selected
1128// into MOVi.
Dan Gohman475871a2008-07-27 21:46:04 +00001129static SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001130 MVT PtrVT = Op.getValueType();
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001131 // FIXME there is no actual debug info here
1132 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001133 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001134 SDValue Res;
Evan Chenga8e29892007-01-19 07:51:42 +00001135 if (CP->isMachineConstantPoolEntry())
1136 Res = DAG.getTargetConstantPool(CP->getMachineCPVal(), PtrVT,
1137 CP->getAlignment());
1138 else
1139 Res = DAG.getTargetConstantPool(CP->getConstVal(), PtrVT,
1140 CP->getAlignment());
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001141 return DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Res);
Evan Chenga8e29892007-01-19 07:51:42 +00001142}
1143
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001144// Lower ISD::GlobalTLSAddress using the "general dynamic" model
Dan Gohman475871a2008-07-27 21:46:04 +00001145SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001146ARMTargetLowering::LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
1147 SelectionDAG &DAG) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001148 DebugLoc dl = GA->getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001149 MVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001150 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
1151 ARMConstantPoolValue *CPV =
1152 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex, ARMCP::CPValue,
1153 PCAdj, "tlsgd", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001154 SDValue Argument = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001155 Argument = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Argument);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001156 Argument = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Argument, NULL, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001157 SDValue Chain = Argument.getValue(1);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001158
Dan Gohman475871a2008-07-27 21:46:04 +00001159 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001160 Argument = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Argument, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001161
1162 // call __tls_get_addr.
1163 ArgListTy Args;
1164 ArgListEntry Entry;
1165 Entry.Node = Argument;
1166 Entry.Ty = (const Type *) Type::Int32Ty;
1167 Args.push_back(Entry);
Dale Johannesen7d2ad622009-01-30 23:10:59 +00001168 // FIXME: is there useful debug info available here?
Dan Gohman475871a2008-07-27 21:46:04 +00001169 std::pair<SDValue, SDValue> CallResult =
Dale Johannesen86098bd2008-09-26 19:31:26 +00001170 LowerCallTo(Chain, (const Type *) Type::Int32Ty, false, false, false, false,
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00001171 0, CallingConv::C, false,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001172 DAG.getExternalSymbol("__tls_get_addr", PtrVT), Args, DAG, dl);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001173 return CallResult.first;
1174}
1175
1176// Lower ISD::GlobalTLSAddress using the "initial exec" or
1177// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00001178SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001179ARMTargetLowering::LowerToTLSExecModels(GlobalAddressSDNode *GA,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001180 SelectionDAG &DAG) {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001181 GlobalValue *GV = GA->getGlobal();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001182 DebugLoc dl = GA->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00001183 SDValue Offset;
1184 SDValue Chain = DAG.getEntryNode();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001185 MVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001186 // Get the Thread Pointer
Dale Johannesen33c960f2009-02-04 20:06:27 +00001187 SDValue ThreadPointer = DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001188
Chris Lattner4fb63d02009-07-15 04:12:33 +00001189 if (GV->isDeclaration()) {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001190 // initial exec model
1191 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
1192 ARMConstantPoolValue *CPV =
1193 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex, ARMCP::CPValue,
1194 PCAdj, "gottpoff", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001195 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001196 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001197 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset, NULL, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001198 Chain = Offset.getValue(1);
1199
Dan Gohman475871a2008-07-27 21:46:04 +00001200 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001201 Offset = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Offset, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001202
Dale Johannesen33c960f2009-02-04 20:06:27 +00001203 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset, NULL, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001204 } else {
1205 // local exec model
1206 ARMConstantPoolValue *CPV =
1207 new ARMConstantPoolValue(GV, ARMCP::CPValue, "tpoff");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001208 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001209 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001210 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset, NULL, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001211 }
1212
1213 // The address of the thread local variable is the add of the thread
1214 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001215 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001216}
1217
Dan Gohman475871a2008-07-27 21:46:04 +00001218SDValue
1219ARMTargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001220 // TODO: implement the "local dynamic" model
1221 assert(Subtarget->isTargetELF() &&
1222 "TLS not implemented for non-ELF targets");
1223 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1224 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
1225 // otherwise use the "Local Exec" TLS Model
1226 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
1227 return LowerToTLSGeneralDynamicModel(GA, DAG);
1228 else
1229 return LowerToTLSExecModels(GA, DAG);
1230}
1231
Dan Gohman475871a2008-07-27 21:46:04 +00001232SDValue ARMTargetLowering::LowerGlobalAddressELF(SDValue Op,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001233 SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001234 MVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001235 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001236 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
1237 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1238 if (RelocM == Reloc::PIC_) {
Rafael Espindolabb46f522009-01-15 20:18:42 +00001239 bool UseGOTOFF = GV->hasLocalLinkage() || GV->hasHiddenVisibility();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001240 ARMConstantPoolValue *CPV =
1241 new ARMConstantPoolValue(GV, ARMCP::CPValue, UseGOTOFF ? "GOTOFF":"GOT");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001242 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001243 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001244 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Dale Johannesen33c960f2009-02-04 20:06:27 +00001245 CPAddr, NULL, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001246 SDValue Chain = Result.getValue(1);
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001247 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001248 Result = DAG.getNode(ISD::ADD, dl, PtrVT, Result, GOT);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001249 if (!UseGOTOFF)
Dale Johannesen33c960f2009-02-04 20:06:27 +00001250 Result = DAG.getLoad(PtrVT, dl, Chain, Result, NULL, 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001251 return Result;
1252 } else {
Evan Cheng1606e8e2009-03-13 07:51:59 +00001253 SDValue CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001254 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001255 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr, NULL, 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001256 }
1257}
1258
Evan Chenga8e29892007-01-19 07:51:42 +00001259/// GVIsIndirectSymbol - true if the GV will be accessed via an indirect symbol
Evan Cheng97c9bb52007-05-04 00:26:58 +00001260/// even in non-static mode.
1261static bool GVIsIndirectSymbol(GlobalValue *GV, Reloc::Model RelocM) {
Evan Chengae94e592008-12-05 01:06:39 +00001262 // If symbol visibility is hidden, the extra load is not needed if
1263 // the symbol is definitely defined in the current translation unit.
Chris Lattner4fb63d02009-07-15 04:12:33 +00001264 bool isDecl = GV->isDeclaration() || GV->hasAvailableExternallyLinkage();
Evan Chengae94e592008-12-05 01:06:39 +00001265 if (GV->hasHiddenVisibility() && (!isDecl && !GV->hasCommonLinkage()))
1266 return false;
Duncan Sands667d4b82009-03-07 15:45:40 +00001267 return RelocM != Reloc::Static && (isDecl || GV->isWeakForLinker());
Evan Chenga8e29892007-01-19 07:51:42 +00001268}
1269
Dan Gohman475871a2008-07-27 21:46:04 +00001270SDValue ARMTargetLowering::LowerGlobalAddressDarwin(SDValue Op,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001271 SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001272 MVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001273 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001274 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
1275 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
Evan Cheng97c9bb52007-05-04 00:26:58 +00001276 bool IsIndirect = GVIsIndirectSymbol(GV, RelocM);
Dan Gohman475871a2008-07-27 21:46:04 +00001277 SDValue CPAddr;
Evan Chenga8e29892007-01-19 07:51:42 +00001278 if (RelocM == Reloc::Static)
Evan Cheng1606e8e2009-03-13 07:51:59 +00001279 CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001280 else {
1281 unsigned PCAdj = (RelocM != Reloc::PIC_)
1282 ? 0 : (Subtarget->isThumb() ? 4 : 8);
Evan Chengc60e76d2007-01-30 20:37:08 +00001283 ARMCP::ARMCPKind Kind = IsIndirect ? ARMCP::CPNonLazyPtr
1284 : ARMCP::CPValue;
Evan Chenga8e29892007-01-19 07:51:42 +00001285 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, ARMPCLabelIndex,
Evan Chengc60e76d2007-01-30 20:37:08 +00001286 Kind, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001287 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001288 }
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001289 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Evan Chenga8e29892007-01-19 07:51:42 +00001290
Dale Johannesen33c960f2009-02-04 20:06:27 +00001291 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr, NULL, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001292 SDValue Chain = Result.getValue(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001293
1294 if (RelocM == Reloc::PIC_) {
Dan Gohman475871a2008-07-27 21:46:04 +00001295 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001296 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Evan Chenga8e29892007-01-19 07:51:42 +00001297 }
1298 if (IsIndirect)
Dale Johannesen33c960f2009-02-04 20:06:27 +00001299 Result = DAG.getLoad(PtrVT, dl, Chain, Result, NULL, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001300
1301 return Result;
1302}
1303
Dan Gohman475871a2008-07-27 21:46:04 +00001304SDValue ARMTargetLowering::LowerGLOBAL_OFFSET_TABLE(SDValue Op,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001305 SelectionDAG &DAG){
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001306 assert(Subtarget->isTargetELF() &&
1307 "GLOBAL OFFSET TABLE not implemented for non-ELF targets");
Duncan Sands83ec4b62008-06-06 12:08:01 +00001308 MVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001309 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001310 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
1311 ARMConstantPoolValue *CPV = new ARMConstantPoolValue("_GLOBAL_OFFSET_TABLE_",
1312 ARMPCLabelIndex,
1313 ARMCP::CPValue, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001314 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001315 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001316 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr, NULL, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001317 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001318 return DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001319}
1320
Jim Grosbach0e0da732009-05-12 23:59:14 +00001321SDValue
1322ARMTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001323 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Jim Grosbach0e0da732009-05-12 23:59:14 +00001324 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001325 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00001326 default: return SDValue(); // Don't custom lower most intrinsics.
Bob Wilson916afdb2009-08-04 00:25:01 +00001327 case Intrinsic::arm_thread_pointer: {
1328 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1329 return DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
1330 }
Jim Grosbachf9570122009-05-14 00:46:35 +00001331 case Intrinsic::eh_sjlj_setjmp:
Bob Wilson916afdb2009-08-04 00:25:01 +00001332 return DAG.getNode(ARMISD::EH_SJLJ_SETJMP, dl, MVT::i32, Op.getOperand(1));
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001333 }
1334}
1335
Dan Gohman475871a2008-07-27 21:46:04 +00001336static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001337 unsigned VarArgsFrameIndex) {
Evan Chenga8e29892007-01-19 07:51:42 +00001338 // vastart just stores the address of the VarArgsFrameIndex slot into the
1339 // memory location argument.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001340 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001341 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00001342 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001343 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001344 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001345}
1346
Dan Gohman475871a2008-07-27 21:46:04 +00001347SDValue
Bob Wilson5bafff32009-06-22 23:27:02 +00001348ARMTargetLowering::GetF64FormalArgument(CCValAssign &VA, CCValAssign &NextVA,
1349 SDValue &Root, SelectionDAG &DAG,
1350 DebugLoc dl) {
1351 MachineFunction &MF = DAG.getMachineFunction();
1352 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1353
1354 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00001355 if (AFI->isThumb1OnlyFunction())
Bob Wilson5bafff32009-06-22 23:27:02 +00001356 RC = ARM::tGPRRegisterClass;
1357 else
1358 RC = ARM::GPRRegisterClass;
1359
1360 // Transform the arguments stored in physical registers into virtual ones.
1361 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
1362 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
1363
1364 SDValue ArgValue2;
1365 if (NextVA.isMemLoc()) {
1366 unsigned ArgSize = NextVA.getLocVT().getSizeInBits()/8;
1367 MachineFrameInfo *MFI = MF.getFrameInfo();
1368 int FI = MFI->CreateFixedObject(ArgSize, NextVA.getLocMemOffset());
1369
1370 // Create load node to retrieve arguments from the stack.
1371 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1372 ArgValue2 = DAG.getLoad(MVT::i32, dl, Root, FIN, NULL, 0);
1373 } else {
1374 Reg = MF.addLiveIn(NextVA.getLocReg(), RC);
1375 ArgValue2 = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
1376 }
1377
1378 return DAG.getNode(ARMISD::FMDRR, dl, MVT::f64, ArgValue, ArgValue2);
1379}
1380
1381SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001382ARMTargetLowering::LowerFORMAL_ARGUMENTS(SDValue Op, SelectionDAG &DAG) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001383 MachineFunction &MF = DAG.getMachineFunction();
1384 MachineFrameInfo *MFI = MF.getFrameInfo();
1385
Dan Gohman475871a2008-07-27 21:46:04 +00001386 SDValue Root = Op.getOperand(0);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001387 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001388 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue() != 0;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001389 unsigned CC = MF.getFunction()->getCallingConv();
1390 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1391
1392 // Assign locations to all of the incoming arguments.
1393 SmallVector<CCValAssign, 16> ArgLocs;
Owen Andersone922c022009-07-22 00:24:57 +00001394 CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs, *DAG.getContext());
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001395 CCInfo.AnalyzeFormalArguments(Op.getNode(),
1396 CCAssignFnForNode(CC, /* Return*/ false));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001397
1398 SmallVector<SDValue, 16> ArgValues;
1399
1400 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1401 CCValAssign &VA = ArgLocs[i];
1402
Bob Wilsondee46d72009-04-17 20:35:10 +00001403 // Arguments stored in registers.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001404 if (VA.isRegLoc()) {
1405 MVT RegVT = VA.getLocVT();
Bob Wilson1f595bb2009-04-17 19:07:39 +00001406
Bob Wilson5bafff32009-06-22 23:27:02 +00001407 SDValue ArgValue;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001408 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001409 // f64 and vector types are split up into multiple registers or
1410 // combinations of registers and stack slots.
1411 RegVT = MVT::i32;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001412
Bob Wilson5bafff32009-06-22 23:27:02 +00001413 if (VA.getLocVT() == MVT::v2f64) {
1414 SDValue ArgValue1 = GetF64FormalArgument(VA, ArgLocs[++i],
1415 Root, DAG, dl);
1416 VA = ArgLocs[++i]; // skip ahead to next loc
1417 SDValue ArgValue2 = GetF64FormalArgument(VA, ArgLocs[++i],
1418 Root, DAG, dl);
1419 ArgValue = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
1420 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
1421 ArgValue, ArgValue1, DAG.getIntPtrConstant(0));
1422 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
1423 ArgValue, ArgValue2, DAG.getIntPtrConstant(1));
1424 } else
1425 ArgValue = GetF64FormalArgument(VA, ArgLocs[++i], Root, DAG, dl);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001426
Bob Wilson5bafff32009-06-22 23:27:02 +00001427 } else {
1428 TargetRegisterClass *RC;
1429 if (FloatABIType == FloatABI::Hard && RegVT == MVT::f32)
1430 RC = ARM::SPRRegisterClass;
1431 else if (FloatABIType == FloatABI::Hard && RegVT == MVT::f64)
1432 RC = ARM::DPRRegisterClass;
David Goodwinf1daf7d2009-07-08 23:10:31 +00001433 else if (AFI->isThumb1OnlyFunction())
Bob Wilson5bafff32009-06-22 23:27:02 +00001434 RC = ARM::tGPRRegisterClass;
1435 else
1436 RC = ARM::GPRRegisterClass;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001437
Bob Wilson5bafff32009-06-22 23:27:02 +00001438 assert((RegVT == MVT::i32 || RegVT == MVT::f32 ||
1439 (FloatABIType == FloatABI::Hard && RegVT == MVT::f64)) &&
1440 "RegVT not supported by FORMAL_ARGUMENTS Lowering");
1441
1442 // Transform the arguments in physical registers into virtual ones.
1443 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
1444 ArgValue = DAG.getCopyFromReg(Root, dl, Reg, RegVT);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001445 }
1446
1447 // If this is an 8 or 16-bit value, it is really passed promoted
1448 // to 32 bits. Insert an assert[sz]ext to capture this, then
1449 // truncate to the right size.
1450 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001451 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001452 case CCValAssign::Full: break;
1453 case CCValAssign::BCvt:
1454 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1455 break;
1456 case CCValAssign::SExt:
1457 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
1458 DAG.getValueType(VA.getValVT()));
1459 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
1460 break;
1461 case CCValAssign::ZExt:
1462 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
1463 DAG.getValueType(VA.getValVT()));
1464 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
1465 break;
1466 }
1467
1468 ArgValues.push_back(ArgValue);
1469
1470 } else { // VA.isRegLoc()
1471
1472 // sanity check
1473 assert(VA.isMemLoc());
1474 assert(VA.getValVT() != MVT::i64 && "i64 should already be lowered");
1475
1476 unsigned ArgSize = VA.getLocVT().getSizeInBits()/8;
1477 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset());
1478
Bob Wilsondee46d72009-04-17 20:35:10 +00001479 // Create load nodes to retrieve arguments from the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001480 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1481 ArgValues.push_back(DAG.getLoad(VA.getValVT(), dl, Root, FIN, NULL, 0));
1482 }
1483 }
1484
1485 // varargs
Evan Chenga8e29892007-01-19 07:51:42 +00001486 if (isVarArg) {
1487 static const unsigned GPRArgRegs[] = {
1488 ARM::R0, ARM::R1, ARM::R2, ARM::R3
1489 };
1490
Bob Wilsondee46d72009-04-17 20:35:10 +00001491 unsigned NumGPRs = CCInfo.getFirstUnallocated
1492 (GPRArgRegs, sizeof(GPRArgRegs) / sizeof(GPRArgRegs[0]));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001493
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +00001494 unsigned Align = MF.getTarget().getFrameInfo()->getStackAlignment();
1495 unsigned VARegSize = (4 - NumGPRs) * 4;
1496 unsigned VARegSaveSize = (VARegSize + Align - 1) & ~(Align - 1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001497 unsigned ArgOffset = 0;
Evan Chenga8e29892007-01-19 07:51:42 +00001498 if (VARegSaveSize) {
1499 // If this function is vararg, store any remaining integer argument regs
1500 // to their spots on the stack so that they may be loaded by deferencing
1501 // the result of va_next.
1502 AFI->setVarArgsRegSaveSize(VARegSaveSize);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001503 ArgOffset = CCInfo.getNextStackOffset();
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +00001504 VarArgsFrameIndex = MFI->CreateFixedObject(VARegSaveSize, ArgOffset +
1505 VARegSaveSize - VARegSize);
Dan Gohman475871a2008-07-27 21:46:04 +00001506 SDValue FIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001507
Dan Gohman475871a2008-07-27 21:46:04 +00001508 SmallVector<SDValue, 4> MemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00001509 for (; NumGPRs < 4; ++NumGPRs) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001510 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00001511 if (AFI->isThumb1OnlyFunction())
Bob Wilson1f595bb2009-04-17 19:07:39 +00001512 RC = ARM::tGPRRegisterClass;
Jim Grosbach30eae3c2009-04-07 20:34:09 +00001513 else
Bob Wilson1f595bb2009-04-17 19:07:39 +00001514 RC = ARM::GPRRegisterClass;
1515
Bob Wilson998e1252009-04-20 18:36:57 +00001516 unsigned VReg = MF.addLiveIn(GPRArgRegs[NumGPRs], RC);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001517 SDValue Val = DAG.getCopyFromReg(Root, dl, VReg, MVT::i32);
1518 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN, NULL, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001519 MemOps.push_back(Store);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001520 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Evan Chenga8e29892007-01-19 07:51:42 +00001521 DAG.getConstant(4, getPointerTy()));
1522 }
1523 if (!MemOps.empty())
Dale Johannesen33c960f2009-02-04 20:06:27 +00001524 Root = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Evan Chenga8e29892007-01-19 07:51:42 +00001525 &MemOps[0], MemOps.size());
1526 } else
1527 // This will point to the next argument passed via stack.
1528 VarArgsFrameIndex = MFI->CreateFixedObject(4, ArgOffset);
1529 }
1530
1531 ArgValues.push_back(Root);
1532
1533 // Return the new list of results.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001534 return DAG.getNode(ISD::MERGE_VALUES, dl, Op.getNode()->getVTList(),
Bob Wilson1f595bb2009-04-17 19:07:39 +00001535 &ArgValues[0], ArgValues.size()).getValue(Op.getResNo());
Evan Chenga8e29892007-01-19 07:51:42 +00001536}
1537
1538/// isFloatingPointZero - Return true if this is +0.0.
Dan Gohman475871a2008-07-27 21:46:04 +00001539static bool isFloatingPointZero(SDValue Op) {
Evan Chenga8e29892007-01-19 07:51:42 +00001540 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +00001541 return CFP->getValueAPF().isPosZero();
Gabor Greifba36cb52008-08-28 21:40:38 +00001542 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Evan Chenga8e29892007-01-19 07:51:42 +00001543 // Maybe this has already been legalized into the constant pool?
1544 if (Op.getOperand(1).getOpcode() == ARMISD::Wrapper) {
Dan Gohman475871a2008-07-27 21:46:04 +00001545 SDValue WrapperOp = Op.getOperand(1).getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00001546 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(WrapperOp))
1547 if (ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +00001548 return CFP->getValueAPF().isPosZero();
Evan Chenga8e29892007-01-19 07:51:42 +00001549 }
1550 }
1551 return false;
1552}
1553
David Goodwinf1daf7d2009-07-08 23:10:31 +00001554static bool isLegalCmpImmediate(unsigned C, bool isThumb1Only) {
1555 return ( isThumb1Only && (C & ~255U) == 0) ||
1556 (!isThumb1Only && ARM_AM::getSOImmVal(C) != -1);
Evan Chenga8e29892007-01-19 07:51:42 +00001557}
1558
1559/// Returns appropriate ARM CMP (cmp) and corresponding condition code for
1560/// the given operands.
Dan Gohman475871a2008-07-27 21:46:04 +00001561static SDValue getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC,
David Goodwinf1daf7d2009-07-08 23:10:31 +00001562 SDValue &ARMCC, SelectionDAG &DAG, bool isThumb1Only,
Dale Johannesende064702009-02-06 21:50:26 +00001563 DebugLoc dl) {
Gabor Greifba36cb52008-08-28 21:40:38 +00001564 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS.getNode())) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001565 unsigned C = RHSC->getZExtValue();
David Goodwinf1daf7d2009-07-08 23:10:31 +00001566 if (!isLegalCmpImmediate(C, isThumb1Only)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001567 // Constant does not fit, try adjusting it by one?
1568 switch (CC) {
1569 default: break;
1570 case ISD::SETLT:
Evan Chenga8e29892007-01-19 07:51:42 +00001571 case ISD::SETGE:
David Goodwinf1daf7d2009-07-08 23:10:31 +00001572 if (isLegalCmpImmediate(C-1, isThumb1Only)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001573 CC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGT;
1574 RHS = DAG.getConstant(C-1, MVT::i32);
1575 }
1576 break;
1577 case ISD::SETULT:
1578 case ISD::SETUGE:
David Goodwinf1daf7d2009-07-08 23:10:31 +00001579 if (C > 0 && isLegalCmpImmediate(C-1, isThumb1Only)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001580 CC = (CC == ISD::SETULT) ? ISD::SETULE : ISD::SETUGT;
Evan Chenga8e29892007-01-19 07:51:42 +00001581 RHS = DAG.getConstant(C-1, MVT::i32);
1582 }
1583 break;
1584 case ISD::SETLE:
Evan Chenga8e29892007-01-19 07:51:42 +00001585 case ISD::SETGT:
David Goodwinf1daf7d2009-07-08 23:10:31 +00001586 if (isLegalCmpImmediate(C+1, isThumb1Only)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001587 CC = (CC == ISD::SETLE) ? ISD::SETLT : ISD::SETGE;
1588 RHS = DAG.getConstant(C+1, MVT::i32);
1589 }
1590 break;
1591 case ISD::SETULE:
1592 case ISD::SETUGT:
David Goodwinf1daf7d2009-07-08 23:10:31 +00001593 if (C < 0xffffffff && isLegalCmpImmediate(C+1, isThumb1Only)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001594 CC = (CC == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
Evan Chenga8e29892007-01-19 07:51:42 +00001595 RHS = DAG.getConstant(C+1, MVT::i32);
1596 }
1597 break;
1598 }
1599 }
1600 }
1601
1602 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001603 ARMISD::NodeType CompareType;
1604 switch (CondCode) {
1605 default:
1606 CompareType = ARMISD::CMP;
1607 break;
1608 case ARMCC::EQ:
1609 case ARMCC::NE:
David Goodwinc0309b42009-06-29 15:33:01 +00001610 // Uses only Z Flag
1611 CompareType = ARMISD::CMPZ;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001612 break;
1613 }
Evan Chenga8e29892007-01-19 07:51:42 +00001614 ARMCC = DAG.getConstant(CondCode, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00001615 return DAG.getNode(CompareType, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00001616}
1617
1618/// Returns a appropriate VFP CMP (fcmp{s|d}+fmstat) for the given operands.
Bob Wilson2dc4f542009-03-20 22:42:55 +00001619static SDValue getVFPCmp(SDValue LHS, SDValue RHS, SelectionDAG &DAG,
Dale Johannesende064702009-02-06 21:50:26 +00001620 DebugLoc dl) {
Dan Gohman475871a2008-07-27 21:46:04 +00001621 SDValue Cmp;
Evan Chenga8e29892007-01-19 07:51:42 +00001622 if (!isFloatingPointZero(RHS))
Dale Johannesende064702009-02-06 21:50:26 +00001623 Cmp = DAG.getNode(ARMISD::CMPFP, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00001624 else
Dale Johannesende064702009-02-06 21:50:26 +00001625 Cmp = DAG.getNode(ARMISD::CMPFPw0, dl, MVT::Flag, LHS);
1626 return DAG.getNode(ARMISD::FMSTAT, dl, MVT::Flag, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001627}
1628
Dan Gohman475871a2008-07-27 21:46:04 +00001629static SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001630 const ARMSubtarget *ST) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001631 MVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001632 SDValue LHS = Op.getOperand(0);
1633 SDValue RHS = Op.getOperand(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001634 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00001635 SDValue TrueVal = Op.getOperand(2);
1636 SDValue FalseVal = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00001637 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001638
1639 if (LHS.getValueType() == MVT::i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00001640 SDValue ARMCC;
1641 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
David Goodwinf1daf7d2009-07-08 23:10:31 +00001642 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMCC, DAG, ST->isThumb1Only(), dl);
Dale Johannesende064702009-02-06 21:50:26 +00001643 return DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMCC, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001644 }
1645
1646 ARMCC::CondCodes CondCode, CondCode2;
1647 if (FPCCToARMCC(CC, CondCode, CondCode2))
1648 std::swap(TrueVal, FalseVal);
1649
Dan Gohman475871a2008-07-27 21:46:04 +00001650 SDValue ARMCC = DAG.getConstant(CondCode, MVT::i32);
1651 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00001652 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
1653 SDValue Result = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal,
Evan Cheng0e1d3792007-07-05 07:18:20 +00001654 ARMCC, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001655 if (CondCode2 != ARMCC::AL) {
Dan Gohman475871a2008-07-27 21:46:04 +00001656 SDValue ARMCC2 = DAG.getConstant(CondCode2, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00001657 // FIXME: Needs another CMP because flag can have but one use.
Dale Johannesende064702009-02-06 21:50:26 +00001658 SDValue Cmp2 = getVFPCmp(LHS, RHS, DAG, dl);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001659 Result = DAG.getNode(ARMISD::CMOV, dl, VT,
Dale Johannesende064702009-02-06 21:50:26 +00001660 Result, TrueVal, ARMCC2, CCR, Cmp2);
Evan Chenga8e29892007-01-19 07:51:42 +00001661 }
1662 return Result;
1663}
1664
Dan Gohman475871a2008-07-27 21:46:04 +00001665static SDValue LowerBR_CC(SDValue Op, SelectionDAG &DAG,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001666 const ARMSubtarget *ST) {
Dan Gohman475871a2008-07-27 21:46:04 +00001667 SDValue Chain = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00001668 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00001669 SDValue LHS = Op.getOperand(2);
1670 SDValue RHS = Op.getOperand(3);
1671 SDValue Dest = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00001672 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001673
1674 if (LHS.getValueType() == MVT::i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00001675 SDValue ARMCC;
1676 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
David Goodwinf1daf7d2009-07-08 23:10:31 +00001677 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMCC, DAG, ST->isThumb1Only(), dl);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001678 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
Dale Johannesende064702009-02-06 21:50:26 +00001679 Chain, Dest, ARMCC, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001680 }
1681
1682 assert(LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64);
1683 ARMCC::CondCodes CondCode, CondCode2;
1684 if (FPCCToARMCC(CC, CondCode, CondCode2))
1685 // Swap the LHS/RHS of the comparison if needed.
1686 std::swap(LHS, RHS);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001687
Dale Johannesende064702009-02-06 21:50:26 +00001688 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Dan Gohman475871a2008-07-27 21:46:04 +00001689 SDValue ARMCC = DAG.getConstant(CondCode, MVT::i32);
1690 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00001691 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00001692 SDValue Ops[] = { Chain, Dest, ARMCC, CCR, Cmp };
Dale Johannesende064702009-02-06 21:50:26 +00001693 SDValue Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00001694 if (CondCode2 != ARMCC::AL) {
1695 ARMCC = DAG.getConstant(CondCode2, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00001696 SDValue Ops[] = { Res, Dest, ARMCC, CCR, Res.getValue(1) };
Dale Johannesende064702009-02-06 21:50:26 +00001697 Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00001698 }
1699 return Res;
1700}
1701
Dan Gohman475871a2008-07-27 21:46:04 +00001702SDValue ARMTargetLowering::LowerBR_JT(SDValue Op, SelectionDAG &DAG) {
1703 SDValue Chain = Op.getOperand(0);
1704 SDValue Table = Op.getOperand(1);
1705 SDValue Index = Op.getOperand(2);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001706 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001707
Duncan Sands83ec4b62008-06-06 12:08:01 +00001708 MVT PTy = getPointerTy();
Evan Chenga8e29892007-01-19 07:51:42 +00001709 JumpTableSDNode *JT = cast<JumpTableSDNode>(Table);
1710 ARMFunctionInfo *AFI = DAG.getMachineFunction().getInfo<ARMFunctionInfo>();
Bob Wilson3eadf002009-07-14 18:44:34 +00001711 SDValue UId = DAG.getConstant(AFI->createJumpTableUId(), PTy);
Dan Gohman475871a2008-07-27 21:46:04 +00001712 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PTy);
Dale Johannesende064702009-02-06 21:50:26 +00001713 Table = DAG.getNode(ARMISD::WrapperJT, dl, MVT::i32, JTI, UId);
Evan Chenge7c329b2009-07-28 20:53:24 +00001714 Index = DAG.getNode(ISD::MUL, dl, PTy, Index, DAG.getConstant(4, PTy));
1715 SDValue Addr = DAG.getNode(ISD::ADD, dl, PTy, Index, Table);
Evan Cheng66ac5312009-07-25 00:33:29 +00001716 if (Subtarget->isThumb2()) {
1717 // Thumb2 uses a two-level jump. That is, it jumps into the jump table
1718 // which does another jump to the destination. This also makes it easier
1719 // to translate it to TBB / TBH later.
1720 // FIXME: This might not work if the function is extremely large.
Evan Cheng5657c012009-07-29 02:18:14 +00001721 return DAG.getNode(ARMISD::BR2_JT, dl, MVT::Other, Chain,
1722 Addr, Op.getOperand(2), JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00001723 }
Evan Cheng66ac5312009-07-25 00:33:29 +00001724 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
1725 Addr = DAG.getLoad((MVT)MVT::i32, dl, Chain, Addr, NULL, 0);
1726 Chain = Addr.getValue(1);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001727 Addr = DAG.getNode(ISD::ADD, dl, PTy, Addr, Table);
Evan Cheng66ac5312009-07-25 00:33:29 +00001728 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
1729 } else {
1730 Addr = DAG.getLoad(PTy, dl, Chain, Addr, NULL, 0);
1731 Chain = Addr.getValue(1);
1732 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
1733 }
Evan Chenga8e29892007-01-19 07:51:42 +00001734}
1735
Dan Gohman475871a2008-07-27 21:46:04 +00001736static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG) {
Dale Johannesende064702009-02-06 21:50:26 +00001737 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001738 unsigned Opc =
1739 Op.getOpcode() == ISD::FP_TO_SINT ? ARMISD::FTOSI : ARMISD::FTOUI;
Dale Johannesende064702009-02-06 21:50:26 +00001740 Op = DAG.getNode(Opc, dl, MVT::f32, Op.getOperand(0));
1741 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
Evan Chenga8e29892007-01-19 07:51:42 +00001742}
1743
Dan Gohman475871a2008-07-27 21:46:04 +00001744static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001745 MVT VT = Op.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +00001746 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001747 unsigned Opc =
1748 Op.getOpcode() == ISD::SINT_TO_FP ? ARMISD::SITOF : ARMISD::UITOF;
1749
Dale Johannesende064702009-02-06 21:50:26 +00001750 Op = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Op.getOperand(0));
1751 return DAG.getNode(Opc, dl, VT, Op);
Evan Chenga8e29892007-01-19 07:51:42 +00001752}
1753
Dan Gohman475871a2008-07-27 21:46:04 +00001754static SDValue LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00001755 // Implement fcopysign with a fabs and a conditional fneg.
Dan Gohman475871a2008-07-27 21:46:04 +00001756 SDValue Tmp0 = Op.getOperand(0);
1757 SDValue Tmp1 = Op.getOperand(1);
Dale Johannesende064702009-02-06 21:50:26 +00001758 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001759 MVT VT = Op.getValueType();
1760 MVT SrcVT = Tmp1.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +00001761 SDValue AbsVal = DAG.getNode(ISD::FABS, dl, VT, Tmp0);
1762 SDValue Cmp = getVFPCmp(Tmp1, DAG.getConstantFP(0.0, SrcVT), DAG, dl);
Dan Gohman475871a2008-07-27 21:46:04 +00001763 SDValue ARMCC = DAG.getConstant(ARMCC::LT, MVT::i32);
1764 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00001765 return DAG.getNode(ARMISD::CNEG, dl, VT, AbsVal, AbsVal, ARMCC, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001766}
1767
Jim Grosbach0e0da732009-05-12 23:59:14 +00001768SDValue ARMTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
1769 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1770 MFI->setFrameAddressIsTaken(true);
1771 MVT VT = Op.getValueType();
1772 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
1773 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Chengcd828612009-06-18 23:14:30 +00001774 unsigned FrameReg = (Subtarget->isThumb() || Subtarget->isTargetDarwin())
Jim Grosbach0e0da732009-05-12 23:59:14 +00001775 ? ARM::R7 : ARM::R11;
1776 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
1777 while (Depth--)
1778 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0);
1779 return FrameAddr;
1780}
1781
Dan Gohman475871a2008-07-27 21:46:04 +00001782SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00001783ARMTargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Dan Gohman475871a2008-07-27 21:46:04 +00001784 SDValue Chain,
1785 SDValue Dst, SDValue Src,
1786 SDValue Size, unsigned Align,
Dan Gohman707e0182008-04-12 04:36:06 +00001787 bool AlwaysInline,
Dan Gohman1f13c682008-04-28 17:15:20 +00001788 const Value *DstSV, uint64_t DstSVOff,
1789 const Value *SrcSV, uint64_t SrcSVOff){
Evan Cheng4102eb52007-10-22 22:11:27 +00001790 // Do repeated 4-byte loads and stores. To be improved.
Dan Gohman707e0182008-04-12 04:36:06 +00001791 // This requires 4-byte alignment.
1792 if ((Align & 3) != 0)
Dan Gohman475871a2008-07-27 21:46:04 +00001793 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00001794 // This requires the copy size to be a constant, preferrably
1795 // within a subtarget-specific limit.
1796 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
1797 if (!ConstantSize)
Dan Gohman475871a2008-07-27 21:46:04 +00001798 return SDValue();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001799 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman707e0182008-04-12 04:36:06 +00001800 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman475871a2008-07-27 21:46:04 +00001801 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00001802
1803 unsigned BytesLeft = SizeVal & 3;
1804 unsigned NumMemOps = SizeVal >> 2;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001805 unsigned EmittedNumMemOps = 0;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001806 MVT VT = MVT::i32;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001807 unsigned VTSize = 4;
Evan Cheng4102eb52007-10-22 22:11:27 +00001808 unsigned i = 0;
Evan Chenge5e7ce42007-05-18 01:19:57 +00001809 const unsigned MAX_LOADS_IN_LDM = 6;
Dan Gohman475871a2008-07-27 21:46:04 +00001810 SDValue TFOps[MAX_LOADS_IN_LDM];
1811 SDValue Loads[MAX_LOADS_IN_LDM];
Dan Gohman1f13c682008-04-28 17:15:20 +00001812 uint64_t SrcOff = 0, DstOff = 0;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001813
Evan Cheng4102eb52007-10-22 22:11:27 +00001814 // Emit up to MAX_LOADS_IN_LDM loads, then a TokenFactor barrier, then the
1815 // same number of stores. The loads and stores will get combined into
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001816 // ldm/stm later on.
Evan Cheng4102eb52007-10-22 22:11:27 +00001817 while (EmittedNumMemOps < NumMemOps) {
1818 for (i = 0;
1819 i < MAX_LOADS_IN_LDM && EmittedNumMemOps + i < NumMemOps; ++i) {
Dale Johannesen0f502f62009-02-03 22:26:09 +00001820 Loads[i] = DAG.getLoad(VT, dl, Chain,
1821 DAG.getNode(ISD::ADD, dl, MVT::i32, Src,
Evan Cheng4102eb52007-10-22 22:11:27 +00001822 DAG.getConstant(SrcOff, MVT::i32)),
Dan Gohman1f13c682008-04-28 17:15:20 +00001823 SrcSV, SrcSVOff + SrcOff);
Evan Cheng4102eb52007-10-22 22:11:27 +00001824 TFOps[i] = Loads[i].getValue(1);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001825 SrcOff += VTSize;
1826 }
Dale Johannesen0f502f62009-02-03 22:26:09 +00001827 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001828
Evan Cheng4102eb52007-10-22 22:11:27 +00001829 for (i = 0;
1830 i < MAX_LOADS_IN_LDM && EmittedNumMemOps + i < NumMemOps; ++i) {
Dale Johannesen0f502f62009-02-03 22:26:09 +00001831 TFOps[i] = DAG.getStore(Chain, dl, Loads[i],
Bob Wilson2dc4f542009-03-20 22:42:55 +00001832 DAG.getNode(ISD::ADD, dl, MVT::i32, Dst,
Evan Cheng4102eb52007-10-22 22:11:27 +00001833 DAG.getConstant(DstOff, MVT::i32)),
Dan Gohman1f13c682008-04-28 17:15:20 +00001834 DstSV, DstSVOff + DstOff);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001835 DstOff += VTSize;
1836 }
Dale Johannesen0f502f62009-02-03 22:26:09 +00001837 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Evan Cheng4102eb52007-10-22 22:11:27 +00001838
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001839 EmittedNumMemOps += i;
1840 }
1841
Bob Wilson2dc4f542009-03-20 22:42:55 +00001842 if (BytesLeft == 0)
Evan Cheng4102eb52007-10-22 22:11:27 +00001843 return Chain;
1844
1845 // Issue loads / stores for the trailing (1 - 3) bytes.
1846 unsigned BytesLeftSave = BytesLeft;
1847 i = 0;
1848 while (BytesLeft) {
1849 if (BytesLeft >= 2) {
1850 VT = MVT::i16;
1851 VTSize = 2;
1852 } else {
1853 VT = MVT::i8;
1854 VTSize = 1;
1855 }
1856
Dale Johannesen0f502f62009-02-03 22:26:09 +00001857 Loads[i] = DAG.getLoad(VT, dl, Chain,
1858 DAG.getNode(ISD::ADD, dl, MVT::i32, Src,
Evan Cheng4102eb52007-10-22 22:11:27 +00001859 DAG.getConstant(SrcOff, MVT::i32)),
Dan Gohman1f13c682008-04-28 17:15:20 +00001860 SrcSV, SrcSVOff + SrcOff);
Evan Cheng4102eb52007-10-22 22:11:27 +00001861 TFOps[i] = Loads[i].getValue(1);
1862 ++i;
1863 SrcOff += VTSize;
1864 BytesLeft -= VTSize;
1865 }
Dale Johannesen0f502f62009-02-03 22:26:09 +00001866 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Evan Cheng4102eb52007-10-22 22:11:27 +00001867
1868 i = 0;
1869 BytesLeft = BytesLeftSave;
1870 while (BytesLeft) {
1871 if (BytesLeft >= 2) {
1872 VT = MVT::i16;
1873 VTSize = 2;
1874 } else {
1875 VT = MVT::i8;
1876 VTSize = 1;
1877 }
1878
Dale Johannesen0f502f62009-02-03 22:26:09 +00001879 TFOps[i] = DAG.getStore(Chain, dl, Loads[i],
Bob Wilson2dc4f542009-03-20 22:42:55 +00001880 DAG.getNode(ISD::ADD, dl, MVT::i32, Dst,
Evan Cheng4102eb52007-10-22 22:11:27 +00001881 DAG.getConstant(DstOff, MVT::i32)),
Dan Gohman1f13c682008-04-28 17:15:20 +00001882 DstSV, DstSVOff + DstOff);
Evan Cheng4102eb52007-10-22 22:11:27 +00001883 ++i;
1884 DstOff += VTSize;
1885 BytesLeft -= VTSize;
1886 }
Dale Johannesen0f502f62009-02-03 22:26:09 +00001887 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001888}
1889
Duncan Sands1607f052008-12-01 11:39:25 +00001890static SDValue ExpandBIT_CONVERT(SDNode *N, SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00001891 SDValue Op = N->getOperand(0);
Dale Johannesende064702009-02-06 21:50:26 +00001892 DebugLoc dl = N->getDebugLoc();
Evan Chengc7c77292008-11-04 19:57:48 +00001893 if (N->getValueType(0) == MVT::f64) {
1894 // Turn i64->f64 into FMDRR.
Dale Johannesende064702009-02-06 21:50:26 +00001895 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
Evan Chengc7c77292008-11-04 19:57:48 +00001896 DAG.getConstant(0, MVT::i32));
Dale Johannesende064702009-02-06 21:50:26 +00001897 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
Evan Chengc7c77292008-11-04 19:57:48 +00001898 DAG.getConstant(1, MVT::i32));
Dale Johannesende064702009-02-06 21:50:26 +00001899 return DAG.getNode(ARMISD::FMDRR, dl, MVT::f64, Lo, Hi);
Evan Chengc7c77292008-11-04 19:57:48 +00001900 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00001901
Evan Chengc7c77292008-11-04 19:57:48 +00001902 // Turn f64->i64 into FMRRD.
Bob Wilson2dc4f542009-03-20 22:42:55 +00001903 SDValue Cvt = DAG.getNode(ARMISD::FMRRD, dl,
Dale Johannesende064702009-02-06 21:50:26 +00001904 DAG.getVTList(MVT::i32, MVT::i32), &Op, 1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001905
Chris Lattner27a6c732007-11-24 07:07:01 +00001906 // Merge the pieces into a single i64 value.
Dale Johannesende064702009-02-06 21:50:26 +00001907 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Cvt, Cvt.getValue(1));
Chris Lattner27a6c732007-11-24 07:07:01 +00001908}
1909
Bob Wilson5bafff32009-06-22 23:27:02 +00001910/// getZeroVector - Returns a vector of specified type with all zero elements.
1911///
1912static SDValue getZeroVector(MVT VT, SelectionDAG &DAG, DebugLoc dl) {
1913 assert(VT.isVector() && "Expected a vector type");
1914
1915 // Zero vectors are used to represent vector negation and in those cases
1916 // will be implemented with the NEON VNEG instruction. However, VNEG does
1917 // not support i64 elements, so sometimes the zero vectors will need to be
1918 // explicitly constructed. For those cases, and potentially other uses in
1919 // the future, always build zero vectors as <4 x i32> or <2 x i32> bitcasted
1920 // to their dest type. This ensures they get CSE'd.
1921 SDValue Vec;
1922 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
1923 if (VT.getSizeInBits() == 64)
1924 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
1925 else
1926 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
1927
1928 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
1929}
1930
1931/// getOnesVector - Returns a vector of specified type with all bits set.
1932///
1933static SDValue getOnesVector(MVT VT, SelectionDAG &DAG, DebugLoc dl) {
1934 assert(VT.isVector() && "Expected a vector type");
1935
1936 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
1937 // type. This ensures they get CSE'd.
1938 SDValue Vec;
1939 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
1940 if (VT.getSizeInBits() == 64)
1941 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
1942 else
1943 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
1944
1945 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
1946}
1947
1948static SDValue LowerShift(SDNode *N, SelectionDAG &DAG,
1949 const ARMSubtarget *ST) {
1950 MVT VT = N->getValueType(0);
1951 DebugLoc dl = N->getDebugLoc();
1952
1953 // Lower vector shifts on NEON to use VSHL.
1954 if (VT.isVector()) {
1955 assert(ST->hasNEON() && "unexpected vector shift");
1956
1957 // Left shifts translate directly to the vshiftu intrinsic.
1958 if (N->getOpcode() == ISD::SHL)
1959 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
1960 DAG.getConstant(Intrinsic::arm_neon_vshiftu, MVT::i32),
1961 N->getOperand(0), N->getOperand(1));
1962
1963 assert((N->getOpcode() == ISD::SRA ||
1964 N->getOpcode() == ISD::SRL) && "unexpected vector shift opcode");
1965
1966 // NEON uses the same intrinsics for both left and right shifts. For
1967 // right shifts, the shift amounts are negative, so negate the vector of
1968 // shift amounts.
1969 MVT ShiftVT = N->getOperand(1).getValueType();
1970 SDValue NegatedCount = DAG.getNode(ISD::SUB, dl, ShiftVT,
1971 getZeroVector(ShiftVT, DAG, dl),
1972 N->getOperand(1));
1973 Intrinsic::ID vshiftInt = (N->getOpcode() == ISD::SRA ?
1974 Intrinsic::arm_neon_vshifts :
1975 Intrinsic::arm_neon_vshiftu);
1976 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
1977 DAG.getConstant(vshiftInt, MVT::i32),
1978 N->getOperand(0), NegatedCount);
1979 }
1980
1981 assert(VT == MVT::i64 &&
Chris Lattner27a6c732007-11-24 07:07:01 +00001982 (N->getOpcode() == ISD::SRL || N->getOpcode() == ISD::SRA) &&
1983 "Unknown shift to lower!");
Duncan Sands1607f052008-12-01 11:39:25 +00001984
Chris Lattner27a6c732007-11-24 07:07:01 +00001985 // We only lower SRA, SRL of 1 here, all others use generic lowering.
1986 if (!isa<ConstantSDNode>(N->getOperand(1)) ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001987 cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() != 1)
Duncan Sands1607f052008-12-01 11:39:25 +00001988 return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00001989
Chris Lattner27a6c732007-11-24 07:07:01 +00001990 // If we are in thumb mode, we don't have RRX.
David Goodwinf1daf7d2009-07-08 23:10:31 +00001991 if (ST->isThumb1Only()) return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00001992
Chris Lattner27a6c732007-11-24 07:07:01 +00001993 // Okay, we have a 64-bit SRA or SRL of 1. Lower this to an RRX expr.
Dale Johannesende064702009-02-06 21:50:26 +00001994 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Chris Lattner27a6c732007-11-24 07:07:01 +00001995 DAG.getConstant(0, MVT::i32));
Dale Johannesende064702009-02-06 21:50:26 +00001996 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Chris Lattner27a6c732007-11-24 07:07:01 +00001997 DAG.getConstant(1, MVT::i32));
Bob Wilson2dc4f542009-03-20 22:42:55 +00001998
Chris Lattner27a6c732007-11-24 07:07:01 +00001999 // First, build a SRA_FLAG/SRL_FLAG op, which shifts the top part by one and
2000 // captures the result into a carry flag.
2001 unsigned Opc = N->getOpcode() == ISD::SRL ? ARMISD::SRL_FLAG:ARMISD::SRA_FLAG;
Dale Johannesende064702009-02-06 21:50:26 +00002002 Hi = DAG.getNode(Opc, dl, DAG.getVTList(MVT::i32, MVT::Flag), &Hi, 1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002003
Chris Lattner27a6c732007-11-24 07:07:01 +00002004 // The low part is an ARMISD::RRX operand, which shifts the carry in.
Dale Johannesende064702009-02-06 21:50:26 +00002005 Lo = DAG.getNode(ARMISD::RRX, dl, MVT::i32, Lo, Hi.getValue(1));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002006
Chris Lattner27a6c732007-11-24 07:07:01 +00002007 // Merge the pieces into a single i64 value.
Dale Johannesende064702009-02-06 21:50:26 +00002008 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
Chris Lattner27a6c732007-11-24 07:07:01 +00002009}
2010
Bob Wilson5bafff32009-06-22 23:27:02 +00002011static SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
2012 SDValue TmpOp0, TmpOp1;
2013 bool Invert = false;
2014 bool Swap = false;
2015 unsigned Opc = 0;
2016
2017 SDValue Op0 = Op.getOperand(0);
2018 SDValue Op1 = Op.getOperand(1);
2019 SDValue CC = Op.getOperand(2);
2020 MVT VT = Op.getValueType();
2021 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
2022 DebugLoc dl = Op.getDebugLoc();
2023
2024 if (Op.getOperand(1).getValueType().isFloatingPoint()) {
2025 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002026 default: llvm_unreachable("Illegal FP comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002027 case ISD::SETUNE:
2028 case ISD::SETNE: Invert = true; // Fallthrough
2029 case ISD::SETOEQ:
2030 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2031 case ISD::SETOLT:
2032 case ISD::SETLT: Swap = true; // Fallthrough
2033 case ISD::SETOGT:
2034 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2035 case ISD::SETOLE:
2036 case ISD::SETLE: Swap = true; // Fallthrough
2037 case ISD::SETOGE:
2038 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2039 case ISD::SETUGE: Swap = true; // Fallthrough
2040 case ISD::SETULE: Invert = true; Opc = ARMISD::VCGT; break;
2041 case ISD::SETUGT: Swap = true; // Fallthrough
2042 case ISD::SETULT: Invert = true; Opc = ARMISD::VCGE; break;
2043 case ISD::SETUEQ: Invert = true; // Fallthrough
2044 case ISD::SETONE:
2045 // Expand this to (OLT | OGT).
2046 TmpOp0 = Op0;
2047 TmpOp1 = Op1;
2048 Opc = ISD::OR;
2049 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2050 Op1 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp0, TmpOp1);
2051 break;
2052 case ISD::SETUO: Invert = true; // Fallthrough
2053 case ISD::SETO:
2054 // Expand this to (OLT | OGE).
2055 TmpOp0 = Op0;
2056 TmpOp1 = Op1;
2057 Opc = ISD::OR;
2058 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2059 Op1 = DAG.getNode(ARMISD::VCGE, dl, VT, TmpOp0, TmpOp1);
2060 break;
2061 }
2062 } else {
2063 // Integer comparisons.
2064 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002065 default: llvm_unreachable("Illegal integer comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002066 case ISD::SETNE: Invert = true;
2067 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2068 case ISD::SETLT: Swap = true;
2069 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2070 case ISD::SETLE: Swap = true;
2071 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2072 case ISD::SETULT: Swap = true;
2073 case ISD::SETUGT: Opc = ARMISD::VCGTU; break;
2074 case ISD::SETULE: Swap = true;
2075 case ISD::SETUGE: Opc = ARMISD::VCGEU; break;
2076 }
2077
Nick Lewycky7f6aa2b2009-07-08 03:04:38 +00002078 // Detect VTST (Vector Test Bits) = icmp ne (and (op0, op1), zero).
Bob Wilson5bafff32009-06-22 23:27:02 +00002079 if (Opc == ARMISD::VCEQ) {
2080
2081 SDValue AndOp;
2082 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
2083 AndOp = Op0;
2084 else if (ISD::isBuildVectorAllZeros(Op0.getNode()))
2085 AndOp = Op1;
2086
2087 // Ignore bitconvert.
2088 if (AndOp.getNode() && AndOp.getOpcode() == ISD::BIT_CONVERT)
2089 AndOp = AndOp.getOperand(0);
2090
2091 if (AndOp.getNode() && AndOp.getOpcode() == ISD::AND) {
2092 Opc = ARMISD::VTST;
2093 Op0 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(0));
2094 Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(1));
2095 Invert = !Invert;
2096 }
2097 }
2098 }
2099
2100 if (Swap)
2101 std::swap(Op0, Op1);
2102
2103 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
2104
2105 if (Invert)
2106 Result = DAG.getNOT(dl, Result, VT);
2107
2108 return Result;
2109}
2110
2111/// isVMOVSplat - Check if the specified splat value corresponds to an immediate
2112/// VMOV instruction, and if so, return the constant being splatted.
2113static SDValue isVMOVSplat(uint64_t SplatBits, uint64_t SplatUndef,
2114 unsigned SplatBitSize, SelectionDAG &DAG) {
2115 switch (SplatBitSize) {
2116 case 8:
2117 // Any 1-byte value is OK.
2118 assert((SplatBits & ~0xff) == 0 && "one byte splat value is too big");
2119 return DAG.getTargetConstant(SplatBits, MVT::i8);
2120
2121 case 16:
2122 // NEON's 16-bit VMOV supports splat values where only one byte is nonzero.
2123 if ((SplatBits & ~0xff) == 0 ||
2124 (SplatBits & ~0xff00) == 0)
2125 return DAG.getTargetConstant(SplatBits, MVT::i16);
2126 break;
2127
2128 case 32:
2129 // NEON's 32-bit VMOV supports splat values where:
2130 // * only one byte is nonzero, or
2131 // * the least significant byte is 0xff and the second byte is nonzero, or
2132 // * the least significant 2 bytes are 0xff and the third is nonzero.
2133 if ((SplatBits & ~0xff) == 0 ||
2134 (SplatBits & ~0xff00) == 0 ||
2135 (SplatBits & ~0xff0000) == 0 ||
2136 (SplatBits & ~0xff000000) == 0)
2137 return DAG.getTargetConstant(SplatBits, MVT::i32);
2138
2139 if ((SplatBits & ~0xffff) == 0 &&
2140 ((SplatBits | SplatUndef) & 0xff) == 0xff)
2141 return DAG.getTargetConstant(SplatBits | 0xff, MVT::i32);
2142
2143 if ((SplatBits & ~0xffffff) == 0 &&
2144 ((SplatBits | SplatUndef) & 0xffff) == 0xffff)
2145 return DAG.getTargetConstant(SplatBits | 0xffff, MVT::i32);
2146
2147 // Note: there are a few 32-bit splat values (specifically: 00ffff00,
2148 // ff000000, ff0000ff, and ffff00ff) that are valid for VMOV.I64 but not
2149 // VMOV.I32. A (very) minor optimization would be to replicate the value
2150 // and fall through here to test for a valid 64-bit splat. But, then the
2151 // caller would also need to check and handle the change in size.
2152 break;
2153
2154 case 64: {
2155 // NEON has a 64-bit VMOV splat where each byte is either 0 or 0xff.
2156 uint64_t BitMask = 0xff;
2157 uint64_t Val = 0;
2158 for (int ByteNum = 0; ByteNum < 8; ++ByteNum) {
2159 if (((SplatBits | SplatUndef) & BitMask) == BitMask)
2160 Val |= BitMask;
2161 else if ((SplatBits & BitMask) != 0)
2162 return SDValue();
2163 BitMask <<= 8;
2164 }
2165 return DAG.getTargetConstant(Val, MVT::i64);
2166 }
2167
2168 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00002169 llvm_unreachable("unexpected size for isVMOVSplat");
Bob Wilson5bafff32009-06-22 23:27:02 +00002170 break;
2171 }
2172
2173 return SDValue();
2174}
2175
2176/// getVMOVImm - If this is a build_vector of constants which can be
2177/// formed by using a VMOV instruction of the specified element size,
2178/// return the constant being splatted. The ByteSize field indicates the
2179/// number of bytes of each element [1248].
2180SDValue ARM::getVMOVImm(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
2181 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(N);
2182 APInt SplatBits, SplatUndef;
2183 unsigned SplatBitSize;
2184 bool HasAnyUndefs;
2185 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
2186 HasAnyUndefs, ByteSize * 8))
2187 return SDValue();
2188
2189 if (SplatBitSize > ByteSize * 8)
2190 return SDValue();
2191
2192 return isVMOVSplat(SplatBits.getZExtValue(), SplatUndef.getZExtValue(),
2193 SplatBitSize, DAG);
2194}
2195
Bob Wilson8bb9e482009-07-26 00:39:34 +00002196/// isVREVMask - Check if a vector shuffle corresponds to a VREV
2197/// instruction with the specified blocksize. (The order of the elements
2198/// within each block of the vector is reversed.)
2199bool ARM::isVREVMask(ShuffleVectorSDNode *N, unsigned BlockSize) {
2200 assert((BlockSize==16 || BlockSize==32 || BlockSize==64) &&
2201 "Only possible block sizes for VREV are: 16, 32, 64");
2202
2203 MVT VT = N->getValueType(0);
2204 unsigned NumElts = VT.getVectorNumElements();
2205 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2206 unsigned BlockElts = N->getMaskElt(0) + 1;
2207
2208 if (BlockSize <= EltSz || BlockSize != BlockElts * EltSz)
2209 return false;
2210
2211 for (unsigned i = 0; i < NumElts; ++i) {
2212 if ((unsigned) N->getMaskElt(i) !=
2213 (i - i%BlockElts) + (BlockElts - 1 - i%BlockElts))
2214 return false;
2215 }
2216
2217 return true;
2218}
2219
Bob Wilson5bafff32009-06-22 23:27:02 +00002220static SDValue BuildSplat(SDValue Val, MVT VT, SelectionDAG &DAG, DebugLoc dl) {
2221 // Canonicalize all-zeros and all-ones vectors.
2222 ConstantSDNode *ConstVal = dyn_cast<ConstantSDNode>(Val.getNode());
2223 if (ConstVal->isNullValue())
2224 return getZeroVector(VT, DAG, dl);
2225 if (ConstVal->isAllOnesValue())
2226 return getOnesVector(VT, DAG, dl);
2227
2228 MVT CanonicalVT;
2229 if (VT.is64BitVector()) {
2230 switch (Val.getValueType().getSizeInBits()) {
2231 case 8: CanonicalVT = MVT::v8i8; break;
2232 case 16: CanonicalVT = MVT::v4i16; break;
2233 case 32: CanonicalVT = MVT::v2i32; break;
2234 case 64: CanonicalVT = MVT::v1i64; break;
Torok Edwinc23197a2009-07-14 16:55:14 +00002235 default: llvm_unreachable("unexpected splat element type"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002236 }
2237 } else {
2238 assert(VT.is128BitVector() && "unknown splat vector size");
2239 switch (Val.getValueType().getSizeInBits()) {
2240 case 8: CanonicalVT = MVT::v16i8; break;
2241 case 16: CanonicalVT = MVT::v8i16; break;
2242 case 32: CanonicalVT = MVT::v4i32; break;
2243 case 64: CanonicalVT = MVT::v2i64; break;
Torok Edwinc23197a2009-07-14 16:55:14 +00002244 default: llvm_unreachable("unexpected splat element type"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002245 }
2246 }
2247
2248 // Build a canonical splat for this value.
2249 SmallVector<SDValue, 8> Ops;
2250 Ops.assign(CanonicalVT.getVectorNumElements(), Val);
2251 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT, &Ops[0],
2252 Ops.size());
2253 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Res);
2254}
2255
2256// If this is a case we can't handle, return null and let the default
2257// expansion code take care of it.
2258static SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
2259 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
2260 assert(BVN != 0 && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR");
2261 DebugLoc dl = Op.getDebugLoc();
Bob Wilsoncf661e22009-07-30 00:31:25 +00002262 MVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002263
2264 APInt SplatBits, SplatUndef;
2265 unsigned SplatBitSize;
2266 bool HasAnyUndefs;
2267 if (BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
2268 SDValue Val = isVMOVSplat(SplatBits.getZExtValue(),
2269 SplatUndef.getZExtValue(), SplatBitSize, DAG);
2270 if (Val.getNode())
Bob Wilsoncf661e22009-07-30 00:31:25 +00002271 return BuildSplat(Val, VT, DAG, dl);
2272 }
2273
2274 // If there are only 2 elements in a 128-bit vector, insert them into an
2275 // undef vector. This handles the common case for 128-bit vector argument
2276 // passing, where the insertions should be translated to subreg accesses
2277 // with no real instructions.
2278 if (VT.is128BitVector() && Op.getNumOperands() == 2) {
2279 SDValue Val = DAG.getUNDEF(VT);
2280 SDValue Op0 = Op.getOperand(0);
2281 SDValue Op1 = Op.getOperand(1);
2282 if (Op0.getOpcode() != ISD::UNDEF)
2283 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Val, Op0,
2284 DAG.getIntPtrConstant(0));
2285 if (Op1.getOpcode() != ISD::UNDEF)
2286 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Val, Op1,
2287 DAG.getIntPtrConstant(1));
2288 return Val;
Bob Wilson5bafff32009-06-22 23:27:02 +00002289 }
2290
2291 return SDValue();
2292}
2293
2294static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
2295 return Op;
2296}
2297
2298static SDValue LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
2299 return Op;
2300}
2301
2302static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
2303 MVT VT = Op.getValueType();
2304 DebugLoc dl = Op.getDebugLoc();
2305 assert((VT == MVT::i8 || VT == MVT::i16) &&
2306 "unexpected type for custom-lowering vector extract");
2307 SDValue Vec = Op.getOperand(0);
2308 SDValue Lane = Op.getOperand(1);
2309 Op = DAG.getNode(ARMISD::VGETLANEu, dl, MVT::i32, Vec, Lane);
2310 Op = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Op, DAG.getValueType(VT));
2311 return DAG.getNode(ISD::TRUNCATE, dl, VT, Op);
2312}
2313
Bob Wilsona6d65862009-08-03 20:36:38 +00002314static SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
2315 // The only time a CONCAT_VECTORS operation can have legal types is when
2316 // two 64-bit vectors are concatenated to a 128-bit vector.
2317 assert(Op.getValueType().is128BitVector() && Op.getNumOperands() == 2 &&
2318 "unexpected CONCAT_VECTORS");
2319 DebugLoc dl = Op.getDebugLoc();
2320 SDValue Val = DAG.getUNDEF(MVT::v2f64);
2321 SDValue Op0 = Op.getOperand(0);
2322 SDValue Op1 = Op.getOperand(1);
2323 if (Op0.getOpcode() != ISD::UNDEF)
2324 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
2325 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op0),
2326 DAG.getIntPtrConstant(0));
2327 if (Op1.getOpcode() != ISD::UNDEF)
2328 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
2329 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op1),
2330 DAG.getIntPtrConstant(1));
2331 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00002332}
2333
Dan Gohman475871a2008-07-27 21:46:04 +00002334SDValue ARMTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00002335 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002336 default: llvm_unreachable("Don't know how to custom lower this!");
Evan Chenga8e29892007-01-19 07:51:42 +00002337 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002338 case ISD::GlobalAddress:
2339 return Subtarget->isTargetDarwin() ? LowerGlobalAddressDarwin(Op, DAG) :
2340 LowerGlobalAddressELF(Op, DAG);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002341 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00002342 case ISD::CALL: return LowerCALL(Op, DAG);
2343 case ISD::RET: return LowerRET(Op, DAG);
2344 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG, Subtarget);
2345 case ISD::BR_CC: return LowerBR_CC(Op, DAG, Subtarget);
2346 case ISD::BR_JT: return LowerBR_JT(Op, DAG);
2347 case ISD::VASTART: return LowerVASTART(Op, DAG, VarArgsFrameIndex);
2348 case ISD::SINT_TO_FP:
2349 case ISD::UINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
2350 case ISD::FP_TO_SINT:
2351 case ISD::FP_TO_UINT: return LowerFP_TO_INT(Op, DAG);
2352 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Chris Lattner27a6c732007-11-24 07:07:01 +00002353 case ISD::FORMAL_ARGUMENTS: return LowerFORMAL_ARGUMENTS(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00002354 case ISD::RETURNADDR: break;
Jim Grosbach0e0da732009-05-12 23:59:14 +00002355 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002356 case ISD::GLOBAL_OFFSET_TABLE: return LowerGLOBAL_OFFSET_TABLE(Op, DAG);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00002357 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00002358 case ISD::BIT_CONVERT: return ExpandBIT_CONVERT(Op.getNode(), DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00002359 case ISD::SHL:
Chris Lattner27a6c732007-11-24 07:07:01 +00002360 case ISD::SRL:
Bob Wilson5bafff32009-06-22 23:27:02 +00002361 case ISD::SRA: return LowerShift(Op.getNode(), DAG, Subtarget);
2362 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
2363 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
2364 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
2365 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
2366 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
Bob Wilsona6d65862009-08-03 20:36:38 +00002367 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00002368 }
Dan Gohman475871a2008-07-27 21:46:04 +00002369 return SDValue();
Evan Chenga8e29892007-01-19 07:51:42 +00002370}
2371
Duncan Sands1607f052008-12-01 11:39:25 +00002372/// ReplaceNodeResults - Replace the results of node with an illegal result
2373/// type with new values built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00002374void ARMTargetLowering::ReplaceNodeResults(SDNode *N,
2375 SmallVectorImpl<SDValue>&Results,
2376 SelectionDAG &DAG) {
Chris Lattner27a6c732007-11-24 07:07:01 +00002377 switch (N->getOpcode()) {
Duncan Sands1607f052008-12-01 11:39:25 +00002378 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00002379 llvm_unreachable("Don't know how to custom expand this!");
Duncan Sands1607f052008-12-01 11:39:25 +00002380 return;
2381 case ISD::BIT_CONVERT:
2382 Results.push_back(ExpandBIT_CONVERT(N, DAG));
2383 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00002384 case ISD::SRL:
Duncan Sands1607f052008-12-01 11:39:25 +00002385 case ISD::SRA: {
Bob Wilson5bafff32009-06-22 23:27:02 +00002386 SDValue Res = LowerShift(N, DAG, Subtarget);
Duncan Sands1607f052008-12-01 11:39:25 +00002387 if (Res.getNode())
2388 Results.push_back(Res);
2389 return;
2390 }
Chris Lattner27a6c732007-11-24 07:07:01 +00002391 }
2392}
Chris Lattner27a6c732007-11-24 07:07:01 +00002393
Evan Chenga8e29892007-01-19 07:51:42 +00002394//===----------------------------------------------------------------------===//
2395// ARM Scheduler Hooks
2396//===----------------------------------------------------------------------===//
2397
2398MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00002399ARMTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00002400 MachineBasicBlock *BB) const {
Evan Chenga8e29892007-01-19 07:51:42 +00002401 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Dale Johannesenb6728402009-02-13 02:25:56 +00002402 DebugLoc dl = MI->getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002403 switch (MI->getOpcode()) {
2404 default: assert(false && "Unexpected instr type to insert");
2405 case ARM::tMOVCCr: {
2406 // To "insert" a SELECT_CC instruction, we actually have to insert the
2407 // diamond control-flow pattern. The incoming instruction knows the
2408 // destination vreg to set, the condition code register to branch on, the
2409 // true/false values to select between, and a branch opcode to use.
2410 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00002411 MachineFunction::iterator It = BB;
Evan Chenga8e29892007-01-19 07:51:42 +00002412 ++It;
2413
2414 // thisMBB:
2415 // ...
2416 // TrueVal = ...
2417 // cmpTY ccX, r1, r2
2418 // bCC copy1MBB
2419 // fallthrough --> copy0MBB
2420 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00002421 MachineFunction *F = BB->getParent();
2422 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
2423 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesenb6728402009-02-13 02:25:56 +00002424 BuildMI(BB, dl, TII->get(ARM::tBcc)).addMBB(sinkMBB)
Evan Cheng0e1d3792007-07-05 07:18:20 +00002425 .addImm(MI->getOperand(3).getImm()).addReg(MI->getOperand(4).getReg());
Dan Gohman8e5f2c62008-07-07 23:14:23 +00002426 F->insert(It, copy0MBB);
2427 F->insert(It, sinkMBB);
Evan Chenga8e29892007-01-19 07:51:42 +00002428 // Update machine-CFG edges by first adding all successors of the current
2429 // block to the new block which will contain the Phi node for the select.
2430 for(MachineBasicBlock::succ_iterator i = BB->succ_begin(),
2431 e = BB->succ_end(); i != e; ++i)
2432 sinkMBB->addSuccessor(*i);
2433 // Next, remove all successors of the current block, and add the true
2434 // and fallthrough blocks as its successors.
2435 while(!BB->succ_empty())
2436 BB->removeSuccessor(BB->succ_begin());
2437 BB->addSuccessor(copy0MBB);
2438 BB->addSuccessor(sinkMBB);
2439
2440 // copy0MBB:
2441 // %FalseValue = ...
2442 // # fallthrough to sinkMBB
2443 BB = copy0MBB;
2444
2445 // Update machine-CFG edges
2446 BB->addSuccessor(sinkMBB);
2447
2448 // sinkMBB:
2449 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
2450 // ...
2451 BB = sinkMBB;
Dale Johannesenb6728402009-02-13 02:25:56 +00002452 BuildMI(BB, dl, TII->get(ARM::PHI), MI->getOperand(0).getReg())
Evan Chenga8e29892007-01-19 07:51:42 +00002453 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
2454 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
2455
Dan Gohman8e5f2c62008-07-07 23:14:23 +00002456 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Chenga8e29892007-01-19 07:51:42 +00002457 return BB;
2458 }
2459 }
2460}
2461
2462//===----------------------------------------------------------------------===//
2463// ARM Optimization Hooks
2464//===----------------------------------------------------------------------===//
2465
Chris Lattnerd1980a52009-03-12 06:52:53 +00002466static
2467SDValue combineSelectAndUse(SDNode *N, SDValue Slct, SDValue OtherOp,
2468 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00002469 SelectionDAG &DAG = DCI.DAG;
2470 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2471 MVT VT = N->getValueType(0);
2472 unsigned Opc = N->getOpcode();
2473 bool isSlctCC = Slct.getOpcode() == ISD::SELECT_CC;
2474 SDValue LHS = isSlctCC ? Slct.getOperand(2) : Slct.getOperand(1);
2475 SDValue RHS = isSlctCC ? Slct.getOperand(3) : Slct.getOperand(2);
2476 ISD::CondCode CC = ISD::SETCC_INVALID;
2477
2478 if (isSlctCC) {
2479 CC = cast<CondCodeSDNode>(Slct.getOperand(4))->get();
2480 } else {
2481 SDValue CCOp = Slct.getOperand(0);
2482 if (CCOp.getOpcode() == ISD::SETCC)
2483 CC = cast<CondCodeSDNode>(CCOp.getOperand(2))->get();
2484 }
2485
2486 bool DoXform = false;
2487 bool InvCC = false;
2488 assert ((Opc == ISD::ADD || (Opc == ISD::SUB && Slct == N->getOperand(1))) &&
2489 "Bad input!");
2490
2491 if (LHS.getOpcode() == ISD::Constant &&
2492 cast<ConstantSDNode>(LHS)->isNullValue()) {
2493 DoXform = true;
2494 } else if (CC != ISD::SETCC_INVALID &&
2495 RHS.getOpcode() == ISD::Constant &&
2496 cast<ConstantSDNode>(RHS)->isNullValue()) {
2497 std::swap(LHS, RHS);
2498 SDValue Op0 = Slct.getOperand(0);
2499 MVT OpVT = isSlctCC ? Op0.getValueType() :
2500 Op0.getOperand(0).getValueType();
2501 bool isInt = OpVT.isInteger();
2502 CC = ISD::getSetCCInverse(CC, isInt);
2503
2504 if (!TLI.isCondCodeLegal(CC, OpVT))
2505 return SDValue(); // Inverse operator isn't legal.
2506
2507 DoXform = true;
2508 InvCC = true;
2509 }
2510
2511 if (DoXform) {
2512 SDValue Result = DAG.getNode(Opc, RHS.getDebugLoc(), VT, OtherOp, RHS);
2513 if (isSlctCC)
2514 return DAG.getSelectCC(N->getDebugLoc(), OtherOp, Result,
2515 Slct.getOperand(0), Slct.getOperand(1), CC);
2516 SDValue CCOp = Slct.getOperand(0);
2517 if (InvCC)
2518 CCOp = DAG.getSetCC(Slct.getDebugLoc(), CCOp.getValueType(),
2519 CCOp.getOperand(0), CCOp.getOperand(1), CC);
2520 return DAG.getNode(ISD::SELECT, N->getDebugLoc(), VT,
2521 CCOp, OtherOp, Result);
2522 }
2523 return SDValue();
2524}
2525
2526/// PerformADDCombine - Target-specific dag combine xforms for ISD::ADD.
2527static SDValue PerformADDCombine(SDNode *N,
2528 TargetLowering::DAGCombinerInfo &DCI) {
2529 // added by evan in r37685 with no testcase.
2530 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002531
Chris Lattnerd1980a52009-03-12 06:52:53 +00002532 // fold (add (select cc, 0, c), x) -> (select cc, x, (add, x, c))
2533 if (N0.getOpcode() == ISD::SELECT && N0.getNode()->hasOneUse()) {
2534 SDValue Result = combineSelectAndUse(N, N0, N1, DCI);
2535 if (Result.getNode()) return Result;
2536 }
2537 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
2538 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
2539 if (Result.getNode()) return Result;
2540 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002541
Chris Lattnerd1980a52009-03-12 06:52:53 +00002542 return SDValue();
2543}
2544
2545/// PerformSUBCombine - Target-specific dag combine xforms for ISD::SUB.
2546static SDValue PerformSUBCombine(SDNode *N,
2547 TargetLowering::DAGCombinerInfo &DCI) {
2548 // added by evan in r37685 with no testcase.
2549 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002550
Chris Lattnerd1980a52009-03-12 06:52:53 +00002551 // fold (sub x, (select cc, 0, c)) -> (select cc, x, (sub, x, c))
2552 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
2553 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
2554 if (Result.getNode()) return Result;
2555 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002556
Chris Lattnerd1980a52009-03-12 06:52:53 +00002557 return SDValue();
2558}
2559
2560
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00002561/// PerformFMRRDCombine - Target-specific dag combine xforms for ARMISD::FMRRD.
Bob Wilson2dc4f542009-03-20 22:42:55 +00002562static SDValue PerformFMRRDCombine(SDNode *N,
2563 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00002564 // fmrrd(fmdrr x, y) -> x,y
Dan Gohman475871a2008-07-27 21:46:04 +00002565 SDValue InDouble = N->getOperand(0);
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00002566 if (InDouble.getOpcode() == ARMISD::FMDRR)
2567 return DCI.CombineTo(N, InDouble.getOperand(0), InDouble.getOperand(1));
Dan Gohman475871a2008-07-27 21:46:04 +00002568 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00002569}
2570
Bob Wilson5bafff32009-06-22 23:27:02 +00002571/// getVShiftImm - Check if this is a valid build_vector for the immediate
2572/// operand of a vector shift operation, where all the elements of the
2573/// build_vector must have the same constant integer value.
2574static bool getVShiftImm(SDValue Op, unsigned ElementBits, int64_t &Cnt) {
2575 // Ignore bit_converts.
2576 while (Op.getOpcode() == ISD::BIT_CONVERT)
2577 Op = Op.getOperand(0);
2578 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
2579 APInt SplatBits, SplatUndef;
2580 unsigned SplatBitSize;
2581 bool HasAnyUndefs;
2582 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
2583 HasAnyUndefs, ElementBits) ||
2584 SplatBitSize > ElementBits)
2585 return false;
2586 Cnt = SplatBits.getSExtValue();
2587 return true;
2588}
2589
2590/// isVShiftLImm - Check if this is a valid build_vector for the immediate
2591/// operand of a vector shift left operation. That value must be in the range:
2592/// 0 <= Value < ElementBits for a left shift; or
2593/// 0 <= Value <= ElementBits for a long left shift.
2594static bool isVShiftLImm(SDValue Op, MVT VT, bool isLong, int64_t &Cnt) {
2595 assert(VT.isVector() && "vector shift count is not a vector type");
2596 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
2597 if (! getVShiftImm(Op, ElementBits, Cnt))
2598 return false;
2599 return (Cnt >= 0 && (isLong ? Cnt-1 : Cnt) < ElementBits);
2600}
2601
2602/// isVShiftRImm - Check if this is a valid build_vector for the immediate
2603/// operand of a vector shift right operation. For a shift opcode, the value
2604/// is positive, but for an intrinsic the value count must be negative. The
2605/// absolute value must be in the range:
2606/// 1 <= |Value| <= ElementBits for a right shift; or
2607/// 1 <= |Value| <= ElementBits/2 for a narrow right shift.
2608static bool isVShiftRImm(SDValue Op, MVT VT, bool isNarrow, bool isIntrinsic,
2609 int64_t &Cnt) {
2610 assert(VT.isVector() && "vector shift count is not a vector type");
2611 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
2612 if (! getVShiftImm(Op, ElementBits, Cnt))
2613 return false;
2614 if (isIntrinsic)
2615 Cnt = -Cnt;
2616 return (Cnt >= 1 && Cnt <= (isNarrow ? ElementBits/2 : ElementBits));
2617}
2618
2619/// PerformIntrinsicCombine - ARM-specific DAG combining for intrinsics.
2620static SDValue PerformIntrinsicCombine(SDNode *N, SelectionDAG &DAG) {
2621 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
2622 switch (IntNo) {
2623 default:
2624 // Don't do anything for most intrinsics.
2625 break;
2626
2627 // Vector shifts: check for immediate versions and lower them.
2628 // Note: This is done during DAG combining instead of DAG legalizing because
2629 // the build_vectors for 64-bit vector element shift counts are generally
2630 // not legal, and it is hard to see their values after they get legalized to
2631 // loads from a constant pool.
2632 case Intrinsic::arm_neon_vshifts:
2633 case Intrinsic::arm_neon_vshiftu:
2634 case Intrinsic::arm_neon_vshiftls:
2635 case Intrinsic::arm_neon_vshiftlu:
2636 case Intrinsic::arm_neon_vshiftn:
2637 case Intrinsic::arm_neon_vrshifts:
2638 case Intrinsic::arm_neon_vrshiftu:
2639 case Intrinsic::arm_neon_vrshiftn:
2640 case Intrinsic::arm_neon_vqshifts:
2641 case Intrinsic::arm_neon_vqshiftu:
2642 case Intrinsic::arm_neon_vqshiftsu:
2643 case Intrinsic::arm_neon_vqshiftns:
2644 case Intrinsic::arm_neon_vqshiftnu:
2645 case Intrinsic::arm_neon_vqshiftnsu:
2646 case Intrinsic::arm_neon_vqrshiftns:
2647 case Intrinsic::arm_neon_vqrshiftnu:
2648 case Intrinsic::arm_neon_vqrshiftnsu: {
2649 MVT VT = N->getOperand(1).getValueType();
2650 int64_t Cnt;
2651 unsigned VShiftOpc = 0;
2652
2653 switch (IntNo) {
2654 case Intrinsic::arm_neon_vshifts:
2655 case Intrinsic::arm_neon_vshiftu:
2656 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt)) {
2657 VShiftOpc = ARMISD::VSHL;
2658 break;
2659 }
2660 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt)) {
2661 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshifts ?
2662 ARMISD::VSHRs : ARMISD::VSHRu);
2663 break;
2664 }
2665 return SDValue();
2666
2667 case Intrinsic::arm_neon_vshiftls:
2668 case Intrinsic::arm_neon_vshiftlu:
2669 if (isVShiftLImm(N->getOperand(2), VT, true, Cnt))
2670 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00002671 llvm_unreachable("invalid shift count for vshll intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00002672
2673 case Intrinsic::arm_neon_vrshifts:
2674 case Intrinsic::arm_neon_vrshiftu:
2675 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt))
2676 break;
2677 return SDValue();
2678
2679 case Intrinsic::arm_neon_vqshifts:
2680 case Intrinsic::arm_neon_vqshiftu:
2681 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
2682 break;
2683 return SDValue();
2684
2685 case Intrinsic::arm_neon_vqshiftsu:
2686 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
2687 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00002688 llvm_unreachable("invalid shift count for vqshlu intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00002689
2690 case Intrinsic::arm_neon_vshiftn:
2691 case Intrinsic::arm_neon_vrshiftn:
2692 case Intrinsic::arm_neon_vqshiftns:
2693 case Intrinsic::arm_neon_vqshiftnu:
2694 case Intrinsic::arm_neon_vqshiftnsu:
2695 case Intrinsic::arm_neon_vqrshiftns:
2696 case Intrinsic::arm_neon_vqrshiftnu:
2697 case Intrinsic::arm_neon_vqrshiftnsu:
2698 // Narrowing shifts require an immediate right shift.
2699 if (isVShiftRImm(N->getOperand(2), VT, true, true, Cnt))
2700 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00002701 llvm_unreachable("invalid shift count for narrowing vector shift intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00002702
2703 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00002704 llvm_unreachable("unhandled vector shift");
Bob Wilson5bafff32009-06-22 23:27:02 +00002705 }
2706
2707 switch (IntNo) {
2708 case Intrinsic::arm_neon_vshifts:
2709 case Intrinsic::arm_neon_vshiftu:
2710 // Opcode already set above.
2711 break;
2712 case Intrinsic::arm_neon_vshiftls:
2713 case Intrinsic::arm_neon_vshiftlu:
2714 if (Cnt == VT.getVectorElementType().getSizeInBits())
2715 VShiftOpc = ARMISD::VSHLLi;
2716 else
2717 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshiftls ?
2718 ARMISD::VSHLLs : ARMISD::VSHLLu);
2719 break;
2720 case Intrinsic::arm_neon_vshiftn:
2721 VShiftOpc = ARMISD::VSHRN; break;
2722 case Intrinsic::arm_neon_vrshifts:
2723 VShiftOpc = ARMISD::VRSHRs; break;
2724 case Intrinsic::arm_neon_vrshiftu:
2725 VShiftOpc = ARMISD::VRSHRu; break;
2726 case Intrinsic::arm_neon_vrshiftn:
2727 VShiftOpc = ARMISD::VRSHRN; break;
2728 case Intrinsic::arm_neon_vqshifts:
2729 VShiftOpc = ARMISD::VQSHLs; break;
2730 case Intrinsic::arm_neon_vqshiftu:
2731 VShiftOpc = ARMISD::VQSHLu; break;
2732 case Intrinsic::arm_neon_vqshiftsu:
2733 VShiftOpc = ARMISD::VQSHLsu; break;
2734 case Intrinsic::arm_neon_vqshiftns:
2735 VShiftOpc = ARMISD::VQSHRNs; break;
2736 case Intrinsic::arm_neon_vqshiftnu:
2737 VShiftOpc = ARMISD::VQSHRNu; break;
2738 case Intrinsic::arm_neon_vqshiftnsu:
2739 VShiftOpc = ARMISD::VQSHRNsu; break;
2740 case Intrinsic::arm_neon_vqrshiftns:
2741 VShiftOpc = ARMISD::VQRSHRNs; break;
2742 case Intrinsic::arm_neon_vqrshiftnu:
2743 VShiftOpc = ARMISD::VQRSHRNu; break;
2744 case Intrinsic::arm_neon_vqrshiftnsu:
2745 VShiftOpc = ARMISD::VQRSHRNsu; break;
2746 }
2747
2748 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
2749 N->getOperand(1), DAG.getConstant(Cnt, MVT::i32));
2750 }
2751
2752 case Intrinsic::arm_neon_vshiftins: {
2753 MVT VT = N->getOperand(1).getValueType();
2754 int64_t Cnt;
2755 unsigned VShiftOpc = 0;
2756
2757 if (isVShiftLImm(N->getOperand(3), VT, false, Cnt))
2758 VShiftOpc = ARMISD::VSLI;
2759 else if (isVShiftRImm(N->getOperand(3), VT, false, true, Cnt))
2760 VShiftOpc = ARMISD::VSRI;
2761 else {
Torok Edwinc23197a2009-07-14 16:55:14 +00002762 llvm_unreachable("invalid shift count for vsli/vsri intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00002763 }
2764
2765 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
2766 N->getOperand(1), N->getOperand(2),
2767 DAG.getConstant(Cnt, MVT::i32));
2768 }
2769
2770 case Intrinsic::arm_neon_vqrshifts:
2771 case Intrinsic::arm_neon_vqrshiftu:
2772 // No immediate versions of these to check for.
2773 break;
2774 }
2775
2776 return SDValue();
2777}
2778
2779/// PerformShiftCombine - Checks for immediate versions of vector shifts and
2780/// lowers them. As with the vector shift intrinsics, this is done during DAG
2781/// combining instead of DAG legalizing because the build_vectors for 64-bit
2782/// vector element shift counts are generally not legal, and it is hard to see
2783/// their values after they get legalized to loads from a constant pool.
2784static SDValue PerformShiftCombine(SDNode *N, SelectionDAG &DAG,
2785 const ARMSubtarget *ST) {
2786 MVT VT = N->getValueType(0);
2787
2788 // Nothing to be done for scalar shifts.
2789 if (! VT.isVector())
2790 return SDValue();
2791
2792 assert(ST->hasNEON() && "unexpected vector shift");
2793 int64_t Cnt;
2794
2795 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002796 default: llvm_unreachable("unexpected shift opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00002797
2798 case ISD::SHL:
2799 if (isVShiftLImm(N->getOperand(1), VT, false, Cnt))
2800 return DAG.getNode(ARMISD::VSHL, N->getDebugLoc(), VT, N->getOperand(0),
2801 DAG.getConstant(Cnt, MVT::i32));
2802 break;
2803
2804 case ISD::SRA:
2805 case ISD::SRL:
2806 if (isVShiftRImm(N->getOperand(1), VT, false, false, Cnt)) {
2807 unsigned VShiftOpc = (N->getOpcode() == ISD::SRA ?
2808 ARMISD::VSHRs : ARMISD::VSHRu);
2809 return DAG.getNode(VShiftOpc, N->getDebugLoc(), VT, N->getOperand(0),
2810 DAG.getConstant(Cnt, MVT::i32));
2811 }
2812 }
2813 return SDValue();
2814}
2815
2816/// PerformExtendCombine - Target-specific DAG combining for ISD::SIGN_EXTEND,
2817/// ISD::ZERO_EXTEND, and ISD::ANY_EXTEND.
2818static SDValue PerformExtendCombine(SDNode *N, SelectionDAG &DAG,
2819 const ARMSubtarget *ST) {
2820 SDValue N0 = N->getOperand(0);
2821
2822 // Check for sign- and zero-extensions of vector extract operations of 8-
2823 // and 16-bit vector elements. NEON supports these directly. They are
2824 // handled during DAG combining because type legalization will promote them
2825 // to 32-bit types and it is messy to recognize the operations after that.
2826 if (ST->hasNEON() && N0.getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
2827 SDValue Vec = N0.getOperand(0);
2828 SDValue Lane = N0.getOperand(1);
2829 MVT VT = N->getValueType(0);
2830 MVT EltVT = N0.getValueType();
2831 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2832
2833 if (VT == MVT::i32 &&
2834 (EltVT == MVT::i8 || EltVT == MVT::i16) &&
2835 TLI.isTypeLegal(Vec.getValueType())) {
2836
2837 unsigned Opc = 0;
2838 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002839 default: llvm_unreachable("unexpected opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00002840 case ISD::SIGN_EXTEND:
2841 Opc = ARMISD::VGETLANEs;
2842 break;
2843 case ISD::ZERO_EXTEND:
2844 case ISD::ANY_EXTEND:
2845 Opc = ARMISD::VGETLANEu;
2846 break;
2847 }
2848 return DAG.getNode(Opc, N->getDebugLoc(), VT, Vec, Lane);
2849 }
2850 }
2851
2852 return SDValue();
2853}
2854
Dan Gohman475871a2008-07-27 21:46:04 +00002855SDValue ARMTargetLowering::PerformDAGCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00002856 DAGCombinerInfo &DCI) const {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00002857 switch (N->getOpcode()) {
2858 default: break;
Chris Lattnerd1980a52009-03-12 06:52:53 +00002859 case ISD::ADD: return PerformADDCombine(N, DCI);
2860 case ISD::SUB: return PerformSUBCombine(N, DCI);
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00002861 case ARMISD::FMRRD: return PerformFMRRDCombine(N, DCI);
Bob Wilson5bafff32009-06-22 23:27:02 +00002862 case ISD::INTRINSIC_WO_CHAIN:
2863 return PerformIntrinsicCombine(N, DCI.DAG);
2864 case ISD::SHL:
2865 case ISD::SRA:
2866 case ISD::SRL:
2867 return PerformShiftCombine(N, DCI.DAG, Subtarget);
2868 case ISD::SIGN_EXTEND:
2869 case ISD::ZERO_EXTEND:
2870 case ISD::ANY_EXTEND:
2871 return PerformExtendCombine(N, DCI.DAG, Subtarget);
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00002872 }
Dan Gohman475871a2008-07-27 21:46:04 +00002873 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00002874}
2875
Evan Chengb01fad62007-03-12 23:30:29 +00002876/// isLegalAddressImmediate - Return true if the integer value can be used
2877/// as the offset of the target addressing mode for load / store of the
2878/// given type.
Duncan Sands83ec4b62008-06-06 12:08:01 +00002879static bool isLegalAddressImmediate(int64_t V, MVT VT,
Chris Lattner37caf8c2007-04-09 23:33:39 +00002880 const ARMSubtarget *Subtarget) {
Evan Cheng961f8792007-03-13 20:37:59 +00002881 if (V == 0)
2882 return true;
2883
Evan Cheng65011532009-03-09 19:15:00 +00002884 if (!VT.isSimple())
2885 return false;
2886
David Goodwinf1daf7d2009-07-08 23:10:31 +00002887 if (Subtarget->isThumb()) { // FIXME for thumb2
Evan Chengb01fad62007-03-12 23:30:29 +00002888 if (V < 0)
2889 return false;
2890
2891 unsigned Scale = 1;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002892 switch (VT.getSimpleVT()) {
Evan Chengb01fad62007-03-12 23:30:29 +00002893 default: return false;
2894 case MVT::i1:
2895 case MVT::i8:
2896 // Scale == 1;
2897 break;
2898 case MVT::i16:
2899 // Scale == 2;
2900 Scale = 2;
2901 break;
2902 case MVT::i32:
2903 // Scale == 4;
2904 Scale = 4;
2905 break;
2906 }
2907
2908 if ((V & (Scale - 1)) != 0)
2909 return false;
2910 V /= Scale;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00002911 return V == (V & ((1LL << 5) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00002912 }
2913
2914 if (V < 0)
2915 V = - V;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002916 switch (VT.getSimpleVT()) {
Evan Chengb01fad62007-03-12 23:30:29 +00002917 default: return false;
2918 case MVT::i1:
2919 case MVT::i8:
2920 case MVT::i32:
2921 // +- imm12
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00002922 return V == (V & ((1LL << 12) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00002923 case MVT::i16:
2924 // +- imm8
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00002925 return V == (V & ((1LL << 8) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00002926 case MVT::f32:
2927 case MVT::f64:
2928 if (!Subtarget->hasVFP2())
2929 return false;
Evan Cheng0b0a9a92007-05-03 02:00:18 +00002930 if ((V & 3) != 0)
Evan Chengb01fad62007-03-12 23:30:29 +00002931 return false;
2932 V >>= 2;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00002933 return V == (V & ((1LL << 8) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00002934 }
Evan Chenga8e29892007-01-19 07:51:42 +00002935}
2936
Chris Lattner37caf8c2007-04-09 23:33:39 +00002937/// isLegalAddressingMode - Return true if the addressing mode represented
2938/// by AM is legal for this target, for a load/store of the specified type.
Bob Wilson2dc4f542009-03-20 22:42:55 +00002939bool ARMTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattner37caf8c2007-04-09 23:33:39 +00002940 const Type *Ty) const {
Bob Wilson2c7dab12009-04-08 17:55:28 +00002941 MVT VT = getValueType(Ty, true);
2942 if (!isLegalAddressImmediate(AM.BaseOffs, VT, Subtarget))
Evan Chengb01fad62007-03-12 23:30:29 +00002943 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00002944
Chris Lattner37caf8c2007-04-09 23:33:39 +00002945 // Can never fold addr of global into load/store.
Bob Wilson2dc4f542009-03-20 22:42:55 +00002946 if (AM.BaseGV)
Chris Lattner37caf8c2007-04-09 23:33:39 +00002947 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00002948
Chris Lattner37caf8c2007-04-09 23:33:39 +00002949 switch (AM.Scale) {
2950 case 0: // no scale reg, must be "r+i" or "r", or "i".
2951 break;
2952 case 1:
David Goodwinf1daf7d2009-07-08 23:10:31 +00002953 if (Subtarget->isThumb()) // FIXME for thumb2
Chris Lattner37caf8c2007-04-09 23:33:39 +00002954 return false;
Chris Lattner5a3d40d2007-04-13 06:50:55 +00002955 // FALL THROUGH.
Chris Lattner37caf8c2007-04-09 23:33:39 +00002956 default:
Chris Lattner5a3d40d2007-04-13 06:50:55 +00002957 // ARM doesn't support any R+R*scale+imm addr modes.
2958 if (AM.BaseOffs)
2959 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00002960
Bob Wilson2c7dab12009-04-08 17:55:28 +00002961 if (!VT.isSimple())
2962 return false;
2963
Chris Lattnereb13d1b2007-04-10 03:48:29 +00002964 int Scale = AM.Scale;
Bob Wilson2c7dab12009-04-08 17:55:28 +00002965 switch (VT.getSimpleVT()) {
Chris Lattner37caf8c2007-04-09 23:33:39 +00002966 default: return false;
2967 case MVT::i1:
2968 case MVT::i8:
2969 case MVT::i32:
2970 case MVT::i64:
2971 // This assumes i64 is legalized to a pair of i32. If not (i.e.
2972 // ldrd / strd are used, then its address mode is same as i16.
2973 // r + r
Chris Lattnereb13d1b2007-04-10 03:48:29 +00002974 if (Scale < 0) Scale = -Scale;
2975 if (Scale == 1)
Chris Lattner37caf8c2007-04-09 23:33:39 +00002976 return true;
2977 // r + r << imm
Chris Lattnere1152942007-04-11 16:17:12 +00002978 return isPowerOf2_32(Scale & ~1);
Chris Lattner37caf8c2007-04-09 23:33:39 +00002979 case MVT::i16:
2980 // r + r
Chris Lattnereb13d1b2007-04-10 03:48:29 +00002981 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
Chris Lattner37caf8c2007-04-09 23:33:39 +00002982 return true;
Chris Lattnere1152942007-04-11 16:17:12 +00002983 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00002984
Chris Lattner37caf8c2007-04-09 23:33:39 +00002985 case MVT::isVoid:
2986 // Note, we allow "void" uses (basically, uses that aren't loads or
2987 // stores), because arm allows folding a scale into many arithmetic
2988 // operations. This should be made more precise and revisited later.
Bob Wilson2dc4f542009-03-20 22:42:55 +00002989
Chris Lattner37caf8c2007-04-09 23:33:39 +00002990 // Allow r << imm, but the imm has to be a multiple of two.
2991 if (AM.Scale & 1) return false;
2992 return isPowerOf2_32(AM.Scale);
2993 }
2994 break;
Evan Chengb01fad62007-03-12 23:30:29 +00002995 }
Chris Lattner37caf8c2007-04-09 23:33:39 +00002996 return true;
Evan Chengb01fad62007-03-12 23:30:29 +00002997}
2998
Evan Chenge88d5ce2009-07-02 07:28:31 +00002999static bool getARMIndexedAddressParts(SDNode *Ptr, MVT VT,
3000 bool isSEXTLoad, SDValue &Base,
3001 SDValue &Offset, bool &isInc,
3002 SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00003003 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
3004 return false;
3005
3006 if (VT == MVT::i16 || ((VT == MVT::i8 || VT == MVT::i1) && isSEXTLoad)) {
3007 // AddressingMode 3
3008 Base = Ptr->getOperand(0);
3009 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00003010 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00003011 if (RHSC < 0 && RHSC > -256) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00003012 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00003013 isInc = false;
3014 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
3015 return true;
3016 }
3017 }
3018 isInc = (Ptr->getOpcode() == ISD::ADD);
3019 Offset = Ptr->getOperand(1);
3020 return true;
3021 } else if (VT == MVT::i32 || VT == MVT::i8 || VT == MVT::i1) {
3022 // AddressingMode 2
3023 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00003024 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00003025 if (RHSC < 0 && RHSC > -0x1000) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00003026 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00003027 isInc = false;
3028 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
3029 Base = Ptr->getOperand(0);
3030 return true;
3031 }
3032 }
3033
3034 if (Ptr->getOpcode() == ISD::ADD) {
3035 isInc = true;
3036 ARM_AM::ShiftOpc ShOpcVal= ARM_AM::getShiftOpcForNode(Ptr->getOperand(0));
3037 if (ShOpcVal != ARM_AM::no_shift) {
3038 Base = Ptr->getOperand(1);
3039 Offset = Ptr->getOperand(0);
3040 } else {
3041 Base = Ptr->getOperand(0);
3042 Offset = Ptr->getOperand(1);
3043 }
3044 return true;
3045 }
3046
3047 isInc = (Ptr->getOpcode() == ISD::ADD);
3048 Base = Ptr->getOperand(0);
3049 Offset = Ptr->getOperand(1);
3050 return true;
3051 }
3052
3053 // FIXME: Use FLDM / FSTM to emulate indexed FP load / store.
3054 return false;
3055}
3056
Evan Chenge88d5ce2009-07-02 07:28:31 +00003057static bool getT2IndexedAddressParts(SDNode *Ptr, MVT VT,
3058 bool isSEXTLoad, SDValue &Base,
3059 SDValue &Offset, bool &isInc,
3060 SelectionDAG &DAG) {
3061 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
3062 return false;
3063
3064 Base = Ptr->getOperand(0);
3065 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
3066 int RHSC = (int)RHS->getZExtValue();
3067 if (RHSC < 0 && RHSC > -0x100) { // 8 bits.
3068 assert(Ptr->getOpcode() == ISD::ADD);
3069 isInc = false;
3070 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
3071 return true;
3072 } else if (RHSC > 0 && RHSC < 0x100) { // 8 bit, no zero.
3073 isInc = Ptr->getOpcode() == ISD::ADD;
3074 Offset = DAG.getConstant(RHSC, RHS->getValueType(0));
3075 return true;
3076 }
3077 }
3078
3079 return false;
3080}
3081
Evan Chenga8e29892007-01-19 07:51:42 +00003082/// getPreIndexedAddressParts - returns true by value, base pointer and
3083/// offset pointer and addressing mode by reference if the node's address
3084/// can be legally represented as pre-indexed load / store address.
3085bool
Dan Gohman475871a2008-07-27 21:46:04 +00003086ARMTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
3087 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00003088 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00003089 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00003090 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00003091 return false;
3092
Duncan Sands83ec4b62008-06-06 12:08:01 +00003093 MVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00003094 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00003095 bool isSEXTLoad = false;
3096 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
3097 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00003098 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00003099 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
3100 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
3101 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00003102 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00003103 } else
3104 return false;
3105
3106 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00003107 bool isLegal = false;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00003108 if (Subtarget->isThumb() && Subtarget->hasThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00003109 isLegal = getT2IndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
3110 Offset, isInc, DAG);
3111 else
3112 isLegal = getARMIndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
Evan Cheng04129572009-07-02 06:44:30 +00003113 Offset, isInc, DAG);
Evan Chenge88d5ce2009-07-02 07:28:31 +00003114 if (!isLegal)
3115 return false;
3116
3117 AM = isInc ? ISD::PRE_INC : ISD::PRE_DEC;
3118 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00003119}
3120
3121/// getPostIndexedAddressParts - returns true by value, base pointer and
3122/// offset pointer and addressing mode by reference if this node can be
3123/// combined with a load / store to form a post-indexed load / store.
3124bool ARMTargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Dan Gohman475871a2008-07-27 21:46:04 +00003125 SDValue &Base,
3126 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00003127 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00003128 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00003129 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00003130 return false;
3131
Duncan Sands83ec4b62008-06-06 12:08:01 +00003132 MVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00003133 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00003134 bool isSEXTLoad = false;
3135 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00003136 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00003137 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
3138 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00003139 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00003140 } else
3141 return false;
3142
3143 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00003144 bool isLegal = false;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00003145 if (Subtarget->isThumb() && Subtarget->hasThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00003146 isLegal = getT2IndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00003147 isInc, DAG);
Evan Chenge88d5ce2009-07-02 07:28:31 +00003148 else
3149 isLegal = getARMIndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
3150 isInc, DAG);
3151 if (!isLegal)
3152 return false;
3153
3154 AM = isInc ? ISD::POST_INC : ISD::POST_DEC;
3155 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00003156}
3157
Dan Gohman475871a2008-07-27 21:46:04 +00003158void ARMTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00003159 const APInt &Mask,
Bob Wilson2dc4f542009-03-20 22:42:55 +00003160 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00003161 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00003162 const SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +00003163 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00003164 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Chenga8e29892007-01-19 07:51:42 +00003165 switch (Op.getOpcode()) {
3166 default: break;
3167 case ARMISD::CMOV: {
3168 // Bits are known zero/one if known on the LHS and RHS.
Dan Gohmanea859be2007-06-22 14:59:07 +00003169 DAG.ComputeMaskedBits(Op.getOperand(0), Mask, KnownZero, KnownOne, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00003170 if (KnownZero == 0 && KnownOne == 0) return;
3171
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00003172 APInt KnownZeroRHS, KnownOneRHS;
Dan Gohmanea859be2007-06-22 14:59:07 +00003173 DAG.ComputeMaskedBits(Op.getOperand(1), Mask,
3174 KnownZeroRHS, KnownOneRHS, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00003175 KnownZero &= KnownZeroRHS;
3176 KnownOne &= KnownOneRHS;
3177 return;
3178 }
3179 }
3180}
3181
3182//===----------------------------------------------------------------------===//
3183// ARM Inline Assembly Support
3184//===----------------------------------------------------------------------===//
3185
3186/// getConstraintType - Given a constraint letter, return the type of
3187/// constraint it is for this target.
3188ARMTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00003189ARMTargetLowering::getConstraintType(const std::string &Constraint) const {
3190 if (Constraint.size() == 1) {
3191 switch (Constraint[0]) {
3192 default: break;
3193 case 'l': return C_RegisterClass;
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00003194 case 'w': return C_RegisterClass;
Chris Lattner4234f572007-03-25 02:14:49 +00003195 }
Evan Chenga8e29892007-01-19 07:51:42 +00003196 }
Chris Lattner4234f572007-03-25 02:14:49 +00003197 return TargetLowering::getConstraintType(Constraint);
Evan Chenga8e29892007-01-19 07:51:42 +00003198}
3199
Bob Wilson2dc4f542009-03-20 22:42:55 +00003200std::pair<unsigned, const TargetRegisterClass*>
Evan Chenga8e29892007-01-19 07:51:42 +00003201ARMTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +00003202 MVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003203 if (Constraint.size() == 1) {
3204 // GCC RS6000 Constraint Letters
3205 switch (Constraint[0]) {
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00003206 case 'l':
David Goodwinf1daf7d2009-07-08 23:10:31 +00003207 if (Subtarget->isThumb1Only())
Jim Grosbach30eae3c2009-04-07 20:34:09 +00003208 return std::make_pair(0U, ARM::tGPRRegisterClass);
3209 else
3210 return std::make_pair(0U, ARM::GPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00003211 case 'r':
3212 return std::make_pair(0U, ARM::GPRRegisterClass);
3213 case 'w':
3214 if (VT == MVT::f32)
3215 return std::make_pair(0U, ARM::SPRRegisterClass);
Evan Cheng0a7baa22007-04-04 00:06:07 +00003216 if (VT == MVT::f64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00003217 return std::make_pair(0U, ARM::DPRRegisterClass);
3218 break;
Evan Chenga8e29892007-01-19 07:51:42 +00003219 }
3220 }
3221 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
3222}
3223
3224std::vector<unsigned> ARMTargetLowering::
3225getRegClassForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +00003226 MVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003227 if (Constraint.size() != 1)
3228 return std::vector<unsigned>();
3229
3230 switch (Constraint[0]) { // GCC ARM Constraint Letters
3231 default: break;
3232 case 'l':
Jim Grosbach30eae3c2009-04-07 20:34:09 +00003233 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
3234 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
3235 0);
Evan Chenga8e29892007-01-19 07:51:42 +00003236 case 'r':
3237 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
3238 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
3239 ARM::R8, ARM::R9, ARM::R10, ARM::R11,
3240 ARM::R12, ARM::LR, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00003241 case 'w':
3242 if (VT == MVT::f32)
3243 return make_vector<unsigned>(ARM::S0, ARM::S1, ARM::S2, ARM::S3,
3244 ARM::S4, ARM::S5, ARM::S6, ARM::S7,
3245 ARM::S8, ARM::S9, ARM::S10, ARM::S11,
3246 ARM::S12,ARM::S13,ARM::S14,ARM::S15,
3247 ARM::S16,ARM::S17,ARM::S18,ARM::S19,
3248 ARM::S20,ARM::S21,ARM::S22,ARM::S23,
3249 ARM::S24,ARM::S25,ARM::S26,ARM::S27,
3250 ARM::S28,ARM::S29,ARM::S30,ARM::S31, 0);
3251 if (VT == MVT::f64)
3252 return make_vector<unsigned>(ARM::D0, ARM::D1, ARM::D2, ARM::D3,
3253 ARM::D4, ARM::D5, ARM::D6, ARM::D7,
3254 ARM::D8, ARM::D9, ARM::D10,ARM::D11,
3255 ARM::D12,ARM::D13,ARM::D14,ARM::D15, 0);
3256 break;
Evan Chenga8e29892007-01-19 07:51:42 +00003257 }
3258
3259 return std::vector<unsigned>();
3260}
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003261
3262/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
3263/// vector. If it is invalid, don't add anything to Ops.
3264void ARMTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
3265 char Constraint,
3266 bool hasMemory,
3267 std::vector<SDValue>&Ops,
3268 SelectionDAG &DAG) const {
3269 SDValue Result(0, 0);
3270
3271 switch (Constraint) {
3272 default: break;
3273 case 'I': case 'J': case 'K': case 'L':
3274 case 'M': case 'N': case 'O':
3275 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
3276 if (!C)
3277 return;
3278
3279 int64_t CVal64 = C->getSExtValue();
3280 int CVal = (int) CVal64;
3281 // None of these constraints allow values larger than 32 bits. Check
3282 // that the value fits in an int.
3283 if (CVal != CVal64)
3284 return;
3285
3286 switch (Constraint) {
3287 case 'I':
David Goodwinf1daf7d2009-07-08 23:10:31 +00003288 if (Subtarget->isThumb1Only()) {
3289 // This must be a constant between 0 and 255, for ADD
3290 // immediates.
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003291 if (CVal >= 0 && CVal <= 255)
3292 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00003293 } else if (Subtarget->isThumb2()) {
3294 // A constant that can be used as an immediate value in a
3295 // data-processing instruction.
3296 if (ARM_AM::getT2SOImmVal(CVal) != -1)
3297 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003298 } else {
3299 // A constant that can be used as an immediate value in a
3300 // data-processing instruction.
3301 if (ARM_AM::getSOImmVal(CVal) != -1)
3302 break;
3303 }
3304 return;
3305
3306 case 'J':
David Goodwinf1daf7d2009-07-08 23:10:31 +00003307 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003308 // This must be a constant between -255 and -1, for negated ADD
3309 // immediates. This can be used in GCC with an "n" modifier that
3310 // prints the negated value, for use with SUB instructions. It is
3311 // not useful otherwise but is implemented for compatibility.
3312 if (CVal >= -255 && CVal <= -1)
3313 break;
3314 } else {
3315 // This must be a constant between -4095 and 4095. It is not clear
3316 // what this constraint is intended for. Implemented for
3317 // compatibility with GCC.
3318 if (CVal >= -4095 && CVal <= 4095)
3319 break;
3320 }
3321 return;
3322
3323 case 'K':
David Goodwinf1daf7d2009-07-08 23:10:31 +00003324 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003325 // A 32-bit value where only one byte has a nonzero value. Exclude
3326 // zero to match GCC. This constraint is used by GCC internally for
3327 // constants that can be loaded with a move/shift combination.
3328 // It is not useful otherwise but is implemented for compatibility.
3329 if (CVal != 0 && ARM_AM::isThumbImmShiftedVal(CVal))
3330 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00003331 } else if (Subtarget->isThumb2()) {
3332 // A constant whose bitwise inverse can be used as an immediate
3333 // value in a data-processing instruction. This can be used in GCC
3334 // with a "B" modifier that prints the inverted value, for use with
3335 // BIC and MVN instructions. It is not useful otherwise but is
3336 // implemented for compatibility.
3337 if (ARM_AM::getT2SOImmVal(~CVal) != -1)
3338 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003339 } else {
3340 // A constant whose bitwise inverse can be used as an immediate
3341 // value in a data-processing instruction. This can be used in GCC
3342 // with a "B" modifier that prints the inverted value, for use with
3343 // BIC and MVN instructions. It is not useful otherwise but is
3344 // implemented for compatibility.
3345 if (ARM_AM::getSOImmVal(~CVal) != -1)
3346 break;
3347 }
3348 return;
3349
3350 case 'L':
David Goodwinf1daf7d2009-07-08 23:10:31 +00003351 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003352 // This must be a constant between -7 and 7,
3353 // for 3-operand ADD/SUB immediate instructions.
3354 if (CVal >= -7 && CVal < 7)
3355 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00003356 } else if (Subtarget->isThumb2()) {
3357 // A constant whose negation can be used as an immediate value in a
3358 // data-processing instruction. This can be used in GCC with an "n"
3359 // modifier that prints the negated value, for use with SUB
3360 // instructions. It is not useful otherwise but is implemented for
3361 // compatibility.
3362 if (ARM_AM::getT2SOImmVal(-CVal) != -1)
3363 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003364 } else {
3365 // A constant whose negation can be used as an immediate value in a
3366 // data-processing instruction. This can be used in GCC with an "n"
3367 // modifier that prints the negated value, for use with SUB
3368 // instructions. It is not useful otherwise but is implemented for
3369 // compatibility.
3370 if (ARM_AM::getSOImmVal(-CVal) != -1)
3371 break;
3372 }
3373 return;
3374
3375 case 'M':
David Goodwinf1daf7d2009-07-08 23:10:31 +00003376 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003377 // This must be a multiple of 4 between 0 and 1020, for
3378 // ADD sp + immediate.
3379 if ((CVal >= 0 && CVal <= 1020) && ((CVal & 3) == 0))
3380 break;
3381 } else {
3382 // A power of two or a constant between 0 and 32. This is used in
3383 // GCC for the shift amount on shifted register operands, but it is
3384 // useful in general for any shift amounts.
3385 if ((CVal >= 0 && CVal <= 32) || ((CVal & (CVal - 1)) == 0))
3386 break;
3387 }
3388 return;
3389
3390 case 'N':
David Goodwinf1daf7d2009-07-08 23:10:31 +00003391 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003392 // This must be a constant between 0 and 31, for shift amounts.
3393 if (CVal >= 0 && CVal <= 31)
3394 break;
3395 }
3396 return;
3397
3398 case 'O':
David Goodwinf1daf7d2009-07-08 23:10:31 +00003399 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003400 // This must be a multiple of 4 between -508 and 508, for
3401 // ADD/SUB sp = sp + immediate.
3402 if ((CVal >= -508 && CVal <= 508) && ((CVal & 3) == 0))
3403 break;
3404 }
3405 return;
3406 }
3407 Result = DAG.getTargetConstant(CVal, Op.getValueType());
3408 break;
3409 }
3410
3411 if (Result.getNode()) {
3412 Ops.push_back(Result);
3413 return;
3414 }
3415 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
3416 Ops, DAG);
3417}