blob: 8057f9811e593a5c3ca995b2a9a7000ef4094091 [file] [log] [blame]
Jia Liuc5707112012-02-17 08:55:11 +00001//===-- MipsAsmPrinter.cpp - Mips LLVM Assembly Printer -------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00009//
10// This file contains a printer that converts from our internal representation
11// of machine-dependent LLVM code to GAS-format MIPS assembly language.
12//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000013//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000014
15#define DEBUG_TYPE "mips-asm-printer"
Craig Topper79aa3412012-03-17 18:46:09 +000016#include "Mips.h"
Jack Cartere035f652012-07-16 15:14:51 +000017#include "MipsAsmPrinter.h"
Jack Cartera7570a32012-09-06 02:31:34 +000018#include "MipsDirectObjLower.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000019#include "MipsInstrInfo.h"
Jack Cartere035f652012-07-16 15:14:51 +000020#include "MipsMCInstLower.h"
Akira Hatanaka794bf172011-07-07 23:56:50 +000021#include "InstPrinter/MipsInstPrinter.h"
Bruno Cardoso Lopes47b92f32011-11-11 22:58:42 +000022#include "MCTargetDesc/MipsBaseInfo.h"
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +000023#include "llvm/ADT/SmallString.h"
24#include "llvm/ADT/StringExtras.h"
25#include "llvm/ADT/Twine.h"
Jack Carter244a84e2012-07-05 23:58:21 +000026#include "llvm/BasicBlock.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000027#include "llvm/CodeGen/MachineConstantPool.h"
Bruno Cardoso Lopesa4e82002007-07-11 23:24:41 +000028#include "llvm/CodeGen/MachineFrameInfo.h"
Jack Carter244a84e2012-07-05 23:58:21 +000029#include "llvm/CodeGen/MachineFunctionPass.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000030#include "llvm/CodeGen/MachineInstr.h"
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +000031#include "llvm/CodeGen/MachineMemOperand.h"
Jack Carter244a84e2012-07-05 23:58:21 +000032#include "llvm/InlineAsm.h"
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +000033#include "llvm/Instructions.h"
Chris Lattneraf76e592009-08-22 20:48:53 +000034#include "llvm/MC/MCAsmInfo.h"
Akira Hatanaka794bf172011-07-07 23:56:50 +000035#include "llvm/MC/MCInst.h"
Jack Carter244a84e2012-07-05 23:58:21 +000036#include "llvm/MC/MCStreamer.h"
Chris Lattner325d3dc2009-09-13 17:14:04 +000037#include "llvm/MC/MCSymbol.h"
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +000038#include "llvm/Support/raw_ostream.h"
Jack Carter244a84e2012-07-05 23:58:21 +000039#include "llvm/Support/TargetRegistry.h"
Chris Lattnerd62f1b42010-03-12 21:19:23 +000040#include "llvm/Target/Mangler.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000041#include "llvm/Target/TargetData.h"
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000042#include "llvm/Target/TargetLoweringObjectFile.h"
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +000043#include "llvm/Target/TargetOptions.h"
Akira Hatanakac4f24eb2011-07-01 01:04:43 +000044
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000045using namespace llvm;
46
Akira Hatanakaf93b8632012-03-28 00:22:50 +000047bool MipsAsmPrinter::runOnMachineFunction(MachineFunction &MF) {
48 MipsFI = MF.getInfo<MipsFunctionInfo>();
49 AsmPrinter::runOnMachineFunction(MF);
50 return true;
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +000051}
52
Akira Hatanakaaa08ea02011-07-07 20:10:52 +000053void MipsAsmPrinter::EmitInstruction(const MachineInstr *MI) {
Akira Hatanakaaa08ea02011-07-07 20:10:52 +000054 if (MI->isDebugValue()) {
Bruno Cardoso Lopesce8524c2011-12-30 21:09:41 +000055 SmallString<128> Str;
56 raw_svector_ostream OS(Str);
57
Akira Hatanakaaa08ea02011-07-07 20:10:52 +000058 PrintDebugValueComment(MI, OS);
59 return;
60 }
61
Akira Hatanaka15841392012-06-13 23:25:52 +000062 MachineBasicBlock::const_instr_iterator I = MI;
63 MachineBasicBlock::const_instr_iterator E = MI->getParent()->instr_end();
64
65 do {
66 MCInst TmpInst0;
Jack Cartera7570a32012-09-06 02:31:34 +000067 MCInstLowering.Lower(I++, TmpInst0);
Jack Carter69dba7e2012-08-28 19:07:39 +000068
69 // Direct object specific instruction lowering
Jack Cartera7570a32012-09-06 02:31:34 +000070 if (!OutStreamer.hasRawTextSupport()){
71 switch (TmpInst0.getOpcode()) {
Jack Carter69dba7e2012-08-28 19:07:39 +000072 // If shift amount is >= 32 it the inst needs to be lowered further
73 case Mips::DSLL:
74 case Mips::DSRL:
75 case Mips::DSRA:
Jack Cartera7570a32012-09-06 02:31:34 +000076 Mips::LowerLargeShift(TmpInst0);
77 break;
78 // Double extract instruction is chosen by pos and size operands
Jack Carter714313b2012-08-28 20:07:41 +000079 case Mips::DEXT:
Jack Carter3185f9a2012-08-31 18:06:48 +000080 case Mips::DINS:
Jack Cartera7570a32012-09-06 02:31:34 +000081 Mips::LowerDextDins(TmpInst0);
Jack Carter69dba7e2012-08-28 19:07:39 +000082 }
Jack Cartera7570a32012-09-06 02:31:34 +000083 }
Jack Carter69dba7e2012-08-28 19:07:39 +000084
Akira Hatanaka15841392012-06-13 23:25:52 +000085 OutStreamer.EmitInstruction(TmpInst0);
Jack Carter69dba7e2012-08-28 19:07:39 +000086 } while ((I != E) && I->isInsideBundle()); // Delay slot check
Akira Hatanakaaa08ea02011-07-07 20:10:52 +000087}
88
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000089//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +000090//
91// Mips Asm Directives
92//
93// -- Frame directive "frame Stackpointer, Stacksize, RARegister"
94// Describe the stack frame.
95//
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000096// -- Mask directives "(f)mask bitmask, offset"
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +000097// Tells the assembler which registers are saved and where.
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000098// bitmask - contain a little endian bitset indicating which registers are
99// saved on function prologue (e.g. with a 0x80000000 mask, the
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000100// assembler knows the register 31 (RA) is saved at prologue.
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000101// offset - the position before stack pointer subtraction indicating where
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000102// the first saved register on prologue is located. (e.g. with a
103//
104// Consider the following function prologue:
105//
Bill Wendling6ef781f2008-02-27 06:33:05 +0000106// .frame $fp,48,$ra
107// .mask 0xc0000000,-8
108// addiu $sp, $sp, -48
109// sw $ra, 40($sp)
110// sw $fp, 36($sp)
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000111//
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000112// With a 0xc0000000 mask, the assembler knows the register 31 (RA) and
113// 30 (FP) are saved at prologue. As the save order on prologue is from
114// left to right, RA is saved first. A -8 offset means that after the
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000115// stack pointer subtration, the first register in the mask (RA) will be
116// saved at address 48-8=40.
117//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000118//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000119
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000120//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000121// Mask directives
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000122//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000123
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000124// Create a bitmask with all callee saved registers for CPU or Floating Point
Bruno Cardoso Lopesbbe51362008-08-06 06:14:43 +0000125// registers. For CPU registers consider RA, GP and FP for saving if necessary.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000126void MipsAsmPrinter::printSavedRegsBitmask(raw_ostream &O) {
Bruno Cardoso Lopesbbe51362008-08-06 06:14:43 +0000127 // CPU and FPU Saved Registers Bitmasks
Akira Hatanakaf8928c02011-05-23 20:34:30 +0000128 unsigned CPUBitmask = 0, FPUBitmask = 0;
129 int CPUTopSavedRegOff, FPUTopSavedRegOff;
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000130
Bruno Cardoso Lopesbbe51362008-08-06 06:14:43 +0000131 // Set the CPU and FPU Bitmasks
Chris Lattnera34103f2010-01-28 06:22:43 +0000132 const MachineFrameInfo *MFI = MF->getFrameInfo();
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000133 const std::vector<CalleeSavedInfo> &CSI = MFI->getCalleeSavedInfo();
Akira Hatanakaf8928c02011-05-23 20:34:30 +0000134 // size of stack area to which FP callee-saved regs are saved.
Craig Topper420761a2012-04-20 07:30:17 +0000135 unsigned CPURegSize = Mips::CPURegsRegClass.getSize();
136 unsigned FGR32RegSize = Mips::FGR32RegClass.getSize();
137 unsigned AFGR64RegSize = Mips::AFGR64RegClass.getSize();
Akira Hatanakaf8928c02011-05-23 20:34:30 +0000138 bool HasAFGR64Reg = false;
139 unsigned CSFPRegsSize = 0;
140 unsigned i, e = CSI.size();
141
142 // Set FPU Bitmask.
143 for (i = 0; i != e; ++i) {
Rafael Espindola42d075c2010-06-02 20:02:30 +0000144 unsigned Reg = CSI[i].getReg();
Craig Topper420761a2012-04-20 07:30:17 +0000145 if (Mips::CPURegsRegClass.contains(Reg))
Akira Hatanakaf8928c02011-05-23 20:34:30 +0000146 break;
147
Bruno Cardoso Lopesce8524c2011-12-30 21:09:41 +0000148 unsigned RegNum = getMipsRegisterNumbering(Reg);
Craig Topper420761a2012-04-20 07:30:17 +0000149 if (Mips::AFGR64RegClass.contains(Reg)) {
Akira Hatanakaf8928c02011-05-23 20:34:30 +0000150 FPUBitmask |= (3 << RegNum);
151 CSFPRegsSize += AFGR64RegSize;
152 HasAFGR64Reg = true;
153 continue;
154 }
155
156 FPUBitmask |= (1 << RegNum);
157 CSFPRegsSize += FGR32RegSize;
Bruno Cardoso Lopesbbe51362008-08-06 06:14:43 +0000158 }
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000159
Akira Hatanakaf8928c02011-05-23 20:34:30 +0000160 // Set CPU Bitmask.
161 for (; i != e; ++i) {
162 unsigned Reg = CSI[i].getReg();
Bruno Cardoso Lopesce8524c2011-12-30 21:09:41 +0000163 unsigned RegNum = getMipsRegisterNumbering(Reg);
Akira Hatanakaf8928c02011-05-23 20:34:30 +0000164 CPUBitmask |= (1 << RegNum);
165 }
Anton Korobeynikovd0c38172010-11-18 21:19:35 +0000166
Akira Hatanakaf8928c02011-05-23 20:34:30 +0000167 // FP Regs are saved right below where the virtual frame pointer points to.
168 FPUTopSavedRegOff = FPUBitmask ?
169 (HasAFGR64Reg ? -AFGR64RegSize : -FGR32RegSize) : 0;
170
171 // CPU Regs are saved below FP Regs.
172 CPUTopSavedRegOff = CPUBitmask ? -CSFPRegsSize - CPURegSize : 0;
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000173
Bruno Cardoso Lopesbbe51362008-08-06 06:14:43 +0000174 // Print CPUBitmask
Chris Lattner35c33bd2010-04-04 04:47:45 +0000175 O << "\t.mask \t"; printHex32(CPUBitmask, O);
Akira Hatanakaf8928c02011-05-23 20:34:30 +0000176 O << ',' << CPUTopSavedRegOff << '\n';
Bruno Cardoso Lopesbbe51362008-08-06 06:14:43 +0000177
178 // Print FPUBitmask
Akira Hatanakaf8928c02011-05-23 20:34:30 +0000179 O << "\t.fmask\t"; printHex32(FPUBitmask, O);
180 O << "," << FPUTopSavedRegOff << '\n';
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000181}
182
183// Print a 32 bit hex number with all numbers.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000184void MipsAsmPrinter::printHex32(unsigned Value, raw_ostream &O) {
Owen Andersoncb371882008-08-21 00:14:44 +0000185 O << "0x";
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000186 for (int i = 7; i >= 0; i--)
Benjamin Kramer59085362011-11-06 20:37:06 +0000187 O.write_hex((Value & (0xF << (i*4))) >> (i*4));
Bruno Cardoso Lopesa4e82002007-07-11 23:24:41 +0000188}
189
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000190//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000191// Frame and Set directives
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000192//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000193
194/// Frame Directive
Chris Lattner9d7efd32010-04-04 07:05:53 +0000195void MipsAsmPrinter::emitFrameDirective() {
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000196 const TargetRegisterInfo &RI = *TM.getRegisterInfo();
197
Chris Lattnera34103f2010-01-28 06:22:43 +0000198 unsigned stackReg = RI.getFrameRegister(*MF);
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000199 unsigned returnReg = RI.getRARegister();
Chris Lattnera34103f2010-01-28 06:22:43 +0000200 unsigned stackSize = MF->getFrameInfo()->getStackSize();
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000201
Jia Liubb481f82012-02-28 07:46:26 +0000202 if (OutStreamer.hasRawTextSupport())
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +0000203 OutStreamer.EmitRawText("\t.frame\t$" +
Benjamin Kramer59085362011-11-06 20:37:06 +0000204 StringRef(MipsInstPrinter::getRegisterName(stackReg)).lower() +
Akira Hatanaka794bf172011-07-07 23:56:50 +0000205 "," + Twine(stackSize) + ",$" +
Benjamin Kramer59085362011-11-06 20:37:06 +0000206 StringRef(MipsInstPrinter::getRegisterName(returnReg)).lower());
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000207}
208
209/// Emit Set directives.
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000210const char *MipsAsmPrinter::getCurrentABIString() const {
Chris Lattner9d7efd32010-04-04 07:05:53 +0000211 switch (Subtarget->getTargetABI()) {
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000212 case MipsSubtarget::O32: return "abi32";
Chris Lattner9d7efd32010-04-04 07:05:53 +0000213 case MipsSubtarget::N32: return "abiN32";
214 case MipsSubtarget::N64: return "abi64";
215 case MipsSubtarget::EABI: return "eabi32"; // TODO: handle eabi64
Ahmed Charlesb0934ab2012-02-19 11:37:01 +0000216 default: llvm_unreachable("Unknown Mips ABI");;
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000217 }
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000218}
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000219
Chris Lattner50060712010-01-27 23:23:58 +0000220void MipsAsmPrinter::EmitFunctionEntryLabel() {
Akira Hatanakac7843952012-05-24 18:37:43 +0000221 if (OutStreamer.hasRawTextSupport()) {
222 if (Subtarget->inMips16Mode())
223 OutStreamer.EmitRawText(StringRef("\t.set\tmips16"));
224 else
225 OutStreamer.EmitRawText(StringRef("\t.set\tnomips16"));
Akira Hatanaka942918d2012-06-13 02:41:14 +0000226 // leave out until FSF available gas has micromips changes
227 // OutStreamer.EmitRawText(StringRef("\t.set\tnomicromips"));
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +0000228 OutStreamer.EmitRawText("\t.ent\t" + Twine(CurrentFnSym->getName()));
Akira Hatanakac7843952012-05-24 18:37:43 +0000229 }
Chris Lattner50060712010-01-27 23:23:58 +0000230 OutStreamer.EmitLabel(CurrentFnSym);
231}
232
Chris Lattnera34103f2010-01-28 06:22:43 +0000233/// EmitFunctionBodyStart - Targets can override this to emit stuff before
234/// the first basic block in the function.
235void MipsAsmPrinter::EmitFunctionBodyStart() {
Akira Hatanakaf93b8632012-03-28 00:22:50 +0000236 MCInstLowering.Initialize(Mang, &MF->getContext());
237
Chris Lattner9d7efd32010-04-04 07:05:53 +0000238 emitFrameDirective();
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000239
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +0000240 if (OutStreamer.hasRawTextSupport()) {
241 SmallString<128> Str;
242 raw_svector_ostream OS(Str);
243 printSavedRegsBitmask(OS);
244 OutStreamer.EmitRawText(OS.str());
Akira Hatanakaf93b8632012-03-28 00:22:50 +0000245
246 OutStreamer.EmitRawText(StringRef("\t.set\tnoreorder"));
Akira Hatanakaf93b8632012-03-28 00:22:50 +0000247 OutStreamer.EmitRawText(StringRef("\t.set\tnomacro"));
248 if (MipsFI->getEmitNOAT())
249 OutStreamer.EmitRawText(StringRef("\t.set\tnoat"));
Akira Hatanaka4147e4d2012-05-12 00:48:43 +0000250 }
Chris Lattnera34103f2010-01-28 06:22:43 +0000251}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000252
Chris Lattnera34103f2010-01-28 06:22:43 +0000253/// EmitFunctionBodyEnd - Targets can override this to emit stuff after
254/// the last basic block in the function.
255void MipsAsmPrinter::EmitFunctionBodyEnd() {
Chris Lattner745ec062010-01-28 01:48:52 +0000256 // There are instruction for this macros, but they must
257 // always be at the function end, and we can't emit and
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000258 // break with BB logic.
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +0000259 if (OutStreamer.hasRawTextSupport()) {
Akira Hatanakaf93b8632012-03-28 00:22:50 +0000260 if (MipsFI->getEmitNOAT())
261 OutStreamer.EmitRawText(StringRef("\t.set\tat"));
262
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +0000263 OutStreamer.EmitRawText(StringRef("\t.set\tmacro"));
264 OutStreamer.EmitRawText(StringRef("\t.set\treorder"));
265 OutStreamer.EmitRawText("\t.end\t" + Twine(CurrentFnSym->getName()));
266 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000267}
268
Bruno Cardoso Lopes46773792010-07-20 08:37:04 +0000269/// isBlockOnlyReachableByFallthough - Return true if the basic block has
270/// exactly one predecessor and the control transfer mechanism between
271/// the predecessor and this block is a fall-through.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000272bool MipsAsmPrinter::isBlockOnlyReachableByFallthrough(const MachineBasicBlock*
273 MBB) const {
Bruno Cardoso Lopes46773792010-07-20 08:37:04 +0000274 // The predecessor has to be immediately before this block.
275 const MachineBasicBlock *Pred = *MBB->pred_begin();
276
277 // If the predecessor is a switch statement, assume a jump table
278 // implementation, so it is not a fall through.
279 if (const BasicBlock *bb = Pred->getBasicBlock())
280 if (isa<SwitchInst>(bb->getTerminator()))
281 return false;
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000282
Akira Hatanakaa4485c42011-04-01 18:57:38 +0000283 // If this is a landing pad, it isn't a fall through. If it has no preds,
284 // then nothing falls through to it.
285 if (MBB->isLandingPad() || MBB->pred_empty())
286 return false;
287
288 // If there isn't exactly one predecessor, it can't be a fall through.
289 MachineBasicBlock::const_pred_iterator PI = MBB->pred_begin(), PI2 = PI;
290 ++PI2;
Jia Liubb481f82012-02-28 07:46:26 +0000291
Akira Hatanakaa4485c42011-04-01 18:57:38 +0000292 if (PI2 != MBB->pred_end())
Jia Liubb481f82012-02-28 07:46:26 +0000293 return false;
Akira Hatanakaa4485c42011-04-01 18:57:38 +0000294
295 // The predecessor has to be immediately before this block.
296 if (!Pred->isLayoutSuccessor(MBB))
297 return false;
Jia Liubb481f82012-02-28 07:46:26 +0000298
Akira Hatanakaa4485c42011-04-01 18:57:38 +0000299 // If the block is completely empty, then it definitely does fall through.
300 if (Pred->empty())
301 return true;
Jia Liubb481f82012-02-28 07:46:26 +0000302
Akira Hatanakaa4485c42011-04-01 18:57:38 +0000303 // Otherwise, check the last instruction.
304 // Check if the last terminator is an unconditional branch.
305 MachineBasicBlock::const_iterator I = Pred->end();
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000306 while (I != Pred->begin() && !(--I)->isTerminator()) ;
Akira Hatanakaa4485c42011-04-01 18:57:38 +0000307
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000308 return !I->isBarrier();
Bruno Cardoso Lopes46773792010-07-20 08:37:04 +0000309}
310
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +0000311// Print out an operand for an inline asm expression.
Eric Christopher05b7a502012-05-10 21:48:22 +0000312bool MipsAsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNum,
Chris Lattnerc75c0282010-04-04 05:29:35 +0000313 unsigned AsmVariant,const char *ExtraCode,
314 raw_ostream &O) {
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +0000315 // Does this asm operand have a single letter operand modifier?
Eric Christopher05b7a502012-05-10 21:48:22 +0000316 if (ExtraCode && ExtraCode[0]) {
317 if (ExtraCode[1] != 0) return true; // Unknown modifier.
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +0000318
Eric Christopher05b7a502012-05-10 21:48:22 +0000319 const MachineOperand &MO = MI->getOperand(OpNum);
320 switch (ExtraCode[0]) {
Eric Christopher75f89b52012-05-19 00:51:56 +0000321 default:
Jack Carterd5e11ad2012-06-21 17:14:46 +0000322 // See if this is a generic print operand
323 return AsmPrinter::PrintAsmOperand(MI,OpNum,AsmVariant,ExtraCode,O);
Eric Christopher75f89b52012-05-19 00:51:56 +0000324 case 'X': // hex const int
325 if ((MO.getType()) != MachineOperand::MO_Immediate)
326 return true;
327 O << "0x" << StringRef(utohexstr(MO.getImm())).lower();
328 return false;
329 case 'x': // hex const int (low 16 bits)
330 if ((MO.getType()) != MachineOperand::MO_Immediate)
331 return true;
332 O << "0x" << StringRef(utohexstr(MO.getImm() & 0xffff)).lower();
333 return false;
334 case 'd': // decimal const int
335 if ((MO.getType()) != MachineOperand::MO_Immediate)
336 return true;
337 O << MO.getImm();
338 return false;
Eric Christopher6ab75b42012-05-30 19:05:19 +0000339 case 'm': // decimal const int minus 1
340 if ((MO.getType()) != MachineOperand::MO_Immediate)
341 return true;
342 O << MO.getImm() - 1;
343 return false;
Jack Carterf38ad8e2012-06-28 20:46:26 +0000344 case 'z': {
345 // $0 if zero, regular printing otherwise
Jack Carter7c3cd4d2012-06-28 01:33:40 +0000346 if (MO.getType() != MachineOperand::MO_Immediate)
347 return true;
348 int64_t Val = MO.getImm();
349 if (Val)
350 O << Val;
351 else
352 O << "$0";
353 return false;
354 }
Jack Carterbb789302012-07-10 22:41:20 +0000355 case 'D': // Second part of a double word register operand
356 case 'L': // Low order register of a double word register operand
Jack Cartera0f14af2012-07-18 06:41:36 +0000357 case 'M': // High order register of a double word register operand
Jack Carterbb789302012-07-10 22:41:20 +0000358 {
Jack Carter244a84e2012-07-05 23:58:21 +0000359 if (OpNum == 0)
360 return true;
361 const MachineOperand &FlagsOP = MI->getOperand(OpNum - 1);
362 if (!FlagsOP.isImm())
363 return true;
364 unsigned Flags = FlagsOP.getImm();
365 unsigned NumVals = InlineAsm::getNumOperandRegisters(Flags);
Jack Carter020f07f2012-07-06 02:44:22 +0000366 // Number of registers represented by this operand. We are looking
367 // for 2 for 32 bit mode and 1 for 64 bit mode.
Jack Carter244a84e2012-07-05 23:58:21 +0000368 if (NumVals != 2) {
Jack Carter020f07f2012-07-06 02:44:22 +0000369 if (Subtarget->isGP64bit() && NumVals == 1 && MO.isReg()) {
Jack Carter244a84e2012-07-05 23:58:21 +0000370 unsigned Reg = MO.getReg();
371 O << '$' << MipsInstPrinter::getRegisterName(Reg);
372 return false;
373 }
374 return true;
375 }
Jack Carter9a119942012-07-11 21:41:49 +0000376
377 unsigned RegOp = OpNum;
378 if (!Subtarget->isGP64bit()){
Jack Carterbb789302012-07-10 22:41:20 +0000379 // Endianess reverses which register holds the high or low value
Jack Cartera0f14af2012-07-18 06:41:36 +0000380 // between M and L.
Jack Carterbb789302012-07-10 22:41:20 +0000381 switch(ExtraCode[0]) {
Jack Cartera0f14af2012-07-18 06:41:36 +0000382 case 'M':
383 RegOp = (Subtarget->isLittle()) ? OpNum + 1 : OpNum;
Jack Carterbb789302012-07-10 22:41:20 +0000384 break;
385 case 'L':
Jack Cartera0f14af2012-07-18 06:41:36 +0000386 RegOp = (Subtarget->isLittle()) ? OpNum : OpNum + 1;
387 break;
388 case 'D': // Always the second part
389 RegOp = OpNum + 1;
Jack Carterbb789302012-07-10 22:41:20 +0000390 }
391 if (RegOp >= MI->getNumOperands())
392 return true;
393 const MachineOperand &MO = MI->getOperand(RegOp);
394 if (!MO.isReg())
395 return true;
396 unsigned Reg = MO.getReg();
397 O << '$' << MipsInstPrinter::getRegisterName(Reg);
398 return false;
Jack Carter244a84e2012-07-05 23:58:21 +0000399 }
Eric Christopher05b7a502012-05-10 21:48:22 +0000400 }
Jack Carter020f07f2012-07-06 02:44:22 +0000401 }
402 }
Eric Christopher05b7a502012-05-10 21:48:22 +0000403
404 printOperand(MI, OpNum, O);
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +0000405 return false;
406}
407
Akira Hatanaka21afc632011-06-21 00:40:49 +0000408bool MipsAsmPrinter::PrintAsmMemoryOperand(const MachineInstr *MI,
409 unsigned OpNum, unsigned AsmVariant,
410 const char *ExtraCode,
411 raw_ostream &O) {
412 if (ExtraCode && ExtraCode[0])
Jack Carter7c3cd4d2012-06-28 01:33:40 +0000413 return true; // Unknown modifier.
Jia Liubb481f82012-02-28 07:46:26 +0000414
Akira Hatanaka21afc632011-06-21 00:40:49 +0000415 const MachineOperand &MO = MI->getOperand(OpNum);
416 assert(MO.isReg() && "unexpected inline asm memory operand");
Akira Hatanaka794bf172011-07-07 23:56:50 +0000417 O << "0($" << MipsInstPrinter::getRegisterName(MO.getReg()) << ")";
Jack Carter7c3cd4d2012-06-28 01:33:40 +0000418
Akira Hatanaka21afc632011-06-21 00:40:49 +0000419 return false;
420}
421
Chris Lattner35c33bd2010-04-04 04:47:45 +0000422void MipsAsmPrinter::printOperand(const MachineInstr *MI, int opNum,
423 raw_ostream &O) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000424 const MachineOperand &MO = MI->getOperand(opNum);
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000425 bool closeP = false;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000426
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000427 if (MO.getTargetFlags())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000428 closeP = true;
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000429
430 switch(MO.getTargetFlags()) {
431 case MipsII::MO_GPREL: O << "%gp_rel("; break;
432 case MipsII::MO_GOT_CALL: O << "%call16("; break;
Akira Hatanakae2e436a2011-04-01 21:41:06 +0000433 case MipsII::MO_GOT: O << "%got("; break;
434 case MipsII::MO_ABS_HI: O << "%hi("; break;
435 case MipsII::MO_ABS_LO: O << "%lo("; break;
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +0000436 case MipsII::MO_TLSGD: O << "%tlsgd("; break;
437 case MipsII::MO_GOTTPREL: O << "%gottprel("; break;
438 case MipsII::MO_TPREL_HI: O << "%tprel_hi("; break;
439 case MipsII::MO_TPREL_LO: O << "%tprel_lo("; break;
Akira Hatanakae33ca9c2011-09-22 03:09:07 +0000440 case MipsII::MO_GPOFF_HI: O << "%hi(%neg(%gp_rel("; break;
441 case MipsII::MO_GPOFF_LO: O << "%lo(%neg(%gp_rel("; break;
442 case MipsII::MO_GOT_DISP: O << "%got_disp("; break;
443 case MipsII::MO_GOT_PAGE: O << "%got_page("; break;
444 case MipsII::MO_GOT_OFST: O << "%got_ofst("; break;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000445 }
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000446
Chris Lattner762ccea2009-09-13 20:31:40 +0000447 switch (MO.getType()) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000448 case MachineOperand::MO_Register:
Akira Hatanaka794bf172011-07-07 23:56:50 +0000449 O << '$'
Benjamin Kramer59085362011-11-06 20:37:06 +0000450 << StringRef(MipsInstPrinter::getRegisterName(MO.getReg())).lower();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000451 break;
452
453 case MachineOperand::MO_Immediate:
Akira Hatanakace98deb2011-05-24 21:22:21 +0000454 O << MO.getImm();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000455 break;
456
457 case MachineOperand::MO_MachineBasicBlock:
Chris Lattner1b2eb0e2010-03-13 21:04:28 +0000458 O << *MO.getMBB()->getSymbol();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000459 return;
460
461 case MachineOperand::MO_GlobalAddress:
Chris Lattnerd62f1b42010-03-12 21:19:23 +0000462 O << *Mang->getSymbol(MO.getGlobal());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000463 break;
464
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000465 case MachineOperand::MO_BlockAddress: {
Akira Hatanaka864f6602012-06-14 21:10:56 +0000466 MCSymbol *BA = GetBlockAddressSymbol(MO.getBlockAddress());
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000467 O << BA->getName();
468 break;
469 }
470
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000471 case MachineOperand::MO_ExternalSymbol:
Chris Lattner10b318b2010-01-17 21:43:43 +0000472 O << *GetExternalSymbolSymbol(MO.getSymbolName());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000473 break;
474
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000475 case MachineOperand::MO_JumpTableIndex:
Chris Lattner33adcfb2009-08-22 21:43:10 +0000476 O << MAI->getPrivateGlobalPrefix() << "JTI" << getFunctionNumber()
Chris Lattner12164412010-01-16 00:21:18 +0000477 << '_' << MO.getIndex();
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000478 break;
479
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000480 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner33adcfb2009-08-22 21:43:10 +0000481 O << MAI->getPrivateGlobalPrefix() << "CPI"
Chris Lattner8aa797a2007-12-30 23:10:15 +0000482 << getFunctionNumber() << "_" << MO.getIndex();
Bruno Cardoso Lopes2045c472009-11-19 06:06:13 +0000483 if (MO.getOffset())
484 O << "+" << MO.getOffset();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000485 break;
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000486
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000487 default:
Torok Edwinc23197a2009-07-14 16:55:14 +0000488 llvm_unreachable("<unknown operand type>");
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000489 }
490
491 if (closeP) O << ")";
492}
493
Chris Lattner35c33bd2010-04-04 04:47:45 +0000494void MipsAsmPrinter::printUnsignedImm(const MachineInstr *MI, int opNum,
495 raw_ostream &O) {
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000496 const MachineOperand &MO = MI->getOperand(opNum);
Devang Patela00adba2010-04-27 22:24:37 +0000497 if (MO.isImm())
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000498 O << (unsigned short int)MO.getImm();
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000499 else
Chris Lattner35c33bd2010-04-04 04:47:45 +0000500 printOperand(MI, opNum, O);
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000501}
502
503void MipsAsmPrinter::
Akira Hatanaka03236be2011-07-07 20:54:20 +0000504printMemOperand(const MachineInstr *MI, int opNum, raw_ostream &O) {
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000505 // Load/Store memory operands -- imm($reg)
506 // If PIC target the target is loaded as the
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000507 // pattern lw $25,%call16($28)
Chris Lattner35c33bd2010-04-04 04:47:45 +0000508 printOperand(MI, opNum+1, O);
Akira Hatanakad3ac47f2011-07-07 18:57:00 +0000509 O << "(";
510 printOperand(MI, opNum, O);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000511 O << ")";
512}
513
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000514void MipsAsmPrinter::
Akira Hatanaka03236be2011-07-07 20:54:20 +0000515printMemOperandEA(const MachineInstr *MI, int opNum, raw_ostream &O) {
516 // when using stack locations for not load/store instructions
517 // print the same way as all normal 3 operand instructions.
518 printOperand(MI, opNum, O);
519 O << ", ";
520 printOperand(MI, opNum+1, O);
521 return;
522}
523
524void MipsAsmPrinter::
Chris Lattner35c33bd2010-04-04 04:47:45 +0000525printFCCOperand(const MachineInstr *MI, int opNum, raw_ostream &O,
526 const char *Modifier) {
Akira Hatanaka864f6602012-06-14 21:10:56 +0000527 const MachineOperand &MO = MI->getOperand(opNum);
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000528 O << Mips::MipsFCCToString((Mips::CondCode)MO.getImm());
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000529}
530
Bob Wilson812209a2009-09-30 22:06:26 +0000531void MipsAsmPrinter::EmitStartOfAsmFile(Module &M) {
Chris Lattner6c2f9e12009-08-19 05:49:37 +0000532 // FIXME: Use SwitchSection.
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000533
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000534 // Tell the assembler which ABI we are using
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +0000535 if (OutStreamer.hasRawTextSupport())
Akira Hatanaka82099682011-12-19 19:52:25 +0000536 OutStreamer.EmitRawText("\t.section .mdebug." +
537 Twine(getCurrentABIString()));
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000538
539 // TODO: handle O64 ABI
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +0000540 if (OutStreamer.hasRawTextSupport()) {
541 if (Subtarget->isABI_EABI()) {
542 if (Subtarget->isGP32bit())
543 OutStreamer.EmitRawText(StringRef("\t.section .gcc_compiled_long32"));
544 else
545 OutStreamer.EmitRawText(StringRef("\t.section .gcc_compiled_long64"));
546 }
Benjamin Kramer75e818a2010-04-05 10:17:15 +0000547 }
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000548
549 // return to previous section
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +0000550 if (OutStreamer.hasRawTextSupport())
551 OutStreamer.EmitRawText(StringRef("\t.previous"));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000552}
553
Akira Hatanakac4f24eb2011-07-01 01:04:43 +0000554MachineLocation
555MipsAsmPrinter::getDebugValueLocation(const MachineInstr *MI) const {
556 // Handles frame addresses emitted in MipsInstrInfo::emitFrameIndexDebugValue.
557 assert(MI->getNumOperands() == 4 && "Invalid no. of machine operands!");
558 assert(MI->getOperand(0).isReg() && MI->getOperand(1).isImm() &&
559 "Unexpected MachineOperand types");
560 return MachineLocation(MI->getOperand(0).getReg(),
561 MI->getOperand(1).getImm());
562}
563
564void MipsAsmPrinter::PrintDebugValueComment(const MachineInstr *MI,
565 raw_ostream &OS) {
566 // TODO: implement
567}
568
Bob Wilsona96751f2009-06-23 23:59:40 +0000569// Force static initialization.
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000570extern "C" void LLVMInitializeMipsAsmPrinter() {
Daniel Dunbar0c795d62009-07-25 06:49:55 +0000571 RegisterAsmPrinter<MipsAsmPrinter> X(TheMipsTarget);
572 RegisterAsmPrinter<MipsAsmPrinter> Y(TheMipselTarget);
Akira Hatanaka24648102011-09-21 03:00:58 +0000573 RegisterAsmPrinter<MipsAsmPrinter> A(TheMips64Target);
574 RegisterAsmPrinter<MipsAsmPrinter> B(TheMips64elTarget);
Daniel Dunbar51b198a2009-07-15 20:24:03 +0000575}