Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1 | //===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===// |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file was developed by the "Instituto Nokia de Tecnologia" and |
| 6 | // is distributed under the University of Illinois Open Source |
| 7 | // License. See LICENSE.TXT for details. |
| 8 | // |
| 9 | //===----------------------------------------------------------------------===// |
| 10 | // |
| 11 | // This file describes the ARM instructions in TableGen format. |
| 12 | // |
| 13 | //===----------------------------------------------------------------------===// |
| 14 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 15 | //===----------------------------------------------------------------------===// |
| 16 | // ARM specific DAG Nodes. |
| 17 | // |
Rafael Espindola | 7cca7c5 | 2006-09-11 17:25:40 +0000 | [diff] [blame] | 18 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 19 | // Type profiles. |
| 20 | def SDT_ARMCallSeq : SDTypeProfile<0, 1, [ SDTCisVT<0, i32> ]>; |
Rafael Espindola | 6e8c649 | 2006-11-08 17:07:32 +0000 | [diff] [blame] | 21 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 22 | def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>; |
Rafael Espindola | 32bd5f4 | 2006-10-17 18:04:53 +0000 | [diff] [blame] | 23 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 24 | def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisInt<0>]>; |
Rafael Espindola | 7cca7c5 | 2006-09-11 17:25:40 +0000 | [diff] [blame] | 25 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 26 | def SDT_ARMCMov : SDTypeProfile<1, 3, |
| 27 | [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, |
| 28 | SDTCisVT<3, i32>]>; |
Rafael Espindola | 6e8c649 | 2006-11-08 17:07:32 +0000 | [diff] [blame] | 29 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 30 | def SDT_ARMBrcond : SDTypeProfile<0, 2, |
| 31 | [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>; |
| 32 | |
| 33 | def SDT_ARMBrJT : SDTypeProfile<0, 3, |
| 34 | [SDTCisPtrTy<0>, SDTCisVT<1, i32>, |
| 35 | SDTCisVT<2, i32>]>; |
| 36 | |
| 37 | def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>; |
| 38 | |
| 39 | def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>, |
| 40 | SDTCisPtrTy<1>, SDTCisVT<2, i32>]>; |
| 41 | |
| 42 | // Node definitions. |
| 43 | def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 44 | def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>; |
| 45 | |
| 46 | def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeq, |
| 47 | [SDNPHasChain, SDNPOutFlag]>; |
| 48 | def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeq, |
| 49 | [SDNPHasChain, SDNPOutFlag]>; |
| 50 | |
| 51 | def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall, |
| 52 | [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>; |
| 53 | def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall, |
| 54 | [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>; |
| 55 | |
| 56 | def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTRet, |
| 57 | [SDNPHasChain, SDNPOptInFlag]>; |
| 58 | |
| 59 | def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov, |
| 60 | [SDNPInFlag]>; |
| 61 | def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov, |
| 62 | [SDNPInFlag]>; |
| 63 | |
| 64 | def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond, |
| 65 | [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>; |
| 66 | |
| 67 | def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT, |
| 68 | [SDNPHasChain]>; |
| 69 | |
| 70 | def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp, |
| 71 | [SDNPOutFlag]>; |
| 72 | |
| 73 | def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>; |
| 74 | |
| 75 | def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>; |
| 76 | def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>; |
| 77 | def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>; |
Rafael Espindola | 32bd5f4 | 2006-10-17 18:04:53 +0000 | [diff] [blame] | 78 | |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 79 | //===----------------------------------------------------------------------===// |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 80 | // ARM Instruction Predicate Definitions. |
| 81 | // |
| 82 | def HasV5T : Predicate<"Subtarget->hasV5TOps()">; |
| 83 | def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">; |
| 84 | def HasV6 : Predicate<"Subtarget->hasV6Ops()">; |
| 85 | def IsThumb : Predicate<"Subtarget->isThumb()">; |
| 86 | def IsARM : Predicate<"!Subtarget->isThumb()">; |
| 87 | |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 88 | //===----------------------------------------------------------------------===// |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 89 | // ARM Flag Definitions. |
| 90 | |
| 91 | class RegConstraint<string C> { |
| 92 | string Constraints = C; |
| 93 | } |
| 94 | |
| 95 | //===----------------------------------------------------------------------===// |
| 96 | // ARM specific transformation functions and pattern fragments. |
| 97 | // |
| 98 | |
| 99 | // so_imm_XFORM - Return a so_imm value packed into the format described for |
| 100 | // so_imm def below. |
| 101 | def so_imm_XFORM : SDNodeXForm<imm, [{ |
| 102 | return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(N->getValue()), |
| 103 | MVT::i32); |
| 104 | }]>; |
| 105 | |
| 106 | // so_imm_neg_XFORM - Return a so_imm value packed into the format described for |
| 107 | // so_imm_neg def below. |
| 108 | def so_imm_neg_XFORM : SDNodeXForm<imm, [{ |
| 109 | return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(-(int)N->getValue()), |
| 110 | MVT::i32); |
| 111 | }]>; |
| 112 | |
| 113 | // so_imm_not_XFORM - Return a so_imm value packed into the format described for |
| 114 | // so_imm_not def below. |
| 115 | def so_imm_not_XFORM : SDNodeXForm<imm, [{ |
| 116 | return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(~(int)N->getValue()), |
| 117 | MVT::i32); |
| 118 | }]>; |
| 119 | |
| 120 | // rot_imm predicate - True if the 32-bit immediate is equal to 8, 16, or 24. |
| 121 | def rot_imm : PatLeaf<(i32 imm), [{ |
| 122 | int32_t v = (int32_t)N->getValue(); |
| 123 | return v == 8 || v == 16 || v == 24; |
| 124 | }]>; |
| 125 | |
| 126 | /// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15]. |
| 127 | def imm1_15 : PatLeaf<(i32 imm), [{ |
| 128 | return (int32_t)N->getValue() >= 1 && (int32_t)N->getValue() < 16; |
| 129 | }]>; |
| 130 | |
| 131 | /// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31]. |
| 132 | def imm16_31 : PatLeaf<(i32 imm), [{ |
| 133 | return (int32_t)N->getValue() >= 16 && (int32_t)N->getValue() < 32; |
| 134 | }]>; |
| 135 | |
| 136 | def so_imm_neg : |
| 137 | PatLeaf<(imm), [{ return ARM_AM::getSOImmVal(-(int)N->getValue()) != -1; }], |
| 138 | so_imm_neg_XFORM>; |
| 139 | |
| 140 | def so_imm_not : |
| 141 | PatLeaf<(imm), [{ return ARM_AM::getSOImmVal(~(int)N->getValue()) != -1; }], |
| 142 | so_imm_not_XFORM>; |
| 143 | |
| 144 | // sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits. |
| 145 | def sext_16_node : PatLeaf<(i32 GPR:$a), [{ |
| 146 | return TLI.ComputeNumSignBits(SDOperand(N,0)) >= 17; |
| 147 | }]>; |
| 148 | |
| 149 | |
| 150 | // Break so_imm's up into two pieces. This handles immediates with up to 16 |
| 151 | // bits set in them. This uses so_imm2part to match and so_imm2part_[12] to |
| 152 | // get the first/second pieces. |
| 153 | def so_imm2part : PatLeaf<(imm), [{ |
| 154 | return ARM_AM::isSOImmTwoPartVal((unsigned)N->getValue()); |
| 155 | }]>; |
| 156 | |
| 157 | def so_imm2part_1 : SDNodeXForm<imm, [{ |
| 158 | unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getValue()); |
| 159 | return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(V), MVT::i32); |
| 160 | }]>; |
| 161 | |
| 162 | def so_imm2part_2 : SDNodeXForm<imm, [{ |
| 163 | unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getValue()); |
| 164 | return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(V), MVT::i32); |
| 165 | }]>; |
| 166 | |
| 167 | |
| 168 | |
| 169 | //===----------------------------------------------------------------------===// |
| 170 | // Operand Definitions. |
| 171 | // |
| 172 | |
| 173 | // Branch target. |
| 174 | def brtarget : Operand<OtherVT>; |
| 175 | |
| 176 | // Operand for printing out a condition code. |
| 177 | def CCOp : Operand<i32> { |
| 178 | let PrintMethod = "printCCOperand"; |
| 179 | } |
| 180 | |
| 181 | // A list of registers separated by comma. Used by load/store multiple. |
| 182 | def reglist : Operand<i32> { |
| 183 | let PrintMethod = "printRegisterList"; |
| 184 | } |
| 185 | |
| 186 | // An operand for the CONSTPOOL_ENTRY pseudo-instruction. |
| 187 | def cpinst_operand : Operand<i32> { |
| 188 | let PrintMethod = "printCPInstOperand"; |
| 189 | } |
| 190 | |
| 191 | def jtblock_operand : Operand<i32> { |
| 192 | let PrintMethod = "printJTBlockOperand"; |
| 193 | } |
| 194 | |
| 195 | // Local PC labels. |
| 196 | def pclabel : Operand<i32> { |
| 197 | let PrintMethod = "printPCLabel"; |
| 198 | } |
| 199 | |
| 200 | // shifter_operand operands: so_reg and so_imm. |
| 201 | def so_reg : Operand<i32>, // reg reg imm |
| 202 | ComplexPattern<i32, 3, "SelectShifterOperandReg", |
| 203 | [shl,srl,sra,rotr]> { |
| 204 | let PrintMethod = "printSORegOperand"; |
| 205 | let MIOperandInfo = (ops GPR, GPR, i32imm); |
| 206 | } |
| 207 | |
| 208 | // so_imm - Match a 32-bit shifter_operand immediate operand, which is an |
| 209 | // 8-bit immediate rotated by an arbitrary number of bits. so_imm values are |
| 210 | // represented in the imm field in the same 12-bit form that they are encoded |
| 211 | // into so_imm instructions: the 8-bit immediate is the least significant bits |
| 212 | // [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11]. |
| 213 | def so_imm : Operand<i32>, |
| 214 | PatLeaf<(imm), |
| 215 | [{ return ARM_AM::getSOImmVal(N->getValue()) != -1; }], |
| 216 | so_imm_XFORM> { |
| 217 | let PrintMethod = "printSOImmOperand"; |
| 218 | } |
| 219 | |
| 220 | |
| 221 | // Define ARM specific addressing modes. |
| 222 | |
| 223 | // addrmode2 := reg +/- reg shop imm |
| 224 | // addrmode2 := reg +/- imm12 |
| 225 | // |
| 226 | def addrmode2 : Operand<i32>, |
| 227 | ComplexPattern<i32, 3, "SelectAddrMode2", []> { |
| 228 | let PrintMethod = "printAddrMode2Operand"; |
| 229 | let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm); |
| 230 | } |
| 231 | |
| 232 | def am2offset : Operand<i32>, |
| 233 | ComplexPattern<i32, 2, "SelectAddrMode2Offset", []> { |
| 234 | let PrintMethod = "printAddrMode2OffsetOperand"; |
| 235 | let MIOperandInfo = (ops GPR, i32imm); |
| 236 | } |
| 237 | |
| 238 | // addrmode3 := reg +/- reg |
| 239 | // addrmode3 := reg +/- imm8 |
| 240 | // |
| 241 | def addrmode3 : Operand<i32>, |
| 242 | ComplexPattern<i32, 3, "SelectAddrMode3", []> { |
| 243 | let PrintMethod = "printAddrMode3Operand"; |
| 244 | let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm); |
| 245 | } |
| 246 | |
| 247 | def am3offset : Operand<i32>, |
| 248 | ComplexPattern<i32, 2, "SelectAddrMode3Offset", []> { |
| 249 | let PrintMethod = "printAddrMode3OffsetOperand"; |
| 250 | let MIOperandInfo = (ops GPR, i32imm); |
| 251 | } |
| 252 | |
| 253 | // addrmode4 := reg, <mode|W> |
| 254 | // |
| 255 | def addrmode4 : Operand<i32>, |
| 256 | ComplexPattern<i32, 2, "", []> { |
| 257 | let PrintMethod = "printAddrMode4Operand"; |
| 258 | let MIOperandInfo = (ops GPR, i32imm); |
| 259 | } |
| 260 | |
| 261 | // addrmode5 := reg +/- imm8*4 |
| 262 | // |
| 263 | def addrmode5 : Operand<i32>, |
| 264 | ComplexPattern<i32, 2, "SelectAddrMode5", []> { |
| 265 | let PrintMethod = "printAddrMode5Operand"; |
| 266 | let MIOperandInfo = (ops GPR, i32imm); |
| 267 | } |
| 268 | |
| 269 | // addrmodepc := pc + reg |
| 270 | // |
| 271 | def addrmodepc : Operand<i32>, |
| 272 | ComplexPattern<i32, 2, "SelectAddrModePC", []> { |
| 273 | let PrintMethod = "printAddrModePCOperand"; |
| 274 | let MIOperandInfo = (ops GPR, i32imm); |
| 275 | } |
| 276 | |
| 277 | //===----------------------------------------------------------------------===// |
| 278 | // ARM Instruction flags. These need to match ARMInstrInfo.h. |
| 279 | // |
| 280 | |
| 281 | // Addressing mode. |
| 282 | class AddrMode<bits<4> val> { |
| 283 | bits<4> Value = val; |
| 284 | } |
| 285 | def AddrModeNone : AddrMode<0>; |
| 286 | def AddrMode1 : AddrMode<1>; |
| 287 | def AddrMode2 : AddrMode<2>; |
| 288 | def AddrMode3 : AddrMode<3>; |
| 289 | def AddrMode4 : AddrMode<4>; |
| 290 | def AddrMode5 : AddrMode<5>; |
| 291 | def AddrModeT1 : AddrMode<6>; |
| 292 | def AddrModeT2 : AddrMode<7>; |
| 293 | def AddrModeT4 : AddrMode<8>; |
| 294 | def AddrModeTs : AddrMode<9>; |
| 295 | |
| 296 | // Instruction size. |
| 297 | class SizeFlagVal<bits<3> val> { |
| 298 | bits<3> Value = val; |
| 299 | } |
| 300 | def SizeInvalid : SizeFlagVal<0>; // Unset. |
| 301 | def SizeSpecial : SizeFlagVal<1>; // Pseudo or special. |
| 302 | def Size8Bytes : SizeFlagVal<2>; |
| 303 | def Size4Bytes : SizeFlagVal<3>; |
| 304 | def Size2Bytes : SizeFlagVal<4>; |
| 305 | |
| 306 | // Load / store index mode. |
| 307 | class IndexMode<bits<2> val> { |
| 308 | bits<2> Value = val; |
| 309 | } |
| 310 | def IndexModeNone : IndexMode<0>; |
| 311 | def IndexModePre : IndexMode<1>; |
| 312 | def IndexModePost : IndexMode<2>; |
| 313 | |
| 314 | //===----------------------------------------------------------------------===// |
| 315 | // ARM Instruction templates. |
| 316 | // |
| 317 | |
| 318 | // ARMPat - Same as Pat<>, but requires that the compiler be in ARM mode. |
| 319 | class ARMPat<dag pattern, dag result> : Pat<pattern, result> { |
| 320 | list<Predicate> Predicates = [IsARM]; |
| 321 | } |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 322 | class ARMV5TEPat<dag pattern, dag result> : Pat<pattern, result> { |
| 323 | list<Predicate> Predicates = [IsARM, HasV5TE]; |
| 324 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 325 | class ARMV6Pat<dag pattern, dag result> : Pat<pattern, result> { |
| 326 | list<Predicate> Predicates = [IsARM, HasV6]; |
| 327 | } |
| 328 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 329 | class InstARM<bits<4> opcod, AddrMode am, SizeFlagVal sz, IndexMode im, |
| 330 | dag ops, string asmstr, string cstr> |
| 331 | : Instruction { |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 332 | let Namespace = "ARM"; |
| 333 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 334 | bits<4> Opcode = opcod; |
| 335 | AddrMode AM = am; |
| 336 | bits<4> AddrModeBits = AM.Value; |
| 337 | |
| 338 | SizeFlagVal SZ = sz; |
| 339 | bits<3> SizeFlag = SZ.Value; |
| 340 | |
| 341 | IndexMode IM = im; |
| 342 | bits<2> IndexModeBits = IM.Value; |
| 343 | |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 344 | dag OperandList = ops; |
| 345 | let AsmString = asmstr; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 346 | let Constraints = cstr; |
| 347 | } |
| 348 | |
| 349 | class PseudoInst<dag ops, string asm, list<dag> pattern> |
| 350 | : InstARM<0, AddrModeNone, SizeSpecial, IndexModeNone, ops, asm, ""> { |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 351 | let Pattern = pattern; |
| 352 | } |
| 353 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 354 | class I<dag ops, AddrMode am, SizeFlagVal sz, IndexMode im, |
| 355 | string asm, string cstr, list<dag> pattern> |
| 356 | // FIXME: Set all opcodes to 0 for now. |
| 357 | : InstARM<0, am, sz, im, ops, asm, cstr> { |
| 358 | let Pattern = pattern; |
| 359 | list<Predicate> Predicates = [IsARM]; |
| 360 | } |
Rafael Espindola | 15a6c3e | 2006-10-16 17:57:20 +0000 | [diff] [blame] | 361 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 362 | class AI<dag ops, string asm, list<dag> pattern> |
| 363 | : I<ops, AddrModeNone, Size4Bytes, IndexModeNone, asm, "", pattern>; |
| 364 | class AI1<dag ops, string asm, list<dag> pattern> |
| 365 | : I<ops, AddrMode1, Size4Bytes, IndexModeNone, asm, "", pattern>; |
| 366 | class AI2<dag ops, string asm, list<dag> pattern> |
| 367 | : I<ops, AddrMode2, Size4Bytes, IndexModeNone, asm, "", pattern>; |
| 368 | class AI3<dag ops, string asm, list<dag> pattern> |
| 369 | : I<ops, AddrMode3, Size4Bytes, IndexModeNone, asm, "", pattern>; |
| 370 | class AI4<dag ops, string asm, list<dag> pattern> |
| 371 | : I<ops, AddrMode4, Size4Bytes, IndexModeNone, asm, "", pattern>; |
| 372 | class AIx2<dag ops, string asm, list<dag> pattern> |
| 373 | : I<ops, AddrModeNone, Size8Bytes, IndexModeNone, asm, "", pattern>; |
Rafael Espindola | a6f149d | 2006-10-16 18:32:36 +0000 | [diff] [blame] | 374 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 375 | // Pre-indexed ops |
| 376 | class AI2pr<dag ops, string asm, string cstr, list<dag> pattern> |
| 377 | : I<ops, AddrMode2, Size4Bytes, IndexModePre, asm, cstr, pattern>; |
| 378 | class AI3pr<dag ops, string asm, string cstr, list<dag> pattern> |
| 379 | : I<ops, AddrMode3, Size4Bytes, IndexModePre, asm, cstr, pattern>; |
Rafael Espindola | 27e469e | 2006-10-16 18:39:22 +0000 | [diff] [blame] | 380 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 381 | // Post-indexed ops |
| 382 | class AI2po<dag ops, string asm, string cstr, list<dag> pattern> |
| 383 | : I<ops, AddrMode2, Size4Bytes, IndexModePost, asm, cstr, pattern>; |
| 384 | class AI3po<dag ops, string asm, string cstr, list<dag> pattern> |
| 385 | : I<ops, AddrMode3, Size4Bytes, IndexModePost, asm, cstr, pattern>; |
Rafael Espindola | 04d88ff | 2006-10-17 20:45:22 +0000 | [diff] [blame] | 386 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 387 | // BR_JT instructions |
| 388 | class JTI<dag ops, string asm, list<dag> pattern> |
| 389 | : I<ops, AddrModeNone, SizeSpecial, IndexModeNone, asm, "", pattern>; |
| 390 | class JTI1<dag ops, string asm, list<dag> pattern> |
| 391 | : I<ops, AddrMode1, SizeSpecial, IndexModeNone, asm, "", pattern>; |
| 392 | class JTI2<dag ops, string asm, list<dag> pattern> |
| 393 | : I<ops, AddrMode2, SizeSpecial, IndexModeNone, asm, "", pattern>; |
Rafael Espindola | 04d88ff | 2006-10-17 20:45:22 +0000 | [diff] [blame] | 394 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 395 | |
| 396 | class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>; |
| 397 | class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>; |
| 398 | |
| 399 | |
| 400 | /// AI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a |
| 401 | /// binop that produces a value. |
| 402 | multiclass AI1_bin_irs<string opc, PatFrag opnode> { |
| 403 | def ri : AI1<(ops GPR:$dst, GPR:$a, so_imm:$b), |
| 404 | !strconcat(opc, " $dst, $a, $b"), |
| 405 | [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>; |
| 406 | def rr : AI1<(ops GPR:$dst, GPR:$a, GPR:$b), |
| 407 | !strconcat(opc, " $dst, $a, $b"), |
| 408 | [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>; |
| 409 | def rs : AI1<(ops GPR:$dst, GPR:$a, so_reg:$b), |
| 410 | !strconcat(opc, " $dst, $a, $b"), |
| 411 | [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>; |
| 412 | } |
| 413 | |
| 414 | /// AI1_bin0_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns. |
| 415 | /// Similar to AI1_bin_irs except the instruction does not produce a result. |
| 416 | multiclass AI1_bin0_irs<string opc, PatFrag opnode> { |
| 417 | def ri : AI1<(ops GPR:$a, so_imm:$b), |
| 418 | !strconcat(opc, " $a, $b"), |
| 419 | [(opnode GPR:$a, so_imm:$b)]>; |
| 420 | def rr : AI1<(ops GPR:$a, GPR:$b), |
| 421 | !strconcat(opc, " $a, $b"), |
| 422 | [(opnode GPR:$a, GPR:$b)]>; |
| 423 | def rs : AI1<(ops GPR:$a, so_reg:$b), |
| 424 | !strconcat(opc, " $a, $b"), |
| 425 | [(opnode GPR:$a, so_reg:$b)]>; |
| 426 | } |
| 427 | |
| 428 | /// AI1_bin_is - Defines a set of (op r, {so_imm|so_reg}) patterns for a binop. |
| 429 | multiclass AI1_bin_is<string opc, PatFrag opnode> { |
| 430 | def ri : AI1<(ops GPR:$dst, GPR:$a, so_imm:$b), |
| 431 | !strconcat(opc, " $dst, $a, $b"), |
| 432 | [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>; |
| 433 | def rs : AI1<(ops GPR:$dst, GPR:$a, so_reg:$b), |
| 434 | !strconcat(opc, " $dst, $a, $b"), |
| 435 | [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>; |
| 436 | } |
| 437 | |
| 438 | /// AI1_unary_irs - Defines a set of (op {so_imm|r|so_reg}) patterns for unary |
| 439 | /// ops. |
| 440 | multiclass AI1_unary_irs<string opc, PatFrag opnode> { |
| 441 | def i : AI1<(ops GPR:$dst, so_imm:$a), |
| 442 | !strconcat(opc, " $dst, $a"), |
| 443 | [(set GPR:$dst, (opnode so_imm:$a))]>; |
| 444 | def r : AI1<(ops GPR:$dst, GPR:$a), |
| 445 | !strconcat(opc, " $dst, $a"), |
| 446 | [(set GPR:$dst, (opnode GPR:$a))]>; |
| 447 | def s : AI1<(ops GPR:$dst, so_reg:$a), |
| 448 | !strconcat(opc, " $dst, $a"), |
| 449 | [(set GPR:$dst, (opnode so_reg:$a))]>; |
| 450 | } |
| 451 | |
| 452 | /// AI_unary_rrot - A unary operation with two forms: one whose operand is a |
| 453 | /// register and one whose operand is a register rotated by 8/16/24. |
| 454 | multiclass AI_unary_rrot<string opc, PatFrag opnode> { |
| 455 | def r : AI<(ops GPR:$dst, GPR:$Src), |
| 456 | !strconcat(opc, " $dst, $Src"), |
| 457 | [(set GPR:$dst, (opnode GPR:$Src))]>, Requires<[IsARM, HasV6]>; |
| 458 | def r_rot : AI<(ops GPR:$dst, GPR:$Src, i32imm:$rot), |
| 459 | !strconcat(opc, " $dst, $Src, ror $rot"), |
| 460 | [(set GPR:$dst, (opnode (rotr GPR:$Src, rot_imm:$rot)))]>, |
| 461 | Requires<[IsARM, HasV6]>; |
| 462 | } |
| 463 | |
| 464 | /// AI_bin_rrot - A binary operation with two forms: one whose operand is a |
| 465 | /// register and one whose operand is a register rotated by 8/16/24. |
| 466 | multiclass AI_bin_rrot<string opc, PatFrag opnode> { |
| 467 | def rr : AI<(ops GPR:$dst, GPR:$LHS, GPR:$RHS), |
| 468 | !strconcat(opc, " $dst, $LHS, $RHS"), |
| 469 | [(set GPR:$dst, (opnode GPR:$LHS, GPR:$RHS))]>, |
| 470 | Requires<[IsARM, HasV6]>; |
| 471 | def rr_rot : AI<(ops GPR:$dst, GPR:$LHS, GPR:$RHS, i32imm:$rot), |
| 472 | !strconcat(opc, " $dst, $LHS, $RHS, ror $rot"), |
| 473 | [(set GPR:$dst, (opnode GPR:$LHS, |
| 474 | (rotr GPR:$RHS, rot_imm:$rot)))]>, |
| 475 | Requires<[IsARM, HasV6]>; |
| 476 | } |
| 477 | |
Rafael Espindola | 90057aa | 2006-10-16 18:18:14 +0000 | [diff] [blame] | 478 | |
Rafael Espindola | 15a6c3e | 2006-10-16 17:57:20 +0000 | [diff] [blame] | 479 | //===----------------------------------------------------------------------===// |
| 480 | // Instructions |
| 481 | //===----------------------------------------------------------------------===// |
| 482 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 483 | //===----------------------------------------------------------------------===// |
| 484 | // Miscellaneous Instructions. |
| 485 | // |
| 486 | def IMPLICIT_DEF_GPR : |
| 487 | PseudoInst<(ops GPR:$rD), |
| 488 | "@ IMPLICIT_DEF_GPR $rD", |
| 489 | [(set GPR:$rD, (undef))]>; |
Rafael Espindola | 687bc49 | 2006-08-24 13:45:55 +0000 | [diff] [blame] | 490 | |
Rafael Espindola | 6f602de | 2006-08-24 16:13:15 +0000 | [diff] [blame] | 491 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 492 | /// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in |
| 493 | /// the function. The first operand is the ID# for this instruction, the second |
| 494 | /// is the index into the MachineConstantPool that this is, the third is the |
| 495 | /// size in bytes of this constant pool entry. |
| 496 | def CONSTPOOL_ENTRY : |
| 497 | PseudoInst<(ops cpinst_operand:$instid, cpinst_operand:$cpidx, i32imm:$size), |
| 498 | "${instid:label} ${cpidx:cpentry}", []>; |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 499 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 500 | def ADJCALLSTACKUP : |
| 501 | PseudoInst<(ops i32imm:$amt), |
| 502 | "@ ADJCALLSTACKUP $amt", |
| 503 | [(ARMcallseq_end imm:$amt)]>, Imp<[SP],[SP]>; |
Rafael Espindola | cdda88c | 2006-08-24 17:19:08 +0000 | [diff] [blame] | 504 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 505 | def ADJCALLSTACKDOWN : |
| 506 | PseudoInst<(ops i32imm:$amt), |
| 507 | "@ ADJCALLSTACKDOWN $amt", |
| 508 | [(ARMcallseq_start imm:$amt)]>, Imp<[SP],[SP]>; |
Rafael Espindola | 3c000bf | 2006-08-21 22:00:32 +0000 | [diff] [blame] | 509 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 510 | def DWARF_LOC : |
| 511 | PseudoInst<(ops i32imm:$line, i32imm:$col, i32imm:$file), |
| 512 | ".loc $file, $line, $col", |
| 513 | [(dwarf_loc (i32 imm:$line), (i32 imm:$col), (i32 imm:$file))]>; |
Rafael Espindola | 4b20fbc | 2006-10-10 12:56:00 +0000 | [diff] [blame] | 514 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 515 | def PICADD : AI1<(ops GPR:$dst, GPR:$a, pclabel:$cp), |
Evan Cheng | c60e76d | 2007-01-30 20:37:08 +0000 | [diff] [blame] | 516 | "$cp:\n\tadd $dst, pc, $a", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 517 | [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>; |
| 518 | let AddedComplexity = 10 in |
| 519 | def PICLD : AI2<(ops GPR:$dst, addrmodepc:$addr), |
Evan Cheng | c60e76d | 2007-01-30 20:37:08 +0000 | [diff] [blame] | 520 | "${addr:label}:\n\tldr $dst, $addr", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 521 | [(set GPR:$dst, (load addrmodepc:$addr))]>; |
Rafael Espindola | 84b19be | 2006-07-16 01:02:57 +0000 | [diff] [blame] | 522 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 523 | //===----------------------------------------------------------------------===// |
| 524 | // Control Flow Instructions. |
| 525 | // |
Rafael Espindola | 9e071f0 | 2006-10-02 19:30:56 +0000 | [diff] [blame] | 526 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 527 | let isReturn = 1, isTerminator = 1 in |
| 528 | def BX_RET : AI<(ops), "bx lr", [(ARMretflag)]>; |
Rafael Espindola | 2718519 | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 529 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 530 | // FIXME: remove when we have a way to marking a MI with these properties. |
| 531 | let isLoad = 1, isReturn = 1, isTerminator = 1 in |
| 532 | def LDM_RET : AI4<(ops addrmode4:$addr, reglist:$dst1, variable_ops), |
| 533 | "ldm${addr:submode} $addr, $dst1", |
| 534 | []>; |
Rafael Espindola | a284584 | 2006-10-05 16:48:49 +0000 | [diff] [blame] | 535 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 536 | let isCall = 1, noResults = 1, |
| 537 | Defs = [R0, R1, R2, R3, R12, LR, |
| 538 | D0, D1, D2, D3, D4, D5, D6, D7] in { |
| 539 | def BL : AI<(ops i32imm:$func, variable_ops), |
| 540 | "bl ${func:call}", |
| 541 | [(ARMcall tglobaladdr:$func)]>; |
| 542 | // ARMv5T and above |
| 543 | def BLX : AI<(ops GPR:$dst, variable_ops), |
| 544 | "blx $dst", |
| 545 | [(ARMcall GPR:$dst)]>, Requires<[IsARM, HasV5T]>; |
| 546 | // ARMv4T |
| 547 | def BX : AIx2<(ops GPR:$dst, variable_ops), |
| 548 | "mov lr, pc\n\tbx $dst", |
| 549 | [(ARMcall_nolink GPR:$dst)]>; |
Rafael Espindola | 3557463 | 2006-07-18 17:00:30 +0000 | [diff] [blame] | 550 | } |
Rafael Espindola | dc124a2 | 2006-05-18 21:45:49 +0000 | [diff] [blame] | 551 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 552 | let isBranch = 1, isTerminator = 1, isBarrier = 1 in { |
| 553 | def B : AI<(ops brtarget:$dst), "b $dst", |
| 554 | [(br bb:$dst)]>; |
| 555 | |
| 556 | def BR_JTr : JTI<(ops GPR:$dst, jtblock_operand:$jt, i32imm:$id), |
| 557 | "mov pc, $dst \n$jt", |
| 558 | [(ARMbrjt GPR:$dst, tjumptable:$jt, imm:$id)]>; |
| 559 | def BR_JTm : JTI2<(ops addrmode2:$dst, jtblock_operand:$jt, i32imm:$id), |
| 560 | "ldr pc, $dst \n$jt", |
| 561 | [(ARMbrjt (i32 (load addrmode2:$dst)), tjumptable:$jt, |
| 562 | imm:$id)]>; |
| 563 | def BR_JTadd : JTI1<(ops GPR:$dst, GPR:$idx, jtblock_operand:$jt, i32imm:$id), |
| 564 | "add pc, $dst, $idx \n$jt", |
| 565 | [(ARMbrjt (add GPR:$dst, GPR:$idx), tjumptable:$jt, |
| 566 | imm:$id)]>; |
Rafael Espindola | 1ed3af1 | 2006-08-01 18:53:10 +0000 | [diff] [blame] | 567 | } |
Rafael Espindola | 84b19be | 2006-07-16 01:02:57 +0000 | [diff] [blame] | 568 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 569 | let isBranch = 1, isTerminator = 1, noResults = 1, isBarrier = 1 in |
| 570 | def Bcc : AI<(ops brtarget:$dst, CCOp:$cc), "b$cc $dst", |
| 571 | [(ARMbrcond bb:$dst, imm:$cc)]>; |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 572 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 573 | //===----------------------------------------------------------------------===// |
| 574 | // Load / store Instructions. |
| 575 | // |
Rafael Espindola | 82c678b | 2006-10-16 17:17:22 +0000 | [diff] [blame] | 576 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 577 | // Load |
| 578 | let isLoad = 1 in { |
| 579 | def LDR : AI2<(ops GPR:$dst, addrmode2:$addr), |
| 580 | "ldr $dst, $addr", |
| 581 | [(set GPR:$dst, (load addrmode2:$addr))]>; |
Rafael Espindola | 82c678b | 2006-10-16 17:17:22 +0000 | [diff] [blame] | 582 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 583 | // Loads with zero extension |
| 584 | def LDRH : AI3<(ops GPR:$dst, addrmode3:$addr), |
| 585 | "ldrh $dst, $addr", |
| 586 | [(set GPR:$dst, (zextloadi16 addrmode3:$addr))]>; |
Rafael Espindola | 82c678b | 2006-10-16 17:17:22 +0000 | [diff] [blame] | 587 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 588 | def LDRB : AI2<(ops GPR:$dst, addrmode2:$addr), |
| 589 | "ldrb $dst, $addr", |
| 590 | [(set GPR:$dst, (zextloadi8 addrmode2:$addr))]>; |
Rafael Espindola | 82c678b | 2006-10-16 17:17:22 +0000 | [diff] [blame] | 591 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 592 | // Loads with sign extension |
| 593 | def LDRSH : AI3<(ops GPR:$dst, addrmode3:$addr), |
| 594 | "ldrsh $dst, $addr", |
| 595 | [(set GPR:$dst, (sextloadi16 addrmode3:$addr))]>; |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 596 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 597 | def LDRSB : AI3<(ops GPR:$dst, addrmode3:$addr), |
| 598 | "ldrsb $dst, $addr", |
| 599 | [(set GPR:$dst, (sextloadi8 addrmode3:$addr))]>; |
Rafael Espindola | c391d16 | 2006-10-23 20:34:27 +0000 | [diff] [blame] | 600 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 601 | // Load doubleword |
| 602 | def LDRD : AI3<(ops GPR:$dst, addrmode3:$addr), |
| 603 | "ldrd $dst, $addr", |
| 604 | []>, Requires<[IsARM, HasV5T]>; |
Rafael Espindola | c391d16 | 2006-10-23 20:34:27 +0000 | [diff] [blame] | 605 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 606 | // Indexed loads |
| 607 | def LDR_PRE : AI2pr<(ops GPR:$dst, GPR:$base_wb, addrmode2:$addr), |
| 608 | "ldr $dst, $addr!", "$addr.base = $base_wb", []>; |
Rafael Espindola | dc124a2 | 2006-05-18 21:45:49 +0000 | [diff] [blame] | 609 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 610 | def LDR_POST : AI2po<(ops GPR:$dst, GPR:$base_wb, GPR:$base, am2offset:$offset), |
| 611 | "ldr $dst, [$base], $offset", "$base = $base_wb", []>; |
Rafael Espindola | 450856d | 2006-12-12 00:37:38 +0000 | [diff] [blame] | 612 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 613 | def LDRH_PRE : AI3pr<(ops GPR:$dst, GPR:$base_wb, addrmode3:$addr), |
| 614 | "ldrh $dst, $addr!", "$addr.base = $base_wb", []>; |
Rafael Espindola | 4e30764 | 2006-09-08 16:59:47 +0000 | [diff] [blame] | 615 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 616 | def LDRH_POST : AI3po<(ops GPR:$dst, GPR:$base_wb, GPR:$base,am3offset:$offset), |
| 617 | "ldrh $dst, [$base], $offset", "$base = $base_wb", []>; |
Lauro Ramos Venancio | 301009a | 2006-12-28 13:11:14 +0000 | [diff] [blame] | 618 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 619 | def LDRB_PRE : AI2pr<(ops GPR:$dst, GPR:$base_wb, addrmode2:$addr), |
| 620 | "ldrb $dst, $addr!", "$addr.base = $base_wb", []>; |
Lauro Ramos Venancio | 301009a | 2006-12-28 13:11:14 +0000 | [diff] [blame] | 621 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 622 | def LDRB_POST : AI2po<(ops GPR:$dst, GPR:$base_wb, GPR:$base,am2offset:$offset), |
| 623 | "ldrb $dst, [$base], $offset", "$base = $base_wb", []>; |
| 624 | |
| 625 | def LDRSH_PRE : AI3pr<(ops GPR:$dst, GPR:$base_wb, addrmode3:$addr), |
| 626 | "ldrsh $dst, $addr!", "$addr.base = $base_wb", []>; |
| 627 | |
| 628 | def LDRSH_POST: AI3po<(ops GPR:$dst, GPR:$base_wb, GPR:$base,am3offset:$offset), |
| 629 | "ldrsh $dst, [$base], $offset", "$base = $base_wb", []>; |
| 630 | |
| 631 | def LDRSB_PRE : AI3pr<(ops GPR:$dst, GPR:$base_wb, addrmode3:$addr), |
| 632 | "ldrsb $dst, $addr!", "$addr.base = $base_wb", []>; |
| 633 | |
| 634 | def LDRSB_POST: AI3po<(ops GPR:$dst, GPR:$base_wb, GPR:$base,am3offset:$offset), |
| 635 | "ldrsb $dst, [$base], $offset", "$base = $base_wb", []>; |
| 636 | } // isLoad |
| 637 | |
| 638 | // Store |
| 639 | let isStore = 1 in { |
| 640 | def STR : AI2<(ops GPR:$src, addrmode2:$addr), |
| 641 | "str $src, $addr", |
| 642 | [(store GPR:$src, addrmode2:$addr)]>; |
| 643 | |
| 644 | // Stores with truncate |
| 645 | def STRH : AI3<(ops GPR:$src, addrmode3:$addr), |
| 646 | "strh $src, $addr", |
| 647 | [(truncstorei16 GPR:$src, addrmode3:$addr)]>; |
| 648 | |
| 649 | def STRB : AI2<(ops GPR:$src, addrmode2:$addr), |
| 650 | "strb $src, $addr", |
| 651 | [(truncstorei8 GPR:$src, addrmode2:$addr)]>; |
| 652 | |
| 653 | // Store doubleword |
| 654 | def STRD : AI3<(ops GPR:$src, addrmode3:$addr), |
| 655 | "strd $src, $addr", |
| 656 | []>, Requires<[IsARM, HasV5T]>; |
| 657 | |
| 658 | // Indexed stores |
| 659 | def STR_PRE : AI2pr<(ops GPR:$base_wb, GPR:$src, GPR:$base, am2offset:$offset), |
| 660 | "str $src, [$base, $offset]!", "$base = $base_wb", |
| 661 | [(set GPR:$base_wb, |
| 662 | (pre_store GPR:$src, GPR:$base, am2offset:$offset))]>; |
| 663 | |
| 664 | def STR_POST : AI2po<(ops GPR:$base_wb, GPR:$src, GPR:$base,am2offset:$offset), |
| 665 | "str $src, [$base], $offset", "$base = $base_wb", |
| 666 | [(set GPR:$base_wb, |
| 667 | (post_store GPR:$src, GPR:$base, am2offset:$offset))]>; |
| 668 | |
| 669 | def STRH_PRE : AI3pr<(ops GPR:$base_wb, GPR:$src, GPR:$base,am3offset:$offset), |
| 670 | "strh $src, [$base, $offset]!", "$base = $base_wb", |
| 671 | [(set GPR:$base_wb, |
| 672 | (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>; |
| 673 | |
| 674 | def STRH_POST: AI3po<(ops GPR:$base_wb, GPR:$src, GPR:$base,am3offset:$offset), |
| 675 | "strh $src, [$base], $offset", "$base = $base_wb", |
| 676 | [(set GPR:$base_wb, (post_truncsti16 GPR:$src, |
| 677 | GPR:$base, am3offset:$offset))]>; |
| 678 | |
| 679 | def STRB_PRE : AI2pr<(ops GPR:$base_wb, GPR:$src, GPR:$base,am2offset:$offset), |
| 680 | "strb $src, [$base, $offset]!", "$base = $base_wb", |
| 681 | [(set GPR:$base_wb, (pre_truncsti8 GPR:$src, |
| 682 | GPR:$base, am2offset:$offset))]>; |
| 683 | |
| 684 | def STRB_POST: AI2po<(ops GPR:$base_wb, GPR:$src, GPR:$base,am2offset:$offset), |
| 685 | "strb $src, [$base], $offset", "$base = $base_wb", |
| 686 | [(set GPR:$base_wb, (post_truncsti8 GPR:$src, |
| 687 | GPR:$base, am2offset:$offset))]>; |
| 688 | } // isStore |
| 689 | |
| 690 | //===----------------------------------------------------------------------===// |
| 691 | // Load / store multiple Instructions. |
| 692 | // |
| 693 | |
| 694 | let isLoad = 1 in |
| 695 | def LDM : AI4<(ops addrmode4:$addr, reglist:$dst1, variable_ops), |
| 696 | "ldm${addr:submode} $addr, $dst1", |
| 697 | []>; |
| 698 | |
| 699 | let isStore = 1 in |
| 700 | def STM : AI4<(ops addrmode4:$addr, reglist:$src1, variable_ops), |
| 701 | "stm${addr:submode} $addr, $src1", |
| 702 | []>; |
| 703 | |
| 704 | //===----------------------------------------------------------------------===// |
| 705 | // Move Instructions. |
| 706 | // |
| 707 | |
| 708 | def MOVrr : AI1<(ops GPR:$dst, GPR:$src), |
| 709 | "mov $dst, $src", []>; |
| 710 | def MOVrs : AI1<(ops GPR:$dst, so_reg:$src), |
| 711 | "mov $dst, $src", [(set GPR:$dst, so_reg:$src)]>; |
| 712 | def MOVri : AI1<(ops GPR:$dst, so_imm:$src), |
| 713 | "mov $dst, $src", [(set GPR:$dst, so_imm:$src)]>; |
| 714 | |
| 715 | // These aren't really mov instructions, but we have to define them this way |
| 716 | // due to flag operands. |
| 717 | |
| 718 | def MOVsrl_flag : AI1<(ops GPR:$dst, GPR:$src), |
| 719 | "movs $dst, $src, lsr #1", |
| 720 | [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>; |
| 721 | def MOVsra_flag : AI1<(ops GPR:$dst, GPR:$src), |
| 722 | "movs $dst, $src, asr #1", |
| 723 | [(set GPR:$dst, (ARMsra_flag GPR:$src))]>; |
| 724 | def MOVrrx : AI1<(ops GPR:$dst, GPR:$src), |
| 725 | "mov $dst, $src, rrx", |
| 726 | [(set GPR:$dst, (ARMrrx GPR:$src))]>; |
| 727 | |
| 728 | |
| 729 | //===----------------------------------------------------------------------===// |
| 730 | // Extend Instructions. |
| 731 | // |
| 732 | |
| 733 | // Sign extenders |
| 734 | |
| 735 | defm SXTB : AI_unary_rrot<"sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>; |
| 736 | defm SXTH : AI_unary_rrot<"sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>; |
| 737 | |
| 738 | defm SXTAB : AI_bin_rrot<"sxtab", |
| 739 | BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>; |
| 740 | defm SXTAH : AI_bin_rrot<"sxtah", |
| 741 | BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>; |
| 742 | |
| 743 | // TODO: SXT(A){B|H}16 |
| 744 | |
| 745 | // Zero extenders |
| 746 | |
| 747 | let AddedComplexity = 16 in { |
| 748 | defm UXTB : AI_unary_rrot<"uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>; |
| 749 | defm UXTH : AI_unary_rrot<"uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>; |
| 750 | defm UXTB16 : AI_unary_rrot<"uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>; |
| 751 | |
| 752 | def : ARMV6Pat<(and (shl GPR:$Src, 8), 0xFF00FF), |
| 753 | (UXTB16r_rot GPR:$Src, 24)>; |
| 754 | def : ARMV6Pat<(and (srl GPR:$Src, 8), 0xFF00FF), |
| 755 | (UXTB16r_rot GPR:$Src, 8)>; |
| 756 | |
| 757 | defm UXTAB : AI_bin_rrot<"uxtab", |
| 758 | BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>; |
| 759 | defm UXTAH : AI_bin_rrot<"uxtah", |
| 760 | BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>; |
Rafael Espindola | 3c000bf | 2006-08-21 22:00:32 +0000 | [diff] [blame] | 761 | } |
| 762 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 763 | // This isn't safe in general, the add is two 16-bit units, not a 32-bit add. |
| 764 | //defm UXTAB16 : xxx<"uxtab16", 0xff00ff>; |
Rafael Espindola | 817e7fd | 2006-09-11 19:24:19 +0000 | [diff] [blame] | 765 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 766 | // TODO: UXT(A){B|H}16 |
| 767 | |
| 768 | //===----------------------------------------------------------------------===// |
| 769 | // Arithmetic Instructions. |
| 770 | // |
| 771 | |
| 772 | defm ADD : AI1_bin_irs<"add" , BinOpFrag<(add node:$LHS, node:$RHS)>>; |
| 773 | defm ADDS : AI1_bin_irs<"adds", BinOpFrag<(addc node:$LHS, node:$RHS)>>; |
| 774 | defm ADC : AI1_bin_irs<"adc" , BinOpFrag<(adde node:$LHS, node:$RHS)>>; |
| 775 | defm SUB : AI1_bin_irs<"sub" , BinOpFrag<(sub node:$LHS, node:$RHS)>>; |
| 776 | defm SUBS : AI1_bin_irs<"subs", BinOpFrag<(subc node:$LHS, node:$RHS)>>; |
| 777 | defm SBC : AI1_bin_irs<"sbc" , BinOpFrag<(sube node:$LHS, node:$RHS)>>; |
| 778 | |
| 779 | // These don't define reg/reg forms, because they are handled above. |
| 780 | defm RSB : AI1_bin_is <"rsb" , BinOpFrag<(sub node:$RHS, node:$LHS)>>; |
| 781 | defm RSBS : AI1_bin_is <"rsbs", BinOpFrag<(subc node:$RHS, node:$LHS)>>; |
| 782 | defm RSC : AI1_bin_is <"rsc" , BinOpFrag<(sube node:$RHS, node:$LHS)>>; |
| 783 | |
| 784 | // (sub X, imm) gets canonicalized to (add X, -imm). Match this form. |
| 785 | def : ARMPat<(add GPR:$src, so_imm_neg:$imm), |
| 786 | (SUBri GPR:$src, so_imm_neg:$imm)>; |
| 787 | |
| 788 | //def : ARMPat<(addc GPR:$src, so_imm_neg:$imm), |
| 789 | // (SUBSri GPR:$src, so_imm_neg:$imm)>; |
| 790 | //def : ARMPat<(adde GPR:$src, so_imm_neg:$imm), |
| 791 | // (SBCri GPR:$src, so_imm_neg:$imm)>; |
| 792 | |
| 793 | // Note: These are implemented in C++ code, because they have to generate |
| 794 | // ADD/SUBrs instructions, which use a complex pattern that a xform function |
| 795 | // cannot produce. |
| 796 | // (mul X, 2^n+1) -> (add (X << n), X) |
| 797 | // (mul X, 2^n-1) -> (rsb X, (X << n)) |
| 798 | |
| 799 | |
| 800 | //===----------------------------------------------------------------------===// |
| 801 | // Bitwise Instructions. |
| 802 | // |
| 803 | |
| 804 | defm AND : AI1_bin_irs<"and", BinOpFrag<(and node:$LHS, node:$RHS)>>; |
| 805 | defm ORR : AI1_bin_irs<"orr", BinOpFrag<(or node:$LHS, node:$RHS)>>; |
| 806 | defm EOR : AI1_bin_irs<"eor", BinOpFrag<(xor node:$LHS, node:$RHS)>>; |
| 807 | defm BIC : AI1_bin_irs<"bic", BinOpFrag<(and node:$LHS, (not node:$RHS))>>; |
| 808 | |
| 809 | defm MVN : AI1_unary_irs<"mvn", not>; |
| 810 | |
| 811 | def : ARMPat<(i32 so_imm_not:$imm), |
| 812 | (MVNi so_imm_not:$imm)>; |
| 813 | |
| 814 | def : ARMPat<(and GPR:$src, so_imm_not:$imm), |
| 815 | (BICri GPR:$src, so_imm_not:$imm)>; |
| 816 | |
| 817 | //===----------------------------------------------------------------------===// |
| 818 | // Multiply Instructions. |
| 819 | // |
| 820 | |
| 821 | // AI_orr - Defines a (op r, r) pattern. |
| 822 | class AI_orr<string opc, SDNode opnode> |
| 823 | : AI<(ops GPR:$dst, GPR:$a, GPR:$b), |
| 824 | !strconcat(opc, " $dst, $a, $b"), |
| 825 | [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>; |
| 826 | |
| 827 | // AI_oorr - Defines a (op (op r, r), r) pattern. |
| 828 | class AI_oorr<string opc, SDNode opnode1, SDNode opnode2> |
| 829 | : AI<(ops GPR:$dst, GPR:$a, GPR:$b, GPR:$c), |
| 830 | !strconcat(opc, " $dst, $a, $b, $c"), |
| 831 | [(set GPR:$dst, (opnode1 (opnode2 GPR:$a, GPR:$b), GPR:$c))]>; |
| 832 | |
| 833 | def MUL : AI_orr<"mul", mul>; |
| 834 | def MLA : AI_oorr<"mla", add, mul>; |
| 835 | |
| 836 | // Extra precision multiplies with low / high results |
| 837 | def SMULL : AI<(ops GPR:$ldst, GPR:$hdst, GPR:$a, GPR:$b), |
| 838 | "smull $ldst, $hdst, $a, $b", |
| 839 | []>; |
| 840 | |
| 841 | def UMULL : AI<(ops GPR:$ldst, GPR:$hdst, GPR:$a, GPR:$b), |
| 842 | "umull $ldst, $hdst, $a, $b", |
| 843 | []>; |
| 844 | |
| 845 | // Multiply + accumulate |
| 846 | def SMLAL : AI<(ops GPR:$ldst, GPR:$hdst, GPR:$a, GPR:$b), |
| 847 | "smlal $ldst, $hdst, $a, $b", |
| 848 | []>; |
| 849 | |
| 850 | def UMLAL : AI<(ops GPR:$ldst, GPR:$hdst, GPR:$a, GPR:$b), |
| 851 | "umlal $ldst, $hdst, $a, $b", |
| 852 | []>; |
| 853 | |
| 854 | def UMAAL : AI<(ops GPR:$ldst, GPR:$hdst, GPR:$a, GPR:$b), |
| 855 | "umaal $ldst, $hdst, $a, $b", |
| 856 | []>, Requires<[IsARM, HasV6]>; |
| 857 | |
| 858 | // Most significant word multiply |
| 859 | def SMMUL : AI_orr<"smmul", mulhs>, Requires<[IsARM, HasV6]>; |
| 860 | def SMMLA : AI_oorr<"smmla", add, mulhs>, Requires<[IsARM, HasV6]>; |
| 861 | |
| 862 | |
| 863 | def SMMLS : AI<(ops GPR:$dst, GPR:$a, GPR:$b, GPR:$c), |
| 864 | "smmls $dst, $a, $b, $c", |
| 865 | [(set GPR:$dst, (sub GPR:$c, (mulhs GPR:$a, GPR:$b)))]>, |
| 866 | Requires<[IsARM, HasV6]>; |
| 867 | |
| 868 | multiclass AI_smul<string opc, PatFrag opnode> { |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 869 | def BB : AI<(ops GPR:$dst, GPR:$a, GPR:$b), |
| 870 | !strconcat(opc, "bb $dst, $a, $b"), |
| 871 | [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16), |
| 872 | (sext_inreg GPR:$b, i16)))]>, |
| 873 | Requires<[IsARM, HasV5TE]>; |
| 874 | def BT : AI<(ops GPR:$dst, GPR:$a, GPR:$b), |
| 875 | !strconcat(opc, "bt $dst, $a, $b"), |
| 876 | [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16), |
| 877 | (sra GPR:$b, 16)))]>, |
| 878 | Requires<[IsARM, HasV5TE]>; |
| 879 | def TB : AI<(ops GPR:$dst, GPR:$a, GPR:$b), |
| 880 | !strconcat(opc, "tb $dst, $a, $b"), |
| 881 | [(set GPR:$dst, (opnode (sra GPR:$a, 16), |
| 882 | (sext_inreg GPR:$b, i16)))]>, |
| 883 | Requires<[IsARM, HasV5TE]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 884 | def TT : AI<(ops GPR:$dst, GPR:$a, GPR:$b), |
| 885 | !strconcat(opc, "tt $dst, $a, $b"), |
| 886 | [(set GPR:$dst, (opnode (sra GPR:$a, 16), |
| 887 | (sra GPR:$b, 16)))]>, |
| 888 | Requires<[IsARM, HasV5TE]>; |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 889 | def WB : AI<(ops GPR:$dst, GPR:$a, GPR:$b), |
| 890 | !strconcat(opc, "wb $dst, $a, $b"), |
| 891 | [(set GPR:$dst, (sra (opnode GPR:$a, |
| 892 | (sext_inreg GPR:$b, i16)), 16))]>, |
| 893 | Requires<[IsARM, HasV5TE]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 894 | def WT : AI<(ops GPR:$dst, GPR:$a, GPR:$b), |
| 895 | !strconcat(opc, "wt $dst, $a, $b"), |
| 896 | [(set GPR:$dst, (sra (opnode GPR:$a, |
| 897 | (sra GPR:$b, 16)), 16))]>, |
| 898 | Requires<[IsARM, HasV5TE]>; |
Rafael Espindola | bec2e38 | 2006-10-16 16:33:29 +0000 | [diff] [blame] | 899 | } |
| 900 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 901 | multiclass AI_smla<string opc, PatFrag opnode> { |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 902 | def BB : AI<(ops GPR:$dst, GPR:$a, GPR:$b, GPR:$acc), |
| 903 | !strconcat(opc, "bb $dst, $a, $b, $acc"), |
| 904 | [(set GPR:$dst, (add GPR:$acc, |
| 905 | (opnode (sext_inreg GPR:$a, i16), |
| 906 | (sext_inreg GPR:$b, i16))))]>, |
| 907 | Requires<[IsARM, HasV5TE]>; |
| 908 | def BT : AI<(ops GPR:$dst, GPR:$a, GPR:$b, GPR:$acc), |
| 909 | !strconcat(opc, "bt $dst, $a, $b, $acc"), |
| 910 | [(set GPR:$dst, (add GPR:$acc, (opnode (sext_inreg GPR:$a, i16), |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 911 | (sra GPR:$b, 16))))]>, |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 912 | Requires<[IsARM, HasV5TE]>; |
| 913 | def TB : AI<(ops GPR:$dst, GPR:$a, GPR:$b, GPR:$acc), |
| 914 | !strconcat(opc, "tb $dst, $a, $b, $acc"), |
| 915 | [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, 16), |
| 916 | (sext_inreg GPR:$b, i16))))]>, |
| 917 | Requires<[IsARM, HasV5TE]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 918 | def TT : AI<(ops GPR:$dst, GPR:$a, GPR:$b, GPR:$acc), |
| 919 | !strconcat(opc, "tt $dst, $a, $b, $acc"), |
| 920 | [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, 16), |
| 921 | (sra GPR:$b, 16))))]>, |
| 922 | Requires<[IsARM, HasV5TE]>; |
| 923 | |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 924 | def WB : AI<(ops GPR:$dst, GPR:$a, GPR:$b, GPR:$acc), |
| 925 | !strconcat(opc, "wb $dst, $a, $b, $acc"), |
| 926 | [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a, |
| 927 | (sext_inreg GPR:$b, i16)), 16)))]>, |
| 928 | Requires<[IsARM, HasV5TE]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 929 | def WT : AI<(ops GPR:$dst, GPR:$a, GPR:$b, GPR:$acc), |
| 930 | !strconcat(opc, "wt $dst, $a, $b, $acc"), |
| 931 | [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a, |
| 932 | (sra GPR:$b, 16)), 16)))]>, |
| 933 | Requires<[IsARM, HasV5TE]>; |
Rafael Espindola | 70673a1 | 2006-10-18 16:20:57 +0000 | [diff] [blame] | 934 | } |
Rafael Espindola | 5c2aa0a | 2006-09-08 12:47:03 +0000 | [diff] [blame] | 935 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 936 | defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>; |
| 937 | defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>; |
Rafael Espindola | 2718519 | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 938 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 939 | // TODO: Halfword multiple accumulate long: SMLAL<x><y> |
| 940 | // TODO: Dual halfword multiple: SMUAD, SMUSD, SMLAD, SMLSD, SMLALD, SMLSLD |
Rafael Espindola | 42b62f3 | 2006-10-13 13:14:59 +0000 | [diff] [blame] | 941 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 942 | //===----------------------------------------------------------------------===// |
| 943 | // Misc. Arithmetic Instructions. |
| 944 | // |
Rafael Espindola | 0d9fe76 | 2006-10-10 16:33:47 +0000 | [diff] [blame] | 945 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 946 | def CLZ : AI<(ops GPR:$dst, GPR:$src), |
| 947 | "clz $dst, $src", |
| 948 | [(set GPR:$dst, (ctlz GPR:$src))]>, Requires<[IsARM, HasV5T]>; |
Rafael Espindola | 199dd67 | 2006-10-17 13:13:23 +0000 | [diff] [blame] | 949 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 950 | def REV : AI<(ops GPR:$dst, GPR:$src), |
| 951 | "rev $dst, $src", |
| 952 | [(set GPR:$dst, (bswap GPR:$src))]>, Requires<[IsARM, HasV6]>; |
Rafael Espindola | 199dd67 | 2006-10-17 13:13:23 +0000 | [diff] [blame] | 953 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 954 | def REV16 : AI<(ops GPR:$dst, GPR:$src), |
| 955 | "rev16 $dst, $src", |
| 956 | [(set GPR:$dst, |
| 957 | (or (and (srl GPR:$src, 8), 0xFF), |
| 958 | (or (and (shl GPR:$src, 8), 0xFF00), |
| 959 | (or (and (srl GPR:$src, 8), 0xFF0000), |
| 960 | (and (shl GPR:$src, 8), 0xFF000000)))))]>, |
| 961 | Requires<[IsARM, HasV6]>; |
Rafael Espindola | 2718519 | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 962 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 963 | def REVSH : AI<(ops GPR:$dst, GPR:$src), |
| 964 | "revsh $dst, $src", |
| 965 | [(set GPR:$dst, |
| 966 | (sext_inreg |
| 967 | (or (srl (and GPR:$src, 0xFFFF), 8), |
| 968 | (shl GPR:$src, 8)), i16))]>, |
| 969 | Requires<[IsARM, HasV6]>; |
Rafael Espindola | 2718519 | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 970 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 971 | def PKHBT : AI<(ops GPR:$dst, GPR:$src1, GPR:$src2, i32imm:$shamt), |
| 972 | "pkhbt $dst, $src1, $src2, LSL $shamt", |
| 973 | [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF), |
| 974 | (and (shl GPR:$src2, (i32 imm:$shamt)), |
| 975 | 0xFFFF0000)))]>, |
| 976 | Requires<[IsARM, HasV6]>; |
Rafael Espindola | 2718519 | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 977 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 978 | // Alternate cases for PKHBT where identities eliminate some nodes. |
| 979 | def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (and GPR:$src2, 0xFFFF0000)), |
| 980 | (PKHBT GPR:$src1, GPR:$src2, 0)>; |
| 981 | def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (shl GPR:$src2, imm16_31:$shamt)), |
| 982 | (PKHBT GPR:$src1, GPR:$src2, imm16_31:$shamt)>; |
Rafael Espindola | 9e071f0 | 2006-10-02 19:30:56 +0000 | [diff] [blame] | 983 | |
Rafael Espindola | a284584 | 2006-10-05 16:48:49 +0000 | [diff] [blame] | 984 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 985 | def PKHTB : AI<(ops GPR:$dst, GPR:$src1, GPR:$src2, i32imm:$shamt), |
| 986 | "pkhtb $dst, $src1, $src2, ASR $shamt", |
| 987 | [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF0000), |
| 988 | (and (sra GPR:$src2, imm16_31:$shamt), |
| 989 | 0xFFFF)))]>, Requires<[IsARM, HasV6]>; |
Rafael Espindola | 9e071f0 | 2006-10-02 19:30:56 +0000 | [diff] [blame] | 990 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 991 | // Alternate cases for PKHTB where identities eliminate some nodes. Note that |
| 992 | // a shift amount of 0 is *not legal* here, it is PKHBT instead. |
| 993 | def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, 16)), |
| 994 | (PKHTB GPR:$src1, GPR:$src2, 16)>; |
| 995 | def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), |
| 996 | (and (srl GPR:$src2, imm1_15:$shamt), 0xFFFF)), |
| 997 | (PKHTB GPR:$src1, GPR:$src2, imm1_15:$shamt)>; |
Rafael Espindola | b47e1d0 | 2006-10-10 18:55:14 +0000 | [diff] [blame] | 998 | |
Rafael Espindola | d9ae778 | 2006-10-07 13:46:42 +0000 | [diff] [blame] | 999 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1000 | //===----------------------------------------------------------------------===// |
| 1001 | // Comparison Instructions... |
| 1002 | // |
Rafael Espindola | b47e1d0 | 2006-10-10 18:55:14 +0000 | [diff] [blame] | 1003 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1004 | defm CMP : AI1_bin0_irs<"cmp", BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>; |
| 1005 | defm CMN : AI1_bin0_irs<"cmn", BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>; |
Rafael Espindola | e5bbd6d | 2006-10-07 14:24:52 +0000 | [diff] [blame] | 1006 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1007 | def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm), |
| 1008 | (CMNri GPR:$src, so_imm_neg:$imm)>; |
Rafael Espindola | 493a7fc | 2006-10-10 20:38:57 +0000 | [diff] [blame] | 1009 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1010 | // Note that TST/TEQ don't set all the same flags that CMP does! |
| 1011 | def TSTrr : AI1<(ops GPR:$a, so_reg:$b), "tst $a, $b", []>; |
| 1012 | def TSTri : AI1<(ops GPR:$a, so_imm:$b), "tst $a, $b", []>; |
| 1013 | def TEQrr : AI1<(ops GPR:$a, so_reg:$b), "teq $a, $b", []>; |
| 1014 | def TEQri : AI1<(ops GPR:$a, so_imm:$b), "teq $a, $b", []>; |
Rafael Espindola | e5bbd6d | 2006-10-07 14:24:52 +0000 | [diff] [blame] | 1015 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1016 | // Conditional moves |
| 1017 | def MOVCCr : AI<(ops GPR:$dst, GPR:$false, GPR:$true, CCOp:$cc), |
| 1018 | "mov$cc $dst, $true", |
| 1019 | [(set GPR:$dst, (ARMcmov GPR:$false, GPR:$true, imm:$cc))]>, |
| 1020 | RegConstraint<"$false = $dst">; |
Rafael Espindola | 493a7fc | 2006-10-10 20:38:57 +0000 | [diff] [blame] | 1021 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1022 | def MOVCCs : AI<(ops GPR:$dst, GPR:$false, so_reg:$true, CCOp:$cc), |
| 1023 | "mov$cc $dst, $true", |
| 1024 | [(set GPR:$dst, (ARMcmov GPR:$false, so_reg:$true,imm:$cc))]>, |
| 1025 | RegConstraint<"$false = $dst">; |
Rafael Espindola | 2dc0f2b | 2006-10-09 17:50:29 +0000 | [diff] [blame] | 1026 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1027 | def MOVCCi : AI<(ops GPR:$dst, GPR:$false, so_imm:$true, CCOp:$cc), |
| 1028 | "mov$cc $dst, $true", |
| 1029 | [(set GPR:$dst, (ARMcmov GPR:$false, so_imm:$true,imm:$cc))]>, |
| 1030 | RegConstraint<"$false = $dst">; |
Rafael Espindola | d9ae778 | 2006-10-07 13:46:42 +0000 | [diff] [blame] | 1031 | |
Rafael Espindola | 4b20fbc | 2006-10-10 12:56:00 +0000 | [diff] [blame] | 1032 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1033 | // LEApcrel - Load a pc-relative address into a register without offending the |
| 1034 | // assembler. |
| 1035 | def LEApcrel : AI1<(ops GPR:$dst, i32imm:$label), |
| 1036 | !strconcat(!strconcat(".set PCRELV${:uid}, ($label-(", |
| 1037 | "${:private}PCRELL${:uid}+8))\n"), |
| 1038 | !strconcat("${:private}PCRELL${:uid}:\n\t", |
| 1039 | "add $dst, pc, #PCRELV${:uid}")), |
| 1040 | []>; |
Rafael Espindola | 667c349 | 2006-10-10 19:35:01 +0000 | [diff] [blame] | 1041 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1042 | def LEApcrelJT : AI1<(ops GPR:$dst, i32imm:$label, i32imm:$id), |
| 1043 | !strconcat(!strconcat(".set PCRELV${:uid}, (${label}_${id:no_hash}-(", |
| 1044 | "${:private}PCRELL${:uid}+8))\n"), |
| 1045 | !strconcat("${:private}PCRELL${:uid}:\n\t", |
| 1046 | "add $dst, pc, #PCRELV${:uid}")), |
| 1047 | []>; |
Rafael Espindola | c01c87c | 2006-10-17 20:33:13 +0000 | [diff] [blame] | 1048 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1049 | //===----------------------------------------------------------------------===// |
| 1050 | // Non-Instruction Patterns |
| 1051 | // |
Rafael Espindola | 5aca927 | 2006-10-07 14:03:39 +0000 | [diff] [blame] | 1052 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1053 | // ConstantPool, GlobalAddress, and JumpTable |
| 1054 | def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>; |
| 1055 | def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>; |
| 1056 | def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id), |
| 1057 | (LEApcrelJT tjumptable:$dst, imm:$id)>; |
Rafael Espindola | 5aca927 | 2006-10-07 14:03:39 +0000 | [diff] [blame] | 1058 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1059 | // Large immediate handling. |
Rafael Espindola | 0505be0 | 2006-10-16 21:10:32 +0000 | [diff] [blame] | 1060 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1061 | // Two piece so_imms. |
| 1062 | def : ARMPat<(i32 so_imm2part:$src), |
| 1063 | (ORRri (MOVri (so_imm2part_1 imm:$src)), |
| 1064 | (so_imm2part_2 imm:$src))>; |
Rafael Espindola | f621abc | 2006-10-17 13:36:07 +0000 | [diff] [blame] | 1065 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1066 | def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS), |
| 1067 | (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)), |
| 1068 | (so_imm2part_2 imm:$RHS))>; |
| 1069 | def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS), |
| 1070 | (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)), |
| 1071 | (so_imm2part_2 imm:$RHS))>; |
Rafael Espindola | f621abc | 2006-10-17 13:36:07 +0000 | [diff] [blame] | 1072 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1073 | // TODO: add,sub,and, 3-instr forms? |
Rafael Espindola | 0505be0 | 2006-10-16 21:10:32 +0000 | [diff] [blame] | 1074 | |
Rafael Espindola | 2435786 | 2006-10-19 17:05:03 +0000 | [diff] [blame] | 1075 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1076 | // Direct calls |
| 1077 | def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>; |
Rafael Espindola | 9dca7ad | 2006-11-01 14:13:27 +0000 | [diff] [blame] | 1078 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1079 | // zextload i1 -> zextload i8 |
| 1080 | def : ARMPat<(zextloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>; |
Lauro Ramos Venancio | a8f9f4a | 2006-12-26 19:30:42 +0000 | [diff] [blame] | 1081 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1082 | // extload -> zextload |
| 1083 | def : ARMPat<(extloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>; |
| 1084 | def : ARMPat<(extloadi8 addrmode2:$addr), (LDRB addrmode2:$addr)>; |
| 1085 | def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>; |
Rafael Espindola | 9dca7ad | 2006-11-01 14:13:27 +0000 | [diff] [blame] | 1086 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1087 | // truncstore i1 -> truncstore i8 |
| 1088 | def : Pat<(truncstorei1 GPR:$src, addrmode2:$dst), |
| 1089 | (STRB GPR:$src, addrmode2:$dst)>; |
| 1090 | def : Pat<(pre_truncsti1 GPR:$src, GPR:$base, am2offset:$offset), |
| 1091 | (STRB_PRE GPR:$src, GPR:$base, am2offset:$offset)>; |
| 1092 | def : Pat<(post_truncsti1 GPR:$src, GPR:$base, am2offset:$offset), |
| 1093 | (STRB_POST GPR:$src, GPR:$base, am2offset:$offset)>; |
| 1094 | |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 1095 | // smul* and smla* |
| 1096 | def : ARMV5TEPat<(mul (sra (shl GPR:$a, 16), 16), (sra (shl GPR:$b, 16), 16)), |
| 1097 | (SMULBB GPR:$a, GPR:$b)>; |
| 1098 | def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b), |
| 1099 | (SMULBB GPR:$a, GPR:$b)>; |
| 1100 | def : ARMV5TEPat<(mul (sra (shl GPR:$a, 16), 16), (sra GPR:$b, 16)), |
| 1101 | (SMULBT GPR:$a, GPR:$b)>; |
| 1102 | def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, 16)), |
| 1103 | (SMULBT GPR:$a, GPR:$b)>; |
| 1104 | def : ARMV5TEPat<(mul (sra GPR:$a, 16), (sra (shl GPR:$b, 16), 16)), |
| 1105 | (SMULTB GPR:$a, GPR:$b)>; |
| 1106 | def : ARMV5TEPat<(mul (sra GPR:$a, 16), sext_16_node:$b), |
| 1107 | (SMULTB GPR:$a, GPR:$b)>; |
| 1108 | def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, 16), 16)), 16), |
| 1109 | (SMULWB GPR:$a, GPR:$b)>; |
| 1110 | def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), 16), |
| 1111 | (SMULWB GPR:$a, GPR:$b)>; |
| 1112 | |
| 1113 | def : ARMV5TEPat<(add GPR:$acc, |
| 1114 | (mul (sra (shl GPR:$a, 16), 16), |
| 1115 | (sra (shl GPR:$b, 16), 16))), |
| 1116 | (SMLABB GPR:$a, GPR:$b, GPR:$acc)>; |
| 1117 | def : ARMV5TEPat<(add GPR:$acc, |
| 1118 | (mul sext_16_node:$a, sext_16_node:$b)), |
| 1119 | (SMLABB GPR:$a, GPR:$b, GPR:$acc)>; |
| 1120 | def : ARMV5TEPat<(add GPR:$acc, |
| 1121 | (mul (sra (shl GPR:$a, 16), 16), (sra GPR:$b, 16))), |
| 1122 | (SMLABT GPR:$a, GPR:$b, GPR:$acc)>; |
| 1123 | def : ARMV5TEPat<(add GPR:$acc, |
| 1124 | (mul sext_16_node:$a, (sra GPR:$b, 16))), |
| 1125 | (SMLABT GPR:$a, GPR:$b, GPR:$acc)>; |
| 1126 | def : ARMV5TEPat<(add GPR:$acc, |
| 1127 | (mul (sra GPR:$a, 16), (sra (shl GPR:$b, 16), 16))), |
| 1128 | (SMLATB GPR:$a, GPR:$b, GPR:$acc)>; |
| 1129 | def : ARMV5TEPat<(add GPR:$acc, |
| 1130 | (mul (sra GPR:$a, 16), sext_16_node:$b)), |
| 1131 | (SMLATB GPR:$a, GPR:$b, GPR:$acc)>; |
| 1132 | def : ARMV5TEPat<(add GPR:$acc, |
| 1133 | (sra (mul GPR:$a, (sra (shl GPR:$b, 16), 16)), 16)), |
| 1134 | (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>; |
| 1135 | def : ARMV5TEPat<(add GPR:$acc, |
| 1136 | (sra (mul GPR:$a, sext_16_node:$b), 16)), |
| 1137 | (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>; |
| 1138 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1139 | //===----------------------------------------------------------------------===// |
| 1140 | // Thumb Support |
| 1141 | // |
| 1142 | |
| 1143 | include "ARMInstrThumb.td" |
| 1144 | |
| 1145 | //===----------------------------------------------------------------------===// |
| 1146 | // Floating Point Support |
| 1147 | // |
| 1148 | |
| 1149 | include "ARMInstrVFP.td" |