blob: b83cdca6df07ecfb55a0baaf0e7de849747a3c1d [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the "Instituto Nokia de Tecnologia" and
6// is distributed under the University of Illinois Open Source
7// License. See LICENSE.TXT for details.
8//
9//===----------------------------------------------------------------------===//
10//
11// This file describes the ARM instructions in TableGen format.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chenga8e29892007-01-19 07:51:42 +000015//===----------------------------------------------------------------------===//
16// ARM specific DAG Nodes.
17//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000018
Evan Chenga8e29892007-01-19 07:51:42 +000019// Type profiles.
20def SDT_ARMCallSeq : SDTypeProfile<0, 1, [ SDTCisVT<0, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Evan Chenga8e29892007-01-19 07:51:42 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisInt<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
37def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
38
39def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
40 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
41
42// Node definitions.
43def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000044def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
45
46def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeq,
47 [SDNPHasChain, SDNPOutFlag]>;
48def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeq,
49 [SDNPHasChain, SDNPOutFlag]>;
50
51def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
52 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
53def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
54 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
55
56def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTRet,
57 [SDNPHasChain, SDNPOptInFlag]>;
58
59def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
60 [SDNPInFlag]>;
61def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
62 [SDNPInFlag]>;
63
64def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
65 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
66
67def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
68 [SDNPHasChain]>;
69
70def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
71 [SDNPOutFlag]>;
72
73def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
74
75def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
76def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
77def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000078
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000079//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +000080// ARM Instruction Predicate Definitions.
81//
82def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
83def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">;
84def HasV6 : Predicate<"Subtarget->hasV6Ops()">;
85def IsThumb : Predicate<"Subtarget->isThumb()">;
86def IsARM : Predicate<"!Subtarget->isThumb()">;
87
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000088//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +000089// ARM Flag Definitions.
90
91class RegConstraint<string C> {
92 string Constraints = C;
93}
94
95//===----------------------------------------------------------------------===//
96// ARM specific transformation functions and pattern fragments.
97//
98
99// so_imm_XFORM - Return a so_imm value packed into the format described for
100// so_imm def below.
101def so_imm_XFORM : SDNodeXForm<imm, [{
102 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(N->getValue()),
103 MVT::i32);
104}]>;
105
106// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
107// so_imm_neg def below.
108def so_imm_neg_XFORM : SDNodeXForm<imm, [{
109 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(-(int)N->getValue()),
110 MVT::i32);
111}]>;
112
113// so_imm_not_XFORM - Return a so_imm value packed into the format described for
114// so_imm_not def below.
115def so_imm_not_XFORM : SDNodeXForm<imm, [{
116 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(~(int)N->getValue()),
117 MVT::i32);
118}]>;
119
120// rot_imm predicate - True if the 32-bit immediate is equal to 8, 16, or 24.
121def rot_imm : PatLeaf<(i32 imm), [{
122 int32_t v = (int32_t)N->getValue();
123 return v == 8 || v == 16 || v == 24;
124}]>;
125
126/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
127def imm1_15 : PatLeaf<(i32 imm), [{
128 return (int32_t)N->getValue() >= 1 && (int32_t)N->getValue() < 16;
129}]>;
130
131/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
132def imm16_31 : PatLeaf<(i32 imm), [{
133 return (int32_t)N->getValue() >= 16 && (int32_t)N->getValue() < 32;
134}]>;
135
136def so_imm_neg :
137 PatLeaf<(imm), [{ return ARM_AM::getSOImmVal(-(int)N->getValue()) != -1; }],
138 so_imm_neg_XFORM>;
139
140def so_imm_not :
141 PatLeaf<(imm), [{ return ARM_AM::getSOImmVal(~(int)N->getValue()) != -1; }],
142 so_imm_not_XFORM>;
143
144// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
145def sext_16_node : PatLeaf<(i32 GPR:$a), [{
146 return TLI.ComputeNumSignBits(SDOperand(N,0)) >= 17;
147}]>;
148
149
150// Break so_imm's up into two pieces. This handles immediates with up to 16
151// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
152// get the first/second pieces.
153def so_imm2part : PatLeaf<(imm), [{
154 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getValue());
155}]>;
156
157def so_imm2part_1 : SDNodeXForm<imm, [{
158 unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getValue());
159 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(V), MVT::i32);
160}]>;
161
162def so_imm2part_2 : SDNodeXForm<imm, [{
163 unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getValue());
164 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(V), MVT::i32);
165}]>;
166
167
168
169//===----------------------------------------------------------------------===//
170// Operand Definitions.
171//
172
173// Branch target.
174def brtarget : Operand<OtherVT>;
175
176// Operand for printing out a condition code.
177def CCOp : Operand<i32> {
178 let PrintMethod = "printCCOperand";
179}
180
181// A list of registers separated by comma. Used by load/store multiple.
182def reglist : Operand<i32> {
183 let PrintMethod = "printRegisterList";
184}
185
186// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
187def cpinst_operand : Operand<i32> {
188 let PrintMethod = "printCPInstOperand";
189}
190
191def jtblock_operand : Operand<i32> {
192 let PrintMethod = "printJTBlockOperand";
193}
194
195// Local PC labels.
196def pclabel : Operand<i32> {
197 let PrintMethod = "printPCLabel";
198}
199
200// shifter_operand operands: so_reg and so_imm.
201def so_reg : Operand<i32>, // reg reg imm
202 ComplexPattern<i32, 3, "SelectShifterOperandReg",
203 [shl,srl,sra,rotr]> {
204 let PrintMethod = "printSORegOperand";
205 let MIOperandInfo = (ops GPR, GPR, i32imm);
206}
207
208// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
209// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
210// represented in the imm field in the same 12-bit form that they are encoded
211// into so_imm instructions: the 8-bit immediate is the least significant bits
212// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
213def so_imm : Operand<i32>,
214 PatLeaf<(imm),
215 [{ return ARM_AM::getSOImmVal(N->getValue()) != -1; }],
216 so_imm_XFORM> {
217 let PrintMethod = "printSOImmOperand";
218}
219
220
221// Define ARM specific addressing modes.
222
223// addrmode2 := reg +/- reg shop imm
224// addrmode2 := reg +/- imm12
225//
226def addrmode2 : Operand<i32>,
227 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
228 let PrintMethod = "printAddrMode2Operand";
229 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
230}
231
232def am2offset : Operand<i32>,
233 ComplexPattern<i32, 2, "SelectAddrMode2Offset", []> {
234 let PrintMethod = "printAddrMode2OffsetOperand";
235 let MIOperandInfo = (ops GPR, i32imm);
236}
237
238// addrmode3 := reg +/- reg
239// addrmode3 := reg +/- imm8
240//
241def addrmode3 : Operand<i32>,
242 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
243 let PrintMethod = "printAddrMode3Operand";
244 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
245}
246
247def am3offset : Operand<i32>,
248 ComplexPattern<i32, 2, "SelectAddrMode3Offset", []> {
249 let PrintMethod = "printAddrMode3OffsetOperand";
250 let MIOperandInfo = (ops GPR, i32imm);
251}
252
253// addrmode4 := reg, <mode|W>
254//
255def addrmode4 : Operand<i32>,
256 ComplexPattern<i32, 2, "", []> {
257 let PrintMethod = "printAddrMode4Operand";
258 let MIOperandInfo = (ops GPR, i32imm);
259}
260
261// addrmode5 := reg +/- imm8*4
262//
263def addrmode5 : Operand<i32>,
264 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
265 let PrintMethod = "printAddrMode5Operand";
266 let MIOperandInfo = (ops GPR, i32imm);
267}
268
269// addrmodepc := pc + reg
270//
271def addrmodepc : Operand<i32>,
272 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
273 let PrintMethod = "printAddrModePCOperand";
274 let MIOperandInfo = (ops GPR, i32imm);
275}
276
277//===----------------------------------------------------------------------===//
278// ARM Instruction flags. These need to match ARMInstrInfo.h.
279//
280
281// Addressing mode.
282class AddrMode<bits<4> val> {
283 bits<4> Value = val;
284}
285def AddrModeNone : AddrMode<0>;
286def AddrMode1 : AddrMode<1>;
287def AddrMode2 : AddrMode<2>;
288def AddrMode3 : AddrMode<3>;
289def AddrMode4 : AddrMode<4>;
290def AddrMode5 : AddrMode<5>;
291def AddrModeT1 : AddrMode<6>;
292def AddrModeT2 : AddrMode<7>;
293def AddrModeT4 : AddrMode<8>;
294def AddrModeTs : AddrMode<9>;
295
296// Instruction size.
297class SizeFlagVal<bits<3> val> {
298 bits<3> Value = val;
299}
300def SizeInvalid : SizeFlagVal<0>; // Unset.
301def SizeSpecial : SizeFlagVal<1>; // Pseudo or special.
302def Size8Bytes : SizeFlagVal<2>;
303def Size4Bytes : SizeFlagVal<3>;
304def Size2Bytes : SizeFlagVal<4>;
305
306// Load / store index mode.
307class IndexMode<bits<2> val> {
308 bits<2> Value = val;
309}
310def IndexModeNone : IndexMode<0>;
311def IndexModePre : IndexMode<1>;
312def IndexModePost : IndexMode<2>;
313
314//===----------------------------------------------------------------------===//
315// ARM Instruction templates.
316//
317
318// ARMPat - Same as Pat<>, but requires that the compiler be in ARM mode.
319class ARMPat<dag pattern, dag result> : Pat<pattern, result> {
320 list<Predicate> Predicates = [IsARM];
321}
Evan Cheng34b12d22007-01-19 20:27:35 +0000322class ARMV5TEPat<dag pattern, dag result> : Pat<pattern, result> {
323 list<Predicate> Predicates = [IsARM, HasV5TE];
324}
Evan Chenga8e29892007-01-19 07:51:42 +0000325class ARMV6Pat<dag pattern, dag result> : Pat<pattern, result> {
326 list<Predicate> Predicates = [IsARM, HasV6];
327}
328
Evan Chenga8e29892007-01-19 07:51:42 +0000329class InstARM<bits<4> opcod, AddrMode am, SizeFlagVal sz, IndexMode im,
330 dag ops, string asmstr, string cstr>
331 : Instruction {
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000332 let Namespace = "ARM";
333
Evan Chenga8e29892007-01-19 07:51:42 +0000334 bits<4> Opcode = opcod;
335 AddrMode AM = am;
336 bits<4> AddrModeBits = AM.Value;
337
338 SizeFlagVal SZ = sz;
339 bits<3> SizeFlag = SZ.Value;
340
341 IndexMode IM = im;
342 bits<2> IndexModeBits = IM.Value;
343
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000344 dag OperandList = ops;
345 let AsmString = asmstr;
Evan Chenga8e29892007-01-19 07:51:42 +0000346 let Constraints = cstr;
347}
348
349class PseudoInst<dag ops, string asm, list<dag> pattern>
350 : InstARM<0, AddrModeNone, SizeSpecial, IndexModeNone, ops, asm, ""> {
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000351 let Pattern = pattern;
352}
353
Evan Chenga8e29892007-01-19 07:51:42 +0000354class I<dag ops, AddrMode am, SizeFlagVal sz, IndexMode im,
355 string asm, string cstr, list<dag> pattern>
356 // FIXME: Set all opcodes to 0 for now.
357 : InstARM<0, am, sz, im, ops, asm, cstr> {
358 let Pattern = pattern;
359 list<Predicate> Predicates = [IsARM];
360}
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000361
Evan Chenga8e29892007-01-19 07:51:42 +0000362class AI<dag ops, string asm, list<dag> pattern>
363 : I<ops, AddrModeNone, Size4Bytes, IndexModeNone, asm, "", pattern>;
364class AI1<dag ops, string asm, list<dag> pattern>
365 : I<ops, AddrMode1, Size4Bytes, IndexModeNone, asm, "", pattern>;
366class AI2<dag ops, string asm, list<dag> pattern>
367 : I<ops, AddrMode2, Size4Bytes, IndexModeNone, asm, "", pattern>;
368class AI3<dag ops, string asm, list<dag> pattern>
369 : I<ops, AddrMode3, Size4Bytes, IndexModeNone, asm, "", pattern>;
370class AI4<dag ops, string asm, list<dag> pattern>
371 : I<ops, AddrMode4, Size4Bytes, IndexModeNone, asm, "", pattern>;
372class AIx2<dag ops, string asm, list<dag> pattern>
373 : I<ops, AddrModeNone, Size8Bytes, IndexModeNone, asm, "", pattern>;
Rafael Espindolaa6f149d2006-10-16 18:32:36 +0000374
Evan Chenga8e29892007-01-19 07:51:42 +0000375// Pre-indexed ops
376class AI2pr<dag ops, string asm, string cstr, list<dag> pattern>
377 : I<ops, AddrMode2, Size4Bytes, IndexModePre, asm, cstr, pattern>;
378class AI3pr<dag ops, string asm, string cstr, list<dag> pattern>
379 : I<ops, AddrMode3, Size4Bytes, IndexModePre, asm, cstr, pattern>;
Rafael Espindola27e469e2006-10-16 18:39:22 +0000380
Evan Chenga8e29892007-01-19 07:51:42 +0000381// Post-indexed ops
382class AI2po<dag ops, string asm, string cstr, list<dag> pattern>
383 : I<ops, AddrMode2, Size4Bytes, IndexModePost, asm, cstr, pattern>;
384class AI3po<dag ops, string asm, string cstr, list<dag> pattern>
385 : I<ops, AddrMode3, Size4Bytes, IndexModePost, asm, cstr, pattern>;
Rafael Espindola04d88ff2006-10-17 20:45:22 +0000386
Evan Chenga8e29892007-01-19 07:51:42 +0000387// BR_JT instructions
388class JTI<dag ops, string asm, list<dag> pattern>
389 : I<ops, AddrModeNone, SizeSpecial, IndexModeNone, asm, "", pattern>;
390class JTI1<dag ops, string asm, list<dag> pattern>
391 : I<ops, AddrMode1, SizeSpecial, IndexModeNone, asm, "", pattern>;
392class JTI2<dag ops, string asm, list<dag> pattern>
393 : I<ops, AddrMode2, SizeSpecial, IndexModeNone, asm, "", pattern>;
Rafael Espindola04d88ff2006-10-17 20:45:22 +0000394
Evan Chenga8e29892007-01-19 07:51:42 +0000395
396class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
397class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
398
399
400/// AI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
401/// binop that produces a value.
402multiclass AI1_bin_irs<string opc, PatFrag opnode> {
403 def ri : AI1<(ops GPR:$dst, GPR:$a, so_imm:$b),
404 !strconcat(opc, " $dst, $a, $b"),
405 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>;
406 def rr : AI1<(ops GPR:$dst, GPR:$a, GPR:$b),
407 !strconcat(opc, " $dst, $a, $b"),
408 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>;
409 def rs : AI1<(ops GPR:$dst, GPR:$a, so_reg:$b),
410 !strconcat(opc, " $dst, $a, $b"),
411 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>;
412}
413
414/// AI1_bin0_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns.
415/// Similar to AI1_bin_irs except the instruction does not produce a result.
416multiclass AI1_bin0_irs<string opc, PatFrag opnode> {
417 def ri : AI1<(ops GPR:$a, so_imm:$b),
418 !strconcat(opc, " $a, $b"),
419 [(opnode GPR:$a, so_imm:$b)]>;
420 def rr : AI1<(ops GPR:$a, GPR:$b),
421 !strconcat(opc, " $a, $b"),
422 [(opnode GPR:$a, GPR:$b)]>;
423 def rs : AI1<(ops GPR:$a, so_reg:$b),
424 !strconcat(opc, " $a, $b"),
425 [(opnode GPR:$a, so_reg:$b)]>;
426}
427
428/// AI1_bin_is - Defines a set of (op r, {so_imm|so_reg}) patterns for a binop.
429multiclass AI1_bin_is<string opc, PatFrag opnode> {
430 def ri : AI1<(ops GPR:$dst, GPR:$a, so_imm:$b),
431 !strconcat(opc, " $dst, $a, $b"),
432 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>;
433 def rs : AI1<(ops GPR:$dst, GPR:$a, so_reg:$b),
434 !strconcat(opc, " $dst, $a, $b"),
435 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>;
436}
437
438/// AI1_unary_irs - Defines a set of (op {so_imm|r|so_reg}) patterns for unary
439/// ops.
440multiclass AI1_unary_irs<string opc, PatFrag opnode> {
441 def i : AI1<(ops GPR:$dst, so_imm:$a),
442 !strconcat(opc, " $dst, $a"),
443 [(set GPR:$dst, (opnode so_imm:$a))]>;
444 def r : AI1<(ops GPR:$dst, GPR:$a),
445 !strconcat(opc, " $dst, $a"),
446 [(set GPR:$dst, (opnode GPR:$a))]>;
447 def s : AI1<(ops GPR:$dst, so_reg:$a),
448 !strconcat(opc, " $dst, $a"),
449 [(set GPR:$dst, (opnode so_reg:$a))]>;
450}
451
452/// AI_unary_rrot - A unary operation with two forms: one whose operand is a
453/// register and one whose operand is a register rotated by 8/16/24.
454multiclass AI_unary_rrot<string opc, PatFrag opnode> {
455 def r : AI<(ops GPR:$dst, GPR:$Src),
456 !strconcat(opc, " $dst, $Src"),
457 [(set GPR:$dst, (opnode GPR:$Src))]>, Requires<[IsARM, HasV6]>;
458 def r_rot : AI<(ops GPR:$dst, GPR:$Src, i32imm:$rot),
459 !strconcat(opc, " $dst, $Src, ror $rot"),
460 [(set GPR:$dst, (opnode (rotr GPR:$Src, rot_imm:$rot)))]>,
461 Requires<[IsARM, HasV6]>;
462}
463
464/// AI_bin_rrot - A binary operation with two forms: one whose operand is a
465/// register and one whose operand is a register rotated by 8/16/24.
466multiclass AI_bin_rrot<string opc, PatFrag opnode> {
467 def rr : AI<(ops GPR:$dst, GPR:$LHS, GPR:$RHS),
468 !strconcat(opc, " $dst, $LHS, $RHS"),
469 [(set GPR:$dst, (opnode GPR:$LHS, GPR:$RHS))]>,
470 Requires<[IsARM, HasV6]>;
471 def rr_rot : AI<(ops GPR:$dst, GPR:$LHS, GPR:$RHS, i32imm:$rot),
472 !strconcat(opc, " $dst, $LHS, $RHS, ror $rot"),
473 [(set GPR:$dst, (opnode GPR:$LHS,
474 (rotr GPR:$RHS, rot_imm:$rot)))]>,
475 Requires<[IsARM, HasV6]>;
476}
477
Rafael Espindola90057aa2006-10-16 18:18:14 +0000478
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000479//===----------------------------------------------------------------------===//
480// Instructions
481//===----------------------------------------------------------------------===//
482
Evan Chenga8e29892007-01-19 07:51:42 +0000483//===----------------------------------------------------------------------===//
484// Miscellaneous Instructions.
485//
486def IMPLICIT_DEF_GPR :
487PseudoInst<(ops GPR:$rD),
488 "@ IMPLICIT_DEF_GPR $rD",
489 [(set GPR:$rD, (undef))]>;
Rafael Espindola687bc492006-08-24 13:45:55 +0000490
Rafael Espindola6f602de2006-08-24 16:13:15 +0000491
Evan Chenga8e29892007-01-19 07:51:42 +0000492/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
493/// the function. The first operand is the ID# for this instruction, the second
494/// is the index into the MachineConstantPool that this is, the third is the
495/// size in bytes of this constant pool entry.
496def CONSTPOOL_ENTRY :
497PseudoInst<(ops cpinst_operand:$instid, cpinst_operand:$cpidx, i32imm:$size),
498 "${instid:label} ${cpidx:cpentry}", []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000499
Evan Chenga8e29892007-01-19 07:51:42 +0000500def ADJCALLSTACKUP :
501PseudoInst<(ops i32imm:$amt),
502 "@ ADJCALLSTACKUP $amt",
503 [(ARMcallseq_end imm:$amt)]>, Imp<[SP],[SP]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +0000504
Evan Chenga8e29892007-01-19 07:51:42 +0000505def ADJCALLSTACKDOWN :
506PseudoInst<(ops i32imm:$amt),
507 "@ ADJCALLSTACKDOWN $amt",
508 [(ARMcallseq_start imm:$amt)]>, Imp<[SP],[SP]>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000509
Evan Chenga8e29892007-01-19 07:51:42 +0000510def DWARF_LOC :
511PseudoInst<(ops i32imm:$line, i32imm:$col, i32imm:$file),
512 ".loc $file, $line, $col",
513 [(dwarf_loc (i32 imm:$line), (i32 imm:$col), (i32 imm:$file))]>;
Rafael Espindola4b20fbc2006-10-10 12:56:00 +0000514
Evan Chenga8e29892007-01-19 07:51:42 +0000515def PICADD : AI1<(ops GPR:$dst, GPR:$a, pclabel:$cp),
Evan Chengc60e76d2007-01-30 20:37:08 +0000516 "$cp:\n\tadd $dst, pc, $a",
Evan Chenga8e29892007-01-19 07:51:42 +0000517 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
518let AddedComplexity = 10 in
519def PICLD : AI2<(ops GPR:$dst, addrmodepc:$addr),
Evan Chengc60e76d2007-01-30 20:37:08 +0000520 "${addr:label}:\n\tldr $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000521 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000522
Evan Chenga8e29892007-01-19 07:51:42 +0000523//===----------------------------------------------------------------------===//
524// Control Flow Instructions.
525//
Rafael Espindola9e071f02006-10-02 19:30:56 +0000526
Evan Chenga8e29892007-01-19 07:51:42 +0000527let isReturn = 1, isTerminator = 1 in
528 def BX_RET : AI<(ops), "bx lr", [(ARMretflag)]>;
Rafael Espindola27185192006-09-29 21:20:16 +0000529
Evan Chenga8e29892007-01-19 07:51:42 +0000530// FIXME: remove when we have a way to marking a MI with these properties.
531let isLoad = 1, isReturn = 1, isTerminator = 1 in
532 def LDM_RET : AI4<(ops addrmode4:$addr, reglist:$dst1, variable_ops),
533 "ldm${addr:submode} $addr, $dst1",
534 []>;
Rafael Espindolaa2845842006-10-05 16:48:49 +0000535
Evan Chenga8e29892007-01-19 07:51:42 +0000536let isCall = 1, noResults = 1,
537 Defs = [R0, R1, R2, R3, R12, LR,
538 D0, D1, D2, D3, D4, D5, D6, D7] in {
539 def BL : AI<(ops i32imm:$func, variable_ops),
540 "bl ${func:call}",
541 [(ARMcall tglobaladdr:$func)]>;
542 // ARMv5T and above
543 def BLX : AI<(ops GPR:$dst, variable_ops),
544 "blx $dst",
545 [(ARMcall GPR:$dst)]>, Requires<[IsARM, HasV5T]>;
546 // ARMv4T
547 def BX : AIx2<(ops GPR:$dst, variable_ops),
548 "mov lr, pc\n\tbx $dst",
549 [(ARMcall_nolink GPR:$dst)]>;
Rafael Espindola35574632006-07-18 17:00:30 +0000550}
Rafael Espindoladc124a22006-05-18 21:45:49 +0000551
Evan Chenga8e29892007-01-19 07:51:42 +0000552let isBranch = 1, isTerminator = 1, isBarrier = 1 in {
553 def B : AI<(ops brtarget:$dst), "b $dst",
554 [(br bb:$dst)]>;
555
556 def BR_JTr : JTI<(ops GPR:$dst, jtblock_operand:$jt, i32imm:$id),
557 "mov pc, $dst \n$jt",
558 [(ARMbrjt GPR:$dst, tjumptable:$jt, imm:$id)]>;
559 def BR_JTm : JTI2<(ops addrmode2:$dst, jtblock_operand:$jt, i32imm:$id),
560 "ldr pc, $dst \n$jt",
561 [(ARMbrjt (i32 (load addrmode2:$dst)), tjumptable:$jt,
562 imm:$id)]>;
563 def BR_JTadd : JTI1<(ops GPR:$dst, GPR:$idx, jtblock_operand:$jt, i32imm:$id),
564 "add pc, $dst, $idx \n$jt",
565 [(ARMbrjt (add GPR:$dst, GPR:$idx), tjumptable:$jt,
566 imm:$id)]>;
Rafael Espindola1ed3af12006-08-01 18:53:10 +0000567}
Rafael Espindola84b19be2006-07-16 01:02:57 +0000568
Evan Chenga8e29892007-01-19 07:51:42 +0000569let isBranch = 1, isTerminator = 1, noResults = 1, isBarrier = 1 in
570 def Bcc : AI<(ops brtarget:$dst, CCOp:$cc), "b$cc $dst",
571 [(ARMbrcond bb:$dst, imm:$cc)]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000572
Evan Chenga8e29892007-01-19 07:51:42 +0000573//===----------------------------------------------------------------------===//
574// Load / store Instructions.
575//
Rafael Espindola82c678b2006-10-16 17:17:22 +0000576
Evan Chenga8e29892007-01-19 07:51:42 +0000577// Load
578let isLoad = 1 in {
579def LDR : AI2<(ops GPR:$dst, addrmode2:$addr),
580 "ldr $dst, $addr",
581 [(set GPR:$dst, (load addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +0000582
Evan Chenga8e29892007-01-19 07:51:42 +0000583// Loads with zero extension
584def LDRH : AI3<(ops GPR:$dst, addrmode3:$addr),
585 "ldrh $dst, $addr",
586 [(set GPR:$dst, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +0000587
Evan Chenga8e29892007-01-19 07:51:42 +0000588def LDRB : AI2<(ops GPR:$dst, addrmode2:$addr),
589 "ldrb $dst, $addr",
590 [(set GPR:$dst, (zextloadi8 addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +0000591
Evan Chenga8e29892007-01-19 07:51:42 +0000592// Loads with sign extension
593def LDRSH : AI3<(ops GPR:$dst, addrmode3:$addr),
594 "ldrsh $dst, $addr",
595 [(set GPR:$dst, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000596
Evan Chenga8e29892007-01-19 07:51:42 +0000597def LDRSB : AI3<(ops GPR:$dst, addrmode3:$addr),
598 "ldrsb $dst, $addr",
599 [(set GPR:$dst, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +0000600
Evan Chenga8e29892007-01-19 07:51:42 +0000601// Load doubleword
602def LDRD : AI3<(ops GPR:$dst, addrmode3:$addr),
603 "ldrd $dst, $addr",
604 []>, Requires<[IsARM, HasV5T]>;
Rafael Espindolac391d162006-10-23 20:34:27 +0000605
Evan Chenga8e29892007-01-19 07:51:42 +0000606// Indexed loads
607def LDR_PRE : AI2pr<(ops GPR:$dst, GPR:$base_wb, addrmode2:$addr),
608 "ldr $dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindoladc124a22006-05-18 21:45:49 +0000609
Evan Chenga8e29892007-01-19 07:51:42 +0000610def LDR_POST : AI2po<(ops GPR:$dst, GPR:$base_wb, GPR:$base, am2offset:$offset),
611 "ldr $dst, [$base], $offset", "$base = $base_wb", []>;
Rafael Espindola450856d2006-12-12 00:37:38 +0000612
Evan Chenga8e29892007-01-19 07:51:42 +0000613def LDRH_PRE : AI3pr<(ops GPR:$dst, GPR:$base_wb, addrmode3:$addr),
614 "ldrh $dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindola4e307642006-09-08 16:59:47 +0000615
Evan Chenga8e29892007-01-19 07:51:42 +0000616def LDRH_POST : AI3po<(ops GPR:$dst, GPR:$base_wb, GPR:$base,am3offset:$offset),
617 "ldrh $dst, [$base], $offset", "$base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +0000618
Evan Chenga8e29892007-01-19 07:51:42 +0000619def LDRB_PRE : AI2pr<(ops GPR:$dst, GPR:$base_wb, addrmode2:$addr),
620 "ldrb $dst, $addr!", "$addr.base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +0000621
Evan Chenga8e29892007-01-19 07:51:42 +0000622def LDRB_POST : AI2po<(ops GPR:$dst, GPR:$base_wb, GPR:$base,am2offset:$offset),
623 "ldrb $dst, [$base], $offset", "$base = $base_wb", []>;
624
625def LDRSH_PRE : AI3pr<(ops GPR:$dst, GPR:$base_wb, addrmode3:$addr),
626 "ldrsh $dst, $addr!", "$addr.base = $base_wb", []>;
627
628def LDRSH_POST: AI3po<(ops GPR:$dst, GPR:$base_wb, GPR:$base,am3offset:$offset),
629 "ldrsh $dst, [$base], $offset", "$base = $base_wb", []>;
630
631def LDRSB_PRE : AI3pr<(ops GPR:$dst, GPR:$base_wb, addrmode3:$addr),
632 "ldrsb $dst, $addr!", "$addr.base = $base_wb", []>;
633
634def LDRSB_POST: AI3po<(ops GPR:$dst, GPR:$base_wb, GPR:$base,am3offset:$offset),
635 "ldrsb $dst, [$base], $offset", "$base = $base_wb", []>;
636} // isLoad
637
638// Store
639let isStore = 1 in {
640def STR : AI2<(ops GPR:$src, addrmode2:$addr),
641 "str $src, $addr",
642 [(store GPR:$src, addrmode2:$addr)]>;
643
644// Stores with truncate
645def STRH : AI3<(ops GPR:$src, addrmode3:$addr),
646 "strh $src, $addr",
647 [(truncstorei16 GPR:$src, addrmode3:$addr)]>;
648
649def STRB : AI2<(ops GPR:$src, addrmode2:$addr),
650 "strb $src, $addr",
651 [(truncstorei8 GPR:$src, addrmode2:$addr)]>;
652
653// Store doubleword
654def STRD : AI3<(ops GPR:$src, addrmode3:$addr),
655 "strd $src, $addr",
656 []>, Requires<[IsARM, HasV5T]>;
657
658// Indexed stores
659def STR_PRE : AI2pr<(ops GPR:$base_wb, GPR:$src, GPR:$base, am2offset:$offset),
660 "str $src, [$base, $offset]!", "$base = $base_wb",
661 [(set GPR:$base_wb,
662 (pre_store GPR:$src, GPR:$base, am2offset:$offset))]>;
663
664def STR_POST : AI2po<(ops GPR:$base_wb, GPR:$src, GPR:$base,am2offset:$offset),
665 "str $src, [$base], $offset", "$base = $base_wb",
666 [(set GPR:$base_wb,
667 (post_store GPR:$src, GPR:$base, am2offset:$offset))]>;
668
669def STRH_PRE : AI3pr<(ops GPR:$base_wb, GPR:$src, GPR:$base,am3offset:$offset),
670 "strh $src, [$base, $offset]!", "$base = $base_wb",
671 [(set GPR:$base_wb,
672 (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>;
673
674def STRH_POST: AI3po<(ops GPR:$base_wb, GPR:$src, GPR:$base,am3offset:$offset),
675 "strh $src, [$base], $offset", "$base = $base_wb",
676 [(set GPR:$base_wb, (post_truncsti16 GPR:$src,
677 GPR:$base, am3offset:$offset))]>;
678
679def STRB_PRE : AI2pr<(ops GPR:$base_wb, GPR:$src, GPR:$base,am2offset:$offset),
680 "strb $src, [$base, $offset]!", "$base = $base_wb",
681 [(set GPR:$base_wb, (pre_truncsti8 GPR:$src,
682 GPR:$base, am2offset:$offset))]>;
683
684def STRB_POST: AI2po<(ops GPR:$base_wb, GPR:$src, GPR:$base,am2offset:$offset),
685 "strb $src, [$base], $offset", "$base = $base_wb",
686 [(set GPR:$base_wb, (post_truncsti8 GPR:$src,
687 GPR:$base, am2offset:$offset))]>;
688} // isStore
689
690//===----------------------------------------------------------------------===//
691// Load / store multiple Instructions.
692//
693
694let isLoad = 1 in
695def LDM : AI4<(ops addrmode4:$addr, reglist:$dst1, variable_ops),
696 "ldm${addr:submode} $addr, $dst1",
697 []>;
698
699let isStore = 1 in
700def STM : AI4<(ops addrmode4:$addr, reglist:$src1, variable_ops),
701 "stm${addr:submode} $addr, $src1",
702 []>;
703
704//===----------------------------------------------------------------------===//
705// Move Instructions.
706//
707
708def MOVrr : AI1<(ops GPR:$dst, GPR:$src),
709 "mov $dst, $src", []>;
710def MOVrs : AI1<(ops GPR:$dst, so_reg:$src),
711 "mov $dst, $src", [(set GPR:$dst, so_reg:$src)]>;
712def MOVri : AI1<(ops GPR:$dst, so_imm:$src),
713 "mov $dst, $src", [(set GPR:$dst, so_imm:$src)]>;
714
715// These aren't really mov instructions, but we have to define them this way
716// due to flag operands.
717
718def MOVsrl_flag : AI1<(ops GPR:$dst, GPR:$src),
719 "movs $dst, $src, lsr #1",
720 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>;
721def MOVsra_flag : AI1<(ops GPR:$dst, GPR:$src),
722 "movs $dst, $src, asr #1",
723 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>;
724def MOVrrx : AI1<(ops GPR:$dst, GPR:$src),
725 "mov $dst, $src, rrx",
726 [(set GPR:$dst, (ARMrrx GPR:$src))]>;
727
728
729//===----------------------------------------------------------------------===//
730// Extend Instructions.
731//
732
733// Sign extenders
734
735defm SXTB : AI_unary_rrot<"sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
736defm SXTH : AI_unary_rrot<"sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
737
738defm SXTAB : AI_bin_rrot<"sxtab",
739 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
740defm SXTAH : AI_bin_rrot<"sxtah",
741 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
742
743// TODO: SXT(A){B|H}16
744
745// Zero extenders
746
747let AddedComplexity = 16 in {
748defm UXTB : AI_unary_rrot<"uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
749defm UXTH : AI_unary_rrot<"uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
750defm UXTB16 : AI_unary_rrot<"uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
751
752def : ARMV6Pat<(and (shl GPR:$Src, 8), 0xFF00FF),
753 (UXTB16r_rot GPR:$Src, 24)>;
754def : ARMV6Pat<(and (srl GPR:$Src, 8), 0xFF00FF),
755 (UXTB16r_rot GPR:$Src, 8)>;
756
757defm UXTAB : AI_bin_rrot<"uxtab",
758 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
759defm UXTAH : AI_bin_rrot<"uxtah",
760 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000761}
762
Evan Chenga8e29892007-01-19 07:51:42 +0000763// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
764//defm UXTAB16 : xxx<"uxtab16", 0xff00ff>;
Rafael Espindola817e7fd2006-09-11 19:24:19 +0000765
Evan Chenga8e29892007-01-19 07:51:42 +0000766// TODO: UXT(A){B|H}16
767
768//===----------------------------------------------------------------------===//
769// Arithmetic Instructions.
770//
771
772defm ADD : AI1_bin_irs<"add" , BinOpFrag<(add node:$LHS, node:$RHS)>>;
773defm ADDS : AI1_bin_irs<"adds", BinOpFrag<(addc node:$LHS, node:$RHS)>>;
774defm ADC : AI1_bin_irs<"adc" , BinOpFrag<(adde node:$LHS, node:$RHS)>>;
775defm SUB : AI1_bin_irs<"sub" , BinOpFrag<(sub node:$LHS, node:$RHS)>>;
776defm SUBS : AI1_bin_irs<"subs", BinOpFrag<(subc node:$LHS, node:$RHS)>>;
777defm SBC : AI1_bin_irs<"sbc" , BinOpFrag<(sube node:$LHS, node:$RHS)>>;
778
779// These don't define reg/reg forms, because they are handled above.
780defm RSB : AI1_bin_is <"rsb" , BinOpFrag<(sub node:$RHS, node:$LHS)>>;
781defm RSBS : AI1_bin_is <"rsbs", BinOpFrag<(subc node:$RHS, node:$LHS)>>;
782defm RSC : AI1_bin_is <"rsc" , BinOpFrag<(sube node:$RHS, node:$LHS)>>;
783
784// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
785def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
786 (SUBri GPR:$src, so_imm_neg:$imm)>;
787
788//def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
789// (SUBSri GPR:$src, so_imm_neg:$imm)>;
790//def : ARMPat<(adde GPR:$src, so_imm_neg:$imm),
791// (SBCri GPR:$src, so_imm_neg:$imm)>;
792
793// Note: These are implemented in C++ code, because they have to generate
794// ADD/SUBrs instructions, which use a complex pattern that a xform function
795// cannot produce.
796// (mul X, 2^n+1) -> (add (X << n), X)
797// (mul X, 2^n-1) -> (rsb X, (X << n))
798
799
800//===----------------------------------------------------------------------===//
801// Bitwise Instructions.
802//
803
804defm AND : AI1_bin_irs<"and", BinOpFrag<(and node:$LHS, node:$RHS)>>;
805defm ORR : AI1_bin_irs<"orr", BinOpFrag<(or node:$LHS, node:$RHS)>>;
806defm EOR : AI1_bin_irs<"eor", BinOpFrag<(xor node:$LHS, node:$RHS)>>;
807defm BIC : AI1_bin_irs<"bic", BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
808
809defm MVN : AI1_unary_irs<"mvn", not>;
810
811def : ARMPat<(i32 so_imm_not:$imm),
812 (MVNi so_imm_not:$imm)>;
813
814def : ARMPat<(and GPR:$src, so_imm_not:$imm),
815 (BICri GPR:$src, so_imm_not:$imm)>;
816
817//===----------------------------------------------------------------------===//
818// Multiply Instructions.
819//
820
821// AI_orr - Defines a (op r, r) pattern.
822class AI_orr<string opc, SDNode opnode>
823 : AI<(ops GPR:$dst, GPR:$a, GPR:$b),
824 !strconcat(opc, " $dst, $a, $b"),
825 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>;
826
827// AI_oorr - Defines a (op (op r, r), r) pattern.
828class AI_oorr<string opc, SDNode opnode1, SDNode opnode2>
829 : AI<(ops GPR:$dst, GPR:$a, GPR:$b, GPR:$c),
830 !strconcat(opc, " $dst, $a, $b, $c"),
831 [(set GPR:$dst, (opnode1 (opnode2 GPR:$a, GPR:$b), GPR:$c))]>;
832
833def MUL : AI_orr<"mul", mul>;
834def MLA : AI_oorr<"mla", add, mul>;
835
836// Extra precision multiplies with low / high results
837def SMULL : AI<(ops GPR:$ldst, GPR:$hdst, GPR:$a, GPR:$b),
838 "smull $ldst, $hdst, $a, $b",
839 []>;
840
841def UMULL : AI<(ops GPR:$ldst, GPR:$hdst, GPR:$a, GPR:$b),
842 "umull $ldst, $hdst, $a, $b",
843 []>;
844
845// Multiply + accumulate
846def SMLAL : AI<(ops GPR:$ldst, GPR:$hdst, GPR:$a, GPR:$b),
847 "smlal $ldst, $hdst, $a, $b",
848 []>;
849
850def UMLAL : AI<(ops GPR:$ldst, GPR:$hdst, GPR:$a, GPR:$b),
851 "umlal $ldst, $hdst, $a, $b",
852 []>;
853
854def UMAAL : AI<(ops GPR:$ldst, GPR:$hdst, GPR:$a, GPR:$b),
855 "umaal $ldst, $hdst, $a, $b",
856 []>, Requires<[IsARM, HasV6]>;
857
858// Most significant word multiply
859def SMMUL : AI_orr<"smmul", mulhs>, Requires<[IsARM, HasV6]>;
860def SMMLA : AI_oorr<"smmla", add, mulhs>, Requires<[IsARM, HasV6]>;
861
862
863def SMMLS : AI<(ops GPR:$dst, GPR:$a, GPR:$b, GPR:$c),
864 "smmls $dst, $a, $b, $c",
865 [(set GPR:$dst, (sub GPR:$c, (mulhs GPR:$a, GPR:$b)))]>,
866 Requires<[IsARM, HasV6]>;
867
868multiclass AI_smul<string opc, PatFrag opnode> {
Evan Cheng34b12d22007-01-19 20:27:35 +0000869 def BB : AI<(ops GPR:$dst, GPR:$a, GPR:$b),
870 !strconcat(opc, "bb $dst, $a, $b"),
871 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
872 (sext_inreg GPR:$b, i16)))]>,
873 Requires<[IsARM, HasV5TE]>;
874 def BT : AI<(ops GPR:$dst, GPR:$a, GPR:$b),
875 !strconcat(opc, "bt $dst, $a, $b"),
876 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
877 (sra GPR:$b, 16)))]>,
878 Requires<[IsARM, HasV5TE]>;
879 def TB : AI<(ops GPR:$dst, GPR:$a, GPR:$b),
880 !strconcat(opc, "tb $dst, $a, $b"),
881 [(set GPR:$dst, (opnode (sra GPR:$a, 16),
882 (sext_inreg GPR:$b, i16)))]>,
883 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000884 def TT : AI<(ops GPR:$dst, GPR:$a, GPR:$b),
885 !strconcat(opc, "tt $dst, $a, $b"),
886 [(set GPR:$dst, (opnode (sra GPR:$a, 16),
887 (sra GPR:$b, 16)))]>,
888 Requires<[IsARM, HasV5TE]>;
Evan Cheng34b12d22007-01-19 20:27:35 +0000889 def WB : AI<(ops GPR:$dst, GPR:$a, GPR:$b),
890 !strconcat(opc, "wb $dst, $a, $b"),
891 [(set GPR:$dst, (sra (opnode GPR:$a,
892 (sext_inreg GPR:$b, i16)), 16))]>,
893 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000894 def WT : AI<(ops GPR:$dst, GPR:$a, GPR:$b),
895 !strconcat(opc, "wt $dst, $a, $b"),
896 [(set GPR:$dst, (sra (opnode GPR:$a,
897 (sra GPR:$b, 16)), 16))]>,
898 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +0000899}
900
Evan Chenga8e29892007-01-19 07:51:42 +0000901multiclass AI_smla<string opc, PatFrag opnode> {
Evan Cheng34b12d22007-01-19 20:27:35 +0000902 def BB : AI<(ops GPR:$dst, GPR:$a, GPR:$b, GPR:$acc),
903 !strconcat(opc, "bb $dst, $a, $b, $acc"),
904 [(set GPR:$dst, (add GPR:$acc,
905 (opnode (sext_inreg GPR:$a, i16),
906 (sext_inreg GPR:$b, i16))))]>,
907 Requires<[IsARM, HasV5TE]>;
908 def BT : AI<(ops GPR:$dst, GPR:$a, GPR:$b, GPR:$acc),
909 !strconcat(opc, "bt $dst, $a, $b, $acc"),
910 [(set GPR:$dst, (add GPR:$acc, (opnode (sext_inreg GPR:$a, i16),
Evan Chenga8e29892007-01-19 07:51:42 +0000911 (sra GPR:$b, 16))))]>,
Evan Cheng34b12d22007-01-19 20:27:35 +0000912 Requires<[IsARM, HasV5TE]>;
913 def TB : AI<(ops GPR:$dst, GPR:$a, GPR:$b, GPR:$acc),
914 !strconcat(opc, "tb $dst, $a, $b, $acc"),
915 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, 16),
916 (sext_inreg GPR:$b, i16))))]>,
917 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000918 def TT : AI<(ops GPR:$dst, GPR:$a, GPR:$b, GPR:$acc),
919 !strconcat(opc, "tt $dst, $a, $b, $acc"),
920 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, 16),
921 (sra GPR:$b, 16))))]>,
922 Requires<[IsARM, HasV5TE]>;
923
Evan Cheng34b12d22007-01-19 20:27:35 +0000924 def WB : AI<(ops GPR:$dst, GPR:$a, GPR:$b, GPR:$acc),
925 !strconcat(opc, "wb $dst, $a, $b, $acc"),
926 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
927 (sext_inreg GPR:$b, i16)), 16)))]>,
928 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000929 def WT : AI<(ops GPR:$dst, GPR:$a, GPR:$b, GPR:$acc),
930 !strconcat(opc, "wt $dst, $a, $b, $acc"),
931 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
932 (sra GPR:$b, 16)), 16)))]>,
933 Requires<[IsARM, HasV5TE]>;
Rafael Espindola70673a12006-10-18 16:20:57 +0000934}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +0000935
Evan Chenga8e29892007-01-19 07:51:42 +0000936defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
937defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +0000938
Evan Chenga8e29892007-01-19 07:51:42 +0000939// TODO: Halfword multiple accumulate long: SMLAL<x><y>
940// TODO: Dual halfword multiple: SMUAD, SMUSD, SMLAD, SMLSD, SMLALD, SMLSLD
Rafael Espindola42b62f32006-10-13 13:14:59 +0000941
Evan Chenga8e29892007-01-19 07:51:42 +0000942//===----------------------------------------------------------------------===//
943// Misc. Arithmetic Instructions.
944//
Rafael Espindola0d9fe762006-10-10 16:33:47 +0000945
Evan Chenga8e29892007-01-19 07:51:42 +0000946def CLZ : AI<(ops GPR:$dst, GPR:$src),
947 "clz $dst, $src",
948 [(set GPR:$dst, (ctlz GPR:$src))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +0000949
Evan Chenga8e29892007-01-19 07:51:42 +0000950def REV : AI<(ops GPR:$dst, GPR:$src),
951 "rev $dst, $src",
952 [(set GPR:$dst, (bswap GPR:$src))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +0000953
Evan Chenga8e29892007-01-19 07:51:42 +0000954def REV16 : AI<(ops GPR:$dst, GPR:$src),
955 "rev16 $dst, $src",
956 [(set GPR:$dst,
957 (or (and (srl GPR:$src, 8), 0xFF),
958 (or (and (shl GPR:$src, 8), 0xFF00),
959 (or (and (srl GPR:$src, 8), 0xFF0000),
960 (and (shl GPR:$src, 8), 0xFF000000)))))]>,
961 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +0000962
Evan Chenga8e29892007-01-19 07:51:42 +0000963def REVSH : AI<(ops GPR:$dst, GPR:$src),
964 "revsh $dst, $src",
965 [(set GPR:$dst,
966 (sext_inreg
967 (or (srl (and GPR:$src, 0xFFFF), 8),
968 (shl GPR:$src, 8)), i16))]>,
969 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +0000970
Evan Chenga8e29892007-01-19 07:51:42 +0000971def PKHBT : AI<(ops GPR:$dst, GPR:$src1, GPR:$src2, i32imm:$shamt),
972 "pkhbt $dst, $src1, $src2, LSL $shamt",
973 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF),
974 (and (shl GPR:$src2, (i32 imm:$shamt)),
975 0xFFFF0000)))]>,
976 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +0000977
Evan Chenga8e29892007-01-19 07:51:42 +0000978// Alternate cases for PKHBT where identities eliminate some nodes.
979def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (and GPR:$src2, 0xFFFF0000)),
980 (PKHBT GPR:$src1, GPR:$src2, 0)>;
981def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (shl GPR:$src2, imm16_31:$shamt)),
982 (PKHBT GPR:$src1, GPR:$src2, imm16_31:$shamt)>;
Rafael Espindola9e071f02006-10-02 19:30:56 +0000983
Rafael Espindolaa2845842006-10-05 16:48:49 +0000984
Evan Chenga8e29892007-01-19 07:51:42 +0000985def PKHTB : AI<(ops GPR:$dst, GPR:$src1, GPR:$src2, i32imm:$shamt),
986 "pkhtb $dst, $src1, $src2, ASR $shamt",
987 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF0000),
988 (and (sra GPR:$src2, imm16_31:$shamt),
989 0xFFFF)))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +0000990
Evan Chenga8e29892007-01-19 07:51:42 +0000991// Alternate cases for PKHTB where identities eliminate some nodes. Note that
992// a shift amount of 0 is *not legal* here, it is PKHBT instead.
993def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, 16)),
994 (PKHTB GPR:$src1, GPR:$src2, 16)>;
995def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
996 (and (srl GPR:$src2, imm1_15:$shamt), 0xFFFF)),
997 (PKHTB GPR:$src1, GPR:$src2, imm1_15:$shamt)>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +0000998
Rafael Espindolad9ae7782006-10-07 13:46:42 +0000999
Evan Chenga8e29892007-01-19 07:51:42 +00001000//===----------------------------------------------------------------------===//
1001// Comparison Instructions...
1002//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00001003
Evan Chenga8e29892007-01-19 07:51:42 +00001004defm CMP : AI1_bin0_irs<"cmp", BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
1005defm CMN : AI1_bin0_irs<"cmn", BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00001006
Evan Chenga8e29892007-01-19 07:51:42 +00001007def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
1008 (CMNri GPR:$src, so_imm_neg:$imm)>;
Rafael Espindola493a7fc2006-10-10 20:38:57 +00001009
Evan Chenga8e29892007-01-19 07:51:42 +00001010// Note that TST/TEQ don't set all the same flags that CMP does!
1011def TSTrr : AI1<(ops GPR:$a, so_reg:$b), "tst $a, $b", []>;
1012def TSTri : AI1<(ops GPR:$a, so_imm:$b), "tst $a, $b", []>;
1013def TEQrr : AI1<(ops GPR:$a, so_reg:$b), "teq $a, $b", []>;
1014def TEQri : AI1<(ops GPR:$a, so_imm:$b), "teq $a, $b", []>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00001015
Evan Chenga8e29892007-01-19 07:51:42 +00001016// Conditional moves
1017def MOVCCr : AI<(ops GPR:$dst, GPR:$false, GPR:$true, CCOp:$cc),
1018 "mov$cc $dst, $true",
1019 [(set GPR:$dst, (ARMcmov GPR:$false, GPR:$true, imm:$cc))]>,
1020 RegConstraint<"$false = $dst">;
Rafael Espindola493a7fc2006-10-10 20:38:57 +00001021
Evan Chenga8e29892007-01-19 07:51:42 +00001022def MOVCCs : AI<(ops GPR:$dst, GPR:$false, so_reg:$true, CCOp:$cc),
1023 "mov$cc $dst, $true",
1024 [(set GPR:$dst, (ARMcmov GPR:$false, so_reg:$true,imm:$cc))]>,
1025 RegConstraint<"$false = $dst">;
Rafael Espindola2dc0f2b2006-10-09 17:50:29 +00001026
Evan Chenga8e29892007-01-19 07:51:42 +00001027def MOVCCi : AI<(ops GPR:$dst, GPR:$false, so_imm:$true, CCOp:$cc),
1028 "mov$cc $dst, $true",
1029 [(set GPR:$dst, (ARMcmov GPR:$false, so_imm:$true,imm:$cc))]>,
1030 RegConstraint<"$false = $dst">;
Rafael Espindolad9ae7782006-10-07 13:46:42 +00001031
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00001032
Evan Chenga8e29892007-01-19 07:51:42 +00001033// LEApcrel - Load a pc-relative address into a register without offending the
1034// assembler.
1035def LEApcrel : AI1<(ops GPR:$dst, i32imm:$label),
1036 !strconcat(!strconcat(".set PCRELV${:uid}, ($label-(",
1037 "${:private}PCRELL${:uid}+8))\n"),
1038 !strconcat("${:private}PCRELL${:uid}:\n\t",
1039 "add $dst, pc, #PCRELV${:uid}")),
1040 []>;
Rafael Espindola667c3492006-10-10 19:35:01 +00001041
Evan Chenga8e29892007-01-19 07:51:42 +00001042def LEApcrelJT : AI1<(ops GPR:$dst, i32imm:$label, i32imm:$id),
1043 !strconcat(!strconcat(".set PCRELV${:uid}, (${label}_${id:no_hash}-(",
1044 "${:private}PCRELL${:uid}+8))\n"),
1045 !strconcat("${:private}PCRELL${:uid}:\n\t",
1046 "add $dst, pc, #PCRELV${:uid}")),
1047 []>;
Rafael Espindolac01c87c2006-10-17 20:33:13 +00001048
Evan Chenga8e29892007-01-19 07:51:42 +00001049//===----------------------------------------------------------------------===//
1050// Non-Instruction Patterns
1051//
Rafael Espindola5aca9272006-10-07 14:03:39 +00001052
Evan Chenga8e29892007-01-19 07:51:42 +00001053// ConstantPool, GlobalAddress, and JumpTable
1054def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>;
1055def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
1056def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
1057 (LEApcrelJT tjumptable:$dst, imm:$id)>;
Rafael Espindola5aca9272006-10-07 14:03:39 +00001058
Evan Chenga8e29892007-01-19 07:51:42 +00001059// Large immediate handling.
Rafael Espindola0505be02006-10-16 21:10:32 +00001060
Evan Chenga8e29892007-01-19 07:51:42 +00001061// Two piece so_imms.
1062def : ARMPat<(i32 so_imm2part:$src),
1063 (ORRri (MOVri (so_imm2part_1 imm:$src)),
1064 (so_imm2part_2 imm:$src))>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00001065
Evan Chenga8e29892007-01-19 07:51:42 +00001066def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS),
1067 (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
1068 (so_imm2part_2 imm:$RHS))>;
1069def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS),
1070 (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
1071 (so_imm2part_2 imm:$RHS))>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00001072
Evan Chenga8e29892007-01-19 07:51:42 +00001073// TODO: add,sub,and, 3-instr forms?
Rafael Espindola0505be02006-10-16 21:10:32 +00001074
Rafael Espindola24357862006-10-19 17:05:03 +00001075
Evan Chenga8e29892007-01-19 07:51:42 +00001076// Direct calls
1077def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00001078
Evan Chenga8e29892007-01-19 07:51:42 +00001079// zextload i1 -> zextload i8
1080def : ARMPat<(zextloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
Lauro Ramos Venancioa8f9f4a2006-12-26 19:30:42 +00001081
Evan Chenga8e29892007-01-19 07:51:42 +00001082// extload -> zextload
1083def : ARMPat<(extloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
1084def : ARMPat<(extloadi8 addrmode2:$addr), (LDRB addrmode2:$addr)>;
1085def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00001086
Evan Chenga8e29892007-01-19 07:51:42 +00001087// truncstore i1 -> truncstore i8
1088def : Pat<(truncstorei1 GPR:$src, addrmode2:$dst),
1089 (STRB GPR:$src, addrmode2:$dst)>;
1090def : Pat<(pre_truncsti1 GPR:$src, GPR:$base, am2offset:$offset),
1091 (STRB_PRE GPR:$src, GPR:$base, am2offset:$offset)>;
1092def : Pat<(post_truncsti1 GPR:$src, GPR:$base, am2offset:$offset),
1093 (STRB_POST GPR:$src, GPR:$base, am2offset:$offset)>;
1094
Evan Cheng34b12d22007-01-19 20:27:35 +00001095// smul* and smla*
1096def : ARMV5TEPat<(mul (sra (shl GPR:$a, 16), 16), (sra (shl GPR:$b, 16), 16)),
1097 (SMULBB GPR:$a, GPR:$b)>;
1098def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
1099 (SMULBB GPR:$a, GPR:$b)>;
1100def : ARMV5TEPat<(mul (sra (shl GPR:$a, 16), 16), (sra GPR:$b, 16)),
1101 (SMULBT GPR:$a, GPR:$b)>;
1102def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, 16)),
1103 (SMULBT GPR:$a, GPR:$b)>;
1104def : ARMV5TEPat<(mul (sra GPR:$a, 16), (sra (shl GPR:$b, 16), 16)),
1105 (SMULTB GPR:$a, GPR:$b)>;
1106def : ARMV5TEPat<(mul (sra GPR:$a, 16), sext_16_node:$b),
1107 (SMULTB GPR:$a, GPR:$b)>;
1108def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, 16), 16)), 16),
1109 (SMULWB GPR:$a, GPR:$b)>;
1110def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), 16),
1111 (SMULWB GPR:$a, GPR:$b)>;
1112
1113def : ARMV5TEPat<(add GPR:$acc,
1114 (mul (sra (shl GPR:$a, 16), 16),
1115 (sra (shl GPR:$b, 16), 16))),
1116 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
1117def : ARMV5TEPat<(add GPR:$acc,
1118 (mul sext_16_node:$a, sext_16_node:$b)),
1119 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
1120def : ARMV5TEPat<(add GPR:$acc,
1121 (mul (sra (shl GPR:$a, 16), 16), (sra GPR:$b, 16))),
1122 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
1123def : ARMV5TEPat<(add GPR:$acc,
1124 (mul sext_16_node:$a, (sra GPR:$b, 16))),
1125 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
1126def : ARMV5TEPat<(add GPR:$acc,
1127 (mul (sra GPR:$a, 16), (sra (shl GPR:$b, 16), 16))),
1128 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
1129def : ARMV5TEPat<(add GPR:$acc,
1130 (mul (sra GPR:$a, 16), sext_16_node:$b)),
1131 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
1132def : ARMV5TEPat<(add GPR:$acc,
1133 (sra (mul GPR:$a, (sra (shl GPR:$b, 16), 16)), 16)),
1134 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
1135def : ARMV5TEPat<(add GPR:$acc,
1136 (sra (mul GPR:$a, sext_16_node:$b), 16)),
1137 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
1138
Evan Chenga8e29892007-01-19 07:51:42 +00001139//===----------------------------------------------------------------------===//
1140// Thumb Support
1141//
1142
1143include "ARMInstrThumb.td"
1144
1145//===----------------------------------------------------------------------===//
1146// Floating Point Support
1147//
1148
1149include "ARMInstrVFP.td"