blob: 9917e016dd0a82633a13a70f48c0e7726ca702a7 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrThumb.td - Thumb support for ARM ---------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Thumb instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// Thumb specific DAG Nodes.
16//
17
18def ARMtcall : SDNode<"ARMISD::tCALL", SDT_ARMcall,
19 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
20
Evan Chenga8e29892007-01-19 07:51:42 +000021def imm_neg_XFORM : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000022 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000023}]>;
24def imm_comp_XFORM : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000025 return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000026}]>;
27
28
29/// imm0_7 predicate - True if the 32-bit immediate is in the range [0,7].
30def imm0_7 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000031 return (uint32_t)N->getZExtValue() < 8;
Evan Chenga8e29892007-01-19 07:51:42 +000032}]>;
33def imm0_7_neg : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000034 return (uint32_t)-N->getZExtValue() < 8;
Evan Chenga8e29892007-01-19 07:51:42 +000035}], imm_neg_XFORM>;
36
37def imm0_255 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000038 return (uint32_t)N->getZExtValue() < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000039}]>;
40def imm0_255_comp : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000041 return ~((uint32_t)N->getZExtValue()) < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000042}]>;
43
44def imm8_255 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000045 return (uint32_t)N->getZExtValue() >= 8 && (uint32_t)N->getZExtValue() < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000046}]>;
47def imm8_255_neg : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000048 unsigned Val = -N->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +000049 return Val >= 8 && Val < 256;
50}], imm_neg_XFORM>;
51
52// Break imm's up into two pieces: an immediate + a left shift.
53// This uses thumb_immshifted to match and thumb_immshifted_val and
54// thumb_immshifted_shamt to get the val/shift pieces.
55def thumb_immshifted : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000056 return ARM_AM::isThumbImmShiftedVal((unsigned)N->getZExtValue());
Evan Chenga8e29892007-01-19 07:51:42 +000057}]>;
58
59def thumb_immshifted_val : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000060 unsigned V = ARM_AM::getThumbImmNonShiftedVal((unsigned)N->getZExtValue());
Evan Chenga8e29892007-01-19 07:51:42 +000061 return CurDAG->getTargetConstant(V, MVT::i32);
62}]>;
63
64def thumb_immshifted_shamt : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000065 unsigned V = ARM_AM::getThumbImmValShift((unsigned)N->getZExtValue());
Evan Chenga8e29892007-01-19 07:51:42 +000066 return CurDAG->getTargetConstant(V, MVT::i32);
67}]>;
68
69// Define Thumb specific addressing modes.
70
71// t_addrmode_rr := reg + reg
72//
73def t_addrmode_rr : Operand<i32>,
74 ComplexPattern<i32, 2, "SelectThumbAddrModeRR", []> {
75 let PrintMethod = "printThumbAddrModeRROperand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +000076 let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +000077}
78
Evan Chengc38f2bc2007-01-23 22:59:13 +000079// t_addrmode_s4 := reg + reg
80// reg + imm5 * 4
Evan Chenga8e29892007-01-19 07:51:42 +000081//
Evan Chengc38f2bc2007-01-23 22:59:13 +000082def t_addrmode_s4 : Operand<i32>,
83 ComplexPattern<i32, 3, "SelectThumbAddrModeS4", []> {
84 let PrintMethod = "printThumbAddrModeS4Operand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +000085 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +000086}
Evan Chengc38f2bc2007-01-23 22:59:13 +000087
88// t_addrmode_s2 := reg + reg
89// reg + imm5 * 2
90//
91def t_addrmode_s2 : Operand<i32>,
92 ComplexPattern<i32, 3, "SelectThumbAddrModeS2", []> {
93 let PrintMethod = "printThumbAddrModeS2Operand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +000094 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +000095}
Evan Chengc38f2bc2007-01-23 22:59:13 +000096
97// t_addrmode_s1 := reg + reg
98// reg + imm5
99//
100def t_addrmode_s1 : Operand<i32>,
101 ComplexPattern<i32, 3, "SelectThumbAddrModeS1", []> {
102 let PrintMethod = "printThumbAddrModeS1Operand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000103 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +0000104}
105
106// t_addrmode_sp := sp + imm8 * 4
107//
108def t_addrmode_sp : Operand<i32>,
109 ComplexPattern<i32, 2, "SelectThumbAddrModeSP", []> {
110 let PrintMethod = "printThumbAddrModeSPOperand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000111 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm);
Evan Chenga8e29892007-01-19 07:51:42 +0000112}
113
114//===----------------------------------------------------------------------===//
115// Miscellaneous Instructions.
116//
117
Evan Cheng071a2792007-09-11 19:55:27 +0000118let Defs = [SP], Uses = [SP] in {
Evan Cheng44bec522007-05-15 01:29:07 +0000119def tADJCALLSTACKUP :
Bill Wendling0f8d9c02007-11-13 00:44:25 +0000120PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2),
121 "@ tADJCALLSTACKUP $amt1",
David Goodwinf1daf7d2009-07-08 23:10:31 +0000122 [(ARMcallseq_end imm:$amt1, imm:$amt2)]>, Requires<[IsThumb1Only]>;
Evan Cheng44bec522007-05-15 01:29:07 +0000123
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000124def tADJCALLSTACKDOWN :
Evan Cheng64d80e32007-07-19 01:14:50 +0000125PseudoInst<(outs), (ins i32imm:$amt),
Evan Cheng44bec522007-05-15 01:29:07 +0000126 "@ tADJCALLSTACKDOWN $amt",
David Goodwinf1daf7d2009-07-08 23:10:31 +0000127 [(ARMcallseq_start imm:$amt)]>, Requires<[IsThumb1Only]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000128}
Evan Cheng44bec522007-05-15 01:29:07 +0000129
Evan Chengeaa91b02007-06-19 01:26:51 +0000130let isNotDuplicable = 1 in
Evan Chenga09b9ca2009-06-24 23:47:58 +0000131def tPICADD : T1It<(outs tGPR:$dst), (ins tGPR:$lhs, pclabel:$cp),
Evan Chengc60e76d2007-01-30 20:37:08 +0000132 "$cp:\n\tadd $dst, pc",
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000133 [(set tGPR:$dst, (ARMpic_add tGPR:$lhs, imm:$cp))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000134
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000135// PC relative add.
136def tADDrPCi : T1I<(outs tGPR:$dst), (ins i32imm:$rhs),
137 "add $dst, pc, $rhs * 4", []>;
138
139// ADD rd, sp, #imm8
140// FIXME: hard code sp?
141def tADDrSPi : T1I<(outs tGPR:$dst), (ins GPR:$sp, i32imm:$rhs),
142 "add $dst, $sp, $rhs * 4 @ addrspi", []>;
143
144// ADD sp, sp, #imm7
145// FIXME: hard code sp?
146def tADDspi : T1It<(outs GPR:$dst), (ins GPR:$lhs, i32imm:$rhs),
147 "add $dst, $rhs * 4", []>;
148
149// FIXME: Make use of the following?
150// ADD rm, sp, rm
151// ADD sp, rm
152
Evan Chenga8e29892007-01-19 07:51:42 +0000153//===----------------------------------------------------------------------===//
154// Control Flow Instructions.
155//
156
Evan Cheng9d945f72007-02-01 01:49:46 +0000157let isReturn = 1, isTerminator = 1 in {
Evan Cheng446c4282009-07-11 06:43:01 +0000158 def tBX_RET : TI<(outs), (ins), "bx lr", [(ARMretflag)]>;
Evan Cheng9d945f72007-02-01 01:49:46 +0000159 // Alternative return instruction used by vararg functions.
Evan Cheng446c4282009-07-11 06:43:01 +0000160 def tBX_RET_vararg : TI<(outs), (ins tGPR:$target), "bx $target", []>;
Evan Cheng9d945f72007-02-01 01:49:46 +0000161}
Evan Chenga8e29892007-01-19 07:51:42 +0000162
163// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng325474e2008-01-07 23:56:57 +0000164let isReturn = 1, isTerminator = 1 in
David Goodwin334c2642009-07-08 16:09:28 +0000165def tPOP_RET : T1I<(outs reglist:$dst1, variable_ops), (ins),
Evan Chenga8e29892007-01-19 07:51:42 +0000166 "pop $dst1", []>;
167
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000168let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +0000169 Defs = [R0, R1, R2, R3, R12, LR,
170 D0, D1, D2, D3, D4, D5, D6, D7,
171 D16, D17, D18, D19, D20, D21, D22, D23,
Evan Cheng0531d042009-07-29 20:10:36 +0000172 D24, D25, D26, D27, D28, D29, D30, D31, CPSR] in {
Evan Chengb6207242009-08-01 00:16:10 +0000173 // Also used for Thumb2
174 def tBL : TIx2<(outs), (ins i32imm:$func, variable_ops),
Evan Chenga8e29892007-01-19 07:51:42 +0000175 "bl ${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000176 [(ARMtcall tglobaladdr:$func)]>,
Evan Chengb6207242009-08-01 00:16:10 +0000177 Requires<[IsThumb, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000178
Evan Chengb6207242009-08-01 00:16:10 +0000179 // ARMv5T and above, also used for Thumb2
180 def tBLXi : TIx2<(outs), (ins i32imm:$func, variable_ops),
Evan Chenga8e29892007-01-19 07:51:42 +0000181 "blx ${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000182 [(ARMcall tglobaladdr:$func)]>,
Evan Chengb6207242009-08-01 00:16:10 +0000183 Requires<[IsThumb, HasV5T, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000184
Evan Chengb6207242009-08-01 00:16:10 +0000185 // Also used for Thumb2
186 def tBLXr : TI<(outs), (ins GPR:$func, variable_ops),
Evan Cheng64d80e32007-07-19 01:14:50 +0000187 "blx $func",
Evan Chengb6207242009-08-01 00:16:10 +0000188 [(ARMtcall GPR:$func)]>,
189 Requires<[IsThumb, HasV5T, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000190
Lauro Ramos Venanciob8a93a42007-03-27 16:19:21 +0000191 // ARMv4T
Evan Chengb6207242009-08-01 00:16:10 +0000192 def tBX : TIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000193 "mov lr, pc\n\tbx $func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000194 [(ARMcall_nolink tGPR:$func)]>,
195 Requires<[IsThumb1Only, IsNotDarwin]>;
196}
197
198// On Darwin R9 is call-clobbered.
199let isCall = 1,
200 Defs = [R0, R1, R2, R3, R9, R12, LR,
201 D0, D1, D2, D3, D4, D5, D6, D7,
202 D16, D17, D18, D19, D20, D21, D22, D23,
203 D24, D25, D26, D27, D28, D29, D30, D31, CPSR] in {
Evan Chengb6207242009-08-01 00:16:10 +0000204 // Also used for Thumb2
205 def tBLr9 : TIx2<(outs), (ins i32imm:$func, variable_ops),
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000206 "bl ${func:call}",
207 [(ARMtcall tglobaladdr:$func)]>,
Evan Chengb6207242009-08-01 00:16:10 +0000208 Requires<[IsThumb, IsDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000209
Evan Chengb6207242009-08-01 00:16:10 +0000210 // ARMv5T and above, also used for Thumb2
211 def tBLXi_r9 : TIx2<(outs), (ins i32imm:$func, variable_ops),
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000212 "blx ${func:call}",
213 [(ARMcall tglobaladdr:$func)]>,
Evan Chengb6207242009-08-01 00:16:10 +0000214 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000215
Evan Chengb6207242009-08-01 00:16:10 +0000216 // Also used for Thumb2
217 def tBLXr_r9 : TI<(outs), (ins GPR:$func, variable_ops),
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000218 "blx $func",
Evan Chengb6207242009-08-01 00:16:10 +0000219 [(ARMtcall GPR:$func)]>,
220 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000221
222 // ARMv4T
Evan Chengb6207242009-08-01 00:16:10 +0000223 def tBXr9 : TIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000224 "mov lr, pc\n\tbx $func",
225 [(ARMcall_nolink tGPR:$func)]>,
226 Requires<[IsThumb1Only, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000227}
228
Evan Chengffbacca2007-07-21 00:34:19 +0000229let isBranch = 1, isTerminator = 1 in {
Evan Cheng3f8602c2007-05-16 21:53:43 +0000230 let isBarrier = 1 in {
231 let isPredicable = 1 in
David Goodwin5e47a9a2009-06-30 18:04:13 +0000232 def tB : T1I<(outs), (ins brtarget:$target), "b $target",
233 [(br bb:$target)]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000234
Evan Cheng225dfe92007-01-30 01:13:37 +0000235 // Far jump
Evan Chengb6207242009-08-01 00:16:10 +0000236 def tBfar : TIx2<(outs), (ins brtarget:$target),
David Goodwin5e47a9a2009-06-30 18:04:13 +0000237 "bl $target\t@ far jump",[]>;
Evan Cheng225dfe92007-01-30 01:13:37 +0000238
David Goodwin5e47a9a2009-06-30 18:04:13 +0000239 def tBR_JTr : T1JTI<(outs),
240 (ins tGPR:$target, jtblock_operand:$jt, i32imm:$id),
Evan Chenge7c329b2009-07-28 20:53:24 +0000241 "mov pc, $target\n\t.align\t2\n$jt",
David Goodwin5e47a9a2009-06-30 18:04:13 +0000242 [(ARMbrjt tGPR:$target, tjumptable:$jt, imm:$id)]>;
Evan Cheng3f8602c2007-05-16 21:53:43 +0000243 }
Evan Chengd85ac4d2007-01-27 02:29:45 +0000244}
245
Evan Chengc85e8322007-07-05 07:13:32 +0000246// FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000247// a two-value operand where a dag node expects two operands. :(
Evan Chengffbacca2007-07-21 00:34:19 +0000248let isBranch = 1, isTerminator = 1 in
David Goodwin5e47a9a2009-06-30 18:04:13 +0000249 def tBcc : T1I<(outs), (ins brtarget:$target, pred:$cc), "b$cc $target",
Evan Cheng64d80e32007-07-19 01:14:50 +0000250 [/*(ARMbrcond bb:$target, imm:$cc)*/]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000251
252//===----------------------------------------------------------------------===//
253// Load Store Instructions.
254//
255
Dan Gohman15511cf2008-12-03 18:15:48 +0000256let canFoldAsLoad = 1 in
Evan Cheng446c4282009-07-11 06:43:01 +0000257def tLDR : T1pI4<(outs tGPR:$dst), (ins t_addrmode_s4:$addr),
258 "ldr", " $dst, $addr",
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000259 [(set tGPR:$dst, (load t_addrmode_s4:$addr))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000260
Evan Cheng446c4282009-07-11 06:43:01 +0000261def tLDRB : T1pI1<(outs tGPR:$dst), (ins t_addrmode_s1:$addr),
262 "ldrb", " $dst, $addr",
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000263 [(set tGPR:$dst, (zextloadi8 t_addrmode_s1:$addr))]>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000264
Evan Cheng446c4282009-07-11 06:43:01 +0000265def tLDRH : T1pI2<(outs tGPR:$dst), (ins t_addrmode_s2:$addr),
266 "ldrh", " $dst, $addr",
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000267 [(set tGPR:$dst, (zextloadi16 t_addrmode_s2:$addr))]>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000268
Evan Cheng2f297df2009-07-11 07:08:13 +0000269let AddedComplexity = 10 in
Evan Cheng446c4282009-07-11 06:43:01 +0000270def tLDRSB : T1pI1<(outs tGPR:$dst), (ins t_addrmode_rr:$addr),
271 "ldrsb", " $dst, $addr",
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000272 [(set tGPR:$dst, (sextloadi8 t_addrmode_rr:$addr))]>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000273
Evan Cheng2f297df2009-07-11 07:08:13 +0000274let AddedComplexity = 10 in
Evan Cheng446c4282009-07-11 06:43:01 +0000275def tLDRSH : T1pI2<(outs tGPR:$dst), (ins t_addrmode_rr:$addr),
276 "ldrsh", " $dst, $addr",
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000277 [(set tGPR:$dst, (sextloadi16 t_addrmode_rr:$addr))]>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000278
Dan Gohman15511cf2008-12-03 18:15:48 +0000279let canFoldAsLoad = 1 in
Evan Cheng446c4282009-07-11 06:43:01 +0000280def tLDRspi : T1pIs<(outs tGPR:$dst), (ins t_addrmode_sp:$addr),
281 "ldr", " $dst, $addr",
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000282 [(set tGPR:$dst, (load t_addrmode_sp:$addr))]>;
Evan Cheng012f2d92007-01-24 08:53:17 +0000283
Evan Cheng8e59ea92007-02-07 00:06:56 +0000284// Special instruction for restore. It cannot clobber condition register
285// when it's expanded by eliminateCallFramePseudoInstr().
Dan Gohman15511cf2008-12-03 18:15:48 +0000286let canFoldAsLoad = 1, mayLoad = 1 in
Evan Cheng446c4282009-07-11 06:43:01 +0000287def tRestore : T1pIs<(outs tGPR:$dst), (ins t_addrmode_sp:$addr),
288 "ldr", " $dst, $addr", []>;
Evan Cheng8e59ea92007-02-07 00:06:56 +0000289
Evan Cheng012f2d92007-01-24 08:53:17 +0000290// Load tconstpool
Dan Gohman15511cf2008-12-03 18:15:48 +0000291let canFoldAsLoad = 1 in
Evan Cheng446c4282009-07-11 06:43:01 +0000292def tLDRpci : T1pIs<(outs tGPR:$dst), (ins i32imm:$addr),
293 "ldr", " $dst, $addr",
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000294 [(set tGPR:$dst, (load (ARMWrapper tconstpool:$addr)))]>;
Evan Chengfa775d02007-03-19 07:20:03 +0000295
296// Special LDR for loads from non-pc-relative constpools.
Dan Gohman15511cf2008-12-03 18:15:48 +0000297let canFoldAsLoad = 1, mayLoad = 1, isReMaterializable = 1 in
Evan Cheng446c4282009-07-11 06:43:01 +0000298def tLDRcp : T1pIs<(outs tGPR:$dst), (ins i32imm:$addr),
299 "ldr", " $dst, $addr", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000300
Evan Cheng446c4282009-07-11 06:43:01 +0000301def tSTR : T1pI4<(outs), (ins tGPR:$src, t_addrmode_s4:$addr),
302 "str", " $src, $addr",
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000303 [(store tGPR:$src, t_addrmode_s4:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000304
Evan Cheng446c4282009-07-11 06:43:01 +0000305def tSTRB : T1pI1<(outs), (ins tGPR:$src, t_addrmode_s1:$addr),
306 "strb", " $src, $addr",
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000307 [(truncstorei8 tGPR:$src, t_addrmode_s1:$addr)]>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000308
Evan Cheng446c4282009-07-11 06:43:01 +0000309def tSTRH : T1pI2<(outs), (ins tGPR:$src, t_addrmode_s2:$addr),
310 "strh", " $src, $addr",
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000311 [(truncstorei16 tGPR:$src, t_addrmode_s2:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000312
Evan Cheng446c4282009-07-11 06:43:01 +0000313def tSTRspi : T1pIs<(outs), (ins tGPR:$src, t_addrmode_sp:$addr),
314 "str", " $src, $addr",
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000315 [(store tGPR:$src, t_addrmode_sp:$addr)]>;
Evan Cheng8e59ea92007-02-07 00:06:56 +0000316
Chris Lattner2e48a702008-01-06 08:36:04 +0000317let mayStore = 1 in {
Evan Cheng8e59ea92007-02-07 00:06:56 +0000318// Special instruction for spill. It cannot clobber condition register
319// when it's expanded by eliminateCallFramePseudoInstr().
Evan Cheng446c4282009-07-11 06:43:01 +0000320def tSpill : T1pIs<(outs), (ins tGPR:$src, t_addrmode_sp:$addr),
321 "str", " $src, $addr", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000322}
323
324//===----------------------------------------------------------------------===//
325// Load / store multiple Instructions.
326//
327
328// TODO: A7-44: LDMIA - load multiple
Evan Cheng446c4282009-07-11 06:43:01 +0000329// TODO: Allow these to be predicated
Evan Chenga8e29892007-01-19 07:51:42 +0000330
Chris Lattner9b37aaf2008-01-10 05:12:37 +0000331let mayLoad = 1 in
David Goodwin334c2642009-07-08 16:09:28 +0000332def tPOP : T1I<(outs reglist:$dst1, variable_ops), (ins),
Evan Chenga8e29892007-01-19 07:51:42 +0000333 "pop $dst1", []>;
334
Chris Lattner2e48a702008-01-06 08:36:04 +0000335let mayStore = 1 in
David Goodwin334c2642009-07-08 16:09:28 +0000336def tPUSH : T1I<(outs), (ins reglist:$src1, variable_ops),
Evan Chenga8e29892007-01-19 07:51:42 +0000337 "push $src1", []>;
338
339//===----------------------------------------------------------------------===//
340// Arithmetic Instructions.
341//
342
David Goodwinc9ee1182009-06-25 22:49:55 +0000343// Add with carry register
Evan Cheng446c4282009-07-11 06:43:01 +0000344let isCommutable = 1, Uses = [CPSR] in
345def tADC : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs),
346 "adc", " $dst, $rhs",
Evan Cheng892837a2009-07-10 02:09:04 +0000347 [(set tGPR:$dst, (adde tGPR:$lhs, tGPR:$rhs))]>;
Evan Cheng53d7dba2007-01-27 00:07:15 +0000348
David Goodwinc9ee1182009-06-25 22:49:55 +0000349// Add immediate
Evan Cheng446c4282009-07-11 06:43:01 +0000350def tADDi3 : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs),
351 "add", " $dst, $lhs, $rhs",
352 [(set tGPR:$dst, (add tGPR:$lhs, imm0_7:$rhs))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000353
Evan Cheng446c4282009-07-11 06:43:01 +0000354def tADDi8 : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs),
355 "add", " $dst, $rhs",
356 [(set tGPR:$dst, (add tGPR:$lhs, imm8_255:$rhs))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000357
David Goodwinc9ee1182009-06-25 22:49:55 +0000358// Add register
Evan Cheng446c4282009-07-11 06:43:01 +0000359let isCommutable = 1 in
360def tADDrr : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs),
361 "add", " $dst, $lhs, $rhs",
362 [(set tGPR:$dst, (add tGPR:$lhs, tGPR:$rhs))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000363
Evan Chengcd799b92009-06-12 20:46:18 +0000364let neverHasSideEffects = 1 in
Evan Cheng446c4282009-07-11 06:43:01 +0000365def tADDhirr : T1pIt<(outs tGPR:$dst), (ins GPR:$lhs, GPR:$rhs),
366 "add", " $dst, $rhs @ addhirr", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000367
David Goodwinc9ee1182009-06-25 22:49:55 +0000368// And register
Evan Cheng446c4282009-07-11 06:43:01 +0000369let isCommutable = 1 in
370def tAND : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs),
371 "and", " $dst, $rhs",
372 [(set tGPR:$dst, (and tGPR:$lhs, tGPR:$rhs))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000373
David Goodwinc9ee1182009-06-25 22:49:55 +0000374// ASR immediate
Evan Cheng446c4282009-07-11 06:43:01 +0000375def tASRri : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs),
376 "asr", " $dst, $lhs, $rhs",
377 [(set tGPR:$dst, (sra tGPR:$lhs, (i32 imm:$rhs)))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000378
David Goodwinc9ee1182009-06-25 22:49:55 +0000379// ASR register
Evan Cheng446c4282009-07-11 06:43:01 +0000380def tASRrr : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs),
381 "asr", " $dst, $rhs",
382 [(set tGPR:$dst, (sra tGPR:$lhs, tGPR:$rhs))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000383
David Goodwinc9ee1182009-06-25 22:49:55 +0000384// BIC register
Evan Cheng446c4282009-07-11 06:43:01 +0000385def tBIC : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs),
386 "bic", " $dst, $rhs",
387 [(set tGPR:$dst, (and tGPR:$lhs, (not tGPR:$rhs)))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000388
David Goodwinc9ee1182009-06-25 22:49:55 +0000389// CMN register
390let Defs = [CPSR] in {
Evan Cheng446c4282009-07-11 06:43:01 +0000391def tCMN : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs),
392 "cmn", " $lhs, $rhs",
393 [(ARMcmp tGPR:$lhs, (ineg tGPR:$rhs))]>;
394def tCMNZ : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs),
395 "cmn", " $lhs, $rhs",
396 [(ARMcmpZ tGPR:$lhs, (ineg tGPR:$rhs))]>;
David Goodwinc9ee1182009-06-25 22:49:55 +0000397}
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000398
David Goodwinc9ee1182009-06-25 22:49:55 +0000399// CMP immediate
400let Defs = [CPSR] in {
Evan Cheng446c4282009-07-11 06:43:01 +0000401def tCMPi8 : T1pI<(outs), (ins tGPR:$lhs, i32imm:$rhs),
402 "cmp", " $lhs, $rhs",
403 [(ARMcmp tGPR:$lhs, imm0_255:$rhs)]>;
404def tCMPZi8 : T1pI<(outs), (ins tGPR:$lhs, i32imm:$rhs),
405 "cmp", " $lhs, $rhs",
406 [(ARMcmpZ tGPR:$lhs, imm0_255:$rhs)]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000407
David Goodwinc9ee1182009-06-25 22:49:55 +0000408}
409
410// CMP register
411let Defs = [CPSR] in {
Evan Cheng446c4282009-07-11 06:43:01 +0000412def tCMPr : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs),
413 "cmp", " $lhs, $rhs",
414 [(ARMcmp tGPR:$lhs, tGPR:$rhs)]>;
415def tCMPZr : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs),
416 "cmp", " $lhs, $rhs",
417 [(ARMcmpZ tGPR:$lhs, tGPR:$rhs)]>;
418
419// TODO: Make use of the followings cmp hi regs
420def tCMPhir : T1pI<(outs), (ins GPR:$lhs, GPR:$rhs),
421 "cmp", " $lhs, $rhs", []>;
422def tCMPZhir : T1pI<(outs), (ins GPR:$lhs, GPR:$rhs),
423 "cmp", " $lhs, $rhs", []>;
David Goodwinc9ee1182009-06-25 22:49:55 +0000424}
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000425
Evan Chenga8e29892007-01-19 07:51:42 +0000426
David Goodwinc9ee1182009-06-25 22:49:55 +0000427// XOR register
Evan Cheng446c4282009-07-11 06:43:01 +0000428let isCommutable = 1 in
429def tEOR : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs),
430 "eor", " $dst, $rhs",
431 [(set tGPR:$dst, (xor tGPR:$lhs, tGPR:$rhs))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000432
David Goodwinc9ee1182009-06-25 22:49:55 +0000433// LSL immediate
Evan Cheng446c4282009-07-11 06:43:01 +0000434def tLSLri : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs),
435 "lsl", " $dst, $lhs, $rhs",
436 [(set tGPR:$dst, (shl tGPR:$lhs, (i32 imm:$rhs)))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000437
David Goodwinc9ee1182009-06-25 22:49:55 +0000438// LSL register
Evan Cheng446c4282009-07-11 06:43:01 +0000439def tLSLrr : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs),
440 "lsl", " $dst, $rhs",
441 [(set tGPR:$dst, (shl tGPR:$lhs, tGPR:$rhs))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000442
David Goodwinc9ee1182009-06-25 22:49:55 +0000443// LSR immediate
Evan Cheng446c4282009-07-11 06:43:01 +0000444def tLSRri : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs),
445 "lsr", " $dst, $lhs, $rhs",
446 [(set tGPR:$dst, (srl tGPR:$lhs, (i32 imm:$rhs)))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000447
David Goodwinc9ee1182009-06-25 22:49:55 +0000448// LSR register
Evan Cheng446c4282009-07-11 06:43:01 +0000449def tLSRrr : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs),
450 "lsr", " $dst, $rhs",
451 [(set tGPR:$dst, (srl tGPR:$lhs, tGPR:$rhs))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000452
David Goodwinc9ee1182009-06-25 22:49:55 +0000453// move register
Evan Cheng446c4282009-07-11 06:43:01 +0000454def tMOVi8 : T1sI<(outs tGPR:$dst), (ins i32imm:$src),
455 "mov", " $dst, $src",
456 [(set tGPR:$dst, imm0_255:$src)]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000457
458// TODO: A7-73: MOV(2) - mov setting flag.
459
460
Evan Chengcd799b92009-06-12 20:46:18 +0000461let neverHasSideEffects = 1 in {
Evan Cheng446c4282009-07-11 06:43:01 +0000462// FIXME: Make this predicable.
Evan Cheng09c39fc2009-06-23 19:38:13 +0000463def tMOVr : T1I<(outs tGPR:$dst), (ins tGPR:$src),
Evan Cheng446c4282009-07-11 06:43:01 +0000464 "mov $dst, $src", []>;
465let Defs = [CPSR] in
466def tMOVSr : T1I<(outs tGPR:$dst), (ins tGPR:$src),
467 "movs $dst, $src", []>;
468
469// FIXME: Make these predicable.
Evan Chengd8336062009-07-26 23:59:01 +0000470def tMOVgpr2tgpr : T1I<(outs tGPR:$dst), (ins GPR:$src),
Evan Cheng446c4282009-07-11 06:43:01 +0000471 "mov $dst, $src\t@ hir2lor", []>;
Evan Chengd8336062009-07-26 23:59:01 +0000472def tMOVtgpr2gpr : T1I<(outs GPR:$dst), (ins tGPR:$src),
Evan Cheng446c4282009-07-11 06:43:01 +0000473 "mov $dst, $src\t@ lor2hir", []>;
Evan Chengd8336062009-07-26 23:59:01 +0000474def tMOVgpr2gpr : T1I<(outs GPR:$dst), (ins GPR:$src),
Evan Cheng446c4282009-07-11 06:43:01 +0000475 "mov $dst, $src\t@ hir2hir", []>;
Evan Chengcd799b92009-06-12 20:46:18 +0000476} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +0000477
David Goodwinc9ee1182009-06-25 22:49:55 +0000478// multiply register
Evan Cheng446c4282009-07-11 06:43:01 +0000479let isCommutable = 1 in
480def tMUL : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs),
481 "mul", " $dst, $rhs",
482 [(set tGPR:$dst, (mul tGPR:$lhs, tGPR:$rhs))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000483
David Goodwinc9ee1182009-06-25 22:49:55 +0000484// move inverse register
Evan Cheng446c4282009-07-11 06:43:01 +0000485def tMVN : T1sI<(outs tGPR:$dst), (ins tGPR:$src),
486 "mvn", " $dst, $src",
487 [(set tGPR:$dst, (not tGPR:$src))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000488
David Goodwinc9ee1182009-06-25 22:49:55 +0000489// bitwise or register
Evan Cheng446c4282009-07-11 06:43:01 +0000490let isCommutable = 1 in
491def tORR : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs),
492 "orr", " $dst, $rhs",
493 [(set tGPR:$dst, (or tGPR:$lhs, tGPR:$rhs))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000494
David Goodwinc9ee1182009-06-25 22:49:55 +0000495// swaps
Evan Cheng446c4282009-07-11 06:43:01 +0000496def tREV : T1pI<(outs tGPR:$dst), (ins tGPR:$src),
497 "rev", " $dst, $src",
498 [(set tGPR:$dst, (bswap tGPR:$src))]>,
David Goodwinf1daf7d2009-07-08 23:10:31 +0000499 Requires<[IsThumb1Only, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000500
Evan Cheng446c4282009-07-11 06:43:01 +0000501def tREV16 : T1pI<(outs tGPR:$dst), (ins tGPR:$src),
502 "rev16", " $dst, $src",
503 [(set tGPR:$dst,
504 (or (and (srl tGPR:$src, (i32 8)), 0xFF),
505 (or (and (shl tGPR:$src, (i32 8)), 0xFF00),
506 (or (and (srl tGPR:$src, (i32 8)), 0xFF0000),
507 (and (shl tGPR:$src, (i32 8)), 0xFF000000)))))]>,
David Goodwinf1daf7d2009-07-08 23:10:31 +0000508 Requires<[IsThumb1Only, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000509
Evan Cheng446c4282009-07-11 06:43:01 +0000510def tREVSH : T1pI<(outs tGPR:$dst), (ins tGPR:$src),
511 "revsh", " $dst, $src",
512 [(set tGPR:$dst,
513 (sext_inreg
514 (or (srl (and tGPR:$src, 0xFFFF), (i32 8)),
515 (shl tGPR:$src, (i32 8))), i16))]>,
516 Requires<[IsThumb1Only, HasV6]>;
517
David Goodwinc9ee1182009-06-25 22:49:55 +0000518// rotate right register
Evan Cheng446c4282009-07-11 06:43:01 +0000519def tROR : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs),
520 "ror", " $dst, $rhs",
521 [(set tGPR:$dst, (rotr tGPR:$lhs, tGPR:$rhs))]>;
522
523// negate register
524def tRSB : T1sI<(outs tGPR:$dst), (ins tGPR:$src),
525 "rsb", " $dst, $src, #0",
526 [(set tGPR:$dst, (ineg tGPR:$src))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000527
David Goodwinc9ee1182009-06-25 22:49:55 +0000528// Subtract with carry register
Evan Cheng446c4282009-07-11 06:43:01 +0000529let Uses = [CPSR] in
530def tSBC : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs),
531 "sbc", " $dst, $rhs",
532 [(set tGPR:$dst, (sube tGPR:$lhs, tGPR:$rhs))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000533
David Goodwinc9ee1182009-06-25 22:49:55 +0000534// Subtract immediate
Evan Cheng446c4282009-07-11 06:43:01 +0000535def tSUBi3 : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs),
536 "sub", " $dst, $lhs, $rhs",
537 [(set tGPR:$dst, (add tGPR:$lhs, imm0_7_neg:$rhs))]>;
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000538
Evan Cheng446c4282009-07-11 06:43:01 +0000539def tSUBi8 : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs),
540 "sub", " $dst, $rhs",
541 [(set tGPR:$dst, (add tGPR:$lhs, imm8_255_neg:$rhs))]>;
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000542
David Goodwinc9ee1182009-06-25 22:49:55 +0000543// subtract register
Evan Cheng446c4282009-07-11 06:43:01 +0000544def tSUBrr : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs),
545 "sub", " $dst, $lhs, $rhs",
546 [(set tGPR:$dst, (sub tGPR:$lhs, tGPR:$rhs))]>;
David Goodwinc9ee1182009-06-25 22:49:55 +0000547
548// TODO: A7-96: STMIA - store multiple.
Evan Chenga8e29892007-01-19 07:51:42 +0000549
Evan Chenga6e43222009-07-17 05:43:12 +0000550def tSUBspi : T1It<(outs GPR:$dst), (ins GPR:$lhs, i32imm:$rhs),
Evan Cheng3fdadfc2007-01-26 21:33:19 +0000551 "sub $dst, $rhs * 4", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000552
David Goodwinc9ee1182009-06-25 22:49:55 +0000553// sign-extend byte
Evan Cheng446c4282009-07-11 06:43:01 +0000554def tSXTB : T1pI<(outs tGPR:$dst), (ins tGPR:$src),
555 "sxtb", " $dst, $src",
556 [(set tGPR:$dst, (sext_inreg tGPR:$src, i8))]>,
557 Requires<[IsThumb1Only, HasV6]>;
David Goodwinc9ee1182009-06-25 22:49:55 +0000558
559// sign-extend short
Evan Cheng446c4282009-07-11 06:43:01 +0000560def tSXTH : T1pI<(outs tGPR:$dst), (ins tGPR:$src),
561 "sxth", " $dst, $src",
562 [(set tGPR:$dst, (sext_inreg tGPR:$src, i16))]>,
563 Requires<[IsThumb1Only, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000564
David Goodwinc9ee1182009-06-25 22:49:55 +0000565// test
Evan Chenge864b742009-06-26 00:19:07 +0000566let isCommutable = 1, Defs = [CPSR] in
Evan Cheng446c4282009-07-11 06:43:01 +0000567def tTST : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs),
568 "tst", " $lhs, $rhs",
569 [(ARMcmpZ (and tGPR:$lhs, tGPR:$rhs), 0)]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000570
David Goodwinc9ee1182009-06-25 22:49:55 +0000571// zero-extend byte
Evan Cheng446c4282009-07-11 06:43:01 +0000572def tUXTB : T1pI<(outs tGPR:$dst), (ins tGPR:$src),
573 "uxtb", " $dst, $src",
574 [(set tGPR:$dst, (and tGPR:$src, 0xFF))]>,
575 Requires<[IsThumb1Only, HasV6]>;
David Goodwinc9ee1182009-06-25 22:49:55 +0000576
577// zero-extend short
Evan Cheng446c4282009-07-11 06:43:01 +0000578def tUXTH : T1pI<(outs tGPR:$dst), (ins tGPR:$src),
579 "uxth", " $dst, $src",
580 [(set tGPR:$dst, (and tGPR:$src, 0xFFFF))]>,
581 Requires<[IsThumb1Only, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000582
583
584// Conditional move tMOVCCr - Used to implement the Thumb SELECT_CC DAG operation.
585// Expanded by the scheduler into a branch sequence.
Evan Cheng446c4282009-07-11 06:43:01 +0000586// FIXME: Add actual movcc in IT blocks for Thumb2.
Evan Chenga8e29892007-01-19 07:51:42 +0000587let usesCustomDAGSchedInserter = 1 in // Expanded by the scheduler.
588 def tMOVCCr :
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000589 PseudoInst<(outs tGPR:$dst), (ins tGPR:$false, tGPR:$true, pred:$cc),
Evan Chenga8e29892007-01-19 07:51:42 +0000590 "@ tMOVCCr $cc",
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000591 [/*(set tGPR:$dst, (ARMcmov tGPR:$false, tGPR:$true, imm:$cc))*/]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000592
593// tLEApcrel - Load a pc-relative address into a register without offending the
594// assembler.
Evan Cheng81c102b2009-07-23 18:26:03 +0000595def tLEApcrel : T1I<(outs tGPR:$dst), (ins i32imm:$label),
596 "adr $dst, #$label", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000597
Evan Cheng81c102b2009-07-23 18:26:03 +0000598def tLEApcrelJT : T1I<(outs tGPR:$dst), (ins i32imm:$label, i32imm:$id),
599 "adr $dst, #${label}_${id:no_hash}", []>;
Evan Chengd85ac4d2007-01-27 02:29:45 +0000600
Evan Chenga8e29892007-01-19 07:51:42 +0000601//===----------------------------------------------------------------------===//
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000602// TLS Instructions
603//
604
605// __aeabi_read_tp preserves the registers r1-r3.
606let isCall = 1,
607 Defs = [R0, LR] in {
Evan Chengb6207242009-08-01 00:16:10 +0000608 def tTPsoft : TIx2<(outs), (ins),
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000609 "bl __aeabi_read_tp",
610 [(set R0, ARMthread_pointer)]>;
611}
612
613//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000614// Non-Instruction Patterns
615//
616
Evan Cheng892837a2009-07-10 02:09:04 +0000617// Add with carry
David Goodwinc9d138f2009-07-27 19:59:26 +0000618def : T1Pat<(addc tGPR:$lhs, imm0_7:$rhs),
619 (tADDi3 tGPR:$lhs, imm0_7:$rhs)>;
620def : T1Pat<(addc tGPR:$lhs, imm8_255:$rhs),
621 (tADDi3 tGPR:$lhs, imm8_255:$rhs)>;
622def : T1Pat<(addc tGPR:$lhs, tGPR:$rhs),
623 (tADDrr tGPR:$lhs, tGPR:$rhs)>;
Evan Cheng892837a2009-07-10 02:09:04 +0000624
625// Subtract with carry
David Goodwinc9d138f2009-07-27 19:59:26 +0000626def : T1Pat<(addc tGPR:$lhs, imm0_7_neg:$rhs),
627 (tSUBi3 tGPR:$lhs, imm0_7_neg:$rhs)>;
628def : T1Pat<(addc tGPR:$lhs, imm8_255_neg:$rhs),
629 (tSUBi8 tGPR:$lhs, imm8_255_neg:$rhs)>;
630def : T1Pat<(subc tGPR:$lhs, tGPR:$rhs),
631 (tSUBrr tGPR:$lhs, tGPR:$rhs)>;
Evan Cheng892837a2009-07-10 02:09:04 +0000632
Evan Chenga8e29892007-01-19 07:51:42 +0000633// ConstantPool, GlobalAddress
David Goodwinc9d138f2009-07-27 19:59:26 +0000634def : T1Pat<(ARMWrapper tglobaladdr :$dst), (tLEApcrel tglobaladdr :$dst)>;
635def : T1Pat<(ARMWrapper tconstpool :$dst), (tLEApcrel tconstpool :$dst)>;
Evan Chenga8e29892007-01-19 07:51:42 +0000636
Evan Chengd85ac4d2007-01-27 02:29:45 +0000637// JumpTable
David Goodwinc9d138f2009-07-27 19:59:26 +0000638def : T1Pat<(ARMWrapperJT tjumptable:$dst, imm:$id),
639 (tLEApcrelJT tjumptable:$dst, imm:$id)>;
Evan Chengd85ac4d2007-01-27 02:29:45 +0000640
Evan Chenga8e29892007-01-19 07:51:42 +0000641// Direct calls
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000642def : T1Pat<(ARMtcall texternalsym:$func), (tBL texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +0000643 Requires<[IsThumb, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000644def : T1Pat<(ARMtcall texternalsym:$func), (tBLr9 texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +0000645 Requires<[IsThumb, IsDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000646
647def : Tv5Pat<(ARMcall texternalsym:$func), (tBLXi texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +0000648 Requires<[IsThumb, HasV5T, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000649def : Tv5Pat<(ARMcall texternalsym:$func), (tBLXi_r9 texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +0000650 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000651
652// Indirect calls to ARM routines
Evan Chengb6207242009-08-01 00:16:10 +0000653def : Tv5Pat<(ARMcall GPR:$dst), (tBLXr GPR:$dst)>,
654 Requires<[IsThumb, HasV5T, IsNotDarwin]>;
655def : Tv5Pat<(ARMcall GPR:$dst), (tBLXr_r9 GPR:$dst)>,
656 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000657
658// zextload i1 -> zextload i8
Evan Chengf3c21b82009-06-30 02:15:48 +0000659def : T1Pat<(zextloadi1 t_addrmode_s1:$addr),
660 (tLDRB t_addrmode_s1:$addr)>;
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000661
Evan Chengb60c02e2007-01-26 19:13:16 +0000662// extload -> zextload
Evan Chengf3c21b82009-06-30 02:15:48 +0000663def : T1Pat<(extloadi1 t_addrmode_s1:$addr), (tLDRB t_addrmode_s1:$addr)>;
664def : T1Pat<(extloadi8 t_addrmode_s1:$addr), (tLDRB t_addrmode_s1:$addr)>;
665def : T1Pat<(extloadi16 t_addrmode_s2:$addr), (tLDRH t_addrmode_s2:$addr)>;
Evan Chengb60c02e2007-01-26 19:13:16 +0000666
Evan Cheng2f297df2009-07-11 07:08:13 +0000667// If it's possible to use [r,r] address mode for sextload, select to
668// ldr{b|h} + sxt{b|h} instead.
Evan Cheng3ecadc82009-07-21 18:15:26 +0000669def : T1Pat<(sextloadi8 t_addrmode_s1:$addr),
670 (tSXTB (tLDRB t_addrmode_s1:$addr))>;
671def : T1Pat<(sextloadi16 t_addrmode_s2:$addr),
672 (tSXTH (tLDRH t_addrmode_s2:$addr))>;
Evan Cheng2f297df2009-07-11 07:08:13 +0000673
674
Evan Chenga8e29892007-01-19 07:51:42 +0000675// Large immediate handling.
676
677// Two piece imms.
Evan Cheng9cb9e672009-06-27 02:26:13 +0000678def : T1Pat<(i32 thumb_immshifted:$src),
679 (tLSLri (tMOVi8 (thumb_immshifted_val imm:$src)),
680 (thumb_immshifted_shamt imm:$src))>;
Evan Chenga8e29892007-01-19 07:51:42 +0000681
Evan Cheng9cb9e672009-06-27 02:26:13 +0000682def : T1Pat<(i32 imm0_255_comp:$src),
683 (tMVN (tMOVi8 (imm_comp_XFORM imm:$src)))>;