Evan Cheng | ffcb95b | 2006-02-21 19:13:53 +0000 | [diff] [blame] | 1 | //====- X86InstrSSE.td - Describe the X86 Instruction Set -------*- C++ -*-===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file was developed by the Evan Cheng and is distributed under |
| 6 | // the University of Illinois Open Source License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file describes the X86 SSE instruction set, defining the instructions, |
| 11 | // and properties of the instructions which are needed for code generation, |
| 12 | // machine code emission, and analysis. |
| 13 | // |
| 14 | //===----------------------------------------------------------------------===// |
| 15 | |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 16 | //===----------------------------------------------------------------------===// |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 17 | // SSE specific DAG Nodes. |
| 18 | //===----------------------------------------------------------------------===// |
| 19 | |
Evan Cheng | b9df0ca | 2006-03-22 02:53:00 +0000 | [diff] [blame] | 20 | def X86loadp : SDNode<"X86ISD::LOAD_PACK", SDTLoad, |
| 21 | [SDNPHasChain]>; |
Evan Cheng | 206ee9d | 2006-07-07 08:33:52 +0000 | [diff] [blame] | 22 | def X86loadu : SDNode<"X86ISD::LOAD_UA", SDTLoad, |
| 23 | [SDNPHasChain]>; |
Evan Cheng | 6be2c58 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 24 | def X86fand : SDNode<"X86ISD::FAND", SDTFPBinOp, |
Evan Cheng | b9df0ca | 2006-03-22 02:53:00 +0000 | [diff] [blame] | 25 | [SDNPCommutative, SDNPAssociative]>; |
Evan Cheng | 6be2c58 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 26 | def X86fxor : SDNode<"X86ISD::FXOR", SDTFPBinOp, |
Evan Cheng | b9df0ca | 2006-03-22 02:53:00 +0000 | [diff] [blame] | 27 | [SDNPCommutative, SDNPAssociative]>; |
Evan Cheng | 6be2c58 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 28 | def X86comi : SDNode<"X86ISD::COMI", SDTX86CmpTest, |
| 29 | [SDNPOutFlag]>; |
| 30 | def X86ucomi : SDNode<"X86ISD::UCOMI", SDTX86CmpTest, |
| 31 | [SDNPOutFlag]>; |
Evan Cheng | bc4832b | 2006-03-24 23:15:12 +0000 | [diff] [blame] | 32 | def X86s2vec : SDNode<"X86ISD::S2VEC", |
Evan Cheng | b9df0ca | 2006-03-22 02:53:00 +0000 | [diff] [blame] | 33 | SDTypeProfile<1, 1, []>, []>; |
Evan Cheng | b067a1e | 2006-03-31 19:22:53 +0000 | [diff] [blame] | 34 | def X86pextrw : SDNode<"X86ISD::PEXTRW", |
| 35 | SDTypeProfile<1, 2, []>, []>; |
Evan Cheng | 653159f | 2006-03-31 21:55:24 +0000 | [diff] [blame] | 36 | def X86pinsrw : SDNode<"X86ISD::PINSRW", |
| 37 | SDTypeProfile<1, 3, []>, []>; |
Evan Cheng | c60bd97 | 2006-03-25 09:37:23 +0000 | [diff] [blame] | 38 | |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 39 | //===----------------------------------------------------------------------===// |
Evan Cheng | 06a8aa1 | 2006-03-17 19:55:52 +0000 | [diff] [blame] | 40 | // SSE pattern fragments |
| 41 | //===----------------------------------------------------------------------===// |
| 42 | |
| 43 | def X86loadpf32 : PatFrag<(ops node:$ptr), (f32 (X86loadp node:$ptr))>; |
| 44 | def X86loadpf64 : PatFrag<(ops node:$ptr), (f64 (X86loadp node:$ptr))>; |
| 45 | |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 46 | def loadv4f32 : PatFrag<(ops node:$ptr), (v4f32 (load node:$ptr))>; |
| 47 | def loadv2f64 : PatFrag<(ops node:$ptr), (v2f64 (load node:$ptr))>; |
Evan Cheng | 24dc1f5 | 2006-03-23 07:44:07 +0000 | [diff] [blame] | 48 | def loadv16i8 : PatFrag<(ops node:$ptr), (v16i8 (load node:$ptr))>; |
| 49 | def loadv8i16 : PatFrag<(ops node:$ptr), (v8i16 (load node:$ptr))>; |
| 50 | def loadv4i32 : PatFrag<(ops node:$ptr), (v4i32 (load node:$ptr))>; |
| 51 | def loadv2i64 : PatFrag<(ops node:$ptr), (v2i64 (load node:$ptr))>; |
Evan Cheng | 06a8aa1 | 2006-03-17 19:55:52 +0000 | [diff] [blame] | 52 | |
Evan Cheng | 1b32f22 | 2006-03-30 07:33:32 +0000 | [diff] [blame] | 53 | def bc_v4f32 : PatFrag<(ops node:$in), (v4f32 (bitconvert node:$in))>; |
| 54 | def bc_v2f64 : PatFrag<(ops node:$in), (v2f64 (bitconvert node:$in))>; |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 55 | def bc_v16i8 : PatFrag<(ops node:$in), (v16i8 (bitconvert node:$in))>; |
| 56 | def bc_v8i16 : PatFrag<(ops node:$in), (v8i16 (bitconvert node:$in))>; |
Evan Cheng | 5aa97b2 | 2006-03-29 18:47:40 +0000 | [diff] [blame] | 57 | def bc_v4i32 : PatFrag<(ops node:$in), (v4i32 (bitconvert node:$in))>; |
| 58 | def bc_v2i64 : PatFrag<(ops node:$in), (v2i64 (bitconvert node:$in))>; |
| 59 | |
Evan Cheng | 386031a | 2006-03-24 07:29:27 +0000 | [diff] [blame] | 60 | def fp32imm0 : PatLeaf<(f32 fpimm), [{ |
| 61 | return N->isExactlyValue(+0.0); |
| 62 | }]>; |
| 63 | |
Evan Cheng | ff65e38 | 2006-04-04 21:49:39 +0000 | [diff] [blame] | 64 | def PSxLDQ_imm : SDNodeXForm<imm, [{ |
| 65 | // Transformation function: imm >> 3 |
| 66 | return getI32Imm(N->getValue() >> 3); |
| 67 | }]>; |
| 68 | |
Evan Cheng | 63d3300 | 2006-03-22 08:01:21 +0000 | [diff] [blame] | 69 | // SHUFFLE_get_shuf_imm xform function: convert vector_shuffle mask to PSHUF*, |
| 70 | // SHUFP* etc. imm. |
| 71 | def SHUFFLE_get_shuf_imm : SDNodeXForm<build_vector, [{ |
| 72 | return getI8Imm(X86::getShuffleSHUFImmediate(N)); |
Evan Cheng | b9df0ca | 2006-03-22 02:53:00 +0000 | [diff] [blame] | 73 | }]>; |
| 74 | |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 75 | // SHUFFLE_get_pshufhw_imm xform function: convert vector_shuffle mask to |
| 76 | // PSHUFHW imm. |
| 77 | def SHUFFLE_get_pshufhw_imm : SDNodeXForm<build_vector, [{ |
| 78 | return getI8Imm(X86::getShufflePSHUFHWImmediate(N)); |
| 79 | }]>; |
| 80 | |
| 81 | // SHUFFLE_get_pshuflw_imm xform function: convert vector_shuffle mask to |
| 82 | // PSHUFLW imm. |
| 83 | def SHUFFLE_get_pshuflw_imm : SDNodeXForm<build_vector, [{ |
| 84 | return getI8Imm(X86::getShufflePSHUFLWImmediate(N)); |
| 85 | }]>; |
| 86 | |
Evan Cheng | 691c923 | 2006-03-29 19:02:40 +0000 | [diff] [blame] | 87 | def SSE_splat_mask : PatLeaf<(build_vector), [{ |
Evan Cheng | 0188ecb | 2006-03-22 18:59:22 +0000 | [diff] [blame] | 88 | return X86::isSplatMask(N); |
Evan Cheng | 691c923 | 2006-03-29 19:02:40 +0000 | [diff] [blame] | 89 | }], SHUFFLE_get_shuf_imm>; |
Evan Cheng | 0188ecb | 2006-03-22 18:59:22 +0000 | [diff] [blame] | 90 | |
Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 91 | def SSE_splat_v2_mask : PatLeaf<(build_vector), [{ |
| 92 | return X86::isSplatMask(N); |
| 93 | }]>; |
| 94 | |
Evan Cheng | 2c0dbd0 | 2006-03-24 02:58:06 +0000 | [diff] [blame] | 95 | def MOVHLPS_shuffle_mask : PatLeaf<(build_vector), [{ |
| 96 | return X86::isMOVHLPSMask(N); |
Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 97 | }]>; |
Evan Cheng | 2c0dbd0 | 2006-03-24 02:58:06 +0000 | [diff] [blame] | 98 | |
Evan Cheng | 5ced1d8 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 99 | def MOVHP_shuffle_mask : PatLeaf<(build_vector), [{ |
| 100 | return X86::isMOVHPMask(N); |
| 101 | }]>; |
| 102 | |
| 103 | def MOVLP_shuffle_mask : PatLeaf<(build_vector), [{ |
| 104 | return X86::isMOVLPMask(N); |
| 105 | }]>; |
| 106 | |
Evan Cheng | 017dcc6 | 2006-04-21 01:05:10 +0000 | [diff] [blame] | 107 | def MOVL_shuffle_mask : PatLeaf<(build_vector), [{ |
| 108 | return X86::isMOVLMask(N); |
Evan Cheng | d6d1cbd | 2006-04-11 00:19:04 +0000 | [diff] [blame] | 109 | }]>; |
| 110 | |
Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 111 | def MOVSHDUP_shuffle_mask : PatLeaf<(build_vector), [{ |
| 112 | return X86::isMOVSHDUPMask(N); |
| 113 | }]>; |
| 114 | |
| 115 | def MOVSLDUP_shuffle_mask : PatLeaf<(build_vector), [{ |
| 116 | return X86::isMOVSLDUPMask(N); |
| 117 | }]>; |
| 118 | |
Evan Cheng | 0038e59 | 2006-03-28 00:39:58 +0000 | [diff] [blame] | 119 | def UNPCKL_shuffle_mask : PatLeaf<(build_vector), [{ |
| 120 | return X86::isUNPCKLMask(N); |
| 121 | }]>; |
| 122 | |
Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 123 | def UNPCKH_shuffle_mask : PatLeaf<(build_vector), [{ |
| 124 | return X86::isUNPCKHMask(N); |
| 125 | }]>; |
| 126 | |
Evan Cheng | 1d5a8cc | 2006-04-05 07:20:06 +0000 | [diff] [blame] | 127 | def UNPCKL_v_undef_shuffle_mask : PatLeaf<(build_vector), [{ |
| 128 | return X86::isUNPCKL_v_undef_Mask(N); |
| 129 | }]>; |
| 130 | |
Evan Cheng | 0188ecb | 2006-03-22 18:59:22 +0000 | [diff] [blame] | 131 | def PSHUFD_shuffle_mask : PatLeaf<(build_vector), [{ |
Evan Cheng | 4f56338 | 2006-03-29 01:30:51 +0000 | [diff] [blame] | 132 | return X86::isPSHUFDMask(N); |
Evan Cheng | 14aed5e | 2006-03-24 01:18:28 +0000 | [diff] [blame] | 133 | }], SHUFFLE_get_shuf_imm>; |
Evan Cheng | 0188ecb | 2006-03-22 18:59:22 +0000 | [diff] [blame] | 134 | |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 135 | def PSHUFHW_shuffle_mask : PatLeaf<(build_vector), [{ |
| 136 | return X86::isPSHUFHWMask(N); |
| 137 | }], SHUFFLE_get_pshufhw_imm>; |
| 138 | |
| 139 | def PSHUFLW_shuffle_mask : PatLeaf<(build_vector), [{ |
| 140 | return X86::isPSHUFLWMask(N); |
| 141 | }], SHUFFLE_get_pshuflw_imm>; |
| 142 | |
Evan Cheng | 3d60df4 | 2006-04-10 22:35:16 +0000 | [diff] [blame] | 143 | def SHUFP_unary_shuffle_mask : PatLeaf<(build_vector), [{ |
| 144 | return X86::isPSHUFDMask(N); |
Evan Cheng | 7d9061e | 2006-03-30 19:54:57 +0000 | [diff] [blame] | 145 | }], SHUFFLE_get_shuf_imm>; |
| 146 | |
Evan Cheng | 14aed5e | 2006-03-24 01:18:28 +0000 | [diff] [blame] | 147 | def SHUFP_shuffle_mask : PatLeaf<(build_vector), [{ |
| 148 | return X86::isSHUFPMask(N); |
| 149 | }], SHUFFLE_get_shuf_imm>; |
Evan Cheng | b9df0ca | 2006-03-22 02:53:00 +0000 | [diff] [blame] | 150 | |
Evan Cheng | 3d60df4 | 2006-04-10 22:35:16 +0000 | [diff] [blame] | 151 | def PSHUFD_binary_shuffle_mask : PatLeaf<(build_vector), [{ |
| 152 | return X86::isSHUFPMask(N); |
Evan Cheng | 475aecf | 2006-03-29 03:04:49 +0000 | [diff] [blame] | 153 | }], SHUFFLE_get_shuf_imm>; |
| 154 | |
Evan Cheng | 06a8aa1 | 2006-03-17 19:55:52 +0000 | [diff] [blame] | 155 | //===----------------------------------------------------------------------===// |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 156 | // SSE scalar FP Instructions |
| 157 | //===----------------------------------------------------------------------===// |
| 158 | |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 159 | // Instruction templates |
| 160 | // SSI - SSE1 instructions with XS prefix. |
| 161 | // SDI - SSE2 instructions with XD prefix. |
| 162 | // PSI - SSE1 instructions with TB prefix. |
| 163 | // PDI - SSE2 instructions with TB and OpSize prefixes. |
Evan Cheng | 2da953f | 2006-03-22 07:10:28 +0000 | [diff] [blame] | 164 | // PSIi8 - SSE1 instructions with ImmT == Imm8 and TB prefix. |
| 165 | // PDIi8 - SSE2 instructions with ImmT == Imm8 and TB and OpSize prefixes. |
Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 166 | // S3I - SSE3 instructions with TB and OpSize prefixes. |
| 167 | // S3SI - SSE3 instructions with XS prefix. |
Evan Cheng | 57ebe9f | 2006-04-15 05:37:34 +0000 | [diff] [blame] | 168 | // S3DI - SSE3 instructions with XD prefix. |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 169 | class SSI<bits<8> o, Format F, dag ops, string asm, list<dag> pattern> |
| 170 | : I<o, F, ops, asm, pattern>, XS, Requires<[HasSSE1]>; |
| 171 | class SDI<bits<8> o, Format F, dag ops, string asm, list<dag> pattern> |
| 172 | : I<o, F, ops, asm, pattern>, XD, Requires<[HasSSE2]>; |
| 173 | class PSI<bits<8> o, Format F, dag ops, string asm, list<dag> pattern> |
| 174 | : I<o, F, ops, asm, pattern>, TB, Requires<[HasSSE1]>; |
| 175 | class PDI<bits<8> o, Format F, dag ops, string asm, list<dag> pattern> |
| 176 | : I<o, F, ops, asm, pattern>, TB, OpSize, Requires<[HasSSE2]>; |
Evan Cheng | 2da953f | 2006-03-22 07:10:28 +0000 | [diff] [blame] | 177 | class PSIi8<bits<8> o, Format F, dag ops, string asm, list<dag> pattern> |
Evan Cheng | b214950 | 2006-06-19 19:25:30 +0000 | [diff] [blame] | 178 | : Ii8<o, F, ops, asm, pattern>, TB, Requires<[HasSSE1]>; |
Evan Cheng | 2da953f | 2006-03-22 07:10:28 +0000 | [diff] [blame] | 179 | class PDIi8<bits<8> o, Format F, dag ops, string asm, list<dag> pattern> |
Evan Cheng | b214950 | 2006-06-19 19:25:30 +0000 | [diff] [blame] | 180 | : Ii8<o, F, ops, asm, pattern>, TB, OpSize, Requires<[HasSSE2]>; |
| 181 | |
Evan Cheng | 4b1734f | 2006-03-31 21:29:33 +0000 | [diff] [blame] | 182 | class S3SI<bits<8> o, Format F, dag ops, string asm, list<dag> pattern> |
Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 183 | : I<o, F, ops, asm, pattern>, XS, Requires<[HasSSE3]>; |
Evan Cheng | 4b1734f | 2006-03-31 21:29:33 +0000 | [diff] [blame] | 184 | class S3DI<bits<8> o, Format F, dag ops, string asm, list<dag> pattern> |
Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 185 | : I<o, F, ops, asm, pattern>, XD, Requires<[HasSSE3]>; |
| 186 | class S3I<bits<8> o, Format F, dag ops, string asm, list<dag> pattern> |
Evan Cheng | 4b1734f | 2006-03-31 21:29:33 +0000 | [diff] [blame] | 187 | : I<o, F, ops, asm, pattern>, TB, OpSize, Requires<[HasSSE3]>; |
| 188 | |
| 189 | //===----------------------------------------------------------------------===// |
| 190 | // Helpers for defining instructions that directly correspond to intrinsics. |
Evan Cheng | 6e96740 | 2006-04-04 00:10:53 +0000 | [diff] [blame] | 191 | class SS_Intr<bits<8> o, string asm, Intrinsic IntId> |
| 192 | : SSI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src), asm, |
| 193 | [(set VR128:$dst, (v4f32 (IntId VR128:$src)))]>; |
| 194 | class SS_Intm<bits<8> o, string asm, Intrinsic IntId> |
| 195 | : SSI<o, MRMSrcMem, (ops VR128:$dst, f32mem:$src), asm, |
| 196 | [(set VR128:$dst, (v4f32 (IntId (load addr:$src))))]>; |
| 197 | class SD_Intr<bits<8> o, string asm, Intrinsic IntId> |
| 198 | : SDI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src), asm, |
| 199 | [(set VR128:$dst, (v2f64 (IntId VR128:$src)))]>; |
| 200 | class SD_Intm<bits<8> o, string asm, Intrinsic IntId> |
| 201 | : SDI<o, MRMSrcMem, (ops VR128:$dst, f64mem:$src), asm, |
| 202 | [(set VR128:$dst, (v2f64 (IntId (load addr:$src))))]>; |
| 203 | |
| 204 | class SS_Intrr<bits<8> o, string asm, Intrinsic IntId> |
Evan Cheng | 97ac5fa | 2006-04-03 23:49:17 +0000 | [diff] [blame] | 205 | : SSI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), asm, |
Evan Cheng | 6e96740 | 2006-04-04 00:10:53 +0000 | [diff] [blame] | 206 | [(set VR128:$dst, (v4f32 (IntId VR128:$src1, VR128:$src2)))]>; |
| 207 | class SS_Intrm<bits<8> o, string asm, Intrinsic IntId> |
Evan Cheng | 97ac5fa | 2006-04-03 23:49:17 +0000 | [diff] [blame] | 208 | : SSI<o, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f32mem:$src2), asm, |
Evan Cheng | 6e96740 | 2006-04-04 00:10:53 +0000 | [diff] [blame] | 209 | [(set VR128:$dst, (v4f32 (IntId VR128:$src1, (load addr:$src2))))]>; |
| 210 | class SD_Intrr<bits<8> o, string asm, Intrinsic IntId> |
Evan Cheng | 97ac5fa | 2006-04-03 23:49:17 +0000 | [diff] [blame] | 211 | : SDI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), asm, |
Evan Cheng | 6e96740 | 2006-04-04 00:10:53 +0000 | [diff] [blame] | 212 | [(set VR128:$dst, (v2f64 (IntId VR128:$src1, VR128:$src2)))]>; |
| 213 | class SD_Intrm<bits<8> o, string asm, Intrinsic IntId> |
Evan Cheng | 97ac5fa | 2006-04-03 23:49:17 +0000 | [diff] [blame] | 214 | : SDI<o, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f64mem:$src2), asm, |
Evan Cheng | 6e96740 | 2006-04-04 00:10:53 +0000 | [diff] [blame] | 215 | [(set VR128:$dst, (v2f64 (IntId VR128:$src1, (load addr:$src2))))]>; |
Evan Cheng | 97ac5fa | 2006-04-03 23:49:17 +0000 | [diff] [blame] | 216 | |
| 217 | class PS_Intr<bits<8> o, string asm, Intrinsic IntId> |
| 218 | : PSI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src), asm, |
| 219 | [(set VR128:$dst, (IntId VR128:$src))]>; |
| 220 | class PS_Intm<bits<8> o, string asm, Intrinsic IntId> |
| 221 | : PSI<o, MRMSrcMem, (ops VR128:$dst, f32mem:$src), asm, |
| 222 | [(set VR128:$dst, (IntId (loadv4f32 addr:$src)))]>; |
| 223 | class PD_Intr<bits<8> o, string asm, Intrinsic IntId> |
| 224 | : PDI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src), asm, |
| 225 | [(set VR128:$dst, (IntId VR128:$src))]>; |
| 226 | class PD_Intm<bits<8> o, string asm, Intrinsic IntId> |
| 227 | : PDI<o, MRMSrcMem, (ops VR128:$dst, f64mem:$src), asm, |
| 228 | [(set VR128:$dst, (IntId (loadv2f64 addr:$src)))]>; |
| 229 | |
| 230 | class PS_Intrr<bits<8> o, string asm, Intrinsic IntId> |
| 231 | : PSI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), asm, |
| 232 | [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]>; |
| 233 | class PS_Intrm<bits<8> o, string asm, Intrinsic IntId> |
| 234 | : PSI<o, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f32mem:$src2), asm, |
| 235 | [(set VR128:$dst, (IntId VR128:$src1, (loadv4f32 addr:$src2)))]>; |
| 236 | class PD_Intrr<bits<8> o, string asm, Intrinsic IntId> |
| 237 | : PDI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), asm, |
| 238 | [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]>; |
| 239 | class PD_Intrm<bits<8> o, string asm, Intrinsic IntId> |
| 240 | : PDI<o, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f64mem:$src2), asm, |
| 241 | [(set VR128:$dst, (IntId VR128:$src1, (loadv2f64 addr:$src2)))]>; |
| 242 | |
Evan Cheng | 4b1734f | 2006-03-31 21:29:33 +0000 | [diff] [blame] | 243 | class S3D_Intrr<bits<8> o, string asm, Intrinsic IntId> |
| 244 | : S3DI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), asm, |
Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 245 | [(set VR128:$dst, (v4f32 (IntId VR128:$src1, VR128:$src2)))]>; |
Evan Cheng | 4b1734f | 2006-03-31 21:29:33 +0000 | [diff] [blame] | 246 | class S3D_Intrm<bits<8> o, string asm, Intrinsic IntId> |
| 247 | : S3DI<o, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2), asm, |
Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 248 | [(set VR128:$dst, (v4f32 (IntId VR128:$src1, |
| 249 | (loadv4f32 addr:$src2))))]>; |
| 250 | class S3_Intrr<bits<8> o, string asm, Intrinsic IntId> |
| 251 | : S3I<o, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), asm, |
| 252 | [(set VR128:$dst, (v2f64 (IntId VR128:$src1, VR128:$src2)))]>; |
| 253 | class S3_Intrm<bits<8> o, string asm, Intrinsic IntId> |
| 254 | : S3I<o, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2), asm, |
Evan Cheng | 4b1734f | 2006-03-31 21:29:33 +0000 | [diff] [blame] | 255 | [(set VR128:$dst, (v2f64 (IntId VR128:$src1, |
| 256 | (loadv2f64 addr:$src2))))]>; |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 257 | |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 258 | // Some 'special' instructions |
| 259 | def IMPLICIT_DEF_FR32 : I<0, Pseudo, (ops FR32:$dst), |
| 260 | "#IMPLICIT_DEF $dst", |
| 261 | [(set FR32:$dst, (undef))]>, Requires<[HasSSE2]>; |
| 262 | def IMPLICIT_DEF_FR64 : I<0, Pseudo, (ops FR64:$dst), |
| 263 | "#IMPLICIT_DEF $dst", |
| 264 | [(set FR64:$dst, (undef))]>, Requires<[HasSSE2]>; |
| 265 | |
| 266 | // CMOV* - Used to implement the SSE SELECT DAG operation. Expanded by the |
| 267 | // scheduler into a branch sequence. |
| 268 | let usesCustomDAGSchedInserter = 1 in { // Expanded by the scheduler. |
| 269 | def CMOV_FR32 : I<0, Pseudo, |
| 270 | (ops FR32:$dst, FR32:$t, FR32:$f, i8imm:$cond), |
| 271 | "#CMOV_FR32 PSEUDO!", |
| 272 | [(set FR32:$dst, (X86cmov FR32:$t, FR32:$f, imm:$cond))]>; |
| 273 | def CMOV_FR64 : I<0, Pseudo, |
| 274 | (ops FR64:$dst, FR64:$t, FR64:$f, i8imm:$cond), |
| 275 | "#CMOV_FR64 PSEUDO!", |
| 276 | [(set FR64:$dst, (X86cmov FR64:$t, FR64:$f, imm:$cond))]>; |
Evan Cheng | f7c378e | 2006-04-10 07:23:14 +0000 | [diff] [blame] | 277 | def CMOV_V4F32 : I<0, Pseudo, |
| 278 | (ops VR128:$dst, VR128:$t, VR128:$f, i8imm:$cond), |
| 279 | "#CMOV_V4F32 PSEUDO!", |
| 280 | [(set VR128:$dst, |
| 281 | (v4f32 (X86cmov VR128:$t, VR128:$f, imm:$cond)))]>; |
| 282 | def CMOV_V2F64 : I<0, Pseudo, |
| 283 | (ops VR128:$dst, VR128:$t, VR128:$f, i8imm:$cond), |
| 284 | "#CMOV_V2F64 PSEUDO!", |
| 285 | [(set VR128:$dst, |
| 286 | (v2f64 (X86cmov VR128:$t, VR128:$f, imm:$cond)))]>; |
| 287 | def CMOV_V2I64 : I<0, Pseudo, |
| 288 | (ops VR128:$dst, VR128:$t, VR128:$f, i8imm:$cond), |
| 289 | "#CMOV_V2I64 PSEUDO!", |
| 290 | [(set VR128:$dst, |
| 291 | (v2i64 (X86cmov VR128:$t, VR128:$f, imm:$cond)))]>; |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 292 | } |
| 293 | |
| 294 | // Move Instructions |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 295 | def MOVSSrr : SSI<0x10, MRMSrcReg, (ops FR32:$dst, FR32:$src), |
| 296 | "movss {$src, $dst|$dst, $src}", []>; |
| 297 | def MOVSSrm : SSI<0x10, MRMSrcMem, (ops FR32:$dst, f32mem:$src), |
| 298 | "movss {$src, $dst|$dst, $src}", |
| 299 | [(set FR32:$dst, (loadf32 addr:$src))]>; |
| 300 | def MOVSDrr : SDI<0x10, MRMSrcReg, (ops FR64:$dst, FR64:$src), |
| 301 | "movsd {$src, $dst|$dst, $src}", []>; |
| 302 | def MOVSDrm : SDI<0x10, MRMSrcMem, (ops FR64:$dst, f64mem:$src), |
| 303 | "movsd {$src, $dst|$dst, $src}", |
| 304 | [(set FR64:$dst, (loadf64 addr:$src))]>; |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 305 | |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 306 | def MOVSSmr : SSI<0x11, MRMDestMem, (ops f32mem:$dst, FR32:$src), |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 307 | "movss {$src, $dst|$dst, $src}", |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 308 | [(store FR32:$src, addr:$dst)]>; |
| 309 | def MOVSDmr : SDI<0x11, MRMDestMem, (ops f64mem:$dst, FR64:$src), |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 310 | "movsd {$src, $dst|$dst, $src}", |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 311 | [(store FR64:$src, addr:$dst)]>; |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 312 | |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 313 | // Arithmetic instructions |
| 314 | let isTwoAddress = 1 in { |
| 315 | let isCommutable = 1 in { |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 316 | def ADDSSrr : SSI<0x58, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2), |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 317 | "addss {$src2, $dst|$dst, $src2}", |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 318 | [(set FR32:$dst, (fadd FR32:$src1, FR32:$src2))]>; |
| 319 | def ADDSDrr : SDI<0x58, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2), |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 320 | "addsd {$src2, $dst|$dst, $src2}", |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 321 | [(set FR64:$dst, (fadd FR64:$src1, FR64:$src2))]>; |
| 322 | def MULSSrr : SSI<0x59, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2), |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 323 | "mulss {$src2, $dst|$dst, $src2}", |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 324 | [(set FR32:$dst, (fmul FR32:$src1, FR32:$src2))]>; |
| 325 | def MULSDrr : SDI<0x59, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2), |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 326 | "mulsd {$src2, $dst|$dst, $src2}", |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 327 | [(set FR64:$dst, (fmul FR64:$src1, FR64:$src2))]>; |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 328 | } |
| 329 | |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 330 | def ADDSSrm : SSI<0x58, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f32mem:$src2), |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 331 | "addss {$src2, $dst|$dst, $src2}", |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 332 | [(set FR32:$dst, (fadd FR32:$src1, (loadf32 addr:$src2)))]>; |
| 333 | def ADDSDrm : SDI<0x58, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f64mem:$src2), |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 334 | "addsd {$src2, $dst|$dst, $src2}", |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 335 | [(set FR64:$dst, (fadd FR64:$src1, (loadf64 addr:$src2)))]>; |
| 336 | def MULSSrm : SSI<0x59, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f32mem:$src2), |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 337 | "mulss {$src2, $dst|$dst, $src2}", |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 338 | [(set FR32:$dst, (fmul FR32:$src1, (loadf32 addr:$src2)))]>; |
| 339 | def MULSDrm : SDI<0x59, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f64mem:$src2), |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 340 | "mulsd {$src2, $dst|$dst, $src2}", |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 341 | [(set FR64:$dst, (fmul FR64:$src1, (loadf64 addr:$src2)))]>; |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 342 | |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 343 | def DIVSSrr : SSI<0x5E, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2), |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 344 | "divss {$src2, $dst|$dst, $src2}", |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 345 | [(set FR32:$dst, (fdiv FR32:$src1, FR32:$src2))]>; |
| 346 | def DIVSSrm : SSI<0x5E, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f32mem:$src2), |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 347 | "divss {$src2, $dst|$dst, $src2}", |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 348 | [(set FR32:$dst, (fdiv FR32:$src1, (loadf32 addr:$src2)))]>; |
| 349 | def DIVSDrr : SDI<0x5E, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2), |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 350 | "divsd {$src2, $dst|$dst, $src2}", |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 351 | [(set FR64:$dst, (fdiv FR64:$src1, FR64:$src2))]>; |
| 352 | def DIVSDrm : SDI<0x5E, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f64mem:$src2), |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 353 | "divsd {$src2, $dst|$dst, $src2}", |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 354 | [(set FR64:$dst, (fdiv FR64:$src1, (loadf64 addr:$src2)))]>; |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 355 | |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 356 | def SUBSSrr : SSI<0x5C, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2), |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 357 | "subss {$src2, $dst|$dst, $src2}", |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 358 | [(set FR32:$dst, (fsub FR32:$src1, FR32:$src2))]>; |
| 359 | def SUBSSrm : SSI<0x5C, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f32mem:$src2), |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 360 | "subss {$src2, $dst|$dst, $src2}", |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 361 | [(set FR32:$dst, (fsub FR32:$src1, (loadf32 addr:$src2)))]>; |
| 362 | def SUBSDrr : SDI<0x5C, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2), |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 363 | "subsd {$src2, $dst|$dst, $src2}", |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 364 | [(set FR64:$dst, (fsub FR64:$src1, FR64:$src2))]>; |
| 365 | def SUBSDrm : SDI<0x5C, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f64mem:$src2), |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 366 | "subsd {$src2, $dst|$dst, $src2}", |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 367 | [(set FR64:$dst, (fsub FR64:$src1, (loadf64 addr:$src2)))]>; |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 368 | } |
| 369 | |
Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 370 | def SQRTSSr : SSI<0x51, MRMSrcReg, (ops FR32:$dst, FR32:$src), |
| 371 | "sqrtss {$src, $dst|$dst, $src}", |
| 372 | [(set FR32:$dst, (fsqrt FR32:$src))]>; |
| 373 | def SQRTSSm : SSI<0x51, MRMSrcMem, (ops FR32:$dst, f32mem:$src), |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 374 | "sqrtss {$src, $dst|$dst, $src}", |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 375 | [(set FR32:$dst, (fsqrt (loadf32 addr:$src)))]>; |
Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 376 | def SQRTSDr : SDI<0x51, MRMSrcReg, (ops FR64:$dst, FR64:$src), |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 377 | "sqrtsd {$src, $dst|$dst, $src}", |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 378 | [(set FR64:$dst, (fsqrt FR64:$src))]>; |
Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 379 | def SQRTSDm : SDI<0x51, MRMSrcMem, (ops FR64:$dst, f64mem:$src), |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 380 | "sqrtsd {$src, $dst|$dst, $src}", |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 381 | [(set FR64:$dst, (fsqrt (loadf64 addr:$src)))]>; |
| 382 | |
Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 383 | def RSQRTSSr : SSI<0x52, MRMSrcReg, (ops FR32:$dst, FR32:$src), |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 384 | "rsqrtss {$src, $dst|$dst, $src}", []>; |
Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 385 | def RSQRTSSm : SSI<0x52, MRMSrcMem, (ops FR32:$dst, f32mem:$src), |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 386 | "rsqrtss {$src, $dst|$dst, $src}", []>; |
Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 387 | def RCPSSr : SSI<0x53, MRMSrcReg, (ops FR32:$dst, FR32:$src), |
| 388 | "rcpss {$src, $dst|$dst, $src}", []>; |
| 389 | def RCPSSm : SSI<0x53, MRMSrcMem, (ops FR32:$dst, f32mem:$src), |
| 390 | "rcpss {$src, $dst|$dst, $src}", []>; |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 391 | |
Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 392 | let isTwoAddress = 1 in { |
Evan Cheng | b5e406a | 2006-05-30 23:47:30 +0000 | [diff] [blame] | 393 | let isCommutable = 1 in { |
Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 394 | def MAXSSrr : SSI<0x5F, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2), |
| 395 | "maxss {$src2, $dst|$dst, $src2}", []>; |
Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 396 | def MAXSDrr : SDI<0x5F, MRMSrcReg, (ops FR64:$dst, FR32:$src1, FR64:$src2), |
| 397 | "maxsd {$src2, $dst|$dst, $src2}", []>; |
Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 398 | def MINSSrr : SSI<0x5D, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2), |
| 399 | "minss {$src2, $dst|$dst, $src2}", []>; |
Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 400 | def MINSDrr : SDI<0x5D, MRMSrcReg, (ops FR64:$dst, FR32:$src1, FR64:$src2), |
| 401 | "minsd {$src2, $dst|$dst, $src2}", []>; |
Evan Cheng | b5e406a | 2006-05-30 23:47:30 +0000 | [diff] [blame] | 402 | } |
| 403 | def MAXSSrm : SSI<0x5F, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f32mem:$src2), |
| 404 | "maxss {$src2, $dst|$dst, $src2}", []>; |
| 405 | def MAXSDrm : SDI<0x5F, MRMSrcMem, (ops FR64:$dst, FR32:$src1, f64mem:$src2), |
| 406 | "maxsd {$src2, $dst|$dst, $src2}", []>; |
| 407 | def MINSSrm : SSI<0x5D, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f32mem:$src2), |
| 408 | "minss {$src2, $dst|$dst, $src2}", []>; |
Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 409 | def MINSDrm : SDI<0x5D, MRMSrcMem, (ops FR64:$dst, FR32:$src1, f64mem:$src2), |
| 410 | "minsd {$src2, $dst|$dst, $src2}", []>; |
| 411 | } |
Evan Cheng | c46349d | 2006-03-28 23:51:43 +0000 | [diff] [blame] | 412 | |
| 413 | // Aliases to match intrinsics which expect XMM operand(s). |
| 414 | let isTwoAddress = 1 in { |
| 415 | let isCommutable = 1 in { |
Evan Cheng | 6e96740 | 2006-04-04 00:10:53 +0000 | [diff] [blame] | 416 | def Int_ADDSSrr : SS_Intrr<0x58, "addss {$src2, $dst|$dst, $src2}", |
| 417 | int_x86_sse_add_ss>; |
| 418 | def Int_ADDSDrr : SD_Intrr<0x58, "addsd {$src2, $dst|$dst, $src2}", |
| 419 | int_x86_sse2_add_sd>; |
| 420 | def Int_MULSSrr : SS_Intrr<0x59, "mulss {$src2, $dst|$dst, $src2}", |
| 421 | int_x86_sse_mul_ss>; |
| 422 | def Int_MULSDrr : SD_Intrr<0x59, "mulsd {$src2, $dst|$dst, $src2}", |
| 423 | int_x86_sse2_mul_sd>; |
Evan Cheng | c46349d | 2006-03-28 23:51:43 +0000 | [diff] [blame] | 424 | } |
| 425 | |
Evan Cheng | 6e96740 | 2006-04-04 00:10:53 +0000 | [diff] [blame] | 426 | def Int_ADDSSrm : SS_Intrm<0x58, "addss {$src2, $dst|$dst, $src2}", |
| 427 | int_x86_sse_add_ss>; |
| 428 | def Int_ADDSDrm : SD_Intrm<0x58, "addsd {$src2, $dst|$dst, $src2}", |
| 429 | int_x86_sse2_add_sd>; |
| 430 | def Int_MULSSrm : SS_Intrm<0x59, "mulss {$src2, $dst|$dst, $src2}", |
| 431 | int_x86_sse_mul_ss>; |
| 432 | def Int_MULSDrm : SD_Intrm<0x59, "mulsd {$src2, $dst|$dst, $src2}", |
| 433 | int_x86_sse2_mul_sd>; |
Evan Cheng | c46349d | 2006-03-28 23:51:43 +0000 | [diff] [blame] | 434 | |
Evan Cheng | 6e96740 | 2006-04-04 00:10:53 +0000 | [diff] [blame] | 435 | def Int_DIVSSrr : SS_Intrr<0x5E, "divss {$src2, $dst|$dst, $src2}", |
| 436 | int_x86_sse_div_ss>; |
| 437 | def Int_DIVSSrm : SS_Intrm<0x5E, "divss {$src2, $dst|$dst, $src2}", |
| 438 | int_x86_sse_div_ss>; |
| 439 | def Int_DIVSDrr : SD_Intrr<0x5E, "divsd {$src2, $dst|$dst, $src2}", |
| 440 | int_x86_sse2_div_sd>; |
| 441 | def Int_DIVSDrm : SD_Intrm<0x5E, "divsd {$src2, $dst|$dst, $src2}", |
| 442 | int_x86_sse2_div_sd>; |
Evan Cheng | c46349d | 2006-03-28 23:51:43 +0000 | [diff] [blame] | 443 | |
Evan Cheng | 6e96740 | 2006-04-04 00:10:53 +0000 | [diff] [blame] | 444 | def Int_SUBSSrr : SS_Intrr<0x5C, "subss {$src2, $dst|$dst, $src2}", |
| 445 | int_x86_sse_sub_ss>; |
| 446 | def Int_SUBSSrm : SS_Intrm<0x5C, "subss {$src2, $dst|$dst, $src2}", |
| 447 | int_x86_sse_sub_ss>; |
| 448 | def Int_SUBSDrr : SD_Intrr<0x5C, "subsd {$src2, $dst|$dst, $src2}", |
| 449 | int_x86_sse2_sub_sd>; |
| 450 | def Int_SUBSDrm : SD_Intrm<0x5C, "subsd {$src2, $dst|$dst, $src2}", |
| 451 | int_x86_sse2_sub_sd>; |
Evan Cheng | c46349d | 2006-03-28 23:51:43 +0000 | [diff] [blame] | 452 | } |
| 453 | |
Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 454 | def Int_SQRTSSr : SS_Intr<0x51, "sqrtss {$src, $dst|$dst, $src}", |
| 455 | int_x86_sse_sqrt_ss>; |
| 456 | def Int_SQRTSSm : SS_Intm<0x51, "sqrtss {$src, $dst|$dst, $src}", |
| 457 | int_x86_sse_sqrt_ss>; |
| 458 | def Int_SQRTSDr : SD_Intr<0x51, "sqrtsd {$src, $dst|$dst, $src}", |
| 459 | int_x86_sse2_sqrt_sd>; |
| 460 | def Int_SQRTSDm : SD_Intm<0x51, "sqrtsd {$src, $dst|$dst, $src}", |
| 461 | int_x86_sse2_sqrt_sd>; |
Evan Cheng | c46349d | 2006-03-28 23:51:43 +0000 | [diff] [blame] | 462 | |
Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 463 | def Int_RSQRTSSr : SS_Intr<0x52, "rsqrtss {$src, $dst|$dst, $src}", |
| 464 | int_x86_sse_rsqrt_ss>; |
| 465 | def Int_RSQRTSSm : SS_Intm<0x52, "rsqrtss {$src, $dst|$dst, $src}", |
| 466 | int_x86_sse_rsqrt_ss>; |
| 467 | def Int_RCPSSr : SS_Intr<0x53, "rcpss {$src, $dst|$dst, $src}", |
| 468 | int_x86_sse_rcp_ss>; |
| 469 | def Int_RCPSSm : SS_Intm<0x53, "rcpss {$src, $dst|$dst, $src}", |
| 470 | int_x86_sse_rcp_ss>; |
Evan Cheng | c46349d | 2006-03-28 23:51:43 +0000 | [diff] [blame] | 471 | |
| 472 | let isTwoAddress = 1 in { |
Evan Cheng | b5e406a | 2006-05-30 23:47:30 +0000 | [diff] [blame] | 473 | let isCommutable = 1 in { |
Evan Cheng | 97ac5fa | 2006-04-03 23:49:17 +0000 | [diff] [blame] | 474 | def Int_MAXSSrr : SS_Intrr<0x5F, "maxss {$src2, $dst|$dst, $src2}", |
Evan Cheng | 6e96740 | 2006-04-04 00:10:53 +0000 | [diff] [blame] | 475 | int_x86_sse_max_ss>; |
Evan Cheng | 97ac5fa | 2006-04-03 23:49:17 +0000 | [diff] [blame] | 476 | def Int_MAXSDrr : SD_Intrr<0x5F, "maxsd {$src2, $dst|$dst, $src2}", |
Evan Cheng | 6e96740 | 2006-04-04 00:10:53 +0000 | [diff] [blame] | 477 | int_x86_sse2_max_sd>; |
Evan Cheng | 97ac5fa | 2006-04-03 23:49:17 +0000 | [diff] [blame] | 478 | def Int_MINSSrr : SS_Intrr<0x5D, "minss {$src2, $dst|$dst, $src2}", |
Evan Cheng | 6e96740 | 2006-04-04 00:10:53 +0000 | [diff] [blame] | 479 | int_x86_sse_min_ss>; |
Evan Cheng | 97ac5fa | 2006-04-03 23:49:17 +0000 | [diff] [blame] | 480 | def Int_MINSDrr : SD_Intrr<0x5D, "minsd {$src2, $dst|$dst, $src2}", |
Evan Cheng | 6e96740 | 2006-04-04 00:10:53 +0000 | [diff] [blame] | 481 | int_x86_sse2_min_sd>; |
Evan Cheng | b5e406a | 2006-05-30 23:47:30 +0000 | [diff] [blame] | 482 | } |
| 483 | def Int_MAXSSrm : SS_Intrm<0x5F, "maxss {$src2, $dst|$dst, $src2}", |
| 484 | int_x86_sse_max_ss>; |
| 485 | def Int_MAXSDrm : SD_Intrm<0x5F, "maxsd {$src2, $dst|$dst, $src2}", |
| 486 | int_x86_sse2_max_sd>; |
| 487 | def Int_MINSSrm : SS_Intrm<0x5D, "minss {$src2, $dst|$dst, $src2}", |
| 488 | int_x86_sse_min_ss>; |
Evan Cheng | 97ac5fa | 2006-04-03 23:49:17 +0000 | [diff] [blame] | 489 | def Int_MINSDrm : SD_Intrm<0x5D, "minsd {$src2, $dst|$dst, $src2}", |
Evan Cheng | 6e96740 | 2006-04-04 00:10:53 +0000 | [diff] [blame] | 490 | int_x86_sse2_min_sd>; |
Evan Cheng | c46349d | 2006-03-28 23:51:43 +0000 | [diff] [blame] | 491 | } |
| 492 | |
| 493 | // Conversion instructions |
Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 494 | def CVTTSS2SIrr: SSI<0x2C, MRMSrcReg, (ops GR32:$dst, FR32:$src), |
Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 495 | "cvttss2si {$src, $dst|$dst, $src}", |
Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 496 | [(set GR32:$dst, (fp_to_sint FR32:$src))]>; |
| 497 | def CVTTSS2SIrm: SSI<0x2C, MRMSrcMem, (ops GR32:$dst, f32mem:$src), |
Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 498 | "cvttss2si {$src, $dst|$dst, $src}", |
Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 499 | [(set GR32:$dst, (fp_to_sint (loadf32 addr:$src)))]>; |
| 500 | def CVTTSD2SIrr: SDI<0x2C, MRMSrcReg, (ops GR32:$dst, FR64:$src), |
Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 501 | "cvttsd2si {$src, $dst|$dst, $src}", |
Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 502 | [(set GR32:$dst, (fp_to_sint FR64:$src))]>; |
| 503 | def CVTTSD2SIrm: SDI<0x2C, MRMSrcMem, (ops GR32:$dst, f64mem:$src), |
Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 504 | "cvttsd2si {$src, $dst|$dst, $src}", |
Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 505 | [(set GR32:$dst, (fp_to_sint (loadf64 addr:$src)))]>; |
Evan Cheng | c46349d | 2006-03-28 23:51:43 +0000 | [diff] [blame] | 506 | def CVTSD2SSrr: SDI<0x5A, MRMSrcReg, (ops FR32:$dst, FR64:$src), |
Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 507 | "cvtsd2ss {$src, $dst|$dst, $src}", |
| 508 | [(set FR32:$dst, (fround FR64:$src))]>; |
Evan Cheng | c46349d | 2006-03-28 23:51:43 +0000 | [diff] [blame] | 509 | def CVTSD2SSrm: SDI<0x5A, MRMSrcMem, (ops FR32:$dst, f64mem:$src), |
Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 510 | "cvtsd2ss {$src, $dst|$dst, $src}", |
| 511 | [(set FR32:$dst, (fround (loadf64 addr:$src)))]>; |
Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 512 | def CVTSI2SSrr: SSI<0x2A, MRMSrcReg, (ops FR32:$dst, GR32:$src), |
Evan Cheng | c46349d | 2006-03-28 23:51:43 +0000 | [diff] [blame] | 513 | "cvtsi2ss {$src, $dst|$dst, $src}", |
Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 514 | [(set FR32:$dst, (sint_to_fp GR32:$src))]>; |
Evan Cheng | c46349d | 2006-03-28 23:51:43 +0000 | [diff] [blame] | 515 | def CVTSI2SSrm: SSI<0x2A, MRMSrcMem, (ops FR32:$dst, i32mem:$src), |
Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 516 | "cvtsi2ss {$src, $dst|$dst, $src}", |
| 517 | [(set FR32:$dst, (sint_to_fp (loadi32 addr:$src)))]>; |
Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 518 | def CVTSI2SDrr: SDI<0x2A, MRMSrcReg, (ops FR64:$dst, GR32:$src), |
Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 519 | "cvtsi2sd {$src, $dst|$dst, $src}", |
Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 520 | [(set FR64:$dst, (sint_to_fp GR32:$src))]>; |
Evan Cheng | c46349d | 2006-03-28 23:51:43 +0000 | [diff] [blame] | 521 | def CVTSI2SDrm: SDI<0x2A, MRMSrcMem, (ops FR64:$dst, i32mem:$src), |
Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 522 | "cvtsi2sd {$src, $dst|$dst, $src}", |
| 523 | [(set FR64:$dst, (sint_to_fp (loadi32 addr:$src)))]>; |
Evan Cheng | d2a6d54 | 2006-04-12 23:42:44 +0000 | [diff] [blame] | 524 | |
Evan Cheng | c46349d | 2006-03-28 23:51:43 +0000 | [diff] [blame] | 525 | // SSE2 instructions with XS prefix |
| 526 | def CVTSS2SDrr: I<0x5A, MRMSrcReg, (ops FR64:$dst, FR32:$src), |
Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 527 | "cvtss2sd {$src, $dst|$dst, $src}", |
| 528 | [(set FR64:$dst, (fextend FR32:$src))]>, XS, |
Evan Cheng | c46349d | 2006-03-28 23:51:43 +0000 | [diff] [blame] | 529 | Requires<[HasSSE2]>; |
| 530 | def CVTSS2SDrm: I<0x5A, MRMSrcMem, (ops FR64:$dst, f32mem:$src), |
Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 531 | "cvtss2sd {$src, $dst|$dst, $src}", |
Chris Lattner | bd04aa5 | 2006-05-05 21:35:18 +0000 | [diff] [blame] | 532 | [(set FR64:$dst, (extload addr:$src, f32))]>, XS, |
Evan Cheng | c46349d | 2006-03-28 23:51:43 +0000 | [diff] [blame] | 533 | Requires<[HasSSE2]>; |
| 534 | |
Evan Cheng | d2a6d54 | 2006-04-12 23:42:44 +0000 | [diff] [blame] | 535 | // Match intrinsics which expect XMM operand(s). |
Evan Cheng | 190717d | 2006-05-31 19:00:07 +0000 | [diff] [blame] | 536 | def Int_CVTSS2SIrr: SSI<0x2D, MRMSrcReg, (ops GR32:$dst, VR128:$src), |
| 537 | "cvtss2si {$src, $dst|$dst, $src}", |
| 538 | [(set GR32:$dst, (int_x86_sse_cvtss2si VR128:$src))]>; |
| 539 | def Int_CVTSS2SIrm: SSI<0x2D, MRMSrcMem, (ops GR32:$dst, f32mem:$src), |
| 540 | "cvtss2si {$src, $dst|$dst, $src}", |
| 541 | [(set GR32:$dst, (int_x86_sse_cvtss2si |
| 542 | (loadv4f32 addr:$src)))]>; |
| 543 | def Int_CVTSD2SIrr: SDI<0x2D, MRMSrcReg, (ops GR32:$dst, VR128:$src), |
| 544 | "cvtsd2si {$src, $dst|$dst, $src}", |
| 545 | [(set GR32:$dst, (int_x86_sse2_cvtsd2si VR128:$src))]>; |
| 546 | def Int_CVTSD2SIrm: SDI<0x2D, MRMSrcMem, (ops GR32:$dst, f128mem:$src), |
| 547 | "cvtsd2si {$src, $dst|$dst, $src}", |
| 548 | [(set GR32:$dst, (int_x86_sse2_cvtsd2si |
| 549 | (loadv2f64 addr:$src)))]>; |
Evan Cheng | d2a6d54 | 2006-04-12 23:42:44 +0000 | [diff] [blame] | 550 | |
| 551 | // Aliases for intrinsics |
Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 552 | def Int_CVTTSS2SIrr: SSI<0x2C, MRMSrcReg, (ops GR32:$dst, VR128:$src), |
Evan Cheng | d2a6d54 | 2006-04-12 23:42:44 +0000 | [diff] [blame] | 553 | "cvttss2si {$src, $dst|$dst, $src}", |
Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 554 | [(set GR32:$dst, (int_x86_sse_cvttss2si VR128:$src))]>; |
| 555 | def Int_CVTTSS2SIrm: SSI<0x2C, MRMSrcMem, (ops GR32:$dst, f32mem:$src), |
Evan Cheng | d2a6d54 | 2006-04-12 23:42:44 +0000 | [diff] [blame] | 556 | "cvttss2si {$src, $dst|$dst, $src}", |
Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 557 | [(set GR32:$dst, (int_x86_sse_cvttss2si |
Evan Cheng | d2a6d54 | 2006-04-12 23:42:44 +0000 | [diff] [blame] | 558 | (loadv4f32 addr:$src)))]>; |
Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 559 | def Int_CVTTSD2SIrr: SDI<0x2C, MRMSrcReg, (ops GR32:$dst, VR128:$src), |
Evan Cheng | d03db7a | 2006-04-12 05:20:24 +0000 | [diff] [blame] | 560 | "cvttsd2si {$src, $dst|$dst, $src}", |
Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 561 | [(set GR32:$dst, (int_x86_sse2_cvttsd2si VR128:$src))]>; |
| 562 | def Int_CVTTSD2SIrm: SDI<0x2C, MRMSrcMem, (ops GR32:$dst, f128mem:$src), |
Evan Cheng | d03db7a | 2006-04-12 05:20:24 +0000 | [diff] [blame] | 563 | "cvttsd2si {$src, $dst|$dst, $src}", |
Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 564 | [(set GR32:$dst, (int_x86_sse2_cvttsd2si |
Evan Cheng | 91b740d | 2006-04-12 17:12:36 +0000 | [diff] [blame] | 565 | (loadv2f64 addr:$src)))]>; |
Evan Cheng | d03db7a | 2006-04-12 05:20:24 +0000 | [diff] [blame] | 566 | |
Evan Cheng | d2a6d54 | 2006-04-12 23:42:44 +0000 | [diff] [blame] | 567 | let isTwoAddress = 1 in { |
| 568 | def Int_CVTSI2SSrr: SSI<0x2A, MRMSrcReg, |
Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 569 | (ops VR128:$dst, VR128:$src1, GR32:$src2), |
Evan Cheng | d2a6d54 | 2006-04-12 23:42:44 +0000 | [diff] [blame] | 570 | "cvtsi2ss {$src2, $dst|$dst, $src2}", |
| 571 | [(set VR128:$dst, (int_x86_sse_cvtsi2ss VR128:$src1, |
Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 572 | GR32:$src2))]>; |
Evan Cheng | d2a6d54 | 2006-04-12 23:42:44 +0000 | [diff] [blame] | 573 | def Int_CVTSI2SSrm: SSI<0x2A, MRMSrcMem, |
| 574 | (ops VR128:$dst, VR128:$src1, i32mem:$src2), |
| 575 | "cvtsi2ss {$src2, $dst|$dst, $src2}", |
| 576 | [(set VR128:$dst, (int_x86_sse_cvtsi2ss VR128:$src1, |
| 577 | (loadi32 addr:$src2)))]>; |
| 578 | } |
Evan Cheng | d03db7a | 2006-04-12 05:20:24 +0000 | [diff] [blame] | 579 | |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 580 | // Comparison instructions |
| 581 | let isTwoAddress = 1 in { |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 582 | def CMPSSrr : SSI<0xC2, MRMSrcReg, |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 583 | (ops FR32:$dst, FR32:$src1, FR32:$src, SSECC:$cc), |
Evan Cheng | 0876aa5 | 2006-03-30 06:21:22 +0000 | [diff] [blame] | 584 | "cmp${cc}ss {$src, $dst|$dst, $src}", |
| 585 | []>; |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 586 | def CMPSSrm : SSI<0xC2, MRMSrcMem, |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 587 | (ops FR32:$dst, FR32:$src1, f32mem:$src, SSECC:$cc), |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 588 | "cmp${cc}ss {$src, $dst|$dst, $src}", []>; |
| 589 | def CMPSDrr : SDI<0xC2, MRMSrcReg, |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 590 | (ops FR64:$dst, FR64:$src1, FR64:$src, SSECC:$cc), |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 591 | "cmp${cc}sd {$src, $dst|$dst, $src}", []>; |
| 592 | def CMPSDrm : SDI<0xC2, MRMSrcMem, |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 593 | (ops FR64:$dst, FR64:$src1, f64mem:$src, SSECC:$cc), |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 594 | "cmp${cc}sd {$src, $dst|$dst, $src}", []>; |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 595 | } |
| 596 | |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 597 | def UCOMISSrr: PSI<0x2E, MRMSrcReg, (ops FR32:$src1, FR32:$src2), |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 598 | "ucomiss {$src2, $src1|$src1, $src2}", |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 599 | [(X86cmp FR32:$src1, FR32:$src2)]>; |
| 600 | def UCOMISSrm: PSI<0x2E, MRMSrcMem, (ops FR32:$src1, f32mem:$src2), |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 601 | "ucomiss {$src2, $src1|$src1, $src2}", |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 602 | [(X86cmp FR32:$src1, (loadf32 addr:$src2))]>; |
| 603 | def UCOMISDrr: PDI<0x2E, MRMSrcReg, (ops FR64:$src1, FR64:$src2), |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 604 | "ucomisd {$src2, $src1|$src1, $src2}", |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 605 | [(X86cmp FR64:$src1, FR64:$src2)]>; |
| 606 | def UCOMISDrm: PDI<0x2E, MRMSrcMem, (ops FR64:$src1, f64mem:$src2), |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 607 | "ucomisd {$src2, $src1|$src1, $src2}", |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 608 | [(X86cmp FR64:$src1, (loadf64 addr:$src2))]>; |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 609 | |
Evan Cheng | 0876aa5 | 2006-03-30 06:21:22 +0000 | [diff] [blame] | 610 | // Aliases to match intrinsics which expect XMM operand(s). |
| 611 | let isTwoAddress = 1 in { |
| 612 | def Int_CMPSSrr : SSI<0xC2, MRMSrcReg, |
| 613 | (ops VR128:$dst, VR128:$src1, VR128:$src, SSECC:$cc), |
| 614 | "cmp${cc}ss {$src, $dst|$dst, $src}", |
| 615 | [(set VR128:$dst, (int_x86_sse_cmp_ss VR128:$src1, |
| 616 | VR128:$src, imm:$cc))]>; |
| 617 | def Int_CMPSSrm : SSI<0xC2, MRMSrcMem, |
| 618 | (ops VR128:$dst, VR128:$src1, f32mem:$src, SSECC:$cc), |
| 619 | "cmp${cc}ss {$src, $dst|$dst, $src}", |
| 620 | [(set VR128:$dst, (int_x86_sse_cmp_ss VR128:$src1, |
| 621 | (load addr:$src), imm:$cc))]>; |
| 622 | def Int_CMPSDrr : SDI<0xC2, MRMSrcReg, |
| 623 | (ops VR128:$dst, VR128:$src1, VR128:$src, SSECC:$cc), |
| 624 | "cmp${cc}sd {$src, $dst|$dst, $src}", []>; |
| 625 | def Int_CMPSDrm : SDI<0xC2, MRMSrcMem, |
| 626 | (ops VR128:$dst, VR128:$src1, f64mem:$src, SSECC:$cc), |
| 627 | "cmp${cc}sd {$src, $dst|$dst, $src}", []>; |
| 628 | } |
| 629 | |
Evan Cheng | 6be2c58 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 630 | def Int_UCOMISSrr: PSI<0x2E, MRMSrcReg, (ops VR128:$src1, VR128:$src2), |
| 631 | "ucomiss {$src2, $src1|$src1, $src2}", |
| 632 | [(X86ucomi (v4f32 VR128:$src1), VR128:$src2)]>; |
| 633 | def Int_UCOMISSrm: PSI<0x2E, MRMSrcMem, (ops VR128:$src1, f128mem:$src2), |
| 634 | "ucomiss {$src2, $src1|$src1, $src2}", |
| 635 | [(X86ucomi (v4f32 VR128:$src1), (loadv4f32 addr:$src2))]>; |
| 636 | def Int_UCOMISDrr: PDI<0x2E, MRMSrcReg, (ops VR128:$src1, VR128:$src2), |
| 637 | "ucomisd {$src2, $src1|$src1, $src2}", |
| 638 | [(X86ucomi (v2f64 VR128:$src1), (v2f64 VR128:$src2))]>; |
| 639 | def Int_UCOMISDrm: PDI<0x2E, MRMSrcMem, (ops VR128:$src1, f128mem:$src2), |
| 640 | "ucomisd {$src2, $src1|$src1, $src2}", |
| 641 | [(X86ucomi (v2f64 VR128:$src1), (loadv2f64 addr:$src2))]>; |
| 642 | |
| 643 | def Int_COMISSrr: PSI<0x2F, MRMSrcReg, (ops VR128:$src1, VR128:$src2), |
| 644 | "comiss {$src2, $src1|$src1, $src2}", |
| 645 | [(X86comi (v4f32 VR128:$src1), VR128:$src2)]>; |
| 646 | def Int_COMISSrm: PSI<0x2F, MRMSrcMem, (ops VR128:$src1, f128mem:$src2), |
| 647 | "comiss {$src2, $src1|$src1, $src2}", |
| 648 | [(X86comi (v4f32 VR128:$src1), (loadv4f32 addr:$src2))]>; |
| 649 | def Int_COMISDrr: PDI<0x2F, MRMSrcReg, (ops VR128:$src1, VR128:$src2), |
| 650 | "comisd {$src2, $src1|$src1, $src2}", |
| 651 | [(X86comi (v2f64 VR128:$src1), (v2f64 VR128:$src2))]>; |
| 652 | def Int_COMISDrm: PDI<0x2F, MRMSrcMem, (ops VR128:$src1, f128mem:$src2), |
| 653 | "comisd {$src2, $src1|$src1, $src2}", |
| 654 | [(X86comi (v2f64 VR128:$src1), (loadv2f64 addr:$src2))]>; |
Evan Cheng | 0876aa5 | 2006-03-30 06:21:22 +0000 | [diff] [blame] | 655 | |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 656 | // Aliases of packed instructions for scalar use. These all have names that |
| 657 | // start with 'Fs'. |
| 658 | |
| 659 | // Alias instructions that map fld0 to pxor for sse. |
| 660 | // FIXME: remove when we can teach regalloc that xor reg, reg is ok. |
| 661 | def FsFLD0SS : I<0xEF, MRMInitReg, (ops FR32:$dst), |
| 662 | "pxor $dst, $dst", [(set FR32:$dst, fp32imm0)]>, |
| 663 | Requires<[HasSSE1]>, TB, OpSize; |
| 664 | def FsFLD0SD : I<0xEF, MRMInitReg, (ops FR64:$dst), |
| 665 | "pxor $dst, $dst", [(set FR64:$dst, fp64imm0)]>, |
| 666 | Requires<[HasSSE2]>, TB, OpSize; |
| 667 | |
| 668 | // Alias instructions to do FR32 / FR64 reg-to-reg copy using movaps / movapd. |
| 669 | // Upper bits are disregarded. |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 670 | def FsMOVAPSrr : PSI<0x28, MRMSrcReg, (ops FR32:$dst, FR32:$src), |
| 671 | "movaps {$src, $dst|$dst, $src}", []>; |
| 672 | def FsMOVAPDrr : PDI<0x28, MRMSrcReg, (ops FR64:$dst, FR64:$src), |
| 673 | "movapd {$src, $dst|$dst, $src}", []>; |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 674 | |
| 675 | // Alias instructions to load FR32 / FR64 from f128mem using movaps / movapd. |
| 676 | // Upper bits are disregarded. |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 677 | def FsMOVAPSrm : PSI<0x28, MRMSrcMem, (ops FR32:$dst, f128mem:$src), |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 678 | "movaps {$src, $dst|$dst, $src}", |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 679 | [(set FR32:$dst, (X86loadpf32 addr:$src))]>; |
| 680 | def FsMOVAPDrm : PDI<0x28, MRMSrcMem, (ops FR64:$dst, f128mem:$src), |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 681 | "movapd {$src, $dst|$dst, $src}", |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 682 | [(set FR64:$dst, (X86loadpf64 addr:$src))]>; |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 683 | |
| 684 | // Alias bitwise logical operations using SSE logical ops on packed FP values. |
| 685 | let isTwoAddress = 1 in { |
| 686 | let isCommutable = 1 in { |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 687 | def FsANDPSrr : PSI<0x54, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2), |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 688 | "andps {$src2, $dst|$dst, $src2}", |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 689 | [(set FR32:$dst, (X86fand FR32:$src1, FR32:$src2))]>; |
| 690 | def FsANDPDrr : PDI<0x54, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2), |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 691 | "andpd {$src2, $dst|$dst, $src2}", |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 692 | [(set FR64:$dst, (X86fand FR64:$src1, FR64:$src2))]>; |
| 693 | def FsORPSrr : PSI<0x56, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2), |
| 694 | "orps {$src2, $dst|$dst, $src2}", []>; |
| 695 | def FsORPDrr : PDI<0x56, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2), |
| 696 | "orpd {$src2, $dst|$dst, $src2}", []>; |
| 697 | def FsXORPSrr : PSI<0x57, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2), |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 698 | "xorps {$src2, $dst|$dst, $src2}", |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 699 | [(set FR32:$dst, (X86fxor FR32:$src1, FR32:$src2))]>; |
| 700 | def FsXORPDrr : PDI<0x57, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2), |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 701 | "xorpd {$src2, $dst|$dst, $src2}", |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 702 | [(set FR64:$dst, (X86fxor FR64:$src1, FR64:$src2))]>; |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 703 | } |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 704 | def FsANDPSrm : PSI<0x54, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f128mem:$src2), |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 705 | "andps {$src2, $dst|$dst, $src2}", |
| 706 | [(set FR32:$dst, (X86fand FR32:$src1, |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 707 | (X86loadpf32 addr:$src2)))]>; |
| 708 | def FsANDPDrm : PDI<0x54, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f128mem:$src2), |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 709 | "andpd {$src2, $dst|$dst, $src2}", |
| 710 | [(set FR64:$dst, (X86fand FR64:$src1, |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 711 | (X86loadpf64 addr:$src2)))]>; |
| 712 | def FsORPSrm : PSI<0x56, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f128mem:$src2), |
| 713 | "orps {$src2, $dst|$dst, $src2}", []>; |
| 714 | def FsORPDrm : PDI<0x56, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f128mem:$src2), |
| 715 | "orpd {$src2, $dst|$dst, $src2}", []>; |
| 716 | def FsXORPSrm : PSI<0x57, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f128mem:$src2), |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 717 | "xorps {$src2, $dst|$dst, $src2}", |
| 718 | [(set FR32:$dst, (X86fxor FR32:$src1, |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 719 | (X86loadpf32 addr:$src2)))]>; |
| 720 | def FsXORPDrm : PDI<0x57, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f128mem:$src2), |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 721 | "xorpd {$src2, $dst|$dst, $src2}", |
| 722 | [(set FR64:$dst, (X86fxor FR64:$src1, |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 723 | (X86loadpf64 addr:$src2)))]>; |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 724 | |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 725 | def FsANDNPSrr : PSI<0x55, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2), |
| 726 | "andnps {$src2, $dst|$dst, $src2}", []>; |
| 727 | def FsANDNPSrm : PSI<0x55, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f128mem:$src2), |
| 728 | "andnps {$src2, $dst|$dst, $src2}", []>; |
| 729 | def FsANDNPDrr : PDI<0x55, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2), |
| 730 | "andnpd {$src2, $dst|$dst, $src2}", []>; |
| 731 | def FsANDNPDrm : PDI<0x55, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f128mem:$src2), |
| 732 | "andnpd {$src2, $dst|$dst, $src2}", []>; |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 733 | } |
| 734 | |
| 735 | //===----------------------------------------------------------------------===// |
Evan Cheng | 9ab1ac5 | 2006-04-14 23:32:40 +0000 | [diff] [blame] | 736 | // SSE packed FP Instructions |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 737 | //===----------------------------------------------------------------------===// |
| 738 | |
Evan Cheng | c12e6c4 | 2006-03-19 09:38:54 +0000 | [diff] [blame] | 739 | // Some 'special' instructions |
| 740 | def IMPLICIT_DEF_VR128 : I<0, Pseudo, (ops VR128:$dst), |
| 741 | "#IMPLICIT_DEF $dst", |
| 742 | [(set VR128:$dst, (v4f32 (undef)))]>, |
| 743 | Requires<[HasSSE1]>; |
| 744 | |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 745 | // Move Instructions |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 746 | def MOVAPSrr : PSI<0x28, MRMSrcReg, (ops VR128:$dst, VR128:$src), |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 747 | "movaps {$src, $dst|$dst, $src}", []>; |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 748 | def MOVAPSrm : PSI<0x28, MRMSrcMem, (ops VR128:$dst, f128mem:$src), |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 749 | "movaps {$src, $dst|$dst, $src}", |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 750 | [(set VR128:$dst, (loadv4f32 addr:$src))]>; |
| 751 | def MOVAPDrr : PDI<0x28, MRMSrcReg, (ops VR128:$dst, VR128:$src), |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 752 | "movapd {$src, $dst|$dst, $src}", []>; |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 753 | def MOVAPDrm : PDI<0x28, MRMSrcMem, (ops VR128:$dst, f128mem:$src), |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 754 | "movapd {$src, $dst|$dst, $src}", |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 755 | [(set VR128:$dst, (loadv2f64 addr:$src))]>; |
Evan Cheng | ffcb95b | 2006-02-21 19:13:53 +0000 | [diff] [blame] | 756 | |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 757 | def MOVAPSmr : PSI<0x29, MRMDestMem, (ops f128mem:$dst, VR128:$src), |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 758 | "movaps {$src, $dst|$dst, $src}", |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 759 | [(store (v4f32 VR128:$src), addr:$dst)]>; |
| 760 | def MOVAPDmr : PDI<0x29, MRMDestMem, (ops f128mem:$dst, VR128:$src), |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 761 | "movapd {$src, $dst|$dst, $src}", |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 762 | [(store (v2f64 VR128:$src), addr:$dst)]>; |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 763 | |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 764 | def MOVUPSrr : PSI<0x10, MRMSrcReg, (ops VR128:$dst, VR128:$src), |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 765 | "movups {$src, $dst|$dst, $src}", []>; |
Evan Cheng | d8e8223 | 2006-04-16 07:02:22 +0000 | [diff] [blame] | 766 | def MOVUPSrm : PSI<0x10, MRMSrcMem, (ops VR128:$dst, f128mem:$src), |
Evan Cheng | aa9fb8c | 2006-04-10 21:11:06 +0000 | [diff] [blame] | 767 | "movups {$src, $dst|$dst, $src}", |
| 768 | [(set VR128:$dst, (int_x86_sse_loadu_ps addr:$src))]>; |
Evan Cheng | d8e8223 | 2006-04-16 07:02:22 +0000 | [diff] [blame] | 769 | def MOVUPSmr : PSI<0x11, MRMDestMem, (ops f128mem:$dst, VR128:$src), |
Evan Cheng | aa9fb8c | 2006-04-10 21:11:06 +0000 | [diff] [blame] | 770 | "movups {$src, $dst|$dst, $src}", |
| 771 | [(int_x86_sse_storeu_ps addr:$dst, VR128:$src)]>; |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 772 | def MOVUPDrr : PDI<0x10, MRMSrcReg, (ops VR128:$dst, VR128:$src), |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 773 | "movupd {$src, $dst|$dst, $src}", []>; |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 774 | def MOVUPDrm : PDI<0x10, MRMSrcMem, (ops VR128:$dst, f128mem:$src), |
Evan Cheng | aa9fb8c | 2006-04-10 21:11:06 +0000 | [diff] [blame] | 775 | "movupd {$src, $dst|$dst, $src}", |
| 776 | [(set VR128:$dst, (int_x86_sse2_loadu_pd addr:$src))]>; |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 777 | def MOVUPDmr : PDI<0x11, MRMDestMem, (ops f128mem:$dst, VR128:$src), |
Evan Cheng | aa9fb8c | 2006-04-10 21:11:06 +0000 | [diff] [blame] | 778 | "movupd {$src, $dst|$dst, $src}", |
| 779 | [(int_x86_sse2_storeu_pd addr:$dst, VR128:$src)]>; |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 780 | |
Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 781 | let isTwoAddress = 1 in { |
Evan Cheng | fd111b5 | 2006-04-19 21:15:24 +0000 | [diff] [blame] | 782 | let AddedComplexity = 20 in { |
Evan Cheng | 9bbfd4f | 2006-03-28 07:01:28 +0000 | [diff] [blame] | 783 | def MOVLPSrm : PSI<0x12, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f64mem:$src2), |
Evan Cheng | 5ced1d8 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 784 | "movlps {$src2, $dst|$dst, $src2}", |
| 785 | [(set VR128:$dst, |
| 786 | (v4f32 (vector_shuffle VR128:$src1, |
| 787 | (bc_v4f32 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))), |
Evan Cheng | f66a094 | 2006-04-19 18:20:17 +0000 | [diff] [blame] | 788 | MOVLP_shuffle_mask)))]>; |
Evan Cheng | 9bbfd4f | 2006-03-28 07:01:28 +0000 | [diff] [blame] | 789 | def MOVLPDrm : PDI<0x12, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f64mem:$src2), |
Evan Cheng | 5ced1d8 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 790 | "movlpd {$src2, $dst|$dst, $src2}", |
| 791 | [(set VR128:$dst, |
| 792 | (v2f64 (vector_shuffle VR128:$src1, |
| 793 | (scalar_to_vector (loadf64 addr:$src2)), |
| 794 | MOVLP_shuffle_mask)))]>; |
Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 795 | def MOVHPSrm : PSI<0x16, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f64mem:$src2), |
Evan Cheng | 5ced1d8 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 796 | "movhps {$src2, $dst|$dst, $src2}", |
| 797 | [(set VR128:$dst, |
| 798 | (v4f32 (vector_shuffle VR128:$src1, |
| 799 | (bc_v4f32 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))), |
Evan Cheng | f66a094 | 2006-04-19 18:20:17 +0000 | [diff] [blame] | 800 | MOVHP_shuffle_mask)))]>; |
Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 801 | def MOVHPDrm : PDI<0x16, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f64mem:$src2), |
| 802 | "movhpd {$src2, $dst|$dst, $src2}", |
| 803 | [(set VR128:$dst, |
| 804 | (v2f64 (vector_shuffle VR128:$src1, |
| 805 | (scalar_to_vector (loadf64 addr:$src2)), |
Evan Cheng | 5ced1d8 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 806 | MOVHP_shuffle_mask)))]>; |
Evan Cheng | 2dadaea | 2006-04-19 20:37:34 +0000 | [diff] [blame] | 807 | } // AddedComplexity |
Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 808 | } |
| 809 | |
Evan Cheng | 9bbfd4f | 2006-03-28 07:01:28 +0000 | [diff] [blame] | 810 | def MOVLPSmr : PSI<0x13, MRMDestMem, (ops f64mem:$dst, VR128:$src), |
Evan Cheng | 664ade7 | 2006-04-07 21:20:58 +0000 | [diff] [blame] | 811 | "movlps {$src, $dst|$dst, $src}", |
| 812 | [(store (f64 (vector_extract (bc_v2f64 (v4f32 VR128:$src)), |
Evan Cheng | 015188f | 2006-06-15 08:14:54 +0000 | [diff] [blame] | 813 | (iPTR 0))), addr:$dst)]>; |
Evan Cheng | 9bbfd4f | 2006-03-28 07:01:28 +0000 | [diff] [blame] | 814 | def MOVLPDmr : PDI<0x13, MRMDestMem, (ops f64mem:$dst, VR128:$src), |
Evan Cheng | 20e3ed1 | 2006-04-03 22:30:54 +0000 | [diff] [blame] | 815 | "movlpd {$src, $dst|$dst, $src}", |
| 816 | [(store (f64 (vector_extract (v2f64 VR128:$src), |
Evan Cheng | 015188f | 2006-06-15 08:14:54 +0000 | [diff] [blame] | 817 | (iPTR 0))), addr:$dst)]>; |
Evan Cheng | 9bbfd4f | 2006-03-28 07:01:28 +0000 | [diff] [blame] | 818 | |
Evan Cheng | 664ade7 | 2006-04-07 21:20:58 +0000 | [diff] [blame] | 819 | // v2f64 extract element 1 is always custom lowered to unpack high to low |
| 820 | // and extract element 0 so the non-store version isn't too horrible. |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 821 | def MOVHPSmr : PSI<0x17, MRMDestMem, (ops f64mem:$dst, VR128:$src), |
Evan Cheng | 664ade7 | 2006-04-07 21:20:58 +0000 | [diff] [blame] | 822 | "movhps {$src, $dst|$dst, $src}", |
| 823 | [(store (f64 (vector_extract |
| 824 | (v2f64 (vector_shuffle |
| 825 | (bc_v2f64 (v4f32 VR128:$src)), (undef), |
Evan Cheng | 015188f | 2006-06-15 08:14:54 +0000 | [diff] [blame] | 826 | UNPCKH_shuffle_mask)), (iPTR 0))), |
Evan Cheng | 664ade7 | 2006-04-07 21:20:58 +0000 | [diff] [blame] | 827 | addr:$dst)]>; |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 828 | def MOVHPDmr : PDI<0x17, MRMDestMem, (ops f64mem:$dst, VR128:$src), |
Evan Cheng | 20e3ed1 | 2006-04-03 22:30:54 +0000 | [diff] [blame] | 829 | "movhpd {$src, $dst|$dst, $src}", |
| 830 | [(store (f64 (vector_extract |
| 831 | (v2f64 (vector_shuffle VR128:$src, (undef), |
Evan Cheng | 015188f | 2006-06-15 08:14:54 +0000 | [diff] [blame] | 832 | UNPCKH_shuffle_mask)), (iPTR 0))), |
Evan Cheng | 20e3ed1 | 2006-04-03 22:30:54 +0000 | [diff] [blame] | 833 | addr:$dst)]>; |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 834 | |
Evan Cheng | 14aed5e | 2006-03-24 01:18:28 +0000 | [diff] [blame] | 835 | let isTwoAddress = 1 in { |
Evan Cheng | fd111b5 | 2006-04-19 21:15:24 +0000 | [diff] [blame] | 836 | let AddedComplexity = 20 in { |
Evan Cheng | 14aed5e | 2006-03-24 01:18:28 +0000 | [diff] [blame] | 837 | def MOVLHPSrr : PSI<0x16, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 838 | "movlhps {$src2, $dst|$dst, $src2}", |
| 839 | [(set VR128:$dst, |
Evan Cheng | 2064a2b | 2006-03-28 06:50:32 +0000 | [diff] [blame] | 840 | (v4f32 (vector_shuffle VR128:$src1, VR128:$src2, |
Evan Cheng | 2dadaea | 2006-04-19 20:37:34 +0000 | [diff] [blame] | 841 | MOVHP_shuffle_mask)))]>; |
Evan Cheng | 2c0dbd0 | 2006-03-24 02:58:06 +0000 | [diff] [blame] | 842 | |
Evan Cheng | 14aed5e | 2006-03-24 01:18:28 +0000 | [diff] [blame] | 843 | def MOVHLPSrr : PSI<0x12, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
Evan Cheng | be296ac | 2006-03-28 06:53:49 +0000 | [diff] [blame] | 844 | "movhlps {$src2, $dst|$dst, $src2}", |
Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 845 | [(set VR128:$dst, |
Evan Cheng | 2064a2b | 2006-03-28 06:50:32 +0000 | [diff] [blame] | 846 | (v4f32 (vector_shuffle VR128:$src1, VR128:$src2, |
Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 847 | MOVHLPS_shuffle_mask)))]>; |
Evan Cheng | 2dadaea | 2006-04-19 20:37:34 +0000 | [diff] [blame] | 848 | } // AddedComplexity |
Evan Cheng | 14aed5e | 2006-03-24 01:18:28 +0000 | [diff] [blame] | 849 | } |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 850 | |
Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 851 | def MOVSHDUPrr : S3SI<0x16, MRMSrcReg, (ops VR128:$dst, VR128:$src), |
| 852 | "movshdup {$src, $dst|$dst, $src}", |
| 853 | [(set VR128:$dst, (v4f32 (vector_shuffle |
| 854 | VR128:$src, (undef), |
| 855 | MOVSHDUP_shuffle_mask)))]>; |
Evan Cheng | 06aef15 | 2006-04-16 18:11:28 +0000 | [diff] [blame] | 856 | def MOVSHDUPrm : S3SI<0x16, MRMSrcMem, (ops VR128:$dst, f128mem:$src), |
Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 857 | "movshdup {$src, $dst|$dst, $src}", |
| 858 | [(set VR128:$dst, (v4f32 (vector_shuffle |
| 859 | (loadv4f32 addr:$src), (undef), |
| 860 | MOVSHDUP_shuffle_mask)))]>; |
| 861 | |
| 862 | def MOVSLDUPrr : S3SI<0x12, MRMSrcReg, (ops VR128:$dst, VR128:$src), |
| 863 | "movsldup {$src, $dst|$dst, $src}", |
| 864 | [(set VR128:$dst, (v4f32 (vector_shuffle |
| 865 | VR128:$src, (undef), |
| 866 | MOVSLDUP_shuffle_mask)))]>; |
Evan Cheng | 06aef15 | 2006-04-16 18:11:28 +0000 | [diff] [blame] | 867 | def MOVSLDUPrm : S3SI<0x12, MRMSrcMem, (ops VR128:$dst, f128mem:$src), |
Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 868 | "movsldup {$src, $dst|$dst, $src}", |
| 869 | [(set VR128:$dst, (v4f32 (vector_shuffle |
| 870 | (loadv4f32 addr:$src), (undef), |
| 871 | MOVSLDUP_shuffle_mask)))]>; |
| 872 | |
| 873 | def MOVDDUPrr : S3DI<0x12, MRMSrcReg, (ops VR128:$dst, VR128:$src), |
| 874 | "movddup {$src, $dst|$dst, $src}", |
| 875 | [(set VR128:$dst, (v2f64 (vector_shuffle |
| 876 | VR128:$src, (undef), |
| 877 | SSE_splat_v2_mask)))]>; |
Evan Cheng | 06aef15 | 2006-04-16 18:11:28 +0000 | [diff] [blame] | 878 | def MOVDDUPrm : S3DI<0x12, MRMSrcMem, (ops VR128:$dst, f64mem:$src), |
Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 879 | "movddup {$src, $dst|$dst, $src}", |
| 880 | [(set VR128:$dst, (v2f64 (vector_shuffle |
Evan Cheng | 06aef15 | 2006-04-16 18:11:28 +0000 | [diff] [blame] | 881 | (scalar_to_vector (loadf64 addr:$src)), |
| 882 | (undef), |
Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 883 | SSE_splat_v2_mask)))]>; |
| 884 | |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 885 | // SSE2 instructions without OpSize prefix |
Evan Cheng | 190717d | 2006-05-31 19:00:07 +0000 | [diff] [blame] | 886 | def Int_CVTDQ2PSrr : I<0x5B, MRMSrcReg, (ops VR128:$dst, VR128:$src), |
| 887 | "cvtdq2ps {$src, $dst|$dst, $src}", |
| 888 | [(set VR128:$dst, (int_x86_sse2_cvtdq2ps VR128:$src))]>, |
| 889 | TB, Requires<[HasSSE2]>; |
| 890 | def Int_CVTDQ2PSrm : I<0x5B, MRMSrcMem, (ops VR128:$dst, i128mem:$src), |
| 891 | "cvtdq2ps {$src, $dst|$dst, $src}", |
| 892 | [(set VR128:$dst, (int_x86_sse2_cvtdq2ps |
| 893 | (bc_v4i32 (loadv2i64 addr:$src))))]>, |
| 894 | TB, Requires<[HasSSE2]>; |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 895 | |
| 896 | // SSE2 instructions with XS prefix |
Evan Cheng | 190717d | 2006-05-31 19:00:07 +0000 | [diff] [blame] | 897 | def Int_CVTDQ2PDrr : I<0xE6, MRMSrcReg, (ops VR128:$dst, VR128:$src), |
| 898 | "cvtdq2pd {$src, $dst|$dst, $src}", |
| 899 | [(set VR128:$dst, (int_x86_sse2_cvtdq2pd VR128:$src))]>, |
| 900 | XS, Requires<[HasSSE2]>; |
| 901 | def Int_CVTDQ2PDrm : I<0xE6, MRMSrcMem, (ops VR128:$dst, i64mem:$src), |
| 902 | "cvtdq2pd {$src, $dst|$dst, $src}", |
| 903 | [(set VR128:$dst, (int_x86_sse2_cvtdq2pd |
| 904 | (bc_v4i32 (loadv2i64 addr:$src))))]>, |
| 905 | XS, Requires<[HasSSE2]>; |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 906 | |
Evan Cheng | 190717d | 2006-05-31 19:00:07 +0000 | [diff] [blame] | 907 | def Int_CVTPS2DQrr : PDI<0x5B, MRMSrcReg, (ops VR128:$dst, VR128:$src), |
| 908 | "cvtps2dq {$src, $dst|$dst, $src}", |
| 909 | [(set VR128:$dst, (int_x86_sse2_cvtps2dq VR128:$src))]>; |
| 910 | def Int_CVTPS2DQrm : PDI<0x5B, MRMSrcMem, (ops VR128:$dst, f128mem:$src), |
| 911 | "cvtps2dq {$src, $dst|$dst, $src}", |
| 912 | [(set VR128:$dst, (int_x86_sse2_cvtps2dq |
| 913 | (loadv4f32 addr:$src)))]>; |
Evan Cheng | d03db7a | 2006-04-12 05:20:24 +0000 | [diff] [blame] | 914 | // SSE2 packed instructions with XS prefix |
Evan Cheng | 190717d | 2006-05-31 19:00:07 +0000 | [diff] [blame] | 915 | def Int_CVTTPS2DQrr : I<0x5B, MRMSrcReg, (ops VR128:$dst, VR128:$src), |
| 916 | "cvttps2dq {$src, $dst|$dst, $src}", |
| 917 | [(set VR128:$dst, (int_x86_sse2_cvttps2dq VR128:$src))]>, |
| 918 | XS, Requires<[HasSSE2]>; |
| 919 | def Int_CVTTPS2DQrm : I<0x5B, MRMSrcMem, (ops VR128:$dst, f128mem:$src), |
| 920 | "cvttps2dq {$src, $dst|$dst, $src}", |
| 921 | [(set VR128:$dst, (int_x86_sse2_cvttps2dq |
| 922 | (loadv4f32 addr:$src)))]>, |
| 923 | XS, Requires<[HasSSE2]>; |
Evan Cheng | d03db7a | 2006-04-12 05:20:24 +0000 | [diff] [blame] | 924 | |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 925 | // SSE2 packed instructions with XD prefix |
Evan Cheng | 190717d | 2006-05-31 19:00:07 +0000 | [diff] [blame] | 926 | def Int_CVTPD2DQrr : I<0xE6, MRMSrcReg, (ops VR128:$dst, VR128:$src), |
| 927 | "cvtpd2dq {$src, $dst|$dst, $src}", |
| 928 | [(set VR128:$dst, (int_x86_sse2_cvtpd2dq VR128:$src))]>, |
| 929 | XD, Requires<[HasSSE2]>; |
| 930 | def Int_CVTPD2DQrm : I<0xE6, MRMSrcMem, (ops VR128:$dst, f128mem:$src), |
| 931 | "cvtpd2dq {$src, $dst|$dst, $src}", |
| 932 | [(set VR128:$dst, (int_x86_sse2_cvtpd2dq |
| 933 | (loadv2f64 addr:$src)))]>, |
| 934 | XD, Requires<[HasSSE2]>; |
| 935 | def Int_CVTTPD2DQrr : PDI<0xE6, MRMSrcReg, (ops VR128:$dst, VR128:$src), |
| 936 | "cvttpd2dq {$src, $dst|$dst, $src}", |
| 937 | [(set VR128:$dst, (int_x86_sse2_cvttpd2dq VR128:$src))]>; |
| 938 | def Int_CVTTPD2DQrm : PDI<0xE6, MRMSrcMem, (ops VR128:$dst, f128mem:$src), |
| 939 | "cvttpd2dq {$src, $dst|$dst, $src}", |
| 940 | [(set VR128:$dst, (int_x86_sse2_cvttpd2dq |
| 941 | (loadv2f64 addr:$src)))]>; |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 942 | |
| 943 | // SSE2 instructions without OpSize prefix |
Evan Cheng | 190717d | 2006-05-31 19:00:07 +0000 | [diff] [blame] | 944 | def Int_CVTPS2PDrr : I<0x5A, MRMSrcReg, (ops VR128:$dst, VR128:$src), |
| 945 | "cvtps2pd {$src, $dst|$dst, $src}", |
| 946 | [(set VR128:$dst, (int_x86_sse2_cvtps2pd VR128:$src))]>, |
| 947 | TB, Requires<[HasSSE2]>; |
| 948 | def Int_CVTPS2PDrm : I<0x5A, MRMSrcReg, (ops VR128:$dst, f64mem:$src), |
| 949 | "cvtps2pd {$src, $dst|$dst, $src}", |
| 950 | [(set VR128:$dst, (int_x86_sse2_cvtps2pd |
| 951 | (loadv4f32 addr:$src)))]>, |
| 952 | TB, Requires<[HasSSE2]>; |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 953 | |
Evan Cheng | 190717d | 2006-05-31 19:00:07 +0000 | [diff] [blame] | 954 | def Int_CVTPD2PSrr : PDI<0x5A, MRMSrcReg, (ops VR128:$dst, VR128:$src), |
| 955 | "cvtpd2ps {$src, $dst|$dst, $src}", |
| 956 | [(set VR128:$dst, (int_x86_sse2_cvtpd2ps VR128:$src))]>; |
| 957 | def Int_CVTPD2PSrm : PDI<0x5A, MRMSrcReg, (ops VR128:$dst, f128mem:$src), |
| 958 | "cvtpd2ps {$src, $dst|$dst, $src}", |
| 959 | [(set VR128:$dst, (int_x86_sse2_cvtpd2ps |
| 960 | (loadv2f64 addr:$src)))]>; |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 961 | |
Evan Cheng | d2a6d54 | 2006-04-12 23:42:44 +0000 | [diff] [blame] | 962 | // Match intrinsics which expect XMM operand(s). |
| 963 | // Aliases for intrinsics |
| 964 | let isTwoAddress = 1 in { |
| 965 | def Int_CVTSI2SDrr: SDI<0x2A, MRMSrcReg, |
Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 966 | (ops VR128:$dst, VR128:$src1, GR32:$src2), |
Evan Cheng | d2a6d54 | 2006-04-12 23:42:44 +0000 | [diff] [blame] | 967 | "cvtsi2sd {$src2, $dst|$dst, $src2}", |
| 968 | [(set VR128:$dst, (int_x86_sse2_cvtsi2sd VR128:$src1, |
Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 969 | GR32:$src2))]>; |
Evan Cheng | d2a6d54 | 2006-04-12 23:42:44 +0000 | [diff] [blame] | 970 | def Int_CVTSI2SDrm: SDI<0x2A, MRMSrcMem, |
| 971 | (ops VR128:$dst, VR128:$src1, i32mem:$src2), |
| 972 | "cvtsi2sd {$src2, $dst|$dst, $src2}", |
| 973 | [(set VR128:$dst, (int_x86_sse2_cvtsi2sd VR128:$src1, |
| 974 | (loadi32 addr:$src2)))]>; |
| 975 | def Int_CVTSD2SSrr: SDI<0x5A, MRMSrcReg, |
| 976 | (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 977 | "cvtsd2ss {$src2, $dst|$dst, $src2}", |
| 978 | [(set VR128:$dst, (int_x86_sse2_cvtsd2ss VR128:$src1, |
| 979 | VR128:$src2))]>; |
| 980 | def Int_CVTSD2SSrm: SDI<0x5A, MRMSrcMem, |
| 981 | (ops VR128:$dst, VR128:$src1, f64mem:$src2), |
| 982 | "cvtsd2ss {$src2, $dst|$dst, $src2}", |
| 983 | [(set VR128:$dst, (int_x86_sse2_cvtsd2ss VR128:$src1, |
| 984 | (loadv2f64 addr:$src2)))]>; |
| 985 | def Int_CVTSS2SDrr: I<0x5A, MRMSrcReg, |
| 986 | (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 987 | "cvtss2sd {$src2, $dst|$dst, $src2}", |
| 988 | [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1, |
| 989 | VR128:$src2))]>, XS, |
| 990 | Requires<[HasSSE2]>; |
| 991 | def Int_CVTSS2SDrm: I<0x5A, MRMSrcMem, |
| 992 | (ops VR128:$dst, VR128:$src1, f32mem:$src2), |
| 993 | "cvtss2sd {$src2, $dst|$dst, $src2}", |
| 994 | [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1, |
| 995 | (loadv4f32 addr:$src2)))]>, XS, |
| 996 | Requires<[HasSSE2]>; |
| 997 | } |
| 998 | |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 999 | // Arithmetic |
| 1000 | let isTwoAddress = 1 in { |
| 1001 | let isCommutable = 1 in { |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1002 | def ADDPSrr : PSI<0x58, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 1003 | "addps {$src2, $dst|$dst, $src2}", |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1004 | [(set VR128:$dst, (v4f32 (fadd VR128:$src1, VR128:$src2)))]>; |
| 1005 | def ADDPDrr : PDI<0x58, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 1006 | "addpd {$src2, $dst|$dst, $src2}", |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1007 | [(set VR128:$dst, (v2f64 (fadd VR128:$src1, VR128:$src2)))]>; |
| 1008 | def MULPSrr : PSI<0x59, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 1009 | "mulps {$src2, $dst|$dst, $src2}", |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1010 | [(set VR128:$dst, (v4f32 (fmul VR128:$src1, VR128:$src2)))]>; |
| 1011 | def MULPDrr : PDI<0x59, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 1012 | "mulpd {$src2, $dst|$dst, $src2}", |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1013 | [(set VR128:$dst, (v2f64 (fmul VR128:$src1, VR128:$src2)))]>; |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 1014 | } |
| 1015 | |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1016 | def ADDPSrm : PSI<0x58, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2), |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 1017 | "addps {$src2, $dst|$dst, $src2}", |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1018 | [(set VR128:$dst, (v4f32 (fadd VR128:$src1, |
| 1019 | (load addr:$src2))))]>; |
| 1020 | def ADDPDrm : PDI<0x58, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2), |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 1021 | "addpd {$src2, $dst|$dst, $src2}", |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1022 | [(set VR128:$dst, (v2f64 (fadd VR128:$src1, |
| 1023 | (load addr:$src2))))]>; |
| 1024 | def MULPSrm : PSI<0x59, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2), |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 1025 | "mulps {$src2, $dst|$dst, $src2}", |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1026 | [(set VR128:$dst, (v4f32 (fmul VR128:$src1, |
| 1027 | (load addr:$src2))))]>; |
| 1028 | def MULPDrm : PDI<0x59, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2), |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 1029 | "mulpd {$src2, $dst|$dst, $src2}", |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1030 | [(set VR128:$dst, (v2f64 (fmul VR128:$src1, |
| 1031 | (load addr:$src2))))]>; |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 1032 | |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1033 | def DIVPSrr : PSI<0x5E, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1034 | "divps {$src2, $dst|$dst, $src2}", |
| 1035 | [(set VR128:$dst, (v4f32 (fdiv VR128:$src1, VR128:$src2)))]>; |
| 1036 | def DIVPSrm : PSI<0x5E, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2), |
| 1037 | "divps {$src2, $dst|$dst, $src2}", |
| 1038 | [(set VR128:$dst, (v4f32 (fdiv VR128:$src1, |
| 1039 | (load addr:$src2))))]>; |
| 1040 | def DIVPDrr : PDI<0x5E, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 1041 | "divpd {$src2, $dst|$dst, $src2}", |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1042 | [(set VR128:$dst, (v2f64 (fdiv VR128:$src1, VR128:$src2)))]>; |
| 1043 | def DIVPDrm : PDI<0x5E, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2), |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 1044 | "divpd {$src2, $dst|$dst, $src2}", |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1045 | [(set VR128:$dst, (v2f64 (fdiv VR128:$src1, |
| 1046 | (load addr:$src2))))]>; |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 1047 | |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1048 | def SUBPSrr : PSI<0x5C, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1049 | "subps {$src2, $dst|$dst, $src2}", |
| 1050 | [(set VR128:$dst, (v4f32 (fsub VR128:$src1, VR128:$src2)))]>; |
| 1051 | def SUBPSrm : PSI<0x5C, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2), |
| 1052 | "subps {$src2, $dst|$dst, $src2}", |
| 1053 | [(set VR128:$dst, (v4f32 (fsub VR128:$src1, |
| 1054 | (load addr:$src2))))]>; |
| 1055 | def SUBPDrr : PDI<0x5C, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1056 | "subpd {$src2, $dst|$dst, $src2}", |
Evan Cheng | 2c0dbd0 | 2006-03-24 02:58:06 +0000 | [diff] [blame] | 1057 | [(set VR128:$dst, (v2f64 (fsub VR128:$src1, VR128:$src2)))]>; |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1058 | def SUBPDrm : PDI<0x5C, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2), |
| 1059 | "subpd {$src2, $dst|$dst, $src2}", |
Evan Cheng | 2c0dbd0 | 2006-03-24 02:58:06 +0000 | [diff] [blame] | 1060 | [(set VR128:$dst, (v2f64 (fsub VR128:$src1, |
| 1061 | (load addr:$src2))))]>; |
Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 1062 | |
| 1063 | def ADDSUBPSrr : S3DI<0xD0, MRMSrcReg, |
| 1064 | (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1065 | "addsubps {$src2, $dst|$dst, $src2}", |
| 1066 | [(set VR128:$dst, (int_x86_sse3_addsub_ps VR128:$src1, |
| 1067 | VR128:$src2))]>; |
| 1068 | def ADDSUBPSrm : S3DI<0xD0, MRMSrcMem, |
| 1069 | (ops VR128:$dst, VR128:$src1, f128mem:$src2), |
| 1070 | "addsubps {$src2, $dst|$dst, $src2}", |
| 1071 | [(set VR128:$dst, (int_x86_sse3_addsub_ps VR128:$src1, |
| 1072 | (loadv4f32 addr:$src2)))]>; |
| 1073 | def ADDSUBPDrr : S3I<0xD0, MRMSrcReg, |
| 1074 | (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1075 | "addsubpd {$src2, $dst|$dst, $src2}", |
| 1076 | [(set VR128:$dst, (int_x86_sse3_addsub_pd VR128:$src1, |
| 1077 | VR128:$src2))]>; |
| 1078 | def ADDSUBPDrm : S3I<0xD0, MRMSrcMem, |
| 1079 | (ops VR128:$dst, VR128:$src1, f128mem:$src2), |
| 1080 | "addsubpd {$src2, $dst|$dst, $src2}", |
| 1081 | [(set VR128:$dst, (int_x86_sse3_addsub_pd VR128:$src1, |
| 1082 | (loadv2f64 addr:$src2)))]>; |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 1083 | } |
| 1084 | |
Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 1085 | def SQRTPSr : PS_Intr<0x51, "sqrtps {$src, $dst|$dst, $src}", |
| 1086 | int_x86_sse_sqrt_ps>; |
| 1087 | def SQRTPSm : PS_Intm<0x51, "sqrtps {$src, $dst|$dst, $src}", |
| 1088 | int_x86_sse_sqrt_ps>; |
| 1089 | def SQRTPDr : PD_Intr<0x51, "sqrtpd {$src, $dst|$dst, $src}", |
| 1090 | int_x86_sse2_sqrt_pd>; |
| 1091 | def SQRTPDm : PD_Intm<0x51, "sqrtpd {$src, $dst|$dst, $src}", |
| 1092 | int_x86_sse2_sqrt_pd>; |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 1093 | |
Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 1094 | def RSQRTPSr : PS_Intr<0x52, "rsqrtps {$src, $dst|$dst, $src}", |
| 1095 | int_x86_sse_rsqrt_ps>; |
| 1096 | def RSQRTPSm : PS_Intm<0x52, "rsqrtps {$src, $dst|$dst, $src}", |
| 1097 | int_x86_sse_rsqrt_ps>; |
| 1098 | def RCPPSr : PS_Intr<0x53, "rcpps {$src, $dst|$dst, $src}", |
| 1099 | int_x86_sse_rcp_ps>; |
| 1100 | def RCPPSm : PS_Intm<0x53, "rcpps {$src, $dst|$dst, $src}", |
| 1101 | int_x86_sse_rcp_ps>; |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 1102 | |
Evan Cheng | 97ac5fa | 2006-04-03 23:49:17 +0000 | [diff] [blame] | 1103 | let isTwoAddress = 1 in { |
Evan Cheng | b5e406a | 2006-05-30 23:47:30 +0000 | [diff] [blame] | 1104 | let isCommutable = 1 in { |
Evan Cheng | 97ac5fa | 2006-04-03 23:49:17 +0000 | [diff] [blame] | 1105 | def MAXPSrr : PS_Intrr<0x5F, "maxps {$src2, $dst|$dst, $src2}", |
| 1106 | int_x86_sse_max_ps>; |
Evan Cheng | 97ac5fa | 2006-04-03 23:49:17 +0000 | [diff] [blame] | 1107 | def MAXPDrr : PD_Intrr<0x5F, "maxpd {$src2, $dst|$dst, $src2}", |
| 1108 | int_x86_sse2_max_pd>; |
Evan Cheng | 97ac5fa | 2006-04-03 23:49:17 +0000 | [diff] [blame] | 1109 | def MINPSrr : PS_Intrr<0x5D, "minps {$src2, $dst|$dst, $src2}", |
| 1110 | int_x86_sse_min_ps>; |
Evan Cheng | 97ac5fa | 2006-04-03 23:49:17 +0000 | [diff] [blame] | 1111 | def MINPDrr : PD_Intrr<0x5D, "minpd {$src2, $dst|$dst, $src2}", |
| 1112 | int_x86_sse2_min_pd>; |
Evan Cheng | b5e406a | 2006-05-30 23:47:30 +0000 | [diff] [blame] | 1113 | } |
| 1114 | def MAXPSrm : PS_Intrm<0x5F, "maxps {$src2, $dst|$dst, $src2}", |
| 1115 | int_x86_sse_max_ps>; |
| 1116 | def MAXPDrm : PD_Intrm<0x5F, "maxpd {$src2, $dst|$dst, $src2}", |
| 1117 | int_x86_sse2_max_pd>; |
| 1118 | def MINPSrm : PS_Intrm<0x5D, "minps {$src2, $dst|$dst, $src2}", |
| 1119 | int_x86_sse_min_ps>; |
Evan Cheng | 97ac5fa | 2006-04-03 23:49:17 +0000 | [diff] [blame] | 1120 | def MINPDrm : PD_Intrm<0x5D, "minpd {$src2, $dst|$dst, $src2}", |
| 1121 | int_x86_sse2_min_pd>; |
| 1122 | } |
Evan Cheng | ffcb95b | 2006-02-21 19:13:53 +0000 | [diff] [blame] | 1123 | |
| 1124 | // Logical |
| 1125 | let isTwoAddress = 1 in { |
| 1126 | let isCommutable = 1 in { |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1127 | def ANDPSrr : PSI<0x54, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1128 | "andps {$src2, $dst|$dst, $src2}", |
Evan Cheng | 2c3ae37 | 2006-04-12 21:21:57 +0000 | [diff] [blame] | 1129 | [(set VR128:$dst, (v2i64 (and VR128:$src1, VR128:$src2)))]>; |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1130 | def ANDPDrr : PDI<0x54, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
Evan Cheng | ffcb95b | 2006-02-21 19:13:53 +0000 | [diff] [blame] | 1131 | "andpd {$src2, $dst|$dst, $src2}", |
Evan Cheng | 5aa97b2 | 2006-03-29 18:47:40 +0000 | [diff] [blame] | 1132 | [(set VR128:$dst, |
| 1133 | (and (bc_v2i64 (v2f64 VR128:$src1)), |
| 1134 | (bc_v2i64 (v2f64 VR128:$src2))))]>; |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1135 | def ORPSrr : PSI<0x56, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1136 | "orps {$src2, $dst|$dst, $src2}", |
Evan Cheng | 2c3ae37 | 2006-04-12 21:21:57 +0000 | [diff] [blame] | 1137 | [(set VR128:$dst, (v2i64 (or VR128:$src1, VR128:$src2)))]>; |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1138 | def ORPDrr : PDI<0x56, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1139 | "orpd {$src2, $dst|$dst, $src2}", |
Evan Cheng | 5aa97b2 | 2006-03-29 18:47:40 +0000 | [diff] [blame] | 1140 | [(set VR128:$dst, |
| 1141 | (or (bc_v2i64 (v2f64 VR128:$src1)), |
| 1142 | (bc_v2i64 (v2f64 VR128:$src2))))]>; |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1143 | def XORPSrr : PSI<0x57, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1144 | "xorps {$src2, $dst|$dst, $src2}", |
Evan Cheng | 2c3ae37 | 2006-04-12 21:21:57 +0000 | [diff] [blame] | 1145 | [(set VR128:$dst, (v2i64 (xor VR128:$src1, VR128:$src2)))]>; |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1146 | def XORPDrr : PDI<0x57, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1147 | "xorpd {$src2, $dst|$dst, $src2}", |
Evan Cheng | 5aa97b2 | 2006-03-29 18:47:40 +0000 | [diff] [blame] | 1148 | [(set VR128:$dst, |
| 1149 | (xor (bc_v2i64 (v2f64 VR128:$src1)), |
| 1150 | (bc_v2i64 (v2f64 VR128:$src2))))]>; |
Evan Cheng | ffcb95b | 2006-02-21 19:13:53 +0000 | [diff] [blame] | 1151 | } |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1152 | def ANDPSrm : PSI<0x54, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2), |
| 1153 | "andps {$src2, $dst|$dst, $src2}", |
Evan Cheng | 2c3ae37 | 2006-04-12 21:21:57 +0000 | [diff] [blame] | 1154 | [(set VR128:$dst, (and VR128:$src1, |
| 1155 | (bc_v2i64 (loadv4f32 addr:$src2))))]>; |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1156 | def ANDPDrm : PDI<0x54, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2), |
| 1157 | "andpd {$src2, $dst|$dst, $src2}", |
Evan Cheng | 5aa97b2 | 2006-03-29 18:47:40 +0000 | [diff] [blame] | 1158 | [(set VR128:$dst, |
| 1159 | (and (bc_v2i64 (v2f64 VR128:$src1)), |
| 1160 | (bc_v2i64 (loadv2f64 addr:$src2))))]>; |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1161 | def ORPSrm : PSI<0x56, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2), |
| 1162 | "orps {$src2, $dst|$dst, $src2}", |
Evan Cheng | 2c3ae37 | 2006-04-12 21:21:57 +0000 | [diff] [blame] | 1163 | [(set VR128:$dst, (or VR128:$src1, |
| 1164 | (bc_v2i64 (loadv4f32 addr:$src2))))]>; |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1165 | def ORPDrm : PDI<0x56, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2), |
| 1166 | "orpd {$src2, $dst|$dst, $src2}", |
Evan Cheng | 5aa97b2 | 2006-03-29 18:47:40 +0000 | [diff] [blame] | 1167 | [(set VR128:$dst, |
| 1168 | (or (bc_v2i64 (v2f64 VR128:$src1)), |
| 1169 | (bc_v2i64 (loadv2f64 addr:$src2))))]>; |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1170 | def XORPSrm : PSI<0x57, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2), |
| 1171 | "xorps {$src2, $dst|$dst, $src2}", |
Evan Cheng | 2c3ae37 | 2006-04-12 21:21:57 +0000 | [diff] [blame] | 1172 | [(set VR128:$dst, (xor VR128:$src1, |
| 1173 | (bc_v2i64 (loadv4f32 addr:$src2))))]>; |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1174 | def XORPDrm : PDI<0x57, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2), |
| 1175 | "xorpd {$src2, $dst|$dst, $src2}", |
Evan Cheng | 5aa97b2 | 2006-03-29 18:47:40 +0000 | [diff] [blame] | 1176 | [(set VR128:$dst, |
| 1177 | (xor (bc_v2i64 (v2f64 VR128:$src1)), |
| 1178 | (bc_v2i64 (loadv2f64 addr:$src2))))]>; |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1179 | def ANDNPSrr : PSI<0x55, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1180 | "andnps {$src2, $dst|$dst, $src2}", |
Evan Cheng | 2c3ae37 | 2006-04-12 21:21:57 +0000 | [diff] [blame] | 1181 | [(set VR128:$dst, (v2i64 (and (xor VR128:$src1, |
| 1182 | (bc_v2i64 (v4i32 immAllOnesV))), |
| 1183 | VR128:$src2)))]>; |
Evan Cheng | 5aa97b2 | 2006-03-29 18:47:40 +0000 | [diff] [blame] | 1184 | def ANDNPSrm : PSI<0x55, MRMSrcMem, (ops VR128:$dst, VR128:$src1,f128mem:$src2), |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1185 | "andnps {$src2, $dst|$dst, $src2}", |
Evan Cheng | 2c3ae37 | 2006-04-12 21:21:57 +0000 | [diff] [blame] | 1186 | [(set VR128:$dst, (v2i64 (and (xor VR128:$src1, |
| 1187 | (bc_v2i64 (v4i32 immAllOnesV))), |
| 1188 | (bc_v2i64 (loadv4f32 addr:$src2)))))]>; |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1189 | def ANDNPDrr : PDI<0x55, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1190 | "andnpd {$src2, $dst|$dst, $src2}", |
Evan Cheng | 5aa97b2 | 2006-03-29 18:47:40 +0000 | [diff] [blame] | 1191 | [(set VR128:$dst, |
| 1192 | (and (vnot (bc_v2i64 (v2f64 VR128:$src1))), |
| 1193 | (bc_v2i64 (v2f64 VR128:$src2))))]>; |
| 1194 | def ANDNPDrm : PDI<0x55, MRMSrcMem, (ops VR128:$dst, VR128:$src1,f128mem:$src2), |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1195 | "andnpd {$src2, $dst|$dst, $src2}", |
Evan Cheng | 5aa97b2 | 2006-03-29 18:47:40 +0000 | [diff] [blame] | 1196 | [(set VR128:$dst, |
| 1197 | (and (vnot (bc_v2i64 (v2f64 VR128:$src1))), |
| 1198 | (bc_v2i64 (loadv2f64 addr:$src2))))]>; |
Evan Cheng | ffcb95b | 2006-02-21 19:13:53 +0000 | [diff] [blame] | 1199 | } |
Evan Cheng | bf156d1 | 2006-02-21 19:26:52 +0000 | [diff] [blame] | 1200 | |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 1201 | let isTwoAddress = 1 in { |
Evan Cheng | 7b7bd57 | 2006-04-18 21:29:50 +0000 | [diff] [blame] | 1202 | def CMPPSrri : PSIi8<0xC2, MRMSrcReg, |
Evan Cheng | 2176046 | 2006-04-04 03:04:07 +0000 | [diff] [blame] | 1203 | (ops VR128:$dst, VR128:$src1, VR128:$src, SSECC:$cc), |
| 1204 | "cmp${cc}ps {$src, $dst|$dst, $src}", |
| 1205 | [(set VR128:$dst, (int_x86_sse_cmp_ps VR128:$src1, |
| 1206 | VR128:$src, imm:$cc))]>; |
Evan Cheng | 7b7bd57 | 2006-04-18 21:29:50 +0000 | [diff] [blame] | 1207 | def CMPPSrmi : PSIi8<0xC2, MRMSrcMem, |
Evan Cheng | 2176046 | 2006-04-04 03:04:07 +0000 | [diff] [blame] | 1208 | (ops VR128:$dst, VR128:$src1, f128mem:$src, SSECC:$cc), |
| 1209 | "cmp${cc}ps {$src, $dst|$dst, $src}", |
| 1210 | [(set VR128:$dst, (int_x86_sse_cmp_ps VR128:$src1, |
| 1211 | (load addr:$src), imm:$cc))]>; |
Evan Cheng | 7b7bd57 | 2006-04-18 21:29:50 +0000 | [diff] [blame] | 1212 | def CMPPDrri : PDIi8<0xC2, MRMSrcReg, |
Evan Cheng | 2176046 | 2006-04-04 03:04:07 +0000 | [diff] [blame] | 1213 | (ops VR128:$dst, VR128:$src1, VR128:$src, SSECC:$cc), |
Evan Cheng | bb5c43e | 2006-04-14 01:39:53 +0000 | [diff] [blame] | 1214 | "cmp${cc}pd {$src, $dst|$dst, $src}", |
| 1215 | [(set VR128:$dst, (int_x86_sse2_cmp_pd VR128:$src1, |
| 1216 | VR128:$src, imm:$cc))]>; |
Evan Cheng | 7b7bd57 | 2006-04-18 21:29:50 +0000 | [diff] [blame] | 1217 | def CMPPDrmi : PDIi8<0xC2, MRMSrcMem, |
Evan Cheng | 2176046 | 2006-04-04 03:04:07 +0000 | [diff] [blame] | 1218 | (ops VR128:$dst, VR128:$src1, f128mem:$src, SSECC:$cc), |
Evan Cheng | bb5c43e | 2006-04-14 01:39:53 +0000 | [diff] [blame] | 1219 | "cmp${cc}pd {$src, $dst|$dst, $src}", |
| 1220 | [(set VR128:$dst, (int_x86_sse2_cmp_pd VR128:$src1, |
| 1221 | (load addr:$src), imm:$cc))]>; |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 1222 | } |
| 1223 | |
| 1224 | // Shuffle and unpack instructions |
Evan Cheng | 0cea6d2 | 2006-03-22 20:08:18 +0000 | [diff] [blame] | 1225 | let isTwoAddress = 1 in { |
Evan Cheng | efeaed8 | 2006-05-30 23:34:30 +0000 | [diff] [blame] | 1226 | let isCommutable = 1, isConvertibleToThreeAddress = 1 in // Convert to pshufd |
Evan Cheng | b7a5c52 | 2006-04-18 21:55:35 +0000 | [diff] [blame] | 1227 | def SHUFPSrri : PSIi8<0xC6, MRMSrcReg, |
Evan Cheng | 0038e59 | 2006-03-28 00:39:58 +0000 | [diff] [blame] | 1228 | (ops VR128:$dst, VR128:$src1, VR128:$src2, i32i8imm:$src3), |
Evan Cheng | 14aed5e | 2006-03-24 01:18:28 +0000 | [diff] [blame] | 1229 | "shufps {$src3, $src2, $dst|$dst, $src2, $src3}", |
Evan Cheng | 4f56338 | 2006-03-29 01:30:51 +0000 | [diff] [blame] | 1230 | [(set VR128:$dst, (v4f32 (vector_shuffle |
| 1231 | VR128:$src1, VR128:$src2, |
| 1232 | SHUFP_shuffle_mask:$src3)))]>; |
Evan Cheng | b7a5c52 | 2006-04-18 21:55:35 +0000 | [diff] [blame] | 1233 | def SHUFPSrmi : PSIi8<0xC6, MRMSrcMem, |
Evan Cheng | 0038e59 | 2006-03-28 00:39:58 +0000 | [diff] [blame] | 1234 | (ops VR128:$dst, VR128:$src1, f128mem:$src2, i32i8imm:$src3), |
| 1235 | "shufps {$src3, $src2, $dst|$dst, $src2, $src3}", |
Evan Cheng | 4f56338 | 2006-03-29 01:30:51 +0000 | [diff] [blame] | 1236 | [(set VR128:$dst, (v4f32 (vector_shuffle |
| 1237 | VR128:$src1, (load addr:$src2), |
| 1238 | SHUFP_shuffle_mask:$src3)))]>; |
Evan Cheng | efeaed8 | 2006-05-30 23:34:30 +0000 | [diff] [blame] | 1239 | let isCommutable = 1 in |
Evan Cheng | b7a5c52 | 2006-04-18 21:55:35 +0000 | [diff] [blame] | 1240 | def SHUFPDrri : PDIi8<0xC6, MRMSrcReg, |
Evan Cheng | 2da953f | 2006-03-22 07:10:28 +0000 | [diff] [blame] | 1241 | (ops VR128:$dst, VR128:$src1, VR128:$src2, i8imm:$src3), |
Evan Cheng | 14aed5e | 2006-03-24 01:18:28 +0000 | [diff] [blame] | 1242 | "shufpd {$src3, $src2, $dst|$dst, $src2, $src3}", |
Evan Cheng | 4f56338 | 2006-03-29 01:30:51 +0000 | [diff] [blame] | 1243 | [(set VR128:$dst, (v2f64 (vector_shuffle |
| 1244 | VR128:$src1, VR128:$src2, |
| 1245 | SHUFP_shuffle_mask:$src3)))]>; |
Evan Cheng | b7a5c52 | 2006-04-18 21:55:35 +0000 | [diff] [blame] | 1246 | def SHUFPDrmi : PDIi8<0xC6, MRMSrcMem, |
Evan Cheng | 2da953f | 2006-03-22 07:10:28 +0000 | [diff] [blame] | 1247 | (ops VR128:$dst, VR128:$src1, f128mem:$src2, i8imm:$src3), |
Evan Cheng | 0038e59 | 2006-03-28 00:39:58 +0000 | [diff] [blame] | 1248 | "shufpd {$src3, $src2, $dst|$dst, $src2, $src3}", |
Evan Cheng | 4f56338 | 2006-03-29 01:30:51 +0000 | [diff] [blame] | 1249 | [(set VR128:$dst, (v2f64 (vector_shuffle |
| 1250 | VR128:$src1, (load addr:$src2), |
| 1251 | SHUFP_shuffle_mask:$src3)))]>; |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 1252 | |
Evan Cheng | fd111b5 | 2006-04-19 21:15:24 +0000 | [diff] [blame] | 1253 | let AddedComplexity = 10 in { |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 1254 | def UNPCKHPSrr : PSI<0x15, MRMSrcReg, |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1255 | (ops VR128:$dst, VR128:$src1, VR128:$src2), |
Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 1256 | "unpckhps {$src2, $dst|$dst, $src2}", |
Evan Cheng | 4f56338 | 2006-03-29 01:30:51 +0000 | [diff] [blame] | 1257 | [(set VR128:$dst, (v4f32 (vector_shuffle |
| 1258 | VR128:$src1, VR128:$src2, |
| 1259 | UNPCKH_shuffle_mask)))]>; |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 1260 | def UNPCKHPSrm : PSI<0x15, MRMSrcMem, |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1261 | (ops VR128:$dst, VR128:$src1, f128mem:$src2), |
Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 1262 | "unpckhps {$src2, $dst|$dst, $src2}", |
Evan Cheng | 4f56338 | 2006-03-29 01:30:51 +0000 | [diff] [blame] | 1263 | [(set VR128:$dst, (v4f32 (vector_shuffle |
| 1264 | VR128:$src1, (load addr:$src2), |
| 1265 | UNPCKH_shuffle_mask)))]>; |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 1266 | def UNPCKHPDrr : PDI<0x15, MRMSrcReg, |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1267 | (ops VR128:$dst, VR128:$src1, VR128:$src2), |
Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 1268 | "unpckhpd {$src2, $dst|$dst, $src2}", |
Evan Cheng | 4f56338 | 2006-03-29 01:30:51 +0000 | [diff] [blame] | 1269 | [(set VR128:$dst, (v2f64 (vector_shuffle |
| 1270 | VR128:$src1, VR128:$src2, |
| 1271 | UNPCKH_shuffle_mask)))]>; |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 1272 | def UNPCKHPDrm : PDI<0x15, MRMSrcMem, |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1273 | (ops VR128:$dst, VR128:$src1, f128mem:$src2), |
Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 1274 | "unpckhpd {$src2, $dst|$dst, $src2}", |
Evan Cheng | 4f56338 | 2006-03-29 01:30:51 +0000 | [diff] [blame] | 1275 | [(set VR128:$dst, (v2f64 (vector_shuffle |
| 1276 | VR128:$src1, (load addr:$src2), |
| 1277 | UNPCKH_shuffle_mask)))]>; |
Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 1278 | |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 1279 | def UNPCKLPSrr : PSI<0x14, MRMSrcReg, |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1280 | (ops VR128:$dst, VR128:$src1, VR128:$src2), |
Evan Cheng | c60bd97 | 2006-03-25 09:37:23 +0000 | [diff] [blame] | 1281 | "unpcklps {$src2, $dst|$dst, $src2}", |
Evan Cheng | 4f56338 | 2006-03-29 01:30:51 +0000 | [diff] [blame] | 1282 | [(set VR128:$dst, (v4f32 (vector_shuffle |
| 1283 | VR128:$src1, VR128:$src2, |
| 1284 | UNPCKL_shuffle_mask)))]>; |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 1285 | def UNPCKLPSrm : PSI<0x14, MRMSrcMem, |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1286 | (ops VR128:$dst, VR128:$src1, f128mem:$src2), |
Evan Cheng | c60bd97 | 2006-03-25 09:37:23 +0000 | [diff] [blame] | 1287 | "unpcklps {$src2, $dst|$dst, $src2}", |
Evan Cheng | 4f56338 | 2006-03-29 01:30:51 +0000 | [diff] [blame] | 1288 | [(set VR128:$dst, (v4f32 (vector_shuffle |
| 1289 | VR128:$src1, (load addr:$src2), |
| 1290 | UNPCKL_shuffle_mask)))]>; |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 1291 | def UNPCKLPDrr : PDI<0x14, MRMSrcReg, |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1292 | (ops VR128:$dst, VR128:$src1, VR128:$src2), |
Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 1293 | "unpcklpd {$src2, $dst|$dst, $src2}", |
Evan Cheng | 4f56338 | 2006-03-29 01:30:51 +0000 | [diff] [blame] | 1294 | [(set VR128:$dst, (v2f64 (vector_shuffle |
| 1295 | VR128:$src1, VR128:$src2, |
| 1296 | UNPCKL_shuffle_mask)))]>; |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 1297 | def UNPCKLPDrm : PDI<0x14, MRMSrcMem, |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1298 | (ops VR128:$dst, VR128:$src1, f128mem:$src2), |
Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 1299 | "unpcklpd {$src2, $dst|$dst, $src2}", |
Evan Cheng | 4f56338 | 2006-03-29 01:30:51 +0000 | [diff] [blame] | 1300 | [(set VR128:$dst, (v2f64 (vector_shuffle |
| 1301 | VR128:$src1, (load addr:$src2), |
| 1302 | UNPCKL_shuffle_mask)))]>; |
Evan Cheng | fd111b5 | 2006-04-19 21:15:24 +0000 | [diff] [blame] | 1303 | } // AddedComplexity |
Evan Cheng | 2c0dbd0 | 2006-03-24 02:58:06 +0000 | [diff] [blame] | 1304 | } |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 1305 | |
Evan Cheng | 4b1734f | 2006-03-31 21:29:33 +0000 | [diff] [blame] | 1306 | // Horizontal ops |
| 1307 | let isTwoAddress = 1 in { |
Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 1308 | def HADDPSrr : S3D_Intrr<0x7C, "haddps {$src2, $dst|$dst, $src2}", |
Evan Cheng | 4b1734f | 2006-03-31 21:29:33 +0000 | [diff] [blame] | 1309 | int_x86_sse3_hadd_ps>; |
Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 1310 | def HADDPSrm : S3D_Intrm<0x7C, "haddps {$src2, $dst|$dst, $src2}", |
Evan Cheng | 4b1734f | 2006-03-31 21:29:33 +0000 | [diff] [blame] | 1311 | int_x86_sse3_hadd_ps>; |
Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 1312 | def HADDPDrr : S3_Intrr<0x7C, "haddpd {$src2, $dst|$dst, $src2}", |
Evan Cheng | 4b1734f | 2006-03-31 21:29:33 +0000 | [diff] [blame] | 1313 | int_x86_sse3_hadd_pd>; |
Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 1314 | def HADDPDrm : S3_Intrm<0x7C, "haddpd {$src2, $dst|$dst, $src2}", |
Evan Cheng | 4b1734f | 2006-03-31 21:29:33 +0000 | [diff] [blame] | 1315 | int_x86_sse3_hadd_pd>; |
Evan Cheng | 7076e2d | 2006-04-15 05:52:42 +0000 | [diff] [blame] | 1316 | def HSUBPSrr : S3D_Intrr<0x7D, "hsubps {$src2, $dst|$dst, $src2}", |
Evan Cheng | 4b1734f | 2006-03-31 21:29:33 +0000 | [diff] [blame] | 1317 | int_x86_sse3_hsub_ps>; |
Evan Cheng | 7076e2d | 2006-04-15 05:52:42 +0000 | [diff] [blame] | 1318 | def HSUBPSrm : S3D_Intrm<0x7D, "hsubps {$src2, $dst|$dst, $src2}", |
Evan Cheng | 4b1734f | 2006-03-31 21:29:33 +0000 | [diff] [blame] | 1319 | int_x86_sse3_hsub_ps>; |
Evan Cheng | 7076e2d | 2006-04-15 05:52:42 +0000 | [diff] [blame] | 1320 | def HSUBPDrr : S3_Intrr<0x7D, "hsubpd {$src2, $dst|$dst, $src2}", |
Evan Cheng | 4b1734f | 2006-03-31 21:29:33 +0000 | [diff] [blame] | 1321 | int_x86_sse3_hsub_pd>; |
Evan Cheng | 7076e2d | 2006-04-15 05:52:42 +0000 | [diff] [blame] | 1322 | def HSUBPDrm : S3_Intrm<0x7D, "hsubpd {$src2, $dst|$dst, $src2}", |
Evan Cheng | 4b1734f | 2006-03-31 21:29:33 +0000 | [diff] [blame] | 1323 | int_x86_sse3_hsub_pd>; |
| 1324 | } |
| 1325 | |
Evan Cheng | bf156d1 | 2006-02-21 19:26:52 +0000 | [diff] [blame] | 1326 | //===----------------------------------------------------------------------===// |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 1327 | // SSE integer instructions |
Evan Cheng | bf156d1 | 2006-02-21 19:26:52 +0000 | [diff] [blame] | 1328 | //===----------------------------------------------------------------------===// |
| 1329 | |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 1330 | // Move Instructions |
Evan Cheng | 24dc1f5 | 2006-03-23 07:44:07 +0000 | [diff] [blame] | 1331 | def MOVDQArr : PDI<0x6F, MRMSrcReg, (ops VR128:$dst, VR128:$src), |
| 1332 | "movdqa {$src, $dst|$dst, $src}", []>; |
| 1333 | def MOVDQArm : PDI<0x6F, MRMSrcMem, (ops VR128:$dst, i128mem:$src), |
| 1334 | "movdqa {$src, $dst|$dst, $src}", |
Evan Cheng | 91b740d | 2006-04-12 17:12:36 +0000 | [diff] [blame] | 1335 | [(set VR128:$dst, (loadv2i64 addr:$src))]>; |
Evan Cheng | 24dc1f5 | 2006-03-23 07:44:07 +0000 | [diff] [blame] | 1336 | def MOVDQAmr : PDI<0x7F, MRMDestMem, (ops i128mem:$dst, VR128:$src), |
| 1337 | "movdqa {$src, $dst|$dst, $src}", |
Evan Cheng | 91b740d | 2006-04-12 17:12:36 +0000 | [diff] [blame] | 1338 | [(store (v2i64 VR128:$src), addr:$dst)]>; |
Evan Cheng | 9ab1ac5 | 2006-04-14 23:32:40 +0000 | [diff] [blame] | 1339 | def MOVDQUrm : I<0x6F, MRMSrcMem, (ops VR128:$dst, i128mem:$src), |
| 1340 | "movdqu {$src, $dst|$dst, $src}", |
| 1341 | [(set VR128:$dst, (int_x86_sse2_loadu_dq addr:$src))]>, |
| 1342 | XS, Requires<[HasSSE2]>; |
| 1343 | def MOVDQUmr : I<0x7F, MRMDestMem, (ops i128mem:$dst, VR128:$src), |
| 1344 | "movdqu {$src, $dst|$dst, $src}", |
| 1345 | [(int_x86_sse2_storeu_dq addr:$dst, VR128:$src)]>, |
| 1346 | XS, Requires<[HasSSE2]>; |
| 1347 | def LDDQUrm : S3DI<0xF0, MRMSrcMem, (ops VR128:$dst, i128mem:$src), |
| 1348 | "lddqu {$src, $dst|$dst, $src}", |
| 1349 | [(set VR128:$dst, (int_x86_sse3_ldu_dq addr:$src))]>; |
Evan Cheng | 24dc1f5 | 2006-03-23 07:44:07 +0000 | [diff] [blame] | 1350 | |
Evan Cheng | a971f6f | 2006-03-23 01:57:24 +0000 | [diff] [blame] | 1351 | // 128-bit Integer Arithmetic |
| 1352 | let isTwoAddress = 1 in { |
| 1353 | let isCommutable = 1 in { |
| 1354 | def PADDBrr : PDI<0xFC, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1355 | "paddb {$src2, $dst|$dst, $src2}", |
| 1356 | [(set VR128:$dst, (v16i8 (add VR128:$src1, VR128:$src2)))]>; |
| 1357 | def PADDWrr : PDI<0xFD, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1358 | "paddw {$src2, $dst|$dst, $src2}", |
| 1359 | [(set VR128:$dst, (v8i16 (add VR128:$src1, VR128:$src2)))]>; |
| 1360 | def PADDDrr : PDI<0xFE, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1361 | "paddd {$src2, $dst|$dst, $src2}", |
| 1362 | [(set VR128:$dst, (v4i32 (add VR128:$src1, VR128:$src2)))]>; |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1363 | |
| 1364 | def PADDQrr : PDI<0xD4, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1365 | "paddq {$src2, $dst|$dst, $src2}", |
| 1366 | [(set VR128:$dst, (v2i64 (add VR128:$src1, VR128:$src2)))]>; |
Evan Cheng | a971f6f | 2006-03-23 01:57:24 +0000 | [diff] [blame] | 1367 | } |
Evan Cheng | 49ac1bf | 2006-04-13 00:43:35 +0000 | [diff] [blame] | 1368 | def PADDBrm : PDI<0xFC, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
Evan Cheng | a971f6f | 2006-03-23 01:57:24 +0000 | [diff] [blame] | 1369 | "paddb {$src2, $dst|$dst, $src2}", |
Evan Cheng | 083248e | 2006-04-17 18:05:01 +0000 | [diff] [blame] | 1370 | [(set VR128:$dst, (add VR128:$src1, |
| 1371 | (bc_v16i8 (loadv2i64 addr:$src2))))]>; |
Evan Cheng | 49ac1bf | 2006-04-13 00:43:35 +0000 | [diff] [blame] | 1372 | def PADDWrm : PDI<0xFD, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
Evan Cheng | a971f6f | 2006-03-23 01:57:24 +0000 | [diff] [blame] | 1373 | "paddw {$src2, $dst|$dst, $src2}", |
Evan Cheng | 083248e | 2006-04-17 18:05:01 +0000 | [diff] [blame] | 1374 | [(set VR128:$dst, (add VR128:$src1, |
| 1375 | (bc_v8i16 (loadv2i64 addr:$src2))))]>; |
Evan Cheng | 49ac1bf | 2006-04-13 00:43:35 +0000 | [diff] [blame] | 1376 | def PADDDrm : PDI<0xFE, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
Evan Cheng | a971f6f | 2006-03-23 01:57:24 +0000 | [diff] [blame] | 1377 | "paddd {$src2, $dst|$dst, $src2}", |
Evan Cheng | 083248e | 2006-04-17 18:05:01 +0000 | [diff] [blame] | 1378 | [(set VR128:$dst, (add VR128:$src1, |
| 1379 | (bc_v4i32 (loadv2i64 addr:$src2))))]>; |
Evan Cheng | 49ac1bf | 2006-04-13 00:43:35 +0000 | [diff] [blame] | 1380 | def PADDQrm : PDI<0xD4, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1381 | "paddd {$src2, $dst|$dst, $src2}", |
Evan Cheng | 083248e | 2006-04-17 18:05:01 +0000 | [diff] [blame] | 1382 | [(set VR128:$dst, (add VR128:$src1, |
| 1383 | (loadv2i64 addr:$src2)))]>; |
Evan Cheng | 7b1d34b | 2006-03-25 01:33:37 +0000 | [diff] [blame] | 1384 | |
Evan Cheng | 49ac1bf | 2006-04-13 00:43:35 +0000 | [diff] [blame] | 1385 | let isCommutable = 1 in { |
| 1386 | def PADDSBrr : PDI<0xEC, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1387 | "paddsb {$src2, $dst|$dst, $src2}", |
| 1388 | [(set VR128:$dst, (int_x86_sse2_padds_b VR128:$src1, |
| 1389 | VR128:$src2))]>; |
| 1390 | def PADDSWrr : PDI<0xED, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1391 | "paddsw {$src2, $dst|$dst, $src2}", |
| 1392 | [(set VR128:$dst, (int_x86_sse2_padds_w VR128:$src1, |
| 1393 | VR128:$src2))]>; |
| 1394 | def PADDUSBrr : PDI<0xDC, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1395 | "paddusb {$src2, $dst|$dst, $src2}", |
| 1396 | [(set VR128:$dst, (int_x86_sse2_paddus_b VR128:$src1, |
| 1397 | VR128:$src2))]>; |
| 1398 | def PADDUSWrr : PDI<0xDD, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1399 | "paddusw {$src2, $dst|$dst, $src2}", |
| 1400 | [(set VR128:$dst, (int_x86_sse2_paddus_w VR128:$src1, |
| 1401 | VR128:$src2))]>; |
| 1402 | } |
| 1403 | def PADDSBrm : PDI<0xEC, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| 1404 | "paddsb {$src2, $dst|$dst, $src2}", |
| 1405 | [(set VR128:$dst, (int_x86_sse2_padds_b VR128:$src1, |
| 1406 | (bc_v16i8 (loadv2i64 addr:$src2))))]>; |
| 1407 | def PADDSWrm : PDI<0xED, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| 1408 | "paddsw {$src2, $dst|$dst, $src2}", |
| 1409 | [(set VR128:$dst, (int_x86_sse2_padds_w VR128:$src1, |
| 1410 | (bc_v8i16 (loadv2i64 addr:$src2))))]>; |
| 1411 | def PADDUSBrm : PDI<0xDC, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| 1412 | "paddusb {$src2, $dst|$dst, $src2}", |
| 1413 | [(set VR128:$dst, (int_x86_sse2_paddus_b VR128:$src1, |
| 1414 | (bc_v16i8 (loadv2i64 addr:$src2))))]>; |
| 1415 | def PADDUSWrm : PDI<0xDD, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| 1416 | "paddusw {$src2, $dst|$dst, $src2}", |
| 1417 | [(set VR128:$dst, (int_x86_sse2_paddus_w VR128:$src1, |
| 1418 | (bc_v8i16 (loadv2i64 addr:$src2))))]>; |
| 1419 | |
| 1420 | |
Evan Cheng | 7b1d34b | 2006-03-25 01:33:37 +0000 | [diff] [blame] | 1421 | def PSUBBrr : PDI<0xF8, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1422 | "psubb {$src2, $dst|$dst, $src2}", |
| 1423 | [(set VR128:$dst, (v16i8 (sub VR128:$src1, VR128:$src2)))]>; |
| 1424 | def PSUBWrr : PDI<0xF9, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1425 | "psubw {$src2, $dst|$dst, $src2}", |
| 1426 | [(set VR128:$dst, (v8i16 (sub VR128:$src1, VR128:$src2)))]>; |
| 1427 | def PSUBDrr : PDI<0xFA, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1428 | "psubd {$src2, $dst|$dst, $src2}", |
| 1429 | [(set VR128:$dst, (v4i32 (sub VR128:$src1, VR128:$src2)))]>; |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1430 | def PSUBQrr : PDI<0xFB, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1431 | "psubq {$src2, $dst|$dst, $src2}", |
| 1432 | [(set VR128:$dst, (v2i64 (sub VR128:$src1, VR128:$src2)))]>; |
Evan Cheng | 7b1d34b | 2006-03-25 01:33:37 +0000 | [diff] [blame] | 1433 | |
Evan Cheng | 49ac1bf | 2006-04-13 00:43:35 +0000 | [diff] [blame] | 1434 | def PSUBBrm : PDI<0xF8, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
Evan Cheng | 7b1d34b | 2006-03-25 01:33:37 +0000 | [diff] [blame] | 1435 | "psubb {$src2, $dst|$dst, $src2}", |
Evan Cheng | 083248e | 2006-04-17 18:05:01 +0000 | [diff] [blame] | 1436 | [(set VR128:$dst, (sub VR128:$src1, |
| 1437 | (bc_v16i8 (loadv2i64 addr:$src2))))]>; |
Evan Cheng | 49ac1bf | 2006-04-13 00:43:35 +0000 | [diff] [blame] | 1438 | def PSUBWrm : PDI<0xF9, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
Evan Cheng | 7b1d34b | 2006-03-25 01:33:37 +0000 | [diff] [blame] | 1439 | "psubw {$src2, $dst|$dst, $src2}", |
Evan Cheng | 083248e | 2006-04-17 18:05:01 +0000 | [diff] [blame] | 1440 | [(set VR128:$dst, (sub VR128:$src1, |
| 1441 | (bc_v8i16 (loadv2i64 addr:$src2))))]>; |
Evan Cheng | 49ac1bf | 2006-04-13 00:43:35 +0000 | [diff] [blame] | 1442 | def PSUBDrm : PDI<0xFA, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
Evan Cheng | 7b1d34b | 2006-03-25 01:33:37 +0000 | [diff] [blame] | 1443 | "psubd {$src2, $dst|$dst, $src2}", |
Evan Cheng | 083248e | 2006-04-17 18:05:01 +0000 | [diff] [blame] | 1444 | [(set VR128:$dst, (sub VR128:$src1, |
| 1445 | (bc_v4i32 (loadv2i64 addr:$src2))))]>; |
Evan Cheng | 49ac1bf | 2006-04-13 00:43:35 +0000 | [diff] [blame] | 1446 | def PSUBQrm : PDI<0xFB, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1447 | "psubd {$src2, $dst|$dst, $src2}", |
Evan Cheng | 083248e | 2006-04-17 18:05:01 +0000 | [diff] [blame] | 1448 | [(set VR128:$dst, (sub VR128:$src1, |
| 1449 | (loadv2i64 addr:$src2)))]>; |
Evan Cheng | 49ac1bf | 2006-04-13 00:43:35 +0000 | [diff] [blame] | 1450 | |
| 1451 | def PSUBSBrr : PDI<0xE8, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1452 | "psubsb {$src2, $dst|$dst, $src2}", |
| 1453 | [(set VR128:$dst, (int_x86_sse2_psubs_b VR128:$src1, |
| 1454 | VR128:$src2))]>; |
| 1455 | def PSUBSWrr : PDI<0xE9, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1456 | "psubsw {$src2, $dst|$dst, $src2}", |
| 1457 | [(set VR128:$dst, (int_x86_sse2_psubs_w VR128:$src1, |
| 1458 | VR128:$src2))]>; |
| 1459 | def PSUBUSBrr : PDI<0xD8, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1460 | "psubusb {$src2, $dst|$dst, $src2}", |
| 1461 | [(set VR128:$dst, (int_x86_sse2_psubus_b VR128:$src1, |
| 1462 | VR128:$src2))]>; |
| 1463 | def PSUBUSWrr : PDI<0xD9, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1464 | "psubusw {$src2, $dst|$dst, $src2}", |
| 1465 | [(set VR128:$dst, (int_x86_sse2_psubus_w VR128:$src1, |
| 1466 | VR128:$src2))]>; |
| 1467 | |
Evan Cheng | 2f40b1b | 2006-04-13 05:24:54 +0000 | [diff] [blame] | 1468 | def PSUBSBrm : PDI<0xE8, MRMSrcMem, |
| 1469 | (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
Evan Cheng | 49ac1bf | 2006-04-13 00:43:35 +0000 | [diff] [blame] | 1470 | "psubsb {$src2, $dst|$dst, $src2}", |
| 1471 | [(set VR128:$dst, (int_x86_sse2_psubs_b VR128:$src1, |
| 1472 | (bc_v16i8 (loadv2i64 addr:$src2))))]>; |
Evan Cheng | 2f40b1b | 2006-04-13 05:24:54 +0000 | [diff] [blame] | 1473 | def PSUBSWrm : PDI<0xE9, MRMSrcMem, |
| 1474 | (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
Evan Cheng | 49ac1bf | 2006-04-13 00:43:35 +0000 | [diff] [blame] | 1475 | "psubsw {$src2, $dst|$dst, $src2}", |
| 1476 | [(set VR128:$dst, (int_x86_sse2_psubs_w VR128:$src1, |
| 1477 | (bc_v8i16 (loadv2i64 addr:$src2))))]>; |
Evan Cheng | 2f40b1b | 2006-04-13 05:24:54 +0000 | [diff] [blame] | 1478 | def PSUBUSBrm : PDI<0xD8, MRMSrcMem, |
| 1479 | (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
Evan Cheng | 49ac1bf | 2006-04-13 00:43:35 +0000 | [diff] [blame] | 1480 | "psubusb {$src2, $dst|$dst, $src2}", |
| 1481 | [(set VR128:$dst, (int_x86_sse2_psubus_b VR128:$src1, |
| 1482 | (bc_v16i8 (loadv2i64 addr:$src2))))]>; |
Evan Cheng | 2f40b1b | 2006-04-13 05:24:54 +0000 | [diff] [blame] | 1483 | def PSUBUSWrm : PDI<0xD9, MRMSrcMem, |
| 1484 | (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
Evan Cheng | 49ac1bf | 2006-04-13 00:43:35 +0000 | [diff] [blame] | 1485 | "psubusw {$src2, $dst|$dst, $src2}", |
| 1486 | [(set VR128:$dst, (int_x86_sse2_psubus_w VR128:$src1, |
| 1487 | (bc_v8i16 (loadv2i64 addr:$src2))))]>; |
Evan Cheng | 2f40b1b | 2006-04-13 05:24:54 +0000 | [diff] [blame] | 1488 | |
| 1489 | let isCommutable = 1 in { |
| 1490 | def PMULHUWrr : PDI<0xE4, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1491 | "pmulhuw {$src2, $dst|$dst, $src2}", |
| 1492 | [(set VR128:$dst, (int_x86_sse2_pmulhu_w VR128:$src1, |
| 1493 | VR128:$src2))]>; |
| 1494 | def PMULHWrr : PDI<0xE5, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1495 | "pmulhw {$src2, $dst|$dst, $src2}", |
| 1496 | [(set VR128:$dst, (int_x86_sse2_pmulh_w VR128:$src1, |
| 1497 | VR128:$src2))]>; |
| 1498 | def PMULLWrr : PDI<0xD5, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1499 | "pmullw {$src2, $dst|$dst, $src2}", |
| 1500 | [(set VR128:$dst, (v8i16 (mul VR128:$src1, VR128:$src2)))]>; |
| 1501 | def PMULUDQrr : PDI<0xF4, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1502 | "pmuludq {$src2, $dst|$dst, $src2}", |
| 1503 | [(set VR128:$dst, (int_x86_sse2_pmulu_dq VR128:$src1, |
| 1504 | VR128:$src2))]>; |
| 1505 | } |
Evan Cheng | 2f40b1b | 2006-04-13 05:24:54 +0000 | [diff] [blame] | 1506 | def PMULHUWrm : PDI<0xE4, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| 1507 | "pmulhuw {$src2, $dst|$dst, $src2}", |
| 1508 | [(set VR128:$dst, (int_x86_sse2_pmulhu_w VR128:$src1, |
| 1509 | (bc_v8i16 (loadv2i64 addr:$src2))))]>; |
| 1510 | def PMULHWrm : PDI<0xE5, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| 1511 | "pmulhw {$src2, $dst|$dst, $src2}", |
| 1512 | [(set VR128:$dst, (int_x86_sse2_pmulh_w VR128:$src1, |
| 1513 | (bc_v8i16 (loadv2i64 addr:$src2))))]>; |
| 1514 | def PMULLWrm : PDI<0xD5, MRMSrcMem, |
| 1515 | (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| 1516 | "pmullw {$src2, $dst|$dst, $src2}", |
| 1517 | [(set VR128:$dst, (v8i16 (mul VR128:$src1, |
| 1518 | (bc_v8i16 (loadv2i64 addr:$src2)))))]>; |
| 1519 | def PMULUDQrm : PDI<0xF4, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| 1520 | "pmuludq {$src2, $dst|$dst, $src2}", |
| 1521 | [(set VR128:$dst, (int_x86_sse2_pmulu_dq VR128:$src1, |
| 1522 | (bc_v4i32 (loadv2i64 addr:$src2))))]>; |
| 1523 | |
Evan Cheng | 0058694 | 2006-04-13 06:11:45 +0000 | [diff] [blame] | 1524 | let isCommutable = 1 in { |
Evan Cheng | 2f40b1b | 2006-04-13 05:24:54 +0000 | [diff] [blame] | 1525 | def PMADDWDrr : PDI<0xF5, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1526 | "pmaddwd {$src2, $dst|$dst, $src2}", |
| 1527 | [(set VR128:$dst, (int_x86_sse2_pmadd_wd VR128:$src1, |
| 1528 | VR128:$src2))]>; |
Evan Cheng | 0058694 | 2006-04-13 06:11:45 +0000 | [diff] [blame] | 1529 | } |
Evan Cheng | 2f40b1b | 2006-04-13 05:24:54 +0000 | [diff] [blame] | 1530 | def PMADDWDrm : PDI<0xF5, MRMSrcMem, |
| 1531 | (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| 1532 | "pmaddwd {$src2, $dst|$dst, $src2}", |
| 1533 | [(set VR128:$dst, (int_x86_sse2_pmadd_wd VR128:$src1, |
| 1534 | (bc_v8i16 (loadv2i64 addr:$src2))))]>; |
| 1535 | |
Evan Cheng | 0058694 | 2006-04-13 06:11:45 +0000 | [diff] [blame] | 1536 | let isCommutable = 1 in { |
Evan Cheng | 2f40b1b | 2006-04-13 05:24:54 +0000 | [diff] [blame] | 1537 | def PAVGBrr : PDI<0xE0, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1538 | "pavgb {$src2, $dst|$dst, $src2}", |
| 1539 | [(set VR128:$dst, (int_x86_sse2_pavg_b VR128:$src1, |
| 1540 | VR128:$src2))]>; |
| 1541 | def PAVGWrr : PDI<0xE3, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1542 | "pavgw {$src2, $dst|$dst, $src2}", |
| 1543 | [(set VR128:$dst, (int_x86_sse2_pavg_w VR128:$src1, |
| 1544 | VR128:$src2))]>; |
Evan Cheng | 0058694 | 2006-04-13 06:11:45 +0000 | [diff] [blame] | 1545 | } |
Evan Cheng | 2f40b1b | 2006-04-13 05:24:54 +0000 | [diff] [blame] | 1546 | def PAVGBrm : PDI<0xE0, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| 1547 | "pavgb {$src2, $dst|$dst, $src2}", |
| 1548 | [(set VR128:$dst, (int_x86_sse2_pavg_b VR128:$src1, |
| 1549 | (bc_v16i8 (loadv2i64 addr:$src2))))]>; |
| 1550 | def PAVGWrm : PDI<0xE3, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| 1551 | "pavgw {$src2, $dst|$dst, $src2}", |
| 1552 | [(set VR128:$dst, (int_x86_sse2_pavg_w VR128:$src1, |
| 1553 | (bc_v8i16 (loadv2i64 addr:$src2))))]>; |
Evan Cheng | 0058694 | 2006-04-13 06:11:45 +0000 | [diff] [blame] | 1554 | |
| 1555 | let isCommutable = 1 in { |
| 1556 | def PMAXUBrr : PDI<0xDE, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1557 | "pmaxub {$src2, $dst|$dst, $src2}", |
| 1558 | [(set VR128:$dst, (int_x86_sse2_pmaxu_b VR128:$src1, |
| 1559 | VR128:$src2))]>; |
| 1560 | def PMAXSWrr : PDI<0xEE, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1561 | "pmaxsw {$src2, $dst|$dst, $src2}", |
| 1562 | [(set VR128:$dst, (int_x86_sse2_pmaxs_w VR128:$src1, |
| 1563 | VR128:$src2))]>; |
| 1564 | } |
| 1565 | def PMAXUBrm : PDI<0xDE, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| 1566 | "pmaxub {$src2, $dst|$dst, $src2}", |
| 1567 | [(set VR128:$dst, (int_x86_sse2_pmaxu_b VR128:$src1, |
| 1568 | (bc_v16i8 (loadv2i64 addr:$src2))))]>; |
| 1569 | def PMAXSWrm : PDI<0xEE, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| 1570 | "pmaxsw {$src2, $dst|$dst, $src2}", |
| 1571 | [(set VR128:$dst, (int_x86_sse2_pmaxs_w VR128:$src1, |
| 1572 | (bc_v8i16 (loadv2i64 addr:$src2))))]>; |
| 1573 | |
| 1574 | let isCommutable = 1 in { |
| 1575 | def PMINUBrr : PDI<0xDA, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1576 | "pminub {$src2, $dst|$dst, $src2}", |
| 1577 | [(set VR128:$dst, (int_x86_sse2_pminu_b VR128:$src1, |
| 1578 | VR128:$src2))]>; |
| 1579 | def PMINSWrr : PDI<0xEA, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1580 | "pminsw {$src2, $dst|$dst, $src2}", |
| 1581 | [(set VR128:$dst, (int_x86_sse2_pmins_w VR128:$src1, |
| 1582 | VR128:$src2))]>; |
| 1583 | } |
| 1584 | def PMINUBrm : PDI<0xDA, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| 1585 | "pminub {$src2, $dst|$dst, $src2}", |
| 1586 | [(set VR128:$dst, (int_x86_sse2_pminu_b VR128:$src1, |
| 1587 | (bc_v16i8 (loadv2i64 addr:$src2))))]>; |
| 1588 | def PMINSWrm : PDI<0xEA, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| 1589 | "pminsw {$src2, $dst|$dst, $src2}", |
| 1590 | [(set VR128:$dst, (int_x86_sse2_pmins_w VR128:$src1, |
| 1591 | (bc_v8i16 (loadv2i64 addr:$src2))))]>; |
| 1592 | |
| 1593 | |
| 1594 | let isCommutable = 1 in { |
| 1595 | def PSADBWrr : PDI<0xE0, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1596 | "psadbw {$src2, $dst|$dst, $src2}", |
| 1597 | [(set VR128:$dst, (int_x86_sse2_psad_bw VR128:$src1, |
| 1598 | VR128:$src2))]>; |
| 1599 | } |
| 1600 | def PSADBWrm : PDI<0xE0, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| 1601 | "psadbw {$src2, $dst|$dst, $src2}", |
| 1602 | [(set VR128:$dst, (int_x86_sse2_psad_bw VR128:$src1, |
| 1603 | (bc_v16i8 (loadv2i64 addr:$src2))))]>; |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1604 | } |
Evan Cheng | c60bd97 | 2006-03-25 09:37:23 +0000 | [diff] [blame] | 1605 | |
Evan Cheng | ff65e38 | 2006-04-04 21:49:39 +0000 | [diff] [blame] | 1606 | let isTwoAddress = 1 in { |
Evan Cheng | 0ac8ea9 | 2006-04-14 00:14:05 +0000 | [diff] [blame] | 1607 | def PSLLWrr : PDIi8<0xF1, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1608 | "psllw {$src2, $dst|$dst, $src2}", |
| 1609 | [(set VR128:$dst, (int_x86_sse2_psll_w VR128:$src1, |
| 1610 | VR128:$src2))]>; |
Evan Cheng | 1af1898 | 2006-04-15 05:59:08 +0000 | [diff] [blame] | 1611 | def PSLLWrm : PDIi8<0xF1, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
Evan Cheng | 0ac8ea9 | 2006-04-14 00:14:05 +0000 | [diff] [blame] | 1612 | "psllw {$src2, $dst|$dst, $src2}", |
| 1613 | [(set VR128:$dst, (int_x86_sse2_psll_w VR128:$src1, |
| 1614 | (bc_v4i32 (loadv2i64 addr:$src2))))]>; |
| 1615 | def PSLLWri : PDIi8<0x71, MRM6r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2), |
| 1616 | "psllw {$src2, $dst|$dst, $src2}", |
| 1617 | [(set VR128:$dst, (int_x86_sse2_psll_w VR128:$src1, |
| 1618 | (scalar_to_vector (i32 imm:$src2))))]>; |
| 1619 | def PSLLDrr : PDIi8<0xF2, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1620 | "pslld {$src2, $dst|$dst, $src2}", |
| 1621 | [(set VR128:$dst, (int_x86_sse2_psll_d VR128:$src1, |
| 1622 | VR128:$src2))]>; |
Evan Cheng | 1af1898 | 2006-04-15 05:59:08 +0000 | [diff] [blame] | 1623 | def PSLLDrm : PDIi8<0xF2, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
Evan Cheng | 0ac8ea9 | 2006-04-14 00:14:05 +0000 | [diff] [blame] | 1624 | "pslld {$src2, $dst|$dst, $src2}", |
| 1625 | [(set VR128:$dst, (int_x86_sse2_psll_d VR128:$src1, |
| 1626 | (bc_v4i32 (loadv2i64 addr:$src2))))]>; |
| 1627 | def PSLLDri : PDIi8<0x72, MRM6r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2), |
| 1628 | "pslld {$src2, $dst|$dst, $src2}", |
| 1629 | [(set VR128:$dst, (int_x86_sse2_psll_d VR128:$src1, |
| 1630 | (scalar_to_vector (i32 imm:$src2))))]>; |
| 1631 | def PSLLQrr : PDIi8<0xF3, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1632 | "psllq {$src2, $dst|$dst, $src2}", |
| 1633 | [(set VR128:$dst, (int_x86_sse2_psll_q VR128:$src1, |
| 1634 | VR128:$src2))]>; |
Evan Cheng | 1af1898 | 2006-04-15 05:59:08 +0000 | [diff] [blame] | 1635 | def PSLLQrm : PDIi8<0xF3, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
Evan Cheng | 0ac8ea9 | 2006-04-14 00:14:05 +0000 | [diff] [blame] | 1636 | "psllq {$src2, $dst|$dst, $src2}", |
| 1637 | [(set VR128:$dst, (int_x86_sse2_psll_q VR128:$src1, |
| 1638 | (bc_v4i32 (loadv2i64 addr:$src2))))]>; |
| 1639 | def PSLLQri : PDIi8<0x73, MRM6r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2), |
| 1640 | "psllq {$src2, $dst|$dst, $src2}", |
| 1641 | [(set VR128:$dst, (int_x86_sse2_psll_q VR128:$src1, |
| 1642 | (scalar_to_vector (i32 imm:$src2))))]>; |
Evan Cheng | ff65e38 | 2006-04-04 21:49:39 +0000 | [diff] [blame] | 1643 | def PSLLDQri : PDIi8<0x73, MRM7r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2), |
| 1644 | "pslldq {$src2, $dst|$dst, $src2}", []>; |
Evan Cheng | 0ac8ea9 | 2006-04-14 00:14:05 +0000 | [diff] [blame] | 1645 | |
| 1646 | def PSRLWrr : PDIi8<0xD1, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1647 | "psrlw {$src2, $dst|$dst, $src2}", |
| 1648 | [(set VR128:$dst, (int_x86_sse2_psrl_w VR128:$src1, |
| 1649 | VR128:$src2))]>; |
Evan Cheng | 1af1898 | 2006-04-15 05:59:08 +0000 | [diff] [blame] | 1650 | def PSRLWrm : PDIi8<0xD1, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
Evan Cheng | 0ac8ea9 | 2006-04-14 00:14:05 +0000 | [diff] [blame] | 1651 | "psrlw {$src2, $dst|$dst, $src2}", |
| 1652 | [(set VR128:$dst, (int_x86_sse2_psrl_w VR128:$src1, |
| 1653 | (bc_v4i32 (loadv2i64 addr:$src2))))]>; |
| 1654 | def PSRLWri : PDIi8<0x71, MRM2r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2), |
| 1655 | "psrlw {$src2, $dst|$dst, $src2}", |
| 1656 | [(set VR128:$dst, (int_x86_sse2_psrl_w VR128:$src1, |
| 1657 | (scalar_to_vector (i32 imm:$src2))))]>; |
| 1658 | def PSRLDrr : PDIi8<0xD2, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1659 | "psrld {$src2, $dst|$dst, $src2}", |
| 1660 | [(set VR128:$dst, (int_x86_sse2_psrl_d VR128:$src1, |
| 1661 | VR128:$src2))]>; |
Evan Cheng | 1af1898 | 2006-04-15 05:59:08 +0000 | [diff] [blame] | 1662 | def PSRLDrm : PDIi8<0xD2, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
Evan Cheng | 0ac8ea9 | 2006-04-14 00:14:05 +0000 | [diff] [blame] | 1663 | "psrld {$src2, $dst|$dst, $src2}", |
| 1664 | [(set VR128:$dst, (int_x86_sse2_psrl_d VR128:$src1, |
| 1665 | (bc_v4i32 (loadv2i64 addr:$src2))))]>; |
| 1666 | def PSRLDri : PDIi8<0x72, MRM2r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2), |
| 1667 | "psrld {$src2, $dst|$dst, $src2}", |
| 1668 | [(set VR128:$dst, (int_x86_sse2_psrl_d VR128:$src1, |
| 1669 | (scalar_to_vector (i32 imm:$src2))))]>; |
| 1670 | def PSRLQrr : PDIi8<0xD3, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1671 | "psrlq {$src2, $dst|$dst, $src2}", |
| 1672 | [(set VR128:$dst, (int_x86_sse2_psrl_q VR128:$src1, |
| 1673 | VR128:$src2))]>; |
Evan Cheng | 1af1898 | 2006-04-15 05:59:08 +0000 | [diff] [blame] | 1674 | def PSRLQrm : PDIi8<0xD3, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
Evan Cheng | 0ac8ea9 | 2006-04-14 00:14:05 +0000 | [diff] [blame] | 1675 | "psrlq {$src2, $dst|$dst, $src2}", |
| 1676 | [(set VR128:$dst, (int_x86_sse2_psrl_q VR128:$src1, |
| 1677 | (bc_v4i32 (loadv2i64 addr:$src2))))]>; |
| 1678 | def PSRLQri : PDIi8<0x73, MRM2r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2), |
| 1679 | "psrlq {$src2, $dst|$dst, $src2}", |
| 1680 | [(set VR128:$dst, (int_x86_sse2_psrl_q VR128:$src1, |
| 1681 | (scalar_to_vector (i32 imm:$src2))))]>; |
| 1682 | def PSRLDQri : PDIi8<0x73, MRM3r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2), |
Evan Cheng | ff65e38 | 2006-04-04 21:49:39 +0000 | [diff] [blame] | 1683 | "psrldq {$src2, $dst|$dst, $src2}", []>; |
Evan Cheng | 0ac8ea9 | 2006-04-14 00:14:05 +0000 | [diff] [blame] | 1684 | |
| 1685 | def PSRAWrr : PDIi8<0xE1, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1686 | "psraw {$src2, $dst|$dst, $src2}", |
| 1687 | [(set VR128:$dst, (int_x86_sse2_psra_w VR128:$src1, |
| 1688 | VR128:$src2))]>; |
Evan Cheng | 1af1898 | 2006-04-15 05:59:08 +0000 | [diff] [blame] | 1689 | def PSRAWrm : PDIi8<0xE1, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
Evan Cheng | 0ac8ea9 | 2006-04-14 00:14:05 +0000 | [diff] [blame] | 1690 | "psraw {$src2, $dst|$dst, $src2}", |
| 1691 | [(set VR128:$dst, (int_x86_sse2_psra_w VR128:$src1, |
| 1692 | (bc_v4i32 (loadv2i64 addr:$src2))))]>; |
| 1693 | def PSRAWri : PDIi8<0x71, MRM4r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2), |
| 1694 | "psraw {$src2, $dst|$dst, $src2}", |
| 1695 | [(set VR128:$dst, (int_x86_sse2_psra_w VR128:$src1, |
| 1696 | (scalar_to_vector (i32 imm:$src2))))]>; |
| 1697 | def PSRADrr : PDIi8<0xE2, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1698 | "psrad {$src2, $dst|$dst, $src2}", |
| 1699 | [(set VR128:$dst, (int_x86_sse2_psra_d VR128:$src1, |
| 1700 | VR128:$src2))]>; |
Evan Cheng | 1af1898 | 2006-04-15 05:59:08 +0000 | [diff] [blame] | 1701 | def PSRADrm : PDIi8<0xE2, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
Evan Cheng | 0ac8ea9 | 2006-04-14 00:14:05 +0000 | [diff] [blame] | 1702 | "psrad {$src2, $dst|$dst, $src2}", |
| 1703 | [(set VR128:$dst, (int_x86_sse2_psra_d VR128:$src1, |
| 1704 | (bc_v4i32 (loadv2i64 addr:$src2))))]>; |
| 1705 | def PSRADri : PDIi8<0x72, MRM4r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2), |
| 1706 | "psrad {$src2, $dst|$dst, $src2}", |
| 1707 | [(set VR128:$dst, (int_x86_sse2_psra_d VR128:$src1, |
| 1708 | (scalar_to_vector (i32 imm:$src2))))]>; |
Evan Cheng | ff65e38 | 2006-04-04 21:49:39 +0000 | [diff] [blame] | 1709 | } |
| 1710 | |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1711 | // Logical |
| 1712 | let isTwoAddress = 1 in { |
| 1713 | let isCommutable = 1 in { |
| 1714 | def PANDrr : PDI<0xDB, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1715 | "pand {$src2, $dst|$dst, $src2}", |
| 1716 | [(set VR128:$dst, (v2i64 (and VR128:$src1, VR128:$src2)))]>; |
Evan Cheng | 2b21ac6 | 2006-04-13 18:11:28 +0000 | [diff] [blame] | 1717 | def PORrr : PDI<0xEB, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1718 | "por {$src2, $dst|$dst, $src2}", |
| 1719 | [(set VR128:$dst, (v2i64 (or VR128:$src1, VR128:$src2)))]>; |
| 1720 | def PXORrr : PDI<0xEF, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1721 | "pxor {$src2, $dst|$dst, $src2}", |
| 1722 | [(set VR128:$dst, (v2i64 (xor VR128:$src1, VR128:$src2)))]>; |
| 1723 | } |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1724 | |
| 1725 | def PANDrm : PDI<0xDB, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| 1726 | "pand {$src2, $dst|$dst, $src2}", |
| 1727 | [(set VR128:$dst, (v2i64 (and VR128:$src1, |
| 1728 | (load addr:$src2))))]>; |
Evan Cheng | c6cb5bb | 2006-04-06 01:49:20 +0000 | [diff] [blame] | 1729 | def PORrm : PDI<0xEB, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1730 | "por {$src2, $dst|$dst, $src2}", |
| 1731 | [(set VR128:$dst, (v2i64 (or VR128:$src1, |
| 1732 | (load addr:$src2))))]>; |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1733 | def PXORrm : PDI<0xEF, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| 1734 | "pxor {$src2, $dst|$dst, $src2}", |
| 1735 | [(set VR128:$dst, (v2i64 (xor VR128:$src1, |
| 1736 | (load addr:$src2))))]>; |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1737 | |
| 1738 | def PANDNrr : PDI<0xDF, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1739 | "pandn {$src2, $dst|$dst, $src2}", |
| 1740 | [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1), |
| 1741 | VR128:$src2)))]>; |
| 1742 | |
| 1743 | def PANDNrm : PDI<0xDF, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| 1744 | "pandn {$src2, $dst|$dst, $src2}", |
| 1745 | [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1), |
| 1746 | (load addr:$src2))))]>; |
| 1747 | } |
| 1748 | |
Evan Cheng | 9ab1ac5 | 2006-04-14 23:32:40 +0000 | [diff] [blame] | 1749 | // SSE2 Integer comparison |
| 1750 | let isTwoAddress = 1 in { |
| 1751 | def PCMPEQBrr : PDI<0x74, MRMSrcReg, |
| 1752 | (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1753 | "pcmpeqb {$src2, $dst|$dst, $src2}", |
| 1754 | [(set VR128:$dst, (int_x86_sse2_pcmpeq_b VR128:$src1, |
| 1755 | VR128:$src2))]>; |
Evan Cheng | 60d3fa2 | 2006-04-15 06:10:09 +0000 | [diff] [blame] | 1756 | def PCMPEQBrm : PDI<0x74, MRMSrcMem, |
Evan Cheng | 9ab1ac5 | 2006-04-14 23:32:40 +0000 | [diff] [blame] | 1757 | (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| 1758 | "pcmpeqb {$src2, $dst|$dst, $src2}", |
| 1759 | [(set VR128:$dst, (int_x86_sse2_pcmpeq_b VR128:$src1, |
| 1760 | (bc_v16i8 (loadv2i64 addr:$src2))))]>; |
| 1761 | def PCMPEQWrr : PDI<0x75, MRMSrcReg, |
| 1762 | (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1763 | "pcmpeqw {$src2, $dst|$dst, $src2}", |
| 1764 | [(set VR128:$dst, (int_x86_sse2_pcmpeq_w VR128:$src1, |
| 1765 | VR128:$src2))]>; |
Evan Cheng | 60d3fa2 | 2006-04-15 06:10:09 +0000 | [diff] [blame] | 1766 | def PCMPEQWrm : PDI<0x75, MRMSrcMem, |
Evan Cheng | 9ab1ac5 | 2006-04-14 23:32:40 +0000 | [diff] [blame] | 1767 | (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| 1768 | "pcmpeqw {$src2, $dst|$dst, $src2}", |
| 1769 | [(set VR128:$dst, (int_x86_sse2_pcmpeq_w VR128:$src1, |
| 1770 | (bc_v8i16 (loadv2i64 addr:$src2))))]>; |
| 1771 | def PCMPEQDrr : PDI<0x76, MRMSrcReg, |
| 1772 | (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1773 | "pcmpeqd {$src2, $dst|$dst, $src2}", |
| 1774 | [(set VR128:$dst, (int_x86_sse2_pcmpeq_d VR128:$src1, |
| 1775 | VR128:$src2))]>; |
Evan Cheng | 60d3fa2 | 2006-04-15 06:10:09 +0000 | [diff] [blame] | 1776 | def PCMPEQDrm : PDI<0x76, MRMSrcMem, |
Evan Cheng | 9ab1ac5 | 2006-04-14 23:32:40 +0000 | [diff] [blame] | 1777 | (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| 1778 | "pcmpeqd {$src2, $dst|$dst, $src2}", |
| 1779 | [(set VR128:$dst, (int_x86_sse2_pcmpeq_d VR128:$src1, |
| 1780 | (bc_v4i32 (loadv2i64 addr:$src2))))]>; |
| 1781 | |
| 1782 | def PCMPGTBrr : PDI<0x64, MRMSrcReg, |
| 1783 | (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1784 | "pcmpgtb {$src2, $dst|$dst, $src2}", |
| 1785 | [(set VR128:$dst, (int_x86_sse2_pcmpgt_b VR128:$src1, |
| 1786 | VR128:$src2))]>; |
Evan Cheng | 60d3fa2 | 2006-04-15 06:10:09 +0000 | [diff] [blame] | 1787 | def PCMPGTBrm : PDI<0x64, MRMSrcMem, |
Evan Cheng | 9ab1ac5 | 2006-04-14 23:32:40 +0000 | [diff] [blame] | 1788 | (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| 1789 | "pcmpgtb {$src2, $dst|$dst, $src2}", |
| 1790 | [(set VR128:$dst, (int_x86_sse2_pcmpgt_b VR128:$src1, |
| 1791 | (bc_v16i8 (loadv2i64 addr:$src2))))]>; |
| 1792 | def PCMPGTWrr : PDI<0x65, MRMSrcReg, |
| 1793 | (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1794 | "pcmpgtw {$src2, $dst|$dst, $src2}", |
| 1795 | [(set VR128:$dst, (int_x86_sse2_pcmpgt_w VR128:$src1, |
| 1796 | VR128:$src2))]>; |
Evan Cheng | 60d3fa2 | 2006-04-15 06:10:09 +0000 | [diff] [blame] | 1797 | def PCMPGTWrm : PDI<0x65, MRMSrcMem, |
Evan Cheng | 9ab1ac5 | 2006-04-14 23:32:40 +0000 | [diff] [blame] | 1798 | (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| 1799 | "pcmpgtw {$src2, $dst|$dst, $src2}", |
| 1800 | [(set VR128:$dst, (int_x86_sse2_pcmpgt_w VR128:$src1, |
| 1801 | (bc_v8i16 (loadv2i64 addr:$src2))))]>; |
| 1802 | def PCMPGTDrr : PDI<0x66, MRMSrcReg, |
| 1803 | (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1804 | "pcmpgtd {$src2, $dst|$dst, $src2}", |
| 1805 | [(set VR128:$dst, (int_x86_sse2_pcmpgt_d VR128:$src1, |
| 1806 | VR128:$src2))]>; |
Evan Cheng | 60d3fa2 | 2006-04-15 06:10:09 +0000 | [diff] [blame] | 1807 | def PCMPGTDrm : PDI<0x66, MRMSrcMem, |
Evan Cheng | 9ab1ac5 | 2006-04-14 23:32:40 +0000 | [diff] [blame] | 1808 | (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| 1809 | "pcmpgtd {$src2, $dst|$dst, $src2}", |
| 1810 | [(set VR128:$dst, (int_x86_sse2_pcmpgt_d VR128:$src1, |
| 1811 | (bc_v4i32 (loadv2i64 addr:$src2))))]>; |
| 1812 | } |
| 1813 | |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1814 | // Pack instructions |
| 1815 | let isTwoAddress = 1 in { |
| 1816 | def PACKSSWBrr : PDI<0x63, MRMSrcReg, (ops VR128:$dst, VR128:$src1, |
| 1817 | VR128:$src2), |
| 1818 | "packsswb {$src2, $dst|$dst, $src2}", |
Evan Cheng | 591f740 | 2006-03-29 23:53:14 +0000 | [diff] [blame] | 1819 | [(set VR128:$dst, (v8i16 (int_x86_sse2_packsswb_128 |
| 1820 | VR128:$src1, |
| 1821 | VR128:$src2)))]>; |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1822 | def PACKSSWBrm : PDI<0x63, MRMSrcMem, (ops VR128:$dst, VR128:$src1, |
| 1823 | i128mem:$src2), |
| 1824 | "packsswb {$src2, $dst|$dst, $src2}", |
Evan Cheng | 591f740 | 2006-03-29 23:53:14 +0000 | [diff] [blame] | 1825 | [(set VR128:$dst, (v8i16 (int_x86_sse2_packsswb_128 |
| 1826 | VR128:$src1, |
| 1827 | (bc_v8i16 (loadv2f64 addr:$src2)))))]>; |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1828 | def PACKSSDWrr : PDI<0x6B, MRMSrcReg, (ops VR128:$dst, VR128:$src1, |
| 1829 | VR128:$src2), |
Evan Cheng | 591f740 | 2006-03-29 23:53:14 +0000 | [diff] [blame] | 1830 | "packssdw {$src2, $dst|$dst, $src2}", |
| 1831 | [(set VR128:$dst, (v4i32 (int_x86_sse2_packssdw_128 |
| 1832 | VR128:$src1, |
| 1833 | VR128:$src2)))]>; |
Evan Cheng | 60d3fa2 | 2006-04-15 06:10:09 +0000 | [diff] [blame] | 1834 | def PACKSSDWrm : PDI<0x6B, MRMSrcMem, (ops VR128:$dst, VR128:$src1, |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1835 | i128mem:$src2), |
Evan Cheng | 591f740 | 2006-03-29 23:53:14 +0000 | [diff] [blame] | 1836 | "packssdw {$src2, $dst|$dst, $src2}", |
| 1837 | [(set VR128:$dst, (v4i32 (int_x86_sse2_packssdw_128 |
| 1838 | VR128:$src1, |
| 1839 | (bc_v4i32 (loadv2i64 addr:$src2)))))]>; |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1840 | def PACKUSWBrr : PDI<0x67, MRMSrcReg, (ops VR128:$dst, VR128:$src1, |
| 1841 | VR128:$src2), |
| 1842 | "packuswb {$src2, $dst|$dst, $src2}", |
Evan Cheng | 591f740 | 2006-03-29 23:53:14 +0000 | [diff] [blame] | 1843 | [(set VR128:$dst, (v8i16 (int_x86_sse2_packuswb_128 |
| 1844 | VR128:$src1, |
| 1845 | VR128:$src2)))]>; |
Evan Cheng | 60d3fa2 | 2006-04-15 06:10:09 +0000 | [diff] [blame] | 1846 | def PACKUSWBrm : PDI<0x67, MRMSrcMem, (ops VR128:$dst, VR128:$src1, |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1847 | i128mem:$src2), |
| 1848 | "packuswb {$src2, $dst|$dst, $src2}", |
Evan Cheng | 591f740 | 2006-03-29 23:53:14 +0000 | [diff] [blame] | 1849 | [(set VR128:$dst, (v8i16 (int_x86_sse2_packuswb_128 |
| 1850 | VR128:$src1, |
| 1851 | (bc_v8i16 (loadv2i64 addr:$src2)))))]>; |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1852 | } |
| 1853 | |
| 1854 | // Shuffle and unpack instructions |
Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 1855 | def PSHUFDri : PDIi8<0x70, MRMSrcReg, |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1856 | (ops VR128:$dst, VR128:$src1, i8imm:$src2), |
| 1857 | "pshufd {$src2, $src1, $dst|$dst, $src1, $src2}", |
| 1858 | [(set VR128:$dst, (v4i32 (vector_shuffle |
| 1859 | VR128:$src1, (undef), |
| 1860 | PSHUFD_shuffle_mask:$src2)))]>; |
Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 1861 | def PSHUFDmi : PDIi8<0x70, MRMSrcMem, |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1862 | (ops VR128:$dst, i128mem:$src1, i8imm:$src2), |
| 1863 | "pshufd {$src2, $src1, $dst|$dst, $src1, $src2}", |
| 1864 | [(set VR128:$dst, (v4i32 (vector_shuffle |
Evan Cheng | 91b740d | 2006-04-12 17:12:36 +0000 | [diff] [blame] | 1865 | (bc_v4i32 (loadv2i64 addr:$src1)), |
| 1866 | (undef), |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1867 | PSHUFD_shuffle_mask:$src2)))]>; |
| 1868 | |
| 1869 | // SSE2 with ImmT == Imm8 and XS prefix. |
Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 1870 | def PSHUFHWri : Ii8<0x70, MRMSrcReg, |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1871 | (ops VR128:$dst, VR128:$src1, i8imm:$src2), |
| 1872 | "pshufhw {$src2, $src1, $dst|$dst, $src1, $src2}", |
| 1873 | [(set VR128:$dst, (v8i16 (vector_shuffle |
| 1874 | VR128:$src1, (undef), |
| 1875 | PSHUFHW_shuffle_mask:$src2)))]>, |
| 1876 | XS, Requires<[HasSSE2]>; |
Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 1877 | def PSHUFHWmi : Ii8<0x70, MRMSrcMem, |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1878 | (ops VR128:$dst, i128mem:$src1, i8imm:$src2), |
| 1879 | "pshufhw {$src2, $src1, $dst|$dst, $src1, $src2}", |
| 1880 | [(set VR128:$dst, (v8i16 (vector_shuffle |
Evan Cheng | 91b740d | 2006-04-12 17:12:36 +0000 | [diff] [blame] | 1881 | (bc_v8i16 (loadv2i64 addr:$src1)), |
| 1882 | (undef), |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1883 | PSHUFHW_shuffle_mask:$src2)))]>, |
| 1884 | XS, Requires<[HasSSE2]>; |
| 1885 | |
| 1886 | // SSE2 with ImmT == Imm8 and XD prefix. |
Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 1887 | def PSHUFLWri : Ii8<0x70, MRMSrcReg, |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1888 | (ops VR128:$dst, VR128:$src1, i32i8imm:$src2), |
Evan Cheng | 7d9061e | 2006-03-30 19:54:57 +0000 | [diff] [blame] | 1889 | "pshuflw {$src2, $src1, $dst|$dst, $src1, $src2}", |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1890 | [(set VR128:$dst, (v8i16 (vector_shuffle |
| 1891 | VR128:$src1, (undef), |
| 1892 | PSHUFLW_shuffle_mask:$src2)))]>, |
| 1893 | XD, Requires<[HasSSE2]>; |
Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 1894 | def PSHUFLWmi : Ii8<0x70, MRMSrcMem, |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1895 | (ops VR128:$dst, i128mem:$src1, i32i8imm:$src2), |
Evan Cheng | 7d9061e | 2006-03-30 19:54:57 +0000 | [diff] [blame] | 1896 | "pshuflw {$src2, $src1, $dst|$dst, $src1, $src2}", |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1897 | [(set VR128:$dst, (v8i16 (vector_shuffle |
Evan Cheng | 91b740d | 2006-04-12 17:12:36 +0000 | [diff] [blame] | 1898 | (bc_v8i16 (loadv2i64 addr:$src1)), |
| 1899 | (undef), |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1900 | PSHUFLW_shuffle_mask:$src2)))]>, |
| 1901 | XD, Requires<[HasSSE2]>; |
| 1902 | |
| 1903 | let isTwoAddress = 1 in { |
Evan Cheng | c60bd97 | 2006-03-25 09:37:23 +0000 | [diff] [blame] | 1904 | def PUNPCKLBWrr : PDI<0x60, MRMSrcReg, |
| 1905 | (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1906 | "punpcklbw {$src2, $dst|$dst, $src2}", |
Evan Cheng | 0038e59 | 2006-03-28 00:39:58 +0000 | [diff] [blame] | 1907 | [(set VR128:$dst, |
| 1908 | (v16i8 (vector_shuffle VR128:$src1, VR128:$src2, |
| 1909 | UNPCKL_shuffle_mask)))]>; |
Evan Cheng | c60bd97 | 2006-03-25 09:37:23 +0000 | [diff] [blame] | 1910 | def PUNPCKLBWrm : PDI<0x60, MRMSrcMem, |
| 1911 | (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| 1912 | "punpcklbw {$src2, $dst|$dst, $src2}", |
Evan Cheng | 0038e59 | 2006-03-28 00:39:58 +0000 | [diff] [blame] | 1913 | [(set VR128:$dst, |
Evan Cheng | 91b740d | 2006-04-12 17:12:36 +0000 | [diff] [blame] | 1914 | (v16i8 (vector_shuffle VR128:$src1, |
| 1915 | (bc_v16i8 (loadv2i64 addr:$src2)), |
Evan Cheng | 0038e59 | 2006-03-28 00:39:58 +0000 | [diff] [blame] | 1916 | UNPCKL_shuffle_mask)))]>; |
Evan Cheng | c60bd97 | 2006-03-25 09:37:23 +0000 | [diff] [blame] | 1917 | def PUNPCKLWDrr : PDI<0x61, MRMSrcReg, |
| 1918 | (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1919 | "punpcklwd {$src2, $dst|$dst, $src2}", |
Evan Cheng | 0038e59 | 2006-03-28 00:39:58 +0000 | [diff] [blame] | 1920 | [(set VR128:$dst, |
| 1921 | (v8i16 (vector_shuffle VR128:$src1, VR128:$src2, |
| 1922 | UNPCKL_shuffle_mask)))]>; |
Evan Cheng | c60bd97 | 2006-03-25 09:37:23 +0000 | [diff] [blame] | 1923 | def PUNPCKLWDrm : PDI<0x61, MRMSrcMem, |
| 1924 | (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| 1925 | "punpcklwd {$src2, $dst|$dst, $src2}", |
Evan Cheng | 0038e59 | 2006-03-28 00:39:58 +0000 | [diff] [blame] | 1926 | [(set VR128:$dst, |
Evan Cheng | 91b740d | 2006-04-12 17:12:36 +0000 | [diff] [blame] | 1927 | (v8i16 (vector_shuffle VR128:$src1, |
| 1928 | (bc_v8i16 (loadv2i64 addr:$src2)), |
Evan Cheng | 0038e59 | 2006-03-28 00:39:58 +0000 | [diff] [blame] | 1929 | UNPCKL_shuffle_mask)))]>; |
Evan Cheng | c60bd97 | 2006-03-25 09:37:23 +0000 | [diff] [blame] | 1930 | def PUNPCKLDQrr : PDI<0x62, MRMSrcReg, |
| 1931 | (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1932 | "punpckldq {$src2, $dst|$dst, $src2}", |
Evan Cheng | 0038e59 | 2006-03-28 00:39:58 +0000 | [diff] [blame] | 1933 | [(set VR128:$dst, |
| 1934 | (v4i32 (vector_shuffle VR128:$src1, VR128:$src2, |
| 1935 | UNPCKL_shuffle_mask)))]>; |
Evan Cheng | c60bd97 | 2006-03-25 09:37:23 +0000 | [diff] [blame] | 1936 | def PUNPCKLDQrm : PDI<0x62, MRMSrcMem, |
| 1937 | (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| 1938 | "punpckldq {$src2, $dst|$dst, $src2}", |
Evan Cheng | 0038e59 | 2006-03-28 00:39:58 +0000 | [diff] [blame] | 1939 | [(set VR128:$dst, |
Evan Cheng | 91b740d | 2006-04-12 17:12:36 +0000 | [diff] [blame] | 1940 | (v4i32 (vector_shuffle VR128:$src1, |
| 1941 | (bc_v4i32 (loadv2i64 addr:$src2)), |
Evan Cheng | 0038e59 | 2006-03-28 00:39:58 +0000 | [diff] [blame] | 1942 | UNPCKL_shuffle_mask)))]>; |
Evan Cheng | c60bd97 | 2006-03-25 09:37:23 +0000 | [diff] [blame] | 1943 | def PUNPCKLQDQrr : PDI<0x6C, MRMSrcReg, |
| 1944 | (ops VR128:$dst, VR128:$src1, VR128:$src2), |
Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 1945 | "punpcklqdq {$src2, $dst|$dst, $src2}", |
| 1946 | [(set VR128:$dst, |
| 1947 | (v2i64 (vector_shuffle VR128:$src1, VR128:$src2, |
| 1948 | UNPCKL_shuffle_mask)))]>; |
Evan Cheng | c60bd97 | 2006-03-25 09:37:23 +0000 | [diff] [blame] | 1949 | def PUNPCKLQDQrm : PDI<0x6C, MRMSrcMem, |
| 1950 | (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 1951 | "punpcklqdq {$src2, $dst|$dst, $src2}", |
| 1952 | [(set VR128:$dst, |
Evan Cheng | 91b740d | 2006-04-12 17:12:36 +0000 | [diff] [blame] | 1953 | (v2i64 (vector_shuffle VR128:$src1, |
| 1954 | (loadv2i64 addr:$src2), |
Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 1955 | UNPCKL_shuffle_mask)))]>; |
Evan Cheng | c60bd97 | 2006-03-25 09:37:23 +0000 | [diff] [blame] | 1956 | |
| 1957 | def PUNPCKHBWrr : PDI<0x68, MRMSrcReg, |
| 1958 | (ops VR128:$dst, VR128:$src1, VR128:$src2), |
Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 1959 | "punpckhbw {$src2, $dst|$dst, $src2}", |
| 1960 | [(set VR128:$dst, |
| 1961 | (v16i8 (vector_shuffle VR128:$src1, VR128:$src2, |
| 1962 | UNPCKH_shuffle_mask)))]>; |
Evan Cheng | c60bd97 | 2006-03-25 09:37:23 +0000 | [diff] [blame] | 1963 | def PUNPCKHBWrm : PDI<0x68, MRMSrcMem, |
| 1964 | (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 1965 | "punpckhbw {$src2, $dst|$dst, $src2}", |
| 1966 | [(set VR128:$dst, |
Evan Cheng | 91b740d | 2006-04-12 17:12:36 +0000 | [diff] [blame] | 1967 | (v16i8 (vector_shuffle VR128:$src1, |
| 1968 | (bc_v16i8 (loadv2i64 addr:$src2)), |
Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 1969 | UNPCKH_shuffle_mask)))]>; |
Evan Cheng | c60bd97 | 2006-03-25 09:37:23 +0000 | [diff] [blame] | 1970 | def PUNPCKHWDrr : PDI<0x69, MRMSrcReg, |
| 1971 | (ops VR128:$dst, VR128:$src1, VR128:$src2), |
Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 1972 | "punpckhwd {$src2, $dst|$dst, $src2}", |
| 1973 | [(set VR128:$dst, |
| 1974 | (v8i16 (vector_shuffle VR128:$src1, VR128:$src2, |
| 1975 | UNPCKH_shuffle_mask)))]>; |
Evan Cheng | c60bd97 | 2006-03-25 09:37:23 +0000 | [diff] [blame] | 1976 | def PUNPCKHWDrm : PDI<0x69, MRMSrcMem, |
| 1977 | (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 1978 | "punpckhwd {$src2, $dst|$dst, $src2}", |
| 1979 | [(set VR128:$dst, |
Evan Cheng | 91b740d | 2006-04-12 17:12:36 +0000 | [diff] [blame] | 1980 | (v8i16 (vector_shuffle VR128:$src1, |
| 1981 | (bc_v8i16 (loadv2i64 addr:$src2)), |
Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 1982 | UNPCKH_shuffle_mask)))]>; |
Evan Cheng | c60bd97 | 2006-03-25 09:37:23 +0000 | [diff] [blame] | 1983 | def PUNPCKHDQrr : PDI<0x6A, MRMSrcReg, |
| 1984 | (ops VR128:$dst, VR128:$src1, VR128:$src2), |
Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 1985 | "punpckhdq {$src2, $dst|$dst, $src2}", |
| 1986 | [(set VR128:$dst, |
| 1987 | (v4i32 (vector_shuffle VR128:$src1, VR128:$src2, |
| 1988 | UNPCKH_shuffle_mask)))]>; |
Evan Cheng | c60bd97 | 2006-03-25 09:37:23 +0000 | [diff] [blame] | 1989 | def PUNPCKHDQrm : PDI<0x6A, MRMSrcMem, |
| 1990 | (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 1991 | "punpckhdq {$src2, $dst|$dst, $src2}", |
| 1992 | [(set VR128:$dst, |
Evan Cheng | 91b740d | 2006-04-12 17:12:36 +0000 | [diff] [blame] | 1993 | (v4i32 (vector_shuffle VR128:$src1, |
| 1994 | (bc_v4i32 (loadv2i64 addr:$src2)), |
Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 1995 | UNPCKH_shuffle_mask)))]>; |
Evan Cheng | c60bd97 | 2006-03-25 09:37:23 +0000 | [diff] [blame] | 1996 | def PUNPCKHQDQrr : PDI<0x6D, MRMSrcReg, |
| 1997 | (ops VR128:$dst, VR128:$src1, VR128:$src2), |
Evan Cheng | 3d1be07 | 2006-04-25 17:48:41 +0000 | [diff] [blame] | 1998 | "punpckhqdq {$src2, $dst|$dst, $src2}", |
Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 1999 | [(set VR128:$dst, |
| 2000 | (v2i64 (vector_shuffle VR128:$src1, VR128:$src2, |
| 2001 | UNPCKH_shuffle_mask)))]>; |
Evan Cheng | c60bd97 | 2006-03-25 09:37:23 +0000 | [diff] [blame] | 2002 | def PUNPCKHQDQrm : PDI<0x6D, MRMSrcMem, |
| 2003 | (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 2004 | "punpckhqdq {$src2, $dst|$dst, $src2}", |
| 2005 | [(set VR128:$dst, |
Evan Cheng | 91b740d | 2006-04-12 17:12:36 +0000 | [diff] [blame] | 2006 | (v2i64 (vector_shuffle VR128:$src1, |
| 2007 | (loadv2i64 addr:$src2), |
Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 2008 | UNPCKH_shuffle_mask)))]>; |
Evan Cheng | a971f6f | 2006-03-23 01:57:24 +0000 | [diff] [blame] | 2009 | } |
Evan Cheng | 82521dd | 2006-03-21 07:09:35 +0000 | [diff] [blame] | 2010 | |
Evan Cheng | b067a1e | 2006-03-31 19:22:53 +0000 | [diff] [blame] | 2011 | // Extract / Insert |
Evan Cheng | 9ab1ac5 | 2006-04-14 23:32:40 +0000 | [diff] [blame] | 2012 | def PEXTRWri : PDIi8<0xC5, MRMSrcReg, |
Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 2013 | (ops GR32:$dst, VR128:$src1, i32i8imm:$src2), |
Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 2014 | "pextrw {$src2, $src1, $dst|$dst, $src1, $src2}", |
Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 2015 | [(set GR32:$dst, (X86pextrw (v8i16 VR128:$src1), |
Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 2016 | (i32 imm:$src2)))]>; |
Evan Cheng | b067a1e | 2006-03-31 19:22:53 +0000 | [diff] [blame] | 2017 | let isTwoAddress = 1 in { |
Evan Cheng | 9ab1ac5 | 2006-04-14 23:32:40 +0000 | [diff] [blame] | 2018 | def PINSRWrri : PDIi8<0xC4, MRMSrcReg, |
Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 2019 | (ops VR128:$dst, VR128:$src1, GR32:$src2, i32i8imm:$src3), |
Evan Cheng | b067a1e | 2006-03-31 19:22:53 +0000 | [diff] [blame] | 2020 | "pinsrw {$src3, $src2, $dst|$dst, $src2, $src3}", |
Evan Cheng | 653159f | 2006-03-31 21:55:24 +0000 | [diff] [blame] | 2021 | [(set VR128:$dst, (v8i16 (X86pinsrw (v8i16 VR128:$src1), |
Evan Cheng | 015188f | 2006-06-15 08:14:54 +0000 | [diff] [blame] | 2022 | GR32:$src2, (iPTR imm:$src3))))]>; |
Evan Cheng | 9ab1ac5 | 2006-04-14 23:32:40 +0000 | [diff] [blame] | 2023 | def PINSRWrmi : PDIi8<0xC4, MRMSrcMem, |
Evan Cheng | b067a1e | 2006-03-31 19:22:53 +0000 | [diff] [blame] | 2024 | (ops VR128:$dst, VR128:$src1, i16mem:$src2, i32i8imm:$src3), |
| 2025 | "pinsrw {$src3, $src2, $dst|$dst, $src2, $src3}", |
| 2026 | [(set VR128:$dst, |
Evan Cheng | 653159f | 2006-03-31 21:55:24 +0000 | [diff] [blame] | 2027 | (v8i16 (X86pinsrw (v8i16 VR128:$src1), |
Evan Cheng | b067a1e | 2006-03-31 19:22:53 +0000 | [diff] [blame] | 2028 | (i32 (anyext (loadi16 addr:$src2))), |
Evan Cheng | 015188f | 2006-06-15 08:14:54 +0000 | [diff] [blame] | 2029 | (iPTR imm:$src3))))]>; |
Evan Cheng | b067a1e | 2006-03-31 19:22:53 +0000 | [diff] [blame] | 2030 | } |
| 2031 | |
Evan Cheng | 82521dd | 2006-03-21 07:09:35 +0000 | [diff] [blame] | 2032 | //===----------------------------------------------------------------------===// |
Evan Cheng | c653d48 | 2006-03-24 22:28:37 +0000 | [diff] [blame] | 2033 | // Miscellaneous Instructions |
| 2034 | //===----------------------------------------------------------------------===// |
| 2035 | |
Evan Cheng | c5fb2b1 | 2006-03-30 00:33:26 +0000 | [diff] [blame] | 2036 | // Mask creation |
Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 2037 | def MOVMSKPSrr : PSI<0x50, MRMSrcReg, (ops GR32:$dst, VR128:$src), |
Evan Cheng | c5fb2b1 | 2006-03-30 00:33:26 +0000 | [diff] [blame] | 2038 | "movmskps {$src, $dst|$dst, $src}", |
Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 2039 | [(set GR32:$dst, (int_x86_sse_movmsk_ps VR128:$src))]>; |
| 2040 | def MOVMSKPDrr : PSI<0x50, MRMSrcReg, (ops GR32:$dst, VR128:$src), |
Evan Cheng | c5fb2b1 | 2006-03-30 00:33:26 +0000 | [diff] [blame] | 2041 | "movmskpd {$src, $dst|$dst, $src}", |
Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 2042 | [(set GR32:$dst, (int_x86_sse2_movmsk_pd VR128:$src))]>; |
Evan Cheng | c5fb2b1 | 2006-03-30 00:33:26 +0000 | [diff] [blame] | 2043 | |
Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 2044 | def PMOVMSKBrr : PDI<0xD7, MRMSrcReg, (ops GR32:$dst, VR128:$src), |
Evan Cheng | c5fb2b1 | 2006-03-30 00:33:26 +0000 | [diff] [blame] | 2045 | "pmovmskb {$src, $dst|$dst, $src}", |
Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 2046 | [(set GR32:$dst, (int_x86_sse2_pmovmskb_128 VR128:$src))]>; |
Evan Cheng | c5fb2b1 | 2006-03-30 00:33:26 +0000 | [diff] [blame] | 2047 | |
Evan Cheng | fcf5e21 | 2006-04-11 06:57:30 +0000 | [diff] [blame] | 2048 | // Conditional store |
| 2049 | def MASKMOVDQU : PDI<0xF7, RawFrm, (ops VR128:$src, VR128:$mask), |
| 2050 | "maskmovdqu {$mask, $src|$src, $mask}", |
| 2051 | [(int_x86_sse2_maskmov_dqu VR128:$src, VR128:$mask, EDI)]>, |
| 2052 | Imp<[EDI],[]>; |
| 2053 | |
Evan Cheng | ecac9cb | 2006-03-25 06:03:26 +0000 | [diff] [blame] | 2054 | // Prefetching loads |
Evan Cheng | 135c6a9 | 2006-04-11 17:35:57 +0000 | [diff] [blame] | 2055 | def PREFETCHT0 : PSI<0x18, MRM1m, (ops i8mem:$src), |
Evan Cheng | df3c33c | 2006-04-11 18:04:57 +0000 | [diff] [blame] | 2056 | "prefetcht0 $src", []>; |
Evan Cheng | 135c6a9 | 2006-04-11 17:35:57 +0000 | [diff] [blame] | 2057 | def PREFETCHT1 : PSI<0x18, MRM2m, (ops i8mem:$src), |
Evan Cheng | df3c33c | 2006-04-11 18:04:57 +0000 | [diff] [blame] | 2058 | "prefetcht1 $src", []>; |
Evan Cheng | 135c6a9 | 2006-04-11 17:35:57 +0000 | [diff] [blame] | 2059 | def PREFETCHT2 : PSI<0x18, MRM3m, (ops i8mem:$src), |
Evan Cheng | df3c33c | 2006-04-11 18:04:57 +0000 | [diff] [blame] | 2060 | "prefetcht2 $src", []>; |
Evan Cheng | 135c6a9 | 2006-04-11 17:35:57 +0000 | [diff] [blame] | 2061 | def PREFETCHTNTA : PSI<0x18, MRM0m, (ops i8mem:$src), |
Evan Cheng | df3c33c | 2006-04-11 18:04:57 +0000 | [diff] [blame] | 2062 | "prefetchtnta $src", []>; |
Evan Cheng | ecac9cb | 2006-03-25 06:03:26 +0000 | [diff] [blame] | 2063 | |
| 2064 | // Non-temporal stores |
Evan Cheng | fcf5e21 | 2006-04-11 06:57:30 +0000 | [diff] [blame] | 2065 | def MOVNTPSmr : PSI<0x2B, MRMDestMem, (ops i128mem:$dst, VR128:$src), |
| 2066 | "movntps {$src, $dst|$dst, $src}", |
| 2067 | [(int_x86_sse_movnt_ps addr:$dst, VR128:$src)]>; |
| 2068 | def MOVNTPDmr : PDI<0x2B, MRMDestMem, (ops i128mem:$dst, VR128:$src), |
| 2069 | "movntpd {$src, $dst|$dst, $src}", |
| 2070 | [(int_x86_sse2_movnt_pd addr:$dst, VR128:$src)]>; |
| 2071 | def MOVNTDQmr : PDI<0xE7, MRMDestMem, (ops f128mem:$dst, VR128:$src), |
| 2072 | "movntdq {$src, $dst|$dst, $src}", |
| 2073 | [(int_x86_sse2_movnt_dq addr:$dst, VR128:$src)]>; |
Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 2074 | def MOVNTImr : I<0xC3, MRMDestMem, (ops i32mem:$dst, GR32:$src), |
Evan Cheng | fcf5e21 | 2006-04-11 06:57:30 +0000 | [diff] [blame] | 2075 | "movnti {$src, $dst|$dst, $src}", |
Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 2076 | [(int_x86_sse2_movnt_i addr:$dst, GR32:$src)]>, |
Evan Cheng | fcf5e21 | 2006-04-11 06:57:30 +0000 | [diff] [blame] | 2077 | TB, Requires<[HasSSE2]>; |
Evan Cheng | ecac9cb | 2006-03-25 06:03:26 +0000 | [diff] [blame] | 2078 | |
Evan Cheng | f3e1b1d | 2006-04-14 07:43:12 +0000 | [diff] [blame] | 2079 | // Flush cache |
| 2080 | def CLFLUSH : I<0xAE, MRM7m, (ops i8mem:$src), |
| 2081 | "clflush $src", [(int_x86_sse2_clflush addr:$src)]>, |
| 2082 | TB, Requires<[HasSSE2]>; |
| 2083 | |
| 2084 | // Load, store, and memory fence |
Evan Cheng | ecac9cb | 2006-03-25 06:03:26 +0000 | [diff] [blame] | 2085 | def SFENCE : I<0xAE, MRM7m, (ops), |
Evan Cheng | 135c6a9 | 2006-04-11 17:35:57 +0000 | [diff] [blame] | 2086 | "sfence", [(int_x86_sse_sfence)]>, TB, Requires<[HasSSE1]>; |
Evan Cheng | f3e1b1d | 2006-04-14 07:43:12 +0000 | [diff] [blame] | 2087 | def LFENCE : I<0xAE, MRM5m, (ops), |
| 2088 | "lfence", [(int_x86_sse2_lfence)]>, TB, Requires<[HasSSE2]>; |
| 2089 | def MFENCE : I<0xAE, MRM6m, (ops), |
| 2090 | "mfence", [(int_x86_sse2_mfence)]>, TB, Requires<[HasSSE2]>; |
Evan Cheng | ecac9cb | 2006-03-25 06:03:26 +0000 | [diff] [blame] | 2091 | |
Evan Cheng | 372db54 | 2006-04-08 00:47:44 +0000 | [diff] [blame] | 2092 | // MXCSR register |
Evan Cheng | f3e1b1d | 2006-04-14 07:43:12 +0000 | [diff] [blame] | 2093 | def LDMXCSR : I<0xAE, MRM5m, (ops i32mem:$src), |
Evan Cheng | 372db54 | 2006-04-08 00:47:44 +0000 | [diff] [blame] | 2094 | "ldmxcsr $src", |
| 2095 | [(int_x86_sse_ldmxcsr addr:$src)]>, TB, Requires<[HasSSE1]>; |
| 2096 | def STMXCSR : I<0xAE, MRM3m, (ops i32mem:$dst), |
| 2097 | "stmxcsr $dst", |
| 2098 | [(int_x86_sse_stmxcsr addr:$dst)]>, TB, Requires<[HasSSE1]>; |
Evan Cheng | c653d48 | 2006-03-24 22:28:37 +0000 | [diff] [blame] | 2099 | |
Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 2100 | // Thread synchronization |
| 2101 | def MONITOR : I<0xC8, RawFrm, (ops), "monitor", |
| 2102 | [(int_x86_sse3_monitor EAX, ECX, EDX)]>, |
| 2103 | TB, Requires<[HasSSE3]>; |
| 2104 | def MWAIT : I<0xC9, RawFrm, (ops), "mwait", |
| 2105 | [(int_x86_sse3_mwait ECX, EAX)]>, |
| 2106 | TB, Requires<[HasSSE3]>; |
| 2107 | |
Evan Cheng | c653d48 | 2006-03-24 22:28:37 +0000 | [diff] [blame] | 2108 | //===----------------------------------------------------------------------===// |
Evan Cheng | 82521dd | 2006-03-21 07:09:35 +0000 | [diff] [blame] | 2109 | // Alias Instructions |
| 2110 | //===----------------------------------------------------------------------===// |
| 2111 | |
Evan Cheng | ffea91e | 2006-03-26 09:53:12 +0000 | [diff] [blame] | 2112 | // Alias instructions that map zero vector to pxor / xorp* for sse. |
Evan Cheng | 386031a | 2006-03-24 07:29:27 +0000 | [diff] [blame] | 2113 | // FIXME: remove when we can teach regalloc that xor reg, reg is ok. |
Evan Cheng | 775ff18 | 2006-06-29 18:04:54 +0000 | [diff] [blame] | 2114 | def V_SET0 : PSI<0x57, MRMInitReg, (ops VR128:$dst), |
| 2115 | "xorps $dst, $dst", |
| 2116 | [(set VR128:$dst, (v4f32 immAllZerosV))]>; |
Evan Cheng | 386031a | 2006-03-24 07:29:27 +0000 | [diff] [blame] | 2117 | |
Evan Cheng | a0b3afb | 2006-03-27 07:00:16 +0000 | [diff] [blame] | 2118 | def V_SETALLONES : PDI<0x76, MRMInitReg, (ops VR128:$dst), |
| 2119 | "pcmpeqd $dst, $dst", |
| 2120 | [(set VR128:$dst, (v2f64 immAllOnesV))]>; |
| 2121 | |
Evan Cheng | 11e15b3 | 2006-04-03 20:53:28 +0000 | [diff] [blame] | 2122 | // FR32 / FR64 to 128-bit vector conversion. |
| 2123 | def MOVSS2PSrr : SSI<0x10, MRMSrcReg, (ops VR128:$dst, FR32:$src), |
| 2124 | "movss {$src, $dst|$dst, $src}", |
| 2125 | [(set VR128:$dst, |
| 2126 | (v4f32 (scalar_to_vector FR32:$src)))]>; |
| 2127 | def MOVSS2PSrm : SSI<0x10, MRMSrcMem, (ops VR128:$dst, f32mem:$src), |
| 2128 | "movss {$src, $dst|$dst, $src}", |
| 2129 | [(set VR128:$dst, |
| 2130 | (v4f32 (scalar_to_vector (loadf32 addr:$src))))]>; |
| 2131 | def MOVSD2PDrr : SDI<0x10, MRMSrcReg, (ops VR128:$dst, FR64:$src), |
| 2132 | "movsd {$src, $dst|$dst, $src}", |
| 2133 | [(set VR128:$dst, |
| 2134 | (v2f64 (scalar_to_vector FR64:$src)))]>; |
| 2135 | def MOVSD2PDrm : SDI<0x10, MRMSrcMem, (ops VR128:$dst, f64mem:$src), |
| 2136 | "movsd {$src, $dst|$dst, $src}", |
| 2137 | [(set VR128:$dst, |
| 2138 | (v2f64 (scalar_to_vector (loadf64 addr:$src))))]>; |
| 2139 | |
Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 2140 | def MOVDI2PDIrr : PDI<0x6E, MRMSrcReg, (ops VR128:$dst, GR32:$src), |
Evan Cheng | 11e15b3 | 2006-04-03 20:53:28 +0000 | [diff] [blame] | 2141 | "movd {$src, $dst|$dst, $src}", |
| 2142 | [(set VR128:$dst, |
Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 2143 | (v4i32 (scalar_to_vector GR32:$src)))]>; |
Evan Cheng | 11e15b3 | 2006-04-03 20:53:28 +0000 | [diff] [blame] | 2144 | def MOVDI2PDIrm : PDI<0x6E, MRMSrcMem, (ops VR128:$dst, i32mem:$src), |
| 2145 | "movd {$src, $dst|$dst, $src}", |
| 2146 | [(set VR128:$dst, |
| 2147 | (v4i32 (scalar_to_vector (loadi32 addr:$src))))]>; |
| 2148 | // SSE2 instructions with XS prefix |
| 2149 | def MOVQI2PQIrr : I<0x7E, MRMSrcReg, (ops VR128:$dst, VR64:$src), |
| 2150 | "movq {$src, $dst|$dst, $src}", |
| 2151 | [(set VR128:$dst, |
| 2152 | (v2i64 (scalar_to_vector VR64:$src)))]>, XS, |
| 2153 | Requires<[HasSSE2]>; |
| 2154 | def MOVQI2PQIrm : I<0x7E, MRMSrcMem, (ops VR128:$dst, i64mem:$src), |
| 2155 | "movq {$src, $dst|$dst, $src}", |
| 2156 | [(set VR128:$dst, |
| 2157 | (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>, XS, |
| 2158 | Requires<[HasSSE2]>; |
| 2159 | // FIXME: may not be able to eliminate this movss with coalescing the src and |
| 2160 | // dest register classes are different. We really want to write this pattern |
| 2161 | // like this: |
Evan Cheng | 015188f | 2006-06-15 08:14:54 +0000 | [diff] [blame] | 2162 | // def : Pat<(f32 (vector_extract (v4f32 VR128:$src), (iPTR 0))), |
Evan Cheng | 11e15b3 | 2006-04-03 20:53:28 +0000 | [diff] [blame] | 2163 | // (f32 FR32:$src)>; |
| 2164 | def MOVPS2SSrr : SSI<0x10, MRMSrcReg, (ops FR32:$dst, VR128:$src), |
| 2165 | "movss {$src, $dst|$dst, $src}", |
| 2166 | [(set FR32:$dst, (vector_extract (v4f32 VR128:$src), |
Evan Cheng | 015188f | 2006-06-15 08:14:54 +0000 | [diff] [blame] | 2167 | (iPTR 0)))]>; |
Evan Cheng | 85c0965 | 2006-04-06 23:53:29 +0000 | [diff] [blame] | 2168 | def MOVPS2SSmr : SSI<0x11, MRMDestMem, (ops f32mem:$dst, VR128:$src), |
Evan Cheng | 11e15b3 | 2006-04-03 20:53:28 +0000 | [diff] [blame] | 2169 | "movss {$src, $dst|$dst, $src}", |
| 2170 | [(store (f32 (vector_extract (v4f32 VR128:$src), |
Evan Cheng | 015188f | 2006-06-15 08:14:54 +0000 | [diff] [blame] | 2171 | (iPTR 0))), addr:$dst)]>; |
Evan Cheng | 11e15b3 | 2006-04-03 20:53:28 +0000 | [diff] [blame] | 2172 | def MOVPD2SDrr : SDI<0x10, MRMSrcReg, (ops FR64:$dst, VR128:$src), |
| 2173 | "movsd {$src, $dst|$dst, $src}", |
| 2174 | [(set FR64:$dst, (vector_extract (v2f64 VR128:$src), |
Evan Cheng | 015188f | 2006-06-15 08:14:54 +0000 | [diff] [blame] | 2175 | (iPTR 0)))]>; |
Evan Cheng | fb2a3b2 | 2006-04-18 21:29:08 +0000 | [diff] [blame] | 2176 | def MOVPD2SDmr : SDI<0x11, MRMDestMem, (ops f64mem:$dst, VR128:$src), |
| 2177 | "movsd {$src, $dst|$dst, $src}", |
| 2178 | [(store (f64 (vector_extract (v2f64 VR128:$src), |
Evan Cheng | 015188f | 2006-06-15 08:14:54 +0000 | [diff] [blame] | 2179 | (iPTR 0))), addr:$dst)]>; |
Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 2180 | def MOVPDI2DIrr : PDI<0x7E, MRMDestReg, (ops GR32:$dst, VR128:$src), |
Evan Cheng | 11e15b3 | 2006-04-03 20:53:28 +0000 | [diff] [blame] | 2181 | "movd {$src, $dst|$dst, $src}", |
Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 2182 | [(set GR32:$dst, (vector_extract (v4i32 VR128:$src), |
Evan Cheng | 015188f | 2006-06-15 08:14:54 +0000 | [diff] [blame] | 2183 | (iPTR 0)))]>; |
Evan Cheng | 11e15b3 | 2006-04-03 20:53:28 +0000 | [diff] [blame] | 2184 | def MOVPDI2DImr : PDI<0x7E, MRMDestMem, (ops i32mem:$dst, VR128:$src), |
| 2185 | "movd {$src, $dst|$dst, $src}", |
| 2186 | [(store (i32 (vector_extract (v4i32 VR128:$src), |
Evan Cheng | 015188f | 2006-06-15 08:14:54 +0000 | [diff] [blame] | 2187 | (iPTR 0))), addr:$dst)]>; |
Evan Cheng | 11e15b3 | 2006-04-03 20:53:28 +0000 | [diff] [blame] | 2188 | |
| 2189 | // Move to lower bits of a VR128, leaving upper bits alone. |
Evan Cheng | bc4832b | 2006-03-24 23:15:12 +0000 | [diff] [blame] | 2190 | // Three operand (but two address) aliases. |
| 2191 | let isTwoAddress = 1 in { |
Evan Cheng | 11e15b3 | 2006-04-03 20:53:28 +0000 | [diff] [blame] | 2192 | def MOVLSS2PSrr : SSI<0x10, MRMSrcReg, (ops VR128:$dst, VR128:$src1, FR32:$src2), |
Evan Cheng | bc4832b | 2006-03-24 23:15:12 +0000 | [diff] [blame] | 2193 | "movss {$src2, $dst|$dst, $src2}", []>; |
Evan Cheng | 11e15b3 | 2006-04-03 20:53:28 +0000 | [diff] [blame] | 2194 | def MOVLSD2PDrr : SDI<0x10, MRMSrcReg, (ops VR128:$dst, VR128:$src1, FR64:$src2), |
Evan Cheng | bc4832b | 2006-03-24 23:15:12 +0000 | [diff] [blame] | 2195 | "movsd {$src2, $dst|$dst, $src2}", []>; |
Evan Cheng | d6d1cbd | 2006-04-11 00:19:04 +0000 | [diff] [blame] | 2196 | |
Evan Cheng | fd111b5 | 2006-04-19 21:15:24 +0000 | [diff] [blame] | 2197 | let AddedComplexity = 20 in { |
Evan Cheng | d6d1cbd | 2006-04-11 00:19:04 +0000 | [diff] [blame] | 2198 | def MOVLPSrr : SSI<0x10, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 2199 | "movss {$src2, $dst|$dst, $src2}", |
| 2200 | [(set VR128:$dst, |
| 2201 | (v4f32 (vector_shuffle VR128:$src1, VR128:$src2, |
Evan Cheng | 017dcc6 | 2006-04-21 01:05:10 +0000 | [diff] [blame] | 2202 | MOVL_shuffle_mask)))]>; |
Evan Cheng | d6d1cbd | 2006-04-11 00:19:04 +0000 | [diff] [blame] | 2203 | def MOVLPDrr : SDI<0x10, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 2204 | "movsd {$src2, $dst|$dst, $src2}", |
| 2205 | [(set VR128:$dst, |
| 2206 | (v2f64 (vector_shuffle VR128:$src1, VR128:$src2, |
Evan Cheng | 017dcc6 | 2006-04-21 01:05:10 +0000 | [diff] [blame] | 2207 | MOVL_shuffle_mask)))]>; |
Evan Cheng | bc4832b | 2006-03-24 23:15:12 +0000 | [diff] [blame] | 2208 | } |
Evan Cheng | fd111b5 | 2006-04-19 21:15:24 +0000 | [diff] [blame] | 2209 | } |
Evan Cheng | 82521dd | 2006-03-21 07:09:35 +0000 | [diff] [blame] | 2210 | |
Evan Cheng | 397edef | 2006-04-11 22:28:25 +0000 | [diff] [blame] | 2211 | // Store / copy lower 64-bits of a XMM register. |
| 2212 | def MOVLQ128mr : PDI<0xD6, MRMDestMem, (ops i64mem:$dst, VR128:$src), |
| 2213 | "movq {$src, $dst|$dst, $src}", |
| 2214 | [(int_x86_sse2_storel_dq addr:$dst, VR128:$src)]>; |
| 2215 | |
Evan Cheng | 11e15b3 | 2006-04-03 20:53:28 +0000 | [diff] [blame] | 2216 | // Move to lower bits of a VR128 and zeroing upper bits. |
Evan Cheng | bc4832b | 2006-03-24 23:15:12 +0000 | [diff] [blame] | 2217 | // Loading from memory automatically zeroing upper bits. |
Evan Cheng | 017dcc6 | 2006-04-21 01:05:10 +0000 | [diff] [blame] | 2218 | let AddedComplexity = 20 in { |
Evan Cheng | 11e15b3 | 2006-04-03 20:53:28 +0000 | [diff] [blame] | 2219 | def MOVZSS2PSrm : SSI<0x10, MRMSrcMem, (ops VR128:$dst, f32mem:$src), |
Evan Cheng | bc4832b | 2006-03-24 23:15:12 +0000 | [diff] [blame] | 2220 | "movss {$src, $dst|$dst, $src}", |
Evan Cheng | 017dcc6 | 2006-04-21 01:05:10 +0000 | [diff] [blame] | 2221 | [(set VR128:$dst, (v4f32 (vector_shuffle immAllZerosV, |
| 2222 | (v4f32 (scalar_to_vector (loadf32 addr:$src))), |
| 2223 | MOVL_shuffle_mask)))]>; |
Evan Cheng | 11e15b3 | 2006-04-03 20:53:28 +0000 | [diff] [blame] | 2224 | def MOVZSD2PDrm : SDI<0x10, MRMSrcMem, (ops VR128:$dst, f64mem:$src), |
Evan Cheng | bc4832b | 2006-03-24 23:15:12 +0000 | [diff] [blame] | 2225 | "movsd {$src, $dst|$dst, $src}", |
Evan Cheng | 017dcc6 | 2006-04-21 01:05:10 +0000 | [diff] [blame] | 2226 | [(set VR128:$dst, (v2f64 (vector_shuffle immAllZerosV, |
| 2227 | (v2f64 (scalar_to_vector (loadf64 addr:$src))), |
| 2228 | MOVL_shuffle_mask)))]>; |
| 2229 | // movd / movq to XMM register zero-extends |
Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 2230 | def MOVZDI2PDIrr : PDI<0x6E, MRMSrcReg, (ops VR128:$dst, GR32:$src), |
Evan Cheng | 017dcc6 | 2006-04-21 01:05:10 +0000 | [diff] [blame] | 2231 | "movd {$src, $dst|$dst, $src}", |
| 2232 | [(set VR128:$dst, (v4i32 (vector_shuffle immAllZerosV, |
Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 2233 | (v4i32 (scalar_to_vector GR32:$src)), |
Evan Cheng | 017dcc6 | 2006-04-21 01:05:10 +0000 | [diff] [blame] | 2234 | MOVL_shuffle_mask)))]>; |
Evan Cheng | 11e15b3 | 2006-04-03 20:53:28 +0000 | [diff] [blame] | 2235 | def MOVZDI2PDIrm : PDI<0x6E, MRMSrcMem, (ops VR128:$dst, i32mem:$src), |
| 2236 | "movd {$src, $dst|$dst, $src}", |
Evan Cheng | 017dcc6 | 2006-04-21 01:05:10 +0000 | [diff] [blame] | 2237 | [(set VR128:$dst, (v4i32 (vector_shuffle immAllZerosV, |
| 2238 | (v4i32 (scalar_to_vector (loadi32 addr:$src))), |
| 2239 | MOVL_shuffle_mask)))]>; |
Evan Cheng | a7fc642 | 2006-04-24 23:34:56 +0000 | [diff] [blame] | 2240 | // Moving from XMM to XMM but still clear upper 64 bits. |
| 2241 | def MOVZQI2PQIrr : I<0x7E, MRMSrcReg, (ops VR128:$dst, VR128:$src), |
| 2242 | "movq {$src, $dst|$dst, $src}", |
| 2243 | [(set VR128:$dst, (int_x86_sse2_movl_dq VR128:$src))]>, |
| 2244 | XS, Requires<[HasSSE2]>; |
| 2245 | def MOVZQI2PQIrm : I<0x7E, MRMSrcMem, (ops VR128:$dst, i64mem:$src), |
| 2246 | "movq {$src, $dst|$dst, $src}", |
| 2247 | [(set VR128:$dst, (int_x86_sse2_movl_dq |
| 2248 | (bc_v4i32 (loadv2i64 addr:$src))))]>, |
| 2249 | XS, Requires<[HasSSE2]>; |
Evan Cheng | 017dcc6 | 2006-04-21 01:05:10 +0000 | [diff] [blame] | 2250 | } |
Evan Cheng | 48090aa | 2006-03-21 23:01:21 +0000 | [diff] [blame] | 2251 | |
| 2252 | //===----------------------------------------------------------------------===// |
| 2253 | // Non-Instruction Patterns |
| 2254 | //===----------------------------------------------------------------------===// |
| 2255 | |
| 2256 | // 128-bit vector undef's. |
| 2257 | def : Pat<(v2f64 (undef)), (IMPLICIT_DEF_VR128)>, Requires<[HasSSE2]>; |
| 2258 | def : Pat<(v16i8 (undef)), (IMPLICIT_DEF_VR128)>, Requires<[HasSSE2]>; |
| 2259 | def : Pat<(v8i16 (undef)), (IMPLICIT_DEF_VR128)>, Requires<[HasSSE2]>; |
| 2260 | def : Pat<(v4i32 (undef)), (IMPLICIT_DEF_VR128)>, Requires<[HasSSE2]>; |
| 2261 | def : Pat<(v2i64 (undef)), (IMPLICIT_DEF_VR128)>, Requires<[HasSSE2]>; |
| 2262 | |
Evan Cheng | ffea91e | 2006-03-26 09:53:12 +0000 | [diff] [blame] | 2263 | // 128-bit vector all zero's. |
Evan Cheng | 775ff18 | 2006-06-29 18:04:54 +0000 | [diff] [blame] | 2264 | def : Pat<(v16i8 immAllZerosV), (V_SET0)>, Requires<[HasSSE2]>; |
| 2265 | def : Pat<(v8i16 immAllZerosV), (V_SET0)>, Requires<[HasSSE2]>; |
| 2266 | def : Pat<(v4i32 immAllZerosV), (V_SET0)>, Requires<[HasSSE2]>; |
| 2267 | def : Pat<(v2i64 immAllZerosV), (V_SET0)>, Requires<[HasSSE2]>; |
| 2268 | def : Pat<(v2f64 immAllZerosV), (V_SET0)>, Requires<[HasSSE2]>; |
Evan Cheng | ffea91e | 2006-03-26 09:53:12 +0000 | [diff] [blame] | 2269 | |
Evan Cheng | a0b3afb | 2006-03-27 07:00:16 +0000 | [diff] [blame] | 2270 | // 128-bit vector all one's. |
Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 2271 | def : Pat<(v16i8 immAllOnesV), (V_SETALLONES)>, Requires<[HasSSE2]>; |
| 2272 | def : Pat<(v8i16 immAllOnesV), (V_SETALLONES)>, Requires<[HasSSE2]>; |
| 2273 | def : Pat<(v4i32 immAllOnesV), (V_SETALLONES)>, Requires<[HasSSE2]>; |
| 2274 | def : Pat<(v2i64 immAllOnesV), (V_SETALLONES)>, Requires<[HasSSE2]>; |
| 2275 | def : Pat<(v4f32 immAllOnesV), (V_SETALLONES)>, Requires<[HasSSE1]>; |
Evan Cheng | a0b3afb | 2006-03-27 07:00:16 +0000 | [diff] [blame] | 2276 | |
Evan Cheng | 48090aa | 2006-03-21 23:01:21 +0000 | [diff] [blame] | 2277 | // Store 128-bit integer vector values. |
Evan Cheng | 24dc1f5 | 2006-03-23 07:44:07 +0000 | [diff] [blame] | 2278 | def : Pat<(store (v16i8 VR128:$src), addr:$dst), |
Evan Cheng | ffea91e | 2006-03-26 09:53:12 +0000 | [diff] [blame] | 2279 | (MOVDQAmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>; |
Evan Cheng | 24dc1f5 | 2006-03-23 07:44:07 +0000 | [diff] [blame] | 2280 | def : Pat<(store (v8i16 VR128:$src), addr:$dst), |
Evan Cheng | ffea91e | 2006-03-26 09:53:12 +0000 | [diff] [blame] | 2281 | (MOVDQAmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>; |
Evan Cheng | 24dc1f5 | 2006-03-23 07:44:07 +0000 | [diff] [blame] | 2282 | def : Pat<(store (v4i32 VR128:$src), addr:$dst), |
Evan Cheng | ffea91e | 2006-03-26 09:53:12 +0000 | [diff] [blame] | 2283 | (MOVDQAmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>; |
Evan Cheng | 48090aa | 2006-03-21 23:01:21 +0000 | [diff] [blame] | 2284 | |
Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 2285 | // Scalar to v8i16 / v16i8. The source may be a GR32, but only the lower 8 or |
Evan Cheng | 48090aa | 2006-03-21 23:01:21 +0000 | [diff] [blame] | 2286 | // 16-bits matter. |
Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 2287 | def : Pat<(v8i16 (X86s2vec GR32:$src)), (MOVDI2PDIrr GR32:$src)>, |
Evan Cheng | ffea91e | 2006-03-26 09:53:12 +0000 | [diff] [blame] | 2288 | Requires<[HasSSE2]>; |
Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 2289 | def : Pat<(v16i8 (X86s2vec GR32:$src)), (MOVDI2PDIrr GR32:$src)>, |
Evan Cheng | ffea91e | 2006-03-26 09:53:12 +0000 | [diff] [blame] | 2290 | Requires<[HasSSE2]>; |
Evan Cheng | 48090aa | 2006-03-21 23:01:21 +0000 | [diff] [blame] | 2291 | |
Evan Cheng | 2c0dbd0 | 2006-03-24 02:58:06 +0000 | [diff] [blame] | 2292 | // bit_convert |
Evan Cheng | 475aecf | 2006-03-29 03:04:49 +0000 | [diff] [blame] | 2293 | def : Pat<(v2i64 (bitconvert (v4i32 VR128:$src))), (v2i64 VR128:$src)>, |
| 2294 | Requires<[HasSSE2]>; |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 2295 | def : Pat<(v2i64 (bitconvert (v8i16 VR128:$src))), (v2i64 VR128:$src)>, |
| 2296 | Requires<[HasSSE2]>; |
| 2297 | def : Pat<(v2i64 (bitconvert (v16i8 VR128:$src))), (v2i64 VR128:$src)>, |
| 2298 | Requires<[HasSSE2]>; |
Evan Cheng | 664ade7 | 2006-04-07 21:20:58 +0000 | [diff] [blame] | 2299 | def : Pat<(v2i64 (bitconvert (v2f64 VR128:$src))), (v2i64 VR128:$src)>, |
| 2300 | Requires<[HasSSE2]>; |
| 2301 | def : Pat<(v2i64 (bitconvert (v4f32 VR128:$src))), (v2i64 VR128:$src)>, |
| 2302 | Requires<[HasSSE2]>; |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 2303 | def : Pat<(v4i32 (bitconvert (v2i64 VR128:$src))), (v4i32 VR128:$src)>, |
| 2304 | Requires<[HasSSE2]>; |
| 2305 | def : Pat<(v4i32 (bitconvert (v8i16 VR128:$src))), (v4i32 VR128:$src)>, |
| 2306 | Requires<[HasSSE2]>; |
| 2307 | def : Pat<(v4i32 (bitconvert (v16i8 VR128:$src))), (v4i32 VR128:$src)>, |
| 2308 | Requires<[HasSSE2]>; |
Evan Cheng | 664ade7 | 2006-04-07 21:20:58 +0000 | [diff] [blame] | 2309 | def : Pat<(v4i32 (bitconvert (v2f64 VR128:$src))), (v4i32 VR128:$src)>, |
| 2310 | Requires<[HasSSE2]>; |
| 2311 | def : Pat<(v4i32 (bitconvert (v4f32 VR128:$src))), (v4i32 VR128:$src)>, |
| 2312 | Requires<[HasSSE2]>; |
Chris Lattner | a973993 | 2006-06-20 00:12:37 +0000 | [diff] [blame] | 2313 | def : Pat<(v8i16 (bitconvert (v2i64 VR128:$src))), (v8i16 VR128:$src)>, |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 2314 | Requires<[HasSSE2]>; |
Chris Lattner | a973993 | 2006-06-20 00:12:37 +0000 | [diff] [blame] | 2315 | def : Pat<(v8i16 (bitconvert (v4i32 VR128:$src))), (v8i16 VR128:$src)>, |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 2316 | Requires<[HasSSE2]>; |
Chris Lattner | a973993 | 2006-06-20 00:12:37 +0000 | [diff] [blame] | 2317 | def : Pat<(v8i16 (bitconvert (v16i8 VR128:$src))), (v8i16 VR128:$src)>, |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 2318 | Requires<[HasSSE2]>; |
Evan Cheng | 664ade7 | 2006-04-07 21:20:58 +0000 | [diff] [blame] | 2319 | def : Pat<(v8i16 (bitconvert (v2f64 VR128:$src))), (v8i16 VR128:$src)>, |
| 2320 | Requires<[HasSSE2]>; |
| 2321 | def : Pat<(v8i16 (bitconvert (v4f32 VR128:$src))), (v8i16 VR128:$src)>, |
| 2322 | Requires<[HasSSE2]>; |
Chris Lattner | a973993 | 2006-06-20 00:12:37 +0000 | [diff] [blame] | 2323 | def : Pat<(v16i8 (bitconvert (v2i64 VR128:$src))), (v16i8 VR128:$src)>, |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 2324 | Requires<[HasSSE2]>; |
Chris Lattner | a973993 | 2006-06-20 00:12:37 +0000 | [diff] [blame] | 2325 | def : Pat<(v16i8 (bitconvert (v4i32 VR128:$src))), (v16i8 VR128:$src)>, |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 2326 | Requires<[HasSSE2]>; |
Chris Lattner | a973993 | 2006-06-20 00:12:37 +0000 | [diff] [blame] | 2327 | def : Pat<(v16i8 (bitconvert (v8i16 VR128:$src))), (v16i8 VR128:$src)>, |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 2328 | Requires<[HasSSE2]>; |
Evan Cheng | 664ade7 | 2006-04-07 21:20:58 +0000 | [diff] [blame] | 2329 | def : Pat<(v16i8 (bitconvert (v2f64 VR128:$src))), (v16i8 VR128:$src)>, |
| 2330 | Requires<[HasSSE2]>; |
| 2331 | def : Pat<(v16i8 (bitconvert (v4f32 VR128:$src))), (v16i8 VR128:$src)>, |
| 2332 | Requires<[HasSSE2]>; |
| 2333 | def : Pat<(v4f32 (bitconvert (v2i64 VR128:$src))), (v4f32 VR128:$src)>, |
Evan Cheng | ffea91e | 2006-03-26 09:53:12 +0000 | [diff] [blame] | 2334 | Requires<[HasSSE2]>; |
| 2335 | def : Pat<(v4f32 (bitconvert (v4i32 VR128:$src))), (v4f32 VR128:$src)>, |
| 2336 | Requires<[HasSSE2]>; |
Evan Cheng | 664ade7 | 2006-04-07 21:20:58 +0000 | [diff] [blame] | 2337 | def : Pat<(v4f32 (bitconvert (v8i16 VR128:$src))), (v4f32 VR128:$src)>, |
| 2338 | Requires<[HasSSE2]>; |
| 2339 | def : Pat<(v4f32 (bitconvert (v16i8 VR128:$src))), (v4f32 VR128:$src)>, |
| 2340 | Requires<[HasSSE2]>; |
Evan Cheng | 5ced1d8 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 2341 | def : Pat<(v4f32 (bitconvert (v2f64 VR128:$src))), (v4f32 VR128:$src)>, |
| 2342 | Requires<[HasSSE2]>; |
Evan Cheng | 664ade7 | 2006-04-07 21:20:58 +0000 | [diff] [blame] | 2343 | def : Pat<(v2f64 (bitconvert (v2i64 VR128:$src))), (v2f64 VR128:$src)>, |
| 2344 | Requires<[HasSSE2]>; |
| 2345 | def : Pat<(v2f64 (bitconvert (v4i32 VR128:$src))), (v2f64 VR128:$src)>, |
| 2346 | Requires<[HasSSE2]>; |
| 2347 | def : Pat<(v2f64 (bitconvert (v8i16 VR128:$src))), (v2f64 VR128:$src)>, |
| 2348 | Requires<[HasSSE2]>; |
| 2349 | def : Pat<(v2f64 (bitconvert (v16i8 VR128:$src))), (v2f64 VR128:$src)>, |
| 2350 | Requires<[HasSSE2]>; |
| 2351 | def : Pat<(v2f64 (bitconvert (v4f32 VR128:$src))), (v2f64 VR128:$src)>, |
| 2352 | Requires<[HasSSE2]>; |
Evan Cheng | b9df0ca | 2006-03-22 02:53:00 +0000 | [diff] [blame] | 2353 | |
Evan Cheng | 017dcc6 | 2006-04-21 01:05:10 +0000 | [diff] [blame] | 2354 | // Move scalar to XMM zero-extended |
| 2355 | // movd to XMM register zero-extends |
| 2356 | let AddedComplexity = 20 in { |
| 2357 | def : Pat<(v8i16 (vector_shuffle immAllZerosV, |
Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 2358 | (v8i16 (X86s2vec GR32:$src)), MOVL_shuffle_mask)), |
Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 2359 | (MOVZDI2PDIrr GR32:$src)>, Requires<[HasSSE2]>; |
Evan Cheng | 017dcc6 | 2006-04-21 01:05:10 +0000 | [diff] [blame] | 2360 | def : Pat<(v16i8 (vector_shuffle immAllZerosV, |
Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 2361 | (v16i8 (X86s2vec GR32:$src)), MOVL_shuffle_mask)), |
Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 2362 | (MOVZDI2PDIrr GR32:$src)>, Requires<[HasSSE2]>; |
Evan Cheng | 017dcc6 | 2006-04-21 01:05:10 +0000 | [diff] [blame] | 2363 | // Zeroing a VR128 then do a MOVS{S|D} to the lower bits. |
| 2364 | def : Pat<(v2f64 (vector_shuffle immAllZerosV, |
| 2365 | (v2f64 (scalar_to_vector FR64:$src)), MOVL_shuffle_mask)), |
Evan Cheng | 775ff18 | 2006-06-29 18:04:54 +0000 | [diff] [blame] | 2366 | (MOVLSD2PDrr (V_SET0), FR64:$src)>, Requires<[HasSSE2]>; |
Evan Cheng | 017dcc6 | 2006-04-21 01:05:10 +0000 | [diff] [blame] | 2367 | def : Pat<(v4f32 (vector_shuffle immAllZerosV, |
| 2368 | (v4f32 (scalar_to_vector FR32:$src)), MOVL_shuffle_mask)), |
Evan Cheng | 775ff18 | 2006-06-29 18:04:54 +0000 | [diff] [blame] | 2369 | (MOVLSS2PSrr (V_SET0), FR32:$src)>, Requires<[HasSSE2]>; |
Evan Cheng | 017dcc6 | 2006-04-21 01:05:10 +0000 | [diff] [blame] | 2370 | } |
Evan Cheng | bc4832b | 2006-03-24 23:15:12 +0000 | [diff] [blame] | 2371 | |
Evan Cheng | b9df0ca | 2006-03-22 02:53:00 +0000 | [diff] [blame] | 2372 | // Splat v2f64 / v2i64 |
Evan Cheng | fd111b5 | 2006-04-19 21:15:24 +0000 | [diff] [blame] | 2373 | let AddedComplexity = 10 in { |
Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 2374 | def : Pat<(vector_shuffle (v2f64 VR128:$src), (undef), SSE_splat_v2_mask:$sm), |
Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 2375 | (UNPCKLPDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>; |
Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 2376 | def : Pat<(vector_shuffle (v2i64 VR128:$src), (undef), SSE_splat_v2_mask:$sm), |
Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 2377 | (PUNPCKLQDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>; |
Evan Cheng | fd111b5 | 2006-04-19 21:15:24 +0000 | [diff] [blame] | 2378 | } |
Evan Cheng | 475aecf | 2006-03-29 03:04:49 +0000 | [diff] [blame] | 2379 | |
Evan Cheng | 691c923 | 2006-03-29 19:02:40 +0000 | [diff] [blame] | 2380 | // Splat v4f32 |
| 2381 | def : Pat<(vector_shuffle (v4f32 VR128:$src), (undef), SSE_splat_mask:$sm), |
Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 2382 | (SHUFPSrri VR128:$src, VR128:$src, SSE_splat_mask:$sm)>, |
Evan Cheng | 691c923 | 2006-03-29 19:02:40 +0000 | [diff] [blame] | 2383 | Requires<[HasSSE1]>; |
| 2384 | |
Evan Cheng | b7a5c52 | 2006-04-18 21:55:35 +0000 | [diff] [blame] | 2385 | // Special unary SHUFPSrri case. |
Evan Cheng | 3d60df4 | 2006-04-10 22:35:16 +0000 | [diff] [blame] | 2386 | // FIXME: when we want non two-address code, then we should use PSHUFD? |
Evan Cheng | 7d9061e | 2006-03-30 19:54:57 +0000 | [diff] [blame] | 2387 | def : Pat<(vector_shuffle (v4f32 VR128:$src1), (undef), |
Evan Cheng | 3d60df4 | 2006-04-10 22:35:16 +0000 | [diff] [blame] | 2388 | SHUFP_unary_shuffle_mask:$sm), |
Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 2389 | (SHUFPSrri VR128:$src1, VR128:$src1, SHUFP_unary_shuffle_mask:$sm)>, |
Evan Cheng | 56e7301 | 2006-04-10 21:42:19 +0000 | [diff] [blame] | 2390 | Requires<[HasSSE1]>; |
Evan Cheng | 3d60df4 | 2006-04-10 22:35:16 +0000 | [diff] [blame] | 2391 | // Unary v4f32 shuffle with PSHUF* in order to fold a load. |
Evan Cheng | 7d9061e | 2006-03-30 19:54:57 +0000 | [diff] [blame] | 2392 | def : Pat<(vector_shuffle (loadv4f32 addr:$src1), (undef), |
Evan Cheng | 3d60df4 | 2006-04-10 22:35:16 +0000 | [diff] [blame] | 2393 | SHUFP_unary_shuffle_mask:$sm), |
Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 2394 | (PSHUFDmi addr:$src1, SHUFP_unary_shuffle_mask:$sm)>, |
Evan Cheng | 7d9061e | 2006-03-30 19:54:57 +0000 | [diff] [blame] | 2395 | Requires<[HasSSE2]>; |
Evan Cheng | 3d60df4 | 2006-04-10 22:35:16 +0000 | [diff] [blame] | 2396 | // Special binary v4i32 shuffle cases with SHUFPS. |
| 2397 | def : Pat<(vector_shuffle (v4i32 VR128:$src1), (v4i32 VR128:$src2), |
| 2398 | PSHUFD_binary_shuffle_mask:$sm), |
Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 2399 | (SHUFPSrri VR128:$src1, VR128:$src2, PSHUFD_binary_shuffle_mask:$sm)>, |
| 2400 | Requires<[HasSSE2]>; |
Evan Cheng | 91b740d | 2006-04-12 17:12:36 +0000 | [diff] [blame] | 2401 | def : Pat<(vector_shuffle (v4i32 VR128:$src1), |
| 2402 | (bc_v4i32 (loadv2i64 addr:$src2)), PSHUFD_binary_shuffle_mask:$sm), |
Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 2403 | (SHUFPSrmi VR128:$src1, addr:$src2, PSHUFD_binary_shuffle_mask:$sm)>, |
| 2404 | Requires<[HasSSE2]>; |
Evan Cheng | 1b32f22 | 2006-03-30 07:33:32 +0000 | [diff] [blame] | 2405 | |
Evan Cheng | 1d5a8cc | 2006-04-05 07:20:06 +0000 | [diff] [blame] | 2406 | // vector_shuffle v1, <undef>, <0, 0, 1, 1, ...> |
Evan Cheng | fd111b5 | 2006-04-19 21:15:24 +0000 | [diff] [blame] | 2407 | let AddedComplexity = 10 in { |
Evan Cheng | 1d5a8cc | 2006-04-05 07:20:06 +0000 | [diff] [blame] | 2408 | def : Pat<(v4f32 (vector_shuffle VR128:$src, (undef), |
| 2409 | UNPCKL_v_undef_shuffle_mask)), |
Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 2410 | (UNPCKLPSrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>; |
Evan Cheng | 1d5a8cc | 2006-04-05 07:20:06 +0000 | [diff] [blame] | 2411 | def : Pat<(v16i8 (vector_shuffle VR128:$src, (undef), |
| 2412 | UNPCKL_v_undef_shuffle_mask)), |
Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 2413 | (PUNPCKLBWrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>; |
Evan Cheng | 1d5a8cc | 2006-04-05 07:20:06 +0000 | [diff] [blame] | 2414 | def : Pat<(v8i16 (vector_shuffle VR128:$src, (undef), |
| 2415 | UNPCKL_v_undef_shuffle_mask)), |
Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 2416 | (PUNPCKLWDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>; |
Evan Cheng | 1d5a8cc | 2006-04-05 07:20:06 +0000 | [diff] [blame] | 2417 | def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef), |
| 2418 | UNPCKL_v_undef_shuffle_mask)), |
Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 2419 | (PUNPCKLDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE1]>; |
Evan Cheng | fd111b5 | 2006-04-19 21:15:24 +0000 | [diff] [blame] | 2420 | } |
Evan Cheng | 1d5a8cc | 2006-04-05 07:20:06 +0000 | [diff] [blame] | 2421 | |
Evan Cheng | fd111b5 | 2006-04-19 21:15:24 +0000 | [diff] [blame] | 2422 | let AddedComplexity = 20 in { |
Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 2423 | // vector_shuffle v1, <undef> <1, 1, 3, 3> |
| 2424 | def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef), |
| 2425 | MOVSHDUP_shuffle_mask)), |
Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 2426 | (MOVSHDUPrr VR128:$src)>, Requires<[HasSSE3]>; |
Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 2427 | def : Pat<(v4i32 (vector_shuffle (bc_v4i32 (loadv2i64 addr:$src)), (undef), |
| 2428 | MOVSHDUP_shuffle_mask)), |
Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 2429 | (MOVSHDUPrm addr:$src)>, Requires<[HasSSE3]>; |
Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 2430 | |
| 2431 | // vector_shuffle v1, <undef> <0, 0, 2, 2> |
| 2432 | def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef), |
| 2433 | MOVSLDUP_shuffle_mask)), |
Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 2434 | (MOVSLDUPrr VR128:$src)>, Requires<[HasSSE3]>; |
Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 2435 | def : Pat<(v4i32 (vector_shuffle (bc_v4i32 (loadv2i64 addr:$src)), (undef), |
| 2436 | MOVSLDUP_shuffle_mask)), |
Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 2437 | (MOVSLDUPrm addr:$src)>, Requires<[HasSSE3]>; |
Evan Cheng | fd111b5 | 2006-04-19 21:15:24 +0000 | [diff] [blame] | 2438 | } |
Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 2439 | |
Evan Cheng | fd111b5 | 2006-04-19 21:15:24 +0000 | [diff] [blame] | 2440 | let AddedComplexity = 20 in { |
Evan Cheng | 2dadaea | 2006-04-19 20:37:34 +0000 | [diff] [blame] | 2441 | // vector_shuffle v1, v2 <0, 1, 4, 5> using MOVLHPS |
| 2442 | def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2, |
| 2443 | MOVHP_shuffle_mask)), |
Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 2444 | (MOVLHPSrr VR128:$src1, VR128:$src2)>; |
Evan Cheng | 2dadaea | 2006-04-19 20:37:34 +0000 | [diff] [blame] | 2445 | |
| 2446 | // vector_shuffle v1, v2 <6, 7, 2, 3> using MOVHLPS |
| 2447 | def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2, |
| 2448 | MOVHLPS_shuffle_mask)), |
Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 2449 | (MOVHLPSrr VR128:$src1, VR128:$src2)>; |
Evan Cheng | 2dadaea | 2006-04-19 20:37:34 +0000 | [diff] [blame] | 2450 | |
Evan Cheng | 9d09b89 | 2006-05-31 00:51:37 +0000 | [diff] [blame] | 2451 | // vector_shuffle v1, undef <2, 3, ?, ?> using MOVHLPS |
| 2452 | def : Pat<(v4f32 (vector_shuffle VR128:$src1, (undef), |
| 2453 | UNPCKH_shuffle_mask)), |
Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 2454 | (MOVHLPSrr VR128:$src1, VR128:$src1)>; |
Evan Cheng | 9d09b89 | 2006-05-31 00:51:37 +0000 | [diff] [blame] | 2455 | def : Pat<(v4i32 (vector_shuffle VR128:$src1, (undef), |
| 2456 | UNPCKH_shuffle_mask)), |
Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 2457 | (MOVHLPSrr VR128:$src1, VR128:$src1)>; |
Evan Cheng | 9d09b89 | 2006-05-31 00:51:37 +0000 | [diff] [blame] | 2458 | |
Evan Cheng | 2dadaea | 2006-04-19 20:37:34 +0000 | [diff] [blame] | 2459 | // vector_shuffle v1, (load v2) <4, 5, 2, 3> using MOVLPS |
| 2460 | // vector_shuffle v1, (load v2) <0, 1, 4, 5> using MOVHPS |
Evan Cheng | f66a094 | 2006-04-19 18:20:17 +0000 | [diff] [blame] | 2461 | def : Pat<(v4f32 (vector_shuffle VR128:$src1, (loadv4f32 addr:$src2), |
| 2462 | MOVLP_shuffle_mask)), |
Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 2463 | (MOVLPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE1]>; |
Evan Cheng | f66a094 | 2006-04-19 18:20:17 +0000 | [diff] [blame] | 2464 | def : Pat<(v2f64 (vector_shuffle VR128:$src1, (loadv2f64 addr:$src2), |
| 2465 | MOVLP_shuffle_mask)), |
Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 2466 | (MOVLPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>; |
Evan Cheng | f66a094 | 2006-04-19 18:20:17 +0000 | [diff] [blame] | 2467 | def : Pat<(v4f32 (vector_shuffle VR128:$src1, (loadv4f32 addr:$src2), |
| 2468 | MOVHP_shuffle_mask)), |
Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 2469 | (MOVHPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE1]>; |
Evan Cheng | f66a094 | 2006-04-19 18:20:17 +0000 | [diff] [blame] | 2470 | def : Pat<(v2f64 (vector_shuffle VR128:$src1, (loadv2f64 addr:$src2), |
| 2471 | MOVHP_shuffle_mask)), |
Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 2472 | (MOVHPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>; |
Evan Cheng | f66a094 | 2006-04-19 18:20:17 +0000 | [diff] [blame] | 2473 | |
Evan Cheng | f66a094 | 2006-04-19 18:20:17 +0000 | [diff] [blame] | 2474 | def : Pat<(v4i32 (vector_shuffle VR128:$src1, (bc_v4i32 (loadv2i64 addr:$src2)), |
| 2475 | MOVLP_shuffle_mask)), |
Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 2476 | (MOVLPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>; |
Evan Cheng | 64e9769 | 2006-04-24 21:58:20 +0000 | [diff] [blame] | 2477 | def : Pat<(v2i64 (vector_shuffle VR128:$src1, (loadv2i64 addr:$src2), |
| 2478 | MOVLP_shuffle_mask)), |
Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 2479 | (MOVLPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>; |
Evan Cheng | 64e9769 | 2006-04-24 21:58:20 +0000 | [diff] [blame] | 2480 | def : Pat<(v4i32 (vector_shuffle VR128:$src1, (bc_v4i32 (loadv2i64 addr:$src2)), |
| 2481 | MOVHP_shuffle_mask)), |
Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 2482 | (MOVHPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE1]>; |
Evan Cheng | 64e9769 | 2006-04-24 21:58:20 +0000 | [diff] [blame] | 2483 | def : Pat<(v2i64 (vector_shuffle VR128:$src1, (loadv2i64 addr:$src2), |
| 2484 | MOVLP_shuffle_mask)), |
Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 2485 | (MOVLPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>; |
Evan Cheng | 64e9769 | 2006-04-24 21:58:20 +0000 | [diff] [blame] | 2486 | |
| 2487 | // Setting the lowest element in the vector. |
| 2488 | def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2, |
| 2489 | MOVL_shuffle_mask)), |
Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 2490 | (MOVLPSrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>; |
Evan Cheng | cc0e98c | 2006-04-19 18:11:52 +0000 | [diff] [blame] | 2491 | def : Pat<(v2i64 (vector_shuffle VR128:$src1, VR128:$src2, |
Evan Cheng | 017dcc6 | 2006-04-21 01:05:10 +0000 | [diff] [blame] | 2492 | MOVL_shuffle_mask)), |
Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 2493 | (MOVLPDrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>; |
Evan Cheng | a7fc642 | 2006-04-24 23:34:56 +0000 | [diff] [blame] | 2494 | |
Evan Cheng | 9e062ed | 2006-05-03 20:32:03 +0000 | [diff] [blame] | 2495 | // vector_shuffle v1, v2 <4, 5, 2, 3> using MOVLPDrr (movsd) |
| 2496 | def : Pat<(v4f32 (vector_shuffle VR128:$src1, VR128:$src2, |
| 2497 | MOVLP_shuffle_mask)), |
Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 2498 | (MOVLPDrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>; |
Evan Cheng | 9e062ed | 2006-05-03 20:32:03 +0000 | [diff] [blame] | 2499 | def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2, |
| 2500 | MOVLP_shuffle_mask)), |
Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 2501 | (MOVLPDrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>; |
Evan Cheng | 9e062ed | 2006-05-03 20:32:03 +0000 | [diff] [blame] | 2502 | |
Evan Cheng | a7fc642 | 2006-04-24 23:34:56 +0000 | [diff] [blame] | 2503 | // Set lowest element and zero upper elements. |
| 2504 | def : Pat<(bc_v2i64 (vector_shuffle immAllZerosV, |
| 2505 | (v2f64 (scalar_to_vector (loadf64 addr:$src))), |
| 2506 | MOVL_shuffle_mask)), |
Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 2507 | (MOVZQI2PQIrm addr:$src)>, Requires<[HasSSE2]>; |
Evan Cheng | f66a094 | 2006-04-19 18:20:17 +0000 | [diff] [blame] | 2508 | } |
Evan Cheng | cdfc3c8 | 2006-04-17 22:45:49 +0000 | [diff] [blame] | 2509 | |
Evan Cheng | a7fc642 | 2006-04-24 23:34:56 +0000 | [diff] [blame] | 2510 | // FIXME: Temporary workaround since 2-wide shuffle is broken. |
| 2511 | def : Pat<(int_x86_sse2_movs_d VR128:$src1, VR128:$src2), |
Evan Cheng | a2137b5 | 2006-04-25 00:50:01 +0000 | [diff] [blame] | 2512 | (v2f64 (MOVLPDrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>; |
Evan Cheng | a7fc642 | 2006-04-24 23:34:56 +0000 | [diff] [blame] | 2513 | def : Pat<(int_x86_sse2_loadh_pd VR128:$src1, addr:$src2), |
Evan Cheng | a2137b5 | 2006-04-25 00:50:01 +0000 | [diff] [blame] | 2514 | (v2f64 (MOVHPDrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>; |
Evan Cheng | a7fc642 | 2006-04-24 23:34:56 +0000 | [diff] [blame] | 2515 | def : Pat<(int_x86_sse2_loadl_pd VR128:$src1, addr:$src2), |
Evan Cheng | a2137b5 | 2006-04-25 00:50:01 +0000 | [diff] [blame] | 2516 | (v2f64 (MOVLPDrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>; |
Evan Cheng | a7fc642 | 2006-04-24 23:34:56 +0000 | [diff] [blame] | 2517 | def : Pat<(int_x86_sse2_shuf_pd VR128:$src1, VR128:$src2, imm:$src3), |
Evan Cheng | a2137b5 | 2006-04-25 00:50:01 +0000 | [diff] [blame] | 2518 | (v2f64 (SHUFPDrri VR128:$src1, VR128:$src2, imm:$src3))>, |
| 2519 | Requires<[HasSSE2]>; |
Evan Cheng | a7fc642 | 2006-04-24 23:34:56 +0000 | [diff] [blame] | 2520 | def : Pat<(int_x86_sse2_shuf_pd VR128:$src1, (load addr:$src2), imm:$src3), |
Evan Cheng | a2137b5 | 2006-04-25 00:50:01 +0000 | [diff] [blame] | 2521 | (v2f64 (SHUFPDrmi VR128:$src1, addr:$src2, imm:$src3))>, |
| 2522 | Requires<[HasSSE2]>; |
Evan Cheng | a7fc642 | 2006-04-24 23:34:56 +0000 | [diff] [blame] | 2523 | def : Pat<(int_x86_sse2_unpckh_pd VR128:$src1, VR128:$src2), |
Evan Cheng | a2137b5 | 2006-04-25 00:50:01 +0000 | [diff] [blame] | 2524 | (v2f64 (UNPCKHPDrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>; |
Evan Cheng | a7fc642 | 2006-04-24 23:34:56 +0000 | [diff] [blame] | 2525 | def : Pat<(int_x86_sse2_unpckh_pd VR128:$src1, (load addr:$src2)), |
Evan Cheng | a2137b5 | 2006-04-25 00:50:01 +0000 | [diff] [blame] | 2526 | (v2f64 (UNPCKHPDrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>; |
Evan Cheng | a7fc642 | 2006-04-24 23:34:56 +0000 | [diff] [blame] | 2527 | def : Pat<(int_x86_sse2_unpckl_pd VR128:$src1, VR128:$src2), |
Evan Cheng | a2137b5 | 2006-04-25 00:50:01 +0000 | [diff] [blame] | 2528 | (v2f64 (UNPCKLPDrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>; |
Evan Cheng | a7fc642 | 2006-04-24 23:34:56 +0000 | [diff] [blame] | 2529 | def : Pat<(int_x86_sse2_unpckl_pd VR128:$src1, (load addr:$src2)), |
Evan Cheng | a2137b5 | 2006-04-25 00:50:01 +0000 | [diff] [blame] | 2530 | (v2f64 (UNPCKLPDrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>; |
Evan Cheng | a7fc642 | 2006-04-24 23:34:56 +0000 | [diff] [blame] | 2531 | def : Pat<(int_x86_sse2_punpckh_qdq VR128:$src1, VR128:$src2), |
Evan Cheng | a2137b5 | 2006-04-25 00:50:01 +0000 | [diff] [blame] | 2532 | (v2i64 (PUNPCKHQDQrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>; |
Evan Cheng | a7fc642 | 2006-04-24 23:34:56 +0000 | [diff] [blame] | 2533 | def : Pat<(int_x86_sse2_punpckh_qdq VR128:$src1, (load addr:$src2)), |
Evan Cheng | a2137b5 | 2006-04-25 00:50:01 +0000 | [diff] [blame] | 2534 | (v2i64 (PUNPCKHQDQrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>; |
Evan Cheng | a7fc642 | 2006-04-24 23:34:56 +0000 | [diff] [blame] | 2535 | def : Pat<(int_x86_sse2_punpckl_qdq VR128:$src1, VR128:$src2), |
Evan Cheng | a2137b5 | 2006-04-25 00:50:01 +0000 | [diff] [blame] | 2536 | (v2i64 (PUNPCKLQDQrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>; |
Evan Cheng | a7fc642 | 2006-04-24 23:34:56 +0000 | [diff] [blame] | 2537 | def : Pat<(int_x86_sse2_punpckl_qdq VR128:$src1, (load addr:$src2)), |
| 2538 | (PUNPCKLQDQrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>; |
| 2539 | |
Evan Cheng | ff65e38 | 2006-04-04 21:49:39 +0000 | [diff] [blame] | 2540 | // 128-bit logical shifts |
| 2541 | def : Pat<(int_x86_sse2_psll_dq VR128:$src1, imm:$src2), |
Evan Cheng | 2c3ae37 | 2006-04-12 21:21:57 +0000 | [diff] [blame] | 2542 | (v2i64 (PSLLDQri VR128:$src1, (PSxLDQ_imm imm:$src2)))>, |
| 2543 | Requires<[HasSSE2]>; |
Evan Cheng | ff65e38 | 2006-04-04 21:49:39 +0000 | [diff] [blame] | 2544 | def : Pat<(int_x86_sse2_psrl_dq VR128:$src1, imm:$src2), |
Evan Cheng | 2c3ae37 | 2006-04-12 21:21:57 +0000 | [diff] [blame] | 2545 | (v2i64 (PSRLDQri VR128:$src1, (PSxLDQ_imm imm:$src2)))>, |
| 2546 | Requires<[HasSSE2]>; |
Evan Cheng | ff65e38 | 2006-04-04 21:49:39 +0000 | [diff] [blame] | 2547 | |
Evan Cheng | 2c3ae37 | 2006-04-12 21:21:57 +0000 | [diff] [blame] | 2548 | // Some special case pandn patterns. |
| 2549 | def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v4i32 immAllOnesV))), |
| 2550 | VR128:$src2)), |
Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 2551 | (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>; |
Evan Cheng | 2c3ae37 | 2006-04-12 21:21:57 +0000 | [diff] [blame] | 2552 | def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v8i16 immAllOnesV))), |
| 2553 | VR128:$src2)), |
Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 2554 | (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>; |
Evan Cheng | 2c3ae37 | 2006-04-12 21:21:57 +0000 | [diff] [blame] | 2555 | def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v16i8 immAllOnesV))), |
| 2556 | VR128:$src2)), |
Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 2557 | (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>; |
Evan Cheng | 1b32f22 | 2006-03-30 07:33:32 +0000 | [diff] [blame] | 2558 | |
Evan Cheng | 2c3ae37 | 2006-04-12 21:21:57 +0000 | [diff] [blame] | 2559 | def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v4i32 immAllOnesV))), |
| 2560 | (load addr:$src2))), |
Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 2561 | (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>; |
Evan Cheng | 2c3ae37 | 2006-04-12 21:21:57 +0000 | [diff] [blame] | 2562 | def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v8i16 immAllOnesV))), |
| 2563 | (load addr:$src2))), |
Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 2564 | (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>; |
Evan Cheng | 2c3ae37 | 2006-04-12 21:21:57 +0000 | [diff] [blame] | 2565 | def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v16i8 immAllOnesV))), |
| 2566 | (load addr:$src2))), |
Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 2567 | (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>; |
Evan Cheng | 206ee9d | 2006-07-07 08:33:52 +0000 | [diff] [blame] | 2568 | |
| 2569 | // Unaligned load |
| 2570 | def : Pat<(v4f32 (X86loadu addr:$src)), (MOVUPSrm addr:$src)>, |
| 2571 | Requires<[HasSSE1]>; |