blob: 81153d4151045fac58075c83d8dd0a83c6565bac [file] [log] [blame]
Evan Chengffcb95b2006-02-21 19:13:53 +00001//====- X86InstrSSE.td - Describe the X86 Instruction Set -------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the Evan Cheng and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 SSE instruction set, defining the instructions,
11// and properties of the instructions which are needed for code generation,
12// machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Evan Cheng4e4c71e2006-02-21 20:00:20 +000016//===----------------------------------------------------------------------===//
Evan Cheng2246f842006-03-18 01:23:20 +000017// SSE specific DAG Nodes.
18//===----------------------------------------------------------------------===//
19
Evan Chengb9df0ca2006-03-22 02:53:00 +000020def X86loadp : SDNode<"X86ISD::LOAD_PACK", SDTLoad,
21 [SDNPHasChain]>;
Evan Cheng206ee9d2006-07-07 08:33:52 +000022def X86loadu : SDNode<"X86ISD::LOAD_UA", SDTLoad,
23 [SDNPHasChain]>;
Evan Cheng6be2c582006-04-05 23:38:46 +000024def X86fand : SDNode<"X86ISD::FAND", SDTFPBinOp,
Evan Chengb9df0ca2006-03-22 02:53:00 +000025 [SDNPCommutative, SDNPAssociative]>;
Evan Cheng6be2c582006-04-05 23:38:46 +000026def X86fxor : SDNode<"X86ISD::FXOR", SDTFPBinOp,
Evan Chengb9df0ca2006-03-22 02:53:00 +000027 [SDNPCommutative, SDNPAssociative]>;
Evan Cheng6be2c582006-04-05 23:38:46 +000028def X86comi : SDNode<"X86ISD::COMI", SDTX86CmpTest,
29 [SDNPOutFlag]>;
30def X86ucomi : SDNode<"X86ISD::UCOMI", SDTX86CmpTest,
31 [SDNPOutFlag]>;
Evan Chengbc4832b2006-03-24 23:15:12 +000032def X86s2vec : SDNode<"X86ISD::S2VEC",
Evan Chengb9df0ca2006-03-22 02:53:00 +000033 SDTypeProfile<1, 1, []>, []>;
Evan Chengb067a1e2006-03-31 19:22:53 +000034def X86pextrw : SDNode<"X86ISD::PEXTRW",
35 SDTypeProfile<1, 2, []>, []>;
Evan Cheng653159f2006-03-31 21:55:24 +000036def X86pinsrw : SDNode<"X86ISD::PINSRW",
37 SDTypeProfile<1, 3, []>, []>;
Evan Chengc60bd972006-03-25 09:37:23 +000038
Evan Cheng2246f842006-03-18 01:23:20 +000039//===----------------------------------------------------------------------===//
Evan Cheng06a8aa12006-03-17 19:55:52 +000040// SSE pattern fragments
41//===----------------------------------------------------------------------===//
42
43def X86loadpf32 : PatFrag<(ops node:$ptr), (f32 (X86loadp node:$ptr))>;
44def X86loadpf64 : PatFrag<(ops node:$ptr), (f64 (X86loadp node:$ptr))>;
45
Evan Cheng2246f842006-03-18 01:23:20 +000046def loadv4f32 : PatFrag<(ops node:$ptr), (v4f32 (load node:$ptr))>;
47def loadv2f64 : PatFrag<(ops node:$ptr), (v2f64 (load node:$ptr))>;
Evan Cheng24dc1f52006-03-23 07:44:07 +000048def loadv16i8 : PatFrag<(ops node:$ptr), (v16i8 (load node:$ptr))>;
49def loadv8i16 : PatFrag<(ops node:$ptr), (v8i16 (load node:$ptr))>;
50def loadv4i32 : PatFrag<(ops node:$ptr), (v4i32 (load node:$ptr))>;
51def loadv2i64 : PatFrag<(ops node:$ptr), (v2i64 (load node:$ptr))>;
Evan Cheng06a8aa12006-03-17 19:55:52 +000052
Evan Cheng1b32f222006-03-30 07:33:32 +000053def bc_v4f32 : PatFrag<(ops node:$in), (v4f32 (bitconvert node:$in))>;
54def bc_v2f64 : PatFrag<(ops node:$in), (v2f64 (bitconvert node:$in))>;
Evan Cheng506d3df2006-03-29 23:07:14 +000055def bc_v16i8 : PatFrag<(ops node:$in), (v16i8 (bitconvert node:$in))>;
56def bc_v8i16 : PatFrag<(ops node:$in), (v8i16 (bitconvert node:$in))>;
Evan Cheng5aa97b22006-03-29 18:47:40 +000057def bc_v4i32 : PatFrag<(ops node:$in), (v4i32 (bitconvert node:$in))>;
58def bc_v2i64 : PatFrag<(ops node:$in), (v2i64 (bitconvert node:$in))>;
59
Evan Cheng386031a2006-03-24 07:29:27 +000060def fp32imm0 : PatLeaf<(f32 fpimm), [{
61 return N->isExactlyValue(+0.0);
62}]>;
63
Evan Chengff65e382006-04-04 21:49:39 +000064def PSxLDQ_imm : SDNodeXForm<imm, [{
65 // Transformation function: imm >> 3
66 return getI32Imm(N->getValue() >> 3);
67}]>;
68
Evan Cheng63d33002006-03-22 08:01:21 +000069// SHUFFLE_get_shuf_imm xform function: convert vector_shuffle mask to PSHUF*,
70// SHUFP* etc. imm.
71def SHUFFLE_get_shuf_imm : SDNodeXForm<build_vector, [{
72 return getI8Imm(X86::getShuffleSHUFImmediate(N));
Evan Chengb9df0ca2006-03-22 02:53:00 +000073}]>;
74
Evan Cheng506d3df2006-03-29 23:07:14 +000075// SHUFFLE_get_pshufhw_imm xform function: convert vector_shuffle mask to
76// PSHUFHW imm.
77def SHUFFLE_get_pshufhw_imm : SDNodeXForm<build_vector, [{
78 return getI8Imm(X86::getShufflePSHUFHWImmediate(N));
79}]>;
80
81// SHUFFLE_get_pshuflw_imm xform function: convert vector_shuffle mask to
82// PSHUFLW imm.
83def SHUFFLE_get_pshuflw_imm : SDNodeXForm<build_vector, [{
84 return getI8Imm(X86::getShufflePSHUFLWImmediate(N));
85}]>;
86
Evan Cheng691c9232006-03-29 19:02:40 +000087def SSE_splat_mask : PatLeaf<(build_vector), [{
Evan Cheng0188ecb2006-03-22 18:59:22 +000088 return X86::isSplatMask(N);
Evan Cheng691c9232006-03-29 19:02:40 +000089}], SHUFFLE_get_shuf_imm>;
Evan Cheng0188ecb2006-03-22 18:59:22 +000090
Evan Chengd9539472006-04-14 21:59:03 +000091def SSE_splat_v2_mask : PatLeaf<(build_vector), [{
92 return X86::isSplatMask(N);
93}]>;
94
Evan Cheng2c0dbd02006-03-24 02:58:06 +000095def MOVHLPS_shuffle_mask : PatLeaf<(build_vector), [{
96 return X86::isMOVHLPSMask(N);
Evan Cheng4fcb9222006-03-28 02:43:26 +000097}]>;
Evan Cheng2c0dbd02006-03-24 02:58:06 +000098
Evan Cheng5ced1d82006-04-06 23:23:56 +000099def MOVHP_shuffle_mask : PatLeaf<(build_vector), [{
100 return X86::isMOVHPMask(N);
101}]>;
102
103def MOVLP_shuffle_mask : PatLeaf<(build_vector), [{
104 return X86::isMOVLPMask(N);
105}]>;
106
Evan Cheng017dcc62006-04-21 01:05:10 +0000107def MOVL_shuffle_mask : PatLeaf<(build_vector), [{
108 return X86::isMOVLMask(N);
Evan Chengd6d1cbd2006-04-11 00:19:04 +0000109}]>;
110
Evan Chengd9539472006-04-14 21:59:03 +0000111def MOVSHDUP_shuffle_mask : PatLeaf<(build_vector), [{
112 return X86::isMOVSHDUPMask(N);
113}]>;
114
115def MOVSLDUP_shuffle_mask : PatLeaf<(build_vector), [{
116 return X86::isMOVSLDUPMask(N);
117}]>;
118
Evan Cheng0038e592006-03-28 00:39:58 +0000119def UNPCKL_shuffle_mask : PatLeaf<(build_vector), [{
120 return X86::isUNPCKLMask(N);
121}]>;
122
Evan Cheng4fcb9222006-03-28 02:43:26 +0000123def UNPCKH_shuffle_mask : PatLeaf<(build_vector), [{
124 return X86::isUNPCKHMask(N);
125}]>;
126
Evan Cheng1d5a8cc2006-04-05 07:20:06 +0000127def UNPCKL_v_undef_shuffle_mask : PatLeaf<(build_vector), [{
128 return X86::isUNPCKL_v_undef_Mask(N);
129}]>;
130
Evan Cheng0188ecb2006-03-22 18:59:22 +0000131def PSHUFD_shuffle_mask : PatLeaf<(build_vector), [{
Evan Cheng4f563382006-03-29 01:30:51 +0000132 return X86::isPSHUFDMask(N);
Evan Cheng14aed5e2006-03-24 01:18:28 +0000133}], SHUFFLE_get_shuf_imm>;
Evan Cheng0188ecb2006-03-22 18:59:22 +0000134
Evan Cheng506d3df2006-03-29 23:07:14 +0000135def PSHUFHW_shuffle_mask : PatLeaf<(build_vector), [{
136 return X86::isPSHUFHWMask(N);
137}], SHUFFLE_get_pshufhw_imm>;
138
139def PSHUFLW_shuffle_mask : PatLeaf<(build_vector), [{
140 return X86::isPSHUFLWMask(N);
141}], SHUFFLE_get_pshuflw_imm>;
142
Evan Cheng3d60df42006-04-10 22:35:16 +0000143def SHUFP_unary_shuffle_mask : PatLeaf<(build_vector), [{
144 return X86::isPSHUFDMask(N);
Evan Cheng7d9061e2006-03-30 19:54:57 +0000145}], SHUFFLE_get_shuf_imm>;
146
Evan Cheng14aed5e2006-03-24 01:18:28 +0000147def SHUFP_shuffle_mask : PatLeaf<(build_vector), [{
148 return X86::isSHUFPMask(N);
149}], SHUFFLE_get_shuf_imm>;
Evan Chengb9df0ca2006-03-22 02:53:00 +0000150
Evan Cheng3d60df42006-04-10 22:35:16 +0000151def PSHUFD_binary_shuffle_mask : PatLeaf<(build_vector), [{
152 return X86::isSHUFPMask(N);
Evan Cheng475aecf2006-03-29 03:04:49 +0000153}], SHUFFLE_get_shuf_imm>;
154
Evan Cheng06a8aa12006-03-17 19:55:52 +0000155//===----------------------------------------------------------------------===//
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000156// SSE scalar FP Instructions
157//===----------------------------------------------------------------------===//
158
Evan Cheng470a6ad2006-02-22 02:26:30 +0000159// Instruction templates
160// SSI - SSE1 instructions with XS prefix.
161// SDI - SSE2 instructions with XD prefix.
162// PSI - SSE1 instructions with TB prefix.
163// PDI - SSE2 instructions with TB and OpSize prefixes.
Evan Cheng2da953f2006-03-22 07:10:28 +0000164// PSIi8 - SSE1 instructions with ImmT == Imm8 and TB prefix.
165// PDIi8 - SSE2 instructions with ImmT == Imm8 and TB and OpSize prefixes.
Evan Chengd9539472006-04-14 21:59:03 +0000166// S3I - SSE3 instructions with TB and OpSize prefixes.
167// S3SI - SSE3 instructions with XS prefix.
Evan Cheng57ebe9f2006-04-15 05:37:34 +0000168// S3DI - SSE3 instructions with XD prefix.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000169class SSI<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
170 : I<o, F, ops, asm, pattern>, XS, Requires<[HasSSE1]>;
171class SDI<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
172 : I<o, F, ops, asm, pattern>, XD, Requires<[HasSSE2]>;
173class PSI<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
174 : I<o, F, ops, asm, pattern>, TB, Requires<[HasSSE1]>;
175class PDI<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
176 : I<o, F, ops, asm, pattern>, TB, OpSize, Requires<[HasSSE2]>;
Evan Cheng2da953f2006-03-22 07:10:28 +0000177class PSIi8<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
Evan Chengb2149502006-06-19 19:25:30 +0000178 : Ii8<o, F, ops, asm, pattern>, TB, Requires<[HasSSE1]>;
Evan Cheng2da953f2006-03-22 07:10:28 +0000179class PDIi8<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
Evan Chengb2149502006-06-19 19:25:30 +0000180 : Ii8<o, F, ops, asm, pattern>, TB, OpSize, Requires<[HasSSE2]>;
181
Evan Cheng4b1734f2006-03-31 21:29:33 +0000182class S3SI<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
Evan Chengd9539472006-04-14 21:59:03 +0000183 : I<o, F, ops, asm, pattern>, XS, Requires<[HasSSE3]>;
Evan Cheng4b1734f2006-03-31 21:29:33 +0000184class S3DI<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
Evan Chengd9539472006-04-14 21:59:03 +0000185 : I<o, F, ops, asm, pattern>, XD, Requires<[HasSSE3]>;
186class S3I<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
Evan Cheng4b1734f2006-03-31 21:29:33 +0000187 : I<o, F, ops, asm, pattern>, TB, OpSize, Requires<[HasSSE3]>;
188
189//===----------------------------------------------------------------------===//
190// Helpers for defining instructions that directly correspond to intrinsics.
Evan Cheng6e967402006-04-04 00:10:53 +0000191class SS_Intr<bits<8> o, string asm, Intrinsic IntId>
192 : SSI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src), asm,
193 [(set VR128:$dst, (v4f32 (IntId VR128:$src)))]>;
194class SS_Intm<bits<8> o, string asm, Intrinsic IntId>
195 : SSI<o, MRMSrcMem, (ops VR128:$dst, f32mem:$src), asm,
196 [(set VR128:$dst, (v4f32 (IntId (load addr:$src))))]>;
197class SD_Intr<bits<8> o, string asm, Intrinsic IntId>
198 : SDI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src), asm,
199 [(set VR128:$dst, (v2f64 (IntId VR128:$src)))]>;
200class SD_Intm<bits<8> o, string asm, Intrinsic IntId>
201 : SDI<o, MRMSrcMem, (ops VR128:$dst, f64mem:$src), asm,
202 [(set VR128:$dst, (v2f64 (IntId (load addr:$src))))]>;
203
204class SS_Intrr<bits<8> o, string asm, Intrinsic IntId>
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000205 : SSI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), asm,
Evan Cheng6e967402006-04-04 00:10:53 +0000206 [(set VR128:$dst, (v4f32 (IntId VR128:$src1, VR128:$src2)))]>;
207class SS_Intrm<bits<8> o, string asm, Intrinsic IntId>
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000208 : SSI<o, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f32mem:$src2), asm,
Evan Cheng6e967402006-04-04 00:10:53 +0000209 [(set VR128:$dst, (v4f32 (IntId VR128:$src1, (load addr:$src2))))]>;
210class SD_Intrr<bits<8> o, string asm, Intrinsic IntId>
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000211 : SDI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), asm,
Evan Cheng6e967402006-04-04 00:10:53 +0000212 [(set VR128:$dst, (v2f64 (IntId VR128:$src1, VR128:$src2)))]>;
213class SD_Intrm<bits<8> o, string asm, Intrinsic IntId>
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000214 : SDI<o, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f64mem:$src2), asm,
Evan Cheng6e967402006-04-04 00:10:53 +0000215 [(set VR128:$dst, (v2f64 (IntId VR128:$src1, (load addr:$src2))))]>;
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000216
217class PS_Intr<bits<8> o, string asm, Intrinsic IntId>
218 : PSI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src), asm,
219 [(set VR128:$dst, (IntId VR128:$src))]>;
220class PS_Intm<bits<8> o, string asm, Intrinsic IntId>
221 : PSI<o, MRMSrcMem, (ops VR128:$dst, f32mem:$src), asm,
222 [(set VR128:$dst, (IntId (loadv4f32 addr:$src)))]>;
223class PD_Intr<bits<8> o, string asm, Intrinsic IntId>
224 : PDI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src), asm,
225 [(set VR128:$dst, (IntId VR128:$src))]>;
226class PD_Intm<bits<8> o, string asm, Intrinsic IntId>
227 : PDI<o, MRMSrcMem, (ops VR128:$dst, f64mem:$src), asm,
228 [(set VR128:$dst, (IntId (loadv2f64 addr:$src)))]>;
229
230class PS_Intrr<bits<8> o, string asm, Intrinsic IntId>
231 : PSI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), asm,
232 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]>;
233class PS_Intrm<bits<8> o, string asm, Intrinsic IntId>
234 : PSI<o, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f32mem:$src2), asm,
235 [(set VR128:$dst, (IntId VR128:$src1, (loadv4f32 addr:$src2)))]>;
236class PD_Intrr<bits<8> o, string asm, Intrinsic IntId>
237 : PDI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), asm,
238 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]>;
239class PD_Intrm<bits<8> o, string asm, Intrinsic IntId>
240 : PDI<o, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f64mem:$src2), asm,
241 [(set VR128:$dst, (IntId VR128:$src1, (loadv2f64 addr:$src2)))]>;
242
Evan Cheng4b1734f2006-03-31 21:29:33 +0000243class S3D_Intrr<bits<8> o, string asm, Intrinsic IntId>
244 : S3DI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), asm,
Evan Chengd9539472006-04-14 21:59:03 +0000245 [(set VR128:$dst, (v4f32 (IntId VR128:$src1, VR128:$src2)))]>;
Evan Cheng4b1734f2006-03-31 21:29:33 +0000246class S3D_Intrm<bits<8> o, string asm, Intrinsic IntId>
247 : S3DI<o, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2), asm,
Evan Chengd9539472006-04-14 21:59:03 +0000248 [(set VR128:$dst, (v4f32 (IntId VR128:$src1,
249 (loadv4f32 addr:$src2))))]>;
250class S3_Intrr<bits<8> o, string asm, Intrinsic IntId>
251 : S3I<o, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), asm,
252 [(set VR128:$dst, (v2f64 (IntId VR128:$src1, VR128:$src2)))]>;
253class S3_Intrm<bits<8> o, string asm, Intrinsic IntId>
254 : S3I<o, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2), asm,
Evan Cheng4b1734f2006-03-31 21:29:33 +0000255 [(set VR128:$dst, (v2f64 (IntId VR128:$src1,
256 (loadv2f64 addr:$src2))))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000257
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000258// Some 'special' instructions
259def IMPLICIT_DEF_FR32 : I<0, Pseudo, (ops FR32:$dst),
260 "#IMPLICIT_DEF $dst",
261 [(set FR32:$dst, (undef))]>, Requires<[HasSSE2]>;
262def IMPLICIT_DEF_FR64 : I<0, Pseudo, (ops FR64:$dst),
263 "#IMPLICIT_DEF $dst",
264 [(set FR64:$dst, (undef))]>, Requires<[HasSSE2]>;
265
266// CMOV* - Used to implement the SSE SELECT DAG operation. Expanded by the
267// scheduler into a branch sequence.
268let usesCustomDAGSchedInserter = 1 in { // Expanded by the scheduler.
269 def CMOV_FR32 : I<0, Pseudo,
270 (ops FR32:$dst, FR32:$t, FR32:$f, i8imm:$cond),
271 "#CMOV_FR32 PSEUDO!",
272 [(set FR32:$dst, (X86cmov FR32:$t, FR32:$f, imm:$cond))]>;
273 def CMOV_FR64 : I<0, Pseudo,
274 (ops FR64:$dst, FR64:$t, FR64:$f, i8imm:$cond),
275 "#CMOV_FR64 PSEUDO!",
276 [(set FR64:$dst, (X86cmov FR64:$t, FR64:$f, imm:$cond))]>;
Evan Chengf7c378e2006-04-10 07:23:14 +0000277 def CMOV_V4F32 : I<0, Pseudo,
278 (ops VR128:$dst, VR128:$t, VR128:$f, i8imm:$cond),
279 "#CMOV_V4F32 PSEUDO!",
280 [(set VR128:$dst,
281 (v4f32 (X86cmov VR128:$t, VR128:$f, imm:$cond)))]>;
282 def CMOV_V2F64 : I<0, Pseudo,
283 (ops VR128:$dst, VR128:$t, VR128:$f, i8imm:$cond),
284 "#CMOV_V2F64 PSEUDO!",
285 [(set VR128:$dst,
286 (v2f64 (X86cmov VR128:$t, VR128:$f, imm:$cond)))]>;
287 def CMOV_V2I64 : I<0, Pseudo,
288 (ops VR128:$dst, VR128:$t, VR128:$f, i8imm:$cond),
289 "#CMOV_V2I64 PSEUDO!",
290 [(set VR128:$dst,
291 (v2i64 (X86cmov VR128:$t, VR128:$f, imm:$cond)))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000292}
293
294// Move Instructions
Evan Cheng470a6ad2006-02-22 02:26:30 +0000295def MOVSSrr : SSI<0x10, MRMSrcReg, (ops FR32:$dst, FR32:$src),
296 "movss {$src, $dst|$dst, $src}", []>;
297def MOVSSrm : SSI<0x10, MRMSrcMem, (ops FR32:$dst, f32mem:$src),
298 "movss {$src, $dst|$dst, $src}",
299 [(set FR32:$dst, (loadf32 addr:$src))]>;
300def MOVSDrr : SDI<0x10, MRMSrcReg, (ops FR64:$dst, FR64:$src),
301 "movsd {$src, $dst|$dst, $src}", []>;
302def MOVSDrm : SDI<0x10, MRMSrcMem, (ops FR64:$dst, f64mem:$src),
303 "movsd {$src, $dst|$dst, $src}",
304 [(set FR64:$dst, (loadf64 addr:$src))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000305
Evan Cheng470a6ad2006-02-22 02:26:30 +0000306def MOVSSmr : SSI<0x11, MRMDestMem, (ops f32mem:$dst, FR32:$src),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000307 "movss {$src, $dst|$dst, $src}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000308 [(store FR32:$src, addr:$dst)]>;
309def MOVSDmr : SDI<0x11, MRMDestMem, (ops f64mem:$dst, FR64:$src),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000310 "movsd {$src, $dst|$dst, $src}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000311 [(store FR64:$src, addr:$dst)]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000312
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000313// Arithmetic instructions
314let isTwoAddress = 1 in {
315let isCommutable = 1 in {
Evan Cheng470a6ad2006-02-22 02:26:30 +0000316def ADDSSrr : SSI<0x58, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000317 "addss {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000318 [(set FR32:$dst, (fadd FR32:$src1, FR32:$src2))]>;
319def ADDSDrr : SDI<0x58, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000320 "addsd {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000321 [(set FR64:$dst, (fadd FR64:$src1, FR64:$src2))]>;
322def MULSSrr : SSI<0x59, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000323 "mulss {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000324 [(set FR32:$dst, (fmul FR32:$src1, FR32:$src2))]>;
325def MULSDrr : SDI<0x59, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000326 "mulsd {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000327 [(set FR64:$dst, (fmul FR64:$src1, FR64:$src2))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000328}
329
Evan Cheng470a6ad2006-02-22 02:26:30 +0000330def ADDSSrm : SSI<0x58, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f32mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000331 "addss {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000332 [(set FR32:$dst, (fadd FR32:$src1, (loadf32 addr:$src2)))]>;
333def ADDSDrm : SDI<0x58, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f64mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000334 "addsd {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000335 [(set FR64:$dst, (fadd FR64:$src1, (loadf64 addr:$src2)))]>;
336def MULSSrm : SSI<0x59, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f32mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000337 "mulss {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000338 [(set FR32:$dst, (fmul FR32:$src1, (loadf32 addr:$src2)))]>;
339def MULSDrm : SDI<0x59, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f64mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000340 "mulsd {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000341 [(set FR64:$dst, (fmul FR64:$src1, (loadf64 addr:$src2)))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000342
Evan Cheng470a6ad2006-02-22 02:26:30 +0000343def DIVSSrr : SSI<0x5E, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000344 "divss {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000345 [(set FR32:$dst, (fdiv FR32:$src1, FR32:$src2))]>;
346def DIVSSrm : SSI<0x5E, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f32mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000347 "divss {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000348 [(set FR32:$dst, (fdiv FR32:$src1, (loadf32 addr:$src2)))]>;
349def DIVSDrr : SDI<0x5E, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000350 "divsd {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000351 [(set FR64:$dst, (fdiv FR64:$src1, FR64:$src2))]>;
352def DIVSDrm : SDI<0x5E, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f64mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000353 "divsd {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000354 [(set FR64:$dst, (fdiv FR64:$src1, (loadf64 addr:$src2)))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000355
Evan Cheng470a6ad2006-02-22 02:26:30 +0000356def SUBSSrr : SSI<0x5C, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000357 "subss {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000358 [(set FR32:$dst, (fsub FR32:$src1, FR32:$src2))]>;
359def SUBSSrm : SSI<0x5C, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f32mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000360 "subss {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000361 [(set FR32:$dst, (fsub FR32:$src1, (loadf32 addr:$src2)))]>;
362def SUBSDrr : SDI<0x5C, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000363 "subsd {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000364 [(set FR64:$dst, (fsub FR64:$src1, FR64:$src2))]>;
365def SUBSDrm : SDI<0x5C, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f64mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000366 "subsd {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000367 [(set FR64:$dst, (fsub FR64:$src1, (loadf64 addr:$src2)))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000368}
369
Evan Cheng8703be42006-04-04 19:12:30 +0000370def SQRTSSr : SSI<0x51, MRMSrcReg, (ops FR32:$dst, FR32:$src),
371 "sqrtss {$src, $dst|$dst, $src}",
372 [(set FR32:$dst, (fsqrt FR32:$src))]>;
373def SQRTSSm : SSI<0x51, MRMSrcMem, (ops FR32:$dst, f32mem:$src),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000374 "sqrtss {$src, $dst|$dst, $src}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000375 [(set FR32:$dst, (fsqrt (loadf32 addr:$src)))]>;
Evan Cheng8703be42006-04-04 19:12:30 +0000376def SQRTSDr : SDI<0x51, MRMSrcReg, (ops FR64:$dst, FR64:$src),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000377 "sqrtsd {$src, $dst|$dst, $src}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000378 [(set FR64:$dst, (fsqrt FR64:$src))]>;
Evan Cheng8703be42006-04-04 19:12:30 +0000379def SQRTSDm : SDI<0x51, MRMSrcMem, (ops FR64:$dst, f64mem:$src),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000380 "sqrtsd {$src, $dst|$dst, $src}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000381 [(set FR64:$dst, (fsqrt (loadf64 addr:$src)))]>;
382
Evan Cheng8703be42006-04-04 19:12:30 +0000383def RSQRTSSr : SSI<0x52, MRMSrcReg, (ops FR32:$dst, FR32:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000384 "rsqrtss {$src, $dst|$dst, $src}", []>;
Evan Cheng8703be42006-04-04 19:12:30 +0000385def RSQRTSSm : SSI<0x52, MRMSrcMem, (ops FR32:$dst, f32mem:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000386 "rsqrtss {$src, $dst|$dst, $src}", []>;
Evan Cheng8703be42006-04-04 19:12:30 +0000387def RCPSSr : SSI<0x53, MRMSrcReg, (ops FR32:$dst, FR32:$src),
388 "rcpss {$src, $dst|$dst, $src}", []>;
389def RCPSSm : SSI<0x53, MRMSrcMem, (ops FR32:$dst, f32mem:$src),
390 "rcpss {$src, $dst|$dst, $src}", []>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000391
Evan Cheng8703be42006-04-04 19:12:30 +0000392let isTwoAddress = 1 in {
Evan Chengb5e406a2006-05-30 23:47:30 +0000393let isCommutable = 1 in {
Evan Cheng8703be42006-04-04 19:12:30 +0000394def MAXSSrr : SSI<0x5F, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2),
395 "maxss {$src2, $dst|$dst, $src2}", []>;
Evan Cheng8703be42006-04-04 19:12:30 +0000396def MAXSDrr : SDI<0x5F, MRMSrcReg, (ops FR64:$dst, FR32:$src1, FR64:$src2),
397 "maxsd {$src2, $dst|$dst, $src2}", []>;
Evan Cheng8703be42006-04-04 19:12:30 +0000398def MINSSrr : SSI<0x5D, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2),
399 "minss {$src2, $dst|$dst, $src2}", []>;
Evan Cheng8703be42006-04-04 19:12:30 +0000400def MINSDrr : SDI<0x5D, MRMSrcReg, (ops FR64:$dst, FR32:$src1, FR64:$src2),
401 "minsd {$src2, $dst|$dst, $src2}", []>;
Evan Chengb5e406a2006-05-30 23:47:30 +0000402}
403def MAXSSrm : SSI<0x5F, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f32mem:$src2),
404 "maxss {$src2, $dst|$dst, $src2}", []>;
405def MAXSDrm : SDI<0x5F, MRMSrcMem, (ops FR64:$dst, FR32:$src1, f64mem:$src2),
406 "maxsd {$src2, $dst|$dst, $src2}", []>;
407def MINSSrm : SSI<0x5D, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f32mem:$src2),
408 "minss {$src2, $dst|$dst, $src2}", []>;
Evan Cheng8703be42006-04-04 19:12:30 +0000409def MINSDrm : SDI<0x5D, MRMSrcMem, (ops FR64:$dst, FR32:$src1, f64mem:$src2),
410 "minsd {$src2, $dst|$dst, $src2}", []>;
411}
Evan Chengc46349d2006-03-28 23:51:43 +0000412
413// Aliases to match intrinsics which expect XMM operand(s).
414let isTwoAddress = 1 in {
415let isCommutable = 1 in {
Evan Cheng6e967402006-04-04 00:10:53 +0000416def Int_ADDSSrr : SS_Intrr<0x58, "addss {$src2, $dst|$dst, $src2}",
417 int_x86_sse_add_ss>;
418def Int_ADDSDrr : SD_Intrr<0x58, "addsd {$src2, $dst|$dst, $src2}",
419 int_x86_sse2_add_sd>;
420def Int_MULSSrr : SS_Intrr<0x59, "mulss {$src2, $dst|$dst, $src2}",
421 int_x86_sse_mul_ss>;
422def Int_MULSDrr : SD_Intrr<0x59, "mulsd {$src2, $dst|$dst, $src2}",
423 int_x86_sse2_mul_sd>;
Evan Chengc46349d2006-03-28 23:51:43 +0000424}
425
Evan Cheng6e967402006-04-04 00:10:53 +0000426def Int_ADDSSrm : SS_Intrm<0x58, "addss {$src2, $dst|$dst, $src2}",
427 int_x86_sse_add_ss>;
428def Int_ADDSDrm : SD_Intrm<0x58, "addsd {$src2, $dst|$dst, $src2}",
429 int_x86_sse2_add_sd>;
430def Int_MULSSrm : SS_Intrm<0x59, "mulss {$src2, $dst|$dst, $src2}",
431 int_x86_sse_mul_ss>;
432def Int_MULSDrm : SD_Intrm<0x59, "mulsd {$src2, $dst|$dst, $src2}",
433 int_x86_sse2_mul_sd>;
Evan Chengc46349d2006-03-28 23:51:43 +0000434
Evan Cheng6e967402006-04-04 00:10:53 +0000435def Int_DIVSSrr : SS_Intrr<0x5E, "divss {$src2, $dst|$dst, $src2}",
436 int_x86_sse_div_ss>;
437def Int_DIVSSrm : SS_Intrm<0x5E, "divss {$src2, $dst|$dst, $src2}",
438 int_x86_sse_div_ss>;
439def Int_DIVSDrr : SD_Intrr<0x5E, "divsd {$src2, $dst|$dst, $src2}",
440 int_x86_sse2_div_sd>;
441def Int_DIVSDrm : SD_Intrm<0x5E, "divsd {$src2, $dst|$dst, $src2}",
442 int_x86_sse2_div_sd>;
Evan Chengc46349d2006-03-28 23:51:43 +0000443
Evan Cheng6e967402006-04-04 00:10:53 +0000444def Int_SUBSSrr : SS_Intrr<0x5C, "subss {$src2, $dst|$dst, $src2}",
445 int_x86_sse_sub_ss>;
446def Int_SUBSSrm : SS_Intrm<0x5C, "subss {$src2, $dst|$dst, $src2}",
447 int_x86_sse_sub_ss>;
448def Int_SUBSDrr : SD_Intrr<0x5C, "subsd {$src2, $dst|$dst, $src2}",
449 int_x86_sse2_sub_sd>;
450def Int_SUBSDrm : SD_Intrm<0x5C, "subsd {$src2, $dst|$dst, $src2}",
451 int_x86_sse2_sub_sd>;
Evan Chengc46349d2006-03-28 23:51:43 +0000452}
453
Evan Cheng8703be42006-04-04 19:12:30 +0000454def Int_SQRTSSr : SS_Intr<0x51, "sqrtss {$src, $dst|$dst, $src}",
455 int_x86_sse_sqrt_ss>;
456def Int_SQRTSSm : SS_Intm<0x51, "sqrtss {$src, $dst|$dst, $src}",
457 int_x86_sse_sqrt_ss>;
458def Int_SQRTSDr : SD_Intr<0x51, "sqrtsd {$src, $dst|$dst, $src}",
459 int_x86_sse2_sqrt_sd>;
460def Int_SQRTSDm : SD_Intm<0x51, "sqrtsd {$src, $dst|$dst, $src}",
461 int_x86_sse2_sqrt_sd>;
Evan Chengc46349d2006-03-28 23:51:43 +0000462
Evan Cheng8703be42006-04-04 19:12:30 +0000463def Int_RSQRTSSr : SS_Intr<0x52, "rsqrtss {$src, $dst|$dst, $src}",
464 int_x86_sse_rsqrt_ss>;
465def Int_RSQRTSSm : SS_Intm<0x52, "rsqrtss {$src, $dst|$dst, $src}",
466 int_x86_sse_rsqrt_ss>;
467def Int_RCPSSr : SS_Intr<0x53, "rcpss {$src, $dst|$dst, $src}",
468 int_x86_sse_rcp_ss>;
469def Int_RCPSSm : SS_Intm<0x53, "rcpss {$src, $dst|$dst, $src}",
470 int_x86_sse_rcp_ss>;
Evan Chengc46349d2006-03-28 23:51:43 +0000471
472let isTwoAddress = 1 in {
Evan Chengb5e406a2006-05-30 23:47:30 +0000473let isCommutable = 1 in {
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000474def Int_MAXSSrr : SS_Intrr<0x5F, "maxss {$src2, $dst|$dst, $src2}",
Evan Cheng6e967402006-04-04 00:10:53 +0000475 int_x86_sse_max_ss>;
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000476def Int_MAXSDrr : SD_Intrr<0x5F, "maxsd {$src2, $dst|$dst, $src2}",
Evan Cheng6e967402006-04-04 00:10:53 +0000477 int_x86_sse2_max_sd>;
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000478def Int_MINSSrr : SS_Intrr<0x5D, "minss {$src2, $dst|$dst, $src2}",
Evan Cheng6e967402006-04-04 00:10:53 +0000479 int_x86_sse_min_ss>;
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000480def Int_MINSDrr : SD_Intrr<0x5D, "minsd {$src2, $dst|$dst, $src2}",
Evan Cheng6e967402006-04-04 00:10:53 +0000481 int_x86_sse2_min_sd>;
Evan Chengb5e406a2006-05-30 23:47:30 +0000482}
483def Int_MAXSSrm : SS_Intrm<0x5F, "maxss {$src2, $dst|$dst, $src2}",
484 int_x86_sse_max_ss>;
485def Int_MAXSDrm : SD_Intrm<0x5F, "maxsd {$src2, $dst|$dst, $src2}",
486 int_x86_sse2_max_sd>;
487def Int_MINSSrm : SS_Intrm<0x5D, "minss {$src2, $dst|$dst, $src2}",
488 int_x86_sse_min_ss>;
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000489def Int_MINSDrm : SD_Intrm<0x5D, "minsd {$src2, $dst|$dst, $src2}",
Evan Cheng6e967402006-04-04 00:10:53 +0000490 int_x86_sse2_min_sd>;
Evan Chengc46349d2006-03-28 23:51:43 +0000491}
492
493// Conversion instructions
Evan Cheng069287d2006-05-16 07:21:53 +0000494def CVTTSS2SIrr: SSI<0x2C, MRMSrcReg, (ops GR32:$dst, FR32:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000495 "cvttss2si {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +0000496 [(set GR32:$dst, (fp_to_sint FR32:$src))]>;
497def CVTTSS2SIrm: SSI<0x2C, MRMSrcMem, (ops GR32:$dst, f32mem:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000498 "cvttss2si {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +0000499 [(set GR32:$dst, (fp_to_sint (loadf32 addr:$src)))]>;
500def CVTTSD2SIrr: SDI<0x2C, MRMSrcReg, (ops GR32:$dst, FR64:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000501 "cvttsd2si {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +0000502 [(set GR32:$dst, (fp_to_sint FR64:$src))]>;
503def CVTTSD2SIrm: SDI<0x2C, MRMSrcMem, (ops GR32:$dst, f64mem:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000504 "cvttsd2si {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +0000505 [(set GR32:$dst, (fp_to_sint (loadf64 addr:$src)))]>;
Evan Chengc46349d2006-03-28 23:51:43 +0000506def CVTSD2SSrr: SDI<0x5A, MRMSrcReg, (ops FR32:$dst, FR64:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000507 "cvtsd2ss {$src, $dst|$dst, $src}",
508 [(set FR32:$dst, (fround FR64:$src))]>;
Evan Chengc46349d2006-03-28 23:51:43 +0000509def CVTSD2SSrm: SDI<0x5A, MRMSrcMem, (ops FR32:$dst, f64mem:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000510 "cvtsd2ss {$src, $dst|$dst, $src}",
511 [(set FR32:$dst, (fround (loadf64 addr:$src)))]>;
Evan Cheng069287d2006-05-16 07:21:53 +0000512def CVTSI2SSrr: SSI<0x2A, MRMSrcReg, (ops FR32:$dst, GR32:$src),
Evan Chengc46349d2006-03-28 23:51:43 +0000513 "cvtsi2ss {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +0000514 [(set FR32:$dst, (sint_to_fp GR32:$src))]>;
Evan Chengc46349d2006-03-28 23:51:43 +0000515def CVTSI2SSrm: SSI<0x2A, MRMSrcMem, (ops FR32:$dst, i32mem:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000516 "cvtsi2ss {$src, $dst|$dst, $src}",
517 [(set FR32:$dst, (sint_to_fp (loadi32 addr:$src)))]>;
Evan Cheng069287d2006-05-16 07:21:53 +0000518def CVTSI2SDrr: SDI<0x2A, MRMSrcReg, (ops FR64:$dst, GR32:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000519 "cvtsi2sd {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +0000520 [(set FR64:$dst, (sint_to_fp GR32:$src))]>;
Evan Chengc46349d2006-03-28 23:51:43 +0000521def CVTSI2SDrm: SDI<0x2A, MRMSrcMem, (ops FR64:$dst, i32mem:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000522 "cvtsi2sd {$src, $dst|$dst, $src}",
523 [(set FR64:$dst, (sint_to_fp (loadi32 addr:$src)))]>;
Evan Chengd2a6d542006-04-12 23:42:44 +0000524
Evan Chengc46349d2006-03-28 23:51:43 +0000525// SSE2 instructions with XS prefix
526def CVTSS2SDrr: I<0x5A, MRMSrcReg, (ops FR64:$dst, FR32:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000527 "cvtss2sd {$src, $dst|$dst, $src}",
528 [(set FR64:$dst, (fextend FR32:$src))]>, XS,
Evan Chengc46349d2006-03-28 23:51:43 +0000529 Requires<[HasSSE2]>;
530def CVTSS2SDrm: I<0x5A, MRMSrcMem, (ops FR64:$dst, f32mem:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000531 "cvtss2sd {$src, $dst|$dst, $src}",
Chris Lattnerbd04aa52006-05-05 21:35:18 +0000532 [(set FR64:$dst, (extload addr:$src, f32))]>, XS,
Evan Chengc46349d2006-03-28 23:51:43 +0000533 Requires<[HasSSE2]>;
534
Evan Chengd2a6d542006-04-12 23:42:44 +0000535// Match intrinsics which expect XMM operand(s).
Evan Cheng190717d2006-05-31 19:00:07 +0000536def Int_CVTSS2SIrr: SSI<0x2D, MRMSrcReg, (ops GR32:$dst, VR128:$src),
537 "cvtss2si {$src, $dst|$dst, $src}",
538 [(set GR32:$dst, (int_x86_sse_cvtss2si VR128:$src))]>;
539def Int_CVTSS2SIrm: SSI<0x2D, MRMSrcMem, (ops GR32:$dst, f32mem:$src),
540 "cvtss2si {$src, $dst|$dst, $src}",
541 [(set GR32:$dst, (int_x86_sse_cvtss2si
542 (loadv4f32 addr:$src)))]>;
543def Int_CVTSD2SIrr: SDI<0x2D, MRMSrcReg, (ops GR32:$dst, VR128:$src),
544 "cvtsd2si {$src, $dst|$dst, $src}",
545 [(set GR32:$dst, (int_x86_sse2_cvtsd2si VR128:$src))]>;
546def Int_CVTSD2SIrm: SDI<0x2D, MRMSrcMem, (ops GR32:$dst, f128mem:$src),
547 "cvtsd2si {$src, $dst|$dst, $src}",
548 [(set GR32:$dst, (int_x86_sse2_cvtsd2si
549 (loadv2f64 addr:$src)))]>;
Evan Chengd2a6d542006-04-12 23:42:44 +0000550
551// Aliases for intrinsics
Evan Cheng069287d2006-05-16 07:21:53 +0000552def Int_CVTTSS2SIrr: SSI<0x2C, MRMSrcReg, (ops GR32:$dst, VR128:$src),
Evan Chengd2a6d542006-04-12 23:42:44 +0000553 "cvttss2si {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +0000554 [(set GR32:$dst, (int_x86_sse_cvttss2si VR128:$src))]>;
555def Int_CVTTSS2SIrm: SSI<0x2C, MRMSrcMem, (ops GR32:$dst, f32mem:$src),
Evan Chengd2a6d542006-04-12 23:42:44 +0000556 "cvttss2si {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +0000557 [(set GR32:$dst, (int_x86_sse_cvttss2si
Evan Chengd2a6d542006-04-12 23:42:44 +0000558 (loadv4f32 addr:$src)))]>;
Evan Cheng069287d2006-05-16 07:21:53 +0000559def Int_CVTTSD2SIrr: SDI<0x2C, MRMSrcReg, (ops GR32:$dst, VR128:$src),
Evan Chengd03db7a2006-04-12 05:20:24 +0000560 "cvttsd2si {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +0000561 [(set GR32:$dst, (int_x86_sse2_cvttsd2si VR128:$src))]>;
562def Int_CVTTSD2SIrm: SDI<0x2C, MRMSrcMem, (ops GR32:$dst, f128mem:$src),
Evan Chengd03db7a2006-04-12 05:20:24 +0000563 "cvttsd2si {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +0000564 [(set GR32:$dst, (int_x86_sse2_cvttsd2si
Evan Cheng91b740d2006-04-12 17:12:36 +0000565 (loadv2f64 addr:$src)))]>;
Evan Chengd03db7a2006-04-12 05:20:24 +0000566
Evan Chengd2a6d542006-04-12 23:42:44 +0000567let isTwoAddress = 1 in {
568def Int_CVTSI2SSrr: SSI<0x2A, MRMSrcReg,
Evan Cheng069287d2006-05-16 07:21:53 +0000569 (ops VR128:$dst, VR128:$src1, GR32:$src2),
Evan Chengd2a6d542006-04-12 23:42:44 +0000570 "cvtsi2ss {$src2, $dst|$dst, $src2}",
571 [(set VR128:$dst, (int_x86_sse_cvtsi2ss VR128:$src1,
Evan Cheng069287d2006-05-16 07:21:53 +0000572 GR32:$src2))]>;
Evan Chengd2a6d542006-04-12 23:42:44 +0000573def Int_CVTSI2SSrm: SSI<0x2A, MRMSrcMem,
574 (ops VR128:$dst, VR128:$src1, i32mem:$src2),
575 "cvtsi2ss {$src2, $dst|$dst, $src2}",
576 [(set VR128:$dst, (int_x86_sse_cvtsi2ss VR128:$src1,
577 (loadi32 addr:$src2)))]>;
578}
Evan Chengd03db7a2006-04-12 05:20:24 +0000579
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000580// Comparison instructions
581let isTwoAddress = 1 in {
Evan Cheng470a6ad2006-02-22 02:26:30 +0000582def CMPSSrr : SSI<0xC2, MRMSrcReg,
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000583 (ops FR32:$dst, FR32:$src1, FR32:$src, SSECC:$cc),
Evan Cheng0876aa52006-03-30 06:21:22 +0000584 "cmp${cc}ss {$src, $dst|$dst, $src}",
585 []>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000586def CMPSSrm : SSI<0xC2, MRMSrcMem,
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000587 (ops FR32:$dst, FR32:$src1, f32mem:$src, SSECC:$cc),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000588 "cmp${cc}ss {$src, $dst|$dst, $src}", []>;
589def CMPSDrr : SDI<0xC2, MRMSrcReg,
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000590 (ops FR64:$dst, FR64:$src1, FR64:$src, SSECC:$cc),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000591 "cmp${cc}sd {$src, $dst|$dst, $src}", []>;
592def CMPSDrm : SDI<0xC2, MRMSrcMem,
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000593 (ops FR64:$dst, FR64:$src1, f64mem:$src, SSECC:$cc),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000594 "cmp${cc}sd {$src, $dst|$dst, $src}", []>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000595}
596
Evan Cheng470a6ad2006-02-22 02:26:30 +0000597def UCOMISSrr: PSI<0x2E, MRMSrcReg, (ops FR32:$src1, FR32:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000598 "ucomiss {$src2, $src1|$src1, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000599 [(X86cmp FR32:$src1, FR32:$src2)]>;
600def UCOMISSrm: PSI<0x2E, MRMSrcMem, (ops FR32:$src1, f32mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000601 "ucomiss {$src2, $src1|$src1, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000602 [(X86cmp FR32:$src1, (loadf32 addr:$src2))]>;
603def UCOMISDrr: PDI<0x2E, MRMSrcReg, (ops FR64:$src1, FR64:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000604 "ucomisd {$src2, $src1|$src1, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000605 [(X86cmp FR64:$src1, FR64:$src2)]>;
606def UCOMISDrm: PDI<0x2E, MRMSrcMem, (ops FR64:$src1, f64mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000607 "ucomisd {$src2, $src1|$src1, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000608 [(X86cmp FR64:$src1, (loadf64 addr:$src2))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000609
Evan Cheng0876aa52006-03-30 06:21:22 +0000610// Aliases to match intrinsics which expect XMM operand(s).
611let isTwoAddress = 1 in {
612def Int_CMPSSrr : SSI<0xC2, MRMSrcReg,
613 (ops VR128:$dst, VR128:$src1, VR128:$src, SSECC:$cc),
614 "cmp${cc}ss {$src, $dst|$dst, $src}",
615 [(set VR128:$dst, (int_x86_sse_cmp_ss VR128:$src1,
616 VR128:$src, imm:$cc))]>;
617def Int_CMPSSrm : SSI<0xC2, MRMSrcMem,
618 (ops VR128:$dst, VR128:$src1, f32mem:$src, SSECC:$cc),
619 "cmp${cc}ss {$src, $dst|$dst, $src}",
620 [(set VR128:$dst, (int_x86_sse_cmp_ss VR128:$src1,
621 (load addr:$src), imm:$cc))]>;
622def Int_CMPSDrr : SDI<0xC2, MRMSrcReg,
623 (ops VR128:$dst, VR128:$src1, VR128:$src, SSECC:$cc),
624 "cmp${cc}sd {$src, $dst|$dst, $src}", []>;
625def Int_CMPSDrm : SDI<0xC2, MRMSrcMem,
626 (ops VR128:$dst, VR128:$src1, f64mem:$src, SSECC:$cc),
627 "cmp${cc}sd {$src, $dst|$dst, $src}", []>;
628}
629
Evan Cheng6be2c582006-04-05 23:38:46 +0000630def Int_UCOMISSrr: PSI<0x2E, MRMSrcReg, (ops VR128:$src1, VR128:$src2),
631 "ucomiss {$src2, $src1|$src1, $src2}",
632 [(X86ucomi (v4f32 VR128:$src1), VR128:$src2)]>;
633def Int_UCOMISSrm: PSI<0x2E, MRMSrcMem, (ops VR128:$src1, f128mem:$src2),
634 "ucomiss {$src2, $src1|$src1, $src2}",
635 [(X86ucomi (v4f32 VR128:$src1), (loadv4f32 addr:$src2))]>;
636def Int_UCOMISDrr: PDI<0x2E, MRMSrcReg, (ops VR128:$src1, VR128:$src2),
637 "ucomisd {$src2, $src1|$src1, $src2}",
638 [(X86ucomi (v2f64 VR128:$src1), (v2f64 VR128:$src2))]>;
639def Int_UCOMISDrm: PDI<0x2E, MRMSrcMem, (ops VR128:$src1, f128mem:$src2),
640 "ucomisd {$src2, $src1|$src1, $src2}",
641 [(X86ucomi (v2f64 VR128:$src1), (loadv2f64 addr:$src2))]>;
642
643def Int_COMISSrr: PSI<0x2F, MRMSrcReg, (ops VR128:$src1, VR128:$src2),
644 "comiss {$src2, $src1|$src1, $src2}",
645 [(X86comi (v4f32 VR128:$src1), VR128:$src2)]>;
646def Int_COMISSrm: PSI<0x2F, MRMSrcMem, (ops VR128:$src1, f128mem:$src2),
647 "comiss {$src2, $src1|$src1, $src2}",
648 [(X86comi (v4f32 VR128:$src1), (loadv4f32 addr:$src2))]>;
649def Int_COMISDrr: PDI<0x2F, MRMSrcReg, (ops VR128:$src1, VR128:$src2),
650 "comisd {$src2, $src1|$src1, $src2}",
651 [(X86comi (v2f64 VR128:$src1), (v2f64 VR128:$src2))]>;
652def Int_COMISDrm: PDI<0x2F, MRMSrcMem, (ops VR128:$src1, f128mem:$src2),
653 "comisd {$src2, $src1|$src1, $src2}",
654 [(X86comi (v2f64 VR128:$src1), (loadv2f64 addr:$src2))]>;
Evan Cheng0876aa52006-03-30 06:21:22 +0000655
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000656// Aliases of packed instructions for scalar use. These all have names that
657// start with 'Fs'.
658
659// Alias instructions that map fld0 to pxor for sse.
660// FIXME: remove when we can teach regalloc that xor reg, reg is ok.
661def FsFLD0SS : I<0xEF, MRMInitReg, (ops FR32:$dst),
662 "pxor $dst, $dst", [(set FR32:$dst, fp32imm0)]>,
663 Requires<[HasSSE1]>, TB, OpSize;
664def FsFLD0SD : I<0xEF, MRMInitReg, (ops FR64:$dst),
665 "pxor $dst, $dst", [(set FR64:$dst, fp64imm0)]>,
666 Requires<[HasSSE2]>, TB, OpSize;
667
668// Alias instructions to do FR32 / FR64 reg-to-reg copy using movaps / movapd.
669// Upper bits are disregarded.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000670def FsMOVAPSrr : PSI<0x28, MRMSrcReg, (ops FR32:$dst, FR32:$src),
671 "movaps {$src, $dst|$dst, $src}", []>;
672def FsMOVAPDrr : PDI<0x28, MRMSrcReg, (ops FR64:$dst, FR64:$src),
673 "movapd {$src, $dst|$dst, $src}", []>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000674
675// Alias instructions to load FR32 / FR64 from f128mem using movaps / movapd.
676// Upper bits are disregarded.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000677def FsMOVAPSrm : PSI<0x28, MRMSrcMem, (ops FR32:$dst, f128mem:$src),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000678 "movaps {$src, $dst|$dst, $src}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000679 [(set FR32:$dst, (X86loadpf32 addr:$src))]>;
680def FsMOVAPDrm : PDI<0x28, MRMSrcMem, (ops FR64:$dst, f128mem:$src),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000681 "movapd {$src, $dst|$dst, $src}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000682 [(set FR64:$dst, (X86loadpf64 addr:$src))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000683
684// Alias bitwise logical operations using SSE logical ops on packed FP values.
685let isTwoAddress = 1 in {
686let isCommutable = 1 in {
Evan Cheng470a6ad2006-02-22 02:26:30 +0000687def FsANDPSrr : PSI<0x54, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000688 "andps {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000689 [(set FR32:$dst, (X86fand FR32:$src1, FR32:$src2))]>;
690def FsANDPDrr : PDI<0x54, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000691 "andpd {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000692 [(set FR64:$dst, (X86fand FR64:$src1, FR64:$src2))]>;
693def FsORPSrr : PSI<0x56, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2),
694 "orps {$src2, $dst|$dst, $src2}", []>;
695def FsORPDrr : PDI<0x56, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2),
696 "orpd {$src2, $dst|$dst, $src2}", []>;
697def FsXORPSrr : PSI<0x57, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000698 "xorps {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000699 [(set FR32:$dst, (X86fxor FR32:$src1, FR32:$src2))]>;
700def FsXORPDrr : PDI<0x57, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000701 "xorpd {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000702 [(set FR64:$dst, (X86fxor FR64:$src1, FR64:$src2))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000703}
Evan Cheng470a6ad2006-02-22 02:26:30 +0000704def FsANDPSrm : PSI<0x54, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f128mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000705 "andps {$src2, $dst|$dst, $src2}",
706 [(set FR32:$dst, (X86fand FR32:$src1,
Evan Cheng470a6ad2006-02-22 02:26:30 +0000707 (X86loadpf32 addr:$src2)))]>;
708def FsANDPDrm : PDI<0x54, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f128mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000709 "andpd {$src2, $dst|$dst, $src2}",
710 [(set FR64:$dst, (X86fand FR64:$src1,
Evan Cheng470a6ad2006-02-22 02:26:30 +0000711 (X86loadpf64 addr:$src2)))]>;
712def FsORPSrm : PSI<0x56, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f128mem:$src2),
713 "orps {$src2, $dst|$dst, $src2}", []>;
714def FsORPDrm : PDI<0x56, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f128mem:$src2),
715 "orpd {$src2, $dst|$dst, $src2}", []>;
716def FsXORPSrm : PSI<0x57, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f128mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000717 "xorps {$src2, $dst|$dst, $src2}",
718 [(set FR32:$dst, (X86fxor FR32:$src1,
Evan Cheng470a6ad2006-02-22 02:26:30 +0000719 (X86loadpf32 addr:$src2)))]>;
720def FsXORPDrm : PDI<0x57, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f128mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000721 "xorpd {$src2, $dst|$dst, $src2}",
722 [(set FR64:$dst, (X86fxor FR64:$src1,
Evan Cheng470a6ad2006-02-22 02:26:30 +0000723 (X86loadpf64 addr:$src2)))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000724
Evan Cheng470a6ad2006-02-22 02:26:30 +0000725def FsANDNPSrr : PSI<0x55, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2),
726 "andnps {$src2, $dst|$dst, $src2}", []>;
727def FsANDNPSrm : PSI<0x55, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f128mem:$src2),
728 "andnps {$src2, $dst|$dst, $src2}", []>;
729def FsANDNPDrr : PDI<0x55, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2),
730 "andnpd {$src2, $dst|$dst, $src2}", []>;
731def FsANDNPDrm : PDI<0x55, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f128mem:$src2),
732 "andnpd {$src2, $dst|$dst, $src2}", []>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000733}
734
735//===----------------------------------------------------------------------===//
Evan Cheng9ab1ac52006-04-14 23:32:40 +0000736// SSE packed FP Instructions
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000737//===----------------------------------------------------------------------===//
738
Evan Chengc12e6c42006-03-19 09:38:54 +0000739// Some 'special' instructions
740def IMPLICIT_DEF_VR128 : I<0, Pseudo, (ops VR128:$dst),
741 "#IMPLICIT_DEF $dst",
742 [(set VR128:$dst, (v4f32 (undef)))]>,
743 Requires<[HasSSE1]>;
744
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000745// Move Instructions
Evan Cheng2246f842006-03-18 01:23:20 +0000746def MOVAPSrr : PSI<0x28, MRMSrcReg, (ops VR128:$dst, VR128:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000747 "movaps {$src, $dst|$dst, $src}", []>;
Evan Cheng2246f842006-03-18 01:23:20 +0000748def MOVAPSrm : PSI<0x28, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000749 "movaps {$src, $dst|$dst, $src}",
Evan Cheng2246f842006-03-18 01:23:20 +0000750 [(set VR128:$dst, (loadv4f32 addr:$src))]>;
751def MOVAPDrr : PDI<0x28, MRMSrcReg, (ops VR128:$dst, VR128:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000752 "movapd {$src, $dst|$dst, $src}", []>;
Evan Cheng2246f842006-03-18 01:23:20 +0000753def MOVAPDrm : PDI<0x28, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000754 "movapd {$src, $dst|$dst, $src}",
Evan Cheng2246f842006-03-18 01:23:20 +0000755 [(set VR128:$dst, (loadv2f64 addr:$src))]>;
Evan Chengffcb95b2006-02-21 19:13:53 +0000756
Evan Cheng2246f842006-03-18 01:23:20 +0000757def MOVAPSmr : PSI<0x29, MRMDestMem, (ops f128mem:$dst, VR128:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000758 "movaps {$src, $dst|$dst, $src}",
Evan Cheng2246f842006-03-18 01:23:20 +0000759 [(store (v4f32 VR128:$src), addr:$dst)]>;
760def MOVAPDmr : PDI<0x29, MRMDestMem, (ops f128mem:$dst, VR128:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000761 "movapd {$src, $dst|$dst, $src}",
Evan Cheng2246f842006-03-18 01:23:20 +0000762 [(store (v2f64 VR128:$src), addr:$dst)]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000763
Evan Cheng2246f842006-03-18 01:23:20 +0000764def MOVUPSrr : PSI<0x10, MRMSrcReg, (ops VR128:$dst, VR128:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000765 "movups {$src, $dst|$dst, $src}", []>;
Evan Chengd8e82232006-04-16 07:02:22 +0000766def MOVUPSrm : PSI<0x10, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
Evan Chengaa9fb8c2006-04-10 21:11:06 +0000767 "movups {$src, $dst|$dst, $src}",
768 [(set VR128:$dst, (int_x86_sse_loadu_ps addr:$src))]>;
Evan Chengd8e82232006-04-16 07:02:22 +0000769def MOVUPSmr : PSI<0x11, MRMDestMem, (ops f128mem:$dst, VR128:$src),
Evan Chengaa9fb8c2006-04-10 21:11:06 +0000770 "movups {$src, $dst|$dst, $src}",
771 [(int_x86_sse_storeu_ps addr:$dst, VR128:$src)]>;
Evan Cheng2246f842006-03-18 01:23:20 +0000772def MOVUPDrr : PDI<0x10, MRMSrcReg, (ops VR128:$dst, VR128:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000773 "movupd {$src, $dst|$dst, $src}", []>;
Evan Cheng2246f842006-03-18 01:23:20 +0000774def MOVUPDrm : PDI<0x10, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
Evan Chengaa9fb8c2006-04-10 21:11:06 +0000775 "movupd {$src, $dst|$dst, $src}",
776 [(set VR128:$dst, (int_x86_sse2_loadu_pd addr:$src))]>;
Evan Cheng2246f842006-03-18 01:23:20 +0000777def MOVUPDmr : PDI<0x11, MRMDestMem, (ops f128mem:$dst, VR128:$src),
Evan Chengaa9fb8c2006-04-10 21:11:06 +0000778 "movupd {$src, $dst|$dst, $src}",
779 [(int_x86_sse2_storeu_pd addr:$dst, VR128:$src)]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000780
Evan Cheng4fcb9222006-03-28 02:43:26 +0000781let isTwoAddress = 1 in {
Evan Chengfd111b52006-04-19 21:15:24 +0000782let AddedComplexity = 20 in {
Evan Cheng9bbfd4f2006-03-28 07:01:28 +0000783def MOVLPSrm : PSI<0x12, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f64mem:$src2),
Evan Cheng5ced1d82006-04-06 23:23:56 +0000784 "movlps {$src2, $dst|$dst, $src2}",
785 [(set VR128:$dst,
786 (v4f32 (vector_shuffle VR128:$src1,
787 (bc_v4f32 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))),
Evan Chengf66a0942006-04-19 18:20:17 +0000788 MOVLP_shuffle_mask)))]>;
Evan Cheng9bbfd4f2006-03-28 07:01:28 +0000789def MOVLPDrm : PDI<0x12, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f64mem:$src2),
Evan Cheng5ced1d82006-04-06 23:23:56 +0000790 "movlpd {$src2, $dst|$dst, $src2}",
791 [(set VR128:$dst,
792 (v2f64 (vector_shuffle VR128:$src1,
793 (scalar_to_vector (loadf64 addr:$src2)),
794 MOVLP_shuffle_mask)))]>;
Evan Cheng4fcb9222006-03-28 02:43:26 +0000795def MOVHPSrm : PSI<0x16, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f64mem:$src2),
Evan Cheng5ced1d82006-04-06 23:23:56 +0000796 "movhps {$src2, $dst|$dst, $src2}",
797 [(set VR128:$dst,
798 (v4f32 (vector_shuffle VR128:$src1,
799 (bc_v4f32 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))),
Evan Chengf66a0942006-04-19 18:20:17 +0000800 MOVHP_shuffle_mask)))]>;
Evan Cheng4fcb9222006-03-28 02:43:26 +0000801def MOVHPDrm : PDI<0x16, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f64mem:$src2),
802 "movhpd {$src2, $dst|$dst, $src2}",
803 [(set VR128:$dst,
804 (v2f64 (vector_shuffle VR128:$src1,
805 (scalar_to_vector (loadf64 addr:$src2)),
Evan Cheng5ced1d82006-04-06 23:23:56 +0000806 MOVHP_shuffle_mask)))]>;
Evan Cheng2dadaea2006-04-19 20:37:34 +0000807} // AddedComplexity
Evan Cheng4fcb9222006-03-28 02:43:26 +0000808}
809
Evan Cheng9bbfd4f2006-03-28 07:01:28 +0000810def MOVLPSmr : PSI<0x13, MRMDestMem, (ops f64mem:$dst, VR128:$src),
Evan Cheng664ade72006-04-07 21:20:58 +0000811 "movlps {$src, $dst|$dst, $src}",
812 [(store (f64 (vector_extract (bc_v2f64 (v4f32 VR128:$src)),
Evan Cheng015188f2006-06-15 08:14:54 +0000813 (iPTR 0))), addr:$dst)]>;
Evan Cheng9bbfd4f2006-03-28 07:01:28 +0000814def MOVLPDmr : PDI<0x13, MRMDestMem, (ops f64mem:$dst, VR128:$src),
Evan Cheng20e3ed12006-04-03 22:30:54 +0000815 "movlpd {$src, $dst|$dst, $src}",
816 [(store (f64 (vector_extract (v2f64 VR128:$src),
Evan Cheng015188f2006-06-15 08:14:54 +0000817 (iPTR 0))), addr:$dst)]>;
Evan Cheng9bbfd4f2006-03-28 07:01:28 +0000818
Evan Cheng664ade72006-04-07 21:20:58 +0000819// v2f64 extract element 1 is always custom lowered to unpack high to low
820// and extract element 0 so the non-store version isn't too horrible.
Evan Cheng2246f842006-03-18 01:23:20 +0000821def MOVHPSmr : PSI<0x17, MRMDestMem, (ops f64mem:$dst, VR128:$src),
Evan Cheng664ade72006-04-07 21:20:58 +0000822 "movhps {$src, $dst|$dst, $src}",
823 [(store (f64 (vector_extract
824 (v2f64 (vector_shuffle
825 (bc_v2f64 (v4f32 VR128:$src)), (undef),
Evan Cheng015188f2006-06-15 08:14:54 +0000826 UNPCKH_shuffle_mask)), (iPTR 0))),
Evan Cheng664ade72006-04-07 21:20:58 +0000827 addr:$dst)]>;
Evan Cheng2246f842006-03-18 01:23:20 +0000828def MOVHPDmr : PDI<0x17, MRMDestMem, (ops f64mem:$dst, VR128:$src),
Evan Cheng20e3ed12006-04-03 22:30:54 +0000829 "movhpd {$src, $dst|$dst, $src}",
830 [(store (f64 (vector_extract
831 (v2f64 (vector_shuffle VR128:$src, (undef),
Evan Cheng015188f2006-06-15 08:14:54 +0000832 UNPCKH_shuffle_mask)), (iPTR 0))),
Evan Cheng20e3ed12006-04-03 22:30:54 +0000833 addr:$dst)]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000834
Evan Cheng14aed5e2006-03-24 01:18:28 +0000835let isTwoAddress = 1 in {
Evan Chengfd111b52006-04-19 21:15:24 +0000836let AddedComplexity = 20 in {
Evan Cheng14aed5e2006-03-24 01:18:28 +0000837def MOVLHPSrr : PSI<0x16, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +0000838 "movlhps {$src2, $dst|$dst, $src2}",
839 [(set VR128:$dst,
Evan Cheng2064a2b2006-03-28 06:50:32 +0000840 (v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
Evan Cheng2dadaea2006-04-19 20:37:34 +0000841 MOVHP_shuffle_mask)))]>;
Evan Cheng2c0dbd02006-03-24 02:58:06 +0000842
Evan Cheng14aed5e2006-03-24 01:18:28 +0000843def MOVHLPSrr : PSI<0x12, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Chengbe296ac2006-03-28 06:53:49 +0000844 "movhlps {$src2, $dst|$dst, $src2}",
Evan Cheng4fcb9222006-03-28 02:43:26 +0000845 [(set VR128:$dst,
Evan Cheng2064a2b2006-03-28 06:50:32 +0000846 (v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
Evan Cheng4fcb9222006-03-28 02:43:26 +0000847 MOVHLPS_shuffle_mask)))]>;
Evan Cheng2dadaea2006-04-19 20:37:34 +0000848} // AddedComplexity
Evan Cheng14aed5e2006-03-24 01:18:28 +0000849}
Evan Cheng470a6ad2006-02-22 02:26:30 +0000850
Evan Chengd9539472006-04-14 21:59:03 +0000851def MOVSHDUPrr : S3SI<0x16, MRMSrcReg, (ops VR128:$dst, VR128:$src),
852 "movshdup {$src, $dst|$dst, $src}",
853 [(set VR128:$dst, (v4f32 (vector_shuffle
854 VR128:$src, (undef),
855 MOVSHDUP_shuffle_mask)))]>;
Evan Cheng06aef152006-04-16 18:11:28 +0000856def MOVSHDUPrm : S3SI<0x16, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
Evan Chengd9539472006-04-14 21:59:03 +0000857 "movshdup {$src, $dst|$dst, $src}",
858 [(set VR128:$dst, (v4f32 (vector_shuffle
859 (loadv4f32 addr:$src), (undef),
860 MOVSHDUP_shuffle_mask)))]>;
861
862def MOVSLDUPrr : S3SI<0x12, MRMSrcReg, (ops VR128:$dst, VR128:$src),
863 "movsldup {$src, $dst|$dst, $src}",
864 [(set VR128:$dst, (v4f32 (vector_shuffle
865 VR128:$src, (undef),
866 MOVSLDUP_shuffle_mask)))]>;
Evan Cheng06aef152006-04-16 18:11:28 +0000867def MOVSLDUPrm : S3SI<0x12, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
Evan Chengd9539472006-04-14 21:59:03 +0000868 "movsldup {$src, $dst|$dst, $src}",
869 [(set VR128:$dst, (v4f32 (vector_shuffle
870 (loadv4f32 addr:$src), (undef),
871 MOVSLDUP_shuffle_mask)))]>;
872
873def MOVDDUPrr : S3DI<0x12, MRMSrcReg, (ops VR128:$dst, VR128:$src),
874 "movddup {$src, $dst|$dst, $src}",
875 [(set VR128:$dst, (v2f64 (vector_shuffle
876 VR128:$src, (undef),
877 SSE_splat_v2_mask)))]>;
Evan Cheng06aef152006-04-16 18:11:28 +0000878def MOVDDUPrm : S3DI<0x12, MRMSrcMem, (ops VR128:$dst, f64mem:$src),
Evan Chengd9539472006-04-14 21:59:03 +0000879 "movddup {$src, $dst|$dst, $src}",
880 [(set VR128:$dst, (v2f64 (vector_shuffle
Evan Cheng06aef152006-04-16 18:11:28 +0000881 (scalar_to_vector (loadf64 addr:$src)),
882 (undef),
Evan Chengd9539472006-04-14 21:59:03 +0000883 SSE_splat_v2_mask)))]>;
884
Evan Cheng470a6ad2006-02-22 02:26:30 +0000885// SSE2 instructions without OpSize prefix
Evan Cheng190717d2006-05-31 19:00:07 +0000886def Int_CVTDQ2PSrr : I<0x5B, MRMSrcReg, (ops VR128:$dst, VR128:$src),
887 "cvtdq2ps {$src, $dst|$dst, $src}",
888 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps VR128:$src))]>,
889 TB, Requires<[HasSSE2]>;
890def Int_CVTDQ2PSrm : I<0x5B, MRMSrcMem, (ops VR128:$dst, i128mem:$src),
891 "cvtdq2ps {$src, $dst|$dst, $src}",
892 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps
893 (bc_v4i32 (loadv2i64 addr:$src))))]>,
894 TB, Requires<[HasSSE2]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000895
896// SSE2 instructions with XS prefix
Evan Cheng190717d2006-05-31 19:00:07 +0000897def Int_CVTDQ2PDrr : I<0xE6, MRMSrcReg, (ops VR128:$dst, VR128:$src),
898 "cvtdq2pd {$src, $dst|$dst, $src}",
899 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd VR128:$src))]>,
900 XS, Requires<[HasSSE2]>;
901def Int_CVTDQ2PDrm : I<0xE6, MRMSrcMem, (ops VR128:$dst, i64mem:$src),
902 "cvtdq2pd {$src, $dst|$dst, $src}",
903 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd
904 (bc_v4i32 (loadv2i64 addr:$src))))]>,
905 XS, Requires<[HasSSE2]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000906
Evan Cheng190717d2006-05-31 19:00:07 +0000907def Int_CVTPS2DQrr : PDI<0x5B, MRMSrcReg, (ops VR128:$dst, VR128:$src),
908 "cvtps2dq {$src, $dst|$dst, $src}",
909 [(set VR128:$dst, (int_x86_sse2_cvtps2dq VR128:$src))]>;
910def Int_CVTPS2DQrm : PDI<0x5B, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
911 "cvtps2dq {$src, $dst|$dst, $src}",
912 [(set VR128:$dst, (int_x86_sse2_cvtps2dq
913 (loadv4f32 addr:$src)))]>;
Evan Chengd03db7a2006-04-12 05:20:24 +0000914// SSE2 packed instructions with XS prefix
Evan Cheng190717d2006-05-31 19:00:07 +0000915def Int_CVTTPS2DQrr : I<0x5B, MRMSrcReg, (ops VR128:$dst, VR128:$src),
916 "cvttps2dq {$src, $dst|$dst, $src}",
917 [(set VR128:$dst, (int_x86_sse2_cvttps2dq VR128:$src))]>,
918 XS, Requires<[HasSSE2]>;
919def Int_CVTTPS2DQrm : I<0x5B, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
920 "cvttps2dq {$src, $dst|$dst, $src}",
921 [(set VR128:$dst, (int_x86_sse2_cvttps2dq
922 (loadv4f32 addr:$src)))]>,
923 XS, Requires<[HasSSE2]>;
Evan Chengd03db7a2006-04-12 05:20:24 +0000924
Evan Cheng470a6ad2006-02-22 02:26:30 +0000925// SSE2 packed instructions with XD prefix
Evan Cheng190717d2006-05-31 19:00:07 +0000926def Int_CVTPD2DQrr : I<0xE6, MRMSrcReg, (ops VR128:$dst, VR128:$src),
927 "cvtpd2dq {$src, $dst|$dst, $src}",
928 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq VR128:$src))]>,
929 XD, Requires<[HasSSE2]>;
930def Int_CVTPD2DQrm : I<0xE6, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
931 "cvtpd2dq {$src, $dst|$dst, $src}",
932 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq
933 (loadv2f64 addr:$src)))]>,
934 XD, Requires<[HasSSE2]>;
935def Int_CVTTPD2DQrr : PDI<0xE6, MRMSrcReg, (ops VR128:$dst, VR128:$src),
936 "cvttpd2dq {$src, $dst|$dst, $src}",
937 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq VR128:$src))]>;
938def Int_CVTTPD2DQrm : PDI<0xE6, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
939 "cvttpd2dq {$src, $dst|$dst, $src}",
940 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq
941 (loadv2f64 addr:$src)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000942
943// SSE2 instructions without OpSize prefix
Evan Cheng190717d2006-05-31 19:00:07 +0000944def Int_CVTPS2PDrr : I<0x5A, MRMSrcReg, (ops VR128:$dst, VR128:$src),
945 "cvtps2pd {$src, $dst|$dst, $src}",
946 [(set VR128:$dst, (int_x86_sse2_cvtps2pd VR128:$src))]>,
947 TB, Requires<[HasSSE2]>;
948def Int_CVTPS2PDrm : I<0x5A, MRMSrcReg, (ops VR128:$dst, f64mem:$src),
949 "cvtps2pd {$src, $dst|$dst, $src}",
950 [(set VR128:$dst, (int_x86_sse2_cvtps2pd
951 (loadv4f32 addr:$src)))]>,
952 TB, Requires<[HasSSE2]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000953
Evan Cheng190717d2006-05-31 19:00:07 +0000954def Int_CVTPD2PSrr : PDI<0x5A, MRMSrcReg, (ops VR128:$dst, VR128:$src),
955 "cvtpd2ps {$src, $dst|$dst, $src}",
956 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps VR128:$src))]>;
957def Int_CVTPD2PSrm : PDI<0x5A, MRMSrcReg, (ops VR128:$dst, f128mem:$src),
958 "cvtpd2ps {$src, $dst|$dst, $src}",
959 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps
960 (loadv2f64 addr:$src)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000961
Evan Chengd2a6d542006-04-12 23:42:44 +0000962// Match intrinsics which expect XMM operand(s).
963// Aliases for intrinsics
964let isTwoAddress = 1 in {
965def Int_CVTSI2SDrr: SDI<0x2A, MRMSrcReg,
Evan Cheng069287d2006-05-16 07:21:53 +0000966 (ops VR128:$dst, VR128:$src1, GR32:$src2),
Evan Chengd2a6d542006-04-12 23:42:44 +0000967 "cvtsi2sd {$src2, $dst|$dst, $src2}",
968 [(set VR128:$dst, (int_x86_sse2_cvtsi2sd VR128:$src1,
Evan Cheng069287d2006-05-16 07:21:53 +0000969 GR32:$src2))]>;
Evan Chengd2a6d542006-04-12 23:42:44 +0000970def Int_CVTSI2SDrm: SDI<0x2A, MRMSrcMem,
971 (ops VR128:$dst, VR128:$src1, i32mem:$src2),
972 "cvtsi2sd {$src2, $dst|$dst, $src2}",
973 [(set VR128:$dst, (int_x86_sse2_cvtsi2sd VR128:$src1,
974 (loadi32 addr:$src2)))]>;
975def Int_CVTSD2SSrr: SDI<0x5A, MRMSrcReg,
976 (ops VR128:$dst, VR128:$src1, VR128:$src2),
977 "cvtsd2ss {$src2, $dst|$dst, $src2}",
978 [(set VR128:$dst, (int_x86_sse2_cvtsd2ss VR128:$src1,
979 VR128:$src2))]>;
980def Int_CVTSD2SSrm: SDI<0x5A, MRMSrcMem,
981 (ops VR128:$dst, VR128:$src1, f64mem:$src2),
982 "cvtsd2ss {$src2, $dst|$dst, $src2}",
983 [(set VR128:$dst, (int_x86_sse2_cvtsd2ss VR128:$src1,
984 (loadv2f64 addr:$src2)))]>;
985def Int_CVTSS2SDrr: I<0x5A, MRMSrcReg,
986 (ops VR128:$dst, VR128:$src1, VR128:$src2),
987 "cvtss2sd {$src2, $dst|$dst, $src2}",
988 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
989 VR128:$src2))]>, XS,
990 Requires<[HasSSE2]>;
991def Int_CVTSS2SDrm: I<0x5A, MRMSrcMem,
992 (ops VR128:$dst, VR128:$src1, f32mem:$src2),
993 "cvtss2sd {$src2, $dst|$dst, $src2}",
994 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
995 (loadv4f32 addr:$src2)))]>, XS,
996 Requires<[HasSSE2]>;
997}
998
Evan Cheng470a6ad2006-02-22 02:26:30 +0000999// Arithmetic
1000let isTwoAddress = 1 in {
1001let isCommutable = 1 in {
Evan Cheng2246f842006-03-18 01:23:20 +00001002def ADDPSrr : PSI<0x58, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng470a6ad2006-02-22 02:26:30 +00001003 "addps {$src2, $dst|$dst, $src2}",
Evan Cheng2246f842006-03-18 01:23:20 +00001004 [(set VR128:$dst, (v4f32 (fadd VR128:$src1, VR128:$src2)))]>;
1005def ADDPDrr : PDI<0x58, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng470a6ad2006-02-22 02:26:30 +00001006 "addpd {$src2, $dst|$dst, $src2}",
Evan Cheng2246f842006-03-18 01:23:20 +00001007 [(set VR128:$dst, (v2f64 (fadd VR128:$src1, VR128:$src2)))]>;
1008def MULPSrr : PSI<0x59, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng470a6ad2006-02-22 02:26:30 +00001009 "mulps {$src2, $dst|$dst, $src2}",
Evan Cheng2246f842006-03-18 01:23:20 +00001010 [(set VR128:$dst, (v4f32 (fmul VR128:$src1, VR128:$src2)))]>;
1011def MULPDrr : PDI<0x59, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng470a6ad2006-02-22 02:26:30 +00001012 "mulpd {$src2, $dst|$dst, $src2}",
Evan Cheng2246f842006-03-18 01:23:20 +00001013 [(set VR128:$dst, (v2f64 (fmul VR128:$src1, VR128:$src2)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001014}
1015
Evan Cheng2246f842006-03-18 01:23:20 +00001016def ADDPSrm : PSI<0x58, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
Evan Cheng470a6ad2006-02-22 02:26:30 +00001017 "addps {$src2, $dst|$dst, $src2}",
Evan Cheng2246f842006-03-18 01:23:20 +00001018 [(set VR128:$dst, (v4f32 (fadd VR128:$src1,
1019 (load addr:$src2))))]>;
1020def ADDPDrm : PDI<0x58, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
Evan Cheng470a6ad2006-02-22 02:26:30 +00001021 "addpd {$src2, $dst|$dst, $src2}",
Evan Cheng2246f842006-03-18 01:23:20 +00001022 [(set VR128:$dst, (v2f64 (fadd VR128:$src1,
1023 (load addr:$src2))))]>;
1024def MULPSrm : PSI<0x59, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
Evan Cheng470a6ad2006-02-22 02:26:30 +00001025 "mulps {$src2, $dst|$dst, $src2}",
Evan Cheng2246f842006-03-18 01:23:20 +00001026 [(set VR128:$dst, (v4f32 (fmul VR128:$src1,
1027 (load addr:$src2))))]>;
1028def MULPDrm : PDI<0x59, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
Evan Cheng470a6ad2006-02-22 02:26:30 +00001029 "mulpd {$src2, $dst|$dst, $src2}",
Evan Cheng2246f842006-03-18 01:23:20 +00001030 [(set VR128:$dst, (v2f64 (fmul VR128:$src1,
1031 (load addr:$src2))))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001032
Evan Cheng2246f842006-03-18 01:23:20 +00001033def DIVPSrr : PSI<0x5E, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1034 "divps {$src2, $dst|$dst, $src2}",
1035 [(set VR128:$dst, (v4f32 (fdiv VR128:$src1, VR128:$src2)))]>;
1036def DIVPSrm : PSI<0x5E, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1037 "divps {$src2, $dst|$dst, $src2}",
1038 [(set VR128:$dst, (v4f32 (fdiv VR128:$src1,
1039 (load addr:$src2))))]>;
1040def DIVPDrr : PDI<0x5E, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng470a6ad2006-02-22 02:26:30 +00001041 "divpd {$src2, $dst|$dst, $src2}",
Evan Cheng2246f842006-03-18 01:23:20 +00001042 [(set VR128:$dst, (v2f64 (fdiv VR128:$src1, VR128:$src2)))]>;
1043def DIVPDrm : PDI<0x5E, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
Evan Cheng470a6ad2006-02-22 02:26:30 +00001044 "divpd {$src2, $dst|$dst, $src2}",
Evan Cheng2246f842006-03-18 01:23:20 +00001045 [(set VR128:$dst, (v2f64 (fdiv VR128:$src1,
1046 (load addr:$src2))))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001047
Evan Cheng2246f842006-03-18 01:23:20 +00001048def SUBPSrr : PSI<0x5C, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1049 "subps {$src2, $dst|$dst, $src2}",
1050 [(set VR128:$dst, (v4f32 (fsub VR128:$src1, VR128:$src2)))]>;
1051def SUBPSrm : PSI<0x5C, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1052 "subps {$src2, $dst|$dst, $src2}",
1053 [(set VR128:$dst, (v4f32 (fsub VR128:$src1,
1054 (load addr:$src2))))]>;
1055def SUBPDrr : PDI<0x5C, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1056 "subpd {$src2, $dst|$dst, $src2}",
Evan Cheng2c0dbd02006-03-24 02:58:06 +00001057 [(set VR128:$dst, (v2f64 (fsub VR128:$src1, VR128:$src2)))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001058def SUBPDrm : PDI<0x5C, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1059 "subpd {$src2, $dst|$dst, $src2}",
Evan Cheng2c0dbd02006-03-24 02:58:06 +00001060 [(set VR128:$dst, (v2f64 (fsub VR128:$src1,
1061 (load addr:$src2))))]>;
Evan Chengd9539472006-04-14 21:59:03 +00001062
1063def ADDSUBPSrr : S3DI<0xD0, MRMSrcReg,
1064 (ops VR128:$dst, VR128:$src1, VR128:$src2),
1065 "addsubps {$src2, $dst|$dst, $src2}",
1066 [(set VR128:$dst, (int_x86_sse3_addsub_ps VR128:$src1,
1067 VR128:$src2))]>;
1068def ADDSUBPSrm : S3DI<0xD0, MRMSrcMem,
1069 (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1070 "addsubps {$src2, $dst|$dst, $src2}",
1071 [(set VR128:$dst, (int_x86_sse3_addsub_ps VR128:$src1,
1072 (loadv4f32 addr:$src2)))]>;
1073def ADDSUBPDrr : S3I<0xD0, MRMSrcReg,
1074 (ops VR128:$dst, VR128:$src1, VR128:$src2),
1075 "addsubpd {$src2, $dst|$dst, $src2}",
1076 [(set VR128:$dst, (int_x86_sse3_addsub_pd VR128:$src1,
1077 VR128:$src2))]>;
1078def ADDSUBPDrm : S3I<0xD0, MRMSrcMem,
1079 (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1080 "addsubpd {$src2, $dst|$dst, $src2}",
1081 [(set VR128:$dst, (int_x86_sse3_addsub_pd VR128:$src1,
1082 (loadv2f64 addr:$src2)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001083}
1084
Evan Cheng8703be42006-04-04 19:12:30 +00001085def SQRTPSr : PS_Intr<0x51, "sqrtps {$src, $dst|$dst, $src}",
1086 int_x86_sse_sqrt_ps>;
1087def SQRTPSm : PS_Intm<0x51, "sqrtps {$src, $dst|$dst, $src}",
1088 int_x86_sse_sqrt_ps>;
1089def SQRTPDr : PD_Intr<0x51, "sqrtpd {$src, $dst|$dst, $src}",
1090 int_x86_sse2_sqrt_pd>;
1091def SQRTPDm : PD_Intm<0x51, "sqrtpd {$src, $dst|$dst, $src}",
1092 int_x86_sse2_sqrt_pd>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001093
Evan Cheng8703be42006-04-04 19:12:30 +00001094def RSQRTPSr : PS_Intr<0x52, "rsqrtps {$src, $dst|$dst, $src}",
1095 int_x86_sse_rsqrt_ps>;
1096def RSQRTPSm : PS_Intm<0x52, "rsqrtps {$src, $dst|$dst, $src}",
1097 int_x86_sse_rsqrt_ps>;
1098def RCPPSr : PS_Intr<0x53, "rcpps {$src, $dst|$dst, $src}",
1099 int_x86_sse_rcp_ps>;
1100def RCPPSm : PS_Intm<0x53, "rcpps {$src, $dst|$dst, $src}",
1101 int_x86_sse_rcp_ps>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001102
Evan Cheng97ac5fa2006-04-03 23:49:17 +00001103let isTwoAddress = 1 in {
Evan Chengb5e406a2006-05-30 23:47:30 +00001104let isCommutable = 1 in {
Evan Cheng97ac5fa2006-04-03 23:49:17 +00001105def MAXPSrr : PS_Intrr<0x5F, "maxps {$src2, $dst|$dst, $src2}",
1106 int_x86_sse_max_ps>;
Evan Cheng97ac5fa2006-04-03 23:49:17 +00001107def MAXPDrr : PD_Intrr<0x5F, "maxpd {$src2, $dst|$dst, $src2}",
1108 int_x86_sse2_max_pd>;
Evan Cheng97ac5fa2006-04-03 23:49:17 +00001109def MINPSrr : PS_Intrr<0x5D, "minps {$src2, $dst|$dst, $src2}",
1110 int_x86_sse_min_ps>;
Evan Cheng97ac5fa2006-04-03 23:49:17 +00001111def MINPDrr : PD_Intrr<0x5D, "minpd {$src2, $dst|$dst, $src2}",
1112 int_x86_sse2_min_pd>;
Evan Chengb5e406a2006-05-30 23:47:30 +00001113}
1114def MAXPSrm : PS_Intrm<0x5F, "maxps {$src2, $dst|$dst, $src2}",
1115 int_x86_sse_max_ps>;
1116def MAXPDrm : PD_Intrm<0x5F, "maxpd {$src2, $dst|$dst, $src2}",
1117 int_x86_sse2_max_pd>;
1118def MINPSrm : PS_Intrm<0x5D, "minps {$src2, $dst|$dst, $src2}",
1119 int_x86_sse_min_ps>;
Evan Cheng97ac5fa2006-04-03 23:49:17 +00001120def MINPDrm : PD_Intrm<0x5D, "minpd {$src2, $dst|$dst, $src2}",
1121 int_x86_sse2_min_pd>;
1122}
Evan Chengffcb95b2006-02-21 19:13:53 +00001123
1124// Logical
1125let isTwoAddress = 1 in {
1126let isCommutable = 1 in {
Evan Cheng2246f842006-03-18 01:23:20 +00001127def ANDPSrr : PSI<0x54, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1128 "andps {$src2, $dst|$dst, $src2}",
Evan Cheng2c3ae372006-04-12 21:21:57 +00001129 [(set VR128:$dst, (v2i64 (and VR128:$src1, VR128:$src2)))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001130def ANDPDrr : PDI<0x54, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Chengffcb95b2006-02-21 19:13:53 +00001131 "andpd {$src2, $dst|$dst, $src2}",
Evan Cheng5aa97b22006-03-29 18:47:40 +00001132 [(set VR128:$dst,
1133 (and (bc_v2i64 (v2f64 VR128:$src1)),
1134 (bc_v2i64 (v2f64 VR128:$src2))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001135def ORPSrr : PSI<0x56, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1136 "orps {$src2, $dst|$dst, $src2}",
Evan Cheng2c3ae372006-04-12 21:21:57 +00001137 [(set VR128:$dst, (v2i64 (or VR128:$src1, VR128:$src2)))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001138def ORPDrr : PDI<0x56, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1139 "orpd {$src2, $dst|$dst, $src2}",
Evan Cheng5aa97b22006-03-29 18:47:40 +00001140 [(set VR128:$dst,
1141 (or (bc_v2i64 (v2f64 VR128:$src1)),
1142 (bc_v2i64 (v2f64 VR128:$src2))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001143def XORPSrr : PSI<0x57, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1144 "xorps {$src2, $dst|$dst, $src2}",
Evan Cheng2c3ae372006-04-12 21:21:57 +00001145 [(set VR128:$dst, (v2i64 (xor VR128:$src1, VR128:$src2)))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001146def XORPDrr : PDI<0x57, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1147 "xorpd {$src2, $dst|$dst, $src2}",
Evan Cheng5aa97b22006-03-29 18:47:40 +00001148 [(set VR128:$dst,
1149 (xor (bc_v2i64 (v2f64 VR128:$src1)),
1150 (bc_v2i64 (v2f64 VR128:$src2))))]>;
Evan Chengffcb95b2006-02-21 19:13:53 +00001151}
Evan Cheng2246f842006-03-18 01:23:20 +00001152def ANDPSrm : PSI<0x54, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1153 "andps {$src2, $dst|$dst, $src2}",
Evan Cheng2c3ae372006-04-12 21:21:57 +00001154 [(set VR128:$dst, (and VR128:$src1,
1155 (bc_v2i64 (loadv4f32 addr:$src2))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001156def ANDPDrm : PDI<0x54, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1157 "andpd {$src2, $dst|$dst, $src2}",
Evan Cheng5aa97b22006-03-29 18:47:40 +00001158 [(set VR128:$dst,
1159 (and (bc_v2i64 (v2f64 VR128:$src1)),
1160 (bc_v2i64 (loadv2f64 addr:$src2))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001161def ORPSrm : PSI<0x56, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1162 "orps {$src2, $dst|$dst, $src2}",
Evan Cheng2c3ae372006-04-12 21:21:57 +00001163 [(set VR128:$dst, (or VR128:$src1,
1164 (bc_v2i64 (loadv4f32 addr:$src2))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001165def ORPDrm : PDI<0x56, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1166 "orpd {$src2, $dst|$dst, $src2}",
Evan Cheng5aa97b22006-03-29 18:47:40 +00001167 [(set VR128:$dst,
1168 (or (bc_v2i64 (v2f64 VR128:$src1)),
1169 (bc_v2i64 (loadv2f64 addr:$src2))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001170def XORPSrm : PSI<0x57, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1171 "xorps {$src2, $dst|$dst, $src2}",
Evan Cheng2c3ae372006-04-12 21:21:57 +00001172 [(set VR128:$dst, (xor VR128:$src1,
1173 (bc_v2i64 (loadv4f32 addr:$src2))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001174def XORPDrm : PDI<0x57, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1175 "xorpd {$src2, $dst|$dst, $src2}",
Evan Cheng5aa97b22006-03-29 18:47:40 +00001176 [(set VR128:$dst,
1177 (xor (bc_v2i64 (v2f64 VR128:$src1)),
1178 (bc_v2i64 (loadv2f64 addr:$src2))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001179def ANDNPSrr : PSI<0x55, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1180 "andnps {$src2, $dst|$dst, $src2}",
Evan Cheng2c3ae372006-04-12 21:21:57 +00001181 [(set VR128:$dst, (v2i64 (and (xor VR128:$src1,
1182 (bc_v2i64 (v4i32 immAllOnesV))),
1183 VR128:$src2)))]>;
Evan Cheng5aa97b22006-03-29 18:47:40 +00001184def ANDNPSrm : PSI<0x55, MRMSrcMem, (ops VR128:$dst, VR128:$src1,f128mem:$src2),
Evan Cheng2246f842006-03-18 01:23:20 +00001185 "andnps {$src2, $dst|$dst, $src2}",
Evan Cheng2c3ae372006-04-12 21:21:57 +00001186 [(set VR128:$dst, (v2i64 (and (xor VR128:$src1,
1187 (bc_v2i64 (v4i32 immAllOnesV))),
1188 (bc_v2i64 (loadv4f32 addr:$src2)))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001189def ANDNPDrr : PDI<0x55, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1190 "andnpd {$src2, $dst|$dst, $src2}",
Evan Cheng5aa97b22006-03-29 18:47:40 +00001191 [(set VR128:$dst,
1192 (and (vnot (bc_v2i64 (v2f64 VR128:$src1))),
1193 (bc_v2i64 (v2f64 VR128:$src2))))]>;
1194def ANDNPDrm : PDI<0x55, MRMSrcMem, (ops VR128:$dst, VR128:$src1,f128mem:$src2),
Evan Cheng2246f842006-03-18 01:23:20 +00001195 "andnpd {$src2, $dst|$dst, $src2}",
Evan Cheng5aa97b22006-03-29 18:47:40 +00001196 [(set VR128:$dst,
1197 (and (vnot (bc_v2i64 (v2f64 VR128:$src1))),
1198 (bc_v2i64 (loadv2f64 addr:$src2))))]>;
Evan Chengffcb95b2006-02-21 19:13:53 +00001199}
Evan Chengbf156d12006-02-21 19:26:52 +00001200
Evan Cheng470a6ad2006-02-22 02:26:30 +00001201let isTwoAddress = 1 in {
Evan Cheng7b7bd572006-04-18 21:29:50 +00001202def CMPPSrri : PSIi8<0xC2, MRMSrcReg,
Evan Cheng21760462006-04-04 03:04:07 +00001203 (ops VR128:$dst, VR128:$src1, VR128:$src, SSECC:$cc),
1204 "cmp${cc}ps {$src, $dst|$dst, $src}",
1205 [(set VR128:$dst, (int_x86_sse_cmp_ps VR128:$src1,
1206 VR128:$src, imm:$cc))]>;
Evan Cheng7b7bd572006-04-18 21:29:50 +00001207def CMPPSrmi : PSIi8<0xC2, MRMSrcMem,
Evan Cheng21760462006-04-04 03:04:07 +00001208 (ops VR128:$dst, VR128:$src1, f128mem:$src, SSECC:$cc),
1209 "cmp${cc}ps {$src, $dst|$dst, $src}",
1210 [(set VR128:$dst, (int_x86_sse_cmp_ps VR128:$src1,
1211 (load addr:$src), imm:$cc))]>;
Evan Cheng7b7bd572006-04-18 21:29:50 +00001212def CMPPDrri : PDIi8<0xC2, MRMSrcReg,
Evan Cheng21760462006-04-04 03:04:07 +00001213 (ops VR128:$dst, VR128:$src1, VR128:$src, SSECC:$cc),
Evan Chengbb5c43e2006-04-14 01:39:53 +00001214 "cmp${cc}pd {$src, $dst|$dst, $src}",
1215 [(set VR128:$dst, (int_x86_sse2_cmp_pd VR128:$src1,
1216 VR128:$src, imm:$cc))]>;
Evan Cheng7b7bd572006-04-18 21:29:50 +00001217def CMPPDrmi : PDIi8<0xC2, MRMSrcMem,
Evan Cheng21760462006-04-04 03:04:07 +00001218 (ops VR128:$dst, VR128:$src1, f128mem:$src, SSECC:$cc),
Evan Chengbb5c43e2006-04-14 01:39:53 +00001219 "cmp${cc}pd {$src, $dst|$dst, $src}",
1220 [(set VR128:$dst, (int_x86_sse2_cmp_pd VR128:$src1,
1221 (load addr:$src), imm:$cc))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001222}
1223
1224// Shuffle and unpack instructions
Evan Cheng0cea6d22006-03-22 20:08:18 +00001225let isTwoAddress = 1 in {
Evan Chengefeaed82006-05-30 23:34:30 +00001226let isCommutable = 1, isConvertibleToThreeAddress = 1 in // Convert to pshufd
Evan Chengb7a5c522006-04-18 21:55:35 +00001227def SHUFPSrri : PSIi8<0xC6, MRMSrcReg,
Evan Cheng0038e592006-03-28 00:39:58 +00001228 (ops VR128:$dst, VR128:$src1, VR128:$src2, i32i8imm:$src3),
Evan Cheng14aed5e2006-03-24 01:18:28 +00001229 "shufps {$src3, $src2, $dst|$dst, $src2, $src3}",
Evan Cheng4f563382006-03-29 01:30:51 +00001230 [(set VR128:$dst, (v4f32 (vector_shuffle
1231 VR128:$src1, VR128:$src2,
1232 SHUFP_shuffle_mask:$src3)))]>;
Evan Chengb7a5c522006-04-18 21:55:35 +00001233def SHUFPSrmi : PSIi8<0xC6, MRMSrcMem,
Evan Cheng0038e592006-03-28 00:39:58 +00001234 (ops VR128:$dst, VR128:$src1, f128mem:$src2, i32i8imm:$src3),
1235 "shufps {$src3, $src2, $dst|$dst, $src2, $src3}",
Evan Cheng4f563382006-03-29 01:30:51 +00001236 [(set VR128:$dst, (v4f32 (vector_shuffle
1237 VR128:$src1, (load addr:$src2),
1238 SHUFP_shuffle_mask:$src3)))]>;
Evan Chengefeaed82006-05-30 23:34:30 +00001239let isCommutable = 1 in
Evan Chengb7a5c522006-04-18 21:55:35 +00001240def SHUFPDrri : PDIi8<0xC6, MRMSrcReg,
Evan Cheng2da953f2006-03-22 07:10:28 +00001241 (ops VR128:$dst, VR128:$src1, VR128:$src2, i8imm:$src3),
Evan Cheng14aed5e2006-03-24 01:18:28 +00001242 "shufpd {$src3, $src2, $dst|$dst, $src2, $src3}",
Evan Cheng4f563382006-03-29 01:30:51 +00001243 [(set VR128:$dst, (v2f64 (vector_shuffle
1244 VR128:$src1, VR128:$src2,
1245 SHUFP_shuffle_mask:$src3)))]>;
Evan Chengb7a5c522006-04-18 21:55:35 +00001246def SHUFPDrmi : PDIi8<0xC6, MRMSrcMem,
Evan Cheng2da953f2006-03-22 07:10:28 +00001247 (ops VR128:$dst, VR128:$src1, f128mem:$src2, i8imm:$src3),
Evan Cheng0038e592006-03-28 00:39:58 +00001248 "shufpd {$src3, $src2, $dst|$dst, $src2, $src3}",
Evan Cheng4f563382006-03-29 01:30:51 +00001249 [(set VR128:$dst, (v2f64 (vector_shuffle
1250 VR128:$src1, (load addr:$src2),
1251 SHUFP_shuffle_mask:$src3)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001252
Evan Chengfd111b52006-04-19 21:15:24 +00001253let AddedComplexity = 10 in {
Evan Cheng470a6ad2006-02-22 02:26:30 +00001254def UNPCKHPSrr : PSI<0x15, MRMSrcReg,
Evan Cheng2246f842006-03-18 01:23:20 +00001255 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001256 "unpckhps {$src2, $dst|$dst, $src2}",
Evan Cheng4f563382006-03-29 01:30:51 +00001257 [(set VR128:$dst, (v4f32 (vector_shuffle
1258 VR128:$src1, VR128:$src2,
1259 UNPCKH_shuffle_mask)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001260def UNPCKHPSrm : PSI<0x15, MRMSrcMem,
Evan Cheng2246f842006-03-18 01:23:20 +00001261 (ops VR128:$dst, VR128:$src1, f128mem:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001262 "unpckhps {$src2, $dst|$dst, $src2}",
Evan Cheng4f563382006-03-29 01:30:51 +00001263 [(set VR128:$dst, (v4f32 (vector_shuffle
1264 VR128:$src1, (load addr:$src2),
1265 UNPCKH_shuffle_mask)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001266def UNPCKHPDrr : PDI<0x15, MRMSrcReg,
Evan Cheng2246f842006-03-18 01:23:20 +00001267 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001268 "unpckhpd {$src2, $dst|$dst, $src2}",
Evan Cheng4f563382006-03-29 01:30:51 +00001269 [(set VR128:$dst, (v2f64 (vector_shuffle
1270 VR128:$src1, VR128:$src2,
1271 UNPCKH_shuffle_mask)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001272def UNPCKHPDrm : PDI<0x15, MRMSrcMem,
Evan Cheng2246f842006-03-18 01:23:20 +00001273 (ops VR128:$dst, VR128:$src1, f128mem:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001274 "unpckhpd {$src2, $dst|$dst, $src2}",
Evan Cheng4f563382006-03-29 01:30:51 +00001275 [(set VR128:$dst, (v2f64 (vector_shuffle
1276 VR128:$src1, (load addr:$src2),
1277 UNPCKH_shuffle_mask)))]>;
Evan Cheng4fcb9222006-03-28 02:43:26 +00001278
Evan Cheng470a6ad2006-02-22 02:26:30 +00001279def UNPCKLPSrr : PSI<0x14, MRMSrcReg,
Evan Cheng2246f842006-03-18 01:23:20 +00001280 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Chengc60bd972006-03-25 09:37:23 +00001281 "unpcklps {$src2, $dst|$dst, $src2}",
Evan Cheng4f563382006-03-29 01:30:51 +00001282 [(set VR128:$dst, (v4f32 (vector_shuffle
1283 VR128:$src1, VR128:$src2,
1284 UNPCKL_shuffle_mask)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001285def UNPCKLPSrm : PSI<0x14, MRMSrcMem,
Evan Cheng2246f842006-03-18 01:23:20 +00001286 (ops VR128:$dst, VR128:$src1, f128mem:$src2),
Evan Chengc60bd972006-03-25 09:37:23 +00001287 "unpcklps {$src2, $dst|$dst, $src2}",
Evan Cheng4f563382006-03-29 01:30:51 +00001288 [(set VR128:$dst, (v4f32 (vector_shuffle
1289 VR128:$src1, (load addr:$src2),
1290 UNPCKL_shuffle_mask)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001291def UNPCKLPDrr : PDI<0x14, MRMSrcReg,
Evan Cheng2246f842006-03-18 01:23:20 +00001292 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001293 "unpcklpd {$src2, $dst|$dst, $src2}",
Evan Cheng4f563382006-03-29 01:30:51 +00001294 [(set VR128:$dst, (v2f64 (vector_shuffle
1295 VR128:$src1, VR128:$src2,
1296 UNPCKL_shuffle_mask)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001297def UNPCKLPDrm : PDI<0x14, MRMSrcMem,
Evan Cheng2246f842006-03-18 01:23:20 +00001298 (ops VR128:$dst, VR128:$src1, f128mem:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001299 "unpcklpd {$src2, $dst|$dst, $src2}",
Evan Cheng4f563382006-03-29 01:30:51 +00001300 [(set VR128:$dst, (v2f64 (vector_shuffle
1301 VR128:$src1, (load addr:$src2),
1302 UNPCKL_shuffle_mask)))]>;
Evan Chengfd111b52006-04-19 21:15:24 +00001303} // AddedComplexity
Evan Cheng2c0dbd02006-03-24 02:58:06 +00001304}
Evan Cheng470a6ad2006-02-22 02:26:30 +00001305
Evan Cheng4b1734f2006-03-31 21:29:33 +00001306// Horizontal ops
1307let isTwoAddress = 1 in {
Evan Chengd9539472006-04-14 21:59:03 +00001308def HADDPSrr : S3D_Intrr<0x7C, "haddps {$src2, $dst|$dst, $src2}",
Evan Cheng4b1734f2006-03-31 21:29:33 +00001309 int_x86_sse3_hadd_ps>;
Evan Chengd9539472006-04-14 21:59:03 +00001310def HADDPSrm : S3D_Intrm<0x7C, "haddps {$src2, $dst|$dst, $src2}",
Evan Cheng4b1734f2006-03-31 21:29:33 +00001311 int_x86_sse3_hadd_ps>;
Evan Chengd9539472006-04-14 21:59:03 +00001312def HADDPDrr : S3_Intrr<0x7C, "haddpd {$src2, $dst|$dst, $src2}",
Evan Cheng4b1734f2006-03-31 21:29:33 +00001313 int_x86_sse3_hadd_pd>;
Evan Chengd9539472006-04-14 21:59:03 +00001314def HADDPDrm : S3_Intrm<0x7C, "haddpd {$src2, $dst|$dst, $src2}",
Evan Cheng4b1734f2006-03-31 21:29:33 +00001315 int_x86_sse3_hadd_pd>;
Evan Cheng7076e2d2006-04-15 05:52:42 +00001316def HSUBPSrr : S3D_Intrr<0x7D, "hsubps {$src2, $dst|$dst, $src2}",
Evan Cheng4b1734f2006-03-31 21:29:33 +00001317 int_x86_sse3_hsub_ps>;
Evan Cheng7076e2d2006-04-15 05:52:42 +00001318def HSUBPSrm : S3D_Intrm<0x7D, "hsubps {$src2, $dst|$dst, $src2}",
Evan Cheng4b1734f2006-03-31 21:29:33 +00001319 int_x86_sse3_hsub_ps>;
Evan Cheng7076e2d2006-04-15 05:52:42 +00001320def HSUBPDrr : S3_Intrr<0x7D, "hsubpd {$src2, $dst|$dst, $src2}",
Evan Cheng4b1734f2006-03-31 21:29:33 +00001321 int_x86_sse3_hsub_pd>;
Evan Cheng7076e2d2006-04-15 05:52:42 +00001322def HSUBPDrm : S3_Intrm<0x7D, "hsubpd {$src2, $dst|$dst, $src2}",
Evan Cheng4b1734f2006-03-31 21:29:33 +00001323 int_x86_sse3_hsub_pd>;
1324}
1325
Evan Chengbf156d12006-02-21 19:26:52 +00001326//===----------------------------------------------------------------------===//
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001327// SSE integer instructions
Evan Chengbf156d12006-02-21 19:26:52 +00001328//===----------------------------------------------------------------------===//
1329
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001330// Move Instructions
Evan Cheng24dc1f52006-03-23 07:44:07 +00001331def MOVDQArr : PDI<0x6F, MRMSrcReg, (ops VR128:$dst, VR128:$src),
1332 "movdqa {$src, $dst|$dst, $src}", []>;
1333def MOVDQArm : PDI<0x6F, MRMSrcMem, (ops VR128:$dst, i128mem:$src),
1334 "movdqa {$src, $dst|$dst, $src}",
Evan Cheng91b740d2006-04-12 17:12:36 +00001335 [(set VR128:$dst, (loadv2i64 addr:$src))]>;
Evan Cheng24dc1f52006-03-23 07:44:07 +00001336def MOVDQAmr : PDI<0x7F, MRMDestMem, (ops i128mem:$dst, VR128:$src),
1337 "movdqa {$src, $dst|$dst, $src}",
Evan Cheng91b740d2006-04-12 17:12:36 +00001338 [(store (v2i64 VR128:$src), addr:$dst)]>;
Evan Cheng9ab1ac52006-04-14 23:32:40 +00001339def MOVDQUrm : I<0x6F, MRMSrcMem, (ops VR128:$dst, i128mem:$src),
1340 "movdqu {$src, $dst|$dst, $src}",
1341 [(set VR128:$dst, (int_x86_sse2_loadu_dq addr:$src))]>,
1342 XS, Requires<[HasSSE2]>;
1343def MOVDQUmr : I<0x7F, MRMDestMem, (ops i128mem:$dst, VR128:$src),
1344 "movdqu {$src, $dst|$dst, $src}",
1345 [(int_x86_sse2_storeu_dq addr:$dst, VR128:$src)]>,
1346 XS, Requires<[HasSSE2]>;
1347def LDDQUrm : S3DI<0xF0, MRMSrcMem, (ops VR128:$dst, i128mem:$src),
1348 "lddqu {$src, $dst|$dst, $src}",
1349 [(set VR128:$dst, (int_x86_sse3_ldu_dq addr:$src))]>;
Evan Cheng24dc1f52006-03-23 07:44:07 +00001350
Evan Chenga971f6f2006-03-23 01:57:24 +00001351// 128-bit Integer Arithmetic
1352let isTwoAddress = 1 in {
1353let isCommutable = 1 in {
1354def PADDBrr : PDI<0xFC, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1355 "paddb {$src2, $dst|$dst, $src2}",
1356 [(set VR128:$dst, (v16i8 (add VR128:$src1, VR128:$src2)))]>;
1357def PADDWrr : PDI<0xFD, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1358 "paddw {$src2, $dst|$dst, $src2}",
1359 [(set VR128:$dst, (v8i16 (add VR128:$src1, VR128:$src2)))]>;
1360def PADDDrr : PDI<0xFE, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1361 "paddd {$src2, $dst|$dst, $src2}",
1362 [(set VR128:$dst, (v4i32 (add VR128:$src1, VR128:$src2)))]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00001363
1364def PADDQrr : PDI<0xD4, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1365 "paddq {$src2, $dst|$dst, $src2}",
1366 [(set VR128:$dst, (v2i64 (add VR128:$src1, VR128:$src2)))]>;
Evan Chenga971f6f2006-03-23 01:57:24 +00001367}
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001368def PADDBrm : PDI<0xFC, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Chenga971f6f2006-03-23 01:57:24 +00001369 "paddb {$src2, $dst|$dst, $src2}",
Evan Cheng083248e2006-04-17 18:05:01 +00001370 [(set VR128:$dst, (add VR128:$src1,
1371 (bc_v16i8 (loadv2i64 addr:$src2))))]>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001372def PADDWrm : PDI<0xFD, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Chenga971f6f2006-03-23 01:57:24 +00001373 "paddw {$src2, $dst|$dst, $src2}",
Evan Cheng083248e2006-04-17 18:05:01 +00001374 [(set VR128:$dst, (add VR128:$src1,
1375 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001376def PADDDrm : PDI<0xFE, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Chenga971f6f2006-03-23 01:57:24 +00001377 "paddd {$src2, $dst|$dst, $src2}",
Evan Cheng083248e2006-04-17 18:05:01 +00001378 [(set VR128:$dst, (add VR128:$src1,
1379 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001380def PADDQrm : PDI<0xD4, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng506d3df2006-03-29 23:07:14 +00001381 "paddd {$src2, $dst|$dst, $src2}",
Evan Cheng083248e2006-04-17 18:05:01 +00001382 [(set VR128:$dst, (add VR128:$src1,
1383 (loadv2i64 addr:$src2)))]>;
Evan Cheng7b1d34b2006-03-25 01:33:37 +00001384
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001385let isCommutable = 1 in {
1386def PADDSBrr : PDI<0xEC, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1387 "paddsb {$src2, $dst|$dst, $src2}",
1388 [(set VR128:$dst, (int_x86_sse2_padds_b VR128:$src1,
1389 VR128:$src2))]>;
1390def PADDSWrr : PDI<0xED, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1391 "paddsw {$src2, $dst|$dst, $src2}",
1392 [(set VR128:$dst, (int_x86_sse2_padds_w VR128:$src1,
1393 VR128:$src2))]>;
1394def PADDUSBrr : PDI<0xDC, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1395 "paddusb {$src2, $dst|$dst, $src2}",
1396 [(set VR128:$dst, (int_x86_sse2_paddus_b VR128:$src1,
1397 VR128:$src2))]>;
1398def PADDUSWrr : PDI<0xDD, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1399 "paddusw {$src2, $dst|$dst, $src2}",
1400 [(set VR128:$dst, (int_x86_sse2_paddus_w VR128:$src1,
1401 VR128:$src2))]>;
1402}
1403def PADDSBrm : PDI<0xEC, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1404 "paddsb {$src2, $dst|$dst, $src2}",
1405 [(set VR128:$dst, (int_x86_sse2_padds_b VR128:$src1,
1406 (bc_v16i8 (loadv2i64 addr:$src2))))]>;
1407def PADDSWrm : PDI<0xED, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1408 "paddsw {$src2, $dst|$dst, $src2}",
1409 [(set VR128:$dst, (int_x86_sse2_padds_w VR128:$src1,
1410 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
1411def PADDUSBrm : PDI<0xDC, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1412 "paddusb {$src2, $dst|$dst, $src2}",
1413 [(set VR128:$dst, (int_x86_sse2_paddus_b VR128:$src1,
1414 (bc_v16i8 (loadv2i64 addr:$src2))))]>;
1415def PADDUSWrm : PDI<0xDD, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1416 "paddusw {$src2, $dst|$dst, $src2}",
1417 [(set VR128:$dst, (int_x86_sse2_paddus_w VR128:$src1,
1418 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
1419
1420
Evan Cheng7b1d34b2006-03-25 01:33:37 +00001421def PSUBBrr : PDI<0xF8, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1422 "psubb {$src2, $dst|$dst, $src2}",
1423 [(set VR128:$dst, (v16i8 (sub VR128:$src1, VR128:$src2)))]>;
1424def PSUBWrr : PDI<0xF9, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1425 "psubw {$src2, $dst|$dst, $src2}",
1426 [(set VR128:$dst, (v8i16 (sub VR128:$src1, VR128:$src2)))]>;
1427def PSUBDrr : PDI<0xFA, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1428 "psubd {$src2, $dst|$dst, $src2}",
1429 [(set VR128:$dst, (v4i32 (sub VR128:$src1, VR128:$src2)))]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00001430def PSUBQrr : PDI<0xFB, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1431 "psubq {$src2, $dst|$dst, $src2}",
1432 [(set VR128:$dst, (v2i64 (sub VR128:$src1, VR128:$src2)))]>;
Evan Cheng7b1d34b2006-03-25 01:33:37 +00001433
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001434def PSUBBrm : PDI<0xF8, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng7b1d34b2006-03-25 01:33:37 +00001435 "psubb {$src2, $dst|$dst, $src2}",
Evan Cheng083248e2006-04-17 18:05:01 +00001436 [(set VR128:$dst, (sub VR128:$src1,
1437 (bc_v16i8 (loadv2i64 addr:$src2))))]>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001438def PSUBWrm : PDI<0xF9, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng7b1d34b2006-03-25 01:33:37 +00001439 "psubw {$src2, $dst|$dst, $src2}",
Evan Cheng083248e2006-04-17 18:05:01 +00001440 [(set VR128:$dst, (sub VR128:$src1,
1441 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001442def PSUBDrm : PDI<0xFA, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng7b1d34b2006-03-25 01:33:37 +00001443 "psubd {$src2, $dst|$dst, $src2}",
Evan Cheng083248e2006-04-17 18:05:01 +00001444 [(set VR128:$dst, (sub VR128:$src1,
1445 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001446def PSUBQrm : PDI<0xFB, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng506d3df2006-03-29 23:07:14 +00001447 "psubd {$src2, $dst|$dst, $src2}",
Evan Cheng083248e2006-04-17 18:05:01 +00001448 [(set VR128:$dst, (sub VR128:$src1,
1449 (loadv2i64 addr:$src2)))]>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001450
1451def PSUBSBrr : PDI<0xE8, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1452 "psubsb {$src2, $dst|$dst, $src2}",
1453 [(set VR128:$dst, (int_x86_sse2_psubs_b VR128:$src1,
1454 VR128:$src2))]>;
1455def PSUBSWrr : PDI<0xE9, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1456 "psubsw {$src2, $dst|$dst, $src2}",
1457 [(set VR128:$dst, (int_x86_sse2_psubs_w VR128:$src1,
1458 VR128:$src2))]>;
1459def PSUBUSBrr : PDI<0xD8, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1460 "psubusb {$src2, $dst|$dst, $src2}",
1461 [(set VR128:$dst, (int_x86_sse2_psubus_b VR128:$src1,
1462 VR128:$src2))]>;
1463def PSUBUSWrr : PDI<0xD9, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1464 "psubusw {$src2, $dst|$dst, $src2}",
1465 [(set VR128:$dst, (int_x86_sse2_psubus_w VR128:$src1,
1466 VR128:$src2))]>;
1467
Evan Cheng2f40b1b2006-04-13 05:24:54 +00001468def PSUBSBrm : PDI<0xE8, MRMSrcMem,
1469 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001470 "psubsb {$src2, $dst|$dst, $src2}",
1471 [(set VR128:$dst, (int_x86_sse2_psubs_b VR128:$src1,
1472 (bc_v16i8 (loadv2i64 addr:$src2))))]>;
Evan Cheng2f40b1b2006-04-13 05:24:54 +00001473def PSUBSWrm : PDI<0xE9, MRMSrcMem,
1474 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001475 "psubsw {$src2, $dst|$dst, $src2}",
1476 [(set VR128:$dst, (int_x86_sse2_psubs_w VR128:$src1,
1477 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
Evan Cheng2f40b1b2006-04-13 05:24:54 +00001478def PSUBUSBrm : PDI<0xD8, MRMSrcMem,
1479 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001480 "psubusb {$src2, $dst|$dst, $src2}",
1481 [(set VR128:$dst, (int_x86_sse2_psubus_b VR128:$src1,
1482 (bc_v16i8 (loadv2i64 addr:$src2))))]>;
Evan Cheng2f40b1b2006-04-13 05:24:54 +00001483def PSUBUSWrm : PDI<0xD9, MRMSrcMem,
1484 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001485 "psubusw {$src2, $dst|$dst, $src2}",
1486 [(set VR128:$dst, (int_x86_sse2_psubus_w VR128:$src1,
1487 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
Evan Cheng2f40b1b2006-04-13 05:24:54 +00001488
1489let isCommutable = 1 in {
1490def PMULHUWrr : PDI<0xE4, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1491 "pmulhuw {$src2, $dst|$dst, $src2}",
1492 [(set VR128:$dst, (int_x86_sse2_pmulhu_w VR128:$src1,
1493 VR128:$src2))]>;
1494def PMULHWrr : PDI<0xE5, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1495 "pmulhw {$src2, $dst|$dst, $src2}",
1496 [(set VR128:$dst, (int_x86_sse2_pmulh_w VR128:$src1,
1497 VR128:$src2))]>;
1498def PMULLWrr : PDI<0xD5, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1499 "pmullw {$src2, $dst|$dst, $src2}",
1500 [(set VR128:$dst, (v8i16 (mul VR128:$src1, VR128:$src2)))]>;
1501def PMULUDQrr : PDI<0xF4, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1502 "pmuludq {$src2, $dst|$dst, $src2}",
1503 [(set VR128:$dst, (int_x86_sse2_pmulu_dq VR128:$src1,
1504 VR128:$src2))]>;
1505}
Evan Cheng2f40b1b2006-04-13 05:24:54 +00001506def PMULHUWrm : PDI<0xE4, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1507 "pmulhuw {$src2, $dst|$dst, $src2}",
1508 [(set VR128:$dst, (int_x86_sse2_pmulhu_w VR128:$src1,
1509 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
1510def PMULHWrm : PDI<0xE5, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1511 "pmulhw {$src2, $dst|$dst, $src2}",
1512 [(set VR128:$dst, (int_x86_sse2_pmulh_w VR128:$src1,
1513 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
1514def PMULLWrm : PDI<0xD5, MRMSrcMem,
1515 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1516 "pmullw {$src2, $dst|$dst, $src2}",
1517 [(set VR128:$dst, (v8i16 (mul VR128:$src1,
1518 (bc_v8i16 (loadv2i64 addr:$src2)))))]>;
1519def PMULUDQrm : PDI<0xF4, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1520 "pmuludq {$src2, $dst|$dst, $src2}",
1521 [(set VR128:$dst, (int_x86_sse2_pmulu_dq VR128:$src1,
1522 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
1523
Evan Cheng00586942006-04-13 06:11:45 +00001524let isCommutable = 1 in {
Evan Cheng2f40b1b2006-04-13 05:24:54 +00001525def PMADDWDrr : PDI<0xF5, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1526 "pmaddwd {$src2, $dst|$dst, $src2}",
1527 [(set VR128:$dst, (int_x86_sse2_pmadd_wd VR128:$src1,
1528 VR128:$src2))]>;
Evan Cheng00586942006-04-13 06:11:45 +00001529}
Evan Cheng2f40b1b2006-04-13 05:24:54 +00001530def PMADDWDrm : PDI<0xF5, MRMSrcMem,
1531 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1532 "pmaddwd {$src2, $dst|$dst, $src2}",
1533 [(set VR128:$dst, (int_x86_sse2_pmadd_wd VR128:$src1,
1534 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
1535
Evan Cheng00586942006-04-13 06:11:45 +00001536let isCommutable = 1 in {
Evan Cheng2f40b1b2006-04-13 05:24:54 +00001537def PAVGBrr : PDI<0xE0, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1538 "pavgb {$src2, $dst|$dst, $src2}",
1539 [(set VR128:$dst, (int_x86_sse2_pavg_b VR128:$src1,
1540 VR128:$src2))]>;
1541def PAVGWrr : PDI<0xE3, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1542 "pavgw {$src2, $dst|$dst, $src2}",
1543 [(set VR128:$dst, (int_x86_sse2_pavg_w VR128:$src1,
1544 VR128:$src2))]>;
Evan Cheng00586942006-04-13 06:11:45 +00001545}
Evan Cheng2f40b1b2006-04-13 05:24:54 +00001546def PAVGBrm : PDI<0xE0, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1547 "pavgb {$src2, $dst|$dst, $src2}",
1548 [(set VR128:$dst, (int_x86_sse2_pavg_b VR128:$src1,
1549 (bc_v16i8 (loadv2i64 addr:$src2))))]>;
1550def PAVGWrm : PDI<0xE3, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1551 "pavgw {$src2, $dst|$dst, $src2}",
1552 [(set VR128:$dst, (int_x86_sse2_pavg_w VR128:$src1,
1553 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
Evan Cheng00586942006-04-13 06:11:45 +00001554
1555let isCommutable = 1 in {
1556def PMAXUBrr : PDI<0xDE, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1557 "pmaxub {$src2, $dst|$dst, $src2}",
1558 [(set VR128:$dst, (int_x86_sse2_pmaxu_b VR128:$src1,
1559 VR128:$src2))]>;
1560def PMAXSWrr : PDI<0xEE, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1561 "pmaxsw {$src2, $dst|$dst, $src2}",
1562 [(set VR128:$dst, (int_x86_sse2_pmaxs_w VR128:$src1,
1563 VR128:$src2))]>;
1564}
1565def PMAXUBrm : PDI<0xDE, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1566 "pmaxub {$src2, $dst|$dst, $src2}",
1567 [(set VR128:$dst, (int_x86_sse2_pmaxu_b VR128:$src1,
1568 (bc_v16i8 (loadv2i64 addr:$src2))))]>;
1569def PMAXSWrm : PDI<0xEE, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1570 "pmaxsw {$src2, $dst|$dst, $src2}",
1571 [(set VR128:$dst, (int_x86_sse2_pmaxs_w VR128:$src1,
1572 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
1573
1574let isCommutable = 1 in {
1575def PMINUBrr : PDI<0xDA, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1576 "pminub {$src2, $dst|$dst, $src2}",
1577 [(set VR128:$dst, (int_x86_sse2_pminu_b VR128:$src1,
1578 VR128:$src2))]>;
1579def PMINSWrr : PDI<0xEA, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1580 "pminsw {$src2, $dst|$dst, $src2}",
1581 [(set VR128:$dst, (int_x86_sse2_pmins_w VR128:$src1,
1582 VR128:$src2))]>;
1583}
1584def PMINUBrm : PDI<0xDA, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1585 "pminub {$src2, $dst|$dst, $src2}",
1586 [(set VR128:$dst, (int_x86_sse2_pminu_b VR128:$src1,
1587 (bc_v16i8 (loadv2i64 addr:$src2))))]>;
1588def PMINSWrm : PDI<0xEA, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1589 "pminsw {$src2, $dst|$dst, $src2}",
1590 [(set VR128:$dst, (int_x86_sse2_pmins_w VR128:$src1,
1591 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
1592
1593
1594let isCommutable = 1 in {
1595def PSADBWrr : PDI<0xE0, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1596 "psadbw {$src2, $dst|$dst, $src2}",
1597 [(set VR128:$dst, (int_x86_sse2_psad_bw VR128:$src1,
1598 VR128:$src2))]>;
1599}
1600def PSADBWrm : PDI<0xE0, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1601 "psadbw {$src2, $dst|$dst, $src2}",
1602 [(set VR128:$dst, (int_x86_sse2_psad_bw VR128:$src1,
1603 (bc_v16i8 (loadv2i64 addr:$src2))))]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00001604}
Evan Chengc60bd972006-03-25 09:37:23 +00001605
Evan Chengff65e382006-04-04 21:49:39 +00001606let isTwoAddress = 1 in {
Evan Cheng0ac8ea92006-04-14 00:14:05 +00001607def PSLLWrr : PDIi8<0xF1, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1608 "psllw {$src2, $dst|$dst, $src2}",
1609 [(set VR128:$dst, (int_x86_sse2_psll_w VR128:$src1,
1610 VR128:$src2))]>;
Evan Cheng1af18982006-04-15 05:59:08 +00001611def PSLLWrm : PDIi8<0xF1, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng0ac8ea92006-04-14 00:14:05 +00001612 "psllw {$src2, $dst|$dst, $src2}",
1613 [(set VR128:$dst, (int_x86_sse2_psll_w VR128:$src1,
1614 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
1615def PSLLWri : PDIi8<0x71, MRM6r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
1616 "psllw {$src2, $dst|$dst, $src2}",
1617 [(set VR128:$dst, (int_x86_sse2_psll_w VR128:$src1,
1618 (scalar_to_vector (i32 imm:$src2))))]>;
1619def PSLLDrr : PDIi8<0xF2, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1620 "pslld {$src2, $dst|$dst, $src2}",
1621 [(set VR128:$dst, (int_x86_sse2_psll_d VR128:$src1,
1622 VR128:$src2))]>;
Evan Cheng1af18982006-04-15 05:59:08 +00001623def PSLLDrm : PDIi8<0xF2, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng0ac8ea92006-04-14 00:14:05 +00001624 "pslld {$src2, $dst|$dst, $src2}",
1625 [(set VR128:$dst, (int_x86_sse2_psll_d VR128:$src1,
1626 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
1627def PSLLDri : PDIi8<0x72, MRM6r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
1628 "pslld {$src2, $dst|$dst, $src2}",
1629 [(set VR128:$dst, (int_x86_sse2_psll_d VR128:$src1,
1630 (scalar_to_vector (i32 imm:$src2))))]>;
1631def PSLLQrr : PDIi8<0xF3, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1632 "psllq {$src2, $dst|$dst, $src2}",
1633 [(set VR128:$dst, (int_x86_sse2_psll_q VR128:$src1,
1634 VR128:$src2))]>;
Evan Cheng1af18982006-04-15 05:59:08 +00001635def PSLLQrm : PDIi8<0xF3, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng0ac8ea92006-04-14 00:14:05 +00001636 "psllq {$src2, $dst|$dst, $src2}",
1637 [(set VR128:$dst, (int_x86_sse2_psll_q VR128:$src1,
1638 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
1639def PSLLQri : PDIi8<0x73, MRM6r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
1640 "psllq {$src2, $dst|$dst, $src2}",
1641 [(set VR128:$dst, (int_x86_sse2_psll_q VR128:$src1,
1642 (scalar_to_vector (i32 imm:$src2))))]>;
Evan Chengff65e382006-04-04 21:49:39 +00001643def PSLLDQri : PDIi8<0x73, MRM7r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
1644 "pslldq {$src2, $dst|$dst, $src2}", []>;
Evan Cheng0ac8ea92006-04-14 00:14:05 +00001645
1646def PSRLWrr : PDIi8<0xD1, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1647 "psrlw {$src2, $dst|$dst, $src2}",
1648 [(set VR128:$dst, (int_x86_sse2_psrl_w VR128:$src1,
1649 VR128:$src2))]>;
Evan Cheng1af18982006-04-15 05:59:08 +00001650def PSRLWrm : PDIi8<0xD1, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng0ac8ea92006-04-14 00:14:05 +00001651 "psrlw {$src2, $dst|$dst, $src2}",
1652 [(set VR128:$dst, (int_x86_sse2_psrl_w VR128:$src1,
1653 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
1654def PSRLWri : PDIi8<0x71, MRM2r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
1655 "psrlw {$src2, $dst|$dst, $src2}",
1656 [(set VR128:$dst, (int_x86_sse2_psrl_w VR128:$src1,
1657 (scalar_to_vector (i32 imm:$src2))))]>;
1658def PSRLDrr : PDIi8<0xD2, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1659 "psrld {$src2, $dst|$dst, $src2}",
1660 [(set VR128:$dst, (int_x86_sse2_psrl_d VR128:$src1,
1661 VR128:$src2))]>;
Evan Cheng1af18982006-04-15 05:59:08 +00001662def PSRLDrm : PDIi8<0xD2, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng0ac8ea92006-04-14 00:14:05 +00001663 "psrld {$src2, $dst|$dst, $src2}",
1664 [(set VR128:$dst, (int_x86_sse2_psrl_d VR128:$src1,
1665 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
1666def PSRLDri : PDIi8<0x72, MRM2r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
1667 "psrld {$src2, $dst|$dst, $src2}",
1668 [(set VR128:$dst, (int_x86_sse2_psrl_d VR128:$src1,
1669 (scalar_to_vector (i32 imm:$src2))))]>;
1670def PSRLQrr : PDIi8<0xD3, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1671 "psrlq {$src2, $dst|$dst, $src2}",
1672 [(set VR128:$dst, (int_x86_sse2_psrl_q VR128:$src1,
1673 VR128:$src2))]>;
Evan Cheng1af18982006-04-15 05:59:08 +00001674def PSRLQrm : PDIi8<0xD3, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng0ac8ea92006-04-14 00:14:05 +00001675 "psrlq {$src2, $dst|$dst, $src2}",
1676 [(set VR128:$dst, (int_x86_sse2_psrl_q VR128:$src1,
1677 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
1678def PSRLQri : PDIi8<0x73, MRM2r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
1679 "psrlq {$src2, $dst|$dst, $src2}",
1680 [(set VR128:$dst, (int_x86_sse2_psrl_q VR128:$src1,
1681 (scalar_to_vector (i32 imm:$src2))))]>;
1682def PSRLDQri : PDIi8<0x73, MRM3r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
Evan Chengff65e382006-04-04 21:49:39 +00001683 "psrldq {$src2, $dst|$dst, $src2}", []>;
Evan Cheng0ac8ea92006-04-14 00:14:05 +00001684
1685def PSRAWrr : PDIi8<0xE1, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1686 "psraw {$src2, $dst|$dst, $src2}",
1687 [(set VR128:$dst, (int_x86_sse2_psra_w VR128:$src1,
1688 VR128:$src2))]>;
Evan Cheng1af18982006-04-15 05:59:08 +00001689def PSRAWrm : PDIi8<0xE1, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng0ac8ea92006-04-14 00:14:05 +00001690 "psraw {$src2, $dst|$dst, $src2}",
1691 [(set VR128:$dst, (int_x86_sse2_psra_w VR128:$src1,
1692 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
1693def PSRAWri : PDIi8<0x71, MRM4r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
1694 "psraw {$src2, $dst|$dst, $src2}",
1695 [(set VR128:$dst, (int_x86_sse2_psra_w VR128:$src1,
1696 (scalar_to_vector (i32 imm:$src2))))]>;
1697def PSRADrr : PDIi8<0xE2, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1698 "psrad {$src2, $dst|$dst, $src2}",
1699 [(set VR128:$dst, (int_x86_sse2_psra_d VR128:$src1,
1700 VR128:$src2))]>;
Evan Cheng1af18982006-04-15 05:59:08 +00001701def PSRADrm : PDIi8<0xE2, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng0ac8ea92006-04-14 00:14:05 +00001702 "psrad {$src2, $dst|$dst, $src2}",
1703 [(set VR128:$dst, (int_x86_sse2_psra_d VR128:$src1,
1704 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
1705def PSRADri : PDIi8<0x72, MRM4r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
1706 "psrad {$src2, $dst|$dst, $src2}",
1707 [(set VR128:$dst, (int_x86_sse2_psra_d VR128:$src1,
1708 (scalar_to_vector (i32 imm:$src2))))]>;
Evan Chengff65e382006-04-04 21:49:39 +00001709}
1710
Evan Cheng506d3df2006-03-29 23:07:14 +00001711// Logical
1712let isTwoAddress = 1 in {
1713let isCommutable = 1 in {
1714def PANDrr : PDI<0xDB, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1715 "pand {$src2, $dst|$dst, $src2}",
1716 [(set VR128:$dst, (v2i64 (and VR128:$src1, VR128:$src2)))]>;
Evan Cheng2b21ac62006-04-13 18:11:28 +00001717def PORrr : PDI<0xEB, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1718 "por {$src2, $dst|$dst, $src2}",
1719 [(set VR128:$dst, (v2i64 (or VR128:$src1, VR128:$src2)))]>;
1720def PXORrr : PDI<0xEF, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1721 "pxor {$src2, $dst|$dst, $src2}",
1722 [(set VR128:$dst, (v2i64 (xor VR128:$src1, VR128:$src2)))]>;
1723}
Evan Cheng506d3df2006-03-29 23:07:14 +00001724
1725def PANDrm : PDI<0xDB, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1726 "pand {$src2, $dst|$dst, $src2}",
1727 [(set VR128:$dst, (v2i64 (and VR128:$src1,
1728 (load addr:$src2))))]>;
Evan Chengc6cb5bb2006-04-06 01:49:20 +00001729def PORrm : PDI<0xEB, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng506d3df2006-03-29 23:07:14 +00001730 "por {$src2, $dst|$dst, $src2}",
1731 [(set VR128:$dst, (v2i64 (or VR128:$src1,
1732 (load addr:$src2))))]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00001733def PXORrm : PDI<0xEF, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1734 "pxor {$src2, $dst|$dst, $src2}",
1735 [(set VR128:$dst, (v2i64 (xor VR128:$src1,
1736 (load addr:$src2))))]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00001737
1738def PANDNrr : PDI<0xDF, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1739 "pandn {$src2, $dst|$dst, $src2}",
1740 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
1741 VR128:$src2)))]>;
1742
1743def PANDNrm : PDI<0xDF, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1744 "pandn {$src2, $dst|$dst, $src2}",
1745 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
1746 (load addr:$src2))))]>;
1747}
1748
Evan Cheng9ab1ac52006-04-14 23:32:40 +00001749// SSE2 Integer comparison
1750let isTwoAddress = 1 in {
1751def PCMPEQBrr : PDI<0x74, MRMSrcReg,
1752 (ops VR128:$dst, VR128:$src1, VR128:$src2),
1753 "pcmpeqb {$src2, $dst|$dst, $src2}",
1754 [(set VR128:$dst, (int_x86_sse2_pcmpeq_b VR128:$src1,
1755 VR128:$src2))]>;
Evan Cheng60d3fa22006-04-15 06:10:09 +00001756def PCMPEQBrm : PDI<0x74, MRMSrcMem,
Evan Cheng9ab1ac52006-04-14 23:32:40 +00001757 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1758 "pcmpeqb {$src2, $dst|$dst, $src2}",
1759 [(set VR128:$dst, (int_x86_sse2_pcmpeq_b VR128:$src1,
1760 (bc_v16i8 (loadv2i64 addr:$src2))))]>;
1761def PCMPEQWrr : PDI<0x75, MRMSrcReg,
1762 (ops VR128:$dst, VR128:$src1, VR128:$src2),
1763 "pcmpeqw {$src2, $dst|$dst, $src2}",
1764 [(set VR128:$dst, (int_x86_sse2_pcmpeq_w VR128:$src1,
1765 VR128:$src2))]>;
Evan Cheng60d3fa22006-04-15 06:10:09 +00001766def PCMPEQWrm : PDI<0x75, MRMSrcMem,
Evan Cheng9ab1ac52006-04-14 23:32:40 +00001767 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1768 "pcmpeqw {$src2, $dst|$dst, $src2}",
1769 [(set VR128:$dst, (int_x86_sse2_pcmpeq_w VR128:$src1,
1770 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
1771def PCMPEQDrr : PDI<0x76, MRMSrcReg,
1772 (ops VR128:$dst, VR128:$src1, VR128:$src2),
1773 "pcmpeqd {$src2, $dst|$dst, $src2}",
1774 [(set VR128:$dst, (int_x86_sse2_pcmpeq_d VR128:$src1,
1775 VR128:$src2))]>;
Evan Cheng60d3fa22006-04-15 06:10:09 +00001776def PCMPEQDrm : PDI<0x76, MRMSrcMem,
Evan Cheng9ab1ac52006-04-14 23:32:40 +00001777 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1778 "pcmpeqd {$src2, $dst|$dst, $src2}",
1779 [(set VR128:$dst, (int_x86_sse2_pcmpeq_d VR128:$src1,
1780 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
1781
1782def PCMPGTBrr : PDI<0x64, MRMSrcReg,
1783 (ops VR128:$dst, VR128:$src1, VR128:$src2),
1784 "pcmpgtb {$src2, $dst|$dst, $src2}",
1785 [(set VR128:$dst, (int_x86_sse2_pcmpgt_b VR128:$src1,
1786 VR128:$src2))]>;
Evan Cheng60d3fa22006-04-15 06:10:09 +00001787def PCMPGTBrm : PDI<0x64, MRMSrcMem,
Evan Cheng9ab1ac52006-04-14 23:32:40 +00001788 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1789 "pcmpgtb {$src2, $dst|$dst, $src2}",
1790 [(set VR128:$dst, (int_x86_sse2_pcmpgt_b VR128:$src1,
1791 (bc_v16i8 (loadv2i64 addr:$src2))))]>;
1792def PCMPGTWrr : PDI<0x65, MRMSrcReg,
1793 (ops VR128:$dst, VR128:$src1, VR128:$src2),
1794 "pcmpgtw {$src2, $dst|$dst, $src2}",
1795 [(set VR128:$dst, (int_x86_sse2_pcmpgt_w VR128:$src1,
1796 VR128:$src2))]>;
Evan Cheng60d3fa22006-04-15 06:10:09 +00001797def PCMPGTWrm : PDI<0x65, MRMSrcMem,
Evan Cheng9ab1ac52006-04-14 23:32:40 +00001798 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1799 "pcmpgtw {$src2, $dst|$dst, $src2}",
1800 [(set VR128:$dst, (int_x86_sse2_pcmpgt_w VR128:$src1,
1801 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
1802def PCMPGTDrr : PDI<0x66, MRMSrcReg,
1803 (ops VR128:$dst, VR128:$src1, VR128:$src2),
1804 "pcmpgtd {$src2, $dst|$dst, $src2}",
1805 [(set VR128:$dst, (int_x86_sse2_pcmpgt_d VR128:$src1,
1806 VR128:$src2))]>;
Evan Cheng60d3fa22006-04-15 06:10:09 +00001807def PCMPGTDrm : PDI<0x66, MRMSrcMem,
Evan Cheng9ab1ac52006-04-14 23:32:40 +00001808 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1809 "pcmpgtd {$src2, $dst|$dst, $src2}",
1810 [(set VR128:$dst, (int_x86_sse2_pcmpgt_d VR128:$src1,
1811 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
1812}
1813
Evan Cheng506d3df2006-03-29 23:07:14 +00001814// Pack instructions
1815let isTwoAddress = 1 in {
1816def PACKSSWBrr : PDI<0x63, MRMSrcReg, (ops VR128:$dst, VR128:$src1,
1817 VR128:$src2),
1818 "packsswb {$src2, $dst|$dst, $src2}",
Evan Cheng591f7402006-03-29 23:53:14 +00001819 [(set VR128:$dst, (v8i16 (int_x86_sse2_packsswb_128
1820 VR128:$src1,
1821 VR128:$src2)))]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00001822def PACKSSWBrm : PDI<0x63, MRMSrcMem, (ops VR128:$dst, VR128:$src1,
1823 i128mem:$src2),
1824 "packsswb {$src2, $dst|$dst, $src2}",
Evan Cheng591f7402006-03-29 23:53:14 +00001825 [(set VR128:$dst, (v8i16 (int_x86_sse2_packsswb_128
1826 VR128:$src1,
1827 (bc_v8i16 (loadv2f64 addr:$src2)))))]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00001828def PACKSSDWrr : PDI<0x6B, MRMSrcReg, (ops VR128:$dst, VR128:$src1,
1829 VR128:$src2),
Evan Cheng591f7402006-03-29 23:53:14 +00001830 "packssdw {$src2, $dst|$dst, $src2}",
1831 [(set VR128:$dst, (v4i32 (int_x86_sse2_packssdw_128
1832 VR128:$src1,
1833 VR128:$src2)))]>;
Evan Cheng60d3fa22006-04-15 06:10:09 +00001834def PACKSSDWrm : PDI<0x6B, MRMSrcMem, (ops VR128:$dst, VR128:$src1,
Evan Cheng506d3df2006-03-29 23:07:14 +00001835 i128mem:$src2),
Evan Cheng591f7402006-03-29 23:53:14 +00001836 "packssdw {$src2, $dst|$dst, $src2}",
1837 [(set VR128:$dst, (v4i32 (int_x86_sse2_packssdw_128
1838 VR128:$src1,
1839 (bc_v4i32 (loadv2i64 addr:$src2)))))]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00001840def PACKUSWBrr : PDI<0x67, MRMSrcReg, (ops VR128:$dst, VR128:$src1,
1841 VR128:$src2),
1842 "packuswb {$src2, $dst|$dst, $src2}",
Evan Cheng591f7402006-03-29 23:53:14 +00001843 [(set VR128:$dst, (v8i16 (int_x86_sse2_packuswb_128
1844 VR128:$src1,
1845 VR128:$src2)))]>;
Evan Cheng60d3fa22006-04-15 06:10:09 +00001846def PACKUSWBrm : PDI<0x67, MRMSrcMem, (ops VR128:$dst, VR128:$src1,
Evan Cheng506d3df2006-03-29 23:07:14 +00001847 i128mem:$src2),
1848 "packuswb {$src2, $dst|$dst, $src2}",
Evan Cheng591f7402006-03-29 23:53:14 +00001849 [(set VR128:$dst, (v8i16 (int_x86_sse2_packuswb_128
1850 VR128:$src1,
1851 (bc_v8i16 (loadv2i64 addr:$src2)))))]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00001852}
1853
1854// Shuffle and unpack instructions
Evan Cheng8703be42006-04-04 19:12:30 +00001855def PSHUFDri : PDIi8<0x70, MRMSrcReg,
Evan Cheng506d3df2006-03-29 23:07:14 +00001856 (ops VR128:$dst, VR128:$src1, i8imm:$src2),
1857 "pshufd {$src2, $src1, $dst|$dst, $src1, $src2}",
1858 [(set VR128:$dst, (v4i32 (vector_shuffle
1859 VR128:$src1, (undef),
1860 PSHUFD_shuffle_mask:$src2)))]>;
Evan Cheng8703be42006-04-04 19:12:30 +00001861def PSHUFDmi : PDIi8<0x70, MRMSrcMem,
Evan Cheng506d3df2006-03-29 23:07:14 +00001862 (ops VR128:$dst, i128mem:$src1, i8imm:$src2),
1863 "pshufd {$src2, $src1, $dst|$dst, $src1, $src2}",
1864 [(set VR128:$dst, (v4i32 (vector_shuffle
Evan Cheng91b740d2006-04-12 17:12:36 +00001865 (bc_v4i32 (loadv2i64 addr:$src1)),
1866 (undef),
Evan Cheng506d3df2006-03-29 23:07:14 +00001867 PSHUFD_shuffle_mask:$src2)))]>;
1868
1869// SSE2 with ImmT == Imm8 and XS prefix.
Evan Cheng8703be42006-04-04 19:12:30 +00001870def PSHUFHWri : Ii8<0x70, MRMSrcReg,
Evan Cheng506d3df2006-03-29 23:07:14 +00001871 (ops VR128:$dst, VR128:$src1, i8imm:$src2),
1872 "pshufhw {$src2, $src1, $dst|$dst, $src1, $src2}",
1873 [(set VR128:$dst, (v8i16 (vector_shuffle
1874 VR128:$src1, (undef),
1875 PSHUFHW_shuffle_mask:$src2)))]>,
1876 XS, Requires<[HasSSE2]>;
Evan Cheng8703be42006-04-04 19:12:30 +00001877def PSHUFHWmi : Ii8<0x70, MRMSrcMem,
Evan Cheng506d3df2006-03-29 23:07:14 +00001878 (ops VR128:$dst, i128mem:$src1, i8imm:$src2),
1879 "pshufhw {$src2, $src1, $dst|$dst, $src1, $src2}",
1880 [(set VR128:$dst, (v8i16 (vector_shuffle
Evan Cheng91b740d2006-04-12 17:12:36 +00001881 (bc_v8i16 (loadv2i64 addr:$src1)),
1882 (undef),
Evan Cheng506d3df2006-03-29 23:07:14 +00001883 PSHUFHW_shuffle_mask:$src2)))]>,
1884 XS, Requires<[HasSSE2]>;
1885
1886// SSE2 with ImmT == Imm8 and XD prefix.
Evan Cheng8703be42006-04-04 19:12:30 +00001887def PSHUFLWri : Ii8<0x70, MRMSrcReg,
Evan Cheng506d3df2006-03-29 23:07:14 +00001888 (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
Evan Cheng7d9061e2006-03-30 19:54:57 +00001889 "pshuflw {$src2, $src1, $dst|$dst, $src1, $src2}",
Evan Cheng506d3df2006-03-29 23:07:14 +00001890 [(set VR128:$dst, (v8i16 (vector_shuffle
1891 VR128:$src1, (undef),
1892 PSHUFLW_shuffle_mask:$src2)))]>,
1893 XD, Requires<[HasSSE2]>;
Evan Cheng8703be42006-04-04 19:12:30 +00001894def PSHUFLWmi : Ii8<0x70, MRMSrcMem,
Evan Cheng506d3df2006-03-29 23:07:14 +00001895 (ops VR128:$dst, i128mem:$src1, i32i8imm:$src2),
Evan Cheng7d9061e2006-03-30 19:54:57 +00001896 "pshuflw {$src2, $src1, $dst|$dst, $src1, $src2}",
Evan Cheng506d3df2006-03-29 23:07:14 +00001897 [(set VR128:$dst, (v8i16 (vector_shuffle
Evan Cheng91b740d2006-04-12 17:12:36 +00001898 (bc_v8i16 (loadv2i64 addr:$src1)),
1899 (undef),
Evan Cheng506d3df2006-03-29 23:07:14 +00001900 PSHUFLW_shuffle_mask:$src2)))]>,
1901 XD, Requires<[HasSSE2]>;
1902
1903let isTwoAddress = 1 in {
Evan Chengc60bd972006-03-25 09:37:23 +00001904def PUNPCKLBWrr : PDI<0x60, MRMSrcReg,
1905 (ops VR128:$dst, VR128:$src1, VR128:$src2),
1906 "punpcklbw {$src2, $dst|$dst, $src2}",
Evan Cheng0038e592006-03-28 00:39:58 +00001907 [(set VR128:$dst,
1908 (v16i8 (vector_shuffle VR128:$src1, VR128:$src2,
1909 UNPCKL_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001910def PUNPCKLBWrm : PDI<0x60, MRMSrcMem,
1911 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1912 "punpcklbw {$src2, $dst|$dst, $src2}",
Evan Cheng0038e592006-03-28 00:39:58 +00001913 [(set VR128:$dst,
Evan Cheng91b740d2006-04-12 17:12:36 +00001914 (v16i8 (vector_shuffle VR128:$src1,
1915 (bc_v16i8 (loadv2i64 addr:$src2)),
Evan Cheng0038e592006-03-28 00:39:58 +00001916 UNPCKL_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001917def PUNPCKLWDrr : PDI<0x61, MRMSrcReg,
1918 (ops VR128:$dst, VR128:$src1, VR128:$src2),
1919 "punpcklwd {$src2, $dst|$dst, $src2}",
Evan Cheng0038e592006-03-28 00:39:58 +00001920 [(set VR128:$dst,
1921 (v8i16 (vector_shuffle VR128:$src1, VR128:$src2,
1922 UNPCKL_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001923def PUNPCKLWDrm : PDI<0x61, MRMSrcMem,
1924 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1925 "punpcklwd {$src2, $dst|$dst, $src2}",
Evan Cheng0038e592006-03-28 00:39:58 +00001926 [(set VR128:$dst,
Evan Cheng91b740d2006-04-12 17:12:36 +00001927 (v8i16 (vector_shuffle VR128:$src1,
1928 (bc_v8i16 (loadv2i64 addr:$src2)),
Evan Cheng0038e592006-03-28 00:39:58 +00001929 UNPCKL_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001930def PUNPCKLDQrr : PDI<0x62, MRMSrcReg,
1931 (ops VR128:$dst, VR128:$src1, VR128:$src2),
1932 "punpckldq {$src2, $dst|$dst, $src2}",
Evan Cheng0038e592006-03-28 00:39:58 +00001933 [(set VR128:$dst,
1934 (v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
1935 UNPCKL_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001936def PUNPCKLDQrm : PDI<0x62, MRMSrcMem,
1937 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1938 "punpckldq {$src2, $dst|$dst, $src2}",
Evan Cheng0038e592006-03-28 00:39:58 +00001939 [(set VR128:$dst,
Evan Cheng91b740d2006-04-12 17:12:36 +00001940 (v4i32 (vector_shuffle VR128:$src1,
1941 (bc_v4i32 (loadv2i64 addr:$src2)),
Evan Cheng0038e592006-03-28 00:39:58 +00001942 UNPCKL_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001943def PUNPCKLQDQrr : PDI<0x6C, MRMSrcReg,
1944 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001945 "punpcklqdq {$src2, $dst|$dst, $src2}",
1946 [(set VR128:$dst,
1947 (v2i64 (vector_shuffle VR128:$src1, VR128:$src2,
1948 UNPCKL_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001949def PUNPCKLQDQrm : PDI<0x6C, MRMSrcMem,
1950 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001951 "punpcklqdq {$src2, $dst|$dst, $src2}",
1952 [(set VR128:$dst,
Evan Cheng91b740d2006-04-12 17:12:36 +00001953 (v2i64 (vector_shuffle VR128:$src1,
1954 (loadv2i64 addr:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001955 UNPCKL_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001956
1957def PUNPCKHBWrr : PDI<0x68, MRMSrcReg,
1958 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001959 "punpckhbw {$src2, $dst|$dst, $src2}",
1960 [(set VR128:$dst,
1961 (v16i8 (vector_shuffle VR128:$src1, VR128:$src2,
1962 UNPCKH_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001963def PUNPCKHBWrm : PDI<0x68, MRMSrcMem,
1964 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001965 "punpckhbw {$src2, $dst|$dst, $src2}",
1966 [(set VR128:$dst,
Evan Cheng91b740d2006-04-12 17:12:36 +00001967 (v16i8 (vector_shuffle VR128:$src1,
1968 (bc_v16i8 (loadv2i64 addr:$src2)),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001969 UNPCKH_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001970def PUNPCKHWDrr : PDI<0x69, MRMSrcReg,
1971 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001972 "punpckhwd {$src2, $dst|$dst, $src2}",
1973 [(set VR128:$dst,
1974 (v8i16 (vector_shuffle VR128:$src1, VR128:$src2,
1975 UNPCKH_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001976def PUNPCKHWDrm : PDI<0x69, MRMSrcMem,
1977 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001978 "punpckhwd {$src2, $dst|$dst, $src2}",
1979 [(set VR128:$dst,
Evan Cheng91b740d2006-04-12 17:12:36 +00001980 (v8i16 (vector_shuffle VR128:$src1,
1981 (bc_v8i16 (loadv2i64 addr:$src2)),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001982 UNPCKH_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001983def PUNPCKHDQrr : PDI<0x6A, MRMSrcReg,
1984 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001985 "punpckhdq {$src2, $dst|$dst, $src2}",
1986 [(set VR128:$dst,
1987 (v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
1988 UNPCKH_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001989def PUNPCKHDQrm : PDI<0x6A, MRMSrcMem,
1990 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001991 "punpckhdq {$src2, $dst|$dst, $src2}",
1992 [(set VR128:$dst,
Evan Cheng91b740d2006-04-12 17:12:36 +00001993 (v4i32 (vector_shuffle VR128:$src1,
1994 (bc_v4i32 (loadv2i64 addr:$src2)),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001995 UNPCKH_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001996def PUNPCKHQDQrr : PDI<0x6D, MRMSrcReg,
1997 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng3d1be072006-04-25 17:48:41 +00001998 "punpckhqdq {$src2, $dst|$dst, $src2}",
Evan Cheng4fcb9222006-03-28 02:43:26 +00001999 [(set VR128:$dst,
2000 (v2i64 (vector_shuffle VR128:$src1, VR128:$src2,
2001 UNPCKH_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00002002def PUNPCKHQDQrm : PDI<0x6D, MRMSrcMem,
2003 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00002004 "punpckhqdq {$src2, $dst|$dst, $src2}",
2005 [(set VR128:$dst,
Evan Cheng91b740d2006-04-12 17:12:36 +00002006 (v2i64 (vector_shuffle VR128:$src1,
2007 (loadv2i64 addr:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00002008 UNPCKH_shuffle_mask)))]>;
Evan Chenga971f6f2006-03-23 01:57:24 +00002009}
Evan Cheng82521dd2006-03-21 07:09:35 +00002010
Evan Chengb067a1e2006-03-31 19:22:53 +00002011// Extract / Insert
Evan Cheng9ab1ac52006-04-14 23:32:40 +00002012def PEXTRWri : PDIi8<0xC5, MRMSrcReg,
Evan Cheng069287d2006-05-16 07:21:53 +00002013 (ops GR32:$dst, VR128:$src1, i32i8imm:$src2),
Evan Cheng8703be42006-04-04 19:12:30 +00002014 "pextrw {$src2, $src1, $dst|$dst, $src1, $src2}",
Evan Cheng069287d2006-05-16 07:21:53 +00002015 [(set GR32:$dst, (X86pextrw (v8i16 VR128:$src1),
Evan Cheng8703be42006-04-04 19:12:30 +00002016 (i32 imm:$src2)))]>;
Evan Chengb067a1e2006-03-31 19:22:53 +00002017let isTwoAddress = 1 in {
Evan Cheng9ab1ac52006-04-14 23:32:40 +00002018def PINSRWrri : PDIi8<0xC4, MRMSrcReg,
Evan Cheng069287d2006-05-16 07:21:53 +00002019 (ops VR128:$dst, VR128:$src1, GR32:$src2, i32i8imm:$src3),
Evan Chengb067a1e2006-03-31 19:22:53 +00002020 "pinsrw {$src3, $src2, $dst|$dst, $src2, $src3}",
Evan Cheng653159f2006-03-31 21:55:24 +00002021 [(set VR128:$dst, (v8i16 (X86pinsrw (v8i16 VR128:$src1),
Evan Cheng015188f2006-06-15 08:14:54 +00002022 GR32:$src2, (iPTR imm:$src3))))]>;
Evan Cheng9ab1ac52006-04-14 23:32:40 +00002023def PINSRWrmi : PDIi8<0xC4, MRMSrcMem,
Evan Chengb067a1e2006-03-31 19:22:53 +00002024 (ops VR128:$dst, VR128:$src1, i16mem:$src2, i32i8imm:$src3),
2025 "pinsrw {$src3, $src2, $dst|$dst, $src2, $src3}",
2026 [(set VR128:$dst,
Evan Cheng653159f2006-03-31 21:55:24 +00002027 (v8i16 (X86pinsrw (v8i16 VR128:$src1),
Evan Chengb067a1e2006-03-31 19:22:53 +00002028 (i32 (anyext (loadi16 addr:$src2))),
Evan Cheng015188f2006-06-15 08:14:54 +00002029 (iPTR imm:$src3))))]>;
Evan Chengb067a1e2006-03-31 19:22:53 +00002030}
2031
Evan Cheng82521dd2006-03-21 07:09:35 +00002032//===----------------------------------------------------------------------===//
Evan Chengc653d482006-03-24 22:28:37 +00002033// Miscellaneous Instructions
2034//===----------------------------------------------------------------------===//
2035
Evan Chengc5fb2b12006-03-30 00:33:26 +00002036// Mask creation
Evan Cheng069287d2006-05-16 07:21:53 +00002037def MOVMSKPSrr : PSI<0x50, MRMSrcReg, (ops GR32:$dst, VR128:$src),
Evan Chengc5fb2b12006-03-30 00:33:26 +00002038 "movmskps {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +00002039 [(set GR32:$dst, (int_x86_sse_movmsk_ps VR128:$src))]>;
2040def MOVMSKPDrr : PSI<0x50, MRMSrcReg, (ops GR32:$dst, VR128:$src),
Evan Chengc5fb2b12006-03-30 00:33:26 +00002041 "movmskpd {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +00002042 [(set GR32:$dst, (int_x86_sse2_movmsk_pd VR128:$src))]>;
Evan Chengc5fb2b12006-03-30 00:33:26 +00002043
Evan Cheng069287d2006-05-16 07:21:53 +00002044def PMOVMSKBrr : PDI<0xD7, MRMSrcReg, (ops GR32:$dst, VR128:$src),
Evan Chengc5fb2b12006-03-30 00:33:26 +00002045 "pmovmskb {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +00002046 [(set GR32:$dst, (int_x86_sse2_pmovmskb_128 VR128:$src))]>;
Evan Chengc5fb2b12006-03-30 00:33:26 +00002047
Evan Chengfcf5e212006-04-11 06:57:30 +00002048// Conditional store
2049def MASKMOVDQU : PDI<0xF7, RawFrm, (ops VR128:$src, VR128:$mask),
2050 "maskmovdqu {$mask, $src|$src, $mask}",
2051 [(int_x86_sse2_maskmov_dqu VR128:$src, VR128:$mask, EDI)]>,
2052 Imp<[EDI],[]>;
2053
Evan Chengecac9cb2006-03-25 06:03:26 +00002054// Prefetching loads
Evan Cheng135c6a92006-04-11 17:35:57 +00002055def PREFETCHT0 : PSI<0x18, MRM1m, (ops i8mem:$src),
Evan Chengdf3c33c2006-04-11 18:04:57 +00002056 "prefetcht0 $src", []>;
Evan Cheng135c6a92006-04-11 17:35:57 +00002057def PREFETCHT1 : PSI<0x18, MRM2m, (ops i8mem:$src),
Evan Chengdf3c33c2006-04-11 18:04:57 +00002058 "prefetcht1 $src", []>;
Evan Cheng135c6a92006-04-11 17:35:57 +00002059def PREFETCHT2 : PSI<0x18, MRM3m, (ops i8mem:$src),
Evan Chengdf3c33c2006-04-11 18:04:57 +00002060 "prefetcht2 $src", []>;
Evan Cheng135c6a92006-04-11 17:35:57 +00002061def PREFETCHTNTA : PSI<0x18, MRM0m, (ops i8mem:$src),
Evan Chengdf3c33c2006-04-11 18:04:57 +00002062 "prefetchtnta $src", []>;
Evan Chengecac9cb2006-03-25 06:03:26 +00002063
2064// Non-temporal stores
Evan Chengfcf5e212006-04-11 06:57:30 +00002065def MOVNTPSmr : PSI<0x2B, MRMDestMem, (ops i128mem:$dst, VR128:$src),
2066 "movntps {$src, $dst|$dst, $src}",
2067 [(int_x86_sse_movnt_ps addr:$dst, VR128:$src)]>;
2068def MOVNTPDmr : PDI<0x2B, MRMDestMem, (ops i128mem:$dst, VR128:$src),
2069 "movntpd {$src, $dst|$dst, $src}",
2070 [(int_x86_sse2_movnt_pd addr:$dst, VR128:$src)]>;
2071def MOVNTDQmr : PDI<0xE7, MRMDestMem, (ops f128mem:$dst, VR128:$src),
2072 "movntdq {$src, $dst|$dst, $src}",
2073 [(int_x86_sse2_movnt_dq addr:$dst, VR128:$src)]>;
Evan Cheng069287d2006-05-16 07:21:53 +00002074def MOVNTImr : I<0xC3, MRMDestMem, (ops i32mem:$dst, GR32:$src),
Evan Chengfcf5e212006-04-11 06:57:30 +00002075 "movnti {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +00002076 [(int_x86_sse2_movnt_i addr:$dst, GR32:$src)]>,
Evan Chengfcf5e212006-04-11 06:57:30 +00002077 TB, Requires<[HasSSE2]>;
Evan Chengecac9cb2006-03-25 06:03:26 +00002078
Evan Chengf3e1b1d2006-04-14 07:43:12 +00002079// Flush cache
2080def CLFLUSH : I<0xAE, MRM7m, (ops i8mem:$src),
2081 "clflush $src", [(int_x86_sse2_clflush addr:$src)]>,
2082 TB, Requires<[HasSSE2]>;
2083
2084// Load, store, and memory fence
Evan Chengecac9cb2006-03-25 06:03:26 +00002085def SFENCE : I<0xAE, MRM7m, (ops),
Evan Cheng135c6a92006-04-11 17:35:57 +00002086 "sfence", [(int_x86_sse_sfence)]>, TB, Requires<[HasSSE1]>;
Evan Chengf3e1b1d2006-04-14 07:43:12 +00002087def LFENCE : I<0xAE, MRM5m, (ops),
2088 "lfence", [(int_x86_sse2_lfence)]>, TB, Requires<[HasSSE2]>;
2089def MFENCE : I<0xAE, MRM6m, (ops),
2090 "mfence", [(int_x86_sse2_mfence)]>, TB, Requires<[HasSSE2]>;
Evan Chengecac9cb2006-03-25 06:03:26 +00002091
Evan Cheng372db542006-04-08 00:47:44 +00002092// MXCSR register
Evan Chengf3e1b1d2006-04-14 07:43:12 +00002093def LDMXCSR : I<0xAE, MRM5m, (ops i32mem:$src),
Evan Cheng372db542006-04-08 00:47:44 +00002094 "ldmxcsr $src",
2095 [(int_x86_sse_ldmxcsr addr:$src)]>, TB, Requires<[HasSSE1]>;
2096def STMXCSR : I<0xAE, MRM3m, (ops i32mem:$dst),
2097 "stmxcsr $dst",
2098 [(int_x86_sse_stmxcsr addr:$dst)]>, TB, Requires<[HasSSE1]>;
Evan Chengc653d482006-03-24 22:28:37 +00002099
Evan Chengd9539472006-04-14 21:59:03 +00002100// Thread synchronization
2101def MONITOR : I<0xC8, RawFrm, (ops), "monitor",
2102 [(int_x86_sse3_monitor EAX, ECX, EDX)]>,
2103 TB, Requires<[HasSSE3]>;
2104def MWAIT : I<0xC9, RawFrm, (ops), "mwait",
2105 [(int_x86_sse3_mwait ECX, EAX)]>,
2106 TB, Requires<[HasSSE3]>;
2107
Evan Chengc653d482006-03-24 22:28:37 +00002108//===----------------------------------------------------------------------===//
Evan Cheng82521dd2006-03-21 07:09:35 +00002109// Alias Instructions
2110//===----------------------------------------------------------------------===//
2111
Evan Chengffea91e2006-03-26 09:53:12 +00002112// Alias instructions that map zero vector to pxor / xorp* for sse.
Evan Cheng386031a2006-03-24 07:29:27 +00002113// FIXME: remove when we can teach regalloc that xor reg, reg is ok.
Evan Cheng775ff182006-06-29 18:04:54 +00002114def V_SET0 : PSI<0x57, MRMInitReg, (ops VR128:$dst),
2115 "xorps $dst, $dst",
2116 [(set VR128:$dst, (v4f32 immAllZerosV))]>;
Evan Cheng386031a2006-03-24 07:29:27 +00002117
Evan Chenga0b3afb2006-03-27 07:00:16 +00002118def V_SETALLONES : PDI<0x76, MRMInitReg, (ops VR128:$dst),
2119 "pcmpeqd $dst, $dst",
2120 [(set VR128:$dst, (v2f64 immAllOnesV))]>;
2121
Evan Cheng11e15b32006-04-03 20:53:28 +00002122// FR32 / FR64 to 128-bit vector conversion.
2123def MOVSS2PSrr : SSI<0x10, MRMSrcReg, (ops VR128:$dst, FR32:$src),
2124 "movss {$src, $dst|$dst, $src}",
2125 [(set VR128:$dst,
2126 (v4f32 (scalar_to_vector FR32:$src)))]>;
2127def MOVSS2PSrm : SSI<0x10, MRMSrcMem, (ops VR128:$dst, f32mem:$src),
2128 "movss {$src, $dst|$dst, $src}",
2129 [(set VR128:$dst,
2130 (v4f32 (scalar_to_vector (loadf32 addr:$src))))]>;
2131def MOVSD2PDrr : SDI<0x10, MRMSrcReg, (ops VR128:$dst, FR64:$src),
2132 "movsd {$src, $dst|$dst, $src}",
2133 [(set VR128:$dst,
2134 (v2f64 (scalar_to_vector FR64:$src)))]>;
2135def MOVSD2PDrm : SDI<0x10, MRMSrcMem, (ops VR128:$dst, f64mem:$src),
2136 "movsd {$src, $dst|$dst, $src}",
2137 [(set VR128:$dst,
2138 (v2f64 (scalar_to_vector (loadf64 addr:$src))))]>;
2139
Evan Cheng069287d2006-05-16 07:21:53 +00002140def MOVDI2PDIrr : PDI<0x6E, MRMSrcReg, (ops VR128:$dst, GR32:$src),
Evan Cheng11e15b32006-04-03 20:53:28 +00002141 "movd {$src, $dst|$dst, $src}",
2142 [(set VR128:$dst,
Evan Cheng069287d2006-05-16 07:21:53 +00002143 (v4i32 (scalar_to_vector GR32:$src)))]>;
Evan Cheng11e15b32006-04-03 20:53:28 +00002144def MOVDI2PDIrm : PDI<0x6E, MRMSrcMem, (ops VR128:$dst, i32mem:$src),
2145 "movd {$src, $dst|$dst, $src}",
2146 [(set VR128:$dst,
2147 (v4i32 (scalar_to_vector (loadi32 addr:$src))))]>;
2148// SSE2 instructions with XS prefix
2149def MOVQI2PQIrr : I<0x7E, MRMSrcReg, (ops VR128:$dst, VR64:$src),
2150 "movq {$src, $dst|$dst, $src}",
2151 [(set VR128:$dst,
2152 (v2i64 (scalar_to_vector VR64:$src)))]>, XS,
2153 Requires<[HasSSE2]>;
2154def MOVQI2PQIrm : I<0x7E, MRMSrcMem, (ops VR128:$dst, i64mem:$src),
2155 "movq {$src, $dst|$dst, $src}",
2156 [(set VR128:$dst,
2157 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>, XS,
2158 Requires<[HasSSE2]>;
2159// FIXME: may not be able to eliminate this movss with coalescing the src and
2160// dest register classes are different. We really want to write this pattern
2161// like this:
Evan Cheng015188f2006-06-15 08:14:54 +00002162// def : Pat<(f32 (vector_extract (v4f32 VR128:$src), (iPTR 0))),
Evan Cheng11e15b32006-04-03 20:53:28 +00002163// (f32 FR32:$src)>;
2164def MOVPS2SSrr : SSI<0x10, MRMSrcReg, (ops FR32:$dst, VR128:$src),
2165 "movss {$src, $dst|$dst, $src}",
2166 [(set FR32:$dst, (vector_extract (v4f32 VR128:$src),
Evan Cheng015188f2006-06-15 08:14:54 +00002167 (iPTR 0)))]>;
Evan Cheng85c09652006-04-06 23:53:29 +00002168def MOVPS2SSmr : SSI<0x11, MRMDestMem, (ops f32mem:$dst, VR128:$src),
Evan Cheng11e15b32006-04-03 20:53:28 +00002169 "movss {$src, $dst|$dst, $src}",
2170 [(store (f32 (vector_extract (v4f32 VR128:$src),
Evan Cheng015188f2006-06-15 08:14:54 +00002171 (iPTR 0))), addr:$dst)]>;
Evan Cheng11e15b32006-04-03 20:53:28 +00002172def MOVPD2SDrr : SDI<0x10, MRMSrcReg, (ops FR64:$dst, VR128:$src),
2173 "movsd {$src, $dst|$dst, $src}",
2174 [(set FR64:$dst, (vector_extract (v2f64 VR128:$src),
Evan Cheng015188f2006-06-15 08:14:54 +00002175 (iPTR 0)))]>;
Evan Chengfb2a3b22006-04-18 21:29:08 +00002176def MOVPD2SDmr : SDI<0x11, MRMDestMem, (ops f64mem:$dst, VR128:$src),
2177 "movsd {$src, $dst|$dst, $src}",
2178 [(store (f64 (vector_extract (v2f64 VR128:$src),
Evan Cheng015188f2006-06-15 08:14:54 +00002179 (iPTR 0))), addr:$dst)]>;
Evan Cheng069287d2006-05-16 07:21:53 +00002180def MOVPDI2DIrr : PDI<0x7E, MRMDestReg, (ops GR32:$dst, VR128:$src),
Evan Cheng11e15b32006-04-03 20:53:28 +00002181 "movd {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +00002182 [(set GR32:$dst, (vector_extract (v4i32 VR128:$src),
Evan Cheng015188f2006-06-15 08:14:54 +00002183 (iPTR 0)))]>;
Evan Cheng11e15b32006-04-03 20:53:28 +00002184def MOVPDI2DImr : PDI<0x7E, MRMDestMem, (ops i32mem:$dst, VR128:$src),
2185 "movd {$src, $dst|$dst, $src}",
2186 [(store (i32 (vector_extract (v4i32 VR128:$src),
Evan Cheng015188f2006-06-15 08:14:54 +00002187 (iPTR 0))), addr:$dst)]>;
Evan Cheng11e15b32006-04-03 20:53:28 +00002188
2189// Move to lower bits of a VR128, leaving upper bits alone.
Evan Chengbc4832b2006-03-24 23:15:12 +00002190// Three operand (but two address) aliases.
2191let isTwoAddress = 1 in {
Evan Cheng11e15b32006-04-03 20:53:28 +00002192def MOVLSS2PSrr : SSI<0x10, MRMSrcReg, (ops VR128:$dst, VR128:$src1, FR32:$src2),
Evan Chengbc4832b2006-03-24 23:15:12 +00002193 "movss {$src2, $dst|$dst, $src2}", []>;
Evan Cheng11e15b32006-04-03 20:53:28 +00002194def MOVLSD2PDrr : SDI<0x10, MRMSrcReg, (ops VR128:$dst, VR128:$src1, FR64:$src2),
Evan Chengbc4832b2006-03-24 23:15:12 +00002195 "movsd {$src2, $dst|$dst, $src2}", []>;
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002196
Evan Chengfd111b52006-04-19 21:15:24 +00002197let AddedComplexity = 20 in {
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002198def MOVLPSrr : SSI<0x10, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
2199 "movss {$src2, $dst|$dst, $src2}",
2200 [(set VR128:$dst,
2201 (v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
Evan Cheng017dcc62006-04-21 01:05:10 +00002202 MOVL_shuffle_mask)))]>;
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002203def MOVLPDrr : SDI<0x10, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
2204 "movsd {$src2, $dst|$dst, $src2}",
2205 [(set VR128:$dst,
2206 (v2f64 (vector_shuffle VR128:$src1, VR128:$src2,
Evan Cheng017dcc62006-04-21 01:05:10 +00002207 MOVL_shuffle_mask)))]>;
Evan Chengbc4832b2006-03-24 23:15:12 +00002208}
Evan Chengfd111b52006-04-19 21:15:24 +00002209}
Evan Cheng82521dd2006-03-21 07:09:35 +00002210
Evan Cheng397edef2006-04-11 22:28:25 +00002211// Store / copy lower 64-bits of a XMM register.
2212def MOVLQ128mr : PDI<0xD6, MRMDestMem, (ops i64mem:$dst, VR128:$src),
2213 "movq {$src, $dst|$dst, $src}",
2214 [(int_x86_sse2_storel_dq addr:$dst, VR128:$src)]>;
2215
Evan Cheng11e15b32006-04-03 20:53:28 +00002216// Move to lower bits of a VR128 and zeroing upper bits.
Evan Chengbc4832b2006-03-24 23:15:12 +00002217// Loading from memory automatically zeroing upper bits.
Evan Cheng017dcc62006-04-21 01:05:10 +00002218let AddedComplexity = 20 in {
Evan Cheng11e15b32006-04-03 20:53:28 +00002219def MOVZSS2PSrm : SSI<0x10, MRMSrcMem, (ops VR128:$dst, f32mem:$src),
Evan Chengbc4832b2006-03-24 23:15:12 +00002220 "movss {$src, $dst|$dst, $src}",
Evan Cheng017dcc62006-04-21 01:05:10 +00002221 [(set VR128:$dst, (v4f32 (vector_shuffle immAllZerosV,
2222 (v4f32 (scalar_to_vector (loadf32 addr:$src))),
2223 MOVL_shuffle_mask)))]>;
Evan Cheng11e15b32006-04-03 20:53:28 +00002224def MOVZSD2PDrm : SDI<0x10, MRMSrcMem, (ops VR128:$dst, f64mem:$src),
Evan Chengbc4832b2006-03-24 23:15:12 +00002225 "movsd {$src, $dst|$dst, $src}",
Evan Cheng017dcc62006-04-21 01:05:10 +00002226 [(set VR128:$dst, (v2f64 (vector_shuffle immAllZerosV,
2227 (v2f64 (scalar_to_vector (loadf64 addr:$src))),
2228 MOVL_shuffle_mask)))]>;
2229// movd / movq to XMM register zero-extends
Evan Cheng069287d2006-05-16 07:21:53 +00002230def MOVZDI2PDIrr : PDI<0x6E, MRMSrcReg, (ops VR128:$dst, GR32:$src),
Evan Cheng017dcc62006-04-21 01:05:10 +00002231 "movd {$src, $dst|$dst, $src}",
2232 [(set VR128:$dst, (v4i32 (vector_shuffle immAllZerosV,
Evan Cheng069287d2006-05-16 07:21:53 +00002233 (v4i32 (scalar_to_vector GR32:$src)),
Evan Cheng017dcc62006-04-21 01:05:10 +00002234 MOVL_shuffle_mask)))]>;
Evan Cheng11e15b32006-04-03 20:53:28 +00002235def MOVZDI2PDIrm : PDI<0x6E, MRMSrcMem, (ops VR128:$dst, i32mem:$src),
2236 "movd {$src, $dst|$dst, $src}",
Evan Cheng017dcc62006-04-21 01:05:10 +00002237 [(set VR128:$dst, (v4i32 (vector_shuffle immAllZerosV,
2238 (v4i32 (scalar_to_vector (loadi32 addr:$src))),
2239 MOVL_shuffle_mask)))]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002240// Moving from XMM to XMM but still clear upper 64 bits.
2241def MOVZQI2PQIrr : I<0x7E, MRMSrcReg, (ops VR128:$dst, VR128:$src),
2242 "movq {$src, $dst|$dst, $src}",
2243 [(set VR128:$dst, (int_x86_sse2_movl_dq VR128:$src))]>,
2244 XS, Requires<[HasSSE2]>;
2245def MOVZQI2PQIrm : I<0x7E, MRMSrcMem, (ops VR128:$dst, i64mem:$src),
2246 "movq {$src, $dst|$dst, $src}",
2247 [(set VR128:$dst, (int_x86_sse2_movl_dq
2248 (bc_v4i32 (loadv2i64 addr:$src))))]>,
2249 XS, Requires<[HasSSE2]>;
Evan Cheng017dcc62006-04-21 01:05:10 +00002250}
Evan Cheng48090aa2006-03-21 23:01:21 +00002251
2252//===----------------------------------------------------------------------===//
2253// Non-Instruction Patterns
2254//===----------------------------------------------------------------------===//
2255
2256// 128-bit vector undef's.
2257def : Pat<(v2f64 (undef)), (IMPLICIT_DEF_VR128)>, Requires<[HasSSE2]>;
2258def : Pat<(v16i8 (undef)), (IMPLICIT_DEF_VR128)>, Requires<[HasSSE2]>;
2259def : Pat<(v8i16 (undef)), (IMPLICIT_DEF_VR128)>, Requires<[HasSSE2]>;
2260def : Pat<(v4i32 (undef)), (IMPLICIT_DEF_VR128)>, Requires<[HasSSE2]>;
2261def : Pat<(v2i64 (undef)), (IMPLICIT_DEF_VR128)>, Requires<[HasSSE2]>;
2262
Evan Chengffea91e2006-03-26 09:53:12 +00002263// 128-bit vector all zero's.
Evan Cheng775ff182006-06-29 18:04:54 +00002264def : Pat<(v16i8 immAllZerosV), (V_SET0)>, Requires<[HasSSE2]>;
2265def : Pat<(v8i16 immAllZerosV), (V_SET0)>, Requires<[HasSSE2]>;
2266def : Pat<(v4i32 immAllZerosV), (V_SET0)>, Requires<[HasSSE2]>;
2267def : Pat<(v2i64 immAllZerosV), (V_SET0)>, Requires<[HasSSE2]>;
2268def : Pat<(v2f64 immAllZerosV), (V_SET0)>, Requires<[HasSSE2]>;
Evan Chengffea91e2006-03-26 09:53:12 +00002269
Evan Chenga0b3afb2006-03-27 07:00:16 +00002270// 128-bit vector all one's.
Chris Lattner30da68a2006-06-20 00:25:29 +00002271def : Pat<(v16i8 immAllOnesV), (V_SETALLONES)>, Requires<[HasSSE2]>;
2272def : Pat<(v8i16 immAllOnesV), (V_SETALLONES)>, Requires<[HasSSE2]>;
2273def : Pat<(v4i32 immAllOnesV), (V_SETALLONES)>, Requires<[HasSSE2]>;
2274def : Pat<(v2i64 immAllOnesV), (V_SETALLONES)>, Requires<[HasSSE2]>;
2275def : Pat<(v4f32 immAllOnesV), (V_SETALLONES)>, Requires<[HasSSE1]>;
Evan Chenga0b3afb2006-03-27 07:00:16 +00002276
Evan Cheng48090aa2006-03-21 23:01:21 +00002277// Store 128-bit integer vector values.
Evan Cheng24dc1f52006-03-23 07:44:07 +00002278def : Pat<(store (v16i8 VR128:$src), addr:$dst),
Evan Chengffea91e2006-03-26 09:53:12 +00002279 (MOVDQAmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
Evan Cheng24dc1f52006-03-23 07:44:07 +00002280def : Pat<(store (v8i16 VR128:$src), addr:$dst),
Evan Chengffea91e2006-03-26 09:53:12 +00002281 (MOVDQAmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
Evan Cheng24dc1f52006-03-23 07:44:07 +00002282def : Pat<(store (v4i32 VR128:$src), addr:$dst),
Evan Chengffea91e2006-03-26 09:53:12 +00002283 (MOVDQAmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
Evan Cheng48090aa2006-03-21 23:01:21 +00002284
Evan Cheng069287d2006-05-16 07:21:53 +00002285// Scalar to v8i16 / v16i8. The source may be a GR32, but only the lower 8 or
Evan Cheng48090aa2006-03-21 23:01:21 +00002286// 16-bits matter.
Chris Lattner30da68a2006-06-20 00:25:29 +00002287def : Pat<(v8i16 (X86s2vec GR32:$src)), (MOVDI2PDIrr GR32:$src)>,
Evan Chengffea91e2006-03-26 09:53:12 +00002288 Requires<[HasSSE2]>;
Chris Lattner30da68a2006-06-20 00:25:29 +00002289def : Pat<(v16i8 (X86s2vec GR32:$src)), (MOVDI2PDIrr GR32:$src)>,
Evan Chengffea91e2006-03-26 09:53:12 +00002290 Requires<[HasSSE2]>;
Evan Cheng48090aa2006-03-21 23:01:21 +00002291
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002292// bit_convert
Evan Cheng475aecf2006-03-29 03:04:49 +00002293def : Pat<(v2i64 (bitconvert (v4i32 VR128:$src))), (v2i64 VR128:$src)>,
2294 Requires<[HasSSE2]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00002295def : Pat<(v2i64 (bitconvert (v8i16 VR128:$src))), (v2i64 VR128:$src)>,
2296 Requires<[HasSSE2]>;
2297def : Pat<(v2i64 (bitconvert (v16i8 VR128:$src))), (v2i64 VR128:$src)>,
2298 Requires<[HasSSE2]>;
Evan Cheng664ade72006-04-07 21:20:58 +00002299def : Pat<(v2i64 (bitconvert (v2f64 VR128:$src))), (v2i64 VR128:$src)>,
2300 Requires<[HasSSE2]>;
2301def : Pat<(v2i64 (bitconvert (v4f32 VR128:$src))), (v2i64 VR128:$src)>,
2302 Requires<[HasSSE2]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00002303def : Pat<(v4i32 (bitconvert (v2i64 VR128:$src))), (v4i32 VR128:$src)>,
2304 Requires<[HasSSE2]>;
2305def : Pat<(v4i32 (bitconvert (v8i16 VR128:$src))), (v4i32 VR128:$src)>,
2306 Requires<[HasSSE2]>;
2307def : Pat<(v4i32 (bitconvert (v16i8 VR128:$src))), (v4i32 VR128:$src)>,
2308 Requires<[HasSSE2]>;
Evan Cheng664ade72006-04-07 21:20:58 +00002309def : Pat<(v4i32 (bitconvert (v2f64 VR128:$src))), (v4i32 VR128:$src)>,
2310 Requires<[HasSSE2]>;
2311def : Pat<(v4i32 (bitconvert (v4f32 VR128:$src))), (v4i32 VR128:$src)>,
2312 Requires<[HasSSE2]>;
Chris Lattnera9739932006-06-20 00:12:37 +00002313def : Pat<(v8i16 (bitconvert (v2i64 VR128:$src))), (v8i16 VR128:$src)>,
Evan Cheng506d3df2006-03-29 23:07:14 +00002314 Requires<[HasSSE2]>;
Chris Lattnera9739932006-06-20 00:12:37 +00002315def : Pat<(v8i16 (bitconvert (v4i32 VR128:$src))), (v8i16 VR128:$src)>,
Evan Cheng506d3df2006-03-29 23:07:14 +00002316 Requires<[HasSSE2]>;
Chris Lattnera9739932006-06-20 00:12:37 +00002317def : Pat<(v8i16 (bitconvert (v16i8 VR128:$src))), (v8i16 VR128:$src)>,
Evan Cheng506d3df2006-03-29 23:07:14 +00002318 Requires<[HasSSE2]>;
Evan Cheng664ade72006-04-07 21:20:58 +00002319def : Pat<(v8i16 (bitconvert (v2f64 VR128:$src))), (v8i16 VR128:$src)>,
2320 Requires<[HasSSE2]>;
2321def : Pat<(v8i16 (bitconvert (v4f32 VR128:$src))), (v8i16 VR128:$src)>,
2322 Requires<[HasSSE2]>;
Chris Lattnera9739932006-06-20 00:12:37 +00002323def : Pat<(v16i8 (bitconvert (v2i64 VR128:$src))), (v16i8 VR128:$src)>,
Evan Cheng506d3df2006-03-29 23:07:14 +00002324 Requires<[HasSSE2]>;
Chris Lattnera9739932006-06-20 00:12:37 +00002325def : Pat<(v16i8 (bitconvert (v4i32 VR128:$src))), (v16i8 VR128:$src)>,
Evan Cheng506d3df2006-03-29 23:07:14 +00002326 Requires<[HasSSE2]>;
Chris Lattnera9739932006-06-20 00:12:37 +00002327def : Pat<(v16i8 (bitconvert (v8i16 VR128:$src))), (v16i8 VR128:$src)>,
Evan Cheng506d3df2006-03-29 23:07:14 +00002328 Requires<[HasSSE2]>;
Evan Cheng664ade72006-04-07 21:20:58 +00002329def : Pat<(v16i8 (bitconvert (v2f64 VR128:$src))), (v16i8 VR128:$src)>,
2330 Requires<[HasSSE2]>;
2331def : Pat<(v16i8 (bitconvert (v4f32 VR128:$src))), (v16i8 VR128:$src)>,
2332 Requires<[HasSSE2]>;
2333def : Pat<(v4f32 (bitconvert (v2i64 VR128:$src))), (v4f32 VR128:$src)>,
Evan Chengffea91e2006-03-26 09:53:12 +00002334 Requires<[HasSSE2]>;
2335def : Pat<(v4f32 (bitconvert (v4i32 VR128:$src))), (v4f32 VR128:$src)>,
2336 Requires<[HasSSE2]>;
Evan Cheng664ade72006-04-07 21:20:58 +00002337def : Pat<(v4f32 (bitconvert (v8i16 VR128:$src))), (v4f32 VR128:$src)>,
2338 Requires<[HasSSE2]>;
2339def : Pat<(v4f32 (bitconvert (v16i8 VR128:$src))), (v4f32 VR128:$src)>,
2340 Requires<[HasSSE2]>;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002341def : Pat<(v4f32 (bitconvert (v2f64 VR128:$src))), (v4f32 VR128:$src)>,
2342 Requires<[HasSSE2]>;
Evan Cheng664ade72006-04-07 21:20:58 +00002343def : Pat<(v2f64 (bitconvert (v2i64 VR128:$src))), (v2f64 VR128:$src)>,
2344 Requires<[HasSSE2]>;
2345def : Pat<(v2f64 (bitconvert (v4i32 VR128:$src))), (v2f64 VR128:$src)>,
2346 Requires<[HasSSE2]>;
2347def : Pat<(v2f64 (bitconvert (v8i16 VR128:$src))), (v2f64 VR128:$src)>,
2348 Requires<[HasSSE2]>;
2349def : Pat<(v2f64 (bitconvert (v16i8 VR128:$src))), (v2f64 VR128:$src)>,
2350 Requires<[HasSSE2]>;
2351def : Pat<(v2f64 (bitconvert (v4f32 VR128:$src))), (v2f64 VR128:$src)>,
2352 Requires<[HasSSE2]>;
Evan Chengb9df0ca2006-03-22 02:53:00 +00002353
Evan Cheng017dcc62006-04-21 01:05:10 +00002354// Move scalar to XMM zero-extended
2355// movd to XMM register zero-extends
2356let AddedComplexity = 20 in {
2357def : Pat<(v8i16 (vector_shuffle immAllZerosV,
Evan Cheng069287d2006-05-16 07:21:53 +00002358 (v8i16 (X86s2vec GR32:$src)), MOVL_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002359 (MOVZDI2PDIrr GR32:$src)>, Requires<[HasSSE2]>;
Evan Cheng017dcc62006-04-21 01:05:10 +00002360def : Pat<(v16i8 (vector_shuffle immAllZerosV,
Evan Cheng069287d2006-05-16 07:21:53 +00002361 (v16i8 (X86s2vec GR32:$src)), MOVL_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002362 (MOVZDI2PDIrr GR32:$src)>, Requires<[HasSSE2]>;
Evan Cheng017dcc62006-04-21 01:05:10 +00002363// Zeroing a VR128 then do a MOVS{S|D} to the lower bits.
2364def : Pat<(v2f64 (vector_shuffle immAllZerosV,
2365 (v2f64 (scalar_to_vector FR64:$src)), MOVL_shuffle_mask)),
Evan Cheng775ff182006-06-29 18:04:54 +00002366 (MOVLSD2PDrr (V_SET0), FR64:$src)>, Requires<[HasSSE2]>;
Evan Cheng017dcc62006-04-21 01:05:10 +00002367def : Pat<(v4f32 (vector_shuffle immAllZerosV,
2368 (v4f32 (scalar_to_vector FR32:$src)), MOVL_shuffle_mask)),
Evan Cheng775ff182006-06-29 18:04:54 +00002369 (MOVLSS2PSrr (V_SET0), FR32:$src)>, Requires<[HasSSE2]>;
Evan Cheng017dcc62006-04-21 01:05:10 +00002370}
Evan Chengbc4832b2006-03-24 23:15:12 +00002371
Evan Chengb9df0ca2006-03-22 02:53:00 +00002372// Splat v2f64 / v2i64
Evan Chengfd111b52006-04-19 21:15:24 +00002373let AddedComplexity = 10 in {
Evan Chengd9539472006-04-14 21:59:03 +00002374def : Pat<(vector_shuffle (v2f64 VR128:$src), (undef), SSE_splat_v2_mask:$sm),
Chris Lattner30da68a2006-06-20 00:25:29 +00002375 (UNPCKLPDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Evan Chengd9539472006-04-14 21:59:03 +00002376def : Pat<(vector_shuffle (v2i64 VR128:$src), (undef), SSE_splat_v2_mask:$sm),
Chris Lattner30da68a2006-06-20 00:25:29 +00002377 (PUNPCKLQDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Evan Chengfd111b52006-04-19 21:15:24 +00002378}
Evan Cheng475aecf2006-03-29 03:04:49 +00002379
Evan Cheng691c9232006-03-29 19:02:40 +00002380// Splat v4f32
2381def : Pat<(vector_shuffle (v4f32 VR128:$src), (undef), SSE_splat_mask:$sm),
Chris Lattner30da68a2006-06-20 00:25:29 +00002382 (SHUFPSrri VR128:$src, VR128:$src, SSE_splat_mask:$sm)>,
Evan Cheng691c9232006-03-29 19:02:40 +00002383 Requires<[HasSSE1]>;
2384
Evan Chengb7a5c522006-04-18 21:55:35 +00002385// Special unary SHUFPSrri case.
Evan Cheng3d60df42006-04-10 22:35:16 +00002386// FIXME: when we want non two-address code, then we should use PSHUFD?
Evan Cheng7d9061e2006-03-30 19:54:57 +00002387def : Pat<(vector_shuffle (v4f32 VR128:$src1), (undef),
Evan Cheng3d60df42006-04-10 22:35:16 +00002388 SHUFP_unary_shuffle_mask:$sm),
Chris Lattner30da68a2006-06-20 00:25:29 +00002389 (SHUFPSrri VR128:$src1, VR128:$src1, SHUFP_unary_shuffle_mask:$sm)>,
Evan Cheng56e73012006-04-10 21:42:19 +00002390 Requires<[HasSSE1]>;
Evan Cheng3d60df42006-04-10 22:35:16 +00002391// Unary v4f32 shuffle with PSHUF* in order to fold a load.
Evan Cheng7d9061e2006-03-30 19:54:57 +00002392def : Pat<(vector_shuffle (loadv4f32 addr:$src1), (undef),
Evan Cheng3d60df42006-04-10 22:35:16 +00002393 SHUFP_unary_shuffle_mask:$sm),
Chris Lattner30da68a2006-06-20 00:25:29 +00002394 (PSHUFDmi addr:$src1, SHUFP_unary_shuffle_mask:$sm)>,
Evan Cheng7d9061e2006-03-30 19:54:57 +00002395 Requires<[HasSSE2]>;
Evan Cheng3d60df42006-04-10 22:35:16 +00002396// Special binary v4i32 shuffle cases with SHUFPS.
2397def : Pat<(vector_shuffle (v4i32 VR128:$src1), (v4i32 VR128:$src2),
2398 PSHUFD_binary_shuffle_mask:$sm),
Chris Lattner30da68a2006-06-20 00:25:29 +00002399 (SHUFPSrri VR128:$src1, VR128:$src2, PSHUFD_binary_shuffle_mask:$sm)>,
2400 Requires<[HasSSE2]>;
Evan Cheng91b740d2006-04-12 17:12:36 +00002401def : Pat<(vector_shuffle (v4i32 VR128:$src1),
2402 (bc_v4i32 (loadv2i64 addr:$src2)), PSHUFD_binary_shuffle_mask:$sm),
Chris Lattner30da68a2006-06-20 00:25:29 +00002403 (SHUFPSrmi VR128:$src1, addr:$src2, PSHUFD_binary_shuffle_mask:$sm)>,
2404 Requires<[HasSSE2]>;
Evan Cheng1b32f222006-03-30 07:33:32 +00002405
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002406// vector_shuffle v1, <undef>, <0, 0, 1, 1, ...>
Evan Chengfd111b52006-04-19 21:15:24 +00002407let AddedComplexity = 10 in {
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002408def : Pat<(v4f32 (vector_shuffle VR128:$src, (undef),
2409 UNPCKL_v_undef_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002410 (UNPCKLPSrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002411def : Pat<(v16i8 (vector_shuffle VR128:$src, (undef),
2412 UNPCKL_v_undef_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002413 (PUNPCKLBWrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002414def : Pat<(v8i16 (vector_shuffle VR128:$src, (undef),
2415 UNPCKL_v_undef_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002416 (PUNPCKLWDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002417def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef),
2418 UNPCKL_v_undef_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002419 (PUNPCKLDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE1]>;
Evan Chengfd111b52006-04-19 21:15:24 +00002420}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002421
Evan Chengfd111b52006-04-19 21:15:24 +00002422let AddedComplexity = 20 in {
Evan Chengd9539472006-04-14 21:59:03 +00002423// vector_shuffle v1, <undef> <1, 1, 3, 3>
2424def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef),
2425 MOVSHDUP_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002426 (MOVSHDUPrr VR128:$src)>, Requires<[HasSSE3]>;
Evan Chengd9539472006-04-14 21:59:03 +00002427def : Pat<(v4i32 (vector_shuffle (bc_v4i32 (loadv2i64 addr:$src)), (undef),
2428 MOVSHDUP_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002429 (MOVSHDUPrm addr:$src)>, Requires<[HasSSE3]>;
Evan Chengd9539472006-04-14 21:59:03 +00002430
2431// vector_shuffle v1, <undef> <0, 0, 2, 2>
2432def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef),
2433 MOVSLDUP_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002434 (MOVSLDUPrr VR128:$src)>, Requires<[HasSSE3]>;
Evan Chengd9539472006-04-14 21:59:03 +00002435def : Pat<(v4i32 (vector_shuffle (bc_v4i32 (loadv2i64 addr:$src)), (undef),
2436 MOVSLDUP_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002437 (MOVSLDUPrm addr:$src)>, Requires<[HasSSE3]>;
Evan Chengfd111b52006-04-19 21:15:24 +00002438}
Evan Chengd9539472006-04-14 21:59:03 +00002439
Evan Chengfd111b52006-04-19 21:15:24 +00002440let AddedComplexity = 20 in {
Evan Cheng2dadaea2006-04-19 20:37:34 +00002441// vector_shuffle v1, v2 <0, 1, 4, 5> using MOVLHPS
2442def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
2443 MOVHP_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002444 (MOVLHPSrr VR128:$src1, VR128:$src2)>;
Evan Cheng2dadaea2006-04-19 20:37:34 +00002445
2446// vector_shuffle v1, v2 <6, 7, 2, 3> using MOVHLPS
2447def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
2448 MOVHLPS_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002449 (MOVHLPSrr VR128:$src1, VR128:$src2)>;
Evan Cheng2dadaea2006-04-19 20:37:34 +00002450
Evan Cheng9d09b892006-05-31 00:51:37 +00002451// vector_shuffle v1, undef <2, 3, ?, ?> using MOVHLPS
2452def : Pat<(v4f32 (vector_shuffle VR128:$src1, (undef),
2453 UNPCKH_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002454 (MOVHLPSrr VR128:$src1, VR128:$src1)>;
Evan Cheng9d09b892006-05-31 00:51:37 +00002455def : Pat<(v4i32 (vector_shuffle VR128:$src1, (undef),
2456 UNPCKH_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002457 (MOVHLPSrr VR128:$src1, VR128:$src1)>;
Evan Cheng9d09b892006-05-31 00:51:37 +00002458
Evan Cheng2dadaea2006-04-19 20:37:34 +00002459// vector_shuffle v1, (load v2) <4, 5, 2, 3> using MOVLPS
2460// vector_shuffle v1, (load v2) <0, 1, 4, 5> using MOVHPS
Evan Chengf66a0942006-04-19 18:20:17 +00002461def : Pat<(v4f32 (vector_shuffle VR128:$src1, (loadv4f32 addr:$src2),
2462 MOVLP_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002463 (MOVLPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE1]>;
Evan Chengf66a0942006-04-19 18:20:17 +00002464def : Pat<(v2f64 (vector_shuffle VR128:$src1, (loadv2f64 addr:$src2),
2465 MOVLP_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002466 (MOVLPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Chengf66a0942006-04-19 18:20:17 +00002467def : Pat<(v4f32 (vector_shuffle VR128:$src1, (loadv4f32 addr:$src2),
2468 MOVHP_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002469 (MOVHPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE1]>;
Evan Chengf66a0942006-04-19 18:20:17 +00002470def : Pat<(v2f64 (vector_shuffle VR128:$src1, (loadv2f64 addr:$src2),
2471 MOVHP_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002472 (MOVHPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Chengf66a0942006-04-19 18:20:17 +00002473
Evan Chengf66a0942006-04-19 18:20:17 +00002474def : Pat<(v4i32 (vector_shuffle VR128:$src1, (bc_v4i32 (loadv2i64 addr:$src2)),
2475 MOVLP_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002476 (MOVLPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng64e97692006-04-24 21:58:20 +00002477def : Pat<(v2i64 (vector_shuffle VR128:$src1, (loadv2i64 addr:$src2),
2478 MOVLP_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002479 (MOVLPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng64e97692006-04-24 21:58:20 +00002480def : Pat<(v4i32 (vector_shuffle VR128:$src1, (bc_v4i32 (loadv2i64 addr:$src2)),
2481 MOVHP_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002482 (MOVHPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE1]>;
Evan Cheng64e97692006-04-24 21:58:20 +00002483def : Pat<(v2i64 (vector_shuffle VR128:$src1, (loadv2i64 addr:$src2),
2484 MOVLP_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002485 (MOVLPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng64e97692006-04-24 21:58:20 +00002486
2487// Setting the lowest element in the vector.
2488def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
2489 MOVL_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002490 (MOVLPSrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Evan Chengcc0e98c2006-04-19 18:11:52 +00002491def : Pat<(v2i64 (vector_shuffle VR128:$src1, VR128:$src2,
Evan Cheng017dcc62006-04-21 01:05:10 +00002492 MOVL_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002493 (MOVLPDrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002494
Evan Cheng9e062ed2006-05-03 20:32:03 +00002495// vector_shuffle v1, v2 <4, 5, 2, 3> using MOVLPDrr (movsd)
2496def : Pat<(v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
2497 MOVLP_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002498 (MOVLPDrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Evan Cheng9e062ed2006-05-03 20:32:03 +00002499def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
2500 MOVLP_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002501 (MOVLPDrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Evan Cheng9e062ed2006-05-03 20:32:03 +00002502
Evan Chenga7fc6422006-04-24 23:34:56 +00002503// Set lowest element and zero upper elements.
2504def : Pat<(bc_v2i64 (vector_shuffle immAllZerosV,
2505 (v2f64 (scalar_to_vector (loadf64 addr:$src))),
2506 MOVL_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002507 (MOVZQI2PQIrm addr:$src)>, Requires<[HasSSE2]>;
Evan Chengf66a0942006-04-19 18:20:17 +00002508}
Evan Chengcdfc3c82006-04-17 22:45:49 +00002509
Evan Chenga7fc6422006-04-24 23:34:56 +00002510// FIXME: Temporary workaround since 2-wide shuffle is broken.
2511def : Pat<(int_x86_sse2_movs_d VR128:$src1, VR128:$src2),
Evan Chenga2137b52006-04-25 00:50:01 +00002512 (v2f64 (MOVLPDrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002513def : Pat<(int_x86_sse2_loadh_pd VR128:$src1, addr:$src2),
Evan Chenga2137b52006-04-25 00:50:01 +00002514 (v2f64 (MOVHPDrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002515def : Pat<(int_x86_sse2_loadl_pd VR128:$src1, addr:$src2),
Evan Chenga2137b52006-04-25 00:50:01 +00002516 (v2f64 (MOVLPDrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002517def : Pat<(int_x86_sse2_shuf_pd VR128:$src1, VR128:$src2, imm:$src3),
Evan Chenga2137b52006-04-25 00:50:01 +00002518 (v2f64 (SHUFPDrri VR128:$src1, VR128:$src2, imm:$src3))>,
2519 Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002520def : Pat<(int_x86_sse2_shuf_pd VR128:$src1, (load addr:$src2), imm:$src3),
Evan Chenga2137b52006-04-25 00:50:01 +00002521 (v2f64 (SHUFPDrmi VR128:$src1, addr:$src2, imm:$src3))>,
2522 Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002523def : Pat<(int_x86_sse2_unpckh_pd VR128:$src1, VR128:$src2),
Evan Chenga2137b52006-04-25 00:50:01 +00002524 (v2f64 (UNPCKHPDrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002525def : Pat<(int_x86_sse2_unpckh_pd VR128:$src1, (load addr:$src2)),
Evan Chenga2137b52006-04-25 00:50:01 +00002526 (v2f64 (UNPCKHPDrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002527def : Pat<(int_x86_sse2_unpckl_pd VR128:$src1, VR128:$src2),
Evan Chenga2137b52006-04-25 00:50:01 +00002528 (v2f64 (UNPCKLPDrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002529def : Pat<(int_x86_sse2_unpckl_pd VR128:$src1, (load addr:$src2)),
Evan Chenga2137b52006-04-25 00:50:01 +00002530 (v2f64 (UNPCKLPDrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002531def : Pat<(int_x86_sse2_punpckh_qdq VR128:$src1, VR128:$src2),
Evan Chenga2137b52006-04-25 00:50:01 +00002532 (v2i64 (PUNPCKHQDQrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002533def : Pat<(int_x86_sse2_punpckh_qdq VR128:$src1, (load addr:$src2)),
Evan Chenga2137b52006-04-25 00:50:01 +00002534 (v2i64 (PUNPCKHQDQrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002535def : Pat<(int_x86_sse2_punpckl_qdq VR128:$src1, VR128:$src2),
Evan Chenga2137b52006-04-25 00:50:01 +00002536 (v2i64 (PUNPCKLQDQrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002537def : Pat<(int_x86_sse2_punpckl_qdq VR128:$src1, (load addr:$src2)),
2538 (PUNPCKLQDQrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
2539
Evan Chengff65e382006-04-04 21:49:39 +00002540// 128-bit logical shifts
2541def : Pat<(int_x86_sse2_psll_dq VR128:$src1, imm:$src2),
Evan Cheng2c3ae372006-04-12 21:21:57 +00002542 (v2i64 (PSLLDQri VR128:$src1, (PSxLDQ_imm imm:$src2)))>,
2543 Requires<[HasSSE2]>;
Evan Chengff65e382006-04-04 21:49:39 +00002544def : Pat<(int_x86_sse2_psrl_dq VR128:$src1, imm:$src2),
Evan Cheng2c3ae372006-04-12 21:21:57 +00002545 (v2i64 (PSRLDQri VR128:$src1, (PSxLDQ_imm imm:$src2)))>,
2546 Requires<[HasSSE2]>;
Evan Chengff65e382006-04-04 21:49:39 +00002547
Evan Cheng2c3ae372006-04-12 21:21:57 +00002548// Some special case pandn patterns.
2549def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v4i32 immAllOnesV))),
2550 VR128:$src2)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002551 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2c3ae372006-04-12 21:21:57 +00002552def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v8i16 immAllOnesV))),
2553 VR128:$src2)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002554 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2c3ae372006-04-12 21:21:57 +00002555def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v16i8 immAllOnesV))),
2556 VR128:$src2)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002557 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Evan Cheng1b32f222006-03-30 07:33:32 +00002558
Evan Cheng2c3ae372006-04-12 21:21:57 +00002559def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v4i32 immAllOnesV))),
2560 (load addr:$src2))),
Chris Lattner30da68a2006-06-20 00:25:29 +00002561 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2c3ae372006-04-12 21:21:57 +00002562def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v8i16 immAllOnesV))),
2563 (load addr:$src2))),
Chris Lattner30da68a2006-06-20 00:25:29 +00002564 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2c3ae372006-04-12 21:21:57 +00002565def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v16i8 immAllOnesV))),
2566 (load addr:$src2))),
Chris Lattner30da68a2006-06-20 00:25:29 +00002567 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng206ee9d2006-07-07 08:33:52 +00002568
2569// Unaligned load
2570def : Pat<(v4f32 (X86loadu addr:$src)), (MOVUPSrm addr:$src)>,
2571 Requires<[HasSSE1]>;