blob: 53bbc5d12f10f0ede1a7c7eb4fca86f1d2b6561e [file] [log] [blame]
Eric Christopherab695882010-07-21 22:26:11 +00001//===-- ARMFastISel.cpp - ARM FastISel implementation ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the ARM-specific support for the FastISel class. Some
11// of the target-specific code is generated by tablegen in the file
12// ARMGenFastISel.inc, which is #included here.
13//
14//===----------------------------------------------------------------------===//
15
16#include "ARM.h"
Eric Christopher456144e2010-08-19 00:37:05 +000017#include "ARMBaseInstrInfo.h"
Eric Christopherd10cd7b2010-09-10 23:18:12 +000018#include "ARMCallingConv.h"
Eric Christopherab695882010-07-21 22:26:11 +000019#include "ARMTargetMachine.h"
20#include "ARMSubtarget.h"
Eric Christopherc9932f62010-10-01 23:24:42 +000021#include "ARMConstantPoolValue.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000022#include "MCTargetDesc/ARMAddressingModes.h"
Eric Christopherab695882010-07-21 22:26:11 +000023#include "llvm/CallingConv.h"
24#include "llvm/DerivedTypes.h"
25#include "llvm/GlobalVariable.h"
26#include "llvm/Instructions.h"
27#include "llvm/IntrinsicInst.h"
Eric Christopherbb3e5da2010-09-14 23:03:37 +000028#include "llvm/Module.h"
Jay Foad562b84b2011-04-11 09:35:34 +000029#include "llvm/Operator.h"
Eric Christopherab695882010-07-21 22:26:11 +000030#include "llvm/CodeGen/Analysis.h"
31#include "llvm/CodeGen/FastISel.h"
32#include "llvm/CodeGen/FunctionLoweringInfo.h"
Eric Christopher0fe7d542010-08-17 01:25:29 +000033#include "llvm/CodeGen/MachineInstrBuilder.h"
34#include "llvm/CodeGen/MachineModuleInfo.h"
Eric Christopherab695882010-07-21 22:26:11 +000035#include "llvm/CodeGen/MachineConstantPool.h"
36#include "llvm/CodeGen/MachineFrameInfo.h"
Eric Christopherd56d61a2010-10-17 01:51:42 +000037#include "llvm/CodeGen/MachineMemOperand.h"
Eric Christopherab695882010-07-21 22:26:11 +000038#include "llvm/CodeGen/MachineRegisterInfo.h"
39#include "llvm/Support/CallSite.h"
Eric Christopher038fea52010-08-17 00:46:57 +000040#include "llvm/Support/CommandLine.h"
Eric Christopherab695882010-07-21 22:26:11 +000041#include "llvm/Support/ErrorHandling.h"
42#include "llvm/Support/GetElementPtrTypeIterator.h"
Eric Christopher0fe7d542010-08-17 01:25:29 +000043#include "llvm/Target/TargetData.h"
44#include "llvm/Target/TargetInstrInfo.h"
45#include "llvm/Target/TargetLowering.h"
46#include "llvm/Target/TargetMachine.h"
Eric Christopherab695882010-07-21 22:26:11 +000047#include "llvm/Target/TargetOptions.h"
48using namespace llvm;
49
Eric Christopher836c6242010-12-15 23:47:29 +000050extern cl::opt<bool> EnableARMLongCalls;
51
Eric Christopherab695882010-07-21 22:26:11 +000052namespace {
Eric Christopher827656d2010-11-20 22:38:27 +000053
Eric Christopher0d581222010-11-19 22:30:02 +000054 // All possible address modes, plus some.
55 typedef struct Address {
56 enum {
57 RegBase,
58 FrameIndexBase
59 } BaseType;
Eric Christopher827656d2010-11-20 22:38:27 +000060
Eric Christopher0d581222010-11-19 22:30:02 +000061 union {
62 unsigned Reg;
63 int FI;
64 } Base;
Eric Christopher827656d2010-11-20 22:38:27 +000065
Eric Christopher0d581222010-11-19 22:30:02 +000066 int Offset;
Eric Christopher827656d2010-11-20 22:38:27 +000067
Eric Christopher0d581222010-11-19 22:30:02 +000068 // Innocuous defaults for our address.
69 Address()
Jim Grosbach0c720762011-05-16 22:24:07 +000070 : BaseType(RegBase), Offset(0) {
Eric Christopher0d581222010-11-19 22:30:02 +000071 Base.Reg = 0;
72 }
73 } Address;
Eric Christopherab695882010-07-21 22:26:11 +000074
75class ARMFastISel : public FastISel {
76
77 /// Subtarget - Keep a pointer to the ARMSubtarget around so that we can
78 /// make the right decision when generating code for different targets.
79 const ARMSubtarget *Subtarget;
Eric Christopher0fe7d542010-08-17 01:25:29 +000080 const TargetMachine &TM;
81 const TargetInstrInfo &TII;
82 const TargetLowering &TLI;
Eric Christopherc9932f62010-10-01 23:24:42 +000083 ARMFunctionInfo *AFI;
Eric Christopherab695882010-07-21 22:26:11 +000084
Eric Christopher8cf6c602010-09-29 22:24:45 +000085 // Convenience variables to avoid some queries.
Chad Rosier66dc8ca2011-11-08 21:12:00 +000086 bool isThumb2;
Eric Christopher8cf6c602010-09-29 22:24:45 +000087 LLVMContext *Context;
Eric Christophereaa204b2010-09-02 01:39:14 +000088
Eric Christopherab695882010-07-21 22:26:11 +000089 public:
Eric Christopherac1a19e2010-09-09 01:06:51 +000090 explicit ARMFastISel(FunctionLoweringInfo &funcInfo)
Eric Christopher0fe7d542010-08-17 01:25:29 +000091 : FastISel(funcInfo),
92 TM(funcInfo.MF->getTarget()),
93 TII(*TM.getInstrInfo()),
94 TLI(*TM.getTargetLowering()) {
Eric Christopherab695882010-07-21 22:26:11 +000095 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Eric Christopher7fe55b72010-08-23 22:32:45 +000096 AFI = funcInfo.MF->getInfo<ARMFunctionInfo>();
Chad Rosier66dc8ca2011-11-08 21:12:00 +000097 isThumb2 = AFI->isThumbFunction();
Eric Christopher8cf6c602010-09-29 22:24:45 +000098 Context = &funcInfo.Fn->getContext();
Eric Christopherab695882010-07-21 22:26:11 +000099 }
100
Eric Christophercb592292010-08-20 00:20:31 +0000101 // Code from FastISel.cpp.
Eric Christopher0fe7d542010-08-17 01:25:29 +0000102 virtual unsigned FastEmitInst_(unsigned MachineInstOpcode,
103 const TargetRegisterClass *RC);
104 virtual unsigned FastEmitInst_r(unsigned MachineInstOpcode,
105 const TargetRegisterClass *RC,
106 unsigned Op0, bool Op0IsKill);
107 virtual unsigned FastEmitInst_rr(unsigned MachineInstOpcode,
108 const TargetRegisterClass *RC,
109 unsigned Op0, bool Op0IsKill,
110 unsigned Op1, bool Op1IsKill);
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000111 virtual unsigned FastEmitInst_rrr(unsigned MachineInstOpcode,
112 const TargetRegisterClass *RC,
113 unsigned Op0, bool Op0IsKill,
114 unsigned Op1, bool Op1IsKill,
115 unsigned Op2, bool Op2IsKill);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000116 virtual unsigned FastEmitInst_ri(unsigned MachineInstOpcode,
117 const TargetRegisterClass *RC,
118 unsigned Op0, bool Op0IsKill,
119 uint64_t Imm);
120 virtual unsigned FastEmitInst_rf(unsigned MachineInstOpcode,
121 const TargetRegisterClass *RC,
122 unsigned Op0, bool Op0IsKill,
123 const ConstantFP *FPImm);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000124 virtual unsigned FastEmitInst_rri(unsigned MachineInstOpcode,
125 const TargetRegisterClass *RC,
126 unsigned Op0, bool Op0IsKill,
127 unsigned Op1, bool Op1IsKill,
128 uint64_t Imm);
Eric Christopheraf3dce52011-03-12 01:09:29 +0000129 virtual unsigned FastEmitInst_i(unsigned MachineInstOpcode,
130 const TargetRegisterClass *RC,
131 uint64_t Imm);
Eric Christopherd94bc542011-04-29 22:07:50 +0000132 virtual unsigned FastEmitInst_ii(unsigned MachineInstOpcode,
133 const TargetRegisterClass *RC,
134 uint64_t Imm1, uint64_t Imm2);
Eric Christopheraf3dce52011-03-12 01:09:29 +0000135
Eric Christopher0fe7d542010-08-17 01:25:29 +0000136 virtual unsigned FastEmitInst_extractsubreg(MVT RetVT,
137 unsigned Op0, bool Op0IsKill,
138 uint32_t Idx);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000139
Eric Christophercb592292010-08-20 00:20:31 +0000140 // Backend specific FastISel code.
Eric Christopherab695882010-07-21 22:26:11 +0000141 virtual bool TargetSelectInstruction(const Instruction *I);
Eric Christopher1b61ef42010-09-02 01:48:11 +0000142 virtual unsigned TargetMaterializeConstant(const Constant *C);
Eric Christopherf9764fa2010-09-30 20:49:44 +0000143 virtual unsigned TargetMaterializeAlloca(const AllocaInst *AI);
Chad Rosierb29b9502011-11-13 02:23:59 +0000144 virtual bool TryToFoldLoad(MachineInstr *MI, unsigned OpNo,
145 const LoadInst *LI);
Eric Christopherab695882010-07-21 22:26:11 +0000146
147 #include "ARMGenFastISel.inc"
Eric Christopherac1a19e2010-09-09 01:06:51 +0000148
Eric Christopher83007122010-08-23 21:44:12 +0000149 // Instruction selection routines.
Eric Christopher44bff902010-09-10 23:10:30 +0000150 private:
Eric Christopher17787722010-10-21 21:47:51 +0000151 bool SelectLoad(const Instruction *I);
152 bool SelectStore(const Instruction *I);
153 bool SelectBranch(const Instruction *I);
Chad Rosier60c8fa62012-02-07 23:56:08 +0000154 bool SelectIndirectBr(const Instruction *I);
Eric Christopher17787722010-10-21 21:47:51 +0000155 bool SelectCmp(const Instruction *I);
156 bool SelectFPExt(const Instruction *I);
157 bool SelectFPTrunc(const Instruction *I);
Chad Rosier3901c3e2012-02-06 23:50:07 +0000158 bool SelectBinaryIntOp(const Instruction *I, unsigned ISDOpcode);
159 bool SelectBinaryFPOp(const Instruction *I, unsigned ISDOpcode);
Chad Rosierae46a332012-02-03 21:14:11 +0000160 bool SelectIToFP(const Instruction *I, bool isSigned);
161 bool SelectFPToI(const Instruction *I, bool isSigned);
Chad Rosier7ccb30b2012-02-03 21:07:27 +0000162 bool SelectDiv(const Instruction *I, bool isSigned);
Chad Rosier769422f2012-02-03 21:23:45 +0000163 bool SelectRem(const Instruction *I, bool isSigned);
Chad Rosier11add262011-11-11 23:31:03 +0000164 bool SelectCall(const Instruction *I, const char *IntrMemName);
165 bool SelectIntrinsicCall(const IntrinsicInst &I);
Eric Christopher17787722010-10-21 21:47:51 +0000166 bool SelectSelect(const Instruction *I);
Eric Christopher4f512ef2010-10-22 01:28:00 +0000167 bool SelectRet(const Instruction *I);
Chad Rosier0d7b2312011-11-02 00:18:48 +0000168 bool SelectTrunc(const Instruction *I);
169 bool SelectIntExt(const Instruction *I);
Eric Christopherab695882010-07-21 22:26:11 +0000170
Eric Christopher83007122010-08-23 21:44:12 +0000171 // Utility routines.
Eric Christopher456144e2010-08-19 00:37:05 +0000172 private:
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000173 bool isTypeLegal(Type *Ty, MVT &VT);
174 bool isLoadTypeLegal(Type *Ty, MVT &VT);
Chad Rosiere07cd5e2011-11-02 18:08:25 +0000175 bool ARMEmitCmp(const Value *Src1Value, const Value *Src2Value,
176 bool isZExt);
Chad Rosier404ed3c2011-12-14 17:26:05 +0000177 bool ARMEmitLoad(EVT VT, unsigned &ResultReg, Address &Addr,
178 unsigned Alignment = 0, bool isZExt = true,
179 bool allocReg = true);
Bob Wilson6ce2dea2011-12-04 00:52:23 +0000180 bool ARMEmitStore(EVT VT, unsigned SrcReg, Address &Addr,
181 unsigned Alignment = 0);
Eric Christopher0d581222010-11-19 22:30:02 +0000182 bool ARMComputeAddress(const Value *Obj, Address &Addr);
Chad Rosierb29b9502011-11-13 02:23:59 +0000183 void ARMSimplifyAddress(Address &Addr, EVT VT, bool useAM3);
Chad Rosier2c42b8c2011-11-14 23:04:09 +0000184 bool ARMIsMemCpySmall(uint64_t Len);
185 bool ARMTryEmitSmallMemCpy(Address Dest, Address Src, uint64_t Len);
Chad Rosier87633022011-11-02 17:20:24 +0000186 unsigned ARMEmitIntExt(EVT SrcVT, unsigned SrcReg, EVT DestVT, bool isZExt);
Eric Christopher9ed58df2010-09-09 00:19:41 +0000187 unsigned ARMMaterializeFP(const ConstantFP *CFP, EVT VT);
Eric Christopher744c7c82010-09-28 22:47:54 +0000188 unsigned ARMMaterializeInt(const Constant *C, EVT VT);
Eric Christopherc9932f62010-10-01 23:24:42 +0000189 unsigned ARMMaterializeGV(const GlobalValue *GV, EVT VT);
Eric Christopheraa3ace12010-09-09 20:49:25 +0000190 unsigned ARMMoveToFPReg(EVT VT, unsigned SrcReg);
Eric Christopher9ee4ce22010-09-09 21:44:45 +0000191 unsigned ARMMoveToIntReg(EVT VT, unsigned SrcReg);
Chad Rosier49d6fc02012-06-12 19:25:13 +0000192 unsigned ARMSelectCallOp(bool UseReg);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000193
Eric Christopherd10cd7b2010-09-10 23:18:12 +0000194 // Call handling routines.
195 private:
NAKAMURA Takumibd985ef2012-07-06 11:12:44 +0000196 CCAssignFn *CCAssignFnForCall(CallingConv::ID CC, bool Return);
Eric Christopherdccd2c32010-10-11 08:38:55 +0000197 bool ProcessCallArgs(SmallVectorImpl<Value*> &Args,
Eric Christophera9a7a1a2010-09-29 23:11:09 +0000198 SmallVectorImpl<unsigned> &ArgRegs,
Duncan Sands1440e8b2010-11-03 11:35:31 +0000199 SmallVectorImpl<MVT> &ArgVTs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +0000200 SmallVectorImpl<ISD::ArgFlagsTy> &ArgFlags,
201 SmallVectorImpl<unsigned> &RegArgs,
202 CallingConv::ID CC,
NAKAMURA Takumibd985ef2012-07-06 11:12:44 +0000203 unsigned &NumBytes);
Chad Rosier49d6fc02012-06-12 19:25:13 +0000204 unsigned getLibcallReg(const Twine &Name);
Duncan Sands1440e8b2010-11-03 11:35:31 +0000205 bool FinishCall(MVT RetVT, SmallVectorImpl<unsigned> &UsedRegs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +0000206 const Instruction *I, CallingConv::ID CC,
NAKAMURA Takumibd985ef2012-07-06 11:12:44 +0000207 unsigned &NumBytes);
Eric Christopher7ed8ec92010-09-28 01:21:42 +0000208 bool ARMEmitLibcall(const Instruction *I, RTLIB::Libcall Call);
Eric Christopherd10cd7b2010-09-10 23:18:12 +0000209
210 // OptionalDef handling routines.
211 private:
Eric Christopheraf3dce52011-03-12 01:09:29 +0000212 bool isARMNEONPred(const MachineInstr *MI);
Eric Christopher456144e2010-08-19 00:37:05 +0000213 bool DefinesOptionalPredicate(MachineInstr *MI, bool *CPSR);
214 const MachineInstrBuilder &AddOptionalDefs(const MachineInstrBuilder &MIB);
Eric Christopher564857f2010-12-01 01:40:24 +0000215 void AddLoadStoreOperands(EVT VT, Address &Addr,
Cameron Zwarichc152aa62011-05-28 20:34:49 +0000216 const MachineInstrBuilder &MIB,
Chad Rosierb29b9502011-11-13 02:23:59 +0000217 unsigned Flags, bool useAM3);
Eric Christopher456144e2010-08-19 00:37:05 +0000218};
Eric Christopherab695882010-07-21 22:26:11 +0000219
220} // end anonymous namespace
221
Eric Christopherd10cd7b2010-09-10 23:18:12 +0000222#include "ARMGenCallingConv.inc"
Eric Christopherab695882010-07-21 22:26:11 +0000223
Eric Christopher456144e2010-08-19 00:37:05 +0000224// DefinesOptionalPredicate - This is different from DefinesPredicate in that
225// we don't care about implicit defs here, just places we'll need to add a
226// default CCReg argument. Sets CPSR if we're setting CPSR instead of CCR.
227bool ARMFastISel::DefinesOptionalPredicate(MachineInstr *MI, bool *CPSR) {
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000228 if (!MI->hasOptionalDef())
Eric Christopher456144e2010-08-19 00:37:05 +0000229 return false;
230
231 // Look to see if our OptionalDef is defining CPSR or CCR.
232 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
233 const MachineOperand &MO = MI->getOperand(i);
Eric Christopherf762fbe2010-08-20 00:36:24 +0000234 if (!MO.isReg() || !MO.isDef()) continue;
235 if (MO.getReg() == ARM::CPSR)
Eric Christopher456144e2010-08-19 00:37:05 +0000236 *CPSR = true;
237 }
238 return true;
239}
240
Eric Christopheraf3dce52011-03-12 01:09:29 +0000241bool ARMFastISel::isARMNEONPred(const MachineInstr *MI) {
Evan Chenge837dea2011-06-28 19:10:37 +0000242 const MCInstrDesc &MCID = MI->getDesc();
Eric Christopher299bbb22011-04-29 00:03:10 +0000243
Eric Christopheraf3dce52011-03-12 01:09:29 +0000244 // If we're a thumb2 or not NEON function we were handled via isPredicable.
Evan Chenge837dea2011-06-28 19:10:37 +0000245 if ((MCID.TSFlags & ARMII::DomainMask) != ARMII::DomainNEON ||
Eric Christopheraf3dce52011-03-12 01:09:29 +0000246 AFI->isThumb2Function())
247 return false;
Eric Christopher299bbb22011-04-29 00:03:10 +0000248
Evan Chenge837dea2011-06-28 19:10:37 +0000249 for (unsigned i = 0, e = MCID.getNumOperands(); i != e; ++i)
250 if (MCID.OpInfo[i].isPredicate())
Eric Christopheraf3dce52011-03-12 01:09:29 +0000251 return true;
Eric Christopher299bbb22011-04-29 00:03:10 +0000252
Eric Christopheraf3dce52011-03-12 01:09:29 +0000253 return false;
254}
255
Eric Christopher456144e2010-08-19 00:37:05 +0000256// If the machine is predicable go ahead and add the predicate operands, if
257// it needs default CC operands add those.
Eric Christopheraaa8df42010-11-02 01:21:28 +0000258// TODO: If we want to support thumb1 then we'll need to deal with optional
259// CPSR defs that need to be added before the remaining operands. See s_cc_out
260// for descriptions why.
Eric Christopher456144e2010-08-19 00:37:05 +0000261const MachineInstrBuilder &
262ARMFastISel::AddOptionalDefs(const MachineInstrBuilder &MIB) {
263 MachineInstr *MI = &*MIB;
264
Eric Christopheraf3dce52011-03-12 01:09:29 +0000265 // Do we use a predicate? or...
266 // Are we NEON in ARM mode and have a predicate operand? If so, I know
267 // we're not predicable but add it anyways.
268 if (TII.isPredicable(MI) || isARMNEONPred(MI))
Eric Christopher456144e2010-08-19 00:37:05 +0000269 AddDefaultPred(MIB);
Eric Christopher299bbb22011-04-29 00:03:10 +0000270
Eric Christopher456144e2010-08-19 00:37:05 +0000271 // Do we optionally set a predicate? Preds is size > 0 iff the predicate
272 // defines CPSR. All other OptionalDefines in ARM are the CCR register.
Eric Christopher979e0a12010-08-19 15:35:27 +0000273 bool CPSR = false;
Eric Christopher456144e2010-08-19 00:37:05 +0000274 if (DefinesOptionalPredicate(MI, &CPSR)) {
275 if (CPSR)
276 AddDefaultT1CC(MIB);
277 else
278 AddDefaultCC(MIB);
279 }
280 return MIB;
281}
282
Eric Christopher0fe7d542010-08-17 01:25:29 +0000283unsigned ARMFastISel::FastEmitInst_(unsigned MachineInstOpcode,
284 const TargetRegisterClass* RC) {
285 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000286 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000287
Eric Christopher456144e2010-08-19 00:37:05 +0000288 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg));
Eric Christopher0fe7d542010-08-17 01:25:29 +0000289 return ResultReg;
290}
291
292unsigned ARMFastISel::FastEmitInst_r(unsigned MachineInstOpcode,
293 const TargetRegisterClass *RC,
294 unsigned Op0, bool Op0IsKill) {
295 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000296 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000297
Chad Rosier40d552e2012-02-15 17:36:21 +0000298 if (II.getNumDefs() >= 1) {
Eric Christopher456144e2010-08-19 00:37:05 +0000299 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000300 .addReg(Op0, Op0IsKill * RegState::Kill));
Chad Rosier40d552e2012-02-15 17:36:21 +0000301 } else {
Eric Christopher456144e2010-08-19 00:37:05 +0000302 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000303 .addReg(Op0, Op0IsKill * RegState::Kill));
Eric Christopher456144e2010-08-19 00:37:05 +0000304 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000305 TII.get(TargetOpcode::COPY), ResultReg)
306 .addReg(II.ImplicitDefs[0]));
307 }
308 return ResultReg;
309}
310
311unsigned ARMFastISel::FastEmitInst_rr(unsigned MachineInstOpcode,
312 const TargetRegisterClass *RC,
313 unsigned Op0, bool Op0IsKill,
314 unsigned Op1, bool Op1IsKill) {
315 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000316 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000317
Chad Rosier40d552e2012-02-15 17:36:21 +0000318 if (II.getNumDefs() >= 1) {
Eric Christopher456144e2010-08-19 00:37:05 +0000319 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000320 .addReg(Op0, Op0IsKill * RegState::Kill)
321 .addReg(Op1, Op1IsKill * RegState::Kill));
Chad Rosier40d552e2012-02-15 17:36:21 +0000322 } else {
Eric Christopher456144e2010-08-19 00:37:05 +0000323 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000324 .addReg(Op0, Op0IsKill * RegState::Kill)
325 .addReg(Op1, Op1IsKill * RegState::Kill));
Eric Christopher456144e2010-08-19 00:37:05 +0000326 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000327 TII.get(TargetOpcode::COPY), ResultReg)
328 .addReg(II.ImplicitDefs[0]));
329 }
330 return ResultReg;
331}
332
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000333unsigned ARMFastISel::FastEmitInst_rrr(unsigned MachineInstOpcode,
334 const TargetRegisterClass *RC,
335 unsigned Op0, bool Op0IsKill,
336 unsigned Op1, bool Op1IsKill,
337 unsigned Op2, bool Op2IsKill) {
338 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000339 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000340
Chad Rosier40d552e2012-02-15 17:36:21 +0000341 if (II.getNumDefs() >= 1) {
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000342 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
343 .addReg(Op0, Op0IsKill * RegState::Kill)
344 .addReg(Op1, Op1IsKill * RegState::Kill)
345 .addReg(Op2, Op2IsKill * RegState::Kill));
Chad Rosier40d552e2012-02-15 17:36:21 +0000346 } else {
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000347 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
348 .addReg(Op0, Op0IsKill * RegState::Kill)
349 .addReg(Op1, Op1IsKill * RegState::Kill)
350 .addReg(Op2, Op2IsKill * RegState::Kill));
351 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
352 TII.get(TargetOpcode::COPY), ResultReg)
353 .addReg(II.ImplicitDefs[0]));
354 }
355 return ResultReg;
356}
357
Eric Christopher0fe7d542010-08-17 01:25:29 +0000358unsigned ARMFastISel::FastEmitInst_ri(unsigned MachineInstOpcode,
359 const TargetRegisterClass *RC,
360 unsigned Op0, bool Op0IsKill,
361 uint64_t Imm) {
362 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000363 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000364
Chad Rosier40d552e2012-02-15 17:36:21 +0000365 if (II.getNumDefs() >= 1) {
Eric Christopher456144e2010-08-19 00:37:05 +0000366 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000367 .addReg(Op0, Op0IsKill * RegState::Kill)
368 .addImm(Imm));
Chad Rosier40d552e2012-02-15 17:36:21 +0000369 } else {
Eric Christopher456144e2010-08-19 00:37:05 +0000370 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000371 .addReg(Op0, Op0IsKill * RegState::Kill)
372 .addImm(Imm));
Eric Christopher456144e2010-08-19 00:37:05 +0000373 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000374 TII.get(TargetOpcode::COPY), ResultReg)
375 .addReg(II.ImplicitDefs[0]));
376 }
377 return ResultReg;
378}
379
380unsigned ARMFastISel::FastEmitInst_rf(unsigned MachineInstOpcode,
381 const TargetRegisterClass *RC,
382 unsigned Op0, bool Op0IsKill,
383 const ConstantFP *FPImm) {
384 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000385 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000386
Chad Rosier40d552e2012-02-15 17:36:21 +0000387 if (II.getNumDefs() >= 1) {
Eric Christopher456144e2010-08-19 00:37:05 +0000388 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000389 .addReg(Op0, Op0IsKill * RegState::Kill)
390 .addFPImm(FPImm));
Chad Rosier40d552e2012-02-15 17:36:21 +0000391 } else {
Eric Christopher456144e2010-08-19 00:37:05 +0000392 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000393 .addReg(Op0, Op0IsKill * RegState::Kill)
394 .addFPImm(FPImm));
Eric Christopher456144e2010-08-19 00:37:05 +0000395 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000396 TII.get(TargetOpcode::COPY), ResultReg)
397 .addReg(II.ImplicitDefs[0]));
398 }
399 return ResultReg;
400}
401
402unsigned ARMFastISel::FastEmitInst_rri(unsigned MachineInstOpcode,
403 const TargetRegisterClass *RC,
404 unsigned Op0, bool Op0IsKill,
405 unsigned Op1, bool Op1IsKill,
406 uint64_t Imm) {
407 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000408 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000409
Chad Rosier40d552e2012-02-15 17:36:21 +0000410 if (II.getNumDefs() >= 1) {
Eric Christopher456144e2010-08-19 00:37:05 +0000411 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000412 .addReg(Op0, Op0IsKill * RegState::Kill)
413 .addReg(Op1, Op1IsKill * RegState::Kill)
414 .addImm(Imm));
Chad Rosier40d552e2012-02-15 17:36:21 +0000415 } else {
Eric Christopher456144e2010-08-19 00:37:05 +0000416 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000417 .addReg(Op0, Op0IsKill * RegState::Kill)
418 .addReg(Op1, Op1IsKill * RegState::Kill)
419 .addImm(Imm));
Eric Christopher456144e2010-08-19 00:37:05 +0000420 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000421 TII.get(TargetOpcode::COPY), ResultReg)
422 .addReg(II.ImplicitDefs[0]));
423 }
424 return ResultReg;
425}
426
427unsigned ARMFastISel::FastEmitInst_i(unsigned MachineInstOpcode,
428 const TargetRegisterClass *RC,
429 uint64_t Imm) {
430 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000431 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000432
Chad Rosier40d552e2012-02-15 17:36:21 +0000433 if (II.getNumDefs() >= 1) {
Eric Christopher456144e2010-08-19 00:37:05 +0000434 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000435 .addImm(Imm));
Chad Rosier40d552e2012-02-15 17:36:21 +0000436 } else {
Eric Christopher456144e2010-08-19 00:37:05 +0000437 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000438 .addImm(Imm));
Eric Christopher456144e2010-08-19 00:37:05 +0000439 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000440 TII.get(TargetOpcode::COPY), ResultReg)
441 .addReg(II.ImplicitDefs[0]));
442 }
443 return ResultReg;
444}
445
Eric Christopherd94bc542011-04-29 22:07:50 +0000446unsigned ARMFastISel::FastEmitInst_ii(unsigned MachineInstOpcode,
447 const TargetRegisterClass *RC,
448 uint64_t Imm1, uint64_t Imm2) {
449 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000450 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher471e4222011-06-08 23:55:35 +0000451
Chad Rosier40d552e2012-02-15 17:36:21 +0000452 if (II.getNumDefs() >= 1) {
Eric Christopherd94bc542011-04-29 22:07:50 +0000453 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
454 .addImm(Imm1).addImm(Imm2));
Chad Rosier40d552e2012-02-15 17:36:21 +0000455 } else {
Eric Christopherd94bc542011-04-29 22:07:50 +0000456 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
457 .addImm(Imm1).addImm(Imm2));
Eric Christopher471e4222011-06-08 23:55:35 +0000458 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherd94bc542011-04-29 22:07:50 +0000459 TII.get(TargetOpcode::COPY),
460 ResultReg)
461 .addReg(II.ImplicitDefs[0]));
462 }
463 return ResultReg;
464}
465
Eric Christopher0fe7d542010-08-17 01:25:29 +0000466unsigned ARMFastISel::FastEmitInst_extractsubreg(MVT RetVT,
467 unsigned Op0, bool Op0IsKill,
468 uint32_t Idx) {
469 unsigned ResultReg = createResultReg(TLI.getRegClassFor(RetVT));
470 assert(TargetRegisterInfo::isVirtualRegister(Op0) &&
471 "Cannot yet extract from physregs");
Chad Rosier40d552e2012-02-15 17:36:21 +0000472
Eric Christopher456144e2010-08-19 00:37:05 +0000473 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
Chad Rosier40d552e2012-02-15 17:36:21 +0000474 DL, TII.get(TargetOpcode::COPY), ResultReg)
475 .addReg(Op0, getKillRegState(Op0IsKill), Idx));
Eric Christopher0fe7d542010-08-17 01:25:29 +0000476 return ResultReg;
477}
478
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000479// TODO: Don't worry about 64-bit now, but when this is fixed remove the
480// checks from the various callers.
Eric Christopheraa3ace12010-09-09 20:49:25 +0000481unsigned ARMFastISel::ARMMoveToFPReg(EVT VT, unsigned SrcReg) {
Duncan Sandscdfad362010-11-03 12:17:33 +0000482 if (VT == MVT::f64) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000483
Eric Christopher9ee4ce22010-09-09 21:44:45 +0000484 unsigned MoveReg = createResultReg(TLI.getRegClassFor(VT));
485 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Jim Grosbache751c002012-03-01 22:47:09 +0000486 TII.get(ARM::VMOVSR), MoveReg)
Eric Christopher9ee4ce22010-09-09 21:44:45 +0000487 .addReg(SrcReg));
488 return MoveReg;
489}
490
491unsigned ARMFastISel::ARMMoveToIntReg(EVT VT, unsigned SrcReg) {
Duncan Sandscdfad362010-11-03 12:17:33 +0000492 if (VT == MVT::i64) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000493
Eric Christopheraa3ace12010-09-09 20:49:25 +0000494 unsigned MoveReg = createResultReg(TLI.getRegClassFor(VT));
495 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Jim Grosbache751c002012-03-01 22:47:09 +0000496 TII.get(ARM::VMOVRS), MoveReg)
Eric Christopheraa3ace12010-09-09 20:49:25 +0000497 .addReg(SrcReg));
498 return MoveReg;
499}
500
Eric Christopher9ed58df2010-09-09 00:19:41 +0000501// For double width floating point we need to materialize two constants
502// (the high and the low) into integer registers then use a move to get
503// the combined constant into an FP reg.
504unsigned ARMFastISel::ARMMaterializeFP(const ConstantFP *CFP, EVT VT) {
505 const APFloat Val = CFP->getValueAPF();
Duncan Sandscdfad362010-11-03 12:17:33 +0000506 bool is64bit = VT == MVT::f64;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000507
Eric Christopher9ed58df2010-09-09 00:19:41 +0000508 // This checks to see if we can use VFP3 instructions to materialize
509 // a constant, otherwise we have to go through the constant pool.
510 if (TLI.isFPImmLegal(Val, VT)) {
Jim Grosbach4ebbf7b2011-09-30 00:50:06 +0000511 int Imm;
512 unsigned Opc;
513 if (is64bit) {
514 Imm = ARM_AM::getFP64Imm(Val);
515 Opc = ARM::FCONSTD;
516 } else {
517 Imm = ARM_AM::getFP32Imm(Val);
518 Opc = ARM::FCONSTS;
519 }
Eric Christopher9ed58df2010-09-09 00:19:41 +0000520 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
521 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
522 DestReg)
Jim Grosbach4ebbf7b2011-09-30 00:50:06 +0000523 .addImm(Imm));
Eric Christopher9ed58df2010-09-09 00:19:41 +0000524 return DestReg;
525 }
Eric Christopherdccd2c32010-10-11 08:38:55 +0000526
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000527 // Require VFP2 for loading fp constants.
Eric Christopher238bb162010-09-09 23:50:00 +0000528 if (!Subtarget->hasVFP2()) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000529
Eric Christopher238bb162010-09-09 23:50:00 +0000530 // MachineConstantPool wants an explicit alignment.
531 unsigned Align = TD.getPrefTypeAlignment(CFP->getType());
532 if (Align == 0) {
533 // TODO: Figure out if this is correct.
534 Align = TD.getTypeAllocSize(CFP->getType());
535 }
536 unsigned Idx = MCP.getConstantPoolIndex(cast<Constant>(CFP), Align);
537 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
538 unsigned Opc = is64bit ? ARM::VLDRD : ARM::VLDRS;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000539
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000540 // The extra reg is for addrmode5.
Eric Christopherf5732c42010-09-28 00:35:09 +0000541 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
542 DestReg)
543 .addConstantPoolIndex(Idx)
Eric Christopher238bb162010-09-09 23:50:00 +0000544 .addReg(0));
545 return DestReg;
Eric Christopher9ed58df2010-09-09 00:19:41 +0000546}
547
Eric Christopher744c7c82010-09-28 22:47:54 +0000548unsigned ARMFastISel::ARMMaterializeInt(const Constant *C, EVT VT) {
Eric Christopherdccd2c32010-10-11 08:38:55 +0000549
Chad Rosier44e89572011-11-04 22:29:00 +0000550 if (VT != MVT::i32 && VT != MVT::i16 && VT != MVT::i8 && VT != MVT::i1)
551 return false;
Eric Christophere5b13cf2010-11-03 20:21:17 +0000552
553 // If we can do this in a single instruction without a constant pool entry
554 // do so now.
555 const ConstantInt *CI = cast<ConstantInt>(C);
Chad Rosiera4e07272011-11-04 23:09:49 +0000556 if (Subtarget->hasV6T2Ops() && isUInt<16>(CI->getZExtValue())) {
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000557 unsigned Opc = isThumb2 ? ARM::t2MOVi16 : ARM::MOVi16;
Chad Rosier4e89d972011-11-11 00:36:21 +0000558 unsigned ImmReg = createResultReg(TLI.getRegClassFor(MVT::i32));
Eric Christophere5b13cf2010-11-03 20:21:17 +0000559 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Chad Rosier44e89572011-11-04 22:29:00 +0000560 TII.get(Opc), ImmReg)
Chad Rosier42536af2011-11-05 20:16:15 +0000561 .addImm(CI->getZExtValue()));
Chad Rosier44e89572011-11-04 22:29:00 +0000562 return ImmReg;
Eric Christophere5b13cf2010-11-03 20:21:17 +0000563 }
564
Chad Rosier4e89d972011-11-11 00:36:21 +0000565 // Use MVN to emit negative constants.
566 if (VT == MVT::i32 && Subtarget->hasV6T2Ops() && CI->isNegative()) {
567 unsigned Imm = (unsigned)~(CI->getSExtValue());
Chad Rosier1c47de82011-11-11 06:27:41 +0000568 bool UseImm = isThumb2 ? (ARM_AM::getT2SOImmVal(Imm) != -1) :
Chad Rosier4e89d972011-11-11 00:36:21 +0000569 (ARM_AM::getSOImmVal(Imm) != -1);
Chad Rosier1c47de82011-11-11 06:27:41 +0000570 if (UseImm) {
Chad Rosier4e89d972011-11-11 00:36:21 +0000571 unsigned Opc = isThumb2 ? ARM::t2MVNi : ARM::MVNi;
572 unsigned ImmReg = createResultReg(TLI.getRegClassFor(MVT::i32));
573 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
574 TII.get(Opc), ImmReg)
575 .addImm(Imm));
576 return ImmReg;
577 }
578 }
579
580 // Load from constant pool. For now 32-bit only.
Chad Rosier44e89572011-11-04 22:29:00 +0000581 if (VT != MVT::i32)
582 return false;
583
584 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
585
Eric Christopher56d2b722010-09-02 23:43:26 +0000586 // MachineConstantPool wants an explicit alignment.
587 unsigned Align = TD.getPrefTypeAlignment(C->getType());
588 if (Align == 0) {
589 // TODO: Figure out if this is correct.
590 Align = TD.getTypeAllocSize(C->getType());
591 }
592 unsigned Idx = MCP.getConstantPoolIndex(C, Align);
Eric Christopherdccd2c32010-10-11 08:38:55 +0000593
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000594 if (isThumb2)
Eric Christopher56d2b722010-09-02 23:43:26 +0000595 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherfd609802010-09-28 21:55:34 +0000596 TII.get(ARM::t2LDRpci), DestReg)
597 .addConstantPoolIndex(Idx));
Eric Christopher56d2b722010-09-02 23:43:26 +0000598 else
Eric Christopherd0c82a62010-11-12 09:48:30 +0000599 // The extra immediate is for addrmode2.
Eric Christopher56d2b722010-09-02 23:43:26 +0000600 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherfd609802010-09-28 21:55:34 +0000601 TII.get(ARM::LDRcp), DestReg)
602 .addConstantPoolIndex(Idx)
Jim Grosbach3e556122010-10-26 22:37:02 +0000603 .addImm(0));
Eric Christopherac1a19e2010-09-09 01:06:51 +0000604
Eric Christopher56d2b722010-09-02 23:43:26 +0000605 return DestReg;
Eric Christopher1b61ef42010-09-02 01:48:11 +0000606}
607
Eric Christopherc9932f62010-10-01 23:24:42 +0000608unsigned ARMFastISel::ARMMaterializeGV(const GlobalValue *GV, EVT VT) {
Eric Christopher890dbbe2010-10-02 00:32:44 +0000609 // For now 32-bit only.
Duncan Sandscdfad362010-11-03 12:17:33 +0000610 if (VT != MVT::i32) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000611
Eric Christopher890dbbe2010-10-02 00:32:44 +0000612 Reloc::Model RelocM = TM.getRelocationModel();
Eric Christopherdccd2c32010-10-11 08:38:55 +0000613
Eric Christopher890dbbe2010-10-02 00:32:44 +0000614 // TODO: Need more magic for ARM PIC.
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000615 if (!isThumb2 && (RelocM == Reloc::PIC_)) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000616
Eric Christopher890dbbe2010-10-02 00:32:44 +0000617 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000618
619 // Use movw+movt when possible, it avoids constant pool entries.
Jakob Stoklund Olesen8f37a242012-01-07 20:49:15 +0000620 // Darwin targets don't support movt with Reloc::Static, see
621 // ARMTargetLowering::LowerGlobalAddressDarwin. Other targets only support
622 // static movt relocations.
623 if (Subtarget->useMovt() &&
624 Subtarget->isTargetDarwin() == (RelocM != Reloc::Static)) {
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000625 unsigned Opc;
626 switch (RelocM) {
627 case Reloc::PIC_:
628 Opc = isThumb2 ? ARM::t2MOV_ga_pcrel : ARM::MOV_ga_pcrel;
629 break;
630 case Reloc::DynamicNoPIC:
631 Opc = isThumb2 ? ARM::t2MOV_ga_dyn : ARM::MOV_ga_dyn;
632 break;
633 default:
634 Opc = isThumb2 ? ARM::t2MOVi32imm : ARM::MOVi32imm;
635 break;
636 }
637 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
638 DestReg).addGlobalAddress(GV));
Eric Christopher890dbbe2010-10-02 00:32:44 +0000639 } else {
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000640 // MachineConstantPool wants an explicit alignment.
641 unsigned Align = TD.getPrefTypeAlignment(GV->getType());
642 if (Align == 0) {
643 // TODO: Figure out if this is correct.
644 Align = TD.getTypeAllocSize(GV->getType());
645 }
646
647 // Grab index.
648 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 :
649 (Subtarget->isThumb() ? 4 : 8);
650 unsigned Id = AFI->createPICLabelUId();
651 ARMConstantPoolValue *CPV = ARMConstantPoolConstant::Create(GV, Id,
652 ARMCP::CPValue,
653 PCAdj);
654 unsigned Idx = MCP.getConstantPoolIndex(CPV, Align);
655
656 // Load value.
657 MachineInstrBuilder MIB;
658 if (isThumb2) {
659 unsigned Opc = (RelocM!=Reloc::PIC_) ? ARM::t2LDRpci : ARM::t2LDRpci_pic;
660 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc), DestReg)
661 .addConstantPoolIndex(Idx);
662 if (RelocM == Reloc::PIC_)
663 MIB.addImm(Id);
664 } else {
665 // The extra immediate is for addrmode2.
666 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(ARM::LDRcp),
667 DestReg)
668 .addConstantPoolIndex(Idx)
669 .addImm(0);
670 }
671 AddOptionalDefs(MIB);
Eric Christopher890dbbe2010-10-02 00:32:44 +0000672 }
Eli Friedmand6412c92011-06-03 01:13:19 +0000673
674 if (Subtarget->GVIsIndirectSymbol(GV, RelocM)) {
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000675 MachineInstrBuilder MIB;
Eli Friedmand6412c92011-06-03 01:13:19 +0000676 unsigned NewDestReg = createResultReg(TLI.getRegClassFor(VT));
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000677 if (isThumb2)
Jim Grosbachb04546f2011-09-13 20:30:37 +0000678 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
679 TII.get(ARM::t2LDRi12), NewDestReg)
Eli Friedmand6412c92011-06-03 01:13:19 +0000680 .addReg(DestReg)
681 .addImm(0);
682 else
683 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(ARM::LDRi12),
684 NewDestReg)
685 .addReg(DestReg)
686 .addImm(0);
687 DestReg = NewDestReg;
688 AddOptionalDefs(MIB);
689 }
690
Eric Christopher890dbbe2010-10-02 00:32:44 +0000691 return DestReg;
Eric Christopherc9932f62010-10-01 23:24:42 +0000692}
693
Eric Christopher9ed58df2010-09-09 00:19:41 +0000694unsigned ARMFastISel::TargetMaterializeConstant(const Constant *C) {
695 EVT VT = TLI.getValueType(C->getType(), true);
696
697 // Only handle simple types.
698 if (!VT.isSimple()) return 0;
699
700 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
701 return ARMMaterializeFP(CFP, VT);
Eric Christopherc9932f62010-10-01 23:24:42 +0000702 else if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
703 return ARMMaterializeGV(GV, VT);
704 else if (isa<ConstantInt>(C))
705 return ARMMaterializeInt(C, VT);
Eric Christopherdccd2c32010-10-11 08:38:55 +0000706
Eric Christopherc9932f62010-10-01 23:24:42 +0000707 return 0;
Eric Christopher9ed58df2010-09-09 00:19:41 +0000708}
709
Chad Rosier944d82b2011-11-17 21:46:13 +0000710// TODO: unsigned ARMFastISel::TargetMaterializeFloatZero(const ConstantFP *CF);
711
Eric Christopherf9764fa2010-09-30 20:49:44 +0000712unsigned ARMFastISel::TargetMaterializeAlloca(const AllocaInst *AI) {
713 // Don't handle dynamic allocas.
714 if (!FuncInfo.StaticAllocaMap.count(AI)) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000715
Duncan Sands1440e8b2010-11-03 11:35:31 +0000716 MVT VT;
Chad Rosierf4bd21c2012-05-11 16:41:38 +0000717 if (!isLoadTypeLegal(AI->getType(), VT)) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000718
Eric Christopherf9764fa2010-09-30 20:49:44 +0000719 DenseMap<const AllocaInst*, int>::iterator SI =
720 FuncInfo.StaticAllocaMap.find(AI);
721
722 // This will get lowered later into the correct offsets and registers
723 // via rewriteXFrameIndex.
724 if (SI != FuncInfo.StaticAllocaMap.end()) {
Craig Topper44d23822012-02-22 05:59:10 +0000725 const TargetRegisterClass* RC = TLI.getRegClassFor(VT);
Eric Christopherf9764fa2010-09-30 20:49:44 +0000726 unsigned ResultReg = createResultReg(RC);
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000727 unsigned Opc = isThumb2 ? ARM::t2ADDri : ARM::ADDri;
Evan Chengddfd1372011-12-14 02:11:42 +0000728 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherf9764fa2010-09-30 20:49:44 +0000729 TII.get(Opc), ResultReg)
730 .addFrameIndex(SI->second)
731 .addImm(0));
732 return ResultReg;
733 }
Eric Christopherdccd2c32010-10-11 08:38:55 +0000734
Eric Christopherf9764fa2010-09-30 20:49:44 +0000735 return 0;
736}
737
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000738bool ARMFastISel::isTypeLegal(Type *Ty, MVT &VT) {
Duncan Sands1440e8b2010-11-03 11:35:31 +0000739 EVT evt = TLI.getValueType(Ty, true);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000740
Eric Christopherb1cc8482010-08-25 07:23:49 +0000741 // Only handle simple types.
Duncan Sands1440e8b2010-11-03 11:35:31 +0000742 if (evt == MVT::Other || !evt.isSimple()) return false;
743 VT = evt.getSimpleVT();
Eric Christopherac1a19e2010-09-09 01:06:51 +0000744
Eric Christopherdc908042010-08-31 01:28:42 +0000745 // Handle all legal types, i.e. a register that will directly hold this
746 // value.
747 return TLI.isTypeLegal(VT);
Eric Christopherb1cc8482010-08-25 07:23:49 +0000748}
749
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000750bool ARMFastISel::isLoadTypeLegal(Type *Ty, MVT &VT) {
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000751 if (isTypeLegal(Ty, VT)) return true;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000752
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000753 // If this is a type than can be sign or zero-extended to a basic operation
754 // go ahead and accept it now.
Chad Rosierb29b9502011-11-13 02:23:59 +0000755 if (VT == MVT::i1 || VT == MVT::i8 || VT == MVT::i16)
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000756 return true;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000757
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000758 return false;
759}
760
Eric Christopher88de86b2010-11-19 22:36:41 +0000761// Computes the address to get to an object.
Eric Christopher0d581222010-11-19 22:30:02 +0000762bool ARMFastISel::ARMComputeAddress(const Value *Obj, Address &Addr) {
Eric Christopher83007122010-08-23 21:44:12 +0000763 // Some boilerplate from the X86 FastISel.
764 const User *U = NULL;
Eric Christopher83007122010-08-23 21:44:12 +0000765 unsigned Opcode = Instruction::UserOp1;
Eric Christophercb0b04b2010-08-24 00:07:24 +0000766 if (const Instruction *I = dyn_cast<Instruction>(Obj)) {
Eric Christopher2d630d72010-11-19 22:37:58 +0000767 // Don't walk into other basic blocks unless the object is an alloca from
768 // another block, otherwise it may not have a virtual register assigned.
Eric Christopher76dda7e2010-11-15 21:11:06 +0000769 if (FuncInfo.StaticAllocaMap.count(static_cast<const AllocaInst *>(Obj)) ||
770 FuncInfo.MBBMap[I->getParent()] == FuncInfo.MBB) {
771 Opcode = I->getOpcode();
772 U = I;
773 }
Eric Christophercb0b04b2010-08-24 00:07:24 +0000774 } else if (const ConstantExpr *C = dyn_cast<ConstantExpr>(Obj)) {
Eric Christopher83007122010-08-23 21:44:12 +0000775 Opcode = C->getOpcode();
776 U = C;
777 }
778
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000779 if (PointerType *Ty = dyn_cast<PointerType>(Obj->getType()))
Eric Christopher83007122010-08-23 21:44:12 +0000780 if (Ty->getAddressSpace() > 255)
781 // Fast instruction selection doesn't support the special
782 // address spaces.
783 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000784
Eric Christopher83007122010-08-23 21:44:12 +0000785 switch (Opcode) {
Eric Christopherac1a19e2010-09-09 01:06:51 +0000786 default:
Eric Christopher83007122010-08-23 21:44:12 +0000787 break;
Eric Christopher55324332010-10-12 00:43:21 +0000788 case Instruction::BitCast: {
789 // Look through bitcasts.
Eric Christopher0d581222010-11-19 22:30:02 +0000790 return ARMComputeAddress(U->getOperand(0), Addr);
Eric Christopher55324332010-10-12 00:43:21 +0000791 }
792 case Instruction::IntToPtr: {
793 // Look past no-op inttoptrs.
794 if (TLI.getValueType(U->getOperand(0)->getType()) == TLI.getPointerTy())
Eric Christopher0d581222010-11-19 22:30:02 +0000795 return ARMComputeAddress(U->getOperand(0), Addr);
Eric Christopher55324332010-10-12 00:43:21 +0000796 break;
797 }
798 case Instruction::PtrToInt: {
799 // Look past no-op ptrtoints.
800 if (TLI.getValueType(U->getType()) == TLI.getPointerTy())
Eric Christopher0d581222010-11-19 22:30:02 +0000801 return ARMComputeAddress(U->getOperand(0), Addr);
Eric Christopher55324332010-10-12 00:43:21 +0000802 break;
803 }
Eric Christophereae84392010-10-14 09:29:41 +0000804 case Instruction::GetElementPtr: {
Eric Christopherb3716582010-11-19 22:39:56 +0000805 Address SavedAddr = Addr;
Eric Christopher0d581222010-11-19 22:30:02 +0000806 int TmpOffset = Addr.Offset;
Eric Christopher2896df82010-10-15 18:02:07 +0000807
Eric Christophereae84392010-10-14 09:29:41 +0000808 // Iterate through the GEP folding the constants into offsets where
809 // we can.
810 gep_type_iterator GTI = gep_type_begin(U);
811 for (User::const_op_iterator i = U->op_begin() + 1, e = U->op_end();
812 i != e; ++i, ++GTI) {
813 const Value *Op = *i;
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000814 if (StructType *STy = dyn_cast<StructType>(*GTI)) {
Eric Christophereae84392010-10-14 09:29:41 +0000815 const StructLayout *SL = TD.getStructLayout(STy);
816 unsigned Idx = cast<ConstantInt>(Op)->getZExtValue();
817 TmpOffset += SL->getElementOffset(Idx);
818 } else {
Eric Christopher2896df82010-10-15 18:02:07 +0000819 uint64_t S = TD.getTypeAllocSize(GTI.getIndexedType());
Eric Christopher7244d7c2011-03-22 19:39:17 +0000820 for (;;) {
Eric Christopher2896df82010-10-15 18:02:07 +0000821 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Op)) {
822 // Constant-offset addressing.
823 TmpOffset += CI->getSExtValue() * S;
Eric Christopher7244d7c2011-03-22 19:39:17 +0000824 break;
825 }
826 if (isa<AddOperator>(Op) &&
827 (!isa<Instruction>(Op) ||
828 FuncInfo.MBBMap[cast<Instruction>(Op)->getParent()]
829 == FuncInfo.MBB) &&
830 isa<ConstantInt>(cast<AddOperator>(Op)->getOperand(1))) {
Eric Christopher299bbb22011-04-29 00:03:10 +0000831 // An add (in the same block) with a constant operand. Fold the
Eric Christopher7244d7c2011-03-22 19:39:17 +0000832 // constant.
Eric Christopher2896df82010-10-15 18:02:07 +0000833 ConstantInt *CI =
Eric Christopher7244d7c2011-03-22 19:39:17 +0000834 cast<ConstantInt>(cast<AddOperator>(Op)->getOperand(1));
Eric Christopher2896df82010-10-15 18:02:07 +0000835 TmpOffset += CI->getSExtValue() * S;
Eric Christopher7244d7c2011-03-22 19:39:17 +0000836 // Iterate on the other operand.
837 Op = cast<AddOperator>(Op)->getOperand(0);
838 continue;
Eric Christopher299bbb22011-04-29 00:03:10 +0000839 }
Eric Christopher7244d7c2011-03-22 19:39:17 +0000840 // Unsupported
841 goto unsupported_gep;
842 }
Eric Christophereae84392010-10-14 09:29:41 +0000843 }
844 }
Eric Christopher2896df82010-10-15 18:02:07 +0000845
846 // Try to grab the base operand now.
Eric Christopher0d581222010-11-19 22:30:02 +0000847 Addr.Offset = TmpOffset;
848 if (ARMComputeAddress(U->getOperand(0), Addr)) return true;
Eric Christopher2896df82010-10-15 18:02:07 +0000849
850 // We failed, restore everything and try the other options.
Eric Christopherb3716582010-11-19 22:39:56 +0000851 Addr = SavedAddr;
Eric Christopher2896df82010-10-15 18:02:07 +0000852
Eric Christophereae84392010-10-14 09:29:41 +0000853 unsupported_gep:
Eric Christophereae84392010-10-14 09:29:41 +0000854 break;
855 }
Eric Christopher83007122010-08-23 21:44:12 +0000856 case Instruction::Alloca: {
Eric Christopher15418772010-10-12 05:39:06 +0000857 const AllocaInst *AI = cast<AllocaInst>(Obj);
Eric Christopher827656d2010-11-20 22:38:27 +0000858 DenseMap<const AllocaInst*, int>::iterator SI =
859 FuncInfo.StaticAllocaMap.find(AI);
860 if (SI != FuncInfo.StaticAllocaMap.end()) {
861 Addr.BaseType = Address::FrameIndexBase;
862 Addr.Base.FI = SI->second;
863 return true;
864 }
865 break;
Eric Christopher83007122010-08-23 21:44:12 +0000866 }
867 }
Eric Christopherac1a19e2010-09-09 01:06:51 +0000868
Eric Christophercb0b04b2010-08-24 00:07:24 +0000869 // Try to get this in a register if nothing else has worked.
Eric Christopher0d581222010-11-19 22:30:02 +0000870 if (Addr.Base.Reg == 0) Addr.Base.Reg = getRegForValue(Obj);
871 return Addr.Base.Reg != 0;
Eric Christophereae84392010-10-14 09:29:41 +0000872}
873
Chad Rosierb29b9502011-11-13 02:23:59 +0000874void ARMFastISel::ARMSimplifyAddress(Address &Addr, EVT VT, bool useAM3) {
Jim Grosbach6b156392010-10-27 21:39:08 +0000875
Eric Christopher212ae932010-10-21 19:40:30 +0000876 assert(VT.isSimple() && "Non-simple types are invalid here!");
Jim Grosbach6b156392010-10-27 21:39:08 +0000877
Eric Christopher212ae932010-10-21 19:40:30 +0000878 bool needsLowering = false;
879 switch (VT.getSimpleVT().SimpleTy) {
Craig Topperbc219812012-02-07 02:50:20 +0000880 default: llvm_unreachable("Unhandled load/store type!");
Eric Christopher212ae932010-10-21 19:40:30 +0000881 case MVT::i1:
882 case MVT::i8:
Chad Rosierb29b9502011-11-13 02:23:59 +0000883 case MVT::i16:
Eric Christopher212ae932010-10-21 19:40:30 +0000884 case MVT::i32:
Chad Rosier57b29972011-11-14 20:22:27 +0000885 if (!useAM3) {
Chad Rosierb29b9502011-11-13 02:23:59 +0000886 // Integer loads/stores handle 12-bit offsets.
887 needsLowering = ((Addr.Offset & 0xfff) != Addr.Offset);
Chad Rosier57b29972011-11-14 20:22:27 +0000888 // Handle negative offsets.
Chad Rosiere489af82011-11-14 22:34:48 +0000889 if (needsLowering && isThumb2)
890 needsLowering = !(Subtarget->hasV6T2Ops() && Addr.Offset < 0 &&
891 Addr.Offset > -256);
Chad Rosier57b29972011-11-14 20:22:27 +0000892 } else {
Chad Rosier5be833d2011-11-13 04:25:02 +0000893 // ARM halfword load/stores and signed byte loads use +/-imm8 offsets.
Chad Rosierdc9205d2011-11-14 04:09:28 +0000894 needsLowering = (Addr.Offset > 255 || Addr.Offset < -255);
Chad Rosier57b29972011-11-14 20:22:27 +0000895 }
Eric Christopher212ae932010-10-21 19:40:30 +0000896 break;
897 case MVT::f32:
898 case MVT::f64:
899 // Floating point operands handle 8-bit offsets.
Eric Christopher0d581222010-11-19 22:30:02 +0000900 needsLowering = ((Addr.Offset & 0xff) != Addr.Offset);
Eric Christopher212ae932010-10-21 19:40:30 +0000901 break;
902 }
Jim Grosbach6b156392010-10-27 21:39:08 +0000903
Eric Christopher827656d2010-11-20 22:38:27 +0000904 // If this is a stack pointer and the offset needs to be simplified then
905 // put the alloca address into a register, set the base type back to
906 // register and continue. This should almost never happen.
907 if (needsLowering && Addr.BaseType == Address::FrameIndexBase) {
Craig Topper420761a2012-04-20 07:30:17 +0000908 const TargetRegisterClass *RC = isThumb2 ?
909 (const TargetRegisterClass*)&ARM::tGPRRegClass :
910 (const TargetRegisterClass*)&ARM::GPRRegClass;
Eric Christopher827656d2010-11-20 22:38:27 +0000911 unsigned ResultReg = createResultReg(RC);
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000912 unsigned Opc = isThumb2 ? ARM::t2ADDri : ARM::ADDri;
Evan Chengddfd1372011-12-14 02:11:42 +0000913 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher827656d2010-11-20 22:38:27 +0000914 TII.get(Opc), ResultReg)
915 .addFrameIndex(Addr.Base.FI)
916 .addImm(0));
917 Addr.Base.Reg = ResultReg;
918 Addr.BaseType = Address::RegBase;
919 }
920
Eric Christopher212ae932010-10-21 19:40:30 +0000921 // Since the offset is too large for the load/store instruction
Eric Christopher318b6ee2010-09-02 00:53:56 +0000922 // get the reg+offset into a register.
Eric Christopher212ae932010-10-21 19:40:30 +0000923 if (needsLowering) {
Eli Friedman9ebf57a2011-04-29 21:22:56 +0000924 Addr.Base.Reg = FastEmit_ri_(MVT::i32, ISD::ADD, Addr.Base.Reg,
925 /*Op0IsKill*/false, Addr.Offset, MVT::i32);
Eric Christopher0d581222010-11-19 22:30:02 +0000926 Addr.Offset = 0;
Eric Christopher318b6ee2010-09-02 00:53:56 +0000927 }
Eric Christopher83007122010-08-23 21:44:12 +0000928}
929
Eric Christopher564857f2010-12-01 01:40:24 +0000930void ARMFastISel::AddLoadStoreOperands(EVT VT, Address &Addr,
Cameron Zwarichc152aa62011-05-28 20:34:49 +0000931 const MachineInstrBuilder &MIB,
Chad Rosierb29b9502011-11-13 02:23:59 +0000932 unsigned Flags, bool useAM3) {
Eric Christopher564857f2010-12-01 01:40:24 +0000933 // addrmode5 output depends on the selection dag addressing dividing the
934 // offset by 4 that it then later multiplies. Do this here as well.
935 if (VT.getSimpleVT().SimpleTy == MVT::f32 ||
936 VT.getSimpleVT().SimpleTy == MVT::f64)
937 Addr.Offset /= 4;
Eric Christopher299bbb22011-04-29 00:03:10 +0000938
Eric Christopher564857f2010-12-01 01:40:24 +0000939 // Frame base works a bit differently. Handle it separately.
940 if (Addr.BaseType == Address::FrameIndexBase) {
941 int FI = Addr.Base.FI;
942 int Offset = Addr.Offset;
943 MachineMemOperand *MMO =
944 FuncInfo.MF->getMachineMemOperand(
945 MachinePointerInfo::getFixedStack(FI, Offset),
Cameron Zwarichc152aa62011-05-28 20:34:49 +0000946 Flags,
Eric Christopher564857f2010-12-01 01:40:24 +0000947 MFI.getObjectSize(FI),
948 MFI.getObjectAlignment(FI));
949 // Now add the rest of the operands.
950 MIB.addFrameIndex(FI);
951
Bob Wilson6ce2dea2011-12-04 00:52:23 +0000952 // ARM halfword load/stores and signed byte loads need an additional
953 // operand.
Chad Rosierdc9205d2011-11-14 04:09:28 +0000954 if (useAM3) {
955 signed Imm = (Addr.Offset < 0) ? (0x100 | -Addr.Offset) : Addr.Offset;
956 MIB.addReg(0);
957 MIB.addImm(Imm);
958 } else {
959 MIB.addImm(Addr.Offset);
960 }
Eric Christopher564857f2010-12-01 01:40:24 +0000961 MIB.addMemOperand(MMO);
962 } else {
963 // Now add the rest of the operands.
964 MIB.addReg(Addr.Base.Reg);
Eric Christopher299bbb22011-04-29 00:03:10 +0000965
Bob Wilson6ce2dea2011-12-04 00:52:23 +0000966 // ARM halfword load/stores and signed byte loads need an additional
967 // operand.
Chad Rosierdc9205d2011-11-14 04:09:28 +0000968 if (useAM3) {
969 signed Imm = (Addr.Offset < 0) ? (0x100 | -Addr.Offset) : Addr.Offset;
970 MIB.addReg(0);
971 MIB.addImm(Imm);
972 } else {
973 MIB.addImm(Addr.Offset);
974 }
Eric Christopher564857f2010-12-01 01:40:24 +0000975 }
976 AddOptionalDefs(MIB);
977}
978
Chad Rosierb29b9502011-11-13 02:23:59 +0000979bool ARMFastISel::ARMEmitLoad(EVT VT, unsigned &ResultReg, Address &Addr,
Chad Rosier8a9bce92011-12-13 19:22:14 +0000980 unsigned Alignment, bool isZExt, bool allocReg) {
Eric Christopherb1cc8482010-08-25 07:23:49 +0000981 assert(VT.isSimple() && "Non-simple types are invalid here!");
Eric Christopherdc908042010-08-31 01:28:42 +0000982 unsigned Opc;
Chad Rosierb29b9502011-11-13 02:23:59 +0000983 bool useAM3 = false;
Chad Rosier8a9bce92011-12-13 19:22:14 +0000984 bool needVMOV = false;
Craig Topper44d23822012-02-22 05:59:10 +0000985 const TargetRegisterClass *RC;
Eric Christopherb1cc8482010-08-25 07:23:49 +0000986 switch (VT.getSimpleVT().SimpleTy) {
Eric Christopher564857f2010-12-01 01:40:24 +0000987 // This is mostly going to be Neon/vector support.
988 default: return false;
Chad Rosier646abbf2011-11-11 02:38:59 +0000989 case MVT::i1:
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000990 case MVT::i8:
Chad Rosier57b29972011-11-14 20:22:27 +0000991 if (isThumb2) {
992 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
993 Opc = isZExt ? ARM::t2LDRBi8 : ARM::t2LDRSBi8;
994 else
995 Opc = isZExt ? ARM::t2LDRBi12 : ARM::t2LDRSBi12;
Chad Rosierb29b9502011-11-13 02:23:59 +0000996 } else {
Chad Rosier57b29972011-11-14 20:22:27 +0000997 if (isZExt) {
998 Opc = ARM::LDRBi12;
999 } else {
1000 Opc = ARM::LDRSB;
1001 useAM3 = true;
1002 }
Chad Rosierb29b9502011-11-13 02:23:59 +00001003 }
Craig Topper420761a2012-04-20 07:30:17 +00001004 RC = &ARM::GPRRegClass;
Eric Christopher4e68c7c2010-09-01 18:01:32 +00001005 break;
Chad Rosier73463472011-11-09 21:30:12 +00001006 case MVT::i16:
Chad Rosier57b29972011-11-14 20:22:27 +00001007 if (isThumb2) {
1008 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1009 Opc = isZExt ? ARM::t2LDRHi8 : ARM::t2LDRSHi8;
1010 else
1011 Opc = isZExt ? ARM::t2LDRHi12 : ARM::t2LDRSHi12;
1012 } else {
1013 Opc = isZExt ? ARM::LDRH : ARM::LDRSH;
1014 useAM3 = true;
1015 }
Craig Topper420761a2012-04-20 07:30:17 +00001016 RC = &ARM::GPRRegClass;
Chad Rosier73463472011-11-09 21:30:12 +00001017 break;
Eric Christopherdc908042010-08-31 01:28:42 +00001018 case MVT::i32:
Chad Rosier57b29972011-11-14 20:22:27 +00001019 if (isThumb2) {
1020 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1021 Opc = ARM::t2LDRi8;
1022 else
1023 Opc = ARM::t2LDRi12;
1024 } else {
1025 Opc = ARM::LDRi12;
1026 }
Craig Topper420761a2012-04-20 07:30:17 +00001027 RC = &ARM::GPRRegClass;
Eric Christopherdc908042010-08-31 01:28:42 +00001028 break;
Eric Christopher6dab1372010-09-18 01:59:37 +00001029 case MVT::f32:
Chad Rosier6762f8f2011-12-14 17:55:03 +00001030 if (!Subtarget->hasVFP2()) return false;
Chad Rosier8a9bce92011-12-13 19:22:14 +00001031 // Unaligned loads need special handling. Floats require word-alignment.
1032 if (Alignment && Alignment < 4) {
1033 needVMOV = true;
1034 VT = MVT::i32;
1035 Opc = isThumb2 ? ARM::t2LDRi12 : ARM::LDRi12;
Craig Topper420761a2012-04-20 07:30:17 +00001036 RC = &ARM::GPRRegClass;
Chad Rosier8a9bce92011-12-13 19:22:14 +00001037 } else {
1038 Opc = ARM::VLDRS;
1039 RC = TLI.getRegClassFor(VT);
1040 }
Eric Christopher6dab1372010-09-18 01:59:37 +00001041 break;
1042 case MVT::f64:
Chad Rosier6762f8f2011-12-14 17:55:03 +00001043 if (!Subtarget->hasVFP2()) return false;
Chad Rosier404ed3c2011-12-14 17:26:05 +00001044 // FIXME: Unaligned loads need special handling. Doublewords require
1045 // word-alignment.
1046 if (Alignment && Alignment < 4)
Chad Rosier8a9bce92011-12-13 19:22:14 +00001047 return false;
Chad Rosier404ed3c2011-12-14 17:26:05 +00001048
Eric Christopher6dab1372010-09-18 01:59:37 +00001049 Opc = ARM::VLDRD;
Eric Christopheree56ea62010-10-07 05:50:44 +00001050 RC = TLI.getRegClassFor(VT);
Eric Christopher6dab1372010-09-18 01:59:37 +00001051 break;
Eric Christopherb1cc8482010-08-25 07:23:49 +00001052 }
Eric Christopher564857f2010-12-01 01:40:24 +00001053 // Simplify this down to something we can handle.
Chad Rosierb29b9502011-11-13 02:23:59 +00001054 ARMSimplifyAddress(Addr, VT, useAM3);
Jim Grosbach6b156392010-10-27 21:39:08 +00001055
Eric Christopher564857f2010-12-01 01:40:24 +00001056 // Create the base instruction, then add the operands.
Chad Rosierb29b9502011-11-13 02:23:59 +00001057 if (allocReg)
1058 ResultReg = createResultReg(RC);
1059 assert (ResultReg > 255 && "Expected an allocated virtual register.");
Eric Christopher564857f2010-12-01 01:40:24 +00001060 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1061 TII.get(Opc), ResultReg);
Chad Rosierb29b9502011-11-13 02:23:59 +00001062 AddLoadStoreOperands(VT, Addr, MIB, MachineMemOperand::MOLoad, useAM3);
Chad Rosier8a9bce92011-12-13 19:22:14 +00001063
1064 // If we had an unaligned load of a float we've converted it to an regular
1065 // load. Now we must move from the GRP to the FP register.
1066 if (needVMOV) {
1067 unsigned MoveReg = createResultReg(TLI.getRegClassFor(MVT::f32));
1068 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1069 TII.get(ARM::VMOVSR), MoveReg)
1070 .addReg(ResultReg));
1071 ResultReg = MoveReg;
1072 }
Eric Christopherdc908042010-08-31 01:28:42 +00001073 return true;
Eric Christopherb1cc8482010-08-25 07:23:49 +00001074}
1075
Eric Christopher43b62be2010-09-27 06:02:23 +00001076bool ARMFastISel::SelectLoad(const Instruction *I) {
Eli Friedman4136d232011-09-02 22:33:24 +00001077 // Atomic loads need special handling.
1078 if (cast<LoadInst>(I)->isAtomic())
1079 return false;
1080
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001081 // Verify we have a legal type before going any further.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001082 MVT VT;
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001083 if (!isLoadTypeLegal(I->getType(), VT))
1084 return false;
1085
Eric Christopher564857f2010-12-01 01:40:24 +00001086 // See if we can handle this address.
Eric Christopher0d581222010-11-19 22:30:02 +00001087 Address Addr;
Eric Christopher564857f2010-12-01 01:40:24 +00001088 if (!ARMComputeAddress(I->getOperand(0), Addr)) return false;
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001089
1090 unsigned ResultReg;
Chad Rosier8a9bce92011-12-13 19:22:14 +00001091 if (!ARMEmitLoad(VT, ResultReg, Addr, cast<LoadInst>(I)->getAlignment()))
1092 return false;
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001093 UpdateValueMap(I, ResultReg);
1094 return true;
1095}
1096
Bob Wilson6ce2dea2011-12-04 00:52:23 +00001097bool ARMFastISel::ARMEmitStore(EVT VT, unsigned SrcReg, Address &Addr,
1098 unsigned Alignment) {
Eric Christopher318b6ee2010-09-02 00:53:56 +00001099 unsigned StrOpc;
Chad Rosierb29b9502011-11-13 02:23:59 +00001100 bool useAM3 = false;
Eric Christopher318b6ee2010-09-02 00:53:56 +00001101 switch (VT.getSimpleVT().SimpleTy) {
Eric Christopher564857f2010-12-01 01:40:24 +00001102 // This is mostly going to be Neon/vector support.
Eric Christopher318b6ee2010-09-02 00:53:56 +00001103 default: return false;
Eric Christopher4c914122010-11-02 23:59:09 +00001104 case MVT::i1: {
Craig Topper420761a2012-04-20 07:30:17 +00001105 unsigned Res = createResultReg(isThumb2 ?
1106 (const TargetRegisterClass*)&ARM::tGPRRegClass :
1107 (const TargetRegisterClass*)&ARM::GPRRegClass);
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001108 unsigned Opc = isThumb2 ? ARM::t2ANDri : ARM::ANDri;
Eric Christopher4c914122010-11-02 23:59:09 +00001109 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1110 TII.get(Opc), Res)
1111 .addReg(SrcReg).addImm(1));
1112 SrcReg = Res;
1113 } // Fallthrough here.
Eric Christopher2896df82010-10-15 18:02:07 +00001114 case MVT::i8:
Chad Rosier57b29972011-11-14 20:22:27 +00001115 if (isThumb2) {
1116 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1117 StrOpc = ARM::t2STRBi8;
1118 else
1119 StrOpc = ARM::t2STRBi12;
1120 } else {
1121 StrOpc = ARM::STRBi12;
1122 }
Eric Christopher15418772010-10-12 05:39:06 +00001123 break;
1124 case MVT::i16:
Chad Rosier57b29972011-11-14 20:22:27 +00001125 if (isThumb2) {
1126 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1127 StrOpc = ARM::t2STRHi8;
1128 else
1129 StrOpc = ARM::t2STRHi12;
1130 } else {
1131 StrOpc = ARM::STRH;
1132 useAM3 = true;
1133 }
Eric Christopher15418772010-10-12 05:39:06 +00001134 break;
Eric Christopher47650ec2010-10-16 01:10:35 +00001135 case MVT::i32:
Chad Rosier57b29972011-11-14 20:22:27 +00001136 if (isThumb2) {
1137 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1138 StrOpc = ARM::t2STRi8;
1139 else
1140 StrOpc = ARM::t2STRi12;
1141 } else {
1142 StrOpc = ARM::STRi12;
1143 }
Eric Christopher47650ec2010-10-16 01:10:35 +00001144 break;
Eric Christopher56d2b722010-09-02 23:43:26 +00001145 case MVT::f32:
1146 if (!Subtarget->hasVFP2()) return false;
Chad Rosiered42c5f2011-12-06 01:44:17 +00001147 // Unaligned stores need special handling. Floats require word-alignment.
Chad Rosier9eff1e32011-12-03 02:21:57 +00001148 if (Alignment && Alignment < 4) {
1149 unsigned MoveReg = createResultReg(TLI.getRegClassFor(MVT::i32));
1150 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1151 TII.get(ARM::VMOVRS), MoveReg)
1152 .addReg(SrcReg));
1153 SrcReg = MoveReg;
1154 VT = MVT::i32;
1155 StrOpc = isThumb2 ? ARM::t2STRi12 : ARM::STRi12;
Chad Rosier64ac91b2011-12-14 17:32:02 +00001156 } else {
1157 StrOpc = ARM::VSTRS;
Chad Rosier9eff1e32011-12-03 02:21:57 +00001158 }
Eric Christopher56d2b722010-09-02 23:43:26 +00001159 break;
1160 case MVT::f64:
1161 if (!Subtarget->hasVFP2()) return false;
Chad Rosiered42c5f2011-12-06 01:44:17 +00001162 // FIXME: Unaligned stores need special handling. Doublewords require
1163 // word-alignment.
Chad Rosier404ed3c2011-12-14 17:26:05 +00001164 if (Alignment && Alignment < 4)
Chad Rosier9eff1e32011-12-03 02:21:57 +00001165 return false;
Chad Rosier404ed3c2011-12-14 17:26:05 +00001166
Eric Christopher56d2b722010-09-02 23:43:26 +00001167 StrOpc = ARM::VSTRD;
1168 break;
Eric Christopher318b6ee2010-09-02 00:53:56 +00001169 }
Eric Christopher564857f2010-12-01 01:40:24 +00001170 // Simplify this down to something we can handle.
Chad Rosierb29b9502011-11-13 02:23:59 +00001171 ARMSimplifyAddress(Addr, VT, useAM3);
Jim Grosbach6b156392010-10-27 21:39:08 +00001172
Eric Christopher564857f2010-12-01 01:40:24 +00001173 // Create the base instruction, then add the operands.
1174 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1175 TII.get(StrOpc))
Chad Rosier3bdb3c92011-11-17 01:16:53 +00001176 .addReg(SrcReg);
Chad Rosierb29b9502011-11-13 02:23:59 +00001177 AddLoadStoreOperands(VT, Addr, MIB, MachineMemOperand::MOStore, useAM3);
Eric Christopher318b6ee2010-09-02 00:53:56 +00001178 return true;
1179}
1180
Eric Christopher43b62be2010-09-27 06:02:23 +00001181bool ARMFastISel::SelectStore(const Instruction *I) {
Eric Christopher318b6ee2010-09-02 00:53:56 +00001182 Value *Op0 = I->getOperand(0);
1183 unsigned SrcReg = 0;
1184
Eli Friedman4136d232011-09-02 22:33:24 +00001185 // Atomic stores need special handling.
1186 if (cast<StoreInst>(I)->isAtomic())
1187 return false;
1188
Eric Christopher564857f2010-12-01 01:40:24 +00001189 // Verify we have a legal type before going any further.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001190 MVT VT;
Eric Christopher318b6ee2010-09-02 00:53:56 +00001191 if (!isLoadTypeLegal(I->getOperand(0)->getType(), VT))
Eric Christopher543cf052010-09-01 22:16:27 +00001192 return false;
Eric Christopher318b6ee2010-09-02 00:53:56 +00001193
Eric Christopher1b61ef42010-09-02 01:48:11 +00001194 // Get the value to be stored into a register.
1195 SrcReg = getRegForValue(Op0);
Eric Christopher564857f2010-12-01 01:40:24 +00001196 if (SrcReg == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001197
Eric Christopher564857f2010-12-01 01:40:24 +00001198 // See if we can handle this address.
Eric Christopher0d581222010-11-19 22:30:02 +00001199 Address Addr;
Eric Christopher0d581222010-11-19 22:30:02 +00001200 if (!ARMComputeAddress(I->getOperand(1), Addr))
Eric Christopher318b6ee2010-09-02 00:53:56 +00001201 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001202
Chad Rosier9eff1e32011-12-03 02:21:57 +00001203 if (!ARMEmitStore(VT, SrcReg, Addr, cast<StoreInst>(I)->getAlignment()))
1204 return false;
Eric Christophera5b1e682010-09-17 22:28:18 +00001205 return true;
1206}
1207
1208static ARMCC::CondCodes getComparePred(CmpInst::Predicate Pred) {
1209 switch (Pred) {
1210 // Needs two compares...
1211 case CmpInst::FCMP_ONE:
Eric Christopherdccd2c32010-10-11 08:38:55 +00001212 case CmpInst::FCMP_UEQ:
Eric Christophera5b1e682010-09-17 22:28:18 +00001213 default:
Eric Christopher4053e632010-11-02 01:24:49 +00001214 // AL is our "false" for now. The other two need more compares.
Eric Christophera5b1e682010-09-17 22:28:18 +00001215 return ARMCC::AL;
1216 case CmpInst::ICMP_EQ:
1217 case CmpInst::FCMP_OEQ:
1218 return ARMCC::EQ;
1219 case CmpInst::ICMP_SGT:
1220 case CmpInst::FCMP_OGT:
1221 return ARMCC::GT;
1222 case CmpInst::ICMP_SGE:
1223 case CmpInst::FCMP_OGE:
1224 return ARMCC::GE;
1225 case CmpInst::ICMP_UGT:
1226 case CmpInst::FCMP_UGT:
1227 return ARMCC::HI;
1228 case CmpInst::FCMP_OLT:
1229 return ARMCC::MI;
1230 case CmpInst::ICMP_ULE:
1231 case CmpInst::FCMP_OLE:
1232 return ARMCC::LS;
1233 case CmpInst::FCMP_ORD:
1234 return ARMCC::VC;
1235 case CmpInst::FCMP_UNO:
1236 return ARMCC::VS;
1237 case CmpInst::FCMP_UGE:
1238 return ARMCC::PL;
1239 case CmpInst::ICMP_SLT:
1240 case CmpInst::FCMP_ULT:
Eric Christopherdccd2c32010-10-11 08:38:55 +00001241 return ARMCC::LT;
Eric Christophera5b1e682010-09-17 22:28:18 +00001242 case CmpInst::ICMP_SLE:
1243 case CmpInst::FCMP_ULE:
1244 return ARMCC::LE;
1245 case CmpInst::FCMP_UNE:
1246 case CmpInst::ICMP_NE:
1247 return ARMCC::NE;
1248 case CmpInst::ICMP_UGE:
1249 return ARMCC::HS;
1250 case CmpInst::ICMP_ULT:
1251 return ARMCC::LO;
1252 }
Eric Christopher543cf052010-09-01 22:16:27 +00001253}
1254
Eric Christopher43b62be2010-09-27 06:02:23 +00001255bool ARMFastISel::SelectBranch(const Instruction *I) {
Eric Christophere5734102010-09-03 00:35:47 +00001256 const BranchInst *BI = cast<BranchInst>(I);
1257 MachineBasicBlock *TBB = FuncInfo.MBBMap[BI->getSuccessor(0)];
1258 MachineBasicBlock *FBB = FuncInfo.MBBMap[BI->getSuccessor(1)];
Eric Christopherac1a19e2010-09-09 01:06:51 +00001259
Eric Christophere5734102010-09-03 00:35:47 +00001260 // Simple branch support.
Jim Grosbach16cb3762010-11-09 19:22:26 +00001261
Eric Christopher0e6233b2010-10-29 21:08:19 +00001262 // If we can, avoid recomputing the compare - redoing it could lead to wonky
1263 // behavior.
Eric Christopher0e6233b2010-10-29 21:08:19 +00001264 if (const CmpInst *CI = dyn_cast<CmpInst>(BI->getCondition())) {
Chad Rosier75698f32011-10-26 23:17:28 +00001265 if (CI->hasOneUse() && (CI->getParent() == I->getParent())) {
Eric Christopher0e6233b2010-10-29 21:08:19 +00001266
1267 // Get the compare predicate.
Eric Christopher632ae892011-04-29 21:56:31 +00001268 // Try to take advantage of fallthrough opportunities.
1269 CmpInst::Predicate Predicate = CI->getPredicate();
1270 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
1271 std::swap(TBB, FBB);
1272 Predicate = CmpInst::getInversePredicate(Predicate);
1273 }
1274
1275 ARMCC::CondCodes ARMPred = getComparePred(Predicate);
Eric Christopher0e6233b2010-10-29 21:08:19 +00001276
1277 // We may not handle every CC for now.
1278 if (ARMPred == ARMCC::AL) return false;
1279
Chad Rosier75698f32011-10-26 23:17:28 +00001280 // Emit the compare.
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001281 if (!ARMEmitCmp(CI->getOperand(0), CI->getOperand(1), CI->isUnsigned()))
Chad Rosier75698f32011-10-26 23:17:28 +00001282 return false;
Jim Grosbach16cb3762010-11-09 19:22:26 +00001283
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001284 unsigned BrOpc = isThumb2 ? ARM::t2Bcc : ARM::Bcc;
Eric Christopher0e6233b2010-10-29 21:08:19 +00001285 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(BrOpc))
1286 .addMBB(TBB).addImm(ARMPred).addReg(ARM::CPSR);
1287 FastEmitBranch(FBB, DL);
1288 FuncInfo.MBB->addSuccessor(TBB);
1289 return true;
1290 }
Eric Christopherbcf26ae2011-04-29 20:02:39 +00001291 } else if (TruncInst *TI = dyn_cast<TruncInst>(BI->getCondition())) {
1292 MVT SourceVT;
1293 if (TI->hasOneUse() && TI->getParent() == I->getParent() &&
Eli Friedman76927d732011-05-25 23:49:02 +00001294 (isLoadTypeLegal(TI->getOperand(0)->getType(), SourceVT))) {
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001295 unsigned TstOpc = isThumb2 ? ARM::t2TSTri : ARM::TSTri;
Eric Christopherbcf26ae2011-04-29 20:02:39 +00001296 unsigned OpReg = getRegForValue(TI->getOperand(0));
1297 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1298 TII.get(TstOpc))
1299 .addReg(OpReg).addImm(1));
1300
1301 unsigned CCMode = ARMCC::NE;
1302 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
1303 std::swap(TBB, FBB);
1304 CCMode = ARMCC::EQ;
1305 }
1306
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001307 unsigned BrOpc = isThumb2 ? ARM::t2Bcc : ARM::Bcc;
Eric Christopherbcf26ae2011-04-29 20:02:39 +00001308 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(BrOpc))
1309 .addMBB(TBB).addImm(CCMode).addReg(ARM::CPSR);
1310
1311 FastEmitBranch(FBB, DL);
1312 FuncInfo.MBB->addSuccessor(TBB);
1313 return true;
1314 }
Chad Rosier6d64b3a2011-10-27 00:21:16 +00001315 } else if (const ConstantInt *CI =
1316 dyn_cast<ConstantInt>(BI->getCondition())) {
1317 uint64_t Imm = CI->getZExtValue();
1318 MachineBasicBlock *Target = (Imm == 0) ? FBB : TBB;
1319 FastEmitBranch(Target, DL);
1320 return true;
Eric Christopher0e6233b2010-10-29 21:08:19 +00001321 }
Jim Grosbach16cb3762010-11-09 19:22:26 +00001322
Eric Christopher0e6233b2010-10-29 21:08:19 +00001323 unsigned CmpReg = getRegForValue(BI->getCondition());
1324 if (CmpReg == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001325
Stuart Hastingsc5eecbc2011-04-16 03:31:26 +00001326 // We've been divorced from our compare! Our block was split, and
1327 // now our compare lives in a predecessor block. We musn't
1328 // re-compare here, as the children of the compare aren't guaranteed
1329 // live across the block boundary (we *could* check for this).
1330 // Regardless, the compare has been done in the predecessor block,
1331 // and it left a value for us in a virtual register. Ergo, we test
1332 // the one-bit value left in the virtual register.
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001333 unsigned TstOpc = isThumb2 ? ARM::t2TSTri : ARM::TSTri;
Stuart Hastingsc5eecbc2011-04-16 03:31:26 +00001334 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TstOpc))
1335 .addReg(CmpReg).addImm(1));
Eric Christopherdccd2c32010-10-11 08:38:55 +00001336
Eric Christopher7a20a372011-04-28 16:52:09 +00001337 unsigned CCMode = ARMCC::NE;
1338 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
1339 std::swap(TBB, FBB);
1340 CCMode = ARMCC::EQ;
1341 }
1342
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001343 unsigned BrOpc = isThumb2 ? ARM::t2Bcc : ARM::Bcc;
Eric Christophere5734102010-09-03 00:35:47 +00001344 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(BrOpc))
Eric Christopher7a20a372011-04-28 16:52:09 +00001345 .addMBB(TBB).addImm(CCMode).addReg(ARM::CPSR);
Eric Christophere5734102010-09-03 00:35:47 +00001346 FastEmitBranch(FBB, DL);
1347 FuncInfo.MBB->addSuccessor(TBB);
Eric Christopherdccd2c32010-10-11 08:38:55 +00001348 return true;
Eric Christophere5734102010-09-03 00:35:47 +00001349}
1350
Chad Rosier60c8fa62012-02-07 23:56:08 +00001351bool ARMFastISel::SelectIndirectBr(const Instruction *I) {
1352 unsigned AddrReg = getRegForValue(I->getOperand(0));
1353 if (AddrReg == 0) return false;
1354
1355 unsigned Opc = isThumb2 ? ARM::tBRIND : ARM::BX;
1356 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc))
1357 .addReg(AddrReg));
Jush Luefc967e2012-06-14 06:08:19 +00001358 return true;
Chad Rosier60c8fa62012-02-07 23:56:08 +00001359}
1360
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001361bool ARMFastISel::ARMEmitCmp(const Value *Src1Value, const Value *Src2Value,
1362 bool isZExt) {
Chad Rosierade62002011-10-26 23:25:44 +00001363 Type *Ty = Src1Value->getType();
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001364 EVT SrcVT = TLI.getValueType(Ty, true);
1365 if (!SrcVT.isSimple()) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001366
Chad Rosierade62002011-10-26 23:25:44 +00001367 bool isFloat = (Ty->isFloatTy() || Ty->isDoubleTy());
1368 if (isFloat && !Subtarget->hasVFP2())
Eric Christopherd43393a2010-09-08 23:13:45 +00001369 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001370
Chad Rosier2f2fe412011-11-09 03:22:02 +00001371 // Check to see if the 2nd operand is a constant that we can encode directly
1372 // in the compare.
Chad Rosier1c47de82011-11-11 06:27:41 +00001373 int Imm = 0;
1374 bool UseImm = false;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001375 bool isNegativeImm = false;
Chad Rosierf56c60b2011-11-16 00:32:20 +00001376 // FIXME: At -O0 we don't have anything that canonicalizes operand order.
1377 // Thus, Src1Value may be a ConstantInt, but we're missing it.
Chad Rosier2f2fe412011-11-09 03:22:02 +00001378 if (const ConstantInt *ConstInt = dyn_cast<ConstantInt>(Src2Value)) {
1379 if (SrcVT == MVT::i32 || SrcVT == MVT::i16 || SrcVT == MVT::i8 ||
1380 SrcVT == MVT::i1) {
1381 const APInt &CIVal = ConstInt->getValue();
Chad Rosier1c47de82011-11-11 06:27:41 +00001382 Imm = (isZExt) ? (int)CIVal.getZExtValue() : (int)CIVal.getSExtValue();
Chad Rosier0ac754f2012-03-15 22:54:20 +00001383 // For INT_MIN/LONG_MIN (i.e., 0x80000000) we need to use a cmp, rather
1384 // then a cmn, because there is no way to represent 2147483648 as a
1385 // signed 32-bit int.
1386 if (Imm < 0 && Imm != (int)0x80000000) {
1387 isNegativeImm = true;
1388 Imm = -Imm;
Chad Rosier6cba97c2011-11-10 01:30:39 +00001389 }
Chad Rosier0ac754f2012-03-15 22:54:20 +00001390 UseImm = isThumb2 ? (ARM_AM::getT2SOImmVal(Imm) != -1) :
1391 (ARM_AM::getSOImmVal(Imm) != -1);
Chad Rosier2f2fe412011-11-09 03:22:02 +00001392 }
1393 } else if (const ConstantFP *ConstFP = dyn_cast<ConstantFP>(Src2Value)) {
1394 if (SrcVT == MVT::f32 || SrcVT == MVT::f64)
1395 if (ConstFP->isZero() && !ConstFP->isNegative())
Chad Rosier1c47de82011-11-11 06:27:41 +00001396 UseImm = true;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001397 }
1398
Eric Christopherd43393a2010-09-08 23:13:45 +00001399 unsigned CmpOpc;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001400 bool isICmp = true;
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001401 bool needsExt = false;
1402 switch (SrcVT.getSimpleVT().SimpleTy) {
Eric Christopherd43393a2010-09-08 23:13:45 +00001403 default: return false;
1404 // TODO: Verify compares.
1405 case MVT::f32:
Chad Rosier2f2fe412011-11-09 03:22:02 +00001406 isICmp = false;
Chad Rosier1c47de82011-11-11 06:27:41 +00001407 CmpOpc = UseImm ? ARM::VCMPEZS : ARM::VCMPES;
Eric Christopherd43393a2010-09-08 23:13:45 +00001408 break;
1409 case MVT::f64:
Chad Rosier2f2fe412011-11-09 03:22:02 +00001410 isICmp = false;
Chad Rosier1c47de82011-11-11 06:27:41 +00001411 CmpOpc = UseImm ? ARM::VCMPEZD : ARM::VCMPED;
Eric Christopherd43393a2010-09-08 23:13:45 +00001412 break;
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001413 case MVT::i1:
1414 case MVT::i8:
1415 case MVT::i16:
1416 needsExt = true;
1417 // Intentional fall-through.
Eric Christopherd43393a2010-09-08 23:13:45 +00001418 case MVT::i32:
Chad Rosier2f2fe412011-11-09 03:22:02 +00001419 if (isThumb2) {
Chad Rosier1c47de82011-11-11 06:27:41 +00001420 if (!UseImm)
Chad Rosier2f2fe412011-11-09 03:22:02 +00001421 CmpOpc = ARM::t2CMPrr;
1422 else
Bill Wendlingad5c8802012-06-11 08:07:26 +00001423 CmpOpc = isNegativeImm ? ARM::t2CMNri : ARM::t2CMPri;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001424 } else {
Chad Rosier1c47de82011-11-11 06:27:41 +00001425 if (!UseImm)
Chad Rosier2f2fe412011-11-09 03:22:02 +00001426 CmpOpc = ARM::CMPrr;
1427 else
Bill Wendlingad5c8802012-06-11 08:07:26 +00001428 CmpOpc = isNegativeImm ? ARM::CMNri : ARM::CMPri;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001429 }
Eric Christopherd43393a2010-09-08 23:13:45 +00001430 break;
1431 }
1432
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001433 unsigned SrcReg1 = getRegForValue(Src1Value);
1434 if (SrcReg1 == 0) return false;
Chad Rosier530f7ce2011-10-26 22:47:55 +00001435
Duncan Sands4c0c5452011-11-28 10:31:27 +00001436 unsigned SrcReg2 = 0;
Chad Rosier1c47de82011-11-11 06:27:41 +00001437 if (!UseImm) {
Chad Rosier2f2fe412011-11-09 03:22:02 +00001438 SrcReg2 = getRegForValue(Src2Value);
1439 if (SrcReg2 == 0) return false;
1440 }
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001441
1442 // We have i1, i8, or i16, we need to either zero extend or sign extend.
1443 if (needsExt) {
Chad Rosiera69feb02012-02-16 22:45:33 +00001444 SrcReg1 = ARMEmitIntExt(SrcVT, SrcReg1, MVT::i32, isZExt);
1445 if (SrcReg1 == 0) return false;
Chad Rosier1c47de82011-11-11 06:27:41 +00001446 if (!UseImm) {
Chad Rosiera69feb02012-02-16 22:45:33 +00001447 SrcReg2 = ARMEmitIntExt(SrcVT, SrcReg2, MVT::i32, isZExt);
1448 if (SrcReg2 == 0) return false;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001449 }
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001450 }
Chad Rosier530f7ce2011-10-26 22:47:55 +00001451
Chad Rosier1c47de82011-11-11 06:27:41 +00001452 if (!UseImm) {
Chad Rosier2f2fe412011-11-09 03:22:02 +00001453 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1454 TII.get(CmpOpc))
1455 .addReg(SrcReg1).addReg(SrcReg2));
1456 } else {
1457 MachineInstrBuilder MIB;
1458 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(CmpOpc))
1459 .addReg(SrcReg1);
1460
1461 // Only add immediate for icmp as the immediate for fcmp is an implicit 0.0.
1462 if (isICmp)
Chad Rosier1c47de82011-11-11 06:27:41 +00001463 MIB.addImm(Imm);
Chad Rosier2f2fe412011-11-09 03:22:02 +00001464 AddOptionalDefs(MIB);
1465 }
Chad Rosierade62002011-10-26 23:25:44 +00001466
1467 // For floating point we need to move the result to a comparison register
1468 // that we can then use for branches.
1469 if (Ty->isFloatTy() || Ty->isDoubleTy())
1470 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1471 TII.get(ARM::FMSTAT)));
Chad Rosier530f7ce2011-10-26 22:47:55 +00001472 return true;
1473}
1474
1475bool ARMFastISel::SelectCmp(const Instruction *I) {
1476 const CmpInst *CI = cast<CmpInst>(I);
1477
Eric Christopher229207a2010-09-29 01:14:47 +00001478 // Get the compare predicate.
1479 ARMCC::CondCodes ARMPred = getComparePred(CI->getPredicate());
Eric Christopherdccd2c32010-10-11 08:38:55 +00001480
Eric Christopher229207a2010-09-29 01:14:47 +00001481 // We may not handle every CC for now.
1482 if (ARMPred == ARMCC::AL) return false;
1483
Chad Rosier530f7ce2011-10-26 22:47:55 +00001484 // Emit the compare.
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001485 if (!ARMEmitCmp(CI->getOperand(0), CI->getOperand(1), CI->isUnsigned()))
Chad Rosier530f7ce2011-10-26 22:47:55 +00001486 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001487
Eric Christopher229207a2010-09-29 01:14:47 +00001488 // Now set a register based on the comparison. Explicitly set the predicates
1489 // here.
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001490 unsigned MovCCOpc = isThumb2 ? ARM::t2MOVCCi : ARM::MOVCCi;
Craig Topper420761a2012-04-20 07:30:17 +00001491 const TargetRegisterClass *RC = isThumb2 ?
1492 (const TargetRegisterClass*)&ARM::rGPRRegClass :
1493 (const TargetRegisterClass*)&ARM::GPRRegClass;
Eric Christopher5d18d922010-10-07 05:39:19 +00001494 unsigned DestReg = createResultReg(RC);
Chad Rosierade62002011-10-26 23:25:44 +00001495 Constant *Zero = ConstantInt::get(Type::getInt32Ty(*Context), 0);
Eric Christopher229207a2010-09-29 01:14:47 +00001496 unsigned ZeroReg = TargetMaterializeConstant(Zero);
Chad Rosier44c98b72012-03-07 20:59:26 +00001497 // ARMEmitCmp emits a FMSTAT when necessary, so it's always safe to use CPSR.
Eric Christopher229207a2010-09-29 01:14:47 +00001498 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(MovCCOpc), DestReg)
1499 .addReg(ZeroReg).addImm(1)
Chad Rosier44c98b72012-03-07 20:59:26 +00001500 .addImm(ARMPred).addReg(ARM::CPSR);
Eric Christopher229207a2010-09-29 01:14:47 +00001501
Eric Christophera5b1e682010-09-17 22:28:18 +00001502 UpdateValueMap(I, DestReg);
Eric Christopherd43393a2010-09-08 23:13:45 +00001503 return true;
1504}
1505
Eric Christopher43b62be2010-09-27 06:02:23 +00001506bool ARMFastISel::SelectFPExt(const Instruction *I) {
Eric Christopher46203602010-09-09 00:26:48 +00001507 // Make sure we have VFP and that we're extending float to double.
1508 if (!Subtarget->hasVFP2()) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001509
Eric Christopher46203602010-09-09 00:26:48 +00001510 Value *V = I->getOperand(0);
1511 if (!I->getType()->isDoubleTy() ||
1512 !V->getType()->isFloatTy()) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001513
Eric Christopher46203602010-09-09 00:26:48 +00001514 unsigned Op = getRegForValue(V);
1515 if (Op == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001516
Craig Topper420761a2012-04-20 07:30:17 +00001517 unsigned Result = createResultReg(&ARM::DPRRegClass);
Eric Christopherac1a19e2010-09-09 01:06:51 +00001518 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopheref2fdd22010-09-09 20:36:19 +00001519 TII.get(ARM::VCVTDS), Result)
Eric Christopherce07b542010-09-09 20:26:31 +00001520 .addReg(Op));
1521 UpdateValueMap(I, Result);
1522 return true;
1523}
1524
Eric Christopher43b62be2010-09-27 06:02:23 +00001525bool ARMFastISel::SelectFPTrunc(const Instruction *I) {
Eric Christopherce07b542010-09-09 20:26:31 +00001526 // Make sure we have VFP and that we're truncating double to float.
1527 if (!Subtarget->hasVFP2()) return false;
1528
1529 Value *V = I->getOperand(0);
Eric Christopher022b7fb2010-10-05 23:13:24 +00001530 if (!(I->getType()->isFloatTy() &&
1531 V->getType()->isDoubleTy())) return false;
Eric Christopherce07b542010-09-09 20:26:31 +00001532
1533 unsigned Op = getRegForValue(V);
1534 if (Op == 0) return false;
1535
Craig Topper420761a2012-04-20 07:30:17 +00001536 unsigned Result = createResultReg(&ARM::SPRRegClass);
Eric Christopherce07b542010-09-09 20:26:31 +00001537 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopheref2fdd22010-09-09 20:36:19 +00001538 TII.get(ARM::VCVTSD), Result)
Eric Christopher46203602010-09-09 00:26:48 +00001539 .addReg(Op));
1540 UpdateValueMap(I, Result);
1541 return true;
1542}
1543
Chad Rosierae46a332012-02-03 21:14:11 +00001544bool ARMFastISel::SelectIToFP(const Instruction *I, bool isSigned) {
Eric Christopher9a040492010-09-09 18:54:59 +00001545 // Make sure we have VFP.
1546 if (!Subtarget->hasVFP2()) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001547
Duncan Sands1440e8b2010-11-03 11:35:31 +00001548 MVT DstVT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001549 Type *Ty = I->getType();
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001550 if (!isTypeLegal(Ty, DstVT))
Eric Christopher9a040492010-09-09 18:54:59 +00001551 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001552
Chad Rosier463fe242011-11-03 02:04:59 +00001553 Value *Src = I->getOperand(0);
1554 EVT SrcVT = TLI.getValueType(Src->getType(), true);
1555 if (SrcVT != MVT::i32 && SrcVT != MVT::i16 && SrcVT != MVT::i8)
Eli Friedman783c6642011-05-25 19:09:45 +00001556 return false;
1557
Chad Rosier463fe242011-11-03 02:04:59 +00001558 unsigned SrcReg = getRegForValue(Src);
1559 if (SrcReg == 0) return false;
1560
1561 // Handle sign-extension.
1562 if (SrcVT == MVT::i16 || SrcVT == MVT::i8) {
1563 EVT DestVT = MVT::i32;
Chad Rosiera69feb02012-02-16 22:45:33 +00001564 SrcReg = ARMEmitIntExt(SrcVT, SrcReg, DestVT,
Chad Rosierae46a332012-02-03 21:14:11 +00001565 /*isZExt*/!isSigned);
Chad Rosiera69feb02012-02-16 22:45:33 +00001566 if (SrcReg == 0) return false;
Chad Rosier463fe242011-11-03 02:04:59 +00001567 }
Eric Christopherdccd2c32010-10-11 08:38:55 +00001568
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001569 // The conversion routine works on fp-reg to fp-reg and the operand above
1570 // was an integer, move it to the fp registers if possible.
Chad Rosier463fe242011-11-03 02:04:59 +00001571 unsigned FP = ARMMoveToFPReg(MVT::f32, SrcReg);
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001572 if (FP == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001573
Eric Christopher9a040492010-09-09 18:54:59 +00001574 unsigned Opc;
Chad Rosierae46a332012-02-03 21:14:11 +00001575 if (Ty->isFloatTy()) Opc = isSigned ? ARM::VSITOS : ARM::VUITOS;
1576 else if (Ty->isDoubleTy()) Opc = isSigned ? ARM::VSITOD : ARM::VUITOD;
Chad Rosierdd1e7512011-08-31 23:49:05 +00001577 else return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001578
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001579 unsigned ResultReg = createResultReg(TLI.getRegClassFor(DstVT));
Eric Christopher9a040492010-09-09 18:54:59 +00001580 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
1581 ResultReg)
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001582 .addReg(FP));
Eric Christopherce07b542010-09-09 20:26:31 +00001583 UpdateValueMap(I, ResultReg);
Eric Christopher9a040492010-09-09 18:54:59 +00001584 return true;
1585}
1586
Chad Rosierae46a332012-02-03 21:14:11 +00001587bool ARMFastISel::SelectFPToI(const Instruction *I, bool isSigned) {
Eric Christopher9a040492010-09-09 18:54:59 +00001588 // Make sure we have VFP.
1589 if (!Subtarget->hasVFP2()) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001590
Duncan Sands1440e8b2010-11-03 11:35:31 +00001591 MVT DstVT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001592 Type *RetTy = I->getType();
Eric Christopher920a2082010-09-10 00:35:09 +00001593 if (!isTypeLegal(RetTy, DstVT))
Eric Christopher9a040492010-09-09 18:54:59 +00001594 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001595
Eric Christopher9a040492010-09-09 18:54:59 +00001596 unsigned Op = getRegForValue(I->getOperand(0));
1597 if (Op == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001598
Eric Christopher9a040492010-09-09 18:54:59 +00001599 unsigned Opc;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001600 Type *OpTy = I->getOperand(0)->getType();
Chad Rosierae46a332012-02-03 21:14:11 +00001601 if (OpTy->isFloatTy()) Opc = isSigned ? ARM::VTOSIZS : ARM::VTOUIZS;
1602 else if (OpTy->isDoubleTy()) Opc = isSigned ? ARM::VTOSIZD : ARM::VTOUIZD;
Chad Rosierdd1e7512011-08-31 23:49:05 +00001603 else return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001604
Chad Rosieree8901c2012-02-03 20:27:51 +00001605 // f64->s32/u32 or f32->s32/u32 both need an intermediate f32 reg.
Eric Christopher022b7fb2010-10-05 23:13:24 +00001606 unsigned ResultReg = createResultReg(TLI.getRegClassFor(MVT::f32));
Eric Christopher9a040492010-09-09 18:54:59 +00001607 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
1608 ResultReg)
1609 .addReg(Op));
Eric Christopherdccd2c32010-10-11 08:38:55 +00001610
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001611 // This result needs to be in an integer register, but the conversion only
1612 // takes place in fp-regs.
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001613 unsigned IntReg = ARMMoveToIntReg(DstVT, ResultReg);
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001614 if (IntReg == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001615
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001616 UpdateValueMap(I, IntReg);
Eric Christopher9a040492010-09-09 18:54:59 +00001617 return true;
1618}
1619
Eric Christopher3bbd3962010-10-11 08:27:59 +00001620bool ARMFastISel::SelectSelect(const Instruction *I) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00001621 MVT VT;
1622 if (!isTypeLegal(I->getType(), VT))
Eric Christopher3bbd3962010-10-11 08:27:59 +00001623 return false;
1624
1625 // Things need to be register sized for register moves.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001626 if (VT != MVT::i32) return false;
Eric Christopher3bbd3962010-10-11 08:27:59 +00001627 const TargetRegisterClass *RC = TLI.getRegClassFor(VT);
1628
1629 unsigned CondReg = getRegForValue(I->getOperand(0));
1630 if (CondReg == 0) return false;
1631 unsigned Op1Reg = getRegForValue(I->getOperand(1));
1632 if (Op1Reg == 0) return false;
Eric Christopher3bbd3962010-10-11 08:27:59 +00001633
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001634 // Check to see if we can use an immediate in the conditional move.
1635 int Imm = 0;
1636 bool UseImm = false;
1637 bool isNegativeImm = false;
1638 if (const ConstantInt *ConstInt = dyn_cast<ConstantInt>(I->getOperand(2))) {
1639 assert (VT == MVT::i32 && "Expecting an i32.");
1640 Imm = (int)ConstInt->getValue().getZExtValue();
1641 if (Imm < 0) {
1642 isNegativeImm = true;
1643 Imm = ~Imm;
1644 }
1645 UseImm = isThumb2 ? (ARM_AM::getT2SOImmVal(Imm) != -1) :
1646 (ARM_AM::getSOImmVal(Imm) != -1);
1647 }
1648
Duncan Sands4c0c5452011-11-28 10:31:27 +00001649 unsigned Op2Reg = 0;
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001650 if (!UseImm) {
1651 Op2Reg = getRegForValue(I->getOperand(2));
1652 if (Op2Reg == 0) return false;
1653 }
1654
1655 unsigned CmpOpc = isThumb2 ? ARM::t2CMPri : ARM::CMPri;
Eric Christopher3bbd3962010-10-11 08:27:59 +00001656 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(CmpOpc))
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001657 .addReg(CondReg).addImm(0));
1658
1659 unsigned MovCCOpc;
1660 if (!UseImm) {
1661 MovCCOpc = isThumb2 ? ARM::t2MOVCCr : ARM::MOVCCr;
1662 } else {
1663 if (!isNegativeImm) {
1664 MovCCOpc = isThumb2 ? ARM::t2MOVCCi : ARM::MOVCCi;
1665 } else {
1666 MovCCOpc = isThumb2 ? ARM::t2MVNCCi : ARM::MVNCCi;
1667 }
1668 }
Eric Christopher3bbd3962010-10-11 08:27:59 +00001669 unsigned ResultReg = createResultReg(RC);
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001670 if (!UseImm)
1671 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(MovCCOpc), ResultReg)
1672 .addReg(Op2Reg).addReg(Op1Reg).addImm(ARMCC::NE).addReg(ARM::CPSR);
1673 else
1674 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(MovCCOpc), ResultReg)
1675 .addReg(Op1Reg).addImm(Imm).addImm(ARMCC::EQ).addReg(ARM::CPSR);
Eric Christopher3bbd3962010-10-11 08:27:59 +00001676 UpdateValueMap(I, ResultReg);
1677 return true;
1678}
1679
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001680bool ARMFastISel::SelectDiv(const Instruction *I, bool isSigned) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00001681 MVT VT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001682 Type *Ty = I->getType();
Eric Christopher08637852010-09-30 22:34:19 +00001683 if (!isTypeLegal(Ty, VT))
1684 return false;
1685
1686 // If we have integer div support we should have selected this automagically.
1687 // In case we have a real miss go ahead and return false and we'll pick
1688 // it up later.
Eric Christopherdccd2c32010-10-11 08:38:55 +00001689 if (Subtarget->hasDivide()) return false;
1690
Eric Christopher08637852010-09-30 22:34:19 +00001691 // Otherwise emit a libcall.
1692 RTLIB::Libcall LC = RTLIB::UNKNOWN_LIBCALL;
Eric Christopher7bdc4de2010-10-11 08:31:54 +00001693 if (VT == MVT::i8)
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001694 LC = isSigned ? RTLIB::SDIV_I8 : RTLIB::UDIV_I8;
Eric Christopher7bdc4de2010-10-11 08:31:54 +00001695 else if (VT == MVT::i16)
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001696 LC = isSigned ? RTLIB::SDIV_I16 : RTLIB::UDIV_I16;
Eric Christopher08637852010-09-30 22:34:19 +00001697 else if (VT == MVT::i32)
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001698 LC = isSigned ? RTLIB::SDIV_I32 : RTLIB::UDIV_I32;
Eric Christopher08637852010-09-30 22:34:19 +00001699 else if (VT == MVT::i64)
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001700 LC = isSigned ? RTLIB::SDIV_I64 : RTLIB::UDIV_I64;
Eric Christopher08637852010-09-30 22:34:19 +00001701 else if (VT == MVT::i128)
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001702 LC = isSigned ? RTLIB::SDIV_I128 : RTLIB::UDIV_I128;
Eric Christopher08637852010-09-30 22:34:19 +00001703 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unsupported SDIV!");
Eric Christopherdccd2c32010-10-11 08:38:55 +00001704
Eric Christopher08637852010-09-30 22:34:19 +00001705 return ARMEmitLibcall(I, LC);
1706}
1707
Chad Rosier769422f2012-02-03 21:23:45 +00001708bool ARMFastISel::SelectRem(const Instruction *I, bool isSigned) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00001709 MVT VT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001710 Type *Ty = I->getType();
Eric Christopher6a880d62010-10-11 08:37:26 +00001711 if (!isTypeLegal(Ty, VT))
1712 return false;
1713
1714 RTLIB::Libcall LC = RTLIB::UNKNOWN_LIBCALL;
1715 if (VT == MVT::i8)
Chad Rosier769422f2012-02-03 21:23:45 +00001716 LC = isSigned ? RTLIB::SREM_I8 : RTLIB::UREM_I8;
Eric Christopher6a880d62010-10-11 08:37:26 +00001717 else if (VT == MVT::i16)
Chad Rosier769422f2012-02-03 21:23:45 +00001718 LC = isSigned ? RTLIB::SREM_I16 : RTLIB::UREM_I16;
Eric Christopher6a880d62010-10-11 08:37:26 +00001719 else if (VT == MVT::i32)
Chad Rosier769422f2012-02-03 21:23:45 +00001720 LC = isSigned ? RTLIB::SREM_I32 : RTLIB::UREM_I32;
Eric Christopher6a880d62010-10-11 08:37:26 +00001721 else if (VT == MVT::i64)
Chad Rosier769422f2012-02-03 21:23:45 +00001722 LC = isSigned ? RTLIB::SREM_I64 : RTLIB::UREM_I64;
Eric Christopher6a880d62010-10-11 08:37:26 +00001723 else if (VT == MVT::i128)
Chad Rosier769422f2012-02-03 21:23:45 +00001724 LC = isSigned ? RTLIB::SREM_I128 : RTLIB::UREM_I128;
Eric Christophera1640d92010-10-11 08:40:05 +00001725 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unsupported SREM!");
Eric Christopher2896df82010-10-15 18:02:07 +00001726
Eric Christopher6a880d62010-10-11 08:37:26 +00001727 return ARMEmitLibcall(I, LC);
1728}
1729
Chad Rosier3901c3e2012-02-06 23:50:07 +00001730bool ARMFastISel::SelectBinaryIntOp(const Instruction *I, unsigned ISDOpcode) {
Chad Rosier3901c3e2012-02-06 23:50:07 +00001731 EVT DestVT = TLI.getValueType(I->getType(), true);
1732
1733 // We can get here in the case when we have a binary operation on a non-legal
1734 // type and the target independent selector doesn't know how to handle it.
1735 if (DestVT != MVT::i16 && DestVT != MVT::i8 && DestVT != MVT::i1)
1736 return false;
Jush Luefc967e2012-06-14 06:08:19 +00001737
Chad Rosier6fde8752012-02-08 02:29:21 +00001738 unsigned Opc;
1739 switch (ISDOpcode) {
1740 default: return false;
1741 case ISD::ADD:
1742 Opc = isThumb2 ? ARM::t2ADDrr : ARM::ADDrr;
1743 break;
1744 case ISD::OR:
1745 Opc = isThumb2 ? ARM::t2ORRrr : ARM::ORRrr;
1746 break;
Chad Rosier743e1992012-02-08 02:45:44 +00001747 case ISD::SUB:
1748 Opc = isThumb2 ? ARM::t2SUBrr : ARM::SUBrr;
1749 break;
Chad Rosier6fde8752012-02-08 02:29:21 +00001750 }
1751
Chad Rosier3901c3e2012-02-06 23:50:07 +00001752 unsigned SrcReg1 = getRegForValue(I->getOperand(0));
1753 if (SrcReg1 == 0) return false;
1754
1755 // TODO: Often the 2nd operand is an immediate, which can be encoded directly
1756 // in the instruction, rather then materializing the value in a register.
1757 unsigned SrcReg2 = getRegForValue(I->getOperand(1));
1758 if (SrcReg2 == 0) return false;
1759
Chad Rosier3901c3e2012-02-06 23:50:07 +00001760 unsigned ResultReg = createResultReg(TLI.getRegClassFor(MVT::i32));
1761 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1762 TII.get(Opc), ResultReg)
1763 .addReg(SrcReg1).addReg(SrcReg2));
1764 UpdateValueMap(I, ResultReg);
1765 return true;
1766}
1767
1768bool ARMFastISel::SelectBinaryFPOp(const Instruction *I, unsigned ISDOpcode) {
Eric Christopherbd6bf082010-09-09 01:02:03 +00001769 EVT VT = TLI.getValueType(I->getType(), true);
Eric Christopherac1a19e2010-09-09 01:06:51 +00001770
Eric Christopherbc39b822010-09-09 00:53:57 +00001771 // We can get here in the case when we want to use NEON for our fp
1772 // operations, but can't figure out how to. Just use the vfp instructions
1773 // if we have them.
1774 // FIXME: It'd be nice to use NEON instructions.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001775 Type *Ty = I->getType();
Eric Christopherbd6bf082010-09-09 01:02:03 +00001776 bool isFloat = (Ty->isDoubleTy() || Ty->isFloatTy());
1777 if (isFloat && !Subtarget->hasVFP2())
1778 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001779
Eric Christopherbc39b822010-09-09 00:53:57 +00001780 unsigned Opc;
Duncan Sandscdfad362010-11-03 12:17:33 +00001781 bool is64bit = VT == MVT::f64 || VT == MVT::i64;
Eric Christopherbc39b822010-09-09 00:53:57 +00001782 switch (ISDOpcode) {
1783 default: return false;
1784 case ISD::FADD:
Eric Christopherbd6bf082010-09-09 01:02:03 +00001785 Opc = is64bit ? ARM::VADDD : ARM::VADDS;
Eric Christopherbc39b822010-09-09 00:53:57 +00001786 break;
1787 case ISD::FSUB:
Eric Christopherbd6bf082010-09-09 01:02:03 +00001788 Opc = is64bit ? ARM::VSUBD : ARM::VSUBS;
Eric Christopherbc39b822010-09-09 00:53:57 +00001789 break;
1790 case ISD::FMUL:
Eric Christopherbd6bf082010-09-09 01:02:03 +00001791 Opc = is64bit ? ARM::VMULD : ARM::VMULS;
Eric Christopherbc39b822010-09-09 00:53:57 +00001792 break;
1793 }
Chad Rosier508a1f42011-11-16 18:39:44 +00001794 unsigned Op1 = getRegForValue(I->getOperand(0));
1795 if (Op1 == 0) return false;
1796
1797 unsigned Op2 = getRegForValue(I->getOperand(1));
1798 if (Op2 == 0) return false;
1799
Eric Christopherbd6bf082010-09-09 01:02:03 +00001800 unsigned ResultReg = createResultReg(TLI.getRegClassFor(VT));
Eric Christopherbc39b822010-09-09 00:53:57 +00001801 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1802 TII.get(Opc), ResultReg)
1803 .addReg(Op1).addReg(Op2));
Eric Christopherce07b542010-09-09 20:26:31 +00001804 UpdateValueMap(I, ResultReg);
Eric Christopherbc39b822010-09-09 00:53:57 +00001805 return true;
1806}
1807
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001808// Call Handling Code
1809
1810// This is largely taken directly from CCAssignFnForNode - we don't support
1811// varargs in FastISel so that part has been removed.
1812// TODO: We may not support all of this.
NAKAMURA Takumibd985ef2012-07-06 11:12:44 +00001813CCAssignFn *ARMFastISel::CCAssignFnForCall(CallingConv::ID CC, bool Return) {
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001814 switch (CC) {
1815 default:
1816 llvm_unreachable("Unsupported calling convention");
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001817 case CallingConv::Fast:
Evan Cheng1f8b40d2010-10-22 18:57:05 +00001818 // Ignore fastcc. Silence compiler warnings.
1819 (void)RetFastCC_ARM_APCS;
1820 (void)FastCC_ARM_APCS;
1821 // Fallthrough
1822 case CallingConv::C:
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001823 // Use target triple & subtarget features to do actual dispatch.
1824 if (Subtarget->isAAPCS_ABI()) {
1825 if (Subtarget->hasVFP2() &&
NAKAMURA Takumibd985ef2012-07-06 11:12:44 +00001826 TM.Options.FloatABIType == FloatABI::Hard)
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001827 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
1828 else
1829 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
1830 } else
1831 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
1832 case CallingConv::ARM_AAPCS_VFP:
NAKAMURA Takumibd985ef2012-07-06 11:12:44 +00001833 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001834 case CallingConv::ARM_AAPCS:
1835 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
1836 case CallingConv::ARM_APCS:
1837 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
1838 }
1839}
1840
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001841bool ARMFastISel::ProcessCallArgs(SmallVectorImpl<Value*> &Args,
1842 SmallVectorImpl<unsigned> &ArgRegs,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001843 SmallVectorImpl<MVT> &ArgVTs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001844 SmallVectorImpl<ISD::ArgFlagsTy> &ArgFlags,
1845 SmallVectorImpl<unsigned> &RegArgs,
1846 CallingConv::ID CC,
NAKAMURA Takumibd985ef2012-07-06 11:12:44 +00001847 unsigned &NumBytes) {
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001848 SmallVector<CCValAssign, 16> ArgLocs;
NAKAMURA Takumibd985ef2012-07-06 11:12:44 +00001849 CCState CCInfo(CC, false, *FuncInfo.MF, TM, ArgLocs, *Context);
1850 CCInfo.AnalyzeCallOperands(ArgVTs, ArgFlags, CCAssignFnForCall(CC, false));
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001851
Bill Wendling5aeff312012-03-16 23:11:07 +00001852 // Check that we can handle all of the arguments. If we can't, then bail out
1853 // now before we add code to the MBB.
1854 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1855 CCValAssign &VA = ArgLocs[i];
1856 MVT ArgVT = ArgVTs[VA.getValNo()];
1857
1858 // We don't handle NEON/vector parameters yet.
1859 if (ArgVT.isVector() || ArgVT.getSizeInBits() > 64)
1860 return false;
1861
1862 // Now copy/store arg to correct locations.
1863 if (VA.isRegLoc() && !VA.needsCustom()) {
1864 continue;
1865 } else if (VA.needsCustom()) {
1866 // TODO: We need custom lowering for vector (v2f64) args.
1867 if (VA.getLocVT() != MVT::f64 ||
1868 // TODO: Only handle register args for now.
1869 !VA.isRegLoc() || !ArgLocs[++i].isRegLoc())
1870 return false;
1871 } else {
1872 switch (static_cast<EVT>(ArgVT).getSimpleVT().SimpleTy) {
1873 default:
1874 return false;
1875 case MVT::i1:
1876 case MVT::i8:
1877 case MVT::i16:
1878 case MVT::i32:
1879 break;
1880 case MVT::f32:
1881 if (!Subtarget->hasVFP2())
1882 return false;
1883 break;
1884 case MVT::f64:
1885 if (!Subtarget->hasVFP2())
1886 return false;
1887 break;
1888 }
1889 }
1890 }
1891
1892 // At the point, we are able to handle the call's arguments in fast isel.
1893
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001894 // Get a count of how many bytes are to be pushed on the stack.
1895 NumBytes = CCInfo.getNextStackOffset();
1896
1897 // Issue CALLSEQ_START
Evan Chengd5b03f22011-06-28 21:14:33 +00001898 unsigned AdjStackDown = TII.getCallFrameSetupOpcode();
Eric Christopherfb0b8922010-10-11 21:20:02 +00001899 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1900 TII.get(AdjStackDown))
1901 .addImm(NumBytes));
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001902
1903 // Process the args.
1904 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1905 CCValAssign &VA = ArgLocs[i];
1906 unsigned Arg = ArgRegs[VA.getValNo()];
Duncan Sands1440e8b2010-11-03 11:35:31 +00001907 MVT ArgVT = ArgVTs[VA.getValNo()];
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001908
Bill Wendling5aeff312012-03-16 23:11:07 +00001909 assert((!ArgVT.isVector() && ArgVT.getSizeInBits() <= 64) &&
1910 "We don't handle NEON/vector parameters yet.");
Eric Christophera4633f52010-10-23 09:37:17 +00001911
Eric Christopherf9764fa2010-09-30 20:49:44 +00001912 // Handle arg promotion, etc.
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001913 switch (VA.getLocInfo()) {
1914 case CCValAssign::Full: break;
Eric Christopherfa87d662010-10-18 02:17:53 +00001915 case CCValAssign::SExt: {
Chad Rosierb74c8652011-12-02 20:25:18 +00001916 MVT DestVT = VA.getLocVT();
Chad Rosier5793a652012-02-14 22:29:48 +00001917 Arg = ARMEmitIntExt(ArgVT, Arg, DestVT, /*isZExt*/false);
1918 assert (Arg != 0 && "Failed to emit a sext");
Chad Rosierb74c8652011-12-02 20:25:18 +00001919 ArgVT = DestVT;
Eric Christopherfa87d662010-10-18 02:17:53 +00001920 break;
1921 }
Chad Rosier42536af2011-11-05 20:16:15 +00001922 case CCValAssign::AExt:
1923 // Intentional fall-through. Handle AExt and ZExt.
Eric Christopherfa87d662010-10-18 02:17:53 +00001924 case CCValAssign::ZExt: {
Chad Rosierb74c8652011-12-02 20:25:18 +00001925 MVT DestVT = VA.getLocVT();
Chad Rosier5793a652012-02-14 22:29:48 +00001926 Arg = ARMEmitIntExt(ArgVT, Arg, DestVT, /*isZExt*/true);
1927 assert (Arg != 0 && "Failed to emit a sext");
Chad Rosierb74c8652011-12-02 20:25:18 +00001928 ArgVT = DestVT;
Eric Christopherfa87d662010-10-18 02:17:53 +00001929 break;
1930 }
1931 case CCValAssign::BCvt: {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001932 unsigned BC = FastEmit_r(ArgVT, VA.getLocVT(), ISD::BITCAST, Arg,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001933 /*TODO: Kill=*/false);
Eric Christopherfa87d662010-10-18 02:17:53 +00001934 assert(BC != 0 && "Failed to emit a bitcast!");
1935 Arg = BC;
1936 ArgVT = VA.getLocVT();
1937 break;
1938 }
1939 default: llvm_unreachable("Unknown arg promotion!");
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001940 }
1941
1942 // Now copy/store arg to correct locations.
Eric Christopherfb0b8922010-10-11 21:20:02 +00001943 if (VA.isRegLoc() && !VA.needsCustom()) {
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001944 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
Eric Christopherf9764fa2010-09-30 20:49:44 +00001945 VA.getLocReg())
Chad Rosier42536af2011-11-05 20:16:15 +00001946 .addReg(Arg);
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001947 RegArgs.push_back(VA.getLocReg());
Eric Christopher2d8f6fe2010-10-21 00:01:47 +00001948 } else if (VA.needsCustom()) {
1949 // TODO: We need custom lowering for vector (v2f64) args.
Bill Wendling5aeff312012-03-16 23:11:07 +00001950 assert(VA.getLocVT() == MVT::f64 &&
1951 "Custom lowering for v2f64 args not available");
Jim Grosbach6b156392010-10-27 21:39:08 +00001952
Eric Christopher2d8f6fe2010-10-21 00:01:47 +00001953 CCValAssign &NextVA = ArgLocs[++i];
1954
Bill Wendling5aeff312012-03-16 23:11:07 +00001955 assert(VA.isRegLoc() && NextVA.isRegLoc() &&
1956 "We only handle register args!");
Eric Christopher2d8f6fe2010-10-21 00:01:47 +00001957
1958 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1959 TII.get(ARM::VMOVRRD), VA.getLocReg())
1960 .addReg(NextVA.getLocReg(), RegState::Define)
1961 .addReg(Arg));
1962 RegArgs.push_back(VA.getLocReg());
1963 RegArgs.push_back(NextVA.getLocReg());
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001964 } else {
Eric Christopher5b924802010-10-21 20:09:54 +00001965 assert(VA.isMemLoc());
1966 // Need to store on the stack.
Eric Christopher0d581222010-11-19 22:30:02 +00001967 Address Addr;
1968 Addr.BaseType = Address::RegBase;
1969 Addr.Base.Reg = ARM::SP;
1970 Addr.Offset = VA.getLocMemOffset();
Eric Christopher5b924802010-10-21 20:09:54 +00001971
Bill Wendling5aeff312012-03-16 23:11:07 +00001972 bool EmitRet = ARMEmitStore(ArgVT, Arg, Addr); (void)EmitRet;
1973 assert(EmitRet && "Could not emit a store for argument!");
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001974 }
1975 }
Bill Wendling5aeff312012-03-16 23:11:07 +00001976
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001977 return true;
1978}
1979
Duncan Sands1440e8b2010-11-03 11:35:31 +00001980bool ARMFastISel::FinishCall(MVT RetVT, SmallVectorImpl<unsigned> &UsedRegs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001981 const Instruction *I, CallingConv::ID CC,
NAKAMURA Takumibd985ef2012-07-06 11:12:44 +00001982 unsigned &NumBytes) {
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001983 // Issue CALLSEQ_END
Evan Chengd5b03f22011-06-28 21:14:33 +00001984 unsigned AdjStackUp = TII.getCallFrameDestroyOpcode();
Eric Christopherfb0b8922010-10-11 21:20:02 +00001985 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1986 TII.get(AdjStackUp))
1987 .addImm(NumBytes).addImm(0));
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001988
1989 // Now the return value.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001990 if (RetVT != MVT::isVoid) {
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001991 SmallVector<CCValAssign, 16> RVLocs;
NAKAMURA Takumibd985ef2012-07-06 11:12:44 +00001992 CCState CCInfo(CC, false, *FuncInfo.MF, TM, RVLocs, *Context);
1993 CCInfo.AnalyzeCallResult(RetVT, CCAssignFnForCall(CC, true));
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001994
1995 // Copy all of the result registers out of their specified physreg.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001996 if (RVLocs.size() == 2 && RetVT == MVT::f64) {
Eric Christopher14df8822010-10-01 00:00:11 +00001997 // For this move we copy into two registers and then move into the
1998 // double fp reg we want.
Eric Christopher14df8822010-10-01 00:00:11 +00001999 EVT DestVT = RVLocs[0].getValVT();
Craig Topper44d23822012-02-22 05:59:10 +00002000 const TargetRegisterClass* DstRC = TLI.getRegClassFor(DestVT);
Eric Christopher14df8822010-10-01 00:00:11 +00002001 unsigned ResultReg = createResultReg(DstRC);
2002 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2003 TII.get(ARM::VMOVDRR), ResultReg)
Eric Christopher3659ac22010-10-20 08:02:24 +00002004 .addReg(RVLocs[0].getLocReg())
2005 .addReg(RVLocs[1].getLocReg()));
Eric Christopherdccd2c32010-10-11 08:38:55 +00002006
Eric Christopher3659ac22010-10-20 08:02:24 +00002007 UsedRegs.push_back(RVLocs[0].getLocReg());
2008 UsedRegs.push_back(RVLocs[1].getLocReg());
Jim Grosbach6b156392010-10-27 21:39:08 +00002009
Eric Christopherdccd2c32010-10-11 08:38:55 +00002010 // Finally update the result.
Eric Christopher14df8822010-10-01 00:00:11 +00002011 UpdateValueMap(I, ResultReg);
Chad Rosier2a2e9d52012-05-11 18:51:55 +00002012 } else {
2013 assert(RVLocs.size() == 1 &&"Can't handle non-double multi-reg retvals!");
Eric Christopher14df8822010-10-01 00:00:11 +00002014 EVT CopyVT = RVLocs[0].getValVT();
Chad Rosier0eff39f2011-11-08 00:03:32 +00002015
2016 // Special handling for extended integers.
2017 if (RetVT == MVT::i1 || RetVT == MVT::i8 || RetVT == MVT::i16)
2018 CopyVT = MVT::i32;
2019
Craig Topper44d23822012-02-22 05:59:10 +00002020 const TargetRegisterClass* DstRC = TLI.getRegClassFor(CopyVT);
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002021
Eric Christopher14df8822010-10-01 00:00:11 +00002022 unsigned ResultReg = createResultReg(DstRC);
2023 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
2024 ResultReg).addReg(RVLocs[0].getLocReg());
2025 UsedRegs.push_back(RVLocs[0].getLocReg());
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002026
Eric Christopherdccd2c32010-10-11 08:38:55 +00002027 // Finally update the result.
Eric Christopher14df8822010-10-01 00:00:11 +00002028 UpdateValueMap(I, ResultReg);
2029 }
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002030 }
2031
Eric Christopherdccd2c32010-10-11 08:38:55 +00002032 return true;
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002033}
2034
Eric Christopher4f512ef2010-10-22 01:28:00 +00002035bool ARMFastISel::SelectRet(const Instruction *I) {
2036 const ReturnInst *Ret = cast<ReturnInst>(I);
2037 const Function &F = *I->getParent()->getParent();
Jim Grosbach6b156392010-10-27 21:39:08 +00002038
Eric Christopher4f512ef2010-10-22 01:28:00 +00002039 if (!FuncInfo.CanLowerReturn)
2040 return false;
Jim Grosbach6b156392010-10-27 21:39:08 +00002041
NAKAMURA Takumibd985ef2012-07-06 11:12:44 +00002042 if (F.isVarArg())
2043 return false;
2044
Eric Christopher4f512ef2010-10-22 01:28:00 +00002045 CallingConv::ID CC = F.getCallingConv();
2046 if (Ret->getNumOperands() > 0) {
2047 SmallVector<ISD::OutputArg, 4> Outs;
2048 GetReturnInfo(F.getReturnType(), F.getAttributes().getRetAttributes(),
2049 Outs, TLI);
2050
2051 // Analyze operands of the call, assigning locations to each operand.
2052 SmallVector<CCValAssign, 16> ValLocs;
Jim Grosbachb04546f2011-09-13 20:30:37 +00002053 CCState CCInfo(CC, F.isVarArg(), *FuncInfo.MF, TM, ValLocs,I->getContext());
NAKAMURA Takumibd985ef2012-07-06 11:12:44 +00002054 CCInfo.AnalyzeReturn(Outs, CCAssignFnForCall(CC, true /* is Ret */));
Eric Christopher4f512ef2010-10-22 01:28:00 +00002055
2056 const Value *RV = Ret->getOperand(0);
2057 unsigned Reg = getRegForValue(RV);
2058 if (Reg == 0)
2059 return false;
2060
2061 // Only handle a single return value for now.
2062 if (ValLocs.size() != 1)
2063 return false;
2064
2065 CCValAssign &VA = ValLocs[0];
Jim Grosbach6b156392010-10-27 21:39:08 +00002066
Eric Christopher4f512ef2010-10-22 01:28:00 +00002067 // Don't bother handling odd stuff for now.
2068 if (VA.getLocInfo() != CCValAssign::Full)
2069 return false;
2070 // Only handle register returns for now.
2071 if (!VA.isRegLoc())
2072 return false;
Chad Rosierf470cbb2011-11-04 00:50:21 +00002073
2074 unsigned SrcReg = Reg + VA.getValNo();
2075 EVT RVVT = TLI.getValueType(RV->getType());
2076 EVT DestVT = VA.getValVT();
2077 // Special handling for extended integers.
2078 if (RVVT != DestVT) {
2079 if (RVVT != MVT::i1 && RVVT != MVT::i8 && RVVT != MVT::i16)
2080 return false;
2081
Chad Rosierf470cbb2011-11-04 00:50:21 +00002082 assert(DestVT == MVT::i32 && "ARM should always ext to i32");
2083
Chad Rosierb8703fe2012-02-17 01:21:28 +00002084 // Perform extension if flagged as either zext or sext. Otherwise, do
2085 // nothing.
2086 if (Outs[0].Flags.isZExt() || Outs[0].Flags.isSExt()) {
2087 SrcReg = ARMEmitIntExt(RVVT, SrcReg, DestVT, Outs[0].Flags.isZExt());
2088 if (SrcReg == 0) return false;
2089 }
Chad Rosierf470cbb2011-11-04 00:50:21 +00002090 }
Jim Grosbach6b156392010-10-27 21:39:08 +00002091
Eric Christopher4f512ef2010-10-22 01:28:00 +00002092 // Make the copy.
Eric Christopher4f512ef2010-10-22 01:28:00 +00002093 unsigned DstReg = VA.getLocReg();
2094 const TargetRegisterClass* SrcRC = MRI.getRegClass(SrcReg);
2095 // Avoid a cross-class copy. This is very unlikely.
2096 if (!SrcRC->contains(DstReg))
2097 return false;
2098 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
2099 DstReg).addReg(SrcReg);
2100
2101 // Mark the register as live out of the function.
2102 MRI.addLiveOut(VA.getLocReg());
2103 }
Jim Grosbach6b156392010-10-27 21:39:08 +00002104
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002105 unsigned RetOpc = isThumb2 ? ARM::tBX_RET : ARM::BX_RET;
Eric Christopher4f512ef2010-10-22 01:28:00 +00002106 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2107 TII.get(RetOpc)));
2108 return true;
2109}
2110
Chad Rosier49d6fc02012-06-12 19:25:13 +00002111unsigned ARMFastISel::ARMSelectCallOp(bool UseReg) {
2112 if (UseReg)
2113 return isThumb2 ? ARM::tBLXr : ARM::BLX;
2114 else
2115 return isThumb2 ? ARM::tBL : ARM::BL;
2116}
2117
2118unsigned ARMFastISel::getLibcallReg(const Twine &Name) {
2119 GlobalValue *GV = new GlobalVariable(Type::getInt32Ty(*Context), false,
2120 GlobalValue::ExternalLinkage, 0, Name);
2121 return ARMMaterializeGV(GV, TLI.getValueType(GV->getType()));
Eric Christopher872f4a22011-02-22 01:37:10 +00002122}
2123
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002124// A quick function that will emit a call for a named libcall in F with the
2125// vector of passed arguments for the Instruction in I. We can assume that we
Eric Christopherdccd2c32010-10-11 08:38:55 +00002126// can emit a call for any libcall we can produce. This is an abridged version
2127// of the full call infrastructure since we won't need to worry about things
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002128// like computed function pointers or strange arguments at call sites.
2129// TODO: Try to unify this and the normal call bits for ARM, then try to unify
2130// with X86.
Eric Christopher7ed8ec92010-09-28 01:21:42 +00002131bool ARMFastISel::ARMEmitLibcall(const Instruction *I, RTLIB::Libcall Call) {
2132 CallingConv::ID CC = TLI.getLibcallCallingConv(Call);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002133
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002134 // Handle *simple* calls for now.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002135 Type *RetTy = I->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00002136 MVT RetVT;
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002137 if (RetTy->isVoidTy())
2138 RetVT = MVT::isVoid;
2139 else if (!isTypeLegal(RetTy, RetVT))
2140 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002141
Chad Rosier2a2e9d52012-05-11 18:51:55 +00002142 // Can't handle non-double multi-reg retvals.
Jush Luefc967e2012-06-14 06:08:19 +00002143 if (RetVT != MVT::isVoid && RetVT != MVT::i32) {
Chad Rosier2a2e9d52012-05-11 18:51:55 +00002144 SmallVector<CCValAssign, 16> RVLocs;
2145 CCState CCInfo(CC, false, *FuncInfo.MF, TM, RVLocs, *Context);
NAKAMURA Takumibd985ef2012-07-06 11:12:44 +00002146 CCInfo.AnalyzeCallResult(RetVT, CCAssignFnForCall(CC, true));
Chad Rosier2a2e9d52012-05-11 18:51:55 +00002147 if (RVLocs.size() >= 2 && RetVT != MVT::f64)
2148 return false;
2149 }
2150
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002151 // Set up the argument vectors.
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002152 SmallVector<Value*, 8> Args;
2153 SmallVector<unsigned, 8> ArgRegs;
Duncan Sands1440e8b2010-11-03 11:35:31 +00002154 SmallVector<MVT, 8> ArgVTs;
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002155 SmallVector<ISD::ArgFlagsTy, 8> ArgFlags;
2156 Args.reserve(I->getNumOperands());
2157 ArgRegs.reserve(I->getNumOperands());
2158 ArgVTs.reserve(I->getNumOperands());
2159 ArgFlags.reserve(I->getNumOperands());
Eric Christopher7ed8ec92010-09-28 01:21:42 +00002160 for (unsigned i = 0; i < I->getNumOperands(); ++i) {
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002161 Value *Op = I->getOperand(i);
2162 unsigned Arg = getRegForValue(Op);
2163 if (Arg == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002164
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002165 Type *ArgTy = Op->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00002166 MVT ArgVT;
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002167 if (!isTypeLegal(ArgTy, ArgVT)) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002168
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002169 ISD::ArgFlagsTy Flags;
2170 unsigned OriginalAlignment = TD.getABITypeAlignment(ArgTy);
2171 Flags.setOrigAlign(OriginalAlignment);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002172
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002173 Args.push_back(Op);
2174 ArgRegs.push_back(Arg);
2175 ArgVTs.push_back(ArgVT);
2176 ArgFlags.push_back(Flags);
2177 }
Eric Christopherdccd2c32010-10-11 08:38:55 +00002178
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002179 // Handle the arguments now that we've gotten them.
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002180 SmallVector<unsigned, 4> RegArgs;
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002181 unsigned NumBytes;
NAKAMURA Takumibd985ef2012-07-06 11:12:44 +00002182 if (!ProcessCallArgs(Args, ArgRegs, ArgVTs, ArgFlags, RegArgs, CC, NumBytes))
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002183 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002184
Chad Rosier49d6fc02012-06-12 19:25:13 +00002185 unsigned CalleeReg = 0;
2186 if (EnableARMLongCalls) {
2187 CalleeReg = getLibcallReg(TLI.getLibcallName(Call));
2188 if (CalleeReg == 0) return false;
2189 }
Eric Christopherdccd2c32010-10-11 08:38:55 +00002190
Chad Rosier49d6fc02012-06-12 19:25:13 +00002191 // Issue the call.
2192 unsigned CallOpc = ARMSelectCallOp(EnableARMLongCalls);
2193 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
2194 DL, TII.get(CallOpc));
2195 if (isThumb2) {
2196 // Explicitly adding the predicate here.
2197 AddDefaultPred(MIB);
2198 if (EnableARMLongCalls)
2199 MIB.addReg(CalleeReg);
2200 else
2201 MIB.addExternalSymbol(TLI.getLibcallName(Call));
2202 } else {
2203 if (EnableARMLongCalls)
2204 MIB.addReg(CalleeReg);
2205 else
2206 MIB.addExternalSymbol(TLI.getLibcallName(Call));
2207
2208 // Explicitly adding the predicate here.
2209 AddDefaultPred(MIB);
2210 }
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002211 // Add implicit physical register uses to the call.
2212 for (unsigned i = 0, e = RegArgs.size(); i != e; ++i)
2213 MIB.addReg(RegArgs[i]);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002214
Jakob Stoklund Olesenc54f6342012-02-24 01:19:29 +00002215 // Add a register mask with the call-preserved registers.
2216 // Proper defs for return values will be added by setPhysRegsDeadExcept().
2217 MIB.addRegMask(TRI.getCallPreservedMask(CC));
2218
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002219 // Finish off the call including any return values.
Eric Christopherdccd2c32010-10-11 08:38:55 +00002220 SmallVector<unsigned, 4> UsedRegs;
NAKAMURA Takumibd985ef2012-07-06 11:12:44 +00002221 if (!FinishCall(RetVT, UsedRegs, I, CC, NumBytes)) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002222
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002223 // Set all unused physreg defs as dead.
2224 static_cast<MachineInstr *>(MIB)->setPhysRegsDeadExcept(UsedRegs, TRI);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002225
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002226 return true;
2227}
2228
Chad Rosier11add262011-11-11 23:31:03 +00002229bool ARMFastISel::SelectCall(const Instruction *I,
2230 const char *IntrMemName = 0) {
Eric Christopherf9764fa2010-09-30 20:49:44 +00002231 const CallInst *CI = cast<CallInst>(I);
2232 const Value *Callee = CI->getCalledValue();
2233
Chad Rosier11add262011-11-11 23:31:03 +00002234 // Can't handle inline asm.
2235 if (isa<InlineAsm>(Callee)) return false;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002236
Eric Christopherf9764fa2010-09-30 20:49:44 +00002237 // Check the calling convention.
2238 ImmutableCallSite CS(CI);
2239 CallingConv::ID CC = CS.getCallingConv();
Eric Christopher4cf34c62010-10-18 06:49:12 +00002240
Eric Christopherf9764fa2010-09-30 20:49:44 +00002241 // TODO: Avoid some calling conventions?
Eric Christopherdccd2c32010-10-11 08:38:55 +00002242
NAKAMURA Takumibd985ef2012-07-06 11:12:44 +00002243 // Let SDISel handle vararg functions.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002244 PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
2245 FunctionType *FTy = cast<FunctionType>(PT->getElementType());
NAKAMURA Takumibd985ef2012-07-06 11:12:44 +00002246 if (FTy->isVarArg())
2247 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002248
Eric Christopherf9764fa2010-09-30 20:49:44 +00002249 // Handle *simple* calls for now.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002250 Type *RetTy = I->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00002251 MVT RetVT;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002252 if (RetTy->isVoidTy())
2253 RetVT = MVT::isVoid;
Chad Rosier0eff39f2011-11-08 00:03:32 +00002254 else if (!isTypeLegal(RetTy, RetVT) && RetVT != MVT::i16 &&
2255 RetVT != MVT::i8 && RetVT != MVT::i1)
Eric Christopherf9764fa2010-09-30 20:49:44 +00002256 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002257
Chad Rosier2a2e9d52012-05-11 18:51:55 +00002258 // Can't handle non-double multi-reg retvals.
2259 if (RetVT != MVT::isVoid && RetVT != MVT::i1 && RetVT != MVT::i8 &&
2260 RetVT != MVT::i16 && RetVT != MVT::i32) {
2261 SmallVector<CCValAssign, 16> RVLocs;
NAKAMURA Takumibd985ef2012-07-06 11:12:44 +00002262 CCState CCInfo(CC, false, *FuncInfo.MF, TM, RVLocs, *Context);
2263 CCInfo.AnalyzeCallResult(RetVT, CCAssignFnForCall(CC, true));
Chad Rosier2a2e9d52012-05-11 18:51:55 +00002264 if (RVLocs.size() >= 2 && RetVT != MVT::f64)
2265 return false;
2266 }
2267
Eric Christopherf9764fa2010-09-30 20:49:44 +00002268 // Set up the argument vectors.
2269 SmallVector<Value*, 8> Args;
2270 SmallVector<unsigned, 8> ArgRegs;
Duncan Sands1440e8b2010-11-03 11:35:31 +00002271 SmallVector<MVT, 8> ArgVTs;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002272 SmallVector<ISD::ArgFlagsTy, 8> ArgFlags;
Chad Rosier92fd0172012-02-15 00:23:55 +00002273 unsigned arg_size = CS.arg_size();
2274 Args.reserve(arg_size);
2275 ArgRegs.reserve(arg_size);
2276 ArgVTs.reserve(arg_size);
2277 ArgFlags.reserve(arg_size);
Eric Christopherf9764fa2010-09-30 20:49:44 +00002278 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
2279 i != e; ++i) {
Chad Rosier11add262011-11-11 23:31:03 +00002280 // If we're lowering a memory intrinsic instead of a regular call, skip the
2281 // last two arguments, which shouldn't be passed to the underlying function.
2282 if (IntrMemName && e-i <= 2)
2283 break;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002284
Eric Christopherf9764fa2010-09-30 20:49:44 +00002285 ISD::ArgFlagsTy Flags;
2286 unsigned AttrInd = i - CS.arg_begin() + 1;
2287 if (CS.paramHasAttr(AttrInd, Attribute::SExt))
2288 Flags.setSExt();
2289 if (CS.paramHasAttr(AttrInd, Attribute::ZExt))
2290 Flags.setZExt();
2291
Chad Rosier8e4a2e42011-11-04 00:58:10 +00002292 // FIXME: Only handle *easy* calls for now.
Eric Christopherf9764fa2010-09-30 20:49:44 +00002293 if (CS.paramHasAttr(AttrInd, Attribute::InReg) ||
2294 CS.paramHasAttr(AttrInd, Attribute::StructRet) ||
2295 CS.paramHasAttr(AttrInd, Attribute::Nest) ||
2296 CS.paramHasAttr(AttrInd, Attribute::ByVal))
2297 return false;
2298
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002299 Type *ArgTy = (*i)->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00002300 MVT ArgVT;
Chad Rosier42536af2011-11-05 20:16:15 +00002301 if (!isTypeLegal(ArgTy, ArgVT) && ArgVT != MVT::i16 && ArgVT != MVT::i8 &&
2302 ArgVT != MVT::i1)
Eric Christopherf9764fa2010-09-30 20:49:44 +00002303 return false;
Chad Rosier424fe0e2011-11-18 01:17:34 +00002304
2305 unsigned Arg = getRegForValue(*i);
2306 if (Arg == 0)
2307 return false;
2308
Eric Christopherf9764fa2010-09-30 20:49:44 +00002309 unsigned OriginalAlignment = TD.getABITypeAlignment(ArgTy);
2310 Flags.setOrigAlign(OriginalAlignment);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002311
Eric Christopherf9764fa2010-09-30 20:49:44 +00002312 Args.push_back(*i);
2313 ArgRegs.push_back(Arg);
2314 ArgVTs.push_back(ArgVT);
2315 ArgFlags.push_back(Flags);
2316 }
Eric Christopherdccd2c32010-10-11 08:38:55 +00002317
Eric Christopherf9764fa2010-09-30 20:49:44 +00002318 // Handle the arguments now that we've gotten them.
2319 SmallVector<unsigned, 4> RegArgs;
2320 unsigned NumBytes;
NAKAMURA Takumibd985ef2012-07-06 11:12:44 +00002321 if (!ProcessCallArgs(Args, ArgRegs, ArgVTs, ArgFlags, RegArgs, CC, NumBytes))
Eric Christopherf9764fa2010-09-30 20:49:44 +00002322 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002323
Chad Rosier49d6fc02012-06-12 19:25:13 +00002324 bool UseReg = false;
Chad Rosier1c8fccb2012-05-23 18:38:57 +00002325 const GlobalValue *GV = dyn_cast<GlobalValue>(Callee);
Chad Rosier49d6fc02012-06-12 19:25:13 +00002326 if (!GV || EnableARMLongCalls) UseReg = true;
Chad Rosier1c8fccb2012-05-23 18:38:57 +00002327
Chad Rosier49d6fc02012-06-12 19:25:13 +00002328 unsigned CalleeReg = 0;
2329 if (UseReg) {
2330 if (IntrMemName)
2331 CalleeReg = getLibcallReg(IntrMemName);
2332 else
2333 CalleeReg = getRegForValue(Callee);
2334
Chad Rosier1c8fccb2012-05-23 18:38:57 +00002335 if (CalleeReg == 0) return false;
2336 }
2337
Chad Rosier49d6fc02012-06-12 19:25:13 +00002338 // Issue the call.
2339 unsigned CallOpc = ARMSelectCallOp(UseReg);
2340 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
2341 DL, TII.get(CallOpc));
Chad Rosier9eb67482011-11-13 09:44:21 +00002342 if(isThumb2) {
Eric Christopherc19aadb2010-12-21 03:50:43 +00002343 // Explicitly adding the predicate here.
Chad Rosier49d6fc02012-06-12 19:25:13 +00002344 AddDefaultPred(MIB);
2345 if (UseReg)
Chad Rosier1c8fccb2012-05-23 18:38:57 +00002346 MIB.addReg(CalleeReg);
2347 else if (!IntrMemName)
Chad Rosier9eb67482011-11-13 09:44:21 +00002348 MIB.addGlobalAddress(GV, 0, 0);
Jush Luefc967e2012-06-14 06:08:19 +00002349 else
Chad Rosier9eb67482011-11-13 09:44:21 +00002350 MIB.addExternalSymbol(IntrMemName, 0);
2351 } else {
Chad Rosier49d6fc02012-06-12 19:25:13 +00002352 if (UseReg)
2353 MIB.addReg(CalleeReg);
Chad Rosier1c8fccb2012-05-23 18:38:57 +00002354 else if (!IntrMemName)
Chad Rosier49d6fc02012-06-12 19:25:13 +00002355 MIB.addGlobalAddress(GV, 0, 0);
Chad Rosier9eb67482011-11-13 09:44:21 +00002356 else
Chad Rosier49d6fc02012-06-12 19:25:13 +00002357 MIB.addExternalSymbol(IntrMemName, 0);
2358
2359 // Explicitly adding the predicate here.
2360 AddDefaultPred(MIB);
Chad Rosier9eb67482011-11-13 09:44:21 +00002361 }
Jush Luefc967e2012-06-14 06:08:19 +00002362
Eric Christopherf9764fa2010-09-30 20:49:44 +00002363 // Add implicit physical register uses to the call.
2364 for (unsigned i = 0, e = RegArgs.size(); i != e; ++i)
2365 MIB.addReg(RegArgs[i]);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002366
Jakob Stoklund Olesenc54f6342012-02-24 01:19:29 +00002367 // Add a register mask with the call-preserved registers.
2368 // Proper defs for return values will be added by setPhysRegsDeadExcept().
2369 MIB.addRegMask(TRI.getCallPreservedMask(CC));
2370
Eric Christopherf9764fa2010-09-30 20:49:44 +00002371 // Finish off the call including any return values.
Eric Christopherdccd2c32010-10-11 08:38:55 +00002372 SmallVector<unsigned, 4> UsedRegs;
NAKAMURA Takumibd985ef2012-07-06 11:12:44 +00002373 if (!FinishCall(RetVT, UsedRegs, I, CC, NumBytes)) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002374
Eric Christopherf9764fa2010-09-30 20:49:44 +00002375 // Set all unused physreg defs as dead.
2376 static_cast<MachineInstr *>(MIB)->setPhysRegsDeadExcept(UsedRegs, TRI);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002377
Eric Christopherf9764fa2010-09-30 20:49:44 +00002378 return true;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002379}
2380
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002381bool ARMFastISel::ARMIsMemCpySmall(uint64_t Len) {
Chad Rosier909cb4f2011-11-14 22:46:17 +00002382 return Len <= 16;
2383}
2384
Jim Grosbachd4f020a2012-04-06 23:43:50 +00002385bool ARMFastISel::ARMTryEmitSmallMemCpy(Address Dest, Address Src,
2386 uint64_t Len) {
Chad Rosier909cb4f2011-11-14 22:46:17 +00002387 // Make sure we don't bloat code by inlining very large memcpy's.
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002388 if (!ARMIsMemCpySmall(Len))
Chad Rosier909cb4f2011-11-14 22:46:17 +00002389 return false;
2390
2391 // We don't care about alignment here since we just emit integer accesses.
2392 while (Len) {
2393 MVT VT;
2394 if (Len >= 4)
2395 VT = MVT::i32;
2396 else if (Len >= 2)
2397 VT = MVT::i16;
2398 else {
2399 assert(Len == 1);
2400 VT = MVT::i8;
2401 }
2402
2403 bool RV;
2404 unsigned ResultReg;
2405 RV = ARMEmitLoad(VT, ResultReg, Src);
Eric Christopherfae699a2012-01-11 20:55:27 +00002406 assert (RV == true && "Should be able to handle this load.");
Chad Rosier909cb4f2011-11-14 22:46:17 +00002407 RV = ARMEmitStore(VT, ResultReg, Dest);
Eric Christopherfae699a2012-01-11 20:55:27 +00002408 assert (RV == true && "Should be able to handle this store.");
Duncan Sands5b8a1db2012-02-05 14:20:11 +00002409 (void)RV;
Chad Rosier909cb4f2011-11-14 22:46:17 +00002410
2411 unsigned Size = VT.getSizeInBits()/8;
2412 Len -= Size;
2413 Dest.Offset += Size;
2414 Src.Offset += Size;
2415 }
2416
2417 return true;
2418}
2419
Chad Rosier11add262011-11-11 23:31:03 +00002420bool ARMFastISel::SelectIntrinsicCall(const IntrinsicInst &I) {
2421 // FIXME: Handle more intrinsics.
2422 switch (I.getIntrinsicID()) {
2423 default: return false;
Chad Rosierada759d2012-05-30 17:23:22 +00002424 case Intrinsic::frameaddress: {
2425 MachineFrameInfo *MFI = FuncInfo.MF->getFrameInfo();
2426 MFI->setFrameAddressIsTaken(true);
2427
2428 unsigned LdrOpc;
2429 const TargetRegisterClass *RC;
2430 if (isThumb2) {
2431 LdrOpc = ARM::t2LDRi12;
2432 RC = (const TargetRegisterClass*)&ARM::tGPRRegClass;
2433 } else {
2434 LdrOpc = ARM::LDRi12;
2435 RC = (const TargetRegisterClass*)&ARM::GPRRegClass;
2436 }
2437
2438 const ARMBaseRegisterInfo *RegInfo =
2439 static_cast<const ARMBaseRegisterInfo*>(TM.getRegisterInfo());
2440 unsigned FramePtr = RegInfo->getFrameRegister(*(FuncInfo.MF));
2441 unsigned SrcReg = FramePtr;
2442
2443 // Recursively load frame address
2444 // ldr r0 [fp]
2445 // ldr r0 [r0]
2446 // ldr r0 [r0]
2447 // ...
2448 unsigned DestReg;
2449 unsigned Depth = cast<ConstantInt>(I.getOperand(0))->getZExtValue();
2450 while (Depth--) {
2451 DestReg = createResultReg(RC);
2452 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2453 TII.get(LdrOpc), DestReg)
2454 .addReg(SrcReg).addImm(0));
2455 SrcReg = DestReg;
2456 }
Chad Rosierbbff4ee2012-06-01 21:12:31 +00002457 UpdateValueMap(&I, SrcReg);
Chad Rosierada759d2012-05-30 17:23:22 +00002458 return true;
2459 }
Chad Rosier11add262011-11-11 23:31:03 +00002460 case Intrinsic::memcpy:
2461 case Intrinsic::memmove: {
Chad Rosier11add262011-11-11 23:31:03 +00002462 const MemTransferInst &MTI = cast<MemTransferInst>(I);
2463 // Don't handle volatile.
2464 if (MTI.isVolatile())
2465 return false;
Chad Rosier909cb4f2011-11-14 22:46:17 +00002466
2467 // Disable inlining for memmove before calls to ComputeAddress. Otherwise,
2468 // we would emit dead code because we don't currently handle memmoves.
2469 bool isMemCpy = (I.getIntrinsicID() == Intrinsic::memcpy);
2470 if (isa<ConstantInt>(MTI.getLength()) && isMemCpy) {
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002471 // Small memcpy's are common enough that we want to do them without a call
2472 // if possible.
Chad Rosier909cb4f2011-11-14 22:46:17 +00002473 uint64_t Len = cast<ConstantInt>(MTI.getLength())->getZExtValue();
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002474 if (ARMIsMemCpySmall(Len)) {
Chad Rosier909cb4f2011-11-14 22:46:17 +00002475 Address Dest, Src;
2476 if (!ARMComputeAddress(MTI.getRawDest(), Dest) ||
2477 !ARMComputeAddress(MTI.getRawSource(), Src))
2478 return false;
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002479 if (ARMTryEmitSmallMemCpy(Dest, Src, Len))
Chad Rosier909cb4f2011-11-14 22:46:17 +00002480 return true;
2481 }
2482 }
Jush Luefc967e2012-06-14 06:08:19 +00002483
Chad Rosier11add262011-11-11 23:31:03 +00002484 if (!MTI.getLength()->getType()->isIntegerTy(32))
2485 return false;
Jush Luefc967e2012-06-14 06:08:19 +00002486
Chad Rosier11add262011-11-11 23:31:03 +00002487 if (MTI.getSourceAddressSpace() > 255 || MTI.getDestAddressSpace() > 255)
2488 return false;
2489
2490 const char *IntrMemName = isa<MemCpyInst>(I) ? "memcpy" : "memmove";
2491 return SelectCall(&I, IntrMemName);
2492 }
2493 case Intrinsic::memset: {
2494 const MemSetInst &MSI = cast<MemSetInst>(I);
2495 // Don't handle volatile.
2496 if (MSI.isVolatile())
2497 return false;
Jush Luefc967e2012-06-14 06:08:19 +00002498
Chad Rosier11add262011-11-11 23:31:03 +00002499 if (!MSI.getLength()->getType()->isIntegerTy(32))
2500 return false;
Jush Luefc967e2012-06-14 06:08:19 +00002501
Chad Rosier11add262011-11-11 23:31:03 +00002502 if (MSI.getDestAddressSpace() > 255)
2503 return false;
Jush Luefc967e2012-06-14 06:08:19 +00002504
Chad Rosier11add262011-11-11 23:31:03 +00002505 return SelectCall(&I, "memset");
2506 }
Chad Rosier226ddf52012-05-11 21:33:49 +00002507 case Intrinsic::trap: {
2508 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(ARM::TRAP));
2509 return true;
2510 }
Chad Rosier11add262011-11-11 23:31:03 +00002511 }
Chad Rosier11add262011-11-11 23:31:03 +00002512}
2513
Chad Rosier0d7b2312011-11-02 00:18:48 +00002514bool ARMFastISel::SelectTrunc(const Instruction *I) {
Jush Luefc967e2012-06-14 06:08:19 +00002515 // The high bits for a type smaller than the register size are assumed to be
Chad Rosier0d7b2312011-11-02 00:18:48 +00002516 // undefined.
2517 Value *Op = I->getOperand(0);
2518
2519 EVT SrcVT, DestVT;
2520 SrcVT = TLI.getValueType(Op->getType(), true);
2521 DestVT = TLI.getValueType(I->getType(), true);
2522
2523 if (SrcVT != MVT::i32 && SrcVT != MVT::i16 && SrcVT != MVT::i8)
2524 return false;
2525 if (DestVT != MVT::i16 && DestVT != MVT::i8 && DestVT != MVT::i1)
2526 return false;
2527
2528 unsigned SrcReg = getRegForValue(Op);
2529 if (!SrcReg) return false;
2530
2531 // Because the high bits are undefined, a truncate doesn't generate
2532 // any code.
2533 UpdateValueMap(I, SrcReg);
2534 return true;
2535}
2536
Chad Rosier87633022011-11-02 17:20:24 +00002537unsigned ARMFastISel::ARMEmitIntExt(EVT SrcVT, unsigned SrcReg, EVT DestVT,
2538 bool isZExt) {
Eli Friedman76927d732011-05-25 23:49:02 +00002539 if (DestVT != MVT::i32 && DestVT != MVT::i16 && DestVT != MVT::i8)
Chad Rosier87633022011-11-02 17:20:24 +00002540 return 0;
Eli Friedman76927d732011-05-25 23:49:02 +00002541
2542 unsigned Opc;
Eli Friedman76927d732011-05-25 23:49:02 +00002543 bool isBoolZext = false;
Chad Rosier87633022011-11-02 17:20:24 +00002544 if (!SrcVT.isSimple()) return 0;
Eli Friedman76927d732011-05-25 23:49:02 +00002545 switch (SrcVT.getSimpleVT().SimpleTy) {
Chad Rosier87633022011-11-02 17:20:24 +00002546 default: return 0;
Eli Friedman76927d732011-05-25 23:49:02 +00002547 case MVT::i16:
Chad Rosier87633022011-11-02 17:20:24 +00002548 if (!Subtarget->hasV6Ops()) return 0;
2549 if (isZExt)
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002550 Opc = isThumb2 ? ARM::t2UXTH : ARM::UXTH;
Eli Friedman76927d732011-05-25 23:49:02 +00002551 else
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002552 Opc = isThumb2 ? ARM::t2SXTH : ARM::SXTH;
Eli Friedman76927d732011-05-25 23:49:02 +00002553 break;
2554 case MVT::i8:
Chad Rosier87633022011-11-02 17:20:24 +00002555 if (!Subtarget->hasV6Ops()) return 0;
2556 if (isZExt)
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002557 Opc = isThumb2 ? ARM::t2UXTB : ARM::UXTB;
Eli Friedman76927d732011-05-25 23:49:02 +00002558 else
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002559 Opc = isThumb2 ? ARM::t2SXTB : ARM::SXTB;
Eli Friedman76927d732011-05-25 23:49:02 +00002560 break;
2561 case MVT::i1:
Chad Rosier87633022011-11-02 17:20:24 +00002562 if (isZExt) {
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002563 Opc = isThumb2 ? ARM::t2ANDri : ARM::ANDri;
Eli Friedman76927d732011-05-25 23:49:02 +00002564 isBoolZext = true;
2565 break;
2566 }
Chad Rosier87633022011-11-02 17:20:24 +00002567 return 0;
Eli Friedman76927d732011-05-25 23:49:02 +00002568 }
2569
Chad Rosier87633022011-11-02 17:20:24 +00002570 unsigned ResultReg = createResultReg(TLI.getRegClassFor(MVT::i32));
Eli Friedman76927d732011-05-25 23:49:02 +00002571 MachineInstrBuilder MIB;
Chad Rosier87633022011-11-02 17:20:24 +00002572 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc), ResultReg)
Eli Friedman76927d732011-05-25 23:49:02 +00002573 .addReg(SrcReg);
2574 if (isBoolZext)
2575 MIB.addImm(1);
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002576 else
2577 MIB.addImm(0);
Eli Friedman76927d732011-05-25 23:49:02 +00002578 AddOptionalDefs(MIB);
Chad Rosier87633022011-11-02 17:20:24 +00002579 return ResultReg;
2580}
2581
2582bool ARMFastISel::SelectIntExt(const Instruction *I) {
2583 // On ARM, in general, integer casts don't involve legal types; this code
2584 // handles promotable integers.
Chad Rosier87633022011-11-02 17:20:24 +00002585 Type *DestTy = I->getType();
2586 Value *Src = I->getOperand(0);
2587 Type *SrcTy = Src->getType();
2588
2589 EVT SrcVT, DestVT;
2590 SrcVT = TLI.getValueType(SrcTy, true);
2591 DestVT = TLI.getValueType(DestTy, true);
2592
2593 bool isZExt = isa<ZExtInst>(I);
2594 unsigned SrcReg = getRegForValue(Src);
2595 if (!SrcReg) return false;
2596
2597 unsigned ResultReg = ARMEmitIntExt(SrcVT, SrcReg, DestVT, isZExt);
2598 if (ResultReg == 0) return false;
2599 UpdateValueMap(I, ResultReg);
Eli Friedman76927d732011-05-25 23:49:02 +00002600 return true;
2601}
2602
Eric Christopher56d2b722010-09-02 23:43:26 +00002603// TODO: SoftFP support.
Eric Christopherab695882010-07-21 22:26:11 +00002604bool ARMFastISel::TargetSelectInstruction(const Instruction *I) {
Eric Christopherac1a19e2010-09-09 01:06:51 +00002605
Eric Christopherab695882010-07-21 22:26:11 +00002606 switch (I->getOpcode()) {
Eric Christopher83007122010-08-23 21:44:12 +00002607 case Instruction::Load:
Eric Christopher43b62be2010-09-27 06:02:23 +00002608 return SelectLoad(I);
Eric Christopher543cf052010-09-01 22:16:27 +00002609 case Instruction::Store:
Eric Christopher43b62be2010-09-27 06:02:23 +00002610 return SelectStore(I);
Eric Christophere5734102010-09-03 00:35:47 +00002611 case Instruction::Br:
Eric Christopher43b62be2010-09-27 06:02:23 +00002612 return SelectBranch(I);
Chad Rosier60c8fa62012-02-07 23:56:08 +00002613 case Instruction::IndirectBr:
2614 return SelectIndirectBr(I);
Eric Christopherd43393a2010-09-08 23:13:45 +00002615 case Instruction::ICmp:
2616 case Instruction::FCmp:
Eric Christopher43b62be2010-09-27 06:02:23 +00002617 return SelectCmp(I);
Eric Christopher46203602010-09-09 00:26:48 +00002618 case Instruction::FPExt:
Eric Christopher43b62be2010-09-27 06:02:23 +00002619 return SelectFPExt(I);
Eric Christopherce07b542010-09-09 20:26:31 +00002620 case Instruction::FPTrunc:
Eric Christopher43b62be2010-09-27 06:02:23 +00002621 return SelectFPTrunc(I);
Eric Christopher9a040492010-09-09 18:54:59 +00002622 case Instruction::SIToFP:
Chad Rosierae46a332012-02-03 21:14:11 +00002623 return SelectIToFP(I, /*isSigned*/ true);
Chad Rosier36b7beb2012-02-03 19:42:52 +00002624 case Instruction::UIToFP:
Chad Rosierae46a332012-02-03 21:14:11 +00002625 return SelectIToFP(I, /*isSigned*/ false);
Eric Christopher9a040492010-09-09 18:54:59 +00002626 case Instruction::FPToSI:
Chad Rosierae46a332012-02-03 21:14:11 +00002627 return SelectFPToI(I, /*isSigned*/ true);
Chad Rosieree8901c2012-02-03 20:27:51 +00002628 case Instruction::FPToUI:
Chad Rosierae46a332012-02-03 21:14:11 +00002629 return SelectFPToI(I, /*isSigned*/ false);
Chad Rosier3901c3e2012-02-06 23:50:07 +00002630 case Instruction::Add:
2631 return SelectBinaryIntOp(I, ISD::ADD);
Chad Rosier6fde8752012-02-08 02:29:21 +00002632 case Instruction::Or:
2633 return SelectBinaryIntOp(I, ISD::OR);
Chad Rosier743e1992012-02-08 02:45:44 +00002634 case Instruction::Sub:
2635 return SelectBinaryIntOp(I, ISD::SUB);
Eric Christopherbc39b822010-09-09 00:53:57 +00002636 case Instruction::FAdd:
Chad Rosier3901c3e2012-02-06 23:50:07 +00002637 return SelectBinaryFPOp(I, ISD::FADD);
Eric Christopherbc39b822010-09-09 00:53:57 +00002638 case Instruction::FSub:
Chad Rosier3901c3e2012-02-06 23:50:07 +00002639 return SelectBinaryFPOp(I, ISD::FSUB);
Eric Christopherbc39b822010-09-09 00:53:57 +00002640 case Instruction::FMul:
Chad Rosier3901c3e2012-02-06 23:50:07 +00002641 return SelectBinaryFPOp(I, ISD::FMUL);
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002642 case Instruction::SDiv:
Chad Rosier7ccb30b2012-02-03 21:07:27 +00002643 return SelectDiv(I, /*isSigned*/ true);
2644 case Instruction::UDiv:
2645 return SelectDiv(I, /*isSigned*/ false);
Eric Christopher6a880d62010-10-11 08:37:26 +00002646 case Instruction::SRem:
Chad Rosier769422f2012-02-03 21:23:45 +00002647 return SelectRem(I, /*isSigned*/ true);
2648 case Instruction::URem:
2649 return SelectRem(I, /*isSigned*/ false);
Eric Christopherf9764fa2010-09-30 20:49:44 +00002650 case Instruction::Call:
Chad Rosier11add262011-11-11 23:31:03 +00002651 if (const IntrinsicInst *II = dyn_cast<IntrinsicInst>(I))
2652 return SelectIntrinsicCall(*II);
Eric Christopherf9764fa2010-09-30 20:49:44 +00002653 return SelectCall(I);
Eric Christopher3bbd3962010-10-11 08:27:59 +00002654 case Instruction::Select:
2655 return SelectSelect(I);
Eric Christopher4f512ef2010-10-22 01:28:00 +00002656 case Instruction::Ret:
2657 return SelectRet(I);
Eli Friedman76927d732011-05-25 23:49:02 +00002658 case Instruction::Trunc:
Chad Rosier0d7b2312011-11-02 00:18:48 +00002659 return SelectTrunc(I);
Eli Friedman76927d732011-05-25 23:49:02 +00002660 case Instruction::ZExt:
2661 case Instruction::SExt:
Chad Rosier0d7b2312011-11-02 00:18:48 +00002662 return SelectIntExt(I);
Eric Christopherab695882010-07-21 22:26:11 +00002663 default: break;
2664 }
2665 return false;
2666}
2667
Chad Rosierb29b9502011-11-13 02:23:59 +00002668/// TryToFoldLoad - The specified machine instr operand is a vreg, and that
2669/// vreg is being provided by the specified load instruction. If possible,
2670/// try to fold the load as an operand to the instruction, returning true if
2671/// successful.
2672bool ARMFastISel::TryToFoldLoad(MachineInstr *MI, unsigned OpNo,
2673 const LoadInst *LI) {
2674 // Verify we have a legal type before going any further.
2675 MVT VT;
2676 if (!isLoadTypeLegal(LI->getType(), VT))
2677 return false;
2678
2679 // Combine load followed by zero- or sign-extend.
2680 // ldrb r1, [r0] ldrb r1, [r0]
2681 // uxtb r2, r1 =>
2682 // mov r3, r2 mov r3, r1
2683 bool isZExt = true;
2684 switch(MI->getOpcode()) {
2685 default: return false;
2686 case ARM::SXTH:
2687 case ARM::t2SXTH:
2688 isZExt = false;
2689 case ARM::UXTH:
2690 case ARM::t2UXTH:
2691 if (VT != MVT::i16)
2692 return false;
2693 break;
2694 case ARM::SXTB:
2695 case ARM::t2SXTB:
2696 isZExt = false;
2697 case ARM::UXTB:
2698 case ARM::t2UXTB:
2699 if (VT != MVT::i8)
2700 return false;
2701 break;
2702 }
2703 // See if we can handle this address.
2704 Address Addr;
2705 if (!ARMComputeAddress(LI->getOperand(0), Addr)) return false;
Jush Luefc967e2012-06-14 06:08:19 +00002706
Chad Rosierb29b9502011-11-13 02:23:59 +00002707 unsigned ResultReg = MI->getOperand(0).getReg();
Chad Rosier8a9bce92011-12-13 19:22:14 +00002708 if (!ARMEmitLoad(VT, ResultReg, Addr, LI->getAlignment(), isZExt, false))
Chad Rosierb29b9502011-11-13 02:23:59 +00002709 return false;
2710 MI->eraseFromParent();
2711 return true;
2712}
2713
Eric Christopherab695882010-07-21 22:26:11 +00002714namespace llvm {
Craig Topperc89c7442012-03-27 07:21:54 +00002715 FastISel *ARM::createFastISel(FunctionLoweringInfo &funcInfo) {
Evan Chengafff9412011-12-20 18:26:50 +00002716 // Completely untested on non-iOS.
Eric Christopherfeadddd2010-10-11 20:05:22 +00002717 const TargetMachine &TM = funcInfo.MF->getTarget();
Jim Grosbach16cb3762010-11-09 19:22:26 +00002718
Eric Christopheraaa8df42010-11-02 01:21:28 +00002719 // Darwin and thumb1 only for now.
Eric Christopherfeadddd2010-10-11 20:05:22 +00002720 const ARMSubtarget *Subtarget = &TM.getSubtarget<ARMSubtarget>();
Chad Rosier2b3b3352012-05-11 19:40:25 +00002721 if (Subtarget->isTargetIOS() && !Subtarget->isThumb1Only())
Eric Christopherfeadddd2010-10-11 20:05:22 +00002722 return new ARMFastISel(funcInfo);
Evan Cheng09447952010-07-26 18:32:55 +00002723 return 0;
Eric Christopherab695882010-07-21 22:26:11 +00002724 }
2725}