blob: 44c02b4e4fb636f32c91083c2df68730bb373690 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrVFP.td - VFP support for ARM -------------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Jim Grosbache5d20f92008-09-11 21:41:29 +000010// This file describes the ARM VFP instruction set.
Evan Chenga8e29892007-01-19 07:51:42 +000011//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014def SDT_FTOI :
15SDTypeProfile<1, 1, [SDTCisVT<0, f32>, SDTCisFP<1>]>;
16def SDT_ITOF :
17SDTypeProfile<1, 1, [SDTCisFP<0>, SDTCisVT<1, f32>]>;
18def SDT_CMPFP0 :
19SDTypeProfile<0, 1, [SDTCisFP<0>]>;
Jim Grosbache5165492009-11-09 00:11:35 +000020def SDT_VMOVDRR :
Evan Chenga8e29892007-01-19 07:51:42 +000021SDTypeProfile<1, 2, [SDTCisVT<0, f64>, SDTCisVT<1, i32>,
22 SDTCisSameAs<1, 2>]>;
23
Evan Cheng96581d32008-11-11 02:11:05 +000024def arm_ftoui : SDNode<"ARMISD::FTOUI", SDT_FTOI>;
25def arm_ftosi : SDNode<"ARMISD::FTOSI", SDT_FTOI>;
26def arm_sitof : SDNode<"ARMISD::SITOF", SDT_ITOF>;
27def arm_uitof : SDNode<"ARMISD::UITOF", SDT_ITOF>;
Chris Lattner48be23c2008-01-15 22:02:54 +000028def arm_fmstat : SDNode<"ARMISD::FMSTAT", SDTNone, [SDNPInFlag,SDNPOutFlag]>;
Evan Cheng96581d32008-11-11 02:11:05 +000029def arm_cmpfp : SDNode<"ARMISD::CMPFP", SDT_ARMCmp, [SDNPOutFlag]>;
30def arm_cmpfp0 : SDNode<"ARMISD::CMPFPw0",SDT_CMPFP0, [SDNPOutFlag]>;
Jim Grosbache5165492009-11-09 00:11:35 +000031def arm_fmdrr : SDNode<"ARMISD::VMOVDRR", SDT_VMOVDRR>;
Evan Chenga8e29892007-01-19 07:51:42 +000032
33//===----------------------------------------------------------------------===//
Evan Cheng39382422009-10-28 01:44:26 +000034// Operand Definitions.
35//
36
37
38def vfp_f32imm : Operand<f32>,
39 PatLeaf<(f32 fpimm), [{
40 return ARM::getVFPf32Imm(N->getValueAPF()) != -1;
41 }]> {
42 let PrintMethod = "printVFPf32ImmOperand";
43}
44
45def vfp_f64imm : Operand<f64>,
46 PatLeaf<(f64 fpimm), [{
47 return ARM::getVFPf64Imm(N->getValueAPF()) != -1;
48 }]> {
49 let PrintMethod = "printVFPf64ImmOperand";
50}
51
52
53//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +000054// Load / store Instructions.
55//
56
Dan Gohmanbc9d98b2010-02-27 23:47:46 +000057let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbache5165492009-11-09 00:11:35 +000058def VLDRD : ADI5<0b1101, 0b01, (outs DPR:$dst), (ins addrmode5:$addr),
59 IIC_fpLoad64, "vldr", ".64\t$dst, $addr",
Chris Lattnerd10a53d2010-03-08 18:51:21 +000060 [(set DPR:$dst, (f64 (load addrmode5:$addr)))]>;
Evan Chenga8e29892007-01-19 07:51:42 +000061
Jim Grosbache5165492009-11-09 00:11:35 +000062def VLDRS : ASI5<0b1101, 0b01, (outs SPR:$dst), (ins addrmode5:$addr),
63 IIC_fpLoad32, "vldr", ".32\t$dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +000064 [(set SPR:$dst, (load addrmode5:$addr))]>;
Dan Gohman15511cf2008-12-03 18:15:48 +000065} // canFoldAsLoad
Evan Chenga8e29892007-01-19 07:51:42 +000066
Jim Grosbache5165492009-11-09 00:11:35 +000067def VSTRD : ADI5<0b1101, 0b00, (outs), (ins DPR:$src, addrmode5:$addr),
68 IIC_fpStore64, "vstr", ".64\t$src, $addr",
Chris Lattnerd10a53d2010-03-08 18:51:21 +000069 [(store (f64 DPR:$src), addrmode5:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +000070
Jim Grosbache5165492009-11-09 00:11:35 +000071def VSTRS : ASI5<0b1101, 0b00, (outs), (ins SPR:$src, addrmode5:$addr),
72 IIC_fpStore32, "vstr", ".32\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +000073 [(store SPR:$src, addrmode5:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +000074
75//===----------------------------------------------------------------------===//
76// Load / store multiple Instructions.
77//
78
Evan Cheng0d92f5f2009-10-01 08:22:27 +000079let mayLoad = 1, hasExtraDefRegAllocReq = 1 in {
Bob Wilson815baeb2010-03-13 01:08:20 +000080def VLDMD : AXDI5<(outs), (ins addrmode5:$addr, pred:$p, reglist:$dsts,
Bob Wilsonbffb5b32010-03-13 07:34:35 +000081 variable_ops), IndexModeNone, IIC_fpLoadm,
Bob Wilson815baeb2010-03-13 01:08:20 +000082 "vldm${addr:submode}${p}\t${addr:base}, $dsts", "", []> {
Evan Chengcd8e66a2008-11-11 21:48:44 +000083 let Inst{20} = 1;
84}
Evan Chenga8e29892007-01-19 07:51:42 +000085
Bob Wilson815baeb2010-03-13 01:08:20 +000086def VLDMS : AXSI5<(outs), (ins addrmode5:$addr, pred:$p, reglist:$dsts,
Bob Wilsonbffb5b32010-03-13 07:34:35 +000087 variable_ops), IndexModeNone, IIC_fpLoadm,
Bob Wilson815baeb2010-03-13 01:08:20 +000088 "vldm${addr:submode}${p}\t${addr:base}, $dsts", "", []> {
89 let Inst{20} = 1;
90}
91
92def VLDMD_UPD : AXDI5<(outs GPR:$wb), (ins addrmode5:$addr, pred:$p,
93 reglist:$dsts, variable_ops),
Bob Wilsonbffb5b32010-03-13 07:34:35 +000094 IndexModeUpd, IIC_fpLoadm,
Bob Wilson815baeb2010-03-13 01:08:20 +000095 "vldm${addr:submode}${p}\t${addr:base}, $dsts",
96 "$addr.base = $wb", []> {
97 let Inst{20} = 1;
98}
99
100def VLDMS_UPD : AXSI5<(outs GPR:$wb), (ins addrmode5:$addr, pred:$p,
101 reglist:$dsts, variable_ops),
Bob Wilsonbffb5b32010-03-13 07:34:35 +0000102 IndexModeUpd, IIC_fpLoadm,
Bob Wilson815baeb2010-03-13 01:08:20 +0000103 "vldm${addr:submode}${p}\t${addr:base}, $dsts",
104 "$addr.base = $wb", []> {
Evan Chengcd8e66a2008-11-11 21:48:44 +0000105 let Inst{20} = 1;
106}
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000107} // mayLoad, hasExtraDefRegAllocReq
Evan Chenga8e29892007-01-19 07:51:42 +0000108
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000109let mayStore = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson815baeb2010-03-13 01:08:20 +0000110def VSTMD : AXDI5<(outs), (ins addrmode5:$addr, pred:$p, reglist:$srcs,
Bob Wilsonbffb5b32010-03-13 07:34:35 +0000111 variable_ops), IndexModeNone, IIC_fpStorem,
Bob Wilson815baeb2010-03-13 01:08:20 +0000112 "vstm${addr:submode}${p}\t${addr:base}, $srcs", "", []> {
Evan Chengcd8e66a2008-11-11 21:48:44 +0000113 let Inst{20} = 0;
114}
Evan Chenga8e29892007-01-19 07:51:42 +0000115
Bob Wilson815baeb2010-03-13 01:08:20 +0000116def VSTMS : AXSI5<(outs), (ins addrmode5:$addr, pred:$p, reglist:$srcs,
Bob Wilsonbffb5b32010-03-13 07:34:35 +0000117 variable_ops), IndexModeNone, IIC_fpStorem,
Bob Wilson815baeb2010-03-13 01:08:20 +0000118 "vstm${addr:submode}${p}\t${addr:base}, $srcs", "", []> {
119 let Inst{20} = 0;
120}
121
122def VSTMD_UPD : AXDI5<(outs GPR:$wb), (ins addrmode5:$addr, pred:$p,
123 reglist:$srcs, variable_ops),
Bob Wilsonbffb5b32010-03-13 07:34:35 +0000124 IndexModeUpd, IIC_fpStorem,
Bob Wilson815baeb2010-03-13 01:08:20 +0000125 "vstm${addr:submode}${p}\t${addr:base}, $srcs",
126 "$addr.base = $wb", []> {
127 let Inst{20} = 0;
128}
129
130def VSTMS_UPD : AXSI5<(outs GPR:$wb), (ins addrmode5:$addr, pred:$p,
131 reglist:$srcs, variable_ops),
Bob Wilsonbffb5b32010-03-13 07:34:35 +0000132 IndexModeUpd, IIC_fpStorem,
Bob Wilson815baeb2010-03-13 01:08:20 +0000133 "vstm${addr:submode}${p}\t${addr:base}, $srcs",
134 "$addr.base = $wb", []> {
Evan Chengcd8e66a2008-11-11 21:48:44 +0000135 let Inst{20} = 0;
136}
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000137} // mayStore, hasExtraSrcRegAllocReq
Evan Chenga8e29892007-01-19 07:51:42 +0000138
139// FLDMX, FSTMX - mixing S/D registers for pre-armv6 cores
140
141//===----------------------------------------------------------------------===//
142// FP Binary Operations.
143//
144
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000145def VADDD : ADbI<0b11100, 0b11, 0, 0, (outs DPR:$dst), (ins DPR:$a, DPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000146 IIC_fpALU64, "vadd", ".f64\t$dst, $a, $b",
Chris Lattnerd10a53d2010-03-08 18:51:21 +0000147 [(set DPR:$dst, (fadd DPR:$a, (f64 DPR:$b)))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000148
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000149def VADDS : ASbIn<0b11100, 0b11, 0, 0, (outs SPR:$dst), (ins SPR:$a, SPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000150 IIC_fpALU32, "vadd", ".f32\t$dst, $a, $b",
David Goodwin42a83f22009-08-04 17:53:06 +0000151 [(set SPR:$dst, (fadd SPR:$a, SPR:$b))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000152
Evan Cheng3c4a4ff2008-11-12 07:18:38 +0000153// These are encoded as unary instructions.
Evan Cheng91449a82009-07-20 02:12:31 +0000154let Defs = [FPSCR] in {
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000155def VCMPED : ADuI<0b11101, 0b11, 0b0100, 0b11, 0, (outs), (ins DPR:$a, DPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000156 IIC_fpCMP64, "vcmpe", ".f64\t$a, $b",
Chris Lattnerd10a53d2010-03-08 18:51:21 +0000157 [(arm_cmpfp DPR:$a, (f64 DPR:$b))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000158
Johnny Chen7edd8e32010-02-08 19:41:48 +0000159def VCMPD : ADuI<0b11101, 0b11, 0b0100, 0b01, 0, (outs), (ins DPR:$a, DPR:$b),
160 IIC_fpCMP64, "vcmp", ".f64\t$a, $b",
161 [/* For disassembly only; pattern left blank */]>;
162
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000163def VCMPES : ASuI<0b11101, 0b11, 0b0100, 0b11, 0, (outs), (ins SPR:$a, SPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000164 IIC_fpCMP32, "vcmpe", ".f32\t$a, $b",
Evan Cheng3c4a4ff2008-11-12 07:18:38 +0000165 [(arm_cmpfp SPR:$a, SPR:$b)]>;
Johnny Chen7edd8e32010-02-08 19:41:48 +0000166
167def VCMPS : ASuI<0b11101, 0b11, 0b0100, 0b01, 0, (outs), (ins SPR:$a, SPR:$b),
168 IIC_fpCMP32, "vcmp", ".f32\t$a, $b",
169 [/* For disassembly only; pattern left blank */]>;
Evan Cheng91449a82009-07-20 02:12:31 +0000170}
Evan Chenga8e29892007-01-19 07:51:42 +0000171
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000172def VDIVD : ADbI<0b11101, 0b00, 0, 0, (outs DPR:$dst), (ins DPR:$a, DPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000173 IIC_fpDIV64, "vdiv", ".f64\t$dst, $a, $b",
Chris Lattnerd10a53d2010-03-08 18:51:21 +0000174 [(set DPR:$dst, (fdiv DPR:$a, (f64 DPR:$b)))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000175
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000176def VDIVS : ASbI<0b11101, 0b00, 0, 0, (outs SPR:$dst), (ins SPR:$a, SPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000177 IIC_fpDIV32, "vdiv", ".f32\t$dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000178 [(set SPR:$dst, (fdiv SPR:$a, SPR:$b))]>;
179
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000180def VMULD : ADbI<0b11100, 0b10, 0, 0, (outs DPR:$dst), (ins DPR:$a, DPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000181 IIC_fpMUL64, "vmul", ".f64\t$dst, $a, $b",
Chris Lattnerd10a53d2010-03-08 18:51:21 +0000182 [(set DPR:$dst, (fmul DPR:$a, (f64 DPR:$b)))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000183
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000184def VMULS : ASbIn<0b11100, 0b10, 0, 0, (outs SPR:$dst), (ins SPR:$a, SPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000185 IIC_fpMUL32, "vmul", ".f32\t$dst, $a, $b",
David Goodwin42a83f22009-08-04 17:53:06 +0000186 [(set SPR:$dst, (fmul SPR:$a, SPR:$b))]>;
Jim Grosbache5165492009-11-09 00:11:35 +0000187
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000188def VNMULD : ADbI<0b11100, 0b10, 1, 0, (outs DPR:$dst), (ins DPR:$a, DPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000189 IIC_fpMUL64, "vnmul", ".f64\t$dst, $a, $b",
Chris Lattnerd10a53d2010-03-08 18:51:21 +0000190 [(set DPR:$dst, (fneg (fmul DPR:$a, (f64 DPR:$b))))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000191
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000192def VNMULS : ASbI<0b11100, 0b10, 1, 0, (outs SPR:$dst), (ins SPR:$a, SPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000193 IIC_fpMUL32, "vnmul", ".f32\t$dst, $a, $b",
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000194 [(set SPR:$dst, (fneg (fmul SPR:$a, SPR:$b)))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000195
Chris Lattner72939122007-05-03 00:32:00 +0000196// Match reassociated forms only if not sign dependent rounding.
Chris Lattnerd10a53d2010-03-08 18:51:21 +0000197def : Pat<(fmul (fneg DPR:$a), (f64 DPR:$b)),
Jim Grosbache5165492009-11-09 00:11:35 +0000198 (VNMULD DPR:$a, DPR:$b)>, Requires<[NoHonorSignDependentRounding]>;
Chris Lattner72939122007-05-03 00:32:00 +0000199def : Pat<(fmul (fneg SPR:$a), SPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000200 (VNMULS SPR:$a, SPR:$b)>, Requires<[NoHonorSignDependentRounding]>;
Chris Lattner72939122007-05-03 00:32:00 +0000201
202
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000203def VSUBD : ADbI<0b11100, 0b11, 1, 0, (outs DPR:$dst), (ins DPR:$a, DPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000204 IIC_fpALU64, "vsub", ".f64\t$dst, $a, $b",
Chris Lattnerd10a53d2010-03-08 18:51:21 +0000205 [(set DPR:$dst, (fsub DPR:$a, (f64 DPR:$b)))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000206
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000207def VSUBS : ASbIn<0b11100, 0b11, 1, 0, (outs SPR:$dst), (ins SPR:$a, SPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000208 IIC_fpALU32, "vsub", ".f32\t$dst, $a, $b",
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000209 [(set SPR:$dst, (fsub SPR:$a, SPR:$b))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000210
211//===----------------------------------------------------------------------===//
212// FP Unary Operations.
213//
214
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000215def VABSD : ADuI<0b11101, 0b11, 0b0000, 0b11, 0, (outs DPR:$dst), (ins DPR:$a),
Jim Grosbache5165492009-11-09 00:11:35 +0000216 IIC_fpUNA64, "vabs", ".f64\t$dst, $a",
Chris Lattnerd10a53d2010-03-08 18:51:21 +0000217 [(set DPR:$dst, (fabs (f64 DPR:$a)))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000218
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000219def VABSS : ASuIn<0b11101, 0b11, 0b0000, 0b11, 0,(outs SPR:$dst), (ins SPR:$a),
Jim Grosbache5165492009-11-09 00:11:35 +0000220 IIC_fpUNA32, "vabs", ".f32\t$dst, $a",
David Goodwin53e44712009-08-04 20:39:05 +0000221 [(set SPR:$dst, (fabs SPR:$a))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000222
Evan Cheng91449a82009-07-20 02:12:31 +0000223let Defs = [FPSCR] in {
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000224def VCMPEZD : ADuI<0b11101, 0b11, 0b0101, 0b11, 0, (outs), (ins DPR:$a),
Jim Grosbach43cca692009-11-09 15:27:51 +0000225 IIC_fpCMP64, "vcmpe", ".f64\t$a, #0",
Chris Lattnerd10a53d2010-03-08 18:51:21 +0000226 [(arm_cmpfp0 (f64 DPR:$a))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000227
Johnny Chen7edd8e32010-02-08 19:41:48 +0000228def VCMPZD : ADuI<0b11101, 0b11, 0b0101, 0b01, 0, (outs), (ins DPR:$a),
229 IIC_fpCMP64, "vcmp", ".f64\t$a, #0",
230 [/* For disassembly only; pattern left blank */]>;
231
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000232def VCMPEZS : ASuI<0b11101, 0b11, 0b0101, 0b11, 0, (outs), (ins SPR:$a),
Jim Grosbach43cca692009-11-09 15:27:51 +0000233 IIC_fpCMP32, "vcmpe", ".f32\t$a, #0",
Evan Chenga8e29892007-01-19 07:51:42 +0000234 [(arm_cmpfp0 SPR:$a)]>;
Johnny Chen7edd8e32010-02-08 19:41:48 +0000235
236def VCMPZS : ASuI<0b11101, 0b11, 0b0101, 0b01, 0, (outs), (ins SPR:$a),
237 IIC_fpCMP32, "vcmp", ".f32\t$a, #0",
238 [/* For disassembly only; pattern left blank */]>;
Evan Cheng91449a82009-07-20 02:12:31 +0000239}
Evan Chenga8e29892007-01-19 07:51:42 +0000240
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000241def VCVTDS : ASuI<0b11101, 0b11, 0b0111, 0b11, 0, (outs DPR:$dst), (ins SPR:$a),
Jim Grosbache5165492009-11-09 00:11:35 +0000242 IIC_fpCVTDS, "vcvt", ".f64.f32\t$dst, $a",
Evan Chenga8e29892007-01-19 07:51:42 +0000243 [(set DPR:$dst, (fextend SPR:$a))]>;
244
Evan Cheng96581d32008-11-11 02:11:05 +0000245// Special case encoding: bits 11-8 is 0b1011.
Jim Grosbache5165492009-11-09 00:11:35 +0000246def VCVTSD : VFPAI<(outs SPR:$dst), (ins DPR:$a), VFPUnaryFrm,
247 IIC_fpCVTSD, "vcvt", ".f32.f64\t$dst, $a",
David Goodwin3ca524e2009-07-10 17:03:29 +0000248 [(set SPR:$dst, (fround DPR:$a))]> {
Evan Cheng96581d32008-11-11 02:11:05 +0000249 let Inst{27-23} = 0b11101;
250 let Inst{21-16} = 0b110111;
251 let Inst{11-8} = 0b1011;
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000252 let Inst{7-6} = 0b11;
253 let Inst{4} = 0;
Evan Cheng96581d32008-11-11 02:11:05 +0000254}
Evan Chenga8e29892007-01-19 07:51:42 +0000255
Johnny Chen2d658df2010-02-09 17:21:56 +0000256// Between half-precision and single-precision. For disassembly only.
257
258def VCVTBSH : ASuI<0b11101, 0b11, 0b0010, 0b01, 0, (outs SPR:$dst), (ins SPR:$a),
259 /* FIXME */ IIC_fpCVTDS, "vcvtb", ".f32.f16\t$dst, $a",
260 [/* For disassembly only; pattern left blank */]>;
261
262def VCVTBHS : ASuI<0b11101, 0b11, 0b0011, 0b01, 0, (outs SPR:$dst), (ins SPR:$a),
263 /* FIXME */ IIC_fpCVTDS, "vcvtb", ".f16.f32\t$dst, $a",
264 [/* For disassembly only; pattern left blank */]>;
265
266def VCVTTSH : ASuI<0b11101, 0b11, 0b0010, 0b11, 0, (outs SPR:$dst), (ins SPR:$a),
267 /* FIXME */ IIC_fpCVTDS, "vcvtt", ".f32.f16\t$dst, $a",
268 [/* For disassembly only; pattern left blank */]>;
269
270def VCVTTHS : ASuI<0b11101, 0b11, 0b0011, 0b11, 0, (outs SPR:$dst), (ins SPR:$a),
271 /* FIXME */ IIC_fpCVTDS, "vcvtt", ".f16.f32\t$dst, $a",
272 [/* For disassembly only; pattern left blank */]>;
273
Evan Chengcd799b92009-06-12 20:46:18 +0000274let neverHasSideEffects = 1 in {
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000275def VMOVD: ADuI<0b11101, 0b11, 0b0000, 0b01, 0, (outs DPR:$dst), (ins DPR:$a),
Jim Grosbache5165492009-11-09 00:11:35 +0000276 IIC_fpUNA64, "vmov", ".f64\t$dst, $a", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000277
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000278def VMOVS: ASuI<0b11101, 0b11, 0b0000, 0b01, 0, (outs SPR:$dst), (ins SPR:$a),
Jim Grosbache5165492009-11-09 00:11:35 +0000279 IIC_fpUNA32, "vmov", ".f32\t$dst, $a", []>;
Evan Chengcd799b92009-06-12 20:46:18 +0000280} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +0000281
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000282def VNEGD : ADuI<0b11101, 0b11, 0b0001, 0b01, 0, (outs DPR:$dst), (ins DPR:$a),
Jim Grosbache5165492009-11-09 00:11:35 +0000283 IIC_fpUNA64, "vneg", ".f64\t$dst, $a",
Chris Lattnerd10a53d2010-03-08 18:51:21 +0000284 [(set DPR:$dst, (fneg (f64 DPR:$a)))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000285
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000286def VNEGS : ASuIn<0b11101, 0b11, 0b0001, 0b01, 0,(outs SPR:$dst), (ins SPR:$a),
Jim Grosbache5165492009-11-09 00:11:35 +0000287 IIC_fpUNA32, "vneg", ".f32\t$dst, $a",
David Goodwin53e44712009-08-04 20:39:05 +0000288 [(set SPR:$dst, (fneg SPR:$a))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000289
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000290def VSQRTD : ADuI<0b11101, 0b11, 0b0001, 0b11, 0, (outs DPR:$dst), (ins DPR:$a),
Jim Grosbache5165492009-11-09 00:11:35 +0000291 IIC_fpSQRT64, "vsqrt", ".f64\t$dst, $a",
Chris Lattnerd10a53d2010-03-08 18:51:21 +0000292 [(set DPR:$dst, (fsqrt (f64 DPR:$a)))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000293
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000294def VSQRTS : ASuI<0b11101, 0b11, 0b0001, 0b11, 0, (outs SPR:$dst), (ins SPR:$a),
Jim Grosbache5165492009-11-09 00:11:35 +0000295 IIC_fpSQRT32, "vsqrt", ".f32\t$dst, $a",
Evan Chenga8e29892007-01-19 07:51:42 +0000296 [(set SPR:$dst, (fsqrt SPR:$a))]>;
297
298//===----------------------------------------------------------------------===//
299// FP <-> GPR Copies. Int <-> FP Conversions.
300//
301
Jim Grosbache5165492009-11-09 00:11:35 +0000302def VMOVRS : AVConv2I<0b11100001, 0b1010, (outs GPR:$dst), (ins SPR:$src),
303 IIC_VMOVSI, "vmov", "\t$dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +0000304 [(set GPR:$dst, (bitconvert SPR:$src))]>;
305
Jim Grosbache5165492009-11-09 00:11:35 +0000306def VMOVSR : AVConv4I<0b11100000, 0b1010, (outs SPR:$dst), (ins GPR:$src),
307 IIC_VMOVIS, "vmov", "\t$dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +0000308 [(set SPR:$dst, (bitconvert GPR:$src))]>;
309
Jim Grosbache5165492009-11-09 00:11:35 +0000310def VMOVRRD : AVConv3I<0b11000101, 0b1011,
Evan Chengd20d6582009-10-01 01:33:39 +0000311 (outs GPR:$wb, GPR:$dst2), (ins DPR:$src),
Jim Grosbache5165492009-11-09 00:11:35 +0000312 IIC_VMOVDI, "vmov", "\t$wb, $dst2, $src",
Johnny Chen7acca672010-02-05 18:04:58 +0000313 [/* FIXME: Can't write pattern for multiple result instr*/]> {
314 let Inst{7-6} = 0b00;
315}
Evan Chenga8e29892007-01-19 07:51:42 +0000316
Johnny Chen23401d62010-02-08 17:26:09 +0000317def VMOVRRS : AVConv3I<0b11000101, 0b1010,
318 (outs GPR:$wb, GPR:$dst2), (ins SPR:$src1, SPR:$src2),
319 IIC_VMOVDI, "vmov", "\t$wb, $dst2, $src1, $src2",
320 [/* For disassembly only; pattern left blank */]> {
321 let Inst{7-6} = 0b00;
322}
323
Evan Chenga8e29892007-01-19 07:51:42 +0000324// FMDHR: GPR -> SPR
325// FMDLR: GPR -> SPR
326
Jim Grosbache5165492009-11-09 00:11:35 +0000327def VMOVDRR : AVConv5I<0b11000100, 0b1011,
Evan Cheng38b6fd62008-12-11 22:02:02 +0000328 (outs DPR:$dst), (ins GPR:$src1, GPR:$src2),
Jim Grosbache5165492009-11-09 00:11:35 +0000329 IIC_VMOVID, "vmov", "\t$dst, $src1, $src2",
Johnny Chen7acca672010-02-05 18:04:58 +0000330 [(set DPR:$dst, (arm_fmdrr GPR:$src1, GPR:$src2))]> {
331 let Inst{7-6} = 0b00;
332}
Evan Chenga8e29892007-01-19 07:51:42 +0000333
Johnny Chen23401d62010-02-08 17:26:09 +0000334def VMOVSRR : AVConv5I<0b11000100, 0b1010,
335 (outs SPR:$dst1, SPR:$dst2), (ins GPR:$src1, GPR:$src2),
336 IIC_VMOVID, "vmov", "\t$dst1, $dst2, $src1, $src2",
337 [/* For disassembly only; pattern left blank */]> {
338 let Inst{7-6} = 0b00;
339}
340
Evan Chenga8e29892007-01-19 07:51:42 +0000341// FMRDH: SPR -> GPR
342// FMRDL: SPR -> GPR
343// FMRRS: SPR -> GPR
344// FMRX : SPR system reg -> GPR
345
346// FMSRR: GPR -> SPR
347
Evan Chenga8e29892007-01-19 07:51:42 +0000348// FMXR: GPR -> VFP Sstem reg
349
350
351// Int to FP:
352
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000353def VSITOD : AVConv1I<0b11101, 0b11, 0b1000, 0b1011,
354 (outs DPR:$dst), (ins SPR:$a),
Jim Grosbache5165492009-11-09 00:11:35 +0000355 IIC_fpCVTID, "vcvt", ".f64.s32\t$dst, $a",
Chris Lattnerd10a53d2010-03-08 18:51:21 +0000356 [(set DPR:$dst, (f64 (arm_sitof SPR:$a)))]> {
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000357 let Inst{7} = 1; // s32
Evan Cheng78be83d2008-11-11 19:40:26 +0000358}
Evan Chenga8e29892007-01-19 07:51:42 +0000359
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000360def VSITOS : AVConv1In<0b11101, 0b11, 0b1000, 0b1010,
361 (outs SPR:$dst),(ins SPR:$a),
Jim Grosbache5165492009-11-09 00:11:35 +0000362 IIC_fpCVTIS, "vcvt", ".f32.s32\t$dst, $a",
Evan Cheng78be83d2008-11-11 19:40:26 +0000363 [(set SPR:$dst, (arm_sitof SPR:$a))]> {
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000364 let Inst{7} = 1; // s32
Evan Cheng78be83d2008-11-11 19:40:26 +0000365}
Evan Chenga8e29892007-01-19 07:51:42 +0000366
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000367def VUITOD : AVConv1I<0b11101, 0b11, 0b1000, 0b1011,
368 (outs DPR:$dst), (ins SPR:$a),
Jim Grosbache5165492009-11-09 00:11:35 +0000369 IIC_fpCVTID, "vcvt", ".f64.u32\t$dst, $a",
Chris Lattnerd10a53d2010-03-08 18:51:21 +0000370 [(set DPR:$dst, (f64 (arm_uitof SPR:$a)))]> {
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000371 let Inst{7} = 0; // u32
372}
Evan Chenga8e29892007-01-19 07:51:42 +0000373
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000374def VUITOS : AVConv1In<0b11101, 0b11, 0b1000, 0b1010,
375 (outs SPR:$dst), (ins SPR:$a),
Jim Grosbache5165492009-11-09 00:11:35 +0000376 IIC_fpCVTIS, "vcvt", ".f32.u32\t$dst, $a",
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000377 [(set SPR:$dst, (arm_uitof SPR:$a))]> {
378 let Inst{7} = 0; // u32
379}
Evan Chenga8e29892007-01-19 07:51:42 +0000380
381// FP to Int:
382// Always set Z bit in the instruction, i.e. "round towards zero" variants.
383
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000384def VTOSIZD : AVConv1I<0b11101, 0b11, 0b1101, 0b1011,
Evan Cheng78be83d2008-11-11 19:40:26 +0000385 (outs SPR:$dst), (ins DPR:$a),
Jim Grosbache5165492009-11-09 00:11:35 +0000386 IIC_fpCVTDI, "vcvt", ".s32.f64\t$dst, $a",
Chris Lattnerd10a53d2010-03-08 18:51:21 +0000387 [(set SPR:$dst, (arm_ftosi (f64 DPR:$a)))]> {
Evan Cheng78be83d2008-11-11 19:40:26 +0000388 let Inst{7} = 1; // Z bit
389}
Evan Chenga8e29892007-01-19 07:51:42 +0000390
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000391def VTOSIZS : AVConv1In<0b11101, 0b11, 0b1101, 0b1010,
David Goodwin338268c2009-08-10 22:17:39 +0000392 (outs SPR:$dst), (ins SPR:$a),
Jim Grosbache5165492009-11-09 00:11:35 +0000393 IIC_fpCVTSI, "vcvt", ".s32.f32\t$dst, $a",
Evan Cheng78be83d2008-11-11 19:40:26 +0000394 [(set SPR:$dst, (arm_ftosi SPR:$a))]> {
395 let Inst{7} = 1; // Z bit
396}
Evan Chenga8e29892007-01-19 07:51:42 +0000397
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000398def VTOUIZD : AVConv1I<0b11101, 0b11, 0b1100, 0b1011,
Evan Cheng78be83d2008-11-11 19:40:26 +0000399 (outs SPR:$dst), (ins DPR:$a),
Jim Grosbache5165492009-11-09 00:11:35 +0000400 IIC_fpCVTDI, "vcvt", ".u32.f64\t$dst, $a",
Chris Lattnerd10a53d2010-03-08 18:51:21 +0000401 [(set SPR:$dst, (arm_ftoui (f64 DPR:$a)))]> {
Evan Cheng78be83d2008-11-11 19:40:26 +0000402 let Inst{7} = 1; // Z bit
403}
Evan Chenga8e29892007-01-19 07:51:42 +0000404
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000405def VTOUIZS : AVConv1In<0b11101, 0b11, 0b1100, 0b1010,
David Goodwin338268c2009-08-10 22:17:39 +0000406 (outs SPR:$dst), (ins SPR:$a),
Jim Grosbache5165492009-11-09 00:11:35 +0000407 IIC_fpCVTSI, "vcvt", ".u32.f32\t$dst, $a",
Evan Cheng78be83d2008-11-11 19:40:26 +0000408 [(set SPR:$dst, (arm_ftoui SPR:$a))]> {
409 let Inst{7} = 1; // Z bit
410}
Evan Chenga8e29892007-01-19 07:51:42 +0000411
Johnny Chen15b423f2010-02-08 22:02:41 +0000412// And the Z bit '0' variants, i.e. use the rounding mode specified by FPSCR.
413// For disassembly only.
414
415def VTOSIRD : AVConv1I<0b11101, 0b11, 0b1101, 0b1011,
416 (outs SPR:$dst), (ins DPR:$a),
417 IIC_fpCVTDI, "vcvtr", ".s32.f64\t$dst, $a",
418 [/* For disassembly only; pattern left blank */]> {
419 let Inst{7} = 0; // Z bit
420}
421
422def VTOSIRS : AVConv1In<0b11101, 0b11, 0b1101, 0b1010,
423 (outs SPR:$dst), (ins SPR:$a),
424 IIC_fpCVTSI, "vcvtr", ".s32.f32\t$dst, $a",
425 [/* For disassembly only; pattern left blank */]> {
426 let Inst{7} = 0; // Z bit
427}
428
429def VTOUIRD : AVConv1I<0b11101, 0b11, 0b1100, 0b1011,
430 (outs SPR:$dst), (ins DPR:$a),
431 IIC_fpCVTDI, "vcvtr", ".u32.f64\t$dst, $a",
432 [/* For disassembly only; pattern left blank */]> {
433 let Inst{7} = 0; // Z bit
434}
435
436def VTOUIRS : AVConv1In<0b11101, 0b11, 0b1100, 0b1010,
437 (outs SPR:$dst), (ins SPR:$a),
438 IIC_fpCVTSI, "vcvtr", ".u32.f32\t$dst, $a",
439 [/* For disassembly only; pattern left blank */]> {
440 let Inst{7} = 0; // Z bit
441}
442
Johnny Chen27bb8d02010-02-11 18:17:16 +0000443// Convert between floating-point and fixed-point
444// Data type for fixed-point naming convention:
445// S16 (U=0, sx=0) -> SH
446// U16 (U=1, sx=0) -> UH
447// S32 (U=0, sx=1) -> SL
448// U32 (U=1, sx=1) -> UL
449
450let Constraints = "$a = $dst" in {
451
452// FP to Fixed-Point:
453
454def VTOSHS : AVConv1XI<0b11101, 0b11, 0b1110, 0b1010, 0,
455 (outs SPR:$dst), (ins SPR:$a, i32imm:$fbits),
456 IIC_fpCVTSI, "vcvt", ".s16.f32\t$dst, $a, $fbits",
457 [/* For disassembly only; pattern left blank */]>;
458
459def VTOUHS : AVConv1XI<0b11101, 0b11, 0b1111, 0b1010, 0,
460 (outs SPR:$dst), (ins SPR:$a, i32imm:$fbits),
461 IIC_fpCVTSI, "vcvt", ".u16.f32\t$dst, $a, $fbits",
462 [/* For disassembly only; pattern left blank */]>;
463
464def VTOSLS : AVConv1XI<0b11101, 0b11, 0b1110, 0b1010, 1,
465 (outs SPR:$dst), (ins SPR:$a, i32imm:$fbits),
466 IIC_fpCVTSI, "vcvt", ".s32.f32\t$dst, $a, $fbits",
467 [/* For disassembly only; pattern left blank */]>;
468
469def VTOULS : AVConv1XI<0b11101, 0b11, 0b1111, 0b1010, 1,
470 (outs SPR:$dst), (ins SPR:$a, i32imm:$fbits),
471 IIC_fpCVTSI, "vcvt", ".u32.f32\t$dst, $a, $fbits",
472 [/* For disassembly only; pattern left blank */]>;
473
474def VTOSHD : AVConv1XI<0b11101, 0b11, 0b1110, 0b1011, 0,
475 (outs DPR:$dst), (ins DPR:$a, i32imm:$fbits),
476 IIC_fpCVTDI, "vcvt", ".s16.f64\t$dst, $a, $fbits",
477 [/* For disassembly only; pattern left blank */]>;
478
479def VTOUHD : AVConv1XI<0b11101, 0b11, 0b1111, 0b1011, 0,
480 (outs DPR:$dst), (ins DPR:$a, i32imm:$fbits),
481 IIC_fpCVTDI, "vcvt", ".u16.f64\t$dst, $a, $fbits",
482 [/* For disassembly only; pattern left blank */]>;
483
484def VTOSLD : AVConv1XI<0b11101, 0b11, 0b1110, 0b1011, 1,
485 (outs DPR:$dst), (ins DPR:$a, i32imm:$fbits),
486 IIC_fpCVTDI, "vcvt", ".s32.f64\t$dst, $a, $fbits",
487 [/* For disassembly only; pattern left blank */]>;
488
489def VTOULD : AVConv1XI<0b11101, 0b11, 0b1111, 0b1011, 1,
490 (outs DPR:$dst), (ins DPR:$a, i32imm:$fbits),
491 IIC_fpCVTDI, "vcvt", ".u32.f64\t$dst, $a, $fbits",
492 [/* For disassembly only; pattern left blank */]>;
493
494// Fixed-Point to FP:
495
496def VSHTOS : AVConv1XI<0b11101, 0b11, 0b1010, 0b1010, 0,
497 (outs SPR:$dst), (ins SPR:$a, i32imm:$fbits),
498 IIC_fpCVTIS, "vcvt", ".f32.s16\t$dst, $a, $fbits",
499 [/* For disassembly only; pattern left blank */]>;
500
501def VUHTOS : AVConv1XI<0b11101, 0b11, 0b1011, 0b1010, 0,
502 (outs SPR:$dst), (ins SPR:$a, i32imm:$fbits),
503 IIC_fpCVTIS, "vcvt", ".f32.u16\t$dst, $a, $fbits",
504 [/* For disassembly only; pattern left blank */]>;
505
506def VSLTOS : AVConv1XI<0b11101, 0b11, 0b1010, 0b1010, 1,
507 (outs SPR:$dst), (ins SPR:$a, i32imm:$fbits),
508 IIC_fpCVTIS, "vcvt", ".f32.s32\t$dst, $a, $fbits",
509 [/* For disassembly only; pattern left blank */]>;
510
511def VULTOS : AVConv1XI<0b11101, 0b11, 0b1011, 0b1010, 1,
512 (outs SPR:$dst), (ins SPR:$a, i32imm:$fbits),
513 IIC_fpCVTIS, "vcvt", ".f32.u32\t$dst, $a, $fbits",
514 [/* For disassembly only; pattern left blank */]>;
515
516def VSHTOD : AVConv1XI<0b11101, 0b11, 0b1010, 0b1011, 0,
517 (outs DPR:$dst), (ins DPR:$a, i32imm:$fbits),
518 IIC_fpCVTID, "vcvt", ".f64.s16\t$dst, $a, $fbits",
519 [/* For disassembly only; pattern left blank */]>;
520
521def VUHTOD : AVConv1XI<0b11101, 0b11, 0b1011, 0b1011, 0,
522 (outs DPR:$dst), (ins DPR:$a, i32imm:$fbits),
523 IIC_fpCVTID, "vcvt", ".f64.u16\t$dst, $a, $fbits",
524 [/* For disassembly only; pattern left blank */]>;
525
526def VSLTOD : AVConv1XI<0b11101, 0b11, 0b1010, 0b1011, 1,
527 (outs DPR:$dst), (ins DPR:$a, i32imm:$fbits),
528 IIC_fpCVTID, "vcvt", ".f64.s32\t$dst, $a, $fbits",
529 [/* For disassembly only; pattern left blank */]>;
530
531def VULTOD : AVConv1XI<0b11101, 0b11, 0b1011, 0b1011, 1,
532 (outs DPR:$dst), (ins DPR:$a, i32imm:$fbits),
533 IIC_fpCVTID, "vcvt", ".f64.u32\t$dst, $a, $fbits",
534 [/* For disassembly only; pattern left blank */]>;
535
536} // End of 'let Constraints = "$src = $dst" in'
537
Evan Chenga8e29892007-01-19 07:51:42 +0000538//===----------------------------------------------------------------------===//
539// FP FMA Operations.
540//
541
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000542def VMLAD : ADbI<0b11100, 0b00, 0, 0,
543 (outs DPR:$dst), (ins DPR:$dstin, DPR:$a, DPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000544 IIC_fpMAC64, "vmla", ".f64\t$dst, $a, $b",
Chris Lattnerd10a53d2010-03-08 18:51:21 +0000545 [(set DPR:$dst, (fadd (fmul DPR:$a, DPR:$b),
546 (f64 DPR:$dstin)))]>,
Evan Chenga8e29892007-01-19 07:51:42 +0000547 RegConstraint<"$dstin = $dst">;
548
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000549def VMLAS : ASbIn<0b11100, 0b00, 0, 0,
550 (outs SPR:$dst), (ins SPR:$dstin, SPR:$a, SPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000551 IIC_fpMAC32, "vmla", ".f32\t$dst, $a, $b",
David Goodwin42a83f22009-08-04 17:53:06 +0000552 [(set SPR:$dst, (fadd (fmul SPR:$a, SPR:$b), SPR:$dstin))]>,
553 RegConstraint<"$dstin = $dst">;
Evan Chenga8e29892007-01-19 07:51:42 +0000554
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000555def VNMLSD : ADbI<0b11100, 0b01, 0, 0,
556 (outs DPR:$dst), (ins DPR:$dstin, DPR:$a, DPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000557 IIC_fpMAC64, "vnmls", ".f64\t$dst, $a, $b",
Chris Lattnerd10a53d2010-03-08 18:51:21 +0000558 [(set DPR:$dst, (fsub (fmul DPR:$a, DPR:$b),
559 (f64 DPR:$dstin)))]>,
Evan Chenga8e29892007-01-19 07:51:42 +0000560 RegConstraint<"$dstin = $dst">;
561
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000562def VNMLSS : ASbI<0b11100, 0b01, 0, 0,
563 (outs SPR:$dst), (ins SPR:$dstin, SPR:$a, SPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000564 IIC_fpMAC32, "vnmls", ".f32\t$dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000565 [(set SPR:$dst, (fsub (fmul SPR:$a, SPR:$b), SPR:$dstin))]>,
566 RegConstraint<"$dstin = $dst">;
567
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000568def VMLSD : ADbI<0b11100, 0b00, 1, 0,
569 (outs DPR:$dst), (ins DPR:$dstin, DPR:$a, DPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000570 IIC_fpMAC64, "vmls", ".f64\t$dst, $a, $b",
Chris Lattnerd10a53d2010-03-08 18:51:21 +0000571 [(set DPR:$dst, (fadd (fneg (fmul DPR:$a, DPR:$b)),
572 (f64 DPR:$dstin)))]>,
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000573 RegConstraint<"$dstin = $dst">;
Evan Chenga8e29892007-01-19 07:51:42 +0000574
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000575def VMLSS : ASbIn<0b11100, 0b00, 1, 0,
576 (outs SPR:$dst), (ins SPR:$dstin, SPR:$a, SPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000577 IIC_fpMAC32, "vmls", ".f32\t$dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000578 [(set SPR:$dst, (fadd (fneg (fmul SPR:$a, SPR:$b)), SPR:$dstin))]>,
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000579 RegConstraint<"$dstin = $dst">;
Evan Chenga8e29892007-01-19 07:51:42 +0000580
Chris Lattnerd10a53d2010-03-08 18:51:21 +0000581def : Pat<(fsub DPR:$dstin, (fmul DPR:$a, (f64 DPR:$b))),
Jim Grosbache5165492009-11-09 00:11:35 +0000582 (VMLSD DPR:$dstin, DPR:$a, DPR:$b)>, Requires<[DontUseNEONForFP]>;
David Goodwinb84f3d42009-08-04 18:44:29 +0000583def : Pat<(fsub SPR:$dstin, (fmul SPR:$a, SPR:$b)),
Jim Grosbache5165492009-11-09 00:11:35 +0000584 (VMLSS SPR:$dstin, SPR:$a, SPR:$b)>, Requires<[DontUseNEONForFP]>;
David Goodwinb84f3d42009-08-04 18:44:29 +0000585
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000586def VNMLAD : ADbI<0b11100, 0b01, 1, 0,
587 (outs DPR:$dst), (ins DPR:$dstin, DPR:$a, DPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000588 IIC_fpMAC64, "vnmla", ".f64\t$dst, $a, $b",
Chris Lattnerd10a53d2010-03-08 18:51:21 +0000589 [(set DPR:$dst, (fsub (fneg (fmul DPR:$a, DPR:$b)),
590 (f64 DPR:$dstin)))]>,
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000591 RegConstraint<"$dstin = $dst">;
Evan Chenga8e29892007-01-19 07:51:42 +0000592
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000593def VNMLAS : ASbI<0b11100, 0b01, 1, 0,
594 (outs SPR:$dst), (ins SPR:$dstin, SPR:$a, SPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000595 IIC_fpMAC32, "vnmla", ".f32\t$dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000596 [(set SPR:$dst, (fsub (fneg (fmul SPR:$a, SPR:$b)), SPR:$dstin))]>,
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000597 RegConstraint<"$dstin = $dst">;
Evan Chenga8e29892007-01-19 07:51:42 +0000598
599//===----------------------------------------------------------------------===//
600// FP Conditional moves.
601//
602
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000603def VMOVDcc : ADuI<0b11101, 0b11, 0b0000, 0b01, 0,
Evan Cheng78be83d2008-11-11 19:40:26 +0000604 (outs DPR:$dst), (ins DPR:$false, DPR:$true),
Jim Grosbache5165492009-11-09 00:11:35 +0000605 IIC_fpUNA64, "vmov", ".f64\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +0000606 [/*(set DPR:$dst, (ARMcmov DPR:$false, DPR:$true, imm:$cc))*/]>,
607 RegConstraint<"$false = $dst">;
Evan Chenga8e29892007-01-19 07:51:42 +0000608
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000609def VMOVScc : ASuI<0b11101, 0b11, 0b0000, 0b01, 0,
Evan Cheng78be83d2008-11-11 19:40:26 +0000610 (outs SPR:$dst), (ins SPR:$false, SPR:$true),
Jim Grosbache5165492009-11-09 00:11:35 +0000611 IIC_fpUNA32, "vmov", ".f32\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +0000612 [/*(set SPR:$dst, (ARMcmov SPR:$false, SPR:$true, imm:$cc))*/]>,
613 RegConstraint<"$false = $dst">;
Evan Chenga8e29892007-01-19 07:51:42 +0000614
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000615def VNEGDcc : ADuI<0b11101, 0b11, 0b0001, 0b01, 0,
Evan Cheng78be83d2008-11-11 19:40:26 +0000616 (outs DPR:$dst), (ins DPR:$false, DPR:$true),
Jim Grosbache5165492009-11-09 00:11:35 +0000617 IIC_fpUNA64, "vneg", ".f64\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +0000618 [/*(set DPR:$dst, (ARMcneg DPR:$false, DPR:$true, imm:$cc))*/]>,
619 RegConstraint<"$false = $dst">;
Evan Chenga8e29892007-01-19 07:51:42 +0000620
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000621def VNEGScc : ASuI<0b11101, 0b11, 0b0001, 0b01, 0,
Evan Cheng78be83d2008-11-11 19:40:26 +0000622 (outs SPR:$dst), (ins SPR:$false, SPR:$true),
Jim Grosbache5165492009-11-09 00:11:35 +0000623 IIC_fpUNA32, "vneg", ".f32\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +0000624 [/*(set SPR:$dst, (ARMcneg SPR:$false, SPR:$true, imm:$cc))*/]>,
625 RegConstraint<"$false = $dst">;
Evan Cheng78be83d2008-11-11 19:40:26 +0000626
627
628//===----------------------------------------------------------------------===//
629// Misc.
630//
631
Evan Cheng1e13c792009-11-10 19:44:56 +0000632// APSR is the application level alias of CPSR. This FPSCR N, Z, C, V flags
633// to APSR.
Evan Cheng91449a82009-07-20 02:12:31 +0000634let Defs = [CPSR], Uses = [FPSCR] in
Jim Grosbache5165492009-11-09 00:11:35 +0000635def FMSTAT : VFPAI<(outs), (ins), VFPMiscFrm, IIC_fpSTAT, "vmrs",
Jim Grosbachf4cbc0e2009-11-13 01:17:22 +0000636 "\tapsr_nzcv, fpscr",
Evan Chengdd22a452009-10-27 00:20:49 +0000637 [(arm_fmstat)]> {
Evan Chengcd8e66a2008-11-11 21:48:44 +0000638 let Inst{27-20} = 0b11101111;
639 let Inst{19-16} = 0b0001;
640 let Inst{15-12} = 0b1111;
641 let Inst{11-8} = 0b1010;
642 let Inst{7} = 0;
643 let Inst{4} = 1;
644}
Evan Cheng39382422009-10-28 01:44:26 +0000645
Johnny Chenc9745042010-02-09 22:35:38 +0000646// FPSCR <-> GPR (for disassembly only)
647
648let Uses = [FPSCR] in {
649def VMRS : VFPAI<(outs GPR:$dst), (ins), VFPMiscFrm, IIC_fpSTAT, "vmrs",
650 "\t$dst, fpscr",
651 [/* For disassembly only; pattern left blank */]> {
652 let Inst{27-20} = 0b11101111;
653 let Inst{19-16} = 0b0001;
654 let Inst{11-8} = 0b1010;
655 let Inst{7} = 0;
656 let Inst{4} = 1;
657}
658}
659
660let Defs = [FPSCR] in {
661def VMSR : VFPAI<(outs), (ins GPR:$src), VFPMiscFrm, IIC_fpSTAT, "vmsr",
662 "\tfpscr, $src",
663 [/* For disassembly only; pattern left blank */]> {
664 let Inst{27-20} = 0b11101110;
665 let Inst{19-16} = 0b0001;
666 let Inst{11-8} = 0b1010;
667 let Inst{7} = 0;
668 let Inst{4} = 1;
669}
670}
Evan Cheng39382422009-10-28 01:44:26 +0000671
672// Materialize FP immediates. VFP3 only.
Jim Grosbache5165492009-11-09 00:11:35 +0000673let isReMaterializable = 1 in {
674def FCONSTD : VFPAI<(outs DPR:$dst), (ins vfp_f64imm:$imm),
675 VFPMiscFrm, IIC_VMOVImm,
Evan Cheng9d172d52009-11-24 01:05:23 +0000676 "vmov", ".f64\t$dst, $imm",
Jim Grosbache5165492009-11-09 00:11:35 +0000677 [(set DPR:$dst, vfp_f64imm:$imm)]>, Requires<[HasVFP3]> {
678 let Inst{27-23} = 0b11101;
679 let Inst{21-20} = 0b11;
680 let Inst{11-9} = 0b101;
681 let Inst{8} = 1;
682 let Inst{7-4} = 0b0000;
683}
684
Evan Cheng39382422009-10-28 01:44:26 +0000685def FCONSTS : VFPAI<(outs SPR:$dst), (ins vfp_f32imm:$imm),
686 VFPMiscFrm, IIC_VMOVImm,
Evan Cheng9d172d52009-11-24 01:05:23 +0000687 "vmov", ".f32\t$dst, $imm",
Evan Cheng39382422009-10-28 01:44:26 +0000688 [(set SPR:$dst, vfp_f32imm:$imm)]>, Requires<[HasVFP3]> {
689 let Inst{27-23} = 0b11101;
690 let Inst{21-20} = 0b11;
691 let Inst{11-9} = 0b101;
692 let Inst{8} = 0;
693 let Inst{7-4} = 0b0000;
694}
Evan Cheng39382422009-10-28 01:44:26 +0000695}