blob: 5c88d9b2c7378e127c8a389b8ffa12079c6e35ce [file] [log] [blame]
Chris Lattnerb22a04d2006-03-25 07:51:43 +00001//===- PPCInstrAltivec.td - The PowerPC Altivec Extension --*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Chris Lattner and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Altivec extension to the PowerPC instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// Altivec transformation functions and pattern fragments.
16//
17
Chris Lattnerddb739e2006-04-06 17:23:16 +000018/// VPKUHUM_shuffle_mask/VPKUWUM_shuffle_mask - Return true if this is a valid
19/// shuffle mask for the VPKUHUM or VPKUWUM instructions.
20def VPKUHUM_shuffle_mask : PatLeaf<(build_vector), [{
Chris Lattnerf24380e2006-04-06 22:28:36 +000021 return PPC::isVPKUHUMShuffleMask(N, false);
Chris Lattnerddb739e2006-04-06 17:23:16 +000022}]>;
23def VPKUWUM_shuffle_mask : PatLeaf<(build_vector), [{
Chris Lattnerf24380e2006-04-06 22:28:36 +000024 return PPC::isVPKUWUMShuffleMask(N, false);
Chris Lattnerddb739e2006-04-06 17:23:16 +000025}]>;
26
Chris Lattnerf24380e2006-04-06 22:28:36 +000027def VPKUHUM_unary_shuffle_mask : PatLeaf<(build_vector), [{
28 return PPC::isVPKUHUMShuffleMask(N, true);
29}]>;
30def VPKUWUM_unary_shuffle_mask : PatLeaf<(build_vector), [{
31 return PPC::isVPKUWUMShuffleMask(N, true);
32}]>;
33
34
Chris Lattner116cc482006-04-06 21:11:54 +000035def VMRGLB_shuffle_mask : PatLeaf<(build_vector), [{
Chris Lattnercaad1632006-04-06 22:02:42 +000036 return PPC::isVMRGLShuffleMask(N, 1, false);
Chris Lattner116cc482006-04-06 21:11:54 +000037}]>;
38def VMRGLH_shuffle_mask : PatLeaf<(build_vector), [{
Chris Lattnercaad1632006-04-06 22:02:42 +000039 return PPC::isVMRGLShuffleMask(N, 2, false);
Chris Lattner116cc482006-04-06 21:11:54 +000040}]>;
41def VMRGLW_shuffle_mask : PatLeaf<(build_vector), [{
Chris Lattnercaad1632006-04-06 22:02:42 +000042 return PPC::isVMRGLShuffleMask(N, 4, false);
Chris Lattner116cc482006-04-06 21:11:54 +000043}]>;
44def VMRGHB_shuffle_mask : PatLeaf<(build_vector), [{
Chris Lattnercaad1632006-04-06 22:02:42 +000045 return PPC::isVMRGHShuffleMask(N, 1, false);
Chris Lattner116cc482006-04-06 21:11:54 +000046}]>;
47def VMRGHH_shuffle_mask : PatLeaf<(build_vector), [{
Chris Lattnercaad1632006-04-06 22:02:42 +000048 return PPC::isVMRGHShuffleMask(N, 2, false);
Chris Lattner116cc482006-04-06 21:11:54 +000049}]>;
50def VMRGHW_shuffle_mask : PatLeaf<(build_vector), [{
Chris Lattnercaad1632006-04-06 22:02:42 +000051 return PPC::isVMRGHShuffleMask(N, 4, false);
52}]>;
53
54def VMRGLB_unary_shuffle_mask : PatLeaf<(build_vector), [{
55 return PPC::isVMRGLShuffleMask(N, 1, true);
56}]>;
57def VMRGLH_unary_shuffle_mask : PatLeaf<(build_vector), [{
58 return PPC::isVMRGLShuffleMask(N, 2, true);
59}]>;
60def VMRGLW_unary_shuffle_mask : PatLeaf<(build_vector), [{
61 return PPC::isVMRGLShuffleMask(N, 4, true);
62}]>;
63def VMRGHB_unary_shuffle_mask : PatLeaf<(build_vector), [{
64 return PPC::isVMRGHShuffleMask(N, 1, true);
65}]>;
66def VMRGHH_unary_shuffle_mask : PatLeaf<(build_vector), [{
67 return PPC::isVMRGHShuffleMask(N, 2, true);
68}]>;
69def VMRGHW_unary_shuffle_mask : PatLeaf<(build_vector), [{
70 return PPC::isVMRGHShuffleMask(N, 4, true);
Chris Lattner116cc482006-04-06 21:11:54 +000071}]>;
72
Chris Lattnerd0608e12006-04-06 18:26:28 +000073def VSLDOI_get_imm : SDNodeXForm<build_vector, [{
Chris Lattnerf24380e2006-04-06 22:28:36 +000074 return getI32Imm(PPC::isVSLDOIShuffleMask(N, false));
Chris Lattnerd0608e12006-04-06 18:26:28 +000075}]>;
76def VSLDOI_shuffle_mask : PatLeaf<(build_vector), [{
Chris Lattnerf24380e2006-04-06 22:28:36 +000077 return PPC::isVSLDOIShuffleMask(N, false) != -1;
Chris Lattnerd0608e12006-04-06 18:26:28 +000078}], VSLDOI_get_imm>;
79
Chris Lattnerf24380e2006-04-06 22:28:36 +000080/// VSLDOI_unary* - These are used to match vsldoi(X,X), which is turned into
Chris Lattnerd0608e12006-04-06 18:26:28 +000081/// vector_shuffle(X,undef,mask) by the dag combiner.
Chris Lattnerf24380e2006-04-06 22:28:36 +000082def VSLDOI_unary_get_imm : SDNodeXForm<build_vector, [{
83 return getI32Imm(PPC::isVSLDOIShuffleMask(N, true));
Chris Lattnerd0608e12006-04-06 18:26:28 +000084}]>;
Chris Lattnerf24380e2006-04-06 22:28:36 +000085def VSLDOI_unary_shuffle_mask : PatLeaf<(build_vector), [{
86 return PPC::isVSLDOIShuffleMask(N, true) != -1;
87}], VSLDOI_unary_get_imm>;
Chris Lattnerd0608e12006-04-06 18:26:28 +000088
89
Chris Lattner7ff7e672006-04-04 17:25:31 +000090// VSPLT*_get_imm xform function: convert vector_shuffle mask to VSPLT* imm.
91def VSPLTB_get_imm : SDNodeXForm<build_vector, [{
92 return getI32Imm(PPC::getVSPLTImmediate(N, 1));
Chris Lattnerb22a04d2006-03-25 07:51:43 +000093}]>;
Chris Lattner7ff7e672006-04-04 17:25:31 +000094def VSPLTB_shuffle_mask : PatLeaf<(build_vector), [{
95 return PPC::isSplatShuffleMask(N, 1);
96}], VSPLTB_get_imm>;
97def VSPLTH_get_imm : SDNodeXForm<build_vector, [{
98 return getI32Imm(PPC::getVSPLTImmediate(N, 2));
99}]>;
100def VSPLTH_shuffle_mask : PatLeaf<(build_vector), [{
101 return PPC::isSplatShuffleMask(N, 2);
102}], VSPLTH_get_imm>;
103def VSPLTW_get_imm : SDNodeXForm<build_vector, [{
104 return getI32Imm(PPC::getVSPLTImmediate(N, 4));
105}]>;
106def VSPLTW_shuffle_mask : PatLeaf<(build_vector), [{
107 return PPC::isSplatShuffleMask(N, 4);
108}], VSPLTW_get_imm>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000109
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000110
111// VSPLTISB_get_imm xform function: convert build_vector to VSPLTISB imm.
112def VSPLTISB_get_imm : SDNodeXForm<build_vector, [{
Chris Lattnere87192a2006-04-12 17:37:20 +0000113 return PPC::get_VSPLTI_elt(N, 1, *CurDAG);
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000114}]>;
115def vecspltisb : PatLeaf<(build_vector), [{
Chris Lattnere87192a2006-04-12 17:37:20 +0000116 return PPC::get_VSPLTI_elt(N, 1, *CurDAG).Val != 0;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000117}], VSPLTISB_get_imm>;
118
119// VSPLTISH_get_imm xform function: convert build_vector to VSPLTISH imm.
120def VSPLTISH_get_imm : SDNodeXForm<build_vector, [{
Chris Lattnere87192a2006-04-12 17:37:20 +0000121 return PPC::get_VSPLTI_elt(N, 2, *CurDAG);
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000122}]>;
123def vecspltish : PatLeaf<(build_vector), [{
Chris Lattnere87192a2006-04-12 17:37:20 +0000124 return PPC::get_VSPLTI_elt(N, 2, *CurDAG).Val != 0;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000125}], VSPLTISH_get_imm>;
126
127// VSPLTISW_get_imm xform function: convert build_vector to VSPLTISW imm.
128def VSPLTISW_get_imm : SDNodeXForm<build_vector, [{
Chris Lattnere87192a2006-04-12 17:37:20 +0000129 return PPC::get_VSPLTI_elt(N, 4, *CurDAG);
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000130}]>;
131def vecspltisw : PatLeaf<(build_vector), [{
Chris Lattnere87192a2006-04-12 17:37:20 +0000132 return PPC::get_VSPLTI_elt(N, 4, *CurDAG).Val != 0;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000133}], VSPLTISW_get_imm>;
134
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000135def V_immneg0 : PatLeaf<(build_vector), [{
136 return PPC::isAllNegativeZeroVector(N);
137}]>;
138
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000139//===----------------------------------------------------------------------===//
Chris Lattner3c4f4e9f2006-03-30 23:21:27 +0000140// Helpers for defining instructions that directly correspond to intrinsics.
141
Chris Lattner8768bf62006-03-30 23:39:06 +0000142// VA1a_Int - A VAForm_1a intrinsic definition.
Chris Lattnerb5c4d172006-03-31 21:57:36 +0000143class VA1a_Int<bits<6> xo, string opc, Intrinsic IntID>
Evan Cheng64d80e32007-07-19 01:14:50 +0000144 : VAForm_1a<xo, (outs VRRC:$vD), (ins VRRC:$vA, VRRC:$vB, VRRC:$vC),
Chris Lattnerb5c4d172006-03-31 21:57:36 +0000145 !strconcat(opc, " $vD, $vA, $vB, $vC"), VecFP,
Chris Lattner8768bf62006-03-30 23:39:06 +0000146 [(set VRRC:$vD, (IntID VRRC:$vA, VRRC:$vB, VRRC:$vC))]>;
147
Chris Lattner3c4f4e9f2006-03-30 23:21:27 +0000148// VX1_Int - A VXForm_1 intrinsic definition.
Chris Lattner6cea8142006-03-31 22:34:05 +0000149class VX1_Int<bits<11> xo, string opc, Intrinsic IntID>
Evan Cheng64d80e32007-07-19 01:14:50 +0000150 : VXForm_1<xo, (outs VRRC:$vD), (ins VRRC:$vA, VRRC:$vB),
Chris Lattner6cea8142006-03-31 22:34:05 +0000151 !strconcat(opc, " $vD, $vA, $vB"), VecFP,
Chris Lattner3c4f4e9f2006-03-30 23:21:27 +0000152 [(set VRRC:$vD, (IntID VRRC:$vA, VRRC:$vB))]>;
153
154// VX2_Int - A VXForm_2 intrinsic definition.
Chris Lattner6cea8142006-03-31 22:34:05 +0000155class VX2_Int<bits<11> xo, string opc, Intrinsic IntID>
Evan Cheng64d80e32007-07-19 01:14:50 +0000156 : VXForm_2<xo, (outs VRRC:$vD), (ins VRRC:$vB),
Chris Lattner6cea8142006-03-31 22:34:05 +0000157 !strconcat(opc, " $vD, $vB"), VecFP,
Chris Lattner3c4f4e9f2006-03-30 23:21:27 +0000158 [(set VRRC:$vD, (IntID VRRC:$vB))]>;
159
160//===----------------------------------------------------------------------===//
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000161// Instruction Definitions.
162
Evan Cheng64d80e32007-07-19 01:14:50 +0000163def IMPLICIT_DEF_VRRC : Pseudo<(outs VRRC:$rD), (ins),"; IMPLICIT_DEF_VRRC $rD",
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000164 [(set VRRC:$rD, (v4i32 (undef)))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000165
Dale Johannesen48bd15e2007-08-09 00:49:19 +0000166def DSS : DSS_Form<822, (outs), (ins u5imm:$ZERO0, u5imm:$STRM,u5imm:$ZERO1,u5imm:$ZERO2),
167 "dss $STRM", LdStGeneral /*FIXME*/, []>;
168def DSSALL: DSS_Form<822, (outs), (ins u5imm:$ONE, u5imm:$ZERO0,u5imm:$ZERO1,u5imm:$ZERO2),
169 "dssall", LdStGeneral /*FIXME*/, []>;
170def DST : DSS_Form<342, (outs), (ins u5imm:$ZERO, u5imm:$STRM, GPRC:$rA, GPRC:$rB),
171 "dst $rA, $rB, $STRM", LdStGeneral /*FIXME*/, []>;
172def DSTT : DSS_Form<342, (outs), (ins u5imm:$ONE, u5imm:$STRM, GPRC:$rA, GPRC:$rB),
173 "dstt $rA, $rB, $STRM", LdStGeneral /*FIXME*/, []>;
174def DSTST : DSS_Form<374, (outs), (ins u5imm:$ZERO, u5imm:$STRM, GPRC:$rA, GPRC:$rB),
175 "dstst $rA, $rB, $STRM", LdStGeneral /*FIXME*/, []>;
176def DSTSTT: DSS_Form<374, (outs), (ins u5imm:$ONE, u5imm:$STRM, GPRC:$rA, GPRC:$rB),
177 "dststt $rA, $rB, $STRM", LdStGeneral /*FIXME*/, []>;
Chris Lattnerd8242b42006-04-05 22:27:14 +0000178
Evan Cheng64d80e32007-07-19 01:14:50 +0000179def MFVSCR : VXForm_4<1540, (outs VRRC:$vD), (ins),
Dale Johannesen84109cd2007-08-07 23:08:00 +0000180 "mfvscr $vD", LdStGeneral,
Chris Lattner4d9100d2006-04-05 00:03:57 +0000181 [(set VRRC:$vD, (int_ppc_altivec_mfvscr))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000182def MTVSCR : VXForm_5<1604, (outs), (ins VRRC:$vB),
Dale Johannesen84109cd2007-08-07 23:08:00 +0000183 "mtvscr $vB", LdStGeneral,
Chris Lattner4d9100d2006-04-05 00:03:57 +0000184 [(int_ppc_altivec_mtvscr VRRC:$vB)]>;
185
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000186let isLoad = 1, PPC970_Unit = 2 in { // Loads.
Evan Cheng64d80e32007-07-19 01:14:50 +0000187def LVEBX: XForm_1<31, 7, (outs VRRC:$vD), (ins memrr:$src),
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000188 "lvebx $vD, $src", LdStGeneral,
Chris Lattnerecc219b2006-03-28 02:29:37 +0000189 [(set VRRC:$vD, (int_ppc_altivec_lvebx xoaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000190def LVEHX: XForm_1<31, 39, (outs VRRC:$vD), (ins memrr:$src),
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000191 "lvehx $vD, $src", LdStGeneral,
Chris Lattnerecc219b2006-03-28 02:29:37 +0000192 [(set VRRC:$vD, (int_ppc_altivec_lvehx xoaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000193def LVEWX: XForm_1<31, 71, (outs VRRC:$vD), (ins memrr:$src),
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000194 "lvewx $vD, $src", LdStGeneral,
Chris Lattnerecc219b2006-03-28 02:29:37 +0000195 [(set VRRC:$vD, (int_ppc_altivec_lvewx xoaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000196def LVX : XForm_1<31, 103, (outs VRRC:$vD), (ins memrr:$src),
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000197 "lvx $vD, $src", LdStGeneral,
Chris Lattnerecc219b2006-03-28 02:29:37 +0000198 [(set VRRC:$vD, (int_ppc_altivec_lvx xoaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000199def LVXL : XForm_1<31, 359, (outs VRRC:$vD), (ins memrr:$src),
Chris Lattnerecc219b2006-03-28 02:29:37 +0000200 "lvxl $vD, $src", LdStGeneral,
201 [(set VRRC:$vD, (int_ppc_altivec_lvxl xoaddr:$src))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000202}
203
Evan Cheng64d80e32007-07-19 01:14:50 +0000204def LVSL : XForm_1<31, 6, (outs VRRC:$vD), (ins memrr:$src),
Chris Lattner30a6aba2006-03-30 23:07:36 +0000205 "lvsl $vD, $src", LdStGeneral,
206 [(set VRRC:$vD, (int_ppc_altivec_lvsl xoaddr:$src))]>,
207 PPC970_Unit_LSU;
Evan Cheng64d80e32007-07-19 01:14:50 +0000208def LVSR : XForm_1<31, 38, (outs VRRC:$vD), (ins memrr:$src),
Chris Lattner99bdc652006-04-05 20:15:25 +0000209 "lvsr $vD, $src", LdStGeneral,
Chris Lattner30a6aba2006-03-30 23:07:36 +0000210 [(set VRRC:$vD, (int_ppc_altivec_lvsr xoaddr:$src))]>,
211 PPC970_Unit_LSU;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000212
Evan Chengffbacca2007-07-21 00:34:19 +0000213let isStore = 1, PPC970_Unit = 2 in { // Stores.
Evan Cheng64d80e32007-07-19 01:14:50 +0000214def STVEBX: XForm_8<31, 135, (outs), (ins VRRC:$rS, memrr:$dst),
Chris Lattner48b61a72006-03-28 00:40:33 +0000215 "stvebx $rS, $dst", LdStGeneral,
216 [(int_ppc_altivec_stvebx VRRC:$rS, xoaddr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000217def STVEHX: XForm_8<31, 167, (outs), (ins VRRC:$rS, memrr:$dst),
Chris Lattner48b61a72006-03-28 00:40:33 +0000218 "stvehx $rS, $dst", LdStGeneral,
219 [(int_ppc_altivec_stvehx VRRC:$rS, xoaddr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000220def STVEWX: XForm_8<31, 199, (outs), (ins VRRC:$rS, memrr:$dst),
Chris Lattner48b61a72006-03-28 00:40:33 +0000221 "stvewx $rS, $dst", LdStGeneral,
222 [(int_ppc_altivec_stvewx VRRC:$rS, xoaddr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000223def STVX : XForm_8<31, 231, (outs), (ins VRRC:$rS, memrr:$dst),
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000224 "stvx $rS, $dst", LdStGeneral,
Chris Lattnerecc219b2006-03-28 02:29:37 +0000225 [(int_ppc_altivec_stvx VRRC:$rS, xoaddr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000226def STVXL : XForm_8<31, 487, (outs), (ins VRRC:$rS, memrr:$dst),
Chris Lattnerecc219b2006-03-28 02:29:37 +0000227 "stvxl $rS, $dst", LdStGeneral,
228 [(int_ppc_altivec_stvxl VRRC:$rS, xoaddr:$dst)]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000229}
230
231let PPC970_Unit = 5 in { // VALU Operations.
232// VA-Form instructions. 3-input AltiVec ops.
Evan Cheng64d80e32007-07-19 01:14:50 +0000233def VMADDFP : VAForm_1<46, (outs VRRC:$vD), (ins VRRC:$vA, VRRC:$vC, VRRC:$vB),
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000234 "vmaddfp $vD, $vA, $vC, $vB", VecFP,
235 [(set VRRC:$vD, (fadd (fmul VRRC:$vA, VRRC:$vC),
236 VRRC:$vB))]>,
237 Requires<[FPContractions]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000238def VNMSUBFP: VAForm_1<47, (outs VRRC:$vD), (ins VRRC:$vA, VRRC:$vC, VRRC:$vB),
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000239 "vnmsubfp $vD, $vA, $vC, $vB", VecFP,
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000240 [(set VRRC:$vD, (fsub V_immneg0,
241 (fsub (fmul VRRC:$vA, VRRC:$vC),
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000242 VRRC:$vB)))]>,
243 Requires<[FPContractions]>;
Chris Lattner0d2cf6b2006-04-05 00:49:48 +0000244
Chris Lattnerb5c4d172006-03-31 21:57:36 +0000245def VMHADDSHS : VA1a_Int<32, "vmhaddshs", int_ppc_altivec_vmhaddshs>;
246def VMHRADDSHS : VA1a_Int<33, "vmhraddshs", int_ppc_altivec_vmhraddshs>;
Chris Lattner0d2cf6b2006-04-05 00:49:48 +0000247def VMLADDUHM : VA1a_Int<34, "vmladduhm", int_ppc_altivec_vmladduhm>;
Chris Lattnerb5c4d172006-03-31 21:57:36 +0000248def VPERM : VA1a_Int<43, "vperm", int_ppc_altivec_vperm>;
249def VSEL : VA1a_Int<42, "vsel", int_ppc_altivec_vsel>;
Chris Lattnera9cb4412006-03-31 20:00:35 +0000250
Chris Lattnerd0608e12006-04-06 18:26:28 +0000251// Shuffles.
Evan Cheng64d80e32007-07-19 01:14:50 +0000252def VSLDOI : VAForm_2<44, (outs VRRC:$vD), (ins VRRC:$vA, VRRC:$vB, u5imm:$SH),
Chris Lattnere7d959c2006-03-26 00:41:48 +0000253 "vsldoi $vD, $vA, $vB, $SH", VecFP,
Chris Lattnerd0608e12006-04-06 18:26:28 +0000254 [(set VRRC:$vD,
255 (vector_shuffle (v16i8 VRRC:$vA), VRRC:$vB,
256 VSLDOI_shuffle_mask:$SH))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000257
258// VX-Form instructions. AltiVec arithmetic ops.
Evan Cheng64d80e32007-07-19 01:14:50 +0000259def VADDFP : VXForm_1<10, (outs VRRC:$vD), (ins VRRC:$vA, VRRC:$vB),
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000260 "vaddfp $vD, $vA, $vB", VecFP,
261 [(set VRRC:$vD, (fadd VRRC:$vA, VRRC:$vB))]>;
Chris Lattner5d729072006-03-26 02:39:02 +0000262
Evan Cheng64d80e32007-07-19 01:14:50 +0000263def VADDUBM : VXForm_1<0, (outs VRRC:$vD), (ins VRRC:$vA, VRRC:$vB),
Chris Lattner5d729072006-03-26 02:39:02 +0000264 "vaddubm $vD, $vA, $vB", VecGeneral,
265 [(set VRRC:$vD, (add (v16i8 VRRC:$vA), VRRC:$vB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000266def VADDUHM : VXForm_1<64, (outs VRRC:$vD), (ins VRRC:$vA, VRRC:$vB),
Chris Lattner5d729072006-03-26 02:39:02 +0000267 "vadduhm $vD, $vA, $vB", VecGeneral,
268 [(set VRRC:$vD, (add (v8i16 VRRC:$vA), VRRC:$vB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000269def VADDUWM : VXForm_1<128, (outs VRRC:$vD), (ins VRRC:$vA, VRRC:$vB),
Chris Lattner5d729072006-03-26 02:39:02 +0000270 "vadduwm $vD, $vA, $vB", VecGeneral,
271 [(set VRRC:$vD, (add (v4i32 VRRC:$vA), VRRC:$vB))]>;
272
Chris Lattner348ba3f2006-03-31 22:41:56 +0000273def VADDCUW : VX1_Int<384, "vaddcuw", int_ppc_altivec_vaddcuw>;
274def VADDSBS : VX1_Int<768, "vaddsbs", int_ppc_altivec_vaddsbs>;
275def VADDSHS : VX1_Int<832, "vaddshs", int_ppc_altivec_vaddshs>;
276def VADDSWS : VX1_Int<896, "vaddsws", int_ppc_altivec_vaddsws>;
277def VADDUBS : VX1_Int<512, "vaddubs", int_ppc_altivec_vaddubs>;
278def VADDUHS : VX1_Int<576, "vadduhs", int_ppc_altivec_vadduhs>;
279def VADDUWS : VX1_Int<640, "vadduws", int_ppc_altivec_vadduws>;
Chris Lattner5d729072006-03-26 02:39:02 +0000280
Chris Lattner348ba3f2006-03-31 22:41:56 +0000281
Evan Cheng64d80e32007-07-19 01:14:50 +0000282def VAND : VXForm_1<1028, (outs VRRC:$vD), (ins VRRC:$vA, VRRC:$vB),
Chris Lattner2430a5f2006-03-25 22:16:05 +0000283 "vand $vD, $vA, $vB", VecFP,
284 [(set VRRC:$vD, (and (v4i32 VRRC:$vA), VRRC:$vB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000285def VANDC : VXForm_1<1092, (outs VRRC:$vD), (ins VRRC:$vA, VRRC:$vB),
Chris Lattner2430a5f2006-03-25 22:16:05 +0000286 "vandc $vD, $vA, $vB", VecFP,
Chris Lattneraf9136b2006-03-25 23:10:40 +0000287 [(set VRRC:$vD, (and (v4i32 VRRC:$vA), (vnot VRRC:$vB)))]>;
Chris Lattner2430a5f2006-03-25 22:16:05 +0000288
Evan Cheng64d80e32007-07-19 01:14:50 +0000289def VCFSX : VXForm_1<842, (outs VRRC:$vD), (ins u5imm:$UIMM, VRRC:$vB),
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000290 "vcfsx $vD, $vB, $UIMM", VecFP,
Chris Lattner984f38b2006-03-25 08:01:02 +0000291 [(set VRRC:$vD,
292 (int_ppc_altivec_vcfsx VRRC:$vB, imm:$UIMM))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000293def VCFUX : VXForm_1<778, (outs VRRC:$vD), (ins u5imm:$UIMM, VRRC:$vB),
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000294 "vcfux $vD, $vB, $UIMM", VecFP,
Chris Lattner984f38b2006-03-25 08:01:02 +0000295 [(set VRRC:$vD,
296 (int_ppc_altivec_vcfux VRRC:$vB, imm:$UIMM))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000297def VCTSXS : VXForm_1<970, (outs VRRC:$vD), (ins u5imm:$UIMM, VRRC:$vB),
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000298 "vctsxs $vD, $vB, $UIMM", VecFP,
Chris Lattnera046d4a2006-04-04 23:25:02 +0000299 [(set VRRC:$vD,
300 (int_ppc_altivec_vctsxs VRRC:$vB, imm:$UIMM))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000301def VCTUXS : VXForm_1<906, (outs VRRC:$vD), (ins u5imm:$UIMM, VRRC:$vB),
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000302 "vctuxs $vD, $vB, $UIMM", VecFP,
Chris Lattnera046d4a2006-04-04 23:25:02 +0000303 [(set VRRC:$vD,
304 (int_ppc_altivec_vctuxs VRRC:$vB, imm:$UIMM))]>;
Chris Lattner348ba3f2006-03-31 22:41:56 +0000305def VEXPTEFP : VX2_Int<394, "vexptefp", int_ppc_altivec_vexptefp>;
306def VLOGEFP : VX2_Int<458, "vlogefp", int_ppc_altivec_vlogefp>;
307
Chris Lattner3f0b7ff2006-04-04 23:14:00 +0000308def VAVGSB : VX1_Int<1282, "vavgsb", int_ppc_altivec_vavgsb>;
309def VAVGSH : VX1_Int<1346, "vavgsh", int_ppc_altivec_vavgsh>;
310def VAVGSW : VX1_Int<1410, "vavgsw", int_ppc_altivec_vavgsw>;
311def VAVGUB : VX1_Int<1026, "vavgub", int_ppc_altivec_vavgub>;
312def VAVGUH : VX1_Int<1090, "vavguh", int_ppc_altivec_vavguh>;
313def VAVGUW : VX1_Int<1154, "vavguw", int_ppc_altivec_vavguw>;
314
Chris Lattnerc461a512006-04-03 15:58:28 +0000315def VMAXFP : VX1_Int<1034, "vmaxfp", int_ppc_altivec_vmaxfp>;
316def VMAXSB : VX1_Int< 258, "vmaxsb", int_ppc_altivec_vmaxsb>;
317def VMAXSH : VX1_Int< 322, "vmaxsh", int_ppc_altivec_vmaxsh>;
318def VMAXSW : VX1_Int< 386, "vmaxsw", int_ppc_altivec_vmaxsw>;
319def VMAXUB : VX1_Int< 2, "vmaxub", int_ppc_altivec_vmaxub>;
320def VMAXUH : VX1_Int< 66, "vmaxuh", int_ppc_altivec_vmaxuh>;
321def VMAXUW : VX1_Int< 130, "vmaxuw", int_ppc_altivec_vmaxuw>;
322def VMINFP : VX1_Int<1098, "vminfp", int_ppc_altivec_vminfp>;
323def VMINSB : VX1_Int< 770, "vminsb", int_ppc_altivec_vminsb>;
324def VMINSH : VX1_Int< 834, "vminsh", int_ppc_altivec_vminsh>;
Chris Lattner3dd074a2007-02-16 21:20:09 +0000325def VMINSW : VX1_Int< 898, "vminsw", int_ppc_altivec_vminsw>;
Chris Lattnerc461a512006-04-03 15:58:28 +0000326def VMINUB : VX1_Int< 514, "vminub", int_ppc_altivec_vminub>;
327def VMINUH : VX1_Int< 578, "vminuh", int_ppc_altivec_vminuh>;
328def VMINUW : VX1_Int< 642, "vminuw", int_ppc_altivec_vminuw>;
Chris Lattner30a6aba2006-03-30 23:07:36 +0000329
Evan Cheng64d80e32007-07-19 01:14:50 +0000330def VMRGHB : VXForm_1< 12, (outs VRRC:$vD), (ins VRRC:$vA, VRRC:$vB),
Chris Lattner116cc482006-04-06 21:11:54 +0000331 "vmrghb $vD, $vA, $vB", VecFP,
332 [(set VRRC:$vD, (vector_shuffle (v16i8 VRRC:$vA),
333 VRRC:$vB, VMRGHB_shuffle_mask))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000334def VMRGHH : VXForm_1< 76, (outs VRRC:$vD), (ins VRRC:$vA, VRRC:$vB),
Chris Lattner116cc482006-04-06 21:11:54 +0000335 "vmrghh $vD, $vA, $vB", VecFP,
336 [(set VRRC:$vD, (vector_shuffle (v16i8 VRRC:$vA),
337 VRRC:$vB, VMRGHH_shuffle_mask))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000338def VMRGHW : VXForm_1<140, (outs VRRC:$vD), (ins VRRC:$vA, VRRC:$vB),
Chris Lattner116cc482006-04-06 21:11:54 +0000339 "vmrghw $vD, $vA, $vB", VecFP,
340 [(set VRRC:$vD, (vector_shuffle (v16i8 VRRC:$vA),
341 VRRC:$vB, VMRGHW_shuffle_mask))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000342def VMRGLB : VXForm_1<268, (outs VRRC:$vD), (ins VRRC:$vA, VRRC:$vB),
Chris Lattner116cc482006-04-06 21:11:54 +0000343 "vmrglb $vD, $vA, $vB", VecFP,
344 [(set VRRC:$vD, (vector_shuffle (v16i8 VRRC:$vA),
345 VRRC:$vB, VMRGLB_shuffle_mask))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000346def VMRGLH : VXForm_1<332, (outs VRRC:$vD), (ins VRRC:$vA, VRRC:$vB),
Chris Lattner116cc482006-04-06 21:11:54 +0000347 "vmrglh $vD, $vA, $vB", VecFP,
348 [(set VRRC:$vD, (vector_shuffle (v16i8 VRRC:$vA),
349 VRRC:$vB, VMRGLH_shuffle_mask))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000350def VMRGLW : VXForm_1<396, (outs VRRC:$vD), (ins VRRC:$vA, VRRC:$vB),
Chris Lattner116cc482006-04-06 21:11:54 +0000351 "vmrglw $vD, $vA, $vB", VecFP,
352 [(set VRRC:$vD, (vector_shuffle (v16i8 VRRC:$vA),
353 VRRC:$vB, VMRGLW_shuffle_mask))]>;
Chris Lattner3c4f4e9f2006-03-30 23:21:27 +0000354
Chris Lattnerb5c4d172006-03-31 21:57:36 +0000355def VMSUMMBM : VA1a_Int<37, "vmsummbm", int_ppc_altivec_vmsummbm>;
356def VMSUMSHM : VA1a_Int<40, "vmsumshm", int_ppc_altivec_vmsumshm>;
357def VMSUMSHS : VA1a_Int<41, "vmsumshs", int_ppc_altivec_vmsumshs>;
358def VMSUMUBM : VA1a_Int<36, "vmsumubm", int_ppc_altivec_vmsumubm>;
359def VMSUMUHM : VA1a_Int<38, "vmsumuhm", int_ppc_altivec_vmsumuhm>;
360def VMSUMUHS : VA1a_Int<39, "vmsumuhs", int_ppc_altivec_vmsumuhs>;
Chris Lattner8768bf62006-03-30 23:39:06 +0000361
Chris Lattner6cea8142006-03-31 22:34:05 +0000362def VMULESB : VX1_Int<776, "vmulesb", int_ppc_altivec_vmulesb>;
363def VMULESH : VX1_Int<840, "vmulesh", int_ppc_altivec_vmulesh>;
364def VMULEUB : VX1_Int<520, "vmuleub", int_ppc_altivec_vmuleub>;
365def VMULEUH : VX1_Int<584, "vmuleuh", int_ppc_altivec_vmuleuh>;
366def VMULOSB : VX1_Int<264, "vmulosb", int_ppc_altivec_vmulosb>;
367def VMULOSH : VX1_Int<328, "vmulosh", int_ppc_altivec_vmulosh>;
368def VMULOUB : VX1_Int< 8, "vmuloub", int_ppc_altivec_vmuloub>;
369def VMULOUH : VX1_Int< 72, "vmulouh", int_ppc_altivec_vmulouh>;
Chris Lattner30a6aba2006-03-30 23:07:36 +0000370
Chris Lattner6cea8142006-03-31 22:34:05 +0000371def VREFP : VX2_Int<266, "vrefp", int_ppc_altivec_vrefp>;
372def VRFIM : VX2_Int<714, "vrfim", int_ppc_altivec_vrfim>;
373def VRFIN : VX2_Int<522, "vrfin", int_ppc_altivec_vrfin>;
374def VRFIP : VX2_Int<650, "vrfip", int_ppc_altivec_vrfip>;
375def VRFIZ : VX2_Int<586, "vrfiz", int_ppc_altivec_vrfiz>;
376def VRSQRTEFP : VX2_Int<330, "vrsqrtefp", int_ppc_altivec_vrsqrtefp>;
Chris Lattner3c4f4e9f2006-03-30 23:21:27 +0000377
Chris Lattner6cea8142006-03-31 22:34:05 +0000378def VSUBCUW : VX1_Int<74, "vsubcuw", int_ppc_altivec_vsubcuw>;
Chris Lattner3c4f4e9f2006-03-30 23:21:27 +0000379
Evan Cheng64d80e32007-07-19 01:14:50 +0000380def VSUBFP : VXForm_1<74, (outs VRRC:$vD), (ins VRRC:$vA, VRRC:$vB),
Chris Lattner3c4f4e9f2006-03-30 23:21:27 +0000381 "vsubfp $vD, $vA, $vB", VecGeneral,
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000382 [(set VRRC:$vD, (fsub VRRC:$vA, VRRC:$vB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000383def VSUBUBM : VXForm_1<1024, (outs VRRC:$vD), (ins VRRC:$vA, VRRC:$vB),
Chris Lattner5d729072006-03-26 02:39:02 +0000384 "vsububm $vD, $vA, $vB", VecGeneral,
385 [(set VRRC:$vD, (sub (v16i8 VRRC:$vA), VRRC:$vB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000386def VSUBUHM : VXForm_1<1088, (outs VRRC:$vD), (ins VRRC:$vA, VRRC:$vB),
Chris Lattner5d729072006-03-26 02:39:02 +0000387 "vsubuhm $vD, $vA, $vB", VecGeneral,
388 [(set VRRC:$vD, (sub (v8i16 VRRC:$vA), VRRC:$vB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000389def VSUBUWM : VXForm_1<1152, (outs VRRC:$vD), (ins VRRC:$vA, VRRC:$vB),
Chris Lattner5d729072006-03-26 02:39:02 +0000390 "vsubuwm $vD, $vA, $vB", VecGeneral,
391 [(set VRRC:$vD, (sub (v4i32 VRRC:$vA), VRRC:$vB))]>;
392
Chris Lattner6cea8142006-03-31 22:34:05 +0000393def VSUBSBS : VX1_Int<1792, "vsubsbs" , int_ppc_altivec_vsubsbs>;
394def VSUBSHS : VX1_Int<1856, "vsubshs" , int_ppc_altivec_vsubshs>;
395def VSUBSWS : VX1_Int<1920, "vsubsws" , int_ppc_altivec_vsubsws>;
396def VSUBUBS : VX1_Int<1536, "vsububs" , int_ppc_altivec_vsububs>;
397def VSUBUHS : VX1_Int<1600, "vsubuhs" , int_ppc_altivec_vsubuhs>;
398def VSUBUWS : VX1_Int<1664, "vsubuws" , int_ppc_altivec_vsubuws>;
399def VSUMSWS : VX1_Int<1928, "vsumsws" , int_ppc_altivec_vsumsws>;
400def VSUM2SWS: VX1_Int<1672, "vsum2sws", int_ppc_altivec_vsum2sws>;
401def VSUM4SBS: VX1_Int<1672, "vsum4sbs", int_ppc_altivec_vsum4sbs>;
402def VSUM4SHS: VX1_Int<1608, "vsum4shs", int_ppc_altivec_vsum4shs>;
403def VSUM4UBS: VX1_Int<1544, "vsum4ubs", int_ppc_altivec_vsum4ubs>;
Chris Lattnerecc219b2006-03-28 02:29:37 +0000404
Evan Cheng64d80e32007-07-19 01:14:50 +0000405def VNOR : VXForm_1<1284, (outs VRRC:$vD), (ins VRRC:$vA, VRRC:$vB),
Chris Lattner2430a5f2006-03-25 22:16:05 +0000406 "vnor $vD, $vA, $vB", VecFP,
Chris Lattner6509ae82006-03-25 23:05:29 +0000407 [(set VRRC:$vD, (vnot (or (v4i32 VRRC:$vA), VRRC:$vB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000408def VOR : VXForm_1<1156, (outs VRRC:$vD), (ins VRRC:$vA, VRRC:$vB),
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000409 "vor $vD, $vA, $vB", VecFP,
Chris Lattner2430a5f2006-03-25 22:16:05 +0000410 [(set VRRC:$vD, (or (v4i32 VRRC:$vA), VRRC:$vB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000411def VXOR : VXForm_1<1220, (outs VRRC:$vD), (ins VRRC:$vA, VRRC:$vB),
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000412 "vxor $vD, $vA, $vB", VecFP,
Chris Lattner2430a5f2006-03-25 22:16:05 +0000413 [(set VRRC:$vD, (xor (v4i32 VRRC:$vA), VRRC:$vB))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000414
Chris Lattner6cea8142006-03-31 22:34:05 +0000415def VRLB : VX1_Int< 4, "vrlb", int_ppc_altivec_vrlb>;
416def VRLH : VX1_Int< 68, "vrlh", int_ppc_altivec_vrlh>;
417def VRLW : VX1_Int< 132, "vrlw", int_ppc_altivec_vrlw>;
Chris Lattner3827f712006-04-05 01:16:22 +0000418
419def VSL : VX1_Int< 452, "vsl" , int_ppc_altivec_vsl >;
Chris Lattner6cea8142006-03-31 22:34:05 +0000420def VSLO : VX1_Int<1036, "vslo", int_ppc_altivec_vslo>;
421def VSLB : VX1_Int< 260, "vslb", int_ppc_altivec_vslb>;
422def VSLH : VX1_Int< 324, "vslh", int_ppc_altivec_vslh>;
423def VSLW : VX1_Int< 388, "vslw", int_ppc_altivec_vslw>;
Chris Lattnerecc219b2006-03-28 02:29:37 +0000424
Evan Cheng64d80e32007-07-19 01:14:50 +0000425def VSPLTB : VXForm_1<524, (outs VRRC:$vD), (ins u5imm:$UIMM, VRRC:$vB),
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000426 "vspltb $vD, $vB, $UIMM", VecPerm,
Chris Lattner684ad772006-04-04 00:05:13 +0000427 [(set VRRC:$vD, (vector_shuffle (v16i8 VRRC:$vB), (undef),
Chris Lattner7ff7e672006-04-04 17:25:31 +0000428 VSPLTB_shuffle_mask:$UIMM))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000429def VSPLTH : VXForm_1<588, (outs VRRC:$vD), (ins u5imm:$UIMM, VRRC:$vB),
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000430 "vsplth $vD, $vB, $UIMM", VecPerm,
Chris Lattner7ff7e672006-04-04 17:25:31 +0000431 [(set VRRC:$vD, (vector_shuffle (v16i8 VRRC:$vB), (undef),
432 VSPLTH_shuffle_mask:$UIMM))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000433def VSPLTW : VXForm_1<652, (outs VRRC:$vD), (ins u5imm:$UIMM, VRRC:$vB),
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000434 "vspltw $vD, $vB, $UIMM", VecPerm,
Chris Lattner7ff7e672006-04-04 17:25:31 +0000435 [(set VRRC:$vD, (vector_shuffle (v16i8 VRRC:$vB), (undef),
436 VSPLTW_shuffle_mask:$UIMM))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000437
Chris Lattner6cea8142006-03-31 22:34:05 +0000438def VSR : VX1_Int< 708, "vsr" , int_ppc_altivec_vsr>;
439def VSRO : VX1_Int<1100, "vsro" , int_ppc_altivec_vsro>;
440def VSRAB : VX1_Int< 772, "vsrab", int_ppc_altivec_vsrab>;
441def VSRAH : VX1_Int< 836, "vsrah", int_ppc_altivec_vsrah>;
442def VSRAW : VX1_Int< 900, "vsraw", int_ppc_altivec_vsraw>;
443def VSRB : VX1_Int< 516, "vsrb" , int_ppc_altivec_vsrb>;
444def VSRH : VX1_Int< 580, "vsrh" , int_ppc_altivec_vsrh>;
445def VSRW : VX1_Int< 644, "vsrw" , int_ppc_altivec_vsrw>;
Chris Lattnerecc219b2006-03-28 02:29:37 +0000446
447
Evan Cheng64d80e32007-07-19 01:14:50 +0000448def VSPLTISB : VXForm_3<780, (outs VRRC:$vD), (ins s5imm:$SIMM),
Chris Lattnereeaf72a2006-03-27 03:28:57 +0000449 "vspltisb $vD, $SIMM", VecPerm,
Chris Lattnere87192a2006-04-12 17:37:20 +0000450 [(set VRRC:$vD, (v16i8 vecspltisb:$SIMM))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000451def VSPLTISH : VXForm_3<844, (outs VRRC:$vD), (ins s5imm:$SIMM),
Chris Lattnereeaf72a2006-03-27 03:28:57 +0000452 "vspltish $vD, $SIMM", VecPerm,
Chris Lattnere87192a2006-04-12 17:37:20 +0000453 [(set VRRC:$vD, (v8i16 vecspltish:$SIMM))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000454def VSPLTISW : VXForm_3<908, (outs VRRC:$vD), (ins s5imm:$SIMM),
Chris Lattnereeaf72a2006-03-27 03:28:57 +0000455 "vspltisw $vD, $SIMM", VecPerm,
Chris Lattnere87192a2006-04-12 17:37:20 +0000456 [(set VRRC:$vD, (v4i32 vecspltisw:$SIMM))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000457
Chris Lattner30a6aba2006-03-30 23:07:36 +0000458// Vector Pack.
Chris Lattner6cea8142006-03-31 22:34:05 +0000459def VPKPX : VX1_Int<782, "vpkpx", int_ppc_altivec_vpkpx>;
460def VPKSHSS : VX1_Int<398, "vpkshss", int_ppc_altivec_vpkshss>;
461def VPKSHUS : VX1_Int<270, "vpkshus", int_ppc_altivec_vpkshus>;
462def VPKSWSS : VX1_Int<462, "vpkswss", int_ppc_altivec_vpkswss>;
463def VPKSWUS : VX1_Int<334, "vpkswus", int_ppc_altivec_vpkswus>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000464def VPKUHUM : VXForm_1<14, (outs VRRC:$vD), (ins VRRC:$vA, VRRC:$vB),
Chris Lattner30a6aba2006-03-30 23:07:36 +0000465 "vpkuhum $vD, $vA, $vB", VecFP,
Chris Lattnerddb739e2006-04-06 17:23:16 +0000466 [(set VRRC:$vD, (vector_shuffle (v16i8 VRRC:$vA),
467 VRRC:$vB, VPKUHUM_shuffle_mask))]>;
Chris Lattner6cea8142006-03-31 22:34:05 +0000468def VPKUHUS : VX1_Int<142, "vpkuhus", int_ppc_altivec_vpkuhus>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000469def VPKUWUM : VXForm_1<78, (outs VRRC:$vD), (ins VRRC:$vA, VRRC:$vB),
Chris Lattner30a6aba2006-03-30 23:07:36 +0000470 "vpkuwum $vD, $vA, $vB", VecFP,
Chris Lattnerddb739e2006-04-06 17:23:16 +0000471 [(set VRRC:$vD, (vector_shuffle (v16i8 VRRC:$vA),
472 VRRC:$vB, VPKUWUM_shuffle_mask))]>;
Chris Lattner6cea8142006-03-31 22:34:05 +0000473def VPKUWUS : VX1_Int<206, "vpkuwus", int_ppc_altivec_vpkuwus>;
Chris Lattner30a6aba2006-03-30 23:07:36 +0000474
475// Vector Unpack.
Chris Lattner348ba3f2006-03-31 22:41:56 +0000476def VUPKHPX : VX2_Int<846, "vupkhpx", int_ppc_altivec_vupkhpx>;
477def VUPKHSB : VX2_Int<526, "vupkhsb", int_ppc_altivec_vupkhsb>;
478def VUPKHSH : VX2_Int<590, "vupkhsh", int_ppc_altivec_vupkhsh>;
479def VUPKLPX : VX2_Int<974, "vupklpx", int_ppc_altivec_vupklpx>;
480def VUPKLSB : VX2_Int<654, "vupklsb", int_ppc_altivec_vupklsb>;
481def VUPKLSH : VX2_Int<718, "vupklsh", int_ppc_altivec_vupklsh>;
Chris Lattner30a6aba2006-03-30 23:07:36 +0000482
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000483
Chris Lattnerb8a45c22006-03-26 04:57:17 +0000484// Altivec Comparisons.
485
Chris Lattner5f7b0192006-03-31 05:32:57 +0000486class VCMP<bits<10> xo, string asmstr, ValueType Ty>
Evan Cheng64d80e32007-07-19 01:14:50 +0000487 : VXRForm_1<xo, (outs VRRC:$vD), (ins VRRC:$vA, VRRC:$vB),asmstr,VecFPCompare,
Chris Lattner5f7b0192006-03-31 05:32:57 +0000488 [(set VRRC:$vD, (Ty (PPCvcmp VRRC:$vA, VRRC:$vB, xo)))]>;
489class VCMPo<bits<10> xo, string asmstr, ValueType Ty>
Evan Cheng64d80e32007-07-19 01:14:50 +0000490 : VXRForm_1<xo, (outs VRRC:$vD), (ins VRRC:$vA, VRRC:$vB),asmstr,VecFPCompare,
Chris Lattner7ff7e672006-04-04 17:25:31 +0000491 [(set VRRC:$vD, (Ty (PPCvcmp_o VRRC:$vA, VRRC:$vB, xo)))]> {
492 let Defs = [CR6];
493 let RC = 1;
494}
Chris Lattner5f7b0192006-03-31 05:32:57 +0000495
496// f32 element comparisons.0
497def VCMPBFP : VCMP <966, "vcmpbfp $vD, $vA, $vB" , v4f32>;
498def VCMPBFPo : VCMPo<966, "vcmpbfp. $vD, $vA, $vB" , v4f32>;
499def VCMPEQFP : VCMP <198, "vcmpeqfp $vD, $vA, $vB" , v4f32>;
500def VCMPEQFPo : VCMPo<198, "vcmpeqfp. $vD, $vA, $vB", v4f32>;
501def VCMPGEFP : VCMP <454, "vcmpgefp $vD, $vA, $vB" , v4f32>;
502def VCMPGEFPo : VCMPo<454, "vcmpgefp. $vD, $vA, $vB", v4f32>;
503def VCMPGTFP : VCMP <710, "vcmpgtfp $vD, $vA, $vB" , v4f32>;
504def VCMPGTFPo : VCMPo<710, "vcmpgtfp. $vD, $vA, $vB", v4f32>;
Chris Lattnerb8a45c22006-03-26 04:57:17 +0000505
506// i8 element comparisons.
Chris Lattner5f7b0192006-03-31 05:32:57 +0000507def VCMPEQUB : VCMP < 6, "vcmpequb $vD, $vA, $vB" , v16i8>;
508def VCMPEQUBo : VCMPo< 6, "vcmpequb. $vD, $vA, $vB", v16i8>;
509def VCMPGTSB : VCMP <774, "vcmpgtsb $vD, $vA, $vB" , v16i8>;
510def VCMPGTSBo : VCMPo<774, "vcmpgtsb. $vD, $vA, $vB", v16i8>;
511def VCMPGTUB : VCMP <518, "vcmpgtub $vD, $vA, $vB" , v16i8>;
512def VCMPGTUBo : VCMPo<518, "vcmpgtub. $vD, $vA, $vB", v16i8>;
Chris Lattnerb8a45c22006-03-26 04:57:17 +0000513
514// i16 element comparisons.
Chris Lattner5f7b0192006-03-31 05:32:57 +0000515def VCMPEQUH : VCMP < 70, "vcmpequh $vD, $vA, $vB" , v8i16>;
516def VCMPEQUHo : VCMPo< 70, "vcmpequh. $vD, $vA, $vB", v8i16>;
517def VCMPGTSH : VCMP <838, "vcmpgtsh $vD, $vA, $vB" , v8i16>;
518def VCMPGTSHo : VCMPo<838, "vcmpgtsh. $vD, $vA, $vB", v8i16>;
519def VCMPGTUH : VCMP <582, "vcmpgtuh $vD, $vA, $vB" , v8i16>;
520def VCMPGTUHo : VCMPo<582, "vcmpgtuh. $vD, $vA, $vB", v8i16>;
Chris Lattnerb8a45c22006-03-26 04:57:17 +0000521
522// i32 element comparisons.
Chris Lattner5f7b0192006-03-31 05:32:57 +0000523def VCMPEQUW : VCMP <134, "vcmpequw $vD, $vA, $vB" , v4i32>;
524def VCMPEQUWo : VCMPo<134, "vcmpequw. $vD, $vA, $vB", v4i32>;
525def VCMPGTSW : VCMP <902, "vcmpgtsw $vD, $vA, $vB" , v4i32>;
526def VCMPGTSWo : VCMPo<902, "vcmpgtsw. $vD, $vA, $vB", v4i32>;
527def VCMPGTUW : VCMP <646, "vcmpgtuw $vD, $vA, $vB" , v4i32>;
528def VCMPGTUWo : VCMPo<646, "vcmpgtuw. $vD, $vA, $vB", v4i32>;
Chris Lattnerb8a45c22006-03-26 04:57:17 +0000529
Evan Cheng64d80e32007-07-19 01:14:50 +0000530def V_SET0 : VXForm_setzero<1220, (outs VRRC:$vD), (ins),
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000531 "vxor $vD, $vD, $vD", VecFP,
Chris Lattner2b1c3252006-04-12 16:53:28 +0000532 [(set VRRC:$vD, (v4i32 immAllZerosV))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000533}
534
535//===----------------------------------------------------------------------===//
536// Additional Altivec Patterns
537//
538
Chris Lattnerd8242b42006-04-05 22:27:14 +0000539// DS* intrinsics.
540def : Pat<(int_ppc_altivec_dss imm:$STRM), (DSS 0, imm:$STRM, 0, 0)>;
Dale Johannesen48bd15e2007-08-09 00:49:19 +0000541def : Pat<(int_ppc_altivec_dssall), (DSSALL 1, 0, 0, 0)>;
Chris Lattnerd8242b42006-04-05 22:27:14 +0000542def : Pat<(int_ppc_altivec_dst GPRC:$rA, GPRC:$rB, imm:$STRM),
543 (DST 0, imm:$STRM, GPRC:$rA, GPRC:$rB)>;
544def : Pat<(int_ppc_altivec_dstt GPRC:$rA, GPRC:$rB, imm:$STRM),
Dale Johannesen48bd15e2007-08-09 00:49:19 +0000545 (DSTT 1, imm:$STRM, GPRC:$rA, GPRC:$rB)>;
Chris Lattnerd8242b42006-04-05 22:27:14 +0000546def : Pat<(int_ppc_altivec_dstst GPRC:$rA, GPRC:$rB, imm:$STRM),
547 (DSTST 0, imm:$STRM, GPRC:$rA, GPRC:$rB)>;
548def : Pat<(int_ppc_altivec_dststt GPRC:$rA, GPRC:$rB, imm:$STRM),
Dale Johannesen48bd15e2007-08-09 00:49:19 +0000549 (DSTSTT 1, imm:$STRM, GPRC:$rA, GPRC:$rB)>;
Chris Lattnerd8242b42006-04-05 22:27:14 +0000550
Chris Lattnere87192a2006-04-12 17:37:20 +0000551// Undef.
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000552def : Pat<(v16i8 (undef)), (IMPLICIT_DEF_VRRC)>;
553def : Pat<(v8i16 (undef)), (IMPLICIT_DEF_VRRC)>;
554def : Pat<(v4f32 (undef)), (IMPLICIT_DEF_VRRC)>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000555
556// Loads.
Chris Lattner4e85e642006-06-20 00:39:56 +0000557def : Pat<(v4i32 (load xoaddr:$src)), (LVX xoaddr:$src)>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000558
559// Stores.
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000560def : Pat<(store (v4i32 VRRC:$rS), xoaddr:$dst),
561 (STVX (v4i32 VRRC:$rS), xoaddr:$dst)>;
562
563// Bit conversions.
564def : Pat<(v16i8 (bitconvert (v8i16 VRRC:$src))), (v16i8 VRRC:$src)>;
565def : Pat<(v16i8 (bitconvert (v4i32 VRRC:$src))), (v16i8 VRRC:$src)>;
566def : Pat<(v16i8 (bitconvert (v4f32 VRRC:$src))), (v16i8 VRRC:$src)>;
567
568def : Pat<(v8i16 (bitconvert (v16i8 VRRC:$src))), (v8i16 VRRC:$src)>;
569def : Pat<(v8i16 (bitconvert (v4i32 VRRC:$src))), (v8i16 VRRC:$src)>;
570def : Pat<(v8i16 (bitconvert (v4f32 VRRC:$src))), (v8i16 VRRC:$src)>;
571
572def : Pat<(v4i32 (bitconvert (v16i8 VRRC:$src))), (v4i32 VRRC:$src)>;
573def : Pat<(v4i32 (bitconvert (v8i16 VRRC:$src))), (v4i32 VRRC:$src)>;
574def : Pat<(v4i32 (bitconvert (v4f32 VRRC:$src))), (v4i32 VRRC:$src)>;
575
576def : Pat<(v4f32 (bitconvert (v16i8 VRRC:$src))), (v4f32 VRRC:$src)>;
577def : Pat<(v4f32 (bitconvert (v8i16 VRRC:$src))), (v4f32 VRRC:$src)>;
578def : Pat<(v4f32 (bitconvert (v4i32 VRRC:$src))), (v4f32 VRRC:$src)>;
579
Chris Lattnerd0608e12006-04-06 18:26:28 +0000580// Shuffles.
581
Chris Lattnerf24380e2006-04-06 22:28:36 +0000582// Match vsldoi(x,x), vpkuwum(x,x), vpkuhum(x,x)
583def:Pat<(vector_shuffle (v16i8 VRRC:$vA), undef, VSLDOI_unary_shuffle_mask:$in),
584 (VSLDOI VRRC:$vA, VRRC:$vA, VSLDOI_unary_shuffle_mask:$in)>;
585def:Pat<(vector_shuffle (v16i8 VRRC:$vA), undef,VPKUWUM_unary_shuffle_mask:$in),
586 (VPKUWUM VRRC:$vA, VRRC:$vA)>;
587def:Pat<(vector_shuffle (v16i8 VRRC:$vA), undef,VPKUHUM_unary_shuffle_mask:$in),
588 (VPKUHUM VRRC:$vA, VRRC:$vA)>;
Chris Lattnerd0608e12006-04-06 18:26:28 +0000589
Chris Lattnercaad1632006-04-06 22:02:42 +0000590// Match vmrg*(x,x)
591def:Pat<(vector_shuffle (v16i8 VRRC:$vA), undef, VMRGLB_unary_shuffle_mask:$in),
592 (VMRGLB VRRC:$vA, VRRC:$vA)>;
593def:Pat<(vector_shuffle (v16i8 VRRC:$vA), undef, VMRGLH_unary_shuffle_mask:$in),
594 (VMRGLH VRRC:$vA, VRRC:$vA)>;
595def:Pat<(vector_shuffle (v16i8 VRRC:$vA), undef, VMRGLW_unary_shuffle_mask:$in),
596 (VMRGLW VRRC:$vA, VRRC:$vA)>;
597def:Pat<(vector_shuffle (v16i8 VRRC:$vA), undef, VMRGHB_unary_shuffle_mask:$in),
598 (VMRGHB VRRC:$vA, VRRC:$vA)>;
599def:Pat<(vector_shuffle (v16i8 VRRC:$vA), undef, VMRGHH_unary_shuffle_mask:$in),
600 (VMRGHH VRRC:$vA, VRRC:$vA)>;
601def:Pat<(vector_shuffle (v16i8 VRRC:$vA), undef, VMRGHW_unary_shuffle_mask:$in),
602 (VMRGHW VRRC:$vA, VRRC:$vA)>;
603
Chris Lattner2430a5f2006-03-25 22:16:05 +0000604// Logical Operations
Chris Lattner4e85e642006-06-20 00:39:56 +0000605def : Pat<(v4i32 (vnot VRRC:$vA)), (VNOR VRRC:$vA, VRRC:$vA)>;
606def : Pat<(v4i32 (vnot_conv VRRC:$vA)), (VNOR VRRC:$vA, VRRC:$vA)>;
Chris Lattner6e94af72006-04-15 23:45:24 +0000607
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000608def : Pat<(v4i32 (vnot_conv (or VRRC:$A, VRRC:$B))),
Chris Lattner4e85e642006-06-20 00:39:56 +0000609 (VNOR VRRC:$A, VRRC:$B)>;
Chris Lattner6e94af72006-04-15 23:45:24 +0000610def : Pat<(v4i32 (and VRRC:$A, (vnot_conv VRRC:$B))),
Chris Lattner4e85e642006-06-20 00:39:56 +0000611 (VANDC VRRC:$A, VRRC:$B)>;
Chris Lattner6e94af72006-04-15 23:45:24 +0000612
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000613def : Pat<(fmul VRRC:$vA, VRRC:$vB),
Chris Lattner4e85e642006-06-20 00:39:56 +0000614 (VMADDFP VRRC:$vA, VRRC:$vB, (v4i32 (V_SET0)))>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000615
616// Fused multiply add and multiply sub for packed float. These are represented
617// separately from the real instructions above, for operations that must have
618// the additional precision, such as Newton-Rhapson (used by divide, sqrt)
619def : Pat<(PPCvmaddfp VRRC:$A, VRRC:$B, VRRC:$C),
Chris Lattner4e85e642006-06-20 00:39:56 +0000620 (VMADDFP VRRC:$A, VRRC:$B, VRRC:$C)>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000621def : Pat<(PPCvnmsubfp VRRC:$A, VRRC:$B, VRRC:$C),
Chris Lattner4e85e642006-06-20 00:39:56 +0000622 (VNMSUBFP VRRC:$A, VRRC:$B, VRRC:$C)>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000623
624def : Pat<(int_ppc_altivec_vmaddfp VRRC:$A, VRRC:$B, VRRC:$C),
Chris Lattner4e85e642006-06-20 00:39:56 +0000625 (VMADDFP VRRC:$A, VRRC:$B, VRRC:$C)>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000626def : Pat<(int_ppc_altivec_vnmsubfp VRRC:$A, VRRC:$B, VRRC:$C),
Chris Lattner4e85e642006-06-20 00:39:56 +0000627 (VNMSUBFP VRRC:$A, VRRC:$B, VRRC:$C)>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000628
Chris Lattnera9cb4412006-03-31 20:00:35 +0000629def : Pat<(PPCvperm (v16i8 VRRC:$vA), VRRC:$vB, VRRC:$vC),
Chris Lattner4e85e642006-06-20 00:39:56 +0000630 (VPERM VRRC:$vA, VRRC:$vB, VRRC:$vC)>;