blob: ff82ec434459fb92c9ba7b6b8fd1078c11ec48da [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the "Instituto Nokia de Tecnologia" and
6// is distributed under the University of Illinois Open Source
7// License. See LICENSE.TXT for details.
8//
9//===----------------------------------------------------------------------===//
10//
11// This file describes the ARM instructions in TableGen format.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chenga8e29892007-01-19 07:51:42 +000015//===----------------------------------------------------------------------===//
16// ARM specific DAG Nodes.
17//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000018
Evan Chenga8e29892007-01-19 07:51:42 +000019// Type profiles.
Bill Wendling0f8d9c02007-11-13 00:44:25 +000020def SDT_ARMCallSeq_start : SDTypeProfile<0, 1, [ SDTCisVT<0, i32> ]>;
21def SDT_ARMCallSeq_end : SDTypeProfile<0, 2, [ SDTCisVT<0, i32>,
22 SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000023
Evan Chenga8e29892007-01-19 07:51:42 +000024def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisInt<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000027
Evan Chenga8e29892007-01-19 07:51:42 +000028def SDT_ARMCMov : SDTypeProfile<1, 3,
29 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
30 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000031
Evan Chenga8e29892007-01-19 07:51:42 +000032def SDT_ARMBrcond : SDTypeProfile<0, 2,
33 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
34
35def SDT_ARMBrJT : SDTypeProfile<0, 3,
36 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
37 SDTCisVT<2, i32>]>;
38
39def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
40
41def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
42 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
43
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000044def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
45
Evan Chenga8e29892007-01-19 07:51:42 +000046// Node definitions.
47def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000048def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
49
Bill Wendling0f8d9c02007-11-13 00:44:25 +000050def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeq_start,
Evan Chenga8e29892007-01-19 07:51:42 +000051 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendling0f8d9c02007-11-13 00:44:25 +000052def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeq_end,
53 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000054
55def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
56 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Cheng277f0742007-06-19 21:05:09 +000057def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
58 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000059def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
60 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
61
62def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTRet,
63 [SDNPHasChain, SDNPOptInFlag]>;
64
65def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
66 [SDNPInFlag]>;
67def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
68 [SDNPInFlag]>;
69
70def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
71 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
72
73def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
74 [SDNPHasChain]>;
75
76def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
77 [SDNPOutFlag]>;
78
Lauro Ramos Venancio99966632007-04-02 01:30:03 +000079def ARMcmpNZ : SDNode<"ARMISD::CMPNZ", SDT_ARMCmp,
80 [SDNPOutFlag]>;
81
Evan Chenga8e29892007-01-19 07:51:42 +000082def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
83
84def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
85def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
86def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000087
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000088def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
89
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000090//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +000091// ARM Instruction Predicate Definitions.
92//
93def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
94def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">;
95def HasV6 : Predicate<"Subtarget->hasV6Ops()">;
96def IsThumb : Predicate<"Subtarget->isThumb()">;
97def IsARM : Predicate<"!Subtarget->isThumb()">;
98
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000099//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000100// ARM Flag Definitions.
101
102class RegConstraint<string C> {
103 string Constraints = C;
104}
105
106//===----------------------------------------------------------------------===//
107// ARM specific transformation functions and pattern fragments.
108//
109
110// so_imm_XFORM - Return a so_imm value packed into the format described for
111// so_imm def below.
112def so_imm_XFORM : SDNodeXForm<imm, [{
113 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(N->getValue()),
114 MVT::i32);
115}]>;
116
117// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
118// so_imm_neg def below.
119def so_imm_neg_XFORM : SDNodeXForm<imm, [{
120 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(-(int)N->getValue()),
121 MVT::i32);
122}]>;
123
124// so_imm_not_XFORM - Return a so_imm value packed into the format described for
125// so_imm_not def below.
126def so_imm_not_XFORM : SDNodeXForm<imm, [{
127 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(~(int)N->getValue()),
128 MVT::i32);
129}]>;
130
131// rot_imm predicate - True if the 32-bit immediate is equal to 8, 16, or 24.
132def rot_imm : PatLeaf<(i32 imm), [{
133 int32_t v = (int32_t)N->getValue();
134 return v == 8 || v == 16 || v == 24;
135}]>;
136
137/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
138def imm1_15 : PatLeaf<(i32 imm), [{
139 return (int32_t)N->getValue() >= 1 && (int32_t)N->getValue() < 16;
140}]>;
141
142/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
143def imm16_31 : PatLeaf<(i32 imm), [{
144 return (int32_t)N->getValue() >= 16 && (int32_t)N->getValue() < 32;
145}]>;
146
147def so_imm_neg :
148 PatLeaf<(imm), [{ return ARM_AM::getSOImmVal(-(int)N->getValue()) != -1; }],
149 so_imm_neg_XFORM>;
150
Evan Chenga2515702007-03-19 07:09:02 +0000151def so_imm_not :
Evan Chenga8e29892007-01-19 07:51:42 +0000152 PatLeaf<(imm), [{ return ARM_AM::getSOImmVal(~(int)N->getValue()) != -1; }],
153 so_imm_not_XFORM>;
154
155// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
156def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Owen Anderson0819a9d2007-06-22 16:59:54 +0000157 return CurDAG->ComputeNumSignBits(SDOperand(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000158}]>;
159
160
Evan Chenga8e29892007-01-19 07:51:42 +0000161
162//===----------------------------------------------------------------------===//
163// Operand Definitions.
164//
165
166// Branch target.
167def brtarget : Operand<OtherVT>;
168
Evan Chenga8e29892007-01-19 07:51:42 +0000169// A list of registers separated by comma. Used by load/store multiple.
170def reglist : Operand<i32> {
171 let PrintMethod = "printRegisterList";
172}
173
174// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
175def cpinst_operand : Operand<i32> {
176 let PrintMethod = "printCPInstOperand";
177}
178
179def jtblock_operand : Operand<i32> {
180 let PrintMethod = "printJTBlockOperand";
181}
182
183// Local PC labels.
184def pclabel : Operand<i32> {
185 let PrintMethod = "printPCLabel";
186}
187
188// shifter_operand operands: so_reg and so_imm.
189def so_reg : Operand<i32>, // reg reg imm
190 ComplexPattern<i32, 3, "SelectShifterOperandReg",
191 [shl,srl,sra,rotr]> {
192 let PrintMethod = "printSORegOperand";
193 let MIOperandInfo = (ops GPR, GPR, i32imm);
194}
195
196// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
197// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
198// represented in the imm field in the same 12-bit form that they are encoded
199// into so_imm instructions: the 8-bit immediate is the least significant bits
200// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
201def so_imm : Operand<i32>,
202 PatLeaf<(imm),
203 [{ return ARM_AM::getSOImmVal(N->getValue()) != -1; }],
204 so_imm_XFORM> {
205 let PrintMethod = "printSOImmOperand";
206}
207
Evan Chengc70d1842007-03-20 08:11:30 +0000208// Break so_imm's up into two pieces. This handles immediates with up to 16
209// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
210// get the first/second pieces.
211def so_imm2part : Operand<i32>,
212 PatLeaf<(imm),
213 [{ return ARM_AM::isSOImmTwoPartVal((unsigned)N->getValue()); }]> {
214 let PrintMethod = "printSOImm2PartOperand";
215}
216
217def so_imm2part_1 : SDNodeXForm<imm, [{
218 unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getValue());
219 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(V), MVT::i32);
220}]>;
221
222def so_imm2part_2 : SDNodeXForm<imm, [{
223 unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getValue());
224 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(V), MVT::i32);
225}]>;
226
Evan Chenga8e29892007-01-19 07:51:42 +0000227
228// Define ARM specific addressing modes.
229
230// addrmode2 := reg +/- reg shop imm
231// addrmode2 := reg +/- imm12
232//
233def addrmode2 : Operand<i32>,
234 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
235 let PrintMethod = "printAddrMode2Operand";
236 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
237}
238
239def am2offset : Operand<i32>,
240 ComplexPattern<i32, 2, "SelectAddrMode2Offset", []> {
241 let PrintMethod = "printAddrMode2OffsetOperand";
242 let MIOperandInfo = (ops GPR, i32imm);
243}
244
245// addrmode3 := reg +/- reg
246// addrmode3 := reg +/- imm8
247//
248def addrmode3 : Operand<i32>,
249 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
250 let PrintMethod = "printAddrMode3Operand";
251 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
252}
253
254def am3offset : Operand<i32>,
255 ComplexPattern<i32, 2, "SelectAddrMode3Offset", []> {
256 let PrintMethod = "printAddrMode3OffsetOperand";
257 let MIOperandInfo = (ops GPR, i32imm);
258}
259
260// addrmode4 := reg, <mode|W>
261//
262def addrmode4 : Operand<i32>,
263 ComplexPattern<i32, 2, "", []> {
264 let PrintMethod = "printAddrMode4Operand";
265 let MIOperandInfo = (ops GPR, i32imm);
266}
267
268// addrmode5 := reg +/- imm8*4
269//
270def addrmode5 : Operand<i32>,
271 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
272 let PrintMethod = "printAddrMode5Operand";
273 let MIOperandInfo = (ops GPR, i32imm);
274}
275
276// addrmodepc := pc + reg
277//
278def addrmodepc : Operand<i32>,
279 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
280 let PrintMethod = "printAddrModePCOperand";
281 let MIOperandInfo = (ops GPR, i32imm);
282}
283
Evan Chengc85e8322007-07-05 07:13:32 +0000284// ARM Predicate operand. Default to 14 = always (AL). Second part is CC
285// register whose default is 0 (no register).
286def pred : PredicateOperand<OtherVT, (ops i32imm, CCR),
287 (ops (i32 14), (i32 zero_reg))> {
Evan Cheng42d712b2007-05-08 21:08:43 +0000288 let PrintMethod = "printPredicateOperand";
289}
290
Evan Cheng04c813d2007-07-06 01:00:49 +0000291// Conditional code result for instructions whose 's' bit is set, e.g. subs.
Evan Chengc85e8322007-07-05 07:13:32 +0000292//
Evan Cheng04c813d2007-07-06 01:00:49 +0000293def cc_out : OptionalDefOperand<OtherVT, (ops CCR), (ops (i32 zero_reg))> {
294 let PrintMethod = "printSBitModifierOperand";
Evan Cheng42d712b2007-05-08 21:08:43 +0000295}
296
Evan Chenga8e29892007-01-19 07:51:42 +0000297//===----------------------------------------------------------------------===//
298// ARM Instruction flags. These need to match ARMInstrInfo.h.
299//
300
301// Addressing mode.
302class AddrMode<bits<4> val> {
303 bits<4> Value = val;
304}
305def AddrModeNone : AddrMode<0>;
306def AddrMode1 : AddrMode<1>;
307def AddrMode2 : AddrMode<2>;
308def AddrMode3 : AddrMode<3>;
309def AddrMode4 : AddrMode<4>;
310def AddrMode5 : AddrMode<5>;
311def AddrModeT1 : AddrMode<6>;
312def AddrModeT2 : AddrMode<7>;
313def AddrModeT4 : AddrMode<8>;
314def AddrModeTs : AddrMode<9>;
315
316// Instruction size.
317class SizeFlagVal<bits<3> val> {
318 bits<3> Value = val;
319}
320def SizeInvalid : SizeFlagVal<0>; // Unset.
321def SizeSpecial : SizeFlagVal<1>; // Pseudo or special.
322def Size8Bytes : SizeFlagVal<2>;
323def Size4Bytes : SizeFlagVal<3>;
324def Size2Bytes : SizeFlagVal<4>;
325
326// Load / store index mode.
327class IndexMode<bits<2> val> {
328 bits<2> Value = val;
329}
330def IndexModeNone : IndexMode<0>;
331def IndexModePre : IndexMode<1>;
332def IndexModePost : IndexMode<2>;
333
334//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000335// ARM Instruction Format Definitions.
336//
337
338// Format specifies the encoding used by the instruction. This is part of the
339// ad-hoc solution used to emit machine instruction encodings by our machine
340// code emitter.
341class Format<bits<5> val> {
342 bits<5> Value = val;
343}
344
345def Pseudo : Format<1>;
346def MulFrm : Format<2>;
Raul Herbster37fb5b12007-08-30 23:25:47 +0000347def MulSMLAW : Format<3>;
348def MulSMULW : Format<4>;
349def MulSMLA : Format<5>;
350def MulSMUL : Format<6>;
351def Branch : Format<7>;
352def BranchMisc : Format<8>;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000353
Raul Herbster37fb5b12007-08-30 23:25:47 +0000354def DPRdIm : Format<9>;
355def DPRdReg : Format<10>;
356def DPRdSoReg : Format<11>;
357def DPRdMisc : Format<12>;
358def DPRnIm : Format<13>;
359def DPRnReg : Format<14>;
360def DPRnSoReg : Format<15>;
361def DPRIm : Format<16>;
362def DPRReg : Format<17>;
363def DPRSoReg : Format<18>;
364def DPRImS : Format<19>;
365def DPRRegS : Format<20>;
366def DPRSoRegS : Format<21>;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000367
Raul Herbster37fb5b12007-08-30 23:25:47 +0000368def LdFrm : Format<22>;
369def StFrm : Format<23>;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000370
Raul Herbster37fb5b12007-08-30 23:25:47 +0000371def ArithMisc : Format<24>;
372def ThumbFrm : Format<25>;
373def VFPFrm : Format<26>;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000374
375
376
377//===----------------------------------------------------------------------===//
Raul Herbster37fb5b12007-08-30 23:25:47 +0000378
Evan Chenga8e29892007-01-19 07:51:42 +0000379// ARM Instruction templates.
380//
381
382// ARMPat - Same as Pat<>, but requires that the compiler be in ARM mode.
383class ARMPat<dag pattern, dag result> : Pat<pattern, result> {
384 list<Predicate> Predicates = [IsARM];
385}
Evan Cheng34b12d22007-01-19 20:27:35 +0000386class ARMV5TEPat<dag pattern, dag result> : Pat<pattern, result> {
387 list<Predicate> Predicates = [IsARM, HasV5TE];
388}
Evan Chenga8e29892007-01-19 07:51:42 +0000389class ARMV6Pat<dag pattern, dag result> : Pat<pattern, result> {
390 list<Predicate> Predicates = [IsARM, HasV6];
391}
392
Evan Chenga8e29892007-01-19 07:51:42 +0000393class InstARM<bits<4> opcod, AddrMode am, SizeFlagVal sz, IndexMode im,
Evan Cheng0ff94f72007-08-07 01:37:15 +0000394 Format f, string cstr>
Evan Chenga8e29892007-01-19 07:51:42 +0000395 : Instruction {
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000396 let Namespace = "ARM";
397
Evan Chenga8e29892007-01-19 07:51:42 +0000398 bits<4> Opcode = opcod;
399 AddrMode AM = am;
400 bits<4> AddrModeBits = AM.Value;
401
402 SizeFlagVal SZ = sz;
403 bits<3> SizeFlag = SZ.Value;
404
405 IndexMode IM = im;
406 bits<2> IndexModeBits = IM.Value;
407
Evan Cheng0ff94f72007-08-07 01:37:15 +0000408 Format F = f;
409 bits<5> Form = F.Value;
410
Evan Chenga8e29892007-01-19 07:51:42 +0000411 let Constraints = cstr;
412}
413
Evan Cheng64d80e32007-07-19 01:14:50 +0000414class PseudoInst<dag oops, dag iops, string asm, list<dag> pattern>
Evan Cheng0ff94f72007-08-07 01:37:15 +0000415 : InstARM<0, AddrModeNone, SizeSpecial, IndexModeNone, Pseudo, ""> {
Evan Cheng64d80e32007-07-19 01:14:50 +0000416 let OutOperandList = oops;
417 let InOperandList = iops;
Evan Cheng44bec522007-05-15 01:29:07 +0000418 let AsmString = asm;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000419 let Pattern = pattern;
420}
421
Evan Cheng5ada1992007-05-16 20:50:01 +0000422// Almost all ARM instructions are predicable.
Evan Chengbe367982007-09-10 22:22:23 +0000423class I<bits<4> opcod, dag oops, dag iops, AddrMode am, SizeFlagVal sz,
424 IndexMode im, Format f, string opc, string asm, string cstr,
425 list<dag> pattern>
Evan Cheng0ff94f72007-08-07 01:37:15 +0000426 : InstARM<opcod, am, sz, im, f, cstr> {
Evan Cheng64d80e32007-07-19 01:14:50 +0000427 let OutOperandList = oops;
428 let InOperandList = !con(iops, (ops pred:$p));
Evan Chengfd488ed2007-05-29 23:32:06 +0000429 let AsmString = !strconcat(opc, !strconcat("${p}", asm));
Evan Chenga8e29892007-01-19 07:51:42 +0000430 let Pattern = pattern;
431 list<Predicate> Predicates = [IsARM];
432}
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000433
Evan Cheng64d80e32007-07-19 01:14:50 +0000434// Same as I except it can optionally modify CPSR. Note it's modeled as
435// an input operand since by default it's a zero register. It will
436// become an implicit def once it's "flipped".
Evan Chengbe367982007-09-10 22:22:23 +0000437class sI<bits<4> opcod, dag oops, dag iops, AddrMode am, SizeFlagVal sz,
438 IndexMode im, Format f, string opc, string asm, string cstr,
439 list<dag> pattern>
Evan Cheng0ff94f72007-08-07 01:37:15 +0000440 : InstARM<opcod, am, sz, im, f, cstr> {
Evan Cheng64d80e32007-07-19 01:14:50 +0000441 let OutOperandList = oops;
442 let InOperandList = !con(iops, (ops pred:$p, cc_out:$s));
Evan Cheng13ab0202007-07-10 18:08:01 +0000443 let AsmString = !strconcat(opc, !strconcat("${p}${s}", asm));
444 let Pattern = pattern;
445 list<Predicate> Predicates = [IsARM];
446}
447
Evan Cheng0ff94f72007-08-07 01:37:15 +0000448class AI<bits<4> opcod, dag oops, dag iops, Format f, string opc,
449 string asm, list<dag> pattern>
450 : I<opcod, oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, opc,
451 asm,"",pattern>;
452class AsI<bits<4> opcod, dag oops, dag iops, Format f, string opc,
453 string asm, list<dag> pattern>
454 : sI<opcod, oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, opc,
455 asm,"",pattern>;
456class AI1<bits<4> opcod, dag oops, dag iops, Format f, string opc,
457 string asm, list<dag> pattern>
458 : I<opcod, oops, iops, AddrMode1, Size4Bytes, IndexModeNone, f, opc,
459 asm, "", pattern>;
460class AsI1<bits<4> opcod, dag oops, dag iops, Format f, string opc,
461 string asm, list<dag> pattern>
462 : sI<opcod, oops, iops, AddrMode1, Size4Bytes, IndexModeNone, f, opc,
463 asm, "", pattern>;
464class AI2<bits<4> opcod, dag oops, dag iops, Format f, string opc,
465 string asm, list<dag> pattern>
466 : I<opcod, oops, iops, AddrMode2, Size4Bytes, IndexModeNone, f, opc,
467 asm, "", pattern>;
468class AI3<bits<4> opcod, dag oops, dag iops, Format f, string opc,
469 string asm, list<dag> pattern>
470 : I<opcod, oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, opc,
471 asm, "", pattern>;
472class AI4<bits<4> opcod, dag oops, dag iops, Format f, string opc,
473 string asm, list<dag> pattern>
474 : I<opcod, oops, iops, AddrMode4, Size4Bytes, IndexModeNone, f, opc,
475 asm, "", pattern>;
476class AI1x2<bits<4> opcod, dag oops, dag iops, Format f, string opc,
477 string asm, list<dag> pattern>
478 : I<opcod, oops, iops, AddrMode1, Size8Bytes, IndexModeNone, f, opc,
479 asm, "", pattern>;
Rafael Espindolaa6f149d2006-10-16 18:32:36 +0000480
Evan Chenga8e29892007-01-19 07:51:42 +0000481// Pre-indexed ops
Evan Cheng0ff94f72007-08-07 01:37:15 +0000482class AI2pr<bits<4> opcod, dag oops, dag iops, Format f, string opc,
483 string asm, string cstr, list<dag> pattern>
484 : I<opcod, oops, iops, AddrMode2, Size4Bytes, IndexModePre, f, opc,
485 asm, cstr, pattern>;
486class AI3pr<bits<4> opcod, dag oops, dag iops, Format f, string opc,
487 string asm, string cstr, list<dag> pattern>
488 : I<opcod, oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, opc,
489 asm, cstr, pattern>;
Rafael Espindola27e469e2006-10-16 18:39:22 +0000490
Evan Chenga8e29892007-01-19 07:51:42 +0000491// Post-indexed ops
Evan Cheng0ff94f72007-08-07 01:37:15 +0000492class AI2po<bits<4> opcod, dag oops, dag iops, Format f, string opc,
493 string asm, string cstr, list<dag> pattern>
494 : I<opcod, oops, iops, AddrMode2, Size4Bytes, IndexModePost, f, opc,
495 asm, cstr,pattern>;
496class AI3po<bits<4> opcod, dag oops, dag iops, Format f, string opc,
497 string asm, string cstr, list<dag> pattern>
498 : I<opcod, oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, opc,
499 asm, cstr,pattern>;
Rafael Espindola04d88ff2006-10-17 20:45:22 +0000500
Evan Chenga8e29892007-01-19 07:51:42 +0000501
502class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
503class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
504
505
506/// AI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
507/// binop that produces a value.
Evan Cheng0ff94f72007-08-07 01:37:15 +0000508multiclass AsI1_bin_irs<bits<4> opcod, string opc, PatFrag opnode> {
509 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPRIm,
Evan Chengc85e8322007-07-05 07:13:32 +0000510 opc, " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000511 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000512 def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPRReg,
Evan Chengc85e8322007-07-05 07:13:32 +0000513 opc, " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000514 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000515 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPRSoReg,
Evan Chengc85e8322007-07-05 07:13:32 +0000516 opc, " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000517 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>;
518}
519
Evan Cheng13ab0202007-07-10 18:08:01 +0000520/// ASI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Evan Chengc85e8322007-07-05 07:13:32 +0000521/// instruction modifies the CSPR register.
Evan Cheng071a2792007-09-11 19:55:27 +0000522let Defs = [CPSR] in {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000523multiclass ASI1_bin_s_irs<bits<4> opcod, string opc, PatFrag opnode> {
524 def ri : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPRImS,
Evan Chengc85e8322007-07-05 07:13:32 +0000525 opc, "s $dst, $a, $b",
Evan Cheng071a2792007-09-11 19:55:27 +0000526 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000527 def rr : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPRRegS,
Evan Chengc85e8322007-07-05 07:13:32 +0000528 opc, "s $dst, $a, $b",
Evan Cheng071a2792007-09-11 19:55:27 +0000529 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000530 def rs : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPRSoRegS,
Evan Chengc85e8322007-07-05 07:13:32 +0000531 opc, "s $dst, $a, $b",
Evan Cheng071a2792007-09-11 19:55:27 +0000532 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>;
533}
Evan Chengc85e8322007-07-05 07:13:32 +0000534}
535
536/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000537/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000538/// a explicit result, only implicitly set CPSR.
Evan Cheng071a2792007-09-11 19:55:27 +0000539let Defs = [CPSR] in {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000540multiclass AI1_cmp_irs<bits<4> opcod, string opc, PatFrag opnode> {
541 def ri : AI1<opcod, (outs), (ins GPR:$a, so_imm:$b), DPRnIm,
Evan Cheng44bec522007-05-15 01:29:07 +0000542 opc, " $a, $b",
Evan Cheng071a2792007-09-11 19:55:27 +0000543 [(opnode GPR:$a, so_imm:$b)]>;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000544 def rr : AI1<opcod, (outs), (ins GPR:$a, GPR:$b), DPRnReg,
Evan Cheng44bec522007-05-15 01:29:07 +0000545 opc, " $a, $b",
Evan Cheng071a2792007-09-11 19:55:27 +0000546 [(opnode GPR:$a, GPR:$b)]>;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000547 def rs : AI1<opcod, (outs), (ins GPR:$a, so_reg:$b), DPRnSoReg,
Evan Cheng44bec522007-05-15 01:29:07 +0000548 opc, " $a, $b",
Evan Cheng071a2792007-09-11 19:55:27 +0000549 [(opnode GPR:$a, so_reg:$b)]>;
550}
Evan Chenga8e29892007-01-19 07:51:42 +0000551}
552
Evan Chenga8e29892007-01-19 07:51:42 +0000553/// AI_unary_rrot - A unary operation with two forms: one whose operand is a
554/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng0ff94f72007-08-07 01:37:15 +0000555multiclass AI_unary_rrot<bits<4> opcod, string opc, PatFrag opnode> {
556 def r : AI<opcod, (outs GPR:$dst), (ins GPR:$Src), Pseudo,
Evan Cheng44bec522007-05-15 01:29:07 +0000557 opc, " $dst, $Src",
Evan Chenga8e29892007-01-19 07:51:42 +0000558 [(set GPR:$dst, (opnode GPR:$Src))]>, Requires<[IsARM, HasV6]>;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000559 def r_rot : AI<opcod, (outs GPR:$dst), (ins GPR:$Src, i32imm:$rot), Pseudo,
Evan Cheng44bec522007-05-15 01:29:07 +0000560 opc, " $dst, $Src, ror $rot",
Evan Chenga8e29892007-01-19 07:51:42 +0000561 [(set GPR:$dst, (opnode (rotr GPR:$Src, rot_imm:$rot)))]>,
562 Requires<[IsARM, HasV6]>;
563}
564
565/// AI_bin_rrot - A binary operation with two forms: one whose operand is a
566/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng0ff94f72007-08-07 01:37:15 +0000567multiclass AI_bin_rrot<bits<4> opcod, string opc, PatFrag opnode> {
568 def rr : AI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS),
569 Pseudo, opc, " $dst, $LHS, $RHS",
Evan Chenga8e29892007-01-19 07:51:42 +0000570 [(set GPR:$dst, (opnode GPR:$LHS, GPR:$RHS))]>,
571 Requires<[IsARM, HasV6]>;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000572 def rr_rot : AI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS, i32imm:$rot),
573 Pseudo, opc, " $dst, $LHS, $RHS, ror $rot",
Evan Chenga8e29892007-01-19 07:51:42 +0000574 [(set GPR:$dst, (opnode GPR:$LHS,
575 (rotr GPR:$RHS, rot_imm:$rot)))]>,
576 Requires<[IsARM, HasV6]>;
577}
578
Evan Cheng44bec522007-05-15 01:29:07 +0000579// Special cases.
Evan Cheng0ff94f72007-08-07 01:37:15 +0000580class XI<bits<4> opcod, dag oops, dag iops, AddrMode am, SizeFlagVal sz,
581 IndexMode im, Format f, string asm, string cstr, list<dag> pattern>
582 : InstARM<opcod, am, sz, im, f, cstr> {
Evan Cheng64d80e32007-07-19 01:14:50 +0000583 let OutOperandList = oops;
584 let InOperandList = iops;
Evan Cheng44bec522007-05-15 01:29:07 +0000585 let AsmString = asm;
586 let Pattern = pattern;
587 list<Predicate> Predicates = [IsARM];
588}
589
Evan Cheng0ff94f72007-08-07 01:37:15 +0000590class AXI<bits<4> opcod, dag oops, dag iops, Format f, string asm,
591 list<dag> pattern>
592 : XI<opcod, oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, asm,
593 "", pattern>;
594class AXI1<bits<4> opcod, dag oops, dag iops, Format f, string asm,
595 list<dag> pattern>
596 : XI<opcod, oops, iops, AddrMode1, Size4Bytes, IndexModeNone, f, asm,
597 "", pattern>;
598class AXI2<bits<4> opcod, dag oops, dag iops, Format f, string asm,
599 list<dag> pattern>
600 : XI<opcod, oops, iops, AddrMode2, Size4Bytes, IndexModeNone, f, asm,
601 "", pattern>;
602class AXI3<bits<4> opcod, dag oops, dag iops, Format f, string asm,
603 list<dag> pattern>
604 : XI<opcod, oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, asm,
605 "", pattern>;
606class AXI4<bits<4> opcod, dag oops, dag iops, Format f, string asm,
607 list<dag> pattern>
608 : XI<opcod, oops, iops, AddrMode4, Size4Bytes, IndexModeNone, f, asm,
609 "", pattern>;
Evan Cheng44bec522007-05-15 01:29:07 +0000610
Evan Cheng0ff94f72007-08-07 01:37:15 +0000611class AXIx2<bits<4> opcod, dag oops, dag iops, Format f, string asm,
612 list<dag> pattern>
613 : XI<opcod, oops, iops, AddrModeNone, Size8Bytes, IndexModeNone, f, asm,
614 "", pattern>;
Evan Cheng44bec522007-05-15 01:29:07 +0000615
Evan Chengdf4da142007-06-01 00:56:15 +0000616// BR_JT instructions
Evan Cheng0ff94f72007-08-07 01:37:15 +0000617class JTI<bits<4> opcod, dag oops, dag iops, string asm, list<dag> pattern>
618 : XI<opcod, oops, iops, AddrModeNone, SizeSpecial, IndexModeNone, BranchMisc,
619 asm, "", pattern>;
620class JTI1<bits<4> opcod, dag oops, dag iops, string asm, list<dag> pattern>
621 : XI<opcod, oops, iops, AddrMode1, SizeSpecial, IndexModeNone, BranchMisc,
622 asm, "", pattern>;
623class JTI2<bits<4> opcod, dag oops, dag iops, string asm, list<dag> pattern>
624 : XI<opcod, oops, iops, AddrMode2, SizeSpecial, IndexModeNone, BranchMisc,
625 asm, "", pattern>;
Rafael Espindola90057aa2006-10-16 18:18:14 +0000626
Evan Cheng13ab0202007-07-10 18:08:01 +0000627/// AsXI1_bin_c_irs - Same as AsI1_bin_irs but without the predicate operand and
628/// setting carry bit. But it can optionally set CPSR.
Evan Cheng071a2792007-09-11 19:55:27 +0000629let Uses = [CPSR] in {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000630multiclass AsXI1_bin_c_irs<bits<4> opcod, string opc, PatFrag opnode> {
631 def ri : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b, cc_out:$s),
632 DPRIm, !strconcat(opc, "${s} $dst, $a, $b"),
Evan Cheng071a2792007-09-11 19:55:27 +0000633 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000634 def rr : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b, cc_out:$s),
635 DPRReg, !strconcat(opc, "${s} $dst, $a, $b"),
Evan Cheng071a2792007-09-11 19:55:27 +0000636 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000637 def rs : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b, cc_out:$s),
638 DPRSoReg, !strconcat(opc, "${s} $dst, $a, $b"),
Evan Cheng071a2792007-09-11 19:55:27 +0000639 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>;
640}
Evan Chengc85e8322007-07-05 07:13:32 +0000641}
642
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000643//===----------------------------------------------------------------------===//
644// Instructions
645//===----------------------------------------------------------------------===//
646
Evan Chenga8e29892007-01-19 07:51:42 +0000647//===----------------------------------------------------------------------===//
648// Miscellaneous Instructions.
649//
650def IMPLICIT_DEF_GPR :
Evan Cheng64d80e32007-07-19 01:14:50 +0000651PseudoInst<(outs GPR:$rD), (ins pred:$p),
Evan Chenga8e29892007-01-19 07:51:42 +0000652 "@ IMPLICIT_DEF_GPR $rD",
653 [(set GPR:$rD, (undef))]>;
Rafael Espindola687bc492006-08-24 13:45:55 +0000654
Rafael Espindola6f602de2006-08-24 16:13:15 +0000655
Evan Chenga8e29892007-01-19 07:51:42 +0000656/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
657/// the function. The first operand is the ID# for this instruction, the second
658/// is the index into the MachineConstantPool that this is, the third is the
659/// size in bytes of this constant pool entry.
Evan Chengeaa91b02007-06-19 01:26:51 +0000660let isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +0000661def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +0000662PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
663 i32imm:$size),
Evan Chenga8e29892007-01-19 07:51:42 +0000664 "${instid:label} ${cpidx:cpentry}", []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000665
Evan Cheng071a2792007-09-11 19:55:27 +0000666let Defs = [SP], Uses = [SP] in {
Evan Chenga8e29892007-01-19 07:51:42 +0000667def ADJCALLSTACKUP :
Bill Wendling0f8d9c02007-11-13 00:44:25 +0000668PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p),
669 "@ ADJCALLSTACKUP $amt1",
670 [(ARMcallseq_end imm:$amt1, imm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +0000671
Evan Chenga8e29892007-01-19 07:51:42 +0000672def ADJCALLSTACKDOWN :
Evan Cheng64d80e32007-07-19 01:14:50 +0000673PseudoInst<(outs), (ins i32imm:$amt, pred:$p),
Evan Chenga8e29892007-01-19 07:51:42 +0000674 "@ ADJCALLSTACKDOWN $amt",
Evan Cheng071a2792007-09-11 19:55:27 +0000675 [(ARMcallseq_start imm:$amt)]>;
676}
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000677
Evan Chenga8e29892007-01-19 07:51:42 +0000678def DWARF_LOC :
Evan Cheng64d80e32007-07-19 01:14:50 +0000679PseudoInst<(outs), (ins i32imm:$line, i32imm:$col, i32imm:$file),
Evan Chenga8e29892007-01-19 07:51:42 +0000680 ".loc $file, $line, $col",
681 [(dwarf_loc (i32 imm:$line), (i32 imm:$col), (i32 imm:$file))]>;
Rafael Espindola4b20fbc2006-10-10 12:56:00 +0000682
Evan Chengeaa91b02007-06-19 01:26:51 +0000683let isNotDuplicable = 1 in {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000684def PICADD : AXI1<0x0, (outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
685 Pseudo, "$cp:\n\tadd$p $dst, pc, $a",
Evan Cheng44bec522007-05-15 01:29:07 +0000686 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +0000687
688let isLoad = 1, AddedComplexity = 10 in {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000689def PICLD : AXI2<0x0, (outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
690 Pseudo, "${addr:label}:\n\tldr$p $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000691 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000692
Evan Cheng0ff94f72007-08-07 01:37:15 +0000693def PICLDZH : AXI3<0x0, (outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
694 Pseudo, "${addr:label}:\n\tldr${p}h $dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000695 [(set GPR:$dst, (zextloadi16 addrmodepc:$addr))]>;
696
Evan Cheng0ff94f72007-08-07 01:37:15 +0000697def PICLDZB : AXI2<0x0, (outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
698 Pseudo, "${addr:label}:\n\tldr${p}b $dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000699 [(set GPR:$dst, (zextloadi8 addrmodepc:$addr))]>;
700
Evan Cheng0ff94f72007-08-07 01:37:15 +0000701def PICLDH : AXI3<0x0, (outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
702 Pseudo, "${addr:label}:\n\tldr${p}h $dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000703 [(set GPR:$dst, (extloadi16 addrmodepc:$addr))]>;
704
Evan Cheng0ff94f72007-08-07 01:37:15 +0000705def PICLDB : AXI2<0x0, (outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
706 Pseudo, "${addr:label}:\n\tldr${p}b $dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000707 [(set GPR:$dst, (extloadi8 addrmodepc:$addr))]>;
708
Evan Cheng0ff94f72007-08-07 01:37:15 +0000709def PICLDSH : AXI3<0x0, (outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
710 Pseudo, "${addr:label}:\n\tldr${p}sh $dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000711 [(set GPR:$dst, (sextloadi16 addrmodepc:$addr))]>;
712
Evan Cheng0ff94f72007-08-07 01:37:15 +0000713def PICLDSB : AXI3<0x0, (outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
714 Pseudo, "${addr:label}:\n\tldr${p}sb $dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000715 [(set GPR:$dst, (sextloadi8 addrmodepc:$addr))]>;
716}
717let isStore = 1, AddedComplexity = 10 in {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000718def PICSTR : AXI2<0x0, (outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
719 Pseudo, "${addr:label}:\n\tstr$p $src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000720 [(store GPR:$src, addrmodepc:$addr)]>;
721
Evan Cheng0ff94f72007-08-07 01:37:15 +0000722def PICSTRH : AXI3<0x0, (outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
723 Pseudo, "${addr:label}:\n\tstr${p}h $src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000724 [(truncstorei16 GPR:$src, addrmodepc:$addr)]>;
725
Evan Cheng0ff94f72007-08-07 01:37:15 +0000726def PICSTRB : AXI2<0x0, (outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
727 Pseudo, "${addr:label}:\n\tstr${p}b $src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000728 [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
729}
Evan Chengeaa91b02007-06-19 01:26:51 +0000730}
Dale Johannesen86d40692007-05-21 22:14:33 +0000731
Evan Chenga8e29892007-01-19 07:51:42 +0000732//===----------------------------------------------------------------------===//
733// Control Flow Instructions.
734//
Rafael Espindola9e071f02006-10-02 19:30:56 +0000735
Evan Chenga8e29892007-01-19 07:51:42 +0000736let isReturn = 1, isTerminator = 1 in
Evan Cheng0ff94f72007-08-07 01:37:15 +0000737 def BX_RET : AI<0x1, (outs), (ins), BranchMisc, "bx", " lr", [(ARMretflag)]>;
Rafael Espindola27185192006-09-29 21:20:16 +0000738
Evan Chenga8e29892007-01-19 07:51:42 +0000739// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng64d80e32007-07-19 01:14:50 +0000740// FIXME: $dst1 should be a def. But the extra ops must be in the end of the
741// operand list.
Evan Chenga8e29892007-01-19 07:51:42 +0000742let isLoad = 1, isReturn = 1, isTerminator = 1 in
Evan Cheng0ff94f72007-08-07 01:37:15 +0000743 def LDM_RET : AXI4<0x0, (outs),
Evan Cheng64d80e32007-07-19 01:14:50 +0000744 (ins addrmode4:$addr, pred:$p, reglist:$dst1, variable_ops),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000745 LdFrm, "ldm${p}${addr:submode} $addr, $dst1",
Evan Chenga8e29892007-01-19 07:51:42 +0000746 []>;
Rafael Espindolaa2845842006-10-05 16:48:49 +0000747
Evan Chengffbacca2007-07-21 00:34:19 +0000748let isCall = 1,
Evan Chenga8e29892007-01-19 07:51:42 +0000749 Defs = [R0, R1, R2, R3, R12, LR,
Evan Chengc85e8322007-07-05 07:13:32 +0000750 D0, D1, D2, D3, D4, D5, D6, D7, CPSR] in {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000751 def BL : AXI<0xB, (outs), (ins i32imm:$func, variable_ops), Branch,
Evan Chengdcc50a42007-05-18 01:53:54 +0000752 "bl ${func:call}",
Evan Cheng44bec522007-05-15 01:29:07 +0000753 [(ARMcall tglobaladdr:$func)]>;
Evan Cheng277f0742007-06-19 21:05:09 +0000754
Evan Cheng0ff94f72007-08-07 01:37:15 +0000755 def BL_pred : AI<0xB, (outs), (ins i32imm:$func, variable_ops),
756 Branch, "bl", " ${func:call}",
757 [(ARMcall_pred tglobaladdr:$func)]>;
Evan Cheng277f0742007-06-19 21:05:09 +0000758
Evan Chenga8e29892007-01-19 07:51:42 +0000759 // ARMv5T and above
Evan Cheng0ff94f72007-08-07 01:37:15 +0000760 def BLX : AXI<0x2, (outs), (ins GPR:$func, variable_ops), BranchMisc,
Evan Cheng64d80e32007-07-19 01:14:50 +0000761 "blx $func",
762 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T]>;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +0000763 let Uses = [LR] in {
764 // ARMv4T
Evan Cheng0ff94f72007-08-07 01:37:15 +0000765 def BX : AXIx2<0x0, (outs), (ins GPR:$func, variable_ops),
766 BranchMisc, "mov lr, pc\n\tbx $func",
767 [(ARMcall_nolink GPR:$func)]>;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +0000768 }
Rafael Espindola35574632006-07-18 17:00:30 +0000769}
Rafael Espindoladc124a22006-05-18 21:45:49 +0000770
Evan Chengffbacca2007-07-21 00:34:19 +0000771let isBranch = 1, isTerminator = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +0000772 // B is "predicable" since it can be xformed into a Bcc.
Evan Chengaeafca02007-05-16 07:45:54 +0000773 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +0000774 let isPredicable = 1 in
Evan Cheng0ff94f72007-08-07 01:37:15 +0000775 def B : AXI<0xA, (outs), (ins brtarget:$target), Branch, "b $target",
Evan Cheng64d80e32007-07-19 01:14:50 +0000776 [(br bb:$target)]>;
Evan Cheng44bec522007-05-15 01:29:07 +0000777
Owen Anderson20ab2902007-11-12 07:39:39 +0000778 let isNotDuplicable = 1, isIndirectBranch = 1 in {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000779 def BR_JTr : JTI<0x0, (outs), (ins GPR:$target, jtblock_operand:$jt, i32imm:$id),
Evan Cheng64d80e32007-07-19 01:14:50 +0000780 "mov pc, $target \n$jt",
781 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000782 def BR_JTm : JTI2<0x0, (outs), (ins addrmode2:$target, jtblock_operand:$jt, i32imm:$id),
Evan Cheng64d80e32007-07-19 01:14:50 +0000783 "ldr pc, $target \n$jt",
784 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
Evan Chenga8e29892007-01-19 07:51:42 +0000785 imm:$id)]>;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000786 def BR_JTadd : JTI1<0x0, (outs), (ins GPR:$target, GPR:$idx, jtblock_operand:$jt,
Evan Cheng64d80e32007-07-19 01:14:50 +0000787 i32imm:$id),
788 "add pc, $target, $idx \n$jt",
789 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
Evan Chenga8e29892007-01-19 07:51:42 +0000790 imm:$id)]>;
Evan Chengaeafca02007-05-16 07:45:54 +0000791 }
Evan Chengeaa91b02007-06-19 01:26:51 +0000792 }
Evan Chengaeafca02007-05-16 07:45:54 +0000793
Evan Chengc85e8322007-07-05 07:13:32 +0000794 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
795 // a two-value operand where a dag node expects two operands. :(
Raul Herbster37fb5b12007-08-30 23:25:47 +0000796 def Bcc : AI<0xA, (outs), (ins brtarget:$target), Branch,
Evan Cheng0ff94f72007-08-07 01:37:15 +0000797 "b", " $target",
798 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]>;
Rafael Espindola1ed3af12006-08-01 18:53:10 +0000799}
Rafael Espindola84b19be2006-07-16 01:02:57 +0000800
Evan Chenga8e29892007-01-19 07:51:42 +0000801//===----------------------------------------------------------------------===//
802// Load / store Instructions.
803//
Rafael Espindola82c678b2006-10-16 17:17:22 +0000804
Evan Chenga8e29892007-01-19 07:51:42 +0000805// Load
806let isLoad = 1 in {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000807def LDR : AI2<0x0, (outs GPR:$dst), (ins addrmode2:$addr), LdFrm,
Evan Cheng44bec522007-05-15 01:29:07 +0000808 "ldr", " $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000809 [(set GPR:$dst, (load addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +0000810
Evan Chengfa775d02007-03-19 07:20:03 +0000811// Special LDR for loads from non-pc-relative constpools.
Dan Gohmand45eddd2007-06-26 00:48:07 +0000812let isReMaterializable = 1 in
Evan Cheng0ff94f72007-08-07 01:37:15 +0000813def LDRcp : AI2<0x0, (outs GPR:$dst), (ins addrmode2:$addr), LdFrm,
Evan Cheng44bec522007-05-15 01:29:07 +0000814 "ldr", " $dst, $addr", []>;
Evan Chengfa775d02007-03-19 07:20:03 +0000815
Evan Chenga8e29892007-01-19 07:51:42 +0000816// Loads with zero extension
Evan Cheng0ff94f72007-08-07 01:37:15 +0000817def LDRH : AI3<0xB, (outs GPR:$dst), (ins addrmode3:$addr), LdFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000818 "ldr", "h $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000819 [(set GPR:$dst, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +0000820
Evan Cheng0ff94f72007-08-07 01:37:15 +0000821def LDRB : AI2<0x1, (outs GPR:$dst), (ins addrmode2:$addr), LdFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000822 "ldr", "b $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000823 [(set GPR:$dst, (zextloadi8 addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +0000824
Evan Chenga8e29892007-01-19 07:51:42 +0000825// Loads with sign extension
Evan Cheng0ff94f72007-08-07 01:37:15 +0000826def LDRSH : AI3<0xE, (outs GPR:$dst), (ins addrmode3:$addr), LdFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000827 "ldr", "sh $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000828 [(set GPR:$dst, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000829
Evan Cheng0ff94f72007-08-07 01:37:15 +0000830def LDRSB : AI3<0xD, (outs GPR:$dst), (ins addrmode3:$addr), LdFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000831 "ldr", "sb $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000832 [(set GPR:$dst, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +0000833
Evan Chenga8e29892007-01-19 07:51:42 +0000834// Load doubleword
Raul Herbster37fb5b12007-08-30 23:25:47 +0000835def LDRD : AI3<0xD, (outs GPR:$dst), (ins addrmode3:$addr), LdFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000836 "ldr", "d $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000837 []>, Requires<[IsARM, HasV5T]>;
Rafael Espindolac391d162006-10-23 20:34:27 +0000838
Evan Chenga8e29892007-01-19 07:51:42 +0000839// Indexed loads
Evan Cheng0ff94f72007-08-07 01:37:15 +0000840def LDR_PRE : AI2pr<0x0, (outs GPR:$dst, GPR:$base_wb),
841 (ins addrmode2:$addr), LdFrm,
842 "ldr", " $dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindoladc124a22006-05-18 21:45:49 +0000843
Evan Cheng0ff94f72007-08-07 01:37:15 +0000844def LDR_POST : AI2po<0x0, (outs GPR:$dst, GPR:$base_wb),
845 (ins GPR:$base, am2offset:$offset), LdFrm,
846 "ldr", " $dst, [$base], $offset", "$base = $base_wb", []>;
Rafael Espindola450856d2006-12-12 00:37:38 +0000847
Evan Cheng0ff94f72007-08-07 01:37:15 +0000848def LDRH_PRE : AI3pr<0xB, (outs GPR:$dst, GPR:$base_wb),
849 (ins addrmode3:$addr), LdFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000850 "ldr", "h $dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindola4e307642006-09-08 16:59:47 +0000851
Evan Cheng0ff94f72007-08-07 01:37:15 +0000852def LDRH_POST : AI3po<0xB, (outs GPR:$dst, GPR:$base_wb),
853 (ins GPR:$base,am3offset:$offset), LdFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000854 "ldr", "h $dst, [$base], $offset", "$base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +0000855
Evan Cheng0ff94f72007-08-07 01:37:15 +0000856def LDRB_PRE : AI2pr<0x1, (outs GPR:$dst, GPR:$base_wb),
857 (ins addrmode2:$addr), LdFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000858 "ldr", "b $dst, $addr!", "$addr.base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +0000859
Evan Cheng0ff94f72007-08-07 01:37:15 +0000860def LDRB_POST : AI2po<0x1, (outs GPR:$dst, GPR:$base_wb),
861 (ins GPR:$base,am2offset:$offset), LdFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000862 "ldr", "b $dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000863
Evan Cheng0ff94f72007-08-07 01:37:15 +0000864def LDRSH_PRE : AI3pr<0xE, (outs GPR:$dst, GPR:$base_wb),
865 (ins addrmode3:$addr), LdFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000866 "ldr", "sh $dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000867
Evan Cheng0ff94f72007-08-07 01:37:15 +0000868def LDRSH_POST: AI3po<0xE, (outs GPR:$dst, GPR:$base_wb),
869 (ins GPR:$base,am3offset:$offset), LdFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000870 "ldr", "sh $dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000871
Evan Cheng0ff94f72007-08-07 01:37:15 +0000872def LDRSB_PRE : AI3pr<0xD, (outs GPR:$dst, GPR:$base_wb),
873 (ins addrmode3:$addr), LdFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000874 "ldr", "sb $dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000875
Evan Cheng0ff94f72007-08-07 01:37:15 +0000876def LDRSB_POST: AI3po<0xD, (outs GPR:$dst, GPR:$base_wb),
877 (ins GPR:$base,am3offset:$offset), LdFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000878 "ldr", "sb $dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000879} // isLoad
880
881// Store
882let isStore = 1 in {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000883def STR : AI2<0x0, (outs), (ins GPR:$src, addrmode2:$addr), StFrm,
Evan Cheng44bec522007-05-15 01:29:07 +0000884 "str", " $src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000885 [(store GPR:$src, addrmode2:$addr)]>;
886
887// Stores with truncate
Evan Cheng0ff94f72007-08-07 01:37:15 +0000888def STRH : AI3<0xB, (outs), (ins GPR:$src, addrmode3:$addr), StFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000889 "str", "h $src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000890 [(truncstorei16 GPR:$src, addrmode3:$addr)]>;
891
Evan Cheng0ff94f72007-08-07 01:37:15 +0000892def STRB : AI2<0x1, (outs), (ins GPR:$src, addrmode2:$addr), StFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000893 "str", "b $src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000894 [(truncstorei8 GPR:$src, addrmode2:$addr)]>;
895
896// Store doubleword
Raul Herbster37fb5b12007-08-30 23:25:47 +0000897def STRD : AI3<0xF, (outs), (ins GPR:$src, addrmode3:$addr), StFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000898 "str", "d $src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000899 []>, Requires<[IsARM, HasV5T]>;
900
901// Indexed stores
Evan Cheng0ff94f72007-08-07 01:37:15 +0000902def STR_PRE : AI2pr<0x0, (outs GPR:$base_wb),
903 (ins GPR:$src, GPR:$base, am2offset:$offset), StFrm,
Evan Cheng44bec522007-05-15 01:29:07 +0000904 "str", " $src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000905 [(set GPR:$base_wb,
906 (pre_store GPR:$src, GPR:$base, am2offset:$offset))]>;
907
Evan Cheng0ff94f72007-08-07 01:37:15 +0000908def STR_POST : AI2po<0x0, (outs GPR:$base_wb),
909 (ins GPR:$src, GPR:$base,am2offset:$offset), StFrm,
Evan Cheng44bec522007-05-15 01:29:07 +0000910 "str", " $src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000911 [(set GPR:$base_wb,
912 (post_store GPR:$src, GPR:$base, am2offset:$offset))]>;
913
Evan Cheng0ff94f72007-08-07 01:37:15 +0000914def STRH_PRE : AI3pr<0xB, (outs GPR:$base_wb),
915 (ins GPR:$src, GPR:$base,am3offset:$offset), StFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000916 "str", "h $src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000917 [(set GPR:$base_wb,
918 (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>;
919
Evan Cheng0ff94f72007-08-07 01:37:15 +0000920def STRH_POST: AI3po<0xB, (outs GPR:$base_wb),
921 (ins GPR:$src, GPR:$base,am3offset:$offset), StFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000922 "str", "h $src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000923 [(set GPR:$base_wb, (post_truncsti16 GPR:$src,
924 GPR:$base, am3offset:$offset))]>;
925
Evan Cheng0ff94f72007-08-07 01:37:15 +0000926def STRB_PRE : AI2pr<0x1, (outs GPR:$base_wb),
927 (ins GPR:$src, GPR:$base,am2offset:$offset), StFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000928 "str", "b $src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000929 [(set GPR:$base_wb, (pre_truncsti8 GPR:$src,
930 GPR:$base, am2offset:$offset))]>;
931
Evan Cheng0ff94f72007-08-07 01:37:15 +0000932def STRB_POST: AI2po<0x1, (outs GPR:$base_wb),
933 (ins GPR:$src, GPR:$base,am2offset:$offset), StFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000934 "str", "b $src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000935 [(set GPR:$base_wb, (post_truncsti8 GPR:$src,
936 GPR:$base, am2offset:$offset))]>;
937} // isStore
938
939//===----------------------------------------------------------------------===//
940// Load / store multiple Instructions.
941//
942
Evan Cheng64d80e32007-07-19 01:14:50 +0000943// FIXME: $dst1 should be a def.
Evan Chenga8e29892007-01-19 07:51:42 +0000944let isLoad = 1 in
Evan Cheng0ff94f72007-08-07 01:37:15 +0000945def LDM : AXI4<0x0, (outs),
Evan Cheng64d80e32007-07-19 01:14:50 +0000946 (ins addrmode4:$addr, pred:$p, reglist:$dst1, variable_ops),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000947 LdFrm, "ldm${p}${addr:submode} $addr, $dst1",
Evan Cheng44bec522007-05-15 01:29:07 +0000948 []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000949
950let isStore = 1 in
Evan Cheng0ff94f72007-08-07 01:37:15 +0000951def STM : AXI4<0x0, (outs),
Evan Cheng64d80e32007-07-19 01:14:50 +0000952 (ins addrmode4:$addr, pred:$p, reglist:$src1, variable_ops),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000953 StFrm, "stm${p}${addr:submode} $addr, $src1",
Evan Cheng44bec522007-05-15 01:29:07 +0000954 []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000955
956//===----------------------------------------------------------------------===//
957// Move Instructions.
958//
959
Evan Cheng0ff94f72007-08-07 01:37:15 +0000960def MOVr : AsI1<0xD, (outs GPR:$dst), (ins GPR:$src), DPRdReg,
Evan Cheng13ab0202007-07-10 18:08:01 +0000961 "mov", " $dst, $src", []>;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000962def MOVs : AsI1<0xD, (outs GPR:$dst), (ins so_reg:$src), DPRdSoReg,
Evan Cheng13ab0202007-07-10 18:08:01 +0000963 "mov", " $dst, $src", [(set GPR:$dst, so_reg:$src)]>;
Evan Chenga2515702007-03-19 07:09:02 +0000964
Dan Gohmand45eddd2007-06-26 00:48:07 +0000965let isReMaterializable = 1 in
Evan Cheng0ff94f72007-08-07 01:37:15 +0000966def MOVi : AsI1<0xD, (outs GPR:$dst), (ins so_imm:$src), DPRdIm,
Evan Cheng13ab0202007-07-10 18:08:01 +0000967 "mov", " $dst, $src", [(set GPR:$dst, so_imm:$src)]>;
968
Evan Cheng0ff94f72007-08-07 01:37:15 +0000969def MOVrx : AsI1<0xD, (outs GPR:$dst), (ins GPR:$src), DPRdMisc,
Evan Cheng64d80e32007-07-19 01:14:50 +0000970 "mov", " $dst, $src, rrx",
971 [(set GPR:$dst, (ARMrrx GPR:$src))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000972
973// These aren't really mov instructions, but we have to define them this way
974// due to flag operands.
975
Evan Cheng071a2792007-09-11 19:55:27 +0000976let Defs = [CPSR] in {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000977def MOVsrl_flag : AI1<0xD, (outs GPR:$dst), (ins GPR:$src), DPRdMisc,
Evan Chengfd488ed2007-05-29 23:32:06 +0000978 "mov", "s $dst, $src, lsr #1",
Evan Cheng071a2792007-09-11 19:55:27 +0000979 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000980def MOVsra_flag : AI1<0xD, (outs GPR:$dst), (ins GPR:$src), DPRdMisc,
Evan Chengfd488ed2007-05-29 23:32:06 +0000981 "mov", "s $dst, $src, asr #1",
Evan Cheng071a2792007-09-11 19:55:27 +0000982 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>;
983}
Evan Chenga8e29892007-01-19 07:51:42 +0000984
Evan Chenga8e29892007-01-19 07:51:42 +0000985//===----------------------------------------------------------------------===//
986// Extend Instructions.
987//
988
989// Sign extenders
990
Evan Cheng0ff94f72007-08-07 01:37:15 +0000991defm SXTB : AI_unary_rrot<0x0, "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
992defm SXTH : AI_unary_rrot<0x0, "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +0000993
Evan Cheng0ff94f72007-08-07 01:37:15 +0000994defm SXTAB : AI_bin_rrot<0x0, "sxtab",
Evan Chenga8e29892007-01-19 07:51:42 +0000995 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000996defm SXTAH : AI_bin_rrot<0x0, "sxtah",
Evan Chenga8e29892007-01-19 07:51:42 +0000997 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
998
999// TODO: SXT(A){B|H}16
1000
1001// Zero extenders
1002
1003let AddedComplexity = 16 in {
Evan Cheng0ff94f72007-08-07 01:37:15 +00001004defm UXTB : AI_unary_rrot<0x0, "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
1005defm UXTH : AI_unary_rrot<0x0, "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
1006defm UXTB16 : AI_unary_rrot<0x0, "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001007
1008def : ARMV6Pat<(and (shl GPR:$Src, 8), 0xFF00FF),
1009 (UXTB16r_rot GPR:$Src, 24)>;
1010def : ARMV6Pat<(and (srl GPR:$Src, 8), 0xFF00FF),
1011 (UXTB16r_rot GPR:$Src, 8)>;
1012
Evan Cheng0ff94f72007-08-07 01:37:15 +00001013defm UXTAB : AI_bin_rrot<0x0, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00001014 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng0ff94f72007-08-07 01:37:15 +00001015defm UXTAH : AI_bin_rrot<0x0, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00001016 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001017}
1018
Evan Chenga8e29892007-01-19 07:51:42 +00001019// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
1020//defm UXTAB16 : xxx<"uxtab16", 0xff00ff>;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00001021
Evan Chenga8e29892007-01-19 07:51:42 +00001022// TODO: UXT(A){B|H}16
1023
1024//===----------------------------------------------------------------------===//
1025// Arithmetic Instructions.
1026//
1027
Evan Cheng0ff94f72007-08-07 01:37:15 +00001028defm ADD : AsI1_bin_irs<0x4, "add", BinOpFrag<(add node:$LHS, node:$RHS)>>;
1029defm SUB : AsI1_bin_irs<0x2, "sub", BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001030
Evan Chengc85e8322007-07-05 07:13:32 +00001031// ADD and SUB with 's' bit set.
Evan Cheng0ff94f72007-08-07 01:37:15 +00001032defm ADDS : ASI1_bin_s_irs<0x4, "add", BinOpFrag<(addc node:$LHS, node:$RHS)>>;
1033defm SUBS : ASI1_bin_s_irs<0x2, "sub", BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00001034
Evan Chengc85e8322007-07-05 07:13:32 +00001035// FIXME: Do not allow ADC / SBC to be predicated for now.
Evan Cheng0ff94f72007-08-07 01:37:15 +00001036defm ADC : AsXI1_bin_c_irs<0x5, "adc", BinOpFrag<(adde node:$LHS, node:$RHS)>>;
1037defm SBC : AsXI1_bin_c_irs<0x6, "sbc", BinOpFrag<(sube node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001038
Evan Chengc85e8322007-07-05 07:13:32 +00001039// These don't define reg/reg forms, because they are handled above.
Evan Cheng0ff94f72007-08-07 01:37:15 +00001040def RSBri : AsI1<0x3, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPRIm,
Evan Cheng13ab0202007-07-10 18:08:01 +00001041 "rsb", " $dst, $a, $b",
1042 [(set GPR:$dst, (sub so_imm:$b, GPR:$a))]>;
1043
Evan Cheng0ff94f72007-08-07 01:37:15 +00001044def RSBrs : AsI1<0x3, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPRSoReg,
Evan Cheng13ab0202007-07-10 18:08:01 +00001045 "rsb", " $dst, $a, $b",
1046 [(set GPR:$dst, (sub so_reg:$b, GPR:$a))]>;
Evan Chengc85e8322007-07-05 07:13:32 +00001047
1048// RSB with 's' bit set.
Evan Cheng071a2792007-09-11 19:55:27 +00001049let Defs = [CPSR] in {
Evan Cheng0ff94f72007-08-07 01:37:15 +00001050def RSBSri : AI1<0x3, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPRIm,
Evan Chengc85e8322007-07-05 07:13:32 +00001051 "rsb", "s $dst, $a, $b",
Evan Cheng071a2792007-09-11 19:55:27 +00001052 [(set GPR:$dst, (subc so_imm:$b, GPR:$a))]>;
Evan Cheng0ff94f72007-08-07 01:37:15 +00001053def RSBSrs : AI1<0x3, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPRSoReg,
Evan Chengc85e8322007-07-05 07:13:32 +00001054 "rsb", "s $dst, $a, $b",
Evan Cheng071a2792007-09-11 19:55:27 +00001055 [(set GPR:$dst, (subc so_reg:$b, GPR:$a))]>;
1056}
Evan Chengc85e8322007-07-05 07:13:32 +00001057
Evan Cheng13ab0202007-07-10 18:08:01 +00001058// FIXME: Do not allow RSC to be predicated for now. But they can set CPSR.
Evan Cheng071a2792007-09-11 19:55:27 +00001059let Uses = [CPSR] in {
Evan Cheng0ff94f72007-08-07 01:37:15 +00001060def RSCri : AXI1<0x7, (outs GPR:$dst), (ins GPR:$a, so_imm:$b, cc_out:$s),
1061 DPRIm, "rsc${s} $dst, $a, $b",
Evan Cheng071a2792007-09-11 19:55:27 +00001062 [(set GPR:$dst, (sube so_imm:$b, GPR:$a))]>;
Evan Cheng0ff94f72007-08-07 01:37:15 +00001063def RSCrs : AXI1<0x7, (outs GPR:$dst), (ins GPR:$a, so_reg:$b, cc_out:$s),
1064 DPRSoReg, "rsc${s} $dst, $a, $b",
Evan Cheng071a2792007-09-11 19:55:27 +00001065 [(set GPR:$dst, (sube so_reg:$b, GPR:$a))]>;
1066}
Evan Cheng2c614c52007-06-06 10:17:05 +00001067
Evan Chenga8e29892007-01-19 07:51:42 +00001068// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
1069def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
1070 (SUBri GPR:$src, so_imm_neg:$imm)>;
1071
1072//def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
1073// (SUBSri GPR:$src, so_imm_neg:$imm)>;
1074//def : ARMPat<(adde GPR:$src, so_imm_neg:$imm),
1075// (SBCri GPR:$src, so_imm_neg:$imm)>;
1076
1077// Note: These are implemented in C++ code, because they have to generate
1078// ADD/SUBrs instructions, which use a complex pattern that a xform function
1079// cannot produce.
1080// (mul X, 2^n+1) -> (add (X << n), X)
1081// (mul X, 2^n-1) -> (rsb X, (X << n))
1082
1083
1084//===----------------------------------------------------------------------===//
1085// Bitwise Instructions.
1086//
1087
Evan Cheng0ff94f72007-08-07 01:37:15 +00001088defm AND : AsI1_bin_irs<0x0, "and", BinOpFrag<(and node:$LHS, node:$RHS)>>;
1089defm ORR : AsI1_bin_irs<0xC, "orr", BinOpFrag<(or node:$LHS, node:$RHS)>>;
1090defm EOR : AsI1_bin_irs<0x1, "eor", BinOpFrag<(xor node:$LHS, node:$RHS)>>;
1091defm BIC : AsI1_bin_irs<0xE, "bic", BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001092
Evan Cheng0ff94f72007-08-07 01:37:15 +00001093def MVNr : AsI<0xE, (outs GPR:$dst), (ins GPR:$src), DPRdReg,
Evan Cheng13ab0202007-07-10 18:08:01 +00001094 "mvn", " $dst, $src", [(set GPR:$dst, (not GPR:$src))]>;
Evan Cheng0ff94f72007-08-07 01:37:15 +00001095def MVNs : AsI<0xE, (outs GPR:$dst), (ins so_reg:$src), DPRdSoReg,
Evan Cheng13ab0202007-07-10 18:08:01 +00001096 "mvn", " $dst, $src", [(set GPR:$dst, (not so_reg:$src))]>;
Dan Gohmand45eddd2007-06-26 00:48:07 +00001097let isReMaterializable = 1 in
Evan Cheng0ff94f72007-08-07 01:37:15 +00001098def MVNi : AsI<0xE, (outs GPR:$dst), (ins so_imm:$imm), DPRdIm,
Evan Cheng13ab0202007-07-10 18:08:01 +00001099 "mvn", " $dst, $imm", [(set GPR:$dst, so_imm_not:$imm)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001100
1101def : ARMPat<(and GPR:$src, so_imm_not:$imm),
1102 (BICri GPR:$src, so_imm_not:$imm)>;
1103
1104//===----------------------------------------------------------------------===//
1105// Multiply Instructions.
1106//
1107
Evan Cheng0ff94f72007-08-07 01:37:15 +00001108def MUL : AsI<0x0, (outs GPR:$dst), (ins GPR:$a, GPR:$b), MulFrm,
1109 "mul", " $dst, $a, $b",
1110 [(set GPR:$dst, (mul GPR:$a, GPR:$b))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001111
Evan Cheng0ff94f72007-08-07 01:37:15 +00001112def MLA : AsI<0x2, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
1113 MulFrm, "mla", " $dst, $a, $b, $c",
1114 [(set GPR:$dst, (add (mul GPR:$a, GPR:$b), GPR:$c))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001115
1116// Extra precision multiplies with low / high results
Evan Cheng0ff94f72007-08-07 01:37:15 +00001117def SMULL : AsI<0xC, (outs GPR:$ldst, GPR:$hdst), (ins GPR:$a, GPR:$b),
1118 MulFrm, "smull", " $ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001119
Evan Cheng0ff94f72007-08-07 01:37:15 +00001120def UMULL : AsI<0x8, (outs GPR:$ldst, GPR:$hdst), (ins GPR:$a, GPR:$b),
1121 MulFrm, "umull", " $ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001122
1123// Multiply + accumulate
Evan Cheng0ff94f72007-08-07 01:37:15 +00001124def SMLAL : AsI<0xE, (outs GPR:$ldst, GPR:$hdst), (ins GPR:$a, GPR:$b),
1125 MulFrm, "smlal", " $ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001126
Evan Cheng0ff94f72007-08-07 01:37:15 +00001127def UMLAL : AsI<0xA, (outs GPR:$ldst, GPR:$hdst), (ins GPR:$a, GPR:$b),
1128 MulFrm, "umlal", " $ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001129
Evan Cheng0ff94f72007-08-07 01:37:15 +00001130def UMAAL : AI<0x0, (outs GPR:$ldst, GPR:$hdst), (ins GPR:$a, GPR:$b), MulFrm,
Evan Cheng13ab0202007-07-10 18:08:01 +00001131 "umaal", " $ldst, $hdst, $a, $b", []>,
1132 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001133
1134// Most significant word multiply
Evan Cheng0ff94f72007-08-07 01:37:15 +00001135def SMMUL : AI<0x0, (outs GPR:$dst), (ins GPR:$a, GPR:$b), MulFrm,
Evan Cheng13ab0202007-07-10 18:08:01 +00001136 "smmul", " $dst, $a, $b",
1137 [(set GPR:$dst, (mulhs GPR:$a, GPR:$b))]>,
1138 Requires<[IsARM, HasV6]>;
1139
Evan Cheng0ff94f72007-08-07 01:37:15 +00001140def SMMLA : AI<0x0, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c), MulFrm,
Evan Cheng13ab0202007-07-10 18:08:01 +00001141 "smmla", " $dst, $a, $b, $c",
1142 [(set GPR:$dst, (add (mulhs GPR:$a, GPR:$b), GPR:$c))]>,
1143 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001144
1145
Evan Cheng0ff94f72007-08-07 01:37:15 +00001146def SMMLS : AI<0x0, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c), MulFrm,
Evan Cheng44bec522007-05-15 01:29:07 +00001147 "smmls", " $dst, $a, $b, $c",
Evan Chenga8e29892007-01-19 07:51:42 +00001148 [(set GPR:$dst, (sub GPR:$c, (mulhs GPR:$a, GPR:$b)))]>,
1149 Requires<[IsARM, HasV6]>;
1150
Raul Herbster37fb5b12007-08-30 23:25:47 +00001151multiclass AI_smul<string opc, PatFrag opnode> {
1152 def BB : AI<0x8, (outs GPR:$dst), (ins GPR:$a, GPR:$b), MulSMUL,
Evan Cheng44bec522007-05-15 01:29:07 +00001153 !strconcat(opc, "bb"), " $dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001154 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
1155 (sext_inreg GPR:$b, i16)))]>,
1156 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00001157
1158 def BT : AI<0xC, (outs GPR:$dst), (ins GPR:$a, GPR:$b), MulSMUL,
Evan Cheng44bec522007-05-15 01:29:07 +00001159 !strconcat(opc, "bt"), " $dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001160 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
1161 (sra GPR:$b, 16)))]>,
1162 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00001163
1164 def TB : AI<0xA, (outs GPR:$dst), (ins GPR:$a, GPR:$b), MulSMUL,
Evan Cheng44bec522007-05-15 01:29:07 +00001165 !strconcat(opc, "tb"), " $dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001166 [(set GPR:$dst, (opnode (sra GPR:$a, 16),
1167 (sext_inreg GPR:$b, i16)))]>,
1168 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00001169
1170 def TT : AI<0xE, (outs GPR:$dst), (ins GPR:$a, GPR:$b), MulSMUL,
Evan Cheng44bec522007-05-15 01:29:07 +00001171 !strconcat(opc, "tt"), " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +00001172 [(set GPR:$dst, (opnode (sra GPR:$a, 16),
1173 (sra GPR:$b, 16)))]>,
1174 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00001175
1176 def WB : AI<0xA, (outs GPR:$dst), (ins GPR:$a, GPR:$b), MulSMULW,
Evan Cheng44bec522007-05-15 01:29:07 +00001177 !strconcat(opc, "wb"), " $dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001178 [(set GPR:$dst, (sra (opnode GPR:$a,
1179 (sext_inreg GPR:$b, i16)), 16))]>,
1180 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00001181
1182 def WT : AI<0xE, (outs GPR:$dst), (ins GPR:$a, GPR:$b), MulSMULW,
Evan Cheng44bec522007-05-15 01:29:07 +00001183 !strconcat(opc, "wt"), " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +00001184 [(set GPR:$dst, (sra (opnode GPR:$a,
1185 (sra GPR:$b, 16)), 16))]>,
1186 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00001187}
1188
Raul Herbster37fb5b12007-08-30 23:25:47 +00001189
1190multiclass AI_smla<string opc, PatFrag opnode> {
1191 def BB : AI<0x8, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), MulSMLA,
Evan Cheng44bec522007-05-15 01:29:07 +00001192 !strconcat(opc, "bb"), " $dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001193 [(set GPR:$dst, (add GPR:$acc,
1194 (opnode (sext_inreg GPR:$a, i16),
1195 (sext_inreg GPR:$b, i16))))]>,
1196 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00001197
1198 def BT : AI<0xC, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), MulSMLA,
Evan Cheng44bec522007-05-15 01:29:07 +00001199 !strconcat(opc, "bt"), " $dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001200 [(set GPR:$dst, (add GPR:$acc, (opnode (sext_inreg GPR:$a, i16),
Evan Chenga8e29892007-01-19 07:51:42 +00001201 (sra GPR:$b, 16))))]>,
Evan Cheng34b12d22007-01-19 20:27:35 +00001202 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00001203
1204 def TB : AI<0xA, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), MulSMLA,
Evan Cheng44bec522007-05-15 01:29:07 +00001205 !strconcat(opc, "tb"), " $dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001206 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, 16),
1207 (sext_inreg GPR:$b, i16))))]>,
1208 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00001209
1210 def TT : AI<0xE, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), MulSMLA,
Evan Cheng44bec522007-05-15 01:29:07 +00001211 !strconcat(opc, "tt"), " $dst, $a, $b, $acc",
Evan Chenga8e29892007-01-19 07:51:42 +00001212 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, 16),
1213 (sra GPR:$b, 16))))]>,
1214 Requires<[IsARM, HasV5TE]>;
1215
Raul Herbster37fb5b12007-08-30 23:25:47 +00001216 def WB : AI<0xA, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), MulSMLAW,
Evan Cheng44bec522007-05-15 01:29:07 +00001217 !strconcat(opc, "wb"), " $dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001218 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
1219 (sext_inreg GPR:$b, i16)), 16)))]>,
1220 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00001221
1222 def WT : AI<0xE, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), MulSMLAW,
Evan Cheng44bec522007-05-15 01:29:07 +00001223 !strconcat(opc, "wt"), " $dst, $a, $b, $acc",
Evan Chenga8e29892007-01-19 07:51:42 +00001224 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
1225 (sra GPR:$b, 16)), 16)))]>,
1226 Requires<[IsARM, HasV5TE]>;
Rafael Espindola70673a12006-10-18 16:20:57 +00001227}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00001228
Raul Herbster37fb5b12007-08-30 23:25:47 +00001229defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
1230defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00001231
Evan Chenga8e29892007-01-19 07:51:42 +00001232// TODO: Halfword multiple accumulate long: SMLAL<x><y>
1233// TODO: Dual halfword multiple: SMUAD, SMUSD, SMLAD, SMLSD, SMLALD, SMLSLD
Rafael Espindola42b62f32006-10-13 13:14:59 +00001234
Evan Chenga8e29892007-01-19 07:51:42 +00001235//===----------------------------------------------------------------------===//
1236// Misc. Arithmetic Instructions.
1237//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00001238
Evan Cheng0ff94f72007-08-07 01:37:15 +00001239def CLZ : AI<0x0, (outs GPR:$dst), (ins GPR:$src), ArithMisc,
Evan Cheng44bec522007-05-15 01:29:07 +00001240 "clz", " $dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00001241 [(set GPR:$dst, (ctlz GPR:$src))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00001242
Evan Cheng0ff94f72007-08-07 01:37:15 +00001243def REV : AI<0x0, (outs GPR:$dst), (ins GPR:$src), ArithMisc,
Evan Cheng44bec522007-05-15 01:29:07 +00001244 "rev", " $dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00001245 [(set GPR:$dst, (bswap GPR:$src))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00001246
Evan Cheng0ff94f72007-08-07 01:37:15 +00001247def REV16 : AI<0x0, (outs GPR:$dst), (ins GPR:$src), ArithMisc,
Evan Cheng44bec522007-05-15 01:29:07 +00001248 "rev16", " $dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00001249 [(set GPR:$dst,
1250 (or (and (srl GPR:$src, 8), 0xFF),
1251 (or (and (shl GPR:$src, 8), 0xFF00),
1252 (or (and (srl GPR:$src, 8), 0xFF0000),
1253 (and (shl GPR:$src, 8), 0xFF000000)))))]>,
1254 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00001255
Evan Cheng0ff94f72007-08-07 01:37:15 +00001256def REVSH : AI<0x0, (outs GPR:$dst), (ins GPR:$src), ArithMisc,
Evan Cheng44bec522007-05-15 01:29:07 +00001257 "revsh", " $dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00001258 [(set GPR:$dst,
1259 (sext_inreg
Chris Lattner120fba92007-04-17 22:39:58 +00001260 (or (srl (and GPR:$src, 0xFF00), 8),
Evan Chenga8e29892007-01-19 07:51:42 +00001261 (shl GPR:$src, 8)), i16))]>,
1262 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00001263
Evan Cheng0ff94f72007-08-07 01:37:15 +00001264def PKHBT : AI<0x0, (outs GPR:$dst), (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
1265 Pseudo, "pkhbt", " $dst, $src1, $src2, LSL $shamt",
Evan Chenga8e29892007-01-19 07:51:42 +00001266 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF),
1267 (and (shl GPR:$src2, (i32 imm:$shamt)),
1268 0xFFFF0000)))]>,
1269 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00001270
Evan Chenga8e29892007-01-19 07:51:42 +00001271// Alternate cases for PKHBT where identities eliminate some nodes.
1272def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (and GPR:$src2, 0xFFFF0000)),
1273 (PKHBT GPR:$src1, GPR:$src2, 0)>;
1274def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (shl GPR:$src2, imm16_31:$shamt)),
1275 (PKHBT GPR:$src1, GPR:$src2, imm16_31:$shamt)>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00001276
Rafael Espindolaa2845842006-10-05 16:48:49 +00001277
Evan Cheng0ff94f72007-08-07 01:37:15 +00001278def PKHTB : AI<0x0, (outs GPR:$dst), (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
1279 Pseudo, "pkhtb", " $dst, $src1, $src2, ASR $shamt",
Evan Chenga8e29892007-01-19 07:51:42 +00001280 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF0000),
1281 (and (sra GPR:$src2, imm16_31:$shamt),
1282 0xFFFF)))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00001283
Evan Chenga8e29892007-01-19 07:51:42 +00001284// Alternate cases for PKHTB where identities eliminate some nodes. Note that
1285// a shift amount of 0 is *not legal* here, it is PKHBT instead.
1286def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, 16)),
1287 (PKHTB GPR:$src1, GPR:$src2, 16)>;
1288def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
1289 (and (srl GPR:$src2, imm1_15:$shamt), 0xFFFF)),
1290 (PKHTB GPR:$src1, GPR:$src2, imm1_15:$shamt)>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00001291
Rafael Espindolad9ae7782006-10-07 13:46:42 +00001292
Evan Chenga8e29892007-01-19 07:51:42 +00001293//===----------------------------------------------------------------------===//
1294// Comparison Instructions...
1295//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00001296
Evan Cheng0ff94f72007-08-07 01:37:15 +00001297defm CMP : AI1_cmp_irs<0xA, "cmp",
1298 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
1299defm CMN : AI1_cmp_irs<0xB, "cmn",
1300 BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00001301
Evan Chenga8e29892007-01-19 07:51:42 +00001302// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Cheng0ff94f72007-08-07 01:37:15 +00001303defm TST : AI1_cmp_irs<0x8, "tst",
1304 BinOpFrag<(ARMcmpNZ (and node:$LHS, node:$RHS), 0)>>;
1305defm TEQ : AI1_cmp_irs<0x9, "teq",
1306 BinOpFrag<(ARMcmpNZ (xor node:$LHS, node:$RHS), 0)>>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001307
Evan Cheng0ff94f72007-08-07 01:37:15 +00001308defm CMPnz : AI1_cmp_irs<0xA, "cmp",
1309 BinOpFrag<(ARMcmpNZ node:$LHS, node:$RHS)>>;
1310defm CMNnz : AI1_cmp_irs<0xA, "cmn",
1311 BinOpFrag<(ARMcmpNZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00001312
1313def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
1314 (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001315
1316def : ARMPat<(ARMcmpNZ GPR:$src, so_imm_neg:$imm),
1317 (CMNri GPR:$src, so_imm_neg:$imm)>;
1318
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00001319
Evan Chenga8e29892007-01-19 07:51:42 +00001320// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00001321// FIXME: should be able to write a pattern for ARMcmov, but can't use
1322// a two-value operand where a dag node expects two operands. :(
Evan Cheng0ff94f72007-08-07 01:37:15 +00001323def MOVCCr : AI<0xD, (outs GPR:$dst), (ins GPR:$false, GPR:$true),
1324 DPRdReg, "mov", " $dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00001325 [/*(set GPR:$dst, (ARMcmov GPR:$false, GPR:$true, imm:$cc, CCR:$ccr))*/]>,
1326 RegConstraint<"$false = $dst">;
Rafael Espindola493a7fc2006-10-10 20:38:57 +00001327
Evan Cheng0ff94f72007-08-07 01:37:15 +00001328def MOVCCs : AI<0xD, (outs GPR:$dst), (ins GPR:$false, so_reg:$true),
1329 DPRdSoReg, "mov", " $dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00001330 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_reg:$true, imm:$cc, CCR:$ccr))*/]>,
1331 RegConstraint<"$false = $dst">;
Rafael Espindola2dc0f2b2006-10-09 17:50:29 +00001332
Evan Cheng0ff94f72007-08-07 01:37:15 +00001333def MOVCCi : AI<0xD, (outs GPR:$dst), (ins GPR:$false, so_imm:$true),
1334 DPRdIm, "mov", " $dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00001335 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_imm:$true, imm:$cc, CCR:$ccr))*/]>,
1336 RegConstraint<"$false = $dst">;
Rafael Espindolad9ae7782006-10-07 13:46:42 +00001337
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00001338
Evan Chenga8e29892007-01-19 07:51:42 +00001339// LEApcrel - Load a pc-relative address into a register without offending the
1340// assembler.
Evan Cheng0ff94f72007-08-07 01:37:15 +00001341def LEApcrel : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, pred:$p), Pseudo,
Evan Chenga8e29892007-01-19 07:51:42 +00001342 !strconcat(!strconcat(".set PCRELV${:uid}, ($label-(",
1343 "${:private}PCRELL${:uid}+8))\n"),
1344 !strconcat("${:private}PCRELL${:uid}:\n\t",
Evan Cheng44bec522007-05-15 01:29:07 +00001345 "add$p $dst, pc, #PCRELV${:uid}")),
Evan Chenga8e29892007-01-19 07:51:42 +00001346 []>;
Rafael Espindola667c3492006-10-10 19:35:01 +00001347
Evan Cheng0ff94f72007-08-07 01:37:15 +00001348def LEApcrelJT : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, i32imm:$id, pred:$p),
1349 Pseudo,
Evan Chenga8e29892007-01-19 07:51:42 +00001350 !strconcat(!strconcat(".set PCRELV${:uid}, (${label}_${id:no_hash}-(",
1351 "${:private}PCRELL${:uid}+8))\n"),
1352 !strconcat("${:private}PCRELL${:uid}:\n\t",
Evan Cheng44bec522007-05-15 01:29:07 +00001353 "add$p $dst, pc, #PCRELV${:uid}")),
Evan Chenga8e29892007-01-19 07:51:42 +00001354 []>;
Evan Chengeaa91b02007-06-19 01:26:51 +00001355
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001356//===----------------------------------------------------------------------===//
1357// TLS Instructions
1358//
1359
1360// __aeabi_read_tp preserves the registers r1-r3.
Evan Cheng13ab0202007-07-10 18:08:01 +00001361let isCall = 1,
1362 Defs = [R0, R12, LR, CPSR] in {
Evan Cheng0ff94f72007-08-07 01:37:15 +00001363 def TPsoft : AXI<0x0, (outs), (ins), BranchMisc,
Evan Chengdcc50a42007-05-18 01:53:54 +00001364 "bl __aeabi_read_tp",
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001365 [(set R0, ARMthread_pointer)]>;
1366}
Rafael Espindolac01c87c2006-10-17 20:33:13 +00001367
Evan Chenga8e29892007-01-19 07:51:42 +00001368//===----------------------------------------------------------------------===//
1369// Non-Instruction Patterns
1370//
Rafael Espindola5aca9272006-10-07 14:03:39 +00001371
Evan Chenga8e29892007-01-19 07:51:42 +00001372// ConstantPool, GlobalAddress, and JumpTable
1373def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>;
1374def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
1375def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
Evan Chengc70d1842007-03-20 08:11:30 +00001376 (LEApcrelJT tjumptable:$dst, imm:$id)>;
Rafael Espindola5aca9272006-10-07 14:03:39 +00001377
Evan Chenga8e29892007-01-19 07:51:42 +00001378// Large immediate handling.
Rafael Espindola0505be02006-10-16 21:10:32 +00001379
Evan Chenga8e29892007-01-19 07:51:42 +00001380// Two piece so_imms.
Dan Gohmand45eddd2007-06-26 00:48:07 +00001381let isReMaterializable = 1 in
Evan Cheng0ff94f72007-08-07 01:37:15 +00001382def MOVi2pieces : AI1x2<0x0, (outs GPR:$dst), (ins so_imm2part:$src), DPRdMisc,
Evan Cheng44bec522007-05-15 01:29:07 +00001383 "mov", " $dst, $src",
Evan Chengc70d1842007-03-20 08:11:30 +00001384 [(set GPR:$dst, so_imm2part:$src)]>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00001385
Evan Chenga8e29892007-01-19 07:51:42 +00001386def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS),
1387 (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
1388 (so_imm2part_2 imm:$RHS))>;
1389def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS),
1390 (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
1391 (so_imm2part_2 imm:$RHS))>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00001392
Evan Chenga8e29892007-01-19 07:51:42 +00001393// TODO: add,sub,and, 3-instr forms?
Rafael Espindola0505be02006-10-16 21:10:32 +00001394
Rafael Espindola24357862006-10-19 17:05:03 +00001395
Evan Chenga8e29892007-01-19 07:51:42 +00001396// Direct calls
1397def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00001398
Evan Chenga8e29892007-01-19 07:51:42 +00001399// zextload i1 -> zextload i8
1400def : ARMPat<(zextloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
Lauro Ramos Venancioa8f9f4a2006-12-26 19:30:42 +00001401
Evan Chenga8e29892007-01-19 07:51:42 +00001402// extload -> zextload
1403def : ARMPat<(extloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
1404def : ARMPat<(extloadi8 addrmode2:$addr), (LDRB addrmode2:$addr)>;
1405def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00001406
Evan Chenga8e29892007-01-19 07:51:42 +00001407// truncstore i1 -> truncstore i8
Dale Johannesen25c1f9e2007-04-27 22:17:18 +00001408def : ARMPat<(truncstorei1 GPR:$src, addrmode2:$dst),
Dale Johannesencaa80552007-04-28 00:36:37 +00001409 (STRB GPR:$src, addrmode2:$dst)>;
Dale Johannesen25c1f9e2007-04-27 22:17:18 +00001410def : ARMPat<(pre_truncsti1 GPR:$src, GPR:$base, am2offset:$offset),
Dale Johannesencaa80552007-04-28 00:36:37 +00001411 (STRB_PRE GPR:$src, GPR:$base, am2offset:$offset)>;
Dale Johannesen25c1f9e2007-04-27 22:17:18 +00001412def : ARMPat<(post_truncsti1 GPR:$src, GPR:$base, am2offset:$offset),
Dale Johannesencaa80552007-04-28 00:36:37 +00001413 (STRB_POST GPR:$src, GPR:$base, am2offset:$offset)>;
Evan Chenga8e29892007-01-19 07:51:42 +00001414
Evan Cheng34b12d22007-01-19 20:27:35 +00001415// smul* and smla*
1416def : ARMV5TEPat<(mul (sra (shl GPR:$a, 16), 16), (sra (shl GPR:$b, 16), 16)),
1417 (SMULBB GPR:$a, GPR:$b)>;
1418def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
1419 (SMULBB GPR:$a, GPR:$b)>;
1420def : ARMV5TEPat<(mul (sra (shl GPR:$a, 16), 16), (sra GPR:$b, 16)),
1421 (SMULBT GPR:$a, GPR:$b)>;
1422def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, 16)),
1423 (SMULBT GPR:$a, GPR:$b)>;
1424def : ARMV5TEPat<(mul (sra GPR:$a, 16), (sra (shl GPR:$b, 16), 16)),
1425 (SMULTB GPR:$a, GPR:$b)>;
1426def : ARMV5TEPat<(mul (sra GPR:$a, 16), sext_16_node:$b),
1427 (SMULTB GPR:$a, GPR:$b)>;
1428def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, 16), 16)), 16),
1429 (SMULWB GPR:$a, GPR:$b)>;
1430def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), 16),
1431 (SMULWB GPR:$a, GPR:$b)>;
1432
1433def : ARMV5TEPat<(add GPR:$acc,
1434 (mul (sra (shl GPR:$a, 16), 16),
1435 (sra (shl GPR:$b, 16), 16))),
1436 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
1437def : ARMV5TEPat<(add GPR:$acc,
1438 (mul sext_16_node:$a, sext_16_node:$b)),
1439 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
1440def : ARMV5TEPat<(add GPR:$acc,
1441 (mul (sra (shl GPR:$a, 16), 16), (sra GPR:$b, 16))),
1442 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
1443def : ARMV5TEPat<(add GPR:$acc,
1444 (mul sext_16_node:$a, (sra GPR:$b, 16))),
1445 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
1446def : ARMV5TEPat<(add GPR:$acc,
1447 (mul (sra GPR:$a, 16), (sra (shl GPR:$b, 16), 16))),
1448 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
1449def : ARMV5TEPat<(add GPR:$acc,
1450 (mul (sra GPR:$a, 16), sext_16_node:$b)),
1451 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
1452def : ARMV5TEPat<(add GPR:$acc,
1453 (sra (mul GPR:$a, (sra (shl GPR:$b, 16), 16)), 16)),
1454 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
1455def : ARMV5TEPat<(add GPR:$acc,
1456 (sra (mul GPR:$a, sext_16_node:$b), 16)),
1457 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
1458
Evan Chenga8e29892007-01-19 07:51:42 +00001459//===----------------------------------------------------------------------===//
1460// Thumb Support
1461//
1462
1463include "ARMInstrThumb.td"
1464
1465//===----------------------------------------------------------------------===//
1466// Floating Point Support
1467//
1468
1469include "ARMInstrVFP.td"