blob: 8bbf12422e130240c6a6556142c391924a83582f [file] [log] [blame]
Anton Korobeynikovd4022c32009-05-29 23:41:08 +00001//===- ARMInstrThumb2.td - Thumb2 support for ARM -------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Thumb2 instruction set.
11//
12//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +000013
Evan Cheng06e16582009-07-10 01:54:42 +000014// IT block predicate field
15def it_pred : Operand<i32> {
Johnny Chen9d3acaa2010-03-02 17:57:15 +000016 let PrintMethod = "printMandatoryPredicateOperand";
Evan Cheng06e16582009-07-10 01:54:42 +000017}
18
19// IT block condition mask
20def it_mask : Operand<i32> {
21 let PrintMethod = "printThumbITMask";
22}
23
Anton Korobeynikov52237112009-06-17 18:13:58 +000024// Shifted operands. No register controlled shifts for Thumb2.
25// Note: We do not support rrx shifted operands yet.
26def t2_so_reg : Operand<i32>, // reg imm
Evan Cheng9cb9e672009-06-27 02:26:13 +000027 ComplexPattern<i32, 2, "SelectT2ShifterOperandReg",
Anton Korobeynikov52237112009-06-17 18:13:58 +000028 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +000029 let EncoderMethod = "getT2SORegOpValue";
Evan Cheng9cb9e672009-06-27 02:26:13 +000030 let PrintMethod = "printT2SOOperand";
Jim Grosbach6ccfc502010-07-30 02:41:01 +000031 let MIOperandInfo = (ops rGPR, i32imm);
Anton Korobeynikov52237112009-06-17 18:13:58 +000032}
33
Evan Chengf49810c2009-06-23 17:48:47 +000034// t2_so_imm_not_XFORM - Return the complement of a t2_so_imm value
35def t2_so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000036 return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32);
Anton Korobeynikov52237112009-06-17 18:13:58 +000037}]>;
38
Evan Chengf49810c2009-06-23 17:48:47 +000039// t2_so_imm_neg_XFORM - Return the negation of a t2_so_imm value
40def t2_so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000041 return CurDAG->getTargetConstant(-((int)N->getZExtValue()), MVT::i32);
Evan Chengf49810c2009-06-23 17:48:47 +000042}]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +000043
Evan Chengf49810c2009-06-23 17:48:47 +000044// t2_so_imm - Match a 32-bit immediate operand, which is an
45// 8-bit immediate rotated by an arbitrary number of bits, or an 8-bit
46// immediate splatted into multiple bytes of the word. t2_so_imm values are
47// represented in the imm field in the same 12-bit form that they are encoded
Jim Grosbach6935efc2009-11-24 00:20:27 +000048// into t2_so_imm instructions: the 8-bit immediate is the least significant
49// bits [bits 0-7], the 4-bit shift/splat amount is the next 4 bits [bits 8-11].
Owen Anderson5de6d842010-11-12 21:12:40 +000050def t2_so_imm : Operand<i32>, PatLeaf<(imm), [{ return Pred_t2_so_imm(N); }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +000051 let EncoderMethod = "getT2SOImmOpValue";
Owen Anderson5de6d842010-11-12 21:12:40 +000052}
Anton Korobeynikov52237112009-06-17 18:13:58 +000053
Jim Grosbach64171712010-02-16 21:07:46 +000054// t2_so_imm_not - Match an immediate that is a complement
Evan Chengf49810c2009-06-23 17:48:47 +000055// of a t2_so_imm.
56def t2_so_imm_not : Operand<i32>,
57 PatLeaf<(imm), [{
Evan Chenge7cbe412009-07-08 21:03:57 +000058 return ARM_AM::getT2SOImmVal(~((uint32_t)N->getZExtValue())) != -1;
59}], t2_so_imm_not_XFORM>;
Evan Chengf49810c2009-06-23 17:48:47 +000060
61// t2_so_imm_neg - Match an immediate that is a negation of a t2_so_imm.
62def t2_so_imm_neg : Operand<i32>,
63 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +000064 return ARM_AM::getT2SOImmVal(-((uint32_t)N->getZExtValue())) != -1;
Evan Chenge7cbe412009-07-08 21:03:57 +000065}], t2_so_imm_neg_XFORM>;
Evan Chengf49810c2009-06-23 17:48:47 +000066
Jim Grosbach65b7f3a2009-10-21 20:44:34 +000067// Break t2_so_imm's up into two pieces. This handles immediates with up to 16
68// bits set in them. This uses t2_so_imm2part to match and t2_so_imm2part_[12]
69// to get the first/second pieces.
70def t2_so_imm2part : Operand<i32>,
71 PatLeaf<(imm), [{
72 return ARM_AM::isT2SOImmTwoPartVal((unsigned)N->getZExtValue());
73 }]> {
74}
75
76def t2_so_imm2part_1 : SDNodeXForm<imm, [{
77 unsigned V = ARM_AM::getT2SOImmTwoPartFirst((unsigned)N->getZExtValue());
78 return CurDAG->getTargetConstant(V, MVT::i32);
79}]>;
80
81def t2_so_imm2part_2 : SDNodeXForm<imm, [{
82 unsigned V = ARM_AM::getT2SOImmTwoPartSecond((unsigned)N->getZExtValue());
83 return CurDAG->getTargetConstant(V, MVT::i32);
84}]>;
85
Jim Grosbach15e6ef82009-11-23 20:35:53 +000086def t2_so_neg_imm2part : Operand<i32>, PatLeaf<(imm), [{
87 return ARM_AM::isT2SOImmTwoPartVal(-(int)N->getZExtValue());
88 }]> {
89}
90
91def t2_so_neg_imm2part_1 : SDNodeXForm<imm, [{
92 unsigned V = ARM_AM::getT2SOImmTwoPartFirst(-(int)N->getZExtValue());
93 return CurDAG->getTargetConstant(V, MVT::i32);
94}]>;
95
96def t2_so_neg_imm2part_2 : SDNodeXForm<imm, [{
97 unsigned V = ARM_AM::getT2SOImmTwoPartSecond(-(int)N->getZExtValue());
98 return CurDAG->getTargetConstant(V, MVT::i32);
99}]>;
100
Evan Chenga67efd12009-06-23 19:39:13 +0000101/// imm1_31 predicate - True if the 32-bit immediate is in the range [1,31].
102def imm1_31 : PatLeaf<(i32 imm), [{
103 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 32;
104}]>;
105
Evan Chengf49810c2009-06-23 17:48:47 +0000106/// imm0_4095 predicate - True if the 32-bit immediate is in the range [0.4095].
Evan Cheng86198642009-08-07 00:34:42 +0000107def imm0_4095 : Operand<i32>,
108 PatLeaf<(i32 imm), [{
Evan Chengf49810c2009-06-23 17:48:47 +0000109 return (uint32_t)N->getZExtValue() < 4096;
110}]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +0000111
Jim Grosbach64171712010-02-16 21:07:46 +0000112def imm0_4095_neg : PatLeaf<(i32 imm), [{
113 return (uint32_t)(-N->getZExtValue()) < 4096;
114}], imm_neg_XFORM>;
Anton Korobeynikov52237112009-06-17 18:13:58 +0000115
Evan Chengfa2ea1a2009-08-04 01:41:15 +0000116def imm0_255_neg : PatLeaf<(i32 imm), [{
117 return (uint32_t)(-N->getZExtValue()) < 255;
Jim Grosbach64171712010-02-16 21:07:46 +0000118}], imm_neg_XFORM>;
Evan Chengfa2ea1a2009-08-04 01:41:15 +0000119
Jim Grosbach502e0aa2010-07-14 17:45:16 +0000120def imm0_255_not : PatLeaf<(i32 imm), [{
121 return (uint32_t)(~N->getZExtValue()) < 255;
122}], imm_comp_XFORM>;
123
Evan Cheng055b0312009-06-29 07:51:04 +0000124// Define Thumb2 specific addressing modes.
125
126// t2addrmode_imm12 := reg + imm12
127def t2addrmode_imm12 : Operand<i32>,
128 ComplexPattern<i32, 2, "SelectT2AddrModeImm12", []> {
Jim Grosbach458f2dc2010-10-25 20:00:01 +0000129 let PrintMethod = "printAddrModeImm12Operand";
Owen Anderson75579f72010-11-29 22:44:32 +0000130 string EncoderMethod = "getT2AddrModeImm12OpValue";
Evan Cheng055b0312009-06-29 07:51:04 +0000131 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
132}
133
Johnny Chen0635fc52010-03-04 17:40:44 +0000134// t2addrmode_imm8 := reg +/- imm8
Evan Cheng055b0312009-06-29 07:51:04 +0000135def t2addrmode_imm8 : Operand<i32>,
136 ComplexPattern<i32, 2, "SelectT2AddrModeImm8", []> {
137 let PrintMethod = "printT2AddrModeImm8Operand";
Owen Anderson75579f72010-11-29 22:44:32 +0000138 string EncoderMethod = "getT2AddrModeImm8OpValue";
Evan Cheng055b0312009-06-29 07:51:04 +0000139 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
140}
141
Evan Cheng6d94f112009-07-03 00:06:39 +0000142def t2am_imm8_offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000143 ComplexPattern<i32, 1, "SelectT2AddrModeImm8Offset",
144 [], [SDNPWantRoot]> {
Evan Chenge88d5ce2009-07-02 07:28:31 +0000145 let PrintMethod = "printT2AddrModeImm8OffsetOperand";
Owen Anderson6af50f72010-11-30 00:14:31 +0000146 string EncoderMethod = "getT2AddrModeImm8OffsetOpValue";
Evan Chenge88d5ce2009-07-02 07:28:31 +0000147}
148
Owen Anderson0e1bcdf2010-11-30 19:19:31 +0000149def t2am_imm12_offset : Operand<i32> {
150 string EncoderMethod = "getT2AddrModeImm12OffsetOpValue";
151}
152
153
Evan Cheng5c874172009-07-09 22:21:59 +0000154// t2addrmode_imm8s4 := reg +/- (imm8 << 2)
Chris Lattner979b0612010-09-05 22:51:11 +0000155def t2addrmode_imm8s4 : Operand<i32> {
Evan Cheng5c874172009-07-09 22:21:59 +0000156 let PrintMethod = "printT2AddrModeImm8s4Operand";
David Goodwin6647cea2009-06-30 22:50:01 +0000157 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
158}
159
Johnny Chenae1757b2010-03-11 01:13:36 +0000160def t2am_imm8s4_offset : Operand<i32> {
161 let PrintMethod = "printT2AddrModeImm8s4OffsetOperand";
162}
163
Evan Chengcba962d2009-07-09 20:40:44 +0000164// t2addrmode_so_reg := reg + (reg << imm2)
Evan Cheng055b0312009-06-29 07:51:04 +0000165def t2addrmode_so_reg : Operand<i32>,
166 ComplexPattern<i32, 3, "SelectT2AddrModeSoReg", []> {
167 let PrintMethod = "printT2AddrModeSoRegOperand";
Owen Anderson75579f72010-11-29 22:44:32 +0000168 string EncoderMethod = "getT2AddrModeSORegOpValue";
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000169 let MIOperandInfo = (ops GPR:$base, rGPR:$offsreg, i32imm:$offsimm);
Evan Cheng055b0312009-06-29 07:51:04 +0000170}
171
172
Anton Korobeynikov52237112009-06-17 18:13:58 +0000173//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +0000174// Multiclass helpers...
Anton Korobeynikov52237112009-06-17 18:13:58 +0000175//
176
Owen Andersona99e7782010-11-15 18:45:17 +0000177
178class T2OneRegImm<dag oops, dag iops, InstrItinClass itin,
Owen Anderson83da6cd2010-11-14 05:37:38 +0000179 string opc, string asm, list<dag> pattern>
180 : T2I<oops, iops, itin, opc, asm, pattern> {
181 bits<4> Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000182 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000183
Owen Andersona99e7782010-11-15 18:45:17 +0000184 let Inst{11-8} = Rd{3-0};
185 let Inst{26} = imm{11};
186 let Inst{14-12} = imm{10-8};
187 let Inst{7-0} = imm{7-0};
188}
189
Owen Andersonbb6315d2010-11-15 19:58:36 +0000190
Owen Andersona99e7782010-11-15 18:45:17 +0000191class T2sOneRegImm<dag oops, dag iops, InstrItinClass itin,
192 string opc, string asm, list<dag> pattern>
193 : T2sI<oops, iops, itin, opc, asm, pattern> {
194 bits<4> Rd;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000195 bits<4> Rn;
196 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000197
Owen Anderson83da6cd2010-11-14 05:37:38 +0000198 let Inst{11-8} = Rd{3-0};
Owen Anderson83da6cd2010-11-14 05:37:38 +0000199 let Inst{26} = imm{11};
200 let Inst{14-12} = imm{10-8};
201 let Inst{7-0} = imm{7-0};
202}
203
Owen Andersonbb6315d2010-11-15 19:58:36 +0000204class T2OneRegCmpImm<dag oops, dag iops, InstrItinClass itin,
205 string opc, string asm, list<dag> pattern>
206 : T2I<oops, iops, itin, opc, asm, pattern> {
207 bits<4> Rn;
208 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000209
Owen Andersonbb6315d2010-11-15 19:58:36 +0000210 let Inst{19-16} = Rn{3-0};
211 let Inst{26} = imm{11};
212 let Inst{14-12} = imm{10-8};
213 let Inst{7-0} = imm{7-0};
214}
215
216
Owen Andersona99e7782010-11-15 18:45:17 +0000217class T2OneRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
218 string opc, string asm, list<dag> pattern>
219 : T2I<oops, iops, itin, opc, asm, pattern> {
220 bits<4> Rd;
221 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000222
Owen Andersona99e7782010-11-15 18:45:17 +0000223 let Inst{11-8} = Rd{3-0};
224 let Inst{3-0} = ShiftedRm{3-0};
225 let Inst{5-4} = ShiftedRm{6-5};
226 let Inst{14-12} = ShiftedRm{11-9};
227 let Inst{7-6} = ShiftedRm{8-7};
228}
229
230class T2sOneRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
231 string opc, string asm, list<dag> pattern>
232 : T2I<oops, iops, itin, opc, asm, pattern> {
233 bits<4> Rd;
234 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000235
Owen Andersona99e7782010-11-15 18:45:17 +0000236 let Inst{11-8} = Rd{3-0};
237 let Inst{3-0} = ShiftedRm{3-0};
238 let Inst{5-4} = ShiftedRm{6-5};
239 let Inst{14-12} = ShiftedRm{11-9};
240 let Inst{7-6} = ShiftedRm{8-7};
241}
242
Owen Andersonbb6315d2010-11-15 19:58:36 +0000243class T2OneRegCmpShiftedReg<dag oops, dag iops, InstrItinClass itin,
244 string opc, string asm, list<dag> pattern>
245 : T2I<oops, iops, itin, opc, asm, pattern> {
246 bits<4> Rn;
247 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000248
Owen Andersonbb6315d2010-11-15 19:58:36 +0000249 let Inst{19-16} = Rn{3-0};
250 let Inst{3-0} = ShiftedRm{3-0};
251 let Inst{5-4} = ShiftedRm{6-5};
252 let Inst{14-12} = ShiftedRm{11-9};
253 let Inst{7-6} = ShiftedRm{8-7};
254}
255
Owen Andersona99e7782010-11-15 18:45:17 +0000256class T2TwoReg<dag oops, dag iops, InstrItinClass itin,
257 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000258 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000259 bits<4> Rd;
260 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000261
Owen Andersona99e7782010-11-15 18:45:17 +0000262 let Inst{11-8} = Rd{3-0};
263 let Inst{3-0} = Rm{3-0};
264}
265
266class T2sTwoReg<dag oops, dag iops, InstrItinClass itin,
267 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000268 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000269 bits<4> Rd;
270 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000271
Owen Andersona99e7782010-11-15 18:45:17 +0000272 let Inst{11-8} = Rd{3-0};
273 let Inst{3-0} = Rm{3-0};
274}
275
Owen Andersonbb6315d2010-11-15 19:58:36 +0000276class T2TwoRegCmp<dag oops, dag iops, InstrItinClass itin,
277 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000278 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Andersonbb6315d2010-11-15 19:58:36 +0000279 bits<4> Rn;
280 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000281
Owen Andersonbb6315d2010-11-15 19:58:36 +0000282 let Inst{19-16} = Rn{3-0};
283 let Inst{3-0} = Rm{3-0};
284}
285
Owen Andersona99e7782010-11-15 18:45:17 +0000286
287class T2TwoRegImm<dag oops, dag iops, InstrItinClass itin,
288 string opc, string asm, list<dag> pattern>
289 : T2I<oops, iops, itin, opc, asm, pattern> {
290 bits<4> Rd;
291 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000292
Owen Andersona99e7782010-11-15 18:45:17 +0000293 let Inst{11-8} = Rd{3-0};
294 let Inst{3-0} = Rm{3-0};
295}
296
Owen Anderson83da6cd2010-11-14 05:37:38 +0000297class T2sTwoRegImm<dag oops, dag iops, InstrItinClass itin,
Owen Anderson5de6d842010-11-12 21:12:40 +0000298 string opc, string asm, list<dag> pattern>
299 : T2sI<oops, iops, itin, opc, asm, pattern> {
300 bits<4> Rd;
301 bits<4> Rn;
302 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000303
Owen Anderson5de6d842010-11-12 21:12:40 +0000304 let Inst{11-8} = Rd{3-0};
305 let Inst{19-16} = Rn{3-0};
306 let Inst{26} = imm{11};
307 let Inst{14-12} = imm{10-8};
308 let Inst{7-0} = imm{7-0};
309}
310
Owen Andersonbb6315d2010-11-15 19:58:36 +0000311class T2TwoRegShiftImm<dag oops, dag iops, InstrItinClass itin,
312 string opc, string asm, list<dag> pattern>
313 : T2I<oops, iops, itin, opc, asm, pattern> {
314 bits<4> Rd;
315 bits<4> Rm;
316 bits<5> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000317
Owen Andersonbb6315d2010-11-15 19:58:36 +0000318 let Inst{11-8} = Rd{3-0};
319 let Inst{3-0} = Rm{3-0};
320 let Inst{14-12} = imm{4-2};
321 let Inst{7-6} = imm{1-0};
322}
323
324class T2sTwoRegShiftImm<dag oops, dag iops, InstrItinClass itin,
325 string opc, string asm, list<dag> pattern>
326 : T2sI<oops, iops, itin, opc, asm, pattern> {
327 bits<4> Rd;
328 bits<4> Rm;
329 bits<5> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000330
Owen Andersonbb6315d2010-11-15 19:58:36 +0000331 let Inst{11-8} = Rd{3-0};
332 let Inst{3-0} = Rm{3-0};
333 let Inst{14-12} = imm{4-2};
334 let Inst{7-6} = imm{1-0};
335}
336
Owen Anderson5de6d842010-11-12 21:12:40 +0000337class T2ThreeReg<dag oops, dag iops, InstrItinClass itin,
338 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000339 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson83da6cd2010-11-14 05:37:38 +0000340 bits<4> Rd;
341 bits<4> Rn;
342 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000343
Owen Anderson83da6cd2010-11-14 05:37:38 +0000344 let Inst{11-8} = Rd{3-0};
345 let Inst{19-16} = Rn{3-0};
346 let Inst{3-0} = Rm{3-0};
347}
348
349class T2sThreeReg<dag oops, dag iops, InstrItinClass itin,
350 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000351 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5de6d842010-11-12 21:12:40 +0000352 bits<4> Rd;
353 bits<4> Rn;
354 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000355
Owen Anderson5de6d842010-11-12 21:12:40 +0000356 let Inst{11-8} = Rd{3-0};
357 let Inst{19-16} = Rn{3-0};
358 let Inst{3-0} = Rm{3-0};
359}
360
361class T2TwoRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
362 string opc, string asm, list<dag> pattern>
Owen Anderson83da6cd2010-11-14 05:37:38 +0000363 : T2I<oops, iops, itin, opc, asm, pattern> {
364 bits<4> Rd;
365 bits<4> Rn;
366 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000367
Owen Anderson83da6cd2010-11-14 05:37:38 +0000368 let Inst{11-8} = Rd{3-0};
369 let Inst{19-16} = Rn{3-0};
370 let Inst{3-0} = ShiftedRm{3-0};
371 let Inst{5-4} = ShiftedRm{6-5};
372 let Inst{14-12} = ShiftedRm{11-9};
373 let Inst{7-6} = ShiftedRm{8-7};
374}
375
376class T2sTwoRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
377 string opc, string asm, list<dag> pattern>
Owen Anderson5de6d842010-11-12 21:12:40 +0000378 : T2sI<oops, iops, itin, opc, asm, pattern> {
379 bits<4> Rd;
380 bits<4> Rn;
381 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000382
Owen Anderson5de6d842010-11-12 21:12:40 +0000383 let Inst{11-8} = Rd{3-0};
384 let Inst{19-16} = Rn{3-0};
385 let Inst{3-0} = ShiftedRm{3-0};
386 let Inst{5-4} = ShiftedRm{6-5};
387 let Inst{14-12} = ShiftedRm{11-9};
388 let Inst{7-6} = ShiftedRm{8-7};
389}
390
Owen Anderson35141a92010-11-18 01:08:42 +0000391class T2FourReg<dag oops, dag iops, InstrItinClass itin,
392 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000393 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson35141a92010-11-18 01:08:42 +0000394 bits<4> Rd;
395 bits<4> Rn;
396 bits<4> Rm;
397 bits<4> Ra;
Jim Grosbach7a088642010-11-19 17:11:02 +0000398
Owen Anderson35141a92010-11-18 01:08:42 +0000399 let Inst{11-8} = Rd{3-0};
400 let Inst{19-16} = Rn{3-0};
401 let Inst{3-0} = Rm{3-0};
402 let Inst{15-12} = Ra{3-0};
403}
404
405
Evan Chenga67efd12009-06-23 19:39:13 +0000406/// T2I_un_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000407/// unary operation that produces a value. These are predicable and can be
408/// changed to modify CPSR.
Evan Cheng5d42c562010-09-29 00:49:25 +0000409multiclass T2I_un_irs<bits<4> opcod, string opc,
410 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
411 PatFrag opnode, bit Cheap = 0, bit ReMat = 0> {
Evan Chenga67efd12009-06-23 19:39:13 +0000412 // shifted imm
Owen Andersona99e7782010-11-15 18:45:17 +0000413 def i : T2sOneRegImm<(outs rGPR:$Rd), (ins t2_so_imm:$imm), iii,
414 opc, "\t$Rd, $imm",
415 [(set rGPR:$Rd, (opnode t2_so_imm:$imm))]> {
Evan Chenga67efd12009-06-23 19:39:13 +0000416 let isAsCheapAsAMove = Cheap;
417 let isReMaterializable = ReMat;
Johnny Chend68e1192009-12-15 17:24:14 +0000418 let Inst{31-27} = 0b11110;
419 let Inst{25} = 0;
420 let Inst{24-21} = opcod;
421 let Inst{20} = ?; // The S bit.
422 let Inst{19-16} = 0b1111; // Rn
423 let Inst{15} = 0;
Evan Chenga67efd12009-06-23 19:39:13 +0000424 }
425 // register
Owen Andersona99e7782010-11-15 18:45:17 +0000426 def r : T2sTwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), iir,
427 opc, ".w\t$Rd, $Rm",
428 [(set rGPR:$Rd, (opnode rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000429 let Inst{31-27} = 0b11101;
430 let Inst{26-25} = 0b01;
431 let Inst{24-21} = opcod;
432 let Inst{20} = ?; // The S bit.
433 let Inst{19-16} = 0b1111; // Rn
434 let Inst{14-12} = 0b000; // imm3
435 let Inst{7-6} = 0b00; // imm2
436 let Inst{5-4} = 0b00; // type
437 }
Evan Chenga67efd12009-06-23 19:39:13 +0000438 // shifted register
Owen Andersona99e7782010-11-15 18:45:17 +0000439 def s : T2sOneRegShiftedReg<(outs rGPR:$Rd), (ins t2_so_reg:$ShiftedRm), iis,
440 opc, ".w\t$Rd, $ShiftedRm",
441 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000442 let Inst{31-27} = 0b11101;
443 let Inst{26-25} = 0b01;
444 let Inst{24-21} = opcod;
445 let Inst{20} = ?; // The S bit.
446 let Inst{19-16} = 0b1111; // Rn
447 }
Evan Chenga67efd12009-06-23 19:39:13 +0000448}
449
450/// T2I_bin_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
Bob Wilson4876bdb2010-05-25 04:43:08 +0000451/// binary operation that produces a value. These are predicable and can be
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000452/// changed to modify CPSR.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000453multiclass T2I_bin_irs<bits<4> opcod, string opc,
454 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
455 PatFrag opnode, bit Commutable = 0, string wide = ""> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000456 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000457 def ri : T2sTwoRegImm<
458 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), iii,
459 opc, "\t$Rd, $Rn, $imm",
460 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000461 let Inst{31-27} = 0b11110;
462 let Inst{25} = 0;
463 let Inst{24-21} = opcod;
Bill Wendling4822bce2010-08-30 01:47:35 +0000464 let Inst{20} = ?; // The S bit.
Johnny Chend68e1192009-12-15 17:24:14 +0000465 let Inst{15} = 0;
466 }
Evan Chenga67efd12009-06-23 19:39:13 +0000467 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000468 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), iir,
469 opc, !strconcat(wide, "\t$Rd, $Rn, $Rm"),
470 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000471 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000472 let Inst{31-27} = 0b11101;
473 let Inst{26-25} = 0b01;
474 let Inst{24-21} = opcod;
Bill Wendling4822bce2010-08-30 01:47:35 +0000475 let Inst{20} = ?; // The S bit.
Johnny Chend68e1192009-12-15 17:24:14 +0000476 let Inst{14-12} = 0b000; // imm3
477 let Inst{7-6} = 0b00; // imm2
478 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000479 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000480 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000481 def rs : T2sTwoRegShiftedReg<
482 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm), iis,
483 opc, !strconcat(wide, "\t$Rd, $Rn, $ShiftedRm"),
484 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000485 let Inst{31-27} = 0b11101;
486 let Inst{26-25} = 0b01;
487 let Inst{24-21} = opcod;
Bill Wendling4822bce2010-08-30 01:47:35 +0000488 let Inst{20} = ?; // The S bit.
489 }
490}
491
David Goodwin1f096272009-07-27 23:34:12 +0000492/// T2I_bin_w_irs - Same as T2I_bin_irs except these operations need
493// the ".w" prefix to indicate that they are wide.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000494multiclass T2I_bin_w_irs<bits<4> opcod, string opc,
495 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
496 PatFrag opnode, bit Commutable = 0> :
497 T2I_bin_irs<opcod, opc, iii, iir, iis, opnode, Commutable, ".w">;
Bill Wendling1f7bf0e2010-08-29 03:55:31 +0000498
Evan Cheng1e249e32009-06-25 20:59:23 +0000499/// T2I_rbin_is - Same as T2I_bin_irs except the order of operands are
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000500/// reversed. The 'rr' form is only defined for the disassembler; for codegen
501/// it is equivalent to the T2I_bin_irs counterpart.
502multiclass T2I_rbin_irs<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000503 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000504 def ri : T2sTwoRegImm<
505 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
506 opc, ".w\t$Rd, $Rn, $imm",
507 [(set rGPR:$Rd, (opnode t2_so_imm:$imm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000508 let Inst{31-27} = 0b11110;
509 let Inst{25} = 0;
510 let Inst{24-21} = opcod;
Bob Wilson4876bdb2010-05-25 04:43:08 +0000511 let Inst{20} = ?; // The S bit.
Johnny Chend68e1192009-12-15 17:24:14 +0000512 let Inst{15} = 0;
513 }
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000514 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000515 def rr : T2sThreeReg<
516 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr,
517 opc, "\t$Rd, $Rn, $Rm",
Bob Wilson136e4912010-08-14 03:18:29 +0000518 [/* For disassembly only; pattern left blank */]> {
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000519 let Inst{31-27} = 0b11101;
520 let Inst{26-25} = 0b01;
521 let Inst{24-21} = opcod;
522 let Inst{20} = ?; // The S bit.
523 let Inst{14-12} = 0b000; // imm3
524 let Inst{7-6} = 0b00; // imm2
525 let Inst{5-4} = 0b00; // type
526 }
Evan Chengf49810c2009-06-23 17:48:47 +0000527 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000528 def rs : T2sTwoRegShiftedReg<
529 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
530 IIC_iALUsir, opc, "\t$Rd, $Rn, $ShiftedRm",
531 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000532 let Inst{31-27} = 0b11101;
533 let Inst{26-25} = 0b01;
534 let Inst{24-21} = opcod;
Bob Wilson4876bdb2010-05-25 04:43:08 +0000535 let Inst{20} = ?; // The S bit.
Johnny Chend68e1192009-12-15 17:24:14 +0000536 }
Evan Chengf49810c2009-06-23 17:48:47 +0000537}
538
Evan Chenga67efd12009-06-23 19:39:13 +0000539/// T2I_bin_s_irs - Similar to T2I_bin_irs except it sets the 's' bit so the
Anton Korobeynikov52237112009-06-17 18:13:58 +0000540/// instruction modifies the CPSR register.
541let Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000542multiclass T2I_bin_s_irs<bits<4> opcod, string opc,
543 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
544 PatFrag opnode, bit Commutable = 0> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000545 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000546 def ri : T2TwoRegImm<
547 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_imm:$imm), iii,
548 !strconcat(opc, "s"), ".w\t$Rd, $Rn, $imm",
549 [(set rGPR:$Rd, (opnode GPR:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000550 let Inst{31-27} = 0b11110;
551 let Inst{25} = 0;
552 let Inst{24-21} = opcod;
553 let Inst{20} = 1; // The S bit.
554 let Inst{15} = 0;
555 }
Evan Chenga67efd12009-06-23 19:39:13 +0000556 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000557 def rr : T2ThreeReg<
558 (outs rGPR:$Rd), (ins GPR:$Rn, rGPR:$Rm), iir,
559 !strconcat(opc, "s"), ".w\t$Rd, $Rn, $Rm",
560 [(set rGPR:$Rd, (opnode GPR:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000561 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000562 let Inst{31-27} = 0b11101;
563 let Inst{26-25} = 0b01;
564 let Inst{24-21} = opcod;
565 let Inst{20} = 1; // The S bit.
566 let Inst{14-12} = 0b000; // imm3
567 let Inst{7-6} = 0b00; // imm2
568 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000569 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000570 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000571 def rs : T2TwoRegShiftedReg<
572 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_reg:$ShiftedRm), iis,
573 !strconcat(opc, "s"), ".w\t$Rd, $Rn, $ShiftedRm",
574 [(set rGPR:$Rd, (opnode GPR:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000575 let Inst{31-27} = 0b11101;
576 let Inst{26-25} = 0b01;
577 let Inst{24-21} = opcod;
578 let Inst{20} = 1; // The S bit.
579 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000580}
581}
582
Evan Chenga67efd12009-06-23 19:39:13 +0000583/// T2I_bin_ii12rs - Defines a set of (op reg, {so_imm|imm0_4095|r|so_reg})
584/// patterns for a binary operation that produces a value.
Johnny Chend68e1192009-12-15 17:24:14 +0000585multiclass T2I_bin_ii12rs<bits<3> op23_21, string opc, PatFrag opnode,
586 bit Commutable = 0> {
Evan Chengf49810c2009-06-23 17:48:47 +0000587 // shifted imm
Jim Grosbach663e3392010-08-30 19:49:58 +0000588 // The register-immediate version is re-materializable. This is useful
589 // in particular for taking the address of a local.
590 let isReMaterializable = 1 in {
Owen Anderson83da6cd2010-11-14 05:37:38 +0000591 def ri : T2sTwoRegImm<
592 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
593 opc, ".w\t$Rd, $Rn, $imm",
594 [(set rGPR:$Rd, (opnode GPR:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000595 let Inst{31-27} = 0b11110;
596 let Inst{25} = 0;
597 let Inst{24} = 1;
598 let Inst{23-21} = op23_21;
599 let Inst{20} = 0; // The S bit.
600 let Inst{15} = 0;
601 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000602 }
Evan Chengf49810c2009-06-23 17:48:47 +0000603 // 12-bit imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000604 def ri12 : T2TwoRegImm<
605 (outs rGPR:$Rd), (ins GPR:$Rn, imm0_4095:$imm), IIC_iALUi,
606 !strconcat(opc, "w"), "\t$Rd, $Rn, $imm",
607 [(set rGPR:$Rd, (opnode GPR:$Rn, imm0_4095:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000608 let Inst{31-27} = 0b11110;
609 let Inst{25} = 1;
610 let Inst{24} = 0;
611 let Inst{23-21} = op23_21;
612 let Inst{20} = 0; // The S bit.
613 let Inst{15} = 0;
614 }
Evan Chenga67efd12009-06-23 19:39:13 +0000615 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000616 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins GPR:$Rn, rGPR:$Rm), IIC_iALUr,
617 opc, ".w\t$Rd, $Rn, $Rm",
618 [(set rGPR:$Rd, (opnode GPR:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000619 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000620 let Inst{31-27} = 0b11101;
621 let Inst{26-25} = 0b01;
622 let Inst{24} = 1;
623 let Inst{23-21} = op23_21;
624 let Inst{20} = 0; // The S bit.
625 let Inst{14-12} = 0b000; // imm3
626 let Inst{7-6} = 0b00; // imm2
627 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000628 }
Evan Chengf49810c2009-06-23 17:48:47 +0000629 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000630 def rs : T2sTwoRegShiftedReg<
Jim Grosbach7a088642010-11-19 17:11:02 +0000631 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_reg:$ShiftedRm),
Owen Anderson83da6cd2010-11-14 05:37:38 +0000632 IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm",
633 [(set rGPR:$Rd, (opnode GPR:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000634 let Inst{31-27} = 0b11101;
Johnny Chend68e1192009-12-15 17:24:14 +0000635 let Inst{26-25} = 0b01;
Johnny Chend248ffb2010-01-08 17:41:33 +0000636 let Inst{24} = 1;
Johnny Chend68e1192009-12-15 17:24:14 +0000637 let Inst{23-21} = op23_21;
638 let Inst{20} = 0; // The S bit.
639 }
Evan Chengf49810c2009-06-23 17:48:47 +0000640}
641
Jim Grosbach6935efc2009-11-24 00:20:27 +0000642/// T2I_adde_sube_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000643/// for a binary operation that produces a value and use the carry
Jim Grosbach6935efc2009-11-24 00:20:27 +0000644/// bit. It's not predicable.
Evan Cheng62674222009-06-25 23:34:10 +0000645let Uses = [CPSR] in {
Jim Grosbach80dc1162010-02-16 21:23:02 +0000646multiclass T2I_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
647 bit Commutable = 0> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000648 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000649 def ri : T2sTwoRegImm<(outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm),
Owen Anderson5de6d842010-11-12 21:12:40 +0000650 IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
651 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_imm:$imm))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000652 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000653 let Inst{31-27} = 0b11110;
654 let Inst{25} = 0;
655 let Inst{24-21} = opcod;
656 let Inst{20} = 0; // The S bit.
657 let Inst{15} = 0;
658 }
Evan Chenga67efd12009-06-23 19:39:13 +0000659 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000660 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr,
Owen Anderson5de6d842010-11-12 21:12:40 +0000661 opc, ".w\t$Rd, $Rn, $Rm",
662 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000663 Requires<[IsThumb2]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000664 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000665 let Inst{31-27} = 0b11101;
666 let Inst{26-25} = 0b01;
667 let Inst{24-21} = opcod;
668 let Inst{20} = 0; // The S bit.
669 let Inst{14-12} = 0b000; // imm3
670 let Inst{7-6} = 0b00; // imm2
671 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000672 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000673 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000674 def rs : T2sTwoRegShiftedReg<
Jim Grosbach7a088642010-11-19 17:11:02 +0000675 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
Owen Anderson5de6d842010-11-12 21:12:40 +0000676 IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm",
677 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000678 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000679 let Inst{31-27} = 0b11101;
680 let Inst{26-25} = 0b01;
681 let Inst{24-21} = opcod;
682 let Inst{20} = 0; // The S bit.
683 }
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000684}
685
686// Carry setting variants
687let Defs = [CPSR] in {
Jim Grosbach80dc1162010-02-16 21:23:02 +0000688multiclass T2I_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
689 bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000690 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000691 def ri : T2sTwoRegImm<
Owen Anderson5de6d842010-11-12 21:12:40 +0000692 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
693 opc, "\t$Rd, $Rn, $imm",
694 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_imm:$imm))]>,
Johnny Chenb5031ad2010-03-02 19:38:59 +0000695 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000696 let Inst{31-27} = 0b11110;
697 let Inst{25} = 0;
698 let Inst{24-21} = opcod;
699 let Inst{20} = 1; // The S bit.
700 let Inst{15} = 0;
701 }
Evan Cheng62674222009-06-25 23:34:10 +0000702 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000703 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr,
Owen Anderson5de6d842010-11-12 21:12:40 +0000704 opc, ".w\t$Rd, $Rn, $Rm",
705 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]>,
Johnny Chenb5031ad2010-03-02 19:38:59 +0000706 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000707 let isCommutable = Commutable;
708 let Inst{31-27} = 0b11101;
709 let Inst{26-25} = 0b01;
710 let Inst{24-21} = opcod;
711 let Inst{20} = 1; // The S bit.
712 let Inst{14-12} = 0b000; // imm3
713 let Inst{7-6} = 0b00; // imm2
714 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000715 }
Evan Cheng62674222009-06-25 23:34:10 +0000716 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000717 def rs : T2sTwoRegShiftedReg<
Owen Anderson5de6d842010-11-12 21:12:40 +0000718 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
719 IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm",
720 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm))]>,
Johnny Chenb5031ad2010-03-02 19:38:59 +0000721 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000722 let Inst{31-27} = 0b11101;
723 let Inst{26-25} = 0b01;
724 let Inst{24-21} = opcod;
725 let Inst{20} = 1; // The S bit.
Evan Cheng8de898a2009-06-26 00:19:44 +0000726 }
Evan Chengf49810c2009-06-23 17:48:47 +0000727}
728}
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000729}
Evan Chengf49810c2009-06-23 17:48:47 +0000730
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000731/// T2I_rbin_s_is - Same as T2I_rbin_irs except sets 's' bit and the register
732/// version is not needed since this is only for codegen.
Evan Cheng1e249e32009-06-25 20:59:23 +0000733let Defs = [CPSR] in {
Johnny Chend68e1192009-12-15 17:24:14 +0000734multiclass T2I_rbin_s_is<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000735 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000736 def ri : T2TwoRegImm<
737 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
738 !strconcat(opc, "s"), ".w\t$Rd, $Rn, $imm",
739 [(set rGPR:$Rd, (opnode t2_so_imm:$imm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000740 let Inst{31-27} = 0b11110;
741 let Inst{25} = 0;
742 let Inst{24-21} = opcod;
743 let Inst{20} = 1; // The S bit.
744 let Inst{15} = 0;
745 }
Evan Chengf49810c2009-06-23 17:48:47 +0000746 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000747 def rs : T2TwoRegShiftedReg<
748 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
749 IIC_iALUsi, !strconcat(opc, "s"), "\t$Rd, $Rn, $ShiftedRm",
750 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000751 let Inst{31-27} = 0b11101;
752 let Inst{26-25} = 0b01;
753 let Inst{24-21} = opcod;
754 let Inst{20} = 1; // The S bit.
755 }
Evan Chengf49810c2009-06-23 17:48:47 +0000756}
757}
758
Evan Chenga67efd12009-06-23 19:39:13 +0000759/// T2I_sh_ir - Defines a set of (op reg, {so_imm|r}) patterns for a shift /
760// rotate operation that produces a value.
Johnny Chend68e1192009-12-15 17:24:14 +0000761multiclass T2I_sh_ir<bits<2> opcod, string opc, PatFrag opnode> {
Evan Chenga67efd12009-06-23 19:39:13 +0000762 // 5-bit imm
Owen Andersonbb6315d2010-11-15 19:58:36 +0000763 def ri : T2sTwoRegShiftImm<
764 (outs rGPR:$Rd), (ins rGPR:$Rm, i32imm:$imm), IIC_iMOVsi,
765 opc, ".w\t$Rd, $Rm, $imm",
766 [(set rGPR:$Rd, (opnode rGPR:$Rm, imm1_31:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000767 let Inst{31-27} = 0b11101;
768 let Inst{26-21} = 0b010010;
769 let Inst{19-16} = 0b1111; // Rn
770 let Inst{5-4} = opcod;
771 }
Evan Chenga67efd12009-06-23 19:39:13 +0000772 // register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000773 def rr : T2sThreeReg<
774 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMOVsr,
775 opc, ".w\t$Rd, $Rn, $Rm",
776 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000777 let Inst{31-27} = 0b11111;
778 let Inst{26-23} = 0b0100;
779 let Inst{22-21} = opcod;
780 let Inst{15-12} = 0b1111;
781 let Inst{7-4} = 0b0000;
782 }
Evan Chenga67efd12009-06-23 19:39:13 +0000783}
Evan Chengf49810c2009-06-23 17:48:47 +0000784
Johnny Chend68e1192009-12-15 17:24:14 +0000785/// T2I_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Chenga67efd12009-06-23 19:39:13 +0000786/// patterns. Similar to T2I_bin_irs except the instruction does not produce
Evan Chengf49810c2009-06-23 17:48:47 +0000787/// a explicit result, only implicitly set CPSR.
Bill Wendlingf0e132c2010-08-19 00:05:48 +0000788let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000789multiclass T2I_cmp_irs<bits<4> opcod, string opc,
790 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
791 PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000792 // shifted imm
Owen Andersonbb6315d2010-11-15 19:58:36 +0000793 def ri : T2OneRegCmpImm<
794 (outs), (ins GPR:$Rn, t2_so_imm:$imm), iii,
795 opc, ".w\t$Rn, $imm",
796 [(opnode GPR:$Rn, t2_so_imm:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000797 let Inst{31-27} = 0b11110;
798 let Inst{25} = 0;
799 let Inst{24-21} = opcod;
800 let Inst{20} = 1; // The S bit.
801 let Inst{15} = 0;
802 let Inst{11-8} = 0b1111; // Rd
803 }
Evan Chenga67efd12009-06-23 19:39:13 +0000804 // register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000805 def rr : T2TwoRegCmp<
806 (outs), (ins GPR:$lhs, rGPR:$rhs), iir,
Evan Cheng699beba2009-10-27 00:08:59 +0000807 opc, ".w\t$lhs, $rhs",
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000808 [(opnode GPR:$lhs, rGPR:$rhs)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000809 let Inst{31-27} = 0b11101;
810 let Inst{26-25} = 0b01;
811 let Inst{24-21} = opcod;
812 let Inst{20} = 1; // The S bit.
813 let Inst{14-12} = 0b000; // imm3
814 let Inst{11-8} = 0b1111; // Rd
815 let Inst{7-6} = 0b00; // imm2
816 let Inst{5-4} = 0b00; // type
817 }
Evan Chengf49810c2009-06-23 17:48:47 +0000818 // shifted register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000819 def rs : T2OneRegCmpShiftedReg<
820 (outs), (ins GPR:$Rn, t2_so_reg:$ShiftedRm), iis,
821 opc, ".w\t$Rn, $ShiftedRm",
822 [(opnode GPR:$Rn, t2_so_reg:$ShiftedRm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000823 let Inst{31-27} = 0b11101;
824 let Inst{26-25} = 0b01;
825 let Inst{24-21} = opcod;
826 let Inst{20} = 1; // The S bit.
827 let Inst{11-8} = 0b1111; // Rd
828 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000829}
830}
831
Evan Chengf3c21b82009-06-30 02:15:48 +0000832/// T2I_ld - Defines a set of (op r, {imm12|imm8|so_reg}) load patterns.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000833multiclass T2I_ld<bit signed, bits<2> opcod, string opc,
Evan Cheng7e2fe912010-10-28 06:47:08 +0000834 InstrItinClass iii, InstrItinClass iis, PatFrag opnode> {
Owen Anderson75579f72010-11-29 22:44:32 +0000835 def i12 : T2Ii12<(outs GPR:$Rt), (ins t2addrmode_imm12:$addr), iii,
836 opc, ".w\t$Rt, $addr",
837 [(set GPR:$Rt, (opnode t2addrmode_imm12:$addr))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000838 let Inst{31-27} = 0b11111;
839 let Inst{26-25} = 0b00;
840 let Inst{24} = signed;
841 let Inst{23} = 1;
842 let Inst{22-21} = opcod;
843 let Inst{20} = 1; // load
Owen Anderson75579f72010-11-29 22:44:32 +0000844
845 bits<4> Rt;
846 let Inst{15-12} = Rt{3-0};
847
848 bits<16> addr;
849 let Inst{19-16} = addr{15-12}; // Rn
850 let Inst{11-0} = addr{11-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000851 }
Owen Anderson75579f72010-11-29 22:44:32 +0000852 def i8 : T2Ii8 <(outs GPR:$Rt), (ins t2addrmode_imm8:$addr), iii,
853 opc, "\t$Rt, $addr",
854 [(set GPR:$Rt, (opnode t2addrmode_imm8:$addr))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000855 let Inst{31-27} = 0b11111;
856 let Inst{26-25} = 0b00;
857 let Inst{24} = signed;
858 let Inst{23} = 0;
859 let Inst{22-21} = opcod;
860 let Inst{20} = 1; // load
861 let Inst{11} = 1;
862 // Offset: index==TRUE, wback==FALSE
863 let Inst{10} = 1; // The P bit.
864 let Inst{8} = 0; // The W bit.
Owen Anderson75579f72010-11-29 22:44:32 +0000865
866 bits<4> Rt;
867 let Inst{15-12} = Rt{3-0};
868
869 bits<13> addr;
870 let Inst{19-16} = addr{12-9}; // Rn
871 let Inst{9} = addr{8}; // U
872 let Inst{7-0} = addr{7-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000873 }
Owen Anderson75579f72010-11-29 22:44:32 +0000874 def s : T2Iso <(outs GPR:$Rt), (ins t2addrmode_so_reg:$addr), iis,
875 opc, ".w\t$Rt, $addr",
876 [(set GPR:$Rt, (opnode t2addrmode_so_reg:$addr))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000877 let Inst{31-27} = 0b11111;
878 let Inst{26-25} = 0b00;
879 let Inst{24} = signed;
880 let Inst{23} = 0;
881 let Inst{22-21} = opcod;
882 let Inst{20} = 1; // load
883 let Inst{11-6} = 0b000000;
Owen Anderson75579f72010-11-29 22:44:32 +0000884
885 bits<4> Rt;
886 let Inst{15-12} = Rt{3-0};
887
888 bits<10> addr;
889 let Inst{19-16} = addr{9-6}; // Rn
890 let Inst{3-0} = addr{5-2}; // Rm
891 let Inst{5-4} = addr{1-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000892 }
Evan Chengbc7deb02010-11-03 05:14:24 +0000893
894 // FIXME: Is the pci variant actually needed?
Owen Anderson75579f72010-11-29 22:44:32 +0000895 def pci : T2Ipc <(outs GPR:$Rt), (ins i32imm:$addr), iii,
896 opc, ".w\t$Rt, $addr",
897 [(set GPR:$Rt, (opnode (ARMWrapper tconstpool:$addr)))]> {
Evan Cheng9eda6892009-10-31 03:39:36 +0000898 let isReMaterializable = 1;
Johnny Chend68e1192009-12-15 17:24:14 +0000899 let Inst{31-27} = 0b11111;
900 let Inst{26-25} = 0b00;
901 let Inst{24} = signed;
902 let Inst{23} = ?; // add = (U == '1')
903 let Inst{22-21} = opcod;
904 let Inst{20} = 1; // load
905 let Inst{19-16} = 0b1111; // Rn
Owen Anderson75579f72010-11-29 22:44:32 +0000906
907 bits<4> Rt;
908 bits<12> addr;
909 let Inst{15-12} = Rt{3-0};
910 let Inst{11-0} = addr{11-0};
Evan Cheng9eda6892009-10-31 03:39:36 +0000911 }
Evan Chengf3c21b82009-06-30 02:15:48 +0000912}
913
David Goodwin73b8f162009-06-30 22:11:34 +0000914/// T2I_st - Defines a set of (op r, {imm12|imm8|so_reg}) store patterns.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000915multiclass T2I_st<bits<2> opcod, string opc,
Evan Cheng7e2fe912010-10-28 06:47:08 +0000916 InstrItinClass iii, InstrItinClass iis, PatFrag opnode> {
Owen Anderson75579f72010-11-29 22:44:32 +0000917 def i12 : T2Ii12<(outs), (ins GPR:$Rt, t2addrmode_imm12:$addr), iii,
918 opc, ".w\t$Rt, $addr",
919 [(opnode GPR:$Rt, t2addrmode_imm12:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000920 let Inst{31-27} = 0b11111;
921 let Inst{26-23} = 0b0001;
922 let Inst{22-21} = opcod;
923 let Inst{20} = 0; // !load
Owen Anderson75579f72010-11-29 22:44:32 +0000924
925 bits<4> Rt;
Owen Anderson6af50f72010-11-30 00:14:31 +0000926 let Inst{15-12} = Rt{3-0};
Owen Anderson75579f72010-11-29 22:44:32 +0000927
928 bits<16> addr;
929 let Inst{19-16} = addr{15-12}; // Rn
930 let Inst{11-0} = addr{11-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000931 }
Owen Anderson75579f72010-11-29 22:44:32 +0000932 def i8 : T2Ii8 <(outs), (ins GPR:$Rt, t2addrmode_imm8:$addr), iii,
933 opc, "\t$Rt, $addr",
934 [(opnode GPR:$Rt, t2addrmode_imm8:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000935 let Inst{31-27} = 0b11111;
936 let Inst{26-23} = 0b0000;
937 let Inst{22-21} = opcod;
938 let Inst{20} = 0; // !load
939 let Inst{11} = 1;
940 // Offset: index==TRUE, wback==FALSE
941 let Inst{10} = 1; // The P bit.
942 let Inst{8} = 0; // The W bit.
Owen Anderson75579f72010-11-29 22:44:32 +0000943
944 bits<4> Rt;
Owen Anderson6af50f72010-11-30 00:14:31 +0000945 let Inst{15-12} = Rt{3-0};
Owen Anderson75579f72010-11-29 22:44:32 +0000946
947 bits<13> addr;
948 let Inst{19-16} = addr{12-9}; // Rn
949 let Inst{9} = addr{8}; // U
950 let Inst{7-0} = addr{7-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000951 }
Owen Anderson75579f72010-11-29 22:44:32 +0000952 def s : T2Iso <(outs), (ins GPR:$Rt, t2addrmode_so_reg:$addr), iis,
953 opc, ".w\t$Rt, $addr",
954 [(opnode GPR:$Rt, t2addrmode_so_reg:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000955 let Inst{31-27} = 0b11111;
956 let Inst{26-23} = 0b0000;
957 let Inst{22-21} = opcod;
958 let Inst{20} = 0; // !load
959 let Inst{11-6} = 0b000000;
Owen Anderson75579f72010-11-29 22:44:32 +0000960
961 bits<4> Rt;
962 let Inst{15-12} = Rt{3-0};
963
964 bits<10> addr;
965 let Inst{19-16} = addr{9-6}; // Rn
966 let Inst{3-0} = addr{5-2}; // Rm
967 let Inst{5-4} = addr{1-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000968 }
David Goodwin73b8f162009-06-30 22:11:34 +0000969}
970
Evan Cheng0e55fd62010-09-30 01:08:25 +0000971/// T2I_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chengd27c9fc2009-07-03 01:43:10 +0000972/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000973multiclass T2I_ext_rrot<bits<3> opcod, string opc, PatFrag opnode> {
Owen Anderson2c4c45d2010-11-15 21:12:05 +0000974 def r : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iEXTr,
975 opc, ".w\t$Rd, $Rm",
976 [(set rGPR:$Rd, (opnode rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000977 let Inst{31-27} = 0b11111;
978 let Inst{26-23} = 0b0100;
979 let Inst{22-20} = opcod;
980 let Inst{19-16} = 0b1111; // Rn
981 let Inst{15-12} = 0b1111;
982 let Inst{7} = 1;
983 let Inst{5-4} = 0b00; // rotate
984 }
Owen Anderson2c4c45d2010-11-15 21:12:05 +0000985 def r_rot : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, i32imm:$rot), IIC_iEXTr,
986 opc, ".w\t$Rd, $Rm, ror $rot",
987 [(set rGPR:$Rd, (opnode (rotr rGPR:$Rm, rot_imm:$rot)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000988 let Inst{31-27} = 0b11111;
989 let Inst{26-23} = 0b0100;
990 let Inst{22-20} = opcod;
991 let Inst{19-16} = 0b1111; // Rn
992 let Inst{15-12} = 0b1111;
993 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +0000994
Owen Anderson2c4c45d2010-11-15 21:12:05 +0000995 bits<2> rot;
996 let Inst{5-4} = rot{1-0}; // rotate
Johnny Chend68e1192009-12-15 17:24:14 +0000997 }
Evan Chengd27c9fc2009-07-03 01:43:10 +0000998}
999
Eli Friedman761fa7a2010-06-24 18:20:04 +00001000// UXTB16 - Requres T2ExtractPack, does not need the .w qualifier.
Evan Cheng0e55fd62010-09-30 01:08:25 +00001001multiclass T2I_ext_rrot_uxtb16<bits<3> opcod, string opc, PatFrag opnode> {
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001002 def r : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iEXTr,
1003 opc, "\t$Rd, $Rm",
1004 [(set rGPR:$Rd, (opnode rGPR:$Rm))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001005 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chen267124c2010-03-04 22:24:41 +00001006 let Inst{31-27} = 0b11111;
1007 let Inst{26-23} = 0b0100;
1008 let Inst{22-20} = opcod;
1009 let Inst{19-16} = 0b1111; // Rn
1010 let Inst{15-12} = 0b1111;
1011 let Inst{7} = 1;
1012 let Inst{5-4} = 0b00; // rotate
1013 }
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001014 def r_rot : T2TwoReg<(outs rGPR:$dst), (ins rGPR:$Rm, i32imm:$rot), IIC_iEXTr,
1015 opc, "\t$dst, $Rm, ror $rot",
1016 [(set rGPR:$dst, (opnode (rotr rGPR:$Rm, rot_imm:$rot)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001017 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chen267124c2010-03-04 22:24:41 +00001018 let Inst{31-27} = 0b11111;
1019 let Inst{26-23} = 0b0100;
1020 let Inst{22-20} = opcod;
1021 let Inst{19-16} = 0b1111; // Rn
1022 let Inst{15-12} = 0b1111;
1023 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +00001024
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001025 bits<2> rot;
1026 let Inst{5-4} = rot{1-0}; // rotate
Johnny Chen267124c2010-03-04 22:24:41 +00001027 }
1028}
1029
Eli Friedman761fa7a2010-06-24 18:20:04 +00001030// SXTB16 - Requres T2ExtractPack, does not need the .w qualifier, no pattern
1031// supported yet.
Evan Cheng0e55fd62010-09-30 01:08:25 +00001032multiclass T2I_ext_rrot_sxtb16<bits<3> opcod, string opc> {
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001033 def r : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iEXTr,
1034 opc, "\t$Rd, $Rm", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00001035 let Inst{31-27} = 0b11111;
1036 let Inst{26-23} = 0b0100;
1037 let Inst{22-20} = opcod;
1038 let Inst{19-16} = 0b1111; // Rn
1039 let Inst{15-12} = 0b1111;
1040 let Inst{7} = 1;
1041 let Inst{5-4} = 0b00; // rotate
1042 }
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001043 def r_rot : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, i32imm:$rot), IIC_iEXTr,
1044 opc, "\t$Rd, $Rm, ror $rot", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00001045 let Inst{31-27} = 0b11111;
1046 let Inst{26-23} = 0b0100;
1047 let Inst{22-20} = opcod;
1048 let Inst{19-16} = 0b1111; // Rn
1049 let Inst{15-12} = 0b1111;
1050 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +00001051
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001052 bits<2> rot;
1053 let Inst{5-4} = rot{1-0}; // rotate
Johnny Chen93042d12010-03-02 18:14:57 +00001054 }
1055}
1056
Evan Cheng0e55fd62010-09-30 01:08:25 +00001057/// T2I_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chengd27c9fc2009-07-03 01:43:10 +00001058/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng0e55fd62010-09-30 01:08:25 +00001059multiclass T2I_exta_rrot<bits<3> opcod, string opc, PatFrag opnode> {
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001060 def rr : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iEXTAr,
1061 opc, "\t$Rd, $Rn, $Rm",
1062 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001063 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001064 let Inst{31-27} = 0b11111;
1065 let Inst{26-23} = 0b0100;
1066 let Inst{22-20} = opcod;
1067 let Inst{15-12} = 0b1111;
1068 let Inst{7} = 1;
1069 let Inst{5-4} = 0b00; // rotate
1070 }
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001071 def rr_rot : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, i32imm:$rot),
1072 IIC_iEXTAsr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
1073 [(set rGPR:$Rd, (opnode rGPR:$Rn,
1074 (rotr rGPR:$Rm, rot_imm:$rot)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001075 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001076 let Inst{31-27} = 0b11111;
1077 let Inst{26-23} = 0b0100;
1078 let Inst{22-20} = opcod;
1079 let Inst{15-12} = 0b1111;
1080 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +00001081
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001082 bits<2> rot;
1083 let Inst{5-4} = rot{1-0}; // rotate
Johnny Chend68e1192009-12-15 17:24:14 +00001084 }
Evan Chengd27c9fc2009-07-03 01:43:10 +00001085}
1086
Johnny Chen93042d12010-03-02 18:14:57 +00001087// DO variant - disassembly only, no pattern
1088
Evan Cheng0e55fd62010-09-30 01:08:25 +00001089multiclass T2I_exta_rrot_DO<bits<3> opcod, string opc> {
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001090 def rr : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iEXTAr,
1091 opc, "\t$Rd, $Rn, $Rm", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00001092 let Inst{31-27} = 0b11111;
1093 let Inst{26-23} = 0b0100;
1094 let Inst{22-20} = opcod;
1095 let Inst{15-12} = 0b1111;
1096 let Inst{7} = 1;
1097 let Inst{5-4} = 0b00; // rotate
1098 }
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001099 def rr_rot : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, i32imm:$rot),
1100 IIC_iEXTAsr, opc, "\t$Rd, $Rn, $Rm, ror $rot", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00001101 let Inst{31-27} = 0b11111;
1102 let Inst{26-23} = 0b0100;
1103 let Inst{22-20} = opcod;
1104 let Inst{15-12} = 0b1111;
1105 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +00001106
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001107 bits<2> rot;
1108 let Inst{5-4} = rot{1-0}; // rotate
Johnny Chen93042d12010-03-02 18:14:57 +00001109 }
1110}
1111
Anton Korobeynikov52237112009-06-17 18:13:58 +00001112//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +00001113// Instructions
1114//===----------------------------------------------------------------------===//
1115
1116//===----------------------------------------------------------------------===//
Evan Chenga09b9ca2009-06-24 23:47:58 +00001117// Miscellaneous Instructions.
1118//
1119
Owen Andersonda663f72010-11-15 21:30:39 +00001120class T2PCOneRegImm<dag oops, dag iops, InstrItinClass itin,
1121 string asm, list<dag> pattern>
1122 : T2XI<oops, iops, itin, asm, pattern> {
1123 bits<4> Rd;
1124 bits<12> label;
Jim Grosbach7a088642010-11-19 17:11:02 +00001125
Owen Andersonda663f72010-11-15 21:30:39 +00001126 let Inst{11-8} = Rd{3-0};
1127 let Inst{26} = label{11};
1128 let Inst{14-12} = label{10-8};
1129 let Inst{7-0} = label{7-0};
1130}
1131
Evan Chenga09b9ca2009-06-24 23:47:58 +00001132// LEApcrel - Load a pc-relative address into a register without offending the
1133// assembler.
Evan Chengea420b22010-05-19 01:52:25 +00001134let neverHasSideEffects = 1 in {
Evan Cheng9085f982010-05-19 07:28:01 +00001135let isReMaterializable = 1 in
Owen Andersonda663f72010-11-15 21:30:39 +00001136def t2LEApcrel : T2PCOneRegImm<(outs rGPR:$Rd), (ins i32imm:$label, pred:$p), IIC_iALUi,
1137 "adr${p}.w\t$Rd, #$label", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001138 let Inst{31-27} = 0b11110;
1139 let Inst{25-24} = 0b10;
1140 // Inst{23:21} = '11' (add = FALSE) or '00' (add = TRUE)
1141 let Inst{22} = 0;
1142 let Inst{20} = 0;
1143 let Inst{19-16} = 0b1111; // Rn
1144 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00001145
1146
Johnny Chend68e1192009-12-15 17:24:14 +00001147}
Jim Grosbacha967d112010-06-21 21:27:27 +00001148} // neverHasSideEffects
Owen Andersonda663f72010-11-15 21:30:39 +00001149def t2LEApcrelJT : T2PCOneRegImm<(outs rGPR:$Rd),
Bob Wilson4f38b382009-08-21 21:58:55 +00001150 (ins i32imm:$label, nohash_imm:$id, pred:$p), IIC_iALUi,
Owen Andersonda663f72010-11-15 21:30:39 +00001151 "adr${p}.w\t$Rd, #${label}_${id}", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001152 let Inst{31-27} = 0b11110;
1153 let Inst{25-24} = 0b10;
1154 // Inst{23:21} = '11' (add = FALSE) or '00' (add = TRUE)
1155 let Inst{22} = 0;
1156 let Inst{20} = 0;
1157 let Inst{19-16} = 0b1111; // Rn
1158 let Inst{15} = 0;
1159}
Evan Chenga09b9ca2009-06-24 23:47:58 +00001160
Evan Cheng86198642009-08-07 00:34:42 +00001161// ADD r, sp, {so_imm|i12}
Owen Andersonda663f72010-11-15 21:30:39 +00001162def t2ADDrSPi : T2sTwoRegImm<(outs GPR:$Rd), (ins GPR:$sp, t2_so_imm:$imm),
1163 IIC_iALUi, "add", ".w\t$Rd, $sp, $imm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001164 let Inst{31-27} = 0b11110;
1165 let Inst{25} = 0;
1166 let Inst{24-21} = 0b1000;
1167 let Inst{20} = ?; // The S bit.
Owen Andersonb9a643e2010-11-12 23:36:03 +00001168 let Inst{19-16} = 0b1101; // Rn = sp
Johnny Chend68e1192009-12-15 17:24:14 +00001169 let Inst{15} = 0;
1170}
Owen Andersonda663f72010-11-15 21:30:39 +00001171def t2ADDrSPi12 : T2TwoRegImm<(outs GPR:$Rd), (ins GPR:$sp, imm0_4095:$imm),
1172 IIC_iALUi, "addw", "\t$Rd, $sp, $imm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001173 let Inst{31-27} = 0b11110;
1174 let Inst{25} = 1;
1175 let Inst{24-21} = 0b0000;
1176 let Inst{20} = 0; // The S bit.
1177 let Inst{19-16} = 0b1101; // Rn = sp
1178 let Inst{15} = 0;
1179}
Evan Cheng86198642009-08-07 00:34:42 +00001180
1181// ADD r, sp, so_reg
Owen Andersonda663f72010-11-15 21:30:39 +00001182def t2ADDrSPs : T2sTwoRegShiftedReg<
1183 (outs GPR:$Rd), (ins GPR:$sp, t2_so_reg:$ShiftedRm),
1184 IIC_iALUsi, "add", ".w\t$Rd, $sp, $ShiftedRm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001185 let Inst{31-27} = 0b11101;
1186 let Inst{26-25} = 0b01;
1187 let Inst{24-21} = 0b1000;
1188 let Inst{20} = ?; // The S bit.
1189 let Inst{19-16} = 0b1101; // Rn = sp
1190 let Inst{15} = 0;
1191}
Evan Cheng86198642009-08-07 00:34:42 +00001192
1193// SUB r, sp, {so_imm|i12}
Owen Andersonda663f72010-11-15 21:30:39 +00001194def t2SUBrSPi : T2sTwoRegImm<(outs GPR:$Rd), (ins GPR:$sp, t2_so_imm:$imm),
1195 IIC_iALUi, "sub", ".w\t$Rd, $sp, $imm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001196 let Inst{31-27} = 0b11110;
1197 let Inst{25} = 0;
1198 let Inst{24-21} = 0b1101;
1199 let Inst{20} = ?; // The S bit.
1200 let Inst{19-16} = 0b1101; // Rn = sp
1201 let Inst{15} = 0;
1202}
Owen Andersonda663f72010-11-15 21:30:39 +00001203def t2SUBrSPi12 : T2TwoRegImm<(outs GPR:$Rd), (ins GPR:$sp, imm0_4095:$imm),
1204 IIC_iALUi, "subw", "\t$Rd, $sp, $imm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001205 let Inst{31-27} = 0b11110;
1206 let Inst{25} = 1;
1207 let Inst{24-21} = 0b0101;
1208 let Inst{20} = 0; // The S bit.
1209 let Inst{19-16} = 0b1101; // Rn = sp
1210 let Inst{15} = 0;
1211}
Evan Cheng86198642009-08-07 00:34:42 +00001212
1213// SUB r, sp, so_reg
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001214def t2SUBrSPs : T2sTwoRegImm<(outs GPR:$Rd), (ins GPR:$sp, t2_so_reg:$imm),
David Goodwin5d598aa2009-08-19 18:00:44 +00001215 IIC_iALUsi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001216 "sub", "\t$Rd, $sp, $imm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001217 let Inst{31-27} = 0b11101;
1218 let Inst{26-25} = 0b01;
1219 let Inst{24-21} = 0b1101;
1220 let Inst{20} = ?; // The S bit.
1221 let Inst{19-16} = 0b1101; // Rn = sp
1222 let Inst{15} = 0;
1223}
Evan Cheng86198642009-08-07 00:34:42 +00001224
Jim Grosbachb1dc3932010-05-05 20:44:35 +00001225// Signed and unsigned division on v7-M
Jim Grosbach7a088642010-11-19 17:11:02 +00001226def t2SDIV : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001227 "sdiv", "\t$Rd, $Rn, $Rm",
1228 [(set rGPR:$Rd, (sdiv rGPR:$Rn, rGPR:$Rm))]>,
Evan Chenge8e67e12010-11-19 06:15:10 +00001229 Requires<[HasDivide, IsThumb2]> {
Johnny Chen93042d12010-03-02 18:14:57 +00001230 let Inst{31-27} = 0b11111;
1231 let Inst{26-21} = 0b011100;
1232 let Inst{20} = 0b1;
1233 let Inst{15-12} = 0b1111;
1234 let Inst{7-4} = 0b1111;
1235}
1236
Jim Grosbach7a088642010-11-19 17:11:02 +00001237def t2UDIV : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001238 "udiv", "\t$Rd, $Rn, $Rm",
1239 [(set rGPR:$Rd, (udiv rGPR:$Rn, rGPR:$Rm))]>,
Evan Chenge8e67e12010-11-19 06:15:10 +00001240 Requires<[HasDivide, IsThumb2]> {
Johnny Chen93042d12010-03-02 18:14:57 +00001241 let Inst{31-27} = 0b11111;
1242 let Inst{26-21} = 0b011101;
1243 let Inst{20} = 0b1;
1244 let Inst{15-12} = 0b1111;
1245 let Inst{7-4} = 0b1111;
1246}
1247
Evan Chenga09b9ca2009-06-24 23:47:58 +00001248//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +00001249// Load / store Instructions.
1250//
1251
Evan Cheng055b0312009-06-29 07:51:04 +00001252// Load
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00001253let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng7e2fe912010-10-28 06:47:08 +00001254defm t2LDR : T2I_ld<0, 0b10, "ldr", IIC_iLoad_i, IIC_iLoad_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001255 UnOpFrag<(load node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001256
Evan Chengf3c21b82009-06-30 02:15:48 +00001257// Loads with zero extension
Evan Cheng7e2fe912010-10-28 06:47:08 +00001258defm t2LDRH : T2I_ld<0, 0b01, "ldrh", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001259 UnOpFrag<(zextloadi16 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001260defm t2LDRB : T2I_ld<0, 0b00, "ldrb", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001261 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001262
Evan Chengf3c21b82009-06-30 02:15:48 +00001263// Loads with sign extension
Evan Cheng7e2fe912010-10-28 06:47:08 +00001264defm t2LDRSH : T2I_ld<1, 0b01, "ldrsh", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001265 UnOpFrag<(sextloadi16 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001266defm t2LDRSB : T2I_ld<1, 0b00, "ldrsb", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001267 UnOpFrag<(sextloadi8 node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001268
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001269let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1,
1270 isCodeGenOnly = 1 in { // $dst doesn't exist in asmstring?
Evan Chengf3c21b82009-06-30 02:15:48 +00001271// Load doubleword
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001272def t2LDRDi8 : T2Ii8s4<1, 0, 1, (outs rGPR:$dst1, rGPR:$dst2),
Evan Chenge298ab22009-09-27 09:46:04 +00001273 (ins t2addrmode_imm8s4:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001274 IIC_iLoad_d_i, "ldrd", "\t$dst1, $addr", []>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001275def t2LDRDpci : T2Ii8s4<1, 0, 1, (outs rGPR:$dst1, rGPR:$dst2),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001276 (ins i32imm:$addr), IIC_iLoad_d_i,
Johnny Chen83142992010-01-05 22:37:28 +00001277 "ldrd", "\t$dst1, $addr", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001278 let Inst{19-16} = 0b1111; // Rn
1279}
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001280} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Evan Chengf3c21b82009-06-30 02:15:48 +00001281
1282// zextload i1 -> zextload i8
1283def : T2Pat<(zextloadi1 t2addrmode_imm12:$addr),
1284 (t2LDRBi12 t2addrmode_imm12:$addr)>;
1285def : T2Pat<(zextloadi1 t2addrmode_imm8:$addr),
1286 (t2LDRBi8 t2addrmode_imm8:$addr)>;
1287def : T2Pat<(zextloadi1 t2addrmode_so_reg:$addr),
1288 (t2LDRBs t2addrmode_so_reg:$addr)>;
1289def : T2Pat<(zextloadi1 (ARMWrapper tconstpool:$addr)),
1290 (t2LDRBpci tconstpool:$addr)>;
1291
1292// extload -> zextload
1293// FIXME: Reduce the number of patterns by legalizing extload to zextload
1294// earlier?
1295def : T2Pat<(extloadi1 t2addrmode_imm12:$addr),
1296 (t2LDRBi12 t2addrmode_imm12:$addr)>;
1297def : T2Pat<(extloadi1 t2addrmode_imm8:$addr),
1298 (t2LDRBi8 t2addrmode_imm8:$addr)>;
1299def : T2Pat<(extloadi1 t2addrmode_so_reg:$addr),
1300 (t2LDRBs t2addrmode_so_reg:$addr)>;
1301def : T2Pat<(extloadi1 (ARMWrapper tconstpool:$addr)),
1302 (t2LDRBpci tconstpool:$addr)>;
1303
1304def : T2Pat<(extloadi8 t2addrmode_imm12:$addr),
1305 (t2LDRBi12 t2addrmode_imm12:$addr)>;
1306def : T2Pat<(extloadi8 t2addrmode_imm8:$addr),
1307 (t2LDRBi8 t2addrmode_imm8:$addr)>;
1308def : T2Pat<(extloadi8 t2addrmode_so_reg:$addr),
1309 (t2LDRBs t2addrmode_so_reg:$addr)>;
1310def : T2Pat<(extloadi8 (ARMWrapper tconstpool:$addr)),
1311 (t2LDRBpci tconstpool:$addr)>;
1312
1313def : T2Pat<(extloadi16 t2addrmode_imm12:$addr),
1314 (t2LDRHi12 t2addrmode_imm12:$addr)>;
1315def : T2Pat<(extloadi16 t2addrmode_imm8:$addr),
1316 (t2LDRHi8 t2addrmode_imm8:$addr)>;
1317def : T2Pat<(extloadi16 t2addrmode_so_reg:$addr),
1318 (t2LDRHs t2addrmode_so_reg:$addr)>;
1319def : T2Pat<(extloadi16 (ARMWrapper tconstpool:$addr)),
1320 (t2LDRHpci tconstpool:$addr)>;
Evan Cheng055b0312009-06-29 07:51:04 +00001321
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001322// FIXME: The destination register of the loads and stores can't be PC, but
1323// can be SP. We need another regclass (similar to rGPR) to represent
1324// that. Not a pressing issue since these are selected manually,
1325// not via pattern.
1326
Evan Chenge88d5ce2009-07-02 07:28:31 +00001327// Indexed loads
Owen Anderson6af50f72010-11-30 00:14:31 +00001328
1329class T2Iidxld<bit signed, bits<2> opcod, bit pre,
1330 dag oops, dag iops,
1331 AddrMode am, IndexMode im, InstrItinClass itin,
1332 string opc, string asm, string cstr, list<dag> pattern>
1333 : T2Iidxldst<signed, opcod, 1, pre, oops,
1334 iops, am,im,itin, opc, asm, cstr, pattern>;
1335class T2Iidxst<bit signed, bits<2> opcod, bit pre,
1336 dag oops, dag iops,
1337 AddrMode am, IndexMode im, InstrItinClass itin,
1338 string opc, string asm, string cstr, list<dag> pattern>
1339 : T2Iidxldst<signed, opcod, 0, pre, oops,
1340 iops, am,im,itin, opc, asm, cstr, pattern>;
1341
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001342let mayLoad = 1, neverHasSideEffects = 1 in {
Owen Anderson6af50f72010-11-30 00:14:31 +00001343def t2LDR_PRE : T2Iidxld<0, 0b10, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001344 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001345 AddrModeT2_i8, IndexModePre, IIC_iLoad_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001346 "ldr", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001347 []>;
1348
Owen Anderson6af50f72010-11-30 00:14:31 +00001349def t2LDR_POST : T2Iidxld<0, 0b10, 0, (outs GPR:$Rt, GPR:$Rn),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001350 (ins GPR:$base, t2am_imm8_offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001351 AddrModeT2_i8, IndexModePost, IIC_iLoad_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001352 "ldr", "\t$Rt, [$Rn], $offset", "$base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001353 []>;
1354
Owen Anderson6af50f72010-11-30 00:14:31 +00001355def t2LDRB_PRE : T2Iidxld<0, 0b00, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001356 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001357 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001358 "ldrb", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001359 []>;
Owen Anderson6af50f72010-11-30 00:14:31 +00001360def t2LDRB_POST : T2Iidxld<0, 0b00, 0, (outs GPR:$Rt, GPR:$Rn),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001361 (ins GPR:$base, t2am_imm8_offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001362 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001363 "ldrb", "\t$Rt, [$Rn], $offset", "$base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001364 []>;
1365
Owen Anderson6af50f72010-11-30 00:14:31 +00001366def t2LDRH_PRE : T2Iidxld<0, 0b01, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001367 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001368 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001369 "ldrh", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001370 []>;
Owen Anderson6af50f72010-11-30 00:14:31 +00001371def t2LDRH_POST : T2Iidxld<0, 0b01, 0, (outs GPR:$Rt, GPR:$Rn),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001372 (ins GPR:$base, t2am_imm8_offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001373 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001374 "ldrh", "\t$Rt, [$Rn], $offset", "$base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001375 []>;
1376
Owen Anderson6af50f72010-11-30 00:14:31 +00001377def t2LDRSB_PRE : T2Iidxld<1, 0b00, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001378 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001379 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001380 "ldrsb", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001381 []>;
Owen Anderson6af50f72010-11-30 00:14:31 +00001382def t2LDRSB_POST : T2Iidxld<1, 0b00, 0, (outs GPR:$Rt, GPR:$Rn),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001383 (ins GPR:$base, t2am_imm8_offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001384 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001385 "ldrsb", "\t$Rt, [$Rn], $offset", "$base = $Rn",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001386 []>;
1387
Owen Anderson6af50f72010-11-30 00:14:31 +00001388def t2LDRSH_PRE : T2Iidxld<1, 0b01, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001389 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001390 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001391 "ldrsh", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001392 []>;
Owen Anderson6af50f72010-11-30 00:14:31 +00001393def t2LDRSH_POST : T2Iidxld<1, 0b01, 0, (outs GPR:$dst, GPR:$Rn),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001394 (ins GPR:$base, t2am_imm8_offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001395 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001396 "ldrsh", "\t$dst, [$Rn], $offset", "$base = $Rn",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001397 []>;
Jim Grosbach7a088642010-11-19 17:11:02 +00001398} // mayLoad = 1, neverHasSideEffects = 1
Evan Cheng4fbb9962009-07-02 23:16:11 +00001399
Johnny Chene54a3ef2010-03-03 18:45:36 +00001400// LDRT, LDRBT, LDRHT, LDRSBT, LDRSHT all have offset mode (PUW=0b110) and are
1401// for disassembly only.
1402// Ref: A8.6.57 LDR (immediate, Thumb) Encoding T4
Evan Cheng0e55fd62010-09-30 01:08:25 +00001403class T2IldT<bit signed, bits<2> type, string opc, InstrItinClass ii>
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001404 : T2Ii8<(outs GPR:$Rt), (ins t2addrmode_imm8:$addr), ii, opc,
1405 "\t$Rt, $addr", []> {
Johnny Chene54a3ef2010-03-03 18:45:36 +00001406 let Inst{31-27} = 0b11111;
1407 let Inst{26-25} = 0b00;
1408 let Inst{24} = signed;
1409 let Inst{23} = 0;
1410 let Inst{22-21} = type;
1411 let Inst{20} = 1; // load
1412 let Inst{11} = 1;
1413 let Inst{10-8} = 0b110; // PUW.
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001414
1415 bits<4> Rt;
1416 bits<13> addr;
1417 let Inst{15-12} = Rt{3-0};
1418 let Inst{19-16} = addr{12-9};
1419 let Inst{7-0} = addr{7-0};
Johnny Chene54a3ef2010-03-03 18:45:36 +00001420}
1421
Evan Cheng0e55fd62010-09-30 01:08:25 +00001422def t2LDRT : T2IldT<0, 0b10, "ldrt", IIC_iLoad_i>;
1423def t2LDRBT : T2IldT<0, 0b00, "ldrbt", IIC_iLoad_bh_i>;
1424def t2LDRHT : T2IldT<0, 0b01, "ldrht", IIC_iLoad_bh_i>;
1425def t2LDRSBT : T2IldT<1, 0b00, "ldrsbt", IIC_iLoad_bh_i>;
1426def t2LDRSHT : T2IldT<1, 0b01, "ldrsht", IIC_iLoad_bh_i>;
Johnny Chene54a3ef2010-03-03 18:45:36 +00001427
David Goodwin73b8f162009-06-30 22:11:34 +00001428// Store
Evan Cheng7e2fe912010-10-28 06:47:08 +00001429defm t2STR :T2I_st<0b10,"str", IIC_iStore_i, IIC_iStore_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001430 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001431defm t2STRB:T2I_st<0b00,"strb", IIC_iStore_bh_i, IIC_iStore_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001432 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001433defm t2STRH:T2I_st<0b01,"strh", IIC_iStore_bh_i, IIC_iStore_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001434 BinOpFrag<(truncstorei16 node:$LHS, node:$RHS)>>;
David Goodwin73b8f162009-06-30 22:11:34 +00001435
David Goodwin6647cea2009-06-30 22:50:01 +00001436// Store doubleword
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001437let mayLoad = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1,
1438 isCodeGenOnly = 1 in // $src2 doesn't exist in asm string
Johnny Chend68e1192009-12-15 17:24:14 +00001439def t2STRDi8 : T2Ii8s4<1, 0, 0, (outs),
Evan Chenge298ab22009-09-27 09:46:04 +00001440 (ins GPR:$src1, GPR:$src2, t2addrmode_imm8s4:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001441 IIC_iStore_d_r, "strd", "\t$src1, $addr", []>;
David Goodwin6647cea2009-06-30 22:50:01 +00001442
Evan Cheng6d94f112009-07-03 00:06:39 +00001443// Indexed stores
Owen Anderson6af50f72010-11-30 00:14:31 +00001444def t2STR_PRE : T2Iidxst<0, 0b10, 1, (outs GPR:$base_wb),
1445 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001446 AddrModeT2_i8, IndexModePre, IIC_iStore_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001447 "str", "\t$Rt, [$Rn, $addr]!", "$Rn = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001448 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001449 (pre_store GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001450
Owen Anderson6af50f72010-11-30 00:14:31 +00001451def t2STR_POST : T2Iidxst<0, 0b10, 0, (outs GPR:$base_wb),
1452 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001453 AddrModeT2_i8, IndexModePost, IIC_iStore_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001454 "str", "\t$Rt, [$Rn], $addr", "$Rn = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001455 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001456 (post_store GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001457
Owen Anderson6af50f72010-11-30 00:14:31 +00001458def t2STRH_PRE : T2Iidxst<0, 0b01, 1, (outs GPR:$base_wb),
1459 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001460 AddrModeT2_i8, IndexModePre, IIC_iStore_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001461 "strh", "\t$Rt, [$Rn, $addr]!", "$Rn = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001462 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001463 (pre_truncsti16 GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001464
Owen Anderson6af50f72010-11-30 00:14:31 +00001465def t2STRH_POST : T2Iidxst<0, 0b01, 0, (outs GPR:$base_wb),
1466 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001467 AddrModeT2_i8, IndexModePost, IIC_iStore_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001468 "strh", "\t$Rt, [$Rn], $addr", "$Rn = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001469 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001470 (post_truncsti16 GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001471
Owen Anderson6af50f72010-11-30 00:14:31 +00001472def t2STRB_PRE : T2Iidxst<0, 0b00, 1, (outs GPR:$base_wb),
1473 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001474 AddrModeT2_i8, IndexModePre, IIC_iStore_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001475 "strb", "\t$Rt, [$Rn, $addr]!", "$Rn = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001476 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001477 (pre_truncsti8 GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001478
Owen Anderson6af50f72010-11-30 00:14:31 +00001479def t2STRB_POST : T2Iidxst<0, 0b00, 0, (outs GPR:$base_wb),
1480 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001481 AddrModeT2_i8, IndexModePost, IIC_iStore_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001482 "strb", "\t$Rt, [$Rn], $addr", "$Rn = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001483 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001484 (post_truncsti8 GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001485
Johnny Chene54a3ef2010-03-03 18:45:36 +00001486// STRT, STRBT, STRHT all have offset mode (PUW=0b110) and are for disassembly
1487// only.
1488// Ref: A8.6.193 STR (immediate, Thumb) Encoding T4
Evan Cheng0e55fd62010-09-30 01:08:25 +00001489class T2IstT<bits<2> type, string opc, InstrItinClass ii>
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001490 : T2Ii8<(outs GPR:$Rt), (ins t2addrmode_imm8:$addr), ii, opc,
1491 "\t$Rt, $addr", []> {
Johnny Chene54a3ef2010-03-03 18:45:36 +00001492 let Inst{31-27} = 0b11111;
1493 let Inst{26-25} = 0b00;
1494 let Inst{24} = 0; // not signed
1495 let Inst{23} = 0;
1496 let Inst{22-21} = type;
1497 let Inst{20} = 0; // store
1498 let Inst{11} = 1;
1499 let Inst{10-8} = 0b110; // PUW
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001500
1501 bits<4> Rt;
1502 bits<13> addr;
1503 let Inst{15-12} = Rt{3-0};
1504 let Inst{19-16} = addr{12-9};
1505 let Inst{7-0} = addr{7-0};
Johnny Chene54a3ef2010-03-03 18:45:36 +00001506}
1507
Evan Cheng0e55fd62010-09-30 01:08:25 +00001508def t2STRT : T2IstT<0b10, "strt", IIC_iStore_i>;
1509def t2STRBT : T2IstT<0b00, "strbt", IIC_iStore_bh_i>;
1510def t2STRHT : T2IstT<0b01, "strht", IIC_iStore_bh_i>;
David Goodwind1fa1202009-07-01 00:01:13 +00001511
Johnny Chenae1757b2010-03-11 01:13:36 +00001512// ldrd / strd pre / post variants
1513// For disassembly only.
1514
1515def t2LDRD_PRE : T2Ii8s4<1, 1, 1, (outs GPR:$dst1, GPR:$dst2),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001516 (ins GPR:$base, t2am_imm8s4_offset:$imm), IIC_iLoad_d_ru,
Johnny Chenae1757b2010-03-11 01:13:36 +00001517 "ldrd", "\t$dst1, $dst2, [$base, $imm]!", []>;
1518
1519def t2LDRD_POST : T2Ii8s4<0, 1, 1, (outs GPR:$dst1, GPR:$dst2),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001520 (ins GPR:$base, t2am_imm8s4_offset:$imm), IIC_iLoad_d_ru,
Johnny Chenae1757b2010-03-11 01:13:36 +00001521 "ldrd", "\t$dst1, $dst2, [$base], $imm", []>;
1522
1523def t2STRD_PRE : T2Ii8s4<1, 1, 0, (outs),
1524 (ins GPR:$src1, GPR:$src2, GPR:$base, t2am_imm8s4_offset:$imm),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001525 IIC_iStore_d_ru, "strd", "\t$src1, $src2, [$base, $imm]!", []>;
Johnny Chenae1757b2010-03-11 01:13:36 +00001526
1527def t2STRD_POST : T2Ii8s4<0, 1, 0, (outs),
1528 (ins GPR:$src1, GPR:$src2, GPR:$base, t2am_imm8s4_offset:$imm),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001529 IIC_iStore_d_ru, "strd", "\t$src1, $src2, [$base], $imm", []>;
Evan Cheng2889cce2009-07-03 00:18:36 +00001530
Johnny Chen0635fc52010-03-04 17:40:44 +00001531// T2Ipl (Preload Data/Instruction) signals the memory system of possible future
1532// data/instruction access. These are for disassembly only.
Evan Chengdfed19f2010-11-03 06:34:55 +00001533// instr_write is inverted for Thumb mode: (prefetch 3) -> (preload 0),
1534// (prefetch 1) -> (preload 2), (prefetch 2) -> (preload 1).
Evan Cheng416941d2010-11-04 05:19:35 +00001535multiclass T2Ipl<bits<1> write, bits<1> instr, string opc> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001536
Evan Chengdfed19f2010-11-03 06:34:55 +00001537 def i12 : T2Ii12<(outs), (ins t2addrmode_imm12:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001538 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001539 [(ARMPreload t2addrmode_imm12:$addr, (i32 write), (i32 instr))]> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001540 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001541 let Inst{24} = instr;
Johnny Chen0635fc52010-03-04 17:40:44 +00001542 let Inst{23} = 1; // U = 1
1543 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001544 let Inst{21} = write;
Johnny Chen0635fc52010-03-04 17:40:44 +00001545 let Inst{20} = 1;
1546 let Inst{15-12} = 0b1111;
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001547
1548 bits<16> addr;
1549 let Inst{19-16} = addr{15-12}; // Rn
1550 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chen0635fc52010-03-04 17:40:44 +00001551 }
1552
Evan Chengdfed19f2010-11-03 06:34:55 +00001553 def i8 : T2Ii8<(outs), (ins t2addrmode_imm8:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001554 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001555 [(ARMPreload t2addrmode_imm8:$addr, (i32 write), (i32 instr))]> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001556 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001557 let Inst{24} = instr;
Johnny Chen0635fc52010-03-04 17:40:44 +00001558 let Inst{23} = 0; // U = 0
1559 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001560 let Inst{21} = write;
Johnny Chen0635fc52010-03-04 17:40:44 +00001561 let Inst{20} = 1;
1562 let Inst{15-12} = 0b1111;
1563 let Inst{11-8} = 0b1100;
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001564
1565 bits<13> addr;
1566 let Inst{19-16} = addr{12-9}; // Rn
1567 let Inst{7-0} = addr{7-0}; // imm8
Johnny Chen0635fc52010-03-04 17:40:44 +00001568 }
1569
Evan Chengdfed19f2010-11-03 06:34:55 +00001570 def s : T2Iso<(outs), (ins t2addrmode_so_reg:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001571 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001572 [(ARMPreload t2addrmode_so_reg:$addr, (i32 write), (i32 instr))]> {
Evan Chengbc7deb02010-11-03 05:14:24 +00001573 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001574 let Inst{24} = instr;
Evan Chengbc7deb02010-11-03 05:14:24 +00001575 let Inst{23} = 0; // add = TRUE for T1
1576 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001577 let Inst{21} = write;
Evan Chengbc7deb02010-11-03 05:14:24 +00001578 let Inst{20} = 1;
1579 let Inst{15-12} = 0b1111;
1580 let Inst{11-6} = 0000000;
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001581
1582 bits<10> addr;
1583 let Inst{19-16} = addr{9-6}; // Rn
1584 let Inst{3-0} = addr{5-2}; // Rm
1585 let Inst{5-4} = addr{1-0}; // imm2
Evan Chengbc7deb02010-11-03 05:14:24 +00001586 }
1587
1588 let isCodeGenOnly = 1 in
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001589 def pci : T2Ipc<(outs), (ins t2am_imm12_offset:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001590 "\t$addr",
1591 []> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001592 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001593 let Inst{24} = write;
Johnny Chen0635fc52010-03-04 17:40:44 +00001594 let Inst{23} = ?; // add = (U == 1)
1595 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001596 let Inst{21} = instr;
Johnny Chen0635fc52010-03-04 17:40:44 +00001597 let Inst{20} = 1;
1598 let Inst{19-16} = 0b1111; // Rn = 0b1111
1599 let Inst{15-12} = 0b1111;
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001600
1601 bits<13> addr;
1602 let Inst{23} = addr{12};
1603 let Inst{11-0} = addr{11-0};
Johnny Chen0635fc52010-03-04 17:40:44 +00001604 }
Johnny Chen0635fc52010-03-04 17:40:44 +00001605}
1606
Evan Cheng416941d2010-11-04 05:19:35 +00001607defm t2PLD : T2Ipl<0, 0, "pld">, Requires<[IsThumb2]>;
1608defm t2PLDW : T2Ipl<1, 0, "pldw">, Requires<[IsThumb2,HasV7,HasMP]>;
1609defm t2PLI : T2Ipl<0, 1, "pli">, Requires<[IsThumb2,HasV7]>;
Johnny Chen0635fc52010-03-04 17:40:44 +00001610
Evan Cheng2889cce2009-07-03 00:18:36 +00001611//===----------------------------------------------------------------------===//
1612// Load / store multiple Instructions.
1613//
1614
Bill Wendling6c470b82010-11-13 09:09:38 +00001615multiclass thumb2_ldst_mult<string asm, InstrItinClass itin,
1616 InstrItinClass itin_upd, bit L_bit> {
Bill Wendling73fe34a2010-11-16 01:16:36 +00001617 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001618 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Bill Wendling73fe34a2010-11-16 01:16:36 +00001619 itin, !strconcat(asm, "ia${p}.w\t$Rn, $regs"), []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001620 bits<4> Rn;
1621 bits<16> regs;
Jim Grosbach7a088642010-11-19 17:11:02 +00001622
Bill Wendling6c470b82010-11-13 09:09:38 +00001623 let Inst{31-27} = 0b11101;
1624 let Inst{26-25} = 0b00;
1625 let Inst{24-23} = 0b01; // Increment After
1626 let Inst{22} = 0;
1627 let Inst{21} = 0; // No writeback
1628 let Inst{20} = L_bit;
1629 let Inst{19-16} = Rn;
1630 let Inst{15-0} = regs;
1631 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001632 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001633 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Bill Wendling73fe34a2010-11-16 01:16:36 +00001634 itin_upd, !strconcat(asm, "ia${p}.w\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001635 bits<4> Rn;
1636 bits<16> regs;
Jim Grosbach7a088642010-11-19 17:11:02 +00001637
Bill Wendling6c470b82010-11-13 09:09:38 +00001638 let Inst{31-27} = 0b11101;
1639 let Inst{26-25} = 0b00;
1640 let Inst{24-23} = 0b01; // Increment After
1641 let Inst{22} = 0;
1642 let Inst{21} = 1; // Writeback
1643 let Inst{20} = L_bit;
1644 let Inst{19-16} = Rn;
1645 let Inst{15-0} = regs;
1646 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001647 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001648 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1649 itin, !strconcat(asm, "db${p}.w\t$Rn, $regs"), []> {
1650 bits<4> Rn;
1651 bits<16> regs;
1652
1653 let Inst{31-27} = 0b11101;
1654 let Inst{26-25} = 0b00;
1655 let Inst{24-23} = 0b10; // Decrement Before
1656 let Inst{22} = 0;
1657 let Inst{21} = 0; // No writeback
1658 let Inst{20} = L_bit;
1659 let Inst{19-16} = Rn;
1660 let Inst{15-0} = regs;
1661 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001662 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001663 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1664 itin_upd, !strconcat(asm, "db${p}.w\t$Rn, $regs"), "$Rn = $wb", []> {
1665 bits<4> Rn;
1666 bits<16> regs;
1667
1668 let Inst{31-27} = 0b11101;
1669 let Inst{26-25} = 0b00;
1670 let Inst{24-23} = 0b10; // Decrement Before
1671 let Inst{22} = 0;
1672 let Inst{21} = 1; // Writeback
1673 let Inst{20} = L_bit;
1674 let Inst{19-16} = Rn;
1675 let Inst{15-0} = regs;
1676 }
1677}
1678
Bill Wendlingc93989a2010-11-13 11:20:05 +00001679let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00001680
1681let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
1682defm t2LDM : thumb2_ldst_mult<"ldm", IIC_iLoad_m, IIC_iLoad_mu, 1>;
1683
1684let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
1685defm t2STM : thumb2_ldst_mult<"stm", IIC_iStore_m, IIC_iStore_mu, 0>;
1686
1687} // neverHasSideEffects
1688
Bob Wilson815baeb2010-03-13 01:08:20 +00001689
Evan Cheng9cb9e672009-06-27 02:26:13 +00001690//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001691// Move Instructions.
1692//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001693
Evan Chengf49810c2009-06-23 17:48:47 +00001694let neverHasSideEffects = 1 in
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001695def t2MOVr : T2sTwoReg<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVr,
1696 "mov", ".w\t$Rd, $Rm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001697 let Inst{31-27} = 0b11101;
1698 let Inst{26-25} = 0b01;
1699 let Inst{24-21} = 0b0010;
1700 let Inst{20} = ?; // The S bit.
1701 let Inst{19-16} = 0b1111; // Rn
1702 let Inst{14-12} = 0b000;
1703 let Inst{7-4} = 0b0000;
1704}
Evan Chengf49810c2009-06-23 17:48:47 +00001705
Evan Cheng5adb66a2009-09-28 09:14:39 +00001706// AddedComplexity to ensure isel tries t2MOVi before t2MOVi16.
Evan Chengc4af4632010-11-17 20:13:28 +00001707let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1,
1708 AddedComplexity = 1 in
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001709def t2MOVi : T2sOneRegImm<(outs rGPR:$Rd), (ins t2_so_imm:$imm), IIC_iMOVi,
1710 "mov", ".w\t$Rd, $imm",
1711 [(set rGPR:$Rd, t2_so_imm:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001712 let Inst{31-27} = 0b11110;
1713 let Inst{25} = 0;
1714 let Inst{24-21} = 0b0010;
1715 let Inst{20} = ?; // The S bit.
1716 let Inst{19-16} = 0b1111; // Rn
1717 let Inst{15} = 0;
1718}
David Goodwin83b35932009-06-26 16:10:07 +00001719
Evan Chengc4af4632010-11-17 20:13:28 +00001720let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001721def t2MOVi16 : T2I<(outs rGPR:$Rd), (ins i32imm:$imm), IIC_iMOVi,
1722 "movw", "\t$Rd, $imm",
1723 [(set rGPR:$Rd, imm0_65535:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001724 let Inst{31-27} = 0b11110;
1725 let Inst{25} = 1;
1726 let Inst{24-21} = 0b0010;
1727 let Inst{20} = 0; // The S bit.
1728 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00001729
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001730 bits<4> Rd;
1731 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001732
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001733 let Inst{11-8} = Rd{3-0};
1734 let Inst{19-16} = imm{15-12};
1735 let Inst{26} = imm{11};
1736 let Inst{14-12} = imm{10-8};
1737 let Inst{7-0} = imm{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +00001738}
Evan Chengf49810c2009-06-23 17:48:47 +00001739
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001740let Constraints = "$src = $Rd" in
1741def t2MOVTi16 : T2I<(outs rGPR:$Rd), (ins rGPR:$src, i32imm:$imm), IIC_iMOVi,
1742 "movt", "\t$Rd, $imm",
1743 [(set rGPR:$Rd,
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001744 (or (and rGPR:$src, 0xffff), lo16AllZero:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001745 let Inst{31-27} = 0b11110;
1746 let Inst{25} = 1;
1747 let Inst{24-21} = 0b0110;
1748 let Inst{20} = 0; // The S bit.
1749 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00001750
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001751 bits<4> Rd;
1752 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001753
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001754 let Inst{11-8} = Rd{3-0};
1755 let Inst{19-16} = imm{15-12};
1756 let Inst{26} = imm{11};
1757 let Inst{14-12} = imm{10-8};
1758 let Inst{7-0} = imm{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +00001759}
Anton Korobeynikov52237112009-06-17 18:13:58 +00001760
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001761def : T2Pat<(or rGPR:$src, 0xffff0000), (t2MOVTi16 rGPR:$src, 0xffff)>;
Evan Cheng20956592009-10-21 08:15:52 +00001762
Anton Korobeynikov52237112009-06-17 18:13:58 +00001763//===----------------------------------------------------------------------===//
Evan Chengd27c9fc2009-07-03 01:43:10 +00001764// Extend Instructions.
1765//
1766
1767// Sign extenders
1768
Evan Cheng0e55fd62010-09-30 01:08:25 +00001769defm t2SXTB : T2I_ext_rrot<0b100, "sxtb",
Johnny Chend68e1192009-12-15 17:24:14 +00001770 UnOpFrag<(sext_inreg node:$Src, i8)>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001771defm t2SXTH : T2I_ext_rrot<0b000, "sxth",
Johnny Chend68e1192009-12-15 17:24:14 +00001772 UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001773defm t2SXTB16 : T2I_ext_rrot_sxtb16<0b010, "sxtb16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001774
Evan Cheng0e55fd62010-09-30 01:08:25 +00001775defm t2SXTAB : T2I_exta_rrot<0b100, "sxtab",
Evan Chengd27c9fc2009-07-03 01:43:10 +00001776 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001777defm t2SXTAH : T2I_exta_rrot<0b000, "sxtah",
Evan Chengd27c9fc2009-07-03 01:43:10 +00001778 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001779defm t2SXTAB16 : T2I_exta_rrot_DO<0b010, "sxtab16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001780
Johnny Chen93042d12010-03-02 18:14:57 +00001781// TODO: SXT(A){B|H}16 - done for disassembly only
Evan Chengd27c9fc2009-07-03 01:43:10 +00001782
1783// Zero extenders
1784
1785let AddedComplexity = 16 in {
Evan Cheng0e55fd62010-09-30 01:08:25 +00001786defm t2UXTB : T2I_ext_rrot<0b101, "uxtb",
Johnny Chend68e1192009-12-15 17:24:14 +00001787 UnOpFrag<(and node:$Src, 0x000000FF)>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001788defm t2UXTH : T2I_ext_rrot<0b001, "uxth",
Johnny Chend68e1192009-12-15 17:24:14 +00001789 UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001790defm t2UXTB16 : T2I_ext_rrot_uxtb16<0b011, "uxtb16",
Johnny Chend68e1192009-12-15 17:24:14 +00001791 UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001792
Jim Grosbach79464942010-07-28 23:17:45 +00001793// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
1794// The transformation should probably be done as a combiner action
1795// instead so we can include a check for masking back in the upper
1796// eight bits of the source into the lower eight bits of the result.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001797//def : T2Pat<(and (shl rGPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001798// (t2UXTB16r_rot rGPR:$Src, 24)>,
1799// Requires<[HasT2ExtractPack, IsThumb2]>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001800def : T2Pat<(and (srl rGPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001801 (t2UXTB16r_rot rGPR:$Src, 8)>,
1802 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001803
Evan Cheng0e55fd62010-09-30 01:08:25 +00001804defm t2UXTAB : T2I_exta_rrot<0b101, "uxtab",
Jim Grosbach6935efc2009-11-24 00:20:27 +00001805 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001806defm t2UXTAH : T2I_exta_rrot<0b001, "uxtah",
Jim Grosbach6935efc2009-11-24 00:20:27 +00001807 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001808defm t2UXTAB16 : T2I_exta_rrot_DO<0b011, "uxtab16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001809}
1810
1811//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001812// Arithmetic Instructions.
1813//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001814
Johnny Chend68e1192009-12-15 17:24:14 +00001815defm t2ADD : T2I_bin_ii12rs<0b000, "add",
1816 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
1817defm t2SUB : T2I_bin_ii12rs<0b101, "sub",
1818 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001819
Evan Chengf49810c2009-06-23 17:48:47 +00001820// ADD and SUB with 's' bit set. No 12-bit immediate (T4) variants.
Johnny Chend68e1192009-12-15 17:24:14 +00001821defm t2ADDS : T2I_bin_s_irs <0b1000, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001822 IIC_iALUi, IIC_iALUr, IIC_iALUsi,
Johnny Chend68e1192009-12-15 17:24:14 +00001823 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
1824defm t2SUBS : T2I_bin_s_irs <0b1101, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001825 IIC_iALUi, IIC_iALUr, IIC_iALUsi,
Johnny Chend68e1192009-12-15 17:24:14 +00001826 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001827
Johnny Chend68e1192009-12-15 17:24:14 +00001828defm t2ADC : T2I_adde_sube_irs<0b1010, "adc",
Jim Grosbach39be8fc2010-02-16 20:42:29 +00001829 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Johnny Chend68e1192009-12-15 17:24:14 +00001830defm t2SBC : T2I_adde_sube_irs<0b1011, "sbc",
Jim Grosbach39be8fc2010-02-16 20:42:29 +00001831 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Johnny Chenb5031ad2010-03-02 19:38:59 +00001832defm t2ADCS : T2I_adde_sube_s_irs<0b1010, "adc",
Jim Grosbach39be8fc2010-02-16 20:42:29 +00001833 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Johnny Chenb5031ad2010-03-02 19:38:59 +00001834defm t2SBCS : T2I_adde_sube_s_irs<0b1011, "sbc",
Jim Grosbach39be8fc2010-02-16 20:42:29 +00001835 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00001836
David Goodwin752aa7d2009-07-27 16:39:05 +00001837// RSB
Bob Wilson20d8e4e2010-08-13 23:24:25 +00001838defm t2RSB : T2I_rbin_irs <0b1110, "rsb",
Johnny Chend68e1192009-12-15 17:24:14 +00001839 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
1840defm t2RSBS : T2I_rbin_s_is <0b1110, "rsb",
1841 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00001842
1843// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001844// The assume-no-carry-in form uses the negation of the input since add/sub
1845// assume opposite meanings of the carry flag (i.e., carry == !borrow).
1846// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
1847// details.
1848// The AddedComplexity preferences the first variant over the others since
1849// it can be shrunk to a 16-bit wide encoding, while the others cannot.
Evan Chengfa2ea1a2009-08-04 01:41:15 +00001850let AddedComplexity = 1 in
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001851def : T2Pat<(add GPR:$src, imm0_255_neg:$imm),
1852 (t2SUBri GPR:$src, imm0_255_neg:$imm)>;
1853def : T2Pat<(add GPR:$src, t2_so_imm_neg:$imm),
1854 (t2SUBri GPR:$src, t2_so_imm_neg:$imm)>;
1855def : T2Pat<(add GPR:$src, imm0_4095_neg:$imm),
1856 (t2SUBri12 GPR:$src, imm0_4095_neg:$imm)>;
1857let AddedComplexity = 1 in
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001858def : T2Pat<(addc rGPR:$src, imm0_255_neg:$imm),
1859 (t2SUBSri rGPR:$src, imm0_255_neg:$imm)>;
1860def : T2Pat<(addc rGPR:$src, t2_so_imm_neg:$imm),
1861 (t2SUBSri rGPR:$src, t2_so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001862// The with-carry-in form matches bitwise not instead of the negation.
1863// Effectively, the inverse interpretation of the carry flag already accounts
1864// for part of the negation.
1865let AddedComplexity = 1 in
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001866def : T2Pat<(adde rGPR:$src, imm0_255_not:$imm),
1867 (t2SBCSri rGPR:$src, imm0_255_not:$imm)>;
1868def : T2Pat<(adde rGPR:$src, t2_so_imm_not:$imm),
1869 (t2SBCSri rGPR:$src, t2_so_imm_not:$imm)>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001870
Johnny Chen93042d12010-03-02 18:14:57 +00001871// Select Bytes -- for disassembly only
1872
1873def t2SEL : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b), NoItinerary, "sel",
1874 "\t$dst, $a, $b", []> {
1875 let Inst{31-27} = 0b11111;
1876 let Inst{26-24} = 0b010;
1877 let Inst{23} = 0b1;
1878 let Inst{22-20} = 0b010;
1879 let Inst{15-12} = 0b1111;
1880 let Inst{7} = 0b1;
1881 let Inst{6-4} = 0b000;
1882}
1883
Johnny Chenadc77332010-02-26 22:04:29 +00001884// A6.3.13, A6.3.14, A6.3.15 Parallel addition and subtraction (signed/unsigned)
1885// And Miscellaneous operations -- for disassembly only
Nate Begeman692433b2010-07-29 17:56:55 +00001886class T2I_pam<bits<3> op22_20, bits<4> op7_4, string opc,
1887 list<dag> pat = [/* For disassembly only; pattern left blank */]>
Owen Anderson46c478e2010-11-17 19:57:38 +00001888 : T2I<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), NoItinerary, opc,
1889 "\t$Rd, $Rn, $Rm", pat> {
Johnny Chenadc77332010-02-26 22:04:29 +00001890 let Inst{31-27} = 0b11111;
1891 let Inst{26-23} = 0b0101;
1892 let Inst{22-20} = op22_20;
1893 let Inst{15-12} = 0b1111;
1894 let Inst{7-4} = op7_4;
Jim Grosbach7a088642010-11-19 17:11:02 +00001895
Owen Anderson46c478e2010-11-17 19:57:38 +00001896 bits<4> Rd;
1897 bits<4> Rn;
1898 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001899
Owen Anderson46c478e2010-11-17 19:57:38 +00001900 let Inst{11-8} = Rd{3-0};
1901 let Inst{19-16} = Rn{3-0};
1902 let Inst{3-0} = Rm{3-0};
Johnny Chenadc77332010-02-26 22:04:29 +00001903}
1904
1905// Saturating add/subtract -- for disassembly only
1906
Nate Begeman692433b2010-07-29 17:56:55 +00001907def t2QADD : T2I_pam<0b000, 0b1000, "qadd",
Owen Anderson46c478e2010-11-17 19:57:38 +00001908 [(set rGPR:$Rd, (int_arm_qadd rGPR:$Rn, rGPR:$Rm))]>;
Johnny Chenadc77332010-02-26 22:04:29 +00001909def t2QADD16 : T2I_pam<0b001, 0b0001, "qadd16">;
1910def t2QADD8 : T2I_pam<0b000, 0b0001, "qadd8">;
1911def t2QASX : T2I_pam<0b010, 0b0001, "qasx">;
1912def t2QDADD : T2I_pam<0b000, 0b1001, "qdadd">;
1913def t2QDSUB : T2I_pam<0b000, 0b1011, "qdsub">;
1914def t2QSAX : T2I_pam<0b110, 0b0001, "qsax">;
Nate Begeman692433b2010-07-29 17:56:55 +00001915def t2QSUB : T2I_pam<0b000, 0b1010, "qsub",
Owen Anderson46c478e2010-11-17 19:57:38 +00001916 [(set rGPR:$Rd, (int_arm_qsub rGPR:$Rn, rGPR:$Rm))]>;
Johnny Chenadc77332010-02-26 22:04:29 +00001917def t2QSUB16 : T2I_pam<0b101, 0b0001, "qsub16">;
1918def t2QSUB8 : T2I_pam<0b100, 0b0001, "qsub8">;
1919def t2UQADD16 : T2I_pam<0b001, 0b0101, "uqadd16">;
1920def t2UQADD8 : T2I_pam<0b000, 0b0101, "uqadd8">;
1921def t2UQASX : T2I_pam<0b010, 0b0101, "uqasx">;
1922def t2UQSAX : T2I_pam<0b110, 0b0101, "uqsax">;
1923def t2UQSUB16 : T2I_pam<0b101, 0b0101, "uqsub16">;
1924def t2UQSUB8 : T2I_pam<0b100, 0b0101, "uqsub8">;
1925
1926// Signed/Unsigned add/subtract -- for disassembly only
1927
1928def t2SASX : T2I_pam<0b010, 0b0000, "sasx">;
1929def t2SADD16 : T2I_pam<0b001, 0b0000, "sadd16">;
1930def t2SADD8 : T2I_pam<0b000, 0b0000, "sadd8">;
1931def t2SSAX : T2I_pam<0b110, 0b0000, "ssax">;
1932def t2SSUB16 : T2I_pam<0b101, 0b0000, "ssub16">;
1933def t2SSUB8 : T2I_pam<0b100, 0b0000, "ssub8">;
1934def t2UASX : T2I_pam<0b010, 0b0100, "uasx">;
1935def t2UADD16 : T2I_pam<0b001, 0b0100, "uadd16">;
1936def t2UADD8 : T2I_pam<0b000, 0b0100, "uadd8">;
1937def t2USAX : T2I_pam<0b110, 0b0100, "usax">;
1938def t2USUB16 : T2I_pam<0b101, 0b0100, "usub16">;
1939def t2USUB8 : T2I_pam<0b100, 0b0100, "usub8">;
1940
1941// Signed/Unsigned halving add/subtract -- for disassembly only
1942
1943def t2SHASX : T2I_pam<0b010, 0b0010, "shasx">;
1944def t2SHADD16 : T2I_pam<0b001, 0b0010, "shadd16">;
1945def t2SHADD8 : T2I_pam<0b000, 0b0010, "shadd8">;
1946def t2SHSAX : T2I_pam<0b110, 0b0010, "shsax">;
1947def t2SHSUB16 : T2I_pam<0b101, 0b0010, "shsub16">;
1948def t2SHSUB8 : T2I_pam<0b100, 0b0010, "shsub8">;
1949def t2UHASX : T2I_pam<0b010, 0b0110, "uhasx">;
1950def t2UHADD16 : T2I_pam<0b001, 0b0110, "uhadd16">;
1951def t2UHADD8 : T2I_pam<0b000, 0b0110, "uhadd8">;
1952def t2UHSAX : T2I_pam<0b110, 0b0110, "uhsax">;
1953def t2UHSUB16 : T2I_pam<0b101, 0b0110, "uhsub16">;
1954def t2UHSUB8 : T2I_pam<0b100, 0b0110, "uhsub8">;
1955
Owen Anderson821752e2010-11-18 20:32:18 +00001956// Helper class for disassembly only
1957// A6.3.16 & A6.3.17
1958// T2Imac - Thumb2 multiply [accumulate, and absolute difference] instructions.
1959class T2ThreeReg_mac<bit long, bits<3> op22_20, bits<4> op7_4, dag oops,
1960 dag iops, InstrItinClass itin, string opc, string asm, list<dag> pattern>
1961 : T2ThreeReg<oops, iops, itin, opc, asm, pattern> {
1962 let Inst{31-27} = 0b11111;
1963 let Inst{26-24} = 0b011;
1964 let Inst{23} = long;
1965 let Inst{22-20} = op22_20;
1966 let Inst{7-4} = op7_4;
1967}
1968
1969class T2FourReg_mac<bit long, bits<3> op22_20, bits<4> op7_4, dag oops,
1970 dag iops, InstrItinClass itin, string opc, string asm, list<dag> pattern>
1971 : T2FourReg<oops, iops, itin, opc, asm, pattern> {
1972 let Inst{31-27} = 0b11111;
1973 let Inst{26-24} = 0b011;
1974 let Inst{23} = long;
1975 let Inst{22-20} = op22_20;
1976 let Inst{7-4} = op7_4;
1977}
1978
Johnny Chenadc77332010-02-26 22:04:29 +00001979// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
1980
Owen Anderson821752e2010-11-18 20:32:18 +00001981def t2USAD8 : T2ThreeReg_mac<0, 0b111, 0b0000, (outs rGPR:$Rd),
1982 (ins rGPR:$Rn, rGPR:$Rm),
1983 NoItinerary, "usad8", "\t$Rd, $Rn, $Rm", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00001984 let Inst{15-12} = 0b1111;
1985}
Owen Anderson821752e2010-11-18 20:32:18 +00001986def t2USADA8 : T2FourReg_mac<0, 0b111, 0b0000, (outs rGPR:$Rd),
Jim Grosbach7a088642010-11-19 17:11:02 +00001987 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), NoItinerary,
Owen Anderson821752e2010-11-18 20:32:18 +00001988 "usada8", "\t$Rd, $Rn, $Rm, $Ra", []>;
Johnny Chenadc77332010-02-26 22:04:29 +00001989
1990// Signed/Unsigned saturate -- for disassembly only
1991
Owen Anderson46c478e2010-11-17 19:57:38 +00001992class T2SatI<dag oops, dag iops, InstrItinClass itin,
1993 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +00001994 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson46c478e2010-11-17 19:57:38 +00001995 bits<4> Rd;
1996 bits<4> Rn;
1997 bits<5> sat_imm;
1998 bits<7> sh;
Jim Grosbach7a088642010-11-19 17:11:02 +00001999
Owen Anderson46c478e2010-11-17 19:57:38 +00002000 let Inst{11-8} = Rd{3-0};
2001 let Inst{19-16} = Rn{3-0};
2002 let Inst{4-0} = sat_imm{4-0};
2003 let Inst{21} = sh{6};
2004 let Inst{14-12} = sh{4-2};
2005 let Inst{7-6} = sh{1-0};
2006}
2007
2008def t2SSAT: T2I<(outs rGPR:$Rd), (ins i32imm:$sat_imm, rGPR:$Rn, shift_imm:$sh),
2009 NoItinerary, "ssat", "\t$Rd, $sat_imm, $Rn$sh",
Bob Wilson38aa2872010-08-13 21:48:10 +00002010 [/* For disassembly only; pattern left blank */]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002011 let Inst{31-27} = 0b11110;
2012 let Inst{25-22} = 0b1100;
2013 let Inst{20} = 0;
2014 let Inst{15} = 0;
Johnny Chenadc77332010-02-26 22:04:29 +00002015}
2016
Owen Anderson46c478e2010-11-17 19:57:38 +00002017def t2SSAT16: T2I<(outs rGPR:$Rd), (ins i32imm:$sat_imm, rGPR:$Rn), NoItinerary,
2018 "ssat16", "\t$Rd, $sat_imm, $Rn",
Johnny Chenadc77332010-02-26 22:04:29 +00002019 [/* For disassembly only; pattern left blank */]> {
2020 let Inst{31-27} = 0b11110;
2021 let Inst{25-22} = 0b1100;
2022 let Inst{20} = 0;
2023 let Inst{15} = 0;
2024 let Inst{21} = 1; // sh = '1'
2025 let Inst{14-12} = 0b000; // imm3 = '000'
2026 let Inst{7-6} = 0b00; // imm2 = '00'
2027}
2028
Bob Wilson22f5dc72010-08-16 18:27:34 +00002029def t2USAT: T2I<(outs rGPR:$dst), (ins i32imm:$bit_pos, rGPR:$a, shift_imm:$sh),
Bob Wilson38aa2872010-08-13 21:48:10 +00002030 NoItinerary, "usat", "\t$dst, $bit_pos, $a$sh",
2031 [/* For disassembly only; pattern left blank */]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002032 let Inst{31-27} = 0b11110;
2033 let Inst{25-22} = 0b1110;
2034 let Inst{20} = 0;
2035 let Inst{15} = 0;
Johnny Chenadc77332010-02-26 22:04:29 +00002036}
2037
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002038def t2USAT16: T2I<(outs rGPR:$dst), (ins i32imm:$bit_pos, rGPR:$a), NoItinerary,
Johnny Chenadc77332010-02-26 22:04:29 +00002039 "usat16", "\t$dst, $bit_pos, $a",
2040 [/* For disassembly only; pattern left blank */]> {
2041 let Inst{31-27} = 0b11110;
2042 let Inst{25-22} = 0b1110;
2043 let Inst{20} = 0;
2044 let Inst{15} = 0;
2045 let Inst{21} = 1; // sh = '1'
2046 let Inst{14-12} = 0b000; // imm3 = '000'
2047 let Inst{7-6} = 0b00; // imm2 = '00'
2048}
Anton Korobeynikov52237112009-06-17 18:13:58 +00002049
Bob Wilson38aa2872010-08-13 21:48:10 +00002050def : T2Pat<(int_arm_ssat GPR:$a, imm:$pos), (t2SSAT imm:$pos, GPR:$a, 0)>;
2051def : T2Pat<(int_arm_usat GPR:$a, imm:$pos), (t2USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002052
Evan Chengf49810c2009-06-23 17:48:47 +00002053//===----------------------------------------------------------------------===//
Evan Chenga67efd12009-06-23 19:39:13 +00002054// Shift and rotate Instructions.
2055//
2056
Johnny Chend68e1192009-12-15 17:24:14 +00002057defm t2LSL : T2I_sh_ir<0b00, "lsl", BinOpFrag<(shl node:$LHS, node:$RHS)>>;
2058defm t2LSR : T2I_sh_ir<0b01, "lsr", BinOpFrag<(srl node:$LHS, node:$RHS)>>;
2059defm t2ASR : T2I_sh_ir<0b10, "asr", BinOpFrag<(sra node:$LHS, node:$RHS)>>;
2060defm t2ROR : T2I_sh_ir<0b11, "ror", BinOpFrag<(rotr node:$LHS, node:$RHS)>>;
Evan Chenga67efd12009-06-23 19:39:13 +00002061
David Goodwinca01a8d2009-09-01 18:32:09 +00002062let Uses = [CPSR] in {
Owen Anderson46c478e2010-11-17 19:57:38 +00002063def t2RRX : T2sTwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
2064 "rrx", "\t$Rd, $Rm",
2065 [(set rGPR:$Rd, (ARMrrx rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002066 let Inst{31-27} = 0b11101;
2067 let Inst{26-25} = 0b01;
2068 let Inst{24-21} = 0b0010;
2069 let Inst{20} = ?; // The S bit.
2070 let Inst{19-16} = 0b1111; // Rn
2071 let Inst{14-12} = 0b000;
2072 let Inst{7-4} = 0b0011;
2073}
David Goodwinca01a8d2009-09-01 18:32:09 +00002074}
Evan Chenga67efd12009-06-23 19:39:13 +00002075
David Goodwin3583df72009-07-28 17:06:49 +00002076let Defs = [CPSR] in {
Owen Andersonbb6315d2010-11-15 19:58:36 +00002077def t2MOVsrl_flag : T2TwoRegShiftImm<
2078 (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
2079 "lsrs", ".w\t$Rd, $Rm, #1",
2080 [(set rGPR:$Rd, (ARMsrl_flag rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002081 let Inst{31-27} = 0b11101;
2082 let Inst{26-25} = 0b01;
2083 let Inst{24-21} = 0b0010;
2084 let Inst{20} = 1; // The S bit.
2085 let Inst{19-16} = 0b1111; // Rn
2086 let Inst{5-4} = 0b01; // Shift type.
2087 // Shift amount = Inst{14-12:7-6} = 1.
2088 let Inst{14-12} = 0b000;
2089 let Inst{7-6} = 0b01;
2090}
Owen Andersonbb6315d2010-11-15 19:58:36 +00002091def t2MOVsra_flag : T2TwoRegShiftImm<
2092 (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
2093 "asrs", ".w\t$Rd, $Rm, #1",
2094 [(set rGPR:$Rd, (ARMsra_flag rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002095 let Inst{31-27} = 0b11101;
2096 let Inst{26-25} = 0b01;
2097 let Inst{24-21} = 0b0010;
2098 let Inst{20} = 1; // The S bit.
2099 let Inst{19-16} = 0b1111; // Rn
2100 let Inst{5-4} = 0b10; // Shift type.
2101 // Shift amount = Inst{14-12:7-6} = 1.
2102 let Inst{14-12} = 0b000;
2103 let Inst{7-6} = 0b01;
2104}
David Goodwin3583df72009-07-28 17:06:49 +00002105}
2106
Evan Chenga67efd12009-06-23 19:39:13 +00002107//===----------------------------------------------------------------------===//
Evan Chengf49810c2009-06-23 17:48:47 +00002108// Bitwise Instructions.
2109//
Anton Korobeynikov52237112009-06-17 18:13:58 +00002110
Johnny Chend68e1192009-12-15 17:24:14 +00002111defm t2AND : T2I_bin_w_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002112 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Johnny Chend68e1192009-12-15 17:24:14 +00002113 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
2114defm t2ORR : T2I_bin_w_irs<0b0010, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002115 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Johnny Chend68e1192009-12-15 17:24:14 +00002116 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
2117defm t2EOR : T2I_bin_w_irs<0b0100, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002118 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Johnny Chend68e1192009-12-15 17:24:14 +00002119 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Evan Chengf49810c2009-06-23 17:48:47 +00002120
Johnny Chend68e1192009-12-15 17:24:14 +00002121defm t2BIC : T2I_bin_w_irs<0b0001, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002122 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Johnny Chend68e1192009-12-15 17:24:14 +00002123 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chengf49810c2009-06-23 17:48:47 +00002124
Owen Anderson2f7aed32010-11-17 22:16:31 +00002125class T2BitFI<dag oops, dag iops, InstrItinClass itin,
2126 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +00002127 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson2f7aed32010-11-17 22:16:31 +00002128 bits<4> Rd;
2129 bits<5> msb;
2130 bits<5> lsb;
Jim Grosbach7a088642010-11-19 17:11:02 +00002131
Owen Anderson2f7aed32010-11-17 22:16:31 +00002132 let Inst{11-8} = Rd{3-0};
2133 let Inst{4-0} = msb{4-0};
2134 let Inst{14-12} = lsb{4-2};
2135 let Inst{7-6} = lsb{1-0};
2136}
2137
2138class T2TwoRegBitFI<dag oops, dag iops, InstrItinClass itin,
2139 string opc, string asm, list<dag> pattern>
2140 : T2BitFI<oops, iops, itin, opc, asm, pattern> {
2141 bits<4> Rn;
Jim Grosbach7a088642010-11-19 17:11:02 +00002142
2143 let Inst{19-16} = Rn{3-0};
Owen Anderson2f7aed32010-11-17 22:16:31 +00002144}
2145
2146let Constraints = "$src = $Rd" in
2147def t2BFC : T2BitFI<(outs rGPR:$Rd), (ins rGPR:$src, bf_inv_mask_imm:$imm),
2148 IIC_iUNAsi, "bfc", "\t$Rd, $imm",
2149 [(set rGPR:$Rd, (and rGPR:$src, bf_inv_mask_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002150 let Inst{31-27} = 0b11110;
2151 let Inst{25} = 1;
2152 let Inst{24-20} = 0b10110;
2153 let Inst{19-16} = 0b1111; // Rn
2154 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002155
Owen Anderson2f7aed32010-11-17 22:16:31 +00002156 bits<10> imm;
2157 let msb{4-0} = imm{9-5};
2158 let lsb{4-0} = imm{4-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002159}
Evan Chengf49810c2009-06-23 17:48:47 +00002160
Owen Anderson2f7aed32010-11-17 22:16:31 +00002161def t2SBFX: T2TwoRegBitFI<
2162 (outs rGPR:$Rd), (ins rGPR:$Rn, imm0_31:$lsb, imm0_31_m1:$msb),
2163 IIC_iUNAsi, "sbfx", "\t$Rd, $Rn, $lsb, $msb", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002164 let Inst{31-27} = 0b11110;
2165 let Inst{25} = 1;
2166 let Inst{24-20} = 0b10100;
2167 let Inst{15} = 0;
2168}
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002169
Owen Anderson2f7aed32010-11-17 22:16:31 +00002170def t2UBFX: T2TwoRegBitFI<
2171 (outs rGPR:$Rd), (ins rGPR:$Rn, imm0_31:$lsb, imm0_31_m1:$msb),
2172 IIC_iUNAsi, "ubfx", "\t$Rd, $Rn, $lsb, $msb", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002173 let Inst{31-27} = 0b11110;
2174 let Inst{25} = 1;
2175 let Inst{24-20} = 0b11100;
2176 let Inst{15} = 0;
2177}
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002178
Johnny Chen9474d552010-02-02 19:31:58 +00002179// A8.6.18 BFI - Bitfield insert (Encoding T1)
Owen Anderson2f7aed32010-11-17 22:16:31 +00002180let Constraints = "$src = $Rd" in
2181def t2BFI : T2TwoRegBitFI<(outs rGPR:$Rd),
2182 (ins rGPR:$src, rGPR:$Rn, bf_inv_mask_imm:$imm),
2183 IIC_iBITi, "bfi", "\t$Rd, $Rn, $imm",
2184 [(set rGPR:$Rd, (ARMbfi rGPR:$src, rGPR:$Rn,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00002185 bf_inv_mask_imm:$imm))]> {
Johnny Chen9474d552010-02-02 19:31:58 +00002186 let Inst{31-27} = 0b11110;
2187 let Inst{25} = 1;
2188 let Inst{24-20} = 0b10110;
2189 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002190
Owen Anderson2f7aed32010-11-17 22:16:31 +00002191 bits<10> imm;
2192 let msb{4-0} = imm{9-5};
2193 let lsb{4-0} = imm{4-0};
Johnny Chen9474d552010-02-02 19:31:58 +00002194}
Evan Chengf49810c2009-06-23 17:48:47 +00002195
Evan Cheng7e1bf302010-09-29 00:27:46 +00002196defm t2ORN : T2I_bin_irs<0b0011, "orn",
2197 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
2198 BinOpFrag<(or node:$LHS, (not node:$RHS))>, 0, "">;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002199
2200// Prefer over of t2EORri ra, rb, -1 because mvn has 16-bit version
2201let AddedComplexity = 1 in
Evan Cheng5d42c562010-09-29 00:49:25 +00002202defm t2MVN : T2I_un_irs <0b0011, "mvn",
Evan Cheng3881cb72010-09-29 22:42:35 +00002203 IIC_iMVNi, IIC_iMVNr, IIC_iMVNsi,
Evan Cheng5d42c562010-09-29 00:49:25 +00002204 UnOpFrag<(not node:$Src)>, 1, 1>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002205
2206
Jim Grosbachf084a5e2010-07-20 16:07:04 +00002207let AddedComplexity = 1 in
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002208def : T2Pat<(and rGPR:$src, t2_so_imm_not:$imm),
2209 (t2BICri rGPR:$src, t2_so_imm_not:$imm)>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002210
Evan Cheng25f7cfc2009-08-01 06:13:52 +00002211// FIXME: Disable this pattern on Darwin to workaround an assembler bug.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002212def : T2Pat<(or rGPR:$src, t2_so_imm_not:$imm),
2213 (t2ORNri rGPR:$src, t2_so_imm_not:$imm)>,
Evan Chengea253b92009-08-12 01:56:42 +00002214 Requires<[IsThumb2]>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002215
2216def : T2Pat<(t2_so_imm_not:$src),
2217 (t2MVNi t2_so_imm_not:$src)>;
2218
Evan Chengf49810c2009-06-23 17:48:47 +00002219//===----------------------------------------------------------------------===//
2220// Multiply Instructions.
2221//
Evan Cheng8de898a2009-06-26 00:19:44 +00002222let isCommutable = 1 in
Owen Anderson35141a92010-11-18 01:08:42 +00002223def t2MUL: T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
2224 "mul", "\t$Rd, $Rn, $Rm",
2225 [(set rGPR:$Rd, (mul rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002226 let Inst{31-27} = 0b11111;
2227 let Inst{26-23} = 0b0110;
2228 let Inst{22-20} = 0b000;
2229 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2230 let Inst{7-4} = 0b0000; // Multiply
2231}
Evan Chengf49810c2009-06-23 17:48:47 +00002232
Owen Anderson35141a92010-11-18 01:08:42 +00002233def t2MLA: T2FourReg<
2234 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2235 "mla", "\t$Rd, $Rn, $Rm, $Ra",
2236 [(set rGPR:$Rd, (add (mul rGPR:$Rn, rGPR:$Rm), rGPR:$Ra))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002237 let Inst{31-27} = 0b11111;
2238 let Inst{26-23} = 0b0110;
2239 let Inst{22-20} = 0b000;
Johnny Chend68e1192009-12-15 17:24:14 +00002240 let Inst{7-4} = 0b0000; // Multiply
2241}
Evan Chengf49810c2009-06-23 17:48:47 +00002242
Owen Anderson35141a92010-11-18 01:08:42 +00002243def t2MLS: T2FourReg<
2244 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2245 "mls", "\t$Rd, $Rn, $Rm, $Ra",
2246 [(set rGPR:$Rd, (sub rGPR:$Ra, (mul rGPR:$Rn, rGPR:$Rm)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002247 let Inst{31-27} = 0b11111;
2248 let Inst{26-23} = 0b0110;
2249 let Inst{22-20} = 0b000;
Johnny Chend68e1192009-12-15 17:24:14 +00002250 let Inst{7-4} = 0b0001; // Multiply and Subtract
2251}
Evan Chengf49810c2009-06-23 17:48:47 +00002252
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002253// Extra precision multiplies with low / high results
2254let neverHasSideEffects = 1 in {
2255let isCommutable = 1 in {
Owen Anderson35141a92010-11-18 01:08:42 +00002256def t2SMULL : T2FourReg<
2257 (outs rGPR:$Rd, rGPR:$Ra),
2258 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL64,
2259 "smull", "\t$Rd, $Ra, $Rn, $Rm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002260 let Inst{31-27} = 0b11111;
2261 let Inst{26-23} = 0b0111;
2262 let Inst{22-20} = 0b000;
2263 let Inst{7-4} = 0b0000;
2264}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002265
Owen Anderson35141a92010-11-18 01:08:42 +00002266def t2UMULL : T2FourReg<
2267 (outs rGPR:$Rd, rGPR:$Ra),
2268 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL64,
2269 "umull", "\t$Rd, $Ra, $Rn, $Rm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002270 let Inst{31-27} = 0b11111;
2271 let Inst{26-23} = 0b0111;
2272 let Inst{22-20} = 0b010;
2273 let Inst{7-4} = 0b0000;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002274}
Johnny Chend68e1192009-12-15 17:24:14 +00002275} // isCommutable
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002276
2277// Multiply + accumulate
Owen Anderson821752e2010-11-18 20:32:18 +00002278def t2SMLAL : T2FourReg<(outs rGPR:$Ra, rGPR:$Rd),
Owen Anderson35141a92010-11-18 01:08:42 +00002279 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Owen Anderson821752e2010-11-18 20:32:18 +00002280 "smlal", "\t$Ra, $Rd, $Rn, $Rm", []>{
Johnny Chend68e1192009-12-15 17:24:14 +00002281 let Inst{31-27} = 0b11111;
2282 let Inst{26-23} = 0b0111;
2283 let Inst{22-20} = 0b100;
2284 let Inst{7-4} = 0b0000;
2285}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002286
Owen Anderson821752e2010-11-18 20:32:18 +00002287def t2UMLAL : T2FourReg<(outs rGPR:$Ra, rGPR:$Rd),
Owen Anderson35141a92010-11-18 01:08:42 +00002288 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Owen Anderson821752e2010-11-18 20:32:18 +00002289 "umlal", "\t$Ra, $Rd, $Rn, $Rm", []>{
Johnny Chend68e1192009-12-15 17:24:14 +00002290 let Inst{31-27} = 0b11111;
2291 let Inst{26-23} = 0b0111;
2292 let Inst{22-20} = 0b110;
2293 let Inst{7-4} = 0b0000;
2294}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002295
Owen Anderson821752e2010-11-18 20:32:18 +00002296def t2UMAAL : T2FourReg<(outs rGPR:$Ra, rGPR:$Rd),
Owen Anderson35141a92010-11-18 01:08:42 +00002297 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Owen Anderson821752e2010-11-18 20:32:18 +00002298 "umaal", "\t$Ra, $Rd, $Rn, $Rm", []>{
Johnny Chend68e1192009-12-15 17:24:14 +00002299 let Inst{31-27} = 0b11111;
2300 let Inst{26-23} = 0b0111;
2301 let Inst{22-20} = 0b110;
2302 let Inst{7-4} = 0b0110;
2303}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002304} // neverHasSideEffects
2305
Johnny Chen93042d12010-03-02 18:14:57 +00002306// Rounding variants of the below included for disassembly only
2307
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002308// Most significant word multiply
Owen Anderson821752e2010-11-18 20:32:18 +00002309def t2SMMUL : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
2310 "smmul", "\t$Rd, $Rn, $Rm",
2311 [(set rGPR:$Rd, (mulhs rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002312 let Inst{31-27} = 0b11111;
2313 let Inst{26-23} = 0b0110;
2314 let Inst{22-20} = 0b101;
2315 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2316 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2317}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002318
Owen Anderson821752e2010-11-18 20:32:18 +00002319def t2SMMULR : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
2320 "smmulr", "\t$Rd, $Rn, $Rm", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00002321 let Inst{31-27} = 0b11111;
2322 let Inst{26-23} = 0b0110;
2323 let Inst{22-20} = 0b101;
2324 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2325 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2326}
2327
Owen Anderson821752e2010-11-18 20:32:18 +00002328def t2SMMLA : T2FourReg<
2329 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2330 "smmla", "\t$Rd, $Rn, $Rm, $Ra",
2331 [(set rGPR:$Rd, (add (mulhs rGPR:$Rm, rGPR:$Rn), rGPR:$Ra))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002332 let Inst{31-27} = 0b11111;
2333 let Inst{26-23} = 0b0110;
2334 let Inst{22-20} = 0b101;
Johnny Chend68e1192009-12-15 17:24:14 +00002335 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2336}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002337
Owen Anderson821752e2010-11-18 20:32:18 +00002338def t2SMMLAR: T2FourReg<
2339 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2340 "smmlar", "\t$Rd, $Rn, $Rm, $Ra", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00002341 let Inst{31-27} = 0b11111;
2342 let Inst{26-23} = 0b0110;
2343 let Inst{22-20} = 0b101;
Johnny Chen93042d12010-03-02 18:14:57 +00002344 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2345}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002346
Owen Anderson821752e2010-11-18 20:32:18 +00002347def t2SMMLS: T2FourReg<
2348 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2349 "smmls", "\t$Rd, $Rn, $Rm, $Ra",
2350 [(set rGPR:$Rd, (sub rGPR:$Ra, (mulhs rGPR:$Rn, rGPR:$Rm)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002351 let Inst{31-27} = 0b11111;
2352 let Inst{26-23} = 0b0110;
2353 let Inst{22-20} = 0b110;
Johnny Chend68e1192009-12-15 17:24:14 +00002354 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2355}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002356
Owen Anderson821752e2010-11-18 20:32:18 +00002357def t2SMMLSR:T2FourReg<
2358 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2359 "smmlsr", "\t$Rd, $Rn, $Rm, $Ra", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00002360 let Inst{31-27} = 0b11111;
2361 let Inst{26-23} = 0b0110;
2362 let Inst{22-20} = 0b110;
Johnny Chen93042d12010-03-02 18:14:57 +00002363 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2364}
2365
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002366multiclass T2I_smul<string opc, PatFrag opnode> {
Owen Anderson821752e2010-11-18 20:32:18 +00002367 def BB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2368 !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2369 [(set rGPR:$Rd, (opnode (sext_inreg rGPR:$Rn, i16),
2370 (sext_inreg rGPR:$Rm, i16)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002371 let Inst{31-27} = 0b11111;
2372 let Inst{26-23} = 0b0110;
2373 let Inst{22-20} = 0b001;
2374 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2375 let Inst{7-6} = 0b00;
2376 let Inst{5-4} = 0b00;
2377 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002378
Owen Anderson821752e2010-11-18 20:32:18 +00002379 def BT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2380 !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2381 [(set rGPR:$Rd, (opnode (sext_inreg rGPR:$Rn, i16),
2382 (sra rGPR:$Rm, (i32 16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002383 let Inst{31-27} = 0b11111;
2384 let Inst{26-23} = 0b0110;
2385 let Inst{22-20} = 0b001;
2386 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2387 let Inst{7-6} = 0b00;
2388 let Inst{5-4} = 0b01;
2389 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002390
Owen Anderson821752e2010-11-18 20:32:18 +00002391 def TB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2392 !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2393 [(set rGPR:$Rd, (opnode (sra rGPR:$Rn, (i32 16)),
2394 (sext_inreg rGPR:$Rm, i16)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002395 let Inst{31-27} = 0b11111;
2396 let Inst{26-23} = 0b0110;
2397 let Inst{22-20} = 0b001;
2398 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2399 let Inst{7-6} = 0b00;
2400 let Inst{5-4} = 0b10;
2401 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002402
Owen Anderson821752e2010-11-18 20:32:18 +00002403 def TT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2404 !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2405 [(set rGPR:$Rd, (opnode (sra rGPR:$Rn, (i32 16)),
2406 (sra rGPR:$Rm, (i32 16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002407 let Inst{31-27} = 0b11111;
2408 let Inst{26-23} = 0b0110;
2409 let Inst{22-20} = 0b001;
2410 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2411 let Inst{7-6} = 0b00;
2412 let Inst{5-4} = 0b11;
2413 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002414
Owen Anderson821752e2010-11-18 20:32:18 +00002415 def WB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2416 !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2417 [(set rGPR:$Rd, (sra (opnode rGPR:$Rn,
2418 (sext_inreg rGPR:$Rm, i16)), (i32 16)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002419 let Inst{31-27} = 0b11111;
2420 let Inst{26-23} = 0b0110;
2421 let Inst{22-20} = 0b011;
2422 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2423 let Inst{7-6} = 0b00;
2424 let Inst{5-4} = 0b00;
2425 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002426
Owen Anderson821752e2010-11-18 20:32:18 +00002427 def WT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2428 !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2429 [(set rGPR:$Rd, (sra (opnode rGPR:$Rn,
2430 (sra rGPR:$Rm, (i32 16))), (i32 16)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002431 let Inst{31-27} = 0b11111;
2432 let Inst{26-23} = 0b0110;
2433 let Inst{22-20} = 0b011;
2434 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2435 let Inst{7-6} = 0b00;
2436 let Inst{5-4} = 0b01;
2437 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002438}
2439
2440
2441multiclass T2I_smla<string opc, PatFrag opnode> {
Owen Anderson821752e2010-11-18 20:32:18 +00002442 def BB : T2FourReg<
2443 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2444 !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2445 [(set rGPR:$Rd, (add rGPR:$Ra,
2446 (opnode (sext_inreg rGPR:$Rn, i16),
2447 (sext_inreg rGPR:$Rm, i16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002448 let Inst{31-27} = 0b11111;
2449 let Inst{26-23} = 0b0110;
2450 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002451 let Inst{7-6} = 0b00;
2452 let Inst{5-4} = 0b00;
2453 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002454
Owen Anderson821752e2010-11-18 20:32:18 +00002455 def BT : T2FourReg<
2456 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2457 !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2458 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sext_inreg rGPR:$Rn, i16),
2459 (sra rGPR:$Rm, (i32 16)))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002460 let Inst{31-27} = 0b11111;
2461 let Inst{26-23} = 0b0110;
2462 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002463 let Inst{7-6} = 0b00;
2464 let Inst{5-4} = 0b01;
2465 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002466
Owen Anderson821752e2010-11-18 20:32:18 +00002467 def TB : T2FourReg<
2468 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2469 !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2470 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sra rGPR:$Rn, (i32 16)),
2471 (sext_inreg rGPR:$Rm, i16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002472 let Inst{31-27} = 0b11111;
2473 let Inst{26-23} = 0b0110;
2474 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002475 let Inst{7-6} = 0b00;
2476 let Inst{5-4} = 0b10;
2477 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002478
Owen Anderson821752e2010-11-18 20:32:18 +00002479 def TT : T2FourReg<
2480 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2481 !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2482 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sra rGPR:$Rn, (i32 16)),
2483 (sra rGPR:$Rm, (i32 16)))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002484 let Inst{31-27} = 0b11111;
2485 let Inst{26-23} = 0b0110;
2486 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002487 let Inst{7-6} = 0b00;
2488 let Inst{5-4} = 0b11;
2489 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002490
Owen Anderson821752e2010-11-18 20:32:18 +00002491 def WB : T2FourReg<
2492 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2493 !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2494 [(set rGPR:$Rd, (add rGPR:$Ra, (sra (opnode rGPR:$Rn,
2495 (sext_inreg rGPR:$Rm, i16)), (i32 16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002496 let Inst{31-27} = 0b11111;
2497 let Inst{26-23} = 0b0110;
2498 let Inst{22-20} = 0b011;
Johnny Chend68e1192009-12-15 17:24:14 +00002499 let Inst{7-6} = 0b00;
2500 let Inst{5-4} = 0b00;
2501 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002502
Owen Anderson821752e2010-11-18 20:32:18 +00002503 def WT : T2FourReg<
2504 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2505 !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2506 [(set rGPR:$Rd, (add rGPR:$Ra, (sra (opnode rGPR:$Rn,
2507 (sra rGPR:$Rm, (i32 16))), (i32 16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002508 let Inst{31-27} = 0b11111;
2509 let Inst{26-23} = 0b0110;
2510 let Inst{22-20} = 0b011;
Johnny Chend68e1192009-12-15 17:24:14 +00002511 let Inst{7-6} = 0b00;
2512 let Inst{5-4} = 0b01;
2513 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002514}
2515
2516defm t2SMUL : T2I_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2517defm t2SMLA : T2I_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2518
Johnny Chenadc77332010-02-26 22:04:29 +00002519// Halfword multiple accumulate long: SMLAL<x><y> -- for disassembly only
Owen Anderson821752e2010-11-18 20:32:18 +00002520def t2SMLALBB : T2FourReg_mac<1, 0b100, 0b1000, (outs rGPR:$Ra,rGPR:$Rd),
2521 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlalbb", "\t$Ra, $Rd, $Rn, $Rm",
Johnny Chenadc77332010-02-26 22:04:29 +00002522 [/* For disassembly only; pattern left blank */]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002523def t2SMLALBT : T2FourReg_mac<1, 0b100, 0b1001, (outs rGPR:$Ra,rGPR:$Rd),
2524 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlalbt", "\t$Ra, $Rd, $Rn, $Rm",
Johnny Chenadc77332010-02-26 22:04:29 +00002525 [/* For disassembly only; pattern left blank */]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002526def t2SMLALTB : T2FourReg_mac<1, 0b100, 0b1010, (outs rGPR:$Ra,rGPR:$Rd),
2527 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlaltb", "\t$Ra, $Rd, $Rn, $Rm",
Johnny Chenadc77332010-02-26 22:04:29 +00002528 [/* For disassembly only; pattern left blank */]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002529def t2SMLALTT : T2FourReg_mac<1, 0b100, 0b1011, (outs rGPR:$Ra,rGPR:$Rd),
2530 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlaltt", "\t$Ra, $Rd, $Rn, $Rm",
Johnny Chenadc77332010-02-26 22:04:29 +00002531 [/* For disassembly only; pattern left blank */]>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002532
Johnny Chenadc77332010-02-26 22:04:29 +00002533// Dual halfword multiple: SMUAD, SMUSD, SMLAD, SMLSD, SMLALD, SMLSLD
2534// These are for disassembly only.
Jim Grosbach7a088642010-11-19 17:11:02 +00002535
Owen Anderson821752e2010-11-18 20:32:18 +00002536def t2SMUAD: T2ThreeReg_mac<
2537 0, 0b010, 0b0000, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
2538 IIC_iMAC32, "smuad", "\t$Rd, $Rn, $Rm", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00002539 let Inst{15-12} = 0b1111;
2540}
Owen Anderson821752e2010-11-18 20:32:18 +00002541def t2SMUADX:T2ThreeReg_mac<
2542 0, 0b010, 0b0001, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
2543 IIC_iMAC32, "smuadx", "\t$Rd, $Rn, $Rm", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00002544 let Inst{15-12} = 0b1111;
2545}
Owen Anderson821752e2010-11-18 20:32:18 +00002546def t2SMUSD: T2ThreeReg_mac<
2547 0, 0b100, 0b0000, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
2548 IIC_iMAC32, "smusd", "\t$Rd, $Rn, $Rm", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00002549 let Inst{15-12} = 0b1111;
2550}
Owen Anderson821752e2010-11-18 20:32:18 +00002551def t2SMUSDX:T2ThreeReg_mac<
2552 0, 0b100, 0b0001, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
2553 IIC_iMAC32, "smusdx", "\t$Rd, $Rn, $Rm", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00002554 let Inst{15-12} = 0b1111;
2555}
Owen Anderson821752e2010-11-18 20:32:18 +00002556def t2SMLAD : T2ThreeReg_mac<
2557 0, 0b010, 0b0000, (outs rGPR:$Rd),
2558 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlad",
2559 "\t$Rd, $Rn, $Rm, $Ra", []>;
2560def t2SMLADX : T2FourReg_mac<
2561 0, 0b010, 0b0001, (outs rGPR:$Rd),
2562 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smladx",
2563 "\t$Rd, $Rn, $Rm, $Ra", []>;
2564def t2SMLSD : T2FourReg_mac<0, 0b100, 0b0000, (outs rGPR:$Rd),
2565 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlsd",
2566 "\t$Rd, $Rn, $Rm, $Ra", []>;
2567def t2SMLSDX : T2FourReg_mac<0, 0b100, 0b0001, (outs rGPR:$Rd),
2568 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlsdx",
2569 "\t$Rd, $Rn, $Rm, $Ra", []>;
2570def t2SMLALD : T2FourReg_mac<1, 0b100, 0b1100, (outs rGPR:$Ra,rGPR:$Rd),
2571 (ins rGPR:$Rm, rGPR:$Rn), IIC_iMAC64, "smlald",
2572 "\t$Ra, $Rd, $Rm, $Rn", []>;
2573def t2SMLALDX : T2FourReg_mac<1, 0b100, 0b1101, (outs rGPR:$Ra,rGPR:$Rd),
2574 (ins rGPR:$Rm,rGPR:$Rn), IIC_iMAC64, "smlaldx",
2575 "\t$Ra, $Rd, $Rm, $Rn", []>;
2576def t2SMLSLD : T2FourReg_mac<1, 0b101, 0b1100, (outs rGPR:$Ra,rGPR:$Rd),
2577 (ins rGPR:$Rm,rGPR:$Rn), IIC_iMAC64, "smlsld",
2578 "\t$Ra, $Rd, $Rm, $Rn", []>;
2579def t2SMLSLDX : T2FourReg_mac<1, 0b101, 0b1101, (outs rGPR:$Ra,rGPR:$Rd),
2580 (ins rGPR:$Rm,rGPR:$Rn), IIC_iMAC64, "smlsldx",
2581 "\t$Ra, $Rd, $Rm, $Rn", []>;
Evan Chengf49810c2009-06-23 17:48:47 +00002582
2583//===----------------------------------------------------------------------===//
2584// Misc. Arithmetic Instructions.
2585//
2586
Jim Grosbach80dc1162010-02-16 21:23:02 +00002587class T2I_misc<bits<2> op1, bits<2> op2, dag oops, dag iops,
2588 InstrItinClass itin, string opc, string asm, list<dag> pattern>
Owen Anderson612fb5b2010-11-18 21:15:19 +00002589 : T2ThreeReg<oops, iops, itin, opc, asm, pattern> {
Johnny Chend68e1192009-12-15 17:24:14 +00002590 let Inst{31-27} = 0b11111;
2591 let Inst{26-22} = 0b01010;
2592 let Inst{21-20} = op1;
2593 let Inst{15-12} = 0b1111;
2594 let Inst{7-6} = 0b10;
2595 let Inst{5-4} = op2;
Owen Anderson612fb5b2010-11-18 21:15:19 +00002596 let Rn{3-0} = Rm{3-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002597}
Evan Chengf49810c2009-06-23 17:48:47 +00002598
Owen Anderson612fb5b2010-11-18 21:15:19 +00002599def t2CLZ : T2I_misc<0b11, 0b00, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2600 "clz", "\t$Rd, $Rm", [(set rGPR:$Rd, (ctlz rGPR:$Rm))]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002601
Owen Anderson612fb5b2010-11-18 21:15:19 +00002602def t2RBIT : T2I_misc<0b01, 0b10, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2603 "rbit", "\t$Rd, $Rm",
2604 [(set rGPR:$Rd, (ARMrbit rGPR:$Rm))]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00002605
Owen Anderson612fb5b2010-11-18 21:15:19 +00002606def t2REV : T2I_misc<0b01, 0b00, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2607 "rev", ".w\t$Rd, $Rm", [(set rGPR:$Rd, (bswap rGPR:$Rm))]>;
Johnny Chend68e1192009-12-15 17:24:14 +00002608
Owen Anderson612fb5b2010-11-18 21:15:19 +00002609def t2REV16 : T2I_misc<0b01, 0b01, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2610 "rev16", ".w\t$Rd, $Rm",
2611 [(set rGPR:$Rd,
2612 (or (and (srl rGPR:$Rm, (i32 8)), 0xFF),
2613 (or (and (shl rGPR:$Rm, (i32 8)), 0xFF00),
2614 (or (and (srl rGPR:$Rm, (i32 8)), 0xFF0000),
2615 (and (shl rGPR:$Rm, (i32 8)), 0xFF000000)))))]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002616
Owen Anderson612fb5b2010-11-18 21:15:19 +00002617def t2REVSH : T2I_misc<0b01, 0b11, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2618 "revsh", ".w\t$Rd, $Rm",
2619 [(set rGPR:$Rd,
Evan Chengf49810c2009-06-23 17:48:47 +00002620 (sext_inreg
Owen Anderson612fb5b2010-11-18 21:15:19 +00002621 (or (srl (and rGPR:$Rm, 0xFF00), (i32 8)),
2622 (shl rGPR:$Rm, (i32 8))), i16))]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002623
Owen Anderson612fb5b2010-11-18 21:15:19 +00002624def t2PKHBT : T2ThreeReg<
2625 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, shift_imm:$sh),
2626 IIC_iBITsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
2627 [(set rGPR:$Rd, (or (and rGPR:$Rn, 0xFFFF),
2628 (and (shl rGPR:$Rm, lsl_amt:$sh),
Jim Grosbachb1dc3932010-05-05 20:44:35 +00002629 0xFFFF0000)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002630 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002631 let Inst{31-27} = 0b11101;
2632 let Inst{26-25} = 0b01;
2633 let Inst{24-20} = 0b01100;
2634 let Inst{5} = 0; // BT form
2635 let Inst{4} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002636
Owen Anderson71c11822010-11-18 23:29:56 +00002637 bits<8> sh;
2638 let Inst{14-12} = sh{7-5};
2639 let Inst{7-6} = sh{4-3};
Johnny Chend68e1192009-12-15 17:24:14 +00002640}
Evan Cheng40289b02009-07-07 05:35:52 +00002641
2642// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002643def : T2Pat<(or (and rGPR:$src1, 0xFFFF), (and rGPR:$src2, 0xFFFF0000)),
2644 (t2PKHBT rGPR:$src1, rGPR:$src2, 0)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002645 Requires<[HasT2ExtractPack, IsThumb2]>;
Bob Wilsonf955f292010-08-17 17:23:19 +00002646def : T2Pat<(or (and rGPR:$src1, 0xFFFF), (shl rGPR:$src2, imm16_31:$sh)),
2647 (t2PKHBT rGPR:$src1, rGPR:$src2, (lsl_shift_imm imm16_31:$sh))>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002648 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Cheng40289b02009-07-07 05:35:52 +00002649
Bob Wilsondc66eda2010-08-16 22:26:55 +00002650// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
2651// will match the pattern below.
Owen Anderson612fb5b2010-11-18 21:15:19 +00002652def t2PKHTB : T2ThreeReg<
2653 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, shift_imm:$sh),
2654 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
2655 [(set rGPR:$Rd, (or (and rGPR:$Rn, 0xFFFF0000),
2656 (and (sra rGPR:$Rm, asr_amt:$sh),
Bob Wilsonf955f292010-08-17 17:23:19 +00002657 0xFFFF)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002658 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002659 let Inst{31-27} = 0b11101;
2660 let Inst{26-25} = 0b01;
2661 let Inst{24-20} = 0b01100;
2662 let Inst{5} = 1; // TB form
2663 let Inst{4} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002664
Owen Anderson71c11822010-11-18 23:29:56 +00002665 bits<8> sh;
2666 let Inst{14-12} = sh{7-5};
2667 let Inst{7-6} = sh{4-3};
Johnny Chend68e1192009-12-15 17:24:14 +00002668}
Evan Cheng40289b02009-07-07 05:35:52 +00002669
2670// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2671// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00002672def : T2Pat<(or (and rGPR:$src1, 0xFFFF0000), (srl rGPR:$src2, imm16_31:$sh)),
Bob Wilsonf955f292010-08-17 17:23:19 +00002673 (t2PKHTB rGPR:$src1, rGPR:$src2, (asr_shift_imm imm16_31:$sh))>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002674 Requires<[HasT2ExtractPack, IsThumb2]>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002675def : T2Pat<(or (and rGPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002676 (and (srl rGPR:$src2, imm1_15:$sh), 0xFFFF)),
2677 (t2PKHTB rGPR:$src1, rGPR:$src2, (asr_shift_imm imm1_15:$sh))>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002678 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002679
2680//===----------------------------------------------------------------------===//
2681// Comparison Instructions...
2682//
Johnny Chend68e1192009-12-15 17:24:14 +00002683defm t2CMP : T2I_cmp_irs<0b1101, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002684 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsi,
Johnny Chend68e1192009-12-15 17:24:14 +00002685 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
2686defm t2CMPz : T2I_cmp_irs<0b1101, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002687 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsi,
Johnny Chend68e1192009-12-15 17:24:14 +00002688 BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00002689
Dan Gohman4b7dff92010-08-26 15:50:25 +00002690//FIXME: Disable CMN, as CCodes are backwards from compare expectations
2691// Compare-to-zero still works out, just not the relationals
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002692//defm t2CMN : T2I_cmp_irs<0b1000, "cmn",
2693// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Dan Gohman4b7dff92010-08-26 15:50:25 +00002694defm t2CMNz : T2I_cmp_irs<0b1000, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00002695 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsi,
Dan Gohman4b7dff92010-08-26 15:50:25 +00002696 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
2697
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002698//def : T2Pat<(ARMcmp GPR:$src, t2_so_imm_neg:$imm),
2699// (t2CMNri GPR:$src, t2_so_imm_neg:$imm)>;
Dan Gohman4b7dff92010-08-26 15:50:25 +00002700
2701def : T2Pat<(ARMcmpZ GPR:$src, t2_so_imm_neg:$imm),
2702 (t2CMNzri GPR:$src, t2_so_imm_neg:$imm)>;
Evan Chengf49810c2009-06-23 17:48:47 +00002703
Johnny Chend68e1192009-12-15 17:24:14 +00002704defm t2TST : T2I_cmp_irs<0b0000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00002705 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsi,
Evan Chengc4af4632010-11-17 20:13:28 +00002706 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>>;
Johnny Chend68e1192009-12-15 17:24:14 +00002707defm t2TEQ : T2I_cmp_irs<0b0100, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00002708 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsi,
Evan Chengc4af4632010-11-17 20:13:28 +00002709 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00002710
Evan Chenge253c952009-07-07 20:39:03 +00002711// Conditional moves
2712// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002713// a two-value operand where a dag node expects two operands. :(
Evan Cheng63f35442010-11-13 02:25:14 +00002714let neverHasSideEffects = 1 in {
Owen Anderson8ee97792010-11-18 21:46:31 +00002715def t2MOVCCr : T2TwoReg<
2716 (outs rGPR:$Rd), (ins rGPR:$false, rGPR:$Rm), IIC_iCMOVr,
2717 "mov", ".w\t$Rd, $Rm",
2718 [/*(set rGPR:$Rd, (ARMcmov rGPR:$false, rGPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
2719 RegConstraint<"$false = $Rd"> {
Johnny Chend68e1192009-12-15 17:24:14 +00002720 let Inst{31-27} = 0b11101;
2721 let Inst{26-25} = 0b01;
2722 let Inst{24-21} = 0b0010;
2723 let Inst{20} = 0; // The S bit.
2724 let Inst{19-16} = 0b1111; // Rn
2725 let Inst{14-12} = 0b000;
2726 let Inst{7-4} = 0b0000;
2727}
Evan Chenge253c952009-07-07 20:39:03 +00002728
Evan Chengc4af4632010-11-17 20:13:28 +00002729let isMoveImm = 1 in
Owen Anderson8ee97792010-11-18 21:46:31 +00002730def t2MOVCCi : T2OneRegImm<(outs rGPR:$Rd), (ins rGPR:$false, t2_so_imm:$imm),
2731 IIC_iCMOVi, "mov", ".w\t$Rd, $imm",
2732[/*(set rGPR:$Rd,(ARMcmov rGPR:$false,t2_so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
2733 RegConstraint<"$false = $Rd"> {
Johnny Chend68e1192009-12-15 17:24:14 +00002734 let Inst{31-27} = 0b11110;
2735 let Inst{25} = 0;
2736 let Inst{24-21} = 0b0010;
2737 let Inst{20} = 0; // The S bit.
2738 let Inst{19-16} = 0b1111; // Rn
2739 let Inst{15} = 0;
2740}
Evan Chengf49810c2009-06-23 17:48:47 +00002741
Evan Chengc4af4632010-11-17 20:13:28 +00002742let isMoveImm = 1 in
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002743def t2MOVCCi16 : T2I<(outs rGPR:$Rd), (ins rGPR:$false, i32imm:$imm),
Evan Cheng875a6ac2010-11-12 22:42:47 +00002744 IIC_iCMOVi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002745 "movw", "\t$Rd, $imm", []>,
2746 RegConstraint<"$false = $Rd"> {
Jim Grosbacha4257162010-10-07 00:53:56 +00002747 let Inst{31-27} = 0b11110;
2748 let Inst{25} = 1;
2749 let Inst{24-21} = 0b0010;
2750 let Inst{20} = 0; // The S bit.
2751 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002752
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002753 bits<4> Rd;
2754 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00002755
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002756 let Inst{11-8} = Rd{3-0};
2757 let Inst{19-16} = imm{15-12};
2758 let Inst{26} = imm{11};
2759 let Inst{14-12} = imm{10-8};
2760 let Inst{7-0} = imm{7-0};
Jim Grosbacha4257162010-10-07 00:53:56 +00002761}
2762
Evan Chengc4af4632010-11-17 20:13:28 +00002763let isMoveImm = 1 in
Evan Cheng63f35442010-11-13 02:25:14 +00002764def t2MOVCCi32imm : PseudoInst<(outs rGPR:$dst),
2765 (ins rGPR:$false, i32imm:$src, pred:$p),
Jim Grosbach99594eb2010-11-18 01:38:26 +00002766 IIC_iCMOVix2, []>, RegConstraint<"$false = $dst">;
Evan Cheng63f35442010-11-13 02:25:14 +00002767
Evan Chengc4af4632010-11-17 20:13:28 +00002768let isMoveImm = 1 in
Owen Anderson8ee97792010-11-18 21:46:31 +00002769def t2MVNCCi : T2OneRegImm<(outs rGPR:$Rd), (ins rGPR:$false, t2_so_imm:$imm),
2770 IIC_iCMOVi, "mvn", ".w\t$Rd, $imm",
2771[/*(set rGPR:$Rd,(ARMcmov rGPR:$false,t2_so_imm_not:$imm,
Evan Cheng875a6ac2010-11-12 22:42:47 +00002772 imm:$cc, CCR:$ccr))*/]>,
Owen Anderson8ee97792010-11-18 21:46:31 +00002773 RegConstraint<"$false = $Rd"> {
Evan Cheng875a6ac2010-11-12 22:42:47 +00002774 let Inst{31-27} = 0b11110;
2775 let Inst{25} = 0;
2776 let Inst{24-21} = 0b0011;
2777 let Inst{20} = 0; // The S bit.
2778 let Inst{19-16} = 0b1111; // Rn
2779 let Inst{15} = 0;
2780}
2781
Johnny Chend68e1192009-12-15 17:24:14 +00002782class T2I_movcc_sh<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
2783 string opc, string asm, list<dag> pattern>
Owen Andersonbb6315d2010-11-15 19:58:36 +00002784 : T2TwoRegShiftImm<oops, iops, itin, opc, asm, pattern> {
Johnny Chend68e1192009-12-15 17:24:14 +00002785 let Inst{31-27} = 0b11101;
2786 let Inst{26-25} = 0b01;
2787 let Inst{24-21} = 0b0010;
2788 let Inst{20} = 0; // The S bit.
2789 let Inst{19-16} = 0b1111; // Rn
2790 let Inst{5-4} = opcod; // Shift type.
2791}
Owen Andersonbb6315d2010-11-15 19:58:36 +00002792def t2MOVCClsl : T2I_movcc_sh<0b00, (outs rGPR:$Rd),
2793 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2794 IIC_iCMOVsi, "lsl", ".w\t$Rd, $Rm, $imm", []>,
2795 RegConstraint<"$false = $Rd">;
2796def t2MOVCClsr : T2I_movcc_sh<0b01, (outs rGPR:$Rd),
2797 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2798 IIC_iCMOVsi, "lsr", ".w\t$Rd, $Rm, $imm", []>,
2799 RegConstraint<"$false = $Rd">;
2800def t2MOVCCasr : T2I_movcc_sh<0b10, (outs rGPR:$Rd),
2801 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2802 IIC_iCMOVsi, "asr", ".w\t$Rd, $Rm, $imm", []>,
2803 RegConstraint<"$false = $Rd">;
2804def t2MOVCCror : T2I_movcc_sh<0b11, (outs rGPR:$Rd),
2805 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2806 IIC_iCMOVsi, "ror", ".w\t$Rd, $Rm, $imm", []>,
2807 RegConstraint<"$false = $Rd">;
Owen Andersonf523e472010-09-23 23:45:25 +00002808} // neverHasSideEffects
Evan Cheng13f8b362009-08-01 01:43:45 +00002809
David Goodwin5e47a9a2009-06-30 18:04:13 +00002810//===----------------------------------------------------------------------===//
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002811// Atomic operations intrinsics
2812//
2813
2814// memory barriers protect the atomic sequences
2815let hasSideEffects = 1 in {
Bob Wilsonf74a4292010-10-30 00:54:37 +00002816def t2DMB : AInoP<(outs), (ins memb_opt:$opt), ThumbFrm, NoItinerary,
2817 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
2818 Requires<[IsThumb, HasDB]> {
2819 bits<4> opt;
2820 let Inst{31-4} = 0xf3bf8f5;
2821 let Inst{3-0} = opt;
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002822}
2823}
2824
Bob Wilsonf74a4292010-10-30 00:54:37 +00002825def t2DSB : AInoP<(outs), (ins memb_opt:$opt), ThumbFrm, NoItinerary,
2826 "dsb", "\t$opt",
2827 [/* For disassembly only; pattern left blank */]>,
2828 Requires<[IsThumb, HasDB]> {
2829 bits<4> opt;
2830 let Inst{31-4} = 0xf3bf8f4;
2831 let Inst{3-0} = opt;
Johnny Chena4339822010-03-03 00:16:28 +00002832}
2833
Johnny Chena4339822010-03-03 00:16:28 +00002834// ISB has only full system option -- for disassembly only
Bob Wilsonf74a4292010-10-30 00:54:37 +00002835def t2ISB : T2I<(outs), (ins), NoItinerary, "isb", "",
2836 [/* For disassembly only; pattern left blank */]>,
2837 Requires<[IsThumb2, HasV7]> {
2838 let Inst{31-4} = 0xf3bf8f6;
Johnny Chena4339822010-03-03 00:16:28 +00002839 let Inst{3-0} = 0b1111;
2840}
2841
Johnny Chend68e1192009-12-15 17:24:14 +00002842class T2I_ldrex<bits<2> opcod, dag oops, dag iops, AddrMode am, SizeFlagVal sz,
2843 InstrItinClass itin, string opc, string asm, string cstr,
2844 list<dag> pattern, bits<4> rt2 = 0b1111>
2845 : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> {
2846 let Inst{31-27} = 0b11101;
2847 let Inst{26-20} = 0b0001101;
2848 let Inst{11-8} = rt2;
2849 let Inst{7-6} = 0b01;
2850 let Inst{5-4} = opcod;
2851 let Inst{3-0} = 0b1111;
Jim Grosbach7a088642010-11-19 17:11:02 +00002852
Owen Anderson91a7c592010-11-19 00:28:38 +00002853 bits<4> Rn;
2854 bits<4> Rt;
Owen Anderson91a7c592010-11-19 00:28:38 +00002855 let Inst{19-16} = Rn{3-0};
2856 let Inst{15-12} = Rt{3-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002857}
2858class T2I_strex<bits<2> opcod, dag oops, dag iops, AddrMode am, SizeFlagVal sz,
2859 InstrItinClass itin, string opc, string asm, string cstr,
2860 list<dag> pattern, bits<4> rt2 = 0b1111>
2861 : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> {
2862 let Inst{31-27} = 0b11101;
2863 let Inst{26-20} = 0b0001100;
2864 let Inst{11-8} = rt2;
2865 let Inst{7-6} = 0b01;
2866 let Inst{5-4} = opcod;
Jim Grosbach7a088642010-11-19 17:11:02 +00002867
Owen Anderson91a7c592010-11-19 00:28:38 +00002868 bits<4> Rd;
2869 bits<4> Rn;
2870 bits<4> Rt;
Owen Anderson91a7c592010-11-19 00:28:38 +00002871 let Inst{11-8} = Rd{3-0};
2872 let Inst{19-16} = Rn{3-0};
2873 let Inst{15-12} = Rt{3-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002874}
2875
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002876let mayLoad = 1 in {
Owen Anderson91a7c592010-11-19 00:28:38 +00002877def t2LDREXB : T2I_ldrex<0b00, (outs rGPR:$Rt), (ins rGPR:$Rn), AddrModeNone,
2878 Size4Bytes, NoItinerary, "ldrexb", "\t$Rt, [$Rn]",
Johnny Chend68e1192009-12-15 17:24:14 +00002879 "", []>;
Owen Anderson91a7c592010-11-19 00:28:38 +00002880def t2LDREXH : T2I_ldrex<0b01, (outs rGPR:$Rt), (ins rGPR:$Rn), AddrModeNone,
2881 Size4Bytes, NoItinerary, "ldrexh", "\t$Rt, [$Rn]",
Johnny Chend68e1192009-12-15 17:24:14 +00002882 "", []>;
Owen Anderson91a7c592010-11-19 00:28:38 +00002883def t2LDREX : Thumb2I<(outs rGPR:$Rt), (ins rGPR:$Rn), AddrModeNone,
Johnny Chend68e1192009-12-15 17:24:14 +00002884 Size4Bytes, NoItinerary,
Owen Anderson91a7c592010-11-19 00:28:38 +00002885 "ldrex", "\t$Rt, [$Rn]", "",
Johnny Chend68e1192009-12-15 17:24:14 +00002886 []> {
2887 let Inst{31-27} = 0b11101;
2888 let Inst{26-20} = 0b0000101;
2889 let Inst{11-8} = 0b1111;
2890 let Inst{7-0} = 0b00000000; // imm8 = 0
2891}
Owen Anderson91a7c592010-11-19 00:28:38 +00002892def t2LDREXD : T2I_ldrex<0b11, (outs rGPR:$Rt, rGPR:$Rt2), (ins rGPR:$Rn),
Johnny Chend68e1192009-12-15 17:24:14 +00002893 AddrModeNone, Size4Bytes, NoItinerary,
Owen Anderson91a7c592010-11-19 00:28:38 +00002894 "ldrexd", "\t$Rt, $Rt2, [$Rn]", "",
2895 [], {?, ?, ?, ?}> {
2896 bits<4> Rt2;
2897 let Inst{11-8} = Rt2{3-0};
2898}
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002899}
2900
Owen Anderson91a7c592010-11-19 00:28:38 +00002901let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
2902def t2STREXB : T2I_strex<0b00, (outs rGPR:$Rd), (ins rGPR:$Rt, rGPR:$Rn),
Johnny Chend68e1192009-12-15 17:24:14 +00002903 AddrModeNone, Size4Bytes, NoItinerary,
Owen Anderson91a7c592010-11-19 00:28:38 +00002904 "strexb", "\t$Rd, $Rt, [$Rn]", "", []>;
2905def t2STREXH : T2I_strex<0b01, (outs rGPR:$Rd), (ins rGPR:$Rt, rGPR:$Rn),
Johnny Chend68e1192009-12-15 17:24:14 +00002906 AddrModeNone, Size4Bytes, NoItinerary,
Owen Anderson91a7c592010-11-19 00:28:38 +00002907 "strexh", "\t$Rd, $Rt, [$Rn]", "", []>;
2908def t2STREX : Thumb2I<(outs rGPR:$Rd), (ins rGPR:$Rt, rGPR:$Rn),
Johnny Chend68e1192009-12-15 17:24:14 +00002909 AddrModeNone, Size4Bytes, NoItinerary,
Owen Anderson91a7c592010-11-19 00:28:38 +00002910 "strex", "\t$Rd, $Rt, [$Rn]", "",
Johnny Chend68e1192009-12-15 17:24:14 +00002911 []> {
2912 let Inst{31-27} = 0b11101;
2913 let Inst{26-20} = 0b0000100;
2914 let Inst{7-0} = 0b00000000; // imm8 = 0
2915}
Owen Anderson91a7c592010-11-19 00:28:38 +00002916def t2STREXD : T2I_strex<0b11, (outs rGPR:$Rd),
2917 (ins rGPR:$Rt, rGPR:$Rt2, rGPR:$Rn),
Johnny Chend68e1192009-12-15 17:24:14 +00002918 AddrModeNone, Size4Bytes, NoItinerary,
Owen Anderson91a7c592010-11-19 00:28:38 +00002919 "strexd", "\t$Rd, $Rt, $Rt2, [$Rn]", "", [],
2920 {?, ?, ?, ?}> {
2921 bits<4> Rt2;
2922 let Inst{11-8} = Rt2{3-0};
2923}
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002924}
2925
Johnny Chen10a77e12010-03-02 22:11:06 +00002926// Clear-Exclusive is for disassembly only.
2927def t2CLREX : T2I<(outs), (ins), NoItinerary, "clrex", "",
2928 [/* For disassembly only; pattern left blank */]>,
2929 Requires<[IsARM, HasV7]> {
2930 let Inst{31-20} = 0xf3b;
2931 let Inst{15-14} = 0b10;
2932 let Inst{12} = 0;
2933 let Inst{7-4} = 0b0010;
2934}
2935
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002936//===----------------------------------------------------------------------===//
David Goodwin334c2642009-07-08 16:09:28 +00002937// TLS Instructions
2938//
2939
2940// __aeabi_read_tp preserves the registers r1-r3.
2941let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00002942 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002943 def t2TPsoft : T2XI<(outs), (ins), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00002944 "bl\t__aeabi_read_tp",
Johnny Chend68e1192009-12-15 17:24:14 +00002945 [(set R0, ARMthread_pointer)]> {
2946 let Inst{31-27} = 0b11110;
2947 let Inst{15-14} = 0b11;
2948 let Inst{12} = 1;
2949 }
David Goodwin334c2642009-07-08 16:09:28 +00002950}
2951
2952//===----------------------------------------------------------------------===//
Jim Grosbach5aa16842009-08-11 19:42:21 +00002953// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00002954// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbach5aa16842009-08-11 19:42:21 +00002955// address and save #0 in R0 for the non-longjmp case.
2956// Since by its nature we may be coming from some other function to get
2957// here, and we're using the stack frame for the containing function to
2958// save/restore registers, we can't keep anything live in regs across
2959// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
2960// when we get here from a longjmp(). We force everthing out of registers
2961// except for our own input by listing the relevant registers in Defs. By
2962// doing so, we also cause the prologue/epilogue code to actively preserve
2963// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbach0798edd2010-05-27 23:49:24 +00002964// $val is a scratch register for our use.
Jim Grosbacha87ded22010-02-08 23:22:00 +00002965let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00002966 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
2967 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Jim Grosbach5aa16842009-08-11 19:42:21 +00002968 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Chris Lattnera4a3a5e2010-10-31 19:15:18 +00002969 D31 ], hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1 in {
Jim Grosbach9f134b52010-08-26 17:02:47 +00002970 def t2Int_eh_sjlj_setjmp : Thumb2XI<(outs), (ins tGPR:$src, tGPR:$val),
Jim Grosbach71d933a2010-09-30 16:56:53 +00002971 AddrModeNone, SizeSpecial, NoItinerary, "", "",
Jim Grosbach9f134b52010-08-26 17:02:47 +00002972 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>,
Bob Wilsonec80e262010-04-09 20:41:18 +00002973 Requires<[IsThumb2, HasVFP2]>;
Jim Grosbach5aa16842009-08-11 19:42:21 +00002974}
2975
Bob Wilsonec80e262010-04-09 20:41:18 +00002976let Defs =
Jim Grosbach5caeff52010-05-28 17:37:40 +00002977 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ],
Chris Lattnera4a3a5e2010-10-31 19:15:18 +00002978 hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1 in {
Jim Grosbach9f134b52010-08-26 17:02:47 +00002979 def t2Int_eh_sjlj_setjmp_nofp : Thumb2XI<(outs), (ins tGPR:$src, tGPR:$val),
Jim Grosbach71d933a2010-09-30 16:56:53 +00002980 AddrModeNone, SizeSpecial, NoItinerary, "", "",
Jim Grosbach9f134b52010-08-26 17:02:47 +00002981 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>,
Bob Wilsonec80e262010-04-09 20:41:18 +00002982 Requires<[IsThumb2, NoVFP]>;
2983}
Jim Grosbach5aa16842009-08-11 19:42:21 +00002984
2985
2986//===----------------------------------------------------------------------===//
David Goodwin5e47a9a2009-06-30 18:04:13 +00002987// Control-Flow Instructions
2988//
2989
Evan Chengc50a1cb2009-07-09 22:58:39 +00002990// FIXME: remove when we have a way to marking a MI with these properties.
2991// FIXME: $dst1 should be a def. But the extra ops must be in the end of the
2992// operand list.
2993// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +00002994let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
Chris Lattner39ee0362010-10-31 19:10:56 +00002995 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Bill Wendling73fe34a2010-11-16 01:16:36 +00002996def t2LDMIA_RET: T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
Bill Wendling3380f6a2010-11-16 23:44:49 +00002997 reglist:$regs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00002998 IIC_iLoad_mBr,
Bill Wendling3380f6a2010-11-16 23:44:49 +00002999 "ldmia${p}.w\t$Rn!, $regs",
Jim Grosbache6913602010-11-03 01:01:43 +00003000 "$Rn = $wb", []> {
Bill Wendling7b718782010-11-16 02:08:45 +00003001 bits<4> Rn;
3002 bits<16> regs;
Jim Grosbach7a088642010-11-19 17:11:02 +00003003
Bill Wendling7b718782010-11-16 02:08:45 +00003004 let Inst{31-27} = 0b11101;
3005 let Inst{26-25} = 0b00;
3006 let Inst{24-23} = 0b01; // Increment After
3007 let Inst{22} = 0;
3008 let Inst{21} = 1; // Writeback
Bill Wendling1eeb2802010-11-16 02:20:22 +00003009 let Inst{20} = 1;
Bill Wendling7b718782010-11-16 02:08:45 +00003010 let Inst{19-16} = Rn;
3011 let Inst{15-0} = regs;
Johnny Chend68e1192009-12-15 17:24:14 +00003012}
Evan Chengc50a1cb2009-07-09 22:58:39 +00003013
David Goodwin5e47a9a2009-06-30 18:04:13 +00003014let isBranch = 1, isTerminator = 1, isBarrier = 1 in {
3015let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00003016def t2B : T2XI<(outs), (ins brtarget:$target), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00003017 "b.w\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +00003018 [(br bb:$target)]> {
3019 let Inst{31-27} = 0b11110;
3020 let Inst{15-14} = 0b10;
3021 let Inst{12} = 1;
Owen Anderson05bf5952010-11-29 18:54:38 +00003022
3023 bits<20> target;
3024 let Inst{26} = target{19};
3025 let Inst{11} = target{18};
3026 let Inst{13} = target{17};
3027 let Inst{21-16} = target{16-11};
3028 let Inst{10-0} = target{10-0};
Johnny Chend68e1192009-12-15 17:24:14 +00003029}
David Goodwin5e47a9a2009-06-30 18:04:13 +00003030
Jim Grosbacha0bb2532010-11-29 22:40:58 +00003031let isNotDuplicable = 1, isIndirectBranch = 1 in {
Jim Grosbachfbf0cb12010-11-29 22:38:48 +00003032def t2BR_JT : tPseudoInst<(outs),
Jim Grosbach5ca66692010-11-29 22:37:40 +00003033 (ins GPR:$target, GPR:$index, i32imm:$jt, i32imm:$id),
Jim Grosbacha0bb2532010-11-29 22:40:58 +00003034 SizeSpecial, IIC_Br,
Jim Grosbach5ca66692010-11-29 22:37:40 +00003035 [(ARMbr2jt GPR:$target, GPR:$index, tjumptable:$jt, imm:$id)]>;
Evan Cheng5657c012009-07-29 02:18:14 +00003036
Evan Cheng25f7cfc2009-08-01 06:13:52 +00003037// FIXME: Add a non-pc based case that can be predicated.
Jim Grosbach5ca66692010-11-29 22:37:40 +00003038def t2TBB_JT : tPseudoInst<(outs),
3039 (ins GPR:$index, i32imm:$jt, i32imm:$id),
3040 SizeSpecial, IIC_Br, []>;
3041
3042def t2TBH_JT : tPseudoInst<(outs),
3043 (ins GPR:$index, i32imm:$jt, i32imm:$id),
3044 SizeSpecial, IIC_Br, []>;
3045
3046def t2TBB : T2I<(outs), (ins GPR:$Rn, GPR:$Rm), IIC_Br,
3047 "tbb", "\t[$Rn, $Rm]", []> {
3048 bits<4> Rn;
3049 bits<4> Rm;
3050 let Inst{27-20} = 0b10001101;
3051 let Inst{19-16} = Rn;
3052 let Inst{15-5} = 0b11110000000;
3053 let Inst{4} = 0; // B form
3054 let Inst{3-0} = Rm;
Johnny Chend68e1192009-12-15 17:24:14 +00003055}
Evan Cheng5657c012009-07-29 02:18:14 +00003056
Jim Grosbach5ca66692010-11-29 22:37:40 +00003057def t2TBH : T2I<(outs), (ins GPR:$Rn, GPR:$Rm), IIC_Br,
3058 "tbh", "\t[$Rn, $Rm, lsl #1]", []> {
3059 bits<4> Rn;
3060 bits<4> Rm;
3061 let Inst{27-20} = 0b10001101;
3062 let Inst{19-16} = Rn;
3063 let Inst{15-5} = 0b11110000000;
3064 let Inst{4} = 1; // H form
3065 let Inst{3-0} = Rm;
Johnny Chen93042d12010-03-02 18:14:57 +00003066}
Evan Cheng5657c012009-07-29 02:18:14 +00003067} // isNotDuplicable, isIndirectBranch
3068
David Goodwinc9a59b52009-06-30 19:50:22 +00003069} // isBranch, isTerminator, isBarrier
David Goodwin5e47a9a2009-06-30 18:04:13 +00003070
3071// FIXME: should be able to write a pattern for ARMBrcond, but can't use
3072// a two-value operand where a dag node expects two operands. :(
3073let isBranch = 1, isTerminator = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00003074def t2Bcc : T2I<(outs), (ins brtarget:$target), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00003075 "b", ".w\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +00003076 [/*(ARMbrcond bb:$target, imm:$cc)*/]> {
3077 let Inst{31-27} = 0b11110;
3078 let Inst{15-14} = 0b10;
3079 let Inst{12} = 0;
3080}
Evan Chengf49810c2009-06-23 17:48:47 +00003081
Evan Cheng06e16582009-07-10 01:54:42 +00003082
3083// IT block
Evan Cheng86050dc2010-06-18 23:09:54 +00003084let Defs = [ITSTATE] in
Evan Cheng06e16582009-07-10 01:54:42 +00003085def t2IT : Thumb2XI<(outs), (ins it_pred:$cc, it_mask:$mask),
David Goodwin5d598aa2009-08-19 18:00:44 +00003086 AddrModeNone, Size2Bytes, IIC_iALUx,
Johnny Chend68e1192009-12-15 17:24:14 +00003087 "it$mask\t$cc", "", []> {
3088 // 16-bit instruction.
Johnny Chenbbc71b22009-12-16 02:32:54 +00003089 let Inst{31-16} = 0x0000;
Johnny Chend68e1192009-12-15 17:24:14 +00003090 let Inst{15-8} = 0b10111111;
Owen Anderson05bf5952010-11-29 18:54:38 +00003091
3092 bits<4> cc;
3093 bits<4> mask;
3094 let Inst{7-4} = cc{3-0};
3095 let Inst{3-0} = mask{3-0};
Johnny Chend68e1192009-12-15 17:24:14 +00003096}
Evan Cheng06e16582009-07-10 01:54:42 +00003097
Johnny Chence6275f2010-02-25 19:05:29 +00003098// Branch and Exchange Jazelle -- for disassembly only
3099// Rm = Inst{19-16}
Jim Grosbach6ccfc502010-07-30 02:41:01 +00003100def t2BXJ : T2I<(outs), (ins rGPR:$func), NoItinerary, "bxj", "\t$func",
Johnny Chence6275f2010-02-25 19:05:29 +00003101 [/* For disassembly only; pattern left blank */]> {
3102 let Inst{31-27} = 0b11110;
3103 let Inst{26} = 0;
3104 let Inst{25-20} = 0b111100;
3105 let Inst{15-14} = 0b10;
3106 let Inst{12} = 0;
Owen Anderson05bf5952010-11-29 18:54:38 +00003107
3108 bits<4> func;
3109 let Inst{19-16} = func{3-0};
Johnny Chence6275f2010-02-25 19:05:29 +00003110}
3111
Johnny Chen93042d12010-03-02 18:14:57 +00003112// Change Processor State is a system instruction -- for disassembly only.
3113// The singleton $opt operand contains the following information:
3114// opt{4-0} = mode from Inst{4-0}
3115// opt{5} = changemode from Inst{17}
3116// opt{8-6} = AIF from Inst{8-6}
3117// opt{10-9} = imod from Inst{19-18} with 0b10 as enable and 0b11 as disable
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003118def t2CPS : T2XI<(outs),(ins cps_opt:$opt), NoItinerary, "cps$opt",
Johnny Chen93042d12010-03-02 18:14:57 +00003119 [/* For disassembly only; pattern left blank */]> {
3120 let Inst{31-27} = 0b11110;
3121 let Inst{26} = 0;
3122 let Inst{25-20} = 0b111010;
3123 let Inst{15-14} = 0b10;
3124 let Inst{12} = 0;
Owen Andersond18a9c92010-11-29 19:22:08 +00003125
3126 bits<11> opt;
3127
3128 // mode number
3129 let Inst{4-0} = opt{4-0};
3130
3131 // M flag
3132 let Inst{8} = opt{5};
3133
3134 // F flag
3135 let Inst{5} = opt{6};
3136
3137 // I flag
3138 let Inst{6} = opt{7};
3139
3140 // A flag
3141 let Inst{7} = opt{8};
3142
3143 // imod flag
3144 let Inst{10-9} = opt{10-9};
Johnny Chen93042d12010-03-02 18:14:57 +00003145}
3146
Johnny Chen0f7866e2010-03-03 02:09:43 +00003147// A6.3.4 Branches and miscellaneous control
3148// Table A6-14 Change Processor State, and hint instructions
3149// Helper class for disassembly only.
3150class T2I_hint<bits<8> op7_0, string opc, string asm>
3151 : T2I<(outs), (ins), NoItinerary, opc, asm,
3152 [/* For disassembly only; pattern left blank */]> {
3153 let Inst{31-20} = 0xf3a;
3154 let Inst{15-14} = 0b10;
3155 let Inst{12} = 0;
3156 let Inst{10-8} = 0b000;
3157 let Inst{7-0} = op7_0;
3158}
3159
3160def t2NOP : T2I_hint<0b00000000, "nop", ".w">;
3161def t2YIELD : T2I_hint<0b00000001, "yield", ".w">;
3162def t2WFE : T2I_hint<0b00000010, "wfe", ".w">;
3163def t2WFI : T2I_hint<0b00000011, "wfi", ".w">;
3164def t2SEV : T2I_hint<0b00000100, "sev", ".w">;
3165
3166def t2DBG : T2I<(outs),(ins i32imm:$opt), NoItinerary, "dbg", "\t$opt",
3167 [/* For disassembly only; pattern left blank */]> {
3168 let Inst{31-20} = 0xf3a;
3169 let Inst{15-14} = 0b10;
3170 let Inst{12} = 0;
3171 let Inst{10-8} = 0b000;
3172 let Inst{7-4} = 0b1111;
3173}
3174
Johnny Chen6341c5a2010-02-25 20:25:24 +00003175// Secure Monitor Call is a system instruction -- for disassembly only
3176// Option = Inst{19-16}
3177def t2SMC : T2I<(outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
3178 [/* For disassembly only; pattern left blank */]> {
3179 let Inst{31-27} = 0b11110;
3180 let Inst{26-20} = 0b1111111;
3181 let Inst{15-12} = 0b1000;
Owen Andersond18a9c92010-11-29 19:22:08 +00003182
3183 bits<4> opt;
3184 let Inst{19-16} = opt{3-0};
3185}
3186
Owen Anderson5404c2b2010-11-29 20:38:48 +00003187class T2SRS<bits<12> op31_20,
3188 dag oops, dag iops, InstrItinClass itin,
Owen Andersond18a9c92010-11-29 19:22:08 +00003189 string opc, string asm, list<dag> pattern>
3190 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5404c2b2010-11-29 20:38:48 +00003191 let Inst{31-20} = op31_20{11-0};
3192
Owen Andersond18a9c92010-11-29 19:22:08 +00003193 bits<5> mode;
3194 let Inst{4-0} = mode{4-0};
Johnny Chen6341c5a2010-02-25 20:25:24 +00003195}
3196
3197// Store Return State is a system instruction -- for disassembly only
Owen Anderson5404c2b2010-11-29 20:38:48 +00003198def t2SRSDBW : T2SRS<0b111010000010,
Owen Andersond18a9c92010-11-29 19:22:08 +00003199 (outs),(ins i32imm:$mode),NoItinerary,"srsdb","\tsp!, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003200 [/* For disassembly only; pattern left blank */]>;
3201def t2SRSDB : T2SRS<0b111010000000,
Owen Andersond18a9c92010-11-29 19:22:08 +00003202 (outs),(ins i32imm:$mode),NoItinerary,"srsdb","\tsp, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003203 [/* For disassembly only; pattern left blank */]>;
3204def t2SRSIAW : T2SRS<0b111010011010,
Owen Andersond18a9c92010-11-29 19:22:08 +00003205 (outs),(ins i32imm:$mode),NoItinerary,"srsia","\tsp!, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003206 [/* For disassembly only; pattern left blank */]>;
3207def t2SRSIA : T2SRS<0b111010011000,
Owen Andersond18a9c92010-11-29 19:22:08 +00003208 (outs), (ins i32imm:$mode),NoItinerary,"srsia","\tsp, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003209 [/* For disassembly only; pattern left blank */]>;
Johnny Chen6341c5a2010-02-25 20:25:24 +00003210
3211// Return From Exception is a system instruction -- for disassembly only
Owen Andersond18a9c92010-11-29 19:22:08 +00003212
Owen Anderson5404c2b2010-11-29 20:38:48 +00003213class T2RFE<bits<12> op31_20, dag oops, dag iops, InstrItinClass itin,
Owen Andersond18a9c92010-11-29 19:22:08 +00003214 string opc, string asm, list<dag> pattern>
3215 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5404c2b2010-11-29 20:38:48 +00003216 let Inst{31-20} = op31_20{11-0};
3217
Owen Andersond18a9c92010-11-29 19:22:08 +00003218 bits<4> Rn;
3219 let Inst{19-16} = Rn{3-0};
3220}
3221
Owen Anderson5404c2b2010-11-29 20:38:48 +00003222def t2RFEDBW : T2RFE<0b111010000011,
3223 (outs), (ins rGPR:$Rn), NoItinerary, "rfedb", "\t$Rn!",
3224 [/* For disassembly only; pattern left blank */]>;
3225def t2RFEDB : T2RFE<0b111010000001,
3226 (outs), (ins rGPR:$Rn), NoItinerary, "rfeab", "\t$Rn",
3227 [/* For disassembly only; pattern left blank */]>;
3228def t2RFEIAW : T2RFE<0b111010011011,
3229 (outs), (ins rGPR:$Rn), NoItinerary, "rfeia", "\t$Rn!",
3230 [/* For disassembly only; pattern left blank */]>;
3231def t2RFEIA : T2RFE<0b111010011001,
3232 (outs), (ins rGPR:$Rn), NoItinerary, "rfeia", "\t$Rn",
3233 [/* For disassembly only; pattern left blank */]>;
Johnny Chen6341c5a2010-02-25 20:25:24 +00003234
Evan Chengf49810c2009-06-23 17:48:47 +00003235//===----------------------------------------------------------------------===//
3236// Non-Instruction Patterns
3237//
3238
Evan Cheng5adb66a2009-09-28 09:14:39 +00003239// 32-bit immediate using movw + movt.
Evan Cheng5be39222010-09-24 22:03:46 +00003240// This is a single pseudo instruction to make it re-materializable.
3241// FIXME: Remove this when we can do generalized remat.
Evan Chengc4af4632010-11-17 20:13:28 +00003242let isReMaterializable = 1, isMoveImm = 1 in
Jim Grosbach3c38f962010-10-06 22:01:26 +00003243def t2MOVi32imm : PseudoInst<(outs rGPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
Jim Grosbach99594eb2010-11-18 01:38:26 +00003244 [(set rGPR:$dst, (i32 imm:$src))]>,
Jim Grosbach3c38f962010-10-06 22:01:26 +00003245 Requires<[IsThumb, HasV6T2]>;
Evan Chengb9803a82009-11-06 23:52:48 +00003246
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00003247// ConstantPool, GlobalAddress, and JumpTable
3248def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2LEApcrel tglobaladdr :$dst)>,
3249 Requires<[IsThumb2, DontUseMovt]>;
3250def : T2Pat<(ARMWrapper tconstpool :$dst), (t2LEApcrel tconstpool :$dst)>;
3251def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2MOVi32imm tglobaladdr :$dst)>,
3252 Requires<[IsThumb2, UseMovt]>;
3253
3254def : T2Pat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3255 (t2LEApcrelJT tjumptable:$dst, imm:$id)>;
3256
Evan Chengb9803a82009-11-06 23:52:48 +00003257// Pseudo instruction that combines ldr from constpool and add pc. This should
3258// be expanded into two instructions late to allow if-conversion and
3259// scheduling.
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00003260let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Chengb9803a82009-11-06 23:52:48 +00003261def t2LDRpci_pic : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr, pclabel:$cp),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003262 IIC_iLoadiALU,
Evan Chengb9803a82009-11-06 23:52:48 +00003263 [(set GPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)),
3264 imm:$cp))]>,
3265 Requires<[IsThumb2]>;
Johnny Chen23336552010-02-25 18:46:43 +00003266
3267//===----------------------------------------------------------------------===//
3268// Move between special register and ARM core register -- for disassembly only
3269//
3270
Owen Anderson5404c2b2010-11-29 20:38:48 +00003271class T2SpecialReg<bits<12> op31_20, bits<2> op15_14, bits<1> op12,
3272 dag oops, dag iops, InstrItinClass itin,
Owen Anderson00a035f2010-11-29 19:29:15 +00003273 string opc, string asm, list<dag> pattern>
3274 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5404c2b2010-11-29 20:38:48 +00003275 let Inst{31-20} = op31_20{11-0};
3276 let Inst{15-14} = op15_14{1-0};
3277 let Inst{12} = op12{0};
3278}
3279
3280class T2MRS<bits<12> op31_20, bits<2> op15_14, bits<1> op12,
3281 dag oops, dag iops, InstrItinClass itin,
3282 string opc, string asm, list<dag> pattern>
3283 : T2SpecialReg<op31_20, op15_14, op12, oops, iops, itin, opc, asm, pattern> {
Owen Anderson00a035f2010-11-29 19:29:15 +00003284 bits<4> Rd;
3285 let Inst{11-8} = Rd{3-0};
3286}
3287
Owen Anderson5404c2b2010-11-29 20:38:48 +00003288def t2MRS : T2MRS<0b111100111110, 0b10, 0,
3289 (outs rGPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, cpsr",
3290 [/* For disassembly only; pattern left blank */]>;
3291def t2MRSsys : T2MRS<0b111100111111, 0b10, 0,
Owen Anderson00a035f2010-11-29 19:29:15 +00003292 (outs rGPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, spsr",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003293 [/* For disassembly only; pattern left blank */]>;
Johnny Chen23336552010-02-25 18:46:43 +00003294
Owen Anderson5404c2b2010-11-29 20:38:48 +00003295class T2MSR<bits<12> op31_20, bits<2> op15_14, bits<1> op12,
3296 dag oops, dag iops, InstrItinClass itin,
Owen Anderson00a035f2010-11-29 19:29:15 +00003297 string opc, string asm, list<dag> pattern>
Owen Anderson5404c2b2010-11-29 20:38:48 +00003298 : T2SpecialReg<op31_20, op15_14, op12, oops, iops, itin, opc, asm, pattern> {
Owen Anderson00a035f2010-11-29 19:29:15 +00003299 bits<4> Rn;
3300 bits<4> mask;
3301 let Inst{19-16} = Rn{3-0};
3302 let Inst{11-8} = mask{3-0};
3303}
3304
Owen Anderson5404c2b2010-11-29 20:38:48 +00003305def t2MSR : T2MSR<0b111100111000, 0b10, 0,
3306 (outs), (ins rGPR:$Rn, msr_mask:$mask), NoItinerary, "msr",
Owen Anderson00a035f2010-11-29 19:29:15 +00003307 "\tcpsr$mask, $Rn",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003308 [/* For disassembly only; pattern left blank */]>;
3309def t2MSRsys : T2MSR<0b111100111001, 0b10, 0,
Owen Anderson00a035f2010-11-29 19:29:15 +00003310 (outs), (ins rGPR:$Rn, msr_mask:$mask), NoItinerary, "msr",
3311 "\tspsr$mask, $Rn",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003312 [/* For disassembly only; pattern left blank */]>;