blob: 86e6ae60c8a0391774429015de892b32209893d8 [file] [log] [blame]
Jia Liu31d157a2012-02-18 12:03:15 +00001//===-- Thumb2InstrInfo.cpp - Thumb-2 Instruction Information -------------===//
Anton Korobeynikovd49ea772009-06-26 21:28:53 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
David Goodwinb50ea5c2009-07-02 22:18:33 +000010// This file contains the Thumb-2 implementation of the TargetInstrInfo class.
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000011//
12//===----------------------------------------------------------------------===//
13
Evan Chengb9803a82009-11-06 23:52:48 +000014#include "Thumb2InstrInfo.h"
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000015#include "ARM.h"
Evan Chengb9803a82009-11-06 23:52:48 +000016#include "ARMConstantPoolValue.h"
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000017#include "ARMMachineFunctionInfo.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000018#include "MCTargetDesc/ARMAddressingModes.h"
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000019#include "llvm/CodeGen/MachineFrameInfo.h"
20#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Chenge3ce8aa2009-11-01 22:04:35 +000021#include "llvm/CodeGen/MachineMemOperand.h"
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000022#include "llvm/ADT/SmallVector.h"
Jim Grosbachc01810e2012-02-28 23:53:30 +000023#include "llvm/MC/MCInst.h"
Evan Cheng13151432010-06-25 22:42:03 +000024#include "llvm/Support/CommandLine.h"
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000025
26using namespace llvm;
27
Owen Andersonaa9f0a52010-10-01 20:28:06 +000028static cl::opt<bool>
29OldT2IfCvt("old-thumb2-ifcvt", cl::Hidden,
30 cl::desc("Use old-style Thumb2 if-conversion heuristics"),
31 cl::init(false));
32
Anton Korobeynikovf95215f2009-11-02 00:10:38 +000033Thumb2InstrInfo::Thumb2InstrInfo(const ARMSubtarget &STI)
34 : ARMBaseInstrInfo(STI), RI(*this, STI) {
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000035}
36
Jim Grosbachc01810e2012-02-28 23:53:30 +000037/// getNoopForMachoTarget - Return the noop instruction to use for a noop.
38void Thumb2InstrInfo::getNoopForMachoTarget(MCInst &NopInst) const {
39 NopInst.setOpcode(ARM::tNOP);
40 NopInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
41 NopInst.addOperand(MCOperand::CreateReg(0));
42}
43
Evan Cheng446c4282009-07-11 06:43:01 +000044unsigned Thumb2InstrInfo::getUnindexedOpcode(unsigned Opc) const {
David Goodwin334c2642009-07-08 16:09:28 +000045 // FIXME
46 return 0;
47}
48
Evan Cheng86050dc2010-06-18 23:09:54 +000049void
50Thumb2InstrInfo::ReplaceTailWithBranchTo(MachineBasicBlock::iterator Tail,
51 MachineBasicBlock *NewDest) const {
52 MachineBasicBlock *MBB = Tail->getParent();
53 ARMFunctionInfo *AFI = MBB->getParent()->getInfo<ARMFunctionInfo>();
54 if (!AFI->hasITBlocks()) {
55 TargetInstrInfoImpl::ReplaceTailWithBranchTo(Tail, NewDest);
56 return;
57 }
58
59 // If the first instruction of Tail is predicated, we may have to update
60 // the IT instruction.
61 unsigned PredReg = 0;
Craig Topperc89c7442012-03-27 07:21:54 +000062 ARMCC::CondCodes CC = getInstrPredicate(Tail, PredReg);
Evan Cheng86050dc2010-06-18 23:09:54 +000063 MachineBasicBlock::iterator MBBI = Tail;
64 if (CC != ARMCC::AL)
65 // Expecting at least the t2IT instruction before it.
66 --MBBI;
67
68 // Actually replace the tail.
69 TargetInstrInfoImpl::ReplaceTailWithBranchTo(Tail, NewDest);
70
71 // Fix up IT.
72 if (CC != ARMCC::AL) {
73 MachineBasicBlock::iterator E = MBB->begin();
74 unsigned Count = 4; // At most 4 instructions in an IT block.
75 while (Count && MBBI != E) {
76 if (MBBI->isDebugValue()) {
77 --MBBI;
78 continue;
79 }
80 if (MBBI->getOpcode() == ARM::t2IT) {
81 unsigned Mask = MBBI->getOperand(1).getImm();
82 if (Count == 4)
83 MBBI->eraseFromParent();
84 else {
85 unsigned MaskOn = 1 << Count;
86 unsigned MaskOff = ~(MaskOn - 1);
87 MBBI->getOperand(1).setImm((Mask & MaskOff) | MaskOn);
88 }
89 return;
90 }
91 --MBBI;
92 --Count;
93 }
94
95 // Ctrl flow can reach here if branch folding is run before IT block
96 // formation pass.
97 }
98}
99
David Goodwin334c2642009-07-08 16:09:28 +0000100bool
Evan Cheng4d54e5b2010-06-22 01:18:16 +0000101Thumb2InstrInfo::isLegalToSplitMBBAt(MachineBasicBlock &MBB,
102 MachineBasicBlock::iterator MBBI) const {
Evan Cheng0a921692011-02-22 07:07:59 +0000103 while (MBBI->isDebugValue()) {
Evan Cheng557b2972011-02-21 23:40:47 +0000104 ++MBBI;
Evan Cheng0a921692011-02-22 07:07:59 +0000105 if (MBBI == MBB.end())
106 return false;
107 }
Evan Cheng557b2972011-02-21 23:40:47 +0000108
Evan Cheng4d54e5b2010-06-22 01:18:16 +0000109 unsigned PredReg = 0;
Craig Topperc89c7442012-03-27 07:21:54 +0000110 return getITInstrPredicate(MBBI, PredReg) == ARMCC::AL;
Evan Cheng4d54e5b2010-06-22 01:18:16 +0000111}
112
Jakob Stoklund Olesenac273662010-07-11 06:33:54 +0000113void Thumb2InstrInfo::copyPhysReg(MachineBasicBlock &MBB,
114 MachineBasicBlock::iterator I, DebugLoc DL,
115 unsigned DestReg, unsigned SrcReg,
116 bool KillSrc) const {
Evan Cheng08b93c62009-07-27 00:33:08 +0000117 // Handle SPR, DPR, and QPR copies.
Jakob Stoklund Olesenac273662010-07-11 06:33:54 +0000118 if (!ARM::GPRRegClass.contains(DestReg, SrcReg))
119 return ARMBaseInstrInfo::copyPhysReg(MBB, I, DL, DestReg, SrcReg, KillSrc);
120
Jim Grosbach2a7b41b2011-06-30 23:38:17 +0000121 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::tMOVr), DestReg)
Jim Grosbach63b46fa2011-06-30 22:10:46 +0000122 .addReg(SrcReg, getKillRegState(KillSrc)));
Anton Korobeynikovb8e9ac82009-07-16 23:26:06 +0000123}
Evan Cheng5732ca02009-07-27 03:14:20 +0000124
125void Thumb2InstrInfo::
126storeRegToStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
127 unsigned SrcReg, bool isKill, int FI,
Evan Cheng746ad692010-05-06 19:06:44 +0000128 const TargetRegisterClass *RC,
129 const TargetRegisterInfo *TRI) const {
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000130 if (RC == ARM::GPRRegisterClass || RC == ARM::tGPRRegisterClass ||
Owen Anderson796d6b72011-08-11 21:52:38 +0000131 RC == ARM::tcGPRRegisterClass || RC == ARM::rGPRRegisterClass ||
132 RC == ARM::GPRnopcRegisterClass) {
Evan Cheng746ad692010-05-06 19:06:44 +0000133 DebugLoc DL;
134 if (I != MBB.end()) DL = I->getDebugLoc();
135
Evan Chenge3ce8aa2009-11-01 22:04:35 +0000136 MachineFunction &MF = *MBB.getParent();
137 MachineFrameInfo &MFI = *MF.getFrameInfo();
138 MachineMemOperand *MMO =
Jay Foad978e0df2011-11-15 07:34:52 +0000139 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FI),
Chris Lattner59db5492010-09-21 04:39:43 +0000140 MachineMemOperand::MOStore,
Evan Chenge3ce8aa2009-11-01 22:04:35 +0000141 MFI.getObjectSize(FI),
142 MFI.getObjectAlignment(FI));
Evan Cheng5732ca02009-07-27 03:14:20 +0000143 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::t2STRi12))
144 .addReg(SrcReg, getKillRegState(isKill))
Evan Chenge3ce8aa2009-11-01 22:04:35 +0000145 .addFrameIndex(FI).addImm(0).addMemOperand(MMO));
Evan Cheng5732ca02009-07-27 03:14:20 +0000146 return;
147 }
148
Evan Cheng746ad692010-05-06 19:06:44 +0000149 ARMBaseInstrInfo::storeRegToStackSlot(MBB, I, SrcReg, isKill, FI, RC, TRI);
Evan Cheng5732ca02009-07-27 03:14:20 +0000150}
151
152void Thumb2InstrInfo::
153loadRegFromStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
154 unsigned DestReg, int FI,
Evan Cheng746ad692010-05-06 19:06:44 +0000155 const TargetRegisterClass *RC,
156 const TargetRegisterInfo *TRI) const {
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000157 if (RC == ARM::GPRRegisterClass || RC == ARM::tGPRRegisterClass ||
Owen Anderson796d6b72011-08-11 21:52:38 +0000158 RC == ARM::tcGPRRegisterClass || RC == ARM::rGPRRegisterClass ||
159 RC == ARM::GPRnopcRegisterClass) {
Evan Cheng746ad692010-05-06 19:06:44 +0000160 DebugLoc DL;
161 if (I != MBB.end()) DL = I->getDebugLoc();
162
Evan Chenge3ce8aa2009-11-01 22:04:35 +0000163 MachineFunction &MF = *MBB.getParent();
164 MachineFrameInfo &MFI = *MF.getFrameInfo();
165 MachineMemOperand *MMO =
Jay Foad978e0df2011-11-15 07:34:52 +0000166 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FI),
Chris Lattner59db5492010-09-21 04:39:43 +0000167 MachineMemOperand::MOLoad,
Evan Chenge3ce8aa2009-11-01 22:04:35 +0000168 MFI.getObjectSize(FI),
169 MFI.getObjectAlignment(FI));
Evan Cheng5732ca02009-07-27 03:14:20 +0000170 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::t2LDRi12), DestReg)
Evan Chenge3ce8aa2009-11-01 22:04:35 +0000171 .addFrameIndex(FI).addImm(0).addMemOperand(MMO));
Evan Cheng5732ca02009-07-27 03:14:20 +0000172 return;
173 }
174
Evan Cheng746ad692010-05-06 19:06:44 +0000175 ARMBaseInstrInfo::loadRegFromStackSlot(MBB, I, DestReg, FI, RC, TRI);
Evan Cheng5732ca02009-07-27 03:14:20 +0000176}
Evan Cheng6495f632009-07-28 05:48:47 +0000177
Evan Cheng6495f632009-07-28 05:48:47 +0000178void llvm::emitT2RegPlusImmediate(MachineBasicBlock &MBB,
179 MachineBasicBlock::iterator &MBBI, DebugLoc dl,
180 unsigned DestReg, unsigned BaseReg, int NumBytes,
181 ARMCC::CondCodes Pred, unsigned PredReg,
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000182 const ARMBaseInstrInfo &TII, unsigned MIFlags) {
Evan Cheng6495f632009-07-28 05:48:47 +0000183 bool isSub = NumBytes < 0;
184 if (isSub) NumBytes = -NumBytes;
185
186 // If profitable, use a movw or movt to materialize the offset.
187 // FIXME: Use the scavenger to grab a scratch register.
188 if (DestReg != ARM::SP && DestReg != BaseReg &&
189 NumBytes >= 4096 &&
190 ARM_AM::getT2SOImmVal(NumBytes) == -1) {
191 bool Fits = false;
192 if (NumBytes < 65536) {
193 // Use a movw to materialize the 16-bit constant.
194 BuildMI(MBB, MBBI, dl, TII.get(ARM::t2MOVi16), DestReg)
195 .addImm(NumBytes)
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000196 .addImm((unsigned)Pred).addReg(PredReg).setMIFlags(MIFlags);
Evan Cheng6495f632009-07-28 05:48:47 +0000197 Fits = true;
198 } else if ((NumBytes & 0xffff) == 0) {
199 // Use a movt to materialize the 32-bit constant.
200 BuildMI(MBB, MBBI, dl, TII.get(ARM::t2MOVTi16), DestReg)
201 .addReg(DestReg)
202 .addImm(NumBytes >> 16)
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000203 .addImm((unsigned)Pred).addReg(PredReg).setMIFlags(MIFlags);
Evan Cheng6495f632009-07-28 05:48:47 +0000204 Fits = true;
205 }
206
207 if (Fits) {
208 if (isSub) {
209 BuildMI(MBB, MBBI, dl, TII.get(ARM::t2SUBrr), DestReg)
210 .addReg(BaseReg, RegState::Kill)
211 .addReg(DestReg, RegState::Kill)
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000212 .addImm((unsigned)Pred).addReg(PredReg).addReg(0)
213 .setMIFlags(MIFlags);
Evan Cheng6495f632009-07-28 05:48:47 +0000214 } else {
215 BuildMI(MBB, MBBI, dl, TII.get(ARM::t2ADDrr), DestReg)
216 .addReg(DestReg, RegState::Kill)
217 .addReg(BaseReg, RegState::Kill)
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000218 .addImm((unsigned)Pred).addReg(PredReg).addReg(0)
219 .setMIFlags(MIFlags);
Evan Cheng6495f632009-07-28 05:48:47 +0000220 }
221 return;
222 }
223 }
224
225 while (NumBytes) {
Evan Cheng6495f632009-07-28 05:48:47 +0000226 unsigned ThisVal = NumBytes;
Evan Cheng86198642009-08-07 00:34:42 +0000227 unsigned Opc = 0;
228 if (DestReg == ARM::SP && BaseReg != ARM::SP) {
229 // mov sp, rn. Note t2MOVr cannot be used.
Jim Grosbach2a7b41b2011-06-30 23:38:17 +0000230 AddDefaultPred(BuildMI(MBB, MBBI, dl, TII.get(ARM::tMOVr),DestReg)
Jim Grosbach63b46fa2011-06-30 22:10:46 +0000231 .addReg(BaseReg).setMIFlags(MIFlags));
Evan Cheng86198642009-08-07 00:34:42 +0000232 BaseReg = ARM::SP;
233 continue;
234 }
235
Bob Wilsonf5fd4992010-03-08 22:56:15 +0000236 bool HasCCOut = true;
Evan Cheng86198642009-08-07 00:34:42 +0000237 if (BaseReg == ARM::SP) {
238 // sub sp, sp, #imm7
239 if (DestReg == ARM::SP && (ThisVal < ((1 << 7)-1) * 4)) {
240 assert((ThisVal & 3) == 0 && "Stack update is not multiple of 4?");
241 Opc = isSub ? ARM::tSUBspi : ARM::tADDspi;
Jim Grosbach5b815842011-08-24 17:46:13 +0000242 AddDefaultPred(BuildMI(MBB, MBBI, dl, TII.get(Opc), DestReg)
243 .addReg(BaseReg).addImm(ThisVal/4).setMIFlags(MIFlags));
Evan Cheng86198642009-08-07 00:34:42 +0000244 NumBytes = 0;
245 continue;
246 }
247
248 // sub rd, sp, so_imm
Jim Grosbachf6fd9092011-06-29 23:25:04 +0000249 Opc = isSub ? ARM::t2SUBri : ARM::t2ADDri;
Evan Cheng86198642009-08-07 00:34:42 +0000250 if (ARM_AM::getT2SOImmVal(NumBytes) != -1) {
251 NumBytes = 0;
252 } else {
253 // FIXME: Move this to ARMAddressingModes.h?
254 unsigned RotAmt = CountLeadingZeros_32(ThisVal);
255 ThisVal = ThisVal & ARM_AM::rotr32(0xff000000U, RotAmt);
256 NumBytes &= ~ThisVal;
257 assert(ARM_AM::getT2SOImmVal(ThisVal) != -1 &&
258 "Bit extraction didn't work?");
259 }
Evan Cheng6495f632009-07-28 05:48:47 +0000260 } else {
Evan Cheng86198642009-08-07 00:34:42 +0000261 assert(DestReg != ARM::SP && BaseReg != ARM::SP);
262 Opc = isSub ? ARM::t2SUBri : ARM::t2ADDri;
263 if (ARM_AM::getT2SOImmVal(NumBytes) != -1) {
264 NumBytes = 0;
265 } else if (ThisVal < 4096) {
266 Opc = isSub ? ARM::t2SUBri12 : ARM::t2ADDri12;
Bob Wilsonf5fd4992010-03-08 22:56:15 +0000267 HasCCOut = false;
Evan Cheng86198642009-08-07 00:34:42 +0000268 NumBytes = 0;
269 } else {
270 // FIXME: Move this to ARMAddressingModes.h?
271 unsigned RotAmt = CountLeadingZeros_32(ThisVal);
272 ThisVal = ThisVal & ARM_AM::rotr32(0xff000000U, RotAmt);
273 NumBytes &= ~ThisVal;
274 assert(ARM_AM::getT2SOImmVal(ThisVal) != -1 &&
275 "Bit extraction didn't work?");
276 }
Evan Cheng6495f632009-07-28 05:48:47 +0000277 }
278
279 // Build the new ADD / SUB.
Bob Wilsonf5fd4992010-03-08 22:56:15 +0000280 MachineInstrBuilder MIB =
281 AddDefaultPred(BuildMI(MBB, MBBI, dl, TII.get(Opc), DestReg)
282 .addReg(BaseReg, RegState::Kill)
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000283 .addImm(ThisVal)).setMIFlags(MIFlags);
Bob Wilsonf5fd4992010-03-08 22:56:15 +0000284 if (HasCCOut)
285 AddDefaultCC(MIB);
Evan Cheng86198642009-08-07 00:34:42 +0000286
Evan Cheng6495f632009-07-28 05:48:47 +0000287 BaseReg = DestReg;
288 }
289}
290
291static unsigned
292negativeOffsetOpcode(unsigned opcode)
293{
294 switch (opcode) {
295 case ARM::t2LDRi12: return ARM::t2LDRi8;
296 case ARM::t2LDRHi12: return ARM::t2LDRHi8;
297 case ARM::t2LDRBi12: return ARM::t2LDRBi8;
298 case ARM::t2LDRSHi12: return ARM::t2LDRSHi8;
299 case ARM::t2LDRSBi12: return ARM::t2LDRSBi8;
300 case ARM::t2STRi12: return ARM::t2STRi8;
301 case ARM::t2STRBi12: return ARM::t2STRBi8;
302 case ARM::t2STRHi12: return ARM::t2STRHi8;
303
304 case ARM::t2LDRi8:
305 case ARM::t2LDRHi8:
306 case ARM::t2LDRBi8:
307 case ARM::t2LDRSHi8:
308 case ARM::t2LDRSBi8:
309 case ARM::t2STRi8:
310 case ARM::t2STRBi8:
311 case ARM::t2STRHi8:
312 return opcode;
313
314 default:
315 break;
316 }
317
318 return 0;
319}
320
321static unsigned
322positiveOffsetOpcode(unsigned opcode)
323{
324 switch (opcode) {
325 case ARM::t2LDRi8: return ARM::t2LDRi12;
326 case ARM::t2LDRHi8: return ARM::t2LDRHi12;
327 case ARM::t2LDRBi8: return ARM::t2LDRBi12;
328 case ARM::t2LDRSHi8: return ARM::t2LDRSHi12;
329 case ARM::t2LDRSBi8: return ARM::t2LDRSBi12;
330 case ARM::t2STRi8: return ARM::t2STRi12;
331 case ARM::t2STRBi8: return ARM::t2STRBi12;
332 case ARM::t2STRHi8: return ARM::t2STRHi12;
333
334 case ARM::t2LDRi12:
335 case ARM::t2LDRHi12:
336 case ARM::t2LDRBi12:
337 case ARM::t2LDRSHi12:
338 case ARM::t2LDRSBi12:
339 case ARM::t2STRi12:
340 case ARM::t2STRBi12:
341 case ARM::t2STRHi12:
342 return opcode;
343
344 default:
345 break;
346 }
347
348 return 0;
349}
350
351static unsigned
352immediateOffsetOpcode(unsigned opcode)
353{
354 switch (opcode) {
355 case ARM::t2LDRs: return ARM::t2LDRi12;
356 case ARM::t2LDRHs: return ARM::t2LDRHi12;
357 case ARM::t2LDRBs: return ARM::t2LDRBi12;
358 case ARM::t2LDRSHs: return ARM::t2LDRSHi12;
359 case ARM::t2LDRSBs: return ARM::t2LDRSBi12;
360 case ARM::t2STRs: return ARM::t2STRi12;
361 case ARM::t2STRBs: return ARM::t2STRBi12;
362 case ARM::t2STRHs: return ARM::t2STRHi12;
363
364 case ARM::t2LDRi12:
365 case ARM::t2LDRHi12:
366 case ARM::t2LDRBi12:
367 case ARM::t2LDRSHi12:
368 case ARM::t2LDRSBi12:
369 case ARM::t2STRi12:
370 case ARM::t2STRBi12:
371 case ARM::t2STRHi12:
372 case ARM::t2LDRi8:
373 case ARM::t2LDRHi8:
374 case ARM::t2LDRBi8:
375 case ARM::t2LDRSHi8:
376 case ARM::t2LDRSBi8:
377 case ARM::t2STRi8:
378 case ARM::t2STRBi8:
379 case ARM::t2STRHi8:
380 return opcode;
381
382 default:
383 break;
384 }
385
386 return 0;
387}
388
Evan Chengcdbb3f52009-08-27 01:23:50 +0000389bool llvm::rewriteT2FrameIndex(MachineInstr &MI, unsigned FrameRegIdx,
390 unsigned FrameReg, int &Offset,
391 const ARMBaseInstrInfo &TII) {
Evan Cheng6495f632009-07-28 05:48:47 +0000392 unsigned Opcode = MI.getOpcode();
Evan Chenge837dea2011-06-28 19:10:37 +0000393 const MCInstrDesc &Desc = MI.getDesc();
Evan Cheng6495f632009-07-28 05:48:47 +0000394 unsigned AddrMode = (Desc.TSFlags & ARMII::AddrModeMask);
395 bool isSub = false;
396
397 // Memory operands in inline assembly always use AddrModeT2_i12.
398 if (Opcode == ARM::INLINEASM)
399 AddrMode = ARMII::AddrModeT2_i12; // FIXME. mode for thumb2?
Jim Grosbach764ab522009-08-11 15:33:49 +0000400
Evan Cheng6495f632009-07-28 05:48:47 +0000401 if (Opcode == ARM::t2ADDri || Opcode == ARM::t2ADDri12) {
402 Offset += MI.getOperand(FrameRegIdx+1).getImm();
Evan Cheng86198642009-08-07 00:34:42 +0000403
Jakob Stoklund Olesen35f0feb2010-01-19 21:08:28 +0000404 unsigned PredReg;
405 if (Offset == 0 && getInstrPredicate(&MI, PredReg) == ARMCC::AL) {
Evan Cheng6495f632009-07-28 05:48:47 +0000406 // Turn it into a move.
Jim Grosbach2a7b41b2011-06-30 23:38:17 +0000407 MI.setDesc(TII.get(ARM::tMOVr));
Evan Cheng6495f632009-07-28 05:48:47 +0000408 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
Jakob Stoklund Olesen35f0feb2010-01-19 21:08:28 +0000409 // Remove offset and remaining explicit predicate operands.
410 do MI.RemoveOperand(FrameRegIdx+1);
Jim Grosbach63b46fa2011-06-30 22:10:46 +0000411 while (MI.getNumOperands() > FrameRegIdx+1);
412 MachineInstrBuilder MIB(&MI);
413 AddDefaultPred(MIB);
Evan Chengcdbb3f52009-08-27 01:23:50 +0000414 return true;
Evan Cheng6495f632009-07-28 05:48:47 +0000415 }
416
Bob Wilsonf5fd4992010-03-08 22:56:15 +0000417 bool HasCCOut = Opcode != ARM::t2ADDri12;
418
Evan Cheng6495f632009-07-28 05:48:47 +0000419 if (Offset < 0) {
420 Offset = -Offset;
421 isSub = true;
Jim Grosbachf6fd9092011-06-29 23:25:04 +0000422 MI.setDesc(TII.get(ARM::t2SUBri));
Evan Cheng86198642009-08-07 00:34:42 +0000423 } else {
Jim Grosbachf6fd9092011-06-29 23:25:04 +0000424 MI.setDesc(TII.get(ARM::t2ADDri));
Evan Cheng6495f632009-07-28 05:48:47 +0000425 }
426
427 // Common case: small offset, fits into instruction.
428 if (ARM_AM::getT2SOImmVal(Offset) != -1) {
Evan Cheng6495f632009-07-28 05:48:47 +0000429 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
430 MI.getOperand(FrameRegIdx+1).ChangeToImmediate(Offset);
Bob Wilsonf5fd4992010-03-08 22:56:15 +0000431 // Add cc_out operand if the original instruction did not have one.
432 if (!HasCCOut)
433 MI.addOperand(MachineOperand::CreateReg(0, false));
Evan Chengcdbb3f52009-08-27 01:23:50 +0000434 Offset = 0;
435 return true;
Evan Cheng6495f632009-07-28 05:48:47 +0000436 }
437 // Another common case: imm12.
Bob Wilsonf5fd4992010-03-08 22:56:15 +0000438 if (Offset < 4096 &&
439 (!HasCCOut || MI.getOperand(MI.getNumOperands()-1).getReg() == 0)) {
Jim Grosbachf6fd9092011-06-29 23:25:04 +0000440 unsigned NewOpc = isSub ? ARM::t2SUBri12 : ARM::t2ADDri12;
Evan Cheng86198642009-08-07 00:34:42 +0000441 MI.setDesc(TII.get(NewOpc));
Evan Cheng6495f632009-07-28 05:48:47 +0000442 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
443 MI.getOperand(FrameRegIdx+1).ChangeToImmediate(Offset);
Bob Wilsonf5fd4992010-03-08 22:56:15 +0000444 // Remove the cc_out operand.
445 if (HasCCOut)
446 MI.RemoveOperand(MI.getNumOperands()-1);
Evan Chengcdbb3f52009-08-27 01:23:50 +0000447 Offset = 0;
448 return true;
Evan Cheng6495f632009-07-28 05:48:47 +0000449 }
450
451 // Otherwise, extract 8 adjacent bits from the immediate into this
452 // t2ADDri/t2SUBri.
453 unsigned RotAmt = CountLeadingZeros_32(Offset);
454 unsigned ThisImmVal = Offset & ARM_AM::rotr32(0xff000000U, RotAmt);
455
456 // We will handle these bits from offset, clear them.
457 Offset &= ~ThisImmVal;
458
459 assert(ARM_AM::getT2SOImmVal(ThisImmVal) != -1 &&
460 "Bit extraction didn't work?");
461 MI.getOperand(FrameRegIdx+1).ChangeToImmediate(ThisImmVal);
Bob Wilsonf5fd4992010-03-08 22:56:15 +0000462 // Add cc_out operand if the original instruction did not have one.
463 if (!HasCCOut)
464 MI.addOperand(MachineOperand::CreateReg(0, false));
465
Evan Cheng6495f632009-07-28 05:48:47 +0000466 } else {
Bob Wilsone4863f42009-09-15 17:56:18 +0000467
Bob Wilsone6373eb2010-02-06 00:24:38 +0000468 // AddrMode4 and AddrMode6 cannot handle any offset.
469 if (AddrMode == ARMII::AddrMode4 || AddrMode == ARMII::AddrMode6)
Bob Wilsone4863f42009-09-15 17:56:18 +0000470 return false;
471
Evan Cheng6495f632009-07-28 05:48:47 +0000472 // AddrModeT2_so cannot handle any offset. If there is no offset
473 // register then we change to an immediate version.
Evan Cheng86198642009-08-07 00:34:42 +0000474 unsigned NewOpc = Opcode;
Evan Cheng6495f632009-07-28 05:48:47 +0000475 if (AddrMode == ARMII::AddrModeT2_so) {
476 unsigned OffsetReg = MI.getOperand(FrameRegIdx+1).getReg();
477 if (OffsetReg != 0) {
478 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
Evan Chengcdbb3f52009-08-27 01:23:50 +0000479 return Offset == 0;
Evan Cheng6495f632009-07-28 05:48:47 +0000480 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000481
Evan Cheng6495f632009-07-28 05:48:47 +0000482 MI.RemoveOperand(FrameRegIdx+1);
483 MI.getOperand(FrameRegIdx+1).ChangeToImmediate(0);
484 NewOpc = immediateOffsetOpcode(Opcode);
485 AddrMode = ARMII::AddrModeT2_i12;
486 }
487
488 unsigned NumBits = 0;
489 unsigned Scale = 1;
490 if (AddrMode == ARMII::AddrModeT2_i8 || AddrMode == ARMII::AddrModeT2_i12) {
491 // i8 supports only negative, and i12 supports only positive, so
492 // based on Offset sign convert Opcode to the appropriate
493 // instruction
494 Offset += MI.getOperand(FrameRegIdx+1).getImm();
495 if (Offset < 0) {
496 NewOpc = negativeOffsetOpcode(Opcode);
497 NumBits = 8;
498 isSub = true;
499 Offset = -Offset;
500 } else {
501 NewOpc = positiveOffsetOpcode(Opcode);
502 NumBits = 12;
503 }
Bob Wilsone6373eb2010-02-06 00:24:38 +0000504 } else if (AddrMode == ARMII::AddrMode5) {
505 // VFP address mode.
506 const MachineOperand &OffOp = MI.getOperand(FrameRegIdx+1);
507 int InstrOffs = ARM_AM::getAM5Offset(OffOp.getImm());
508 if (ARM_AM::getAM5Op(OffOp.getImm()) == ARM_AM::sub)
509 InstrOffs *= -1;
Evan Cheng6495f632009-07-28 05:48:47 +0000510 NumBits = 8;
511 Scale = 4;
512 Offset += InstrOffs * 4;
513 assert((Offset & (Scale-1)) == 0 && "Can't encode this offset!");
514 if (Offset < 0) {
515 Offset = -Offset;
516 isSub = true;
517 }
Bob Wilsone6373eb2010-02-06 00:24:38 +0000518 } else {
519 llvm_unreachable("Unsupported addressing mode!");
Evan Cheng6495f632009-07-28 05:48:47 +0000520 }
521
522 if (NewOpc != Opcode)
523 MI.setDesc(TII.get(NewOpc));
524
525 MachineOperand &ImmOp = MI.getOperand(FrameRegIdx+1);
526
527 // Attempt to fold address computation
528 // Common case: small offset, fits into instruction.
529 int ImmedOffset = Offset / Scale;
530 unsigned Mask = (1 << NumBits) - 1;
531 if ((unsigned)Offset <= Mask * Scale) {
532 // Replace the FrameIndex with fp/sp
533 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
534 if (isSub) {
535 if (AddrMode == ARMII::AddrMode5)
536 // FIXME: Not consistent.
537 ImmedOffset |= 1 << NumBits;
Jim Grosbach764ab522009-08-11 15:33:49 +0000538 else
Evan Cheng6495f632009-07-28 05:48:47 +0000539 ImmedOffset = -ImmedOffset;
540 }
541 ImmOp.ChangeToImmediate(ImmedOffset);
Evan Chengcdbb3f52009-08-27 01:23:50 +0000542 Offset = 0;
543 return true;
Evan Cheng6495f632009-07-28 05:48:47 +0000544 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000545
Evan Cheng6495f632009-07-28 05:48:47 +0000546 // Otherwise, offset doesn't fit. Pull in what we can to simplify
David Goodwind9453782009-07-28 23:52:33 +0000547 ImmedOffset = ImmedOffset & Mask;
Evan Cheng6495f632009-07-28 05:48:47 +0000548 if (isSub) {
549 if (AddrMode == ARMII::AddrMode5)
550 // FIXME: Not consistent.
551 ImmedOffset |= 1 << NumBits;
Evan Chenga8e89842009-08-03 02:38:06 +0000552 else {
Evan Cheng6495f632009-07-28 05:48:47 +0000553 ImmedOffset = -ImmedOffset;
Evan Chenga8e89842009-08-03 02:38:06 +0000554 if (ImmedOffset == 0)
555 // Change the opcode back if the encoded offset is zero.
556 MI.setDesc(TII.get(positiveOffsetOpcode(NewOpc)));
557 }
Evan Cheng6495f632009-07-28 05:48:47 +0000558 }
559 ImmOp.ChangeToImmediate(ImmedOffset);
560 Offset &= ~(Mask*Scale);
561 }
562
Evan Chengcdbb3f52009-08-27 01:23:50 +0000563 Offset = (isSub) ? -Offset : Offset;
564 return Offset == 0;
Evan Cheng6495f632009-07-28 05:48:47 +0000565}
Evan Cheng68fc2da2010-06-09 19:26:01 +0000566
567/// scheduleTwoAddrSource - Schedule the copy / re-mat of the source of the
568/// two-addrss instruction inserted by two-address pass.
569void
570Thumb2InstrInfo::scheduleTwoAddrSource(MachineInstr *SrcMI,
571 MachineInstr *UseMI,
572 const TargetRegisterInfo &TRI) const {
Jim Grosbach2a7b41b2011-06-30 23:38:17 +0000573 if (SrcMI->getOpcode() != ARM::tMOVr || SrcMI->getOperand(1).isKill())
Evan Cheng68fc2da2010-06-09 19:26:01 +0000574 return;
575
576 unsigned PredReg = 0;
Craig Topperc89c7442012-03-27 07:21:54 +0000577 ARMCC::CondCodes CC = getInstrPredicate(UseMI, PredReg);
Evan Cheng68fc2da2010-06-09 19:26:01 +0000578 if (CC == ARMCC::AL || PredReg != ARM::CPSR)
579 return;
580
581 // Schedule the copy so it doesn't come between previous instructions
582 // and UseMI which can form an IT block.
583 unsigned SrcReg = SrcMI->getOperand(1).getReg();
584 ARMCC::CondCodes OCC = ARMCC::getOppositeCondition(CC);
585 MachineBasicBlock *MBB = UseMI->getParent();
586 MachineBasicBlock::iterator MBBI = SrcMI;
587 unsigned NumInsts = 0;
588 while (--MBBI != MBB->begin()) {
589 if (MBBI->isDebugValue())
590 continue;
591
592 MachineInstr *NMI = &*MBBI;
Craig Topperc89c7442012-03-27 07:21:54 +0000593 ARMCC::CondCodes NCC = getInstrPredicate(NMI, PredReg);
Evan Cheng68fc2da2010-06-09 19:26:01 +0000594 if (!(NCC == CC || NCC == OCC) ||
595 NMI->modifiesRegister(SrcReg, &TRI) ||
Jakob Stoklund Olesen2420b552012-02-17 19:23:15 +0000596 NMI->modifiesRegister(ARM::CPSR, &TRI))
Evan Cheng68fc2da2010-06-09 19:26:01 +0000597 break;
598 if (++NumInsts == 4)
599 // Too many in a row!
600 return;
601 }
602
603 if (NumInsts) {
604 MBB->remove(SrcMI);
605 MBB->insert(++MBBI, SrcMI);
606 }
607}
Evan Cheng4d54e5b2010-06-22 01:18:16 +0000608
609ARMCC::CondCodes
610llvm::getITInstrPredicate(const MachineInstr *MI, unsigned &PredReg) {
611 unsigned Opc = MI->getOpcode();
612 if (Opc == ARM::tBcc || Opc == ARM::t2Bcc)
613 return ARMCC::AL;
Craig Topperc89c7442012-03-27 07:21:54 +0000614 return getInstrPredicate(MI, PredReg);
Evan Cheng4d54e5b2010-06-22 01:18:16 +0000615}