blob: 55d92bdfa6a7b159204126927593b678af904aa3 [file] [log] [blame]
Arnold Schwaighofer373e8652007-10-12 21:30:57 +00001//====- X86InstrSSE.td - Describe the X86 Instruction Set --*- tablegen -*-===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 SSE instruction set, defining the instructions,
11// and properties of the instructions which are needed for code generation,
12// machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
16
17//===----------------------------------------------------------------------===//
18// SSE specific DAG Nodes.
19//===----------------------------------------------------------------------===//
20
21def SDTX86FPShiftOp : SDTypeProfile<1, 2, [ SDTCisSameAs<0, 1>,
22 SDTCisFP<0>, SDTCisInt<2> ]>;
23
Dan Gohmanf17a25c2007-07-18 16:29:46 +000024def X86fmin : SDNode<"X86ISD::FMIN", SDTFPBinOp>;
25def X86fmax : SDNode<"X86ISD::FMAX", SDTFPBinOp>;
26def X86fand : SDNode<"X86ISD::FAND", SDTFPBinOp,
27 [SDNPCommutative, SDNPAssociative]>;
28def X86for : SDNode<"X86ISD::FOR", SDTFPBinOp,
29 [SDNPCommutative, SDNPAssociative]>;
30def X86fxor : SDNode<"X86ISD::FXOR", SDTFPBinOp,
31 [SDNPCommutative, SDNPAssociative]>;
32def X86frsqrt : SDNode<"X86ISD::FRSQRT", SDTFPUnaryOp>;
33def X86frcp : SDNode<"X86ISD::FRCP", SDTFPUnaryOp>;
34def X86fsrl : SDNode<"X86ISD::FSRL", SDTX86FPShiftOp>;
Evan Chengf37bf452007-10-01 18:12:48 +000035def X86comi : SDNode<"X86ISD::COMI", SDTX86CmpTest>;
Evan Cheng621216e2007-09-29 00:00:36 +000036def X86ucomi : SDNode<"X86ISD::UCOMI", SDTX86CmpTest>;
Nate Begemand77e59e2008-02-11 04:19:36 +000037def X86pextrb : SDNode<"X86ISD::PEXTRB",
38 SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisPtrTy<2>]>>;
39def X86pextrw : SDNode<"X86ISD::PEXTRW",
40 SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisPtrTy<2>]>>;
41def X86pinsrb : SDNode<"X86ISD::PINSRB",
42 SDTypeProfile<1, 3, [SDTCisVT<0, v16i8>, SDTCisSameAs<0,1>,
43 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
44def X86pinsrw : SDNode<"X86ISD::PINSRW",
45 SDTypeProfile<1, 3, [SDTCisVT<0, v8i16>, SDTCisSameAs<0,1>,
46 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
47def X86insrtps : SDNode<"X86ISD::INSERTPS",
48 SDTypeProfile<1, 3, [SDTCisVT<0, v4f32>, SDTCisSameAs<0,1>,
49 SDTCisVT<2, f32>, SDTCisPtrTy<3>]>>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000050
51//===----------------------------------------------------------------------===//
52// SSE 'Special' Instructions
53//===----------------------------------------------------------------------===//
54
Chris Lattnerc90ee9c2008-01-10 07:59:24 +000055let isImplicitDef = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +000056def IMPLICIT_DEF_VR128 : I<0, Pseudo, (outs VR128:$dst), (ins),
Dan Gohmanf17a25c2007-07-18 16:29:46 +000057 "#IMPLICIT_DEF $dst",
58 [(set VR128:$dst, (v4f32 (undef)))]>,
59 Requires<[HasSSE1]>;
Evan Chengb783fa32007-07-19 01:14:50 +000060def IMPLICIT_DEF_FR32 : I<0, Pseudo, (outs FR32:$dst), (ins),
Dan Gohmanf17a25c2007-07-18 16:29:46 +000061 "#IMPLICIT_DEF $dst",
Dale Johannesene0e0fd02007-09-23 14:52:20 +000062 [(set FR32:$dst, (undef))]>, Requires<[HasSSE1]>;
Evan Chengb783fa32007-07-19 01:14:50 +000063def IMPLICIT_DEF_FR64 : I<0, Pseudo, (outs FR64:$dst), (ins),
Dan Gohmanf17a25c2007-07-18 16:29:46 +000064 "#IMPLICIT_DEF $dst",
65 [(set FR64:$dst, (undef))]>, Requires<[HasSSE2]>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +000066}
Dan Gohmanf17a25c2007-07-18 16:29:46 +000067
68//===----------------------------------------------------------------------===//
69// SSE Complex Patterns
70//===----------------------------------------------------------------------===//
71
72// These are 'extloads' from a scalar to the low element of a vector, zeroing
73// the top elements. These are used for the SSE 'ss' and 'sd' instruction
74// forms.
75def sse_load_f32 : ComplexPattern<v4f32, 4, "SelectScalarSSELoad", [],
Chris Lattnerc90ee9c2008-01-10 07:59:24 +000076 [SDNPHasChain, SDNPMayLoad]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000077def sse_load_f64 : ComplexPattern<v2f64, 4, "SelectScalarSSELoad", [],
Chris Lattnerc90ee9c2008-01-10 07:59:24 +000078 [SDNPHasChain, SDNPMayLoad]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000079
80def ssmem : Operand<v4f32> {
81 let PrintMethod = "printf32mem";
82 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc, i32imm);
83}
84def sdmem : Operand<v2f64> {
85 let PrintMethod = "printf64mem";
86 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc, i32imm);
87}
88
89//===----------------------------------------------------------------------===//
90// SSE pattern fragments
91//===----------------------------------------------------------------------===//
92
Dan Gohmanf17a25c2007-07-18 16:29:46 +000093def loadv4f32 : PatFrag<(ops node:$ptr), (v4f32 (load node:$ptr))>;
94def loadv2f64 : PatFrag<(ops node:$ptr), (v2f64 (load node:$ptr))>;
95def loadv4i32 : PatFrag<(ops node:$ptr), (v4i32 (load node:$ptr))>;
96def loadv2i64 : PatFrag<(ops node:$ptr), (v2i64 (load node:$ptr))>;
97
Dan Gohman11821702007-07-27 17:16:43 +000098// Like 'store', but always requires vector alignment.
Dan Gohman4a4f1512007-07-18 20:23:34 +000099def alignedstore : PatFrag<(ops node:$val, node:$ptr),
100 (st node:$val, node:$ptr), [{
101 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
102 return !ST->isTruncatingStore() &&
103 ST->getAddressingMode() == ISD::UNINDEXED &&
Dan Gohman11821702007-07-27 17:16:43 +0000104 ST->getAlignment() >= 16;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000105 return false;
106}]>;
107
Dan Gohman11821702007-07-27 17:16:43 +0000108// Like 'load', but always requires vector alignment.
Dan Gohman4a4f1512007-07-18 20:23:34 +0000109def alignedload : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
110 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
111 return LD->getExtensionType() == ISD::NON_EXTLOAD &&
112 LD->getAddressingMode() == ISD::UNINDEXED &&
Dan Gohman11821702007-07-27 17:16:43 +0000113 LD->getAlignment() >= 16;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000114 return false;
115}]>;
116
Dan Gohman11821702007-07-27 17:16:43 +0000117def alignedloadfsf32 : PatFrag<(ops node:$ptr), (f32 (alignedload node:$ptr))>;
118def alignedloadfsf64 : PatFrag<(ops node:$ptr), (f64 (alignedload node:$ptr))>;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000119def alignedloadv4f32 : PatFrag<(ops node:$ptr), (v4f32 (alignedload node:$ptr))>;
120def alignedloadv2f64 : PatFrag<(ops node:$ptr), (v2f64 (alignedload node:$ptr))>;
121def alignedloadv4i32 : PatFrag<(ops node:$ptr), (v4i32 (alignedload node:$ptr))>;
122def alignedloadv2i64 : PatFrag<(ops node:$ptr), (v2i64 (alignedload node:$ptr))>;
123
124// Like 'load', but uses special alignment checks suitable for use in
125// memory operands in most SSE instructions, which are required to
126// be naturally aligned on some targets but not on others.
127// FIXME: Actually implement support for targets that don't require the
128// alignment. This probably wants a subtarget predicate.
129def memop : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
130 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
131 return LD->getExtensionType() == ISD::NON_EXTLOAD &&
132 LD->getAddressingMode() == ISD::UNINDEXED &&
Dan Gohman11821702007-07-27 17:16:43 +0000133 LD->getAlignment() >= 16;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000134 return false;
135}]>;
136
Dan Gohman11821702007-07-27 17:16:43 +0000137def memopfsf32 : PatFrag<(ops node:$ptr), (f32 (memop node:$ptr))>;
138def memopfsf64 : PatFrag<(ops node:$ptr), (f64 (memop node:$ptr))>;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000139def memopv4f32 : PatFrag<(ops node:$ptr), (v4f32 (memop node:$ptr))>;
140def memopv2f64 : PatFrag<(ops node:$ptr), (v2f64 (memop node:$ptr))>;
141def memopv4i32 : PatFrag<(ops node:$ptr), (v4i32 (memop node:$ptr))>;
142def memopv2i64 : PatFrag<(ops node:$ptr), (v2i64 (memop node:$ptr))>;
Nate Begeman9a58b8a2008-02-09 23:46:37 +0000143def memopv16i8 : PatFrag<(ops node:$ptr), (v16i8 (memop node:$ptr))>;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000144
Bill Wendling3b15d722007-08-11 09:52:53 +0000145// SSSE3 uses MMX registers for some instructions. They aren't aligned on a
146// 16-byte boundary.
Nate Begeman9a58b8a2008-02-09 23:46:37 +0000147// FIXME: 8 byte alignment for mmx reads is not required
Bill Wendling3b15d722007-08-11 09:52:53 +0000148def memop64 : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
149 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
150 return LD->getExtensionType() == ISD::NON_EXTLOAD &&
151 LD->getAddressingMode() == ISD::UNINDEXED &&
152 LD->getAlignment() >= 8;
153 return false;
154}]>;
155
156def memopv8i8 : PatFrag<(ops node:$ptr), (v8i8 (memop64 node:$ptr))>;
Bill Wendling3b15d722007-08-11 09:52:53 +0000157def memopv4i16 : PatFrag<(ops node:$ptr), (v4i16 (memop64 node:$ptr))>;
158def memopv8i16 : PatFrag<(ops node:$ptr), (v8i16 (memop64 node:$ptr))>;
159def memopv2i32 : PatFrag<(ops node:$ptr), (v2i32 (memop64 node:$ptr))>;
160
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000161def bc_v4f32 : PatFrag<(ops node:$in), (v4f32 (bitconvert node:$in))>;
162def bc_v2f64 : PatFrag<(ops node:$in), (v2f64 (bitconvert node:$in))>;
163def bc_v16i8 : PatFrag<(ops node:$in), (v16i8 (bitconvert node:$in))>;
164def bc_v8i16 : PatFrag<(ops node:$in), (v8i16 (bitconvert node:$in))>;
165def bc_v4i32 : PatFrag<(ops node:$in), (v4i32 (bitconvert node:$in))>;
166def bc_v2i64 : PatFrag<(ops node:$in), (v2i64 (bitconvert node:$in))>;
167
168def fp32imm0 : PatLeaf<(f32 fpimm), [{
169 return N->isExactlyValue(+0.0);
170}]>;
171
172def PSxLDQ_imm : SDNodeXForm<imm, [{
173 // Transformation function: imm >> 3
174 return getI32Imm(N->getValue() >> 3);
175}]>;
176
177// SHUFFLE_get_shuf_imm xform function: convert vector_shuffle mask to PSHUF*,
178// SHUFP* etc. imm.
179def SHUFFLE_get_shuf_imm : SDNodeXForm<build_vector, [{
180 return getI8Imm(X86::getShuffleSHUFImmediate(N));
181}]>;
182
183// SHUFFLE_get_pshufhw_imm xform function: convert vector_shuffle mask to
184// PSHUFHW imm.
185def SHUFFLE_get_pshufhw_imm : SDNodeXForm<build_vector, [{
186 return getI8Imm(X86::getShufflePSHUFHWImmediate(N));
187}]>;
188
189// SHUFFLE_get_pshuflw_imm xform function: convert vector_shuffle mask to
190// PSHUFLW imm.
191def SHUFFLE_get_pshuflw_imm : SDNodeXForm<build_vector, [{
192 return getI8Imm(X86::getShufflePSHUFLWImmediate(N));
193}]>;
194
195def SSE_splat_mask : PatLeaf<(build_vector), [{
196 return X86::isSplatMask(N);
197}], SHUFFLE_get_shuf_imm>;
198
199def SSE_splat_lo_mask : PatLeaf<(build_vector), [{
200 return X86::isSplatLoMask(N);
201}]>;
202
203def MOVHLPS_shuffle_mask : PatLeaf<(build_vector), [{
204 return X86::isMOVHLPSMask(N);
205}]>;
206
207def MOVHLPS_v_undef_shuffle_mask : PatLeaf<(build_vector), [{
208 return X86::isMOVHLPS_v_undef_Mask(N);
209}]>;
210
211def MOVHP_shuffle_mask : PatLeaf<(build_vector), [{
212 return X86::isMOVHPMask(N);
213}]>;
214
215def MOVLP_shuffle_mask : PatLeaf<(build_vector), [{
216 return X86::isMOVLPMask(N);
217}]>;
218
219def MOVL_shuffle_mask : PatLeaf<(build_vector), [{
220 return X86::isMOVLMask(N);
221}]>;
222
223def MOVSHDUP_shuffle_mask : PatLeaf<(build_vector), [{
224 return X86::isMOVSHDUPMask(N);
225}]>;
226
227def MOVSLDUP_shuffle_mask : PatLeaf<(build_vector), [{
228 return X86::isMOVSLDUPMask(N);
229}]>;
230
231def UNPCKL_shuffle_mask : PatLeaf<(build_vector), [{
232 return X86::isUNPCKLMask(N);
233}]>;
234
235def UNPCKH_shuffle_mask : PatLeaf<(build_vector), [{
236 return X86::isUNPCKHMask(N);
237}]>;
238
239def UNPCKL_v_undef_shuffle_mask : PatLeaf<(build_vector), [{
240 return X86::isUNPCKL_v_undef_Mask(N);
241}]>;
242
243def UNPCKH_v_undef_shuffle_mask : PatLeaf<(build_vector), [{
244 return X86::isUNPCKH_v_undef_Mask(N);
245}]>;
246
247def PSHUFD_shuffle_mask : PatLeaf<(build_vector), [{
248 return X86::isPSHUFDMask(N);
249}], SHUFFLE_get_shuf_imm>;
250
251def PSHUFHW_shuffle_mask : PatLeaf<(build_vector), [{
252 return X86::isPSHUFHWMask(N);
253}], SHUFFLE_get_pshufhw_imm>;
254
255def PSHUFLW_shuffle_mask : PatLeaf<(build_vector), [{
256 return X86::isPSHUFLWMask(N);
257}], SHUFFLE_get_pshuflw_imm>;
258
259def SHUFP_unary_shuffle_mask : PatLeaf<(build_vector), [{
260 return X86::isPSHUFDMask(N);
261}], SHUFFLE_get_shuf_imm>;
262
263def SHUFP_shuffle_mask : PatLeaf<(build_vector), [{
264 return X86::isSHUFPMask(N);
265}], SHUFFLE_get_shuf_imm>;
266
267def PSHUFD_binary_shuffle_mask : PatLeaf<(build_vector), [{
268 return X86::isSHUFPMask(N);
269}], SHUFFLE_get_shuf_imm>;
270
271//===----------------------------------------------------------------------===//
272// SSE scalar FP Instructions
273//===----------------------------------------------------------------------===//
274
275// CMOV* - Used to implement the SSE SELECT DAG operation. Expanded by the
276// scheduler into a branch sequence.
Evan Cheng950aac02007-09-25 01:57:46 +0000277// These are expanded by the scheduler.
278let Uses = [EFLAGS], usesCustomDAGSchedInserter = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000279 def CMOV_FR32 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000280 (outs FR32:$dst), (ins FR32:$t, FR32:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000281 "#CMOV_FR32 PSEUDO!",
Evan Cheng621216e2007-09-29 00:00:36 +0000282 [(set FR32:$dst, (X86cmov FR32:$t, FR32:$f, imm:$cond,
283 EFLAGS))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000284 def CMOV_FR64 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000285 (outs FR64:$dst), (ins FR64:$t, FR64:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000286 "#CMOV_FR64 PSEUDO!",
Evan Cheng621216e2007-09-29 00:00:36 +0000287 [(set FR64:$dst, (X86cmov FR64:$t, FR64:$f, imm:$cond,
288 EFLAGS))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000289 def CMOV_V4F32 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000290 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000291 "#CMOV_V4F32 PSEUDO!",
292 [(set VR128:$dst,
Evan Cheng621216e2007-09-29 00:00:36 +0000293 (v4f32 (X86cmov VR128:$t, VR128:$f, imm:$cond,
294 EFLAGS)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000295 def CMOV_V2F64 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000296 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000297 "#CMOV_V2F64 PSEUDO!",
298 [(set VR128:$dst,
Evan Cheng621216e2007-09-29 00:00:36 +0000299 (v2f64 (X86cmov VR128:$t, VR128:$f, imm:$cond,
300 EFLAGS)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000301 def CMOV_V2I64 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000302 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000303 "#CMOV_V2I64 PSEUDO!",
304 [(set VR128:$dst,
Evan Cheng621216e2007-09-29 00:00:36 +0000305 (v2i64 (X86cmov VR128:$t, VR128:$f, imm:$cond,
Evan Cheng950aac02007-09-25 01:57:46 +0000306 EFLAGS)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000307}
308
309//===----------------------------------------------------------------------===//
310// SSE1 Instructions
311//===----------------------------------------------------------------------===//
312
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000313// Move Instructions
Chris Lattnerd1a9eb62008-01-11 06:59:07 +0000314let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000315def MOVSSrr : SSI<0x10, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000316 "movss\t{$src, $dst|$dst, $src}", []>;
Chris Lattner1a1932c2008-01-06 23:38:27 +0000317let isSimpleLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000318def MOVSSrm : SSI<0x10, MRMSrcMem, (outs FR32:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000319 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000320 [(set FR32:$dst, (loadf32 addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000321def MOVSSmr : SSI<0x11, MRMDestMem, (outs), (ins f32mem:$dst, FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000322 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000323 [(store FR32:$src, addr:$dst)]>;
324
325// Conversion instructions
Evan Chengb783fa32007-07-19 01:14:50 +0000326def CVTTSS2SIrr : SSI<0x2C, MRMSrcReg, (outs GR32:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000327 "cvttss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000328 [(set GR32:$dst, (fp_to_sint FR32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000329def CVTTSS2SIrm : SSI<0x2C, MRMSrcMem, (outs GR32:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000330 "cvttss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000331 [(set GR32:$dst, (fp_to_sint (loadf32 addr:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000332def CVTSI2SSrr : SSI<0x2A, MRMSrcReg, (outs FR32:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000333 "cvtsi2ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000334 [(set FR32:$dst, (sint_to_fp GR32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000335def CVTSI2SSrm : SSI<0x2A, MRMSrcMem, (outs FR32:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000336 "cvtsi2ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000337 [(set FR32:$dst, (sint_to_fp (loadi32 addr:$src)))]>;
338
339// Match intrinsics which expect XMM operand(s).
Evan Chengb783fa32007-07-19 01:14:50 +0000340def Int_CVTSS2SIrr : SSI<0x2D, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000341 "cvtss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000342 [(set GR32:$dst, (int_x86_sse_cvtss2si VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000343def Int_CVTSS2SIrm : SSI<0x2D, MRMSrcMem, (outs GR32:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000344 "cvtss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000345 [(set GR32:$dst, (int_x86_sse_cvtss2si
346 (load addr:$src)))]>;
347
Dale Johannesen1fbb4a52007-10-30 22:15:38 +0000348// Match intrinisics which expect MM and XMM operand(s).
349def Int_CVTPS2PIrr : PSI<0x2D, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
350 "cvtps2pi\t{$src, $dst|$dst, $src}",
351 [(set VR64:$dst, (int_x86_sse_cvtps2pi VR128:$src))]>;
352def Int_CVTPS2PIrm : PSI<0x2D, MRMSrcMem, (outs VR64:$dst), (ins f64mem:$src),
353 "cvtps2pi\t{$src, $dst|$dst, $src}",
354 [(set VR64:$dst, (int_x86_sse_cvtps2pi
355 (load addr:$src)))]>;
356def Int_CVTTPS2PIrr: PSI<0x2C, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
357 "cvttps2pi\t{$src, $dst|$dst, $src}",
358 [(set VR64:$dst, (int_x86_sse_cvttps2pi VR128:$src))]>;
359def Int_CVTTPS2PIrm: PSI<0x2C, MRMSrcMem, (outs VR64:$dst), (ins f64mem:$src),
360 "cvttps2pi\t{$src, $dst|$dst, $src}",
361 [(set VR64:$dst, (int_x86_sse_cvttps2pi
362 (load addr:$src)))]>;
Evan Cheng3ea4d672008-03-05 08:19:16 +0000363let Constraints = "$src1 = $dst" in {
Dale Johannesen1fbb4a52007-10-30 22:15:38 +0000364 def Int_CVTPI2PSrr : PSI<0x2A, MRMSrcReg,
365 (outs VR128:$dst), (ins VR128:$src1, VR64:$src2),
366 "cvtpi2ps\t{$src2, $dst|$dst, $src2}",
367 [(set VR128:$dst, (int_x86_sse_cvtpi2ps VR128:$src1,
368 VR64:$src2))]>;
369 def Int_CVTPI2PSrm : PSI<0x2A, MRMSrcMem,
370 (outs VR128:$dst), (ins VR128:$src1, i64mem:$src2),
371 "cvtpi2ps\t{$src2, $dst|$dst, $src2}",
372 [(set VR128:$dst, (int_x86_sse_cvtpi2ps VR128:$src1,
373 (load addr:$src2)))]>;
374}
375
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000376// Aliases for intrinsics
Evan Chengb783fa32007-07-19 01:14:50 +0000377def Int_CVTTSS2SIrr : SSI<0x2C, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000378 "cvttss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000379 [(set GR32:$dst,
380 (int_x86_sse_cvttss2si VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000381def Int_CVTTSS2SIrm : SSI<0x2C, MRMSrcMem, (outs GR32:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000382 "cvttss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000383 [(set GR32:$dst,
384 (int_x86_sse_cvttss2si(load addr:$src)))]>;
385
Evan Cheng3ea4d672008-03-05 08:19:16 +0000386let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000387 def Int_CVTSI2SSrr : SSI<0x2A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000388 (outs VR128:$dst), (ins VR128:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000389 "cvtsi2ss\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000390 [(set VR128:$dst, (int_x86_sse_cvtsi2ss VR128:$src1,
391 GR32:$src2))]>;
392 def Int_CVTSI2SSrm : SSI<0x2A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000393 (outs VR128:$dst), (ins VR128:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000394 "cvtsi2ss\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000395 [(set VR128:$dst, (int_x86_sse_cvtsi2ss VR128:$src1,
396 (loadi32 addr:$src2)))]>;
397}
398
399// Comparison instructions
Evan Cheng3ea4d672008-03-05 08:19:16 +0000400let Constraints = "$src1 = $dst" in {
Chris Lattnerd1a9eb62008-01-11 06:59:07 +0000401let neverHasSideEffects = 1 in
Chris Lattnera9f545f2007-12-16 20:12:41 +0000402 def CMPSSrr : SSIi8<0xC2, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000403 (outs FR32:$dst), (ins FR32:$src1, FR32:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +0000404 "cmp${cc}ss\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerd1a9eb62008-01-11 06:59:07 +0000405let neverHasSideEffects = 1, mayLoad = 1 in
Chris Lattnera9f545f2007-12-16 20:12:41 +0000406 def CMPSSrm : SSIi8<0xC2, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000407 (outs FR32:$dst), (ins FR32:$src1, f32mem:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +0000408 "cmp${cc}ss\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000409}
410
Evan Cheng55687072007-09-14 21:48:26 +0000411let Defs = [EFLAGS] in {
Evan Chengb783fa32007-07-19 01:14:50 +0000412def UCOMISSrr: PSI<0x2E, MRMSrcReg, (outs), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000413 "ucomiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000414 [(X86cmp FR32:$src1, FR32:$src2), (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000415def UCOMISSrm: PSI<0x2E, MRMSrcMem, (outs), (ins FR32:$src1, f32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000416 "ucomiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000417 [(X86cmp FR32:$src1, (loadf32 addr:$src2)),
Evan Cheng950aac02007-09-25 01:57:46 +0000418 (implicit EFLAGS)]>;
Evan Cheng55687072007-09-14 21:48:26 +0000419} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000420
421// Aliases to match intrinsics which expect XMM operand(s).
Evan Cheng3ea4d672008-03-05 08:19:16 +0000422let Constraints = "$src1 = $dst" in {
Chris Lattnera9f545f2007-12-16 20:12:41 +0000423 def Int_CMPSSrr : SSIi8<0xC2, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000424 (outs VR128:$dst), (ins VR128:$src1, VR128:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +0000425 "cmp${cc}ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000426 [(set VR128:$dst, (int_x86_sse_cmp_ss VR128:$src1,
427 VR128:$src, imm:$cc))]>;
Chris Lattnera9f545f2007-12-16 20:12:41 +0000428 def Int_CMPSSrm : SSIi8<0xC2, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000429 (outs VR128:$dst), (ins VR128:$src1, f32mem:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +0000430 "cmp${cc}ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000431 [(set VR128:$dst, (int_x86_sse_cmp_ss VR128:$src1,
432 (load addr:$src), imm:$cc))]>;
433}
434
Evan Cheng55687072007-09-14 21:48:26 +0000435let Defs = [EFLAGS] in {
Evan Cheng621216e2007-09-29 00:00:36 +0000436def Int_UCOMISSrr: PSI<0x2E, MRMSrcReg, (outs),
Evan Cheng950aac02007-09-25 01:57:46 +0000437 (ins VR128:$src1, VR128:$src2),
438 "ucomiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000439 [(X86ucomi (v4f32 VR128:$src1), VR128:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000440 (implicit EFLAGS)]>;
Evan Cheng621216e2007-09-29 00:00:36 +0000441def Int_UCOMISSrm: PSI<0x2E, MRMSrcMem, (outs),
Evan Cheng950aac02007-09-25 01:57:46 +0000442 (ins VR128:$src1, f128mem:$src2),
443 "ucomiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000444 [(X86ucomi (v4f32 VR128:$src1), (load addr:$src2)),
Evan Cheng950aac02007-09-25 01:57:46 +0000445 (implicit EFLAGS)]>;
446
Evan Cheng621216e2007-09-29 00:00:36 +0000447def Int_COMISSrr: PSI<0x2F, MRMSrcReg, (outs),
Evan Cheng950aac02007-09-25 01:57:46 +0000448 (ins VR128:$src1, VR128:$src2),
449 "comiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000450 [(X86comi (v4f32 VR128:$src1), VR128:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000451 (implicit EFLAGS)]>;
Evan Cheng621216e2007-09-29 00:00:36 +0000452def Int_COMISSrm: PSI<0x2F, MRMSrcMem, (outs),
Evan Cheng950aac02007-09-25 01:57:46 +0000453 (ins VR128:$src1, f128mem:$src2),
454 "comiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000455 [(X86comi (v4f32 VR128:$src1), (load addr:$src2)),
Evan Cheng950aac02007-09-25 01:57:46 +0000456 (implicit EFLAGS)]>;
Evan Cheng55687072007-09-14 21:48:26 +0000457} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000458
459// Aliases of packed SSE1 instructions for scalar use. These all have names that
460// start with 'Fs'.
461
462// Alias instructions that map fld0 to pxor for sse.
Chris Lattner17dab4a2008-01-10 05:45:39 +0000463let isReMaterializable = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000464def FsFLD0SS : I<0xEF, MRMInitReg, (outs FR32:$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +0000465 "pxor\t$dst, $dst", [(set FR32:$dst, fp32imm0)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000466 Requires<[HasSSE1]>, TB, OpSize;
467
468// Alias instruction to do FR32 reg-to-reg copy using movaps. Upper bits are
469// disregarded.
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000470let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000471def FsMOVAPSrr : PSI<0x28, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000472 "movaps\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000473
474// Alias instruction to load FR32 from f128mem using movaps. Upper bits are
475// disregarded.
Chris Lattner1a1932c2008-01-06 23:38:27 +0000476let isSimpleLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000477def FsMOVAPSrm : PSI<0x28, MRMSrcMem, (outs FR32:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000478 "movaps\t{$src, $dst|$dst, $src}",
Dan Gohman11821702007-07-27 17:16:43 +0000479 [(set FR32:$dst, (alignedloadfsf32 addr:$src))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000480
481// Alias bitwise logical operations using SSE logical ops on packed FP values.
Evan Cheng3ea4d672008-03-05 08:19:16 +0000482let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000483let isCommutable = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000484 def FsANDPSrr : PSI<0x54, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000485 "andps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000486 [(set FR32:$dst, (X86fand FR32:$src1, FR32:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000487 def FsORPSrr : PSI<0x56, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000488 "orps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000489 [(set FR32:$dst, (X86for FR32:$src1, FR32:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000490 def FsXORPSrr : PSI<0x57, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000491 "xorps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000492 [(set FR32:$dst, (X86fxor FR32:$src1, FR32:$src2))]>;
493}
494
Evan Chengb783fa32007-07-19 01:14:50 +0000495def FsANDPSrm : PSI<0x54, MRMSrcMem, (outs FR32:$dst), (ins FR32:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000496 "andps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000497 [(set FR32:$dst, (X86fand FR32:$src1,
Dan Gohman11821702007-07-27 17:16:43 +0000498 (memopfsf32 addr:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000499def FsORPSrm : PSI<0x56, MRMSrcMem, (outs FR32:$dst), (ins FR32:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000500 "orps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000501 [(set FR32:$dst, (X86for FR32:$src1,
Dan Gohman11821702007-07-27 17:16:43 +0000502 (memopfsf32 addr:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000503def FsXORPSrm : PSI<0x57, MRMSrcMem, (outs FR32:$dst), (ins FR32:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000504 "xorps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000505 [(set FR32:$dst, (X86fxor FR32:$src1,
Dan Gohman11821702007-07-27 17:16:43 +0000506 (memopfsf32 addr:$src2)))]>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000507let neverHasSideEffects = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000508def FsANDNPSrr : PSI<0x55, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000509 (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000510 "andnps\t{$src2, $dst|$dst, $src2}", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000511
512let mayLoad = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000513def FsANDNPSrm : PSI<0x55, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000514 (outs FR32:$dst), (ins FR32:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000515 "andnps\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000516}
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000517}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000518
519/// basic_sse1_fp_binop_rm - SSE1 binops come in both scalar and vector forms.
520///
521/// In addition, we also have a special variant of the scalar form here to
522/// represent the associated intrinsic operation. This form is unlike the
523/// plain scalar form, in that it takes an entire vector (instead of a scalar)
524/// and leaves the top elements undefined.
525///
526/// These three forms can each be reg+reg or reg+mem, so there are a total of
527/// six "instructions".
528///
Evan Cheng3ea4d672008-03-05 08:19:16 +0000529let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000530multiclass basic_sse1_fp_binop_rm<bits<8> opc, string OpcodeStr,
531 SDNode OpNode, Intrinsic F32Int,
532 bit Commutable = 0> {
533 // Scalar operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000534 def SSrr : SSI<opc, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000535 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000536 [(set FR32:$dst, (OpNode FR32:$src1, FR32:$src2))]> {
537 let isCommutable = Commutable;
538 }
539
540 // Scalar operation, reg+mem.
Evan Chengb783fa32007-07-19 01:14:50 +0000541 def SSrm : SSI<opc, MRMSrcMem, (outs FR32:$dst), (ins FR32:$src1, f32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000542 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000543 [(set FR32:$dst, (OpNode FR32:$src1, (load addr:$src2)))]>;
544
545 // Vector operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000546 def PSrr : PSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000547 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000548 [(set VR128:$dst, (v4f32 (OpNode VR128:$src1, VR128:$src2)))]> {
549 let isCommutable = Commutable;
550 }
551
552 // Vector operation, reg+mem.
Evan Chengb783fa32007-07-19 01:14:50 +0000553 def PSrm : PSI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000554 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Dan Gohman4a4f1512007-07-18 20:23:34 +0000555 [(set VR128:$dst, (OpNode VR128:$src1, (memopv4f32 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000556
557 // Intrinsic operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000558 def SSrr_Int : SSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000559 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000560 [(set VR128:$dst, (F32Int VR128:$src1, VR128:$src2))]> {
561 let isCommutable = Commutable;
562 }
563
564 // Intrinsic operation, reg+mem.
Evan Chengb783fa32007-07-19 01:14:50 +0000565 def SSrm_Int : SSI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, ssmem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000566 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000567 [(set VR128:$dst, (F32Int VR128:$src1,
568 sse_load_f32:$src2))]>;
569}
570}
571
572// Arithmetic instructions
573defm ADD : basic_sse1_fp_binop_rm<0x58, "add", fadd, int_x86_sse_add_ss, 1>;
574defm MUL : basic_sse1_fp_binop_rm<0x59, "mul", fmul, int_x86_sse_mul_ss, 1>;
575defm SUB : basic_sse1_fp_binop_rm<0x5C, "sub", fsub, int_x86_sse_sub_ss>;
576defm DIV : basic_sse1_fp_binop_rm<0x5E, "div", fdiv, int_x86_sse_div_ss>;
577
578/// sse1_fp_binop_rm - Other SSE1 binops
579///
580/// This multiclass is like basic_sse1_fp_binop_rm, with the addition of
581/// instructions for a full-vector intrinsic form. Operations that map
582/// onto C operators don't use this form since they just use the plain
583/// vector form instead of having a separate vector intrinsic form.
584///
585/// This provides a total of eight "instructions".
586///
Evan Cheng3ea4d672008-03-05 08:19:16 +0000587let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000588multiclass sse1_fp_binop_rm<bits<8> opc, string OpcodeStr,
589 SDNode OpNode,
590 Intrinsic F32Int,
591 Intrinsic V4F32Int,
592 bit Commutable = 0> {
593
594 // Scalar operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000595 def SSrr : SSI<opc, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000596 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000597 [(set FR32:$dst, (OpNode FR32:$src1, FR32:$src2))]> {
598 let isCommutable = Commutable;
599 }
600
601 // Scalar operation, reg+mem.
Evan Chengb783fa32007-07-19 01:14:50 +0000602 def SSrm : SSI<opc, MRMSrcMem, (outs FR32:$dst), (ins FR32:$src1, f32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000603 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000604 [(set FR32:$dst, (OpNode FR32:$src1, (load addr:$src2)))]>;
605
606 // Vector operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000607 def PSrr : PSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000608 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000609 [(set VR128:$dst, (v4f32 (OpNode VR128:$src1, VR128:$src2)))]> {
610 let isCommutable = Commutable;
611 }
612
613 // Vector operation, reg+mem.
Evan Chengb783fa32007-07-19 01:14:50 +0000614 def PSrm : PSI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000615 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Dan Gohman4a4f1512007-07-18 20:23:34 +0000616 [(set VR128:$dst, (OpNode VR128:$src1, (memopv4f32 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000617
618 // Intrinsic operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000619 def SSrr_Int : SSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000620 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000621 [(set VR128:$dst, (F32Int VR128:$src1, VR128:$src2))]> {
622 let isCommutable = Commutable;
623 }
624
625 // Intrinsic operation, reg+mem.
Evan Chengb783fa32007-07-19 01:14:50 +0000626 def SSrm_Int : SSI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, ssmem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000627 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000628 [(set VR128:$dst, (F32Int VR128:$src1,
629 sse_load_f32:$src2))]>;
630
631 // Vector intrinsic operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000632 def PSrr_Int : PSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000633 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000634 [(set VR128:$dst, (V4F32Int VR128:$src1, VR128:$src2))]> {
635 let isCommutable = Commutable;
636 }
637
638 // Vector intrinsic operation, reg+mem.
Dan Gohmanc747be52007-08-02 21:06:40 +0000639 def PSrm_Int : PSI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000640 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000641 [(set VR128:$dst, (V4F32Int VR128:$src1, (load addr:$src2)))]>;
642}
643}
644
645defm MAX : sse1_fp_binop_rm<0x5F, "max", X86fmax,
646 int_x86_sse_max_ss, int_x86_sse_max_ps>;
647defm MIN : sse1_fp_binop_rm<0x5D, "min", X86fmin,
648 int_x86_sse_min_ss, int_x86_sse_min_ps>;
649
650//===----------------------------------------------------------------------===//
651// SSE packed FP Instructions
652
653// Move Instructions
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000654let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000655def MOVAPSrr : PSI<0x28, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000656 "movaps\t{$src, $dst|$dst, $src}", []>;
Chris Lattner1a1932c2008-01-06 23:38:27 +0000657let isSimpleLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000658def MOVAPSrm : PSI<0x28, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000659 "movaps\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000660 [(set VR128:$dst, (alignedloadv4f32 addr:$src))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000661
Evan Chengb783fa32007-07-19 01:14:50 +0000662def MOVAPSmr : PSI<0x29, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000663 "movaps\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000664 [(alignedstore (v4f32 VR128:$src), addr:$dst)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000665
Chris Lattnerd1a9eb62008-01-11 06:59:07 +0000666let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000667def MOVUPSrr : PSI<0x10, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000668 "movups\t{$src, $dst|$dst, $src}", []>;
Chris Lattner1a1932c2008-01-06 23:38:27 +0000669let isSimpleLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000670def MOVUPSrm : PSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000671 "movups\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000672 [(set VR128:$dst, (loadv4f32 addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000673def MOVUPSmr : PSI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000674 "movups\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000675 [(store (v4f32 VR128:$src), addr:$dst)]>;
676
677// Intrinsic forms of MOVUPS load and store
Chris Lattner1a1932c2008-01-06 23:38:27 +0000678let isSimpleLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000679def MOVUPSrm_Int : PSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000680 "movups\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000681 [(set VR128:$dst, (int_x86_sse_loadu_ps addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000682def MOVUPSmr_Int : PSI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000683 "movups\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000684 [(int_x86_sse_storeu_ps addr:$dst, VR128:$src)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000685
Evan Cheng3ea4d672008-03-05 08:19:16 +0000686let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000687 let AddedComplexity = 20 in {
688 def MOVLPSrm : PSI<0x12, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000689 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000690 "movlps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000691 [(set VR128:$dst,
692 (v4f32 (vector_shuffle VR128:$src1,
693 (bc_v4f32 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))),
694 MOVLP_shuffle_mask)))]>;
695 def MOVHPSrm : PSI<0x16, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000696 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000697 "movhps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000698 [(set VR128:$dst,
699 (v4f32 (vector_shuffle VR128:$src1,
700 (bc_v4f32 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))),
701 MOVHP_shuffle_mask)))]>;
702 } // AddedComplexity
Evan Cheng3ea4d672008-03-05 08:19:16 +0000703} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000704
Evan Chengb783fa32007-07-19 01:14:50 +0000705def MOVLPSmr : PSI<0x13, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000706 "movlps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000707 [(store (f64 (vector_extract (bc_v2f64 (v4f32 VR128:$src)),
708 (iPTR 0))), addr:$dst)]>;
709
710// v2f64 extract element 1 is always custom lowered to unpack high to low
711// and extract element 0 so the non-store version isn't too horrible.
Evan Chengb783fa32007-07-19 01:14:50 +0000712def MOVHPSmr : PSI<0x17, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000713 "movhps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000714 [(store (f64 (vector_extract
715 (v2f64 (vector_shuffle
716 (bc_v2f64 (v4f32 VR128:$src)), (undef),
717 UNPCKH_shuffle_mask)), (iPTR 0))),
718 addr:$dst)]>;
719
Evan Cheng3ea4d672008-03-05 08:19:16 +0000720let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000721let AddedComplexity = 15 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000722def MOVLHPSrr : PSI<0x16, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000723 "movlhps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000724 [(set VR128:$dst,
725 (v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
726 MOVHP_shuffle_mask)))]>;
727
Evan Chengb783fa32007-07-19 01:14:50 +0000728def MOVHLPSrr : PSI<0x12, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000729 "movhlps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000730 [(set VR128:$dst,
731 (v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
732 MOVHLPS_shuffle_mask)))]>;
733} // AddedComplexity
Evan Cheng3ea4d672008-03-05 08:19:16 +0000734} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000735
736
737
738// Arithmetic
739
740/// sse1_fp_unop_rm - SSE1 unops come in both scalar and vector forms.
741///
742/// In addition, we also have a special variant of the scalar form here to
743/// represent the associated intrinsic operation. This form is unlike the
744/// plain scalar form, in that it takes an entire vector (instead of a
745/// scalar) and leaves the top elements undefined.
746///
747/// And, we have a special variant form for a full-vector intrinsic form.
748///
749/// These four forms can each have a reg or a mem operand, so there are a
750/// total of eight "instructions".
751///
752multiclass sse1_fp_unop_rm<bits<8> opc, string OpcodeStr,
753 SDNode OpNode,
754 Intrinsic F32Int,
755 Intrinsic V4F32Int,
756 bit Commutable = 0> {
757 // Scalar operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000758 def SSr : SSI<opc, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000759 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000760 [(set FR32:$dst, (OpNode FR32:$src))]> {
761 let isCommutable = Commutable;
762 }
763
764 // Scalar operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +0000765 def SSm : SSI<opc, MRMSrcMem, (outs FR32:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000766 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000767 [(set FR32:$dst, (OpNode (load addr:$src)))]>;
768
769 // Vector operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000770 def PSr : PSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000771 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000772 [(set VR128:$dst, (v4f32 (OpNode VR128:$src)))]> {
773 let isCommutable = Commutable;
774 }
775
776 // Vector operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +0000777 def PSm : PSI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000778 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Dan Gohman4a4f1512007-07-18 20:23:34 +0000779 [(set VR128:$dst, (OpNode (memopv4f32 addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000780
781 // Intrinsic operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000782 def SSr_Int : SSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000783 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000784 [(set VR128:$dst, (F32Int VR128:$src))]> {
785 let isCommutable = Commutable;
786 }
787
788 // Intrinsic operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +0000789 def SSm_Int : SSI<opc, MRMSrcMem, (outs VR128:$dst), (ins ssmem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000790 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000791 [(set VR128:$dst, (F32Int sse_load_f32:$src))]>;
792
793 // Vector intrinsic operation, reg
Evan Chengb783fa32007-07-19 01:14:50 +0000794 def PSr_Int : PSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000795 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000796 [(set VR128:$dst, (V4F32Int VR128:$src))]> {
797 let isCommutable = Commutable;
798 }
799
800 // Vector intrinsic operation, mem
Dan Gohmanc747be52007-08-02 21:06:40 +0000801 def PSm_Int : PSI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000802 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000803 [(set VR128:$dst, (V4F32Int (load addr:$src)))]>;
804}
805
806// Square root.
807defm SQRT : sse1_fp_unop_rm<0x51, "sqrt", fsqrt,
808 int_x86_sse_sqrt_ss, int_x86_sse_sqrt_ps>;
809
810// Reciprocal approximations. Note that these typically require refinement
811// in order to obtain suitable precision.
812defm RSQRT : sse1_fp_unop_rm<0x52, "rsqrt", X86frsqrt,
813 int_x86_sse_rsqrt_ss, int_x86_sse_rsqrt_ps>;
814defm RCP : sse1_fp_unop_rm<0x53, "rcp", X86frcp,
815 int_x86_sse_rcp_ss, int_x86_sse_rcp_ps>;
816
817// Logical
Evan Cheng3ea4d672008-03-05 08:19:16 +0000818let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000819 let isCommutable = 1 in {
820 def ANDPSrr : PSI<0x54, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000821 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000822 "andps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000823 [(set VR128:$dst, (v2i64
824 (and VR128:$src1, VR128:$src2)))]>;
825 def ORPSrr : PSI<0x56, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000826 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000827 "orps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000828 [(set VR128:$dst, (v2i64
829 (or VR128:$src1, VR128:$src2)))]>;
830 def XORPSrr : PSI<0x57, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000831 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000832 "xorps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000833 [(set VR128:$dst, (v2i64
834 (xor VR128:$src1, VR128:$src2)))]>;
835 }
836
837 def ANDPSrm : PSI<0x54, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000838 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000839 "andps\t{$src2, $dst|$dst, $src2}",
Evan Cheng8e92cd12007-07-19 23:34:10 +0000840 [(set VR128:$dst, (and (bc_v2i64 (v4f32 VR128:$src1)),
841 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000842 def ORPSrm : PSI<0x56, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000843 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000844 "orps\t{$src2, $dst|$dst, $src2}",
Evan Cheng8e92cd12007-07-19 23:34:10 +0000845 [(set VR128:$dst, (or (bc_v2i64 (v4f32 VR128:$src1)),
846 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000847 def XORPSrm : PSI<0x57, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000848 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000849 "xorps\t{$src2, $dst|$dst, $src2}",
Evan Cheng8e92cd12007-07-19 23:34:10 +0000850 [(set VR128:$dst, (xor (bc_v2i64 (v4f32 VR128:$src1)),
851 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000852 def ANDNPSrr : PSI<0x55, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000853 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000854 "andnps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000855 [(set VR128:$dst,
856 (v2i64 (and (xor VR128:$src1,
857 (bc_v2i64 (v4i32 immAllOnesV))),
858 VR128:$src2)))]>;
859 def ANDNPSrm : PSI<0x55, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000860 (outs VR128:$dst), (ins VR128:$src1,f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000861 "andnps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000862 [(set VR128:$dst,
Evan Cheng8e92cd12007-07-19 23:34:10 +0000863 (v2i64 (and (xor (bc_v2i64 (v4f32 VR128:$src1)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000864 (bc_v2i64 (v4i32 immAllOnesV))),
Evan Cheng8e92cd12007-07-19 23:34:10 +0000865 (memopv2i64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000866}
867
Evan Cheng3ea4d672008-03-05 08:19:16 +0000868let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000869 def CMPPSrri : PSIi8<0xC2, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000870 (outs VR128:$dst), (ins VR128:$src1, VR128:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +0000871 "cmp${cc}ps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000872 [(set VR128:$dst, (int_x86_sse_cmp_ps VR128:$src1,
873 VR128:$src, imm:$cc))]>;
874 def CMPPSrmi : PSIi8<0xC2, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000875 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +0000876 "cmp${cc}ps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000877 [(set VR128:$dst, (int_x86_sse_cmp_ps VR128:$src1,
878 (load addr:$src), imm:$cc))]>;
879}
880
881// Shuffle and unpack instructions
Evan Cheng3ea4d672008-03-05 08:19:16 +0000882let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000883 let isConvertibleToThreeAddress = 1 in // Convert to pshufd
884 def SHUFPSrri : PSIi8<0xC6, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000885 (outs VR128:$dst), (ins VR128:$src1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000886 VR128:$src2, i32i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +0000887 "shufps\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000888 [(set VR128:$dst,
889 (v4f32 (vector_shuffle
890 VR128:$src1, VR128:$src2,
891 SHUFP_shuffle_mask:$src3)))]>;
892 def SHUFPSrmi : PSIi8<0xC6, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000893 (outs VR128:$dst), (ins VR128:$src1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000894 f128mem:$src2, i32i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +0000895 "shufps\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000896 [(set VR128:$dst,
897 (v4f32 (vector_shuffle
Dan Gohman7dc19012007-08-02 21:17:01 +0000898 VR128:$src1, (memopv4f32 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000899 SHUFP_shuffle_mask:$src3)))]>;
900
901 let AddedComplexity = 10 in {
902 def UNPCKHPSrr : PSI<0x15, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000903 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000904 "unpckhps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000905 [(set VR128:$dst,
906 (v4f32 (vector_shuffle
907 VR128:$src1, VR128:$src2,
908 UNPCKH_shuffle_mask)))]>;
909 def UNPCKHPSrm : PSI<0x15, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000910 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000911 "unpckhps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000912 [(set VR128:$dst,
913 (v4f32 (vector_shuffle
Dan Gohman7dc19012007-08-02 21:17:01 +0000914 VR128:$src1, (memopv4f32 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000915 UNPCKH_shuffle_mask)))]>;
916
917 def UNPCKLPSrr : PSI<0x14, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000918 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000919 "unpcklps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000920 [(set VR128:$dst,
921 (v4f32 (vector_shuffle
922 VR128:$src1, VR128:$src2,
923 UNPCKL_shuffle_mask)))]>;
924 def UNPCKLPSrm : PSI<0x14, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000925 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000926 "unpcklps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000927 [(set VR128:$dst,
928 (v4f32 (vector_shuffle
Dan Gohman7dc19012007-08-02 21:17:01 +0000929 VR128:$src1, (memopv4f32 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000930 UNPCKL_shuffle_mask)))]>;
931 } // AddedComplexity
Evan Cheng3ea4d672008-03-05 08:19:16 +0000932} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000933
934// Mask creation
Evan Chengb783fa32007-07-19 01:14:50 +0000935def MOVMSKPSrr : PSI<0x50, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000936 "movmskps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000937 [(set GR32:$dst, (int_x86_sse_movmsk_ps VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000938def MOVMSKPDrr : PSI<0x50, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000939 "movmskpd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000940 [(set GR32:$dst, (int_x86_sse2_movmsk_pd VR128:$src))]>;
941
Evan Chengd1d68072008-03-08 00:58:38 +0000942// Prefetch intrinsic.
943def PREFETCHT0 : PSI<0x18, MRM1m, (outs), (ins i8mem:$src),
944 "prefetcht0\t$src", [(prefetch addr:$src, imm, (i32 3))]>;
945def PREFETCHT1 : PSI<0x18, MRM2m, (outs), (ins i8mem:$src),
946 "prefetcht1\t$src", [(prefetch addr:$src, imm, (i32 2))]>;
947def PREFETCHT2 : PSI<0x18, MRM3m, (outs), (ins i8mem:$src),
948 "prefetcht2\t$src", [(prefetch addr:$src, imm, (i32 1))]>;
949def PREFETCHNTA : PSI<0x18, MRM0m, (outs), (ins i8mem:$src),
950 "prefetchnta\t$src", [(prefetch addr:$src, imm, (i32 0))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000951
952// Non-temporal stores
Evan Chengb783fa32007-07-19 01:14:50 +0000953def MOVNTPSmr : PSI<0x2B, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000954 "movntps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000955 [(int_x86_sse_movnt_ps addr:$dst, VR128:$src)]>;
956
957// Load, store, and memory fence
Evan Chengb783fa32007-07-19 01:14:50 +0000958def SFENCE : PSI<0xAE, MRM7m, (outs), (ins), "sfence", [(int_x86_sse_sfence)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000959
960// MXCSR register
Evan Chengb783fa32007-07-19 01:14:50 +0000961def LDMXCSR : PSI<0xAE, MRM2m, (outs), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000962 "ldmxcsr\t$src", [(int_x86_sse_ldmxcsr addr:$src)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000963def STMXCSR : PSI<0xAE, MRM3m, (outs), (ins i32mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000964 "stmxcsr\t$dst", [(int_x86_sse_stmxcsr addr:$dst)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000965
966// Alias instructions that map zero vector to pxor / xorp* for sse.
Chris Lattner17dab4a2008-01-10 05:45:39 +0000967let isReMaterializable = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000968def V_SET0 : PSI<0x57, MRMInitReg, (outs VR128:$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +0000969 "xorps\t$dst, $dst",
Chris Lattnere6aa3862007-11-25 00:24:49 +0000970 [(set VR128:$dst, (v4i32 immAllZerosV))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000971
972// FR32 to 128-bit vector conversion.
Evan Chengb783fa32007-07-19 01:14:50 +0000973def MOVSS2PSrr : SSI<0x10, MRMSrcReg, (outs VR128:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000974 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000975 [(set VR128:$dst,
976 (v4f32 (scalar_to_vector FR32:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000977def MOVSS2PSrm : SSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000978 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000979 [(set VR128:$dst,
980 (v4f32 (scalar_to_vector (loadf32 addr:$src))))]>;
981
982// FIXME: may not be able to eliminate this movss with coalescing the src and
983// dest register classes are different. We really want to write this pattern
984// like this:
985// def : Pat<(f32 (vector_extract (v4f32 VR128:$src), (iPTR 0))),
986// (f32 FR32:$src)>;
Evan Chengb783fa32007-07-19 01:14:50 +0000987def MOVPS2SSrr : SSI<0x10, MRMSrcReg, (outs FR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000988 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000989 [(set FR32:$dst, (vector_extract (v4f32 VR128:$src),
990 (iPTR 0)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000991def MOVPS2SSmr : SSI<0x11, MRMDestMem, (outs), (ins f32mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000992 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000993 [(store (f32 (vector_extract (v4f32 VR128:$src),
994 (iPTR 0))), addr:$dst)]>;
995
996
997// Move to lower bits of a VR128, leaving upper bits alone.
998// Three operand (but two address) aliases.
Evan Cheng3ea4d672008-03-05 08:19:16 +0000999let Constraints = "$src1 = $dst" in {
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001000let neverHasSideEffects = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001001 def MOVLSS2PSrr : SSI<0x10, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001002 (outs VR128:$dst), (ins VR128:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001003 "movss\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001004
1005 let AddedComplexity = 15 in
1006 def MOVLPSrr : SSI<0x10, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001007 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001008 "movss\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001009 [(set VR128:$dst,
1010 (v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
1011 MOVL_shuffle_mask)))]>;
1012}
1013
1014// Move to lower bits of a VR128 and zeroing upper bits.
1015// Loading from memory automatically zeroing upper bits.
1016let AddedComplexity = 20 in
Evan Chengb783fa32007-07-19 01:14:50 +00001017def MOVZSS2PSrm : SSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001018 "movss\t{$src, $dst|$dst, $src}",
Chris Lattnere6aa3862007-11-25 00:24:49 +00001019 [(set VR128:$dst, (v4f32 (vector_shuffle immAllZerosV_bc,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001020 (v4f32 (scalar_to_vector (loadf32 addr:$src))),
1021 MOVL_shuffle_mask)))]>;
1022
1023
1024//===----------------------------------------------------------------------===//
1025// SSE2 Instructions
1026//===----------------------------------------------------------------------===//
1027
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001028// Move Instructions
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001029let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001030def MOVSDrr : SDI<0x10, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001031 "movsd\t{$src, $dst|$dst, $src}", []>;
Chris Lattner1a1932c2008-01-06 23:38:27 +00001032let isSimpleLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001033def MOVSDrm : SDI<0x10, MRMSrcMem, (outs FR64:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001034 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001035 [(set FR64:$dst, (loadf64 addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001036def MOVSDmr : SDI<0x11, MRMDestMem, (outs), (ins f64mem:$dst, FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001037 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001038 [(store FR64:$src, addr:$dst)]>;
1039
1040// Conversion instructions
Evan Chengb783fa32007-07-19 01:14:50 +00001041def CVTTSD2SIrr : SDI<0x2C, MRMSrcReg, (outs GR32:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001042 "cvttsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001043 [(set GR32:$dst, (fp_to_sint FR64:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001044def CVTTSD2SIrm : SDI<0x2C, MRMSrcMem, (outs GR32:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001045 "cvttsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001046 [(set GR32:$dst, (fp_to_sint (loadf64 addr:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001047def CVTSD2SSrr : SDI<0x5A, MRMSrcReg, (outs FR32:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001048 "cvtsd2ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001049 [(set FR32:$dst, (fround FR64:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001050def CVTSD2SSrm : SDI<0x5A, MRMSrcMem, (outs FR32:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001051 "cvtsd2ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001052 [(set FR32:$dst, (fround (loadf64 addr:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001053def CVTSI2SDrr : SDI<0x2A, MRMSrcReg, (outs FR64:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001054 "cvtsi2sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001055 [(set FR64:$dst, (sint_to_fp GR32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001056def CVTSI2SDrm : SDI<0x2A, MRMSrcMem, (outs FR64:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001057 "cvtsi2sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001058 [(set FR64:$dst, (sint_to_fp (loadi32 addr:$src)))]>;
1059
1060// SSE2 instructions with XS prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001061def CVTSS2SDrr : I<0x5A, MRMSrcReg, (outs FR64:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001062 "cvtss2sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001063 [(set FR64:$dst, (fextend FR32:$src))]>, XS,
1064 Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001065def CVTSS2SDrm : I<0x5A, MRMSrcMem, (outs FR64:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001066 "cvtss2sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001067 [(set FR64:$dst, (extloadf32 addr:$src))]>, XS,
1068 Requires<[HasSSE2]>;
1069
1070// Match intrinsics which expect XMM operand(s).
Evan Chengb783fa32007-07-19 01:14:50 +00001071def Int_CVTSD2SIrr : SDI<0x2D, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001072 "cvtsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001073 [(set GR32:$dst, (int_x86_sse2_cvtsd2si VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001074def Int_CVTSD2SIrm : SDI<0x2D, MRMSrcMem, (outs GR32:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001075 "cvtsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001076 [(set GR32:$dst, (int_x86_sse2_cvtsd2si
1077 (load addr:$src)))]>;
1078
Dale Johannesen1fbb4a52007-10-30 22:15:38 +00001079// Match intrinisics which expect MM and XMM operand(s).
1080def Int_CVTPD2PIrr : PDI<0x2D, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
1081 "cvtpd2pi\t{$src, $dst|$dst, $src}",
1082 [(set VR64:$dst, (int_x86_sse_cvtpd2pi VR128:$src))]>;
1083def Int_CVTPD2PIrm : PDI<0x2D, MRMSrcMem, (outs VR64:$dst), (ins f128mem:$src),
1084 "cvtpd2pi\t{$src, $dst|$dst, $src}",
1085 [(set VR64:$dst, (int_x86_sse_cvtpd2pi
1086 (load addr:$src)))]>;
1087def Int_CVTTPD2PIrr: PDI<0x2C, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
1088 "cvttpd2pi\t{$src, $dst|$dst, $src}",
1089 [(set VR64:$dst, (int_x86_sse_cvttpd2pi VR128:$src))]>;
1090def Int_CVTTPD2PIrm: PDI<0x2C, MRMSrcMem, (outs VR64:$dst), (ins f128mem:$src),
1091 "cvttpd2pi\t{$src, $dst|$dst, $src}",
1092 [(set VR64:$dst, (int_x86_sse_cvttpd2pi
1093 (load addr:$src)))]>;
1094def Int_CVTPI2PDrr : PDI<0x2A, MRMSrcReg, (outs VR128:$dst), (ins VR64:$src),
1095 "cvtpi2pd\t{$src, $dst|$dst, $src}",
1096 [(set VR128:$dst, (int_x86_sse_cvtpi2pd VR64:$src))]>;
1097def Int_CVTPI2PDrm : PDI<0x2A, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
1098 "cvtpi2pd\t{$src, $dst|$dst, $src}",
1099 [(set VR128:$dst, (int_x86_sse_cvtpi2pd
1100 (load addr:$src)))]>;
1101
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001102// Aliases for intrinsics
Evan Chengb783fa32007-07-19 01:14:50 +00001103def Int_CVTTSD2SIrr : SDI<0x2C, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001104 "cvttsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001105 [(set GR32:$dst,
1106 (int_x86_sse2_cvttsd2si VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001107def Int_CVTTSD2SIrm : SDI<0x2C, MRMSrcMem, (outs GR32:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001108 "cvttsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001109 [(set GR32:$dst, (int_x86_sse2_cvttsd2si
1110 (load addr:$src)))]>;
1111
1112// Comparison instructions
Evan Cheng3ea4d672008-03-05 08:19:16 +00001113let Constraints = "$src1 = $dst", neverHasSideEffects = 1 in {
Evan Cheng653c7ac2007-12-20 19:57:09 +00001114 def CMPSDrr : SDIi8<0xC2, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001115 (outs FR64:$dst), (ins FR64:$src1, FR64:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +00001116 "cmp${cc}sd\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001117let mayLoad = 1 in
Evan Cheng653c7ac2007-12-20 19:57:09 +00001118 def CMPSDrm : SDIi8<0xC2, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001119 (outs FR64:$dst), (ins FR64:$src1, f64mem:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +00001120 "cmp${cc}sd\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001121}
1122
Evan Cheng950aac02007-09-25 01:57:46 +00001123let Defs = [EFLAGS] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001124def UCOMISDrr: PDI<0x2E, MRMSrcReg, (outs), (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001125 "ucomisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001126 [(X86cmp FR64:$src1, FR64:$src2), (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001127def UCOMISDrm: PDI<0x2E, MRMSrcMem, (outs), (ins FR64:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001128 "ucomisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001129 [(X86cmp FR64:$src1, (loadf64 addr:$src2)),
Evan Cheng950aac02007-09-25 01:57:46 +00001130 (implicit EFLAGS)]>;
1131}
1132
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001133// Aliases to match intrinsics which expect XMM operand(s).
Evan Cheng3ea4d672008-03-05 08:19:16 +00001134let Constraints = "$src1 = $dst" in {
Evan Cheng653c7ac2007-12-20 19:57:09 +00001135 def Int_CMPSDrr : SDIi8<0xC2, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001136 (outs VR128:$dst), (ins VR128:$src1, VR128:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +00001137 "cmp${cc}sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001138 [(set VR128:$dst, (int_x86_sse2_cmp_sd VR128:$src1,
1139 VR128:$src, imm:$cc))]>;
Evan Cheng653c7ac2007-12-20 19:57:09 +00001140 def Int_CMPSDrm : SDIi8<0xC2, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001141 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +00001142 "cmp${cc}sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001143 [(set VR128:$dst, (int_x86_sse2_cmp_sd VR128:$src1,
1144 (load addr:$src), imm:$cc))]>;
1145}
1146
Evan Cheng950aac02007-09-25 01:57:46 +00001147let Defs = [EFLAGS] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001148def Int_UCOMISDrr: PDI<0x2E, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001149 "ucomisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001150 [(X86ucomi (v2f64 VR128:$src1), (v2f64 VR128:$src2)),
1151 (implicit EFLAGS)]>;
1152def Int_UCOMISDrm: PDI<0x2E, MRMSrcMem, (outs),(ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001153 "ucomisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001154 [(X86ucomi (v2f64 VR128:$src1), (load addr:$src2)),
1155 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001156
Evan Chengb783fa32007-07-19 01:14:50 +00001157def Int_COMISDrr: PDI<0x2F, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001158 "comisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001159 [(X86comi (v2f64 VR128:$src1), (v2f64 VR128:$src2)),
1160 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001161def Int_COMISDrm: PDI<0x2F, MRMSrcMem, (outs), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001162 "comisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001163 [(X86comi (v2f64 VR128:$src1), (load addr:$src2)),
Evan Cheng950aac02007-09-25 01:57:46 +00001164 (implicit EFLAGS)]>;
1165} // Defs = EFLAGS]
1166
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001167// Aliases of packed SSE2 instructions for scalar use. These all have names that
1168// start with 'Fs'.
1169
1170// Alias instructions that map fld0 to pxor for sse.
Chris Lattner17dab4a2008-01-10 05:45:39 +00001171let isReMaterializable = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001172def FsFLD0SD : I<0xEF, MRMInitReg, (outs FR64:$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00001173 "pxor\t$dst, $dst", [(set FR64:$dst, fpimm0)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001174 Requires<[HasSSE2]>, TB, OpSize;
1175
1176// Alias instruction to do FR64 reg-to-reg copy using movapd. Upper bits are
1177// disregarded.
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001178let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001179def FsMOVAPDrr : PDI<0x28, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001180 "movapd\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001181
1182// Alias instruction to load FR64 from f128mem using movapd. Upper bits are
1183// disregarded.
Chris Lattner1a1932c2008-01-06 23:38:27 +00001184let isSimpleLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001185def FsMOVAPDrm : PDI<0x28, MRMSrcMem, (outs FR64:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001186 "movapd\t{$src, $dst|$dst, $src}",
Dan Gohman11821702007-07-27 17:16:43 +00001187 [(set FR64:$dst, (alignedloadfsf64 addr:$src))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001188
1189// Alias bitwise logical operations using SSE logical ops on packed FP values.
Evan Cheng3ea4d672008-03-05 08:19:16 +00001190let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001191let isCommutable = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +00001192 def FsANDPDrr : PDI<0x54, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001193 "andpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001194 [(set FR64:$dst, (X86fand FR64:$src1, FR64:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001195 def FsORPDrr : PDI<0x56, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001196 "orpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001197 [(set FR64:$dst, (X86for FR64:$src1, FR64:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001198 def FsXORPDrr : PDI<0x57, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001199 "xorpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001200 [(set FR64:$dst, (X86fxor FR64:$src1, FR64:$src2))]>;
1201}
1202
Evan Chengb783fa32007-07-19 01:14:50 +00001203def FsANDPDrm : PDI<0x54, MRMSrcMem, (outs FR64:$dst), (ins FR64:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001204 "andpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001205 [(set FR64:$dst, (X86fand FR64:$src1,
Dan Gohman11821702007-07-27 17:16:43 +00001206 (memopfsf64 addr:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001207def FsORPDrm : PDI<0x56, MRMSrcMem, (outs FR64:$dst), (ins FR64:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001208 "orpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001209 [(set FR64:$dst, (X86for FR64:$src1,
Dan Gohman11821702007-07-27 17:16:43 +00001210 (memopfsf64 addr:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001211def FsXORPDrm : PDI<0x57, MRMSrcMem, (outs FR64:$dst), (ins FR64:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001212 "xorpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001213 [(set FR64:$dst, (X86fxor FR64:$src1,
Dan Gohman11821702007-07-27 17:16:43 +00001214 (memopfsf64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001215
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001216let neverHasSideEffects = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001217def FsANDNPDrr : PDI<0x55, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001218 (outs FR64:$dst), (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001219 "andnpd\t{$src2, $dst|$dst, $src2}", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001220let mayLoad = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001221def FsANDNPDrm : PDI<0x55, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001222 (outs FR64:$dst), (ins FR64:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001223 "andnpd\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001224}
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001225}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001226
1227/// basic_sse2_fp_binop_rm - SSE2 binops come in both scalar and vector forms.
1228///
1229/// In addition, we also have a special variant of the scalar form here to
1230/// represent the associated intrinsic operation. This form is unlike the
1231/// plain scalar form, in that it takes an entire vector (instead of a scalar)
1232/// and leaves the top elements undefined.
1233///
1234/// These three forms can each be reg+reg or reg+mem, so there are a total of
1235/// six "instructions".
1236///
Evan Cheng3ea4d672008-03-05 08:19:16 +00001237let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001238multiclass basic_sse2_fp_binop_rm<bits<8> opc, string OpcodeStr,
1239 SDNode OpNode, Intrinsic F64Int,
1240 bit Commutable = 0> {
1241 // Scalar operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001242 def SDrr : SDI<opc, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001243 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001244 [(set FR64:$dst, (OpNode FR64:$src1, FR64:$src2))]> {
1245 let isCommutable = Commutable;
1246 }
1247
1248 // Scalar operation, reg+mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001249 def SDrm : SDI<opc, MRMSrcMem, (outs FR64:$dst), (ins FR64:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001250 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001251 [(set FR64:$dst, (OpNode FR64:$src1, (load addr:$src2)))]>;
1252
1253 // Vector operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001254 def PDrr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001255 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001256 [(set VR128:$dst, (v2f64 (OpNode VR128:$src1, VR128:$src2)))]> {
1257 let isCommutable = Commutable;
1258 }
1259
1260 // Vector operation, reg+mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001261 def PDrm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001262 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Dan Gohman4a4f1512007-07-18 20:23:34 +00001263 [(set VR128:$dst, (OpNode VR128:$src1, (memopv2f64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001264
1265 // Intrinsic operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001266 def SDrr_Int : SDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001267 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001268 [(set VR128:$dst, (F64Int VR128:$src1, VR128:$src2))]> {
1269 let isCommutable = Commutable;
1270 }
1271
1272 // Intrinsic operation, reg+mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001273 def SDrm_Int : SDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, sdmem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001274 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001275 [(set VR128:$dst, (F64Int VR128:$src1,
1276 sse_load_f64:$src2))]>;
1277}
1278}
1279
1280// Arithmetic instructions
1281defm ADD : basic_sse2_fp_binop_rm<0x58, "add", fadd, int_x86_sse2_add_sd, 1>;
1282defm MUL : basic_sse2_fp_binop_rm<0x59, "mul", fmul, int_x86_sse2_mul_sd, 1>;
1283defm SUB : basic_sse2_fp_binop_rm<0x5C, "sub", fsub, int_x86_sse2_sub_sd>;
1284defm DIV : basic_sse2_fp_binop_rm<0x5E, "div", fdiv, int_x86_sse2_div_sd>;
1285
1286/// sse2_fp_binop_rm - Other SSE2 binops
1287///
1288/// This multiclass is like basic_sse2_fp_binop_rm, with the addition of
1289/// instructions for a full-vector intrinsic form. Operations that map
1290/// onto C operators don't use this form since they just use the plain
1291/// vector form instead of having a separate vector intrinsic form.
1292///
1293/// This provides a total of eight "instructions".
1294///
Evan Cheng3ea4d672008-03-05 08:19:16 +00001295let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001296multiclass sse2_fp_binop_rm<bits<8> opc, string OpcodeStr,
1297 SDNode OpNode,
1298 Intrinsic F64Int,
1299 Intrinsic V2F64Int,
1300 bit Commutable = 0> {
1301
1302 // Scalar operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001303 def SDrr : SDI<opc, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001304 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001305 [(set FR64:$dst, (OpNode FR64:$src1, FR64:$src2))]> {
1306 let isCommutable = Commutable;
1307 }
1308
1309 // Scalar operation, reg+mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001310 def SDrm : SDI<opc, MRMSrcMem, (outs FR64:$dst), (ins FR64:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001311 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001312 [(set FR64:$dst, (OpNode FR64:$src1, (load addr:$src2)))]>;
1313
1314 // Vector operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001315 def PDrr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001316 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001317 [(set VR128:$dst, (v2f64 (OpNode VR128:$src1, VR128:$src2)))]> {
1318 let isCommutable = Commutable;
1319 }
1320
1321 // Vector operation, reg+mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001322 def PDrm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001323 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Dan Gohman4a4f1512007-07-18 20:23:34 +00001324 [(set VR128:$dst, (OpNode VR128:$src1, (memopv2f64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001325
1326 // Intrinsic operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001327 def SDrr_Int : SDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001328 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001329 [(set VR128:$dst, (F64Int VR128:$src1, VR128:$src2))]> {
1330 let isCommutable = Commutable;
1331 }
1332
1333 // Intrinsic operation, reg+mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001334 def SDrm_Int : SDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, sdmem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001335 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001336 [(set VR128:$dst, (F64Int VR128:$src1,
1337 sse_load_f64:$src2))]>;
1338
1339 // Vector intrinsic operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001340 def PDrr_Int : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001341 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001342 [(set VR128:$dst, (V2F64Int VR128:$src1, VR128:$src2))]> {
1343 let isCommutable = Commutable;
1344 }
1345
1346 // Vector intrinsic operation, reg+mem.
Dan Gohmanc747be52007-08-02 21:06:40 +00001347 def PDrm_Int : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001348 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001349 [(set VR128:$dst, (V2F64Int VR128:$src1, (load addr:$src2)))]>;
1350}
1351}
1352
1353defm MAX : sse2_fp_binop_rm<0x5F, "max", X86fmax,
1354 int_x86_sse2_max_sd, int_x86_sse2_max_pd>;
1355defm MIN : sse2_fp_binop_rm<0x5D, "min", X86fmin,
1356 int_x86_sse2_min_sd, int_x86_sse2_min_pd>;
1357
1358//===----------------------------------------------------------------------===//
1359// SSE packed FP Instructions
1360
1361// Move Instructions
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001362let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001363def MOVAPDrr : PDI<0x28, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001364 "movapd\t{$src, $dst|$dst, $src}", []>;
Chris Lattner1a1932c2008-01-06 23:38:27 +00001365let isSimpleLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001366def MOVAPDrm : PDI<0x28, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001367 "movapd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001368 [(set VR128:$dst, (alignedloadv2f64 addr:$src))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001369
Evan Chengb783fa32007-07-19 01:14:50 +00001370def MOVAPDmr : PDI<0x29, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001371 "movapd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001372 [(alignedstore (v2f64 VR128:$src), addr:$dst)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001373
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001374let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001375def MOVUPDrr : PDI<0x10, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001376 "movupd\t{$src, $dst|$dst, $src}", []>;
Chris Lattner1a1932c2008-01-06 23:38:27 +00001377let isSimpleLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001378def MOVUPDrm : PDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001379 "movupd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001380 [(set VR128:$dst, (loadv2f64 addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001381def MOVUPDmr : PDI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001382 "movupd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001383 [(store (v2f64 VR128:$src), addr:$dst)]>;
1384
1385// Intrinsic forms of MOVUPD load and store
Evan Chengb783fa32007-07-19 01:14:50 +00001386def MOVUPDrm_Int : PDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001387 "movupd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001388 [(set VR128:$dst, (int_x86_sse2_loadu_pd addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001389def MOVUPDmr_Int : PDI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001390 "movupd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001391 [(int_x86_sse2_storeu_pd addr:$dst, VR128:$src)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001392
Evan Cheng3ea4d672008-03-05 08:19:16 +00001393let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001394 let AddedComplexity = 20 in {
1395 def MOVLPDrm : PDI<0x12, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001396 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001397 "movlpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001398 [(set VR128:$dst,
1399 (v2f64 (vector_shuffle VR128:$src1,
1400 (scalar_to_vector (loadf64 addr:$src2)),
1401 MOVLP_shuffle_mask)))]>;
1402 def MOVHPDrm : PDI<0x16, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001403 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001404 "movhpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001405 [(set VR128:$dst,
1406 (v2f64 (vector_shuffle VR128:$src1,
1407 (scalar_to_vector (loadf64 addr:$src2)),
1408 MOVHP_shuffle_mask)))]>;
1409 } // AddedComplexity
Evan Cheng3ea4d672008-03-05 08:19:16 +00001410} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001411
Evan Chengb783fa32007-07-19 01:14:50 +00001412def MOVLPDmr : PDI<0x13, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001413 "movlpd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001414 [(store (f64 (vector_extract (v2f64 VR128:$src),
1415 (iPTR 0))), addr:$dst)]>;
1416
1417// v2f64 extract element 1 is always custom lowered to unpack high to low
1418// and extract element 0 so the non-store version isn't too horrible.
Evan Chengb783fa32007-07-19 01:14:50 +00001419def MOVHPDmr : PDI<0x17, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001420 "movhpd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001421 [(store (f64 (vector_extract
1422 (v2f64 (vector_shuffle VR128:$src, (undef),
1423 UNPCKH_shuffle_mask)), (iPTR 0))),
1424 addr:$dst)]>;
1425
1426// SSE2 instructions without OpSize prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001427def Int_CVTDQ2PSrr : I<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001428 "cvtdq2ps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001429 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps VR128:$src))]>,
1430 TB, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001431def Int_CVTDQ2PSrm : I<0x5B, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001432 "cvtdq2ps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001433 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps
Dan Gohman4a4f1512007-07-18 20:23:34 +00001434 (bitconvert (memopv2i64 addr:$src))))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001435 TB, Requires<[HasSSE2]>;
1436
1437// SSE2 instructions with XS prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001438def Int_CVTDQ2PDrr : I<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001439 "cvtdq2pd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001440 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd VR128:$src))]>,
1441 XS, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001442def Int_CVTDQ2PDrm : I<0xE6, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001443 "cvtdq2pd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001444 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd
Dan Gohman4a4f1512007-07-18 20:23:34 +00001445 (bitconvert (memopv2i64 addr:$src))))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001446 XS, Requires<[HasSSE2]>;
1447
Evan Chengb783fa32007-07-19 01:14:50 +00001448def Int_CVTPS2DQrr : PDI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001449 "cvtps2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001450 [(set VR128:$dst, (int_x86_sse2_cvtps2dq VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001451def Int_CVTPS2DQrm : PDI<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001452 "cvtps2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001453 [(set VR128:$dst, (int_x86_sse2_cvtps2dq
1454 (load addr:$src)))]>;
1455// SSE2 packed instructions with XS prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001456def Int_CVTTPS2DQrr : I<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001457 "cvttps2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001458 [(set VR128:$dst, (int_x86_sse2_cvttps2dq VR128:$src))]>,
1459 XS, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001460def Int_CVTTPS2DQrm : I<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001461 "cvttps2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001462 [(set VR128:$dst, (int_x86_sse2_cvttps2dq
1463 (load addr:$src)))]>,
1464 XS, Requires<[HasSSE2]>;
1465
1466// SSE2 packed instructions with XD prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001467def Int_CVTPD2DQrr : I<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001468 "cvtpd2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001469 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq VR128:$src))]>,
1470 XD, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001471def Int_CVTPD2DQrm : I<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001472 "cvtpd2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001473 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq
1474 (load addr:$src)))]>,
1475 XD, Requires<[HasSSE2]>;
1476
Evan Chengb783fa32007-07-19 01:14:50 +00001477def Int_CVTTPD2DQrr : PDI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001478 "cvttpd2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001479 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001480def Int_CVTTPD2DQrm : PDI<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001481 "cvttpd2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001482 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq
1483 (load addr:$src)))]>;
1484
1485// SSE2 instructions without OpSize prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001486def Int_CVTPS2PDrr : I<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001487 "cvtps2pd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001488 [(set VR128:$dst, (int_x86_sse2_cvtps2pd VR128:$src))]>,
1489 TB, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001490def Int_CVTPS2PDrm : I<0x5A, MRMSrcReg, (outs VR128:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001491 "cvtps2pd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001492 [(set VR128:$dst, (int_x86_sse2_cvtps2pd
1493 (load addr:$src)))]>,
1494 TB, Requires<[HasSSE2]>;
1495
Evan Chengb783fa32007-07-19 01:14:50 +00001496def Int_CVTPD2PSrr : PDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001497 "cvtpd2ps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001498 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001499def Int_CVTPD2PSrm : PDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001500 "cvtpd2ps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001501 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps
1502 (load addr:$src)))]>;
1503
1504// Match intrinsics which expect XMM operand(s).
1505// Aliases for intrinsics
Evan Cheng3ea4d672008-03-05 08:19:16 +00001506let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001507def Int_CVTSI2SDrr: SDI<0x2A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001508 (outs VR128:$dst), (ins VR128:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001509 "cvtsi2sd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001510 [(set VR128:$dst, (int_x86_sse2_cvtsi2sd VR128:$src1,
1511 GR32:$src2))]>;
1512def Int_CVTSI2SDrm: SDI<0x2A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001513 (outs VR128:$dst), (ins VR128:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001514 "cvtsi2sd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001515 [(set VR128:$dst, (int_x86_sse2_cvtsi2sd VR128:$src1,
1516 (loadi32 addr:$src2)))]>;
1517def Int_CVTSD2SSrr: SDI<0x5A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001518 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001519 "cvtsd2ss\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001520 [(set VR128:$dst, (int_x86_sse2_cvtsd2ss VR128:$src1,
1521 VR128:$src2))]>;
1522def Int_CVTSD2SSrm: SDI<0x5A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001523 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001524 "cvtsd2ss\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001525 [(set VR128:$dst, (int_x86_sse2_cvtsd2ss VR128:$src1,
1526 (load addr:$src2)))]>;
1527def Int_CVTSS2SDrr: I<0x5A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001528 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001529 "cvtss2sd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001530 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
1531 VR128:$src2))]>, XS,
1532 Requires<[HasSSE2]>;
1533def Int_CVTSS2SDrm: I<0x5A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001534 (outs VR128:$dst), (ins VR128:$src1, f32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001535 "cvtss2sd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001536 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
1537 (load addr:$src2)))]>, XS,
1538 Requires<[HasSSE2]>;
1539}
1540
1541// Arithmetic
1542
1543/// sse2_fp_unop_rm - SSE2 unops come in both scalar and vector forms.
1544///
1545/// In addition, we also have a special variant of the scalar form here to
1546/// represent the associated intrinsic operation. This form is unlike the
1547/// plain scalar form, in that it takes an entire vector (instead of a
1548/// scalar) and leaves the top elements undefined.
1549///
1550/// And, we have a special variant form for a full-vector intrinsic form.
1551///
1552/// These four forms can each have a reg or a mem operand, so there are a
1553/// total of eight "instructions".
1554///
1555multiclass sse2_fp_unop_rm<bits<8> opc, string OpcodeStr,
1556 SDNode OpNode,
1557 Intrinsic F64Int,
1558 Intrinsic V2F64Int,
1559 bit Commutable = 0> {
1560 // Scalar operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001561 def SDr : SDI<opc, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001562 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001563 [(set FR64:$dst, (OpNode FR64:$src))]> {
1564 let isCommutable = Commutable;
1565 }
1566
1567 // Scalar operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001568 def SDm : SDI<opc, MRMSrcMem, (outs FR64:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001569 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001570 [(set FR64:$dst, (OpNode (load addr:$src)))]>;
1571
1572 // Vector operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001573 def PDr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001574 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001575 [(set VR128:$dst, (v2f64 (OpNode VR128:$src)))]> {
1576 let isCommutable = Commutable;
1577 }
1578
1579 // Vector operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001580 def PDm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001581 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Dan Gohman4a4f1512007-07-18 20:23:34 +00001582 [(set VR128:$dst, (OpNode (memopv2f64 addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001583
1584 // Intrinsic operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001585 def SDr_Int : SDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001586 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001587 [(set VR128:$dst, (F64Int VR128:$src))]> {
1588 let isCommutable = Commutable;
1589 }
1590
1591 // Intrinsic operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001592 def SDm_Int : SDI<opc, MRMSrcMem, (outs VR128:$dst), (ins sdmem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001593 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001594 [(set VR128:$dst, (F64Int sse_load_f64:$src))]>;
1595
1596 // Vector intrinsic operation, reg
Evan Chengb783fa32007-07-19 01:14:50 +00001597 def PDr_Int : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001598 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001599 [(set VR128:$dst, (V2F64Int VR128:$src))]> {
1600 let isCommutable = Commutable;
1601 }
1602
1603 // Vector intrinsic operation, mem
Dan Gohmanc747be52007-08-02 21:06:40 +00001604 def PDm_Int : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001605 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001606 [(set VR128:$dst, (V2F64Int (load addr:$src)))]>;
1607}
1608
1609// Square root.
1610defm SQRT : sse2_fp_unop_rm<0x51, "sqrt", fsqrt,
1611 int_x86_sse2_sqrt_sd, int_x86_sse2_sqrt_pd>;
1612
1613// There is no f64 version of the reciprocal approximation instructions.
1614
1615// Logical
Evan Cheng3ea4d672008-03-05 08:19:16 +00001616let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001617 let isCommutable = 1 in {
1618 def ANDPDrr : PDI<0x54, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001619 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001620 "andpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001621 [(set VR128:$dst,
1622 (and (bc_v2i64 (v2f64 VR128:$src1)),
1623 (bc_v2i64 (v2f64 VR128:$src2))))]>;
1624 def ORPDrr : PDI<0x56, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001625 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001626 "orpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001627 [(set VR128:$dst,
1628 (or (bc_v2i64 (v2f64 VR128:$src1)),
1629 (bc_v2i64 (v2f64 VR128:$src2))))]>;
1630 def XORPDrr : PDI<0x57, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001631 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001632 "xorpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001633 [(set VR128:$dst,
1634 (xor (bc_v2i64 (v2f64 VR128:$src1)),
1635 (bc_v2i64 (v2f64 VR128:$src2))))]>;
1636 }
1637
1638 def ANDPDrm : PDI<0x54, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001639 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001640 "andpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001641 [(set VR128:$dst,
1642 (and (bc_v2i64 (v2f64 VR128:$src1)),
Evan Cheng8e92cd12007-07-19 23:34:10 +00001643 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001644 def ORPDrm : PDI<0x56, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001645 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001646 "orpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001647 [(set VR128:$dst,
1648 (or (bc_v2i64 (v2f64 VR128:$src1)),
Evan Cheng8e92cd12007-07-19 23:34:10 +00001649 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001650 def XORPDrm : PDI<0x57, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001651 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001652 "xorpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001653 [(set VR128:$dst,
1654 (xor (bc_v2i64 (v2f64 VR128:$src1)),
Evan Cheng8e92cd12007-07-19 23:34:10 +00001655 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001656 def ANDNPDrr : PDI<0x55, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001657 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001658 "andnpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001659 [(set VR128:$dst,
1660 (and (vnot (bc_v2i64 (v2f64 VR128:$src1))),
1661 (bc_v2i64 (v2f64 VR128:$src2))))]>;
1662 def ANDNPDrm : PDI<0x55, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001663 (outs VR128:$dst), (ins VR128:$src1,f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001664 "andnpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001665 [(set VR128:$dst,
1666 (and (vnot (bc_v2i64 (v2f64 VR128:$src1))),
Evan Cheng8e92cd12007-07-19 23:34:10 +00001667 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001668}
1669
Evan Cheng3ea4d672008-03-05 08:19:16 +00001670let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001671 def CMPPDrri : PDIi8<0xC2, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001672 (outs VR128:$dst), (ins VR128:$src1, VR128:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +00001673 "cmp${cc}pd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001674 [(set VR128:$dst, (int_x86_sse2_cmp_pd VR128:$src1,
1675 VR128:$src, imm:$cc))]>;
1676 def CMPPDrmi : PDIi8<0xC2, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001677 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +00001678 "cmp${cc}pd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001679 [(set VR128:$dst, (int_x86_sse2_cmp_pd VR128:$src1,
1680 (load addr:$src), imm:$cc))]>;
1681}
1682
1683// Shuffle and unpack instructions
Evan Cheng3ea4d672008-03-05 08:19:16 +00001684let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001685 def SHUFPDrri : PDIi8<0xC6, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001686 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00001687 "shufpd\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001688 [(set VR128:$dst, (v2f64 (vector_shuffle
1689 VR128:$src1, VR128:$src2,
1690 SHUFP_shuffle_mask:$src3)))]>;
1691 def SHUFPDrmi : PDIi8<0xC6, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001692 (outs VR128:$dst), (ins VR128:$src1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001693 f128mem:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00001694 "shufpd\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001695 [(set VR128:$dst,
1696 (v2f64 (vector_shuffle
Dan Gohman7dc19012007-08-02 21:17:01 +00001697 VR128:$src1, (memopv2f64 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001698 SHUFP_shuffle_mask:$src3)))]>;
1699
1700 let AddedComplexity = 10 in {
1701 def UNPCKHPDrr : PDI<0x15, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001702 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001703 "unpckhpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001704 [(set VR128:$dst,
1705 (v2f64 (vector_shuffle
1706 VR128:$src1, VR128:$src2,
1707 UNPCKH_shuffle_mask)))]>;
1708 def UNPCKHPDrm : PDI<0x15, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001709 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001710 "unpckhpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001711 [(set VR128:$dst,
1712 (v2f64 (vector_shuffle
Dan Gohman7dc19012007-08-02 21:17:01 +00001713 VR128:$src1, (memopv2f64 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001714 UNPCKH_shuffle_mask)))]>;
1715
1716 def UNPCKLPDrr : PDI<0x14, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001717 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001718 "unpcklpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001719 [(set VR128:$dst,
1720 (v2f64 (vector_shuffle
1721 VR128:$src1, VR128:$src2,
1722 UNPCKL_shuffle_mask)))]>;
1723 def UNPCKLPDrm : PDI<0x14, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001724 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001725 "unpcklpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001726 [(set VR128:$dst,
1727 (v2f64 (vector_shuffle
Dan Gohman7dc19012007-08-02 21:17:01 +00001728 VR128:$src1, (memopv2f64 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001729 UNPCKL_shuffle_mask)))]>;
1730 } // AddedComplexity
Evan Cheng3ea4d672008-03-05 08:19:16 +00001731} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001732
1733
1734//===----------------------------------------------------------------------===//
1735// SSE integer instructions
1736
1737// Move Instructions
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001738let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001739def MOVDQArr : PDI<0x6F, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001740 "movdqa\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001741let isSimpleLoad = 1, mayLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001742def MOVDQArm : PDI<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001743 "movdqa\t{$src, $dst|$dst, $src}",
Evan Cheng51a49b22007-07-20 00:27:43 +00001744 [/*(set VR128:$dst, (alignedloadv2i64 addr:$src))*/]>;
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001745let mayStore = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001746def MOVDQAmr : PDI<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001747 "movdqa\t{$src, $dst|$dst, $src}",
Evan Cheng51a49b22007-07-20 00:27:43 +00001748 [/*(alignedstore (v2i64 VR128:$src), addr:$dst)*/]>;
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001749let isSimpleLoad = 1, mayLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001750def MOVDQUrm : I<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001751 "movdqu\t{$src, $dst|$dst, $src}",
Evan Cheng51a49b22007-07-20 00:27:43 +00001752 [/*(set VR128:$dst, (loadv2i64 addr:$src))*/]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001753 XS, Requires<[HasSSE2]>;
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001754let mayStore = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001755def MOVDQUmr : I<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001756 "movdqu\t{$src, $dst|$dst, $src}",
Evan Cheng51a49b22007-07-20 00:27:43 +00001757 [/*(store (v2i64 VR128:$src), addr:$dst)*/]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001758 XS, Requires<[HasSSE2]>;
1759
Dan Gohman4a4f1512007-07-18 20:23:34 +00001760// Intrinsic forms of MOVDQU load and store
Chris Lattner1a1932c2008-01-06 23:38:27 +00001761let isSimpleLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001762def MOVDQUrm_Int : I<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001763 "movdqu\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001764 [(set VR128:$dst, (int_x86_sse2_loadu_dq addr:$src))]>,
1765 XS, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001766def MOVDQUmr_Int : I<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001767 "movdqu\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001768 [(int_x86_sse2_storeu_dq addr:$dst, VR128:$src)]>,
1769 XS, Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001770
Evan Cheng88004752008-03-05 08:11:27 +00001771let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001772
1773multiclass PDI_binop_rm_int<bits<8> opc, string OpcodeStr, Intrinsic IntId,
1774 bit Commutable = 0> {
Evan Chengb783fa32007-07-19 01:14:50 +00001775 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001776 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001777 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]> {
1778 let isCommutable = Commutable;
1779 }
Evan Chengb783fa32007-07-19 01:14:50 +00001780 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001781 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001782 [(set VR128:$dst, (IntId VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00001783 (bitconvert (memopv2i64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001784}
1785
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001786/// PDI_binop_rm - Simple SSE2 binary operator.
1787multiclass PDI_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
1788 ValueType OpVT, bit Commutable = 0> {
Evan Chengb783fa32007-07-19 01:14:50 +00001789 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001790 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001791 [(set VR128:$dst, (OpVT (OpNode VR128:$src1, VR128:$src2)))]> {
1792 let isCommutable = Commutable;
1793 }
Evan Chengb783fa32007-07-19 01:14:50 +00001794 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001795 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001796 [(set VR128:$dst, (OpVT (OpNode VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00001797 (bitconvert (memopv2i64 addr:$src2)))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001798}
1799
1800/// PDI_binop_rm_v2i64 - Simple SSE2 binary operator whose type is v2i64.
1801///
1802/// FIXME: we could eliminate this and use PDI_binop_rm instead if tblgen knew
1803/// to collapse (bitconvert VT to VT) into its operand.
1804///
1805multiclass PDI_binop_rm_v2i64<bits<8> opc, string OpcodeStr, SDNode OpNode,
1806 bit Commutable = 0> {
Evan Chengb783fa32007-07-19 01:14:50 +00001807 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001808 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001809 [(set VR128:$dst, (v2i64 (OpNode VR128:$src1, VR128:$src2)))]> {
1810 let isCommutable = Commutable;
1811 }
Evan Chengb783fa32007-07-19 01:14:50 +00001812 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001813 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohman4a4f1512007-07-18 20:23:34 +00001814 [(set VR128:$dst, (OpNode VR128:$src1,(memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001815}
1816
Evan Cheng3ea4d672008-03-05 08:19:16 +00001817} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001818
1819// 128-bit Integer Arithmetic
1820
1821defm PADDB : PDI_binop_rm<0xFC, "paddb", add, v16i8, 1>;
1822defm PADDW : PDI_binop_rm<0xFD, "paddw", add, v8i16, 1>;
1823defm PADDD : PDI_binop_rm<0xFE, "paddd", add, v4i32, 1>;
1824defm PADDQ : PDI_binop_rm_v2i64<0xD4, "paddq", add, 1>;
1825
1826defm PADDSB : PDI_binop_rm_int<0xEC, "paddsb" , int_x86_sse2_padds_b, 1>;
1827defm PADDSW : PDI_binop_rm_int<0xED, "paddsw" , int_x86_sse2_padds_w, 1>;
1828defm PADDUSB : PDI_binop_rm_int<0xDC, "paddusb", int_x86_sse2_paddus_b, 1>;
1829defm PADDUSW : PDI_binop_rm_int<0xDD, "paddusw", int_x86_sse2_paddus_w, 1>;
1830
1831defm PSUBB : PDI_binop_rm<0xF8, "psubb", sub, v16i8>;
1832defm PSUBW : PDI_binop_rm<0xF9, "psubw", sub, v8i16>;
1833defm PSUBD : PDI_binop_rm<0xFA, "psubd", sub, v4i32>;
1834defm PSUBQ : PDI_binop_rm_v2i64<0xFB, "psubq", sub>;
1835
1836defm PSUBSB : PDI_binop_rm_int<0xE8, "psubsb" , int_x86_sse2_psubs_b>;
1837defm PSUBSW : PDI_binop_rm_int<0xE9, "psubsw" , int_x86_sse2_psubs_w>;
1838defm PSUBUSB : PDI_binop_rm_int<0xD8, "psubusb", int_x86_sse2_psubus_b>;
1839defm PSUBUSW : PDI_binop_rm_int<0xD9, "psubusw", int_x86_sse2_psubus_w>;
1840
1841defm PMULLW : PDI_binop_rm<0xD5, "pmullw", mul, v8i16, 1>;
1842
1843defm PMULHUW : PDI_binop_rm_int<0xE4, "pmulhuw", int_x86_sse2_pmulhu_w, 1>;
1844defm PMULHW : PDI_binop_rm_int<0xE5, "pmulhw" , int_x86_sse2_pmulh_w , 1>;
1845defm PMULUDQ : PDI_binop_rm_int<0xF4, "pmuludq", int_x86_sse2_pmulu_dq, 1>;
1846
1847defm PMADDWD : PDI_binop_rm_int<0xF5, "pmaddwd", int_x86_sse2_pmadd_wd, 1>;
1848
1849defm PAVGB : PDI_binop_rm_int<0xE0, "pavgb", int_x86_sse2_pavg_b, 1>;
1850defm PAVGW : PDI_binop_rm_int<0xE3, "pavgw", int_x86_sse2_pavg_w, 1>;
1851
1852
1853defm PMINUB : PDI_binop_rm_int<0xDA, "pminub", int_x86_sse2_pminu_b, 1>;
1854defm PMINSW : PDI_binop_rm_int<0xEA, "pminsw", int_x86_sse2_pmins_w, 1>;
1855defm PMAXUB : PDI_binop_rm_int<0xDE, "pmaxub", int_x86_sse2_pmaxu_b, 1>;
1856defm PMAXSW : PDI_binop_rm_int<0xEE, "pmaxsw", int_x86_sse2_pmaxs_w, 1>;
1857defm PSADBW : PDI_binop_rm_int<0xE0, "psadbw", int_x86_sse2_psad_bw, 1>;
1858
1859
Evan Chengd1045a62008-02-18 23:04:32 +00001860defm PSLLW : PDI_binop_rm_int<0xF1, "psllw", int_x86_sse2_psll_w>;
1861defm PSLLD : PDI_binop_rm_int<0xF2, "pslld", int_x86_sse2_psll_d>;
1862defm PSLLQ : PDI_binop_rm_int<0xF3, "psllq", int_x86_sse2_psll_q>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001863
Evan Chengd1045a62008-02-18 23:04:32 +00001864defm PSRLW : PDI_binop_rm_int<0xD1, "psrlw", int_x86_sse2_psrl_w>;
1865defm PSRLD : PDI_binop_rm_int<0xD2, "psrld", int_x86_sse2_psrl_d>;
1866defm PSRLQ : PDI_binop_rm_int<0xD3, "psrlq", int_x86_sse2_psrl_q>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001867
Evan Chengd1045a62008-02-18 23:04:32 +00001868defm PSRAW : PDI_binop_rm_int<0xE1, "psraw", int_x86_sse2_psra_w>;
1869defm PSRAD : PDI_binop_rm_int<0xE2, "psrad", int_x86_sse2_psra_d>;
1870
1871// Some immediate variants need to match a bit_convert.
Evan Cheng88004752008-03-05 08:11:27 +00001872let Constraints = "$src1 = $dst" in {
Evan Chengd1045a62008-02-18 23:04:32 +00001873def PSLLWri : PDIi8<0x71, MRM6r, (outs VR128:$dst),
1874 (ins VR128:$src1, i32i8imm:$src2),
1875 "psllw\t{$src2, $dst|$dst, $src2}",
1876 [(set VR128:$dst, (int_x86_sse2_psll_w VR128:$src1,
1877 (bc_v8i16 (v4i32 (scalar_to_vector (i32 imm:$src2))))))]>;
1878def PSLLDri : PDIi8<0x72, MRM6r, (outs VR128:$dst),
1879 (ins VR128:$src1, i32i8imm:$src2),
1880 "pslld\t{$src2, $dst|$dst, $src2}",
1881 [(set VR128:$dst, (int_x86_sse2_psll_d VR128:$src1,
1882 (scalar_to_vector (i32 imm:$src2))))]>;
1883def PSLLQri : PDIi8<0x73, MRM6r, (outs VR128:$dst),
1884 (ins VR128:$src1, i32i8imm:$src2),
1885 "psllq\t{$src2, $dst|$dst, $src2}",
1886 [(set VR128:$dst, (int_x86_sse2_psll_q VR128:$src1,
1887 (bc_v2i64 (v4i32 (scalar_to_vector (i32 imm:$src2))))))]>;
1888
1889def PSRLWri : PDIi8<0x71, MRM2r, (outs VR128:$dst),
1890 (ins VR128:$src1, i32i8imm:$src2),
1891 "psrlw\t{$src2, $dst|$dst, $src2}",
1892 [(set VR128:$dst, (int_x86_sse2_psrl_w VR128:$src1,
1893 (bc_v8i16 (v4i32 (scalar_to_vector (i32 imm:$src2))))))]>;
1894def PSRLDri : PDIi8<0x72, MRM2r, (outs VR128:$dst),
1895 (ins VR128:$src1, i32i8imm:$src2),
1896 "psrld\t{$src2, $dst|$dst, $src2}",
1897 [(set VR128:$dst, (int_x86_sse2_psrl_d VR128:$src1,
1898 (scalar_to_vector (i32 imm:$src2))))]>;
1899def PSRLQri : PDIi8<0x73, MRM2r, (outs VR128:$dst),
1900 (ins VR128:$src1, i32i8imm:$src2),
1901 "psrlq\t{$src2, $dst|$dst, $src2}",
1902 [(set VR128:$dst, (int_x86_sse2_psrl_q VR128:$src1,
1903 (bc_v2i64 (v4i32 (scalar_to_vector (i32 imm:$src2))))))]>;
1904
1905def PSRAWri : PDIi8<0x71, MRM4r, (outs VR128:$dst),
1906 (ins VR128:$src1, i32i8imm:$src2),
1907 "psraw\t{$src2, $dst|$dst, $src2}",
1908 [(set VR128:$dst, (int_x86_sse2_psra_w VR128:$src1,
1909 (bc_v8i16 (v4i32 (scalar_to_vector (i32 imm:$src2))))))]>;
1910def PSRADri : PDIi8<0x72, MRM4r, (outs VR128:$dst),
1911 (ins VR128:$src1, i32i8imm:$src2),
1912 "psrad\t{$src2, $dst|$dst, $src2}",
1913 [(set VR128:$dst, (int_x86_sse2_psra_d VR128:$src1,
1914 (scalar_to_vector (i32 imm:$src2))))]>;
Evan Cheng88004752008-03-05 08:11:27 +00001915}
Evan Chengd1045a62008-02-18 23:04:32 +00001916
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001917// PSRAQ doesn't exist in SSE[1-3].
1918
1919// 128-bit logical shifts.
Evan Cheng3ea4d672008-03-05 08:19:16 +00001920let Constraints = "$src1 = $dst", neverHasSideEffects = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001921 def PSLLDQri : PDIi8<0x73, MRM7r,
Evan Chengb783fa32007-07-19 01:14:50 +00001922 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001923 "pslldq\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001924 def PSRLDQri : PDIi8<0x73, MRM3r,
Evan Chengb783fa32007-07-19 01:14:50 +00001925 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001926 "psrldq\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001927 // PSRADQri doesn't exist in SSE[1-3].
1928}
1929
1930let Predicates = [HasSSE2] in {
1931 def : Pat<(int_x86_sse2_psll_dq VR128:$src1, imm:$src2),
1932 (v2i64 (PSLLDQri VR128:$src1, (PSxLDQ_imm imm:$src2)))>;
1933 def : Pat<(int_x86_sse2_psrl_dq VR128:$src1, imm:$src2),
1934 (v2i64 (PSRLDQri VR128:$src1, (PSxLDQ_imm imm:$src2)))>;
1935 def : Pat<(v2f64 (X86fsrl VR128:$src1, i32immSExt8:$src2)),
1936 (v2f64 (PSRLDQri VR128:$src1, (PSxLDQ_imm imm:$src2)))>;
1937}
1938
1939// Logical
1940defm PAND : PDI_binop_rm_v2i64<0xDB, "pand", and, 1>;
1941defm POR : PDI_binop_rm_v2i64<0xEB, "por" , or , 1>;
1942defm PXOR : PDI_binop_rm_v2i64<0xEF, "pxor", xor, 1>;
1943
Evan Cheng3ea4d672008-03-05 08:19:16 +00001944let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001945 def PANDNrr : PDI<0xDF, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001946 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001947 "pandn\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001948 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
1949 VR128:$src2)))]>;
1950
1951 def PANDNrm : PDI<0xDF, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001952 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001953 "pandn\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001954 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
Dan Gohman7dc19012007-08-02 21:17:01 +00001955 (memopv2i64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001956}
1957
1958// SSE2 Integer comparison
1959defm PCMPEQB : PDI_binop_rm_int<0x74, "pcmpeqb", int_x86_sse2_pcmpeq_b>;
1960defm PCMPEQW : PDI_binop_rm_int<0x75, "pcmpeqw", int_x86_sse2_pcmpeq_w>;
1961defm PCMPEQD : PDI_binop_rm_int<0x76, "pcmpeqd", int_x86_sse2_pcmpeq_d>;
1962defm PCMPGTB : PDI_binop_rm_int<0x64, "pcmpgtb", int_x86_sse2_pcmpgt_b>;
1963defm PCMPGTW : PDI_binop_rm_int<0x65, "pcmpgtw", int_x86_sse2_pcmpgt_w>;
1964defm PCMPGTD : PDI_binop_rm_int<0x66, "pcmpgtd", int_x86_sse2_pcmpgt_d>;
1965
1966// Pack instructions
1967defm PACKSSWB : PDI_binop_rm_int<0x63, "packsswb", int_x86_sse2_packsswb_128>;
1968defm PACKSSDW : PDI_binop_rm_int<0x6B, "packssdw", int_x86_sse2_packssdw_128>;
1969defm PACKUSWB : PDI_binop_rm_int<0x67, "packuswb", int_x86_sse2_packuswb_128>;
1970
1971// Shuffle and unpack instructions
1972def PSHUFDri : PDIi8<0x70, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001973 (outs VR128:$dst), (ins VR128:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001974 "pshufd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001975 [(set VR128:$dst, (v4i32 (vector_shuffle
1976 VR128:$src1, (undef),
1977 PSHUFD_shuffle_mask:$src2)))]>;
1978def PSHUFDmi : PDIi8<0x70, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001979 (outs VR128:$dst), (ins i128mem:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001980 "pshufd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001981 [(set VR128:$dst, (v4i32 (vector_shuffle
Dan Gohman4a4f1512007-07-18 20:23:34 +00001982 (bc_v4i32(memopv2i64 addr:$src1)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001983 (undef),
1984 PSHUFD_shuffle_mask:$src2)))]>;
1985
1986// SSE2 with ImmT == Imm8 and XS prefix.
1987def PSHUFHWri : Ii8<0x70, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001988 (outs VR128:$dst), (ins VR128:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001989 "pshufhw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001990 [(set VR128:$dst, (v8i16 (vector_shuffle
1991 VR128:$src1, (undef),
1992 PSHUFHW_shuffle_mask:$src2)))]>,
1993 XS, Requires<[HasSSE2]>;
1994def PSHUFHWmi : Ii8<0x70, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001995 (outs VR128:$dst), (ins i128mem:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001996 "pshufhw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001997 [(set VR128:$dst, (v8i16 (vector_shuffle
Dan Gohman4a4f1512007-07-18 20:23:34 +00001998 (bc_v8i16 (memopv2i64 addr:$src1)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001999 (undef),
2000 PSHUFHW_shuffle_mask:$src2)))]>,
2001 XS, Requires<[HasSSE2]>;
2002
2003// SSE2 with ImmT == Imm8 and XD prefix.
2004def PSHUFLWri : Ii8<0x70, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002005 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002006 "pshuflw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002007 [(set VR128:$dst, (v8i16 (vector_shuffle
2008 VR128:$src1, (undef),
2009 PSHUFLW_shuffle_mask:$src2)))]>,
2010 XD, Requires<[HasSSE2]>;
2011def PSHUFLWmi : Ii8<0x70, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002012 (outs VR128:$dst), (ins i128mem:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002013 "pshuflw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002014 [(set VR128:$dst, (v8i16 (vector_shuffle
Dan Gohman4a4f1512007-07-18 20:23:34 +00002015 (bc_v8i16 (memopv2i64 addr:$src1)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002016 (undef),
2017 PSHUFLW_shuffle_mask:$src2)))]>,
2018 XD, Requires<[HasSSE2]>;
2019
2020
Evan Cheng3ea4d672008-03-05 08:19:16 +00002021let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002022 def PUNPCKLBWrr : PDI<0x60, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002023 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002024 "punpcklbw\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002025 [(set VR128:$dst,
2026 (v16i8 (vector_shuffle VR128:$src1, VR128:$src2,
2027 UNPCKL_shuffle_mask)))]>;
2028 def PUNPCKLBWrm : PDI<0x60, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002029 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002030 "punpcklbw\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002031 [(set VR128:$dst,
2032 (v16i8 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002033 (bc_v16i8 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002034 UNPCKL_shuffle_mask)))]>;
2035 def PUNPCKLWDrr : PDI<0x61, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002036 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002037 "punpcklwd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002038 [(set VR128:$dst,
2039 (v8i16 (vector_shuffle VR128:$src1, VR128:$src2,
2040 UNPCKL_shuffle_mask)))]>;
2041 def PUNPCKLWDrm : PDI<0x61, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002042 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002043 "punpcklwd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002044 [(set VR128:$dst,
2045 (v8i16 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002046 (bc_v8i16 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002047 UNPCKL_shuffle_mask)))]>;
2048 def PUNPCKLDQrr : PDI<0x62, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002049 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002050 "punpckldq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002051 [(set VR128:$dst,
2052 (v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
2053 UNPCKL_shuffle_mask)))]>;
2054 def PUNPCKLDQrm : PDI<0x62, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002055 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002056 "punpckldq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002057 [(set VR128:$dst,
2058 (v4i32 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002059 (bc_v4i32 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002060 UNPCKL_shuffle_mask)))]>;
2061 def PUNPCKLQDQrr : PDI<0x6C, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002062 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002063 "punpcklqdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002064 [(set VR128:$dst,
2065 (v2i64 (vector_shuffle VR128:$src1, VR128:$src2,
2066 UNPCKL_shuffle_mask)))]>;
2067 def PUNPCKLQDQrm : PDI<0x6C, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002068 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002069 "punpcklqdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002070 [(set VR128:$dst,
2071 (v2i64 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002072 (memopv2i64 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002073 UNPCKL_shuffle_mask)))]>;
2074
2075 def PUNPCKHBWrr : PDI<0x68, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002076 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002077 "punpckhbw\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002078 [(set VR128:$dst,
2079 (v16i8 (vector_shuffle VR128:$src1, VR128:$src2,
2080 UNPCKH_shuffle_mask)))]>;
2081 def PUNPCKHBWrm : PDI<0x68, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002082 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002083 "punpckhbw\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002084 [(set VR128:$dst,
2085 (v16i8 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002086 (bc_v16i8 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002087 UNPCKH_shuffle_mask)))]>;
2088 def PUNPCKHWDrr : PDI<0x69, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002089 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002090 "punpckhwd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002091 [(set VR128:$dst,
2092 (v8i16 (vector_shuffle VR128:$src1, VR128:$src2,
2093 UNPCKH_shuffle_mask)))]>;
2094 def PUNPCKHWDrm : PDI<0x69, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002095 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002096 "punpckhwd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002097 [(set VR128:$dst,
2098 (v8i16 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002099 (bc_v8i16 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002100 UNPCKH_shuffle_mask)))]>;
2101 def PUNPCKHDQrr : PDI<0x6A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002102 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002103 "punpckhdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002104 [(set VR128:$dst,
2105 (v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
2106 UNPCKH_shuffle_mask)))]>;
2107 def PUNPCKHDQrm : PDI<0x6A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002108 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002109 "punpckhdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002110 [(set VR128:$dst,
2111 (v4i32 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002112 (bc_v4i32 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002113 UNPCKH_shuffle_mask)))]>;
2114 def PUNPCKHQDQrr : PDI<0x6D, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002115 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002116 "punpckhqdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002117 [(set VR128:$dst,
2118 (v2i64 (vector_shuffle VR128:$src1, VR128:$src2,
2119 UNPCKH_shuffle_mask)))]>;
2120 def PUNPCKHQDQrm : PDI<0x6D, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002121 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002122 "punpckhqdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002123 [(set VR128:$dst,
2124 (v2i64 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002125 (memopv2i64 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002126 UNPCKH_shuffle_mask)))]>;
2127}
2128
2129// Extract / Insert
2130def PEXTRWri : PDIi8<0xC5, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002131 (outs GR32:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002132 "pextrw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002133 [(set GR32:$dst, (X86pextrw (v8i16 VR128:$src1),
Nate Begemand77e59e2008-02-11 04:19:36 +00002134 imm:$src2))]>;
Evan Cheng3ea4d672008-03-05 08:19:16 +00002135let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002136 def PINSRWrri : PDIi8<0xC4, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002137 (outs VR128:$dst), (ins VR128:$src1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002138 GR32:$src2, i32i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002139 "pinsrw\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002140 [(set VR128:$dst,
Nate Begemand77e59e2008-02-11 04:19:36 +00002141 (X86pinsrw VR128:$src1, GR32:$src2, imm:$src3))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002142 def PINSRWrmi : PDIi8<0xC4, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002143 (outs VR128:$dst), (ins VR128:$src1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002144 i16mem:$src2, i32i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002145 "pinsrw\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Nate Begemand77e59e2008-02-11 04:19:36 +00002146 [(set VR128:$dst,
2147 (X86pinsrw VR128:$src1, (extloadi16 addr:$src2),
2148 imm:$src3))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002149}
2150
2151// Mask creation
Evan Chengb783fa32007-07-19 01:14:50 +00002152def PMOVMSKBrr : PDI<0xD7, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002153 "pmovmskb\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002154 [(set GR32:$dst, (int_x86_sse2_pmovmskb_128 VR128:$src))]>;
2155
2156// Conditional store
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002157let Uses = [EDI] in
Evan Chengb783fa32007-07-19 01:14:50 +00002158def MASKMOVDQU : PDI<0xF7, MRMSrcReg, (outs), (ins VR128:$src, VR128:$mask),
Dan Gohman91888f02007-07-31 20:11:57 +00002159 "maskmovdqu\t{$mask, $src|$src, $mask}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002160 [(int_x86_sse2_maskmov_dqu VR128:$src, VR128:$mask, EDI)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002161
2162// Non-temporal stores
Evan Chengb783fa32007-07-19 01:14:50 +00002163def MOVNTPDmr : PDI<0x2B, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002164 "movntpd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002165 [(int_x86_sse2_movnt_pd addr:$dst, VR128:$src)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002166def MOVNTDQmr : PDI<0xE7, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002167 "movntdq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002168 [(int_x86_sse2_movnt_dq addr:$dst, VR128:$src)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002169def MOVNTImr : I<0xC3, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002170 "movnti\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002171 [(int_x86_sse2_movnt_i addr:$dst, GR32:$src)]>,
2172 TB, Requires<[HasSSE2]>;
2173
2174// Flush cache
Evan Chengb783fa32007-07-19 01:14:50 +00002175def CLFLUSH : I<0xAE, MRM7m, (outs), (ins i8mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002176 "clflush\t$src", [(int_x86_sse2_clflush addr:$src)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002177 TB, Requires<[HasSSE2]>;
2178
2179// Load, store, and memory fence
Evan Chengb783fa32007-07-19 01:14:50 +00002180def LFENCE : I<0xAE, MRM5m, (outs), (ins),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002181 "lfence", [(int_x86_sse2_lfence)]>, TB, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002182def MFENCE : I<0xAE, MRM6m, (outs), (ins),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002183 "mfence", [(int_x86_sse2_mfence)]>, TB, Requires<[HasSSE2]>;
2184
Andrew Lenharth785610d2008-02-16 01:24:58 +00002185//TODO: custom lower this so as to never even generate the noop
2186def : Pat<(membarrier (i8 imm:$ll), (i8 imm:$ls), (i8 imm:$sl), (i8 imm:$ss),
2187 (i8 0)), (NOOP)>;
2188def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
2189def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
2190def : Pat<(membarrier (i8 imm:$ll), (i8 imm:$ls), (i8 imm:$sl), (i8 imm:$ss),
2191 (i8 1)), (MFENCE)>;
2192
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002193// Alias instructions that map zero vector to pxor / xorp* for sse.
Chris Lattner17dab4a2008-01-10 05:45:39 +00002194let isReMaterializable = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00002195 def V_SETALLONES : PDI<0x76, MRMInitReg, (outs VR128:$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002196 "pcmpeqd\t$dst, $dst",
Chris Lattnere6aa3862007-11-25 00:24:49 +00002197 [(set VR128:$dst, (v4i32 immAllOnesV))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002198
2199// FR64 to 128-bit vector conversion.
Evan Chengb783fa32007-07-19 01:14:50 +00002200def MOVSD2PDrr : SDI<0x10, MRMSrcReg, (outs VR128:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002201 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002202 [(set VR128:$dst,
2203 (v2f64 (scalar_to_vector FR64:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002204def MOVSD2PDrm : SDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002205 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002206 [(set VR128:$dst,
2207 (v2f64 (scalar_to_vector (loadf64 addr:$src))))]>;
2208
Evan Chengb783fa32007-07-19 01:14:50 +00002209def MOVDI2PDIrr : PDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002210 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002211 [(set VR128:$dst,
2212 (v4i32 (scalar_to_vector GR32:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002213def MOVDI2PDIrm : PDI<0x6E, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002214 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002215 [(set VR128:$dst,
2216 (v4i32 (scalar_to_vector (loadi32 addr:$src))))]>;
2217
Evan Chengb783fa32007-07-19 01:14:50 +00002218def MOVDI2SSrr : PDI<0x6E, MRMSrcReg, (outs FR32:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002219 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002220 [(set FR32:$dst, (bitconvert GR32:$src))]>;
2221
Evan Chengb783fa32007-07-19 01:14:50 +00002222def MOVDI2SSrm : PDI<0x6E, MRMSrcMem, (outs FR32:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002223 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002224 [(set FR32:$dst, (bitconvert (loadi32 addr:$src)))]>;
2225
2226// SSE2 instructions with XS prefix
Evan Chengb783fa32007-07-19 01:14:50 +00002227def MOVQI2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002228 "movq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002229 [(set VR128:$dst,
2230 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>, XS,
2231 Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002232def MOVPQI2QImr : PDI<0xD6, MRMDestMem, (outs), (ins i64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002233 "movq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002234 [(store (i64 (vector_extract (v2i64 VR128:$src),
2235 (iPTR 0))), addr:$dst)]>;
2236
2237// FIXME: may not be able to eliminate this movss with coalescing the src and
2238// dest register classes are different. We really want to write this pattern
2239// like this:
2240// def : Pat<(f32 (vector_extract (v4f32 VR128:$src), (iPTR 0))),
2241// (f32 FR32:$src)>;
Evan Chengb783fa32007-07-19 01:14:50 +00002242def MOVPD2SDrr : SDI<0x10, MRMSrcReg, (outs FR64:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002243 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002244 [(set FR64:$dst, (vector_extract (v2f64 VR128:$src),
2245 (iPTR 0)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002246def MOVPD2SDmr : SDI<0x11, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002247 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002248 [(store (f64 (vector_extract (v2f64 VR128:$src),
2249 (iPTR 0))), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002250def MOVPDI2DIrr : PDI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002251 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002252 [(set GR32:$dst, (vector_extract (v4i32 VR128:$src),
2253 (iPTR 0)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002254def MOVPDI2DImr : PDI<0x7E, MRMDestMem, (outs), (ins i32mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002255 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002256 [(store (i32 (vector_extract (v4i32 VR128:$src),
2257 (iPTR 0))), addr:$dst)]>;
2258
Evan Chengb783fa32007-07-19 01:14:50 +00002259def MOVSS2DIrr : PDI<0x7E, MRMDestReg, (outs GR32:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002260 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002261 [(set GR32:$dst, (bitconvert FR32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002262def MOVSS2DImr : PDI<0x7E, MRMDestMem, (outs), (ins i32mem:$dst, FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002263 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002264 [(store (i32 (bitconvert FR32:$src)), addr:$dst)]>;
2265
2266
2267// Move to lower bits of a VR128, leaving upper bits alone.
2268// Three operand (but two address) aliases.
Evan Cheng3ea4d672008-03-05 08:19:16 +00002269let Constraints = "$src1 = $dst" in {
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00002270 let neverHasSideEffects = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002271 def MOVLSD2PDrr : SDI<0x10, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002272 (outs VR128:$dst), (ins VR128:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002273 "movsd\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002274
2275 let AddedComplexity = 15 in
2276 def MOVLPDrr : SDI<0x10, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002277 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002278 "movsd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002279 [(set VR128:$dst,
2280 (v2f64 (vector_shuffle VR128:$src1, VR128:$src2,
2281 MOVL_shuffle_mask)))]>;
2282}
2283
2284// Store / copy lower 64-bits of a XMM register.
Evan Chengb783fa32007-07-19 01:14:50 +00002285def MOVLQ128mr : PDI<0xD6, MRMDestMem, (outs), (ins i64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002286 "movq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002287 [(int_x86_sse2_storel_dq addr:$dst, VR128:$src)]>;
2288
2289// Move to lower bits of a VR128 and zeroing upper bits.
2290// Loading from memory automatically zeroing upper bits.
2291let AddedComplexity = 20 in
Evan Chengb783fa32007-07-19 01:14:50 +00002292 def MOVZSD2PDrm : SDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002293 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002294 [(set VR128:$dst,
Chris Lattnere6aa3862007-11-25 00:24:49 +00002295 (v2f64 (vector_shuffle immAllZerosV_bc,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002296 (v2f64 (scalar_to_vector
2297 (loadf64 addr:$src))),
2298 MOVL_shuffle_mask)))]>;
2299
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002300// movd / movq to XMM register zero-extends
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002301let AddedComplexity = 15 in {
Evan Chengb783fa32007-07-19 01:14:50 +00002302def MOVZDI2PDIrr : PDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002303 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002304 [(set VR128:$dst,
2305 (v4i32 (vector_shuffle immAllZerosV,
2306 (v4i32 (scalar_to_vector GR32:$src)),
2307 MOVL_shuffle_mask)))]>;
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002308// This is X86-64 only.
2309def MOVZQI2PQIrr : RPDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR64:$src),
2310 "mov{d|q}\t{$src, $dst|$dst, $src}",
2311 [(set VR128:$dst,
2312 (v2i64 (vector_shuffle immAllZerosV_bc,
2313 (v2i64 (scalar_to_vector GR64:$src)),
2314 MOVL_shuffle_mask)))]>;
2315}
2316
2317let AddedComplexity = 20 in {
Evan Chengb783fa32007-07-19 01:14:50 +00002318def MOVZDI2PDIrm : PDI<0x6E, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002319 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002320 [(set VR128:$dst,
2321 (v4i32 (vector_shuffle immAllZerosV,
2322 (v4i32 (scalar_to_vector (loadi32 addr:$src))),
2323 MOVL_shuffle_mask)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002324def MOVZQI2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002325 "movq\t{$src, $dst|$dst, $src}",
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002326 [(set VR128:$dst,
2327 (v2i64 (vector_shuffle immAllZerosV_bc,
2328 (v2i64 (scalar_to_vector (loadi64 addr:$src))),
2329 MOVL_shuffle_mask)))]>, XS,
2330 Requires<[HasSSE2]>;
2331}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002332
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002333// Moving from XMM to XMM and clear upper 64 bits. Note, there is a bug in
2334// IA32 document. movq xmm1, xmm2 does clear the high bits.
2335let AddedComplexity = 15 in
2336def MOVZPQILo2PQIrr : I<0x7E, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
2337 "movq\t{$src, $dst|$dst, $src}",
2338 [(set VR128:$dst, (v2i64 (vector_shuffle immAllZerosV_bc,
2339 VR128:$src,
2340 MOVL_shuffle_mask)))]>,
2341 XS, Requires<[HasSSE2]>;
2342
2343let AddedComplexity = 20 in
2344def MOVZPQILo2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
2345 "movq\t{$src, $dst|$dst, $src}",
2346 [(set VR128:$dst, (v2i64 (vector_shuffle immAllZerosV_bc,
2347 (memopv2i64 addr:$src),
2348 MOVL_shuffle_mask)))]>,
2349 XS, Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002350
2351//===----------------------------------------------------------------------===//
2352// SSE3 Instructions
2353//===----------------------------------------------------------------------===//
2354
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002355// Move Instructions
Evan Chengb783fa32007-07-19 01:14:50 +00002356def MOVSHDUPrr : S3SI<0x16, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002357 "movshdup\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002358 [(set VR128:$dst, (v4f32 (vector_shuffle
2359 VR128:$src, (undef),
2360 MOVSHDUP_shuffle_mask)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002361def MOVSHDUPrm : S3SI<0x16, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002362 "movshdup\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002363 [(set VR128:$dst, (v4f32 (vector_shuffle
Dan Gohman4a4f1512007-07-18 20:23:34 +00002364 (memopv4f32 addr:$src), (undef),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002365 MOVSHDUP_shuffle_mask)))]>;
2366
Evan Chengb783fa32007-07-19 01:14:50 +00002367def MOVSLDUPrr : S3SI<0x12, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002368 "movsldup\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002369 [(set VR128:$dst, (v4f32 (vector_shuffle
2370 VR128:$src, (undef),
2371 MOVSLDUP_shuffle_mask)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002372def MOVSLDUPrm : S3SI<0x12, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002373 "movsldup\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002374 [(set VR128:$dst, (v4f32 (vector_shuffle
Dan Gohman4a4f1512007-07-18 20:23:34 +00002375 (memopv4f32 addr:$src), (undef),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002376 MOVSLDUP_shuffle_mask)))]>;
2377
Evan Chengb783fa32007-07-19 01:14:50 +00002378def MOVDDUPrr : S3DI<0x12, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002379 "movddup\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002380 [(set VR128:$dst, (v2f64 (vector_shuffle
2381 VR128:$src, (undef),
2382 SSE_splat_lo_mask)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002383def MOVDDUPrm : S3DI<0x12, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002384 "movddup\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002385 [(set VR128:$dst,
2386 (v2f64 (vector_shuffle
2387 (scalar_to_vector (loadf64 addr:$src)),
2388 (undef),
2389 SSE_splat_lo_mask)))]>;
2390
2391// Arithmetic
Evan Cheng3ea4d672008-03-05 08:19:16 +00002392let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002393 def ADDSUBPSrr : S3DI<0xD0, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002394 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002395 "addsubps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002396 [(set VR128:$dst, (int_x86_sse3_addsub_ps VR128:$src1,
2397 VR128:$src2))]>;
2398 def ADDSUBPSrm : S3DI<0xD0, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002399 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002400 "addsubps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002401 [(set VR128:$dst, (int_x86_sse3_addsub_ps VR128:$src1,
2402 (load addr:$src2)))]>;
2403 def ADDSUBPDrr : S3I<0xD0, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002404 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002405 "addsubpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002406 [(set VR128:$dst, (int_x86_sse3_addsub_pd VR128:$src1,
2407 VR128:$src2))]>;
2408 def ADDSUBPDrm : S3I<0xD0, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002409 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002410 "addsubpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002411 [(set VR128:$dst, (int_x86_sse3_addsub_pd VR128:$src1,
2412 (load addr:$src2)))]>;
2413}
2414
Evan Chengb783fa32007-07-19 01:14:50 +00002415def LDDQUrm : S3DI<0xF0, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002416 "lddqu\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002417 [(set VR128:$dst, (int_x86_sse3_ldu_dq addr:$src))]>;
2418
2419// Horizontal ops
2420class S3D_Intrr<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Chengb783fa32007-07-19 01:14:50 +00002421 : S3DI<o, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002422 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002423 [(set VR128:$dst, (v4f32 (IntId VR128:$src1, VR128:$src2)))]>;
2424class S3D_Intrm<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Chengb783fa32007-07-19 01:14:50 +00002425 : S3DI<o, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002426 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002427 [(set VR128:$dst, (v4f32 (IntId VR128:$src1, (load addr:$src2))))]>;
2428class S3_Intrr<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Chengb783fa32007-07-19 01:14:50 +00002429 : S3I<o, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002430 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002431 [(set VR128:$dst, (v2f64 (IntId VR128:$src1, VR128:$src2)))]>;
2432class S3_Intrm<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Chengb783fa32007-07-19 01:14:50 +00002433 : S3I<o, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002434 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002435 [(set VR128:$dst, (v2f64 (IntId VR128:$src1, (load addr:$src2))))]>;
2436
Evan Cheng3ea4d672008-03-05 08:19:16 +00002437let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002438 def HADDPSrr : S3D_Intrr<0x7C, "haddps", int_x86_sse3_hadd_ps>;
2439 def HADDPSrm : S3D_Intrm<0x7C, "haddps", int_x86_sse3_hadd_ps>;
2440 def HADDPDrr : S3_Intrr <0x7C, "haddpd", int_x86_sse3_hadd_pd>;
2441 def HADDPDrm : S3_Intrm <0x7C, "haddpd", int_x86_sse3_hadd_pd>;
2442 def HSUBPSrr : S3D_Intrr<0x7D, "hsubps", int_x86_sse3_hsub_ps>;
2443 def HSUBPSrm : S3D_Intrm<0x7D, "hsubps", int_x86_sse3_hsub_ps>;
2444 def HSUBPDrr : S3_Intrr <0x7D, "hsubpd", int_x86_sse3_hsub_pd>;
2445 def HSUBPDrm : S3_Intrm <0x7D, "hsubpd", int_x86_sse3_hsub_pd>;
2446}
2447
2448// Thread synchronization
Evan Chengb783fa32007-07-19 01:14:50 +00002449def MONITOR : I<0xC8, RawFrm, (outs), (ins), "monitor",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002450 [(int_x86_sse3_monitor EAX, ECX, EDX)]>,TB, Requires<[HasSSE3]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002451def MWAIT : I<0xC9, RawFrm, (outs), (ins), "mwait",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002452 [(int_x86_sse3_mwait ECX, EAX)]>, TB, Requires<[HasSSE3]>;
2453
2454// vector_shuffle v1, <undef> <1, 1, 3, 3>
2455let AddedComplexity = 15 in
2456def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef),
2457 MOVSHDUP_shuffle_mask)),
2458 (MOVSHDUPrr VR128:$src)>, Requires<[HasSSE3]>;
2459let AddedComplexity = 20 in
Dan Gohman4a4f1512007-07-18 20:23:34 +00002460def : Pat<(v4i32 (vector_shuffle (bc_v4i32 (memopv2i64 addr:$src)), (undef),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002461 MOVSHDUP_shuffle_mask)),
2462 (MOVSHDUPrm addr:$src)>, Requires<[HasSSE3]>;
2463
2464// vector_shuffle v1, <undef> <0, 0, 2, 2>
2465let AddedComplexity = 15 in
2466 def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef),
2467 MOVSLDUP_shuffle_mask)),
2468 (MOVSLDUPrr VR128:$src)>, Requires<[HasSSE3]>;
2469let AddedComplexity = 20 in
Dan Gohman4a4f1512007-07-18 20:23:34 +00002470 def : Pat<(v4i32 (vector_shuffle (bc_v4i32 (memopv2i64 addr:$src)), (undef),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002471 MOVSLDUP_shuffle_mask)),
2472 (MOVSLDUPrm addr:$src)>, Requires<[HasSSE3]>;
2473
2474//===----------------------------------------------------------------------===//
2475// SSSE3 Instructions
2476//===----------------------------------------------------------------------===//
2477
Bill Wendling98680292007-08-10 06:22:27 +00002478/// SS3I_unop_rm_int_8 - Simple SSSE3 unary operator whose type is v*i8.
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002479multiclass SS3I_unop_rm_int_8<bits<8> opc, string OpcodeStr,
2480 Intrinsic IntId64, Intrinsic IntId128> {
2481 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst), (ins VR64:$src),
2482 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2483 [(set VR64:$dst, (IntId64 VR64:$src))]>;
Bill Wendling98680292007-08-10 06:22:27 +00002484
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002485 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst), (ins i64mem:$src),
2486 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2487 [(set VR64:$dst,
2488 (IntId64 (bitconvert (memopv8i8 addr:$src))))]>;
2489
2490 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2491 (ins VR128:$src),
2492 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2493 [(set VR128:$dst, (IntId128 VR128:$src))]>,
2494 OpSize;
2495
2496 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2497 (ins i128mem:$src),
2498 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2499 [(set VR128:$dst,
2500 (IntId128
2501 (bitconvert (memopv16i8 addr:$src))))]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002502}
2503
Bill Wendling98680292007-08-10 06:22:27 +00002504/// SS3I_unop_rm_int_16 - Simple SSSE3 unary operator whose type is v*i16.
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002505multiclass SS3I_unop_rm_int_16<bits<8> opc, string OpcodeStr,
2506 Intrinsic IntId64, Intrinsic IntId128> {
2507 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2508 (ins VR64:$src),
2509 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2510 [(set VR64:$dst, (IntId64 VR64:$src))]>;
Bill Wendling98680292007-08-10 06:22:27 +00002511
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002512 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2513 (ins i64mem:$src),
2514 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2515 [(set VR64:$dst,
2516 (IntId64
2517 (bitconvert (memopv4i16 addr:$src))))]>;
2518
2519 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2520 (ins VR128:$src),
2521 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2522 [(set VR128:$dst, (IntId128 VR128:$src))]>,
2523 OpSize;
2524
2525 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2526 (ins i128mem:$src),
2527 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2528 [(set VR128:$dst,
2529 (IntId128
2530 (bitconvert (memopv8i16 addr:$src))))]>, OpSize;
Bill Wendling98680292007-08-10 06:22:27 +00002531}
2532
2533/// SS3I_unop_rm_int_32 - Simple SSSE3 unary operator whose type is v*i32.
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002534multiclass SS3I_unop_rm_int_32<bits<8> opc, string OpcodeStr,
2535 Intrinsic IntId64, Intrinsic IntId128> {
2536 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2537 (ins VR64:$src),
2538 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2539 [(set VR64:$dst, (IntId64 VR64:$src))]>;
Bill Wendling98680292007-08-10 06:22:27 +00002540
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002541 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2542 (ins i64mem:$src),
2543 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2544 [(set VR64:$dst,
2545 (IntId64
2546 (bitconvert (memopv2i32 addr:$src))))]>;
2547
2548 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2549 (ins VR128:$src),
2550 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2551 [(set VR128:$dst, (IntId128 VR128:$src))]>,
2552 OpSize;
2553
2554 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2555 (ins i128mem:$src),
2556 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2557 [(set VR128:$dst,
2558 (IntId128
2559 (bitconvert (memopv4i32 addr:$src))))]>, OpSize;
Bill Wendling98680292007-08-10 06:22:27 +00002560}
2561
2562defm PABSB : SS3I_unop_rm_int_8 <0x1C, "pabsb",
2563 int_x86_ssse3_pabs_b,
2564 int_x86_ssse3_pabs_b_128>;
2565defm PABSW : SS3I_unop_rm_int_16<0x1D, "pabsw",
2566 int_x86_ssse3_pabs_w,
2567 int_x86_ssse3_pabs_w_128>;
2568defm PABSD : SS3I_unop_rm_int_32<0x1E, "pabsd",
2569 int_x86_ssse3_pabs_d,
2570 int_x86_ssse3_pabs_d_128>;
2571
2572/// SS3I_binop_rm_int_8 - Simple SSSE3 binary operator whose type is v*i8.
Evan Cheng3ea4d672008-03-05 08:19:16 +00002573let Constraints = "$src1 = $dst" in {
Bill Wendling98680292007-08-10 06:22:27 +00002574 multiclass SS3I_binop_rm_int_8<bits<8> opc, string OpcodeStr,
2575 Intrinsic IntId64, Intrinsic IntId128,
2576 bit Commutable = 0> {
2577 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2578 (ins VR64:$src1, VR64:$src2),
2579 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2580 [(set VR64:$dst, (IntId64 VR64:$src1, VR64:$src2))]> {
2581 let isCommutable = Commutable;
2582 }
2583 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2584 (ins VR64:$src1, i64mem:$src2),
2585 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2586 [(set VR64:$dst,
2587 (IntId64 VR64:$src1,
2588 (bitconvert (memopv8i8 addr:$src2))))]>;
2589
2590 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2591 (ins VR128:$src1, VR128:$src2),
2592 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2593 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
2594 OpSize {
2595 let isCommutable = Commutable;
2596 }
2597 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2598 (ins VR128:$src1, i128mem:$src2),
2599 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2600 [(set VR128:$dst,
2601 (IntId128 VR128:$src1,
2602 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
2603 }
2604}
2605
2606/// SS3I_binop_rm_int_16 - Simple SSSE3 binary operator whose type is v*i16.
Evan Cheng3ea4d672008-03-05 08:19:16 +00002607let Constraints = "$src1 = $dst" in {
Bill Wendling98680292007-08-10 06:22:27 +00002608 multiclass SS3I_binop_rm_int_16<bits<8> opc, string OpcodeStr,
2609 Intrinsic IntId64, Intrinsic IntId128,
2610 bit Commutable = 0> {
2611 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2612 (ins VR64:$src1, VR64:$src2),
2613 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2614 [(set VR64:$dst, (IntId64 VR64:$src1, VR64:$src2))]> {
2615 let isCommutable = Commutable;
2616 }
2617 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2618 (ins VR64:$src1, i64mem:$src2),
2619 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2620 [(set VR64:$dst,
2621 (IntId64 VR64:$src1,
2622 (bitconvert (memopv4i16 addr:$src2))))]>;
2623
2624 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2625 (ins VR128:$src1, VR128:$src2),
2626 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2627 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
2628 OpSize {
2629 let isCommutable = Commutable;
2630 }
2631 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2632 (ins VR128:$src1, i128mem:$src2),
2633 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2634 [(set VR128:$dst,
2635 (IntId128 VR128:$src1,
2636 (bitconvert (memopv8i16 addr:$src2))))]>, OpSize;
2637 }
2638}
2639
2640/// SS3I_binop_rm_int_32 - Simple SSSE3 binary operator whose type is v*i32.
Evan Cheng3ea4d672008-03-05 08:19:16 +00002641let Constraints = "$src1 = $dst" in {
Bill Wendling98680292007-08-10 06:22:27 +00002642 multiclass SS3I_binop_rm_int_32<bits<8> opc, string OpcodeStr,
2643 Intrinsic IntId64, Intrinsic IntId128,
2644 bit Commutable = 0> {
2645 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2646 (ins VR64:$src1, VR64:$src2),
2647 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2648 [(set VR64:$dst, (IntId64 VR64:$src1, VR64:$src2))]> {
2649 let isCommutable = Commutable;
2650 }
2651 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2652 (ins VR64:$src1, i64mem:$src2),
2653 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2654 [(set VR64:$dst,
2655 (IntId64 VR64:$src1,
2656 (bitconvert (memopv2i32 addr:$src2))))]>;
2657
2658 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2659 (ins VR128:$src1, VR128:$src2),
2660 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2661 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
2662 OpSize {
2663 let isCommutable = Commutable;
2664 }
2665 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2666 (ins VR128:$src1, i128mem:$src2),
2667 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2668 [(set VR128:$dst,
2669 (IntId128 VR128:$src1,
2670 (bitconvert (memopv4i32 addr:$src2))))]>, OpSize;
2671 }
2672}
2673
2674defm PHADDW : SS3I_binop_rm_int_16<0x01, "phaddw",
2675 int_x86_ssse3_phadd_w,
2676 int_x86_ssse3_phadd_w_128, 1>;
2677defm PHADDD : SS3I_binop_rm_int_32<0x02, "phaddd",
2678 int_x86_ssse3_phadd_d,
2679 int_x86_ssse3_phadd_d_128, 1>;
2680defm PHADDSW : SS3I_binop_rm_int_16<0x03, "phaddsw",
2681 int_x86_ssse3_phadd_sw,
2682 int_x86_ssse3_phadd_sw_128, 1>;
2683defm PHSUBW : SS3I_binop_rm_int_16<0x05, "phsubw",
2684 int_x86_ssse3_phsub_w,
2685 int_x86_ssse3_phsub_w_128>;
2686defm PHSUBD : SS3I_binop_rm_int_32<0x06, "phsubd",
2687 int_x86_ssse3_phsub_d,
2688 int_x86_ssse3_phsub_d_128>;
2689defm PHSUBSW : SS3I_binop_rm_int_16<0x07, "phsubsw",
2690 int_x86_ssse3_phsub_sw,
2691 int_x86_ssse3_phsub_sw_128>;
2692defm PMADDUBSW : SS3I_binop_rm_int_8 <0x04, "pmaddubsw",
2693 int_x86_ssse3_pmadd_ub_sw,
2694 int_x86_ssse3_pmadd_ub_sw_128, 1>;
2695defm PMULHRSW : SS3I_binop_rm_int_16<0x0B, "pmulhrsw",
2696 int_x86_ssse3_pmul_hr_sw,
2697 int_x86_ssse3_pmul_hr_sw_128, 1>;
2698defm PSHUFB : SS3I_binop_rm_int_8 <0x00, "pshufb",
2699 int_x86_ssse3_pshuf_b,
2700 int_x86_ssse3_pshuf_b_128>;
2701defm PSIGNB : SS3I_binop_rm_int_8 <0x08, "psignb",
2702 int_x86_ssse3_psign_b,
2703 int_x86_ssse3_psign_b_128>;
2704defm PSIGNW : SS3I_binop_rm_int_16<0x09, "psignw",
2705 int_x86_ssse3_psign_w,
2706 int_x86_ssse3_psign_w_128>;
2707defm PSIGND : SS3I_binop_rm_int_32<0x09, "psignd",
2708 int_x86_ssse3_psign_d,
2709 int_x86_ssse3_psign_d_128>;
2710
Evan Cheng3ea4d672008-03-05 08:19:16 +00002711let Constraints = "$src1 = $dst" in {
Bill Wendling1dc817c2007-08-10 09:00:17 +00002712 def PALIGNR64rr : SS3AI<0x0F, MRMSrcReg, (outs VR64:$dst),
2713 (ins VR64:$src1, VR64:$src2, i16imm:$src3),
Dale Johannesen576b27e2007-10-11 20:58:37 +00002714 "palignr\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Bill Wendling1dc817c2007-08-10 09:00:17 +00002715 [(set VR64:$dst,
2716 (int_x86_ssse3_palign_r
2717 VR64:$src1, VR64:$src2,
2718 imm:$src3))]>;
2719 def PALIGNR64rm : SS3AI<0x0F, MRMSrcReg, (outs VR64:$dst),
2720 (ins VR64:$src1, i64mem:$src2, i16imm:$src3),
Dale Johannesen576b27e2007-10-11 20:58:37 +00002721 "palignr\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Bill Wendling1dc817c2007-08-10 09:00:17 +00002722 [(set VR64:$dst,
2723 (int_x86_ssse3_palign_r
2724 VR64:$src1,
2725 (bitconvert (memopv2i32 addr:$src2)),
2726 imm:$src3))]>;
Bill Wendling98680292007-08-10 06:22:27 +00002727
Bill Wendling1dc817c2007-08-10 09:00:17 +00002728 def PALIGNR128rr : SS3AI<0x0F, MRMSrcReg, (outs VR128:$dst),
2729 (ins VR128:$src1, VR128:$src2, i32imm:$src3),
Dale Johannesen576b27e2007-10-11 20:58:37 +00002730 "palignr\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Bill Wendling1dc817c2007-08-10 09:00:17 +00002731 [(set VR128:$dst,
2732 (int_x86_ssse3_palign_r_128
2733 VR128:$src1, VR128:$src2,
2734 imm:$src3))]>, OpSize;
2735 def PALIGNR128rm : SS3AI<0x0F, MRMSrcReg, (outs VR128:$dst),
2736 (ins VR128:$src1, i128mem:$src2, i32imm:$src3),
Dale Johannesen576b27e2007-10-11 20:58:37 +00002737 "palignr\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Bill Wendling1dc817c2007-08-10 09:00:17 +00002738 [(set VR128:$dst,
2739 (int_x86_ssse3_palign_r_128
2740 VR128:$src1,
2741 (bitconvert (memopv4i32 addr:$src2)),
2742 imm:$src3))]>, OpSize;
Bill Wendling98680292007-08-10 06:22:27 +00002743}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002744
2745//===----------------------------------------------------------------------===//
2746// Non-Instruction Patterns
2747//===----------------------------------------------------------------------===//
2748
2749// 128-bit vector undef's.
Bill Wendling1dc817c2007-08-10 09:00:17 +00002750def : Pat<(v4f32 (undef)), (IMPLICIT_DEF_VR128)>, Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002751def : Pat<(v2f64 (undef)), (IMPLICIT_DEF_VR128)>, Requires<[HasSSE2]>;
2752def : Pat<(v16i8 (undef)), (IMPLICIT_DEF_VR128)>, Requires<[HasSSE2]>;
2753def : Pat<(v8i16 (undef)), (IMPLICIT_DEF_VR128)>, Requires<[HasSSE2]>;
2754def : Pat<(v4i32 (undef)), (IMPLICIT_DEF_VR128)>, Requires<[HasSSE2]>;
2755def : Pat<(v2i64 (undef)), (IMPLICIT_DEF_VR128)>, Requires<[HasSSE2]>;
2756
Chris Lattnerdec9cb52008-01-24 08:07:48 +00002757// extload f32 -> f64. This matches load+fextend because we have a hack in
2758// the isel (PreprocessForFPConvert) that can introduce loads after dag combine.
2759// Since these loads aren't folded into the fextend, we have to match it
2760// explicitly here.
2761let Predicates = [HasSSE2] in
2762 def : Pat<(fextend (loadf32 addr:$src)),
2763 (CVTSS2SDrm addr:$src)>;
2764
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002765// bit_convert
2766let Predicates = [HasSSE2] in {
2767 def : Pat<(v2i64 (bitconvert (v4i32 VR128:$src))), (v2i64 VR128:$src)>;
2768 def : Pat<(v2i64 (bitconvert (v8i16 VR128:$src))), (v2i64 VR128:$src)>;
2769 def : Pat<(v2i64 (bitconvert (v16i8 VR128:$src))), (v2i64 VR128:$src)>;
2770 def : Pat<(v2i64 (bitconvert (v2f64 VR128:$src))), (v2i64 VR128:$src)>;
2771 def : Pat<(v2i64 (bitconvert (v4f32 VR128:$src))), (v2i64 VR128:$src)>;
2772 def : Pat<(v4i32 (bitconvert (v2i64 VR128:$src))), (v4i32 VR128:$src)>;
2773 def : Pat<(v4i32 (bitconvert (v8i16 VR128:$src))), (v4i32 VR128:$src)>;
2774 def : Pat<(v4i32 (bitconvert (v16i8 VR128:$src))), (v4i32 VR128:$src)>;
2775 def : Pat<(v4i32 (bitconvert (v2f64 VR128:$src))), (v4i32 VR128:$src)>;
2776 def : Pat<(v4i32 (bitconvert (v4f32 VR128:$src))), (v4i32 VR128:$src)>;
2777 def : Pat<(v8i16 (bitconvert (v2i64 VR128:$src))), (v8i16 VR128:$src)>;
2778 def : Pat<(v8i16 (bitconvert (v4i32 VR128:$src))), (v8i16 VR128:$src)>;
2779 def : Pat<(v8i16 (bitconvert (v16i8 VR128:$src))), (v8i16 VR128:$src)>;
2780 def : Pat<(v8i16 (bitconvert (v2f64 VR128:$src))), (v8i16 VR128:$src)>;
2781 def : Pat<(v8i16 (bitconvert (v4f32 VR128:$src))), (v8i16 VR128:$src)>;
2782 def : Pat<(v16i8 (bitconvert (v2i64 VR128:$src))), (v16i8 VR128:$src)>;
2783 def : Pat<(v16i8 (bitconvert (v4i32 VR128:$src))), (v16i8 VR128:$src)>;
2784 def : Pat<(v16i8 (bitconvert (v8i16 VR128:$src))), (v16i8 VR128:$src)>;
2785 def : Pat<(v16i8 (bitconvert (v2f64 VR128:$src))), (v16i8 VR128:$src)>;
2786 def : Pat<(v16i8 (bitconvert (v4f32 VR128:$src))), (v16i8 VR128:$src)>;
2787 def : Pat<(v4f32 (bitconvert (v2i64 VR128:$src))), (v4f32 VR128:$src)>;
2788 def : Pat<(v4f32 (bitconvert (v4i32 VR128:$src))), (v4f32 VR128:$src)>;
2789 def : Pat<(v4f32 (bitconvert (v8i16 VR128:$src))), (v4f32 VR128:$src)>;
2790 def : Pat<(v4f32 (bitconvert (v16i8 VR128:$src))), (v4f32 VR128:$src)>;
2791 def : Pat<(v4f32 (bitconvert (v2f64 VR128:$src))), (v4f32 VR128:$src)>;
2792 def : Pat<(v2f64 (bitconvert (v2i64 VR128:$src))), (v2f64 VR128:$src)>;
2793 def : Pat<(v2f64 (bitconvert (v4i32 VR128:$src))), (v2f64 VR128:$src)>;
2794 def : Pat<(v2f64 (bitconvert (v8i16 VR128:$src))), (v2f64 VR128:$src)>;
2795 def : Pat<(v2f64 (bitconvert (v16i8 VR128:$src))), (v2f64 VR128:$src)>;
2796 def : Pat<(v2f64 (bitconvert (v4f32 VR128:$src))), (v2f64 VR128:$src)>;
2797}
2798
2799// Move scalar to XMM zero-extended
2800// movd to XMM register zero-extends
2801let AddedComplexity = 15 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002802// Zeroing a VR128 then do a MOVS{S|D} to the lower bits.
Chris Lattnere6aa3862007-11-25 00:24:49 +00002803def : Pat<(v2f64 (vector_shuffle immAllZerosV_bc,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002804 (v2f64 (scalar_to_vector FR64:$src)), MOVL_shuffle_mask)),
2805 (MOVLSD2PDrr (V_SET0), FR64:$src)>, Requires<[HasSSE2]>;
Chris Lattnere6aa3862007-11-25 00:24:49 +00002806def : Pat<(v4f32 (vector_shuffle immAllZerosV_bc,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002807 (v4f32 (scalar_to_vector FR32:$src)), MOVL_shuffle_mask)),
2808 (MOVLSS2PSrr (V_SET0), FR32:$src)>, Requires<[HasSSE2]>;
2809}
2810
2811// Splat v2f64 / v2i64
2812let AddedComplexity = 10 in {
2813def : Pat<(vector_shuffle (v2f64 VR128:$src), (undef), SSE_splat_lo_mask:$sm),
2814 (UNPCKLPDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2815def : Pat<(vector_shuffle (v2f64 VR128:$src), (undef), UNPCKH_shuffle_mask:$sm),
2816 (UNPCKHPDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2817def : Pat<(vector_shuffle (v2i64 VR128:$src), (undef), SSE_splat_lo_mask:$sm),
2818 (PUNPCKLQDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2819def : Pat<(vector_shuffle (v2i64 VR128:$src), (undef), UNPCKH_shuffle_mask:$sm),
2820 (PUNPCKHQDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2821}
2822
2823// Splat v4f32
2824def : Pat<(vector_shuffle (v4f32 VR128:$src), (undef), SSE_splat_mask:$sm),
2825 (SHUFPSrri VR128:$src, VR128:$src, SSE_splat_mask:$sm)>,
2826 Requires<[HasSSE1]>;
2827
2828// Special unary SHUFPSrri case.
2829// FIXME: when we want non two-address code, then we should use PSHUFD?
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002830def : Pat<(v4f32 (vector_shuffle VR128:$src1, (undef),
2831 SHUFP_unary_shuffle_mask:$sm)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002832 (SHUFPSrri VR128:$src1, VR128:$src1, SHUFP_unary_shuffle_mask:$sm)>,
2833 Requires<[HasSSE1]>;
Dan Gohman7dc19012007-08-02 21:17:01 +00002834// Special unary SHUFPDrri case.
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002835def : Pat<(v2f64 (vector_shuffle VR128:$src1, (undef),
2836 SHUFP_unary_shuffle_mask:$sm)),
Dan Gohman7dc19012007-08-02 21:17:01 +00002837 (SHUFPDrri VR128:$src1, VR128:$src1, SHUFP_unary_shuffle_mask:$sm)>,
2838 Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002839// Unary v4f32 shuffle with PSHUF* in order to fold a load.
Dan Gohman4a4f1512007-07-18 20:23:34 +00002840def : Pat<(vector_shuffle (memopv4f32 addr:$src1), (undef),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002841 SHUFP_unary_shuffle_mask:$sm),
2842 (PSHUFDmi addr:$src1, SHUFP_unary_shuffle_mask:$sm)>,
2843 Requires<[HasSSE2]>;
2844// Special binary v4i32 shuffle cases with SHUFPS.
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002845def : Pat<(v4i32 (vector_shuffle VR128:$src1, (v4i32 VR128:$src2),
2846 PSHUFD_binary_shuffle_mask:$sm)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002847 (SHUFPSrri VR128:$src1, VR128:$src2, PSHUFD_binary_shuffle_mask:$sm)>,
2848 Requires<[HasSSE2]>;
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002849def : Pat<(v4i32 (vector_shuffle VR128:$src1,
2850 (bc_v4i32 (memopv2i64 addr:$src2)), PSHUFD_binary_shuffle_mask:$sm)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002851 (SHUFPSrmi VR128:$src1, addr:$src2, PSHUFD_binary_shuffle_mask:$sm)>,
2852 Requires<[HasSSE2]>;
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002853// Special binary v2i64 shuffle cases using SHUFPDrri.
2854def : Pat<(v2i64 (vector_shuffle VR128:$src1, VR128:$src2,
2855 SHUFP_shuffle_mask:$sm)),
2856 (SHUFPDrri VR128:$src1, VR128:$src2, SHUFP_shuffle_mask:$sm)>,
2857 Requires<[HasSSE2]>;
2858// Special unary SHUFPDrri case.
2859def : Pat<(v2i64 (vector_shuffle VR128:$src1, (undef),
2860 SHUFP_unary_shuffle_mask:$sm)),
2861 (SHUFPDrri VR128:$src1, VR128:$src1, SHUFP_unary_shuffle_mask:$sm)>,
2862 Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002863
2864// vector_shuffle v1, <undef>, <0, 0, 1, 1, ...>
2865let AddedComplexity = 10 in {
2866def : Pat<(v4f32 (vector_shuffle VR128:$src, (undef),
2867 UNPCKL_v_undef_shuffle_mask)),
2868 (UNPCKLPSrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2869def : Pat<(v16i8 (vector_shuffle VR128:$src, (undef),
2870 UNPCKL_v_undef_shuffle_mask)),
2871 (PUNPCKLBWrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2872def : Pat<(v8i16 (vector_shuffle VR128:$src, (undef),
2873 UNPCKL_v_undef_shuffle_mask)),
2874 (PUNPCKLWDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2875def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef),
2876 UNPCKL_v_undef_shuffle_mask)),
2877 (PUNPCKLDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE1]>;
2878}
2879
2880// vector_shuffle v1, <undef>, <2, 2, 3, 3, ...>
2881let AddedComplexity = 10 in {
2882def : Pat<(v4f32 (vector_shuffle VR128:$src, (undef),
2883 UNPCKH_v_undef_shuffle_mask)),
2884 (UNPCKHPSrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2885def : Pat<(v16i8 (vector_shuffle VR128:$src, (undef),
2886 UNPCKH_v_undef_shuffle_mask)),
2887 (PUNPCKHBWrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2888def : Pat<(v8i16 (vector_shuffle VR128:$src, (undef),
2889 UNPCKH_v_undef_shuffle_mask)),
2890 (PUNPCKHWDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2891def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef),
2892 UNPCKH_v_undef_shuffle_mask)),
2893 (PUNPCKHDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE1]>;
2894}
2895
2896let AddedComplexity = 15 in {
2897// vector_shuffle v1, v2 <0, 1, 4, 5> using MOVLHPS
2898def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
2899 MOVHP_shuffle_mask)),
2900 (MOVLHPSrr VR128:$src1, VR128:$src2)>;
2901
2902// vector_shuffle v1, v2 <6, 7, 2, 3> using MOVHLPS
2903def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
2904 MOVHLPS_shuffle_mask)),
2905 (MOVHLPSrr VR128:$src1, VR128:$src2)>;
2906
2907// vector_shuffle v1, undef <2, ?, ?, ?> using MOVHLPS
2908def : Pat<(v4f32 (vector_shuffle VR128:$src1, (undef),
2909 MOVHLPS_v_undef_shuffle_mask)),
2910 (MOVHLPSrr VR128:$src1, VR128:$src1)>;
2911def : Pat<(v4i32 (vector_shuffle VR128:$src1, (undef),
2912 MOVHLPS_v_undef_shuffle_mask)),
2913 (MOVHLPSrr VR128:$src1, VR128:$src1)>;
2914}
2915
2916let AddedComplexity = 20 in {
2917// vector_shuffle v1, (load v2) <4, 5, 2, 3> using MOVLPS
2918// vector_shuffle v1, (load v2) <0, 1, 4, 5> using MOVHPS
Dan Gohman4a4f1512007-07-18 20:23:34 +00002919def : Pat<(v4f32 (vector_shuffle VR128:$src1, (memopv4f32 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002920 MOVLP_shuffle_mask)),
2921 (MOVLPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE1]>;
Dan Gohman4a4f1512007-07-18 20:23:34 +00002922def : Pat<(v2f64 (vector_shuffle VR128:$src1, (memopv2f64 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002923 MOVLP_shuffle_mask)),
2924 (MOVLPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Dan Gohman4a4f1512007-07-18 20:23:34 +00002925def : Pat<(v4f32 (vector_shuffle VR128:$src1, (memopv4f32 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002926 MOVHP_shuffle_mask)),
2927 (MOVHPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE1]>;
Dan Gohman4a4f1512007-07-18 20:23:34 +00002928def : Pat<(v2f64 (vector_shuffle VR128:$src1, (memopv2f64 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002929 MOVHP_shuffle_mask)),
2930 (MOVHPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
2931
Dan Gohman4a4f1512007-07-18 20:23:34 +00002932def : Pat<(v4i32 (vector_shuffle VR128:$src1, (bc_v4i32 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002933 MOVLP_shuffle_mask)),
2934 (MOVLPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Dan Gohman4a4f1512007-07-18 20:23:34 +00002935def : Pat<(v2i64 (vector_shuffle VR128:$src1, (memopv2i64 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002936 MOVLP_shuffle_mask)),
2937 (MOVLPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Dan Gohman4a4f1512007-07-18 20:23:34 +00002938def : Pat<(v4i32 (vector_shuffle VR128:$src1, (bc_v4i32 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002939 MOVHP_shuffle_mask)),
2940 (MOVHPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE1]>;
Dan Gohman4a4f1512007-07-18 20:23:34 +00002941def : Pat<(v2i64 (vector_shuffle VR128:$src1, (memopv2i64 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002942 MOVLP_shuffle_mask)),
2943 (MOVLPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
2944}
2945
2946let AddedComplexity = 15 in {
2947// Setting the lowest element in the vector.
2948def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
2949 MOVL_shuffle_mask)),
2950 (MOVLPSrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
2951def : Pat<(v2i64 (vector_shuffle VR128:$src1, VR128:$src2,
2952 MOVL_shuffle_mask)),
2953 (MOVLPDrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
2954
2955// vector_shuffle v1, v2 <4, 5, 2, 3> using MOVLPDrr (movsd)
2956def : Pat<(v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
2957 MOVLP_shuffle_mask)),
2958 (MOVLPDrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
2959def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
2960 MOVLP_shuffle_mask)),
2961 (MOVLPDrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
2962}
2963
2964// Set lowest element and zero upper elements.
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002965let AddedComplexity = 15 in
2966def : Pat<(v2f64 (vector_shuffle immAllZerosV_bc, VR128:$src,
2967 MOVL_shuffle_mask)),
2968 (MOVZPQILo2PQIrr VR128:$src)>, Requires<[HasSSE2]>;
2969
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002970
2971// FIXME: Temporary workaround since 2-wide shuffle is broken.
2972def : Pat<(int_x86_sse2_movs_d VR128:$src1, VR128:$src2),
2973 (v2f64 (MOVLPDrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
2974def : Pat<(int_x86_sse2_loadh_pd VR128:$src1, addr:$src2),
2975 (v2f64 (MOVHPDrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
2976def : Pat<(int_x86_sse2_loadl_pd VR128:$src1, addr:$src2),
2977 (v2f64 (MOVLPDrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
2978def : Pat<(int_x86_sse2_shuf_pd VR128:$src1, VR128:$src2, imm:$src3),
2979 (v2f64 (SHUFPDrri VR128:$src1, VR128:$src2, imm:$src3))>,
2980 Requires<[HasSSE2]>;
2981def : Pat<(int_x86_sse2_shuf_pd VR128:$src1, (load addr:$src2), imm:$src3),
2982 (v2f64 (SHUFPDrmi VR128:$src1, addr:$src2, imm:$src3))>,
2983 Requires<[HasSSE2]>;
2984def : Pat<(int_x86_sse2_unpckh_pd VR128:$src1, VR128:$src2),
2985 (v2f64 (UNPCKHPDrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
2986def : Pat<(int_x86_sse2_unpckh_pd VR128:$src1, (load addr:$src2)),
2987 (v2f64 (UNPCKHPDrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
2988def : Pat<(int_x86_sse2_unpckl_pd VR128:$src1, VR128:$src2),
2989 (v2f64 (UNPCKLPDrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
2990def : Pat<(int_x86_sse2_unpckl_pd VR128:$src1, (load addr:$src2)),
2991 (v2f64 (UNPCKLPDrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
2992def : Pat<(int_x86_sse2_punpckh_qdq VR128:$src1, VR128:$src2),
2993 (v2i64 (PUNPCKHQDQrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
2994def : Pat<(int_x86_sse2_punpckh_qdq VR128:$src1, (load addr:$src2)),
2995 (v2i64 (PUNPCKHQDQrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
2996def : Pat<(int_x86_sse2_punpckl_qdq VR128:$src1, VR128:$src2),
2997 (v2i64 (PUNPCKLQDQrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
2998def : Pat<(int_x86_sse2_punpckl_qdq VR128:$src1, (load addr:$src2)),
2999 (PUNPCKLQDQrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
3000
3001// Some special case pandn patterns.
3002def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v4i32 immAllOnesV))),
3003 VR128:$src2)),
3004 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3005def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v8i16 immAllOnesV))),
3006 VR128:$src2)),
3007 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3008def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v16i8 immAllOnesV))),
3009 VR128:$src2)),
3010 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3011
3012def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v4i32 immAllOnesV))),
Dan Gohman7dc19012007-08-02 21:17:01 +00003013 (memopv2i64 addr:$src2))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003014 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
3015def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v8i16 immAllOnesV))),
Dan Gohman7dc19012007-08-02 21:17:01 +00003016 (memopv2i64 addr:$src2))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003017 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
3018def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v16i8 immAllOnesV))),
Dan Gohman7dc19012007-08-02 21:17:01 +00003019 (memopv2i64 addr:$src2))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003020 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
3021
Nate Begeman78246ca2007-11-17 03:58:34 +00003022// vector -> vector casts
3023def : Pat<(v4f32 (sint_to_fp (v4i32 VR128:$src))),
3024 (Int_CVTDQ2PSrr VR128:$src)>, Requires<[HasSSE2]>;
3025def : Pat<(v4i32 (fp_to_sint (v4f32 VR128:$src))),
3026 (Int_CVTTPS2DQrr VR128:$src)>, Requires<[HasSSE2]>;
3027
Evan Cheng51a49b22007-07-20 00:27:43 +00003028// Use movaps / movups for SSE integer load / store (one byte shorter).
Dan Gohman11821702007-07-27 17:16:43 +00003029def : Pat<(alignedloadv4i32 addr:$src),
3030 (MOVAPSrm addr:$src)>, Requires<[HasSSE1]>;
3031def : Pat<(loadv4i32 addr:$src),
3032 (MOVUPSrm addr:$src)>, Requires<[HasSSE1]>;
Evan Cheng51a49b22007-07-20 00:27:43 +00003033def : Pat<(alignedloadv2i64 addr:$src),
3034 (MOVAPSrm addr:$src)>, Requires<[HasSSE2]>;
3035def : Pat<(loadv2i64 addr:$src),
3036 (MOVUPSrm addr:$src)>, Requires<[HasSSE2]>;
3037
3038def : Pat<(alignedstore (v2i64 VR128:$src), addr:$dst),
3039 (MOVAPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3040def : Pat<(alignedstore (v4i32 VR128:$src), addr:$dst),
3041 (MOVAPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3042def : Pat<(alignedstore (v8i16 VR128:$src), addr:$dst),
3043 (MOVAPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3044def : Pat<(alignedstore (v16i8 VR128:$src), addr:$dst),
3045 (MOVAPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3046def : Pat<(store (v2i64 VR128:$src), addr:$dst),
3047 (MOVUPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3048def : Pat<(store (v4i32 VR128:$src), addr:$dst),
3049 (MOVUPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3050def : Pat<(store (v8i16 VR128:$src), addr:$dst),
3051 (MOVUPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3052def : Pat<(store (v16i8 VR128:$src), addr:$dst),
3053 (MOVUPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begemanb2975562008-02-03 07:18:54 +00003054
3055//===----------------------------------------------------------------------===//
3056// SSE4.1 Instructions
3057//===----------------------------------------------------------------------===//
3058
Nate Begemanb2975562008-02-03 07:18:54 +00003059multiclass sse41_fp_unop_rm<bits<8> opcss, bits<8> opcps,
3060 bits<8> opcsd, bits<8> opcpd,
3061 string OpcodeStr,
3062 Intrinsic F32Int,
3063 Intrinsic V4F32Int,
3064 Intrinsic F64Int,
Nate Begemaneb3f5432008-02-04 05:34:34 +00003065 Intrinsic V2F64Int> {
Nate Begemanb2975562008-02-03 07:18:54 +00003066 // Intrinsic operation, reg.
Nate Begemaneb3f5432008-02-04 05:34:34 +00003067 def SSr_Int : SS4AI<opcss, MRMSrcReg,
Nate Begeman72d802a2008-02-04 06:00:24 +00003068 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003069 !strconcat(OpcodeStr,
3070 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemaneb3f5432008-02-04 05:34:34 +00003071 [(set VR128:$dst, (F32Int VR128:$src1, imm:$src2))]>,
3072 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003073
3074 // Intrinsic operation, mem.
Nate Begemaneb3f5432008-02-04 05:34:34 +00003075 def SSm_Int : SS4AI<opcss, MRMSrcMem,
Nate Begeman72d802a2008-02-04 06:00:24 +00003076 (outs VR128:$dst), (ins ssmem:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003077 !strconcat(OpcodeStr,
3078 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemaneb3f5432008-02-04 05:34:34 +00003079 [(set VR128:$dst, (F32Int sse_load_f32:$src1, imm:$src2))]>,
3080 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003081
3082 // Vector intrinsic operation, reg
Nate Begemaneb3f5432008-02-04 05:34:34 +00003083 def PSr_Int : SS4AI<opcps, MRMSrcReg,
Nate Begeman72d802a2008-02-04 06:00:24 +00003084 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003085 !strconcat(OpcodeStr,
3086 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemaneb3f5432008-02-04 05:34:34 +00003087 [(set VR128:$dst, (V4F32Int VR128:$src1, imm:$src2))]>,
3088 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003089
3090 // Vector intrinsic operation, mem
Nate Begemaneb3f5432008-02-04 05:34:34 +00003091 def PSm_Int : SS4AI<opcps, MRMSrcMem,
Nate Begeman72d802a2008-02-04 06:00:24 +00003092 (outs VR128:$dst), (ins f128mem:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003093 !strconcat(OpcodeStr,
3094 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemaneb3f5432008-02-04 05:34:34 +00003095 [(set VR128:$dst, (V4F32Int (load addr:$src1),imm:$src2))]>,
3096 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003097
3098 // Intrinsic operation, reg.
Nate Begemaneb3f5432008-02-04 05:34:34 +00003099 def SDr_Int : SS4AI<opcsd, MRMSrcReg,
Nate Begeman72d802a2008-02-04 06:00:24 +00003100 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003101 !strconcat(OpcodeStr,
3102 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemaneb3f5432008-02-04 05:34:34 +00003103 [(set VR128:$dst, (F64Int VR128:$src1, imm:$src2))]>,
3104 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003105
3106 // Intrinsic operation, mem.
Nate Begemaneb3f5432008-02-04 05:34:34 +00003107 def SDm_Int : SS4AI<opcsd, MRMSrcMem,
Nate Begeman72d802a2008-02-04 06:00:24 +00003108 (outs VR128:$dst), (ins sdmem:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003109 !strconcat(OpcodeStr,
3110 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemaneb3f5432008-02-04 05:34:34 +00003111 [(set VR128:$dst, (F64Int sse_load_f64:$src1, imm:$src2))]>,
3112 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003113
3114 // Vector intrinsic operation, reg
Nate Begemaneb3f5432008-02-04 05:34:34 +00003115 def PDr_Int : SS4AI<opcpd, MRMSrcReg,
Nate Begeman72d802a2008-02-04 06:00:24 +00003116 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003117 !strconcat(OpcodeStr,
3118 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemaneb3f5432008-02-04 05:34:34 +00003119 [(set VR128:$dst, (V2F64Int VR128:$src1, imm:$src2))]>,
3120 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003121
3122 // Vector intrinsic operation, mem
Nate Begemaneb3f5432008-02-04 05:34:34 +00003123 def PDm_Int : SS4AI<opcpd, MRMSrcMem,
Nate Begeman72d802a2008-02-04 06:00:24 +00003124 (outs VR128:$dst), (ins f128mem:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003125 !strconcat(OpcodeStr,
3126 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemaneb3f5432008-02-04 05:34:34 +00003127 [(set VR128:$dst, (V2F64Int (load addr:$src1),imm:$src2))]>,
3128 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003129}
3130
3131// FP round - roundss, roundps, roundsd, roundpd
3132defm ROUND : sse41_fp_unop_rm<0x0A, 0x08, 0x0B, 0x09, "round",
3133 int_x86_sse41_round_ss, int_x86_sse41_round_ps,
3134 int_x86_sse41_round_sd, int_x86_sse41_round_pd>;
Nate Begemaneb3f5432008-02-04 05:34:34 +00003135
3136// SS41I_unop_rm_int_v16 - SSE 4.1 unary operator whose type is v8i16.
3137multiclass SS41I_unop_rm_int_v16<bits<8> opc, string OpcodeStr,
3138 Intrinsic IntId128> {
3139 def rr128 : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3140 (ins VR128:$src),
3141 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3142 [(set VR128:$dst, (IntId128 VR128:$src))]>, OpSize;
3143 def rm128 : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3144 (ins i128mem:$src),
3145 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3146 [(set VR128:$dst,
3147 (IntId128
3148 (bitconvert (memopv8i16 addr:$src))))]>, OpSize;
3149}
3150
3151defm PHMINPOSUW : SS41I_unop_rm_int_v16 <0x41, "phminposuw",
3152 int_x86_sse41_phminposuw>;
3153
3154/// SS41I_binop_rm_int - Simple SSE 4.1 binary operator
Evan Cheng3ea4d672008-03-05 08:19:16 +00003155let Constraints = "$src1 = $dst" in {
Nate Begemaneb3f5432008-02-04 05:34:34 +00003156 multiclass SS41I_binop_rm_int<bits<8> opc, string OpcodeStr,
3157 Intrinsic IntId128, bit Commutable = 0> {
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003158 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3159 (ins VR128:$src1, VR128:$src2),
3160 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3161 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
3162 OpSize {
Nate Begemaneb3f5432008-02-04 05:34:34 +00003163 let isCommutable = Commutable;
3164 }
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003165 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3166 (ins VR128:$src1, i128mem:$src2),
3167 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3168 [(set VR128:$dst,
3169 (IntId128 VR128:$src1,
3170 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
Nate Begemaneb3f5432008-02-04 05:34:34 +00003171 }
3172}
3173
3174defm PCMPEQQ : SS41I_binop_rm_int<0x29, "pcmpeqq",
3175 int_x86_sse41_pcmpeqq, 1>;
3176defm PACKUSDW : SS41I_binop_rm_int<0x2B, "packusdw",
3177 int_x86_sse41_packusdw, 0>;
3178defm PMINSB : SS41I_binop_rm_int<0x38, "pminsb",
3179 int_x86_sse41_pminsb, 1>;
3180defm PMINSD : SS41I_binop_rm_int<0x39, "pminsd",
3181 int_x86_sse41_pminsd, 1>;
3182defm PMINUD : SS41I_binop_rm_int<0x3B, "pminud",
3183 int_x86_sse41_pminud, 1>;
3184defm PMINUW : SS41I_binop_rm_int<0x3A, "pminuw",
3185 int_x86_sse41_pminuw, 1>;
3186defm PMAXSB : SS41I_binop_rm_int<0x3C, "pmaxsb",
3187 int_x86_sse41_pmaxsb, 1>;
3188defm PMAXSD : SS41I_binop_rm_int<0x3D, "pmaxsd",
3189 int_x86_sse41_pmaxsd, 1>;
3190defm PMAXUD : SS41I_binop_rm_int<0x3F, "pmaxud",
3191 int_x86_sse41_pmaxud, 1>;
3192defm PMAXUW : SS41I_binop_rm_int<0x3E, "pmaxuw",
3193 int_x86_sse41_pmaxuw, 1>;
Nate Begemaneb3f5432008-02-04 05:34:34 +00003194defm PMULDQ : SS41I_binop_rm_int<0x28, "pmuldq",
3195 int_x86_sse41_pmuldq, 1>;
Nate Begeman72d802a2008-02-04 06:00:24 +00003196
Nate Begeman58057962008-02-09 01:38:08 +00003197
3198/// SS41I_binop_rm_int - Simple SSE 4.1 binary operator
Evan Cheng3ea4d672008-03-05 08:19:16 +00003199let Constraints = "$src1 = $dst" in {
Nate Begeman58057962008-02-09 01:38:08 +00003200 multiclass SS41I_binop_patint<bits<8> opc, string OpcodeStr, SDNode OpNode,
3201 Intrinsic IntId128, bit Commutable = 0> {
3202 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3203 (ins VR128:$src1, VR128:$src2),
3204 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3205 [(set VR128:$dst, (OpNode (v4i32 VR128:$src1),
3206 VR128:$src2))]>, OpSize {
3207 let isCommutable = Commutable;
3208 }
3209 def rr_int : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3210 (ins VR128:$src1, VR128:$src2),
3211 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3212 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
3213 OpSize {
3214 let isCommutable = Commutable;
3215 }
3216 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3217 (ins VR128:$src1, i128mem:$src2),
3218 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3219 [(set VR128:$dst,
3220 (OpNode VR128:$src1, (memopv4i32 addr:$src2)))]>, OpSize;
3221 def rm_int : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3222 (ins VR128:$src1, i128mem:$src2),
3223 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3224 [(set VR128:$dst,
3225 (IntId128 VR128:$src1, (memopv4i32 addr:$src2)))]>,
3226 OpSize;
3227 }
3228}
3229defm PMULLD : SS41I_binop_patint<0x40, "pmulld", mul,
3230 int_x86_sse41_pmulld, 1>;
3231
3232
Nate Begeman72d802a2008-02-04 06:00:24 +00003233/// SS41I_binop_rmi_int - SSE 4.1 binary operator with immediate
Evan Cheng3ea4d672008-03-05 08:19:16 +00003234let Constraints = "$src1 = $dst" in {
Nate Begeman72d802a2008-02-04 06:00:24 +00003235 multiclass SS41I_binop_rmi_int<bits<8> opc, string OpcodeStr,
3236 Intrinsic IntId128, bit Commutable = 0> {
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003237 def rri : SS4AI<opc, MRMSrcReg, (outs VR128:$dst),
3238 (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
3239 !strconcat(OpcodeStr,
Nate Begemanb4e9a042008-02-10 18:47:57 +00003240 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003241 [(set VR128:$dst,
3242 (IntId128 VR128:$src1, VR128:$src2, imm:$src3))]>,
3243 OpSize {
Nate Begeman72d802a2008-02-04 06:00:24 +00003244 let isCommutable = Commutable;
3245 }
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003246 def rmi : SS4AI<opc, MRMSrcMem, (outs VR128:$dst),
3247 (ins VR128:$src1, i128mem:$src2, i32i8imm:$src3),
3248 !strconcat(OpcodeStr,
Nate Begemanb4e9a042008-02-10 18:47:57 +00003249 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003250 [(set VR128:$dst,
3251 (IntId128 VR128:$src1,
3252 (bitconvert (memopv16i8 addr:$src2)), imm:$src3))]>,
3253 OpSize;
Nate Begeman72d802a2008-02-04 06:00:24 +00003254 }
3255}
3256
3257defm BLENDPS : SS41I_binop_rmi_int<0x0C, "blendps",
3258 int_x86_sse41_blendps, 0>;
3259defm BLENDPD : SS41I_binop_rmi_int<0x0D, "blendpd",
3260 int_x86_sse41_blendpd, 0>;
3261defm PBLENDW : SS41I_binop_rmi_int<0x0E, "pblendw",
3262 int_x86_sse41_pblendw, 0>;
3263defm DPPS : SS41I_binop_rmi_int<0x40, "dpps",
3264 int_x86_sse41_dpps, 1>;
3265defm DPPD : SS41I_binop_rmi_int<0x41, "dppd",
3266 int_x86_sse41_dppd, 1>;
3267defm MPSADBW : SS41I_binop_rmi_int<0x42, "mpsadbw",
3268 int_x86_sse41_mpsadbw, 0>;
Nate Begeman58057962008-02-09 01:38:08 +00003269
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003270
Nate Begemanb4e9a042008-02-10 18:47:57 +00003271/// SS41I_binop_rmi_int - SSE 4.1 binary operator with immediate
Evan Cheng3ea4d672008-03-05 08:19:16 +00003272let Uses = [XMM0], Constraints = "$src1 = $dst" in {
Nate Begemanb4e9a042008-02-10 18:47:57 +00003273 multiclass SS41I_ternary_int<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3274 def rr0 : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3275 (ins VR128:$src1, VR128:$src2),
3276 !strconcat(OpcodeStr,
3277 "\t{%xmm0, $src2, $dst|$dst, $src2, %xmm0}"),
3278 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2, XMM0))]>,
3279 OpSize;
3280
3281 def rm0 : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3282 (ins VR128:$src1, i128mem:$src2),
3283 !strconcat(OpcodeStr,
3284 "\t{%xmm0, $src2, $dst|$dst, $src2, %xmm0}"),
3285 [(set VR128:$dst,
3286 (IntId VR128:$src1,
3287 (bitconvert (memopv16i8 addr:$src2)), XMM0))]>, OpSize;
3288 }
3289}
3290
3291defm BLENDVPD : SS41I_ternary_int<0x15, "blendvpd", int_x86_sse41_blendvpd>;
3292defm BLENDVPS : SS41I_ternary_int<0x14, "blendvps", int_x86_sse41_blendvps>;
3293defm PBLENDVB : SS41I_ternary_int<0x10, "pblendvb", int_x86_sse41_pblendvb>;
3294
3295
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003296multiclass SS41I_binop_rm_int8<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3297 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3298 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3299 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
3300
3301 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
3302 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3303 [(set VR128:$dst,
3304 (IntId (bitconvert (v4i32 (load addr:$src)))))]>, OpSize;
3305}
3306
3307defm PMOVSXBW : SS41I_binop_rm_int8<0x20, "pmovsxbw", int_x86_sse41_pmovsxbw>;
3308defm PMOVSXWD : SS41I_binop_rm_int8<0x23, "pmovsxwd", int_x86_sse41_pmovsxwd>;
3309defm PMOVSXDQ : SS41I_binop_rm_int8<0x25, "pmovsxdq", int_x86_sse41_pmovsxdq>;
3310defm PMOVZXBW : SS41I_binop_rm_int8<0x30, "pmovzxbw", int_x86_sse41_pmovzxbw>;
3311defm PMOVZXWD : SS41I_binop_rm_int8<0x33, "pmovzxwd", int_x86_sse41_pmovzxwd>;
3312defm PMOVZXDQ : SS41I_binop_rm_int8<0x35, "pmovzxdq", int_x86_sse41_pmovzxdq>;
3313
3314multiclass SS41I_binop_rm_int4<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3315 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3316 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3317 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
3318
3319 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
3320 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3321 [(set VR128:$dst,
3322 (IntId (bitconvert (v4i32 (load addr:$src)))))]>, OpSize;
3323}
3324
3325defm PMOVSXBD : SS41I_binop_rm_int4<0x21, "pmovsxbd", int_x86_sse41_pmovsxbd>;
3326defm PMOVSXWQ : SS41I_binop_rm_int4<0x24, "pmovsxwq", int_x86_sse41_pmovsxwq>;
3327defm PMOVZXBD : SS41I_binop_rm_int4<0x31, "pmovzxbd", int_x86_sse41_pmovzxbd>;
3328defm PMOVZXWQ : SS41I_binop_rm_int4<0x34, "pmovzxwq", int_x86_sse41_pmovzxwq>;
3329
3330multiclass SS41I_binop_rm_int2<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3331 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3332 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3333 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
3334
3335 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i16mem:$src),
3336 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3337 [(set VR128:$dst,
3338 (IntId (bitconvert (v4i32 (load addr:$src)))))]>, OpSize;
3339}
3340
3341defm PMOVSXBQ : SS41I_binop_rm_int2<0x22, "pmovsxbq", int_x86_sse41_pmovsxbq>;
3342defm PMOVZXBQ : SS41I_binop_rm_int2<0x32, "pmovsxbq", int_x86_sse41_pmovzxbq>;
3343
3344
Nate Begemand77e59e2008-02-11 04:19:36 +00003345/// SS41I_binop_ext8 - SSE 4.1 extract 8 bits to 32 bit reg or 8 bit mem
3346multiclass SS41I_extract8<bits<8> opc, string OpcodeStr> {
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003347 def rr : SS4AI<opc, MRMSrcReg, (outs GR32:$dst),
3348 (ins VR128:$src1, i32i8imm:$src2),
3349 !strconcat(OpcodeStr,
3350 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemand77e59e2008-02-11 04:19:36 +00003351 [(set GR32:$dst, (X86pextrb (v16i8 VR128:$src1), imm:$src2))]>,
3352 OpSize;
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003353 def mr : SS4AI<opc, MRMDestMem, (outs),
3354 (ins i8mem:$dst, VR128:$src1, i32i8imm:$src2),
3355 !strconcat(OpcodeStr,
3356 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemand77e59e2008-02-11 04:19:36 +00003357 []>, OpSize;
3358// FIXME:
3359// There's an AssertZext in the way of writing the store pattern
3360// (store (i8 (trunc (X86pextrb (v16i8 VR128:$src1), imm:$src2))), addr:$dst)
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003361}
3362
Nate Begemand77e59e2008-02-11 04:19:36 +00003363defm PEXTRB : SS41I_extract8<0x14, "pextrb">;
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003364
Nate Begemand77e59e2008-02-11 04:19:36 +00003365
3366/// SS41I_extract16 - SSE 4.1 extract 16 bits to memory destination
3367multiclass SS41I_extract16<bits<8> opc, string OpcodeStr> {
3368 def mr : SS4AI<opc, MRMDestMem, (outs),
3369 (ins i16mem:$dst, VR128:$src1, i32i8imm:$src2),
3370 !strconcat(OpcodeStr,
3371 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3372 []>, OpSize;
3373// FIXME:
3374// There's an AssertZext in the way of writing the store pattern
3375// (store (i16 (trunc (X86pextrw (v16i8 VR128:$src1), imm:$src2))), addr:$dst)
3376}
3377
3378defm PEXTRW : SS41I_extract16<0x15, "pextrw">;
3379
3380
3381/// SS41I_extract32 - SSE 4.1 extract 32 bits to int reg or memory destination
3382multiclass SS41I_extract32<bits<8> opc, string OpcodeStr> {
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003383 def rr : SS4AI<opc, MRMSrcReg, (outs GR32:$dst),
3384 (ins VR128:$src1, i32i8imm:$src2),
3385 !strconcat(OpcodeStr,
3386 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3387 [(set GR32:$dst,
3388 (extractelt (v4i32 VR128:$src1), imm:$src2))]>, OpSize;
3389 def mr : SS4AI<opc, MRMDestMem, (outs),
3390 (ins i32mem:$dst, VR128:$src1, i32i8imm:$src2),
3391 !strconcat(OpcodeStr,
3392 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3393 [(store (extractelt (v4i32 VR128:$src1), imm:$src2),
3394 addr:$dst)]>, OpSize;
Nate Begeman58057962008-02-09 01:38:08 +00003395}
3396
Nate Begemand77e59e2008-02-11 04:19:36 +00003397defm PEXTRD : SS41I_extract32<0x16, "pextrd">;
Nate Begeman58057962008-02-09 01:38:08 +00003398
Nate Begemand77e59e2008-02-11 04:19:36 +00003399
3400/// SS41I_extractf32 - SSE 4.1 extract 32 bits to fp reg or memory destination
3401multiclass SS41I_extractf32<bits<8> opc, string OpcodeStr> {
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003402 def rr : SS4AI<opc, MRMSrcReg, (outs FR32:$dst),
3403 (ins VR128:$src1, i32i8imm:$src2),
3404 !strconcat(OpcodeStr,
3405 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3406 [(set FR32:$dst,
3407 (extractelt (v4f32 VR128:$src1), imm:$src2))]>, OpSize;
3408 def mr : SS4AI<opc, MRMDestMem, (outs),
3409 (ins f32mem:$dst, VR128:$src1, i32i8imm:$src2),
3410 !strconcat(OpcodeStr,
3411 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3412 [(store (extractelt (v4f32 VR128:$src1), imm:$src2),
3413 addr:$dst)]>, OpSize;
Nate Begeman58057962008-02-09 01:38:08 +00003414}
3415
Nate Begemand77e59e2008-02-11 04:19:36 +00003416defm EXTRACTPS : SS41I_extractf32<0x17, "extractps">;
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003417
Evan Cheng3ea4d672008-03-05 08:19:16 +00003418let Constraints = "$src1 = $dst" in {
Nate Begemand77e59e2008-02-11 04:19:36 +00003419 multiclass SS41I_insert8<bits<8> opc, string OpcodeStr> {
3420 def rr : SS4AI<opc, MRMSrcReg, (outs VR128:$dst),
3421 (ins VR128:$src1, GR32:$src2, i32i8imm:$src3),
3422 !strconcat(OpcodeStr,
3423 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3424 [(set VR128:$dst,
3425 (X86pinsrb VR128:$src1, GR32:$src2, imm:$src3))]>, OpSize;
3426 def rm : SS4AI<opc, MRMSrcMem, (outs VR128:$dst),
3427 (ins VR128:$src1, i8mem:$src2, i32i8imm:$src3),
3428 !strconcat(OpcodeStr,
3429 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3430 [(set VR128:$dst,
3431 (X86pinsrb VR128:$src1, (extloadi8 addr:$src2),
3432 imm:$src3))]>, OpSize;
3433 }
3434}
3435
3436defm PINSRB : SS41I_insert8<0x20, "pinsrb">;
3437
Evan Cheng3ea4d672008-03-05 08:19:16 +00003438let Constraints = "$src1 = $dst" in {
Nate Begemand77e59e2008-02-11 04:19:36 +00003439 multiclass SS41I_insert32<bits<8> opc, string OpcodeStr> {
3440 def rr : SS4AI<opc, MRMSrcReg, (outs VR128:$dst),
3441 (ins VR128:$src1, GR32:$src2, i32i8imm:$src3),
3442 !strconcat(OpcodeStr,
3443 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3444 [(set VR128:$dst,
3445 (v4i32 (insertelt VR128:$src1, GR32:$src2, imm:$src3)))]>,
3446 OpSize;
3447 def rm : SS4AI<opc, MRMSrcMem, (outs VR128:$dst),
3448 (ins VR128:$src1, i32mem:$src2, i32i8imm:$src3),
3449 !strconcat(OpcodeStr,
3450 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3451 [(set VR128:$dst,
3452 (v4i32 (insertelt VR128:$src1, (loadi32 addr:$src2),
3453 imm:$src3)))]>, OpSize;
3454 }
3455}
3456
3457defm PINSRD : SS41I_insert32<0x22, "pinsrd">;
3458
Evan Cheng3ea4d672008-03-05 08:19:16 +00003459let Constraints = "$src1 = $dst" in {
Nate Begemand77e59e2008-02-11 04:19:36 +00003460 multiclass SS41I_insertf32<bits<8> opc, string OpcodeStr> {
3461 def rr : SS4AI<opc, MRMSrcReg, (outs VR128:$dst),
3462 (ins VR128:$src1, FR32:$src2, i32i8imm:$src3),
3463 !strconcat(OpcodeStr,
3464 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3465 [(set VR128:$dst,
3466 (X86insrtps VR128:$src1, FR32:$src2, imm:$src3))]>, OpSize;
3467 def rm : SS4AI<opc, MRMSrcMem, (outs VR128:$dst),
3468 (ins VR128:$src1, f32mem:$src2, i32i8imm:$src3),
3469 !strconcat(OpcodeStr,
3470 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3471 [(set VR128:$dst,
3472 (X86insrtps VR128:$src1, (loadf32 addr:$src2),
3473 imm:$src3))]>, OpSize;
3474 }
3475}
3476
3477defm INSERTPS : SS41I_insertf32<0x31, "insertps">;