blob: 471da050f1ecd46f25a62fe555a27e3ce6792efe [file] [log] [blame]
David Goodwin334c2642009-07-08 16:09:28 +00001//===- ARMBaseInstrInfo.cpp - ARM Instruction Information -----------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the Base ARM implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "ARMBaseInstrInfo.h"
15#include "ARM.h"
16#include "ARMAddressingModes.h"
17#include "ARMGenInstrInfo.inc"
18#include "ARMMachineFunctionInfo.h"
19#include "llvm/ADT/STLExtras.h"
20#include "llvm/CodeGen/LiveVariables.h"
21#include "llvm/CodeGen/MachineFrameInfo.h"
22#include "llvm/CodeGen/MachineInstrBuilder.h"
23#include "llvm/CodeGen/MachineJumpTableInfo.h"
24#include "llvm/Target/TargetAsmInfo.h"
25#include "llvm/Support/CommandLine.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000026#include "llvm/Support/ErrorHandling.h"
David Goodwin334c2642009-07-08 16:09:28 +000027using namespace llvm;
28
29static cl::opt<bool>
30EnableARM3Addr("enable-arm-3-addr-conv", cl::Hidden,
31 cl::desc("Enable ARM 2-addr to 3-addr conv"));
32
Evan Cheng5ca53a72009-07-27 18:20:05 +000033ARMBaseInstrInfo::ARMBaseInstrInfo(const ARMSubtarget &sti)
Evan Cheng6495f632009-07-28 05:48:47 +000034 : TargetInstrInfoImpl(ARMInsts, array_lengthof(ARMInsts)) {
David Goodwin334c2642009-07-08 16:09:28 +000035}
36
37MachineInstr *
38ARMBaseInstrInfo::convertToThreeAddress(MachineFunction::iterator &MFI,
39 MachineBasicBlock::iterator &MBBI,
40 LiveVariables *LV) const {
Evan Cheng78703dd2009-07-27 18:44:00 +000041 // FIXME: Thumb2 support.
42
David Goodwin334c2642009-07-08 16:09:28 +000043 if (!EnableARM3Addr)
44 return NULL;
45
46 MachineInstr *MI = MBBI;
47 MachineFunction &MF = *MI->getParent()->getParent();
48 unsigned TSFlags = MI->getDesc().TSFlags;
49 bool isPre = false;
50 switch ((TSFlags & ARMII::IndexModeMask) >> ARMII::IndexModeShift) {
51 default: return NULL;
52 case ARMII::IndexModePre:
53 isPre = true;
54 break;
55 case ARMII::IndexModePost:
56 break;
57 }
58
59 // Try splitting an indexed load/store to an un-indexed one plus an add/sub
60 // operation.
61 unsigned MemOpc = getUnindexedOpcode(MI->getOpcode());
62 if (MemOpc == 0)
63 return NULL;
64
65 MachineInstr *UpdateMI = NULL;
66 MachineInstr *MemMI = NULL;
67 unsigned AddrMode = (TSFlags & ARMII::AddrModeMask);
68 const TargetInstrDesc &TID = MI->getDesc();
69 unsigned NumOps = TID.getNumOperands();
70 bool isLoad = !TID.mayStore();
71 const MachineOperand &WB = isLoad ? MI->getOperand(1) : MI->getOperand(0);
72 const MachineOperand &Base = MI->getOperand(2);
73 const MachineOperand &Offset = MI->getOperand(NumOps-3);
74 unsigned WBReg = WB.getReg();
75 unsigned BaseReg = Base.getReg();
76 unsigned OffReg = Offset.getReg();
77 unsigned OffImm = MI->getOperand(NumOps-2).getImm();
78 ARMCC::CondCodes Pred = (ARMCC::CondCodes)MI->getOperand(NumOps-1).getImm();
79 switch (AddrMode) {
80 default:
81 assert(false && "Unknown indexed op!");
82 return NULL;
83 case ARMII::AddrMode2: {
84 bool isSub = ARM_AM::getAM2Op(OffImm) == ARM_AM::sub;
85 unsigned Amt = ARM_AM::getAM2Offset(OffImm);
86 if (OffReg == 0) {
Evan Chenge7cbe412009-07-08 21:03:57 +000087 if (ARM_AM::getSOImmVal(Amt) == -1)
David Goodwin334c2642009-07-08 16:09:28 +000088 // Can't encode it in a so_imm operand. This transformation will
89 // add more than 1 instruction. Abandon!
90 return NULL;
91 UpdateMI = BuildMI(MF, MI->getDebugLoc(),
Evan Cheng78703dd2009-07-27 18:44:00 +000092 get(isSub ? ARM::SUBri : ARM::ADDri), WBReg)
Evan Chenge7cbe412009-07-08 21:03:57 +000093 .addReg(BaseReg).addImm(Amt)
David Goodwin334c2642009-07-08 16:09:28 +000094 .addImm(Pred).addReg(0).addReg(0);
95 } else if (Amt != 0) {
96 ARM_AM::ShiftOpc ShOpc = ARM_AM::getAM2ShiftOpc(OffImm);
97 unsigned SOOpc = ARM_AM::getSORegOpc(ShOpc, Amt);
98 UpdateMI = BuildMI(MF, MI->getDebugLoc(),
Evan Cheng78703dd2009-07-27 18:44:00 +000099 get(isSub ? ARM::SUBrs : ARM::ADDrs), WBReg)
David Goodwin334c2642009-07-08 16:09:28 +0000100 .addReg(BaseReg).addReg(OffReg).addReg(0).addImm(SOOpc)
101 .addImm(Pred).addReg(0).addReg(0);
102 } else
103 UpdateMI = BuildMI(MF, MI->getDebugLoc(),
Evan Cheng78703dd2009-07-27 18:44:00 +0000104 get(isSub ? ARM::SUBrr : ARM::ADDrr), WBReg)
David Goodwin334c2642009-07-08 16:09:28 +0000105 .addReg(BaseReg).addReg(OffReg)
106 .addImm(Pred).addReg(0).addReg(0);
107 break;
108 }
109 case ARMII::AddrMode3 : {
110 bool isSub = ARM_AM::getAM3Op(OffImm) == ARM_AM::sub;
111 unsigned Amt = ARM_AM::getAM3Offset(OffImm);
112 if (OffReg == 0)
113 // Immediate is 8-bits. It's guaranteed to fit in a so_imm operand.
114 UpdateMI = BuildMI(MF, MI->getDebugLoc(),
Evan Cheng78703dd2009-07-27 18:44:00 +0000115 get(isSub ? ARM::SUBri : ARM::ADDri), WBReg)
David Goodwin334c2642009-07-08 16:09:28 +0000116 .addReg(BaseReg).addImm(Amt)
117 .addImm(Pred).addReg(0).addReg(0);
118 else
119 UpdateMI = BuildMI(MF, MI->getDebugLoc(),
Evan Cheng78703dd2009-07-27 18:44:00 +0000120 get(isSub ? ARM::SUBrr : ARM::ADDrr), WBReg)
David Goodwin334c2642009-07-08 16:09:28 +0000121 .addReg(BaseReg).addReg(OffReg)
122 .addImm(Pred).addReg(0).addReg(0);
123 break;
124 }
125 }
126
127 std::vector<MachineInstr*> NewMIs;
128 if (isPre) {
129 if (isLoad)
130 MemMI = BuildMI(MF, MI->getDebugLoc(),
131 get(MemOpc), MI->getOperand(0).getReg())
132 .addReg(WBReg).addReg(0).addImm(0).addImm(Pred);
133 else
134 MemMI = BuildMI(MF, MI->getDebugLoc(),
135 get(MemOpc)).addReg(MI->getOperand(1).getReg())
136 .addReg(WBReg).addReg(0).addImm(0).addImm(Pred);
137 NewMIs.push_back(MemMI);
138 NewMIs.push_back(UpdateMI);
139 } else {
140 if (isLoad)
141 MemMI = BuildMI(MF, MI->getDebugLoc(),
142 get(MemOpc), MI->getOperand(0).getReg())
143 .addReg(BaseReg).addReg(0).addImm(0).addImm(Pred);
144 else
145 MemMI = BuildMI(MF, MI->getDebugLoc(),
146 get(MemOpc)).addReg(MI->getOperand(1).getReg())
147 .addReg(BaseReg).addReg(0).addImm(0).addImm(Pred);
148 if (WB.isDead())
149 UpdateMI->getOperand(0).setIsDead();
150 NewMIs.push_back(UpdateMI);
151 NewMIs.push_back(MemMI);
152 }
153
154 // Transfer LiveVariables states, kill / dead info.
155 if (LV) {
156 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
157 MachineOperand &MO = MI->getOperand(i);
158 if (MO.isReg() && MO.getReg() &&
159 TargetRegisterInfo::isVirtualRegister(MO.getReg())) {
160 unsigned Reg = MO.getReg();
161
162 LiveVariables::VarInfo &VI = LV->getVarInfo(Reg);
163 if (MO.isDef()) {
164 MachineInstr *NewMI = (Reg == WBReg) ? UpdateMI : MemMI;
165 if (MO.isDead())
166 LV->addVirtualRegisterDead(Reg, NewMI);
167 }
168 if (MO.isUse() && MO.isKill()) {
169 for (unsigned j = 0; j < 2; ++j) {
170 // Look at the two new MI's in reverse order.
171 MachineInstr *NewMI = NewMIs[j];
172 if (!NewMI->readsRegister(Reg))
173 continue;
174 LV->addVirtualRegisterKilled(Reg, NewMI);
175 if (VI.removeKill(MI))
176 VI.Kills.push_back(NewMI);
177 break;
178 }
179 }
180 }
181 }
182 }
183
184 MFI->insert(MBBI, NewMIs[1]);
185 MFI->insert(MBBI, NewMIs[0]);
186 return NewMIs[0];
187}
188
189// Branch analysis.
190bool
191ARMBaseInstrInfo::AnalyzeBranch(MachineBasicBlock &MBB,MachineBasicBlock *&TBB,
192 MachineBasicBlock *&FBB,
193 SmallVectorImpl<MachineOperand> &Cond,
194 bool AllowModify) const {
195 // If the block has no terminators, it just falls into the block after it.
196 MachineBasicBlock::iterator I = MBB.end();
197 if (I == MBB.begin() || !isUnpredicatedTerminator(--I))
198 return false;
199
200 // Get the last instruction in the block.
201 MachineInstr *LastInst = I;
202
203 // If there is only one terminator instruction, process it.
204 unsigned LastOpc = LastInst->getOpcode();
205 if (I == MBB.begin() || !isUnpredicatedTerminator(--I)) {
Evan Cheng5ca53a72009-07-27 18:20:05 +0000206 if (isUncondBranchOpcode(LastOpc)) {
David Goodwin334c2642009-07-08 16:09:28 +0000207 TBB = LastInst->getOperand(0).getMBB();
208 return false;
209 }
Evan Cheng5ca53a72009-07-27 18:20:05 +0000210 if (isCondBranchOpcode(LastOpc)) {
David Goodwin334c2642009-07-08 16:09:28 +0000211 // Block ends with fall-through condbranch.
212 TBB = LastInst->getOperand(0).getMBB();
213 Cond.push_back(LastInst->getOperand(1));
214 Cond.push_back(LastInst->getOperand(2));
215 return false;
216 }
217 return true; // Can't handle indirect branch.
218 }
219
220 // Get the instruction before it if it is a terminator.
221 MachineInstr *SecondLastInst = I;
222
223 // If there are three terminators, we don't know what sort of block this is.
224 if (SecondLastInst && I != MBB.begin() && isUnpredicatedTerminator(--I))
225 return true;
226
Evan Cheng5ca53a72009-07-27 18:20:05 +0000227 // If the block ends with a B and a Bcc, handle it.
David Goodwin334c2642009-07-08 16:09:28 +0000228 unsigned SecondLastOpc = SecondLastInst->getOpcode();
Evan Cheng5ca53a72009-07-27 18:20:05 +0000229 if (isCondBranchOpcode(SecondLastOpc) && isUncondBranchOpcode(LastOpc)) {
David Goodwin334c2642009-07-08 16:09:28 +0000230 TBB = SecondLastInst->getOperand(0).getMBB();
231 Cond.push_back(SecondLastInst->getOperand(1));
232 Cond.push_back(SecondLastInst->getOperand(2));
233 FBB = LastInst->getOperand(0).getMBB();
234 return false;
235 }
236
237 // If the block ends with two unconditional branches, handle it. The second
238 // one is not executed, so remove it.
Evan Cheng5ca53a72009-07-27 18:20:05 +0000239 if (isUncondBranchOpcode(SecondLastOpc) && isUncondBranchOpcode(LastOpc)) {
David Goodwin334c2642009-07-08 16:09:28 +0000240 TBB = SecondLastInst->getOperand(0).getMBB();
241 I = LastInst;
242 if (AllowModify)
243 I->eraseFromParent();
244 return false;
245 }
246
247 // ...likewise if it ends with a branch table followed by an unconditional
248 // branch. The branch folder can create these, and we must get rid of them for
249 // correctness of Thumb constant islands.
Evan Cheng83e0e362009-07-27 18:25:24 +0000250 if (isJumpTableBranchOpcode(SecondLastOpc) &&
Evan Cheng5ca53a72009-07-27 18:20:05 +0000251 isUncondBranchOpcode(LastOpc)) {
David Goodwin334c2642009-07-08 16:09:28 +0000252 I = LastInst;
253 if (AllowModify)
254 I->eraseFromParent();
255 return true;
256 }
257
258 // Otherwise, can't handle this.
259 return true;
260}
261
262
263unsigned ARMBaseInstrInfo::RemoveBranch(MachineBasicBlock &MBB) const {
David Goodwin334c2642009-07-08 16:09:28 +0000264 MachineBasicBlock::iterator I = MBB.end();
265 if (I == MBB.begin()) return 0;
266 --I;
Evan Cheng5ca53a72009-07-27 18:20:05 +0000267 if (!isUncondBranchOpcode(I->getOpcode()) &&
268 !isCondBranchOpcode(I->getOpcode()))
David Goodwin334c2642009-07-08 16:09:28 +0000269 return 0;
270
271 // Remove the branch.
272 I->eraseFromParent();
273
274 I = MBB.end();
275
276 if (I == MBB.begin()) return 1;
277 --I;
Evan Cheng5ca53a72009-07-27 18:20:05 +0000278 if (!isCondBranchOpcode(I->getOpcode()))
David Goodwin334c2642009-07-08 16:09:28 +0000279 return 1;
280
281 // Remove the branch.
282 I->eraseFromParent();
283 return 2;
284}
285
286unsigned
287ARMBaseInstrInfo::InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB,
288 MachineBasicBlock *FBB,
289 const SmallVectorImpl<MachineOperand> &Cond) const {
290 // FIXME this should probably have a DebugLoc argument
291 DebugLoc dl = DebugLoc::getUnknownLoc();
Evan Cheng6495f632009-07-28 05:48:47 +0000292
293 ARMFunctionInfo *AFI = MBB.getParent()->getInfo<ARMFunctionInfo>();
294 int BOpc = !AFI->isThumbFunction()
295 ? ARM::B : (AFI->isThumb2Function() ? ARM::t2B : ARM::tB);
296 int BccOpc = !AFI->isThumbFunction()
297 ? ARM::Bcc : (AFI->isThumb2Function() ? ARM::t2Bcc : ARM::tBcc);
David Goodwin334c2642009-07-08 16:09:28 +0000298
299 // Shouldn't be a fall through.
300 assert(TBB && "InsertBranch must not be told to insert a fallthrough");
301 assert((Cond.size() == 2 || Cond.size() == 0) &&
302 "ARM branch conditions have two components!");
303
304 if (FBB == 0) {
305 if (Cond.empty()) // Unconditional branch?
306 BuildMI(&MBB, dl, get(BOpc)).addMBB(TBB);
307 else
308 BuildMI(&MBB, dl, get(BccOpc)).addMBB(TBB)
309 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg());
310 return 1;
311 }
312
313 // Two-way conditional branch.
314 BuildMI(&MBB, dl, get(BccOpc)).addMBB(TBB)
315 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg());
316 BuildMI(&MBB, dl, get(BOpc)).addMBB(FBB);
317 return 2;
318}
319
320bool ARMBaseInstrInfo::
321ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const {
322 ARMCC::CondCodes CC = (ARMCC::CondCodes)(int)Cond[0].getImm();
323 Cond[0].setImm(ARMCC::getOppositeCondition(CC));
324 return false;
325}
326
David Goodwin334c2642009-07-08 16:09:28 +0000327bool ARMBaseInstrInfo::
328PredicateInstruction(MachineInstr *MI,
329 const SmallVectorImpl<MachineOperand> &Pred) const {
330 unsigned Opc = MI->getOpcode();
Evan Cheng5ca53a72009-07-27 18:20:05 +0000331 if (isUncondBranchOpcode(Opc)) {
332 MI->setDesc(get(getMatchingCondBranchOpcode(Opc)));
David Goodwin334c2642009-07-08 16:09:28 +0000333 MI->addOperand(MachineOperand::CreateImm(Pred[0].getImm()));
334 MI->addOperand(MachineOperand::CreateReg(Pred[1].getReg(), false));
335 return true;
336 }
337
338 int PIdx = MI->findFirstPredOperandIdx();
339 if (PIdx != -1) {
340 MachineOperand &PMO = MI->getOperand(PIdx);
341 PMO.setImm(Pred[0].getImm());
342 MI->getOperand(PIdx+1).setReg(Pred[1].getReg());
343 return true;
344 }
345 return false;
346}
347
348bool ARMBaseInstrInfo::
349SubsumesPredicate(const SmallVectorImpl<MachineOperand> &Pred1,
350 const SmallVectorImpl<MachineOperand> &Pred2) const {
351 if (Pred1.size() > 2 || Pred2.size() > 2)
352 return false;
353
354 ARMCC::CondCodes CC1 = (ARMCC::CondCodes)Pred1[0].getImm();
355 ARMCC::CondCodes CC2 = (ARMCC::CondCodes)Pred2[0].getImm();
356 if (CC1 == CC2)
357 return true;
358
359 switch (CC1) {
360 default:
361 return false;
362 case ARMCC::AL:
363 return true;
364 case ARMCC::HS:
365 return CC2 == ARMCC::HI;
366 case ARMCC::LS:
367 return CC2 == ARMCC::LO || CC2 == ARMCC::EQ;
368 case ARMCC::GE:
369 return CC2 == ARMCC::GT;
370 case ARMCC::LE:
371 return CC2 == ARMCC::LT;
372 }
373}
374
375bool ARMBaseInstrInfo::DefinesPredicate(MachineInstr *MI,
376 std::vector<MachineOperand> &Pred) const {
377 const TargetInstrDesc &TID = MI->getDesc();
378 if (!TID.getImplicitDefs() && !TID.hasOptionalDef())
379 return false;
380
381 bool Found = false;
382 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
383 const MachineOperand &MO = MI->getOperand(i);
384 if (MO.isReg() && MO.getReg() == ARM::CPSR) {
385 Pred.push_back(MO);
386 Found = true;
387 }
388 }
389
390 return Found;
391}
392
393
394/// FIXME: Works around a gcc miscompilation with -fstrict-aliasing
395static unsigned getNumJTEntries(const std::vector<MachineJumpTableEntry> &JT,
396 unsigned JTI) DISABLE_INLINE;
397static unsigned getNumJTEntries(const std::vector<MachineJumpTableEntry> &JT,
398 unsigned JTI) {
399 return JT[JTI].MBBs.size();
400}
401
402/// GetInstSize - Return the size of the specified MachineInstr.
403///
404unsigned ARMBaseInstrInfo::GetInstSizeInBytes(const MachineInstr *MI) const {
405 const MachineBasicBlock &MBB = *MI->getParent();
406 const MachineFunction *MF = MBB.getParent();
407 const TargetAsmInfo *TAI = MF->getTarget().getTargetAsmInfo();
408
409 // Basic size info comes from the TSFlags field.
410 const TargetInstrDesc &TID = MI->getDesc();
411 unsigned TSFlags = TID.TSFlags;
412
413 switch ((TSFlags & ARMII::SizeMask) >> ARMII::SizeShift) {
414 default: {
415 // If this machine instr is an inline asm, measure it.
416 if (MI->getOpcode() == ARM::INLINEASM)
417 return TAI->getInlineAsmLength(MI->getOperand(0).getSymbolName());
418 if (MI->isLabel())
419 return 0;
420 switch (MI->getOpcode()) {
421 default:
Torok Edwinc23197a2009-07-14 16:55:14 +0000422 llvm_unreachable("Unknown or unset size field for instr!");
David Goodwin334c2642009-07-08 16:09:28 +0000423 case TargetInstrInfo::IMPLICIT_DEF:
424 case TargetInstrInfo::DECLARE:
425 case TargetInstrInfo::DBG_LABEL:
426 case TargetInstrInfo::EH_LABEL:
427 return 0;
428 }
429 break;
430 }
Evan Cheng78947622009-07-24 18:20:44 +0000431 case ARMII::Size8Bytes: return 8; // ARM instruction x 2.
432 case ARMII::Size4Bytes: return 4; // ARM / Thumb2 instruction.
433 case ARMII::Size2Bytes: return 2; // Thumb1 instruction.
David Goodwin334c2642009-07-08 16:09:28 +0000434 case ARMII::SizeSpecial: {
Evan Cheng78947622009-07-24 18:20:44 +0000435 bool IsThumb1JT = false;
David Goodwin334c2642009-07-08 16:09:28 +0000436 switch (MI->getOpcode()) {
437 case ARM::CONSTPOOL_ENTRY:
438 // If this machine instr is a constant pool entry, its size is recorded as
439 // operand #2.
440 return MI->getOperand(2).getImm();
Evan Cheng78947622009-07-24 18:20:44 +0000441 case ARM::Int_eh_sjlj_setjmp:
442 return 12;
443 case ARM::tBR_JTr:
444 IsThumb1JT = true;
445 // Fallthrough
David Goodwin334c2642009-07-08 16:09:28 +0000446 case ARM::BR_JTr:
447 case ARM::BR_JTm:
448 case ARM::BR_JTadd:
Evan Chengd26b14c2009-07-31 18:28:05 +0000449 case ARM::t2BR_JT:
450 case ARM::t2TBB:
451 case ARM::t2TBH: {
David Goodwin334c2642009-07-08 16:09:28 +0000452 // These are jumptable branches, i.e. a branch followed by an inlined
Evan Chengd26b14c2009-07-31 18:28:05 +0000453 // jumptable. The size is 4 + 4 * number of entries. For TBB, each
454 // entry is one byte; TBH two byte each.
455 unsigned EntrySize = (MI->getOpcode() == ARM::t2TBB)
456 ? 1 : ((MI->getOpcode() == ARM::t2TBH) ? 2 : 4);
David Goodwin334c2642009-07-08 16:09:28 +0000457 unsigned NumOps = TID.getNumOperands();
458 MachineOperand JTOP =
459 MI->getOperand(NumOps - (TID.isPredicable() ? 3 : 2));
460 unsigned JTI = JTOP.getIndex();
461 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
462 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
463 assert(JTI < JT.size());
464 // Thumb instructions are 2 byte aligned, but JT entries are 4 byte
465 // 4 aligned. The assembler / linker may add 2 byte padding just before
466 // the JT entries. The size does not include this padding; the
467 // constant islands pass does separate bookkeeping for it.
468 // FIXME: If we know the size of the function is less than (1 << 16) *2
469 // bytes, we can use 16-bit entries instead. Then there won't be an
470 // alignment issue.
Evan Chengd26b14c2009-07-31 18:28:05 +0000471 return getNumJTEntries(JT, JTI) * EntrySize + (IsThumb1JT ? 2 : 4);
David Goodwin334c2642009-07-08 16:09:28 +0000472 }
473 default:
474 // Otherwise, pseudo-instruction sizes are zero.
475 return 0;
476 }
477 }
478 }
479 return 0; // Not reached
480}
481
482/// Return true if the instruction is a register to register move and
483/// leave the source and dest operands in the passed parameters.
484///
485bool
486ARMBaseInstrInfo::isMoveInstr(const MachineInstr &MI,
487 unsigned &SrcReg, unsigned &DstReg,
488 unsigned& SrcSubIdx, unsigned& DstSubIdx) const {
489 SrcSubIdx = DstSubIdx = 0; // No sub-registers.
490
Evan Cheng68e3c6a2009-07-27 00:05:15 +0000491 switch (MI.getOpcode()) {
Evan Chengdced03f2009-07-27 00:24:36 +0000492 default: break;
Evan Cheng68e3c6a2009-07-27 00:05:15 +0000493 case ARM::FCPYS:
494 case ARM::FCPYD:
495 case ARM::VMOVD:
496 case ARM::VMOVQ: {
David Goodwin334c2642009-07-08 16:09:28 +0000497 SrcReg = MI.getOperand(1).getReg();
498 DstReg = MI.getOperand(0).getReg();
499 return true;
500 }
Evan Cheng68e3c6a2009-07-27 00:05:15 +0000501 case ARM::MOVr:
502 case ARM::tMOVr:
503 case ARM::tMOVgpr2tgpr:
504 case ARM::tMOVtgpr2gpr:
505 case ARM::tMOVgpr2gpr:
506 case ARM::t2MOVr: {
David Goodwin334c2642009-07-08 16:09:28 +0000507 assert(MI.getDesc().getNumOperands() >= 2 &&
508 MI.getOperand(0).isReg() &&
509 MI.getOperand(1).isReg() &&
510 "Invalid ARM MOV instruction");
511 SrcReg = MI.getOperand(1).getReg();
512 DstReg = MI.getOperand(0).getReg();
513 return true;
514 }
Evan Cheng68e3c6a2009-07-27 00:05:15 +0000515 }
David Goodwin334c2642009-07-08 16:09:28 +0000516
517 return false;
518}
519
520unsigned
521ARMBaseInstrInfo::isLoadFromStackSlot(const MachineInstr *MI,
522 int &FrameIndex) const {
Evan Chengdced03f2009-07-27 00:24:36 +0000523 switch (MI->getOpcode()) {
524 default: break;
525 case ARM::LDR:
526 case ARM::t2LDRs: // FIXME: don't use t2LDRs to access frame.
David Goodwin334c2642009-07-08 16:09:28 +0000527 if (MI->getOperand(1).isFI() &&
528 MI->getOperand(2).isReg() &&
529 MI->getOperand(3).isImm() &&
530 MI->getOperand(2).getReg() == 0 &&
531 MI->getOperand(3).getImm() == 0) {
532 FrameIndex = MI->getOperand(1).getIndex();
533 return MI->getOperand(0).getReg();
534 }
Evan Chengdced03f2009-07-27 00:24:36 +0000535 break;
536 case ARM::t2LDRi12:
537 case ARM::tRestore:
David Goodwin5ff58b52009-07-24 00:16:18 +0000538 if (MI->getOperand(1).isFI() &&
539 MI->getOperand(2).isImm() &&
540 MI->getOperand(2).getImm() == 0) {
541 FrameIndex = MI->getOperand(1).getIndex();
542 return MI->getOperand(0).getReg();
543 }
Evan Chengdced03f2009-07-27 00:24:36 +0000544 break;
545 case ARM::FLDD:
546 case ARM::FLDS:
David Goodwin334c2642009-07-08 16:09:28 +0000547 if (MI->getOperand(1).isFI() &&
548 MI->getOperand(2).isImm() &&
549 MI->getOperand(2).getImm() == 0) {
550 FrameIndex = MI->getOperand(1).getIndex();
551 return MI->getOperand(0).getReg();
552 }
Evan Chengdced03f2009-07-27 00:24:36 +0000553 break;
David Goodwin334c2642009-07-08 16:09:28 +0000554 }
555
556 return 0;
557}
558
559unsigned
560ARMBaseInstrInfo::isStoreToStackSlot(const MachineInstr *MI,
561 int &FrameIndex) const {
Evan Chengdced03f2009-07-27 00:24:36 +0000562 switch (MI->getOpcode()) {
563 default: break;
564 case ARM::STR:
565 case ARM::t2STRs: // FIXME: don't use t2STRs to access frame.
David Goodwin334c2642009-07-08 16:09:28 +0000566 if (MI->getOperand(1).isFI() &&
567 MI->getOperand(2).isReg() &&
568 MI->getOperand(3).isImm() &&
569 MI->getOperand(2).getReg() == 0 &&
570 MI->getOperand(3).getImm() == 0) {
571 FrameIndex = MI->getOperand(1).getIndex();
572 return MI->getOperand(0).getReg();
573 }
Evan Chengdced03f2009-07-27 00:24:36 +0000574 break;
575 case ARM::t2STRi12:
576 case ARM::tSpill:
David Goodwin5ff58b52009-07-24 00:16:18 +0000577 if (MI->getOperand(1).isFI() &&
578 MI->getOperand(2).isImm() &&
579 MI->getOperand(2).getImm() == 0) {
580 FrameIndex = MI->getOperand(1).getIndex();
581 return MI->getOperand(0).getReg();
582 }
Evan Chengdced03f2009-07-27 00:24:36 +0000583 break;
584 case ARM::FSTD:
585 case ARM::FSTS:
David Goodwin334c2642009-07-08 16:09:28 +0000586 if (MI->getOperand(1).isFI() &&
587 MI->getOperand(2).isImm() &&
588 MI->getOperand(2).getImm() == 0) {
589 FrameIndex = MI->getOperand(1).getIndex();
590 return MI->getOperand(0).getReg();
591 }
Evan Chengdced03f2009-07-27 00:24:36 +0000592 break;
David Goodwin334c2642009-07-08 16:09:28 +0000593 }
594
595 return 0;
596}
597
598bool
599ARMBaseInstrInfo::copyRegToReg(MachineBasicBlock &MBB,
600 MachineBasicBlock::iterator I,
601 unsigned DestReg, unsigned SrcReg,
602 const TargetRegisterClass *DestRC,
603 const TargetRegisterClass *SrcRC) const {
604 DebugLoc DL = DebugLoc::getUnknownLoc();
605 if (I != MBB.end()) DL = I->getDebugLoc();
606
607 if (DestRC != SrcRC) {
608 // Not yet supported!
609 return false;
610 }
611
612 if (DestRC == ARM::GPRRegisterClass)
Evan Cheng08b93c62009-07-27 00:33:08 +0000613 AddDefaultCC(AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::MOVr),
Evan Chengdd6f6322009-07-11 06:37:27 +0000614 DestReg).addReg(SrcReg)));
David Goodwin334c2642009-07-08 16:09:28 +0000615 else if (DestRC == ARM::SPRRegisterClass)
Evan Chengb74bb1a2009-07-24 00:53:56 +0000616 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::FCPYS), DestReg)
David Goodwin334c2642009-07-08 16:09:28 +0000617 .addReg(SrcReg));
618 else if (DestRC == ARM::DPRRegisterClass)
Evan Chengb74bb1a2009-07-24 00:53:56 +0000619 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::FCPYD), DestReg)
David Goodwin334c2642009-07-08 16:09:28 +0000620 .addReg(SrcReg));
621 else if (DestRC == ARM::QPRRegisterClass)
Evan Chengb74bb1a2009-07-24 00:53:56 +0000622 BuildMI(MBB, I, DL, get(ARM::VMOVQ), DestReg).addReg(SrcReg);
David Goodwin334c2642009-07-08 16:09:28 +0000623 else
624 return false;
625
626 return true;
627}
628
629void ARMBaseInstrInfo::
630storeRegToStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
631 unsigned SrcReg, bool isKill, int FI,
632 const TargetRegisterClass *RC) const {
633 DebugLoc DL = DebugLoc::getUnknownLoc();
634 if (I != MBB.end()) DL = I->getDebugLoc();
635
636 if (RC == ARM::GPRRegisterClass) {
Evan Cheng5732ca02009-07-27 03:14:20 +0000637 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::STR))
David Goodwin334c2642009-07-08 16:09:28 +0000638 .addReg(SrcReg, getKillRegState(isKill))
639 .addFrameIndex(FI).addReg(0).addImm(0));
640 } else if (RC == ARM::DPRRegisterClass) {
Evan Chengb74bb1a2009-07-24 00:53:56 +0000641 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::FSTD))
David Goodwin334c2642009-07-08 16:09:28 +0000642 .addReg(SrcReg, getKillRegState(isKill))
643 .addFrameIndex(FI).addImm(0));
644 } else {
645 assert(RC == ARM::SPRRegisterClass && "Unknown regclass!");
Evan Chengb74bb1a2009-07-24 00:53:56 +0000646 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::FSTS))
David Goodwin334c2642009-07-08 16:09:28 +0000647 .addReg(SrcReg, getKillRegState(isKill))
648 .addFrameIndex(FI).addImm(0));
649 }
650}
651
David Goodwin334c2642009-07-08 16:09:28 +0000652void ARMBaseInstrInfo::
653loadRegFromStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
654 unsigned DestReg, int FI,
655 const TargetRegisterClass *RC) const {
656 DebugLoc DL = DebugLoc::getUnknownLoc();
657 if (I != MBB.end()) DL = I->getDebugLoc();
658
659 if (RC == ARM::GPRRegisterClass) {
Evan Cheng5732ca02009-07-27 03:14:20 +0000660 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::LDR), DestReg)
David Goodwin334c2642009-07-08 16:09:28 +0000661 .addFrameIndex(FI).addReg(0).addImm(0));
662 } else if (RC == ARM::DPRRegisterClass) {
Evan Chengb74bb1a2009-07-24 00:53:56 +0000663 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::FLDD), DestReg)
David Goodwin334c2642009-07-08 16:09:28 +0000664 .addFrameIndex(FI).addImm(0));
665 } else {
666 assert(RC == ARM::SPRRegisterClass && "Unknown regclass!");
Evan Chengb74bb1a2009-07-24 00:53:56 +0000667 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::FLDS), DestReg)
David Goodwin334c2642009-07-08 16:09:28 +0000668 .addFrameIndex(FI).addImm(0));
669 }
670}
671
David Goodwin334c2642009-07-08 16:09:28 +0000672MachineInstr *ARMBaseInstrInfo::
673foldMemoryOperandImpl(MachineFunction &MF, MachineInstr *MI,
674 const SmallVectorImpl<unsigned> &Ops, int FI) const {
675 if (Ops.size() != 1) return NULL;
676
677 unsigned OpNum = Ops[0];
678 unsigned Opc = MI->getOpcode();
679 MachineInstr *NewMI = NULL;
Evan Cheng5732ca02009-07-27 03:14:20 +0000680 if (Opc == ARM::MOVr || Opc == ARM::t2MOVr) {
David Goodwin334c2642009-07-08 16:09:28 +0000681 // If it is updating CPSR, then it cannot be folded.
Evan Cheng1f5c9882009-07-27 04:18:04 +0000682 if (MI->getOperand(4).getReg() != ARM::CPSR || MI->getOperand(4).isDead()) {
David Goodwin334c2642009-07-08 16:09:28 +0000683 unsigned Pred = MI->getOperand(2).getImm();
684 unsigned PredReg = MI->getOperand(3).getReg();
685 if (OpNum == 0) { // move -> store
686 unsigned SrcReg = MI->getOperand(1).getReg();
687 bool isKill = MI->getOperand(1).isKill();
688 bool isUndef = MI->getOperand(1).isUndef();
Evan Cheng5732ca02009-07-27 03:14:20 +0000689 if (Opc == ARM::MOVr)
690 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::STR))
691 .addReg(SrcReg, getKillRegState(isKill) | getUndefRegState(isUndef))
692 .addFrameIndex(FI).addReg(0).addImm(0).addImm(Pred).addReg(PredReg);
693 else // ARM::t2MOVr
694 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::t2STRi12))
695 .addReg(SrcReg, getKillRegState(isKill) | getUndefRegState(isUndef))
696 .addFrameIndex(FI).addImm(0).addImm(Pred).addReg(PredReg);
David Goodwin334c2642009-07-08 16:09:28 +0000697 } else { // move -> load
698 unsigned DstReg = MI->getOperand(0).getReg();
699 bool isDead = MI->getOperand(0).isDead();
700 bool isUndef = MI->getOperand(0).isUndef();
Evan Cheng5732ca02009-07-27 03:14:20 +0000701 if (Opc == ARM::MOVr)
702 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::LDR))
703 .addReg(DstReg,
704 RegState::Define |
705 getDeadRegState(isDead) |
706 getUndefRegState(isUndef))
707 .addFrameIndex(FI).addReg(0).addImm(0).addImm(Pred).addReg(PredReg);
708 else // ARM::t2MOVr
709 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::t2LDRi12))
710 .addReg(DstReg,
711 RegState::Define |
712 getDeadRegState(isDead) |
713 getUndefRegState(isUndef))
714 .addFrameIndex(FI).addImm(0).addImm(Pred).addReg(PredReg);
David Goodwin334c2642009-07-08 16:09:28 +0000715 }
716 }
717 }
Evan Chengb74bb1a2009-07-24 00:53:56 +0000718 else if (Opc == ARM::FCPYS) {
David Goodwin334c2642009-07-08 16:09:28 +0000719 unsigned Pred = MI->getOperand(2).getImm();
720 unsigned PredReg = MI->getOperand(3).getReg();
721 if (OpNum == 0) { // move -> store
722 unsigned SrcReg = MI->getOperand(1).getReg();
723 bool isKill = MI->getOperand(1).isKill();
724 bool isUndef = MI->getOperand(1).isUndef();
Evan Chengb74bb1a2009-07-24 00:53:56 +0000725 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::FSTS))
David Goodwin334c2642009-07-08 16:09:28 +0000726 .addReg(SrcReg, getKillRegState(isKill) | getUndefRegState(isUndef))
727 .addFrameIndex(FI)
728 .addImm(0).addImm(Pred).addReg(PredReg);
729 } else { // move -> load
730 unsigned DstReg = MI->getOperand(0).getReg();
731 bool isDead = MI->getOperand(0).isDead();
732 bool isUndef = MI->getOperand(0).isUndef();
Evan Chengb74bb1a2009-07-24 00:53:56 +0000733 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::FLDS))
David Goodwin334c2642009-07-08 16:09:28 +0000734 .addReg(DstReg,
735 RegState::Define |
736 getDeadRegState(isDead) |
737 getUndefRegState(isUndef))
738 .addFrameIndex(FI).addImm(0).addImm(Pred).addReg(PredReg);
739 }
740 }
Evan Chengb74bb1a2009-07-24 00:53:56 +0000741 else if (Opc == ARM::FCPYD) {
David Goodwin334c2642009-07-08 16:09:28 +0000742 unsigned Pred = MI->getOperand(2).getImm();
743 unsigned PredReg = MI->getOperand(3).getReg();
744 if (OpNum == 0) { // move -> store
745 unsigned SrcReg = MI->getOperand(1).getReg();
746 bool isKill = MI->getOperand(1).isKill();
747 bool isUndef = MI->getOperand(1).isUndef();
Evan Chengb74bb1a2009-07-24 00:53:56 +0000748 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::FSTD))
David Goodwin334c2642009-07-08 16:09:28 +0000749 .addReg(SrcReg, getKillRegState(isKill) | getUndefRegState(isUndef))
750 .addFrameIndex(FI).addImm(0).addImm(Pred).addReg(PredReg);
751 } else { // move -> load
752 unsigned DstReg = MI->getOperand(0).getReg();
753 bool isDead = MI->getOperand(0).isDead();
754 bool isUndef = MI->getOperand(0).isUndef();
Evan Chengb74bb1a2009-07-24 00:53:56 +0000755 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::FLDD))
David Goodwin334c2642009-07-08 16:09:28 +0000756 .addReg(DstReg,
757 RegState::Define |
758 getDeadRegState(isDead) |
759 getUndefRegState(isUndef))
760 .addFrameIndex(FI).addImm(0).addImm(Pred).addReg(PredReg);
761 }
762 }
763
764 return NewMI;
765}
766
767MachineInstr*
768ARMBaseInstrInfo::foldMemoryOperandImpl(MachineFunction &MF,
769 MachineInstr* MI,
770 const SmallVectorImpl<unsigned> &Ops,
771 MachineInstr* LoadMI) const {
Evan Cheng1f5c9882009-07-27 04:18:04 +0000772 // FIXME
David Goodwin334c2642009-07-08 16:09:28 +0000773 return 0;
774}
775
776bool
777ARMBaseInstrInfo::canFoldMemoryOperand(const MachineInstr *MI,
778 const SmallVectorImpl<unsigned> &Ops) const {
779 if (Ops.size() != 1) return false;
780
781 unsigned Opc = MI->getOpcode();
Evan Cheng5732ca02009-07-27 03:14:20 +0000782 if (Opc == ARM::MOVr || Opc == ARM::t2MOVr) {
David Goodwin334c2642009-07-08 16:09:28 +0000783 // If it is updating CPSR, then it cannot be folded.
Evan Cheng1f5c9882009-07-27 04:18:04 +0000784 return MI->getOperand(4).getReg() != ARM::CPSR ||MI->getOperand(4).isDead();
Evan Chengb74bb1a2009-07-24 00:53:56 +0000785 } else if (Opc == ARM::FCPYS || Opc == ARM::FCPYD) {
David Goodwin334c2642009-07-08 16:09:28 +0000786 return true;
Evan Chengb74bb1a2009-07-24 00:53:56 +0000787 } else if (Opc == ARM::VMOVD || Opc == ARM::VMOVQ) {
David Goodwin334c2642009-07-08 16:09:28 +0000788 return false; // FIXME
789 }
790
791 return false;
792}
Evan Cheng5ca53a72009-07-27 18:20:05 +0000793
Evan Cheng6495f632009-07-28 05:48:47 +0000794int llvm::getMatchingCondBranchOpcode(int Opc) {
Evan Cheng5ca53a72009-07-27 18:20:05 +0000795 if (Opc == ARM::B)
796 return ARM::Bcc;
797 else if (Opc == ARM::tB)
798 return ARM::tBcc;
799 else if (Opc == ARM::t2B)
800 return ARM::t2Bcc;
801
802 llvm_unreachable("Unknown unconditional branch opcode!");
803 return 0;
804}
805
Evan Cheng6495f632009-07-28 05:48:47 +0000806
807void llvm::emitARMRegPlusImmediate(MachineBasicBlock &MBB,
808 MachineBasicBlock::iterator &MBBI, DebugLoc dl,
809 unsigned DestReg, unsigned BaseReg, int NumBytes,
810 ARMCC::CondCodes Pred, unsigned PredReg,
811 const ARMBaseInstrInfo &TII) {
812 bool isSub = NumBytes < 0;
813 if (isSub) NumBytes = -NumBytes;
814
815 while (NumBytes) {
816 unsigned RotAmt = ARM_AM::getSOImmValRotate(NumBytes);
817 unsigned ThisVal = NumBytes & ARM_AM::rotr32(0xFF, RotAmt);
818 assert(ThisVal && "Didn't extract field correctly");
819
820 // We will handle these bits from offset, clear them.
821 NumBytes &= ~ThisVal;
822
823 assert(ARM_AM::getSOImmVal(ThisVal) != -1 && "Bit extraction didn't work?");
824
825 // Build the new ADD / SUB.
826 unsigned Opc = isSub ? ARM::SUBri : ARM::ADDri;
827 BuildMI(MBB, MBBI, dl, TII.get(Opc), DestReg)
828 .addReg(BaseReg, RegState::Kill).addImm(ThisVal)
829 .addImm((unsigned)Pred).addReg(PredReg).addReg(0);
830 BaseReg = DestReg;
831 }
832}
833
834int llvm::rewriteARMFrameIndex(MachineInstr &MI, unsigned FrameRegIdx,
835 unsigned FrameReg, int Offset,
836 const ARMBaseInstrInfo &TII) {
837 unsigned Opcode = MI.getOpcode();
838 const TargetInstrDesc &Desc = MI.getDesc();
839 unsigned AddrMode = (Desc.TSFlags & ARMII::AddrModeMask);
840 bool isSub = false;
841
842 // Memory operands in inline assembly always use AddrMode2.
843 if (Opcode == ARM::INLINEASM)
844 AddrMode = ARMII::AddrMode2;
845
846 if (Opcode == ARM::ADDri) {
847 Offset += MI.getOperand(FrameRegIdx+1).getImm();
848 if (Offset == 0) {
849 // Turn it into a move.
850 MI.setDesc(TII.get(ARM::MOVr));
851 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
852 MI.RemoveOperand(FrameRegIdx+1);
853 return 0;
854 } else if (Offset < 0) {
855 Offset = -Offset;
856 isSub = true;
857 MI.setDesc(TII.get(ARM::SUBri));
858 }
859
860 // Common case: small offset, fits into instruction.
861 if (ARM_AM::getSOImmVal(Offset) != -1) {
862 // Replace the FrameIndex with sp / fp
863 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
864 MI.getOperand(FrameRegIdx+1).ChangeToImmediate(Offset);
865 return 0;
866 }
867
868 // Otherwise, pull as much of the immedidate into this ADDri/SUBri
869 // as possible.
870 unsigned RotAmt = ARM_AM::getSOImmValRotate(Offset);
871 unsigned ThisImmVal = Offset & ARM_AM::rotr32(0xFF, RotAmt);
872
873 // We will handle these bits from offset, clear them.
874 Offset &= ~ThisImmVal;
875
876 // Get the properly encoded SOImmVal field.
877 assert(ARM_AM::getSOImmVal(ThisImmVal) != -1 &&
878 "Bit extraction didn't work?");
879 MI.getOperand(FrameRegIdx+1).ChangeToImmediate(ThisImmVal);
880 } else {
881 unsigned ImmIdx = 0;
882 int InstrOffs = 0;
883 unsigned NumBits = 0;
884 unsigned Scale = 1;
885 switch (AddrMode) {
886 case ARMII::AddrMode2: {
887 ImmIdx = FrameRegIdx+2;
888 InstrOffs = ARM_AM::getAM2Offset(MI.getOperand(ImmIdx).getImm());
889 if (ARM_AM::getAM2Op(MI.getOperand(ImmIdx).getImm()) == ARM_AM::sub)
890 InstrOffs *= -1;
891 NumBits = 12;
892 break;
893 }
894 case ARMII::AddrMode3: {
895 ImmIdx = FrameRegIdx+2;
896 InstrOffs = ARM_AM::getAM3Offset(MI.getOperand(ImmIdx).getImm());
897 if (ARM_AM::getAM3Op(MI.getOperand(ImmIdx).getImm()) == ARM_AM::sub)
898 InstrOffs *= -1;
899 NumBits = 8;
900 break;
901 }
902 case ARMII::AddrMode5: {
903 ImmIdx = FrameRegIdx+1;
904 InstrOffs = ARM_AM::getAM5Offset(MI.getOperand(ImmIdx).getImm());
905 if (ARM_AM::getAM5Op(MI.getOperand(ImmIdx).getImm()) == ARM_AM::sub)
906 InstrOffs *= -1;
907 NumBits = 8;
908 Scale = 4;
909 break;
910 }
911 default:
912 llvm_unreachable("Unsupported addressing mode!");
913 break;
914 }
915
916 Offset += InstrOffs * Scale;
917 assert((Offset & (Scale-1)) == 0 && "Can't encode this offset!");
918 if (Offset < 0) {
919 Offset = -Offset;
920 isSub = true;
921 }
922
923 // Attempt to fold address comp. if opcode has offset bits
924 if (NumBits > 0) {
925 // Common case: small offset, fits into instruction.
926 MachineOperand &ImmOp = MI.getOperand(ImmIdx);
927 int ImmedOffset = Offset / Scale;
928 unsigned Mask = (1 << NumBits) - 1;
929 if ((unsigned)Offset <= Mask * Scale) {
930 // Replace the FrameIndex with sp
931 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
932 if (isSub)
933 ImmedOffset |= 1 << NumBits;
934 ImmOp.ChangeToImmediate(ImmedOffset);
935 return 0;
936 }
937
938 // Otherwise, it didn't fit. Pull in what we can to simplify the immed.
939 ImmedOffset = ImmedOffset & Mask;
940 if (isSub)
941 ImmedOffset |= 1 << NumBits;
942 ImmOp.ChangeToImmediate(ImmedOffset);
943 Offset &= ~(Mask*Scale);
944 }
945 }
946
947 return (isSub) ? -Offset : Offset;
948}