blob: 8fee6fa9527a77ae8da9f3d47056859ef5248648 [file] [log] [blame]
Bob Wilson5bafff32009-06-22 23:27:02 +00001//===- ARMInstrNEON.td - NEON support for ARM -----------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM NEON instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// NEON-specific DAG Nodes.
16//===----------------------------------------------------------------------===//
17
18def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>;
19
20def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>;
21def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>;
22def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>;
23def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>;
24def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>;
25def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>;
26
27// Types for vector shift by immediates. The "SHX" version is for long and
28// narrow operations where the source and destination vectors have different
29// types. The "SHINS" version is for shift and insert operations.
30def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
31 SDTCisVT<2, i32>]>;
32def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
33 SDTCisVT<2, i32>]>;
34def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
35 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
36
37def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>;
38def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>;
39def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>;
40def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>;
41def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>;
42def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>;
43def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>;
44
45def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>;
46def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>;
47def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>;
48
49def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>;
50def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>;
51def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>;
52def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>;
53def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>;
54def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>;
55
56def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>;
57def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>;
58def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>;
59
60def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>;
61def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>;
62
63def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>,
64 SDTCisVT<2, i32>]>;
65def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>;
66def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>;
67
Bob Wilsonc1d287b2009-08-14 05:13:08 +000068def NEONvdup : SDNode<"ARMISD::VDUP", SDTypeProfile<1, 1, [SDTCisVec<0>]>>;
69
Bob Wilson0ce37102009-08-14 05:08:32 +000070// VDUPLANE can produce a quad-register result from a double-register source,
71// so the result is not constrained to match the source.
72def NEONvduplane : SDNode<"ARMISD::VDUPLANE",
73 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
74 SDTCisVT<2, i32>]>>;
Bob Wilson5bafff32009-06-22 23:27:02 +000075
Bob Wilsonde95c1b82009-08-19 17:03:43 +000076def SDTARMVEXT : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
77 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
78def NEONvext : SDNode<"ARMISD::VEXT", SDTARMVEXT>;
79
Bob Wilsond8e17572009-08-12 22:31:50 +000080def SDTARMVSHUF : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>;
81def NEONvrev64 : SDNode<"ARMISD::VREV64", SDTARMVSHUF>;
82def NEONvrev32 : SDNode<"ARMISD::VREV32", SDTARMVSHUF>;
83def NEONvrev16 : SDNode<"ARMISD::VREV16", SDTARMVSHUF>;
84
Anton Korobeynikov62e84f12009-08-21 12:40:50 +000085def SDTARMVSHUF2 : SDTypeProfile<2, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
Bob Wilson9abe19d2010-02-17 00:31:29 +000086 SDTCisSameAs<0, 2>,
87 SDTCisSameAs<0, 3>]>;
Anton Korobeynikov051cfd62009-08-21 12:41:42 +000088def NEONzip : SDNode<"ARMISD::VZIP", SDTARMVSHUF2>;
89def NEONuzp : SDNode<"ARMISD::VUZP", SDTARMVSHUF2>;
90def NEONtrn : SDNode<"ARMISD::VTRN", SDTARMVSHUF2>;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +000091
Bob Wilson9f6c4c12010-02-18 06:05:53 +000092def SDTARMFMAX : SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisSameAs<0, 1>,
93 SDTCisSameAs<0, 2>]>;
94def NEONfmax : SDNode<"ARMISD::FMAX", SDTARMFMAX>;
95def NEONfmin : SDNode<"ARMISD::FMIN", SDTARMFMAX>;
96
Bob Wilson5bafff32009-06-22 23:27:02 +000097//===----------------------------------------------------------------------===//
98// NEON operand definitions
99//===----------------------------------------------------------------------===//
100
Bob Wilson54c78ef2009-11-06 23:33:28 +0000101def h8imm : Operand<i8> {
102 let PrintMethod = "printHex8ImmOperand";
103}
104def h16imm : Operand<i16> {
105 let PrintMethod = "printHex16ImmOperand";
106}
107def h32imm : Operand<i32> {
108 let PrintMethod = "printHex32ImmOperand";
109}
110def h64imm : Operand<i64> {
111 let PrintMethod = "printHex64ImmOperand";
112}
113
Bob Wilson5bafff32009-06-22 23:27:02 +0000114//===----------------------------------------------------------------------===//
115// NEON load / store instructions
116//===----------------------------------------------------------------------===//
117
Bob Wilson5bafff32009-06-22 23:27:02 +0000118// Use vldmia to load a Q register as a D register pair.
Bob Wilson9abe19d2010-02-17 00:31:29 +0000119def VLDRQ : NI4<(outs QPR:$dst), (ins addrmode4:$addr), IIC_fpLoadm,
120 "vldmia", "$addr, ${dst:dregpair}",
121 [(set QPR:$dst, (v2f64 (load addrmode4:$addr)))]> {
Evan Chengdda0f4c2009-07-08 22:51:32 +0000122 let Inst{27-25} = 0b110;
123 let Inst{24} = 0; // P bit
124 let Inst{23} = 1; // U bit
125 let Inst{20} = 1;
Johnny Chenb731e872009-12-01 17:37:06 +0000126 let Inst{11-8} = 0b1011;
Evan Chengdda0f4c2009-07-08 22:51:32 +0000127}
Bob Wilson5bafff32009-06-22 23:27:02 +0000128
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000129// Use vstmia to store a Q register as a D register pair.
Bob Wilson9abe19d2010-02-17 00:31:29 +0000130def VSTRQ : NI4<(outs), (ins QPR:$src, addrmode4:$addr), IIC_fpStorem,
131 "vstmia", "$addr, ${src:dregpair}",
132 [(store (v2f64 QPR:$src), addrmode4:$addr)]> {
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000133 let Inst{27-25} = 0b110;
134 let Inst{24} = 0; // P bit
135 let Inst{23} = 1; // U bit
136 let Inst{20} = 0;
Johnny Chenb731e872009-12-01 17:37:06 +0000137 let Inst{11-8} = 0b1011;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000138}
139
Bob Wilson205a5ca2009-07-08 18:11:30 +0000140// VLD1 : Vector Load (multiple single elements)
Evan Chengf81bf152009-11-23 21:57:23 +0000141class VLD1D<bits<4> op7_4, string OpcodeStr, string Dt,
142 ValueType Ty, Intrinsic IntOp>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000143 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$dst), (ins addrmode6:$addr), IIC_VLD1,
Evan Chengf81bf152009-11-23 21:57:23 +0000144 OpcodeStr, Dt, "\\{$dst\\}, $addr", "",
Bob Wilsonb7d0c902009-07-29 16:39:22 +0000145 [(set DPR:$dst, (Ty (IntOp addrmode6:$addr)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +0000146class VLD1Q<bits<4> op7_4, string OpcodeStr, string Dt,
147 ValueType Ty, Intrinsic IntOp>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000148 : NLdSt<0,0b10,0b1010,op7_4, (outs QPR:$dst), (ins addrmode6:$addr), IIC_VLD1,
Evan Chengf81bf152009-11-23 21:57:23 +0000149 OpcodeStr, Dt, "${dst:dregpair}, $addr", "",
Bob Wilsonb7d0c902009-07-29 16:39:22 +0000150 [(set QPR:$dst, (Ty (IntOp addrmode6:$addr)))]>;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000151
Evan Chengf81bf152009-11-23 21:57:23 +0000152def VLD1d8 : VLD1D<0b0000, "vld1", "8", v8i8, int_arm_neon_vld1>;
153def VLD1d16 : VLD1D<0b0100, "vld1", "16", v4i16, int_arm_neon_vld1>;
154def VLD1d32 : VLD1D<0b1000, "vld1", "32", v2i32, int_arm_neon_vld1>;
155def VLD1df : VLD1D<0b1000, "vld1", "32", v2f32, int_arm_neon_vld1>;
156def VLD1d64 : VLD1D<0b1100, "vld1", "64", v1i64, int_arm_neon_vld1>;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000157
Evan Chengf81bf152009-11-23 21:57:23 +0000158def VLD1q8 : VLD1Q<0b0000, "vld1", "8", v16i8, int_arm_neon_vld1>;
159def VLD1q16 : VLD1Q<0b0100, "vld1", "16", v8i16, int_arm_neon_vld1>;
160def VLD1q32 : VLD1Q<0b1000, "vld1", "32", v4i32, int_arm_neon_vld1>;
161def VLD1qf : VLD1Q<0b1000, "vld1", "32", v4f32, int_arm_neon_vld1>;
162def VLD1q64 : VLD1Q<0b1100, "vld1", "64", v2i64, int_arm_neon_vld1>;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000163
Johnny Chend7283d92010-02-23 20:51:23 +0000164// These (dreg triple/quadruple) are for disassembly only.
165class VLD1D3<bits<4> op7_4, string OpcodeStr, string Dt>
166 : NLdSt<0, 0b10, 0b0110, op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3),
167 (ins addrmode6:$addr), IIC_VLD1, OpcodeStr, Dt,
168 "\\{$dst1, $dst2, $dst3\\}, $addr", "",
169 [/* For disassembly only; pattern left blank */]>;
170class VLD1D4<bits<4> op7_4, string OpcodeStr, string Dt>
171 : NLdSt<0,0b10,0b0010,op7_4,(outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
172 (ins addrmode6:$addr), IIC_VLD1, OpcodeStr, Dt,
173 "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr", "",
174 [/* For disassembly only; pattern left blank */]>;
175
176def VLD1d8T : VLD1D3<0b0000, "vld1", "8">;
177def VLD1d16T : VLD1D3<0b0100, "vld1", "16">;
178def VLD1d32T : VLD1D3<0b1000, "vld1", "32">;
179//def VLD1d64T : VLD1D3<0b1100, "vld1", "64">;
180
181def VLD1d8Q : VLD1D4<0b0000, "vld1", "8">;
182def VLD1d16Q : VLD1D4<0b0100, "vld1", "16">;
183def VLD1d32Q : VLD1D4<0b1000, "vld1", "32">;
184//def VLD1d64Q : VLD1D4<0b1100, "vld1", "64">;
185
186
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000187let mayLoad = 1, hasExtraDefRegAllocReq = 1 in {
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000188
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000189// VLD2 : Vector Load (multiple 2-element structures)
Evan Chengf81bf152009-11-23 21:57:23 +0000190class VLD2D<bits<4> op7_4, string OpcodeStr, string Dt>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000191 : NLdSt<0,0b10,0b1000,op7_4, (outs DPR:$dst1, DPR:$dst2),
192 (ins addrmode6:$addr), IIC_VLD2,
Bob Wilson9fedc332010-01-18 01:24:43 +0000193 OpcodeStr, Dt, "\\{$dst1, $dst2\\}, $addr", "", []>;
Evan Chengf81bf152009-11-23 21:57:23 +0000194class VLD2Q<bits<4> op7_4, string OpcodeStr, string Dt>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000195 : NLdSt<0,0b10,0b0011,op7_4,
196 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000197 (ins addrmode6:$addr), IIC_VLD2,
Bob Wilson9fedc332010-01-18 01:24:43 +0000198 OpcodeStr, Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr",
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000199 "", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000200
Evan Chengf81bf152009-11-23 21:57:23 +0000201def VLD2d8 : VLD2D<0b0000, "vld2", "8">;
202def VLD2d16 : VLD2D<0b0100, "vld2", "16">;
203def VLD2d32 : VLD2D<0b1000, "vld2", "32">;
Bob Wilsona4288082009-10-07 22:57:01 +0000204def VLD2d64 : NLdSt<0,0b10,0b1010,0b1100, (outs DPR:$dst1, DPR:$dst2),
205 (ins addrmode6:$addr), IIC_VLD1,
Bob Wilson9fedc332010-01-18 01:24:43 +0000206 "vld1", "64", "\\{$dst1, $dst2\\}, $addr", "", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000207
Evan Chengf81bf152009-11-23 21:57:23 +0000208def VLD2q8 : VLD2Q<0b0000, "vld2", "8">;
209def VLD2q16 : VLD2Q<0b0100, "vld2", "16">;
210def VLD2q32 : VLD2Q<0b1000, "vld2", "32">;
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000211
Johnny Chend7283d92010-02-23 20:51:23 +0000212// These (double-spaced dreg pair) are for disassembly only.
213class VLD2Ddbl<bits<4> op7_4, string OpcodeStr, string Dt>
214 : NLdSt<0,0b10,0b1001,op7_4, (outs DPR:$dst1, DPR:$dst2),
215 (ins addrmode6:$addr), IIC_VLD2,
216 OpcodeStr, Dt, "\\{$dst1, $dst2\\}, $addr", "", []>;
217
218def VLD2d8D : VLD2Ddbl<0b0000, "vld2", "8">;
219def VLD2d16D : VLD2Ddbl<0b0100, "vld2", "16">;
220def VLD2d32D : VLD2Ddbl<0b1000, "vld2", "32">;
221
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000222// VLD3 : Vector Load (multiple 3-element structures)
Evan Chengf81bf152009-11-23 21:57:23 +0000223class VLD3D<bits<4> op7_4, string OpcodeStr, string Dt>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000224 : NLdSt<0,0b10,0b0100,op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3),
225 (ins addrmode6:$addr), IIC_VLD3,
Bob Wilson9fedc332010-01-18 01:24:43 +0000226 OpcodeStr, Dt, "\\{$dst1, $dst2, $dst3\\}, $addr", "", []>;
Evan Chengf81bf152009-11-23 21:57:23 +0000227class VLD3WB<bits<4> op7_4, string OpcodeStr, string Dt>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000228 : NLdSt<0,0b10,0b0101,op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, GPR:$wb),
Bob Wilsonff8952e2009-10-07 17:24:55 +0000229 (ins addrmode6:$addr), IIC_VLD3,
Bob Wilson9fedc332010-01-18 01:24:43 +0000230 OpcodeStr, Dt, "\\{$dst1, $dst2, $dst3\\}, $addr",
Bob Wilsonff8952e2009-10-07 17:24:55 +0000231 "$addr.addr = $wb", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000232
Evan Chengf81bf152009-11-23 21:57:23 +0000233def VLD3d8 : VLD3D<0b0000, "vld3", "8">;
234def VLD3d16 : VLD3D<0b0100, "vld3", "16">;
235def VLD3d32 : VLD3D<0b1000, "vld3", "32">;
Bob Wilsonc67160c2009-10-07 23:39:57 +0000236def VLD3d64 : NLdSt<0,0b10,0b0110,0b1100,
237 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3),
238 (ins addrmode6:$addr), IIC_VLD1,
Bob Wilson9fedc332010-01-18 01:24:43 +0000239 "vld1", "64", "\\{$dst1, $dst2, $dst3\\}, $addr", "", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000240
Bob Wilsonff8952e2009-10-07 17:24:55 +0000241// vld3 to double-spaced even registers.
Evan Chengf81bf152009-11-23 21:57:23 +0000242def VLD3q8a : VLD3WB<0b0000, "vld3", "8">;
243def VLD3q16a : VLD3WB<0b0100, "vld3", "16">;
244def VLD3q32a : VLD3WB<0b1000, "vld3", "32">;
Bob Wilsonff8952e2009-10-07 17:24:55 +0000245
246// vld3 to double-spaced odd registers.
Evan Chengf81bf152009-11-23 21:57:23 +0000247def VLD3q8b : VLD3WB<0b0000, "vld3", "8">;
248def VLD3q16b : VLD3WB<0b0100, "vld3", "16">;
249def VLD3q32b : VLD3WB<0b1000, "vld3", "32">;
Bob Wilsonff8952e2009-10-07 17:24:55 +0000250
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000251// VLD4 : Vector Load (multiple 4-element structures)
Evan Chengf81bf152009-11-23 21:57:23 +0000252class VLD4D<bits<4> op7_4, string OpcodeStr, string Dt>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000253 : NLdSt<0,0b10,0b0000,op7_4,
254 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
David Goodwin127221f2009-09-23 21:38:08 +0000255 (ins addrmode6:$addr), IIC_VLD4,
Bob Wilson9fedc332010-01-18 01:24:43 +0000256 OpcodeStr, Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr",
Bob Wilson2a9df472009-08-25 17:46:06 +0000257 "", []>;
Evan Chengf81bf152009-11-23 21:57:23 +0000258class VLD4WB<bits<4> op7_4, string OpcodeStr, string Dt>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000259 : NLdSt<0,0b10,0b0001,op7_4,
260 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson7708c222009-10-07 18:09:32 +0000261 (ins addrmode6:$addr), IIC_VLD4,
Bob Wilson9fedc332010-01-18 01:24:43 +0000262 OpcodeStr, Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr",
Bob Wilson7708c222009-10-07 18:09:32 +0000263 "$addr.addr = $wb", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000264
Evan Chengf81bf152009-11-23 21:57:23 +0000265def VLD4d8 : VLD4D<0b0000, "vld4", "8">;
266def VLD4d16 : VLD4D<0b0100, "vld4", "16">;
267def VLD4d32 : VLD4D<0b1000, "vld4", "32">;
Bob Wilson0ea38bb2009-10-07 23:54:04 +0000268def VLD4d64 : NLdSt<0,0b10,0b0010,0b1100,
269 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
270 (ins addrmode6:$addr), IIC_VLD1,
Bob Wilson9fedc332010-01-18 01:24:43 +0000271 "vld1", "64", "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr",
272 "", []>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000273
Bob Wilson7708c222009-10-07 18:09:32 +0000274// vld4 to double-spaced even registers.
Evan Chengf81bf152009-11-23 21:57:23 +0000275def VLD4q8a : VLD4WB<0b0000, "vld4", "8">;
276def VLD4q16a : VLD4WB<0b0100, "vld4", "16">;
277def VLD4q32a : VLD4WB<0b1000, "vld4", "32">;
Bob Wilson7708c222009-10-07 18:09:32 +0000278
279// vld4 to double-spaced odd registers.
Evan Chengf81bf152009-11-23 21:57:23 +0000280def VLD4q8b : VLD4WB<0b0000, "vld4", "8">;
281def VLD4q16b : VLD4WB<0b0100, "vld4", "16">;
282def VLD4q32b : VLD4WB<0b1000, "vld4", "32">;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000283
284// VLD1LN : Vector Load (single element to one lane)
285// FIXME: Not yet implemented.
Bob Wilson7708c222009-10-07 18:09:32 +0000286
Bob Wilson243fcc52009-09-01 04:26:28 +0000287// VLD2LN : Vector Load (single 2-element structure to one lane)
Evan Chengf81bf152009-11-23 21:57:23 +0000288class VLD2LN<bits<4> op11_8, string OpcodeStr, string Dt>
Johnny Chen7ebd32a2009-11-23 18:16:16 +0000289 : NLdSt<1,0b10,op11_8,{?,?,?,?}, (outs DPR:$dst1, DPR:$dst2),
Evan Chengf81bf152009-11-23 21:57:23 +0000290 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, nohash_imm:$lane),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000291 IIC_VLD2, OpcodeStr, Dt, "\\{$dst1[$lane], $dst2[$lane]\\}, $addr",
Evan Chengf81bf152009-11-23 21:57:23 +0000292 "$src1 = $dst1, $src2 = $dst2", []>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000293
Johnny Chen5c376ff2009-11-19 19:20:17 +0000294// vld2 to single-spaced registers.
Evan Chengf81bf152009-11-23 21:57:23 +0000295def VLD2LNd8 : VLD2LN<0b0001, "vld2", "8">;
Bob Wilson9abe19d2010-02-17 00:31:29 +0000296def VLD2LNd16 : VLD2LN<0b0101, "vld2", "16"> { let Inst{5} = 0; }
297def VLD2LNd32 : VLD2LN<0b1001, "vld2", "32"> { let Inst{6} = 0; }
Bob Wilson30aea9d2009-10-08 18:56:10 +0000298
299// vld2 to double-spaced even registers.
Bob Wilson9abe19d2010-02-17 00:31:29 +0000300def VLD2LNq16a: VLD2LN<0b0101, "vld2", "16"> { let Inst{5} = 1; }
301def VLD2LNq32a: VLD2LN<0b1001, "vld2", "32"> { let Inst{6} = 1; }
Bob Wilson30aea9d2009-10-08 18:56:10 +0000302
303// vld2 to double-spaced odd registers.
Bob Wilson9abe19d2010-02-17 00:31:29 +0000304def VLD2LNq16b: VLD2LN<0b0101, "vld2", "16"> { let Inst{5} = 1; }
305def VLD2LNq32b: VLD2LN<0b1001, "vld2", "32"> { let Inst{6} = 1; }
Bob Wilson243fcc52009-09-01 04:26:28 +0000306
307// VLD3LN : Vector Load (single 3-element structure to one lane)
Evan Chengf81bf152009-11-23 21:57:23 +0000308class VLD3LN<bits<4> op11_8, string OpcodeStr, string Dt>
Johnny Chen7ebd32a2009-11-23 18:16:16 +0000309 : NLdSt<1,0b10,op11_8,{?,?,?,?}, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3),
Evan Chengf81bf152009-11-23 21:57:23 +0000310 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000311 nohash_imm:$lane), IIC_VLD3, OpcodeStr, Dt,
Bob Wilson9fedc332010-01-18 01:24:43 +0000312 "\\{$dst1[$lane], $dst2[$lane], $dst3[$lane]\\}, $addr",
Evan Chengf81bf152009-11-23 21:57:23 +0000313 "$src1 = $dst1, $src2 = $dst2, $src3 = $dst3", []>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000314
Johnny Chen5c376ff2009-11-19 19:20:17 +0000315// vld3 to single-spaced registers.
Bob Wilson9abe19d2010-02-17 00:31:29 +0000316def VLD3LNd8 : VLD3LN<0b0010, "vld3", "8"> { let Inst{4} = 0; }
317def VLD3LNd16 : VLD3LN<0b0110, "vld3", "16"> { let Inst{5-4} = 0b00; }
318def VLD3LNd32 : VLD3LN<0b1010, "vld3", "32"> { let Inst{6-4} = 0b000; }
Bob Wilson0bf7d992009-10-08 22:27:33 +0000319
320// vld3 to double-spaced even registers.
Bob Wilson9abe19d2010-02-17 00:31:29 +0000321def VLD3LNq16a: VLD3LN<0b0110, "vld3", "16"> { let Inst{5-4} = 0b10; }
322def VLD3LNq32a: VLD3LN<0b1010, "vld3", "32"> { let Inst{6-4} = 0b100; }
Bob Wilson0bf7d992009-10-08 22:27:33 +0000323
324// vld3 to double-spaced odd registers.
Bob Wilson9abe19d2010-02-17 00:31:29 +0000325def VLD3LNq16b: VLD3LN<0b0110, "vld3", "16"> { let Inst{5-4} = 0b10; }
326def VLD3LNq32b: VLD3LN<0b1010, "vld3", "32"> { let Inst{6-4} = 0b100; }
Bob Wilson243fcc52009-09-01 04:26:28 +0000327
328// VLD4LN : Vector Load (single 4-element structure to one lane)
Evan Chengf81bf152009-11-23 21:57:23 +0000329class VLD4LN<bits<4> op11_8, string OpcodeStr, string Dt>
Johnny Chen7ebd32a2009-11-23 18:16:16 +0000330 : NLdSt<1,0b10,op11_8,{?,?,?,?},
Evan Chengf81bf152009-11-23 21:57:23 +0000331 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
332 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000333 nohash_imm:$lane), IIC_VLD4, OpcodeStr, Dt,
Bob Wilson9fedc332010-01-18 01:24:43 +0000334 "\\{$dst1[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $addr",
Evan Chengf81bf152009-11-23 21:57:23 +0000335 "$src1 = $dst1, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4", []>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000336
Johnny Chen5c376ff2009-11-19 19:20:17 +0000337// vld4 to single-spaced registers.
Evan Chengf81bf152009-11-23 21:57:23 +0000338def VLD4LNd8 : VLD4LN<0b0011, "vld4", "8">;
Bob Wilson9abe19d2010-02-17 00:31:29 +0000339def VLD4LNd16 : VLD4LN<0b0111, "vld4", "16"> { let Inst{5} = 0; }
340def VLD4LNd32 : VLD4LN<0b1011, "vld4", "32"> { let Inst{6} = 0; }
Bob Wilson62e053e2009-10-08 22:53:57 +0000341
342// vld4 to double-spaced even registers.
Bob Wilson9abe19d2010-02-17 00:31:29 +0000343def VLD4LNq16a: VLD4LN<0b0111, "vld4", "16"> { let Inst{5} = 1; }
344def VLD4LNq32a: VLD4LN<0b1011, "vld4", "32"> { let Inst{6} = 1; }
Bob Wilson62e053e2009-10-08 22:53:57 +0000345
346// vld4 to double-spaced odd registers.
Bob Wilson9abe19d2010-02-17 00:31:29 +0000347def VLD4LNq16b: VLD4LN<0b0111, "vld4", "16"> { let Inst{5} = 1; }
348def VLD4LNq32b: VLD4LN<0b1011, "vld4", "32"> { let Inst{6} = 1; }
Bob Wilsonb07c1712009-10-07 21:53:04 +0000349
350// VLD1DUP : Vector Load (single element to all lanes)
351// VLD2DUP : Vector Load (single 2-element structure to all lanes)
352// VLD3DUP : Vector Load (single 3-element structure to all lanes)
353// VLD4DUP : Vector Load (single 4-element structure to all lanes)
354// FIXME: Not yet implemented.
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000355} // mayLoad = 1, hasExtraDefRegAllocReq = 1
Bob Wilsondbd3c0e2009-08-12 00:49:01 +0000356
Bob Wilsonb36ec862009-08-06 18:47:44 +0000357// VST1 : Vector Store (multiple single elements)
Evan Chengf81bf152009-11-23 21:57:23 +0000358class VST1D<bits<4> op7_4, string OpcodeStr, string Dt,
359 ValueType Ty, Intrinsic IntOp>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000360 : NLdSt<0,0b00,0b0111,op7_4, (outs), (ins addrmode6:$addr, DPR:$src), IIC_VST,
Evan Chengf81bf152009-11-23 21:57:23 +0000361 OpcodeStr, Dt, "\\{$src\\}, $addr", "",
Bob Wilsonb36ec862009-08-06 18:47:44 +0000362 [(IntOp addrmode6:$addr, (Ty DPR:$src))]>;
Evan Chengf81bf152009-11-23 21:57:23 +0000363class VST1Q<bits<4> op7_4, string OpcodeStr, string Dt,
364 ValueType Ty, Intrinsic IntOp>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000365 : NLdSt<0,0b00,0b1010,op7_4, (outs), (ins addrmode6:$addr, QPR:$src), IIC_VST,
Evan Chengf81bf152009-11-23 21:57:23 +0000366 OpcodeStr, Dt, "${src:dregpair}, $addr", "",
Bob Wilsonb36ec862009-08-06 18:47:44 +0000367 [(IntOp addrmode6:$addr, (Ty QPR:$src))]>;
368
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000369let hasExtraSrcRegAllocReq = 1 in {
Evan Chengf81bf152009-11-23 21:57:23 +0000370def VST1d8 : VST1D<0b0000, "vst1", "8", v8i8, int_arm_neon_vst1>;
371def VST1d16 : VST1D<0b0100, "vst1", "16", v4i16, int_arm_neon_vst1>;
372def VST1d32 : VST1D<0b1000, "vst1", "32", v2i32, int_arm_neon_vst1>;
373def VST1df : VST1D<0b1000, "vst1", "32", v2f32, int_arm_neon_vst1>;
374def VST1d64 : VST1D<0b1100, "vst1", "64", v1i64, int_arm_neon_vst1>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000375
Evan Chengf81bf152009-11-23 21:57:23 +0000376def VST1q8 : VST1Q<0b0000, "vst1", "8", v16i8, int_arm_neon_vst1>;
377def VST1q16 : VST1Q<0b0100, "vst1", "16", v8i16, int_arm_neon_vst1>;
378def VST1q32 : VST1Q<0b1000, "vst1", "32", v4i32, int_arm_neon_vst1>;
379def VST1qf : VST1Q<0b1000, "vst1", "32", v4f32, int_arm_neon_vst1>;
380def VST1q64 : VST1Q<0b1100, "vst1", "64", v2i64, int_arm_neon_vst1>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000381} // hasExtraSrcRegAllocReq
Bob Wilsonb36ec862009-08-06 18:47:44 +0000382
Johnny Chenf50e83f2010-02-24 02:57:20 +0000383// These (dreg triple/quadruple) are for disassembly only.
384class VST1D3<bits<4> op7_4, string OpcodeStr, string Dt>
385 : NLdSt<0, 0b00, 0b0110, op7_4, (outs),
386 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3), IIC_VST,
387 OpcodeStr, Dt,
388 "\\{$src1, $src2, $src3\\}, $addr", "",
389 [/* For disassembly only; pattern left blank */]>;
390class VST1D4<bits<4> op7_4, string OpcodeStr, string Dt>
391 : NLdSt<0, 0b00, 0b0010, op7_4, (outs),
392 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
393 IIC_VST, OpcodeStr, Dt,
394 "\\{$src1, $src2, $src3, $src4\\}, $addr", "",
395 [/* For disassembly only; pattern left blank */]>;
396
Johnny Chen39b03162010-02-24 18:00:40 +0000397def VST1d8T : VST1D3<0b0000, "vst1", "8">;
398def VST1d16T : VST1D3<0b0100, "vst1", "16">;
399def VST1d32T : VST1D3<0b1000, "vst1", "32">;
400//def VST1d64T : VST1D3<0b1100, "vst1", "64">;
Johnny Chenf50e83f2010-02-24 02:57:20 +0000401
Johnny Chen39b03162010-02-24 18:00:40 +0000402def VST1d8Q : VST1D4<0b0000, "vst1", "8">;
403def VST1d16Q : VST1D4<0b0100, "vst1", "16">;
404def VST1d32Q : VST1D4<0b1000, "vst1", "32">;
405//def VST1d64Q : VST1D4<0b1100, "vst1", "64">;
Johnny Chenf50e83f2010-02-24 02:57:20 +0000406
407
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000408let mayStore = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000409
Bob Wilsonb36ec862009-08-06 18:47:44 +0000410// VST2 : Vector Store (multiple 2-element structures)
Evan Chengf81bf152009-11-23 21:57:23 +0000411class VST2D<bits<4> op7_4, string OpcodeStr, string Dt>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000412 : NLdSt<0,0b00,0b1000,op7_4, (outs),
413 (ins addrmode6:$addr, DPR:$src1, DPR:$src2), IIC_VST,
Bob Wilson9fedc332010-01-18 01:24:43 +0000414 OpcodeStr, Dt, "\\{$src1, $src2\\}, $addr", "", []>;
Evan Chengf81bf152009-11-23 21:57:23 +0000415class VST2Q<bits<4> op7_4, string OpcodeStr, string Dt>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000416 : NLdSt<0,0b00,0b0011,op7_4, (outs),
417 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000418 IIC_VST, OpcodeStr, Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr",
Bob Wilsond2855752009-10-07 18:47:39 +0000419 "", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000420
Evan Chengf81bf152009-11-23 21:57:23 +0000421def VST2d8 : VST2D<0b0000, "vst2", "8">;
422def VST2d16 : VST2D<0b0100, "vst2", "16">;
423def VST2d32 : VST2D<0b1000, "vst2", "32">;
Bob Wilson24e04c52009-10-08 00:21:01 +0000424def VST2d64 : NLdSt<0,0b00,0b1010,0b1100, (outs),
425 (ins addrmode6:$addr, DPR:$src1, DPR:$src2), IIC_VST,
Bob Wilson9fedc332010-01-18 01:24:43 +0000426 "vst1", "64", "\\{$src1, $src2\\}, $addr", "", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000427
Evan Chengf81bf152009-11-23 21:57:23 +0000428def VST2q8 : VST2Q<0b0000, "vst2", "8">;
429def VST2q16 : VST2Q<0b0100, "vst2", "16">;
430def VST2q32 : VST2Q<0b1000, "vst2", "32">;
Bob Wilsond2855752009-10-07 18:47:39 +0000431
Johnny Chenf50e83f2010-02-24 02:57:20 +0000432// These (double-spaced dreg pair) are for disassembly only.
433class VST2Ddbl<bits<4> op7_4, string OpcodeStr, string Dt>
434 : NLdSt<0, 0b00, 0b1001, op7_4, (outs),
435 (ins addrmode6:$addr, DPR:$src1, DPR:$src2), IIC_VST,
436 OpcodeStr, Dt, "\\{$src1, $src2\\}, $addr", "", []>;
437
438def VST2d8D : VST2Ddbl<0b0000, "vst2", "8">;
439def VST2d16D : VST2Ddbl<0b0100, "vst2", "16">;
440def VST2d32D : VST2Ddbl<0b1000, "vst2", "32">;
441
Bob Wilsonb36ec862009-08-06 18:47:44 +0000442// VST3 : Vector Store (multiple 3-element structures)
Evan Chengf81bf152009-11-23 21:57:23 +0000443class VST3D<bits<4> op7_4, string OpcodeStr, string Dt>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000444 : NLdSt<0,0b00,0b0100,op7_4, (outs),
445 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3), IIC_VST,
Bob Wilson9fedc332010-01-18 01:24:43 +0000446 OpcodeStr, Dt, "\\{$src1, $src2, $src3\\}, $addr", "", []>;
Evan Chengf81bf152009-11-23 21:57:23 +0000447class VST3WB<bits<4> op7_4, string OpcodeStr, string Dt>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000448 : NLdSt<0,0b00,0b0101,op7_4, (outs GPR:$wb),
449 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3), IIC_VST,
Bob Wilson9fedc332010-01-18 01:24:43 +0000450 OpcodeStr, Dt, "\\{$src1, $src2, $src3\\}, $addr",
Bob Wilson66a70632009-10-07 20:30:08 +0000451 "$addr.addr = $wb", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000452
Evan Chengf81bf152009-11-23 21:57:23 +0000453def VST3d8 : VST3D<0b0000, "vst3", "8">;
454def VST3d16 : VST3D<0b0100, "vst3", "16">;
455def VST3d32 : VST3D<0b1000, "vst3", "32">;
Bob Wilson5adf60c2009-10-08 00:28:28 +0000456def VST3d64 : NLdSt<0,0b00,0b0110,0b1100, (outs),
457 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3),
458 IIC_VST,
Bob Wilson9fedc332010-01-18 01:24:43 +0000459 "vst1", "64", "\\{$src1, $src2, $src3\\}, $addr", "", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000460
Bob Wilson66a70632009-10-07 20:30:08 +0000461// vst3 to double-spaced even registers.
Evan Chengf81bf152009-11-23 21:57:23 +0000462def VST3q8a : VST3WB<0b0000, "vst3", "8">;
463def VST3q16a : VST3WB<0b0100, "vst3", "16">;
464def VST3q32a : VST3WB<0b1000, "vst3", "32">;
Bob Wilson66a70632009-10-07 20:30:08 +0000465
466// vst3 to double-spaced odd registers.
Evan Chengf81bf152009-11-23 21:57:23 +0000467def VST3q8b : VST3WB<0b0000, "vst3", "8">;
468def VST3q16b : VST3WB<0b0100, "vst3", "16">;
469def VST3q32b : VST3WB<0b1000, "vst3", "32">;
Bob Wilson66a70632009-10-07 20:30:08 +0000470
Bob Wilsonb36ec862009-08-06 18:47:44 +0000471// VST4 : Vector Store (multiple 4-element structures)
Evan Chengf81bf152009-11-23 21:57:23 +0000472class VST4D<bits<4> op7_4, string OpcodeStr, string Dt>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000473 : NLdSt<0,0b00,0b0000,op7_4, (outs),
474 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000475 IIC_VST, OpcodeStr, Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr",
Bob Wilson2a9df472009-08-25 17:46:06 +0000476 "", []>;
Evan Chengf81bf152009-11-23 21:57:23 +0000477class VST4WB<bits<4> op7_4, string OpcodeStr, string Dt>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000478 : NLdSt<0,0b00,0b0001,op7_4, (outs GPR:$wb),
479 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000480 IIC_VST, OpcodeStr, Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr",
Bob Wilson63c90632009-10-07 20:49:18 +0000481 "$addr.addr = $wb", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000482
Evan Chengf81bf152009-11-23 21:57:23 +0000483def VST4d8 : VST4D<0b0000, "vst4", "8">;
484def VST4d16 : VST4D<0b0100, "vst4", "16">;
485def VST4d32 : VST4D<0b1000, "vst4", "32">;
Bob Wilsondeb31412009-10-08 05:18:18 +0000486def VST4d64 : NLdSt<0,0b00,0b0010,0b1100, (outs),
487 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3,
488 DPR:$src4), IIC_VST,
Bob Wilson9fedc332010-01-18 01:24:43 +0000489 "vst1", "64", "\\{$src1, $src2, $src3, $src4\\}, $addr",
490 "", []>;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000491
Bob Wilson63c90632009-10-07 20:49:18 +0000492// vst4 to double-spaced even registers.
Evan Chengf81bf152009-11-23 21:57:23 +0000493def VST4q8a : VST4WB<0b0000, "vst4", "8">;
494def VST4q16a : VST4WB<0b0100, "vst4", "16">;
495def VST4q32a : VST4WB<0b1000, "vst4", "32">;
Bob Wilson63c90632009-10-07 20:49:18 +0000496
497// vst4 to double-spaced odd registers.
Evan Chengf81bf152009-11-23 21:57:23 +0000498def VST4q8b : VST4WB<0b0000, "vst4", "8">;
499def VST4q16b : VST4WB<0b0100, "vst4", "16">;
500def VST4q32b : VST4WB<0b1000, "vst4", "32">;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000501
502// VST1LN : Vector Store (single element from one lane)
503// FIXME: Not yet implemented.
Bob Wilson63c90632009-10-07 20:49:18 +0000504
Bob Wilson8a3198b2009-09-01 18:51:56 +0000505// VST2LN : Vector Store (single 2-element structure from one lane)
Evan Chengf81bf152009-11-23 21:57:23 +0000506class VST2LN<bits<4> op11_8, string OpcodeStr, string Dt>
Johnny Chen7ebd32a2009-11-23 18:16:16 +0000507 : NLdSt<1,0b00,op11_8,{?,?,?,?}, (outs),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000508 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, nohash_imm:$lane),
509 IIC_VST, OpcodeStr, Dt, "\\{$src1[$lane], $src2[$lane]\\}, $addr",
510 "", []>;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000511
Johnny Chen5c376ff2009-11-19 19:20:17 +0000512// vst2 to single-spaced registers.
Evan Chengf81bf152009-11-23 21:57:23 +0000513def VST2LNd8 : VST2LN<0b0001, "vst2", "8">;
Bob Wilson9abe19d2010-02-17 00:31:29 +0000514def VST2LNd16 : VST2LN<0b0101, "vst2", "16"> { let Inst{5} = 0; }
515def VST2LNd32 : VST2LN<0b1001, "vst2", "32"> { let Inst{6} = 0; }
Bob Wilsonc5c6edb2009-10-08 23:38:24 +0000516
517// vst2 to double-spaced even registers.
Bob Wilson9abe19d2010-02-17 00:31:29 +0000518def VST2LNq16a: VST2LN<0b0101, "vst2", "16"> { let Inst{5} = 1; }
519def VST2LNq32a: VST2LN<0b1001, "vst2", "32"> { let Inst{6} = 1; }
Bob Wilsonc5c6edb2009-10-08 23:38:24 +0000520
521// vst2 to double-spaced odd registers.
Bob Wilson9abe19d2010-02-17 00:31:29 +0000522def VST2LNq16b: VST2LN<0b0101, "vst2", "16"> { let Inst{5} = 1; }
523def VST2LNq32b: VST2LN<0b1001, "vst2", "32"> { let Inst{6} = 1; }
Bob Wilson8a3198b2009-09-01 18:51:56 +0000524
525// VST3LN : Vector Store (single 3-element structure from one lane)
Evan Chengf81bf152009-11-23 21:57:23 +0000526class VST3LN<bits<4> op11_8, string OpcodeStr, string Dt>
Johnny Chen7ebd32a2009-11-23 18:16:16 +0000527 : NLdSt<1,0b00,op11_8,{?,?,?,?}, (outs),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000528 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3,
529 nohash_imm:$lane), IIC_VST, OpcodeStr, Dt,
530 "\\{$src1[$lane], $src2[$lane], $src3[$lane]\\}, $addr", "", []>;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000531
Johnny Chen5c376ff2009-11-19 19:20:17 +0000532// vst3 to single-spaced registers.
Bob Wilson9abe19d2010-02-17 00:31:29 +0000533def VST3LNd8 : VST3LN<0b0010, "vst3", "8"> { let Inst{4} = 0; }
534def VST3LNd16 : VST3LN<0b0110, "vst3", "16"> { let Inst{5-4} = 0b00; }
535def VST3LNd32 : VST3LN<0b1010, "vst3", "32"> { let Inst{6-4} = 0b000; }
Bob Wilson8cdb2692009-10-08 23:51:31 +0000536
537// vst3 to double-spaced even registers.
Bob Wilson9abe19d2010-02-17 00:31:29 +0000538def VST3LNq16a: VST3LN<0b0110, "vst3", "16"> { let Inst{5-4} = 0b10; }
539def VST3LNq32a: VST3LN<0b1010, "vst3", "32"> { let Inst{6-4} = 0b100; }
Bob Wilson8cdb2692009-10-08 23:51:31 +0000540
541// vst3 to double-spaced odd registers.
Bob Wilson9abe19d2010-02-17 00:31:29 +0000542def VST3LNq16b: VST3LN<0b0110, "vst3", "16"> { let Inst{5-4} = 0b10; }
543def VST3LNq32b: VST3LN<0b1010, "vst3", "32"> { let Inst{6-4} = 0b100; }
Bob Wilson8a3198b2009-09-01 18:51:56 +0000544
545// VST4LN : Vector Store (single 4-element structure from one lane)
Evan Chengf81bf152009-11-23 21:57:23 +0000546class VST4LN<bits<4> op11_8, string OpcodeStr, string Dt>
Johnny Chen7ebd32a2009-11-23 18:16:16 +0000547 : NLdSt<1,0b00,op11_8,{?,?,?,?}, (outs),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000548 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
549 nohash_imm:$lane), IIC_VST, OpcodeStr, Dt,
Bob Wilson9fedc332010-01-18 01:24:43 +0000550 "\\{$src1[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $addr",
Bob Wilson9abe19d2010-02-17 00:31:29 +0000551 "", []>;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000552
Johnny Chen5c376ff2009-11-19 19:20:17 +0000553// vst4 to single-spaced registers.
Evan Chengf81bf152009-11-23 21:57:23 +0000554def VST4LNd8 : VST4LN<0b0011, "vst4", "8">;
Bob Wilson9abe19d2010-02-17 00:31:29 +0000555def VST4LNd16 : VST4LN<0b0111, "vst4", "16"> { let Inst{5} = 0; }
556def VST4LNd32 : VST4LN<0b1011, "vst4", "32"> { let Inst{6} = 0; }
Bob Wilson56311392009-10-09 00:01:36 +0000557
558// vst4 to double-spaced even registers.
Bob Wilson9abe19d2010-02-17 00:31:29 +0000559def VST4LNq16a: VST4LN<0b0111, "vst4", "16"> { let Inst{5} = 1; }
560def VST4LNq32a: VST4LN<0b1011, "vst4", "32"> { let Inst{6} = 1; }
Bob Wilson56311392009-10-09 00:01:36 +0000561
562// vst4 to double-spaced odd registers.
Bob Wilson9abe19d2010-02-17 00:31:29 +0000563def VST4LNq16b: VST4LN<0b0111, "vst4", "16"> { let Inst{5} = 1; }
564def VST4LNq32b: VST4LN<0b1011, "vst4", "32"> { let Inst{6} = 1; }
Bob Wilson56311392009-10-09 00:01:36 +0000565
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000566} // mayStore = 1, hasExtraSrcRegAllocReq = 1
Bob Wilsonb36ec862009-08-06 18:47:44 +0000567
Bob Wilson205a5ca2009-07-08 18:11:30 +0000568
Bob Wilson5bafff32009-06-22 23:27:02 +0000569//===----------------------------------------------------------------------===//
570// NEON pattern fragments
571//===----------------------------------------------------------------------===//
572
573// Extract D sub-registers of Q registers.
574// (arm_dsubreg_0 is 5; arm_dsubreg_1 is 6)
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000575def DSubReg_i8_reg : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000576 return CurDAG->getTargetConstant(5 + N->getZExtValue() / 8, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000577}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000578def DSubReg_i16_reg : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000579 return CurDAG->getTargetConstant(5 + N->getZExtValue() / 4, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000580}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000581def DSubReg_i32_reg : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000582 return CurDAG->getTargetConstant(5 + N->getZExtValue() / 2, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000583}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000584def DSubReg_f64_reg : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000585 return CurDAG->getTargetConstant(5 + N->getZExtValue(), MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000586}]>;
Anton Korobeynikov69d1c1a2009-09-02 21:21:28 +0000587def DSubReg_f64_other_reg : SDNodeXForm<imm, [{
588 return CurDAG->getTargetConstant(5 + (1 - N->getZExtValue()), MVT::i32);
589}]>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000590
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +0000591// Extract S sub-registers of Q/D registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000592// (arm_ssubreg_0 is 1; arm_ssubreg_1 is 2; etc.)
593def SSubReg_f32_reg : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000594 return CurDAG->getTargetConstant(1 + N->getZExtValue(), MVT::i32);
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000595}]>;
596
Bob Wilson5bafff32009-06-22 23:27:02 +0000597// Translate lane numbers from Q registers to D subregs.
598def SubReg_i8_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000599 return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000600}]>;
601def SubReg_i16_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000602 return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000603}]>;
604def SubReg_i32_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000605 return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000606}]>;
607
608//===----------------------------------------------------------------------===//
609// Instruction Classes
610//===----------------------------------------------------------------------===//
611
Bob Wilson3c0f96e2010-02-17 22:23:11 +0000612// Basic 2-register operations: single-, double- and quad-register.
613class N2VS<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
614 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
615 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
616 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
617 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src),
618 IIC_VUNAD, OpcodeStr, Dt, "$dst, $src", "", []>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000619class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +0000620 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
621 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +0000622 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +0000623 (ins DPR:$src), IIC_VUNAD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000624 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src))))]>;
625class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +0000626 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
627 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +0000628 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +0000629 (ins QPR:$src), IIC_VUNAQ, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000630 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src))))]>;
631
Bob Wilson69bfbd62010-02-17 22:42:54 +0000632// Basic 2-register intrinsics, both double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +0000633class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin127221f2009-09-23 21:38:08 +0000634 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000635 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +0000636 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
637 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +0000638 (ins DPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000639 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
640class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin127221f2009-09-23 21:38:08 +0000641 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000642 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +0000643 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
644 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +0000645 (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000646 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
647
648// Narrow 2-register intrinsics.
649class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
650 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000651 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin127221f2009-09-23 21:38:08 +0000652 ValueType TyD, ValueType TyQ, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +0000653 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +0000654 (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000655 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src))))]>;
656
Bob Wilson507df402009-10-21 02:15:46 +0000657// Long 2-register intrinsics (currently only used for VMOVL).
658class N2VLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
659 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000660 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin127221f2009-09-23 21:38:08 +0000661 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +0000662 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +0000663 (ins DPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000664 [(set QPR:$dst, (TyQ (IntOp (TyD DPR:$src))))]>;
665
Bob Wilsonb6ab51e2009-08-08 06:13:25 +0000666// 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register.
Evan Chengf81bf152009-11-23 21:57:23 +0000667class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr, string Dt>
Bob Wilsonb6ab51e2009-08-08 06:13:25 +0000668 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$dst1, DPR:$dst2),
David Goodwin127221f2009-09-23 21:38:08 +0000669 (ins DPR:$src1, DPR:$src2), IIC_VPERMD,
Evan Chengf81bf152009-11-23 21:57:23 +0000670 OpcodeStr, Dt, "$dst1, $dst2",
Bob Wilsonb6ab51e2009-08-08 06:13:25 +0000671 "$src1 = $dst1, $src2 = $dst2", []>;
David Goodwin127221f2009-09-23 21:38:08 +0000672class N2VQShuffle<bits<2> op19_18, bits<5> op11_7,
Evan Chengf81bf152009-11-23 21:57:23 +0000673 InstrItinClass itin, string OpcodeStr, string Dt>
Bob Wilsonb6ab51e2009-08-08 06:13:25 +0000674 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$dst1, QPR:$dst2),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000675 (ins QPR:$src1, QPR:$src2), itin, OpcodeStr, Dt, "$dst1, $dst2",
Bob Wilsonb6ab51e2009-08-08 06:13:25 +0000676 "$src1 = $dst1, $src2 = $dst2", []>;
677
Bob Wilson3c0f96e2010-02-17 22:23:11 +0000678// Basic 3-register operations: single-, double- and quad-register.
679class N3VS<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
680 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
681 SDNode OpNode, bit Commutable>
682 : N3V<op24, op23, op21_20, op11_8, 0, op4,
683 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src1, DPR_VFP2:$src2), IIC_VBIND,
684 OpcodeStr, Dt, "$dst, $src1, $src2", "", []> {
685 let isCommutable = Commutable;
686}
687
Bob Wilson5bafff32009-06-22 23:27:02 +0000688class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000689 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000690 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +0000691 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin127221f2009-09-23 21:38:08 +0000692 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000693 OpcodeStr, Dt, "$dst, $src1, $src2", "",
694 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src1), (OpTy DPR:$src2))))]> {
695 let isCommutable = Commutable;
696}
697// Same as N3VD but no data type.
698class N3VDX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
699 InstrItinClass itin, string OpcodeStr,
700 ValueType ResTy, ValueType OpTy,
701 SDNode OpNode, bit Commutable>
702 : N3VX<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000703 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), itin,
704 OpcodeStr, "$dst, $src1, $src2", "",
705 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src1), (OpTy DPR:$src2))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +0000706 let isCommutable = Commutable;
707}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000708class N3VDSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +0000709 InstrItinClass itin, string OpcodeStr, string Dt,
710 ValueType Ty, SDNode ShOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000711 : N3V<0, 1, op21_20, op11_8, 1, 0,
712 (outs DPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +0000713 itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000714 [(set (Ty DPR:$dst),
715 (Ty (ShOp (Ty DPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000716 (Ty (NEONvduplane (Ty DPR_VFP2:$src2), imm:$lane)))))]>{
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000717 let isCommutable = 0;
718}
719class N3VDSL16<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +0000720 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000721 : N3V<0, 1, op21_20, op11_8, 1, 0,
722 (outs DPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000723 IIC_VMULi16D, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000724 [(set (Ty DPR:$dst),
725 (Ty (ShOp (Ty DPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000726 (Ty (NEONvduplane (Ty DPR_8:$src2), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000727 let isCommutable = 0;
728}
729
Bob Wilson5bafff32009-06-22 23:27:02 +0000730class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000731 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000732 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +0000733 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwin127221f2009-09-23 21:38:08 +0000734 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000735 OpcodeStr, Dt, "$dst, $src1, $src2", "",
736 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src1), (OpTy QPR:$src2))))]> {
737 let isCommutable = Commutable;
738}
739class N3VQX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
740 InstrItinClass itin, string OpcodeStr,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000741 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Evan Chengf81bf152009-11-23 21:57:23 +0000742 : N3VX<op24, op23, op21_20, op11_8, 1, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000743 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), itin,
744 OpcodeStr, "$dst, $src1, $src2", "",
745 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src1), (OpTy QPR:$src2))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +0000746 let isCommutable = Commutable;
747}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000748class N3VQSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +0000749 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +0000750 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000751 : N3V<1, 1, op21_20, op11_8, 1, 0,
752 (outs QPR:$dst), (ins QPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +0000753 itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000754 [(set (ResTy QPR:$dst),
755 (ResTy (ShOp (ResTy QPR:$src1),
756 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src2),
757 imm:$lane)))))]> {
758 let isCommutable = 0;
759}
Bob Wilson9abe19d2010-02-17 00:31:29 +0000760class N3VQSL16<bits<2> op21_20, bits<4> op11_8, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +0000761 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000762 : N3V<1, 1, op21_20, op11_8, 1, 0,
763 (outs QPR:$dst), (ins QPR:$src1, DPR_8:$src2, nohash_imm:$lane),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000764 IIC_VMULi16Q, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000765 [(set (ResTy QPR:$dst),
766 (ResTy (ShOp (ResTy QPR:$src1),
767 (ResTy (NEONvduplane (OpTy DPR_8:$src2),
768 imm:$lane)))))]> {
769 let isCommutable = 0;
770}
Bob Wilson5bafff32009-06-22 23:27:02 +0000771
772// Basic 3-register intrinsics, both double- and quad-register.
773class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000774 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000775 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +0000776 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +0000777 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000778 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000779 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1), (OpTy DPR:$src2))))]> {
780 let isCommutable = Commutable;
781}
David Goodwin658ea602009-09-25 18:38:29 +0000782class N3VDIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000783 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000784 : N3V<0, 1, op21_20, op11_8, 1, 0,
785 (outs DPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +0000786 itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000787 [(set (Ty DPR:$dst),
788 (Ty (IntOp (Ty DPR:$src1),
789 (Ty (NEONvduplane (Ty DPR_VFP2:$src2),
790 imm:$lane)))))]> {
791 let isCommutable = 0;
792}
David Goodwin658ea602009-09-25 18:38:29 +0000793class N3VDIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000794 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000795 : N3V<0, 1, op21_20, op11_8, 1, 0,
796 (outs DPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +0000797 itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000798 [(set (Ty DPR:$dst),
799 (Ty (IntOp (Ty DPR:$src1),
800 (Ty (NEONvduplane (Ty DPR_8:$src2),
801 imm:$lane)))))]> {
802 let isCommutable = 0;
803}
804
Bob Wilson5bafff32009-06-22 23:27:02 +0000805class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000806 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000807 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +0000808 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwin658ea602009-09-25 18:38:29 +0000809 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000810 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000811 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1), (OpTy QPR:$src2))))]> {
812 let isCommutable = Commutable;
813}
David Goodwin658ea602009-09-25 18:38:29 +0000814class N3VQIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000815 string OpcodeStr, string Dt,
816 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000817 : N3V<1, 1, op21_20, op11_8, 1, 0,
818 (outs QPR:$dst), (ins QPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +0000819 itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000820 [(set (ResTy QPR:$dst),
821 (ResTy (IntOp (ResTy QPR:$src1),
822 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src2),
823 imm:$lane)))))]> {
824 let isCommutable = 0;
825}
David Goodwin658ea602009-09-25 18:38:29 +0000826class N3VQIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000827 string OpcodeStr, string Dt,
828 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000829 : N3V<1, 1, op21_20, op11_8, 1, 0,
830 (outs QPR:$dst), (ins QPR:$src1, DPR_8:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +0000831 itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000832 [(set (ResTy QPR:$dst),
833 (ResTy (IntOp (ResTy QPR:$src1),
834 (ResTy (NEONvduplane (OpTy DPR_8:$src2),
835 imm:$lane)))))]> {
836 let isCommutable = 0;
837}
Bob Wilson5bafff32009-06-22 23:27:02 +0000838
Bob Wilson3c0f96e2010-02-17 22:23:11 +0000839// Multiply-Add/Sub operations: single-, double- and quad-register.
840class N3VSMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
841 InstrItinClass itin, string OpcodeStr, string Dt,
842 ValueType Ty, SDNode MulOp, SDNode OpNode>
843 : N3V<op24, op23, op21_20, op11_8, 0, op4,
844 (outs DPR_VFP2:$dst),
845 (ins DPR_VFP2:$src1, DPR_VFP2:$src2, DPR_VFP2:$src3), itin,
846 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst", []>;
847
Bob Wilson5bafff32009-06-22 23:27:02 +0000848class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000849 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +0000850 ValueType Ty, SDNode MulOp, SDNode OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +0000851 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +0000852 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000853 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +0000854 [(set DPR:$dst, (Ty (OpNode DPR:$src1,
855 (Ty (MulOp DPR:$src2, DPR:$src3)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +0000856class N3VDMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000857 string OpcodeStr, string Dt,
858 ValueType Ty, SDNode MulOp, SDNode ShOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000859 : N3V<0, 1, op21_20, op11_8, 1, 0,
860 (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +0000861 (ins DPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane), itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000862 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000863 [(set (Ty DPR:$dst),
864 (Ty (ShOp (Ty DPR:$src1),
865 (Ty (MulOp DPR:$src2,
866 (Ty (NEONvduplane (Ty DPR_VFP2:$src3),
867 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +0000868class N3VDMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000869 string OpcodeStr, string Dt,
870 ValueType Ty, SDNode MulOp, SDNode ShOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000871 : N3V<0, 1, op21_20, op11_8, 1, 0,
872 (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +0000873 (ins DPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane), itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000874 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000875 [(set (Ty DPR:$dst),
876 (Ty (ShOp (Ty DPR:$src1),
877 (Ty (MulOp DPR:$src2,
878 (Ty (NEONvduplane (Ty DPR_8:$src3),
879 imm:$lane)))))))]>;
880
Bob Wilson5bafff32009-06-22 23:27:02 +0000881class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000882 InstrItinClass itin, string OpcodeStr, string Dt, ValueType Ty,
David Goodwin658ea602009-09-25 18:38:29 +0000883 SDNode MulOp, SDNode OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +0000884 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwin658ea602009-09-25 18:38:29 +0000885 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000886 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +0000887 [(set QPR:$dst, (Ty (OpNode QPR:$src1,
888 (Ty (MulOp QPR:$src2, QPR:$src3)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +0000889class N3VQMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000890 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000891 SDNode MulOp, SDNode ShOp>
892 : N3V<1, 1, op21_20, op11_8, 1, 0,
893 (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +0000894 (ins QPR:$src1, QPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane), itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000895 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000896 [(set (ResTy QPR:$dst),
897 (ResTy (ShOp (ResTy QPR:$src1),
898 (ResTy (MulOp QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000899 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src3),
900 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +0000901class N3VQMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000902 string OpcodeStr, string Dt,
903 ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000904 SDNode MulOp, SDNode ShOp>
905 : N3V<1, 1, op21_20, op11_8, 1, 0,
906 (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +0000907 (ins QPR:$src1, QPR:$src2, DPR_8:$src3, nohash_imm:$lane), itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000908 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000909 [(set (ResTy QPR:$dst),
910 (ResTy (ShOp (ResTy QPR:$src1),
911 (ResTy (MulOp QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000912 (ResTy (NEONvduplane (OpTy DPR_8:$src3),
913 imm:$lane)))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000914
915// Neon 3-argument intrinsics, both double- and quad-register.
916// The destination register is also used as the first source operand register.
917class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000918 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +0000919 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +0000920 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +0000921 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000922 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +0000923 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1),
924 (OpTy DPR:$src2), (OpTy DPR:$src3))))]>;
925class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000926 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +0000927 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +0000928 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwin658ea602009-09-25 18:38:29 +0000929 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000930 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +0000931 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1),
932 (OpTy QPR:$src2), (OpTy QPR:$src3))))]>;
933
934// Neon Long 3-argument intrinsic. The destination register is
935// a quad-register and is also used as the first source operand register.
936class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000937 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +0000938 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +0000939 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +0000940 (outs QPR:$dst), (ins QPR:$src1, DPR:$src2, DPR:$src3), itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000941 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +0000942 [(set QPR:$dst,
943 (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$src2), (TyD DPR:$src3))))]>;
David Goodwin658ea602009-09-25 18:38:29 +0000944class N3VLInt3SL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000945 string OpcodeStr, string Dt,
946 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000947 : N3V<op24, 1, op21_20, op11_8, 1, 0,
948 (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +0000949 (ins QPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane), itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000950 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000951 [(set (ResTy QPR:$dst),
952 (ResTy (IntOp (ResTy QPR:$src1),
953 (OpTy DPR:$src2),
954 (OpTy (NEONvduplane (OpTy DPR_VFP2:$src3),
955 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +0000956class N3VLInt3SL16<bit op24, bits<2> op21_20, bits<4> op11_8,
957 InstrItinClass itin, string OpcodeStr, string Dt,
958 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000959 : N3V<op24, 1, op21_20, op11_8, 1, 0,
960 (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +0000961 (ins QPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane), itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000962 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000963 [(set (ResTy QPR:$dst),
964 (ResTy (IntOp (ResTy QPR:$src1),
965 (OpTy DPR:$src2),
966 (OpTy (NEONvduplane (OpTy DPR_8:$src3),
967 imm:$lane)))))]>;
968
Bob Wilson5bafff32009-06-22 23:27:02 +0000969// Narrowing 3-register intrinsics.
970class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000971 string OpcodeStr, string Dt, ValueType TyD, ValueType TyQ,
Bob Wilson5bafff32009-06-22 23:27:02 +0000972 Intrinsic IntOp, bit Commutable>
973 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +0000974 (outs DPR:$dst), (ins QPR:$src1, QPR:$src2), IIC_VBINi4D,
Evan Chengf81bf152009-11-23 21:57:23 +0000975 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000976 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src1), (TyQ QPR:$src2))))]> {
977 let isCommutable = Commutable;
978}
979
980// Long 3-register intrinsics.
981class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000982 InstrItinClass itin, string OpcodeStr, string Dt,
983 ValueType TyQ, ValueType TyD, Intrinsic IntOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +0000984 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +0000985 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000986 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000987 [(set QPR:$dst, (TyQ (IntOp (TyD DPR:$src1), (TyD DPR:$src2))))]> {
988 let isCommutable = Commutable;
989}
David Goodwin658ea602009-09-25 18:38:29 +0000990class N3VLIntSL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000991 string OpcodeStr, string Dt,
992 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000993 : N3V<op24, 1, op21_20, op11_8, 1, 0,
994 (outs QPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +0000995 itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000996 [(set (ResTy QPR:$dst),
997 (ResTy (IntOp (OpTy DPR:$src1),
998 (OpTy (NEONvduplane (OpTy DPR_VFP2:$src2),
999 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00001000class N3VLIntSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
1001 InstrItinClass itin, string OpcodeStr, string Dt,
1002 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001003 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1004 (outs QPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00001005 itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001006 [(set (ResTy QPR:$dst),
1007 (ResTy (IntOp (OpTy DPR:$src1),
1008 (OpTy (NEONvduplane (OpTy DPR_8:$src2),
1009 imm:$lane)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001010
1011// Wide 3-register intrinsics.
1012class N3VWInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001013 string OpcodeStr, string Dt, ValueType TyQ, ValueType TyD,
Bob Wilson5bafff32009-06-22 23:27:02 +00001014 Intrinsic IntOp, bit Commutable>
1015 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001016 (outs QPR:$dst), (ins QPR:$src1, DPR:$src2), IIC_VSUBiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001017 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001018 [(set QPR:$dst, (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$src2))))]> {
1019 let isCommutable = Commutable;
1020}
1021
1022// Pairwise long 2-register intrinsics, both double- and quad-register.
1023class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001024 bits<2> op17_16, bits<5> op11_7, bit op4,
1025 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001026 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1027 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001028 (ins DPR:$src), IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001029 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
1030class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001031 bits<2> op17_16, bits<5> op11_7, bit op4,
1032 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001033 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1034 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001035 (ins QPR:$src), IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001036 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
1037
1038// Pairwise long 2-register accumulate intrinsics,
1039// both double- and quad-register.
1040// The destination register is also used as the first source operand register.
1041class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001042 bits<2> op17_16, bits<5> op11_7, bit op4,
1043 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001044 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1045 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001046 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), IIC_VPALiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001047 OpcodeStr, Dt, "$dst, $src2", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001048 [(set DPR:$dst, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$src2))))]>;
1049class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001050 bits<2> op17_16, bits<5> op11_7, bit op4,
1051 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001052 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1053 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001054 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), IIC_VPALiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001055 OpcodeStr, Dt, "$dst, $src2", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001056 [(set QPR:$dst, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$src2))))]>;
1057
1058// Shift by immediate,
1059// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001060class N2VDSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001061 InstrItinClass itin, string OpcodeStr, string Dt,
1062 ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001063 : N2VImm<op24, op23, op11_8, op7, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001064 (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001065 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001066 [(set DPR:$dst, (Ty (OpNode (Ty DPR:$src), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001067class N2VQSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001068 InstrItinClass itin, string OpcodeStr, string Dt,
1069 ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001070 : N2VImm<op24, op23, op11_8, op7, 1, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001071 (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001072 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001073 [(set QPR:$dst, (Ty (OpNode (Ty QPR:$src), (i32 imm:$SIMM))))]>;
1074
1075// Long shift by immediate.
Bob Wilson507df402009-10-21 02:15:46 +00001076class N2VLSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001077 string OpcodeStr, string Dt,
1078 ValueType ResTy, ValueType OpTy, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001079 : N2VImm<op24, op23, op11_8, op7, op6, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001080 (outs QPR:$dst), (ins DPR:$src, i32imm:$SIMM), IIC_VSHLiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001081 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001082 [(set QPR:$dst, (ResTy (OpNode (OpTy DPR:$src),
1083 (i32 imm:$SIMM))))]>;
1084
1085// Narrow shift by immediate.
Bob Wilson507df402009-10-21 02:15:46 +00001086class N2VNSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001087 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001088 ValueType ResTy, ValueType OpTy, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001089 : N2VImm<op24, op23, op11_8, op7, op6, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001090 (outs DPR:$dst), (ins QPR:$src, i32imm:$SIMM), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001091 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001092 [(set DPR:$dst, (ResTy (OpNode (OpTy QPR:$src),
1093 (i32 imm:$SIMM))))]>;
1094
1095// Shift right by immediate and accumulate,
1096// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001097class N2VDShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001098 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Bob Wilson507df402009-10-21 02:15:46 +00001099 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$dst),
1100 (ins DPR:$src1, DPR:$src2, i32imm:$SIMM), IIC_VPALiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001101 OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001102 [(set DPR:$dst, (Ty (add DPR:$src1,
1103 (Ty (ShOp DPR:$src2, (i32 imm:$SIMM))))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001104class N2VQShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001105 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Bob Wilson507df402009-10-21 02:15:46 +00001106 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$dst),
1107 (ins QPR:$src1, QPR:$src2, i32imm:$SIMM), IIC_VPALiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001108 OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001109 [(set QPR:$dst, (Ty (add QPR:$src1,
1110 (Ty (ShOp QPR:$src2, (i32 imm:$SIMM))))))]>;
1111
1112// Shift by immediate and insert,
1113// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001114class N2VDShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001115 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Bob Wilson507df402009-10-21 02:15:46 +00001116 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$dst),
1117 (ins DPR:$src1, DPR:$src2, i32imm:$SIMM), IIC_VSHLiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001118 OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001119 [(set DPR:$dst, (Ty (ShOp DPR:$src1, DPR:$src2, (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001120class N2VQShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001121 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Bob Wilson507df402009-10-21 02:15:46 +00001122 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$dst),
1123 (ins QPR:$src1, QPR:$src2, i32imm:$SIMM), IIC_VSHLiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001124 OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001125 [(set QPR:$dst, (Ty (ShOp QPR:$src1, QPR:$src2, (i32 imm:$SIMM))))]>;
1126
1127// Convert, with fractional bits immediate,
1128// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001129class N2VCvtD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001130 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00001131 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00001132 : N2VImm<op24, op23, op11_8, op7, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001133 (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), IIC_VUNAD,
Evan Chengf81bf152009-11-23 21:57:23 +00001134 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001135 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001136class N2VCvtQ<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001137 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00001138 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00001139 : N2VImm<op24, op23, op11_8, op7, 1, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001140 (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), IIC_VUNAQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001141 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001142 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src), (i32 imm:$SIMM))))]>;
1143
1144//===----------------------------------------------------------------------===//
1145// Multiclasses
1146//===----------------------------------------------------------------------===//
1147
Bob Wilson916ac5b2009-10-03 04:44:16 +00001148// Abbreviations used in multiclass suffixes:
1149// Q = quarter int (8 bit) elements
1150// H = half int (16 bit) elements
1151// S = single int (32 bit) elements
1152// D = double int (64 bit) elements
1153
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001154// Neon 2-register vector operations -- for disassembly only.
1155
1156// First with only element sizes of 8, 16 and 32 bits:
Johnny Chen363ac582010-02-23 01:42:58 +00001157multiclass N2V_QHS_cmp<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
1158 bits<5> op11_7, bit op4, string opc, string Dt,
1159 string asm> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001160 // 64-bit vector types.
1161 def v8i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 0, op4,
1162 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001163 opc, !strconcat(Dt, "8"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001164 def v4i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 0, op4,
1165 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001166 opc, !strconcat(Dt, "16"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001167 def v2i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
1168 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001169 opc, !strconcat(Dt, "32"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001170 def v2f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
1171 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
1172 opc, "f32", asm, "", []> {
1173 let Inst{10} = 1; // overwrite F = 1
1174 }
1175
1176 // 128-bit vector types.
1177 def v16i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 1, op4,
1178 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001179 opc, !strconcat(Dt, "8"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001180 def v8i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 1, op4,
1181 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001182 opc, !strconcat(Dt, "16"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001183 def v4i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
1184 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001185 opc, !strconcat(Dt, "32"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001186 def v4f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
1187 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
1188 opc, "f32", asm, "", []> {
1189 let Inst{10} = 1; // overwrite F = 1
1190 }
1191}
1192
Bob Wilson5bafff32009-06-22 23:27:02 +00001193// Neon 3-register vector operations.
1194
1195// First with only element sizes of 8, 16 and 32 bits:
1196multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00001197 InstrItinClass itinD16, InstrItinClass itinD32,
1198 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001199 string OpcodeStr, string Dt,
1200 SDNode OpNode, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001201 // 64-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00001202 def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001203 OpcodeStr, !strconcat(Dt, "8"),
1204 v8i8, v8i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001205 def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001206 OpcodeStr, !strconcat(Dt, "16"),
1207 v4i16, v4i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001208 def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001209 OpcodeStr, !strconcat(Dt, "32"),
1210 v2i32, v2i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001211
1212 // 128-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00001213 def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001214 OpcodeStr, !strconcat(Dt, "8"),
1215 v16i8, v16i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001216 def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001217 OpcodeStr, !strconcat(Dt, "16"),
1218 v8i16, v8i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001219 def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001220 OpcodeStr, !strconcat(Dt, "32"),
1221 v4i32, v4i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001222}
1223
Evan Chengf81bf152009-11-23 21:57:23 +00001224multiclass N3VSL_HS<bits<4> op11_8, string OpcodeStr, string Dt, SDNode ShOp> {
1225 def v4i16 : N3VDSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
1226 v4i16, ShOp>;
1227 def v2i32 : N3VDSL<0b10, op11_8, IIC_VMULi32D, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00001228 v2i32, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00001229 def v8i16 : N3VQSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
Evan Chengac0869d2009-11-21 06:21:52 +00001230 v8i16, v4i16, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00001231 def v4i32 : N3VQSL<0b10, op11_8, IIC_VMULi32Q, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00001232 v4i32, v2i32, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001233}
1234
Bob Wilson5bafff32009-06-22 23:27:02 +00001235// ....then also with element size 64 bits:
1236multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00001237 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001238 string OpcodeStr, string Dt,
1239 SDNode OpNode, bit Commutable = 0>
David Goodwin127221f2009-09-23 21:38:08 +00001240 : N3V_QHS<op24, op23, op11_8, op4, itinD, itinD, itinQ, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001241 OpcodeStr, Dt, OpNode, Commutable> {
David Goodwin127221f2009-09-23 21:38:08 +00001242 def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, itinD,
Evan Chengf81bf152009-11-23 21:57:23 +00001243 OpcodeStr, !strconcat(Dt, "64"),
1244 v1i64, v1i64, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001245 def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001246 OpcodeStr, !strconcat(Dt, "64"),
1247 v2i64, v2i64, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001248}
1249
1250
1251// Neon Narrowing 2-register vector intrinsics,
1252// source operand element sizes of 16, 32 and 64 bits:
1253multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
David Goodwin127221f2009-09-23 21:38:08 +00001254 bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001255 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001256 Intrinsic IntOp> {
1257 def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001258 itin, OpcodeStr, !strconcat(Dt, "16"),
1259 v8i8, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001260 def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001261 itin, OpcodeStr, !strconcat(Dt, "32"),
1262 v4i16, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001263 def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001264 itin, OpcodeStr, !strconcat(Dt, "64"),
1265 v2i32, v2i64, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001266}
1267
1268
1269// Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL).
1270// source operand element sizes of 16, 32 and 64 bits:
Bob Wilson507df402009-10-21 02:15:46 +00001271multiclass N2VLInt_QHS<bits<2> op24_23, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001272 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001273 def v8i16 : N2VLInt<op24_23, 0b00, 0b10, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001274 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>;
Bob Wilson507df402009-10-21 02:15:46 +00001275 def v4i32 : N2VLInt<op24_23, 0b01, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001276 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
Bob Wilson507df402009-10-21 02:15:46 +00001277 def v2i64 : N2VLInt<op24_23, 0b10, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001278 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001279}
1280
1281
1282// Neon 3-register vector intrinsics.
1283
1284// First with only element sizes of 16 and 32 bits:
1285multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00001286 InstrItinClass itinD16, InstrItinClass itinD32,
1287 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001288 string OpcodeStr, string Dt,
1289 Intrinsic IntOp, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001290 // 64-bit vector types.
Evan Chengac0869d2009-11-21 06:21:52 +00001291 def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001292 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001293 v4i16, v4i16, IntOp, Commutable>;
Evan Chengac0869d2009-11-21 06:21:52 +00001294 def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00001295 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001296 v2i32, v2i32, IntOp, Commutable>;
1297
1298 // 128-bit vector types.
Evan Chengac0869d2009-11-21 06:21:52 +00001299 def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00001300 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001301 v8i16, v8i16, IntOp, Commutable>;
Evan Chengac0869d2009-11-21 06:21:52 +00001302 def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001303 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001304 v4i32, v4i32, IntOp, Commutable>;
1305}
1306
David Goodwin658ea602009-09-25 18:38:29 +00001307multiclass N3VIntSL_HS<bits<4> op11_8,
1308 InstrItinClass itinD16, InstrItinClass itinD32,
1309 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001310 string OpcodeStr, string Dt, Intrinsic IntOp> {
Evan Chengac0869d2009-11-21 06:21:52 +00001311 def v4i16 : N3VDIntSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001312 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00001313 def v2i32 : N3VDIntSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00001314 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00001315 def v8i16 : N3VQIntSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001316 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00001317 def v4i32 : N3VQIntSL<0b10, op11_8, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001318 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001319}
1320
Bob Wilson5bafff32009-06-22 23:27:02 +00001321// ....then also with element size of 8 bits:
1322multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00001323 InstrItinClass itinD16, InstrItinClass itinD32,
1324 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001325 string OpcodeStr, string Dt,
1326 Intrinsic IntOp, bit Commutable = 0>
David Goodwin658ea602009-09-25 18:38:29 +00001327 : N3VInt_HS<op24, op23, op11_8, op4, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001328 OpcodeStr, Dt, IntOp, Commutable> {
David Goodwin658ea602009-09-25 18:38:29 +00001329 def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001330 OpcodeStr, !strconcat(Dt, "8"),
1331 v8i8, v8i8, IntOp, Commutable>;
David Goodwin658ea602009-09-25 18:38:29 +00001332 def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00001333 OpcodeStr, !strconcat(Dt, "8"),
1334 v16i8, v16i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001335}
1336
1337// ....then also with element size of 64 bits:
1338multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00001339 InstrItinClass itinD16, InstrItinClass itinD32,
1340 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001341 string OpcodeStr, string Dt,
1342 Intrinsic IntOp, bit Commutable = 0>
David Goodwin658ea602009-09-25 18:38:29 +00001343 : N3VInt_QHS<op24, op23, op11_8, op4, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001344 OpcodeStr, Dt, IntOp, Commutable> {
David Goodwin658ea602009-09-25 18:38:29 +00001345 def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001346 OpcodeStr, !strconcat(Dt, "64"),
1347 v1i64, v1i64, IntOp, Commutable>;
David Goodwin658ea602009-09-25 18:38:29 +00001348 def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001349 OpcodeStr, !strconcat(Dt, "64"),
1350 v2i64, v2i64, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001351}
1352
1353
1354// Neon Narrowing 3-register vector intrinsics,
1355// source operand element sizes of 16, 32 and 64 bits:
1356multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001357 string OpcodeStr, string Dt,
1358 Intrinsic IntOp, bit Commutable = 0> {
1359 def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4,
1360 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001361 v8i8, v8i16, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00001362 def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4,
1363 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001364 v4i16, v4i32, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00001365 def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4,
1366 OpcodeStr, !strconcat(Dt, "64"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001367 v2i32, v2i64, IntOp, Commutable>;
1368}
1369
1370
1371// Neon Long 3-register vector intrinsics.
1372
1373// First with only element sizes of 16 and 32 bits:
1374multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001375 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001376 Intrinsic IntOp, bit Commutable = 0> {
1377 def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001378 OpcodeStr, !strconcat(Dt, "16"),
1379 v4i32, v4i16, IntOp, Commutable>;
David Goodwin658ea602009-09-25 18:38:29 +00001380 def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001381 OpcodeStr, !strconcat(Dt, "32"),
1382 v2i64, v2i32, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001383}
1384
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001385multiclass N3VLIntSL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001386 InstrItinClass itin, string OpcodeStr, string Dt,
1387 Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00001388 def v4i16 : N3VLIntSL16<op24, 0b01, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001389 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001390 def v2i32 : N3VLIntSL<op24, 0b10, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001391 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001392}
1393
Bob Wilson5bafff32009-06-22 23:27:02 +00001394// ....then also with element size of 8 bits:
1395multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001396 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001397 Intrinsic IntOp, bit Commutable = 0>
Evan Chengf81bf152009-11-23 21:57:23 +00001398 : N3VLInt_HS<op24, op23, op11_8, op4, itin, OpcodeStr, Dt,
1399 IntOp, Commutable> {
David Goodwin658ea602009-09-25 18:38:29 +00001400 def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001401 OpcodeStr, !strconcat(Dt, "8"),
1402 v8i16, v8i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001403}
1404
1405
1406// Neon Wide 3-register vector intrinsics,
1407// source operand element sizes of 8, 16 and 32 bits:
1408multiclass N3VWInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001409 string OpcodeStr, string Dt,
1410 Intrinsic IntOp, bit Commutable = 0> {
1411 def v8i16 : N3VWInt<op24, op23, 0b00, op11_8, op4,
1412 OpcodeStr, !strconcat(Dt, "8"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001413 v8i16, v8i8, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00001414 def v4i32 : N3VWInt<op24, op23, 0b01, op11_8, op4,
1415 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001416 v4i32, v4i16, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00001417 def v2i64 : N3VWInt<op24, op23, 0b10, op11_8, op4,
1418 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001419 v2i64, v2i32, IntOp, Commutable>;
1420}
1421
1422
1423// Neon Multiply-Op vector operations,
1424// element sizes of 8, 16 and 32 bits:
1425multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00001426 InstrItinClass itinD16, InstrItinClass itinD32,
1427 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001428 string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001429 // 64-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00001430 def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001431 OpcodeStr, !strconcat(Dt, "8"), v8i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00001432 def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001433 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00001434 def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00001435 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001436
1437 // 128-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00001438 def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00001439 OpcodeStr, !strconcat(Dt, "8"), v16i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00001440 def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00001441 OpcodeStr, !strconcat(Dt, "16"), v8i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00001442 def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001443 OpcodeStr, !strconcat(Dt, "32"), v4i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001444}
1445
David Goodwin658ea602009-09-25 18:38:29 +00001446multiclass N3VMulOpSL_HS<bits<4> op11_8,
1447 InstrItinClass itinD16, InstrItinClass itinD32,
1448 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001449 string OpcodeStr, string Dt, SDNode ShOp> {
David Goodwin658ea602009-09-25 18:38:29 +00001450 def v4i16 : N3VDMulOpSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001451 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001452 def v2i32 : N3VDMulOpSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00001453 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001454 def v8i16 : N3VQMulOpSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001455 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16,
1456 mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001457 def v4i32 : N3VQMulOpSL<0b10, op11_8, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001458 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32,
1459 mul, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001460}
Bob Wilson5bafff32009-06-22 23:27:02 +00001461
1462// Neon 3-argument intrinsics,
1463// element sizes of 8, 16 and 32 bits:
1464multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001465 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001466 // 64-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00001467 def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4, IIC_VMACi16D,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001468 OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001469 def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4, IIC_VMACi16D,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001470 OpcodeStr, !strconcat(Dt, "16"), v4i16, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001471 def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4, IIC_VMACi32D,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001472 OpcodeStr, !strconcat(Dt, "32"), v2i32, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001473
1474 // 128-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00001475 def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4, IIC_VMACi16Q,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001476 OpcodeStr, !strconcat(Dt, "8"), v16i8, v16i8, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001477 def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4, IIC_VMACi16Q,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001478 OpcodeStr, !strconcat(Dt, "16"), v8i16, v8i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001479 def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4, IIC_VMACi32Q,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001480 OpcodeStr, !strconcat(Dt, "32"), v4i32, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001481}
1482
1483
1484// Neon Long 3-argument intrinsics.
1485
1486// First with only element sizes of 16 and 32 bits:
1487multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001488 string OpcodeStr, string Dt, Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00001489 def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00001490 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001491 def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00001492 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001493}
1494
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001495multiclass N3VLInt3SL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001496 string OpcodeStr, string Dt, Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00001497 def v4i16 : N3VLInt3SL16<op24, 0b01, op11_8, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00001498 OpcodeStr, !strconcat(Dt,"16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001499 def v2i32 : N3VLInt3SL<op24, 0b10, op11_8, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00001500 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001501}
1502
Bob Wilson5bafff32009-06-22 23:27:02 +00001503// ....then also with element size of 8 bits:
1504multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001505 string OpcodeStr, string Dt, Intrinsic IntOp>
1506 : N3VLInt3_HS<op24, op23, op11_8, op4, OpcodeStr, Dt, IntOp> {
Bob Wilson6f122622009-10-15 21:57:47 +00001507 def v8i16 : N3VLInt3<op24, op23, 0b00, op11_8, op4, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00001508 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001509}
1510
1511
1512// Neon 2-register vector intrinsics,
1513// element sizes of 8, 16 and 32 bits:
1514multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
David Goodwin127221f2009-09-23 21:38:08 +00001515 bits<5> op11_7, bit op4,
1516 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001517 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001518 // 64-bit vector types.
1519 def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001520 itinD, OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001521 def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001522 itinD, OpcodeStr, !strconcat(Dt, "16"),v4i16,v4i16,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001523 def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001524 itinD, OpcodeStr, !strconcat(Dt, "32"),v2i32,v2i32,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001525
1526 // 128-bit vector types.
1527 def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001528 itinQ, OpcodeStr, !strconcat(Dt, "8"), v16i8,v16i8,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001529 def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001530 itinQ, OpcodeStr, !strconcat(Dt, "16"),v8i16,v8i16,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001531 def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001532 itinQ, OpcodeStr, !strconcat(Dt, "32"),v4i32,v4i32,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001533}
1534
1535
1536// Neon Pairwise long 2-register intrinsics,
1537// element sizes of 8, 16 and 32 bits:
1538multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
1539 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001540 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001541 // 64-bit vector types.
1542 def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001543 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001544 def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001545 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001546 def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001547 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001548
1549 // 128-bit vector types.
1550 def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001551 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001552 def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001553 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001554 def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001555 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001556}
1557
1558
1559// Neon Pairwise long 2-register accumulate intrinsics,
1560// element sizes of 8, 16 and 32 bits:
1561multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
1562 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001563 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001564 // 64-bit vector types.
1565 def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001566 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001567 def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001568 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001569 def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001570 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001571
1572 // 128-bit vector types.
1573 def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001574 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001575 def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001576 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001577 def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001578 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001579}
1580
1581
1582// Neon 2-register vector shift by immediate,
1583// element sizes of 8, 16, 32 and 64 bits:
1584multiclass N2VSh_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001585 InstrItinClass itin, string OpcodeStr, string Dt,
1586 SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001587 // 64-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00001588 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001589 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001590 let Inst{21-19} = 0b001; // imm6 = 001xxx
1591 }
1592 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001593 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001594 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1595 }
1596 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001597 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001598 let Inst{21} = 0b1; // imm6 = 1xxxxx
1599 }
1600 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001601 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00001602 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00001603
1604 // 128-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00001605 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001606 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001607 let Inst{21-19} = 0b001; // imm6 = 001xxx
1608 }
1609 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001610 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001611 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1612 }
1613 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001614 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001615 let Inst{21} = 0b1; // imm6 = 1xxxxx
1616 }
1617 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001618 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00001619 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00001620}
1621
1622
1623// Neon Shift-Accumulate vector operations,
1624// element sizes of 8, 16, 32 and 64 bits:
1625multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001626 string OpcodeStr, string Dt, SDNode ShOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001627 // 64-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00001628 def v8i8 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001629 OpcodeStr, !strconcat(Dt, "8"), v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001630 let Inst{21-19} = 0b001; // imm6 = 001xxx
1631 }
1632 def v4i16 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001633 OpcodeStr, !strconcat(Dt, "16"), v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001634 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1635 }
1636 def v2i32 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001637 OpcodeStr, !strconcat(Dt, "32"), v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001638 let Inst{21} = 0b1; // imm6 = 1xxxxx
1639 }
1640 def v1i64 : N2VDShAdd<op24, op23, op11_8, 1, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001641 OpcodeStr, !strconcat(Dt, "64"), v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00001642 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00001643
1644 // 128-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00001645 def v16i8 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001646 OpcodeStr, !strconcat(Dt, "8"), v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001647 let Inst{21-19} = 0b001; // imm6 = 001xxx
1648 }
1649 def v8i16 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001650 OpcodeStr, !strconcat(Dt, "16"), v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001651 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1652 }
1653 def v4i32 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001654 OpcodeStr, !strconcat(Dt, "32"), v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001655 let Inst{21} = 0b1; // imm6 = 1xxxxx
1656 }
1657 def v2i64 : N2VQShAdd<op24, op23, op11_8, 1, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001658 OpcodeStr, !strconcat(Dt, "64"), v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00001659 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00001660}
1661
1662
1663// Neon Shift-Insert vector operations,
1664// element sizes of 8, 16, 32 and 64 bits:
1665multiclass N2VShIns_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
1666 string OpcodeStr, SDNode ShOp> {
1667 // 64-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00001668 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001669 OpcodeStr, "8", v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001670 let Inst{21-19} = 0b001; // imm6 = 001xxx
1671 }
1672 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001673 OpcodeStr, "16", v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001674 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1675 }
1676 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001677 OpcodeStr, "32", v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001678 let Inst{21} = 0b1; // imm6 = 1xxxxx
1679 }
1680 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001681 OpcodeStr, "64", v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00001682 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00001683
1684 // 128-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00001685 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001686 OpcodeStr, "8", v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001687 let Inst{21-19} = 0b001; // imm6 = 001xxx
1688 }
1689 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001690 OpcodeStr, "16", v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001691 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1692 }
1693 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001694 OpcodeStr, "32", v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001695 let Inst{21} = 0b1; // imm6 = 1xxxxx
1696 }
1697 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001698 OpcodeStr, "64", v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00001699 // imm6 = xxxxxx
1700}
1701
1702// Neon Shift Long operations,
1703// element sizes of 8, 16, 32 bits:
1704multiclass N2VLSh_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00001705 bit op4, string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001706 def v8i16 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001707 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001708 let Inst{21-19} = 0b001; // imm6 = 001xxx
1709 }
1710 def v4i32 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001711 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001712 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1713 }
1714 def v2i64 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001715 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001716 let Inst{21} = 0b1; // imm6 = 1xxxxx
1717 }
1718}
1719
1720// Neon Shift Narrow operations,
1721// element sizes of 16, 32, 64 bits:
1722multiclass N2VNSh_HSD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00001723 bit op4, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson507df402009-10-21 02:15:46 +00001724 SDNode OpNode> {
1725 def v8i8 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001726 OpcodeStr, !strconcat(Dt, "16"), v8i8, v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001727 let Inst{21-19} = 0b001; // imm6 = 001xxx
1728 }
1729 def v4i16 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001730 OpcodeStr, !strconcat(Dt, "32"), v4i16, v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001731 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1732 }
1733 def v2i32 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001734 OpcodeStr, !strconcat(Dt, "64"), v2i32, v2i64, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001735 let Inst{21} = 0b1; // imm6 = 1xxxxx
1736 }
Bob Wilson5bafff32009-06-22 23:27:02 +00001737}
1738
1739//===----------------------------------------------------------------------===//
1740// Instruction Definitions.
1741//===----------------------------------------------------------------------===//
1742
1743// Vector Add Operations.
1744
1745// VADD : Vector Add (integer and floating-point)
Evan Chengf81bf152009-11-23 21:57:23 +00001746defm VADD : N3V_QHSD<0, 0, 0b1000, 0, IIC_VBINiD, IIC_VBINiQ, "vadd", "i",
Evan Chengac0869d2009-11-21 06:21:52 +00001747 add, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00001748def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, IIC_VBIND, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00001749 v2f32, v2f32, fadd, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00001750def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, IIC_VBINQ, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00001751 v4f32, v4f32, fadd, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001752// VADDL : Vector Add Long (Q = D + D)
Evan Chengf81bf152009-11-23 21:57:23 +00001753defm VADDLs : N3VLInt_QHS<0,1,0b0000,0, IIC_VSHLiD, "vaddl", "s",
Evan Chengac0869d2009-11-21 06:21:52 +00001754 int_arm_neon_vaddls, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00001755defm VADDLu : N3VLInt_QHS<1,1,0b0000,0, IIC_VSHLiD, "vaddl", "u",
Evan Chengac0869d2009-11-21 06:21:52 +00001756 int_arm_neon_vaddlu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001757// VADDW : Vector Add Wide (Q = Q + D)
Evan Chengf81bf152009-11-23 21:57:23 +00001758defm VADDWs : N3VWInt_QHS<0,1,0b0001,0, "vaddw", "s", int_arm_neon_vaddws, 0>;
1759defm VADDWu : N3VWInt_QHS<1,1,0b0001,0, "vaddw", "u", int_arm_neon_vaddwu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001760// VHADD : Vector Halving Add
David Goodwin658ea602009-09-25 18:38:29 +00001761defm VHADDs : N3VInt_QHS<0,0,0b0000,0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00001762 IIC_VBINi4Q, "vhadd", "s", int_arm_neon_vhadds, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00001763defm VHADDu : N3VInt_QHS<1,0,0b0000,0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00001764 IIC_VBINi4Q, "vhadd", "u", int_arm_neon_vhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001765// VRHADD : Vector Rounding Halving Add
David Goodwin658ea602009-09-25 18:38:29 +00001766defm VRHADDs : N3VInt_QHS<0,0,0b0001,0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00001767 IIC_VBINi4Q, "vrhadd", "s", int_arm_neon_vrhadds, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00001768defm VRHADDu : N3VInt_QHS<1,0,0b0001,0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00001769 IIC_VBINi4Q, "vrhadd", "u", int_arm_neon_vrhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001770// VQADD : Vector Saturating Add
David Goodwin658ea602009-09-25 18:38:29 +00001771defm VQADDs : N3VInt_QHSD<0,0,0b0000,1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00001772 IIC_VBINi4Q, "vqadd", "s", int_arm_neon_vqadds, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00001773defm VQADDu : N3VInt_QHSD<1,0,0b0000,1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00001774 IIC_VBINi4Q, "vqadd", "u", int_arm_neon_vqaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001775// VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00001776defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn", "i",
1777 int_arm_neon_vaddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001778// VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00001779defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn", "i",
1780 int_arm_neon_vraddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001781
1782// Vector Multiply Operations.
1783
1784// VMUL : Vector Multiply (integer, polynomial and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00001785defm VMUL : N3V_QHS<0, 0, 0b1001, 1, IIC_VMULi16D, IIC_VMULi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00001786 IIC_VMULi16Q, IIC_VMULi32Q, "vmul", "i", mul, 1>;
1787def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, IIC_VMULi16D, "vmul", "p8",
Evan Chengac0869d2009-11-21 06:21:52 +00001788 v8i8, v8i8, int_arm_neon_vmulp, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00001789def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, IIC_VMULi16Q, "vmul", "p8",
Evan Chengac0869d2009-11-21 06:21:52 +00001790 v16i8, v16i8, int_arm_neon_vmulp, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00001791def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, IIC_VBIND, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00001792 v2f32, v2f32, fmul, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00001793def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, IIC_VBINQ, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00001794 v4f32, v4f32, fmul, 1>;
1795defm VMULsl : N3VSL_HS<0b1000, "vmul", "i", mul>;
1796def VMULslfd : N3VDSL<0b10, 0b1001, IIC_VBIND, "vmul", "f32", v2f32, fmul>;
1797def VMULslfq : N3VQSL<0b10, 0b1001, IIC_VBINQ, "vmul", "f32", v4f32,
1798 v2f32, fmul>;
1799
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001800def : Pat<(v8i16 (mul (v8i16 QPR:$src1),
1801 (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))),
1802 (v8i16 (VMULslv8i16 (v8i16 QPR:$src1),
1803 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001804 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001805 (SubReg_i16_lane imm:$lane)))>;
1806def : Pat<(v4i32 (mul (v4i32 QPR:$src1),
1807 (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))),
1808 (v4i32 (VMULslv4i32 (v4i32 QPR:$src1),
1809 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001810 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001811 (SubReg_i32_lane imm:$lane)))>;
1812def : Pat<(v4f32 (fmul (v4f32 QPR:$src1),
1813 (v4f32 (NEONvduplane (v4f32 QPR:$src2), imm:$lane)))),
1814 (v4f32 (VMULslfq (v4f32 QPR:$src1),
1815 (v2f32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001816 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001817 (SubReg_i32_lane imm:$lane)))>;
1818
Bob Wilson5bafff32009-06-22 23:27:02 +00001819// VQDMULH : Vector Saturating Doubling Multiply Returning High Half
David Goodwin658ea602009-09-25 18:38:29 +00001820defm VQDMULH : N3VInt_HS<0, 0, 0b1011, 0, IIC_VMULi16D, IIC_VMULi32D,
1821 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00001822 "vqdmulh", "s", int_arm_neon_vqdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00001823defm VQDMULHsl: N3VIntSL_HS<0b1100, IIC_VMULi16D, IIC_VMULi32D,
1824 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00001825 "vqdmulh", "s", int_arm_neon_vqdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001826def : Pat<(v8i16 (int_arm_neon_vqdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00001827 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
1828 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001829 (v8i16 (VQDMULHslv8i16 (v8i16 QPR:$src1),
1830 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001831 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001832 (SubReg_i16_lane imm:$lane)))>;
1833def : Pat<(v4i32 (int_arm_neon_vqdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00001834 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
1835 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001836 (v4i32 (VQDMULHslv4i32 (v4i32 QPR:$src1),
1837 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001838 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001839 (SubReg_i32_lane imm:$lane)))>;
1840
Bob Wilson5bafff32009-06-22 23:27:02 +00001841// VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half
David Goodwin658ea602009-09-25 18:38:29 +00001842defm VQRDMULH : N3VInt_HS<1, 0, 0b1011, 0, IIC_VMULi16D, IIC_VMULi32D,
1843 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00001844 "vqrdmulh", "s", int_arm_neon_vqrdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00001845defm VQRDMULHsl : N3VIntSL_HS<0b1101, IIC_VMULi16D, IIC_VMULi32D,
1846 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00001847 "vqrdmulh", "s", int_arm_neon_vqrdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001848def : Pat<(v8i16 (int_arm_neon_vqrdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00001849 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
1850 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001851 (v8i16 (VQRDMULHslv8i16 (v8i16 QPR:$src1),
1852 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001853 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001854 (SubReg_i16_lane imm:$lane)))>;
1855def : Pat<(v4i32 (int_arm_neon_vqrdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00001856 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
1857 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001858 (v4i32 (VQRDMULHslv4i32 (v4i32 QPR:$src1),
1859 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001860 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001861 (SubReg_i32_lane imm:$lane)))>;
1862
Bob Wilson5bafff32009-06-22 23:27:02 +00001863// VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D)
Evan Chengf81bf152009-11-23 21:57:23 +00001864defm VMULLs : N3VLInt_QHS<0,1,0b1100,0, IIC_VMULi16D, "vmull", "s",
Evan Chengac0869d2009-11-21 06:21:52 +00001865 int_arm_neon_vmulls, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00001866defm VMULLu : N3VLInt_QHS<1,1,0b1100,0, IIC_VMULi16D, "vmull", "u",
Evan Chengac0869d2009-11-21 06:21:52 +00001867 int_arm_neon_vmullu, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00001868def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, IIC_VMULi16D, "vmull", "p8",
Evan Chengac0869d2009-11-21 06:21:52 +00001869 v8i16, v8i8, int_arm_neon_vmullp, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00001870defm VMULLsls : N3VLIntSL_HS<0, 0b1010, IIC_VMULi16D, "vmull", "s",
Evan Chengac0869d2009-11-21 06:21:52 +00001871 int_arm_neon_vmulls>;
Evan Chengf81bf152009-11-23 21:57:23 +00001872defm VMULLslu : N3VLIntSL_HS<1, 0b1010, IIC_VMULi16D, "vmull", "u",
Evan Chengac0869d2009-11-21 06:21:52 +00001873 int_arm_neon_vmullu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001874
Bob Wilson5bafff32009-06-22 23:27:02 +00001875// VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D)
Evan Chengf81bf152009-11-23 21:57:23 +00001876defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, IIC_VMULi16D, "vqdmull", "s",
Evan Chengac0869d2009-11-21 06:21:52 +00001877 int_arm_neon_vqdmull, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00001878defm VQDMULLsl: N3VLIntSL_HS<0, 0b1011, IIC_VMULi16D, "vqdmull", "s",
Evan Chengac0869d2009-11-21 06:21:52 +00001879 int_arm_neon_vqdmull>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001880
1881// Vector Multiply-Accumulate and Multiply-Subtract Operations.
1882
1883// VMLA : Vector Multiply Accumulate (integer and floating-point)
David Goodwin658ea602009-09-25 18:38:29 +00001884defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00001885 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
1886def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACD, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00001887 v2f32, fmul, fadd>;
Evan Chengf81bf152009-11-23 21:57:23 +00001888def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACQ, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00001889 v4f32, fmul, fadd>;
David Goodwin658ea602009-09-25 18:38:29 +00001890defm VMLAsl : N3VMulOpSL_HS<0b0000, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00001891 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
1892def VMLAslfd : N3VDMulOpSL<0b10, 0b0001, IIC_VMACD, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00001893 v2f32, fmul, fadd>;
Evan Chengf81bf152009-11-23 21:57:23 +00001894def VMLAslfq : N3VQMulOpSL<0b10, 0b0001, IIC_VMACQ, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00001895 v4f32, v2f32, fmul, fadd>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001896
1897def : Pat<(v8i16 (add (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00001898 (mul (v8i16 QPR:$src2),
1899 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
1900 (v8i16 (VMLAslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001901 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001902 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001903 (SubReg_i16_lane imm:$lane)))>;
1904
1905def : Pat<(v4i32 (add (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00001906 (mul (v4i32 QPR:$src2),
1907 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
1908 (v4i32 (VMLAslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001909 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001910 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001911 (SubReg_i32_lane imm:$lane)))>;
1912
1913def : Pat<(v4f32 (fadd (v4f32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00001914 (fmul (v4f32 QPR:$src2),
1915 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001916 (v4f32 (VMLAslfq (v4f32 QPR:$src1),
1917 (v4f32 QPR:$src2),
1918 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001919 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001920 (SubReg_i32_lane imm:$lane)))>;
1921
Bob Wilson5bafff32009-06-22 23:27:02 +00001922// VMLAL : Vector Multiply Accumulate Long (Q += D * D)
Evan Chengf81bf152009-11-23 21:57:23 +00001923defm VMLALs : N3VLInt3_QHS<0,1,0b1000,0, "vmlal", "s", int_arm_neon_vmlals>;
1924defm VMLALu : N3VLInt3_QHS<1,1,0b1000,0, "vmlal", "u", int_arm_neon_vmlalu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001925
Evan Chengf81bf152009-11-23 21:57:23 +00001926defm VMLALsls : N3VLInt3SL_HS<0, 0b0010, "vmlal", "s", int_arm_neon_vmlals>;
1927defm VMLALslu : N3VLInt3SL_HS<1, 0b0010, "vmlal", "u", int_arm_neon_vmlalu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001928
Bob Wilson5bafff32009-06-22 23:27:02 +00001929// VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D)
Evan Chengf81bf152009-11-23 21:57:23 +00001930defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, "vqdmlal", "s",
1931 int_arm_neon_vqdmlal>;
1932defm VQDMLALsl: N3VLInt3SL_HS<0, 0b0011, "vqdmlal", "s", int_arm_neon_vqdmlal>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001933
Bob Wilson5bafff32009-06-22 23:27:02 +00001934// VMLS : Vector Multiply Subtract (integer and floating-point)
Bob Wilson8f07b9e2009-10-03 04:41:21 +00001935defm VMLS : N3VMulOp_QHS<1, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00001936 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
1937def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACD, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00001938 v2f32, fmul, fsub>;
Evan Chengf81bf152009-11-23 21:57:23 +00001939def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACQ, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00001940 v4f32, fmul, fsub>;
David Goodwin658ea602009-09-25 18:38:29 +00001941defm VMLSsl : N3VMulOpSL_HS<0b0100, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00001942 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
1943def VMLSslfd : N3VDMulOpSL<0b10, 0b0101, IIC_VMACD, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00001944 v2f32, fmul, fsub>;
Evan Chengf81bf152009-11-23 21:57:23 +00001945def VMLSslfq : N3VQMulOpSL<0b10, 0b0101, IIC_VMACQ, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00001946 v4f32, v2f32, fmul, fsub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001947
1948def : Pat<(v8i16 (sub (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00001949 (mul (v8i16 QPR:$src2),
1950 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
1951 (v8i16 (VMLSslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001952 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001953 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001954 (SubReg_i16_lane imm:$lane)))>;
1955
1956def : Pat<(v4i32 (sub (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00001957 (mul (v4i32 QPR:$src2),
1958 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
1959 (v4i32 (VMLSslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001960 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001961 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001962 (SubReg_i32_lane imm:$lane)))>;
1963
1964def : Pat<(v4f32 (fsub (v4f32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00001965 (fmul (v4f32 QPR:$src2),
1966 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
1967 (v4f32 (VMLSslfq (v4f32 QPR:$src1), (v4f32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001968 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001969 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001970 (SubReg_i32_lane imm:$lane)))>;
1971
Bob Wilson5bafff32009-06-22 23:27:02 +00001972// VMLSL : Vector Multiply Subtract Long (Q -= D * D)
Evan Chengf81bf152009-11-23 21:57:23 +00001973defm VMLSLs : N3VLInt3_QHS<0,1,0b1010,0, "vmlsl", "s", int_arm_neon_vmlsls>;
1974defm VMLSLu : N3VLInt3_QHS<1,1,0b1010,0, "vmlsl", "u", int_arm_neon_vmlslu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001975
Evan Chengf81bf152009-11-23 21:57:23 +00001976defm VMLSLsls : N3VLInt3SL_HS<0, 0b0110, "vmlsl", "s", int_arm_neon_vmlsls>;
1977defm VMLSLslu : N3VLInt3SL_HS<1, 0b0110, "vmlsl", "u", int_arm_neon_vmlslu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001978
Bob Wilson5bafff32009-06-22 23:27:02 +00001979// VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D)
Evan Chengf81bf152009-11-23 21:57:23 +00001980defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, "vqdmlsl", "s",
1981 int_arm_neon_vqdmlsl>;
1982defm VQDMLSLsl: N3VLInt3SL_HS<0, 0b111, "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001983
1984// Vector Subtract Operations.
1985
1986// VSUB : Vector Subtract (integer and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00001987defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, IIC_VSUBiD, IIC_VSUBiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001988 "vsub", "i", sub, 0>;
1989def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, IIC_VBIND, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00001990 v2f32, v2f32, fsub, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00001991def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, IIC_VBINQ, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00001992 v4f32, v4f32, fsub, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001993// VSUBL : Vector Subtract Long (Q = D - D)
Evan Chengf81bf152009-11-23 21:57:23 +00001994defm VSUBLs : N3VLInt_QHS<0,1,0b0010,0, IIC_VSHLiD, "vsubl", "s",
Evan Chengac0869d2009-11-21 06:21:52 +00001995 int_arm_neon_vsubls, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00001996defm VSUBLu : N3VLInt_QHS<1,1,0b0010,0, IIC_VSHLiD, "vsubl", "u",
Evan Chengac0869d2009-11-21 06:21:52 +00001997 int_arm_neon_vsublu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001998// VSUBW : Vector Subtract Wide (Q = Q - D)
Evan Chengf81bf152009-11-23 21:57:23 +00001999defm VSUBWs : N3VWInt_QHS<0,1,0b0011,0, "vsubw", "s", int_arm_neon_vsubws, 0>;
2000defm VSUBWu : N3VWInt_QHS<1,1,0b0011,0, "vsubw", "u", int_arm_neon_vsubwu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002001// VHSUB : Vector Halving Subtract
Evan Chengac0869d2009-11-21 06:21:52 +00002002defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, IIC_VBINi4D, IIC_VBINi4D,
2003 IIC_VBINi4Q, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002004 "vhsub", "s", int_arm_neon_vhsubs, 0>;
Evan Chengac0869d2009-11-21 06:21:52 +00002005defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, IIC_VBINi4D, IIC_VBINi4D,
2006 IIC_VBINi4Q, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002007 "vhsub", "u", int_arm_neon_vhsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002008// VQSUB : Vector Saturing Subtract
Evan Chengac0869d2009-11-21 06:21:52 +00002009defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, IIC_VBINi4D, IIC_VBINi4D,
2010 IIC_VBINi4Q, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002011 "vqsub", "s", int_arm_neon_vqsubs, 0>;
Evan Chengac0869d2009-11-21 06:21:52 +00002012defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, IIC_VBINi4D, IIC_VBINi4D,
2013 IIC_VBINi4Q, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002014 "vqsub", "u", int_arm_neon_vqsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002015// VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q)
Evan Chengf81bf152009-11-23 21:57:23 +00002016defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn", "i",
2017 int_arm_neon_vsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002018// VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q)
Evan Chengf81bf152009-11-23 21:57:23 +00002019defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn", "i",
2020 int_arm_neon_vrsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002021
2022// Vector Comparisons.
2023
2024// VCEQ : Vector Compare Equal
David Goodwin127221f2009-09-23 21:38:08 +00002025defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002026 IIC_VBINi4Q, "vceq", "i", NEONvceq, 1>;
2027def VCEQfd : N3VD<0,0,0b00,0b1110,0, IIC_VBIND, "vceq", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002028 NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002029def VCEQfq : N3VQ<0,0,0b00,0b1110,0, IIC_VBINQ, "vceq", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002030 NEONvceq, 1>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002031// For disassembly only.
Johnny Chen363ac582010-02-23 01:42:58 +00002032defm VCEQz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00010, 0, "vceq", "i",
2033 "$dst, $src, #0">;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002034
Bob Wilson5bafff32009-06-22 23:27:02 +00002035// VCGE : Vector Compare Greater Than or Equal
David Goodwin127221f2009-09-23 21:38:08 +00002036defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002037 IIC_VBINi4Q, "vcge", "s", NEONvcge, 0>;
David Goodwin127221f2009-09-23 21:38:08 +00002038defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002039 IIC_VBINi4Q, "vcge", "u", NEONvcgeu, 0>;
2040def VCGEfd : N3VD<1,0,0b00,0b1110,0, IIC_VBIND, "vcge", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002041 v2i32, v2f32, NEONvcge, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002042def VCGEfq : N3VQ<1,0,0b00,0b1110,0, IIC_VBINQ, "vcge", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002043 NEONvcge, 0>;
Johnny Chen363ac582010-02-23 01:42:58 +00002044// For disassembly only.
2045defm VCGEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00001, 0, "vcge", "s",
2046 "$dst, $src, #0">;
2047// For disassembly only.
2048defm VCLEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00011, 0, "vcle", "s",
2049 "$dst, $src, #0">;
2050
Bob Wilson5bafff32009-06-22 23:27:02 +00002051// VCGT : Vector Compare Greater Than
David Goodwin127221f2009-09-23 21:38:08 +00002052defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002053 IIC_VBINi4Q, "vcgt", "s", NEONvcgt, 0>;
David Goodwin127221f2009-09-23 21:38:08 +00002054defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002055 IIC_VBINi4Q, "vcgt", "u", NEONvcgtu, 0>;
2056def VCGTfd : N3VD<1,0,0b10,0b1110,0, IIC_VBIND, "vcgt", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002057 NEONvcgt, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002058def VCGTfq : N3VQ<1,0,0b10,0b1110,0, IIC_VBINQ, "vcgt", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002059 NEONvcgt, 0>;
Johnny Chen363ac582010-02-23 01:42:58 +00002060// For disassembly only.
2061defm VCGTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00000, 0, "vcgt", "s",
2062 "$dst, $src, #0">;
2063// For disassembly only.
2064defm VCLTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00100, 0, "vclt", "s",
2065 "$dst, $src, #0">;
2066
Bob Wilson5bafff32009-06-22 23:27:02 +00002067// VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE)
Evan Chengf81bf152009-11-23 21:57:23 +00002068def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, IIC_VBIND, "vacge", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002069 v2i32, v2f32, int_arm_neon_vacged, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002070def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, IIC_VBINQ, "vacge", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002071 v4i32, v4f32, int_arm_neon_vacgeq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002072// VACGT : Vector Absolute Compare Greater Than (aka VCAGT)
Evan Chengf81bf152009-11-23 21:57:23 +00002073def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, IIC_VBIND, "vacgt", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002074 v2i32, v2f32, int_arm_neon_vacgtd, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002075def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, IIC_VBINQ, "vacgt", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002076 v4i32, v4f32, int_arm_neon_vacgtq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002077// VTST : Vector Test Bits
David Goodwin127221f2009-09-23 21:38:08 +00002078defm VTST : N3V_QHS<0, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Bob Wilson3a4a8322010-01-17 06:35:17 +00002079 IIC_VBINi4Q, "vtst", "", NEONvtst, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002080
2081// Vector Bitwise Operations.
2082
2083// VAND : Vector Bitwise AND
Evan Chengf81bf152009-11-23 21:57:23 +00002084def VANDd : N3VDX<0, 0, 0b00, 0b0001, 1, IIC_VBINiD, "vand",
2085 v2i32, v2i32, and, 1>;
2086def VANDq : N3VQX<0, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "vand",
2087 v4i32, v4i32, and, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002088
2089// VEOR : Vector Bitwise Exclusive OR
Evan Chengf81bf152009-11-23 21:57:23 +00002090def VEORd : N3VDX<1, 0, 0b00, 0b0001, 1, IIC_VBINiD, "veor",
2091 v2i32, v2i32, xor, 1>;
2092def VEORq : N3VQX<1, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "veor",
2093 v4i32, v4i32, xor, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002094
2095// VORR : Vector Bitwise OR
Evan Chengf81bf152009-11-23 21:57:23 +00002096def VORRd : N3VDX<0, 0, 0b10, 0b0001, 1, IIC_VBINiD, "vorr",
2097 v2i32, v2i32, or, 1>;
2098def VORRq : N3VQX<0, 0, 0b10, 0b0001, 1, IIC_VBINiQ, "vorr",
2099 v4i32, v4i32, or, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002100
2101// VBIC : Vector Bitwise Bit Clear (AND NOT)
Evan Chengf81bf152009-11-23 21:57:23 +00002102def VBICd : N3VX<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst),
David Goodwin127221f2009-09-23 21:38:08 +00002103 (ins DPR:$src1, DPR:$src2), IIC_VBINiD,
Evan Chengf81bf152009-11-23 21:57:23 +00002104 "vbic", "$dst, $src1, $src2", "",
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002105 [(set DPR:$dst, (v2i32 (and DPR:$src1,
2106 (vnot_conv DPR:$src2))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002107def VBICq : N3VX<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002108 (ins QPR:$src1, QPR:$src2), IIC_VBINiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002109 "vbic", "$dst, $src1, $src2", "",
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002110 [(set QPR:$dst, (v4i32 (and QPR:$src1,
2111 (vnot_conv QPR:$src2))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002112
2113// VORN : Vector Bitwise OR NOT
Evan Chengf81bf152009-11-23 21:57:23 +00002114def VORNd : N3VX<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$dst),
David Goodwin127221f2009-09-23 21:38:08 +00002115 (ins DPR:$src1, DPR:$src2), IIC_VBINiD,
Evan Chengf81bf152009-11-23 21:57:23 +00002116 "vorn", "$dst, $src1, $src2", "",
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002117 [(set DPR:$dst, (v2i32 (or DPR:$src1,
2118 (vnot_conv DPR:$src2))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002119def VORNq : N3VX<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002120 (ins QPR:$src1, QPR:$src2), IIC_VBINiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002121 "vorn", "$dst, $src1, $src2", "",
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002122 [(set QPR:$dst, (v4i32 (or QPR:$src1,
2123 (vnot_conv QPR:$src2))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002124
2125// VMVN : Vector Bitwise NOT
Evan Chengf81bf152009-11-23 21:57:23 +00002126def VMVNd : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0,
David Goodwin658ea602009-09-25 18:38:29 +00002127 (outs DPR:$dst), (ins DPR:$src), IIC_VSHLiD,
Evan Chengf81bf152009-11-23 21:57:23 +00002128 "vmvn", "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002129 [(set DPR:$dst, (v2i32 (vnot DPR:$src)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002130def VMVNq : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0,
David Goodwin658ea602009-09-25 18:38:29 +00002131 (outs QPR:$dst), (ins QPR:$src), IIC_VSHLiD,
Evan Chengf81bf152009-11-23 21:57:23 +00002132 "vmvn", "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002133 [(set QPR:$dst, (v4i32 (vnot QPR:$src)))]>;
2134def : Pat<(v2i32 (vnot_conv DPR:$src)), (VMVNd DPR:$src)>;
2135def : Pat<(v4i32 (vnot_conv QPR:$src)), (VMVNq QPR:$src)>;
2136
2137// VBSL : Vector Bitwise Select
Evan Chengf81bf152009-11-23 21:57:23 +00002138def VBSLd : N3VX<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002139 (ins DPR:$src1, DPR:$src2, DPR:$src3), IIC_VCNTiD,
Evan Chengf81bf152009-11-23 21:57:23 +00002140 "vbsl", "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00002141 [(set DPR:$dst,
2142 (v2i32 (or (and DPR:$src2, DPR:$src1),
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002143 (and DPR:$src3, (vnot_conv DPR:$src1)))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002144def VBSLq : N3VX<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002145 (ins QPR:$src1, QPR:$src2, QPR:$src3), IIC_VCNTiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002146 "vbsl", "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00002147 [(set QPR:$dst,
2148 (v4i32 (or (and QPR:$src2, QPR:$src1),
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002149 (and QPR:$src3, (vnot_conv QPR:$src1)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002150
2151// VBIF : Vector Bitwise Insert if False
Evan Chengf81bf152009-11-23 21:57:23 +00002152// like VBSL but with: "vbif $dst, $src3, $src1", "$src2 = $dst",
Johnny Chen4814e712010-02-09 23:05:23 +00002153def VBIFd : N3VX<1, 0, 0b11, 0b0001, 0, 1,
2154 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3),
2155 IIC_VBINiD, "vbif", "$dst, $src2, $src3", "$src1 = $dst",
2156 [/* For disassembly only; pattern left blank */]>;
2157def VBIFq : N3VX<1, 0, 0b11, 0b0001, 1, 1,
2158 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3),
2159 IIC_VBINiQ, "vbif", "$dst, $src2, $src3", "$src1 = $dst",
2160 [/* For disassembly only; pattern left blank */]>;
2161
Bob Wilson5bafff32009-06-22 23:27:02 +00002162// VBIT : Vector Bitwise Insert if True
Evan Chengf81bf152009-11-23 21:57:23 +00002163// like VBSL but with: "vbit $dst, $src2, $src1", "$src3 = $dst",
Johnny Chen4814e712010-02-09 23:05:23 +00002164def VBITd : N3VX<1, 0, 0b10, 0b0001, 0, 1,
2165 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3),
2166 IIC_VBINiD, "vbit", "$dst, $src2, $src3", "$src1 = $dst",
2167 [/* For disassembly only; pattern left blank */]>;
2168def VBITq : N3VX<1, 0, 0b10, 0b0001, 1, 1,
2169 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3),
2170 IIC_VBINiQ, "vbit", "$dst, $src2, $src3", "$src1 = $dst",
2171 [/* For disassembly only; pattern left blank */]>;
2172
2173// VBIT/VBIF are not yet implemented. The TwoAddress pass will not go looking
Bob Wilson5bafff32009-06-22 23:27:02 +00002174// for equivalent operations with different register constraints; it just
2175// inserts copies.
2176
2177// Vector Absolute Differences.
2178
2179// VABD : Vector Absolute Difference
Evan Chengac0869d2009-11-21 06:21:52 +00002180defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, IIC_VBINi4D, IIC_VBINi4D,
2181 IIC_VBINi4Q, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002182 "vabd", "s", int_arm_neon_vabds, 0>;
Evan Chengac0869d2009-11-21 06:21:52 +00002183defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, IIC_VBINi4D, IIC_VBINi4D,
2184 IIC_VBINi4Q, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002185 "vabd", "u", int_arm_neon_vabdu, 0>;
Evan Chengac0869d2009-11-21 06:21:52 +00002186def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, IIC_VBIND,
Evan Chengf81bf152009-11-23 21:57:23 +00002187 "vabd", "f32", v2f32, v2f32, int_arm_neon_vabds, 0>;
Evan Chengac0869d2009-11-21 06:21:52 +00002188def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, IIC_VBINQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002189 "vabd", "f32", v4f32, v4f32, int_arm_neon_vabds, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002190
2191// VABDL : Vector Absolute Difference Long (Q = | D - D |)
Evan Chengac0869d2009-11-21 06:21:52 +00002192defm VABDLs : N3VLInt_QHS<0,1,0b0111,0, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002193 "vabdl", "s", int_arm_neon_vabdls, 0>;
Evan Chengac0869d2009-11-21 06:21:52 +00002194defm VABDLu : N3VLInt_QHS<1,1,0b0111,0, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002195 "vabdl", "u", int_arm_neon_vabdlu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002196
2197// VABA : Vector Absolute Difference and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00002198defm VABAs : N3VInt3_QHS<0,0,0b0111,1, "vaba", "s", int_arm_neon_vabas>;
2199defm VABAu : N3VInt3_QHS<1,0,0b0111,1, "vaba", "u", int_arm_neon_vabau>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002200
2201// VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |)
Evan Chengf81bf152009-11-23 21:57:23 +00002202defm VABALs : N3VLInt3_QHS<0,1,0b0101,0, "vabal", "s", int_arm_neon_vabals>;
2203defm VABALu : N3VLInt3_QHS<1,1,0b0101,0, "vabal", "u", int_arm_neon_vabalu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002204
2205// Vector Maximum and Minimum.
2206
2207// VMAX : Vector Maximum
Bob Wilson9abe19d2010-02-17 00:31:29 +00002208defm VMAXs : N3VInt_QHS<0,0,0b0110,0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002209 IIC_VBINi4Q, "vmax", "s", int_arm_neon_vmaxs, 1>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002210defm VMAXu : N3VInt_QHS<1,0,0b0110,0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002211 IIC_VBINi4Q, "vmax", "u", int_arm_neon_vmaxu, 1>;
2212def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, IIC_VBIND, "vmax", "f32",
2213 v2f32, v2f32, int_arm_neon_vmaxs, 1>;
2214def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, IIC_VBINQ, "vmax", "f32",
2215 v4f32, v4f32, int_arm_neon_vmaxs, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002216
2217// VMIN : Vector Minimum
Bob Wilson9abe19d2010-02-17 00:31:29 +00002218defm VMINs : N3VInt_QHS<0,0,0b0110,1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002219 IIC_VBINi4Q, "vmin", "s", int_arm_neon_vmins, 1>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002220defm VMINu : N3VInt_QHS<1,0,0b0110,1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002221 IIC_VBINi4Q, "vmin", "u", int_arm_neon_vminu, 1>;
2222def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, IIC_VBIND, "vmin", "f32",
2223 v2f32, v2f32, int_arm_neon_vmins, 1>;
2224def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, IIC_VBINQ, "vmin", "f32",
2225 v4f32, v4f32, int_arm_neon_vmins, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002226
2227// Vector Pairwise Operations.
2228
2229// VPADD : Vector Pairwise Add
Evan Chengf81bf152009-11-23 21:57:23 +00002230def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, IIC_VBINiD, "vpadd", "i8",
2231 v8i8, v8i8, int_arm_neon_vpadd, 0>;
2232def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, IIC_VBINiD, "vpadd", "i16",
2233 v4i16, v4i16, int_arm_neon_vpadd, 0>;
2234def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, IIC_VBINiD, "vpadd", "i32",
2235 v2i32, v2i32, int_arm_neon_vpadd, 0>;
2236def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, IIC_VBIND, "vpadd", "f32",
2237 v2f32, v2f32, int_arm_neon_vpadd, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002238
2239// VPADDL : Vector Pairwise Add Long
Evan Chengf81bf152009-11-23 21:57:23 +00002240defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002241 int_arm_neon_vpaddls>;
Evan Chengf81bf152009-11-23 21:57:23 +00002242defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00002243 int_arm_neon_vpaddlu>;
2244
2245// VPADAL : Vector Pairwise Add and Accumulate Long
Evan Chengf81bf152009-11-23 21:57:23 +00002246defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01100, 0, "vpadal", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002247 int_arm_neon_vpadals>;
Evan Chengf81bf152009-11-23 21:57:23 +00002248defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01101, 0, "vpadal", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00002249 int_arm_neon_vpadalu>;
2250
2251// VPMAX : Vector Pairwise Maximum
Evan Chengf81bf152009-11-23 21:57:23 +00002252def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, IIC_VBINi4D, "vpmax", "s8",
2253 v8i8, v8i8, int_arm_neon_vpmaxs, 0>;
2254def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, IIC_VBINi4D, "vpmax", "s16",
2255 v4i16, v4i16, int_arm_neon_vpmaxs, 0>;
2256def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, IIC_VBINi4D, "vpmax", "s32",
2257 v2i32, v2i32, int_arm_neon_vpmaxs, 0>;
2258def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, IIC_VBINi4D, "vpmax", "u8",
2259 v8i8, v8i8, int_arm_neon_vpmaxu, 0>;
2260def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, IIC_VBINi4D, "vpmax", "u16",
2261 v4i16, v4i16, int_arm_neon_vpmaxu, 0>;
2262def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, IIC_VBINi4D, "vpmax", "u32",
2263 v2i32, v2i32, int_arm_neon_vpmaxu, 0>;
2264def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, IIC_VBINi4D, "vpmax", "f32",
2265 v2f32, v2f32, int_arm_neon_vpmaxs, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002266
2267// VPMIN : Vector Pairwise Minimum
Evan Chengf81bf152009-11-23 21:57:23 +00002268def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, IIC_VBINi4D, "vpmin", "s8",
2269 v8i8, v8i8, int_arm_neon_vpmins, 0>;
2270def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, IIC_VBINi4D, "vpmin", "s16",
2271 v4i16, v4i16, int_arm_neon_vpmins, 0>;
2272def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, IIC_VBINi4D, "vpmin", "s32",
2273 v2i32, v2i32, int_arm_neon_vpmins, 0>;
2274def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, IIC_VBINi4D, "vpmin", "u8",
2275 v8i8, v8i8, int_arm_neon_vpminu, 0>;
2276def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, IIC_VBINi4D, "vpmin", "u16",
2277 v4i16, v4i16, int_arm_neon_vpminu, 0>;
2278def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, IIC_VBINi4D, "vpmin", "u32",
2279 v2i32, v2i32, int_arm_neon_vpminu, 0>;
2280def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, IIC_VBINi4D, "vpmin", "f32",
2281 v2f32, v2f32, int_arm_neon_vpmins, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002282
2283// Vector Reciprocal and Reciprocal Square Root Estimate and Step.
2284
2285// VRECPE : Vector Reciprocal Estimate
David Goodwin127221f2009-09-23 21:38:08 +00002286def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002287 IIC_VUNAD, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002288 v2i32, v2i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00002289def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002290 IIC_VUNAQ, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002291 v4i32, v4i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00002292def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002293 IIC_VUNAD, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00002294 v2f32, v2f32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00002295def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002296 IIC_VUNAQ, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00002297 v4f32, v4f32, int_arm_neon_vrecpe>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002298
2299// VRECPS : Vector Reciprocal Step
Evan Chengf81bf152009-11-23 21:57:23 +00002300def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1,
2301 IIC_VRECSD, "vrecps", "f32",
2302 v2f32, v2f32, int_arm_neon_vrecps, 1>;
2303def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1,
2304 IIC_VRECSQ, "vrecps", "f32",
2305 v4f32, v4f32, int_arm_neon_vrecps, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002306
2307// VRSQRTE : Vector Reciprocal Square Root Estimate
David Goodwin127221f2009-09-23 21:38:08 +00002308def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002309 IIC_VUNAD, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00002310 v2i32, v2i32, int_arm_neon_vrsqrte>;
2311def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002312 IIC_VUNAQ, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00002313 v4i32, v4i32, int_arm_neon_vrsqrte>;
2314def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002315 IIC_VUNAD, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00002316 v2f32, v2f32, int_arm_neon_vrsqrte>;
2317def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002318 IIC_VUNAQ, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00002319 v4f32, v4f32, int_arm_neon_vrsqrte>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002320
2321// VRSQRTS : Vector Reciprocal Square Root Step
Evan Chengf81bf152009-11-23 21:57:23 +00002322def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1,
2323 IIC_VRECSD, "vrsqrts", "f32",
2324 v2f32, v2f32, int_arm_neon_vrsqrts, 1>;
2325def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1,
2326 IIC_VRECSQ, "vrsqrts", "f32",
2327 v4f32, v4f32, int_arm_neon_vrsqrts, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002328
2329// Vector Shifts.
2330
2331// VSHL : Vector Shift
David Goodwin658ea602009-09-25 18:38:29 +00002332defm VSHLs : N3VInt_QHSD<0, 0, 0b0100, 0, IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002333 IIC_VSHLiQ, "vshl", "s", int_arm_neon_vshifts, 0>;
David Goodwin658ea602009-09-25 18:38:29 +00002334defm VSHLu : N3VInt_QHSD<1, 0, 0b0100, 0, IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002335 IIC_VSHLiQ, "vshl", "u", int_arm_neon_vshiftu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002336// VSHL : Vector Shift Left (Immediate)
Evan Chengf81bf152009-11-23 21:57:23 +00002337defm VSHLi : N2VSh_QHSD<0, 1, 0b0101, 1, IIC_VSHLiD, "vshl", "i", NEONvshl>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002338// VSHR : Vector Shift Right (Immediate)
Evan Chengf81bf152009-11-23 21:57:23 +00002339defm VSHRs : N2VSh_QHSD<0, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "s", NEONvshrs>;
2340defm VSHRu : N2VSh_QHSD<1, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "u", NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002341
2342// VSHLL : Vector Shift Left Long
Evan Chengf81bf152009-11-23 21:57:23 +00002343defm VSHLLs : N2VLSh_QHS<0, 1, 0b1010, 0, 0, 1, "vshll", "s", NEONvshlls>;
2344defm VSHLLu : N2VLSh_QHS<1, 1, 0b1010, 0, 0, 1, "vshll", "u", NEONvshllu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002345
2346// VSHLL : Vector Shift Left Long (with maximum shift count)
Bob Wilson507df402009-10-21 02:15:46 +00002347class N2VLShMax<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
Evan Chengf81bf152009-11-23 21:57:23 +00002348 bit op6, bit op4, string OpcodeStr, string Dt, ValueType ResTy,
Bob Wilson507df402009-10-21 02:15:46 +00002349 ValueType OpTy, SDNode OpNode>
Evan Chengf81bf152009-11-23 21:57:23 +00002350 : N2VLSh<op24, op23, op11_8, op7, op6, op4, OpcodeStr, Dt,
2351 ResTy, OpTy, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002352 let Inst{21-16} = op21_16;
2353}
Evan Chengf81bf152009-11-23 21:57:23 +00002354def VSHLLi8 : N2VLShMax<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll", "i8",
Bob Wilson507df402009-10-21 02:15:46 +00002355 v8i16, v8i8, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00002356def VSHLLi16 : N2VLShMax<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll", "i16",
Bob Wilson507df402009-10-21 02:15:46 +00002357 v4i32, v4i16, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00002358def VSHLLi32 : N2VLShMax<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll", "i32",
Bob Wilson507df402009-10-21 02:15:46 +00002359 v2i64, v2i32, NEONvshlli>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002360
2361// VSHRN : Vector Shift Right and Narrow
Bob Wilson9abe19d2010-02-17 00:31:29 +00002362defm VSHRN : N2VNSh_HSD<0,1,0b1000,0,0,1, IIC_VSHLiD, "vshrn", "i",
2363 NEONvshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002364
2365// VRSHL : Vector Rounding Shift
David Goodwin658ea602009-09-25 18:38:29 +00002366defm VRSHLs : N3VInt_QHSD<0,0,0b0101,0, IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002367 IIC_VSHLi4Q, "vrshl", "s", int_arm_neon_vrshifts,0>;
David Goodwin658ea602009-09-25 18:38:29 +00002368defm VRSHLu : N3VInt_QHSD<1,0,0b0101,0, IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002369 IIC_VSHLi4Q, "vrshl", "u", int_arm_neon_vrshiftu,0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002370// VRSHR : Vector Rounding Shift Right
Bob Wilson9abe19d2010-02-17 00:31:29 +00002371defm VRSHRs : N2VSh_QHSD<0,1,0b0010,1, IIC_VSHLi4D, "vrshr", "s", NEONvrshrs>;
2372defm VRSHRu : N2VSh_QHSD<1,1,0b0010,1, IIC_VSHLi4D, "vrshr", "u", NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002373
2374// VRSHRN : Vector Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00002375defm VRSHRN : N2VNSh_HSD<0, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vrshrn", "i",
Bob Wilson507df402009-10-21 02:15:46 +00002376 NEONvrshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002377
2378// VQSHL : Vector Saturating Shift
David Goodwin658ea602009-09-25 18:38:29 +00002379defm VQSHLs : N3VInt_QHSD<0,0,0b0100,1, IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002380 IIC_VSHLi4Q, "vqshl", "s", int_arm_neon_vqshifts,0>;
David Goodwin658ea602009-09-25 18:38:29 +00002381defm VQSHLu : N3VInt_QHSD<1,0,0b0100,1, IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002382 IIC_VSHLi4Q, "vqshl", "u", int_arm_neon_vqshiftu,0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002383// VQSHL : Vector Saturating Shift Left (Immediate)
Bob Wilson9abe19d2010-02-17 00:31:29 +00002384defm VQSHLsi : N2VSh_QHSD<0,1,0b0111,1, IIC_VSHLi4D, "vqshl", "s", NEONvqshls>;
2385defm VQSHLui : N2VSh_QHSD<1,1,0b0111,1, IIC_VSHLi4D, "vqshl", "u", NEONvqshlu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002386// VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned)
Bob Wilson9abe19d2010-02-17 00:31:29 +00002387defm VQSHLsu : N2VSh_QHSD<1,1,0b0110,1, IIC_VSHLi4D, "vqshlu","s",NEONvqshlsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002388
2389// VQSHRN : Vector Saturating Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00002390defm VQSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00002391 NEONvqshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00002392defm VQSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00002393 NEONvqshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002394
2395// VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00002396defm VQSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 0, 1, IIC_VSHLi4D, "vqshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00002397 NEONvqshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002398
2399// VQRSHL : Vector Saturating Rounding Shift
Bob Wilson9abe19d2010-02-17 00:31:29 +00002400defm VQRSHLs : N3VInt_QHSD<0,0,0b0101,1, IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002401 IIC_VSHLi4Q, "vqrshl", "s",
2402 int_arm_neon_vqrshifts, 0>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002403defm VQRSHLu : N3VInt_QHSD<1,0,0b0101,1, IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002404 IIC_VSHLi4Q, "vqrshl", "u",
2405 int_arm_neon_vqrshiftu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002406
2407// VQRSHRN : Vector Saturating Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00002408defm VQRSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00002409 NEONvqrshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00002410defm VQRSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00002411 NEONvqrshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002412
2413// VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00002414defm VQRSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vqrshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00002415 NEONvqrshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002416
2417// VSRA : Vector Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00002418defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra", "s", NEONvshrs>;
2419defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra", "u", NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002420// VRSRA : Vector Rounding Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00002421defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra", "s", NEONvrshrs>;
2422defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra", "u", NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002423
2424// VSLI : Vector Shift Left and Insert
Evan Chengf81bf152009-11-23 21:57:23 +00002425defm VSLI : N2VShIns_QHSD<1, 1, 0b0101, 1, "vsli", NEONvsli>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002426// VSRI : Vector Shift Right and Insert
Evan Chengf81bf152009-11-23 21:57:23 +00002427defm VSRI : N2VShIns_QHSD<1, 1, 0b0100, 1, "vsri", NEONvsri>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002428
2429// Vector Absolute and Saturating Absolute.
2430
2431// VABS : Vector Absolute Value
David Goodwin127221f2009-09-23 21:38:08 +00002432defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002433 IIC_VUNAiD, IIC_VUNAiQ, "vabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002434 int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00002435def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002436 IIC_VUNAD, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00002437 v2f32, v2f32, int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00002438def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002439 IIC_VUNAQ, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00002440 v4f32, v4f32, int_arm_neon_vabs>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002441
2442// VQABS : Vector Saturating Absolute Value
David Goodwin127221f2009-09-23 21:38:08 +00002443defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002444 IIC_VQUNAiD, IIC_VQUNAiQ, "vqabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002445 int_arm_neon_vqabs>;
2446
2447// Vector Negate.
2448
2449def vneg : PatFrag<(ops node:$in), (sub immAllZerosV, node:$in)>;
2450def vneg_conv : PatFrag<(ops node:$in), (sub immAllZerosV_bc, node:$in)>;
2451
Evan Chengf81bf152009-11-23 21:57:23 +00002452class VNEGD<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00002453 : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$dst), (ins DPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00002454 IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002455 [(set DPR:$dst, (Ty (vneg DPR:$src)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002456class VNEGQ<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00002457 : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$dst), (ins QPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00002458 IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002459 [(set QPR:$dst, (Ty (vneg QPR:$src)))]>;
2460
2461// VNEG : Vector Negate
Evan Chengf81bf152009-11-23 21:57:23 +00002462def VNEGs8d : VNEGD<0b00, "vneg", "s8", v8i8>;
2463def VNEGs16d : VNEGD<0b01, "vneg", "s16", v4i16>;
2464def VNEGs32d : VNEGD<0b10, "vneg", "s32", v2i32>;
2465def VNEGs8q : VNEGQ<0b00, "vneg", "s8", v16i8>;
2466def VNEGs16q : VNEGQ<0b01, "vneg", "s16", v8i16>;
2467def VNEGs32q : VNEGQ<0b10, "vneg", "s32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002468
2469// VNEG : Vector Negate (floating-point)
Bob Wilson3c0f96e2010-02-17 22:23:11 +00002470def VNEGfd : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
David Goodwin658ea602009-09-25 18:38:29 +00002471 (outs DPR:$dst), (ins DPR:$src), IIC_VUNAD,
Evan Chengf81bf152009-11-23 21:57:23 +00002472 "vneg", "f32", "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002473 [(set DPR:$dst, (v2f32 (fneg DPR:$src)))]>;
2474def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0,
David Goodwin658ea602009-09-25 18:38:29 +00002475 (outs QPR:$dst), (ins QPR:$src), IIC_VUNAQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002476 "vneg", "f32", "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002477 [(set QPR:$dst, (v4f32 (fneg QPR:$src)))]>;
2478
2479def : Pat<(v8i8 (vneg_conv DPR:$src)), (VNEGs8d DPR:$src)>;
2480def : Pat<(v4i16 (vneg_conv DPR:$src)), (VNEGs16d DPR:$src)>;
2481def : Pat<(v2i32 (vneg_conv DPR:$src)), (VNEGs32d DPR:$src)>;
2482def : Pat<(v16i8 (vneg_conv QPR:$src)), (VNEGs8q QPR:$src)>;
2483def : Pat<(v8i16 (vneg_conv QPR:$src)), (VNEGs16q QPR:$src)>;
2484def : Pat<(v4i32 (vneg_conv QPR:$src)), (VNEGs32q QPR:$src)>;
2485
2486// VQNEG : Vector Saturating Negate
David Goodwin127221f2009-09-23 21:38:08 +00002487defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002488 IIC_VQUNAiD, IIC_VQUNAiQ, "vqneg", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002489 int_arm_neon_vqneg>;
2490
2491// Vector Bit Counting Operations.
2492
2493// VCLS : Vector Count Leading Sign Bits
David Goodwin127221f2009-09-23 21:38:08 +00002494defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002495 IIC_VCNTiD, IIC_VCNTiQ, "vcls", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002496 int_arm_neon_vcls>;
2497// VCLZ : Vector Count Leading Zeros
David Goodwin127221f2009-09-23 21:38:08 +00002498defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002499 IIC_VCNTiD, IIC_VCNTiQ, "vclz", "i",
Bob Wilson5bafff32009-06-22 23:27:02 +00002500 int_arm_neon_vclz>;
2501// VCNT : Vector Count One Bits
David Goodwin127221f2009-09-23 21:38:08 +00002502def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002503 IIC_VCNTiD, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00002504 v8i8, v8i8, int_arm_neon_vcnt>;
David Goodwin127221f2009-09-23 21:38:08 +00002505def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002506 IIC_VCNTiQ, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00002507 v16i8, v16i8, int_arm_neon_vcnt>;
2508
Johnny Chend8836042010-02-24 20:06:07 +00002509// Vector Swap -- for disassembly only.
2510def VSWPd : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 0, 0,
2511 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
2512 "vswp", "$dst, $src", "", []>;
2513def VSWPq : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 1, 0,
2514 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
2515 "vswp", "$dst, $src", "", []>;
2516
Bob Wilson5bafff32009-06-22 23:27:02 +00002517// Vector Move Operations.
2518
2519// VMOV : Vector Move (Register)
2520
Evan Chengf81bf152009-11-23 21:57:23 +00002521def VMOVDneon: N3VX<0, 0, 0b10, 0b0001, 0, 1, (outs DPR:$dst), (ins DPR:$src),
2522 IIC_VMOVD, "vmov", "$dst, $src", "", []>;
2523def VMOVQ : N3VX<0, 0, 0b10, 0b0001, 1, 1, (outs QPR:$dst), (ins QPR:$src),
2524 IIC_VMOVD, "vmov", "$dst, $src", "", []>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002525
2526// VMOV : Vector Move (Immediate)
2527
2528// VMOV_get_imm8 xform function: convert build_vector to VMOV.i8 imm.
2529def VMOV_get_imm8 : SDNodeXForm<build_vector, [{
2530 return ARM::getVMOVImm(N, 1, *CurDAG);
2531}]>;
2532def vmovImm8 : PatLeaf<(build_vector), [{
2533 return ARM::getVMOVImm(N, 1, *CurDAG).getNode() != 0;
2534}], VMOV_get_imm8>;
2535
2536// VMOV_get_imm16 xform function: convert build_vector to VMOV.i16 imm.
2537def VMOV_get_imm16 : SDNodeXForm<build_vector, [{
2538 return ARM::getVMOVImm(N, 2, *CurDAG);
2539}]>;
2540def vmovImm16 : PatLeaf<(build_vector), [{
2541 return ARM::getVMOVImm(N, 2, *CurDAG).getNode() != 0;
2542}], VMOV_get_imm16>;
2543
2544// VMOV_get_imm32 xform function: convert build_vector to VMOV.i32 imm.
2545def VMOV_get_imm32 : SDNodeXForm<build_vector, [{
2546 return ARM::getVMOVImm(N, 4, *CurDAG);
2547}]>;
2548def vmovImm32 : PatLeaf<(build_vector), [{
2549 return ARM::getVMOVImm(N, 4, *CurDAG).getNode() != 0;
2550}], VMOV_get_imm32>;
2551
2552// VMOV_get_imm64 xform function: convert build_vector to VMOV.i64 imm.
2553def VMOV_get_imm64 : SDNodeXForm<build_vector, [{
2554 return ARM::getVMOVImm(N, 8, *CurDAG);
2555}]>;
2556def vmovImm64 : PatLeaf<(build_vector), [{
2557 return ARM::getVMOVImm(N, 8, *CurDAG).getNode() != 0;
2558}], VMOV_get_imm64>;
2559
2560// Note: Some of the cmode bits in the following VMOV instructions need to
2561// be encoded based on the immed values.
2562
2563def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002564 (ins h8imm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002565 "vmov", "i8", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002566 [(set DPR:$dst, (v8i8 vmovImm8:$SIMM))]>;
2567def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002568 (ins h8imm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002569 "vmov", "i8", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002570 [(set QPR:$dst, (v16i8 vmovImm8:$SIMM))]>;
2571
Johnny Chen208d76c2009-12-01 00:02:02 +00002572def VMOVv4i16 : N1ModImm<1, 0b000, {1,0,?,?}, 0, 0, {?}, 1, (outs DPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002573 (ins h16imm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002574 "vmov", "i16", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002575 [(set DPR:$dst, (v4i16 vmovImm16:$SIMM))]>;
Johnny Chen208d76c2009-12-01 00:02:02 +00002576def VMOVv8i16 : N1ModImm<1, 0b000, {1,0,?,?}, 0, 1, {?}, 1, (outs QPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002577 (ins h16imm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002578 "vmov", "i16", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002579 [(set QPR:$dst, (v8i16 vmovImm16:$SIMM))]>;
2580
Johnny Chen208d76c2009-12-01 00:02:02 +00002581def VMOVv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, {?}, 1, (outs DPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002582 (ins h32imm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002583 "vmov", "i32", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002584 [(set DPR:$dst, (v2i32 vmovImm32:$SIMM))]>;
Johnny Chen208d76c2009-12-01 00:02:02 +00002585def VMOVv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, {?}, 1, (outs QPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002586 (ins h32imm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002587 "vmov", "i32", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002588 [(set QPR:$dst, (v4i32 vmovImm32:$SIMM))]>;
2589
2590def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002591 (ins h64imm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002592 "vmov", "i64", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002593 [(set DPR:$dst, (v1i64 vmovImm64:$SIMM))]>;
2594def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002595 (ins h64imm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002596 "vmov", "i64", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002597 [(set QPR:$dst, (v2i64 vmovImm64:$SIMM))]>;
2598
2599// VMOV : Vector Get Lane (move scalar to ARM core register)
2600
Johnny Chen131c4a52009-11-23 17:48:17 +00002601def VGETLNs8 : NVGetLane<{1,1,1,0,0,1,?,1}, 0b1011, {?,?},
Bob Wilson4f38b382009-08-21 21:58:55 +00002602 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002603 IIC_VMOVSI, "vmov", "s8", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00002604 [(set GPR:$dst, (NEONvgetlanes (v8i8 DPR:$src),
2605 imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00002606def VGETLNs16 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, {?,1},
Bob Wilson4f38b382009-08-21 21:58:55 +00002607 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002608 IIC_VMOVSI, "vmov", "s16", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00002609 [(set GPR:$dst, (NEONvgetlanes (v4i16 DPR:$src),
2610 imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00002611def VGETLNu8 : NVGetLane<{1,1,1,0,1,1,?,1}, 0b1011, {?,?},
Bob Wilson4f38b382009-08-21 21:58:55 +00002612 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002613 IIC_VMOVSI, "vmov", "u8", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00002614 [(set GPR:$dst, (NEONvgetlaneu (v8i8 DPR:$src),
2615 imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00002616def VGETLNu16 : NVGetLane<{1,1,1,0,1,0,?,1}, 0b1011, {?,1},
Bob Wilson4f38b382009-08-21 21:58:55 +00002617 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002618 IIC_VMOVSI, "vmov", "u16", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00002619 [(set GPR:$dst, (NEONvgetlaneu (v4i16 DPR:$src),
2620 imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00002621def VGETLNi32 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, 0b00,
Bob Wilson4f38b382009-08-21 21:58:55 +00002622 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002623 IIC_VMOVSI, "vmov", "32", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00002624 [(set GPR:$dst, (extractelt (v2i32 DPR:$src),
2625 imm:$lane))]>;
2626// def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td
2627def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane),
2628 (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002629 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002630 (SubReg_i8_lane imm:$lane))>;
2631def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane),
2632 (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002633 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002634 (SubReg_i16_lane imm:$lane))>;
2635def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane),
2636 (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002637 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002638 (SubReg_i8_lane imm:$lane))>;
2639def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane),
2640 (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002641 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002642 (SubReg_i16_lane imm:$lane))>;
2643def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane),
2644 (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002645 (DSubReg_i32_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002646 (SubReg_i32_lane imm:$lane))>;
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00002647def : Pat<(extractelt (v2f32 DPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002648 (EXTRACT_SUBREG (v2f32 (COPY_TO_REGCLASS (v2f32 DPR:$src1),DPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00002649 (SSubReg_f32_reg imm:$src2))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002650def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002651 (EXTRACT_SUBREG (v4f32 (COPY_TO_REGCLASS (v4f32 QPR:$src1),QPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00002652 (SSubReg_f32_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002653//def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002654// (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002655def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002656 (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002657
2658
2659// VMOV : Vector Set Lane (move ARM core register to scalar)
2660
2661let Constraints = "$src1 = $dst" in {
Johnny Chen131c4a52009-11-23 17:48:17 +00002662def VSETLNi8 : NVSetLane<{1,1,1,0,0,1,?,0}, 0b1011, {?,?}, (outs DPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00002663 (ins DPR:$src1, GPR:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002664 IIC_VMOVISL, "vmov", "8", "$dst[$lane], $src2",
Bob Wilson5bafff32009-06-22 23:27:02 +00002665 [(set DPR:$dst, (vector_insert (v8i8 DPR:$src1),
2666 GPR:$src2, imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00002667def VSETLNi16 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, {?,1}, (outs DPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00002668 (ins DPR:$src1, GPR:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002669 IIC_VMOVISL, "vmov", "16", "$dst[$lane], $src2",
Bob Wilson5bafff32009-06-22 23:27:02 +00002670 [(set DPR:$dst, (vector_insert (v4i16 DPR:$src1),
2671 GPR:$src2, imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00002672def VSETLNi32 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, 0b00, (outs DPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00002673 (ins DPR:$src1, GPR:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002674 IIC_VMOVISL, "vmov", "32", "$dst[$lane], $src2",
Bob Wilson5bafff32009-06-22 23:27:02 +00002675 [(set DPR:$dst, (insertelt (v2i32 DPR:$src1),
2676 GPR:$src2, imm:$lane))]>;
2677}
2678def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane),
2679 (v16i8 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00002680 (v8i8 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002681 (DSubReg_i8_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00002682 GPR:$src2, (SubReg_i8_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002683 (DSubReg_i8_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002684def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane),
2685 (v8i16 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00002686 (v4i16 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002687 (DSubReg_i16_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00002688 GPR:$src2, (SubReg_i16_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002689 (DSubReg_i16_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002690def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane),
2691 (v4i32 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00002692 (v2i32 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002693 (DSubReg_i32_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00002694 GPR:$src2, (SubReg_i32_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002695 (DSubReg_i32_reg imm:$lane)))>;
2696
Anton Korobeynikovd91aafd2009-08-30 19:06:39 +00002697def : Pat<(v2f32 (insertelt DPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00002698 (INSERT_SUBREG (v2f32 (COPY_TO_REGCLASS DPR:$src1, DPR_VFP2)),
2699 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002700def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00002701 (INSERT_SUBREG (v4f32 (COPY_TO_REGCLASS QPR:$src1, QPR_VFP2)),
2702 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002703
2704//def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002705// (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002706def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002707 (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002708
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00002709def : Pat<(v2f32 (scalar_to_vector SPR:$src)),
2710 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$src, arm_ssubreg_0)>;
Chris Lattner77144e72010-03-15 00:52:43 +00002711def : Pat<(v2f64 (scalar_to_vector (f64 DPR:$src))),
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00002712 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), DPR:$src, arm_dsubreg_0)>;
2713def : Pat<(v4f32 (scalar_to_vector SPR:$src)),
2714 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), SPR:$src, arm_ssubreg_0)>;
2715
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00002716def : Pat<(v8i8 (scalar_to_vector GPR:$src)),
2717 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
2718def : Pat<(v4i16 (scalar_to_vector GPR:$src)),
2719 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
2720def : Pat<(v2i32 (scalar_to_vector GPR:$src)),
2721 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
2722
2723def : Pat<(v16i8 (scalar_to_vector GPR:$src)),
2724 (INSERT_SUBREG (v16i8 (IMPLICIT_DEF)),
2725 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
2726 arm_dsubreg_0)>;
2727def : Pat<(v8i16 (scalar_to_vector GPR:$src)),
2728 (INSERT_SUBREG (v8i16 (IMPLICIT_DEF)),
2729 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
2730 arm_dsubreg_0)>;
2731def : Pat<(v4i32 (scalar_to_vector GPR:$src)),
2732 (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)),
2733 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
2734 arm_dsubreg_0)>;
2735
Bob Wilson5bafff32009-06-22 23:27:02 +00002736// VDUP : Vector Duplicate (from ARM core register to all elements)
2737
Evan Chengf81bf152009-11-23 21:57:23 +00002738class VDUPD<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00002739 : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00002740 IIC_VMOVIS, "vdup", Dt, "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00002741 [(set DPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002742class VDUPQ<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00002743 : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00002744 IIC_VMOVIS, "vdup", Dt, "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00002745 [(set QPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002746
Evan Chengf81bf152009-11-23 21:57:23 +00002747def VDUP8d : VDUPD<0b11101100, 0b00, "8", v8i8>;
2748def VDUP16d : VDUPD<0b11101000, 0b01, "16", v4i16>;
2749def VDUP32d : VDUPD<0b11101000, 0b00, "32", v2i32>;
2750def VDUP8q : VDUPQ<0b11101110, 0b00, "8", v16i8>;
2751def VDUP16q : VDUPQ<0b11101010, 0b01, "16", v8i16>;
2752def VDUP32q : VDUPQ<0b11101010, 0b00, "32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002753
2754def VDUPfd : NVDup<0b11101000, 0b1011, 0b00, (outs DPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00002755 IIC_VMOVIS, "vdup", "32", "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00002756 [(set DPR:$dst, (v2f32 (NEONvdup
2757 (f32 (bitconvert GPR:$src)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002758def VDUPfq : NVDup<0b11101010, 0b1011, 0b00, (outs QPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00002759 IIC_VMOVIS, "vdup", "32", "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00002760 [(set QPR:$dst, (v4f32 (NEONvdup
2761 (f32 (bitconvert GPR:$src)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002762
2763// VDUP : Vector Duplicate Lane (from scalar to all elements)
2764
Evan Chengf81bf152009-11-23 21:57:23 +00002765class VDUPLND<bits<2> op19_18, bits<2> op17_16,
2766 string OpcodeStr, string Dt, ValueType Ty>
Johnny Chenda1aea42009-11-23 21:00:43 +00002767 : N2V<0b11, 0b11, op19_18, op17_16, 0b11000, 0, 0,
David Goodwin658ea602009-09-25 18:38:29 +00002768 (outs DPR:$dst), (ins DPR:$src, nohash_imm:$lane), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00002769 OpcodeStr, Dt, "$dst, $src[$lane]", "",
Bob Wilson0ce37102009-08-14 05:08:32 +00002770 [(set DPR:$dst, (Ty (NEONvduplane (Ty DPR:$src), imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002771
Evan Chengf81bf152009-11-23 21:57:23 +00002772class VDUPLNQ<bits<2> op19_18, bits<2> op17_16, string OpcodeStr, string Dt,
Johnny Chenda1aea42009-11-23 21:00:43 +00002773 ValueType ResTy, ValueType OpTy>
2774 : N2V<0b11, 0b11, op19_18, op17_16, 0b11000, 1, 0,
David Goodwin658ea602009-09-25 18:38:29 +00002775 (outs QPR:$dst), (ins DPR:$src, nohash_imm:$lane), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00002776 OpcodeStr, Dt, "$dst, $src[$lane]", "",
Bob Wilson0ce37102009-08-14 05:08:32 +00002777 [(set QPR:$dst, (ResTy (NEONvduplane (OpTy DPR:$src), imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002778
Bob Wilson507df402009-10-21 02:15:46 +00002779// Inst{19-16} is partially specified depending on the element size.
2780
Evan Chengf81bf152009-11-23 21:57:23 +00002781def VDUPLN8d : VDUPLND<{?,?}, {?,1}, "vdup", "8", v8i8>;
2782def VDUPLN16d : VDUPLND<{?,?}, {1,0}, "vdup", "16", v4i16>;
2783def VDUPLN32d : VDUPLND<{?,1}, {0,0}, "vdup", "32", v2i32>;
2784def VDUPLNfd : VDUPLND<{?,1}, {0,0}, "vdup", "32", v2f32>;
2785def VDUPLN8q : VDUPLNQ<{?,?}, {?,1}, "vdup", "8", v16i8, v8i8>;
2786def VDUPLN16q : VDUPLNQ<{?,?}, {1,0}, "vdup", "16", v8i16, v4i16>;
2787def VDUPLN32q : VDUPLNQ<{?,1}, {0,0}, "vdup", "32", v4i32, v2i32>;
2788def VDUPLNfq : VDUPLNQ<{?,1}, {0,0}, "vdup", "32", v4f32, v2f32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002789
Bob Wilson0ce37102009-08-14 05:08:32 +00002790def : Pat<(v16i8 (NEONvduplane (v16i8 QPR:$src), imm:$lane)),
2791 (v16i8 (VDUPLN8q (v8i8 (EXTRACT_SUBREG QPR:$src,
2792 (DSubReg_i8_reg imm:$lane))),
2793 (SubReg_i8_lane imm:$lane)))>;
2794def : Pat<(v8i16 (NEONvduplane (v8i16 QPR:$src), imm:$lane)),
2795 (v8i16 (VDUPLN16q (v4i16 (EXTRACT_SUBREG QPR:$src,
2796 (DSubReg_i16_reg imm:$lane))),
2797 (SubReg_i16_lane imm:$lane)))>;
2798def : Pat<(v4i32 (NEONvduplane (v4i32 QPR:$src), imm:$lane)),
2799 (v4i32 (VDUPLN32q (v2i32 (EXTRACT_SUBREG QPR:$src,
2800 (DSubReg_i32_reg imm:$lane))),
2801 (SubReg_i32_lane imm:$lane)))>;
2802def : Pat<(v4f32 (NEONvduplane (v4f32 QPR:$src), imm:$lane)),
2803 (v4f32 (VDUPLNfq (v2f32 (EXTRACT_SUBREG QPR:$src,
2804 (DSubReg_i32_reg imm:$lane))),
2805 (SubReg_i32_lane imm:$lane)))>;
2806
Johnny Chenda1aea42009-11-23 21:00:43 +00002807def VDUPfdf : N2V<0b11, 0b11, {?,1}, {0,0}, 0b11000, 0, 0,
2808 (outs DPR:$dst), (ins SPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00002809 IIC_VMOVD, "vdup", "32", "$dst, ${src:lane}", "",
Johnny Chenda1aea42009-11-23 21:00:43 +00002810 [(set DPR:$dst, (v2f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00002811
Johnny Chenda1aea42009-11-23 21:00:43 +00002812def VDUPfqf : N2V<0b11, 0b11, {?,1}, {0,0}, 0b11000, 1, 0,
2813 (outs QPR:$dst), (ins SPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00002814 IIC_VMOVD, "vdup", "32", "$dst, ${src:lane}", "",
Johnny Chenda1aea42009-11-23 21:00:43 +00002815 [(set QPR:$dst, (v4f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00002816
Anton Korobeynikov69d1c1a2009-09-02 21:21:28 +00002817def : Pat<(v2i64 (NEONvduplane (v2i64 QPR:$src), imm:$lane)),
2818 (INSERT_SUBREG QPR:$src,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002819 (i64 (EXTRACT_SUBREG QPR:$src,
2820 (DSubReg_f64_reg imm:$lane))),
Anton Korobeynikov69d1c1a2009-09-02 21:21:28 +00002821 (DSubReg_f64_other_reg imm:$lane))>;
2822def : Pat<(v2f64 (NEONvduplane (v2f64 QPR:$src), imm:$lane)),
2823 (INSERT_SUBREG QPR:$src,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002824 (f64 (EXTRACT_SUBREG QPR:$src,
2825 (DSubReg_f64_reg imm:$lane))),
Anton Korobeynikov69d1c1a2009-09-02 21:21:28 +00002826 (DSubReg_f64_other_reg imm:$lane))>;
2827
Bob Wilson5bafff32009-06-22 23:27:02 +00002828// VMOVN : Vector Narrowing Move
Evan Chengf81bf152009-11-23 21:57:23 +00002829defm VMOVN : N2VNInt_HSD<0b11,0b11,0b10,0b00100,0,0, IIC_VMOVD,
2830 "vmovn", "i", int_arm_neon_vmovn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002831// VQMOVN : Vector Saturating Narrowing Move
Evan Chengf81bf152009-11-23 21:57:23 +00002832defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, IIC_VQUNAiD,
2833 "vqmovn", "s", int_arm_neon_vqmovns>;
2834defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, IIC_VQUNAiD,
2835 "vqmovn", "u", int_arm_neon_vqmovnu>;
2836defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, IIC_VQUNAiD,
2837 "vqmovun", "s", int_arm_neon_vqmovnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002838// VMOVL : Vector Lengthening Move
Evan Chengf81bf152009-11-23 21:57:23 +00002839defm VMOVLs : N2VLInt_QHS<0b01,0b10100,0,1, "vmovl", "s",
2840 int_arm_neon_vmovls>;
2841defm VMOVLu : N2VLInt_QHS<0b11,0b10100,0,1, "vmovl", "u",
2842 int_arm_neon_vmovlu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002843
2844// Vector Conversions.
2845
2846// VCVT : Vector Convert Between Floating-Point and Integers
Evan Chengf81bf152009-11-23 21:57:23 +00002847def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002848 v2i32, v2f32, fp_to_sint>;
Evan Chengf81bf152009-11-23 21:57:23 +00002849def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002850 v2i32, v2f32, fp_to_uint>;
Evan Chengf81bf152009-11-23 21:57:23 +00002851def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002852 v2f32, v2i32, sint_to_fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00002853def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002854 v2f32, v2i32, uint_to_fp>;
2855
Evan Chengf81bf152009-11-23 21:57:23 +00002856def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002857 v4i32, v4f32, fp_to_sint>;
Evan Chengf81bf152009-11-23 21:57:23 +00002858def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002859 v4i32, v4f32, fp_to_uint>;
Evan Chengf81bf152009-11-23 21:57:23 +00002860def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002861 v4f32, v4i32, sint_to_fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00002862def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002863 v4f32, v4i32, uint_to_fp>;
2864
2865// VCVT : Vector Convert Between Floating-Point and Fixed-Point.
Evan Chengf81bf152009-11-23 21:57:23 +00002866def VCVTf2xsd : N2VCvtD<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002867 v2i32, v2f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00002868def VCVTf2xud : N2VCvtD<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002869 v2i32, v2f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00002870def VCVTxs2fd : N2VCvtD<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002871 v2f32, v2i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00002872def VCVTxu2fd : N2VCvtD<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002873 v2f32, v2i32, int_arm_neon_vcvtfxu2fp>;
2874
Evan Chengf81bf152009-11-23 21:57:23 +00002875def VCVTf2xsq : N2VCvtQ<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002876 v4i32, v4f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00002877def VCVTf2xuq : N2VCvtQ<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002878 v4i32, v4f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00002879def VCVTxs2fq : N2VCvtQ<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002880 v4f32, v4i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00002881def VCVTxu2fq : N2VCvtQ<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002882 v4f32, v4i32, int_arm_neon_vcvtfxu2fp>;
2883
Bob Wilsond8e17572009-08-12 22:31:50 +00002884// Vector Reverse.
Bob Wilson8bb9e482009-07-26 00:39:34 +00002885
2886// VREV64 : Vector Reverse elements within 64-bit doublewords
2887
Evan Chengf81bf152009-11-23 21:57:23 +00002888class VREV64D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00002889 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002890 (ins DPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00002891 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00002892 [(set DPR:$dst, (Ty (NEONvrev64 (Ty DPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002893class VREV64Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00002894 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002895 (ins QPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00002896 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00002897 [(set QPR:$dst, (Ty (NEONvrev64 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00002898
Evan Chengf81bf152009-11-23 21:57:23 +00002899def VREV64d8 : VREV64D<0b00, "vrev64", "8", v8i8>;
2900def VREV64d16 : VREV64D<0b01, "vrev64", "16", v4i16>;
2901def VREV64d32 : VREV64D<0b10, "vrev64", "32", v2i32>;
2902def VREV64df : VREV64D<0b10, "vrev64", "32", v2f32>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00002903
Evan Chengf81bf152009-11-23 21:57:23 +00002904def VREV64q8 : VREV64Q<0b00, "vrev64", "8", v16i8>;
2905def VREV64q16 : VREV64Q<0b01, "vrev64", "16", v8i16>;
2906def VREV64q32 : VREV64Q<0b10, "vrev64", "32", v4i32>;
2907def VREV64qf : VREV64Q<0b10, "vrev64", "32", v4f32>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00002908
2909// VREV32 : Vector Reverse elements within 32-bit words
2910
Evan Chengf81bf152009-11-23 21:57:23 +00002911class VREV32D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00002912 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002913 (ins DPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00002914 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00002915 [(set DPR:$dst, (Ty (NEONvrev32 (Ty DPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002916class VREV32Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00002917 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002918 (ins QPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00002919 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00002920 [(set QPR:$dst, (Ty (NEONvrev32 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00002921
Evan Chengf81bf152009-11-23 21:57:23 +00002922def VREV32d8 : VREV32D<0b00, "vrev32", "8", v8i8>;
2923def VREV32d16 : VREV32D<0b01, "vrev32", "16", v4i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00002924
Evan Chengf81bf152009-11-23 21:57:23 +00002925def VREV32q8 : VREV32Q<0b00, "vrev32", "8", v16i8>;
2926def VREV32q16 : VREV32Q<0b01, "vrev32", "16", v8i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00002927
2928// VREV16 : Vector Reverse elements within 16-bit halfwords
2929
Evan Chengf81bf152009-11-23 21:57:23 +00002930class VREV16D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00002931 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002932 (ins DPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00002933 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00002934 [(set DPR:$dst, (Ty (NEONvrev16 (Ty DPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002935class VREV16Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00002936 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002937 (ins QPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00002938 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00002939 [(set QPR:$dst, (Ty (NEONvrev16 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00002940
Evan Chengf81bf152009-11-23 21:57:23 +00002941def VREV16d8 : VREV16D<0b00, "vrev16", "8", v8i8>;
2942def VREV16q8 : VREV16Q<0b00, "vrev16", "8", v16i8>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00002943
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002944// Other Vector Shuffles.
2945
2946// VEXT : Vector Extract
2947
Evan Chengf81bf152009-11-23 21:57:23 +00002948class VEXTd<string OpcodeStr, string Dt, ValueType Ty>
Johnny Chenb16ed112009-11-23 20:09:13 +00002949 : N3V<0,1,0b11,{?,?,?,?},0,0, (outs DPR:$dst),
2950 (ins DPR:$lhs, DPR:$rhs, i32imm:$index), IIC_VEXTD,
Evan Chengf81bf152009-11-23 21:57:23 +00002951 OpcodeStr, Dt, "$dst, $lhs, $rhs, $index", "",
Johnny Chenb16ed112009-11-23 20:09:13 +00002952 [(set DPR:$dst, (Ty (NEONvext (Ty DPR:$lhs),
2953 (Ty DPR:$rhs), imm:$index)))]>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00002954
Evan Chengf81bf152009-11-23 21:57:23 +00002955class VEXTq<string OpcodeStr, string Dt, ValueType Ty>
Johnny Chenb16ed112009-11-23 20:09:13 +00002956 : N3V<0,1,0b11,{?,?,?,?},1,0, (outs QPR:$dst),
2957 (ins QPR:$lhs, QPR:$rhs, i32imm:$index), IIC_VEXTQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002958 OpcodeStr, Dt, "$dst, $lhs, $rhs, $index", "",
Johnny Chenb16ed112009-11-23 20:09:13 +00002959 [(set QPR:$dst, (Ty (NEONvext (Ty QPR:$lhs),
2960 (Ty QPR:$rhs), imm:$index)))]>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00002961
Evan Chengf81bf152009-11-23 21:57:23 +00002962def VEXTd8 : VEXTd<"vext", "8", v8i8>;
2963def VEXTd16 : VEXTd<"vext", "16", v4i16>;
2964def VEXTd32 : VEXTd<"vext", "32", v2i32>;
2965def VEXTdf : VEXTd<"vext", "32", v2f32>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00002966
Evan Chengf81bf152009-11-23 21:57:23 +00002967def VEXTq8 : VEXTq<"vext", "8", v16i8>;
2968def VEXTq16 : VEXTq<"vext", "16", v8i16>;
2969def VEXTq32 : VEXTq<"vext", "32", v4i32>;
2970def VEXTqf : VEXTq<"vext", "32", v4f32>;
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002971
Bob Wilson64efd902009-08-08 05:53:00 +00002972// VTRN : Vector Transpose
2973
Evan Chengf81bf152009-11-23 21:57:23 +00002974def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn", "8">;
2975def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn", "16">;
2976def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00002977
Evan Chengf81bf152009-11-23 21:57:23 +00002978def VTRNq8 : N2VQShuffle<0b00, 0b00001, IIC_VPERMQ, "vtrn", "8">;
2979def VTRNq16 : N2VQShuffle<0b01, 0b00001, IIC_VPERMQ, "vtrn", "16">;
2980def VTRNq32 : N2VQShuffle<0b10, 0b00001, IIC_VPERMQ, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00002981
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00002982// VUZP : Vector Unzip (Deinterleave)
2983
Evan Chengf81bf152009-11-23 21:57:23 +00002984def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp", "8">;
2985def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp", "16">;
2986def VUZPd32 : N2VDShuffle<0b10, 0b00010, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00002987
Evan Chengf81bf152009-11-23 21:57:23 +00002988def VUZPq8 : N2VQShuffle<0b00, 0b00010, IIC_VPERMQ3, "vuzp", "8">;
2989def VUZPq16 : N2VQShuffle<0b01, 0b00010, IIC_VPERMQ3, "vuzp", "16">;
2990def VUZPq32 : N2VQShuffle<0b10, 0b00010, IIC_VPERMQ3, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00002991
2992// VZIP : Vector Zip (Interleave)
2993
Evan Chengf81bf152009-11-23 21:57:23 +00002994def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip", "8">;
2995def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip", "16">;
2996def VZIPd32 : N2VDShuffle<0b10, 0b00011, "vzip", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00002997
Evan Chengf81bf152009-11-23 21:57:23 +00002998def VZIPq8 : N2VQShuffle<0b00, 0b00011, IIC_VPERMQ3, "vzip", "8">;
2999def VZIPq16 : N2VQShuffle<0b01, 0b00011, IIC_VPERMQ3, "vzip", "16">;
3000def VZIPq32 : N2VQShuffle<0b10, 0b00011, IIC_VPERMQ3, "vzip", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00003001
Bob Wilson114a2662009-08-12 20:51:55 +00003002// Vector Table Lookup and Table Extension.
3003
3004// VTBL : Vector Table Lookup
3005def VTBL1
3006 : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003007 (ins DPR:$tbl1, DPR:$src), IIC_VTB1,
Evan Chengf81bf152009-11-23 21:57:23 +00003008 "vtbl", "8", "$dst, \\{$tbl1\\}, $src", "",
Bob Wilson114a2662009-08-12 20:51:55 +00003009 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl1 DPR:$tbl1, DPR:$src)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00003010let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00003011def VTBL2
3012 : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003013 (ins DPR:$tbl1, DPR:$tbl2, DPR:$src), IIC_VTB2,
Bob Wilson9fedc332010-01-18 01:24:43 +00003014 "vtbl", "8", "$dst, \\{$tbl1, $tbl2\\}, $src", "",
Bob Wilson114a2662009-08-12 20:51:55 +00003015 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl2
3016 DPR:$tbl1, DPR:$tbl2, DPR:$src)))]>;
3017def VTBL3
3018 : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003019 (ins DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src), IIC_VTB3,
Bob Wilson9fedc332010-01-18 01:24:43 +00003020 "vtbl", "8", "$dst, \\{$tbl1, $tbl2, $tbl3\\}, $src", "",
Bob Wilson114a2662009-08-12 20:51:55 +00003021 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl3
3022 DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src)))]>;
3023def VTBL4
3024 : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003025 (ins DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src), IIC_VTB4,
Bob Wilson9fedc332010-01-18 01:24:43 +00003026 "vtbl", "8", "$dst, \\{$tbl1, $tbl2, $tbl3, $tbl4\\}, $src", "",
Bob Wilson114a2662009-08-12 20:51:55 +00003027 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl4 DPR:$tbl1, DPR:$tbl2,
3028 DPR:$tbl3, DPR:$tbl4, DPR:$src)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00003029} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00003030
3031// VTBX : Vector Table Extension
3032def VTBX1
3033 : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003034 (ins DPR:$orig, DPR:$tbl1, DPR:$src), IIC_VTBX1,
Evan Chengf81bf152009-11-23 21:57:23 +00003035 "vtbx", "8", "$dst, \\{$tbl1\\}, $src", "$orig = $dst",
Bob Wilson114a2662009-08-12 20:51:55 +00003036 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx1
3037 DPR:$orig, DPR:$tbl1, DPR:$src)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00003038let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00003039def VTBX2
3040 : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003041 (ins DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$src), IIC_VTBX2,
Bob Wilson9fedc332010-01-18 01:24:43 +00003042 "vtbx", "8", "$dst, \\{$tbl1, $tbl2\\}, $src", "$orig = $dst",
Bob Wilson114a2662009-08-12 20:51:55 +00003043 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx2
3044 DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$src)))]>;
3045def VTBX3
3046 : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003047 (ins DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src), IIC_VTBX3,
Bob Wilson9fedc332010-01-18 01:24:43 +00003048 "vtbx", "8", "$dst, \\{$tbl1, $tbl2, $tbl3\\}, $src", "$orig = $dst",
Bob Wilson114a2662009-08-12 20:51:55 +00003049 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx3 DPR:$orig, DPR:$tbl1,
3050 DPR:$tbl2, DPR:$tbl3, DPR:$src)))]>;
3051def VTBX4
3052 : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$dst), (ins DPR:$orig, DPR:$tbl1,
David Goodwin658ea602009-09-25 18:38:29 +00003053 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src), IIC_VTBX4,
Bob Wilson9fedc332010-01-18 01:24:43 +00003054 "vtbx", "8", "$dst, \\{$tbl1, $tbl2, $tbl3, $tbl4\\}, $src",
3055 "$orig = $dst",
Bob Wilson114a2662009-08-12 20:51:55 +00003056 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx4 DPR:$orig, DPR:$tbl1,
3057 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00003058} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00003059
Bob Wilson5bafff32009-06-22 23:27:02 +00003060//===----------------------------------------------------------------------===//
Evan Cheng1d2426c2009-08-07 19:30:41 +00003061// NEON instructions for single-precision FP math
3062//===----------------------------------------------------------------------===//
3063
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003064class N2VSPat<SDNode OpNode, ValueType ResTy, ValueType OpTy, NeonI Inst>
3065 : NEONFPPat<(ResTy (OpNode SPR:$a)),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003066 (EXTRACT_SUBREG (OpTy (Inst (INSERT_SUBREG (OpTy (IMPLICIT_DEF)),
3067 SPR:$a, arm_ssubreg_0))),
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003068 arm_ssubreg_0)>;
3069
3070class N3VSPat<SDNode OpNode, NeonI Inst>
3071 : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003072 (EXTRACT_SUBREG (v2f32
3073 (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
3074 SPR:$a, arm_ssubreg_0),
3075 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
3076 SPR:$b, arm_ssubreg_0))),
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003077 arm_ssubreg_0)>;
3078
3079class N3VSMulOpPat<SDNode MulNode, SDNode OpNode, NeonI Inst>
3080 : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))),
3081 (EXTRACT_SUBREG (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
3082 SPR:$acc, arm_ssubreg_0),
3083 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
3084 SPR:$a, arm_ssubreg_0),
3085 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
3086 SPR:$b, arm_ssubreg_0)),
3087 arm_ssubreg_0)>;
3088
Evan Cheng1d2426c2009-08-07 19:30:41 +00003089// These need separate instructions because they must use DPR_VFP2 register
3090// class which have SPR sub-registers.
3091
3092// Vector Add Operations used for single-precision FP
3093let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003094def VADDfd_sfp : N3VS<0,0,0b00,0b1101,0, "vadd", "f32", v2f32, v2f32, fadd, 1>;
3095def : N3VSPat<fadd, VADDfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003096
David Goodwin338268c2009-08-10 22:17:39 +00003097// Vector Sub Operations used for single-precision FP
3098let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003099def VSUBfd_sfp : N3VS<0,0,0b10,0b1101,0, "vsub", "f32", v2f32, v2f32, fsub, 0>;
3100def : N3VSPat<fsub, VSUBfd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00003101
Evan Cheng1d2426c2009-08-07 19:30:41 +00003102// Vector Multiply Operations used for single-precision FP
3103let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003104def VMULfd_sfp : N3VS<1,0,0b00,0b1101,1, "vmul", "f32", v2f32, v2f32, fmul, 1>;
3105def : N3VSPat<fmul, VMULfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003106
3107// Vector Multiply-Accumulate/Subtract used for single-precision FP
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00003108// vml[as].f32 can cause 4-8 cycle stalls in following ASIMD instructions, so
3109// we want to avoid them for now. e.g., alternating vmla/vadd instructions.
Evan Cheng1d2426c2009-08-07 19:30:41 +00003110
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00003111//let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003112//def VMLAfd_sfp : N3VSMulOp<0,0,0b00,0b1101,1, IIC_VMACD, "vmla", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003113// v2f32, fmul, fadd>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003114//def : N3VSMulOpPat<fmul, fadd, VMLAfd_sfp>;
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00003115
3116//let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003117//def VMLSfd_sfp : N3VSMulOp<0,0,0b10,0b1101,1, IIC_VMACD, "vmls", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003118// v2f32, fmul, fsub>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003119//def : N3VSMulOpPat<fmul, fsub, VMLSfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003120
David Goodwin338268c2009-08-10 22:17:39 +00003121// Vector Absolute used for single-precision FP
Evan Cheng1d2426c2009-08-07 19:30:41 +00003122let neverHasSideEffects = 1 in
Bob Wilson69bfbd62010-02-17 22:42:54 +00003123def VABSfd_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01110, 0, 0,
3124 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), IIC_VUNAD,
3125 "vabs", "f32", "$dst, $src", "", []>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003126def : N2VSPat<fabs, f32, v2f32, VABSfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003127
David Goodwin338268c2009-08-10 22:17:39 +00003128// Vector Negate used for single-precision FP
Evan Cheng1d2426c2009-08-07 19:30:41 +00003129let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003130def VNEGfd_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
3131 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), IIC_VUNAD,
3132 "vneg", "f32", "$dst, $src", "", []>;
3133def : N2VSPat<fneg, f32, v2f32, VNEGfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003134
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003135// Vector Maximum used for single-precision FP
3136let neverHasSideEffects = 1 in
3137def VMAXfd_sfp : N3V<0, 0, 0b00, 0b1111, 0, 0, (outs DPR_VFP2:$dst),
3138 (ins DPR_VFP2:$src1, DPR_VFP2:$src2), IIC_VBIND,
3139 "vmax", "f32", "$dst, $src1, $src2", "", []>;
3140def : N3VSPat<NEONfmax, VMAXfd_sfp>;
3141
3142// Vector Minimum used for single-precision FP
3143let neverHasSideEffects = 1 in
3144def VMINfd_sfp : N3V<0, 0, 0b00, 0b1111, 0, 0, (outs DPR_VFP2:$dst),
3145 (ins DPR_VFP2:$src1, DPR_VFP2:$src2), IIC_VBIND,
3146 "vmin", "f32", "$dst, $src1, $src2", "", []>;
3147def : N3VSPat<NEONfmin, VMINfd_sfp>;
3148
David Goodwin338268c2009-08-10 22:17:39 +00003149// Vector Convert between single-precision FP and integer
3150let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003151def VCVTf2sd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
3152 v2i32, v2f32, fp_to_sint>;
3153def : N2VSPat<arm_ftosi, f32, v2f32, VCVTf2sd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00003154
3155let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003156def VCVTf2ud_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
3157 v2i32, v2f32, fp_to_uint>;
3158def : N2VSPat<arm_ftoui, f32, v2f32, VCVTf2ud_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00003159
3160let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003161def VCVTs2fd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
3162 v2f32, v2i32, sint_to_fp>;
3163def : N2VSPat<arm_sitof, f32, v2i32, VCVTs2fd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00003164
3165let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003166def VCVTu2fd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
3167 v2f32, v2i32, uint_to_fp>;
3168def : N2VSPat<arm_uitof, f32, v2i32, VCVTu2fd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00003169
Evan Cheng1d2426c2009-08-07 19:30:41 +00003170//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +00003171// Non-Instruction Patterns
3172//===----------------------------------------------------------------------===//
3173
3174// bit_convert
3175def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>;
3176def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>;
3177def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>;
3178def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>;
3179def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>;
3180def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>;
3181def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>;
3182def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>;
3183def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>;
3184def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>;
3185def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>;
3186def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>;
3187def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>;
3188def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>;
3189def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>;
3190def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>;
3191def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>;
3192def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>;
3193def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>;
3194def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>;
3195def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>;
3196def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>;
3197def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>;
3198def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>;
3199def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>;
3200def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>;
3201def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>;
3202def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>;
3203def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>;
3204def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>;
3205
3206def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>;
3207def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>;
3208def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>;
3209def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>;
3210def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>;
3211def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>;
3212def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>;
3213def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>;
3214def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>;
3215def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>;
3216def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>;
3217def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>;
3218def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>;
3219def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>;
3220def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>;
3221def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>;
3222def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>;
3223def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>;
3224def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>;
3225def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>;
3226def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>;
3227def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>;
3228def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>;
3229def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>;
3230def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>;
3231def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>;
3232def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>;
3233def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>;
3234def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>;
3235def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>;