blob: afdedd4de4a54e2de0c9fe5f6243fd382ba62f4a [file] [log] [blame]
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00001//====- X86InstrSSE.td - Describe the X86 Instruction Set --*- tablegen -*-===//
Eric Christopher44b93ff2009-07-31 20:07:27 +00002//
Evan Chengffcb95b2006-02-21 19:13:53 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Eric Christopher44b93ff2009-07-31 20:07:27 +00007//
Evan Chengffcb95b2006-02-21 19:13:53 +00008//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 SSE instruction set, defining the instructions,
11// and properties of the instructions which are needed for code generation,
12// machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Chris Lattner3a7cd952006-10-07 21:55:32 +000016
Evan Cheng4e4c71e2006-02-21 20:00:20 +000017//===----------------------------------------------------------------------===//
Evan Cheng2246f842006-03-18 01:23:20 +000018// SSE specific DAG Nodes.
19//===----------------------------------------------------------------------===//
20
Evan Cheng68c47cb2007-01-05 07:55:56 +000021def SDTX86FPShiftOp : SDTypeProfile<1, 2, [ SDTCisSameAs<0, 1>,
22 SDTCisFP<0>, SDTCisInt<2> ]>;
Nate Begeman30a0de92008-07-17 16:51:19 +000023def SDTX86VFCMP : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<1, 2>,
24 SDTCisFP<1>, SDTCisVT<3, i8>]>;
Evan Cheng68c47cb2007-01-05 07:55:56 +000025
Evan Cheng8ca29322006-11-10 21:43:37 +000026def X86fmin : SDNode<"X86ISD::FMIN", SDTFPBinOp>;
27def X86fmax : SDNode<"X86ISD::FMAX", SDTFPBinOp>;
Evan Cheng6be2c582006-04-05 23:38:46 +000028def X86fand : SDNode<"X86ISD::FAND", SDTFPBinOp,
Evan Chengb9df0ca2006-03-22 02:53:00 +000029 [SDNPCommutative, SDNPAssociative]>;
Evan Cheng68c47cb2007-01-05 07:55:56 +000030def X86for : SDNode<"X86ISD::FOR", SDTFPBinOp,
31 [SDNPCommutative, SDNPAssociative]>;
Evan Cheng6be2c582006-04-05 23:38:46 +000032def X86fxor : SDNode<"X86ISD::FXOR", SDTFPBinOp,
Evan Chengb9df0ca2006-03-22 02:53:00 +000033 [SDNPCommutative, SDNPAssociative]>;
Dan Gohman20382522007-07-10 00:05:58 +000034def X86frsqrt : SDNode<"X86ISD::FRSQRT", SDTFPUnaryOp>;
35def X86frcp : SDNode<"X86ISD::FRCP", SDTFPUnaryOp>;
Evan Cheng68c47cb2007-01-05 07:55:56 +000036def X86fsrl : SDNode<"X86ISD::FSRL", SDTX86FPShiftOp>;
Evan Chengfef922a2007-10-01 18:12:48 +000037def X86comi : SDNode<"X86ISD::COMI", SDTX86CmpTest>;
Evan Chenge5f62042007-09-29 00:00:36 +000038def X86ucomi : SDNode<"X86ISD::UCOMI", SDTX86CmpTest>;
Eric Christopher44b93ff2009-07-31 20:07:27 +000039def X86pshufb : SDNode<"X86ISD::PSHUFB",
Nate Begemanb9a47b82009-02-23 08:49:38 +000040 SDTypeProfile<1, 2, [SDTCisVT<0, v16i8>, SDTCisSameAs<0,1>,
41 SDTCisSameAs<0,2>]>>;
Nate Begeman14d12ca2008-02-11 04:19:36 +000042def X86pextrb : SDNode<"X86ISD::PEXTRB",
43 SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisPtrTy<2>]>>;
44def X86pextrw : SDNode<"X86ISD::PEXTRW",
45 SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisPtrTy<2>]>>;
Eric Christopher44b93ff2009-07-31 20:07:27 +000046def X86pinsrb : SDNode<"X86ISD::PINSRB",
Nate Begeman14d12ca2008-02-11 04:19:36 +000047 SDTypeProfile<1, 3, [SDTCisVT<0, v16i8>, SDTCisSameAs<0,1>,
48 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
Eric Christopher44b93ff2009-07-31 20:07:27 +000049def X86pinsrw : SDNode<"X86ISD::PINSRW",
Nate Begeman14d12ca2008-02-11 04:19:36 +000050 SDTypeProfile<1, 3, [SDTCisVT<0, v8i16>, SDTCisSameAs<0,1>,
51 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
Eric Christopher44b93ff2009-07-31 20:07:27 +000052def X86insrtps : SDNode<"X86ISD::INSERTPS",
Nate Begeman14d12ca2008-02-11 04:19:36 +000053 SDTypeProfile<1, 3, [SDTCisVT<0, v4f32>, SDTCisSameAs<0,1>,
Eric Christopherfbd66872009-07-24 00:33:09 +000054 SDTCisVT<2, v4f32>, SDTCisPtrTy<3>]>>;
Evan Chengd880b972008-05-09 21:53:03 +000055def X86vzmovl : SDNode<"X86ISD::VZEXT_MOVL",
56 SDTypeProfile<1, 1, [SDTCisSameAs<0,1>]>>;
57def X86vzload : SDNode<"X86ISD::VZEXT_LOAD", SDTLoad,
58 [SDNPHasChain, SDNPMayLoad]>;
Evan Chengf26ffe92008-05-29 08:22:04 +000059def X86vshl : SDNode<"X86ISD::VSHL", SDTIntShiftOp>;
60def X86vshr : SDNode<"X86ISD::VSRL", SDTIntShiftOp>;
Nate Begeman30a0de92008-07-17 16:51:19 +000061def X86cmpps : SDNode<"X86ISD::CMPPS", SDTX86VFCMP>;
62def X86cmppd : SDNode<"X86ISD::CMPPD", SDTX86VFCMP>;
63def X86pcmpeqb : SDNode<"X86ISD::PCMPEQB", SDTIntBinOp, [SDNPCommutative]>;
64def X86pcmpeqw : SDNode<"X86ISD::PCMPEQW", SDTIntBinOp, [SDNPCommutative]>;
65def X86pcmpeqd : SDNode<"X86ISD::PCMPEQD", SDTIntBinOp, [SDNPCommutative]>;
66def X86pcmpeqq : SDNode<"X86ISD::PCMPEQQ", SDTIntBinOp, [SDNPCommutative]>;
67def X86pcmpgtb : SDNode<"X86ISD::PCMPGTB", SDTIntBinOp>;
68def X86pcmpgtw : SDNode<"X86ISD::PCMPGTW", SDTIntBinOp>;
69def X86pcmpgtd : SDNode<"X86ISD::PCMPGTD", SDTIntBinOp>;
70def X86pcmpgtq : SDNode<"X86ISD::PCMPGTQ", SDTIntBinOp>;
Evan Chengc60bd972006-03-25 09:37:23 +000071
Chris Lattnerd486d772010-03-28 05:07:17 +000072def SDTX86CmpPTest : SDTypeProfile<1, 2, [SDTCisVT<0, i32>,
73 SDTCisVT<1, v4f32>,
74 SDTCisVT<2, v4f32>]>;
Eric Christopher71c67532009-07-29 00:28:05 +000075def X86ptest : SDNode<"X86ISD::PTEST", SDTX86CmpPTest>;
76
Evan Cheng2246f842006-03-18 01:23:20 +000077//===----------------------------------------------------------------------===//
Chris Lattner3a7cd952006-10-07 21:55:32 +000078// SSE Complex Patterns
79//===----------------------------------------------------------------------===//
80
81// These are 'extloads' from a scalar to the low element of a vector, zeroing
82// the top elements. These are used for the SSE 'ss' and 'sd' instruction
83// forms.
Rafael Espindola094fad32009-04-08 21:14:34 +000084def sse_load_f32 : ComplexPattern<v4f32, 5, "SelectScalarSSELoad", [],
Bill Wendlingf43f6bc2010-07-04 09:16:57 +000085 [SDNPHasChain, SDNPMayLoad]>;
Rafael Espindola094fad32009-04-08 21:14:34 +000086def sse_load_f64 : ComplexPattern<v2f64, 5, "SelectScalarSSELoad", [],
Bill Wendlingf43f6bc2010-07-04 09:16:57 +000087 [SDNPHasChain, SDNPMayLoad]>;
Chris Lattner3a7cd952006-10-07 21:55:32 +000088
89def ssmem : Operand<v4f32> {
90 let PrintMethod = "printf32mem";
Dan Gohmana4714e02009-07-30 01:56:29 +000091 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc_nosp, i32imm, i8imm);
Daniel Dunbar338825c2009-08-10 18:41:10 +000092 let ParserMatchClass = X86MemAsmOperand;
Chris Lattner3a7cd952006-10-07 21:55:32 +000093}
94def sdmem : Operand<v2f64> {
95 let PrintMethod = "printf64mem";
Dan Gohmana4714e02009-07-30 01:56:29 +000096 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc_nosp, i32imm, i8imm);
Daniel Dunbar338825c2009-08-10 18:41:10 +000097 let ParserMatchClass = X86MemAsmOperand;
Chris Lattner3a7cd952006-10-07 21:55:32 +000098}
99
100//===----------------------------------------------------------------------===//
Evan Cheng06a8aa12006-03-17 19:55:52 +0000101// SSE pattern fragments
102//===----------------------------------------------------------------------===//
103
Evan Cheng2246f842006-03-18 01:23:20 +0000104def loadv4f32 : PatFrag<(ops node:$ptr), (v4f32 (load node:$ptr))>;
105def loadv2f64 : PatFrag<(ops node:$ptr), (v2f64 (load node:$ptr))>;
Dan Gohman01976302007-06-25 15:19:03 +0000106def loadv4i32 : PatFrag<(ops node:$ptr), (v4i32 (load node:$ptr))>;
Evan Cheng24dc1f52006-03-23 07:44:07 +0000107def loadv2i64 : PatFrag<(ops node:$ptr), (v2i64 (load node:$ptr))>;
Evan Cheng06a8aa12006-03-17 19:55:52 +0000108
Bruno Cardoso Lopese86b01c2010-07-09 18:27:43 +0000109// FIXME: move this to a more appropriate place after all AVX is done.
110def loadv8f32 : PatFrag<(ops node:$ptr), (v8f32 (load node:$ptr))>;
111def loadv4f64 : PatFrag<(ops node:$ptr), (v4f64 (load node:$ptr))>;
112def loadv8i32 : PatFrag<(ops node:$ptr), (v8i32 (load node:$ptr))>;
113def loadv4i64 : PatFrag<(ops node:$ptr), (v4i64 (load node:$ptr))>;
114
Dan Gohmand3006222007-07-27 17:16:43 +0000115// Like 'store', but always requires vector alignment.
Dan Gohman4106f372007-07-18 20:23:34 +0000116def alignedstore : PatFrag<(ops node:$val, node:$ptr),
Dan Gohman33586292008-10-15 06:50:19 +0000117 (store node:$val, node:$ptr), [{
118 return cast<StoreSDNode>(N)->getAlignment() >= 16;
Dan Gohman4106f372007-07-18 20:23:34 +0000119}]>;
120
Dan Gohmand3006222007-07-27 17:16:43 +0000121// Like 'load', but always requires vector alignment.
Dan Gohman33586292008-10-15 06:50:19 +0000122def alignedload : PatFrag<(ops node:$ptr), (load node:$ptr), [{
123 return cast<LoadSDNode>(N)->getAlignment() >= 16;
Dan Gohman4106f372007-07-18 20:23:34 +0000124}]>;
125
Eric Christopher7e2f5aa2010-05-25 17:33:22 +0000126def alignedloadfsf32 : PatFrag<(ops node:$ptr),
Sean Callanan108934c2009-12-18 00:01:26 +0000127 (f32 (alignedload node:$ptr))>;
Eric Christopher7e2f5aa2010-05-25 17:33:22 +0000128def alignedloadfsf64 : PatFrag<(ops node:$ptr),
Sean Callanan108934c2009-12-18 00:01:26 +0000129 (f64 (alignedload node:$ptr))>;
Eric Christopher7e2f5aa2010-05-25 17:33:22 +0000130def alignedloadv4f32 : PatFrag<(ops node:$ptr),
Sean Callanan108934c2009-12-18 00:01:26 +0000131 (v4f32 (alignedload node:$ptr))>;
Eric Christopher7e2f5aa2010-05-25 17:33:22 +0000132def alignedloadv2f64 : PatFrag<(ops node:$ptr),
Sean Callanan108934c2009-12-18 00:01:26 +0000133 (v2f64 (alignedload node:$ptr))>;
Eric Christopher7e2f5aa2010-05-25 17:33:22 +0000134def alignedloadv4i32 : PatFrag<(ops node:$ptr),
Sean Callanan108934c2009-12-18 00:01:26 +0000135 (v4i32 (alignedload node:$ptr))>;
Eric Christopher7e2f5aa2010-05-25 17:33:22 +0000136def alignedloadv2i64 : PatFrag<(ops node:$ptr),
Sean Callanan108934c2009-12-18 00:01:26 +0000137 (v2i64 (alignedload node:$ptr))>;
Dan Gohman4106f372007-07-18 20:23:34 +0000138
Bruno Cardoso Lopese86b01c2010-07-09 18:27:43 +0000139// FIXME: move this to a more appropriate place after all AVX is done.
140def alignedloadv8f32 : PatFrag<(ops node:$ptr),
141 (v8f32 (alignedload node:$ptr))>;
142def alignedloadv4f64 : PatFrag<(ops node:$ptr),
143 (v4f64 (alignedload node:$ptr))>;
144def alignedloadv8i32 : PatFrag<(ops node:$ptr),
145 (v8i32 (alignedload node:$ptr))>;
146def alignedloadv4i64 : PatFrag<(ops node:$ptr),
147 (v4i64 (alignedload node:$ptr))>;
148
Dan Gohman4106f372007-07-18 20:23:34 +0000149// Like 'load', but uses special alignment checks suitable for use in
150// memory operands in most SSE instructions, which are required to
David Greene95eb2ee2010-01-11 16:29:42 +0000151// be naturally aligned on some targets but not on others. If the subtarget
152// allows unaligned accesses, match any load, though this may require
153// setting a feature bit in the processor (on startup, for example).
154// Opteron 10h and later implement such a feature.
Dan Gohman33586292008-10-15 06:50:19 +0000155def memop : PatFrag<(ops node:$ptr), (load node:$ptr), [{
David Greene95eb2ee2010-01-11 16:29:42 +0000156 return Subtarget->hasVectorUAMem()
157 || cast<LoadSDNode>(N)->getAlignment() >= 16;
Dan Gohman4106f372007-07-18 20:23:34 +0000158}]>;
159
Dan Gohmand3006222007-07-27 17:16:43 +0000160def memopfsf32 : PatFrag<(ops node:$ptr), (f32 (memop node:$ptr))>;
161def memopfsf64 : PatFrag<(ops node:$ptr), (f64 (memop node:$ptr))>;
Dan Gohman4106f372007-07-18 20:23:34 +0000162def memopv4f32 : PatFrag<(ops node:$ptr), (v4f32 (memop node:$ptr))>;
163def memopv2f64 : PatFrag<(ops node:$ptr), (v2f64 (memop node:$ptr))>;
164def memopv4i32 : PatFrag<(ops node:$ptr), (v4i32 (memop node:$ptr))>;
165def memopv2i64 : PatFrag<(ops node:$ptr), (v2i64 (memop node:$ptr))>;
Nate Begemanfea2be52008-02-09 23:46:37 +0000166def memopv16i8 : PatFrag<(ops node:$ptr), (v16i8 (memop node:$ptr))>;
Dan Gohman4106f372007-07-18 20:23:34 +0000167
Bruno Cardoso Lopes2bfb8f62010-07-09 21:20:35 +0000168// FIXME: move this to a more appropriate place after all AVX is done.
169def memopv8f32 : PatFrag<(ops node:$ptr), (v8f32 (memop node:$ptr))>;
170def memopv4f64 : PatFrag<(ops node:$ptr), (v4f64 (memop node:$ptr))>;
171
Bill Wendling01284b42007-08-11 09:52:53 +0000172// SSSE3 uses MMX registers for some instructions. They aren't aligned on a
173// 16-byte boundary.
Nate Begemanfea2be52008-02-09 23:46:37 +0000174// FIXME: 8 byte alignment for mmx reads is not required
Dan Gohmana7250dd2008-10-16 00:03:00 +0000175def memop64 : PatFrag<(ops node:$ptr), (load node:$ptr), [{
Dan Gohman33586292008-10-15 06:50:19 +0000176 return cast<LoadSDNode>(N)->getAlignment() >= 8;
Bill Wendling01284b42007-08-11 09:52:53 +0000177}]>;
178
179def memopv8i8 : PatFrag<(ops node:$ptr), (v8i8 (memop64 node:$ptr))>;
Bill Wendling01284b42007-08-11 09:52:53 +0000180def memopv4i16 : PatFrag<(ops node:$ptr), (v4i16 (memop64 node:$ptr))>;
181def memopv8i16 : PatFrag<(ops node:$ptr), (v8i16 (memop64 node:$ptr))>;
182def memopv2i32 : PatFrag<(ops node:$ptr), (v2i32 (memop64 node:$ptr))>;
183
David Greene8939b0d2010-02-16 20:50:18 +0000184// MOVNT Support
185// Like 'store', but requires the non-temporal bit to be set
186def nontemporalstore : PatFrag<(ops node:$val, node:$ptr),
187 (st node:$val, node:$ptr), [{
188 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
189 return ST->isNonTemporal();
190 return false;
191}]>;
192
193def alignednontemporalstore : PatFrag<(ops node:$val, node:$ptr),
194 (st node:$val, node:$ptr), [{
195 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
196 return ST->isNonTemporal() && !ST->isTruncatingStore() &&
197 ST->getAddressingMode() == ISD::UNINDEXED &&
198 ST->getAlignment() >= 16;
199 return false;
200}]>;
201
202def unalignednontemporalstore : PatFrag<(ops node:$val, node:$ptr),
203 (st node:$val, node:$ptr), [{
204 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
205 return ST->isNonTemporal() &&
206 ST->getAlignment() < 16;
207 return false;
208}]>;
209
Evan Cheng1b32f222006-03-30 07:33:32 +0000210def bc_v4f32 : PatFrag<(ops node:$in), (v4f32 (bitconvert node:$in))>;
211def bc_v2f64 : PatFrag<(ops node:$in), (v2f64 (bitconvert node:$in))>;
Evan Cheng506d3df2006-03-29 23:07:14 +0000212def bc_v16i8 : PatFrag<(ops node:$in), (v16i8 (bitconvert node:$in))>;
213def bc_v8i16 : PatFrag<(ops node:$in), (v8i16 (bitconvert node:$in))>;
Evan Cheng5aa97b22006-03-29 18:47:40 +0000214def bc_v4i32 : PatFrag<(ops node:$in), (v4i32 (bitconvert node:$in))>;
215def bc_v2i64 : PatFrag<(ops node:$in), (v2i64 (bitconvert node:$in))>;
216
Evan Chengca57f782008-09-24 23:27:55 +0000217def vzmovl_v2i64 : PatFrag<(ops node:$src),
218 (bitconvert (v2i64 (X86vzmovl
219 (v2i64 (scalar_to_vector (loadi64 node:$src))))))>;
220def vzmovl_v4i32 : PatFrag<(ops node:$src),
221 (bitconvert (v4i32 (X86vzmovl
222 (v4i32 (scalar_to_vector (loadi32 node:$src))))))>;
223
224def vzload_v2i64 : PatFrag<(ops node:$src),
225 (bitconvert (v2i64 (X86vzload node:$src)))>;
226
227
Evan Cheng386031a2006-03-24 07:29:27 +0000228def fp32imm0 : PatLeaf<(f32 fpimm), [{
229 return N->isExactlyValue(+0.0);
230}]>;
231
Evan Cheng89321162009-10-28 06:30:34 +0000232// BYTE_imm - Transform bit immediates into byte immediates.
233def BYTE_imm : SDNodeXForm<imm, [{
Evan Chengff65e382006-04-04 21:49:39 +0000234 // Transformation function: imm >> 3
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000235 return getI32Imm(N->getZExtValue() >> 3);
Evan Chengff65e382006-04-04 21:49:39 +0000236}]>;
237
Evan Cheng63d33002006-03-22 08:01:21 +0000238// SHUFFLE_get_shuf_imm xform function: convert vector_shuffle mask to PSHUF*,
239// SHUFP* etc. imm.
Nate Begeman9008ca62009-04-27 18:41:29 +0000240def SHUFFLE_get_shuf_imm : SDNodeXForm<vector_shuffle, [{
Evan Cheng63d33002006-03-22 08:01:21 +0000241 return getI8Imm(X86::getShuffleSHUFImmediate(N));
Evan Chengb9df0ca2006-03-22 02:53:00 +0000242}]>;
243
Eric Christopher44b93ff2009-07-31 20:07:27 +0000244// SHUFFLE_get_pshufhw_imm xform function: convert vector_shuffle mask to
Evan Cheng506d3df2006-03-29 23:07:14 +0000245// PSHUFHW imm.
Nate Begeman9008ca62009-04-27 18:41:29 +0000246def SHUFFLE_get_pshufhw_imm : SDNodeXForm<vector_shuffle, [{
Evan Cheng506d3df2006-03-29 23:07:14 +0000247 return getI8Imm(X86::getShufflePSHUFHWImmediate(N));
248}]>;
249
Eric Christopher44b93ff2009-07-31 20:07:27 +0000250// SHUFFLE_get_pshuflw_imm xform function: convert vector_shuffle mask to
Evan Cheng506d3df2006-03-29 23:07:14 +0000251// PSHUFLW imm.
Nate Begeman9008ca62009-04-27 18:41:29 +0000252def SHUFFLE_get_pshuflw_imm : SDNodeXForm<vector_shuffle, [{
Evan Cheng506d3df2006-03-29 23:07:14 +0000253 return getI8Imm(X86::getShufflePSHUFLWImmediate(N));
254}]>;
255
Nate Begemana09008b2009-10-19 02:17:23 +0000256// SHUFFLE_get_palign_imm xform function: convert vector_shuffle mask to
257// a PALIGNR imm.
258def SHUFFLE_get_palign_imm : SDNodeXForm<vector_shuffle, [{
259 return getI8Imm(X86::getShufflePALIGNRImmediate(N));
260}]>;
261
Nate Begeman9008ca62009-04-27 18:41:29 +0000262def splat_lo : PatFrag<(ops node:$lhs, node:$rhs),
263 (vector_shuffle node:$lhs, node:$rhs), [{
264 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
265 return SVOp->isSplat() && SVOp->getSplatIndex() == 0;
266}]>;
267
268def movddup : PatFrag<(ops node:$lhs, node:$rhs),
269 (vector_shuffle node:$lhs, node:$rhs), [{
270 return X86::isMOVDDUPMask(cast<ShuffleVectorSDNode>(N));
271}]>;
272
273def movhlps : PatFrag<(ops node:$lhs, node:$rhs),
274 (vector_shuffle node:$lhs, node:$rhs), [{
275 return X86::isMOVHLPSMask(cast<ShuffleVectorSDNode>(N));
276}]>;
277
278def movhlps_undef : PatFrag<(ops node:$lhs, node:$rhs),
279 (vector_shuffle node:$lhs, node:$rhs), [{
280 return X86::isMOVHLPS_v_undef_Mask(cast<ShuffleVectorSDNode>(N));
281}]>;
282
Nate Begeman0b10b912009-11-07 23:17:15 +0000283def movlhps : PatFrag<(ops node:$lhs, node:$rhs),
284 (vector_shuffle node:$lhs, node:$rhs), [{
285 return X86::isMOVLHPSMask(cast<ShuffleVectorSDNode>(N));
Nate Begeman9008ca62009-04-27 18:41:29 +0000286}]>;
287
288def movlp : PatFrag<(ops node:$lhs, node:$rhs),
289 (vector_shuffle node:$lhs, node:$rhs), [{
290 return X86::isMOVLPMask(cast<ShuffleVectorSDNode>(N));
291}]>;
292
293def movl : PatFrag<(ops node:$lhs, node:$rhs),
294 (vector_shuffle node:$lhs, node:$rhs), [{
295 return X86::isMOVLMask(cast<ShuffleVectorSDNode>(N));
296}]>;
297
298def movshdup : PatFrag<(ops node:$lhs, node:$rhs),
299 (vector_shuffle node:$lhs, node:$rhs), [{
300 return X86::isMOVSHDUPMask(cast<ShuffleVectorSDNode>(N));
301}]>;
302
303def movsldup : PatFrag<(ops node:$lhs, node:$rhs),
304 (vector_shuffle node:$lhs, node:$rhs), [{
305 return X86::isMOVSLDUPMask(cast<ShuffleVectorSDNode>(N));
306}]>;
307
308def unpckl : PatFrag<(ops node:$lhs, node:$rhs),
309 (vector_shuffle node:$lhs, node:$rhs), [{
310 return X86::isUNPCKLMask(cast<ShuffleVectorSDNode>(N));
311}]>;
312
313def unpckh : PatFrag<(ops node:$lhs, node:$rhs),
314 (vector_shuffle node:$lhs, node:$rhs), [{
315 return X86::isUNPCKHMask(cast<ShuffleVectorSDNode>(N));
316}]>;
317
318def unpckl_undef : PatFrag<(ops node:$lhs, node:$rhs),
319 (vector_shuffle node:$lhs, node:$rhs), [{
320 return X86::isUNPCKL_v_undef_Mask(cast<ShuffleVectorSDNode>(N));
321}]>;
322
323def unpckh_undef : PatFrag<(ops node:$lhs, node:$rhs),
324 (vector_shuffle node:$lhs, node:$rhs), [{
325 return X86::isUNPCKH_v_undef_Mask(cast<ShuffleVectorSDNode>(N));
326}]>;
327
328def pshufd : PatFrag<(ops node:$lhs, node:$rhs),
329 (vector_shuffle node:$lhs, node:$rhs), [{
330 return X86::isPSHUFDMask(cast<ShuffleVectorSDNode>(N));
Evan Cheng691c9232006-03-29 19:02:40 +0000331}], SHUFFLE_get_shuf_imm>;
Evan Cheng0188ecb2006-03-22 18:59:22 +0000332
Nate Begeman9008ca62009-04-27 18:41:29 +0000333def shufp : PatFrag<(ops node:$lhs, node:$rhs),
334 (vector_shuffle node:$lhs, node:$rhs), [{
335 return X86::isSHUFPMask(cast<ShuffleVectorSDNode>(N));
Evan Cheng14aed5e2006-03-24 01:18:28 +0000336}], SHUFFLE_get_shuf_imm>;
Evan Cheng0188ecb2006-03-22 18:59:22 +0000337
Nate Begeman9008ca62009-04-27 18:41:29 +0000338def pshufhw : PatFrag<(ops node:$lhs, node:$rhs),
339 (vector_shuffle node:$lhs, node:$rhs), [{
340 return X86::isPSHUFHWMask(cast<ShuffleVectorSDNode>(N));
Evan Cheng506d3df2006-03-29 23:07:14 +0000341}], SHUFFLE_get_pshufhw_imm>;
342
Nate Begeman9008ca62009-04-27 18:41:29 +0000343def pshuflw : PatFrag<(ops node:$lhs, node:$rhs),
344 (vector_shuffle node:$lhs, node:$rhs), [{
345 return X86::isPSHUFLWMask(cast<ShuffleVectorSDNode>(N));
Evan Cheng506d3df2006-03-29 23:07:14 +0000346}], SHUFFLE_get_pshuflw_imm>;
347
Nate Begemana09008b2009-10-19 02:17:23 +0000348def palign : PatFrag<(ops node:$lhs, node:$rhs),
349 (vector_shuffle node:$lhs, node:$rhs), [{
350 return X86::isPALIGNRMask(cast<ShuffleVectorSDNode>(N));
351}], SHUFFLE_get_palign_imm>;
352
Evan Cheng06a8aa12006-03-17 19:55:52 +0000353//===----------------------------------------------------------------------===//
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000354// SSE scalar FP Instructions
355//===----------------------------------------------------------------------===//
356
Dan Gohman533297b2009-10-29 18:10:34 +0000357// CMOV* - Used to implement the SSE SELECT DAG operation. Expanded after
358// instruction selection into a branch sequence.
359let Uses = [EFLAGS], usesCustomInserter = 1 in {
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000360 def CMOV_FR32 : I<0, Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +0000361 (outs FR32:$dst), (ins FR32:$t, FR32:$f, i8imm:$cond),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000362 "#CMOV_FR32 PSEUDO!",
Evan Chenge5f62042007-09-29 00:00:36 +0000363 [(set FR32:$dst, (X86cmov FR32:$t, FR32:$f, imm:$cond,
364 EFLAGS))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000365 def CMOV_FR64 : I<0, Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +0000366 (outs FR64:$dst), (ins FR64:$t, FR64:$f, i8imm:$cond),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000367 "#CMOV_FR64 PSEUDO!",
Evan Chenge5f62042007-09-29 00:00:36 +0000368 [(set FR64:$dst, (X86cmov FR64:$t, FR64:$f, imm:$cond,
369 EFLAGS))]>;
Evan Chengf7c378e2006-04-10 07:23:14 +0000370 def CMOV_V4F32 : I<0, Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +0000371 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Evan Chengf7c378e2006-04-10 07:23:14 +0000372 "#CMOV_V4F32 PSEUDO!",
373 [(set VR128:$dst,
Evan Chenge5f62042007-09-29 00:00:36 +0000374 (v4f32 (X86cmov VR128:$t, VR128:$f, imm:$cond,
375 EFLAGS)))]>;
Evan Chengf7c378e2006-04-10 07:23:14 +0000376 def CMOV_V2F64 : I<0, Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +0000377 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Evan Chengf7c378e2006-04-10 07:23:14 +0000378 "#CMOV_V2F64 PSEUDO!",
379 [(set VR128:$dst,
Evan Chenge5f62042007-09-29 00:00:36 +0000380 (v2f64 (X86cmov VR128:$t, VR128:$f, imm:$cond,
381 EFLAGS)))]>;
Evan Chengf7c378e2006-04-10 07:23:14 +0000382 def CMOV_V2I64 : I<0, Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +0000383 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Evan Chengf7c378e2006-04-10 07:23:14 +0000384 "#CMOV_V2I64 PSEUDO!",
385 [(set VR128:$dst,
Evan Chenge5f62042007-09-29 00:00:36 +0000386 (v2i64 (X86cmov VR128:$t, VR128:$f, imm:$cond,
Evan Cheng0488db92007-09-25 01:57:46 +0000387 EFLAGS)))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000388}
389
Bill Wendlingddd35322007-05-02 23:11:52 +0000390//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +0000391// SSE 1 & 2 Instructions Classes
392//===----------------------------------------------------------------------===//
393
394/// sse12_fp_scalar - SSE 1 & 2 scalar instructions class
395multiclass sse12_fp_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
Bruno Cardoso Lopesb7cc3f62010-06-21 21:28:07 +0000396 RegisterClass RC, X86MemOperand x86memop> {
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +0000397 let isCommutable = 1 in {
398 def rr : SI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2),
399 OpcodeStr, [(set RC:$dst, (OpNode RC:$src1, RC:$src2))]>;
400 }
Bruno Cardoso Lopesb7cc3f62010-06-21 21:28:07 +0000401 def rm : SI<opc, MRMSrcMem, (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +0000402 OpcodeStr, [(set RC:$dst, (OpNode RC:$src1, (load addr:$src2)))]>;
403}
404
405/// sse12_fp_scalar_int - SSE 1 & 2 scalar instructions intrinsics class
406multiclass sse12_fp_scalar_int<bits<8> opc, string OpcodeStr, RegisterClass RC,
407 string asm, string SSEVer, string FPSizeStr,
Bruno Cardoso Lopesb7cc3f62010-06-21 21:28:07 +0000408 Operand memopr, ComplexPattern mem_cpat> {
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +0000409 def rr_Int : SI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2),
410 asm, [(set RC:$dst, (
411 !nameconcat<Intrinsic>("int_x86_sse",
412 !strconcat(SSEVer, !strconcat("_",
413 !strconcat(OpcodeStr, FPSizeStr))))
414 RC:$src1, RC:$src2))]>;
Bruno Cardoso Lopesb7cc3f62010-06-21 21:28:07 +0000415 def rm_Int : SI<opc, MRMSrcMem, (outs RC:$dst), (ins RC:$src1, memopr:$src2),
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +0000416 asm, [(set RC:$dst, (
417 !nameconcat<Intrinsic>("int_x86_sse",
418 !strconcat(SSEVer, !strconcat("_",
419 !strconcat(OpcodeStr, FPSizeStr))))
420 RC:$src1, mem_cpat:$src2))]>;
421}
422
423/// sse12_fp_packed - SSE 1 & 2 packed instructions class
424multiclass sse12_fp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
425 RegisterClass RC, ValueType vt,
426 X86MemOperand x86memop, PatFrag mem_frag,
Bruno Cardoso Lopesf4f4bad2010-06-19 02:44:01 +0000427 Domain d, bit MayLoad = 0> {
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +0000428 let isCommutable = 1 in
429 def rr : PI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2),
430 OpcodeStr, [(set RC:$dst, (vt (OpNode RC:$src1, RC:$src2)))],d>;
Bruno Cardoso Lopesf4f4bad2010-06-19 02:44:01 +0000431 let mayLoad = MayLoad in
432 def rm : PI<opc, MRMSrcMem, (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
433 OpcodeStr, [(set RC:$dst, (OpNode RC:$src1,
434 (mem_frag addr:$src2)))],d>;
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +0000435}
436
Bruno Cardoso Lopesf6ff0032010-06-19 04:09:22 +0000437/// sse12_fp_packed_logical_rm - SSE 1 & 2 packed instructions class
438multiclass sse12_fp_packed_logical_rm<bits<8> opc, RegisterClass RC, Domain d,
439 string OpcodeStr, X86MemOperand x86memop,
440 list<dag> pat_rr, list<dag> pat_rm> {
441 let isCommutable = 1 in
442 def rr : PI<opc, MRMSrcReg, (outs RC:$dst),
443 (ins RC:$src1, RC:$src2), OpcodeStr, pat_rr, d>;
444 def rm : PI<opc, MRMSrcMem, (outs RC:$dst),
445 (ins RC:$src1, x86memop:$src2), OpcodeStr, pat_rm, d>;
446}
447
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +0000448/// sse12_fp_packed_int - SSE 1 & 2 packed instructions intrinsics class
449multiclass sse12_fp_packed_int<bits<8> opc, string OpcodeStr, RegisterClass RC,
450 string asm, string SSEVer, string FPSizeStr,
Bruno Cardoso Lopesb7cc3f62010-06-21 21:28:07 +0000451 X86MemOperand x86memop, PatFrag mem_frag,
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +0000452 Domain d> {
453 def rr_Int : PI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2),
454 asm, [(set RC:$dst, (
455 !nameconcat<Intrinsic>("int_x86_sse",
456 !strconcat(SSEVer, !strconcat("_",
457 !strconcat(OpcodeStr, FPSizeStr))))
458 RC:$src1, RC:$src2))], d>;
Bruno Cardoso Lopesb7cc3f62010-06-21 21:28:07 +0000459 def rm_Int : PI<opc, MRMSrcMem, (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +0000460 asm, [(set RC:$dst, (
461 !nameconcat<Intrinsic>("int_x86_sse",
462 !strconcat(SSEVer, !strconcat("_",
463 !strconcat(OpcodeStr, FPSizeStr))))
464 RC:$src1, (mem_frag addr:$src2)))], d>;
465}
466
467//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000468// SSE 1 & 2 - Move Instructions
469//===----------------------------------------------------------------------===//
470
Bruno Cardoso Lopesc3d57b12010-06-22 22:38:56 +0000471class sse12_move_rr<RegisterClass RC, ValueType vt, string asm> :
472 SI<0x10, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, RC:$src2), asm,
473 [(set (vt VR128:$dst), (movl VR128:$src1, (scalar_to_vector RC:$src2)))]>;
474
475// Loading from memory automatically zeroing upper bits.
476class sse12_move_rm<RegisterClass RC, X86MemOperand x86memop,
477 PatFrag mem_pat, string OpcodeStr> :
478 SI<0x10, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
479 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
480 [(set RC:$dst, (mem_pat addr:$src))]>;
481
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000482// Move Instructions. Register-to-register movss/movsd is not used for FR32/64
483// register copies because it's a partial register update; FsMOVAPSrr/FsMOVAPDrr
484// is used instead. Register-to-register movss/movsd is not modeled as an
485// INSERT_SUBREG because INSERT_SUBREG requires that the insert be implementable
486// in terms of a copy, and just mentioned, we don't use movss/movsd for copies.
Bruno Cardoso Lopesc3d57b12010-06-22 22:38:56 +0000487let isAsmParserOnly = 1 in {
488 def VMOVSSrr : sse12_move_rr<FR32, v4f32,
489 "movss\t{$src2, $src1, $dst|$dst, $src1, $src2}">, XS, VEX_4V;
490 def VMOVSDrr : sse12_move_rr<FR64, v2f64,
491 "movsd\t{$src2, $src1, $dst|$dst, $src1, $src2}">, XD, VEX_4V;
492
493 let canFoldAsLoad = 1, isReMaterializable = 1 in {
494 def VMOVSSrm : sse12_move_rm<FR32, f32mem, loadf32, "movss">, XS, VEX;
495
496 let AddedComplexity = 20 in
497 def VMOVSDrm : sse12_move_rm<FR64, f64mem, loadf64, "movsd">, XD, VEX;
498 }
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000499}
500
Bruno Cardoso Lopesc3d57b12010-06-22 22:38:56 +0000501let Constraints = "$src1 = $dst" in {
502 def MOVSSrr : sse12_move_rr<FR32, v4f32,
503 "movss\t{$src2, $dst|$dst, $src2}">, XS;
504 def MOVSDrr : sse12_move_rr<FR64, v2f64,
505 "movsd\t{$src2, $dst|$dst, $src2}">, XD;
506}
507
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000508let canFoldAsLoad = 1, isReMaterializable = 1 in {
Bruno Cardoso Lopesc3d57b12010-06-22 22:38:56 +0000509 def MOVSSrm : sse12_move_rm<FR32, f32mem, loadf32, "movss">, XS;
510
511 let AddedComplexity = 20 in
512 def MOVSDrm : sse12_move_rm<FR64, f64mem, loadf64, "movsd">, XD;
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000513}
514
515let AddedComplexity = 15 in {
516// Extract the low 32-bit value from one vector and insert it into another.
517def : Pat<(v4f32 (movl VR128:$src1, VR128:$src2)),
518 (MOVSSrr (v4f32 VR128:$src1),
519 (EXTRACT_SUBREG (v4f32 VR128:$src2), sub_ss))>;
520// Extract the low 64-bit value from one vector and insert it into another.
521def : Pat<(v2f64 (movl VR128:$src1, VR128:$src2)),
522 (MOVSDrr (v2f64 VR128:$src1),
523 (EXTRACT_SUBREG (v2f64 VR128:$src2), sub_sd))>;
524}
525
526// Implicitly promote a 32-bit scalar to a vector.
527def : Pat<(v4f32 (scalar_to_vector FR32:$src)),
528 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), FR32:$src, sub_ss)>;
529// Implicitly promote a 64-bit scalar to a vector.
530def : Pat<(v2f64 (scalar_to_vector FR64:$src)),
531 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), FR64:$src, sub_sd)>;
532
533let AddedComplexity = 20 in {
534// MOVSSrm zeros the high parts of the register; represent this
535// with SUBREG_TO_REG.
536def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
537 (SUBREG_TO_REG (i32 0), (MOVSSrm addr:$src), sub_ss)>;
538def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
539 (SUBREG_TO_REG (i32 0), (MOVSSrm addr:$src), sub_ss)>;
540def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
541 (SUBREG_TO_REG (i32 0), (MOVSSrm addr:$src), sub_ss)>;
542// MOVSDrm zeros the high parts of the register; represent this
543// with SUBREG_TO_REG.
544def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
545 (SUBREG_TO_REG (i64 0), (MOVSDrm addr:$src), sub_sd)>;
546def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
547 (SUBREG_TO_REG (i64 0), (MOVSDrm addr:$src), sub_sd)>;
548def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
549 (SUBREG_TO_REG (i64 0), (MOVSDrm addr:$src), sub_sd)>;
550def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
551 (SUBREG_TO_REG (i64 0), (MOVSDrm addr:$src), sub_sd)>;
552def : Pat<(v2f64 (X86vzload addr:$src)),
553 (SUBREG_TO_REG (i64 0), (MOVSDrm addr:$src), sub_sd)>;
554}
555
556// Store scalar value to memory.
557def MOVSSmr : SSI<0x11, MRMDestMem, (outs), (ins f32mem:$dst, FR32:$src),
558 "movss\t{$src, $dst|$dst, $src}",
559 [(store FR32:$src, addr:$dst)]>;
560def MOVSDmr : SDI<0x11, MRMDestMem, (outs), (ins f64mem:$dst, FR64:$src),
561 "movsd\t{$src, $dst|$dst, $src}",
562 [(store FR64:$src, addr:$dst)]>;
563
Bruno Cardoso Lopesc3d57b12010-06-22 22:38:56 +0000564let isAsmParserOnly = 1 in {
565def VMOVSSmr : SI<0x11, MRMDestMem, (outs), (ins f32mem:$dst, FR32:$src),
566 "movss\t{$src, $dst|$dst, $src}",
567 [(store FR32:$src, addr:$dst)]>, XS, VEX_4V;
568def VMOVSDmr : SI<0x11, MRMDestMem, (outs), (ins f64mem:$dst, FR64:$src),
569 "movsd\t{$src, $dst|$dst, $src}",
570 [(store FR64:$src, addr:$dst)]>, XD, VEX_4V;
571}
572
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000573// Extract and store.
574def : Pat<(store (f32 (vector_extract (v4f32 VR128:$src), (iPTR 0))),
575 addr:$dst),
576 (MOVSSmr addr:$dst,
577 (EXTRACT_SUBREG (v4f32 VR128:$src), sub_ss))>;
578def : Pat<(store (f64 (vector_extract (v2f64 VR128:$src), (iPTR 0))),
579 addr:$dst),
580 (MOVSDmr addr:$dst,
581 (EXTRACT_SUBREG (v2f64 VR128:$src), sub_sd))>;
582
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000583// Move Aligned/Unaligned floating point values
584multiclass sse12_mov_packed<bits<8> opc, RegisterClass RC,
585 X86MemOperand x86memop, PatFrag ld_frag,
586 string asm, Domain d,
587 bit IsReMaterializable = 1> {
588let neverHasSideEffects = 1 in
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000589 def rr : PI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
590 !strconcat(asm, "\t{$src, $dst|$dst, $src}"), [], d>;
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000591let canFoldAsLoad = 1, isReMaterializable = IsReMaterializable in
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000592 def rm : PI<opc, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
593 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000594 [(set RC:$dst, (ld_frag addr:$src))], d>;
595}
596
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000597let isAsmParserOnly = 1 in {
598defm VMOVAPS : sse12_mov_packed<0x28, VR128, f128mem, alignedloadv4f32,
599 "movaps", SSEPackedSingle>, VEX;
600defm VMOVAPD : sse12_mov_packed<0x28, VR128, f128mem, alignedloadv2f64,
601 "movapd", SSEPackedDouble>, OpSize, VEX;
602defm VMOVUPS : sse12_mov_packed<0x10, VR128, f128mem, loadv4f32,
603 "movups", SSEPackedSingle>, VEX;
604defm VMOVUPD : sse12_mov_packed<0x10, VR128, f128mem, loadv2f64,
605 "movupd", SSEPackedDouble, 0>, OpSize, VEX;
Bruno Cardoso Lopese86b01c2010-07-09 18:27:43 +0000606
607defm VMOVAPSY : sse12_mov_packed<0x28, VR256, f256mem, alignedloadv8f32,
608 "movaps", SSEPackedSingle>, VEX;
609defm VMOVAPDY : sse12_mov_packed<0x28, VR256, f256mem, alignedloadv4f64,
610 "movapd", SSEPackedDouble>, OpSize, VEX;
611defm VMOVUPSY : sse12_mov_packed<0x10, VR256, f256mem, loadv8f32,
612 "movups", SSEPackedSingle>, VEX;
613defm VMOVUPDY : sse12_mov_packed<0x10, VR256, f256mem, loadv4f64,
614 "movupd", SSEPackedDouble, 0>, OpSize, VEX;
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000615}
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000616defm MOVAPS : sse12_mov_packed<0x28, VR128, f128mem, alignedloadv4f32,
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000617 "movaps", SSEPackedSingle>, TB;
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000618defm MOVAPD : sse12_mov_packed<0x28, VR128, f128mem, alignedloadv2f64,
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000619 "movapd", SSEPackedDouble>, TB, OpSize;
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000620defm MOVUPS : sse12_mov_packed<0x10, VR128, f128mem, loadv4f32,
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000621 "movups", SSEPackedSingle>, TB;
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000622defm MOVUPD : sse12_mov_packed<0x10, VR128, f128mem, loadv2f64,
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000623 "movupd", SSEPackedDouble, 0>, TB, OpSize;
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000624
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000625let isAsmParserOnly = 1 in {
626def VMOVAPSmr : VPSI<0x29, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
627 "movaps\t{$src, $dst|$dst, $src}",
628 [(alignedstore (v4f32 VR128:$src), addr:$dst)]>, VEX;
629def VMOVAPDmr : VPDI<0x29, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
630 "movapd\t{$src, $dst|$dst, $src}",
631 [(alignedstore (v2f64 VR128:$src), addr:$dst)]>, VEX;
632def VMOVUPSmr : VPSI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
633 "movups\t{$src, $dst|$dst, $src}",
634 [(store (v4f32 VR128:$src), addr:$dst)]>, VEX;
635def VMOVUPDmr : VPDI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
636 "movupd\t{$src, $dst|$dst, $src}",
637 [(store (v2f64 VR128:$src), addr:$dst)]>, VEX;
Bruno Cardoso Lopese86b01c2010-07-09 18:27:43 +0000638def VMOVAPSYmr : VPSI<0x29, MRMDestMem, (outs), (ins f256mem:$dst, VR256:$src),
639 "movaps\t{$src, $dst|$dst, $src}",
640 [(alignedstore (v8f32 VR256:$src), addr:$dst)]>, VEX;
641def VMOVAPDYmr : VPDI<0x29, MRMDestMem, (outs), (ins f256mem:$dst, VR256:$src),
642 "movapd\t{$src, $dst|$dst, $src}",
643 [(alignedstore (v4f64 VR256:$src), addr:$dst)]>, VEX;
644def VMOVUPSYmr : VPSI<0x11, MRMDestMem, (outs), (ins f256mem:$dst, VR256:$src),
645 "movups\t{$src, $dst|$dst, $src}",
646 [(store (v8f32 VR256:$src), addr:$dst)]>, VEX;
647def VMOVUPDYmr : VPDI<0x11, MRMDestMem, (outs), (ins f256mem:$dst, VR256:$src),
648 "movupd\t{$src, $dst|$dst, $src}",
649 [(store (v4f64 VR256:$src), addr:$dst)]>, VEX;
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000650}
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000651def MOVAPSmr : PSI<0x29, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
652 "movaps\t{$src, $dst|$dst, $src}",
653 [(alignedstore (v4f32 VR128:$src), addr:$dst)]>;
654def MOVAPDmr : PDI<0x29, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
655 "movapd\t{$src, $dst|$dst, $src}",
656 [(alignedstore (v2f64 VR128:$src), addr:$dst)]>;
657def MOVUPSmr : PSI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
658 "movups\t{$src, $dst|$dst, $src}",
659 [(store (v4f32 VR128:$src), addr:$dst)]>;
660def MOVUPDmr : PDI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
661 "movupd\t{$src, $dst|$dst, $src}",
662 [(store (v2f64 VR128:$src), addr:$dst)]>;
663
664// Intrinsic forms of MOVUPS/D load and store
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000665let isAsmParserOnly = 1 in {
666 let canFoldAsLoad = 1, isReMaterializable = 1 in
667 def VMOVUPSrm_Int : VPSI<0x10, MRMSrcMem, (outs VR128:$dst),
668 (ins f128mem:$src),
669 "movups\t{$src, $dst|$dst, $src}",
670 [(set VR128:$dst, (int_x86_sse_loadu_ps addr:$src))]>, VEX;
671 def VMOVUPDrm_Int : VPDI<0x10, MRMSrcMem, (outs VR128:$dst),
672 (ins f128mem:$src),
673 "movupd\t{$src, $dst|$dst, $src}",
674 [(set VR128:$dst, (int_x86_sse2_loadu_pd addr:$src))]>, VEX;
675 def VMOVUPSmr_Int : VPSI<0x11, MRMDestMem, (outs),
676 (ins f128mem:$dst, VR128:$src),
677 "movups\t{$src, $dst|$dst, $src}",
678 [(int_x86_sse_storeu_ps addr:$dst, VR128:$src)]>, VEX;
679 def VMOVUPDmr_Int : VPDI<0x11, MRMDestMem, (outs),
680 (ins f128mem:$dst, VR128:$src),
681 "movupd\t{$src, $dst|$dst, $src}",
682 [(int_x86_sse2_storeu_pd addr:$dst, VR128:$src)]>, VEX;
683}
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000684let canFoldAsLoad = 1, isReMaterializable = 1 in
685def MOVUPSrm_Int : PSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
686 "movups\t{$src, $dst|$dst, $src}",
687 [(set VR128:$dst, (int_x86_sse_loadu_ps addr:$src))]>;
688def MOVUPDrm_Int : PDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
689 "movupd\t{$src, $dst|$dst, $src}",
690 [(set VR128:$dst, (int_x86_sse2_loadu_pd addr:$src))]>;
691
692def MOVUPSmr_Int : PSI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
693 "movups\t{$src, $dst|$dst, $src}",
694 [(int_x86_sse_storeu_ps addr:$dst, VR128:$src)]>;
695def MOVUPDmr_Int : PDI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
696 "movupd\t{$src, $dst|$dst, $src}",
697 [(int_x86_sse2_storeu_pd addr:$dst, VR128:$src)]>;
698
699// Move Low/High packed floating point values
700multiclass sse12_mov_hilo_packed<bits<8>opc, RegisterClass RC,
701 PatFrag mov_frag, string base_opc,
702 string asm_opr> {
703 def PSrm : PI<opc, MRMSrcMem,
704 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
705 !strconcat(!strconcat(base_opc,"s"), asm_opr),
706 [(set RC:$dst,
707 (mov_frag RC:$src1,
708 (bc_v4f32 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))))],
709 SSEPackedSingle>, TB;
710
711 def PDrm : PI<opc, MRMSrcMem,
712 (outs RC:$dst), (ins RC:$src1, f64mem:$src2),
713 !strconcat(!strconcat(base_opc,"d"), asm_opr),
714 [(set RC:$dst, (v2f64 (mov_frag RC:$src1,
715 (scalar_to_vector (loadf64 addr:$src2)))))],
716 SSEPackedDouble>, TB, OpSize;
717}
718
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000719let isAsmParserOnly = 1, AddedComplexity = 20 in {
720 defm VMOVL : sse12_mov_hilo_packed<0x12, VR128, movlp, "movlp",
721 "\t{$src2, $src1, $dst|$dst, $src1, $src2}">, VEX_4V;
722 defm VMOVH : sse12_mov_hilo_packed<0x16, VR128, movlhps, "movhp",
723 "\t{$src2, $src1, $dst|$dst, $src1, $src2}">, VEX_4V;
724}
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000725let Constraints = "$src1 = $dst", AddedComplexity = 20 in {
726 defm MOVL : sse12_mov_hilo_packed<0x12, VR128, movlp, "movlp",
727 "\t{$src2, $dst|$dst, $src2}">;
728 defm MOVH : sse12_mov_hilo_packed<0x16, VR128, movlhps, "movhp",
729 "\t{$src2, $dst|$dst, $src2}">;
730}
731
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000732let isAsmParserOnly = 1 in {
733def VMOVLPSmr : VPSI<0x13, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
734 "movlps\t{$src, $dst|$dst, $src}",
735 [(store (f64 (vector_extract (bc_v2f64 (v4f32 VR128:$src)),
736 (iPTR 0))), addr:$dst)]>, VEX;
737def VMOVLPDmr : VPDI<0x13, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
738 "movlpd\t{$src, $dst|$dst, $src}",
739 [(store (f64 (vector_extract (v2f64 VR128:$src),
740 (iPTR 0))), addr:$dst)]>, VEX;
741}
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000742def MOVLPSmr : PSI<0x13, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
743 "movlps\t{$src, $dst|$dst, $src}",
744 [(store (f64 (vector_extract (bc_v2f64 (v4f32 VR128:$src)),
745 (iPTR 0))), addr:$dst)]>;
746def MOVLPDmr : PDI<0x13, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
747 "movlpd\t{$src, $dst|$dst, $src}",
748 [(store (f64 (vector_extract (v2f64 VR128:$src),
749 (iPTR 0))), addr:$dst)]>;
750
751// v2f64 extract element 1 is always custom lowered to unpack high to low
752// and extract element 0 so the non-store version isn't too horrible.
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000753let isAsmParserOnly = 1 in {
754def VMOVHPSmr : VPSI<0x17, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
755 "movhps\t{$src, $dst|$dst, $src}",
756 [(store (f64 (vector_extract
757 (unpckh (bc_v2f64 (v4f32 VR128:$src)),
758 (undef)), (iPTR 0))), addr:$dst)]>,
759 VEX;
760def VMOVHPDmr : VPDI<0x17, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
761 "movhpd\t{$src, $dst|$dst, $src}",
762 [(store (f64 (vector_extract
763 (v2f64 (unpckh VR128:$src, (undef))),
764 (iPTR 0))), addr:$dst)]>,
765 VEX;
766}
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000767def MOVHPSmr : PSI<0x17, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
768 "movhps\t{$src, $dst|$dst, $src}",
769 [(store (f64 (vector_extract
770 (unpckh (bc_v2f64 (v4f32 VR128:$src)),
771 (undef)), (iPTR 0))), addr:$dst)]>;
772def MOVHPDmr : PDI<0x17, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
773 "movhpd\t{$src, $dst|$dst, $src}",
774 [(store (f64 (vector_extract
775 (v2f64 (unpckh VR128:$src, (undef))),
776 (iPTR 0))), addr:$dst)]>;
777
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000778let isAsmParserOnly = 1, AddedComplexity = 20 in {
779 def VMOVLHPSrr : VPSI<0x16, MRMSrcReg, (outs VR128:$dst),
780 (ins VR128:$src1, VR128:$src2),
781 "movlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
782 [(set VR128:$dst,
783 (v4f32 (movlhps VR128:$src1, VR128:$src2)))]>,
784 VEX_4V;
785 def VMOVHLPSrr : VPSI<0x12, MRMSrcReg, (outs VR128:$dst),
786 (ins VR128:$src1, VR128:$src2),
787 "movhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
788 [(set VR128:$dst,
789 (v4f32 (movhlps VR128:$src1, VR128:$src2)))]>,
790 VEX_4V;
791}
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000792let Constraints = "$src1 = $dst", AddedComplexity = 20 in {
793 def MOVLHPSrr : PSI<0x16, MRMSrcReg, (outs VR128:$dst),
794 (ins VR128:$src1, VR128:$src2),
795 "movlhps\t{$src2, $dst|$dst, $src2}",
796 [(set VR128:$dst,
797 (v4f32 (movlhps VR128:$src1, VR128:$src2)))]>;
798 def MOVHLPSrr : PSI<0x12, MRMSrcReg, (outs VR128:$dst),
799 (ins VR128:$src1, VR128:$src2),
800 "movhlps\t{$src2, $dst|$dst, $src2}",
801 [(set VR128:$dst,
802 (v4f32 (movhlps VR128:$src1, VR128:$src2)))]>;
803}
804
805def : Pat<(movlhps VR128:$src1, (bc_v4i32 (v2i64 (X86vzload addr:$src2)))),
806 (MOVHPSrm (v4i32 VR128:$src1), addr:$src2)>;
807let AddedComplexity = 20 in {
808 def : Pat<(v4f32 (movddup VR128:$src, (undef))),
809 (MOVLHPSrr (v4f32 VR128:$src), (v4f32 VR128:$src))>;
810 def : Pat<(v2i64 (movddup VR128:$src, (undef))),
811 (MOVLHPSrr (v2i64 VR128:$src), (v2i64 VR128:$src))>;
812}
813
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000814//===----------------------------------------------------------------------===//
815// SSE 1 & 2 - Conversion Instructions
816//===----------------------------------------------------------------------===//
817
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000818multiclass sse12_cvt_s<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
Bruno Cardoso Lopesf241b262010-06-24 22:22:21 +0000819 SDNode OpNode, X86MemOperand x86memop, PatFrag ld_frag,
820 string asm> {
821 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src), asm,
822 [(set DstRC:$dst, (OpNode SrcRC:$src))]>;
823 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src), asm,
824 [(set DstRC:$dst, (OpNode (ld_frag addr:$src)))]>;
825}
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000826
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000827multiclass sse12_cvt_p<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
828 SDNode OpNode, X86MemOperand x86memop, PatFrag ld_frag,
829 string asm, Domain d> {
830 def rr : PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src), asm,
831 [(set DstRC:$dst, (OpNode SrcRC:$src))], d>;
832 def rm : PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src), asm,
833 [(set DstRC:$dst, (OpNode (ld_frag addr:$src)))], d>;
834}
835
836multiclass sse12_vcvt_avx<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
Bruno Cardoso Lopesa0ae87f2010-06-25 00:39:30 +0000837 SDNode OpNode, X86MemOperand x86memop, PatFrag ld_frag,
838 string asm> {
839 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins DstRC:$src1, SrcRC:$src),
840 asm, []>;
841 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst),
842 (ins DstRC:$src1, x86memop:$src), asm, []>;
843}
844
Bruno Cardoso Lopesa0ae87f2010-06-25 00:39:30 +0000845let isAsmParserOnly = 1 in {
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000846defm VCVTTSS2SI : sse12_cvt_s<0x2C, FR32, GR32, fp_to_sint, f32mem, loadf32,
Bruno Cardoso Lopesa0ae87f2010-06-25 00:39:30 +0000847 "cvttss2si\t{$src, $dst|$dst, $src}">, XS, VEX;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000848defm VCVTTSD2SI : sse12_cvt_s<0x2C, FR64, GR32, fp_to_sint, f64mem, loadf64,
Bruno Cardoso Lopesa0ae87f2010-06-25 00:39:30 +0000849 "cvttsd2si\t{$src, $dst|$dst, $src}">, XD, VEX;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000850defm VCVTSI2SS : sse12_vcvt_avx<0x2A, GR32, FR32, sint_to_fp, i32mem, loadi32,
Bruno Cardoso Lopesa0ae87f2010-06-25 00:39:30 +0000851 "cvtsi2ss\t{$src, $src1, $dst|$dst, $src1, $src}">, XS,
852 VEX_4V;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000853defm VCVTSI2SD : sse12_vcvt_avx<0x2A, GR32, FR64, sint_to_fp, i32mem, loadi32,
Bruno Cardoso Lopesa0ae87f2010-06-25 00:39:30 +0000854 "cvtsi2sd\t{$src, $src1, $dst|$dst, $src1, $src}">, XD,
855 VEX_4V;
856}
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000857
858defm CVTTSS2SI : sse12_cvt_s<0x2C, FR32, GR32, fp_to_sint, f32mem, loadf32,
859 "cvttss2si\t{$src, $dst|$dst, $src}">, XS;
860defm CVTTSD2SI : sse12_cvt_s<0x2C, FR64, GR32, fp_to_sint, f64mem, loadf64,
861 "cvttsd2si\t{$src, $dst|$dst, $src}">, XD;
862defm CVTSI2SS : sse12_cvt_s<0x2A, GR32, FR32, sint_to_fp, i32mem, loadi32,
Bruno Cardoso Lopesf241b262010-06-24 22:22:21 +0000863 "cvtsi2ss\t{$src, $dst|$dst, $src}">, XS;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000864defm CVTSI2SD : sse12_cvt_s<0x2A, GR32, FR64, sint_to_fp, i32mem, loadi32,
Bruno Cardoso Lopesf241b262010-06-24 22:22:21 +0000865 "cvtsi2sd\t{$src, $dst|$dst, $src}">, XD;
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000866
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000867// Conversion Instructions Intrinsics - Match intrinsics which expect MM
868// and/or XMM operand(s).
Bruno Cardoso Lopes8b942972010-06-24 23:37:07 +0000869multiclass sse12_cvt_pint<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
870 Intrinsic Int, X86MemOperand x86memop, PatFrag ld_frag,
871 string asm, Domain d> {
872 def rr : PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src), asm,
873 [(set DstRC:$dst, (Int SrcRC:$src))], d>;
874 def rm : PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src), asm,
875 [(set DstRC:$dst, (Int (ld_frag addr:$src)))], d>;
876}
877
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000878multiclass sse12_cvt_sint<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
879 Intrinsic Int, X86MemOperand x86memop, PatFrag ld_frag,
880 string asm> {
881 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src), asm,
882 [(set DstRC:$dst, (Int SrcRC:$src))]>;
883 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src), asm,
884 [(set DstRC:$dst, (Int (ld_frag addr:$src)))]>;
885}
Bruno Cardoso Lopes8b942972010-06-24 23:37:07 +0000886
887multiclass sse12_cvt_pint_3addr<bits<8> opc, RegisterClass SrcRC,
888 RegisterClass DstRC, Intrinsic Int, X86MemOperand x86memop,
889 PatFrag ld_frag, string asm, Domain d> {
890 def rr : PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins DstRC:$src1, SrcRC:$src2),
891 asm, [(set DstRC:$dst, (Int DstRC:$src1, SrcRC:$src2))], d>;
892 def rm : PI<opc, MRMSrcMem, (outs DstRC:$dst),
893 (ins DstRC:$src1, x86memop:$src2), asm,
894 [(set DstRC:$dst, (Int DstRC:$src1, (ld_frag addr:$src2)))], d>;
895}
896
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000897multiclass sse12_cvt_sint_3addr<bits<8> opc, RegisterClass SrcRC,
898 RegisterClass DstRC, Intrinsic Int, X86MemOperand x86memop,
899 PatFrag ld_frag, string asm> {
900 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins DstRC:$src1, SrcRC:$src2),
901 asm, [(set DstRC:$dst, (Int DstRC:$src1, SrcRC:$src2))]>;
902 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst),
903 (ins DstRC:$src1, x86memop:$src2), asm,
904 [(set DstRC:$dst, (Int DstRC:$src1, (ld_frag addr:$src2)))]>;
905}
Bruno Cardoso Lopes8b942972010-06-24 23:37:07 +0000906
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000907let isAsmParserOnly = 1 in {
908 defm Int_VCVTSS2SI : sse12_cvt_sint<0x2D, VR128, GR32, int_x86_sse_cvtss2si,
909 f32mem, load, "cvtss2si\t{$src, $dst|$dst, $src}">, XS,
910 VEX;
911 defm Int_VCVTSD2SI : sse12_cvt_sint<0x2D, VR128, GR32, int_x86_sse2_cvtsd2si,
912 f128mem, load, "cvtsd2si\t{$src, $dst|$dst, $src}">, XD,
913 VEX;
914}
915defm Int_CVTSS2SI : sse12_cvt_sint<0x2D, VR128, GR32, int_x86_sse_cvtss2si,
916 f32mem, load, "cvtss2si\t{$src, $dst|$dst, $src}">, XS;
917defm Int_CVTSD2SI : sse12_cvt_sint<0x2D, VR128, GR32, int_x86_sse2_cvtsd2si,
918 f128mem, load, "cvtsd2si\t{$src, $dst|$dst, $src}">, XD;
919
920
921let Constraints = "$src1 = $dst" in {
922 defm Int_CVTSI2SS : sse12_cvt_sint_3addr<0x2A, GR32, VR128,
923 int_x86_sse_cvtsi2ss, i32mem, loadi32,
924 "cvtsi2ss\t{$src2, $dst|$dst, $src2}">, XS;
925 defm Int_CVTSI2SD : sse12_cvt_sint_3addr<0x2A, GR32, VR128,
926 int_x86_sse2_cvtsi2sd, i32mem, loadi32,
927 "cvtsi2ss\t{$src2, $dst|$dst, $src2}">, XD;
928}
929
930// Instructions below don't have an AVX form.
931defm Int_CVTPS2PI : sse12_cvt_pint<0x2D, VR128, VR64, int_x86_sse_cvtps2pi,
932 f64mem, load, "cvtps2pi\t{$src, $dst|$dst, $src}",
933 SSEPackedSingle>, TB;
934defm Int_CVTPD2PI : sse12_cvt_pint<0x2D, VR128, VR64, int_x86_sse_cvtpd2pi,
935 f128mem, memop, "cvtpd2pi\t{$src, $dst|$dst, $src}",
936 SSEPackedDouble>, TB, OpSize;
937defm Int_CVTTPS2PI : sse12_cvt_pint<0x2C, VR128, VR64, int_x86_sse_cvttps2pi,
938 f64mem, load, "cvttps2pi\t{$src, $dst|$dst, $src}",
939 SSEPackedSingle>, TB;
940defm Int_CVTTPD2PI : sse12_cvt_pint<0x2C, VR128, VR64, int_x86_sse_cvttpd2pi,
941 f128mem, memop, "cvttpd2pi\t{$src, $dst|$dst, $src}",
942 SSEPackedDouble>, TB, OpSize;
943defm Int_CVTPI2PD : sse12_cvt_pint<0x2A, VR64, VR128, int_x86_sse_cvtpi2pd,
944 i64mem, load, "cvtpi2pd\t{$src, $dst|$dst, $src}",
945 SSEPackedDouble>, TB, OpSize;
946let Constraints = "$src1 = $dst" in {
Bruno Cardoso Lopes8b942972010-06-24 23:37:07 +0000947 defm Int_CVTPI2PS : sse12_cvt_pint_3addr<0x2A, VR64, VR128,
948 int_x86_sse_cvtpi2ps,
949 i64mem, load, "cvtpi2ps\t{$src2, $dst|$dst, $src2}",
950 SSEPackedSingle>, TB;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000951}
952
953/// SSE 1 Only
954
955// Aliases for intrinsics
Bruno Cardoso Lopesbdffc162010-06-25 23:47:23 +0000956let isAsmParserOnly = 1, Pattern = []<dag> in {
957defm Int_VCVTTSS2SI : sse12_cvt_sint_3addr<0x2C, VR128, GR32,
958 int_x86_sse_cvttss2si, f32mem, load,
959 "cvttss2si\t{$src2, $src1, $dst|$dst, $src1, $src2}">, XS;
960defm Int_VCVTTSD2SI : sse12_cvt_sint_3addr<0x2C, VR128, GR32,
961 int_x86_sse2_cvttsd2si, f128mem, load,
962 "cvttss2si\t{$src2, $src1, $dst|$dst, $src1, $src2}">, XD;
963}
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000964defm Int_CVTTSS2SI : sse12_cvt_sint<0x2C, VR128, GR32, int_x86_sse_cvttss2si,
965 f32mem, load, "cvttss2si\t{$src, $dst|$dst, $src}">,
966 XS;
967defm Int_CVTTSD2SI : sse12_cvt_sint<0x2C, VR128, GR32, int_x86_sse2_cvttsd2si,
968 f128mem, load, "cvttss2si\t{$src, $dst|$dst, $src}">,
969 XD;
970
Bruno Cardoso Lopesbdffc162010-06-25 23:47:23 +0000971let isAsmParserOnly = 1, Pattern = []<dag> in {
972defm VCVTSS2SI : sse12_cvt_s<0x2D, FR32, GR32, undef, f32mem, load,
973 "cvtss2si{l}\t{$src, $dst|$dst, $src}">, XS, VEX;
974defm VCVTDQ2PS : sse12_cvt_p<0x5B, VR128, VR128, undef, f128mem, load,
975 "cvtdq2ps\t{$src, $dst|$dst, $src}",
976 SSEPackedSingle>, TB, VEX;
977}
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000978let Pattern = []<dag> in {
979defm CVTSS2SI : sse12_cvt_s<0x2D, FR32, GR32, undef, f32mem, load /*dummy*/,
980 "cvtss2si{l}\t{$src, $dst|$dst, $src}">, XS;
981defm CVTDQ2PS : sse12_cvt_p<0x5B, VR128, VR128, undef, f128mem, load /*dummy*/,
982 "cvtdq2ps\t{$src, $dst|$dst, $src}",
983 SSEPackedSingle>, TB; /* PD SSE3 form is avaiable */
984}
Bruno Cardoso Lopes8b942972010-06-24 23:37:07 +0000985
Bruno Cardoso Lopes39afa902010-06-25 20:29:27 +0000986/// SSE 2 Only
987
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000988// Convert scalar double to scalar single
989let isAsmParserOnly = 1 in {
990def VCVTSD2SSrr : VSDI<0x5A, MRMSrcReg, (outs FR32:$dst),
991 (ins FR64:$src1, FR64:$src2),
992 "cvtsd2ss\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
993 VEX_4V;
994def VCVTSD2SSrm : I<0x5A, MRMSrcMem, (outs FR32:$dst),
995 (ins FR64:$src1, f64mem:$src2),
996 "vcvtsd2ss\t{$src2, $src1, $dst|$dst, $src1, $src2}",
997 []>, XD, Requires<[HasAVX, HasSSE2, OptForSize]>, VEX_4V;
998}
Bruno Cardoso Lopes39afa902010-06-25 20:29:27 +0000999def CVTSD2SSrr : SDI<0x5A, MRMSrcReg, (outs FR32:$dst), (ins FR64:$src),
1000 "cvtsd2ss\t{$src, $dst|$dst, $src}",
1001 [(set FR32:$dst, (fround FR64:$src))]>;
1002def CVTSD2SSrm : I<0x5A, MRMSrcMem, (outs FR32:$dst), (ins f64mem:$src),
1003 "cvtsd2ss\t{$src, $dst|$dst, $src}",
1004 [(set FR32:$dst, (fround (loadf64 addr:$src)))]>, XD,
1005 Requires<[HasSSE2, OptForSize]>;
1006
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +00001007let isAsmParserOnly = 1 in
1008defm Int_VCVTSD2SS: sse12_cvt_sint_3addr<0x5A, VR128, VR128,
1009 int_x86_sse2_cvtsd2ss, f64mem, load,
1010 "cvtsd2ss\t{$src2, $src1, $dst|$dst, $src1, $src2}">,
1011 XS, VEX_4V;
1012let Constraints = "$src1 = $dst" in
1013defm Int_CVTSD2SS: sse12_cvt_sint_3addr<0x5A, VR128, VR128,
1014 int_x86_sse2_cvtsd2ss, f64mem, load,
1015 "cvtsd2ss\t{$src2, $dst|$dst, $src2}">, XS;
Bruno Cardoso Lopes39afa902010-06-25 20:29:27 +00001016
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +00001017// Convert scalar single to scalar double
1018let isAsmParserOnly = 1 in { // SSE2 instructions with XS prefix
1019def VCVTSS2SDrr : I<0x5A, MRMSrcReg, (outs FR64:$dst),
1020 (ins FR32:$src1, FR32:$src2),
1021 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1022 []>, XS, Requires<[HasAVX, HasSSE2]>, VEX_4V;
1023def VCVTSS2SDrm : I<0x5A, MRMSrcMem, (outs FR64:$dst),
1024 (ins FR32:$src1, f32mem:$src2),
1025 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1026 []>, XS, VEX_4V, Requires<[HasAVX, HasSSE2, OptForSize]>;
1027}
Bruno Cardoso Lopes39afa902010-06-25 20:29:27 +00001028def CVTSS2SDrr : I<0x5A, MRMSrcReg, (outs FR64:$dst), (ins FR32:$src),
1029 "cvtss2sd\t{$src, $dst|$dst, $src}",
1030 [(set FR64:$dst, (fextend FR32:$src))]>, XS,
1031 Requires<[HasSSE2]>;
1032def CVTSS2SDrm : I<0x5A, MRMSrcMem, (outs FR64:$dst), (ins f32mem:$src),
1033 "cvtss2sd\t{$src, $dst|$dst, $src}",
1034 [(set FR64:$dst, (extloadf32 addr:$src))]>, XS,
1035 Requires<[HasSSE2, OptForSize]>;
1036
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +00001037let isAsmParserOnly = 1 in {
1038def Int_VCVTSS2SDrr: I<0x5A, MRMSrcReg,
1039 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
1040 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1041 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
1042 VR128:$src2))]>, XS, VEX_4V,
1043 Requires<[HasAVX, HasSSE2]>;
1044def Int_VCVTSS2SDrm: I<0x5A, MRMSrcMem,
1045 (outs VR128:$dst), (ins VR128:$src1, f32mem:$src2),
1046 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1047 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
1048 (load addr:$src2)))]>, XS, VEX_4V,
1049 Requires<[HasAVX, HasSSE2]>;
1050}
1051let Constraints = "$src1 = $dst" in { // SSE2 instructions with XS prefix
Bruno Cardoso Lopes39afa902010-06-25 20:29:27 +00001052def Int_CVTSS2SDrr: I<0x5A, MRMSrcReg,
1053 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
1054 "cvtss2sd\t{$src2, $dst|$dst, $src2}",
1055 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
1056 VR128:$src2))]>, XS,
1057 Requires<[HasSSE2]>;
1058def Int_CVTSS2SDrm: I<0x5A, MRMSrcMem,
1059 (outs VR128:$dst), (ins VR128:$src1, f32mem:$src2),
1060 "cvtss2sd\t{$src2, $dst|$dst, $src2}",
1061 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
1062 (load addr:$src2)))]>, XS,
1063 Requires<[HasSSE2]>;
1064}
1065
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +00001066def : Pat<(extloadf32 addr:$src),
1067 (CVTSS2SDrr (MOVSSrm addr:$src))>,
1068 Requires<[HasSSE2, OptForSpeed]>;
1069
1070// Convert doubleword to packed single/double fp
1071let isAsmParserOnly = 1 in { // SSE2 instructions without OpSize prefix
1072def Int_VCVTDQ2PSrr : I<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1073 "vcvtdq2ps\t{$src, $dst|$dst, $src}",
1074 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps VR128:$src))]>,
1075 TB, VEX, Requires<[HasAVX, HasSSE2]>;
1076def Int_VCVTDQ2PSrm : I<0x5B, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
1077 "vcvtdq2ps\t{$src, $dst|$dst, $src}",
1078 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps
1079 (bitconvert (memopv2i64 addr:$src))))]>,
1080 TB, VEX, Requires<[HasAVX, HasSSE2]>;
1081}
1082def Int_CVTDQ2PSrr : I<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1083 "cvtdq2ps\t{$src, $dst|$dst, $src}",
1084 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps VR128:$src))]>,
1085 TB, Requires<[HasSSE2]>;
1086def Int_CVTDQ2PSrm : I<0x5B, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
1087 "cvtdq2ps\t{$src, $dst|$dst, $src}",
1088 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps
1089 (bitconvert (memopv2i64 addr:$src))))]>,
1090 TB, Requires<[HasSSE2]>;
1091
1092// FIXME: why the non-intrinsic version is described as SSE3?
1093let isAsmParserOnly = 1 in { // SSE2 instructions with XS prefix
1094def Int_VCVTDQ2PDrr : I<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1095 "vcvtdq2pd\t{$src, $dst|$dst, $src}",
1096 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd VR128:$src))]>,
1097 XS, VEX, Requires<[HasAVX, HasSSE2]>;
1098def Int_VCVTDQ2PDrm : I<0xE6, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
1099 "vcvtdq2pd\t{$src, $dst|$dst, $src}",
1100 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd
1101 (bitconvert (memopv2i64 addr:$src))))]>,
1102 XS, VEX, Requires<[HasAVX, HasSSE2]>;
1103}
1104def Int_CVTDQ2PDrr : I<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1105 "cvtdq2pd\t{$src, $dst|$dst, $src}",
1106 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd VR128:$src))]>,
1107 XS, Requires<[HasSSE2]>;
1108def Int_CVTDQ2PDrm : I<0xE6, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
1109 "cvtdq2pd\t{$src, $dst|$dst, $src}",
1110 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd
1111 (bitconvert (memopv2i64 addr:$src))))]>,
1112 XS, Requires<[HasSSE2]>;
1113
1114// Convert packed single/double fp to doubleword
1115let isAsmParserOnly = 1 in {
1116def VCVTPS2DQrr : VPDI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1117 "cvtps2dq\t{$src, $dst|$dst, $src}", []>, VEX;
1118def VCVTPS2DQrm : VPDI<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1119 "cvtps2dq\t{$src, $dst|$dst, $src}", []>, VEX;
1120}
1121def CVTPS2DQrr : PDI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1122 "cvtps2dq\t{$src, $dst|$dst, $src}", []>;
1123def CVTPS2DQrm : PDI<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1124 "cvtps2dq\t{$src, $dst|$dst, $src}", []>;
1125
1126let isAsmParserOnly = 1 in {
1127def Int_VCVTPS2DQrr : VPDI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1128 "cvtps2dq\t{$src, $dst|$dst, $src}",
1129 [(set VR128:$dst, (int_x86_sse2_cvtps2dq VR128:$src))]>,
1130 VEX;
1131def Int_VCVTPS2DQrm : VPDI<0x5B, MRMSrcMem, (outs VR128:$dst),
1132 (ins f128mem:$src),
1133 "cvtps2dq\t{$src, $dst|$dst, $src}",
1134 [(set VR128:$dst, (int_x86_sse2_cvtps2dq
1135 (memop addr:$src)))]>, VEX;
1136}
1137def Int_CVTPS2DQrr : PDI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1138 "cvtps2dq\t{$src, $dst|$dst, $src}",
1139 [(set VR128:$dst, (int_x86_sse2_cvtps2dq VR128:$src))]>;
1140def Int_CVTPS2DQrm : PDI<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1141 "cvtps2dq\t{$src, $dst|$dst, $src}",
1142 [(set VR128:$dst, (int_x86_sse2_cvtps2dq
1143 (memop addr:$src)))]>;
1144
1145let isAsmParserOnly = 1 in { // SSE2 packed instructions with XD prefix
1146def Int_VCVTPD2DQrr : I<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1147 "vcvtpd2dq\t{$src, $dst|$dst, $src}",
1148 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq VR128:$src))]>,
1149 XD, VEX, Requires<[HasAVX, HasSSE2]>;
1150def Int_VCVTPD2DQrm : I<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1151 "vcvtpd2dq\t{$src, $dst|$dst, $src}",
1152 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq
1153 (memop addr:$src)))]>,
1154 XD, VEX, Requires<[HasAVX, HasSSE2]>;
1155}
1156def Int_CVTPD2DQrr : I<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1157 "cvtpd2dq\t{$src, $dst|$dst, $src}",
1158 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq VR128:$src))]>,
1159 XD, Requires<[HasSSE2]>;
1160def Int_CVTPD2DQrm : I<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1161 "cvtpd2dq\t{$src, $dst|$dst, $src}",
1162 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq
1163 (memop addr:$src)))]>,
1164 XD, Requires<[HasSSE2]>;
1165
1166
1167// Convert with truncation packed single/double fp to doubleword
1168let isAsmParserOnly = 1 in { // SSE2 packed instructions with XS prefix
1169def VCVTTPS2DQrr : VSSI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1170 "cvttps2dq\t{$src, $dst|$dst, $src}", []>, VEX;
1171def VCVTTPS2DQrm : VSSI<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1172 "cvttps2dq\t{$src, $dst|$dst, $src}", []>, VEX;
1173}
1174def CVTTPS2DQrr : SSI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1175 "cvttps2dq\t{$src, $dst|$dst, $src}", []>;
1176def CVTTPS2DQrm : SSI<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1177 "cvttps2dq\t{$src, $dst|$dst, $src}", []>;
1178
1179
1180let isAsmParserOnly = 1 in {
1181def Int_VCVTTPS2DQrr : I<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1182 "vcvttps2dq\t{$src, $dst|$dst, $src}",
1183 [(set VR128:$dst,
1184 (int_x86_sse2_cvttps2dq VR128:$src))]>,
1185 XS, VEX, Requires<[HasAVX, HasSSE2]>;
1186def Int_VCVTTPS2DQrm : I<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1187 "vcvttps2dq\t{$src, $dst|$dst, $src}",
1188 [(set VR128:$dst, (int_x86_sse2_cvttps2dq
1189 (memop addr:$src)))]>,
1190 XS, VEX, Requires<[HasAVX, HasSSE2]>;
1191}
1192def Int_CVTTPS2DQrr : I<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1193 "cvttps2dq\t{$src, $dst|$dst, $src}",
1194 [(set VR128:$dst,
1195 (int_x86_sse2_cvttps2dq VR128:$src))]>,
1196 XS, Requires<[HasSSE2]>;
1197def Int_CVTTPS2DQrm : I<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1198 "cvttps2dq\t{$src, $dst|$dst, $src}",
1199 [(set VR128:$dst, (int_x86_sse2_cvttps2dq
1200 (memop addr:$src)))]>,
1201 XS, Requires<[HasSSE2]>;
1202
1203let isAsmParserOnly = 1 in {
1204def Int_VCVTTPD2DQrr : VPDI<0xE6, MRMSrcReg, (outs VR128:$dst),
1205 (ins VR128:$src),
1206 "cvttpd2dq\t{$src, $dst|$dst, $src}",
1207 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq VR128:$src))]>,
1208 VEX;
1209def Int_VCVTTPD2DQrm : VPDI<0xE6, MRMSrcMem, (outs VR128:$dst),
1210 (ins f128mem:$src),
1211 "cvttpd2dq\t{$src, $dst|$dst, $src}",
1212 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq
1213 (memop addr:$src)))]>, VEX;
1214}
1215def Int_CVTTPD2DQrr : PDI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1216 "cvttpd2dq\t{$src, $dst|$dst, $src}",
1217 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq VR128:$src))]>;
1218def Int_CVTTPD2DQrm : PDI<0xE6, MRMSrcMem, (outs VR128:$dst),(ins f128mem:$src),
1219 "cvttpd2dq\t{$src, $dst|$dst, $src}",
1220 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq
1221 (memop addr:$src)))]>;
1222
1223// Convert packed single to packed double
1224let isAsmParserOnly = 1 in { // SSE2 instructions without OpSize prefix
1225def VCVTPS2PDrr : I<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1226 "vcvtps2pd\t{$src, $dst|$dst, $src}", []>, VEX,
1227 Requires<[HasAVX]>;
1228def VCVTPS2PDrm : I<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
1229 "vcvtps2pd\t{$src, $dst|$dst, $src}", []>, VEX,
1230 Requires<[HasAVX]>;
1231}
1232def CVTPS2PDrr : I<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1233 "cvtps2pd\t{$src, $dst|$dst, $src}", []>, TB;
1234def CVTPS2PDrm : I<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
1235 "cvtps2pd\t{$src, $dst|$dst, $src}", []>, TB;
1236
1237let isAsmParserOnly = 1 in {
1238def Int_VCVTPS2PDrr : I<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1239 "cvtps2pd\t{$src, $dst|$dst, $src}",
1240 [(set VR128:$dst, (int_x86_sse2_cvtps2pd VR128:$src))]>,
1241 VEX, Requires<[HasAVX, HasSSE2]>;
1242def Int_VCVTPS2PDrm : I<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
1243 "cvtps2pd\t{$src, $dst|$dst, $src}",
1244 [(set VR128:$dst, (int_x86_sse2_cvtps2pd
1245 (load addr:$src)))]>,
1246 VEX, Requires<[HasAVX, HasSSE2]>;
1247}
1248def Int_CVTPS2PDrr : I<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1249 "cvtps2pd\t{$src, $dst|$dst, $src}",
1250 [(set VR128:$dst, (int_x86_sse2_cvtps2pd VR128:$src))]>,
1251 TB, Requires<[HasSSE2]>;
1252def Int_CVTPS2PDrm : I<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
1253 "cvtps2pd\t{$src, $dst|$dst, $src}",
1254 [(set VR128:$dst, (int_x86_sse2_cvtps2pd
1255 (load addr:$src)))]>,
1256 TB, Requires<[HasSSE2]>;
1257
1258// Convert packed double to packed single
1259let isAsmParserOnly = 1 in {
1260def VCVTPD2PSrr : VPDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1261 "cvtpd2ps\t{$src, $dst|$dst, $src}", []>, VEX;
1262// FIXME: the memory form of this instruction should described using
1263// use extra asm syntax
1264}
1265def CVTPD2PSrr : PDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1266 "cvtpd2ps\t{$src, $dst|$dst, $src}", []>;
1267def CVTPD2PSrm : PDI<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1268 "cvtpd2ps\t{$src, $dst|$dst, $src}", []>;
1269
1270
1271let isAsmParserOnly = 1 in {
1272def Int_VCVTPD2PSrr : VPDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1273 "cvtpd2ps\t{$src, $dst|$dst, $src}",
1274 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps VR128:$src))]>;
1275def Int_VCVTPD2PSrm : VPDI<0x5A, MRMSrcMem, (outs VR128:$dst),
1276 (ins f128mem:$src),
1277 "cvtpd2ps\t{$src, $dst|$dst, $src}",
1278 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps
1279 (memop addr:$src)))]>;
1280}
1281def Int_CVTPD2PSrr : PDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1282 "cvtpd2ps\t{$src, $dst|$dst, $src}",
1283 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps VR128:$src))]>;
1284def Int_CVTPD2PSrm : PDI<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1285 "cvtpd2ps\t{$src, $dst|$dst, $src}",
1286 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps
1287 (memop addr:$src)))]>;
1288
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00001289//===----------------------------------------------------------------------===//
1290// SSE 1 & 2 - Compare Instructions
1291//===----------------------------------------------------------------------===//
1292
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001293// sse12_cmp_scalar - sse 1 & 2 compare scalar instructions
Bruno Cardoso Lopes6539dc62010-06-24 00:32:06 +00001294multiclass sse12_cmp_scalar<RegisterClass RC, X86MemOperand x86memop,
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001295 string asm, string asm_alt> {
Bruno Cardoso Lopes6539dc62010-06-24 00:32:06 +00001296 def rr : SIi8<0xC2, MRMSrcReg,
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001297 (outs RC:$dst), (ins RC:$src1, RC:$src, SSECC:$cc),
Bruno Cardoso Lopes6539dc62010-06-24 00:32:06 +00001298 asm, []>;
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00001299 let mayLoad = 1 in
Bruno Cardoso Lopes6539dc62010-06-24 00:32:06 +00001300 def rm : SIi8<0xC2, MRMSrcMem,
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001301 (outs RC:$dst), (ins RC:$src1, x86memop:$src, SSECC:$cc),
Bruno Cardoso Lopes6539dc62010-06-24 00:32:06 +00001302 asm, []>;
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001303 // Accept explicit immediate argument form instead of comparison code.
1304 let isAsmParserOnly = 1 in {
1305 def rr_alt : SIi8<0xC2, MRMSrcReg,
1306 (outs RC:$dst), (ins RC:$src1, RC:$src, i8imm:$src2),
1307 asm_alt, []>;
1308 let mayLoad = 1 in
1309 def rm_alt : SIi8<0xC2, MRMSrcMem,
1310 (outs RC:$dst), (ins RC:$src1, x86memop:$src, i8imm:$src2),
1311 asm_alt, []>;
1312 }
Bruno Cardoso Lopes6539dc62010-06-24 00:32:06 +00001313}
1314
1315let neverHasSideEffects = 1, isAsmParserOnly = 1 in {
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001316 defm VCMPSS : sse12_cmp_scalar<FR32, f32mem,
1317 "cmp${cc}ss\t{$src, $src1, $dst|$dst, $src1, $src}",
1318 "cmpss\t{$src2, $src, $src1, $dst|$dst, $src1, $src, $src2}">,
1319 XS, VEX_4V;
1320 defm VCMPSD : sse12_cmp_scalar<FR64, f64mem,
1321 "cmp${cc}sd\t{$src, $src1, $dst|$dst, $src1, $src}",
1322 "cmpsd\t{$src2, $src, $src1, $dst|$dst, $src1, $src, $src2}">,
1323 XD, VEX_4V;
Bruno Cardoso Lopes6539dc62010-06-24 00:32:06 +00001324}
1325
1326let Constraints = "$src1 = $dst", neverHasSideEffects = 1 in {
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001327 defm CMPSS : sse12_cmp_scalar<FR32, f32mem,
1328 "cmp${cc}ss\t{$src, $dst|$dst, $src}",
1329 "cmpss\t{$src2, $src, $dst|$dst, $src, $src2}">, XS;
1330 defm CMPSD : sse12_cmp_scalar<FR64, f64mem,
1331 "cmp${cc}sd\t{$src, $dst|$dst, $src}",
1332 "cmpsd\t{$src2, $src, $dst|$dst, $src, $src2}">, XD;
1333}
Bruno Cardoso Lopes6539dc62010-06-24 00:32:06 +00001334
Bruno Cardoso Lopese0c43732010-06-24 22:04:40 +00001335multiclass sse12_cmp_scalar_int<RegisterClass RC, X86MemOperand x86memop,
1336 Intrinsic Int, string asm> {
1337 def rr : SIi8<0xC2, MRMSrcReg, (outs VR128:$dst),
1338 (ins VR128:$src1, VR128:$src, SSECC:$cc), asm,
1339 [(set VR128:$dst, (Int VR128:$src1,
1340 VR128:$src, imm:$cc))]>;
1341 def rm : SIi8<0xC2, MRMSrcMem, (outs VR128:$dst),
1342 (ins VR128:$src1, f32mem:$src, SSECC:$cc), asm,
1343 [(set VR128:$dst, (Int VR128:$src1,
1344 (load addr:$src), imm:$cc))]>;
1345}
1346
1347// Aliases to match intrinsics which expect XMM operand(s).
1348let isAsmParserOnly = 1 in {
1349 defm Int_VCMPSS : sse12_cmp_scalar_int<VR128, f32mem, int_x86_sse_cmp_ss,
1350 "cmp${cc}ss\t{$src, $src1, $dst|$dst, $src1, $src}">,
1351 XS, VEX_4V;
1352 defm Int_VCMPSD : sse12_cmp_scalar_int<VR128, f64mem, int_x86_sse2_cmp_sd,
1353 "cmp${cc}sd\t{$src, $src1, $dst|$dst, $src1, $src}">,
1354 XD, VEX_4V;
1355}
1356let Constraints = "$src1 = $dst" in {
1357 defm Int_CMPSS : sse12_cmp_scalar_int<VR128, f32mem, int_x86_sse_cmp_ss,
1358 "cmp${cc}ss\t{$src, $dst|$dst, $src}">, XS;
1359 defm Int_CMPSD : sse12_cmp_scalar_int<VR128, f64mem, int_x86_sse2_cmp_sd,
1360 "cmp${cc}sd\t{$src, $dst|$dst, $src}">, XD;
1361}
1362
1363
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001364// sse12_ord_cmp - Unordered/Ordered scalar fp compare and set EFLAGS
1365multiclass sse12_ord_cmp<bits<8> opc, RegisterClass RC, SDNode OpNode,
1366 ValueType vt, X86MemOperand x86memop,
1367 PatFrag ld_frag, string OpcodeStr, Domain d> {
1368 def rr: PI<opc, MRMSrcReg, (outs), (ins RC:$src1, RC:$src2),
1369 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
1370 [(set EFLAGS, (OpNode (vt RC:$src1), RC:$src2))], d>;
1371 def rm: PI<opc, MRMSrcMem, (outs), (ins RC:$src1, x86memop:$src2),
1372 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
1373 [(set EFLAGS, (OpNode (vt RC:$src1),
1374 (ld_frag addr:$src2)))], d>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001375}
1376
Evan Cheng24f2ea32007-09-14 21:48:26 +00001377let Defs = [EFLAGS] in {
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001378 let isAsmParserOnly = 1 in {
1379 defm VUCOMISS : sse12_ord_cmp<0x2E, FR32, X86cmp, f32, f32mem, loadf32,
1380 "ucomiss", SSEPackedSingle>, VEX;
1381 defm VUCOMISD : sse12_ord_cmp<0x2E, FR64, X86cmp, f64, f64mem, loadf64,
1382 "ucomisd", SSEPackedDouble>, OpSize, VEX;
1383 let Pattern = []<dag> in {
1384 defm VCOMISS : sse12_ord_cmp<0x2F, VR128, undef, v4f32, f128mem, load,
1385 "comiss", SSEPackedSingle>, VEX;
1386 defm VCOMISD : sse12_ord_cmp<0x2F, VR128, undef, v2f64, f128mem, load,
1387 "comisd", SSEPackedDouble>, OpSize, VEX;
1388 }
1389
1390 defm Int_VUCOMISS : sse12_ord_cmp<0x2E, VR128, X86ucomi, v4f32, f128mem,
1391 load, "ucomiss", SSEPackedSingle>, VEX;
1392 defm Int_VUCOMISD : sse12_ord_cmp<0x2E, VR128, X86ucomi, v2f64, f128mem,
1393 load, "ucomisd", SSEPackedDouble>, OpSize, VEX;
1394
1395 defm Int_VCOMISS : sse12_ord_cmp<0x2F, VR128, X86comi, v4f32, f128mem,
1396 load, "comiss", SSEPackedSingle>, VEX;
1397 defm Int_VCOMISD : sse12_ord_cmp<0x2F, VR128, X86comi, v2f64, f128mem,
1398 load, "comisd", SSEPackedDouble>, OpSize, VEX;
1399 }
1400 defm UCOMISS : sse12_ord_cmp<0x2E, FR32, X86cmp, f32, f32mem, loadf32,
1401 "ucomiss", SSEPackedSingle>, TB;
1402 defm UCOMISD : sse12_ord_cmp<0x2E, FR64, X86cmp, f64, f64mem, loadf64,
1403 "ucomisd", SSEPackedDouble>, TB, OpSize;
1404
1405 let Pattern = []<dag> in {
1406 defm COMISS : sse12_ord_cmp<0x2F, VR128, undef, v4f32, f128mem, load,
1407 "comiss", SSEPackedSingle>, TB;
1408 defm COMISD : sse12_ord_cmp<0x2F, VR128, undef, v2f64, f128mem, load,
1409 "comisd", SSEPackedDouble>, TB, OpSize;
1410 }
1411
1412 defm Int_UCOMISS : sse12_ord_cmp<0x2E, VR128, X86ucomi, v4f32, f128mem,
1413 load, "ucomiss", SSEPackedSingle>, TB;
1414 defm Int_UCOMISD : sse12_ord_cmp<0x2E, VR128, X86ucomi, v2f64, f128mem,
1415 load, "ucomisd", SSEPackedDouble>, TB, OpSize;
1416
1417 defm Int_COMISS : sse12_ord_cmp<0x2F, VR128, X86comi, v4f32, f128mem, load,
1418 "comiss", SSEPackedSingle>, TB;
1419 defm Int_COMISD : sse12_ord_cmp<0x2F, VR128, X86comi, v2f64, f128mem, load,
1420 "comisd", SSEPackedDouble>, TB, OpSize;
Evan Cheng24f2ea32007-09-14 21:48:26 +00001421} // Defs = [EFLAGS]
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001422
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001423// sse12_cmp_packed - sse 1 & 2 compared packed instructions
1424multiclass sse12_cmp_packed<RegisterClass RC, X86MemOperand x86memop,
1425 Intrinsic Int, string asm, string asm_alt,
1426 Domain d> {
1427 def rri : PIi8<0xC2, MRMSrcReg,
1428 (outs RC:$dst), (ins RC:$src1, RC:$src, SSECC:$cc), asm,
1429 [(set RC:$dst, (Int RC:$src1, RC:$src, imm:$cc))], d>;
1430 def rmi : PIi8<0xC2, MRMSrcMem,
1431 (outs RC:$dst), (ins RC:$src1, f128mem:$src, SSECC:$cc), asm,
1432 [(set RC:$dst, (Int RC:$src1, (memop addr:$src), imm:$cc))], d>;
Bruno Cardoso Lopes34a491b2010-06-24 00:15:50 +00001433 // Accept explicit immediate argument form instead of comparison code.
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001434 let isAsmParserOnly = 1 in {
1435 def rri_alt : PIi8<0xC2, MRMSrcReg,
1436 (outs RC:$dst), (ins RC:$src1, RC:$src, i8imm:$src2),
1437 asm_alt, [], d>;
1438 def rmi_alt : PIi8<0xC2, MRMSrcMem,
1439 (outs RC:$dst), (ins RC:$src1, f128mem:$src, i8imm:$src2),
1440 asm_alt, [], d>;
Bruno Cardoso Lopes34a491b2010-06-24 00:15:50 +00001441 }
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001442}
1443
1444let isAsmParserOnly = 1 in {
1445 defm VCMPPS : sse12_cmp_packed<VR128, f128mem, int_x86_sse_cmp_ps,
1446 "cmp${cc}ps\t{$src, $src1, $dst|$dst, $src1, $src}",
1447 "cmpps\t{$src2, $src, $src1, $dst|$dst, $src1, $src, $src2}",
1448 SSEPackedSingle>, VEX_4V;
1449 defm VCMPPD : sse12_cmp_packed<VR128, f128mem, int_x86_sse2_cmp_pd,
1450 "cmp${cc}pd\t{$src, $src1, $dst|$dst, $src1, $src}",
Bruno Cardoso Lopes34a491b2010-06-24 00:15:50 +00001451 "cmppd\t{$src2, $src, $src1, $dst|$dst, $src1, $src, $src2}",
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001452 SSEPackedDouble>, OpSize, VEX_4V;
1453}
1454let Constraints = "$src1 = $dst" in {
1455 defm CMPPS : sse12_cmp_packed<VR128, f128mem, int_x86_sse_cmp_ps,
1456 "cmp${cc}ps\t{$src, $dst|$dst, $src}",
1457 "cmpps\t{$src2, $src, $dst|$dst, $src, $src2}",
1458 SSEPackedSingle>, TB;
1459 defm CMPPD : sse12_cmp_packed<VR128, f128mem, int_x86_sse2_cmp_pd,
1460 "cmp${cc}pd\t{$src, $dst|$dst, $src}",
1461 "cmppd\t{$src2, $src, $dst|$dst, $src, $src2}",
1462 SSEPackedDouble>, TB, OpSize;
Bruno Cardoso Lopes34a491b2010-06-24 00:15:50 +00001463}
1464
1465def : Pat<(v4i32 (X86cmpps (v4f32 VR128:$src1), VR128:$src2, imm:$cc)),
1466 (CMPPSrri (v4f32 VR128:$src1), (v4f32 VR128:$src2), imm:$cc)>;
1467def : Pat<(v4i32 (X86cmpps (v4f32 VR128:$src1), (memop addr:$src2), imm:$cc)),
1468 (CMPPSrmi (v4f32 VR128:$src1), addr:$src2, imm:$cc)>;
1469def : Pat<(v2i64 (X86cmppd (v2f64 VR128:$src1), VR128:$src2, imm:$cc)),
1470 (CMPPDrri VR128:$src1, VR128:$src2, imm:$cc)>;
1471def : Pat<(v2i64 (X86cmppd (v2f64 VR128:$src1), (memop addr:$src2), imm:$cc)),
1472 (CMPPDrmi VR128:$src1, addr:$src2, imm:$cc)>;
1473
1474//===----------------------------------------------------------------------===//
1475// SSE 1 & 2 - Shuffle Instructions
1476//===----------------------------------------------------------------------===//
1477
1478/// sse12_shuffle - sse 1 & 2 shuffle instructions
1479multiclass sse12_shuffle<RegisterClass RC, X86MemOperand x86memop,
1480 ValueType vt, string asm, PatFrag mem_frag,
1481 Domain d, bit IsConvertibleToThreeAddress = 0> {
1482 def rmi : PIi8<0xC6, MRMSrcMem, (outs VR128:$dst),
1483 (ins VR128:$src1, f128mem:$src2, i8imm:$src3), asm,
1484 [(set VR128:$dst, (vt (shufp:$src3
1485 VR128:$src1, (mem_frag addr:$src2))))], d>;
1486 let isConvertibleToThreeAddress = IsConvertibleToThreeAddress in
1487 def rri : PIi8<0xC6, MRMSrcReg, (outs VR128:$dst),
1488 (ins VR128:$src1, VR128:$src2, i8imm:$src3), asm,
1489 [(set VR128:$dst,
1490 (vt (shufp:$src3 VR128:$src1, VR128:$src2)))], d>;
1491}
1492
1493let isAsmParserOnly = 1 in {
1494 defm VSHUFPS : sse12_shuffle<VR128, f128mem, v4f32,
1495 "shufps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
1496 memopv4f32, SSEPackedSingle>, VEX_4V;
1497 defm VSHUFPD : sse12_shuffle<VR128, f128mem, v2f64,
1498 "shufpd\t{$src3, $src2, $src1, $dst|$dst, $src2, $src2, $src3}",
1499 memopv2f64, SSEPackedDouble>, OpSize, VEX_4V;
1500}
1501
1502let Constraints = "$src1 = $dst" in {
1503 defm SHUFPS : sse12_shuffle<VR128, f128mem, v4f32,
1504 "shufps\t{$src3, $src2, $dst|$dst, $src2, $src3}",
1505 memopv4f32, SSEPackedSingle, 1 /* cvt to pshufd */>,
1506 TB;
1507 defm SHUFPD : sse12_shuffle<VR128, f128mem, v2f64,
1508 "shufpd\t{$src3, $src2, $dst|$dst, $src2, $src3}",
1509 memopv2f64, SSEPackedDouble>, TB, OpSize;
1510}
1511
1512//===----------------------------------------------------------------------===//
1513// SSE 1 & 2 - Unpack Instructions
1514//===----------------------------------------------------------------------===//
1515
1516/// sse12_unpack_interleave - sse 1 & 2 unpack and interleave
1517multiclass sse12_unpack_interleave<bits<8> opc, PatFrag OpNode, ValueType vt,
1518 PatFrag mem_frag, RegisterClass RC,
1519 X86MemOperand x86memop, string asm,
1520 Domain d> {
1521 def rr : PI<opc, MRMSrcReg,
1522 (outs RC:$dst), (ins RC:$src1, RC:$src2),
1523 asm, [(set RC:$dst,
1524 (vt (OpNode RC:$src1, RC:$src2)))], d>;
1525 def rm : PI<opc, MRMSrcMem,
1526 (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
1527 asm, [(set RC:$dst,
1528 (vt (OpNode RC:$src1,
1529 (mem_frag addr:$src2))))], d>;
1530}
1531
1532let AddedComplexity = 10 in {
1533 let isAsmParserOnly = 1 in {
1534 defm VUNPCKHPS: sse12_unpack_interleave<0x15, unpckh, v4f32, memopv4f32,
1535 VR128, f128mem, "unpckhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1536 SSEPackedSingle>, VEX_4V;
1537 defm VUNPCKHPD: sse12_unpack_interleave<0x15, unpckh, v2f64, memopv2f64,
1538 VR128, f128mem, "unpckhpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1539 SSEPackedDouble>, OpSize, VEX_4V;
1540 defm VUNPCKLPS: sse12_unpack_interleave<0x14, unpckl, v4f32, memopv4f32,
1541 VR128, f128mem, "unpcklps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1542 SSEPackedSingle>, VEX_4V;
1543 defm VUNPCKLPD: sse12_unpack_interleave<0x14, unpckl, v2f64, memopv2f64,
1544 VR128, f128mem, "unpcklpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1545 SSEPackedDouble>, OpSize, VEX_4V;
Bruno Cardoso Lopes2bfb8f62010-07-09 21:20:35 +00001546
1547 defm VUNPCKHPSY: sse12_unpack_interleave<0x15, unpckh, v8f32, memopv8f32,
1548 VR256, f256mem, "unpckhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1549 SSEPackedSingle>, VEX_4V;
1550 defm VUNPCKHPDY: sse12_unpack_interleave<0x15, unpckh, v4f64, memopv4f64,
1551 VR256, f256mem, "unpckhpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1552 SSEPackedDouble>, OpSize, VEX_4V;
1553 defm VUNPCKLPSY: sse12_unpack_interleave<0x14, unpckl, v8f32, memopv8f32,
1554 VR256, f256mem, "unpcklps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1555 SSEPackedSingle>, VEX_4V;
1556 defm VUNPCKLPDY: sse12_unpack_interleave<0x14, unpckl, v4f64, memopv4f64,
1557 VR256, f256mem, "unpcklpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1558 SSEPackedDouble>, OpSize, VEX_4V;
Bruno Cardoso Lopes34a491b2010-06-24 00:15:50 +00001559 }
1560
1561 let Constraints = "$src1 = $dst" in {
1562 defm UNPCKHPS: sse12_unpack_interleave<0x15, unpckh, v4f32, memopv4f32,
1563 VR128, f128mem, "unpckhps\t{$src2, $dst|$dst, $src2}",
1564 SSEPackedSingle>, TB;
1565 defm UNPCKHPD: sse12_unpack_interleave<0x15, unpckh, v2f64, memopv2f64,
1566 VR128, f128mem, "unpckhpd\t{$src2, $dst|$dst, $src2}",
1567 SSEPackedDouble>, TB, OpSize;
1568 defm UNPCKLPS: sse12_unpack_interleave<0x14, unpckl, v4f32, memopv4f32,
1569 VR128, f128mem, "unpcklps\t{$src2, $dst|$dst, $src2}",
1570 SSEPackedSingle>, TB;
1571 defm UNPCKLPD: sse12_unpack_interleave<0x14, unpckl, v2f64, memopv2f64,
1572 VR128, f128mem, "unpcklpd\t{$src2, $dst|$dst, $src2}",
1573 SSEPackedDouble>, TB, OpSize;
1574 } // Constraints = "$src1 = $dst"
1575} // AddedComplexity
1576
1577//===----------------------------------------------------------------------===//
1578// SSE 1 & 2 - Extract Floating-Point Sign mask
1579//===----------------------------------------------------------------------===//
1580
1581/// sse12_extr_sign_mask - sse 1 & 2 unpack and interleave
1582multiclass sse12_extr_sign_mask<RegisterClass RC, Intrinsic Int, string asm,
1583 Domain d> {
1584 def rr : PI<0x50, MRMSrcReg, (outs GR32:$dst), (ins RC:$src),
1585 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
1586 [(set GR32:$dst, (Int RC:$src))], d>;
1587}
1588
1589// Mask creation
1590defm MOVMSKPS : sse12_extr_sign_mask<VR128, int_x86_sse_movmsk_ps, "movmskps",
1591 SSEPackedSingle>, TB;
1592defm MOVMSKPD : sse12_extr_sign_mask<VR128, int_x86_sse2_movmsk_pd, "movmskpd",
1593 SSEPackedDouble>, TB, OpSize;
1594
1595let isAsmParserOnly = 1 in {
1596 defm VMOVMSKPS : sse12_extr_sign_mask<VR128, int_x86_sse_movmsk_ps,
1597 "movmskps", SSEPackedSingle>, VEX;
1598 defm VMOVMSKPD : sse12_extr_sign_mask<VR128, int_x86_sse2_movmsk_pd,
1599 "movmskpd", SSEPackedDouble>, OpSize,
1600 VEX;
1601}
1602
1603//===----------------------------------------------------------------------===//
1604// SSE 1 & 2 - Misc aliasing of packed SSE 1 & 2 instructions
1605//===----------------------------------------------------------------------===//
1606
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00001607// Aliases of packed SSE1 & SSE2 instructions for scalar use. These all have
1608// names that start with 'Fs'.
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001609
1610// Alias instructions that map fld0 to pxor for sse.
Dan Gohman4a0b3e12009-09-21 18:30:38 +00001611let isReMaterializable = 1, isAsCheapAsAMove = 1, isCodeGenOnly = 1,
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00001612 canFoldAsLoad = 1 in {
Chris Lattner28c1d292010-02-05 21:30:49 +00001613 // FIXME: Set encoding to pseudo!
Chris Lattnerbe1778f2010-02-05 21:34:18 +00001614def FsFLD0SS : I<0xEF, MRMInitReg, (outs FR32:$dst), (ins), "",
1615 [(set FR32:$dst, fp32imm0)]>,
1616 Requires<[HasSSE1]>, TB, OpSize;
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00001617def FsFLD0SD : I<0xEF, MRMInitReg, (outs FR64:$dst), (ins), "",
1618 [(set FR64:$dst, fpimm0)]>,
1619 Requires<[HasSSE2]>, TB, OpSize;
1620}
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001621
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00001622// Alias instruction to do FR32 or FR64 reg-to-reg copy using movaps. Upper
1623// bits are disregarded.
1624let neverHasSideEffects = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001625def FsMOVAPSrr : PSI<0x28, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001626 "movaps\t{$src, $dst|$dst, $src}", []>;
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00001627def FsMOVAPDrr : PDI<0x28, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src),
1628 "movapd\t{$src, $dst|$dst, $src}", []>;
1629}
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001630
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00001631// Alias instruction to load FR32 or FR64 from f128mem using movaps. Upper
1632// bits are disregarded.
1633let canFoldAsLoad = 1, isReMaterializable = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001634def FsMOVAPSrm : PSI<0x28, MRMSrcMem, (outs FR32:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001635 "movaps\t{$src, $dst|$dst, $src}",
Dan Gohmand3006222007-07-27 17:16:43 +00001636 [(set FR32:$dst, (alignedloadfsf32 addr:$src))]>;
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00001637def FsMOVAPDrm : PDI<0x28, MRMSrcMem, (outs FR64:$dst), (ins f128mem:$src),
1638 "movapd\t{$src, $dst|$dst, $src}",
1639 [(set FR64:$dst, (alignedloadfsf64 addr:$src))]>;
1640}
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001641
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001642//===----------------------------------------------------------------------===//
1643// SSE 1 & 2 - Logical Instructions
1644//===----------------------------------------------------------------------===//
1645
Bruno Cardoso Lopesf39e0ce2010-05-28 22:47:03 +00001646/// sse12_fp_alias_pack_logical - SSE 1 & 2 aliased packed FP logical ops
1647///
1648multiclass sse12_fp_alias_pack_logical<bits<8> opc, string OpcodeStr,
Bruno Cardoso Lopesf4f4bad2010-06-19 02:44:01 +00001649 SDNode OpNode, bit MayLoad = 0> {
1650 let isAsmParserOnly = 1 in {
1651 defm V#NAME#PS : sse12_fp_packed<opc, !strconcat(OpcodeStr,
1652 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"), OpNode, FR32,
1653 f32, f128mem, memopfsf32, SSEPackedSingle, MayLoad>, VEX_4V;
1654
1655 defm V#NAME#PD : sse12_fp_packed<opc, !strconcat(OpcodeStr,
1656 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), OpNode, FR64,
1657 f64, f128mem, memopfsf64, SSEPackedDouble, MayLoad>, OpSize,
1658 VEX_4V;
Bruno Cardoso Lopesf39e0ce2010-05-28 22:47:03 +00001659 }
1660
Bruno Cardoso Lopesf4f4bad2010-06-19 02:44:01 +00001661 let Constraints = "$src1 = $dst" in {
1662 defm PS : sse12_fp_packed<opc, !strconcat(OpcodeStr,
1663 "ps\t{$src2, $dst|$dst, $src2}"), OpNode, FR32, f32,
1664 f128mem, memopfsf32, SSEPackedSingle, MayLoad>, TB;
Bruno Cardoso Lopesf39e0ce2010-05-28 22:47:03 +00001665
Bruno Cardoso Lopesf4f4bad2010-06-19 02:44:01 +00001666 defm PD : sse12_fp_packed<opc, !strconcat(OpcodeStr,
1667 "pd\t{$src2, $dst|$dst, $src2}"), OpNode, FR64, f64,
1668 f128mem, memopfsf64, SSEPackedDouble, MayLoad>, TB, OpSize;
Bruno Cardoso Lopesf39e0ce2010-05-28 22:47:03 +00001669 }
1670}
1671
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001672// Alias bitwise logical operations using SSE logical ops on packed FP values.
Bruno Cardoso Lopesf4f4bad2010-06-19 02:44:01 +00001673defm FsAND : sse12_fp_alias_pack_logical<0x54, "and", X86fand>;
1674defm FsOR : sse12_fp_alias_pack_logical<0x56, "or", X86for>;
1675defm FsXOR : sse12_fp_alias_pack_logical<0x57, "xor", X86fxor>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001676
Bruno Cardoso Lopesf4f4bad2010-06-19 02:44:01 +00001677let neverHasSideEffects = 1, Pattern = []<dag>, isCommutable = 0 in
1678 defm FsANDN : sse12_fp_alias_pack_logical<0x55, "andn", undef, 1>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001679
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001680/// sse12_fp_packed_logical - SSE 1 & 2 packed FP logical ops
1681///
1682multiclass sse12_fp_packed_logical<bits<8> opc, string OpcodeStr,
1683 SDNode OpNode, int HasPat = 0,
1684 list<list<dag>> Pattern = []> {
1685 let isAsmParserOnly = 1 in {
1686 defm V#NAME#PS : sse12_fp_packed_logical_rm<opc, VR128, SSEPackedSingle,
1687 !strconcat(OpcodeStr, "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1688 f128mem,
1689 !if(HasPat, Pattern[0], // rr
1690 [(set VR128:$dst, (v2i64 (OpNode VR128:$src1,
1691 VR128:$src2)))]),
1692 !if(HasPat, Pattern[2], // rm
1693 [(set VR128:$dst, (OpNode (bc_v2i64 (v4f32 VR128:$src1)),
1694 (memopv2i64 addr:$src2)))])>,
1695 VEX_4V;
1696
1697 defm V#NAME#PD : sse12_fp_packed_logical_rm<opc, VR128, SSEPackedDouble,
1698 !strconcat(OpcodeStr, "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1699 f128mem,
1700 !if(HasPat, Pattern[1], // rr
1701 [(set VR128:$dst, (OpNode (bc_v2i64 (v2f64 VR128:$src1)),
1702 (bc_v2i64 (v2f64
1703 VR128:$src2))))]),
1704 !if(HasPat, Pattern[3], // rm
1705 [(set VR128:$dst, (OpNode (bc_v2i64 (v2f64 VR128:$src1)),
1706 (memopv2i64 addr:$src2)))])>,
1707 OpSize, VEX_4V;
1708 }
1709 let Constraints = "$src1 = $dst" in {
1710 defm PS : sse12_fp_packed_logical_rm<opc, VR128, SSEPackedSingle,
1711 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"), f128mem,
1712 !if(HasPat, Pattern[0], // rr
1713 [(set VR128:$dst, (v2i64 (OpNode VR128:$src1,
1714 VR128:$src2)))]),
1715 !if(HasPat, Pattern[2], // rm
1716 [(set VR128:$dst, (OpNode (bc_v2i64 (v4f32 VR128:$src1)),
1717 (memopv2i64 addr:$src2)))])>, TB;
1718
1719 defm PD : sse12_fp_packed_logical_rm<opc, VR128, SSEPackedDouble,
1720 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"), f128mem,
1721 !if(HasPat, Pattern[1], // rr
1722 [(set VR128:$dst, (OpNode (bc_v2i64 (v2f64 VR128:$src1)),
1723 (bc_v2i64 (v2f64
1724 VR128:$src2))))]),
1725 !if(HasPat, Pattern[3], // rm
1726 [(set VR128:$dst, (OpNode (bc_v2i64 (v2f64 VR128:$src1)),
1727 (memopv2i64 addr:$src2)))])>,
1728 TB, OpSize;
1729 }
1730}
1731
1732defm AND : sse12_fp_packed_logical<0x54, "and", and>;
1733defm OR : sse12_fp_packed_logical<0x56, "or", or>;
1734defm XOR : sse12_fp_packed_logical<0x57, "xor", xor>;
1735let isCommutable = 0 in
1736 defm ANDN : sse12_fp_packed_logical<0x55, "andn", undef /* dummy */, 1, [
1737 // single r+r
1738 [(set VR128:$dst, (v2i64 (and (xor VR128:$src1,
1739 (bc_v2i64 (v4i32 immAllOnesV))),
1740 VR128:$src2)))],
1741 // double r+r
1742 [(set VR128:$dst, (and (vnot (bc_v2i64 (v2f64 VR128:$src1))),
1743 (bc_v2i64 (v2f64 VR128:$src2))))],
1744 // single r+m
1745 [(set VR128:$dst, (v2i64 (and (xor (bc_v2i64 (v4f32 VR128:$src1)),
1746 (bc_v2i64 (v4i32 immAllOnesV))),
1747 (memopv2i64 addr:$src2))))],
1748 // double r+m
1749 [(set VR128:$dst, (and (vnot (bc_v2i64 (v2f64 VR128:$src1))),
1750 (memopv2i64 addr:$src2)))]]>;
1751
1752//===----------------------------------------------------------------------===//
1753// SSE 1 & 2 - Arithmetic Instructions
1754//===----------------------------------------------------------------------===//
1755
Bruno Cardoso Lopesaa02ff12010-05-27 18:17:40 +00001756/// basic_sse12_fp_binop_rm - SSE 1 & 2 binops come in both scalar and
1757/// vector forms.
Bill Wendlingddd35322007-05-02 23:11:52 +00001758///
Dan Gohman20382522007-07-10 00:05:58 +00001759/// In addition, we also have a special variant of the scalar form here to
1760/// represent the associated intrinsic operation. This form is unlike the
1761/// plain scalar form, in that it takes an entire vector (instead of a scalar)
Evan Cheng236aa8a2009-02-26 03:12:02 +00001762/// and leaves the top elements unmodified (therefore these cannot be commuted).
Dan Gohman20382522007-07-10 00:05:58 +00001763///
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001764/// These three forms can each be reg+reg or reg+mem.
Bill Wendlingddd35322007-05-02 23:11:52 +00001765///
Bruno Cardoso Lopesaa02ff12010-05-27 18:17:40 +00001766multiclass basic_sse12_fp_binop_rm<bits<8> opc, string OpcodeStr,
Bruno Cardoso Lopesefc9b692010-06-19 01:22:34 +00001767 SDNode OpNode> {
Bruno Cardoso Lopes597ec8e2010-06-17 23:05:30 +00001768
Bruno Cardoso Lopesfda1acb2010-06-19 00:09:27 +00001769 let isAsmParserOnly = 1 in {
Bruno Cardoso Lopes4b8921d2010-06-18 22:10:11 +00001770 defm V#NAME#SS : sse12_fp_scalar<opc,
Bruno Cardoso Lopes597ec8e2010-06-17 23:05:30 +00001771 !strconcat(OpcodeStr, "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Bruno Cardoso Lopes4b8921d2010-06-18 22:10:11 +00001772 OpNode, FR32, f32mem>, XS, VEX_4V;
Bruno Cardoso Lopes597ec8e2010-06-17 23:05:30 +00001773
Bruno Cardoso Lopes4b8921d2010-06-18 22:10:11 +00001774 defm V#NAME#SD : sse12_fp_scalar<opc,
Bruno Cardoso Lopes597ec8e2010-06-17 23:05:30 +00001775 !strconcat(OpcodeStr, "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Bruno Cardoso Lopes4b8921d2010-06-18 22:10:11 +00001776 OpNode, FR64, f64mem>, XD, VEX_4V;
Bruno Cardoso Lopes8af5ed92010-06-18 23:13:35 +00001777
1778 defm V#NAME#PS : sse12_fp_packed<opc, !strconcat(OpcodeStr,
1779 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"), OpNode,
1780 VR128, v4f32, f128mem, memopv4f32, SSEPackedSingle>,
1781 VEX_4V;
1782
1783 defm V#NAME#PD : sse12_fp_packed<opc, !strconcat(OpcodeStr,
1784 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), OpNode,
1785 VR128, v2f64, f128mem, memopv2f64, SSEPackedDouble>,
1786 OpSize, VEX_4V;
Bruno Cardoso Lopesc82f1992010-06-19 00:00:22 +00001787
1788 defm V#NAME#SS : sse12_fp_scalar_int<opc, OpcodeStr, VR128,
1789 !strconcat(OpcodeStr, "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1790 "", "_ss", ssmem, sse_load_f32>, XS, VEX_4V;
1791
1792 defm V#NAME#SD : sse12_fp_scalar_int<opc, OpcodeStr, VR128,
1793 !strconcat(OpcodeStr, "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1794 "2", "_sd", sdmem, sse_load_f64>, XD, VEX_4V;
Bill Wendlingddd35322007-05-02 23:11:52 +00001795 }
1796
Bruno Cardoso Lopes597ec8e2010-06-17 23:05:30 +00001797 let Constraints = "$src1 = $dst" in {
Bruno Cardoso Lopes4b8921d2010-06-18 22:10:11 +00001798 defm SS : sse12_fp_scalar<opc,
1799 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
1800 OpNode, FR32, f32mem>, XS;
Bruno Cardoso Lopes8af5ed92010-06-18 23:13:35 +00001801
Bruno Cardoso Lopes4b8921d2010-06-18 22:10:11 +00001802 defm SD : sse12_fp_scalar<opc,
1803 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
1804 OpNode, FR64, f64mem>, XD;
Bruno Cardoso Lopesc902a592010-06-11 23:50:47 +00001805
Bruno Cardoso Lopes8af5ed92010-06-18 23:13:35 +00001806 defm PS : sse12_fp_packed<opc, !strconcat(OpcodeStr,
1807 "ps\t{$src2, $dst|$dst, $src2}"), OpNode, VR128, v4f32,
1808 f128mem, memopv4f32, SSEPackedSingle>, TB;
Dan Gohman20382522007-07-10 00:05:58 +00001809
Bruno Cardoso Lopes8af5ed92010-06-18 23:13:35 +00001810 defm PD : sse12_fp_packed<opc, !strconcat(OpcodeStr,
1811 "pd\t{$src2, $dst|$dst, $src2}"), OpNode, VR128, v2f64,
1812 f128mem, memopv2f64, SSEPackedDouble>, TB, OpSize;
Bruno Cardoso Lopescf125d02010-06-12 01:53:48 +00001813
Bruno Cardoso Lopesc82f1992010-06-19 00:00:22 +00001814 defm SS : sse12_fp_scalar_int<opc, OpcodeStr, VR128,
Bruno Cardoso Lopes11ae95c2010-06-12 02:38:32 +00001815 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Bruno Cardoso Lopesc82f1992010-06-19 00:00:22 +00001816 "", "_ss", ssmem, sse_load_f32>, XS;
Bruno Cardoso Lopes11ae95c2010-06-12 02:38:32 +00001817
Bruno Cardoso Lopesc82f1992010-06-19 00:00:22 +00001818 defm SD : sse12_fp_scalar_int<opc, OpcodeStr, VR128,
Bruno Cardoso Lopes11ae95c2010-06-12 02:38:32 +00001819 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Bruno Cardoso Lopesc82f1992010-06-19 00:00:22 +00001820 "2", "_sd", sdmem, sse_load_f64>, XD;
Bruno Cardoso Lopes2dcf6d62010-06-12 03:12:14 +00001821 }
Bill Wendlingddd35322007-05-02 23:11:52 +00001822}
Bill Wendlingddd35322007-05-02 23:11:52 +00001823
1824// Arithmetic instructions
Bruno Cardoso Lopesefc9b692010-06-19 01:22:34 +00001825defm ADD : basic_sse12_fp_binop_rm<0x58, "add", fadd>;
1826defm MUL : basic_sse12_fp_binop_rm<0x59, "mul", fmul>;
Bruno Cardoso Lopes597ec8e2010-06-17 23:05:30 +00001827
1828let isCommutable = 0 in {
1829 defm SUB : basic_sse12_fp_binop_rm<0x5C, "sub", fsub>;
1830 defm DIV : basic_sse12_fp_binop_rm<0x5E, "div", fdiv>;
1831}
Bill Wendlingddd35322007-05-02 23:11:52 +00001832
Bruno Cardoso Lopesaa02ff12010-05-27 18:17:40 +00001833/// sse12_fp_binop_rm - Other SSE 1 & 2 binops
Dan Gohman20382522007-07-10 00:05:58 +00001834///
Bruno Cardoso Lopesaa02ff12010-05-27 18:17:40 +00001835/// This multiclass is like basic_sse12_fp_binop_rm, with the addition of
Dan Gohman20382522007-07-10 00:05:58 +00001836/// instructions for a full-vector intrinsic form. Operations that map
1837/// onto C operators don't use this form since they just use the plain
1838/// vector form instead of having a separate vector intrinsic form.
1839///
Bruno Cardoso Lopesaa02ff12010-05-27 18:17:40 +00001840multiclass sse12_fp_binop_rm<bits<8> opc, string OpcodeStr,
Bruno Cardoso Lopesefc9b692010-06-19 01:22:34 +00001841 SDNode OpNode> {
Dan Gohman20382522007-07-10 00:05:58 +00001842
Bruno Cardoso Lopes17227db2010-06-19 01:17:05 +00001843 let isAsmParserOnly = 1 in {
Bruno Cardoso Lopesd7f9cc42010-06-18 01:12:56 +00001844 // Scalar operation, reg+reg.
Bruno Cardoso Lopes4b8921d2010-06-18 22:10:11 +00001845 defm V#NAME#SS : sse12_fp_scalar<opc,
1846 !strconcat(OpcodeStr, "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1847 OpNode, FR32, f32mem>, XS, VEX_4V;
Bruno Cardoso Lopesd7f9cc42010-06-18 01:12:56 +00001848
Bruno Cardoso Lopes4b8921d2010-06-18 22:10:11 +00001849 defm V#NAME#SD : sse12_fp_scalar<opc,
1850 !strconcat(OpcodeStr, "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1851 OpNode, FR64, f64mem>, XD, VEX_4V;
Bruno Cardoso Lopesbe4d5952010-06-19 00:37:31 +00001852
1853 defm V#NAME#PS : sse12_fp_packed<opc, !strconcat(OpcodeStr,
1854 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"), OpNode,
1855 VR128, v4f32, f128mem, memopv4f32, SSEPackedSingle>,
1856 VEX_4V;
1857
1858 defm V#NAME#PD : sse12_fp_packed<opc, !strconcat(OpcodeStr,
1859 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), OpNode,
1860 VR128, v2f64, f128mem, memopv2f64, SSEPackedDouble>,
1861 OpSize, VEX_4V;
1862
1863 defm V#NAME#SS : sse12_fp_scalar_int<opc, OpcodeStr, VR128,
1864 !strconcat(OpcodeStr, "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1865 "", "_ss", ssmem, sse_load_f32>, XS, VEX_4V;
1866
1867 defm V#NAME#SD : sse12_fp_scalar_int<opc, OpcodeStr, VR128,
1868 !strconcat(OpcodeStr, "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1869 "2", "_sd", sdmem, sse_load_f64>, XD, VEX_4V;
Bruno Cardoso Lopes17227db2010-06-19 01:17:05 +00001870
1871 defm V#NAME#PS : sse12_fp_packed_int<opc, OpcodeStr, VR128,
1872 !strconcat(OpcodeStr, "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1873 "", "_ps", f128mem, memopv4f32, SSEPackedSingle>, VEX_4V;
1874
1875 defm V#NAME#PD : sse12_fp_packed_int<opc, OpcodeStr, VR128,
1876 !strconcat(OpcodeStr, "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1877 "2", "_pd", f128mem, memopv2f64, SSEPackedDouble>, OpSize,
1878 VEX_4V;
Dan Gohman20382522007-07-10 00:05:58 +00001879 }
1880
Bruno Cardoso Lopesd7f9cc42010-06-18 01:12:56 +00001881 let Constraints = "$src1 = $dst" in {
1882 // Scalar operation, reg+reg.
Bruno Cardoso Lopes4b8921d2010-06-18 22:10:11 +00001883 defm SS : sse12_fp_scalar<opc,
1884 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
1885 OpNode, FR32, f32mem>, XS;
1886 defm SD : sse12_fp_scalar<opc,
1887 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
1888 OpNode, FR64, f64mem>, XD;
Bruno Cardoso Lopesbe4d5952010-06-19 00:37:31 +00001889 defm PS : sse12_fp_packed<opc, !strconcat(OpcodeStr,
1890 "ps\t{$src2, $dst|$dst, $src2}"), OpNode, VR128, v4f32,
1891 f128mem, memopv4f32, SSEPackedSingle>, TB;
Bruno Cardoso Lopesaa02ff12010-05-27 18:17:40 +00001892
Bruno Cardoso Lopesbe4d5952010-06-19 00:37:31 +00001893 defm PD : sse12_fp_packed<opc, !strconcat(OpcodeStr,
1894 "pd\t{$src2, $dst|$dst, $src2}"), OpNode, VR128, v2f64,
1895 f128mem, memopv2f64, SSEPackedDouble>, TB, OpSize;
Dan Gohman20382522007-07-10 00:05:58 +00001896
Bruno Cardoso Lopesbe4d5952010-06-19 00:37:31 +00001897 defm SS : sse12_fp_scalar_int<opc, OpcodeStr, VR128,
Bruno Cardoso Lopesaa02ff12010-05-27 18:17:40 +00001898 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Bruno Cardoso Lopesbe4d5952010-06-19 00:37:31 +00001899 "", "_ss", ssmem, sse_load_f32>, XS;
Bruno Cardoso Lopesaa02ff12010-05-27 18:17:40 +00001900
Bruno Cardoso Lopesbe4d5952010-06-19 00:37:31 +00001901 defm SD : sse12_fp_scalar_int<opc, OpcodeStr, VR128,
Bruno Cardoso Lopesaa02ff12010-05-27 18:17:40 +00001902 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Bruno Cardoso Lopesbe4d5952010-06-19 00:37:31 +00001903 "2", "_sd", sdmem, sse_load_f64>, XD;
Dan Gohman20382522007-07-10 00:05:58 +00001904
Bruno Cardoso Lopes17227db2010-06-19 01:17:05 +00001905 defm PS : sse12_fp_packed_int<opc, OpcodeStr, VR128,
Bruno Cardoso Lopesaa02ff12010-05-27 18:17:40 +00001906 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Bruno Cardoso Lopes17227db2010-06-19 01:17:05 +00001907 "", "_ps", f128mem, memopv4f32, SSEPackedSingle>, TB;
Bruno Cardoso Lopesaa02ff12010-05-27 18:17:40 +00001908
Bruno Cardoso Lopes17227db2010-06-19 01:17:05 +00001909 defm PD : sse12_fp_packed_int<opc, OpcodeStr, VR128,
Bruno Cardoso Lopesaa02ff12010-05-27 18:17:40 +00001910 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Bruno Cardoso Lopes17227db2010-06-19 01:17:05 +00001911 "2", "_pd", f128mem, memopv2f64, SSEPackedDouble>, TB, OpSize;
Dan Gohman20382522007-07-10 00:05:58 +00001912 }
Dan Gohman20382522007-07-10 00:05:58 +00001913}
1914
Bruno Cardoso Lopesd7f9cc42010-06-18 01:12:56 +00001915let isCommutable = 0 in {
1916 defm MAX : sse12_fp_binop_rm<0x5F, "max", X86fmax>;
1917 defm MIN : sse12_fp_binop_rm<0x5D, "min", X86fmin>;
1918}
Bill Wendlingddd35322007-05-02 23:11:52 +00001919
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001920/// Unop Arithmetic
Dan Gohman20382522007-07-10 00:05:58 +00001921/// In addition, we also have a special variant of the scalar form here to
1922/// represent the associated intrinsic operation. This form is unlike the
1923/// plain scalar form, in that it takes an entire vector (instead of a
1924/// scalar) and leaves the top elements undefined.
1925///
1926/// And, we have a special variant form for a full-vector intrinsic form.
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001927
1928/// sse1_fp_unop_s - SSE1 unops in scalar form.
1929multiclass sse1_fp_unop_s<bits<8> opc, string OpcodeStr,
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00001930 SDNode OpNode, Intrinsic F32Int> {
Evan Cheng64d80e32007-07-19 01:14:50 +00001931 def SSr : SSI<opc, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001932 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001933 [(set FR32:$dst, (OpNode FR32:$src))]>;
Evan Cheng400073d2009-12-18 07:40:29 +00001934 def SSm : I<opc, MRMSrcMem, (outs FR32:$dst), (ins f32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001935 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Evan Cheng400073d2009-12-18 07:40:29 +00001936 [(set FR32:$dst, (OpNode (load addr:$src)))]>, XS,
Evan Chengb1f49812009-12-22 17:47:23 +00001937 Requires<[HasSSE1, OptForSize]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001938 def SSr_Int : SSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001939 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001940 [(set VR128:$dst, (F32Int VR128:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001941 def SSm_Int : SSI<opc, MRMSrcMem, (outs VR128:$dst), (ins ssmem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001942 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Dan Gohman20382522007-07-10 00:05:58 +00001943 [(set VR128:$dst, (F32Int sse_load_f32:$src))]>;
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001944}
Dan Gohman20382522007-07-10 00:05:58 +00001945
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001946/// sse1_fp_unop_p - SSE1 unops in scalar form.
1947multiclass sse1_fp_unop_p<bits<8> opc, string OpcodeStr,
1948 SDNode OpNode, Intrinsic V4F32Int> {
1949 def PSr : PSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1950 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
1951 [(set VR128:$dst, (v4f32 (OpNode VR128:$src)))]>;
1952 def PSm : PSI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1953 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
1954 [(set VR128:$dst, (OpNode (memopv4f32 addr:$src)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001955 def PSr_Int : PSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001956 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001957 [(set VR128:$dst, (V4F32Int VR128:$src))]>;
Dan Gohmanf3372d12007-08-02 21:06:40 +00001958 def PSm_Int : PSI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001959 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Evan Chengb1938262008-05-23 00:37:07 +00001960 [(set VR128:$dst, (V4F32Int (memopv4f32 addr:$src)))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001961}
1962
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00001963/// sse1_fp_unop_s_avx - AVX SSE1 unops in scalar form.
1964multiclass sse1_fp_unop_s_avx<bits<8> opc, string OpcodeStr,
1965 SDNode OpNode, Intrinsic F32Int> {
1966 def SSr : SSI<opc, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
1967 !strconcat(!strconcat("v", OpcodeStr),
1968 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>;
1969 def SSm : I<opc, MRMSrcMem, (outs FR32:$dst), (ins FR32:$src1, f32mem:$src2),
1970 !strconcat(!strconcat("v", OpcodeStr),
1971 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1972 []>, XS, Requires<[HasAVX, HasSSE1, OptForSize]>;
1973 def SSr_Int : SSI<opc, MRMSrcReg, (outs VR128:$dst),
1974 (ins VR128:$src1, VR128:$src2),
1975 !strconcat(!strconcat("v", OpcodeStr),
1976 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>;
1977 def SSm_Int : SSI<opc, MRMSrcMem, (outs VR128:$dst),
1978 (ins VR128:$src1, ssmem:$src2),
1979 !strconcat(!strconcat("v", OpcodeStr),
1980 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>;
1981}
1982
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001983/// sse2_fp_unop_s - SSE2 unops in scalar form.
1984multiclass sse2_fp_unop_s<bits<8> opc, string OpcodeStr,
1985 SDNode OpNode, Intrinsic F64Int> {
1986 def SDr : SDI<opc, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src),
1987 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
1988 [(set FR64:$dst, (OpNode FR64:$src))]>;
1989 def SDm : SDI<opc, MRMSrcMem, (outs FR64:$dst), (ins f64mem:$src),
1990 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
1991 [(set FR64:$dst, (OpNode (load addr:$src)))]>;
1992 def SDr_Int : SDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1993 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
1994 [(set VR128:$dst, (F64Int VR128:$src))]>;
1995 def SDm_Int : SDI<opc, MRMSrcMem, (outs VR128:$dst), (ins sdmem:$src),
1996 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
1997 [(set VR128:$dst, (F64Int sse_load_f64:$src))]>;
1998}
1999
2000/// sse2_fp_unop_p - SSE2 unops in vector forms.
2001multiclass sse2_fp_unop_p<bits<8> opc, string OpcodeStr,
2002 SDNode OpNode, Intrinsic V2F64Int> {
2003 def PDr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
2004 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
2005 [(set VR128:$dst, (v2f64 (OpNode VR128:$src)))]>;
2006 def PDm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
2007 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
2008 [(set VR128:$dst, (OpNode (memopv2f64 addr:$src)))]>;
2009 def PDr_Int : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
2010 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
2011 [(set VR128:$dst, (V2F64Int VR128:$src))]>;
2012 def PDm_Int : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
2013 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
2014 [(set VR128:$dst, (V2F64Int (memopv2f64 addr:$src)))]>;
2015}
2016
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00002017/// sse2_fp_unop_s_avx - AVX SSE2 unops in scalar form.
2018multiclass sse2_fp_unop_s_avx<bits<8> opc, string OpcodeStr,
2019 SDNode OpNode, Intrinsic F64Int> {
2020 def SDr : VSDI<opc, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src1, FR64:$src2),
2021 !strconcat(OpcodeStr,
2022 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>;
2023 def SDm : VSDI<opc, MRMSrcMem, (outs FR64:$dst),
2024 (ins FR64:$src1, f64mem:$src2),
2025 !strconcat(OpcodeStr,
2026 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>;
2027 def SDr_Int : VSDI<opc, MRMSrcReg, (outs VR128:$dst),
2028 (ins VR128:$src1, VR128:$src2),
2029 !strconcat(OpcodeStr, "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2030 []>;
2031 def SDm_Int : VSDI<opc, MRMSrcMem, (outs VR128:$dst),
2032 (ins VR128:$src1, sdmem:$src2),
2033 !strconcat(OpcodeStr, "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2034 []>;
2035}
2036
2037let isAsmParserOnly = 1 in {
2038 // Square root.
2039 let Predicates = [HasAVX, HasSSE2] in {
2040 defm VSQRT : sse2_fp_unop_s_avx<0x51, "sqrt", fsqrt, int_x86_sse2_sqrt_sd>,
2041 VEX_4V;
2042
2043 defm VSQRT : sse2_fp_unop_p<0x51, "vsqrt", fsqrt, int_x86_sse2_sqrt_pd>, VEX;
2044 }
2045
2046 let Predicates = [HasAVX, HasSSE1] in {
2047 defm VSQRT : sse1_fp_unop_s_avx<0x51, "sqrt", fsqrt, int_x86_sse_sqrt_ss>,
2048 VEX_4V;
2049 defm VSQRT : sse1_fp_unop_p<0x51, "vsqrt", fsqrt, int_x86_sse_sqrt_ps>, VEX;
2050 // Reciprocal approximations. Note that these typically require refinement
2051 // in order to obtain suitable precision.
2052 defm VRSQRT : sse1_fp_unop_s_avx<0x52, "rsqrt", X86frsqrt,
2053 int_x86_sse_rsqrt_ss>, VEX_4V;
2054 defm VRSQRT : sse1_fp_unop_p<0x52, "vrsqrt", X86frsqrt, int_x86_sse_rsqrt_ps>,
2055 VEX;
2056 defm VRCP : sse1_fp_unop_s_avx<0x53, "rcp", X86frcp, int_x86_sse_rcp_ss>,
2057 VEX_4V;
2058 defm VRCP : sse1_fp_unop_p<0x53, "vrcp", X86frcp, int_x86_sse_rcp_ps>,
2059 VEX;
2060 }
2061}
2062
Dan Gohman20382522007-07-10 00:05:58 +00002063// Square root.
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00002064defm SQRT : sse1_fp_unop_s<0x51, "sqrt", fsqrt, int_x86_sse_sqrt_ss>,
2065 sse1_fp_unop_p<0x51, "sqrt", fsqrt, int_x86_sse_sqrt_ps>,
2066 sse2_fp_unop_s<0x51, "sqrt", fsqrt, int_x86_sse2_sqrt_sd>,
2067 sse2_fp_unop_p<0x51, "sqrt", fsqrt, int_x86_sse2_sqrt_pd>;
Dan Gohman20382522007-07-10 00:05:58 +00002068
2069// Reciprocal approximations. Note that these typically require refinement
2070// in order to obtain suitable precision.
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00002071defm RSQRT : sse1_fp_unop_s<0x52, "rsqrt", X86frsqrt, int_x86_sse_rsqrt_ss>,
2072 sse1_fp_unop_p<0x52, "rsqrt", X86frsqrt, int_x86_sse_rsqrt_ps>;
2073defm RCP : sse1_fp_unop_s<0x53, "rcp", X86frcp, int_x86_sse_rcp_ss>,
2074 sse1_fp_unop_p<0x53, "rcp", X86frcp, int_x86_sse_rcp_ps>;
Dan Gohman20382522007-07-10 00:05:58 +00002075
Bruno Cardoso Lopes147b7ca2010-06-29 20:35:48 +00002076// There is no f64 version of the reciprocal approximation instructions.
2077
Bruno Cardoso Lopesde173ca2010-06-29 17:42:37 +00002078//===----------------------------------------------------------------------===//
2079// SSE 1 & 2 - Non-temporal stores
2080//===----------------------------------------------------------------------===//
Bill Wendlingddd35322007-05-02 23:11:52 +00002081
Bruno Cardoso Lopes721ef732010-06-29 18:22:01 +00002082let isAsmParserOnly = 1 in {
2083 def VMOVNTPSmr_Int : VPSI<0x2B, MRMDestMem, (outs),
2084 (ins i128mem:$dst, VR128:$src),
2085 "movntps\t{$src, $dst|$dst, $src}",
2086 [(int_x86_sse_movnt_ps addr:$dst, VR128:$src)]>, VEX;
2087 def VMOVNTPDmr_Int : VPDI<0x2B, MRMDestMem, (outs),
2088 (ins i128mem:$dst, VR128:$src),
2089 "movntpd\t{$src, $dst|$dst, $src}",
2090 [(int_x86_sse2_movnt_pd addr:$dst, VR128:$src)]>, VEX;
2091
2092 let ExeDomain = SSEPackedInt in
2093 def VMOVNTDQmr_Int : VPDI<0xE7, MRMDestMem, (outs),
2094 (ins f128mem:$dst, VR128:$src),
2095 "movntdq\t{$src, $dst|$dst, $src}",
2096 [(int_x86_sse2_movnt_dq addr:$dst, VR128:$src)]>, VEX;
2097
2098 let AddedComplexity = 400 in { // Prefer non-temporal versions
2099 def VMOVNTPSmr : VPSI<0x2B, MRMDestMem, (outs),
2100 (ins f128mem:$dst, VR128:$src),
2101 "movntps\t{$src, $dst|$dst, $src}",
2102 [(alignednontemporalstore (v4f32 VR128:$src),
2103 addr:$dst)]>, VEX;
2104 def VMOVNTPDmr : VPDI<0x2B, MRMDestMem, (outs),
2105 (ins f128mem:$dst, VR128:$src),
2106 "movntpd\t{$src, $dst|$dst, $src}",
2107 [(alignednontemporalstore (v2f64 VR128:$src),
2108 addr:$dst)]>, VEX;
2109 def VMOVNTDQ_64mr : VPDI<0xE7, MRMDestMem, (outs),
2110 (ins f128mem:$dst, VR128:$src),
2111 "movntdq\t{$src, $dst|$dst, $src}",
2112 [(alignednontemporalstore (v2f64 VR128:$src),
2113 addr:$dst)]>, VEX;
2114 let ExeDomain = SSEPackedInt in
2115 def VMOVNTDQmr : VPDI<0xE7, MRMDestMem, (outs),
2116 (ins f128mem:$dst, VR128:$src),
2117 "movntdq\t{$src, $dst|$dst, $src}",
2118 [(alignednontemporalstore (v4f32 VR128:$src),
2119 addr:$dst)]>, VEX;
Bruno Cardoso Lopesd52e78e2010-07-09 21:42:42 +00002120
2121 def VMOVNTPSYmr : VPSI<0x2B, MRMDestMem, (outs),
2122 (ins f256mem:$dst, VR256:$src),
2123 "movntps\t{$src, $dst|$dst, $src}",
2124 [(alignednontemporalstore (v8f32 VR256:$src),
2125 addr:$dst)]>, VEX;
2126 def VMOVNTPDYmr : VPDI<0x2B, MRMDestMem, (outs),
2127 (ins f256mem:$dst, VR256:$src),
2128 "movntpd\t{$src, $dst|$dst, $src}",
2129 [(alignednontemporalstore (v4f64 VR256:$src),
2130 addr:$dst)]>, VEX;
2131 def VMOVNTDQY_64mr : VPDI<0xE7, MRMDestMem, (outs),
2132 (ins f256mem:$dst, VR256:$src),
2133 "movntdq\t{$src, $dst|$dst, $src}",
2134 [(alignednontemporalstore (v4f64 VR256:$src),
2135 addr:$dst)]>, VEX;
2136 let ExeDomain = SSEPackedInt in
2137 def VMOVNTDQYmr : VPDI<0xE7, MRMDestMem, (outs),
2138 (ins f256mem:$dst, VR256:$src),
2139 "movntdq\t{$src, $dst|$dst, $src}",
2140 [(alignednontemporalstore (v8f32 VR256:$src),
2141 addr:$dst)]>, VEX;
Bruno Cardoso Lopes721ef732010-06-29 18:22:01 +00002142 }
2143}
2144
David Greene8939b0d2010-02-16 20:50:18 +00002145def MOVNTPSmr_Int : PSI<0x2B, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002146 "movntps\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002147 [(int_x86_sse_movnt_ps addr:$dst, VR128:$src)]>;
Bruno Cardoso Lopesde173ca2010-06-29 17:42:37 +00002148def MOVNTPDmr_Int : PDI<0x2B, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
2149 "movntpd\t{$src, $dst|$dst, $src}",
2150 [(int_x86_sse2_movnt_pd addr:$dst, VR128:$src)]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00002151
Bruno Cardoso Lopes721ef732010-06-29 18:22:01 +00002152let ExeDomain = SSEPackedInt in
2153def MOVNTDQmr_Int : PDI<0xE7, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
2154 "movntdq\t{$src, $dst|$dst, $src}",
2155 [(int_x86_sse2_movnt_dq addr:$dst, VR128:$src)]>;
2156
David Greene8939b0d2010-02-16 20:50:18 +00002157let AddedComplexity = 400 in { // Prefer non-temporal versions
2158def MOVNTPSmr : PSI<0x2B, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
2159 "movntps\t{$src, $dst|$dst, $src}",
2160 [(alignednontemporalstore (v4f32 VR128:$src), addr:$dst)]>;
Bruno Cardoso Lopesde173ca2010-06-29 17:42:37 +00002161def MOVNTPDmr : PDI<0x2B, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
2162 "movntpd\t{$src, $dst|$dst, $src}",
2163 [(alignednontemporalstore(v2f64 VR128:$src), addr:$dst)]>;
David Greene8939b0d2010-02-16 20:50:18 +00002164
2165def MOVNTDQ_64mr : PDI<0xE7, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
2166 "movntdq\t{$src, $dst|$dst, $src}",
2167 [(alignednontemporalstore (v2f64 VR128:$src), addr:$dst)]>;
2168
Bruno Cardoso Lopes721ef732010-06-29 18:22:01 +00002169let ExeDomain = SSEPackedInt in
2170def MOVNTDQmr : PDI<0xE7, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
2171 "movntdq\t{$src, $dst|$dst, $src}",
2172 [(alignednontemporalstore (v4f32 VR128:$src), addr:$dst)]>;
2173
2174// There is no AVX form for instructions below this point
David Greene8939b0d2010-02-16 20:50:18 +00002175def MOVNTImr : I<0xC3, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src),
2176 "movnti\t{$src, $dst|$dst, $src}",
2177 [(nontemporalstore (i32 GR32:$src), addr:$dst)]>,
2178 TB, Requires<[HasSSE2]>;
2179
2180def MOVNTI_64mr : RI<0xC3, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src),
2181 "movnti\t{$src, $dst|$dst, $src}",
2182 [(nontemporalstore (i64 GR64:$src), addr:$dst)]>,
2183 TB, Requires<[HasSSE2]>;
Bruno Cardoso Lopesde173ca2010-06-29 17:42:37 +00002184
David Greene8939b0d2010-02-16 20:50:18 +00002185}
Bruno Cardoso Lopesde173ca2010-06-29 17:42:37 +00002186def MOVNTImr_Int : I<0xC3, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src),
2187 "movnti\t{$src, $dst|$dst, $src}",
2188 [(int_x86_sse2_movnt_i addr:$dst, GR32:$src)]>,
2189 TB, Requires<[HasSSE2]>;
2190
2191//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes147b7ca2010-06-29 20:35:48 +00002192// SSE 1 & 2 - Misc Instructions (No AVX form)
Bruno Cardoso Lopesde173ca2010-06-29 17:42:37 +00002193//===----------------------------------------------------------------------===//
2194
2195// Prefetch intrinsic.
2196def PREFETCHT0 : PSI<0x18, MRM1m, (outs), (ins i8mem:$src),
2197 "prefetcht0\t$src", [(prefetch addr:$src, imm, (i32 3))]>;
2198def PREFETCHT1 : PSI<0x18, MRM2m, (outs), (ins i8mem:$src),
2199 "prefetcht1\t$src", [(prefetch addr:$src, imm, (i32 2))]>;
2200def PREFETCHT2 : PSI<0x18, MRM3m, (outs), (ins i8mem:$src),
2201 "prefetcht2\t$src", [(prefetch addr:$src, imm, (i32 1))]>;
2202def PREFETCHNTA : PSI<0x18, MRM0m, (outs), (ins i8mem:$src),
2203 "prefetchnta\t$src", [(prefetch addr:$src, imm, (i32 0))]>;
2204
Bill Wendlingddd35322007-05-02 23:11:52 +00002205// Load, store, and memory fence
Dan Gohmanee5673b2010-05-20 01:23:41 +00002206def SFENCE : I<0xAE, MRM_F8, (outs), (ins), "sfence", [(int_x86_sse_sfence)]>,
2207 TB, Requires<[HasSSE1]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00002208
Bill Wendlingddd35322007-05-02 23:11:52 +00002209// Alias instructions that map zero vector to pxor / xorp* for sse.
Dan Gohman15511cf2008-12-03 18:15:48 +00002210// We set canFoldAsLoad because this can be converted to a constant-pool
Dan Gohman62c939d2008-12-03 05:21:24 +00002211// load of an all-zeros value if folding it would be beneficial.
Chris Lattner28c1d292010-02-05 21:30:49 +00002212// FIXME: Change encoding to pseudo!
Daniel Dunbar7417b762009-08-11 22:17:52 +00002213let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00002214 isCodeGenOnly = 1 in {
2215def V_SET0PS : PSI<0x57, MRMInitReg, (outs VR128:$dst), (ins), "",
2216 [(set VR128:$dst, (v4f32 immAllZerosV))]>;
2217def V_SET0PD : PDI<0x57, MRMInitReg, (outs VR128:$dst), (ins), "",
2218 [(set VR128:$dst, (v2f64 immAllZerosV))]>;
2219let ExeDomain = SSEPackedInt in
2220def V_SET0PI : PDI<0xEF, MRMInitReg, (outs VR128:$dst), (ins), "",
Chris Lattner8a594482007-11-25 00:24:49 +00002221 [(set VR128:$dst, (v4i32 immAllZerosV))]>;
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00002222}
Bill Wendlingddd35322007-05-02 23:11:52 +00002223
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00002224def : Pat<(v2i64 immAllZerosV), (V_SET0PI)>;
2225def : Pat<(v8i16 immAllZerosV), (V_SET0PI)>;
2226def : Pat<(v16i8 immAllZerosV), (V_SET0PI)>;
Evan Chengc8e3b142008-03-12 07:02:50 +00002227
Dan Gohman874cada2010-02-28 00:17:42 +00002228def : Pat<(f32 (vector_extract (v4f32 VR128:$src), (iPTR 0))),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00002229 (f32 (EXTRACT_SUBREG (v4f32 VR128:$src), sub_ss))>;
Bill Wendlingddd35322007-05-02 23:11:52 +00002230
Bruno Cardoso Lopes147b7ca2010-06-29 20:35:48 +00002231//===----------------------------------------------------------------------===//
2232// SSE 1 & 2 - Load/Store XCSR register
2233//===----------------------------------------------------------------------===//
2234
2235let isAsmParserOnly = 1 in {
2236 def VLDMXCSR : VPSI<0xAE, MRM2m, (outs), (ins i32mem:$src),
2237 "ldmxcsr\t$src", [(int_x86_sse_ldmxcsr addr:$src)]>, VEX;
2238 def VSTMXCSR : VPSI<0xAE, MRM3m, (outs), (ins i32mem:$dst),
2239 "stmxcsr\t$dst", [(int_x86_sse_stmxcsr addr:$dst)]>, VEX;
2240}
2241
2242def LDMXCSR : PSI<0xAE, MRM2m, (outs), (ins i32mem:$src),
2243 "ldmxcsr\t$src", [(int_x86_sse_ldmxcsr addr:$src)]>;
2244def STMXCSR : PSI<0xAE, MRM3m, (outs), (ins i32mem:$dst),
2245 "stmxcsr\t$dst", [(int_x86_sse_stmxcsr addr:$dst)]>;
2246
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002247//===---------------------------------------------------------------------===//
2248// SSE2 - Move Aligned/Unaligned Packed Integer Instructions
2249//===---------------------------------------------------------------------===//
Bruno Cardoso Lopes8d3cebc2010-06-29 21:25:12 +00002250let ExeDomain = SSEPackedInt in { // SSE integer instructions
Bill Wendlingddd35322007-05-02 23:11:52 +00002251
Bruno Cardoso Lopes8d3cebc2010-06-29 21:25:12 +00002252let isAsmParserOnly = 1 in {
2253 let neverHasSideEffects = 1 in
2254 def VMOVDQArr : VPDI<0x6F, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
2255 "movdqa\t{$src, $dst|$dst, $src}", []>, VEX;
2256 def VMOVDQUrr : VPDI<0x6F, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
2257 "movdqu\t{$src, $dst|$dst, $src}", []>, XS, VEX;
2258
2259 let canFoldAsLoad = 1, mayLoad = 1 in {
2260 def VMOVDQArm : VPDI<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
2261 "movdqa\t{$src, $dst|$dst, $src}",
2262 [/*(set VR128:$dst, (alignedloadv2i64 addr:$src))*/]>,
2263 VEX;
2264 def VMOVDQUrm : I<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
2265 "vmovdqu\t{$src, $dst|$dst, $src}",
2266 [/*(set VR128:$dst, (loadv2i64 addr:$src))*/]>,
2267 XS, VEX, Requires<[HasAVX, HasSSE2]>;
2268 }
2269
2270 let mayStore = 1 in {
2271 def VMOVDQAmr : VPDI<0x7F, MRMDestMem, (outs),
2272 (ins i128mem:$dst, VR128:$src),
2273 "movdqa\t{$src, $dst|$dst, $src}",
2274 [/*(alignedstore (v2i64 VR128:$src), addr:$dst)*/]>, VEX;
2275 def VMOVDQUmr : I<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
2276 "vmovdqu\t{$src, $dst|$dst, $src}",
2277 [/*(store (v2i64 VR128:$src), addr:$dst)*/]>,
2278 XS, VEX, Requires<[HasAVX, HasSSE2]>;
2279 }
2280}
2281
Chris Lattnerf77e0372008-01-11 06:59:07 +00002282let neverHasSideEffects = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +00002283def MOVDQArr : PDI<0x6F, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002284 "movdqa\t{$src, $dst|$dst, $src}", []>;
Bruno Cardoso Lopes8d3cebc2010-06-29 21:25:12 +00002285
2286let canFoldAsLoad = 1, mayLoad = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +00002287def MOVDQArm : PDI<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002288 "movdqa\t{$src, $dst|$dst, $src}",
Evan Chengb4162fd2007-07-20 00:27:43 +00002289 [/*(set VR128:$dst, (alignedloadv2i64 addr:$src))*/]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002290def MOVDQUrm : I<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002291 "movdqu\t{$src, $dst|$dst, $src}",
Evan Chengb4162fd2007-07-20 00:27:43 +00002292 [/*(set VR128:$dst, (loadv2i64 addr:$src))*/]>,
Evan Cheng9ab1ac52006-04-14 23:32:40 +00002293 XS, Requires<[HasSSE2]>;
Bruno Cardoso Lopes8d3cebc2010-06-29 21:25:12 +00002294}
2295
2296let mayStore = 1 in {
2297def MOVDQAmr : PDI<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
2298 "movdqa\t{$src, $dst|$dst, $src}",
2299 [/*(alignedstore (v2i64 VR128:$src), addr:$dst)*/]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002300def MOVDQUmr : I<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002301 "movdqu\t{$src, $dst|$dst, $src}",
Evan Chengb4162fd2007-07-20 00:27:43 +00002302 [/*(store (v2i64 VR128:$src), addr:$dst)*/]>,
Evan Cheng9ab1ac52006-04-14 23:32:40 +00002303 XS, Requires<[HasSSE2]>;
Bruno Cardoso Lopes8d3cebc2010-06-29 21:25:12 +00002304}
Evan Cheng24dc1f52006-03-23 07:44:07 +00002305
Dan Gohman4106f372007-07-18 20:23:34 +00002306// Intrinsic forms of MOVDQU load and store
Bruno Cardoso Lopes8d3cebc2010-06-29 21:25:12 +00002307let isAsmParserOnly = 1 in {
2308let canFoldAsLoad = 1 in
2309def VMOVDQUrm_Int : I<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
2310 "vmovdqu\t{$src, $dst|$dst, $src}",
2311 [(set VR128:$dst, (int_x86_sse2_loadu_dq addr:$src))]>,
2312 XS, VEX, Requires<[HasAVX, HasSSE2]>;
2313def VMOVDQUmr_Int : I<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
2314 "vmovdqu\t{$src, $dst|$dst, $src}",
2315 [(int_x86_sse2_storeu_dq addr:$dst, VR128:$src)]>,
2316 XS, VEX, Requires<[HasAVX, HasSSE2]>;
2317}
2318
Dan Gohman15511cf2008-12-03 18:15:48 +00002319let canFoldAsLoad = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +00002320def MOVDQUrm_Int : I<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002321 "movdqu\t{$src, $dst|$dst, $src}",
Dan Gohman4106f372007-07-18 20:23:34 +00002322 [(set VR128:$dst, (int_x86_sse2_loadu_dq addr:$src))]>,
2323 XS, Requires<[HasSSE2]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002324def MOVDQUmr_Int : I<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002325 "movdqu\t{$src, $dst|$dst, $src}",
Dan Gohman4106f372007-07-18 20:23:34 +00002326 [(int_x86_sse2_storeu_dq addr:$dst, VR128:$src)]>,
2327 XS, Requires<[HasSSE2]>;
Chris Lattner8139e282006-10-07 18:39:00 +00002328
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002329} // ExeDomain = SSEPackedInt
Bill Wendlingddd35322007-05-02 23:11:52 +00002330
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002331//===---------------------------------------------------------------------===//
2332// SSE2 - Packed Integer Arithmetic Instructions
2333//===---------------------------------------------------------------------===//
2334
2335let ExeDomain = SSEPackedInt in { // SSE integer instructions
2336
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002337multiclass PDI_binop_rm_int<bits<8> opc, string OpcodeStr, Intrinsic IntId,
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002338 bit IsCommutable = 0, bit Is2Addr = 1> {
2339 let isCommutable = IsCommutable in
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00002340 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst),
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002341 (ins VR128:$src1, VR128:$src2),
2342 !if(Is2Addr,
2343 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2344 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2345 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]>;
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00002346 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst),
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002347 (ins VR128:$src1, i128mem:$src2),
2348 !if(Is2Addr,
2349 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2350 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2351 [(set VR128:$dst, (IntId VR128:$src1,
2352 (bitconvert (memopv2i64 addr:$src2))))]>;
Chris Lattner8139e282006-10-07 18:39:00 +00002353}
Chris Lattner8139e282006-10-07 18:39:00 +00002354
Evan Cheng22b942a2008-05-03 00:52:09 +00002355multiclass PDI_binop_rmi_int<bits<8> opc, bits<8> opc2, Format ImmForm,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002356 string OpcodeStr, Intrinsic IntId,
2357 Intrinsic IntId2, bit Is2Addr = 1> {
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00002358 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst),
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002359 (ins VR128:$src1, VR128:$src2),
2360 !if(Is2Addr,
2361 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2362 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2363 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]>;
Sean Callanan108934c2009-12-18 00:01:26 +00002364 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst),
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002365 (ins VR128:$src1, i128mem:$src2),
2366 !if(Is2Addr,
2367 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2368 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2369 [(set VR128:$dst, (IntId VR128:$src1,
Eric Christopher44b93ff2009-07-31 20:07:27 +00002370 (bitconvert (memopv2i64 addr:$src2))))]>;
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00002371 def ri : PDIi8<opc2, ImmForm, (outs VR128:$dst),
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002372 (ins VR128:$src1, i32i8imm:$src2),
2373 !if(Is2Addr,
2374 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2375 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2376 [(set VR128:$dst, (IntId2 VR128:$src1, (i32 imm:$src2)))]>;
Evan Cheng22b942a2008-05-03 00:52:09 +00002377}
2378
Chris Lattner7c47f9a2006-10-07 19:14:49 +00002379/// PDI_binop_rm - Simple SSE2 binary operator.
2380multiclass PDI_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002381 ValueType OpVT, bit IsCommutable = 0, bit Is2Addr = 1> {
2382 let isCommutable = IsCommutable in
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00002383 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst),
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002384 (ins VR128:$src1, VR128:$src2),
2385 !if(Is2Addr,
2386 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2387 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2388 [(set VR128:$dst, (OpVT (OpNode VR128:$src1, VR128:$src2)))]>;
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00002389 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst),
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002390 (ins VR128:$src1, i128mem:$src2),
2391 !if(Is2Addr,
2392 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2393 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2394 [(set VR128:$dst, (OpVT (OpNode VR128:$src1,
Eric Christopher44b93ff2009-07-31 20:07:27 +00002395 (bitconvert (memopv2i64 addr:$src2)))))]>;
Chris Lattner7c47f9a2006-10-07 19:14:49 +00002396}
Chris Lattner70f4f2e2006-10-07 19:34:33 +00002397
2398/// PDI_binop_rm_v2i64 - Simple SSE2 binary operator whose type is v2i64.
2399///
2400/// FIXME: we could eliminate this and use PDI_binop_rm instead if tblgen knew
2401/// to collapse (bitconvert VT to VT) into its operand.
2402///
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002403multiclass PDI_binop_rm_v2i64<bits<8> opc, string OpcodeStr, SDNode OpNode,
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002404 bit IsCommutable = 0, bit Is2Addr = 1> {
2405 let isCommutable = IsCommutable in
Eric Christopher44b93ff2009-07-31 20:07:27 +00002406 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst),
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002407 (ins VR128:$src1, VR128:$src2),
2408 !if(Is2Addr,
2409 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2410 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2411 [(set VR128:$dst, (v2i64 (OpNode VR128:$src1, VR128:$src2)))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00002412 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst),
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002413 (ins VR128:$src1, i128mem:$src2),
2414 !if(Is2Addr,
2415 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2416 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2417 [(set VR128:$dst, (OpNode VR128:$src1, (memopv2i64 addr:$src2)))]>;
Chris Lattner70f4f2e2006-10-07 19:34:33 +00002418}
Chris Lattner7c47f9a2006-10-07 19:14:49 +00002419
Jakob Stoklund Olesen4a2a6e72010-03-25 18:52:04 +00002420} // ExeDomain = SSEPackedInt
Chris Lattner7c47f9a2006-10-07 19:14:49 +00002421
2422// 128-bit Integer Arithmetic
2423
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002424let isAsmParserOnly = 1, Predicates = [HasAVX, HasSSE2] in {
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002425defm VPADDB : PDI_binop_rm<0xFC, "vpaddb", add, v16i8, 1, 0 /*3addr*/>, VEX_4V;
2426defm VPADDW : PDI_binop_rm<0xFD, "vpaddw", add, v8i16, 1, 0>, VEX_4V;
2427defm VPADDD : PDI_binop_rm<0xFE, "vpaddd", add, v4i32, 1, 0>, VEX_4V;
2428defm VPADDQ : PDI_binop_rm_v2i64<0xD4, "vpaddq", add, 1, 0>, VEX_4V;
2429defm VPMULLW : PDI_binop_rm<0xD5, "vpmullw", mul, v8i16, 1, 0>, VEX_4V;
2430defm VPSUBB : PDI_binop_rm<0xF8, "vpsubb", sub, v16i8, 0, 0>, VEX_4V;
2431defm VPSUBW : PDI_binop_rm<0xF9, "vpsubw", sub, v8i16, 0, 0>, VEX_4V;
2432defm VPSUBD : PDI_binop_rm<0xFA, "vpsubd", sub, v4i32, 0, 0>, VEX_4V;
2433defm VPSUBQ : PDI_binop_rm_v2i64<0xFB, "vpsubq", sub, 0, 0>, VEX_4V;
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002434
2435// Intrinsic forms
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002436defm VPSUBSB : PDI_binop_rm_int<0xE8, "vpsubsb" , int_x86_sse2_psubs_b, 0, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002437 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002438defm VPSUBSW : PDI_binop_rm_int<0xE9, "vpsubsw" , int_x86_sse2_psubs_w, 0, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002439 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002440defm VPSUBUSB : PDI_binop_rm_int<0xD8, "vpsubusb", int_x86_sse2_psubus_b, 0, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002441 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002442defm VPSUBUSW : PDI_binop_rm_int<0xD9, "vpsubusw", int_x86_sse2_psubus_w, 0, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002443 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002444defm VPADDSB : PDI_binop_rm_int<0xEC, "vpaddsb" , int_x86_sse2_padds_b, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002445 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002446defm VPADDSW : PDI_binop_rm_int<0xED, "vpaddsw" , int_x86_sse2_padds_w, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002447 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002448defm VPADDUSB : PDI_binop_rm_int<0xDC, "vpaddusb", int_x86_sse2_paddus_b, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002449 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002450defm VPADDUSW : PDI_binop_rm_int<0xDD, "vpaddusw", int_x86_sse2_paddus_w, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002451 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002452defm VPMULHUW : PDI_binop_rm_int<0xE4, "vpmulhuw", int_x86_sse2_pmulhu_w, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002453 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002454defm VPMULHW : PDI_binop_rm_int<0xE5, "vpmulhw" , int_x86_sse2_pmulh_w, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002455 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002456defm VPMULUDQ : PDI_binop_rm_int<0xF4, "vpmuludq", int_x86_sse2_pmulu_dq, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002457 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002458defm VPMADDWD : PDI_binop_rm_int<0xF5, "vpmaddwd", int_x86_sse2_pmadd_wd, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002459 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002460defm VPAVGB : PDI_binop_rm_int<0xE0, "vpavgb", int_x86_sse2_pavg_b, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002461 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002462defm VPAVGW : PDI_binop_rm_int<0xE3, "vpavgw", int_x86_sse2_pavg_w, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002463 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002464defm VPMINUB : PDI_binop_rm_int<0xDA, "vpminub", int_x86_sse2_pminu_b, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002465 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002466defm VPMINSW : PDI_binop_rm_int<0xEA, "vpminsw", int_x86_sse2_pmins_w, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002467 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002468defm VPMAXUB : PDI_binop_rm_int<0xDE, "vpmaxub", int_x86_sse2_pmaxu_b, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002469 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002470defm VPMAXSW : PDI_binop_rm_int<0xEE, "vpmaxsw", int_x86_sse2_pmaxs_w, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002471 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002472defm VPSADBW : PDI_binop_rm_int<0xF6, "vpsadbw", int_x86_sse2_psad_bw, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002473 VEX_4V;
2474}
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002475
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002476let Constraints = "$src1 = $dst" in {
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002477defm PADDB : PDI_binop_rm<0xFC, "paddb", add, v16i8, 1>;
2478defm PADDW : PDI_binop_rm<0xFD, "paddw", add, v8i16, 1>;
2479defm PADDD : PDI_binop_rm<0xFE, "paddd", add, v4i32, 1>;
2480defm PADDQ : PDI_binop_rm_v2i64<0xD4, "paddq", add, 1>;
2481defm PMULLW : PDI_binop_rm<0xD5, "pmullw", mul, v8i16, 1>;
Chris Lattner7c47f9a2006-10-07 19:14:49 +00002482defm PSUBB : PDI_binop_rm<0xF8, "psubb", sub, v16i8>;
2483defm PSUBW : PDI_binop_rm<0xF9, "psubw", sub, v8i16>;
2484defm PSUBD : PDI_binop_rm<0xFA, "psubd", sub, v4i32>;
Chris Lattner70f4f2e2006-10-07 19:34:33 +00002485defm PSUBQ : PDI_binop_rm_v2i64<0xFB, "psubq", sub>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00002486
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002487// Intrinsic forms
Chris Lattner45e123c2006-10-07 19:02:31 +00002488defm PSUBSB : PDI_binop_rm_int<0xE8, "psubsb" , int_x86_sse2_psubs_b>;
2489defm PSUBSW : PDI_binop_rm_int<0xE9, "psubsw" , int_x86_sse2_psubs_w>;
2490defm PSUBUSB : PDI_binop_rm_int<0xD8, "psubusb", int_x86_sse2_psubus_b>;
2491defm PSUBUSW : PDI_binop_rm_int<0xD9, "psubusw", int_x86_sse2_psubus_w>;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002492defm PADDSB : PDI_binop_rm_int<0xEC, "paddsb" , int_x86_sse2_padds_b, 1>;
2493defm PADDSW : PDI_binop_rm_int<0xED, "paddsw" , int_x86_sse2_padds_w, 1>;
2494defm PADDUSB : PDI_binop_rm_int<0xDC, "paddusb", int_x86_sse2_paddus_b, 1>;
2495defm PADDUSW : PDI_binop_rm_int<0xDD, "paddusw", int_x86_sse2_paddus_w, 1>;
2496defm PMULHUW : PDI_binop_rm_int<0xE4, "pmulhuw", int_x86_sse2_pmulhu_w, 1>;
2497defm PMULHW : PDI_binop_rm_int<0xE5, "pmulhw" , int_x86_sse2_pmulh_w, 1>;
2498defm PMULUDQ : PDI_binop_rm_int<0xF4, "pmuludq", int_x86_sse2_pmulu_dq, 1>;
2499defm PMADDWD : PDI_binop_rm_int<0xF5, "pmaddwd", int_x86_sse2_pmadd_wd, 1>;
2500defm PAVGB : PDI_binop_rm_int<0xE0, "pavgb", int_x86_sse2_pavg_b, 1>;
2501defm PAVGW : PDI_binop_rm_int<0xE3, "pavgw", int_x86_sse2_pavg_w, 1>;
2502defm PMINUB : PDI_binop_rm_int<0xDA, "pminub", int_x86_sse2_pminu_b, 1>;
2503defm PMINSW : PDI_binop_rm_int<0xEA, "pminsw", int_x86_sse2_pmins_w, 1>;
2504defm PMAXUB : PDI_binop_rm_int<0xDE, "pmaxub", int_x86_sse2_pmaxu_b, 1>;
2505defm PMAXSW : PDI_binop_rm_int<0xEE, "pmaxsw", int_x86_sse2_pmaxs_w, 1>;
2506defm PSADBW : PDI_binop_rm_int<0xF6, "psadbw", int_x86_sse2_psad_bw, 1>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00002507
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002508} // Constraints = "$src1 = $dst"
Evan Cheng00586942006-04-13 06:11:45 +00002509
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002510//===---------------------------------------------------------------------===//
2511// SSE2 - Packed Integer Logical Instructions
2512//===---------------------------------------------------------------------===//
Evan Cheng00586942006-04-13 06:11:45 +00002513
Bruno Cardoso Lopes5a3a4762010-06-30 01:58:37 +00002514let isAsmParserOnly = 1, Predicates = [HasAVX, HasSSE2] in {
2515defm VPSLLW : PDI_binop_rmi_int<0xF1, 0x71, MRM6r, "vpsllw",
2516 int_x86_sse2_psll_w, int_x86_sse2_pslli_w, 0>,
2517 VEX_4V;
2518defm VPSLLD : PDI_binop_rmi_int<0xF2, 0x72, MRM6r, "vpslld",
2519 int_x86_sse2_psll_d, int_x86_sse2_pslli_d, 0>,
2520 VEX_4V;
2521defm VPSLLQ : PDI_binop_rmi_int<0xF3, 0x73, MRM6r, "vpsllq",
2522 int_x86_sse2_psll_q, int_x86_sse2_pslli_q, 0>,
2523 VEX_4V;
2524
2525defm VPSRLW : PDI_binop_rmi_int<0xD1, 0x71, MRM2r, "vpsrlw",
2526 int_x86_sse2_psrl_w, int_x86_sse2_psrli_w, 0>,
2527 VEX_4V;
2528defm VPSRLD : PDI_binop_rmi_int<0xD2, 0x72, MRM2r, "vpsrld",
2529 int_x86_sse2_psrl_d, int_x86_sse2_psrli_d, 0>,
2530 VEX_4V;
2531defm VPSRLQ : PDI_binop_rmi_int<0xD3, 0x73, MRM2r, "vpsrlq",
2532 int_x86_sse2_psrl_q, int_x86_sse2_psrli_q, 0>,
2533 VEX_4V;
2534
2535defm VPSRAW : PDI_binop_rmi_int<0xE1, 0x71, MRM4r, "vpsraw",
2536 int_x86_sse2_psra_w, int_x86_sse2_psrai_w, 0>,
2537 VEX_4V;
2538defm VPSRAD : PDI_binop_rmi_int<0xE2, 0x72, MRM4r, "vpsrad",
2539 int_x86_sse2_psra_d, int_x86_sse2_psrai_d, 0>,
2540 VEX_4V;
2541
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002542defm VPAND : PDI_binop_rm_v2i64<0xDB, "vpand", and, 1, 0>, VEX_4V;
2543defm VPOR : PDI_binop_rm_v2i64<0xEB, "vpor" , or, 1, 0>, VEX_4V;
2544defm VPXOR : PDI_binop_rm_v2i64<0xEF, "vpxor", xor, 1, 0>, VEX_4V;
Bruno Cardoso Lopes5a3a4762010-06-30 01:58:37 +00002545
2546let ExeDomain = SSEPackedInt in {
2547 let neverHasSideEffects = 1 in {
2548 // 128-bit logical shifts.
2549 def VPSLLDQri : PDIi8<0x73, MRM7r,
2550 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
2551 "vpslldq\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
2552 VEX_4V;
2553 def VPSRLDQri : PDIi8<0x73, MRM3r,
2554 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
2555 "vpsrldq\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
2556 VEX_4V;
2557 // PSRADQri doesn't exist in SSE[1-3].
2558 }
2559 def VPANDNrr : PDI<0xDF, MRMSrcReg,
2560 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
2561 "vpandn\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2562 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
2563 VR128:$src2)))]>, VEX_4V;
2564
2565 def VPANDNrm : PDI<0xDF, MRMSrcMem,
2566 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
2567 "vpandn\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2568 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
2569 (memopv2i64 addr:$src2))))]>,
2570 VEX_4V;
2571}
2572}
2573
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002574let Constraints = "$src1 = $dst" in {
Evan Cheng22b942a2008-05-03 00:52:09 +00002575defm PSLLW : PDI_binop_rmi_int<0xF1, 0x71, MRM6r, "psllw",
2576 int_x86_sse2_psll_w, int_x86_sse2_pslli_w>;
2577defm PSLLD : PDI_binop_rmi_int<0xF2, 0x72, MRM6r, "pslld",
2578 int_x86_sse2_psll_d, int_x86_sse2_pslli_d>;
2579defm PSLLQ : PDI_binop_rmi_int<0xF3, 0x73, MRM6r, "psllq",
2580 int_x86_sse2_psll_q, int_x86_sse2_pslli_q>;
Chris Lattner77337992006-10-07 07:06:17 +00002581
Evan Cheng22b942a2008-05-03 00:52:09 +00002582defm PSRLW : PDI_binop_rmi_int<0xD1, 0x71, MRM2r, "psrlw",
2583 int_x86_sse2_psrl_w, int_x86_sse2_psrli_w>;
2584defm PSRLD : PDI_binop_rmi_int<0xD2, 0x72, MRM2r, "psrld",
2585 int_x86_sse2_psrl_d, int_x86_sse2_psrli_d>;
Nate Begeman32097bd2008-05-13 17:52:09 +00002586defm PSRLQ : PDI_binop_rmi_int<0xD3, 0x73, MRM2r, "psrlq",
Evan Cheng22b942a2008-05-03 00:52:09 +00002587 int_x86_sse2_psrl_q, int_x86_sse2_psrli_q>;
Chris Lattner77337992006-10-07 07:06:17 +00002588
Evan Cheng22b942a2008-05-03 00:52:09 +00002589defm PSRAW : PDI_binop_rmi_int<0xE1, 0x71, MRM4r, "psraw",
2590 int_x86_sse2_psra_w, int_x86_sse2_psrai_w>;
Nate Begemanc9bdb002008-05-13 01:47:52 +00002591defm PSRAD : PDI_binop_rmi_int<0xE2, 0x72, MRM4r, "psrad",
Evan Cheng22b942a2008-05-03 00:52:09 +00002592 int_x86_sse2_psra_d, int_x86_sse2_psrai_d>;
Chris Lattner77337992006-10-07 07:06:17 +00002593
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002594defm PAND : PDI_binop_rm_v2i64<0xDB, "pand", and, 1>;
2595defm POR : PDI_binop_rm_v2i64<0xEB, "por" , or, 1>;
2596defm PXOR : PDI_binop_rm_v2i64<0xEF, "pxor", xor, 1>;
Evan Chengff65e382006-04-04 21:49:39 +00002597
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002598let ExeDomain = SSEPackedInt in {
2599 let neverHasSideEffects = 1 in {
2600 // 128-bit logical shifts.
2601 def PSLLDQri : PDIi8<0x73, MRM7r,
2602 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
2603 "pslldq\t{$src2, $dst|$dst, $src2}", []>;
2604 def PSRLDQri : PDIi8<0x73, MRM3r,
2605 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
2606 "psrldq\t{$src2, $dst|$dst, $src2}", []>;
2607 // PSRADQri doesn't exist in SSE[1-3].
2608 }
2609 def PANDNrr : PDI<0xDF, MRMSrcReg,
2610 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
2611 "pandn\t{$src2, $dst|$dst, $src2}",
2612 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
2613 VR128:$src2)))]>;
2614
2615 def PANDNrm : PDI<0xDF, MRMSrcMem,
2616 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
2617 "pandn\t{$src2, $dst|$dst, $src2}",
2618 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
2619 (memopv2i64 addr:$src2))))]>;
2620}
2621} // Constraints = "$src1 = $dst"
2622
Chris Lattner6970eda2006-10-07 19:49:05 +00002623let Predicates = [HasSSE2] in {
2624 def : Pat<(int_x86_sse2_psll_dq VR128:$src1, imm:$src2),
Evan Cheng89321162009-10-28 06:30:34 +00002625 (v2i64 (PSLLDQri VR128:$src1, (BYTE_imm imm:$src2)))>;
Chris Lattner6970eda2006-10-07 19:49:05 +00002626 def : Pat<(int_x86_sse2_psrl_dq VR128:$src1, imm:$src2),
Evan Cheng89321162009-10-28 06:30:34 +00002627 (v2i64 (PSRLDQri VR128:$src1, (BYTE_imm imm:$src2)))>;
Bill Wendling5e249b42008-10-02 05:56:52 +00002628 def : Pat<(int_x86_sse2_psll_dq_bs VR128:$src1, imm:$src2),
2629 (v2i64 (PSLLDQri VR128:$src1, imm:$src2))>;
2630 def : Pat<(int_x86_sse2_psrl_dq_bs VR128:$src1, imm:$src2),
2631 (v2i64 (PSRLDQri VR128:$src1, imm:$src2))>;
Evan Cheng68c47cb2007-01-05 07:55:56 +00002632 def : Pat<(v2f64 (X86fsrl VR128:$src1, i32immSExt8:$src2)),
Evan Cheng89321162009-10-28 06:30:34 +00002633 (v2f64 (PSRLDQri VR128:$src1, (BYTE_imm imm:$src2)))>;
Evan Chengf26ffe92008-05-29 08:22:04 +00002634
2635 // Shift up / down and insert zero's.
2636 def : Pat<(v2i64 (X86vshl VR128:$src, (i8 imm:$amt))),
Evan Cheng89321162009-10-28 06:30:34 +00002637 (v2i64 (PSLLDQri VR128:$src, (BYTE_imm imm:$amt)))>;
Evan Chengf26ffe92008-05-29 08:22:04 +00002638 def : Pat<(v2i64 (X86vshr VR128:$src, (i8 imm:$amt))),
Evan Cheng89321162009-10-28 06:30:34 +00002639 (v2i64 (PSRLDQri VR128:$src, (BYTE_imm imm:$amt)))>;
Chris Lattner6970eda2006-10-07 19:49:05 +00002640}
2641
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002642//===---------------------------------------------------------------------===//
2643// SSE2 - Packed Integer Comparison Instructions
2644//===---------------------------------------------------------------------===//
Chris Lattnera7ebe552006-10-07 19:37:30 +00002645
Bruno Cardoso Lopesc0ea94a2010-06-30 02:21:09 +00002646let isAsmParserOnly = 1, Predicates = [HasAVX, HasSSE2] in {
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002647 defm VPCMPEQB : PDI_binop_rm_int<0x74, "vpcmpeqb", int_x86_sse2_pcmpeq_b, 1,
2648 0>, VEX_4V;
2649 defm VPCMPEQW : PDI_binop_rm_int<0x75, "vpcmpeqw", int_x86_sse2_pcmpeq_w, 1,
2650 0>, VEX_4V;
2651 defm VPCMPEQD : PDI_binop_rm_int<0x76, "vpcmpeqd", int_x86_sse2_pcmpeq_d, 1,
2652 0>, VEX_4V;
2653 defm VPCMPGTB : PDI_binop_rm_int<0x64, "vpcmpgtb", int_x86_sse2_pcmpgt_b, 0,
2654 0>, VEX_4V;
2655 defm VPCMPGTW : PDI_binop_rm_int<0x65, "vpcmpgtw", int_x86_sse2_pcmpgt_w, 0,
2656 0>, VEX_4V;
2657 defm VPCMPGTD : PDI_binop_rm_int<0x66, "vpcmpgtd", int_x86_sse2_pcmpgt_d, 0,
2658 0>, VEX_4V;
Bruno Cardoso Lopesc0ea94a2010-06-30 02:21:09 +00002659}
2660
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002661let Constraints = "$src1 = $dst" in {
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002662 defm PCMPEQB : PDI_binop_rm_int<0x74, "pcmpeqb", int_x86_sse2_pcmpeq_b, 1>;
2663 defm PCMPEQW : PDI_binop_rm_int<0x75, "pcmpeqw", int_x86_sse2_pcmpeq_w, 1>;
2664 defm PCMPEQD : PDI_binop_rm_int<0x76, "pcmpeqd", int_x86_sse2_pcmpeq_d, 1>;
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002665 defm PCMPGTB : PDI_binop_rm_int<0x64, "pcmpgtb", int_x86_sse2_pcmpgt_b>;
2666 defm PCMPGTW : PDI_binop_rm_int<0x65, "pcmpgtw", int_x86_sse2_pcmpgt_w>;
2667 defm PCMPGTD : PDI_binop_rm_int<0x66, "pcmpgtd", int_x86_sse2_pcmpgt_d>;
2668} // Constraints = "$src1 = $dst"
Evan Cheng9ab1ac52006-04-14 23:32:40 +00002669
Nate Begeman30a0de92008-07-17 16:51:19 +00002670def : Pat<(v16i8 (X86pcmpeqb VR128:$src1, VR128:$src2)),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002671 (PCMPEQBrr VR128:$src1, VR128:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002672def : Pat<(v16i8 (X86pcmpeqb VR128:$src1, (memop addr:$src2))),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002673 (PCMPEQBrm VR128:$src1, addr:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002674def : Pat<(v8i16 (X86pcmpeqw VR128:$src1, VR128:$src2)),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002675 (PCMPEQWrr VR128:$src1, VR128:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002676def : Pat<(v8i16 (X86pcmpeqw VR128:$src1, (memop addr:$src2))),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002677 (PCMPEQWrm VR128:$src1, addr:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002678def : Pat<(v4i32 (X86pcmpeqd VR128:$src1, VR128:$src2)),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002679 (PCMPEQDrr VR128:$src1, VR128:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002680def : Pat<(v4i32 (X86pcmpeqd VR128:$src1, (memop addr:$src2))),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002681 (PCMPEQDrm VR128:$src1, addr:$src2)>;
2682
Nate Begeman30a0de92008-07-17 16:51:19 +00002683def : Pat<(v16i8 (X86pcmpgtb VR128:$src1, VR128:$src2)),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002684 (PCMPGTBrr VR128:$src1, VR128:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002685def : Pat<(v16i8 (X86pcmpgtb VR128:$src1, (memop addr:$src2))),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002686 (PCMPGTBrm VR128:$src1, addr:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002687def : Pat<(v8i16 (X86pcmpgtw VR128:$src1, VR128:$src2)),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002688 (PCMPGTWrr VR128:$src1, VR128:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002689def : Pat<(v8i16 (X86pcmpgtw VR128:$src1, (memop addr:$src2))),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002690 (PCMPGTWrm VR128:$src1, addr:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002691def : Pat<(v4i32 (X86pcmpgtd VR128:$src1, VR128:$src2)),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002692 (PCMPGTDrr VR128:$src1, VR128:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002693def : Pat<(v4i32 (X86pcmpgtd VR128:$src1, (memop addr:$src2))),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002694 (PCMPGTDrm VR128:$src1, addr:$src2)>;
2695
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002696//===---------------------------------------------------------------------===//
2697// SSE2 - Packed Integer Pack Instructions
2698//===---------------------------------------------------------------------===//
Nate Begeman0d1704b2008-05-12 23:09:43 +00002699
Bruno Cardoso Lopes6d5d2b52010-06-30 02:30:25 +00002700let isAsmParserOnly = 1, Predicates = [HasAVX, HasSSE2] in {
2701defm VPACKSSWB : PDI_binop_rm_int<0x63, "vpacksswb", int_x86_sse2_packsswb_128,
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002702 0, 0>, VEX_4V;
Bruno Cardoso Lopes6d5d2b52010-06-30 02:30:25 +00002703defm VPACKSSDW : PDI_binop_rm_int<0x6B, "vpackssdw", int_x86_sse2_packssdw_128,
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002704 0, 0>, VEX_4V;
Bruno Cardoso Lopes6d5d2b52010-06-30 02:30:25 +00002705defm VPACKUSWB : PDI_binop_rm_int<0x67, "vpackuswb", int_x86_sse2_packuswb_128,
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002706 0, 0>, VEX_4V;
Bruno Cardoso Lopes6d5d2b52010-06-30 02:30:25 +00002707}
2708
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002709let Constraints = "$src1 = $dst" in {
Chris Lattner45e123c2006-10-07 19:02:31 +00002710defm PACKSSWB : PDI_binop_rm_int<0x63, "packsswb", int_x86_sse2_packsswb_128>;
2711defm PACKSSDW : PDI_binop_rm_int<0x6B, "packssdw", int_x86_sse2_packssdw_128>;
2712defm PACKUSWB : PDI_binop_rm_int<0x67, "packuswb", int_x86_sse2_packuswb_128>;
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002713} // Constraints = "$src1 = $dst"
2714
2715//===---------------------------------------------------------------------===//
2716// SSE2 - Packed Integer Shuffle Instructions
2717//===---------------------------------------------------------------------===//
Evan Cheng506d3df2006-03-29 23:07:14 +00002718
Jakob Stoklund Olesen4a2a6e72010-03-25 18:52:04 +00002719let ExeDomain = SSEPackedInt in {
Bruno Cardoso Lopes555bea62010-06-30 03:29:36 +00002720multiclass sse2_pshuffle<string OpcodeStr, ValueType vt, PatFrag pshuf_frag,
2721 PatFrag bc_frag> {
2722def ri : Ii8<0x70, MRMSrcReg,
2723 (outs VR128:$dst), (ins VR128:$src1, i8imm:$src2),
2724 !strconcat(OpcodeStr,
2725 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2726 [(set VR128:$dst, (vt (pshuf_frag:$src2 VR128:$src1,
2727 (undef))))]>;
2728def mi : Ii8<0x70, MRMSrcMem,
2729 (outs VR128:$dst), (ins i128mem:$src1, i8imm:$src2),
2730 !strconcat(OpcodeStr,
2731 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2732 [(set VR128:$dst, (vt (pshuf_frag:$src2
2733 (bc_frag (memopv2i64 addr:$src1)),
2734 (undef))))]>;
Eric Christopher761411c2009-11-07 08:45:53 +00002735}
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002736} // ExeDomain = SSEPackedInt
2737
Bruno Cardoso Lopesd252fec2010-06-30 03:47:56 +00002738let isAsmParserOnly = 1, Predicates = [HasAVX, HasSSE2] in {
2739 let AddedComplexity = 5 in
2740 defm VPSHUFD : sse2_pshuffle<"vpshufd", v4i32, pshufd, bc_v4i32>, OpSize,
2741 VEX;
2742
2743 // SSE2 with ImmT == Imm8 and XS prefix.
2744 defm VPSHUFHW : sse2_pshuffle<"vpshufhw", v8i16, pshufhw, bc_v8i16>, XS,
2745 VEX;
2746
2747 // SSE2 with ImmT == Imm8 and XD prefix.
2748 defm VPSHUFLW : sse2_pshuffle<"vpshuflw", v8i16, pshuflw, bc_v8i16>, XD,
2749 VEX;
2750}
2751
Bruno Cardoso Lopes555bea62010-06-30 03:29:36 +00002752let Predicates = [HasSSE2] in {
2753 let AddedComplexity = 5 in
2754 defm PSHUFD : sse2_pshuffle<"pshufd", v4i32, pshufd, bc_v4i32>, TB, OpSize;
2755
2756 // SSE2 with ImmT == Imm8 and XS prefix.
2757 defm PSHUFHW : sse2_pshuffle<"pshufhw", v8i16, pshufhw, bc_v8i16>, XS;
2758
2759 // SSE2 with ImmT == Imm8 and XD prefix.
2760 defm PSHUFLW : sse2_pshuffle<"pshuflw", v8i16, pshuflw, bc_v8i16>, XD;
2761}
2762
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002763//===---------------------------------------------------------------------===//
2764// SSE2 - Packed Integer Unpack Instructions
2765//===---------------------------------------------------------------------===//
2766
2767let ExeDomain = SSEPackedInt in {
Bruno Cardoso Lopes7f5b0d82010-06-01 17:02:50 +00002768multiclass sse2_unpack<bits<8> opc, string OpcodeStr, ValueType vt,
Bruno Cardoso Lopes876085d2010-06-30 04:06:39 +00002769 PatFrag unp_frag, PatFrag bc_frag, bit Is2Addr = 1> {
Bruno Cardoso Lopes7f5b0d82010-06-01 17:02:50 +00002770 def rr : PDI<opc, MRMSrcReg,
Bruno Cardoso Lopes876085d2010-06-30 04:06:39 +00002771 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
2772 !if(Is2Addr,
2773 !strconcat(OpcodeStr,"\t{$src2, $dst|$dst, $src2}"),
2774 !strconcat(OpcodeStr,"\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2775 [(set VR128:$dst, (vt (unp_frag VR128:$src1, VR128:$src2)))]>;
Bruno Cardoso Lopes7f5b0d82010-06-01 17:02:50 +00002776 def rm : PDI<opc, MRMSrcMem,
Bruno Cardoso Lopes876085d2010-06-30 04:06:39 +00002777 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
2778 !if(Is2Addr,
2779 !strconcat(OpcodeStr,"\t{$src2, $dst|$dst, $src2}"),
2780 !strconcat(OpcodeStr,"\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2781 [(set VR128:$dst, (unp_frag VR128:$src1,
2782 (bc_frag (memopv2i64
2783 addr:$src2))))]>;
2784}
2785
2786let isAsmParserOnly = 1, Predicates = [HasAVX, HasSSE2] in {
2787 defm VPUNPCKLBW : sse2_unpack<0x60, "vpunpcklbw", v16i8, unpckl, bc_v16i8,
2788 0>, VEX_4V;
2789 defm VPUNPCKLWD : sse2_unpack<0x61, "vpunpcklwd", v8i16, unpckl, bc_v8i16,
2790 0>, VEX_4V;
2791 defm VPUNPCKLDQ : sse2_unpack<0x62, "vpunpckldq", v4i32, unpckl, bc_v4i32,
2792 0>, VEX_4V;
2793
2794 /// FIXME: we could eliminate this and use sse2_unpack instead if tblgen
2795 /// knew to collapse (bitconvert VT to VT) into its operand.
2796 def VPUNPCKLQDQrr : PDI<0x6C, MRMSrcReg,
2797 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
2798 "vpunpcklqdq\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2799 [(set VR128:$dst,
2800 (v2i64 (unpckl VR128:$src1, VR128:$src2)))]>, VEX_4V;
2801 def VPUNPCKLQDQrm : PDI<0x6C, MRMSrcMem,
2802 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
2803 "vpunpcklqdq\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2804 [(set VR128:$dst,
2805 (v2i64 (unpckl VR128:$src1,
2806 (memopv2i64 addr:$src2))))]>, VEX_4V;
2807
2808 defm VPUNPCKHBW : sse2_unpack<0x68, "vpunpckhbw", v16i8, unpckh, bc_v16i8,
2809 0>, VEX_4V;
2810 defm VPUNPCKHWD : sse2_unpack<0x69, "vpunpckhwd", v8i16, unpckh, bc_v8i16,
2811 0>, VEX_4V;
2812 defm VPUNPCKHDQ : sse2_unpack<0x6A, "vpunpckhdq", v4i32, unpckh, bc_v4i32,
2813 0>, VEX_4V;
2814
2815 /// FIXME: we could eliminate this and use sse2_unpack instead if tblgen
2816 /// knew to collapse (bitconvert VT to VT) into its operand.
2817 def VPUNPCKHQDQrr : PDI<0x6D, MRMSrcReg,
2818 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
2819 "vpunpckhqdq\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2820 [(set VR128:$dst,
2821 (v2i64 (unpckh VR128:$src1, VR128:$src2)))]>, VEX_4V;
2822 def VPUNPCKHQDQrm : PDI<0x6D, MRMSrcMem,
2823 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
2824 "vpunpckhqdq\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2825 [(set VR128:$dst,
2826 (v2i64 (unpckh VR128:$src1,
2827 (memopv2i64 addr:$src2))))]>, VEX_4V;
Bruno Cardoso Lopes7f5b0d82010-06-01 17:02:50 +00002828}
Evan Chengc60bd972006-03-25 09:37:23 +00002829
Evan Chenge9083d62008-03-05 08:19:16 +00002830let Constraints = "$src1 = $dst" in {
Bruno Cardoso Lopes7f5b0d82010-06-01 17:02:50 +00002831 defm PUNPCKLBW : sse2_unpack<0x60, "punpcklbw", v16i8, unpckl, bc_v16i8>;
2832 defm PUNPCKLWD : sse2_unpack<0x61, "punpcklwd", v8i16, unpckl, bc_v8i16>;
2833 defm PUNPCKLDQ : sse2_unpack<0x62, "punpckldq", v4i32, unpckl, bc_v4i32>;
2834
2835 /// FIXME: we could eliminate this and use sse2_unpack instead if tblgen
2836 /// knew to collapse (bitconvert VT to VT) into its operand.
Eric Christopher44b93ff2009-07-31 20:07:27 +00002837 def PUNPCKLQDQrr : PDI<0x6C, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00002838 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002839 "punpcklqdq\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002840 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00002841 (v2i64 (unpckl VR128:$src1, VR128:$src2)))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00002842 def PUNPCKLQDQrm : PDI<0x6C, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00002843 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002844 "punpcklqdq\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002845 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00002846 (v2i64 (unpckl VR128:$src1,
2847 (memopv2i64 addr:$src2))))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00002848
Bruno Cardoso Lopes7f5b0d82010-06-01 17:02:50 +00002849 defm PUNPCKHBW : sse2_unpack<0x68, "punpckhbw", v16i8, unpckh, bc_v16i8>;
2850 defm PUNPCKHWD : sse2_unpack<0x69, "punpckhwd", v8i16, unpckh, bc_v8i16>;
2851 defm PUNPCKHDQ : sse2_unpack<0x6A, "punpckhdq", v4i32, unpckh, bc_v4i32>;
2852
2853 /// FIXME: we could eliminate this and use sse2_unpack instead if tblgen
2854 /// knew to collapse (bitconvert VT to VT) into its operand.
Eric Christopher44b93ff2009-07-31 20:07:27 +00002855 def PUNPCKHQDQrr : PDI<0x6D, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00002856 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002857 "punpckhqdq\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002858 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00002859 (v2i64 (unpckh VR128:$src1, VR128:$src2)))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00002860 def PUNPCKHQDQrm : PDI<0x6D, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00002861 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002862 "punpckhqdq\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002863 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00002864 (v2i64 (unpckh VR128:$src1,
2865 (memopv2i64 addr:$src2))))]>;
Evan Chenga971f6f2006-03-23 01:57:24 +00002866}
Evan Cheng82521dd2006-03-21 07:09:35 +00002867
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002868} // ExeDomain = SSEPackedInt
2869
2870//===---------------------------------------------------------------------===//
Bruno Cardoso Lopes1e4b7232010-06-30 17:03:03 +00002871// SSE2 - Packed Integer Extract and Insert
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002872//===---------------------------------------------------------------------===//
2873
2874let ExeDomain = SSEPackedInt in {
Bruno Cardoso Lopes1e4b7232010-06-30 17:03:03 +00002875multiclass sse2_pinsrw<bit Is2Addr = 1> {
2876 def rri : Ii8<0xC4, MRMSrcReg,
2877 (outs VR128:$dst), (ins VR128:$src1,
2878 GR32:$src2, i32i8imm:$src3),
2879 !if(Is2Addr,
2880 "pinsrw\t{$src3, $src2, $dst|$dst, $src2, $src3}",
2881 "vpinsrw\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
2882 [(set VR128:$dst,
2883 (X86pinsrw VR128:$src1, GR32:$src2, imm:$src3))]>;
2884 def rmi : Ii8<0xC4, MRMSrcMem,
2885 (outs VR128:$dst), (ins VR128:$src1,
2886 i16mem:$src2, i32i8imm:$src3),
2887 !if(Is2Addr,
2888 "pinsrw\t{$src3, $src2, $dst|$dst, $src2, $src3}",
2889 "vpinsrw\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
2890 [(set VR128:$dst,
2891 (X86pinsrw VR128:$src1, (extloadi16 addr:$src2),
2892 imm:$src3))]>;
2893}
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002894
Bruno Cardoso Lopes1e4b7232010-06-30 17:03:03 +00002895// Extract
2896let isAsmParserOnly = 1, Predicates = [HasAVX, HasSSE2] in
2897def VPEXTRWri : Ii8<0xC5, MRMSrcReg,
2898 (outs GR32:$dst), (ins VR128:$src1, i32i8imm:$src2),
2899 "vpextrw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2900 [(set GR32:$dst, (X86pextrw (v8i16 VR128:$src1),
2901 imm:$src2))]>, OpSize, VEX;
Evan Cheng9ab1ac52006-04-14 23:32:40 +00002902def PEXTRWri : PDIi8<0xC5, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00002903 (outs GR32:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002904 "pextrw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Evan Cheng069287d2006-05-16 07:21:53 +00002905 [(set GR32:$dst, (X86pextrw (v8i16 VR128:$src1),
Nate Begeman14d12ca2008-02-11 04:19:36 +00002906 imm:$src2))]>;
Bruno Cardoso Lopes1e4b7232010-06-30 17:03:03 +00002907
2908// Insert
2909let isAsmParserOnly = 1, Predicates = [HasAVX, HasSSE2] in
2910 defm PINSRW : sse2_pinsrw<0>, OpSize, VEX_4V;
2911
2912let Constraints = "$src1 = $dst" in
2913 defm VPINSRW : sse2_pinsrw, TB, OpSize;
2914
2915} // ExeDomain = SSEPackedInt
2916
2917//===---------------------------------------------------------------------===//
Bruno Cardoso Lopese26f14d2010-06-30 18:38:10 +00002918// SSE2 - Packed Mask Creation
Bruno Cardoso Lopes1e4b7232010-06-30 17:03:03 +00002919//===---------------------------------------------------------------------===//
2920
2921let ExeDomain = SSEPackedInt in {
Evan Chengb067a1e2006-03-31 19:22:53 +00002922
Bruno Cardoso Lopese26f14d2010-06-30 18:38:10 +00002923let isAsmParserOnly = 1 in
2924def VPMOVMSKBrr : VPDI<0xD7, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
2925 "pmovmskb\t{$src, $dst|$dst, $src}",
2926 [(set GR32:$dst, (int_x86_sse2_pmovmskb_128 VR128:$src))]>, VEX;
Evan Cheng64d80e32007-07-19 01:14:50 +00002927def PMOVMSKBrr : PDI<0xD7, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Bruno Cardoso Lopese26f14d2010-06-30 18:38:10 +00002928 "pmovmskb\t{$src, $dst|$dst, $src}",
2929 [(set GR32:$dst, (int_x86_sse2_pmovmskb_128 VR128:$src))]>;
Evan Cheng1d768642009-02-10 22:06:28 +00002930
Jakob Stoklund Olesen4a2a6e72010-03-25 18:52:04 +00002931} // ExeDomain = SSEPackedInt
2932
Bruno Cardoso Lopese26f14d2010-06-30 18:38:10 +00002933//===---------------------------------------------------------------------===//
2934// SSE2 - Conditional Store
2935//===---------------------------------------------------------------------===//
2936
2937let ExeDomain = SSEPackedInt in {
2938
2939let isAsmParserOnly = 1 in {
2940let Uses = [EDI] in
2941def VMASKMOVDQU : VPDI<0xF7, MRMSrcReg, (outs),
2942 (ins VR128:$src, VR128:$mask),
2943 "maskmovdqu\t{$mask, $src|$src, $mask}",
2944 [(int_x86_sse2_maskmov_dqu VR128:$src, VR128:$mask, EDI)]>, VEX;
2945let Uses = [RDI] in
2946def VMASKMOVDQU64 : VPDI<0xF7, MRMSrcReg, (outs),
2947 (ins VR128:$src, VR128:$mask),
2948 "maskmovdqu\t{$mask, $src|$src, $mask}",
2949 [(int_x86_sse2_maskmov_dqu VR128:$src, VR128:$mask, RDI)]>, VEX;
2950}
2951
2952let Uses = [EDI] in
2953def MASKMOVDQU : PDI<0xF7, MRMSrcReg, (outs), (ins VR128:$src, VR128:$mask),
2954 "maskmovdqu\t{$mask, $src|$src, $mask}",
2955 [(int_x86_sse2_maskmov_dqu VR128:$src, VR128:$mask, EDI)]>;
2956let Uses = [RDI] in
2957def MASKMOVDQU64 : PDI<0xF7, MRMSrcReg, (outs), (ins VR128:$src, VR128:$mask),
2958 "maskmovdqu\t{$mask, $src|$src, $mask}",
2959 [(int_x86_sse2_maskmov_dqu VR128:$src, VR128:$mask, RDI)]>;
2960
2961} // ExeDomain = SSEPackedInt
2962
2963//===---------------------------------------------------------------------===//
Bruno Cardoso Lopes7ac7ed82010-06-30 18:49:10 +00002964// SSE2 - Move Doubleword
Bruno Cardoso Lopese26f14d2010-06-30 18:38:10 +00002965//===---------------------------------------------------------------------===//
2966
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00002967// Move Int Doubleword to Packed Double Int
2968let isAsmParserOnly = 1 in {
2969def VMOVDI2PDIrr : VPDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR32:$src),
2970 "movd\t{$src, $dst|$dst, $src}",
2971 [(set VR128:$dst,
2972 (v4i32 (scalar_to_vector GR32:$src)))]>, VEX;
2973def VMOVDI2PDIrm : VPDI<0x6E, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
2974 "movd\t{$src, $dst|$dst, $src}",
2975 [(set VR128:$dst,
2976 (v4i32 (scalar_to_vector (loadi32 addr:$src))))]>,
2977 VEX;
2978}
Evan Cheng64d80e32007-07-19 01:14:50 +00002979def MOVDI2PDIrr : PDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002980 "movd\t{$src, $dst|$dst, $src}",
Evan Cheng11e15b32006-04-03 20:53:28 +00002981 [(set VR128:$dst,
Evan Cheng069287d2006-05-16 07:21:53 +00002982 (v4i32 (scalar_to_vector GR32:$src)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002983def MOVDI2PDIrm : PDI<0x6E, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002984 "movd\t{$src, $dst|$dst, $src}",
Evan Cheng11e15b32006-04-03 20:53:28 +00002985 [(set VR128:$dst,
2986 (v4i32 (scalar_to_vector (loadi32 addr:$src))))]>;
Evan Chengebf01d62006-11-16 23:33:25 +00002987
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00002988
2989// Move Int Doubleword to Single Scalar
2990let isAsmParserOnly = 1 in {
2991def VMOVDI2SSrr : VPDI<0x6E, MRMSrcReg, (outs FR32:$dst), (ins GR32:$src),
2992 "movd\t{$src, $dst|$dst, $src}",
2993 [(set FR32:$dst, (bitconvert GR32:$src))]>, VEX;
2994
2995def VMOVDI2SSrm : VPDI<0x6E, MRMSrcMem, (outs FR32:$dst), (ins i32mem:$src),
2996 "movd\t{$src, $dst|$dst, $src}",
2997 [(set FR32:$dst, (bitconvert (loadi32 addr:$src)))]>,
2998 VEX;
2999}
Evan Cheng64d80e32007-07-19 01:14:50 +00003000def MOVDI2SSrr : PDI<0x6E, MRMSrcReg, (outs FR32:$dst), (ins GR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00003001 "movd\t{$src, $dst|$dst, $src}",
Chris Lattnerf3597a12006-12-05 18:45:06 +00003002 [(set FR32:$dst, (bitconvert GR32:$src))]>;
3003
Evan Cheng64d80e32007-07-19 01:14:50 +00003004def MOVDI2SSrm : PDI<0x6E, MRMSrcMem, (outs FR32:$dst), (ins i32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00003005 "movd\t{$src, $dst|$dst, $src}",
Evan Chengc9f09232006-12-14 19:43:11 +00003006 [(set FR32:$dst, (bitconvert (loadi32 addr:$src)))]>;
Chris Lattnerf3597a12006-12-05 18:45:06 +00003007
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003008// Move Packed Doubleword Int to Packed Double Int
3009let isAsmParserOnly = 1 in {
3010def VMOVPDI2DIrr : VPDI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128:$src),
3011 "movd\t{$src, $dst|$dst, $src}",
3012 [(set GR32:$dst, (vector_extract (v4i32 VR128:$src),
3013 (iPTR 0)))]>, VEX;
3014def VMOVPDI2DImr : VPDI<0x7E, MRMDestMem, (outs),
3015 (ins i32mem:$dst, VR128:$src),
3016 "movd\t{$src, $dst|$dst, $src}",
3017 [(store (i32 (vector_extract (v4i32 VR128:$src),
3018 (iPTR 0))), addr:$dst)]>, VEX;
3019}
Evan Cheng64d80e32007-07-19 01:14:50 +00003020def MOVPDI2DIrr : PDI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00003021 "movd\t{$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +00003022 [(set GR32:$dst, (vector_extract (v4i32 VR128:$src),
Evan Cheng015188f2006-06-15 08:14:54 +00003023 (iPTR 0)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00003024def MOVPDI2DImr : PDI<0x7E, MRMDestMem, (outs), (ins i32mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00003025 "movd\t{$src, $dst|$dst, $src}",
Evan Cheng11e15b32006-04-03 20:53:28 +00003026 [(store (i32 (vector_extract (v4i32 VR128:$src),
Evan Cheng015188f2006-06-15 08:14:54 +00003027 (iPTR 0))), addr:$dst)]>;
Evan Cheng11e15b32006-04-03 20:53:28 +00003028
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003029// Move Scalar Single to Double Int
3030let isAsmParserOnly = 1 in {
3031def VMOVSS2DIrr : VPDI<0x7E, MRMDestReg, (outs GR32:$dst), (ins FR32:$src),
3032 "movd\t{$src, $dst|$dst, $src}",
3033 [(set GR32:$dst, (bitconvert FR32:$src))]>, VEX;
3034def VMOVSS2DImr : VPDI<0x7E, MRMDestMem, (outs), (ins i32mem:$dst, FR32:$src),
3035 "movd\t{$src, $dst|$dst, $src}",
3036 [(store (i32 (bitconvert FR32:$src)), addr:$dst)]>, VEX;
3037}
Evan Cheng64d80e32007-07-19 01:14:50 +00003038def MOVSS2DIrr : PDI<0x7E, MRMDestReg, (outs GR32:$dst), (ins FR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00003039 "movd\t{$src, $dst|$dst, $src}",
Evan Chengc9f09232006-12-14 19:43:11 +00003040 [(set GR32:$dst, (bitconvert FR32:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00003041def MOVSS2DImr : PDI<0x7E, MRMDestMem, (outs), (ins i32mem:$dst, FR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00003042 "movd\t{$src, $dst|$dst, $src}",
Evan Chengc9f09232006-12-14 19:43:11 +00003043 [(store (i32 (bitconvert FR32:$src)), addr:$dst)]>;
Chris Lattnerf3597a12006-12-05 18:45:06 +00003044
Evan Cheng017dcc62006-04-21 01:05:10 +00003045// movd / movq to XMM register zero-extends
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003046let AddedComplexity = 15, isAsmParserOnly = 1 in {
3047def VMOVZDI2PDIrr : VPDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR32:$src),
3048 "movd\t{$src, $dst|$dst, $src}",
3049 [(set VR128:$dst, (v4i32 (X86vzmovl
3050 (v4i32 (scalar_to_vector GR32:$src)))))]>,
3051 VEX;
3052def VMOVZQI2PQIrr : VPDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR64:$src),
3053 "mov{d|q}\t{$src, $dst|$dst, $src}", // X86-64 only
3054 [(set VR128:$dst, (v2i64 (X86vzmovl
3055 (v2i64 (scalar_to_vector GR64:$src)))))]>,
3056 VEX, VEX_W;
3057}
Evan Cheng7a831ce2007-12-15 03:00:47 +00003058let AddedComplexity = 15 in {
Evan Cheng64d80e32007-07-19 01:14:50 +00003059def MOVZDI2PDIrr : PDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00003060 "movd\t{$src, $dst|$dst, $src}",
Evan Chengd880b972008-05-09 21:53:03 +00003061 [(set VR128:$dst, (v4i32 (X86vzmovl
Evan Cheng7e2ff772008-05-08 00:57:18 +00003062 (v4i32 (scalar_to_vector GR32:$src)))))]>;
Evan Cheng7a831ce2007-12-15 03:00:47 +00003063def MOVZQI2PQIrr : RPDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR64:$src),
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003064 "mov{d|q}\t{$src, $dst|$dst, $src}", // X86-64 only
Evan Chengd880b972008-05-09 21:53:03 +00003065 [(set VR128:$dst, (v2i64 (X86vzmovl
Evan Cheng7e2ff772008-05-08 00:57:18 +00003066 (v2i64 (scalar_to_vector GR64:$src)))))]>;
Evan Cheng7a831ce2007-12-15 03:00:47 +00003067}
3068
3069let AddedComplexity = 20 in {
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003070let isAsmParserOnly = 1 in
3071def VMOVZDI2PDIrm : VPDI<0x6E, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
3072 "movd\t{$src, $dst|$dst, $src}",
3073 [(set VR128:$dst,
3074 (v4i32 (X86vzmovl (v4i32 (scalar_to_vector
3075 (loadi32 addr:$src))))))]>,
3076 VEX;
Evan Cheng64d80e32007-07-19 01:14:50 +00003077def MOVZDI2PDIrm : PDI<0x6E, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00003078 "movd\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +00003079 [(set VR128:$dst,
Evan Chengd880b972008-05-09 21:53:03 +00003080 (v4i32 (X86vzmovl (v4i32 (scalar_to_vector
Evan Cheng7e2ff772008-05-08 00:57:18 +00003081 (loadi32 addr:$src))))))]>;
Evan Chengc36c0ab2008-05-22 18:56:56 +00003082
3083def : Pat<(v4i32 (X86vzmovl (loadv4i32 addr:$src))),
3084 (MOVZDI2PDIrm addr:$src)>;
3085def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
3086 (MOVZDI2PDIrm addr:$src)>;
Duncan Sandsd4b9c172008-06-13 19:07:40 +00003087def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
3088 (MOVZDI2PDIrm addr:$src)>;
Bruno Cardoso Lopes7ac7ed82010-06-30 18:49:10 +00003089}
Evan Chengc36c0ab2008-05-22 18:56:56 +00003090
Bruno Cardoso Lopes7ac7ed82010-06-30 18:49:10 +00003091//===---------------------------------------------------------------------===//
3092// SSE2 - Move Quadword
3093//===---------------------------------------------------------------------===//
3094
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003095// Move Quadword Int to Packed Quadword Int
3096let isAsmParserOnly = 1 in
3097def VMOVQI2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
3098 "vmovq\t{$src, $dst|$dst, $src}",
3099 [(set VR128:$dst,
3100 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>, XS,
3101 VEX, Requires<[HasAVX, HasSSE2]>;
Bruno Cardoso Lopes7ac7ed82010-06-30 18:49:10 +00003102def MOVQI2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
3103 "movq\t{$src, $dst|$dst, $src}",
3104 [(set VR128:$dst,
3105 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>, XS,
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003106 Requires<[HasSSE2]>; // SSE2 instruction with XS Prefix
3107
3108// Move Packed Quadword Int to Quadword Int
3109let isAsmParserOnly = 1 in
3110def VMOVPQI2QImr : VPDI<0xD6, MRMDestMem, (outs), (ins i64mem:$dst, VR128:$src),
3111 "movq\t{$src, $dst|$dst, $src}",
3112 [(store (i64 (vector_extract (v2i64 VR128:$src),
3113 (iPTR 0))), addr:$dst)]>, VEX;
Bruno Cardoso Lopes7ac7ed82010-06-30 18:49:10 +00003114def MOVPQI2QImr : PDI<0xD6, MRMDestMem, (outs), (ins i64mem:$dst, VR128:$src),
3115 "movq\t{$src, $dst|$dst, $src}",
3116 [(store (i64 (vector_extract (v2i64 VR128:$src),
3117 (iPTR 0))), addr:$dst)]>;
3118
3119def : Pat<(f64 (vector_extract (v2f64 VR128:$src), (iPTR 0))),
3120 (f64 (EXTRACT_SUBREG (v2f64 VR128:$src), sub_sd))>;
3121
3122// Store / copy lower 64-bits of a XMM register.
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003123let isAsmParserOnly = 1 in
3124def VMOVLQ128mr : VPDI<0xD6, MRMDestMem, (outs), (ins i64mem:$dst, VR128:$src),
3125 "movq\t{$src, $dst|$dst, $src}",
3126 [(int_x86_sse2_storel_dq addr:$dst, VR128:$src)]>, VEX;
Bruno Cardoso Lopes7ac7ed82010-06-30 18:49:10 +00003127def MOVLQ128mr : PDI<0xD6, MRMDestMem, (outs), (ins i64mem:$dst, VR128:$src),
3128 "movq\t{$src, $dst|$dst, $src}",
3129 [(int_x86_sse2_storel_dq addr:$dst, VR128:$src)]>;
3130
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003131let AddedComplexity = 20, isAsmParserOnly = 1 in
3132def VMOVZQI2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
3133 "vmovq\t{$src, $dst|$dst, $src}",
3134 [(set VR128:$dst,
3135 (v2i64 (X86vzmovl (v2i64 (scalar_to_vector
3136 (loadi64 addr:$src))))))]>,
3137 XS, VEX, Requires<[HasAVX, HasSSE2]>;
3138
Bruno Cardoso Lopes7ac7ed82010-06-30 18:49:10 +00003139let AddedComplexity = 20 in {
Evan Cheng64d80e32007-07-19 01:14:50 +00003140def MOVZQI2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00003141 "movq\t{$src, $dst|$dst, $src}",
Evan Cheng7a831ce2007-12-15 03:00:47 +00003142 [(set VR128:$dst,
Evan Chengd880b972008-05-09 21:53:03 +00003143 (v2i64 (X86vzmovl (v2i64 (scalar_to_vector
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003144 (loadi64 addr:$src))))))]>,
3145 XS, Requires<[HasSSE2]>;
Evan Cheng48090aa2006-03-21 23:01:21 +00003146
Evan Chengc36c0ab2008-05-22 18:56:56 +00003147def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
3148 (MOVZQI2PQIrm addr:$src)>;
3149def : Pat<(v2i64 (X86vzmovl (bc_v2i64 (loadv4f32 addr:$src)))),
3150 (MOVZQI2PQIrm addr:$src)>;
Evan Chengd880b972008-05-09 21:53:03 +00003151def : Pat<(v2i64 (X86vzload addr:$src)), (MOVZQI2PQIrm addr:$src)>;
Evan Chengb70ea0b2008-05-10 00:59:18 +00003152}
Evan Chengd880b972008-05-09 21:53:03 +00003153
Evan Cheng7a831ce2007-12-15 03:00:47 +00003154// Moving from XMM to XMM and clear upper 64 bits. Note, there is a bug in
3155// IA32 document. movq xmm1, xmm2 does clear the high bits.
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003156let isAsmParserOnly = 1, AddedComplexity = 15 in
3157def VMOVZPQILo2PQIrr : I<0x7E, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3158 "vmovq\t{$src, $dst|$dst, $src}",
3159 [(set VR128:$dst, (v2i64 (X86vzmovl (v2i64 VR128:$src))))]>,
3160 XS, VEX, Requires<[HasAVX, HasSSE2]>;
Evan Cheng7a831ce2007-12-15 03:00:47 +00003161let AddedComplexity = 15 in
3162def MOVZPQILo2PQIrr : I<0x7E, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3163 "movq\t{$src, $dst|$dst, $src}",
Evan Chengd880b972008-05-09 21:53:03 +00003164 [(set VR128:$dst, (v2i64 (X86vzmovl (v2i64 VR128:$src))))]>,
Evan Cheng7a831ce2007-12-15 03:00:47 +00003165 XS, Requires<[HasSSE2]>;
3166
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003167let AddedComplexity = 20, isAsmParserOnly = 1 in
3168def VMOVZPQILo2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
3169 "vmovq\t{$src, $dst|$dst, $src}",
3170 [(set VR128:$dst, (v2i64 (X86vzmovl
3171 (loadv2i64 addr:$src))))]>,
3172 XS, VEX, Requires<[HasAVX, HasSSE2]>;
Evan Cheng8e8de682008-05-20 18:24:47 +00003173let AddedComplexity = 20 in {
Evan Cheng7a831ce2007-12-15 03:00:47 +00003174def MOVZPQILo2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
3175 "movq\t{$src, $dst|$dst, $src}",
Evan Chengd880b972008-05-09 21:53:03 +00003176 [(set VR128:$dst, (v2i64 (X86vzmovl
Evan Cheng8e8de682008-05-20 18:24:47 +00003177 (loadv2i64 addr:$src))))]>,
Evan Cheng7a831ce2007-12-15 03:00:47 +00003178 XS, Requires<[HasSSE2]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00003179
Evan Cheng8e8de682008-05-20 18:24:47 +00003180def : Pat<(v2i64 (X86vzmovl (bc_v2i64 (loadv4i32 addr:$src)))),
3181 (MOVZPQILo2PQIrm addr:$src)>;
3182}
3183
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003184// Instructions to match in the assembler
3185let isAsmParserOnly = 1 in {
3186// This instructions is in fact an alias to movd with 64 bit dst
3187def VMOVQs64rr : VPDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR64:$src),
3188 "movq\t{$src, $dst|$dst, $src}", []>, VEX, VEX_W;
3189def VMOVQd64rr : VPDI<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128:$src),
3190 "movq\t{$src, $dst|$dst, $src}", []>, VEX, VEX_W;
3191}
3192
Sean Callanan108934c2009-12-18 00:01:26 +00003193// Instructions for the disassembler
3194// xr = XMM register
3195// xm = mem64
3196
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003197let isAsmParserOnly = 1 in
3198def VMOVQxrxr: I<0x7E, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3199 "vmovq\t{$src, $dst|$dst, $src}", []>, VEX, XS;
Sean Callanan108934c2009-12-18 00:01:26 +00003200def MOVQxrxr : I<0x7E, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3201 "movq\t{$src, $dst|$dst, $src}", []>, XS;
3202
Eric Christopher44b93ff2009-07-31 20:07:27 +00003203//===---------------------------------------------------------------------===//
Bruno Cardoso Lopes7ac7ed82010-06-30 18:49:10 +00003204// SSE2 - Misc Instructions
3205//===---------------------------------------------------------------------===//
3206
3207// Flush cache
3208def CLFLUSH : I<0xAE, MRM7m, (outs), (ins i8mem:$src),
3209 "clflush\t$src", [(int_x86_sse2_clflush addr:$src)]>,
3210 TB, Requires<[HasSSE2]>;
3211
3212// Load, store, and memory fence
3213def LFENCE : I<0xAE, MRM_E8, (outs), (ins),
3214 "lfence", [(int_x86_sse2_lfence)]>, TB, Requires<[HasSSE2]>;
3215def MFENCE : I<0xAE, MRM_F0, (outs), (ins),
3216 "mfence", [(int_x86_sse2_mfence)]>, TB, Requires<[HasSSE2]>;
3217
3218// Pause. This "instruction" is encoded as "rep; nop", so even though it
3219// was introduced with SSE2, it's backward compatible.
3220def PAUSE : I<0x90, RawFrm, (outs), (ins), "pause", []>, REP;
3221
3222//TODO: custom lower this so as to never even generate the noop
3223def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm),
3224 (i8 0)), (NOOP)>;
3225def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
3226def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
3227def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm),
3228 (i8 1)), (MFENCE)>;
3229
3230// Alias instructions that map zero vector to pxor / xorp* for sse.
3231// We set canFoldAsLoad because this can be converted to a constant-pool
3232// load of an all-ones value if folding it would be beneficial.
3233let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
3234 isCodeGenOnly = 1, ExeDomain = SSEPackedInt in
3235 // FIXME: Change encoding to pseudo.
3236 def V_SETALLONES : PDI<0x76, MRMInitReg, (outs VR128:$dst), (ins), "",
3237 [(set VR128:$dst, (v4i32 immAllOnesV))]>;
3238
3239//===---------------------------------------------------------------------===//
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003240// SSE3 - Conversion Instructions
Eric Christopher44b93ff2009-07-31 20:07:27 +00003241//===---------------------------------------------------------------------===//
Bill Wendlingddd35322007-05-02 23:11:52 +00003242
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003243let isAsmParserOnly = 1, Predicates = [HasAVX, HasSSE3] in {
3244def VCVTPD2DQrr : S3DI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3245 "vcvtpd2dq\t{$src, $dst|$dst, $src}", []>, VEX;
3246def VCVTDQ2PDrm : S3SI<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
3247 "vcvtdq2pd\t{$src, $dst|$dst, $src}", []>, VEX;
3248def VCVTDQ2PDrr : S3SI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3249 "vcvtdq2pd\t{$src, $dst|$dst, $src}", []>, VEX;
3250}
3251
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00003252def CVTPD2DQrm : S3DI<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
3253 "cvtpd2dq\t{$src, $dst|$dst, $src}", []>;
3254def CVTPD2DQrr : S3DI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3255 "cvtpd2dq\t{$src, $dst|$dst, $src}", []>;
3256def CVTDQ2PDrm : S3SI<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
3257 "cvtdq2pd\t{$src, $dst|$dst, $src}", []>;
3258def CVTDQ2PDrr : S3SI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3259 "cvtdq2pd\t{$src, $dst|$dst, $src}", []>;
3260
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003261//===---------------------------------------------------------------------===//
3262// SSE3 - Move Instructions
3263//===---------------------------------------------------------------------===//
Bill Wendlingddd35322007-05-02 23:11:52 +00003264
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003265// Replicate Single FP
3266multiclass sse3_replicate_sfp<bits<8> op, PatFrag rep_frag, string OpcodeStr> {
3267def rr : S3SI<op, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3268 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3269 [(set VR128:$dst, (v4f32 (rep_frag
Nate Begeman9008ca62009-04-27 18:41:29 +00003270 VR128:$src, (undef))))]>;
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003271def rm : S3SI<op, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
3272 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3273 [(set VR128:$dst, (rep_frag
Nate Begeman9008ca62009-04-27 18:41:29 +00003274 (memopv4f32 addr:$src), (undef)))]>;
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003275}
Bill Wendlingddd35322007-05-02 23:11:52 +00003276
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003277let isAsmParserOnly = 1, Predicates = [HasAVX, HasSSE3] in {
3278defm VMOVSHDUP : sse3_replicate_sfp<0x16, movshdup, "vmovshdup">, VEX;
3279defm VMOVSLDUP : sse3_replicate_sfp<0x12, movsldup, "vmovsldup">, VEX;
3280}
3281defm MOVSHDUP : sse3_replicate_sfp<0x16, movshdup, "movshdup">;
3282defm MOVSLDUP : sse3_replicate_sfp<0x12, movsldup, "movsldup">;
3283
3284// Replicate Double FP
3285multiclass sse3_replicate_dfp<string OpcodeStr> {
3286def rr : S3DI<0x12, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3287 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3288 [(set VR128:$dst,(v2f64 (movddup VR128:$src, (undef))))]>;
3289def rm : S3DI<0x12, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
3290 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Evan Cheng0b457f02008-09-25 20:50:48 +00003291 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00003292 (v2f64 (movddup (scalar_to_vector (loadf64 addr:$src)),
3293 (undef))))]>;
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003294}
3295
3296let isAsmParserOnly = 1, Predicates = [HasAVX, HasSSE3] in
3297 defm VMOVDDUP : sse3_replicate_dfp<"vmovddup">, VEX;
3298defm MOVDDUP : sse3_replicate_dfp<"movddup">;
Evan Cheng0b457f02008-09-25 20:50:48 +00003299
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003300// Move Unaligned Integer
3301let isAsmParserOnly = 1 in
3302 def VLDDQUrm : S3DI<0xF0, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
3303 "vlddqu\t{$src, $dst|$dst, $src}",
3304 [(set VR128:$dst, (int_x86_sse3_ldu_dq addr:$src))]>, VEX;
3305def LDDQUrm : S3DI<0xF0, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
3306 "lddqu\t{$src, $dst|$dst, $src}",
3307 [(set VR128:$dst, (int_x86_sse3_ldu_dq addr:$src))]>;
3308
Nate Begeman9008ca62009-04-27 18:41:29 +00003309def : Pat<(movddup (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src)))),
3310 (undef)),
Evan Cheng0b457f02008-09-25 20:50:48 +00003311 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
Nate Begemanec8eee22009-04-29 22:47:44 +00003312
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003313// Several Move patterns
Nate Begemanec8eee22009-04-29 22:47:44 +00003314let AddedComplexity = 5 in {
Nate Begeman9008ca62009-04-27 18:41:29 +00003315def : Pat<(movddup (memopv2f64 addr:$src), (undef)),
Evan Cheng0b457f02008-09-25 20:50:48 +00003316 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
Nate Begemanec8eee22009-04-29 22:47:44 +00003317def : Pat<(movddup (bc_v4f32 (memopv2f64 addr:$src)), (undef)),
3318 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
3319def : Pat<(movddup (memopv2i64 addr:$src), (undef)),
3320 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
3321def : Pat<(movddup (bc_v4i32 (memopv2i64 addr:$src)), (undef)),
3322 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
3323}
Bill Wendlingddd35322007-05-02 23:11:52 +00003324
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003325// vector_shuffle v1, <undef> <1, 1, 3, 3>
3326let AddedComplexity = 15 in
3327def : Pat<(v4i32 (movshdup VR128:$src, (undef))),
3328 (MOVSHDUPrr VR128:$src)>, Requires<[HasSSE3]>;
3329let AddedComplexity = 20 in
3330def : Pat<(v4i32 (movshdup (bc_v4i32 (memopv2i64 addr:$src)), (undef))),
3331 (MOVSHDUPrm addr:$src)>, Requires<[HasSSE3]>;
3332
3333// vector_shuffle v1, <undef> <0, 0, 2, 2>
3334let AddedComplexity = 15 in
3335 def : Pat<(v4i32 (movsldup VR128:$src, (undef))),
3336 (MOVSLDUPrr VR128:$src)>, Requires<[HasSSE3]>;
3337let AddedComplexity = 20 in
3338 def : Pat<(v4i32 (movsldup (bc_v4i32 (memopv2i64 addr:$src)), (undef))),
3339 (MOVSLDUPrm addr:$src)>, Requires<[HasSSE3]>;
3340
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003341//===---------------------------------------------------------------------===//
Bruno Cardoso Lopes71448212010-07-01 17:08:18 +00003342// SSE3 - Arithmetic
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003343//===---------------------------------------------------------------------===//
3344
Bruno Cardoso Lopes71448212010-07-01 17:08:18 +00003345multiclass sse3_addsub<Intrinsic Int, string OpcodeStr, bit Is2Addr = 1> {
3346 def rr : I<0xD0, MRMSrcReg,
3347 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
3348 !if(Is2Addr,
3349 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3350 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
3351 [(set VR128:$dst, (Int VR128:$src1,
3352 VR128:$src2))]>;
3353 def rm : I<0xD0, MRMSrcMem,
3354 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
3355 !if(Is2Addr,
3356 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3357 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
3358 [(set VR128:$dst, (Int VR128:$src1,
3359 (memop addr:$src2)))]>;
3360
Bill Wendlingddd35322007-05-02 23:11:52 +00003361}
3362
Bruno Cardoso Lopes71448212010-07-01 17:08:18 +00003363let isAsmParserOnly = 1, Predicates = [HasSSE3, HasAVX],
3364 ExeDomain = SSEPackedDouble in {
3365 defm VADDSUBPS : sse3_addsub<int_x86_sse3_addsub_ps, "vaddsubps", 0>, XD,
3366 VEX_4V;
3367 defm VADDSUBPD : sse3_addsub<int_x86_sse3_addsub_pd, "vaddsubpd", 0>, OpSize,
3368 VEX_4V;
3369}
3370let Constraints = "$src1 = $dst", Predicates = [HasSSE3],
3371 ExeDomain = SSEPackedDouble in {
3372 defm ADDSUBPS : sse3_addsub<int_x86_sse3_addsub_ps, "addsubps">, XD;
3373 defm ADDSUBPD : sse3_addsub<int_x86_sse3_addsub_pd, "addsubpd">, TB, OpSize;
3374}
3375
3376//===---------------------------------------------------------------------===//
3377// SSE3 Instructions
3378//===---------------------------------------------------------------------===//
3379
Bill Wendlingddd35322007-05-02 23:11:52 +00003380// Horizontal ops
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003381class S3D_Intrr<bits<8> o, string OpcodeStr, Intrinsic IntId, bit Is2Addr = 1>
Evan Cheng64d80e32007-07-19 01:14:50 +00003382 : S3DI<o, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003383 !if(Is2Addr,
Dan Gohmanb1576f52007-07-31 20:11:57 +00003384 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003385 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
Bill Wendlingddd35322007-05-02 23:11:52 +00003386 [(set VR128:$dst, (v4f32 (IntId VR128:$src1, VR128:$src2)))]>;
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003387class S3D_Intrm<bits<8> o, string OpcodeStr, Intrinsic IntId, bit Is2Addr = 1>
Evan Cheng64d80e32007-07-19 01:14:50 +00003388 : S3DI<o, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003389 !if(Is2Addr,
Dan Gohmanb1576f52007-07-31 20:11:57 +00003390 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003391 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
Evan Chengb1938262008-05-23 00:37:07 +00003392 [(set VR128:$dst, (v4f32 (IntId VR128:$src1, (memop addr:$src2))))]>;
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003393class S3_Intrr<bits<8> o, string OpcodeStr, Intrinsic IntId, bit Is2Addr = 1>
Evan Cheng64d80e32007-07-19 01:14:50 +00003394 : S3I<o, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003395 !if(Is2Addr,
3396 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3397 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
Bill Wendlingddd35322007-05-02 23:11:52 +00003398 [(set VR128:$dst, (v2f64 (IntId VR128:$src1, VR128:$src2)))]>;
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003399class S3_Intrm<bits<8> o, string OpcodeStr, Intrinsic IntId, bit Is2Addr = 1>
Evan Cheng64d80e32007-07-19 01:14:50 +00003400 : S3I<o, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003401 !if(Is2Addr,
3402 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3403 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
Evan Chengb1938262008-05-23 00:37:07 +00003404 [(set VR128:$dst, (v2f64 (IntId VR128:$src1, (memopv2f64 addr:$src2))))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00003405
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003406let isAsmParserOnly = 1, Predicates = [HasAVX, HasSSE3] in {
3407 def VHADDPSrr : S3D_Intrr<0x7C, "vhaddps", int_x86_sse3_hadd_ps, 0>, VEX_4V;
3408 def VHADDPSrm : S3D_Intrm<0x7C, "vhaddps", int_x86_sse3_hadd_ps, 0>, VEX_4V;
3409 def VHADDPDrr : S3_Intrr <0x7C, "vhaddpd", int_x86_sse3_hadd_pd, 0>, VEX_4V;
3410 def VHADDPDrm : S3_Intrm <0x7C, "vhaddpd", int_x86_sse3_hadd_pd, 0>, VEX_4V;
3411 def VHSUBPSrr : S3D_Intrr<0x7D, "vhsubps", int_x86_sse3_hsub_ps, 0>, VEX_4V;
3412 def VHSUBPSrm : S3D_Intrm<0x7D, "vhsubps", int_x86_sse3_hsub_ps, 0>, VEX_4V;
3413 def VHSUBPDrr : S3_Intrr <0x7D, "vhsubpd", int_x86_sse3_hsub_pd, 0>, VEX_4V;
3414 def VHSUBPDrm : S3_Intrm <0x7D, "vhsubpd", int_x86_sse3_hsub_pd, 0>, VEX_4V;
3415}
3416
Evan Chenge9083d62008-03-05 08:19:16 +00003417let Constraints = "$src1 = $dst" in {
Bill Wendlingddd35322007-05-02 23:11:52 +00003418 def HADDPSrr : S3D_Intrr<0x7C, "haddps", int_x86_sse3_hadd_ps>;
3419 def HADDPSrm : S3D_Intrm<0x7C, "haddps", int_x86_sse3_hadd_ps>;
3420 def HADDPDrr : S3_Intrr <0x7C, "haddpd", int_x86_sse3_hadd_pd>;
3421 def HADDPDrm : S3_Intrm <0x7C, "haddpd", int_x86_sse3_hadd_pd>;
3422 def HSUBPSrr : S3D_Intrr<0x7D, "hsubps", int_x86_sse3_hsub_ps>;
3423 def HSUBPSrm : S3D_Intrm<0x7D, "hsubps", int_x86_sse3_hsub_ps>;
3424 def HSUBPDrr : S3_Intrr <0x7D, "hsubpd", int_x86_sse3_hsub_pd>;
3425 def HSUBPDrm : S3_Intrm <0x7D, "hsubpd", int_x86_sse3_hsub_pd>;
3426}
3427
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003428//===---------------------------------------------------------------------===//
Bruno Cardoso Lopesf12ad662010-07-01 23:10:49 +00003429// SSSE3 - Packed Absolute Instructions
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003430//===---------------------------------------------------------------------===//
3431
Bruno Cardoso Lopes944faca2010-07-01 22:33:18 +00003432/// SS3I_unop_rm_int - Simple SSSE3 unary op whose type can be v*{i8,i16,i32}.
3433multiclass SS3I_unop_rm_int<bits<8> opc, string OpcodeStr,
3434 PatFrag mem_frag64, PatFrag mem_frag128,
3435 Intrinsic IntId64, Intrinsic IntId128> {
Nate Begemanfea2be52008-02-09 23:46:37 +00003436 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst), (ins VR64:$src),
3437 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3438 [(set VR64:$dst, (IntId64 VR64:$src))]>;
Bill Wendling76d708b2007-08-10 06:22:27 +00003439
Nate Begemanfea2be52008-02-09 23:46:37 +00003440 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst), (ins i64mem:$src),
3441 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3442 [(set VR64:$dst,
Bruno Cardoso Lopes944faca2010-07-01 22:33:18 +00003443 (IntId64 (bitconvert (mem_frag64 addr:$src))))]>;
Nate Begemanfea2be52008-02-09 23:46:37 +00003444
3445 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
3446 (ins VR128:$src),
3447 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3448 [(set VR128:$dst, (IntId128 VR128:$src))]>,
3449 OpSize;
3450
3451 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
3452 (ins i128mem:$src),
3453 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3454 [(set VR128:$dst,
3455 (IntId128
Bruno Cardoso Lopes944faca2010-07-01 22:33:18 +00003456 (bitconvert (mem_frag128 addr:$src))))]>, OpSize;
Bill Wendlingddd35322007-05-02 23:11:52 +00003457}
3458
Bruno Cardoso Lopesf5cd8c52010-07-02 22:06:54 +00003459let isAsmParserOnly = 1, Predicates = [HasAVX, HasSSE3] in {
3460 defm VPABSB : SS3I_unop_rm_int<0x1C, "vpabsb", memopv8i8, memopv16i8,
3461 int_x86_ssse3_pabs_b,
3462 int_x86_ssse3_pabs_b_128>, VEX;
3463 defm VPABSW : SS3I_unop_rm_int<0x1D, "vpabsw", memopv4i16, memopv8i16,
3464 int_x86_ssse3_pabs_w,
3465 int_x86_ssse3_pabs_w_128>, VEX;
3466 defm VPABSD : SS3I_unop_rm_int<0x1E, "vpabsd", memopv2i32, memopv4i32,
3467 int_x86_ssse3_pabs_d,
3468 int_x86_ssse3_pabs_d_128>, VEX;
3469}
3470
Bruno Cardoso Lopes944faca2010-07-01 22:33:18 +00003471defm PABSB : SS3I_unop_rm_int<0x1C, "pabsb", memopv8i8, memopv16i8,
3472 int_x86_ssse3_pabs_b,
3473 int_x86_ssse3_pabs_b_128>;
3474defm PABSW : SS3I_unop_rm_int<0x1D, "pabsw", memopv4i16, memopv8i16,
3475 int_x86_ssse3_pabs_w,
3476 int_x86_ssse3_pabs_w_128>;
3477defm PABSD : SS3I_unop_rm_int<0x1E, "pabsd", memopv2i32, memopv4i32,
3478 int_x86_ssse3_pabs_d,
3479 int_x86_ssse3_pabs_d_128>;
Bill Wendling76d708b2007-08-10 06:22:27 +00003480
Bruno Cardoso Lopesf12ad662010-07-01 23:10:49 +00003481//===---------------------------------------------------------------------===//
3482// SSSE3 - Packed Binary Operator Instructions
3483//===---------------------------------------------------------------------===//
Bill Wendling76d708b2007-08-10 06:22:27 +00003484
Bruno Cardoso Lopesf12ad662010-07-01 23:10:49 +00003485/// SS3I_binop_rm_int - Simple SSSE3 bin op whose type can be v*{i8,i16,i32}.
3486multiclass SS3I_binop_rm_int<bits<8> opc, string OpcodeStr,
3487 PatFrag mem_frag64, PatFrag mem_frag128,
3488 Intrinsic IntId64, Intrinsic IntId128,
3489 bit Is2Addr = 1> {
3490 let isCommutable = 1 in
3491 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
3492 (ins VR64:$src1, VR64:$src2),
3493 !if(Is2Addr,
3494 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3495 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
3496 [(set VR64:$dst, (IntId64 VR64:$src1, VR64:$src2))]>;
3497 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
3498 (ins VR64:$src1, i64mem:$src2),
3499 !if(Is2Addr,
3500 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3501 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
3502 [(set VR64:$dst,
3503 (IntId64 VR64:$src1,
3504 (bitconvert (memopv8i8 addr:$src2))))]>;
3505
3506 let isCommutable = 1 in
3507 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
3508 (ins VR128:$src1, VR128:$src2),
3509 !if(Is2Addr,
3510 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3511 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
3512 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
3513 OpSize;
3514 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
3515 (ins VR128:$src1, i128mem:$src2),
3516 !if(Is2Addr,
3517 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3518 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
3519 [(set VR128:$dst,
3520 (IntId128 VR128:$src1,
3521 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
Bill Wendling76d708b2007-08-10 06:22:27 +00003522}
3523
Bruno Cardoso Lopesf5cd8c52010-07-02 22:06:54 +00003524let isAsmParserOnly = 1, Predicates = [HasAVX, HasSSE3] in {
3525let isCommutable = 0 in {
3526 defm VPHADDW : SS3I_binop_rm_int<0x01, "vphaddw", memopv4i16, memopv8i16,
3527 int_x86_ssse3_phadd_w,
3528 int_x86_ssse3_phadd_w_128, 0>, VEX_4V;
3529 defm VPHADDD : SS3I_binop_rm_int<0x02, "vphaddd", memopv2i32, memopv4i32,
3530 int_x86_ssse3_phadd_d,
3531 int_x86_ssse3_phadd_d_128, 0>, VEX_4V;
3532 defm VPHADDSW : SS3I_binop_rm_int<0x03, "vphaddsw", memopv4i16, memopv8i16,
3533 int_x86_ssse3_phadd_sw,
3534 int_x86_ssse3_phadd_sw_128, 0>, VEX_4V;
3535 defm VPHSUBW : SS3I_binop_rm_int<0x05, "vphsubw", memopv4i16, memopv8i16,
3536 int_x86_ssse3_phsub_w,
3537 int_x86_ssse3_phsub_w_128, 0>, VEX_4V;
3538 defm VPHSUBD : SS3I_binop_rm_int<0x06, "vphsubd", memopv2i32, memopv4i32,
3539 int_x86_ssse3_phsub_d,
3540 int_x86_ssse3_phsub_d_128, 0>, VEX_4V;
3541 defm VPHSUBSW : SS3I_binop_rm_int<0x07, "vphsubsw", memopv4i16, memopv8i16,
3542 int_x86_ssse3_phsub_sw,
3543 int_x86_ssse3_phsub_sw_128, 0>, VEX_4V;
3544 defm VPMADDUBSW : SS3I_binop_rm_int<0x04, "vpmaddubsw", memopv8i8, memopv16i8,
3545 int_x86_ssse3_pmadd_ub_sw,
3546 int_x86_ssse3_pmadd_ub_sw_128, 0>, VEX_4V;
3547 defm VPSHUFB : SS3I_binop_rm_int<0x00, "vpshufb", memopv8i8, memopv16i8,
3548 int_x86_ssse3_pshuf_b,
3549 int_x86_ssse3_pshuf_b_128, 0>, VEX_4V;
3550 defm VPSIGNB : SS3I_binop_rm_int<0x08, "vpsignb", memopv8i8, memopv16i8,
3551 int_x86_ssse3_psign_b,
3552 int_x86_ssse3_psign_b_128, 0>, VEX_4V;
3553 defm VPSIGNW : SS3I_binop_rm_int<0x09, "vpsignw", memopv4i16, memopv8i16,
3554 int_x86_ssse3_psign_w,
3555 int_x86_ssse3_psign_w_128, 0>, VEX_4V;
3556 defm VPSIGND : SS3I_binop_rm_int<0x0A, "vpsignd", memopv2i32, memopv4i32,
3557 int_x86_ssse3_psign_d,
3558 int_x86_ssse3_psign_d_128, 0>, VEX_4V;
3559}
3560defm VPMULHRSW : SS3I_binop_rm_int<0x0B, "vpmulhrsw", memopv4i16, memopv8i16,
3561 int_x86_ssse3_pmul_hr_sw,
3562 int_x86_ssse3_pmul_hr_sw_128, 0>, VEX_4V;
3563}
3564
Bruno Cardoso Lopesf12ad662010-07-01 23:10:49 +00003565// None of these have i8 immediate fields.
3566let ImmT = NoImm, Constraints = "$src1 = $dst" in {
3567let isCommutable = 0 in {
3568 defm PHADDW : SS3I_binop_rm_int<0x01, "phaddw", memopv4i16, memopv8i16,
3569 int_x86_ssse3_phadd_w,
3570 int_x86_ssse3_phadd_w_128>;
3571 defm PHADDD : SS3I_binop_rm_int<0x02, "phaddd", memopv2i32, memopv4i32,
3572 int_x86_ssse3_phadd_d,
3573 int_x86_ssse3_phadd_d_128>;
3574 defm PHADDSW : SS3I_binop_rm_int<0x03, "phaddsw", memopv4i16, memopv8i16,
3575 int_x86_ssse3_phadd_sw,
3576 int_x86_ssse3_phadd_sw_128>;
3577 defm PHSUBW : SS3I_binop_rm_int<0x05, "phsubw", memopv4i16, memopv8i16,
3578 int_x86_ssse3_phsub_w,
3579 int_x86_ssse3_phsub_w_128>;
3580 defm PHSUBD : SS3I_binop_rm_int<0x06, "phsubd", memopv2i32, memopv4i32,
3581 int_x86_ssse3_phsub_d,
3582 int_x86_ssse3_phsub_d_128>;
3583 defm PHSUBSW : SS3I_binop_rm_int<0x07, "phsubsw", memopv4i16, memopv8i16,
3584 int_x86_ssse3_phsub_sw,
3585 int_x86_ssse3_phsub_sw_128>;
3586 defm PMADDUBSW : SS3I_binop_rm_int<0x04, "pmaddubsw", memopv8i8, memopv16i8,
3587 int_x86_ssse3_pmadd_ub_sw,
3588 int_x86_ssse3_pmadd_ub_sw_128>;
3589 defm PSHUFB : SS3I_binop_rm_int<0x00, "pshufb", memopv8i8, memopv16i8,
3590 int_x86_ssse3_pshuf_b,
3591 int_x86_ssse3_pshuf_b_128>;
3592 defm PSIGNB : SS3I_binop_rm_int<0x08, "psignb", memopv8i8, memopv16i8,
3593 int_x86_ssse3_psign_b,
3594 int_x86_ssse3_psign_b_128>;
3595 defm PSIGNW : SS3I_binop_rm_int<0x09, "psignw", memopv4i16, memopv8i16,
3596 int_x86_ssse3_psign_w,
3597 int_x86_ssse3_psign_w_128>;
3598 defm PSIGND : SS3I_binop_rm_int<0x0A, "psignd", memopv2i32, memopv4i32,
3599 int_x86_ssse3_psign_d,
3600 int_x86_ssse3_psign_d_128>;
3601}
3602defm PMULHRSW : SS3I_binop_rm_int<0x0B, "pmulhrsw", memopv4i16, memopv8i16,
3603 int_x86_ssse3_pmul_hr_sw,
3604 int_x86_ssse3_pmul_hr_sw_128>;
Bill Wendling76d708b2007-08-10 06:22:27 +00003605}
3606
Bruno Cardoso Lopesf12ad662010-07-01 23:10:49 +00003607def : Pat<(X86pshufb VR128:$src, VR128:$mask),
3608 (PSHUFBrr128 VR128:$src, VR128:$mask)>, Requires<[HasSSSE3]>;
3609def : Pat<(X86pshufb VR128:$src, (bc_v16i8 (memopv2i64 addr:$mask))),
3610 (PSHUFBrm128 VR128:$src, addr:$mask)>, Requires<[HasSSSE3]>;
Bill Wendling76d708b2007-08-10 06:22:27 +00003611
Bruno Cardoso Lopesf12ad662010-07-01 23:10:49 +00003612//===---------------------------------------------------------------------===//
3613// SSSE3 - Packed Align Instruction Patterns
3614//===---------------------------------------------------------------------===//
Bill Wendling76d708b2007-08-10 06:22:27 +00003615
Bruno Cardoso Lopesf5cd8c52010-07-02 22:06:54 +00003616multiclass sse3_palign<string asm, bit Is2Addr = 1> {
3617 def R64rr : SS3AI<0x0F, MRMSrcReg, (outs VR64:$dst),
3618 (ins VR64:$src1, VR64:$src2, i8imm:$src3),
3619 !if(Is2Addr,
3620 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3621 !strconcat(asm,
3622 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
3623 []>;
3624 def R64rm : SS3AI<0x0F, MRMSrcMem, (outs VR64:$dst),
3625 (ins VR64:$src1, i64mem:$src2, i8imm:$src3),
3626 !if(Is2Addr,
3627 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3628 !strconcat(asm,
3629 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
3630 []>;
Bill Wendling76d708b2007-08-10 06:22:27 +00003631
Bruno Cardoso Lopesf5cd8c52010-07-02 22:06:54 +00003632 def R128rr : SS3AI<0x0F, MRMSrcReg, (outs VR128:$dst),
3633 (ins VR128:$src1, VR128:$src2, i8imm:$src3),
3634 !if(Is2Addr,
3635 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3636 !strconcat(asm,
3637 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
3638 []>, OpSize;
3639 def R128rm : SS3AI<0x0F, MRMSrcMem, (outs VR128:$dst),
3640 (ins VR128:$src1, i128mem:$src2, i8imm:$src3),
3641 !if(Is2Addr,
3642 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3643 !strconcat(asm,
3644 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
3645 []>, OpSize;
Bill Wendling76d708b2007-08-10 06:22:27 +00003646}
Bill Wendlingddd35322007-05-02 23:11:52 +00003647
Bruno Cardoso Lopesf5cd8c52010-07-02 22:06:54 +00003648let isAsmParserOnly = 1, Predicates = [HasAVX, HasSSE3] in
3649 defm VPALIGN : sse3_palign<"vpalignr", 0>, VEX_4V;
3650let Constraints = "$src1 = $dst" in
3651 defm PALIGN : sse3_palign<"palignr">;
3652
Eric Christopher6d972fd2010-04-20 00:59:54 +00003653let AddedComplexity = 5 in {
3654
Eric Christophercff6f852010-04-15 01:40:20 +00003655def : Pat<(v1i64 (palign:$src3 VR64:$src1, VR64:$src2)),
3656 (PALIGNR64rr VR64:$src2, VR64:$src1,
3657 (SHUFFLE_get_palign_imm VR64:$src3))>,
3658 Requires<[HasSSSE3]>;
3659def : Pat<(v2i32 (palign:$src3 VR64:$src1, VR64:$src2)),
3660 (PALIGNR64rr VR64:$src2, VR64:$src1,
3661 (SHUFFLE_get_palign_imm VR64:$src3))>,
3662 Requires<[HasSSSE3]>;
Eric Christophercff6f852010-04-15 01:40:20 +00003663def : Pat<(v4i16 (palign:$src3 VR64:$src1, VR64:$src2)),
3664 (PALIGNR64rr VR64:$src2, VR64:$src1,
3665 (SHUFFLE_get_palign_imm VR64:$src3))>,
3666 Requires<[HasSSSE3]>;
3667def : Pat<(v8i8 (palign:$src3 VR64:$src1, VR64:$src2)),
3668 (PALIGNR64rr VR64:$src2, VR64:$src1,
3669 (SHUFFLE_get_palign_imm VR64:$src3))>,
3670 Requires<[HasSSSE3]>;
Evan Cheng89321162009-10-28 06:30:34 +00003671
Nate Begemana09008b2009-10-19 02:17:23 +00003672def : Pat<(v4i32 (palign:$src3 VR128:$src1, VR128:$src2)),
3673 (PALIGNR128rr VR128:$src2, VR128:$src1,
3674 (SHUFFLE_get_palign_imm VR128:$src3))>,
3675 Requires<[HasSSSE3]>;
3676def : Pat<(v4f32 (palign:$src3 VR128:$src1, VR128:$src2)),
3677 (PALIGNR128rr VR128:$src2, VR128:$src1,
3678 (SHUFFLE_get_palign_imm VR128:$src3))>,
3679 Requires<[HasSSSE3]>;
3680def : Pat<(v8i16 (palign:$src3 VR128:$src1, VR128:$src2)),
3681 (PALIGNR128rr VR128:$src2, VR128:$src1,
3682 (SHUFFLE_get_palign_imm VR128:$src3))>,
3683 Requires<[HasSSSE3]>;
3684def : Pat<(v16i8 (palign:$src3 VR128:$src1, VR128:$src2)),
3685 (PALIGNR128rr VR128:$src2, VR128:$src1,
3686 (SHUFFLE_get_palign_imm VR128:$src3))>,
3687 Requires<[HasSSSE3]>;
Eric Christopher761411c2009-11-07 08:45:53 +00003688}
Nate Begemana09008b2009-10-19 02:17:23 +00003689
Bruno Cardoso Lopesf12ad662010-07-01 23:10:49 +00003690//===---------------------------------------------------------------------===//
3691// SSSE3 Misc Instructions
3692//===---------------------------------------------------------------------===//
3693
3694// Thread synchronization
3695def MONITOR : I<0x01, MRM_C8, (outs), (ins), "monitor",
3696 [(int_x86_sse3_monitor EAX, ECX, EDX)]>,TB, Requires<[HasSSE3]>;
3697def MWAIT : I<0x01, MRM_C9, (outs), (ins), "mwait",
3698 [(int_x86_sse3_mwait ECX, EAX)]>, TB, Requires<[HasSSE3]>;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003699
Eric Christopher44b93ff2009-07-31 20:07:27 +00003700//===---------------------------------------------------------------------===//
Evan Cheng48090aa2006-03-21 23:01:21 +00003701// Non-Instruction Patterns
Eric Christopher44b93ff2009-07-31 20:07:27 +00003702//===---------------------------------------------------------------------===//
Evan Cheng48090aa2006-03-21 23:01:21 +00003703
Eric Christopher44b93ff2009-07-31 20:07:27 +00003704// extload f32 -> f64. This matches load+fextend because we have a hack in
3705// the isel (PreprocessForFPConvert) that can introduce loads after dag
3706// combine.
Chris Lattnerd43d00c2008-01-24 08:07:48 +00003707// Since these loads aren't folded into the fextend, we have to match it
3708// explicitly here.
3709let Predicates = [HasSSE2] in
3710 def : Pat<(fextend (loadf32 addr:$src)),
3711 (CVTSS2SDrm addr:$src)>;
3712
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003713// bit_convert
Chris Lattner4cc84ed2006-10-07 04:52:09 +00003714let Predicates = [HasSSE2] in {
3715 def : Pat<(v2i64 (bitconvert (v4i32 VR128:$src))), (v2i64 VR128:$src)>;
3716 def : Pat<(v2i64 (bitconvert (v8i16 VR128:$src))), (v2i64 VR128:$src)>;
3717 def : Pat<(v2i64 (bitconvert (v16i8 VR128:$src))), (v2i64 VR128:$src)>;
3718 def : Pat<(v2i64 (bitconvert (v2f64 VR128:$src))), (v2i64 VR128:$src)>;
3719 def : Pat<(v2i64 (bitconvert (v4f32 VR128:$src))), (v2i64 VR128:$src)>;
3720 def : Pat<(v4i32 (bitconvert (v2i64 VR128:$src))), (v4i32 VR128:$src)>;
3721 def : Pat<(v4i32 (bitconvert (v8i16 VR128:$src))), (v4i32 VR128:$src)>;
3722 def : Pat<(v4i32 (bitconvert (v16i8 VR128:$src))), (v4i32 VR128:$src)>;
3723 def : Pat<(v4i32 (bitconvert (v2f64 VR128:$src))), (v4i32 VR128:$src)>;
3724 def : Pat<(v4i32 (bitconvert (v4f32 VR128:$src))), (v4i32 VR128:$src)>;
3725 def : Pat<(v8i16 (bitconvert (v2i64 VR128:$src))), (v8i16 VR128:$src)>;
3726 def : Pat<(v8i16 (bitconvert (v4i32 VR128:$src))), (v8i16 VR128:$src)>;
3727 def : Pat<(v8i16 (bitconvert (v16i8 VR128:$src))), (v8i16 VR128:$src)>;
3728 def : Pat<(v8i16 (bitconvert (v2f64 VR128:$src))), (v8i16 VR128:$src)>;
3729 def : Pat<(v8i16 (bitconvert (v4f32 VR128:$src))), (v8i16 VR128:$src)>;
3730 def : Pat<(v16i8 (bitconvert (v2i64 VR128:$src))), (v16i8 VR128:$src)>;
3731 def : Pat<(v16i8 (bitconvert (v4i32 VR128:$src))), (v16i8 VR128:$src)>;
3732 def : Pat<(v16i8 (bitconvert (v8i16 VR128:$src))), (v16i8 VR128:$src)>;
3733 def : Pat<(v16i8 (bitconvert (v2f64 VR128:$src))), (v16i8 VR128:$src)>;
3734 def : Pat<(v16i8 (bitconvert (v4f32 VR128:$src))), (v16i8 VR128:$src)>;
3735 def : Pat<(v4f32 (bitconvert (v2i64 VR128:$src))), (v4f32 VR128:$src)>;
3736 def : Pat<(v4f32 (bitconvert (v4i32 VR128:$src))), (v4f32 VR128:$src)>;
3737 def : Pat<(v4f32 (bitconvert (v8i16 VR128:$src))), (v4f32 VR128:$src)>;
3738 def : Pat<(v4f32 (bitconvert (v16i8 VR128:$src))), (v4f32 VR128:$src)>;
3739 def : Pat<(v4f32 (bitconvert (v2f64 VR128:$src))), (v4f32 VR128:$src)>;
3740 def : Pat<(v2f64 (bitconvert (v2i64 VR128:$src))), (v2f64 VR128:$src)>;
3741 def : Pat<(v2f64 (bitconvert (v4i32 VR128:$src))), (v2f64 VR128:$src)>;
3742 def : Pat<(v2f64 (bitconvert (v8i16 VR128:$src))), (v2f64 VR128:$src)>;
3743 def : Pat<(v2f64 (bitconvert (v16i8 VR128:$src))), (v2f64 VR128:$src)>;
3744 def : Pat<(v2f64 (bitconvert (v4f32 VR128:$src))), (v2f64 VR128:$src)>;
3745}
Evan Chengb9df0ca2006-03-22 02:53:00 +00003746
Evan Cheng017dcc62006-04-21 01:05:10 +00003747// Move scalar to XMM zero-extended
3748// movd to XMM register zero-extends
Evan Chengf2ea84a2006-10-09 21:42:15 +00003749let AddedComplexity = 15 in {
Evan Cheng017dcc62006-04-21 01:05:10 +00003750// Zeroing a VR128 then do a MOVS{S|D} to the lower bits.
Evan Chengd880b972008-05-09 21:53:03 +00003751def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64:$src)))),
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00003752 (MOVSDrr (v2f64 (V_SET0PS)), FR64:$src)>;
Evan Chengd880b972008-05-09 21:53:03 +00003753def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32:$src)))),
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00003754 (MOVSSrr (v4f32 (V_SET0PS)), FR32:$src)>;
Evan Cheng23573e52008-05-09 23:37:55 +00003755def : Pat<(v4f32 (X86vzmovl (v4f32 VR128:$src))),
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00003756 (MOVSSrr (v4f32 (V_SET0PS)),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00003757 (f32 (EXTRACT_SUBREG (v4f32 VR128:$src), sub_ss)))>;
Evan Cheng331e2bd2008-07-10 01:08:23 +00003758def : Pat<(v4i32 (X86vzmovl (v4i32 VR128:$src))),
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00003759 (MOVSSrr (v4i32 (V_SET0PI)),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00003760 (EXTRACT_SUBREG (v4i32 VR128:$src), sub_ss))>;
Evan Cheng017dcc62006-04-21 01:05:10 +00003761}
Evan Chengbc4832b2006-03-24 23:15:12 +00003762
Evan Chengb9df0ca2006-03-22 02:53:00 +00003763// Splat v2f64 / v2i64
Evan Chengfd111b52006-04-19 21:15:24 +00003764let AddedComplexity = 10 in {
Nate Begeman9008ca62009-04-27 18:41:29 +00003765def : Pat<(splat_lo (v2f64 VR128:$src), (undef)),
Chris Lattner30da68a2006-06-20 00:25:29 +00003766 (UNPCKLPDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003767def : Pat<(unpckh (v2f64 VR128:$src), (undef)),
Evan Chengf686d9b2006-10-27 21:08:32 +00003768 (UNPCKHPDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003769def : Pat<(splat_lo (v2i64 VR128:$src), (undef)),
Chris Lattner30da68a2006-06-20 00:25:29 +00003770 (PUNPCKLQDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003771def : Pat<(unpckh (v2i64 VR128:$src), (undef)),
Evan Chengf686d9b2006-10-27 21:08:32 +00003772 (PUNPCKHQDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Evan Chengfd111b52006-04-19 21:15:24 +00003773}
Evan Cheng475aecf2006-03-29 03:04:49 +00003774
Evan Chengb7a5c522006-04-18 21:55:35 +00003775// Special unary SHUFPSrri case.
Nate Begeman9008ca62009-04-27 18:41:29 +00003776def : Pat<(v4f32 (pshufd:$src3 VR128:$src1, (undef))),
3777 (SHUFPSrri VR128:$src1, VR128:$src1,
Dan Gohmane13709a2010-02-26 01:14:30 +00003778 (SHUFFLE_get_shuf_imm VR128:$src3))>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003779let AddedComplexity = 5 in
3780def : Pat<(v4f32 (pshufd:$src2 VR128:$src1, (undef))),
3781 (PSHUFDri VR128:$src1, (SHUFFLE_get_shuf_imm VR128:$src2))>,
3782 Requires<[HasSSE2]>;
Dan Gohman7f55fcb2007-08-02 21:17:01 +00003783// Special unary SHUFPDrri case.
Nate Begeman9008ca62009-04-27 18:41:29 +00003784def : Pat<(v2i64 (pshufd:$src3 VR128:$src1, (undef))),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003785 (SHUFPDrri VR128:$src1, VR128:$src1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003786 (SHUFFLE_get_shuf_imm VR128:$src3))>,
3787 Requires<[HasSSE2]>;
3788// Special unary SHUFPDrri case.
3789def : Pat<(v2f64 (pshufd:$src3 VR128:$src1, (undef))),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003790 (SHUFPDrri VR128:$src1, VR128:$src1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003791 (SHUFFLE_get_shuf_imm VR128:$src3))>,
Dan Gohman7f55fcb2007-08-02 21:17:01 +00003792 Requires<[HasSSE2]>;
Evan Cheng3d60df42006-04-10 22:35:16 +00003793// Unary v4f32 shuffle with PSHUF* in order to fold a load.
Nate Begeman9008ca62009-04-27 18:41:29 +00003794def : Pat<(pshufd:$src2 (bc_v4i32 (memopv4f32 addr:$src1)), (undef)),
3795 (PSHUFDmi addr:$src1, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Evan Cheng7d9061e2006-03-30 19:54:57 +00003796 Requires<[HasSSE2]>;
Evan Chengb7a75a52008-09-26 23:41:32 +00003797
Evan Cheng3d60df42006-04-10 22:35:16 +00003798// Special binary v4i32 shuffle cases with SHUFPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00003799def : Pat<(v4i32 (shufp:$src3 VR128:$src1, (v4i32 VR128:$src2))),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003800 (SHUFPSrri VR128:$src1, VR128:$src2,
Nate Begeman9008ca62009-04-27 18:41:29 +00003801 (SHUFFLE_get_shuf_imm VR128:$src3))>,
Chris Lattner30da68a2006-06-20 00:25:29 +00003802 Requires<[HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003803def : Pat<(v4i32 (shufp:$src3 VR128:$src1, (bc_v4i32 (memopv2i64 addr:$src2)))),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003804 (SHUFPSrmi VR128:$src1, addr:$src2,
Nate Begeman9008ca62009-04-27 18:41:29 +00003805 (SHUFFLE_get_shuf_imm VR128:$src3))>,
Chris Lattner30da68a2006-06-20 00:25:29 +00003806 Requires<[HasSSE2]>;
Evan Cheng7a831ce2007-12-15 03:00:47 +00003807// Special binary v2i64 shuffle cases using SHUFPDrri.
Nate Begeman9008ca62009-04-27 18:41:29 +00003808def : Pat<(v2i64 (shufp:$src3 VR128:$src1, VR128:$src2)),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003809 (SHUFPDrri VR128:$src1, VR128:$src2,
Nate Begeman9008ca62009-04-27 18:41:29 +00003810 (SHUFFLE_get_shuf_imm VR128:$src3))>,
Evan Cheng7a831ce2007-12-15 03:00:47 +00003811 Requires<[HasSSE2]>;
Evan Cheng1b32f222006-03-30 07:33:32 +00003812
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003813// vector_shuffle v1, <undef>, <0, 0, 1, 1, ...>
Evan Chengb7a75a52008-09-26 23:41:32 +00003814let AddedComplexity = 15 in {
Nate Begeman9008ca62009-04-27 18:41:29 +00003815def : Pat<(v4i32 (unpckl_undef:$src2 VR128:$src, (undef))),
3816 (PSHUFDri VR128:$src, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Evan Chengb7a75a52008-09-26 23:41:32 +00003817 Requires<[OptForSpeed, HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003818def : Pat<(v4f32 (unpckl_undef:$src2 VR128:$src, (undef))),
3819 (PSHUFDri VR128:$src, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Evan Chengb7a75a52008-09-26 23:41:32 +00003820 Requires<[OptForSpeed, HasSSE2]>;
3821}
Evan Chengfd111b52006-04-19 21:15:24 +00003822let AddedComplexity = 10 in {
Nate Begeman9008ca62009-04-27 18:41:29 +00003823def : Pat<(v4f32 (unpckl_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003824 (UNPCKLPSrr VR128:$src, VR128:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003825def : Pat<(v16i8 (unpckl_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003826 (PUNPCKLBWrr VR128:$src, VR128:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003827def : Pat<(v8i16 (unpckl_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003828 (PUNPCKLWDrr VR128:$src, VR128:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003829def : Pat<(v4i32 (unpckl_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003830 (PUNPCKLDQrr VR128:$src, VR128:$src)>;
Evan Chengfd111b52006-04-19 21:15:24 +00003831}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003832
Evan Cheng174f8032007-05-17 18:44:37 +00003833// vector_shuffle v1, <undef>, <2, 2, 3, 3, ...>
Evan Chengb7a75a52008-09-26 23:41:32 +00003834let AddedComplexity = 15 in {
Nate Begeman9008ca62009-04-27 18:41:29 +00003835def : Pat<(v4i32 (unpckh_undef:$src2 VR128:$src, (undef))),
3836 (PSHUFDri VR128:$src, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Evan Chengb7a75a52008-09-26 23:41:32 +00003837 Requires<[OptForSpeed, HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003838def : Pat<(v4f32 (unpckh_undef:$src2 VR128:$src, (undef))),
3839 (PSHUFDri VR128:$src, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Evan Chengb7a75a52008-09-26 23:41:32 +00003840 Requires<[OptForSpeed, HasSSE2]>;
3841}
Evan Cheng174f8032007-05-17 18:44:37 +00003842let AddedComplexity = 10 in {
Nate Begeman9008ca62009-04-27 18:41:29 +00003843def : Pat<(v4f32 (unpckh_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003844 (UNPCKHPSrr VR128:$src, VR128:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003845def : Pat<(v16i8 (unpckh_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003846 (PUNPCKHBWrr VR128:$src, VR128:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003847def : Pat<(v8i16 (unpckh_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003848 (PUNPCKHWDrr VR128:$src, VR128:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003849def : Pat<(v4i32 (unpckh_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003850 (PUNPCKHDQrr VR128:$src, VR128:$src)>;
Evan Cheng174f8032007-05-17 18:44:37 +00003851}
3852
Evan Chengb7a75a52008-09-26 23:41:32 +00003853let AddedComplexity = 20 in {
Evan Cheng2dadaea2006-04-19 20:37:34 +00003854// vector_shuffle v1, v2 <0, 1, 4, 5> using MOVLHPS
Nate Begeman0b10b912009-11-07 23:17:15 +00003855def : Pat<(v4i32 (movlhps VR128:$src1, VR128:$src2)),
Chris Lattner30da68a2006-06-20 00:25:29 +00003856 (MOVLHPSrr VR128:$src1, VR128:$src2)>;
Evan Cheng2dadaea2006-04-19 20:37:34 +00003857
3858// vector_shuffle v1, v2 <6, 7, 2, 3> using MOVHLPS
Nate Begeman9008ca62009-04-27 18:41:29 +00003859def : Pat<(v4i32 (movhlps VR128:$src1, VR128:$src2)),
Chris Lattner30da68a2006-06-20 00:25:29 +00003860 (MOVHLPSrr VR128:$src1, VR128:$src2)>;
Evan Cheng2dadaea2006-04-19 20:37:34 +00003861
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003862// vector_shuffle v1, undef <2, ?, ?, ?> using MOVHLPS
Nate Begeman9008ca62009-04-27 18:41:29 +00003863def : Pat<(v4f32 (movhlps_undef VR128:$src1, (undef))),
Chris Lattner30da68a2006-06-20 00:25:29 +00003864 (MOVHLPSrr VR128:$src1, VR128:$src1)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003865def : Pat<(v4i32 (movhlps_undef VR128:$src1, (undef))),
Chris Lattner30da68a2006-06-20 00:25:29 +00003866 (MOVHLPSrr VR128:$src1, VR128:$src1)>;
Evan Chengf2ea84a2006-10-09 21:42:15 +00003867}
Evan Cheng9d09b892006-05-31 00:51:37 +00003868
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003869let AddedComplexity = 20 in {
Evan Cheng2dadaea2006-04-19 20:37:34 +00003870// vector_shuffle v1, (load v2) <4, 5, 2, 3> using MOVLPS
Nate Begeman9008ca62009-04-27 18:41:29 +00003871def : Pat<(v4f32 (movlp VR128:$src1, (load addr:$src2))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003872 (MOVLPSrm VR128:$src1, addr:$src2)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003873def : Pat<(v2f64 (movlp VR128:$src1, (load addr:$src2))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003874 (MOVLPDrm VR128:$src1, addr:$src2)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003875def : Pat<(v4i32 (movlp VR128:$src1, (load addr:$src2))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003876 (MOVLPSrm VR128:$src1, addr:$src2)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003877def : Pat<(v2i64 (movlp VR128:$src1, (load addr:$src2))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003878 (MOVLPDrm VR128:$src1, addr:$src2)>;
Evan Chengf2ea84a2006-10-09 21:42:15 +00003879}
Evan Cheng64e97692006-04-24 21:58:20 +00003880
Evan Chengcd0baf22008-05-23 21:23:16 +00003881// (store (vector_shuffle (load addr), v2, <4, 5, 2, 3>), addr) using MOVLPS
Nate Begeman9008ca62009-04-27 18:41:29 +00003882def : Pat<(store (v4f32 (movlp (load addr:$src1), VR128:$src2)), addr:$src1),
Dan Gohmane13709a2010-02-26 01:14:30 +00003883 (MOVLPSmr addr:$src1, VR128:$src2)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003884def : Pat<(store (v2f64 (movlp (load addr:$src1), VR128:$src2)), addr:$src1),
Dan Gohmane13709a2010-02-26 01:14:30 +00003885 (MOVLPDmr addr:$src1, VR128:$src2)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003886def : Pat<(store (v4i32 (movlp (bc_v4i32 (loadv2i64 addr:$src1)), VR128:$src2)),
3887 addr:$src1),
Dan Gohmane13709a2010-02-26 01:14:30 +00003888 (MOVLPSmr addr:$src1, VR128:$src2)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003889def : Pat<(store (v2i64 (movlp (load addr:$src1), VR128:$src2)), addr:$src1),
Dan Gohmane13709a2010-02-26 01:14:30 +00003890 (MOVLPDmr addr:$src1, VR128:$src2)>;
Evan Chengcd0baf22008-05-23 21:23:16 +00003891
Evan Chengf2ea84a2006-10-09 21:42:15 +00003892let AddedComplexity = 15 in {
Evan Cheng64e97692006-04-24 21:58:20 +00003893// Setting the lowest element in the vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003894def : Pat<(v4i32 (movl VR128:$src1, VR128:$src2)),
Dan Gohman874cada2010-02-28 00:17:42 +00003895 (MOVSSrr (v4i32 VR128:$src1),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00003896 (EXTRACT_SUBREG (v4i32 VR128:$src2), sub_ss))>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003897def : Pat<(v2i64 (movl VR128:$src1, VR128:$src2)),
Dan Gohman874cada2010-02-28 00:17:42 +00003898 (MOVSDrr (v2i64 VR128:$src1),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00003899 (EXTRACT_SUBREG (v2i64 VR128:$src2), sub_sd))>;
Evan Chenga7fc6422006-04-24 23:34:56 +00003900
Dan Gohman874cada2010-02-28 00:17:42 +00003901// vector_shuffle v1, v2 <4, 5, 2, 3> using movsd
Nate Begeman9008ca62009-04-27 18:41:29 +00003902def : Pat<(v4f32 (movlp VR128:$src1, VR128:$src2)),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00003903 (MOVSDrr VR128:$src1, (EXTRACT_SUBREG VR128:$src2, sub_sd))>,
Dan Gohman874cada2010-02-28 00:17:42 +00003904 Requires<[HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003905def : Pat<(v4i32 (movlp VR128:$src1, VR128:$src2)),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00003906 (MOVSDrr VR128:$src1, (EXTRACT_SUBREG VR128:$src2, sub_sd))>,
Dan Gohman874cada2010-02-28 00:17:42 +00003907 Requires<[HasSSE2]>;
Evan Chengf2ea84a2006-10-09 21:42:15 +00003908}
Evan Cheng9e062ed2006-05-03 20:32:03 +00003909
Eli Friedman7e2242b2009-06-19 07:00:55 +00003910// vector_shuffle v1, v2 <4, 5, 2, 3> using SHUFPSrri (we prefer movsd, but
3911// fall back to this for SSE1)
3912def : Pat<(v4f32 (movlp:$src3 VR128:$src1, (v4f32 VR128:$src2))),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003913 (SHUFPSrri VR128:$src2, VR128:$src1,
Dan Gohmane13709a2010-02-26 01:14:30 +00003914 (SHUFFLE_get_shuf_imm VR128:$src3))>;
Eli Friedman7e2242b2009-06-19 07:00:55 +00003915
Evan Chenga7fc6422006-04-24 23:34:56 +00003916// Set lowest element and zero upper elements.
Evan Chengd880b972008-05-09 21:53:03 +00003917def : Pat<(v2f64 (X86vzmovl (v2f64 VR128:$src))),
Evan Chengfd17f422008-05-08 22:35:02 +00003918 (MOVZPQILo2PQIrr VR128:$src)>, Requires<[HasSSE2]>;
Evan Chengcdfc3c82006-04-17 22:45:49 +00003919
Evan Cheng2c3ae372006-04-12 21:21:57 +00003920// Some special case pandn patterns.
3921def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v4i32 immAllOnesV))),
3922 VR128:$src2)),
Chris Lattner30da68a2006-06-20 00:25:29 +00003923 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2c3ae372006-04-12 21:21:57 +00003924def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v8i16 immAllOnesV))),
3925 VR128:$src2)),
Chris Lattner30da68a2006-06-20 00:25:29 +00003926 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2c3ae372006-04-12 21:21:57 +00003927def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v16i8 immAllOnesV))),
3928 VR128:$src2)),
Chris Lattner30da68a2006-06-20 00:25:29 +00003929 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Evan Cheng1b32f222006-03-30 07:33:32 +00003930
Evan Cheng2c3ae372006-04-12 21:21:57 +00003931def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v4i32 immAllOnesV))),
Evan Chengb1938262008-05-23 00:37:07 +00003932 (memop addr:$src2))),
Chris Lattner30da68a2006-06-20 00:25:29 +00003933 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2c3ae372006-04-12 21:21:57 +00003934def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v8i16 immAllOnesV))),
Evan Chengb1938262008-05-23 00:37:07 +00003935 (memop addr:$src2))),
Chris Lattner30da68a2006-06-20 00:25:29 +00003936 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2c3ae372006-04-12 21:21:57 +00003937def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v16i8 immAllOnesV))),
Evan Chengb1938262008-05-23 00:37:07 +00003938 (memop addr:$src2))),
Chris Lattner30da68a2006-06-20 00:25:29 +00003939 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng206ee9d2006-07-07 08:33:52 +00003940
Nate Begemanb348d182007-11-17 03:58:34 +00003941// vector -> vector casts
3942def : Pat<(v4f32 (sint_to_fp (v4i32 VR128:$src))),
3943 (Int_CVTDQ2PSrr VR128:$src)>, Requires<[HasSSE2]>;
3944def : Pat<(v4i32 (fp_to_sint (v4f32 VR128:$src))),
3945 (Int_CVTTPS2DQrr VR128:$src)>, Requires<[HasSSE2]>;
Eli Friedmand0c0fae2008-09-05 23:07:03 +00003946def : Pat<(v2f64 (sint_to_fp (v2i32 VR64:$src))),
3947 (Int_CVTPI2PDrr VR64:$src)>, Requires<[HasSSE2]>;
3948def : Pat<(v2i32 (fp_to_sint (v2f64 VR128:$src))),
3949 (Int_CVTTPD2PIrr VR128:$src)>, Requires<[HasSSE2]>;
Nate Begemanb348d182007-11-17 03:58:34 +00003950
Evan Chengb4162fd2007-07-20 00:27:43 +00003951// Use movaps / movups for SSE integer load / store (one byte shorter).
Dan Gohmand3006222007-07-27 17:16:43 +00003952def : Pat<(alignedloadv4i32 addr:$src),
Dan Gohmane13709a2010-02-26 01:14:30 +00003953 (MOVAPSrm addr:$src)>;
Dan Gohmand3006222007-07-27 17:16:43 +00003954def : Pat<(loadv4i32 addr:$src),
Dan Gohmane13709a2010-02-26 01:14:30 +00003955 (MOVUPSrm addr:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00003956def : Pat<(alignedloadv2i64 addr:$src),
Dan Gohmane13709a2010-02-26 01:14:30 +00003957 (MOVAPSrm addr:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00003958def : Pat<(loadv2i64 addr:$src),
Dan Gohmane13709a2010-02-26 01:14:30 +00003959 (MOVUPSrm addr:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00003960
3961def : Pat<(alignedstore (v2i64 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00003962 (MOVAPSmr addr:$dst, VR128:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00003963def : Pat<(alignedstore (v4i32 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00003964 (MOVAPSmr addr:$dst, VR128:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00003965def : Pat<(alignedstore (v8i16 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00003966 (MOVAPSmr addr:$dst, VR128:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00003967def : Pat<(alignedstore (v16i8 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00003968 (MOVAPSmr addr:$dst, VR128:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00003969def : Pat<(store (v2i64 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00003970 (MOVUPSmr addr:$dst, VR128:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00003971def : Pat<(store (v4i32 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00003972 (MOVUPSmr addr:$dst, VR128:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00003973def : Pat<(store (v8i16 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00003974 (MOVUPSmr addr:$dst, VR128:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00003975def : Pat<(store (v16i8 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00003976 (MOVUPSmr addr:$dst, VR128:$src)>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00003977
Nate Begeman63ec90a2008-02-03 07:18:54 +00003978//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00003979// SSE4.1 - Packed Move with Sign/Zero Extend
3980//===----------------------------------------------------------------------===//
3981
3982multiclass SS41I_binop_rm_int8<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3983 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3984 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3985 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
3986
3987 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
3988 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3989 [(set VR128:$dst,
3990 (IntId (bitconvert (v2i64 (scalar_to_vector (loadi64 addr:$src))))))]>,
3991 OpSize;
3992}
3993
3994let isAsmParserOnly = 1, Predicates = [HasAVX, HasSSE41] in {
3995defm VPMOVSXBW : SS41I_binop_rm_int8<0x20, "vpmovsxbw", int_x86_sse41_pmovsxbw>,
3996 VEX;
3997defm VPMOVSXWD : SS41I_binop_rm_int8<0x23, "vpmovsxwd", int_x86_sse41_pmovsxwd>,
3998 VEX;
3999defm VPMOVSXDQ : SS41I_binop_rm_int8<0x25, "vpmovsxdq", int_x86_sse41_pmovsxdq>,
4000 VEX;
4001defm VPMOVZXBW : SS41I_binop_rm_int8<0x30, "vpmovzxbw", int_x86_sse41_pmovzxbw>,
4002 VEX;
4003defm VPMOVZXWD : SS41I_binop_rm_int8<0x33, "vpmovzxwd", int_x86_sse41_pmovzxwd>,
4004 VEX;
4005defm VPMOVZXDQ : SS41I_binop_rm_int8<0x35, "vpmovzxdq", int_x86_sse41_pmovzxdq>,
4006 VEX;
4007}
4008
4009defm PMOVSXBW : SS41I_binop_rm_int8<0x20, "pmovsxbw", int_x86_sse41_pmovsxbw>;
4010defm PMOVSXWD : SS41I_binop_rm_int8<0x23, "pmovsxwd", int_x86_sse41_pmovsxwd>;
4011defm PMOVSXDQ : SS41I_binop_rm_int8<0x25, "pmovsxdq", int_x86_sse41_pmovsxdq>;
4012defm PMOVZXBW : SS41I_binop_rm_int8<0x30, "pmovzxbw", int_x86_sse41_pmovzxbw>;
4013defm PMOVZXWD : SS41I_binop_rm_int8<0x33, "pmovzxwd", int_x86_sse41_pmovzxwd>;
4014defm PMOVZXDQ : SS41I_binop_rm_int8<0x35, "pmovzxdq", int_x86_sse41_pmovzxdq>;
4015
4016// Common patterns involving scalar load.
4017def : Pat<(int_x86_sse41_pmovsxbw (vzmovl_v2i64 addr:$src)),
4018 (PMOVSXBWrm addr:$src)>, Requires<[HasSSE41]>;
4019def : Pat<(int_x86_sse41_pmovsxbw (vzload_v2i64 addr:$src)),
4020 (PMOVSXBWrm addr:$src)>, Requires<[HasSSE41]>;
4021
4022def : Pat<(int_x86_sse41_pmovsxwd (vzmovl_v2i64 addr:$src)),
4023 (PMOVSXWDrm addr:$src)>, Requires<[HasSSE41]>;
4024def : Pat<(int_x86_sse41_pmovsxwd (vzload_v2i64 addr:$src)),
4025 (PMOVSXWDrm addr:$src)>, Requires<[HasSSE41]>;
4026
4027def : Pat<(int_x86_sse41_pmovsxdq (vzmovl_v2i64 addr:$src)),
4028 (PMOVSXDQrm addr:$src)>, Requires<[HasSSE41]>;
4029def : Pat<(int_x86_sse41_pmovsxdq (vzload_v2i64 addr:$src)),
4030 (PMOVSXDQrm addr:$src)>, Requires<[HasSSE41]>;
4031
4032def : Pat<(int_x86_sse41_pmovzxbw (vzmovl_v2i64 addr:$src)),
4033 (PMOVZXBWrm addr:$src)>, Requires<[HasSSE41]>;
4034def : Pat<(int_x86_sse41_pmovzxbw (vzload_v2i64 addr:$src)),
4035 (PMOVZXBWrm addr:$src)>, Requires<[HasSSE41]>;
4036
4037def : Pat<(int_x86_sse41_pmovzxwd (vzmovl_v2i64 addr:$src)),
4038 (PMOVZXWDrm addr:$src)>, Requires<[HasSSE41]>;
4039def : Pat<(int_x86_sse41_pmovzxwd (vzload_v2i64 addr:$src)),
4040 (PMOVZXWDrm addr:$src)>, Requires<[HasSSE41]>;
4041
4042def : Pat<(int_x86_sse41_pmovzxdq (vzmovl_v2i64 addr:$src)),
4043 (PMOVZXDQrm addr:$src)>, Requires<[HasSSE41]>;
4044def : Pat<(int_x86_sse41_pmovzxdq (vzload_v2i64 addr:$src)),
4045 (PMOVZXDQrm addr:$src)>, Requires<[HasSSE41]>;
4046
4047
4048multiclass SS41I_binop_rm_int4<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
4049 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
4050 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
4051 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
4052
4053 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
4054 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
4055 [(set VR128:$dst,
4056 (IntId (bitconvert (v4i32 (scalar_to_vector (loadi32 addr:$src))))))]>,
4057 OpSize;
4058}
4059
4060let isAsmParserOnly = 1, Predicates = [HasAVX, HasSSE41] in {
4061defm VPMOVSXBD : SS41I_binop_rm_int4<0x21, "vpmovsxbd", int_x86_sse41_pmovsxbd>,
4062 VEX;
4063defm VPMOVSXWQ : SS41I_binop_rm_int4<0x24, "vpmovsxwq", int_x86_sse41_pmovsxwq>,
4064 VEX;
4065defm VPMOVZXBD : SS41I_binop_rm_int4<0x31, "vpmovzxbd", int_x86_sse41_pmovzxbd>,
4066 VEX;
4067defm VPMOVZXWQ : SS41I_binop_rm_int4<0x34, "vpmovzxwq", int_x86_sse41_pmovzxwq>,
4068 VEX;
4069}
4070
4071defm PMOVSXBD : SS41I_binop_rm_int4<0x21, "pmovsxbd", int_x86_sse41_pmovsxbd>;
4072defm PMOVSXWQ : SS41I_binop_rm_int4<0x24, "pmovsxwq", int_x86_sse41_pmovsxwq>;
4073defm PMOVZXBD : SS41I_binop_rm_int4<0x31, "pmovzxbd", int_x86_sse41_pmovzxbd>;
4074defm PMOVZXWQ : SS41I_binop_rm_int4<0x34, "pmovzxwq", int_x86_sse41_pmovzxwq>;
4075
4076// Common patterns involving scalar load
4077def : Pat<(int_x86_sse41_pmovsxbd (vzmovl_v4i32 addr:$src)),
4078 (PMOVSXBDrm addr:$src)>, Requires<[HasSSE41]>;
4079def : Pat<(int_x86_sse41_pmovsxwq (vzmovl_v4i32 addr:$src)),
4080 (PMOVSXWQrm addr:$src)>, Requires<[HasSSE41]>;
4081
4082def : Pat<(int_x86_sse41_pmovzxbd (vzmovl_v4i32 addr:$src)),
4083 (PMOVZXBDrm addr:$src)>, Requires<[HasSSE41]>;
4084def : Pat<(int_x86_sse41_pmovzxwq (vzmovl_v4i32 addr:$src)),
4085 (PMOVZXWQrm addr:$src)>, Requires<[HasSSE41]>;
4086
4087
4088multiclass SS41I_binop_rm_int2<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
4089 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
4090 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
4091 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
4092
4093 // Expecting a i16 load any extended to i32 value.
4094 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i16mem:$src),
4095 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
4096 [(set VR128:$dst, (IntId (bitconvert
4097 (v4i32 (scalar_to_vector (loadi16_anyext addr:$src))))))]>,
4098 OpSize;
4099}
4100
4101let isAsmParserOnly = 1, Predicates = [HasAVX, HasSSE41] in {
4102defm VPMOVSXBQ : SS41I_binop_rm_int2<0x22, "vpmovsxbq", int_x86_sse41_pmovsxbq>,
4103 VEX;
4104defm VPMOVZXBQ : SS41I_binop_rm_int2<0x32, "vpmovzxbq", int_x86_sse41_pmovzxbq>,
4105 VEX;
4106}
4107defm PMOVSXBQ : SS41I_binop_rm_int2<0x22, "pmovsxbq", int_x86_sse41_pmovsxbq>;
4108defm PMOVZXBQ : SS41I_binop_rm_int2<0x32, "pmovzxbq", int_x86_sse41_pmovzxbq>;
4109
4110// Common patterns involving scalar load
4111def : Pat<(int_x86_sse41_pmovsxbq
4112 (bitconvert (v4i32 (X86vzmovl
4113 (v4i32 (scalar_to_vector (loadi32 addr:$src))))))),
4114 (PMOVSXBQrm addr:$src)>, Requires<[HasSSE41]>;
4115
4116def : Pat<(int_x86_sse41_pmovzxbq
4117 (bitconvert (v4i32 (X86vzmovl
4118 (v4i32 (scalar_to_vector (loadi32 addr:$src))))))),
4119 (PMOVZXBQrm addr:$src)>, Requires<[HasSSE41]>;
4120
4121//===----------------------------------------------------------------------===//
4122// SSE4.1 - Extract Instructions
4123//===----------------------------------------------------------------------===//
4124
4125/// SS41I_binop_ext8 - SSE 4.1 extract 8 bits to 32 bit reg or 8 bit mem
4126multiclass SS41I_extract8<bits<8> opc, string OpcodeStr> {
4127 def rr : SS4AIi8<opc, MRMDestReg, (outs GR32:$dst),
4128 (ins VR128:$src1, i32i8imm:$src2),
4129 !strconcat(OpcodeStr,
4130 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4131 [(set GR32:$dst, (X86pextrb (v16i8 VR128:$src1), imm:$src2))]>,
4132 OpSize;
4133 def mr : SS4AIi8<opc, MRMDestMem, (outs),
4134 (ins i8mem:$dst, VR128:$src1, i32i8imm:$src2),
4135 !strconcat(OpcodeStr,
4136 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4137 []>, OpSize;
4138// FIXME:
4139// There's an AssertZext in the way of writing the store pattern
4140// (store (i8 (trunc (X86pextrb (v16i8 VR128:$src1), imm:$src2))), addr:$dst)
4141}
4142
4143let isAsmParserOnly = 1, Predicates = [HasAVX, HasSSE41] in
4144 defm VPEXTRB : SS41I_extract8<0x14, "vpextrb">, VEX;
4145
4146defm PEXTRB : SS41I_extract8<0x14, "pextrb">;
4147
4148
4149/// SS41I_extract16 - SSE 4.1 extract 16 bits to memory destination
4150multiclass SS41I_extract16<bits<8> opc, string OpcodeStr> {
4151 def mr : SS4AIi8<opc, MRMDestMem, (outs),
4152 (ins i16mem:$dst, VR128:$src1, i32i8imm:$src2),
4153 !strconcat(OpcodeStr,
4154 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4155 []>, OpSize;
4156// FIXME:
4157// There's an AssertZext in the way of writing the store pattern
4158// (store (i16 (trunc (X86pextrw (v16i8 VR128:$src1), imm:$src2))), addr:$dst)
4159}
4160
4161let isAsmParserOnly = 1, Predicates = [HasAVX, HasSSE41] in
4162 defm VPEXTRW : SS41I_extract16<0x15, "vpextrw">, VEX;
4163
4164defm PEXTRW : SS41I_extract16<0x15, "pextrw">;
4165
4166
4167/// SS41I_extract32 - SSE 4.1 extract 32 bits to int reg or memory destination
4168multiclass SS41I_extract32<bits<8> opc, string OpcodeStr> {
4169 def rr : SS4AIi8<opc, MRMDestReg, (outs GR32:$dst),
4170 (ins VR128:$src1, i32i8imm:$src2),
4171 !strconcat(OpcodeStr,
4172 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4173 [(set GR32:$dst,
4174 (extractelt (v4i32 VR128:$src1), imm:$src2))]>, OpSize;
4175 def mr : SS4AIi8<opc, MRMDestMem, (outs),
4176 (ins i32mem:$dst, VR128:$src1, i32i8imm:$src2),
4177 !strconcat(OpcodeStr,
4178 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4179 [(store (extractelt (v4i32 VR128:$src1), imm:$src2),
4180 addr:$dst)]>, OpSize;
4181}
4182
4183let isAsmParserOnly = 1, Predicates = [HasAVX, HasSSE41] in
4184 defm VPEXTRD : SS41I_extract32<0x16, "vpextrd">, VEX;
4185
4186defm PEXTRD : SS41I_extract32<0x16, "pextrd">;
4187
4188/// SS41I_extract32 - SSE 4.1 extract 32 bits to int reg or memory destination
4189multiclass SS41I_extract64<bits<8> opc, string OpcodeStr> {
4190 def rr : SS4AIi8<opc, MRMDestReg, (outs GR64:$dst),
4191 (ins VR128:$src1, i32i8imm:$src2),
4192 !strconcat(OpcodeStr,
4193 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4194 [(set GR64:$dst,
4195 (extractelt (v2i64 VR128:$src1), imm:$src2))]>, OpSize, REX_W;
4196 def mr : SS4AIi8<opc, MRMDestMem, (outs),
4197 (ins i64mem:$dst, VR128:$src1, i32i8imm:$src2),
4198 !strconcat(OpcodeStr,
4199 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4200 [(store (extractelt (v2i64 VR128:$src1), imm:$src2),
4201 addr:$dst)]>, OpSize, REX_W;
4202}
4203
4204let isAsmParserOnly = 1, Predicates = [HasAVX, HasSSE41] in
4205 defm VPEXTRQ : SS41I_extract64<0x16, "vpextrq">, VEX, VEX_W;
4206
4207defm PEXTRQ : SS41I_extract64<0x16, "pextrq">;
4208
4209/// SS41I_extractf32 - SSE 4.1 extract 32 bits fp value to int reg or memory
4210/// destination
4211multiclass SS41I_extractf32<bits<8> opc, string OpcodeStr> {
4212 def rr : SS4AIi8<opc, MRMDestReg, (outs GR32:$dst),
4213 (ins VR128:$src1, i32i8imm:$src2),
4214 !strconcat(OpcodeStr,
4215 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4216 [(set GR32:$dst,
4217 (extractelt (bc_v4i32 (v4f32 VR128:$src1)), imm:$src2))]>,
4218 OpSize;
4219 def mr : SS4AIi8<opc, MRMDestMem, (outs),
4220 (ins f32mem:$dst, VR128:$src1, i32i8imm:$src2),
4221 !strconcat(OpcodeStr,
4222 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4223 [(store (extractelt (bc_v4i32 (v4f32 VR128:$src1)), imm:$src2),
4224 addr:$dst)]>, OpSize;
4225}
4226
4227let isAsmParserOnly = 1, Predicates = [HasAVX, HasSSE41] in
4228 defm VEXTRACTPS : SS41I_extractf32<0x17, "vextractps">, VEX;
4229defm EXTRACTPS : SS41I_extractf32<0x17, "extractps">;
4230
4231// Also match an EXTRACTPS store when the store is done as f32 instead of i32.
4232def : Pat<(store (f32 (bitconvert (extractelt (bc_v4i32 (v4f32 VR128:$src1)),
4233 imm:$src2))),
4234 addr:$dst),
4235 (EXTRACTPSmr addr:$dst, VR128:$src1, imm:$src2)>,
4236 Requires<[HasSSE41]>;
4237
4238//===----------------------------------------------------------------------===//
4239// SSE4.1 - Insert Instructions
4240//===----------------------------------------------------------------------===//
4241
4242multiclass SS41I_insert8<bits<8> opc, string asm, bit Is2Addr = 1> {
4243 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
4244 (ins VR128:$src1, GR32:$src2, i32i8imm:$src3),
4245 !if(Is2Addr,
4246 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4247 !strconcat(asm,
4248 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4249 [(set VR128:$dst,
4250 (X86pinsrb VR128:$src1, GR32:$src2, imm:$src3))]>, OpSize;
4251 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
4252 (ins VR128:$src1, i8mem:$src2, i32i8imm:$src3),
4253 !if(Is2Addr,
4254 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4255 !strconcat(asm,
4256 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4257 [(set VR128:$dst,
4258 (X86pinsrb VR128:$src1, (extloadi8 addr:$src2),
4259 imm:$src3))]>, OpSize;
4260}
4261
4262let isAsmParserOnly = 1, Predicates = [HasAVX, HasSSE41] in
4263 defm VPINSRB : SS41I_insert8<0x20, "vpinsrb", 0>, VEX_4V;
4264let Constraints = "$src1 = $dst" in
4265 defm PINSRB : SS41I_insert8<0x20, "pinsrb">;
4266
4267multiclass SS41I_insert32<bits<8> opc, string asm, bit Is2Addr = 1> {
4268 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
4269 (ins VR128:$src1, GR32:$src2, i32i8imm:$src3),
4270 !if(Is2Addr,
4271 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4272 !strconcat(asm,
4273 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4274 [(set VR128:$dst,
4275 (v4i32 (insertelt VR128:$src1, GR32:$src2, imm:$src3)))]>,
4276 OpSize;
4277 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
4278 (ins VR128:$src1, i32mem:$src2, i32i8imm:$src3),
4279 !if(Is2Addr,
4280 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4281 !strconcat(asm,
4282 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4283 [(set VR128:$dst,
4284 (v4i32 (insertelt VR128:$src1, (loadi32 addr:$src2),
4285 imm:$src3)))]>, OpSize;
4286}
4287
4288let isAsmParserOnly = 1, Predicates = [HasAVX, HasSSE41] in
4289 defm VPINSRD : SS41I_insert32<0x22, "vpinsrd", 0>, VEX_4V;
4290let Constraints = "$src1 = $dst" in
4291 defm PINSRD : SS41I_insert32<0x22, "pinsrd">;
4292
Bruno Cardoso Lopes332fce42010-07-07 01:43:01 +00004293multiclass SS41I_insert64<bits<8> opc, string asm, bit Is2Addr = 1> {
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004294 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
Bruno Cardoso Lopes332fce42010-07-07 01:43:01 +00004295 (ins VR128:$src1, GR64:$src2, i32i8imm:$src3),
4296 !if(Is2Addr,
4297 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4298 !strconcat(asm,
4299 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4300 [(set VR128:$dst,
4301 (v2i64 (insertelt VR128:$src1, GR64:$src2, imm:$src3)))]>,
4302 OpSize;
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004303 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Bruno Cardoso Lopes332fce42010-07-07 01:43:01 +00004304 (ins VR128:$src1, i64mem:$src2, i32i8imm:$src3),
4305 !if(Is2Addr,
4306 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4307 !strconcat(asm,
4308 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4309 [(set VR128:$dst,
4310 (v2i64 (insertelt VR128:$src1, (loadi64 addr:$src2),
4311 imm:$src3)))]>, OpSize;
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004312}
4313
4314let isAsmParserOnly = 1, Predicates = [HasAVX, HasSSE41] in
Bruno Cardoso Lopes332fce42010-07-07 01:43:01 +00004315 defm VPINSRQ : SS41I_insert64<0x22, "vpinsrq", 0>, VEX_4V, VEX_W;
4316let Constraints = "$src1 = $dst" in
4317 defm PINSRQ : SS41I_insert64<0x22, "pinsrq">, REX_W;
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004318
4319// insertps has a few different modes, there's the first two here below which
4320// are optimized inserts that won't zero arbitrary elements in the destination
4321// vector. The next one matches the intrinsic and could zero arbitrary elements
4322// in the target vector.
4323multiclass SS41I_insertf32<bits<8> opc, string asm, bit Is2Addr = 1> {
4324 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
4325 (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
4326 !if(Is2Addr,
4327 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4328 !strconcat(asm,
4329 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4330 [(set VR128:$dst,
4331 (X86insrtps VR128:$src1, VR128:$src2, imm:$src3))]>,
4332 OpSize;
4333 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
4334 (ins VR128:$src1, f32mem:$src2, i32i8imm:$src3),
4335 !if(Is2Addr,
4336 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4337 !strconcat(asm,
4338 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4339 [(set VR128:$dst,
4340 (X86insrtps VR128:$src1,
4341 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
4342 imm:$src3))]>, OpSize;
4343}
4344
4345let Constraints = "$src1 = $dst" in
4346 defm INSERTPS : SS41I_insertf32<0x21, "insertps">;
4347let isAsmParserOnly = 1, Predicates = [HasAVX, HasSSE41] in
4348 defm VINSERTPS : SS41I_insertf32<0x21, "vinsertps", 0>, VEX_4V;
4349
4350def : Pat<(int_x86_sse41_insertps VR128:$src1, VR128:$src2, imm:$src3),
4351 (INSERTPSrr VR128:$src1, VR128:$src2, imm:$src3)>;
4352
4353//===----------------------------------------------------------------------===//
4354// SSE4.1 - Round Instructions
Nate Begeman63ec90a2008-02-03 07:18:54 +00004355//===----------------------------------------------------------------------===//
4356
Dale Johannesene397acc2008-10-10 23:51:03 +00004357multiclass sse41_fp_unop_rm<bits<8> opcps, bits<8> opcpd,
Nate Begeman63ec90a2008-02-03 07:18:54 +00004358 string OpcodeStr,
Nate Begeman63ec90a2008-02-03 07:18:54 +00004359 Intrinsic V4F32Int,
Nate Begeman2f6f1c02008-02-04 05:34:34 +00004360 Intrinsic V2F64Int> {
Nate Begeman63ec90a2008-02-03 07:18:54 +00004361 // Intrinsic operation, reg.
Nate Begeman63ec90a2008-02-03 07:18:54 +00004362 // Vector intrinsic operation, reg
Eric Christopher44b93ff2009-07-31 20:07:27 +00004363 def PSr_Int : SS4AIi8<opcps, MRMSrcReg,
Nate Begeman204e84e2008-02-04 06:00:24 +00004364 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Nate Begeman63ec90a2008-02-03 07:18:54 +00004365 !strconcat(OpcodeStr,
4366 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begeman2f6f1c02008-02-04 05:34:34 +00004367 [(set VR128:$dst, (V4F32Int VR128:$src1, imm:$src2))]>,
4368 OpSize;
Nate Begeman63ec90a2008-02-03 07:18:54 +00004369
4370 // Vector intrinsic operation, mem
Evan Cheng400073d2009-12-18 07:40:29 +00004371 def PSm_Int : Ii8<opcps, MRMSrcMem,
Nate Begeman204e84e2008-02-04 06:00:24 +00004372 (outs VR128:$dst), (ins f128mem:$src1, i32i8imm:$src2),
Nate Begeman63ec90a2008-02-03 07:18:54 +00004373 !strconcat(OpcodeStr,
4374 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Evan Chengb1938262008-05-23 00:37:07 +00004375 [(set VR128:$dst,
4376 (V4F32Int (memopv4f32 addr:$src1),imm:$src2))]>,
Evan Cheng400073d2009-12-18 07:40:29 +00004377 TA, OpSize,
Evan Chengb1f49812009-12-22 17:47:23 +00004378 Requires<[HasSSE41]>;
Nate Begeman63ec90a2008-02-03 07:18:54 +00004379
Nate Begeman63ec90a2008-02-03 07:18:54 +00004380 // Vector intrinsic operation, reg
Evan Cheng172b7942008-03-14 07:39:27 +00004381 def PDr_Int : SS4AIi8<opcpd, MRMSrcReg,
Nate Begeman204e84e2008-02-04 06:00:24 +00004382 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Nate Begeman63ec90a2008-02-03 07:18:54 +00004383 !strconcat(OpcodeStr,
4384 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begeman2f6f1c02008-02-04 05:34:34 +00004385 [(set VR128:$dst, (V2F64Int VR128:$src1, imm:$src2))]>,
4386 OpSize;
Nate Begeman63ec90a2008-02-03 07:18:54 +00004387
4388 // Vector intrinsic operation, mem
Evan Cheng172b7942008-03-14 07:39:27 +00004389 def PDm_Int : SS4AIi8<opcpd, MRMSrcMem,
Nate Begeman204e84e2008-02-04 06:00:24 +00004390 (outs VR128:$dst), (ins f128mem:$src1, i32i8imm:$src2),
Nate Begeman63ec90a2008-02-03 07:18:54 +00004391 !strconcat(OpcodeStr,
4392 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Evan Chengb1938262008-05-23 00:37:07 +00004393 [(set VR128:$dst,
4394 (V2F64Int (memopv2f64 addr:$src1),imm:$src2))]>,
Nate Begeman2f6f1c02008-02-04 05:34:34 +00004395 OpSize;
Nate Begeman63ec90a2008-02-03 07:18:54 +00004396}
4397
Bruno Cardoso Lopes2c70d4a2010-07-03 00:37:44 +00004398multiclass sse41_fp_unop_rm_avx<bits<8> opcps, bits<8> opcpd,
4399 string OpcodeStr> {
4400 // Intrinsic operation, reg.
4401 // Vector intrinsic operation, reg
4402 def PSr : SS4AIi8<opcps, MRMSrcReg,
4403 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
4404 !strconcat(OpcodeStr,
4405 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4406 []>, OpSize;
4407
4408 // Vector intrinsic operation, mem
4409 def PSm : Ii8<opcps, MRMSrcMem,
4410 (outs VR128:$dst), (ins f128mem:$src1, i32i8imm:$src2),
4411 !strconcat(OpcodeStr,
4412 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4413 []>, TA, OpSize, Requires<[HasSSE41]>;
4414
4415 // Vector intrinsic operation, reg
4416 def PDr : SS4AIi8<opcpd, MRMSrcReg,
4417 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
4418 !strconcat(OpcodeStr,
4419 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4420 []>, OpSize;
4421
4422 // Vector intrinsic operation, mem
4423 def PDm : SS4AIi8<opcpd, MRMSrcMem,
4424 (outs VR128:$dst), (ins f128mem:$src1, i32i8imm:$src2),
4425 !strconcat(OpcodeStr,
4426 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4427 []>, OpSize;
4428}
4429
Dale Johannesene397acc2008-10-10 23:51:03 +00004430multiclass sse41_fp_binop_rm<bits<8> opcss, bits<8> opcsd,
4431 string OpcodeStr,
4432 Intrinsic F32Int,
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004433 Intrinsic F64Int, bit Is2Addr = 1> {
Dale Johannesene397acc2008-10-10 23:51:03 +00004434 // Intrinsic operation, reg.
4435 def SSr_Int : SS4AIi8<opcss, MRMSrcReg,
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004436 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
4437 !if(Is2Addr,
4438 !strconcat(OpcodeStr,
4439 "ss\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4440 !strconcat(OpcodeStr,
4441 "ss\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4442 [(set VR128:$dst, (F32Int VR128:$src1, VR128:$src2, imm:$src3))]>,
4443 OpSize;
Dale Johannesene397acc2008-10-10 23:51:03 +00004444
4445 // Intrinsic operation, mem.
Eric Christopher44b93ff2009-07-31 20:07:27 +00004446 def SSm_Int : SS4AIi8<opcss, MRMSrcMem,
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004447 (outs VR128:$dst), (ins VR128:$src1, ssmem:$src2, i32i8imm:$src3),
4448 !if(Is2Addr,
4449 !strconcat(OpcodeStr,
4450 "ss\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4451 !strconcat(OpcodeStr,
4452 "ss\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4453 [(set VR128:$dst,
4454 (F32Int VR128:$src1, sse_load_f32:$src2, imm:$src3))]>,
4455 OpSize;
Dale Johannesene397acc2008-10-10 23:51:03 +00004456
4457 // Intrinsic operation, reg.
4458 def SDr_Int : SS4AIi8<opcsd, MRMSrcReg,
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004459 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
4460 !if(Is2Addr,
4461 !strconcat(OpcodeStr,
4462 "sd\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4463 !strconcat(OpcodeStr,
4464 "sd\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4465 [(set VR128:$dst, (F64Int VR128:$src1, VR128:$src2, imm:$src3))]>,
4466 OpSize;
Dale Johannesene397acc2008-10-10 23:51:03 +00004467
4468 // Intrinsic operation, mem.
4469 def SDm_Int : SS4AIi8<opcsd, MRMSrcMem,
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004470 (outs VR128:$dst), (ins VR128:$src1, sdmem:$src2, i32i8imm:$src3),
4471 !if(Is2Addr,
4472 !strconcat(OpcodeStr,
4473 "sd\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4474 !strconcat(OpcodeStr,
4475 "sd\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4476 [(set VR128:$dst,
4477 (F64Int VR128:$src1, sse_load_f64:$src2, imm:$src3))]>,
4478 OpSize;
Dale Johannesene397acc2008-10-10 23:51:03 +00004479}
4480
Bruno Cardoso Lopes2c70d4a2010-07-03 00:37:44 +00004481multiclass sse41_fp_binop_rm_avx<bits<8> opcss, bits<8> opcsd,
4482 string OpcodeStr> {
4483 // Intrinsic operation, reg.
4484 def SSr : SS4AIi8<opcss, MRMSrcReg,
4485 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
4486 !strconcat(OpcodeStr,
4487 "ss\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
4488 []>, OpSize;
4489
4490 // Intrinsic operation, mem.
4491 def SSm : SS4AIi8<opcss, MRMSrcMem,
4492 (outs VR128:$dst), (ins VR128:$src1, ssmem:$src2, i32i8imm:$src3),
4493 !strconcat(OpcodeStr,
4494 "ss\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
4495 []>, OpSize;
4496
4497 // Intrinsic operation, reg.
4498 def SDr : SS4AIi8<opcsd, MRMSrcReg,
4499 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
4500 !strconcat(OpcodeStr,
4501 "sd\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
4502 []>, OpSize;
4503
4504 // Intrinsic operation, mem.
4505 def SDm : SS4AIi8<opcsd, MRMSrcMem,
4506 (outs VR128:$dst), (ins VR128:$src1, sdmem:$src2, i32i8imm:$src3),
4507 !strconcat(OpcodeStr,
4508 "sd\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
4509 []>, OpSize;
4510}
4511
Nate Begeman63ec90a2008-02-03 07:18:54 +00004512// FP round - roundss, roundps, roundsd, roundpd
Bruno Cardoso Lopes2c70d4a2010-07-03 00:37:44 +00004513let isAsmParserOnly = 1, Predicates = [HasAVX, HasSSE41] in {
4514 // Intrinsic form
4515 defm VROUND : sse41_fp_unop_rm<0x08, 0x09, "vround",
4516 int_x86_sse41_round_ps, int_x86_sse41_round_pd>,
4517 VEX;
4518 defm VROUND : sse41_fp_binop_rm<0x0A, 0x0B, "vround",
4519 int_x86_sse41_round_ss, int_x86_sse41_round_sd,
4520 0>, VEX_4V;
4521 // Instructions for the assembler
4522 defm VROUND : sse41_fp_unop_rm_avx<0x08, 0x09, "vround">, VEX;
4523 defm VROUND : sse41_fp_binop_rm_avx<0x0A, 0x0B, "vround">, VEX_4V;
4524}
4525
Dale Johannesene397acc2008-10-10 23:51:03 +00004526defm ROUND : sse41_fp_unop_rm<0x08, 0x09, "round",
4527 int_x86_sse41_round_ps, int_x86_sse41_round_pd>;
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004528let Constraints = "$src1 = $dst" in
Dale Johannesene397acc2008-10-10 23:51:03 +00004529defm ROUND : sse41_fp_binop_rm<0x0A, 0x0B, "round",
4530 int_x86_sse41_round_ss, int_x86_sse41_round_sd>;
Nate Begeman2f6f1c02008-02-04 05:34:34 +00004531
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004532//===----------------------------------------------------------------------===//
4533// SSE4.1 - Misc Instructions
4534//===----------------------------------------------------------------------===//
4535
Nate Begeman2f6f1c02008-02-04 05:34:34 +00004536// SS41I_unop_rm_int_v16 - SSE 4.1 unary operator whose type is v8i16.
4537multiclass SS41I_unop_rm_int_v16<bits<8> opc, string OpcodeStr,
4538 Intrinsic IntId128> {
4539 def rr128 : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
4540 (ins VR128:$src),
4541 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
4542 [(set VR128:$dst, (IntId128 VR128:$src))]>, OpSize;
4543 def rm128 : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
4544 (ins i128mem:$src),
4545 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
4546 [(set VR128:$dst,
4547 (IntId128
4548 (bitconvert (memopv8i16 addr:$src))))]>, OpSize;
4549}
4550
Bruno Cardoso Lopesc6075702010-07-03 00:49:21 +00004551let isAsmParserOnly = 1, Predicates = [HasAVX, HasSSE41] in
4552defm VPHMINPOSUW : SS41I_unop_rm_int_v16 <0x41, "vphminposuw",
4553 int_x86_sse41_phminposuw>, VEX;
Nate Begeman2f6f1c02008-02-04 05:34:34 +00004554defm PHMINPOSUW : SS41I_unop_rm_int_v16 <0x41, "phminposuw",
4555 int_x86_sse41_phminposuw>;
4556
4557/// SS41I_binop_rm_int - Simple SSE 4.1 binary operator
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004558multiclass SS41I_binop_rm_int<bits<8> opc, string OpcodeStr,
4559 Intrinsic IntId128, bit Is2Addr = 1> {
4560 let isCommutable = 1 in
4561 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
4562 (ins VR128:$src1, VR128:$src2),
4563 !if(Is2Addr,
4564 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
4565 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
4566 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>, OpSize;
4567 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
4568 (ins VR128:$src1, i128mem:$src2),
4569 !if(Is2Addr,
4570 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
4571 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
4572 [(set VR128:$dst,
4573 (IntId128 VR128:$src1,
4574 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
Nate Begeman2f6f1c02008-02-04 05:34:34 +00004575}
4576
Bruno Cardoso Lopes4a544be2010-07-03 01:15:47 +00004577let isAsmParserOnly = 1, Predicates = [HasAVX, HasSSE41] in {
4578 let isCommutable = 0 in
4579 defm VPACKUSDW : SS41I_binop_rm_int<0x2B, "vpackusdw", int_x86_sse41_packusdw,
4580 0>, VEX_4V;
4581 defm VPCMPEQQ : SS41I_binop_rm_int<0x29, "vpcmpeqq", int_x86_sse41_pcmpeqq,
4582 0>, VEX_4V;
4583 defm VPMINSB : SS41I_binop_rm_int<0x38, "vpminsb", int_x86_sse41_pminsb,
4584 0>, VEX_4V;
4585 defm VPMINSD : SS41I_binop_rm_int<0x39, "vpminsd", int_x86_sse41_pminsd,
4586 0>, VEX_4V;
4587 defm VPMINUD : SS41I_binop_rm_int<0x3B, "vpminud", int_x86_sse41_pminud,
4588 0>, VEX_4V;
4589 defm VPMINUW : SS41I_binop_rm_int<0x3A, "vpminuw", int_x86_sse41_pminuw,
4590 0>, VEX_4V;
4591 defm VPMAXSB : SS41I_binop_rm_int<0x3C, "vpmaxsb", int_x86_sse41_pmaxsb,
4592 0>, VEX_4V;
4593 defm VPMAXSD : SS41I_binop_rm_int<0x3D, "vpmaxsd", int_x86_sse41_pmaxsd,
4594 0>, VEX_4V;
4595 defm VPMAXUD : SS41I_binop_rm_int<0x3F, "vpmaxud", int_x86_sse41_pmaxud,
4596 0>, VEX_4V;
4597 defm VPMAXUW : SS41I_binop_rm_int<0x3E, "vpmaxuw", int_x86_sse41_pmaxuw,
4598 0>, VEX_4V;
4599 defm VPMULDQ : SS41I_binop_rm_int<0x28, "vpmuldq", int_x86_sse41_pmuldq,
4600 0>, VEX_4V;
4601}
4602
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004603let Constraints = "$src1 = $dst" in {
4604 let isCommutable = 0 in
4605 defm PACKUSDW : SS41I_binop_rm_int<0x2B, "packusdw", int_x86_sse41_packusdw>;
4606 defm PCMPEQQ : SS41I_binop_rm_int<0x29, "pcmpeqq", int_x86_sse41_pcmpeqq>;
4607 defm PMINSB : SS41I_binop_rm_int<0x38, "pminsb", int_x86_sse41_pminsb>;
4608 defm PMINSD : SS41I_binop_rm_int<0x39, "pminsd", int_x86_sse41_pminsd>;
4609 defm PMINUD : SS41I_binop_rm_int<0x3B, "pminud", int_x86_sse41_pminud>;
4610 defm PMINUW : SS41I_binop_rm_int<0x3A, "pminuw", int_x86_sse41_pminuw>;
4611 defm PMAXSB : SS41I_binop_rm_int<0x3C, "pmaxsb", int_x86_sse41_pmaxsb>;
4612 defm PMAXSD : SS41I_binop_rm_int<0x3D, "pmaxsd", int_x86_sse41_pmaxsd>;
4613 defm PMAXUD : SS41I_binop_rm_int<0x3F, "pmaxud", int_x86_sse41_pmaxud>;
4614 defm PMAXUW : SS41I_binop_rm_int<0x3E, "pmaxuw", int_x86_sse41_pmaxuw>;
4615 defm PMULDQ : SS41I_binop_rm_int<0x28, "pmuldq", int_x86_sse41_pmuldq>;
4616}
Mon P Wangaf9b9522008-12-18 21:42:19 +00004617
Nate Begeman30a0de92008-07-17 16:51:19 +00004618def : Pat<(v2i64 (X86pcmpeqq VR128:$src1, VR128:$src2)),
4619 (PCMPEQQrr VR128:$src1, VR128:$src2)>;
4620def : Pat<(v2i64 (X86pcmpeqq VR128:$src1, (memop addr:$src2))),
4621 (PCMPEQQrm VR128:$src1, addr:$src2)>;
4622
Eric Christopher8258d0b2010-03-30 18:49:01 +00004623/// SS48I_binop_rm - Simple SSE41 binary operator.
Eric Christopher8258d0b2010-03-30 18:49:01 +00004624multiclass SS48I_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004625 ValueType OpVT, bit Is2Addr = 1> {
4626 let isCommutable = 1 in
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00004627 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004628 (ins VR128:$src1, VR128:$src2),
4629 !if(Is2Addr,
4630 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
4631 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
4632 [(set VR128:$dst, (OpVT (OpNode VR128:$src1, VR128:$src2)))]>,
4633 OpSize;
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00004634 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004635 (ins VR128:$src1, i128mem:$src2),
4636 !if(Is2Addr,
4637 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
4638 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
4639 [(set VR128:$dst, (OpNode VR128:$src1,
Eric Christopher8258d0b2010-03-30 18:49:01 +00004640 (bc_v4i32 (memopv2i64 addr:$src2))))]>,
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004641 OpSize;
Eric Christopher8258d0b2010-03-30 18:49:01 +00004642}
4643
Bruno Cardoso Lopes68b559e2010-07-03 01:37:03 +00004644let isAsmParserOnly = 1, Predicates = [HasAVX, HasSSE41] in
4645 defm VPMULLD : SS48I_binop_rm<0x40, "vpmulld", mul, v4i32, 0>, VEX_4V;
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004646let Constraints = "$src1 = $dst" in
4647 defm PMULLD : SS48I_binop_rm<0x40, "pmulld", mul, v4i32>;
Nate Begeman1426d522008-02-09 01:38:08 +00004648
Evan Cheng172b7942008-03-14 07:39:27 +00004649/// SS41I_binop_rmi_int - SSE 4.1 binary operator with 8-bit immediate
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004650multiclass SS41I_binop_rmi_int<bits<8> opc, string OpcodeStr,
4651 Intrinsic IntId128, bit Is2Addr = 1> {
4652 let isCommutable = 1 in
4653 def rri : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
4654 (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
4655 !if(Is2Addr,
4656 !strconcat(OpcodeStr,
4657 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4658 !strconcat(OpcodeStr,
4659 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4660 [(set VR128:$dst,
4661 (IntId128 VR128:$src1, VR128:$src2, imm:$src3))]>,
4662 OpSize;
4663 def rmi : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
4664 (ins VR128:$src1, i128mem:$src2, i32i8imm:$src3),
4665 !if(Is2Addr,
4666 !strconcat(OpcodeStr,
4667 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4668 !strconcat(OpcodeStr,
4669 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4670 [(set VR128:$dst,
4671 (IntId128 VR128:$src1,
4672 (bitconvert (memopv16i8 addr:$src2)), imm:$src3))]>,
4673 OpSize;
Nate Begeman204e84e2008-02-04 06:00:24 +00004674}
4675
Bruno Cardoso Lopes68b559e2010-07-03 01:37:03 +00004676let isAsmParserOnly = 1, Predicates = [HasAVX, HasSSE41] in {
4677 let isCommutable = 0 in {
4678 defm VBLENDPS : SS41I_binop_rmi_int<0x0C, "vblendps", int_x86_sse41_blendps,
4679 0>, VEX_4V;
4680 defm VBLENDPD : SS41I_binop_rmi_int<0x0D, "vblendpd", int_x86_sse41_blendpd,
4681 0>, VEX_4V;
4682 defm VPBLENDW : SS41I_binop_rmi_int<0x0E, "vpblendw", int_x86_sse41_pblendw,
4683 0>, VEX_4V;
4684 defm VMPSADBW : SS41I_binop_rmi_int<0x42, "vmpsadbw", int_x86_sse41_mpsadbw,
4685 0>, VEX_4V;
4686 }
4687 defm VDPPS : SS41I_binop_rmi_int<0x40, "vdpps", int_x86_sse41_dpps,
4688 0>, VEX_4V;
4689 defm VDPPD : SS41I_binop_rmi_int<0x41, "vdppd", int_x86_sse41_dppd,
4690 0>, VEX_4V;
4691}
4692
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004693let Constraints = "$src1 = $dst" in {
4694 let isCommutable = 0 in {
4695 defm BLENDPS : SS41I_binop_rmi_int<0x0C, "blendps", int_x86_sse41_blendps>;
4696 defm BLENDPD : SS41I_binop_rmi_int<0x0D, "blendpd", int_x86_sse41_blendpd>;
4697 defm PBLENDW : SS41I_binop_rmi_int<0x0E, "pblendw", int_x86_sse41_pblendw>;
4698 defm MPSADBW : SS41I_binop_rmi_int<0x42, "mpsadbw", int_x86_sse41_mpsadbw>;
4699 }
4700 defm DPPS : SS41I_binop_rmi_int<0x40, "dpps", int_x86_sse41_dpps>;
4701 defm DPPD : SS41I_binop_rmi_int<0x41, "dppd", int_x86_sse41_dppd>;
4702}
Nate Begemanfea2be52008-02-09 23:46:37 +00004703
Bruno Cardoso Lopes07de4062010-07-06 22:36:24 +00004704/// SS41I_quaternary_int_avx - AVX SSE 4.1 with 4 operators
4705let isAsmParserOnly = 1, Predicates = [HasAVX, HasSSE41] in {
4706 multiclass SS41I_quaternary_int_avx<bits<8> opc, string OpcodeStr> {
4707 def rr : I<opc, MRMSrcReg, (outs VR128:$dst),
4708 (ins VR128:$src1, VR128:$src2, VR128:$src3),
4709 !strconcat(OpcodeStr,
4710 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
4711 [], SSEPackedInt>, OpSize, TA, VEX_4V, VEX_I8IMM;
4712
4713 def rm : I<opc, MRMSrcMem, (outs VR128:$dst),
4714 (ins VR128:$src1, i128mem:$src2, VR128:$src3),
4715 !strconcat(OpcodeStr,
4716 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
4717 [], SSEPackedInt>, OpSize, TA, VEX_4V, VEX_I8IMM;
4718 }
4719}
4720
4721defm VBLENDVPD : SS41I_quaternary_int_avx<0x4B, "vblendvpd">;
4722defm VBLENDVPS : SS41I_quaternary_int_avx<0x4A, "vblendvps">;
4723defm VPBLENDVB : SS41I_quaternary_int_avx<0x4C, "vpblendvb">;
4724
Evan Cheng172b7942008-03-14 07:39:27 +00004725/// SS41I_ternary_int - SSE 4.1 ternary operator
Evan Chenge9083d62008-03-05 08:19:16 +00004726let Uses = [XMM0], Constraints = "$src1 = $dst" in {
Nate Begemanab5d56c2008-02-10 18:47:57 +00004727 multiclass SS41I_ternary_int<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
4728 def rr0 : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
4729 (ins VR128:$src1, VR128:$src2),
Eric Christopher44b93ff2009-07-31 20:07:27 +00004730 !strconcat(OpcodeStr,
Nate Begemanab5d56c2008-02-10 18:47:57 +00004731 "\t{%xmm0, $src2, $dst|$dst, $src2, %xmm0}"),
4732 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2, XMM0))]>,
4733 OpSize;
4734
4735 def rm0 : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
4736 (ins VR128:$src1, i128mem:$src2),
4737 !strconcat(OpcodeStr,
4738 "\t{%xmm0, $src2, $dst|$dst, $src2, %xmm0}"),
4739 [(set VR128:$dst,
4740 (IntId VR128:$src1,
4741 (bitconvert (memopv16i8 addr:$src2)), XMM0))]>, OpSize;
4742 }
4743}
4744
4745defm BLENDVPD : SS41I_ternary_int<0x15, "blendvpd", int_x86_sse41_blendvpd>;
4746defm BLENDVPS : SS41I_ternary_int<0x14, "blendvps", int_x86_sse41_blendvps>;
4747defm PBLENDVB : SS41I_ternary_int<0x10, "pblendvb", int_x86_sse41_pblendvb>;
4748
Eric Christopher71c67532009-07-29 00:28:05 +00004749// ptest instruction we'll lower to this in X86ISelLowering primarily from
4750// the intel intrinsic that corresponds to this.
Bruno Cardoso Lopes09df2ae2010-07-07 01:14:56 +00004751let Defs = [EFLAGS], isAsmParserOnly = 1, Predicates = [HasAVX, HasSSE41] in {
4752def VPTESTrr : SS48I<0x17, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
4753 "vptest\t{$src2, $src1|$src1, $src2}",
4754 [(set EFLAGS, (X86ptest VR128:$src1, VR128:$src2))]>,
4755 OpSize, VEX;
4756def VPTESTrm : SS48I<0x17, MRMSrcMem, (outs), (ins VR128:$src1, i128mem:$src2),
4757 "vptest\t{$src2, $src1|$src1, $src2}",
4758 [(set EFLAGS, (X86ptest VR128:$src1, (load addr:$src2)))]>,
4759 OpSize, VEX;
4760}
4761
Nate Begemanbc4efb82008-03-16 21:14:46 +00004762let Defs = [EFLAGS] in {
4763def PTESTrr : SS48I<0x17, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
Eric Christopher71c67532009-07-29 00:28:05 +00004764 "ptest \t{$src2, $src1|$src1, $src2}",
Chris Lattnerd486d772010-03-28 05:07:17 +00004765 [(set EFLAGS, (X86ptest VR128:$src1, VR128:$src2))]>,
4766 OpSize;
Nate Begemanbc4efb82008-03-16 21:14:46 +00004767def PTESTrm : SS48I<0x17, MRMSrcMem, (outs), (ins VR128:$src1, i128mem:$src2),
Eric Christopher71c67532009-07-29 00:28:05 +00004768 "ptest \t{$src2, $src1|$src1, $src2}",
Chris Lattnerd486d772010-03-28 05:07:17 +00004769 [(set EFLAGS, (X86ptest VR128:$src1, (load addr:$src2)))]>,
4770 OpSize;
Nate Begemanbc4efb82008-03-16 21:14:46 +00004771}
4772
Bruno Cardoso Lopes09df2ae2010-07-07 01:14:56 +00004773let isAsmParserOnly = 1, Predicates = [HasAVX, HasSSE41] in
4774def VMOVNTDQArm : SS48I<0x2A, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
4775 "vmovntdqa\t{$src, $dst|$dst, $src}",
4776 [(set VR128:$dst, (int_x86_sse41_movntdqa addr:$src))]>,
4777 OpSize, VEX;
Nate Begemanbc4efb82008-03-16 21:14:46 +00004778def MOVNTDQArm : SS48I<0x2A, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
4779 "movntdqa\t{$src, $dst|$dst, $src}",
Kevin Enderby40fe18f2010-02-10 00:10:31 +00004780 [(set VR128:$dst, (int_x86_sse41_movntdqa addr:$src))]>,
4781 OpSize;
Nate Begeman30a0de92008-07-17 16:51:19 +00004782
Eric Christopherb120ab42009-08-18 22:50:32 +00004783//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00004784// SSE4.2 - Compare Instructions
Eric Christopherb120ab42009-08-18 22:50:32 +00004785//===----------------------------------------------------------------------===//
4786
Nate Begeman30a0de92008-07-17 16:51:19 +00004787/// SS42I_binop_rm_int - Simple SSE 4.2 binary operator
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00004788multiclass SS42I_binop_rm_int<bits<8> opc, string OpcodeStr,
4789 Intrinsic IntId128, bit Is2Addr = 1> {
4790 def rr : SS428I<opc, MRMSrcReg, (outs VR128:$dst),
4791 (ins VR128:$src1, VR128:$src2),
4792 !if(Is2Addr,
4793 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
4794 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
4795 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
4796 OpSize;
4797 def rm : SS428I<opc, MRMSrcMem, (outs VR128:$dst),
4798 (ins VR128:$src1, i128mem:$src2),
4799 !if(Is2Addr,
4800 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
4801 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
4802 [(set VR128:$dst,
4803 (IntId128 VR128:$src1,
4804 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
Nate Begeman30a0de92008-07-17 16:51:19 +00004805}
4806
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00004807let isAsmParserOnly = 1, Predicates = [HasAVX, HasSSE42] in
4808 defm VPCMPGTQ : SS42I_binop_rm_int<0x37, "vpcmpgtq", int_x86_sse42_pcmpgtq,
4809 0>, VEX_4V;
4810let Constraints = "$src1 = $dst" in
4811 defm PCMPGTQ : SS42I_binop_rm_int<0x37, "pcmpgtq", int_x86_sse42_pcmpgtq>;
Nate Begeman30a0de92008-07-17 16:51:19 +00004812
4813def : Pat<(v2i64 (X86pcmpgtq VR128:$src1, VR128:$src2)),
4814 (PCMPGTQrr VR128:$src1, VR128:$src2)>;
4815def : Pat<(v2i64 (X86pcmpgtq VR128:$src1, (memop addr:$src2))),
4816 (PCMPGTQrm VR128:$src1, addr:$src2)>;
Eric Christopherb4dc13c2009-08-08 21:55:08 +00004817
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00004818//===----------------------------------------------------------------------===//
4819// SSE4.2 - String/text Processing Instructions
4820//===----------------------------------------------------------------------===//
4821
4822// Packed Compare Implicit Length Strings, Return Mask
4823let Defs = [EFLAGS], usesCustomInserter = 1 in {
4824 def PCMPISTRM128REG : SS42AI<0, Pseudo, (outs VR128:$dst),
4825 (ins VR128:$src1, VR128:$src2, i8imm:$src3),
4826 "#PCMPISTRM128rr PSEUDO!",
4827 [(set VR128:$dst, (int_x86_sse42_pcmpistrm128 VR128:$src1, VR128:$src2,
4828 imm:$src3))]>, OpSize;
4829 def PCMPISTRM128MEM : SS42AI<0, Pseudo, (outs VR128:$dst),
4830 (ins VR128:$src1, i128mem:$src2, i8imm:$src3),
4831 "#PCMPISTRM128rm PSEUDO!",
4832 [(set VR128:$dst, (int_x86_sse42_pcmpistrm128
4833 VR128:$src1, (load addr:$src2), imm:$src3))]>, OpSize;
4834}
4835
4836let Defs = [XMM0, EFLAGS], isAsmParserOnly = 1,
4837 Predicates = [HasAVX, HasSSE42] in {
4838 def VPCMPISTRM128rr : SS42AI<0x62, MRMSrcReg, (outs),
4839 (ins VR128:$src1, VR128:$src2, i8imm:$src3),
4840 "vpcmpistrm\t{$src3, $src2, $src1|$src1, $src2, $src3}", []>, OpSize, VEX;
4841 def VPCMPISTRM128rm : SS42AI<0x62, MRMSrcMem, (outs),
4842 (ins VR128:$src1, i128mem:$src2, i8imm:$src3),
4843 "vpcmpistrm\t{$src3, $src2, $src1|$src1, $src2, $src3}", []>, OpSize, VEX;
4844}
4845
4846let Defs = [XMM0, EFLAGS] in {
4847 def PCMPISTRM128rr : SS42AI<0x62, MRMSrcReg, (outs),
4848 (ins VR128:$src1, VR128:$src2, i8imm:$src3),
4849 "pcmpistrm\t{$src3, $src2, $src1|$src1, $src2, $src3}", []>, OpSize;
4850 def PCMPISTRM128rm : SS42AI<0x62, MRMSrcMem, (outs),
4851 (ins VR128:$src1, i128mem:$src2, i8imm:$src3),
4852 "pcmpistrm\t{$src3, $src2, $src1|$src1, $src2, $src3}", []>, OpSize;
4853}
4854
4855// Packed Compare Explicit Length Strings, Return Mask
4856let Defs = [EFLAGS], Uses = [EAX, EDX], usesCustomInserter = 1 in {
4857 def PCMPESTRM128REG : SS42AI<0, Pseudo, (outs VR128:$dst),
4858 (ins VR128:$src1, VR128:$src3, i8imm:$src5),
4859 "#PCMPESTRM128rr PSEUDO!",
4860 [(set VR128:$dst,
4861 (int_x86_sse42_pcmpestrm128
4862 VR128:$src1, EAX, VR128:$src3, EDX, imm:$src5))]>, OpSize;
4863
4864 def PCMPESTRM128MEM : SS42AI<0, Pseudo, (outs VR128:$dst),
4865 (ins VR128:$src1, i128mem:$src3, i8imm:$src5),
4866 "#PCMPESTRM128rm PSEUDO!",
4867 [(set VR128:$dst, (int_x86_sse42_pcmpestrm128
4868 VR128:$src1, EAX, (load addr:$src3), EDX, imm:$src5))]>,
4869 OpSize;
4870}
4871
4872let isAsmParserOnly = 1, Predicates = [HasAVX, HasSSE42],
4873 Defs = [XMM0, EFLAGS], Uses = [EAX, EDX] in {
4874 def VPCMPESTRM128rr : SS42AI<0x60, MRMSrcReg, (outs),
4875 (ins VR128:$src1, VR128:$src3, i8imm:$src5),
4876 "vpcmpestrm\t{$src5, $src3, $src1|$src1, $src3, $src5}", []>, OpSize, VEX;
4877 def VPCMPESTRM128rm : SS42AI<0x60, MRMSrcMem, (outs),
4878 (ins VR128:$src1, i128mem:$src3, i8imm:$src5),
4879 "vpcmpestrm\t{$src5, $src3, $src1|$src1, $src3, $src5}", []>, OpSize, VEX;
4880}
4881
4882let Defs = [XMM0, EFLAGS], Uses = [EAX, EDX] in {
4883 def PCMPESTRM128rr : SS42AI<0x60, MRMSrcReg, (outs),
4884 (ins VR128:$src1, VR128:$src3, i8imm:$src5),
4885 "pcmpestrm\t{$src5, $src3, $src1|$src1, $src3, $src5}", []>, OpSize;
4886 def PCMPESTRM128rm : SS42AI<0x60, MRMSrcMem, (outs),
4887 (ins VR128:$src1, i128mem:$src3, i8imm:$src5),
4888 "pcmpestrm\t{$src5, $src3, $src1|$src1, $src3, $src5}", []>, OpSize;
4889}
4890
4891// Packed Compare Implicit Length Strings, Return Index
4892let Defs = [ECX, EFLAGS] in {
4893 multiclass SS42AI_pcmpistri<Intrinsic IntId128, string asm = "pcmpistri"> {
4894 def rr : SS42AI<0x63, MRMSrcReg, (outs),
4895 (ins VR128:$src1, VR128:$src2, i8imm:$src3),
4896 !strconcat(asm, "\t{$src3, $src2, $src1|$src1, $src2, $src3}"),
4897 [(set ECX, (IntId128 VR128:$src1, VR128:$src2, imm:$src3)),
4898 (implicit EFLAGS)]>, OpSize;
4899 def rm : SS42AI<0x63, MRMSrcMem, (outs),
4900 (ins VR128:$src1, i128mem:$src2, i8imm:$src3),
4901 !strconcat(asm, "\t{$src3, $src2, $src1|$src1, $src2, $src3}"),
4902 [(set ECX, (IntId128 VR128:$src1, (load addr:$src2), imm:$src3)),
4903 (implicit EFLAGS)]>, OpSize;
4904 }
4905}
4906
4907let isAsmParserOnly = 1, Predicates = [HasAVX, HasSSE42] in {
4908defm VPCMPISTRI : SS42AI_pcmpistri<int_x86_sse42_pcmpistri128, "vpcmpistri">,
4909 VEX;
4910defm VPCMPISTRIA : SS42AI_pcmpistri<int_x86_sse42_pcmpistria128, "vpcmpistri">,
4911 VEX;
4912defm VPCMPISTRIC : SS42AI_pcmpistri<int_x86_sse42_pcmpistric128, "vpcmpistri">,
4913 VEX;
4914defm VPCMPISTRIO : SS42AI_pcmpistri<int_x86_sse42_pcmpistrio128, "vpcmpistri">,
4915 VEX;
4916defm VPCMPISTRIS : SS42AI_pcmpistri<int_x86_sse42_pcmpistris128, "vpcmpistri">,
4917 VEX;
4918defm VPCMPISTRIZ : SS42AI_pcmpistri<int_x86_sse42_pcmpistriz128, "vpcmpistri">,
4919 VEX;
4920}
4921
4922defm PCMPISTRI : SS42AI_pcmpistri<int_x86_sse42_pcmpistri128>;
4923defm PCMPISTRIA : SS42AI_pcmpistri<int_x86_sse42_pcmpistria128>;
4924defm PCMPISTRIC : SS42AI_pcmpistri<int_x86_sse42_pcmpistric128>;
4925defm PCMPISTRIO : SS42AI_pcmpistri<int_x86_sse42_pcmpistrio128>;
4926defm PCMPISTRIS : SS42AI_pcmpistri<int_x86_sse42_pcmpistris128>;
4927defm PCMPISTRIZ : SS42AI_pcmpistri<int_x86_sse42_pcmpistriz128>;
4928
4929// Packed Compare Explicit Length Strings, Return Index
4930let Defs = [ECX, EFLAGS], Uses = [EAX, EDX] in {
4931 multiclass SS42AI_pcmpestri<Intrinsic IntId128, string asm = "pcmpestri"> {
4932 def rr : SS42AI<0x61, MRMSrcReg, (outs),
4933 (ins VR128:$src1, VR128:$src3, i8imm:$src5),
4934 !strconcat(asm, "\t{$src5, $src3, $src1|$src1, $src3, $src5}"),
4935 [(set ECX, (IntId128 VR128:$src1, EAX, VR128:$src3, EDX, imm:$src5)),
4936 (implicit EFLAGS)]>, OpSize;
4937 def rm : SS42AI<0x61, MRMSrcMem, (outs),
4938 (ins VR128:$src1, i128mem:$src3, i8imm:$src5),
4939 !strconcat(asm, "\t{$src5, $src3, $src1|$src1, $src3, $src5}"),
4940 [(set ECX,
4941 (IntId128 VR128:$src1, EAX, (load addr:$src3), EDX, imm:$src5)),
4942 (implicit EFLAGS)]>, OpSize;
4943 }
4944}
4945
4946let isAsmParserOnly = 1, Predicates = [HasAVX, HasSSE42] in {
4947defm VPCMPESTRI : SS42AI_pcmpestri<int_x86_sse42_pcmpestri128, "vpcmpestri">,
4948 VEX;
4949defm VPCMPESTRIA : SS42AI_pcmpestri<int_x86_sse42_pcmpestria128, "vpcmpestri">,
4950 VEX;
4951defm VPCMPESTRIC : SS42AI_pcmpestri<int_x86_sse42_pcmpestric128, "vpcmpestri">,
4952 VEX;
4953defm VPCMPESTRIO : SS42AI_pcmpestri<int_x86_sse42_pcmpestrio128, "vpcmpestri">,
4954 VEX;
4955defm VPCMPESTRIS : SS42AI_pcmpestri<int_x86_sse42_pcmpestris128, "vpcmpestri">,
4956 VEX;
4957defm VPCMPESTRIZ : SS42AI_pcmpestri<int_x86_sse42_pcmpestriz128, "vpcmpestri">,
4958 VEX;
4959}
4960
4961defm PCMPESTRI : SS42AI_pcmpestri<int_x86_sse42_pcmpestri128>;
4962defm PCMPESTRIA : SS42AI_pcmpestri<int_x86_sse42_pcmpestria128>;
4963defm PCMPESTRIC : SS42AI_pcmpestri<int_x86_sse42_pcmpestric128>;
4964defm PCMPESTRIO : SS42AI_pcmpestri<int_x86_sse42_pcmpestrio128>;
4965defm PCMPESTRIS : SS42AI_pcmpestri<int_x86_sse42_pcmpestris128>;
4966defm PCMPESTRIZ : SS42AI_pcmpestri<int_x86_sse42_pcmpestriz128>;
4967
4968//===----------------------------------------------------------------------===//
4969// SSE4.2 - CRC Instructions
4970//===----------------------------------------------------------------------===//
4971
4972// No CRC instructions have AVX equivalents
4973
Eric Christopherb4dc13c2009-08-08 21:55:08 +00004974// crc intrinsic instruction
4975// This set of instructions are only rm, the only difference is the size
4976// of r and m.
4977let Constraints = "$src1 = $dst" in {
Eric Christopher027c2b12009-08-10 21:48:58 +00004978 def CRC32m8 : SS42FI<0xF0, MRMSrcMem, (outs GR32:$dst),
Eric Christopherb4dc13c2009-08-08 21:55:08 +00004979 (ins GR32:$src1, i8mem:$src2),
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00004980 "crc32{b} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00004981 [(set GR32:$dst,
4982 (int_x86_sse42_crc32_8 GR32:$src1,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00004983 (load addr:$src2)))]>;
Eric Christopher027c2b12009-08-10 21:48:58 +00004984 def CRC32r8 : SS42FI<0xF0, MRMSrcReg, (outs GR32:$dst),
Eric Christopherb4dc13c2009-08-08 21:55:08 +00004985 (ins GR32:$src1, GR8:$src2),
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00004986 "crc32{b} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00004987 [(set GR32:$dst,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00004988 (int_x86_sse42_crc32_8 GR32:$src1, GR8:$src2))]>;
Eric Christopher027c2b12009-08-10 21:48:58 +00004989 def CRC32m16 : SS42FI<0xF1, MRMSrcMem, (outs GR32:$dst),
Eric Christopherb4dc13c2009-08-08 21:55:08 +00004990 (ins GR32:$src1, i16mem:$src2),
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00004991 "crc32{w} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00004992 [(set GR32:$dst,
4993 (int_x86_sse42_crc32_16 GR32:$src1,
4994 (load addr:$src2)))]>,
4995 OpSize;
Eric Christopher027c2b12009-08-10 21:48:58 +00004996 def CRC32r16 : SS42FI<0xF1, MRMSrcReg, (outs GR32:$dst),
Eric Christopherb4dc13c2009-08-08 21:55:08 +00004997 (ins GR32:$src1, GR16:$src2),
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00004998 "crc32{w} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00004999 [(set GR32:$dst,
Eric Christopher027c2b12009-08-10 21:48:58 +00005000 (int_x86_sse42_crc32_16 GR32:$src1, GR16:$src2))]>,
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005001 OpSize;
Eric Christopher027c2b12009-08-10 21:48:58 +00005002 def CRC32m32 : SS42FI<0xF1, MRMSrcMem, (outs GR32:$dst),
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005003 (ins GR32:$src1, i32mem:$src2),
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00005004 "crc32{l} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005005 [(set GR32:$dst,
5006 (int_x86_sse42_crc32_32 GR32:$src1,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00005007 (load addr:$src2)))]>;
Eric Christopher027c2b12009-08-10 21:48:58 +00005008 def CRC32r32 : SS42FI<0xF1, MRMSrcReg, (outs GR32:$dst),
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005009 (ins GR32:$src1, GR32:$src2),
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00005010 "crc32{l} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005011 [(set GR32:$dst,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00005012 (int_x86_sse42_crc32_32 GR32:$src1, GR32:$src2))]>;
5013 def CRC64m8 : SS42FI<0xF0, MRMSrcMem, (outs GR64:$dst),
5014 (ins GR64:$src1, i8mem:$src2),
5015 "crc32{b} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005016 [(set GR64:$dst,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00005017 (int_x86_sse42_crc64_8 GR64:$src1,
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005018 (load addr:$src2)))]>,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00005019 REX_W;
5020 def CRC64r8 : SS42FI<0xF0, MRMSrcReg, (outs GR64:$dst),
5021 (ins GR64:$src1, GR8:$src2),
5022 "crc32{b} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005023 [(set GR64:$dst,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00005024 (int_x86_sse42_crc64_8 GR64:$src1, GR8:$src2))]>,
5025 REX_W;
5026 def CRC64m64 : SS42FI<0xF1, MRMSrcMem, (outs GR64:$dst),
5027 (ins GR64:$src1, i64mem:$src2),
5028 "crc32{q} \t{$src2, $src1|$src1, $src2}",
5029 [(set GR64:$dst,
5030 (int_x86_sse42_crc64_64 GR64:$src1,
5031 (load addr:$src2)))]>,
5032 REX_W;
5033 def CRC64r64 : SS42FI<0xF1, MRMSrcReg, (outs GR64:$dst),
5034 (ins GR64:$src1, GR64:$src2),
5035 "crc32{q} \t{$src2, $src1|$src1, $src2}",
5036 [(set GR64:$dst,
5037 (int_x86_sse42_crc64_64 GR64:$src1, GR64:$src2))]>,
5038 REX_W;
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005039}
Eric Christopherb120ab42009-08-18 22:50:32 +00005040
Eric Christopher6d1cd1c2010-04-02 21:54:27 +00005041//===----------------------------------------------------------------------===//
5042// AES-NI Instructions
5043//===----------------------------------------------------------------------===//
5044
Bruno Cardoso Lopesced9ec92010-07-07 18:24:20 +00005045multiclass AESI_binop_rm_int<bits<8> opc, string OpcodeStr,
5046 Intrinsic IntId128, bit Is2Addr = 1> {
5047 def rr : AES8I<opc, MRMSrcReg, (outs VR128:$dst),
5048 (ins VR128:$src1, VR128:$src2),
5049 !if(Is2Addr,
5050 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
5051 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
5052 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
5053 OpSize;
5054 def rm : AES8I<opc, MRMSrcMem, (outs VR128:$dst),
5055 (ins VR128:$src1, i128mem:$src2),
5056 !if(Is2Addr,
5057 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
5058 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
5059 [(set VR128:$dst,
5060 (IntId128 VR128:$src1,
5061 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
Eric Christopher6d1cd1c2010-04-02 21:54:27 +00005062}
5063
Bruno Cardoso Lopesced9ec92010-07-07 18:24:20 +00005064// Perform One Round of an AES Encryption/Decryption Flow
5065let isAsmParserOnly = 1, Predicates = [HasAVX, HasAES] in {
5066 defm VAESENC : AESI_binop_rm_int<0xDC, "vaesenc",
5067 int_x86_aesni_aesenc, 0>, VEX_4V;
5068 defm VAESENCLAST : AESI_binop_rm_int<0xDD, "vaesenclast",
5069 int_x86_aesni_aesenclast, 0>, VEX_4V;
5070 defm VAESDEC : AESI_binop_rm_int<0xDE, "vaesdec",
5071 int_x86_aesni_aesdec, 0>, VEX_4V;
5072 defm VAESDECLAST : AESI_binop_rm_int<0xDF, "vaesdeclast",
5073 int_x86_aesni_aesdeclast, 0>, VEX_4V;
5074}
5075
5076let Constraints = "$src1 = $dst" in {
5077 defm AESENC : AESI_binop_rm_int<0xDC, "aesenc",
5078 int_x86_aesni_aesenc>;
5079 defm AESENCLAST : AESI_binop_rm_int<0xDD, "aesenclast",
5080 int_x86_aesni_aesenclast>;
5081 defm AESDEC : AESI_binop_rm_int<0xDE, "aesdec",
5082 int_x86_aesni_aesdec>;
5083 defm AESDECLAST : AESI_binop_rm_int<0xDF, "aesdeclast",
5084 int_x86_aesni_aesdeclast>;
5085}
Eric Christopher6d1cd1c2010-04-02 21:54:27 +00005086
Eric Christopher6d1cd1c2010-04-02 21:54:27 +00005087def : Pat<(v2i64 (int_x86_aesni_aesenc VR128:$src1, VR128:$src2)),
5088 (AESENCrr VR128:$src1, VR128:$src2)>;
5089def : Pat<(v2i64 (int_x86_aesni_aesenc VR128:$src1, (memop addr:$src2))),
5090 (AESENCrm VR128:$src1, addr:$src2)>;
5091def : Pat<(v2i64 (int_x86_aesni_aesenclast VR128:$src1, VR128:$src2)),
5092 (AESENCLASTrr VR128:$src1, VR128:$src2)>;
5093def : Pat<(v2i64 (int_x86_aesni_aesenclast VR128:$src1, (memop addr:$src2))),
5094 (AESENCLASTrm VR128:$src1, addr:$src2)>;
5095def : Pat<(v2i64 (int_x86_aesni_aesdec VR128:$src1, VR128:$src2)),
5096 (AESDECrr VR128:$src1, VR128:$src2)>;
5097def : Pat<(v2i64 (int_x86_aesni_aesdec VR128:$src1, (memop addr:$src2))),
5098 (AESDECrm VR128:$src1, addr:$src2)>;
5099def : Pat<(v2i64 (int_x86_aesni_aesdeclast VR128:$src1, VR128:$src2)),
5100 (AESDECLASTrr VR128:$src1, VR128:$src2)>;
5101def : Pat<(v2i64 (int_x86_aesni_aesdeclast VR128:$src1, (memop addr:$src2))),
5102 (AESDECLASTrm VR128:$src1, addr:$src2)>;
5103
Bruno Cardoso Lopesced9ec92010-07-07 18:24:20 +00005104// Perform the AES InvMixColumn Transformation
5105let isAsmParserOnly = 1, Predicates = [HasAVX, HasAES] in {
5106 def VAESIMCrr : AES8I<0xDB, MRMSrcReg, (outs VR128:$dst),
5107 (ins VR128:$src1),
5108 "vaesimc\t{$src1, $dst|$dst, $src1}",
5109 [(set VR128:$dst,
5110 (int_x86_aesni_aesimc VR128:$src1))]>,
5111 OpSize, VEX;
5112 def VAESIMCrm : AES8I<0xDB, MRMSrcMem, (outs VR128:$dst),
5113 (ins i128mem:$src1),
5114 "vaesimc\t{$src1, $dst|$dst, $src1}",
5115 [(set VR128:$dst,
5116 (int_x86_aesni_aesimc (bitconvert (memopv2i64 addr:$src1))))]>,
5117 OpSize, VEX;
5118}
Eric Christopherb3500fd2010-04-02 23:48:33 +00005119def AESIMCrr : AES8I<0xDB, MRMSrcReg, (outs VR128:$dst),
5120 (ins VR128:$src1),
5121 "aesimc\t{$src1, $dst|$dst, $src1}",
5122 [(set VR128:$dst,
5123 (int_x86_aesni_aesimc VR128:$src1))]>,
5124 OpSize;
Eric Christopherb3500fd2010-04-02 23:48:33 +00005125def AESIMCrm : AES8I<0xDB, MRMSrcMem, (outs VR128:$dst),
5126 (ins i128mem:$src1),
5127 "aesimc\t{$src1, $dst|$dst, $src1}",
5128 [(set VR128:$dst,
5129 (int_x86_aesni_aesimc (bitconvert (memopv2i64 addr:$src1))))]>,
5130 OpSize;
5131
Bruno Cardoso Lopesced9ec92010-07-07 18:24:20 +00005132// AES Round Key Generation Assist
5133let isAsmParserOnly = 1, Predicates = [HasAVX, HasAES] in {
5134 def VAESKEYGENASSIST128rr : AESAI<0xDF, MRMSrcReg, (outs VR128:$dst),
5135 (ins VR128:$src1, i8imm:$src2),
5136 "vaeskeygenassist\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5137 [(set VR128:$dst,
5138 (int_x86_aesni_aeskeygenassist VR128:$src1, imm:$src2))]>,
5139 OpSize, VEX;
5140 def VAESKEYGENASSIST128rm : AESAI<0xDF, MRMSrcMem, (outs VR128:$dst),
5141 (ins i128mem:$src1, i8imm:$src2),
5142 "vaeskeygenassist\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5143 [(set VR128:$dst,
5144 (int_x86_aesni_aeskeygenassist (bitconvert (memopv2i64 addr:$src1)),
5145 imm:$src2))]>,
5146 OpSize, VEX;
5147}
Eric Christopher6d1cd1c2010-04-02 21:54:27 +00005148def AESKEYGENASSIST128rr : AESAI<0xDF, MRMSrcReg, (outs VR128:$dst),
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00005149 (ins VR128:$src1, i8imm:$src2),
Eric Christopher6d1cd1c2010-04-02 21:54:27 +00005150 "aeskeygenassist\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5151 [(set VR128:$dst,
5152 (int_x86_aesni_aeskeygenassist VR128:$src1, imm:$src2))]>,
5153 OpSize;
5154def AESKEYGENASSIST128rm : AESAI<0xDF, MRMSrcMem, (outs VR128:$dst),
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00005155 (ins i128mem:$src1, i8imm:$src2),
Eric Christopher6d1cd1c2010-04-02 21:54:27 +00005156 "aeskeygenassist\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5157 [(set VR128:$dst,
5158 (int_x86_aesni_aeskeygenassist (bitconvert (memopv2i64 addr:$src1)),
5159 imm:$src2))]>,
5160 OpSize;