blob: ef81d65c8683b8e71bd4845b9fa1d2ddb2915646 [file] [log] [blame]
Bob Wilson5bafff32009-06-22 23:27:02 +00001//===- ARMInstrNEON.td - NEON support for ARM -----------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM NEON instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// NEON-specific DAG Nodes.
16//===----------------------------------------------------------------------===//
17
18def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>;
19
20def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>;
21def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>;
22def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>;
23def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>;
24def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>;
25def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>;
26
27// Types for vector shift by immediates. The "SHX" version is for long and
28// narrow operations where the source and destination vectors have different
29// types. The "SHINS" version is for shift and insert operations.
30def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
31 SDTCisVT<2, i32>]>;
32def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
33 SDTCisVT<2, i32>]>;
34def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
35 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
36
37def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>;
38def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>;
39def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>;
40def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>;
41def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>;
42def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>;
43def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>;
44
45def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>;
46def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>;
47def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>;
48
49def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>;
50def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>;
51def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>;
52def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>;
53def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>;
54def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>;
55
56def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>;
57def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>;
58def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>;
59
60def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>;
61def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>;
62
63def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>,
64 SDTCisVT<2, i32>]>;
65def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>;
66def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>;
67
Bob Wilsonc1d287b2009-08-14 05:13:08 +000068def NEONvdup : SDNode<"ARMISD::VDUP", SDTypeProfile<1, 1, [SDTCisVec<0>]>>;
69
Bob Wilson0ce37102009-08-14 05:08:32 +000070// VDUPLANE can produce a quad-register result from a double-register source,
71// so the result is not constrained to match the source.
72def NEONvduplane : SDNode<"ARMISD::VDUPLANE",
73 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
74 SDTCisVT<2, i32>]>>;
Bob Wilson5bafff32009-06-22 23:27:02 +000075
Bob Wilsonde95c1b82009-08-19 17:03:43 +000076def SDTARMVEXT : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
77 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
78def NEONvext : SDNode<"ARMISD::VEXT", SDTARMVEXT>;
79
Bob Wilsond8e17572009-08-12 22:31:50 +000080def SDTARMVSHUF : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>;
81def NEONvrev64 : SDNode<"ARMISD::VREV64", SDTARMVSHUF>;
82def NEONvrev32 : SDNode<"ARMISD::VREV32", SDTARMVSHUF>;
83def NEONvrev16 : SDNode<"ARMISD::VREV16", SDTARMVSHUF>;
84
Anton Korobeynikov62e84f12009-08-21 12:40:50 +000085def SDTARMVSHUF2 : SDTypeProfile<2, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
Bob Wilson9abe19d2010-02-17 00:31:29 +000086 SDTCisSameAs<0, 2>,
87 SDTCisSameAs<0, 3>]>;
Anton Korobeynikov051cfd62009-08-21 12:41:42 +000088def NEONzip : SDNode<"ARMISD::VZIP", SDTARMVSHUF2>;
89def NEONuzp : SDNode<"ARMISD::VUZP", SDTARMVSHUF2>;
90def NEONtrn : SDNode<"ARMISD::VTRN", SDTARMVSHUF2>;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +000091
Bob Wilson9f6c4c12010-02-18 06:05:53 +000092def SDTARMFMAX : SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisSameAs<0, 1>,
93 SDTCisSameAs<0, 2>]>;
94def NEONfmax : SDNode<"ARMISD::FMAX", SDTARMFMAX>;
95def NEONfmin : SDNode<"ARMISD::FMIN", SDTARMFMAX>;
96
Bob Wilson5bafff32009-06-22 23:27:02 +000097//===----------------------------------------------------------------------===//
98// NEON operand definitions
99//===----------------------------------------------------------------------===//
100
101// addrmode_neonldstm := reg
102//
103/* TODO: Take advantage of vldm.
104def addrmode_neonldstm : Operand<i32>,
105 ComplexPattern<i32, 2, "SelectAddrModeNeonLdStM", []> {
106 let PrintMethod = "printAddrNeonLdStMOperand";
107 let MIOperandInfo = (ops GPR, i32imm);
108}
109*/
110
Bob Wilson54c78ef2009-11-06 23:33:28 +0000111def h8imm : Operand<i8> {
112 let PrintMethod = "printHex8ImmOperand";
113}
114def h16imm : Operand<i16> {
115 let PrintMethod = "printHex16ImmOperand";
116}
117def h32imm : Operand<i32> {
118 let PrintMethod = "printHex32ImmOperand";
119}
120def h64imm : Operand<i64> {
121 let PrintMethod = "printHex64ImmOperand";
122}
123
Bob Wilson5bafff32009-06-22 23:27:02 +0000124//===----------------------------------------------------------------------===//
125// NEON load / store instructions
126//===----------------------------------------------------------------------===//
127
Bob Wilsondbd3c0e2009-08-12 00:49:01 +0000128/* TODO: Take advantage of vldm.
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000129let mayLoad = 1, hasExtraDefRegAllocReq = 1 in {
Bob Wilson5bafff32009-06-22 23:27:02 +0000130def VLDMD : NI<(outs),
131 (ins addrmode_neonldstm:$addr, reglist:$dst1, variable_ops),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000132 IIC_fpLoadm, "vldm", "${addr:submode} ${addr:base}, $dst1", []> {
Evan Chengdda0f4c2009-07-08 22:51:32 +0000133 let Inst{27-25} = 0b110;
134 let Inst{20} = 1;
135 let Inst{11-9} = 0b101;
136}
Bob Wilson5bafff32009-06-22 23:27:02 +0000137
138def VLDMS : NI<(outs),
139 (ins addrmode_neonldstm:$addr, reglist:$dst1, variable_ops),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000140 IIC_fpLoadm, "vldm", "${addr:submode} ${addr:base}, $dst1", []> {
Evan Chengdda0f4c2009-07-08 22:51:32 +0000141 let Inst{27-25} = 0b110;
142 let Inst{20} = 1;
143 let Inst{11-9} = 0b101;
144}
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000145}
Bob Wilson5bafff32009-06-22 23:27:02 +0000146*/
147
148// Use vldmia to load a Q register as a D register pair.
Bob Wilson9abe19d2010-02-17 00:31:29 +0000149def VLDRQ : NI4<(outs QPR:$dst), (ins addrmode4:$addr), IIC_fpLoadm,
150 "vldmia", "$addr, ${dst:dregpair}",
151 [(set QPR:$dst, (v2f64 (load addrmode4:$addr)))]> {
Evan Chengdda0f4c2009-07-08 22:51:32 +0000152 let Inst{27-25} = 0b110;
153 let Inst{24} = 0; // P bit
154 let Inst{23} = 1; // U bit
155 let Inst{20} = 1;
Johnny Chenb731e872009-12-01 17:37:06 +0000156 let Inst{11-8} = 0b1011;
Evan Chengdda0f4c2009-07-08 22:51:32 +0000157}
Bob Wilson5bafff32009-06-22 23:27:02 +0000158
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000159// Use vstmia to store a Q register as a D register pair.
Bob Wilson9abe19d2010-02-17 00:31:29 +0000160def VSTRQ : NI4<(outs), (ins QPR:$src, addrmode4:$addr), IIC_fpStorem,
161 "vstmia", "$addr, ${src:dregpair}",
162 [(store (v2f64 QPR:$src), addrmode4:$addr)]> {
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000163 let Inst{27-25} = 0b110;
164 let Inst{24} = 0; // P bit
165 let Inst{23} = 1; // U bit
166 let Inst{20} = 0;
Johnny Chenb731e872009-12-01 17:37:06 +0000167 let Inst{11-8} = 0b1011;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000168}
169
Bob Wilson205a5ca2009-07-08 18:11:30 +0000170// VLD1 : Vector Load (multiple single elements)
Evan Chengf81bf152009-11-23 21:57:23 +0000171class VLD1D<bits<4> op7_4, string OpcodeStr, string Dt,
172 ValueType Ty, Intrinsic IntOp>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000173 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$dst), (ins addrmode6:$addr), IIC_VLD1,
Evan Chengf81bf152009-11-23 21:57:23 +0000174 OpcodeStr, Dt, "\\{$dst\\}, $addr", "",
Bob Wilsonb7d0c902009-07-29 16:39:22 +0000175 [(set DPR:$dst, (Ty (IntOp addrmode6:$addr)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +0000176class VLD1Q<bits<4> op7_4, string OpcodeStr, string Dt,
177 ValueType Ty, Intrinsic IntOp>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000178 : NLdSt<0,0b10,0b1010,op7_4, (outs QPR:$dst), (ins addrmode6:$addr), IIC_VLD1,
Evan Chengf81bf152009-11-23 21:57:23 +0000179 OpcodeStr, Dt, "${dst:dregpair}, $addr", "",
Bob Wilsonb7d0c902009-07-29 16:39:22 +0000180 [(set QPR:$dst, (Ty (IntOp addrmode6:$addr)))]>;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000181
Evan Chengf81bf152009-11-23 21:57:23 +0000182def VLD1d8 : VLD1D<0b0000, "vld1", "8", v8i8, int_arm_neon_vld1>;
183def VLD1d16 : VLD1D<0b0100, "vld1", "16", v4i16, int_arm_neon_vld1>;
184def VLD1d32 : VLD1D<0b1000, "vld1", "32", v2i32, int_arm_neon_vld1>;
185def VLD1df : VLD1D<0b1000, "vld1", "32", v2f32, int_arm_neon_vld1>;
186def VLD1d64 : VLD1D<0b1100, "vld1", "64", v1i64, int_arm_neon_vld1>;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000187
Evan Chengf81bf152009-11-23 21:57:23 +0000188def VLD1q8 : VLD1Q<0b0000, "vld1", "8", v16i8, int_arm_neon_vld1>;
189def VLD1q16 : VLD1Q<0b0100, "vld1", "16", v8i16, int_arm_neon_vld1>;
190def VLD1q32 : VLD1Q<0b1000, "vld1", "32", v4i32, int_arm_neon_vld1>;
191def VLD1qf : VLD1Q<0b1000, "vld1", "32", v4f32, int_arm_neon_vld1>;
192def VLD1q64 : VLD1Q<0b1100, "vld1", "64", v2i64, int_arm_neon_vld1>;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000193
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000194let mayLoad = 1, hasExtraDefRegAllocReq = 1 in {
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000195
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000196// VLD2 : Vector Load (multiple 2-element structures)
Evan Chengf81bf152009-11-23 21:57:23 +0000197class VLD2D<bits<4> op7_4, string OpcodeStr, string Dt>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000198 : NLdSt<0,0b10,0b1000,op7_4, (outs DPR:$dst1, DPR:$dst2),
199 (ins addrmode6:$addr), IIC_VLD2,
Bob Wilson9fedc332010-01-18 01:24:43 +0000200 OpcodeStr, Dt, "\\{$dst1, $dst2\\}, $addr", "", []>;
Evan Chengf81bf152009-11-23 21:57:23 +0000201class VLD2Q<bits<4> op7_4, string OpcodeStr, string Dt>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000202 : NLdSt<0,0b10,0b0011,op7_4,
203 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000204 (ins addrmode6:$addr), IIC_VLD2,
Bob Wilson9fedc332010-01-18 01:24:43 +0000205 OpcodeStr, Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr",
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000206 "", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000207
Evan Chengf81bf152009-11-23 21:57:23 +0000208def VLD2d8 : VLD2D<0b0000, "vld2", "8">;
209def VLD2d16 : VLD2D<0b0100, "vld2", "16">;
210def VLD2d32 : VLD2D<0b1000, "vld2", "32">;
Bob Wilsona4288082009-10-07 22:57:01 +0000211def VLD2d64 : NLdSt<0,0b10,0b1010,0b1100, (outs DPR:$dst1, DPR:$dst2),
212 (ins addrmode6:$addr), IIC_VLD1,
Bob Wilson9fedc332010-01-18 01:24:43 +0000213 "vld1", "64", "\\{$dst1, $dst2\\}, $addr", "", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000214
Evan Chengf81bf152009-11-23 21:57:23 +0000215def VLD2q8 : VLD2Q<0b0000, "vld2", "8">;
216def VLD2q16 : VLD2Q<0b0100, "vld2", "16">;
217def VLD2q32 : VLD2Q<0b1000, "vld2", "32">;
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000218
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000219// VLD3 : Vector Load (multiple 3-element structures)
Evan Chengf81bf152009-11-23 21:57:23 +0000220class VLD3D<bits<4> op7_4, string OpcodeStr, string Dt>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000221 : NLdSt<0,0b10,0b0100,op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3),
222 (ins addrmode6:$addr), IIC_VLD3,
Bob Wilson9fedc332010-01-18 01:24:43 +0000223 OpcodeStr, Dt, "\\{$dst1, $dst2, $dst3\\}, $addr", "", []>;
Evan Chengf81bf152009-11-23 21:57:23 +0000224class VLD3WB<bits<4> op7_4, string OpcodeStr, string Dt>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000225 : NLdSt<0,0b10,0b0101,op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, GPR:$wb),
Bob Wilsonff8952e2009-10-07 17:24:55 +0000226 (ins addrmode6:$addr), IIC_VLD3,
Bob Wilson9fedc332010-01-18 01:24:43 +0000227 OpcodeStr, Dt, "\\{$dst1, $dst2, $dst3\\}, $addr",
Bob Wilsonff8952e2009-10-07 17:24:55 +0000228 "$addr.addr = $wb", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000229
Evan Chengf81bf152009-11-23 21:57:23 +0000230def VLD3d8 : VLD3D<0b0000, "vld3", "8">;
231def VLD3d16 : VLD3D<0b0100, "vld3", "16">;
232def VLD3d32 : VLD3D<0b1000, "vld3", "32">;
Bob Wilsonc67160c2009-10-07 23:39:57 +0000233def VLD3d64 : NLdSt<0,0b10,0b0110,0b1100,
234 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3),
235 (ins addrmode6:$addr), IIC_VLD1,
Bob Wilson9fedc332010-01-18 01:24:43 +0000236 "vld1", "64", "\\{$dst1, $dst2, $dst3\\}, $addr", "", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000237
Bob Wilsonff8952e2009-10-07 17:24:55 +0000238// vld3 to double-spaced even registers.
Evan Chengf81bf152009-11-23 21:57:23 +0000239def VLD3q8a : VLD3WB<0b0000, "vld3", "8">;
240def VLD3q16a : VLD3WB<0b0100, "vld3", "16">;
241def VLD3q32a : VLD3WB<0b1000, "vld3", "32">;
Bob Wilsonff8952e2009-10-07 17:24:55 +0000242
243// vld3 to double-spaced odd registers.
Evan Chengf81bf152009-11-23 21:57:23 +0000244def VLD3q8b : VLD3WB<0b0000, "vld3", "8">;
245def VLD3q16b : VLD3WB<0b0100, "vld3", "16">;
246def VLD3q32b : VLD3WB<0b1000, "vld3", "32">;
Bob Wilsonff8952e2009-10-07 17:24:55 +0000247
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000248// VLD4 : Vector Load (multiple 4-element structures)
Evan Chengf81bf152009-11-23 21:57:23 +0000249class VLD4D<bits<4> op7_4, string OpcodeStr, string Dt>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000250 : NLdSt<0,0b10,0b0000,op7_4,
251 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
David Goodwin127221f2009-09-23 21:38:08 +0000252 (ins addrmode6:$addr), IIC_VLD4,
Bob Wilson9fedc332010-01-18 01:24:43 +0000253 OpcodeStr, Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr",
Bob Wilson2a9df472009-08-25 17:46:06 +0000254 "", []>;
Evan Chengf81bf152009-11-23 21:57:23 +0000255class VLD4WB<bits<4> op7_4, string OpcodeStr, string Dt>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000256 : NLdSt<0,0b10,0b0001,op7_4,
257 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson7708c222009-10-07 18:09:32 +0000258 (ins addrmode6:$addr), IIC_VLD4,
Bob Wilson9fedc332010-01-18 01:24:43 +0000259 OpcodeStr, Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr",
Bob Wilson7708c222009-10-07 18:09:32 +0000260 "$addr.addr = $wb", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000261
Evan Chengf81bf152009-11-23 21:57:23 +0000262def VLD4d8 : VLD4D<0b0000, "vld4", "8">;
263def VLD4d16 : VLD4D<0b0100, "vld4", "16">;
264def VLD4d32 : VLD4D<0b1000, "vld4", "32">;
Bob Wilson0ea38bb2009-10-07 23:54:04 +0000265def VLD4d64 : NLdSt<0,0b10,0b0010,0b1100,
266 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
267 (ins addrmode6:$addr), IIC_VLD1,
Bob Wilson9fedc332010-01-18 01:24:43 +0000268 "vld1", "64", "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr",
269 "", []>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000270
Bob Wilson7708c222009-10-07 18:09:32 +0000271// vld4 to double-spaced even registers.
Evan Chengf81bf152009-11-23 21:57:23 +0000272def VLD4q8a : VLD4WB<0b0000, "vld4", "8">;
273def VLD4q16a : VLD4WB<0b0100, "vld4", "16">;
274def VLD4q32a : VLD4WB<0b1000, "vld4", "32">;
Bob Wilson7708c222009-10-07 18:09:32 +0000275
276// vld4 to double-spaced odd registers.
Evan Chengf81bf152009-11-23 21:57:23 +0000277def VLD4q8b : VLD4WB<0b0000, "vld4", "8">;
278def VLD4q16b : VLD4WB<0b0100, "vld4", "16">;
279def VLD4q32b : VLD4WB<0b1000, "vld4", "32">;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000280
281// VLD1LN : Vector Load (single element to one lane)
282// FIXME: Not yet implemented.
Bob Wilson7708c222009-10-07 18:09:32 +0000283
Bob Wilson243fcc52009-09-01 04:26:28 +0000284// VLD2LN : Vector Load (single 2-element structure to one lane)
Evan Chengf81bf152009-11-23 21:57:23 +0000285class VLD2LN<bits<4> op11_8, string OpcodeStr, string Dt>
Johnny Chen7ebd32a2009-11-23 18:16:16 +0000286 : NLdSt<1,0b10,op11_8,{?,?,?,?}, (outs DPR:$dst1, DPR:$dst2),
Evan Chengf81bf152009-11-23 21:57:23 +0000287 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, nohash_imm:$lane),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000288 IIC_VLD2, OpcodeStr, Dt, "\\{$dst1[$lane], $dst2[$lane]\\}, $addr",
Evan Chengf81bf152009-11-23 21:57:23 +0000289 "$src1 = $dst1, $src2 = $dst2", []>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000290
Johnny Chen5c376ff2009-11-19 19:20:17 +0000291// vld2 to single-spaced registers.
Evan Chengf81bf152009-11-23 21:57:23 +0000292def VLD2LNd8 : VLD2LN<0b0001, "vld2", "8">;
Bob Wilson9abe19d2010-02-17 00:31:29 +0000293def VLD2LNd16 : VLD2LN<0b0101, "vld2", "16"> { let Inst{5} = 0; }
294def VLD2LNd32 : VLD2LN<0b1001, "vld2", "32"> { let Inst{6} = 0; }
Bob Wilson30aea9d2009-10-08 18:56:10 +0000295
296// vld2 to double-spaced even registers.
Bob Wilson9abe19d2010-02-17 00:31:29 +0000297def VLD2LNq16a: VLD2LN<0b0101, "vld2", "16"> { let Inst{5} = 1; }
298def VLD2LNq32a: VLD2LN<0b1001, "vld2", "32"> { let Inst{6} = 1; }
Bob Wilson30aea9d2009-10-08 18:56:10 +0000299
300// vld2 to double-spaced odd registers.
Bob Wilson9abe19d2010-02-17 00:31:29 +0000301def VLD2LNq16b: VLD2LN<0b0101, "vld2", "16"> { let Inst{5} = 1; }
302def VLD2LNq32b: VLD2LN<0b1001, "vld2", "32"> { let Inst{6} = 1; }
Bob Wilson243fcc52009-09-01 04:26:28 +0000303
304// VLD3LN : Vector Load (single 3-element structure to one lane)
Evan Chengf81bf152009-11-23 21:57:23 +0000305class VLD3LN<bits<4> op11_8, string OpcodeStr, string Dt>
Johnny Chen7ebd32a2009-11-23 18:16:16 +0000306 : NLdSt<1,0b10,op11_8,{?,?,?,?}, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3),
Evan Chengf81bf152009-11-23 21:57:23 +0000307 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000308 nohash_imm:$lane), IIC_VLD3, OpcodeStr, Dt,
Bob Wilson9fedc332010-01-18 01:24:43 +0000309 "\\{$dst1[$lane], $dst2[$lane], $dst3[$lane]\\}, $addr",
Evan Chengf81bf152009-11-23 21:57:23 +0000310 "$src1 = $dst1, $src2 = $dst2, $src3 = $dst3", []>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000311
Johnny Chen5c376ff2009-11-19 19:20:17 +0000312// vld3 to single-spaced registers.
Bob Wilson9abe19d2010-02-17 00:31:29 +0000313def VLD3LNd8 : VLD3LN<0b0010, "vld3", "8"> { let Inst{4} = 0; }
314def VLD3LNd16 : VLD3LN<0b0110, "vld3", "16"> { let Inst{5-4} = 0b00; }
315def VLD3LNd32 : VLD3LN<0b1010, "vld3", "32"> { let Inst{6-4} = 0b000; }
Bob Wilson0bf7d992009-10-08 22:27:33 +0000316
317// vld3 to double-spaced even registers.
Bob Wilson9abe19d2010-02-17 00:31:29 +0000318def VLD3LNq16a: VLD3LN<0b0110, "vld3", "16"> { let Inst{5-4} = 0b10; }
319def VLD3LNq32a: VLD3LN<0b1010, "vld3", "32"> { let Inst{6-4} = 0b100; }
Bob Wilson0bf7d992009-10-08 22:27:33 +0000320
321// vld3 to double-spaced odd registers.
Bob Wilson9abe19d2010-02-17 00:31:29 +0000322def VLD3LNq16b: VLD3LN<0b0110, "vld3", "16"> { let Inst{5-4} = 0b10; }
323def VLD3LNq32b: VLD3LN<0b1010, "vld3", "32"> { let Inst{6-4} = 0b100; }
Bob Wilson243fcc52009-09-01 04:26:28 +0000324
325// VLD4LN : Vector Load (single 4-element structure to one lane)
Evan Chengf81bf152009-11-23 21:57:23 +0000326class VLD4LN<bits<4> op11_8, string OpcodeStr, string Dt>
Johnny Chen7ebd32a2009-11-23 18:16:16 +0000327 : NLdSt<1,0b10,op11_8,{?,?,?,?},
Evan Chengf81bf152009-11-23 21:57:23 +0000328 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
329 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000330 nohash_imm:$lane), IIC_VLD4, OpcodeStr, Dt,
Bob Wilson9fedc332010-01-18 01:24:43 +0000331 "\\{$dst1[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $addr",
Evan Chengf81bf152009-11-23 21:57:23 +0000332 "$src1 = $dst1, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4", []>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000333
Johnny Chen5c376ff2009-11-19 19:20:17 +0000334// vld4 to single-spaced registers.
Evan Chengf81bf152009-11-23 21:57:23 +0000335def VLD4LNd8 : VLD4LN<0b0011, "vld4", "8">;
Bob Wilson9abe19d2010-02-17 00:31:29 +0000336def VLD4LNd16 : VLD4LN<0b0111, "vld4", "16"> { let Inst{5} = 0; }
337def VLD4LNd32 : VLD4LN<0b1011, "vld4", "32"> { let Inst{6} = 0; }
Bob Wilson62e053e2009-10-08 22:53:57 +0000338
339// vld4 to double-spaced even registers.
Bob Wilson9abe19d2010-02-17 00:31:29 +0000340def VLD4LNq16a: VLD4LN<0b0111, "vld4", "16"> { let Inst{5} = 1; }
341def VLD4LNq32a: VLD4LN<0b1011, "vld4", "32"> { let Inst{6} = 1; }
Bob Wilson62e053e2009-10-08 22:53:57 +0000342
343// vld4 to double-spaced odd registers.
Bob Wilson9abe19d2010-02-17 00:31:29 +0000344def VLD4LNq16b: VLD4LN<0b0111, "vld4", "16"> { let Inst{5} = 1; }
345def VLD4LNq32b: VLD4LN<0b1011, "vld4", "32"> { let Inst{6} = 1; }
Bob Wilsonb07c1712009-10-07 21:53:04 +0000346
347// VLD1DUP : Vector Load (single element to all lanes)
348// VLD2DUP : Vector Load (single 2-element structure to all lanes)
349// VLD3DUP : Vector Load (single 3-element structure to all lanes)
350// VLD4DUP : Vector Load (single 4-element structure to all lanes)
351// FIXME: Not yet implemented.
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000352} // mayLoad = 1, hasExtraDefRegAllocReq = 1
Bob Wilsondbd3c0e2009-08-12 00:49:01 +0000353
Bob Wilsonb36ec862009-08-06 18:47:44 +0000354// VST1 : Vector Store (multiple single elements)
Evan Chengf81bf152009-11-23 21:57:23 +0000355class VST1D<bits<4> op7_4, string OpcodeStr, string Dt,
356 ValueType Ty, Intrinsic IntOp>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000357 : NLdSt<0,0b00,0b0111,op7_4, (outs), (ins addrmode6:$addr, DPR:$src), IIC_VST,
Evan Chengf81bf152009-11-23 21:57:23 +0000358 OpcodeStr, Dt, "\\{$src\\}, $addr", "",
Bob Wilsonb36ec862009-08-06 18:47:44 +0000359 [(IntOp addrmode6:$addr, (Ty DPR:$src))]>;
Evan Chengf81bf152009-11-23 21:57:23 +0000360class VST1Q<bits<4> op7_4, string OpcodeStr, string Dt,
361 ValueType Ty, Intrinsic IntOp>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000362 : NLdSt<0,0b00,0b1010,op7_4, (outs), (ins addrmode6:$addr, QPR:$src), IIC_VST,
Evan Chengf81bf152009-11-23 21:57:23 +0000363 OpcodeStr, Dt, "${src:dregpair}, $addr", "",
Bob Wilsonb36ec862009-08-06 18:47:44 +0000364 [(IntOp addrmode6:$addr, (Ty QPR:$src))]>;
365
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000366let hasExtraSrcRegAllocReq = 1 in {
Evan Chengf81bf152009-11-23 21:57:23 +0000367def VST1d8 : VST1D<0b0000, "vst1", "8", v8i8, int_arm_neon_vst1>;
368def VST1d16 : VST1D<0b0100, "vst1", "16", v4i16, int_arm_neon_vst1>;
369def VST1d32 : VST1D<0b1000, "vst1", "32", v2i32, int_arm_neon_vst1>;
370def VST1df : VST1D<0b1000, "vst1", "32", v2f32, int_arm_neon_vst1>;
371def VST1d64 : VST1D<0b1100, "vst1", "64", v1i64, int_arm_neon_vst1>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000372
Evan Chengf81bf152009-11-23 21:57:23 +0000373def VST1q8 : VST1Q<0b0000, "vst1", "8", v16i8, int_arm_neon_vst1>;
374def VST1q16 : VST1Q<0b0100, "vst1", "16", v8i16, int_arm_neon_vst1>;
375def VST1q32 : VST1Q<0b1000, "vst1", "32", v4i32, int_arm_neon_vst1>;
376def VST1qf : VST1Q<0b1000, "vst1", "32", v4f32, int_arm_neon_vst1>;
377def VST1q64 : VST1Q<0b1100, "vst1", "64", v2i64, int_arm_neon_vst1>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000378} // hasExtraSrcRegAllocReq
Bob Wilsonb36ec862009-08-06 18:47:44 +0000379
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000380let mayStore = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000381
Bob Wilsonb36ec862009-08-06 18:47:44 +0000382// VST2 : Vector Store (multiple 2-element structures)
Evan Chengf81bf152009-11-23 21:57:23 +0000383class VST2D<bits<4> op7_4, string OpcodeStr, string Dt>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000384 : NLdSt<0,0b00,0b1000,op7_4, (outs),
385 (ins addrmode6:$addr, DPR:$src1, DPR:$src2), IIC_VST,
Bob Wilson9fedc332010-01-18 01:24:43 +0000386 OpcodeStr, Dt, "\\{$src1, $src2\\}, $addr", "", []>;
Evan Chengf81bf152009-11-23 21:57:23 +0000387class VST2Q<bits<4> op7_4, string OpcodeStr, string Dt>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000388 : NLdSt<0,0b00,0b0011,op7_4, (outs),
389 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000390 IIC_VST, OpcodeStr, Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr",
Bob Wilsond2855752009-10-07 18:47:39 +0000391 "", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000392
Evan Chengf81bf152009-11-23 21:57:23 +0000393def VST2d8 : VST2D<0b0000, "vst2", "8">;
394def VST2d16 : VST2D<0b0100, "vst2", "16">;
395def VST2d32 : VST2D<0b1000, "vst2", "32">;
Bob Wilson24e04c52009-10-08 00:21:01 +0000396def VST2d64 : NLdSt<0,0b00,0b1010,0b1100, (outs),
397 (ins addrmode6:$addr, DPR:$src1, DPR:$src2), IIC_VST,
Bob Wilson9fedc332010-01-18 01:24:43 +0000398 "vst1", "64", "\\{$src1, $src2\\}, $addr", "", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000399
Evan Chengf81bf152009-11-23 21:57:23 +0000400def VST2q8 : VST2Q<0b0000, "vst2", "8">;
401def VST2q16 : VST2Q<0b0100, "vst2", "16">;
402def VST2q32 : VST2Q<0b1000, "vst2", "32">;
Bob Wilsond2855752009-10-07 18:47:39 +0000403
Bob Wilsonb36ec862009-08-06 18:47:44 +0000404// VST3 : Vector Store (multiple 3-element structures)
Evan Chengf81bf152009-11-23 21:57:23 +0000405class VST3D<bits<4> op7_4, string OpcodeStr, string Dt>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000406 : NLdSt<0,0b00,0b0100,op7_4, (outs),
407 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3), IIC_VST,
Bob Wilson9fedc332010-01-18 01:24:43 +0000408 OpcodeStr, Dt, "\\{$src1, $src2, $src3\\}, $addr", "", []>;
Evan Chengf81bf152009-11-23 21:57:23 +0000409class VST3WB<bits<4> op7_4, string OpcodeStr, string Dt>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000410 : NLdSt<0,0b00,0b0101,op7_4, (outs GPR:$wb),
411 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3), IIC_VST,
Bob Wilson9fedc332010-01-18 01:24:43 +0000412 OpcodeStr, Dt, "\\{$src1, $src2, $src3\\}, $addr",
Bob Wilson66a70632009-10-07 20:30:08 +0000413 "$addr.addr = $wb", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000414
Evan Chengf81bf152009-11-23 21:57:23 +0000415def VST3d8 : VST3D<0b0000, "vst3", "8">;
416def VST3d16 : VST3D<0b0100, "vst3", "16">;
417def VST3d32 : VST3D<0b1000, "vst3", "32">;
Bob Wilson5adf60c2009-10-08 00:28:28 +0000418def VST3d64 : NLdSt<0,0b00,0b0110,0b1100, (outs),
419 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3),
420 IIC_VST,
Bob Wilson9fedc332010-01-18 01:24:43 +0000421 "vst1", "64", "\\{$src1, $src2, $src3\\}, $addr", "", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000422
Bob Wilson66a70632009-10-07 20:30:08 +0000423// vst3 to double-spaced even registers.
Evan Chengf81bf152009-11-23 21:57:23 +0000424def VST3q8a : VST3WB<0b0000, "vst3", "8">;
425def VST3q16a : VST3WB<0b0100, "vst3", "16">;
426def VST3q32a : VST3WB<0b1000, "vst3", "32">;
Bob Wilson66a70632009-10-07 20:30:08 +0000427
428// vst3 to double-spaced odd registers.
Evan Chengf81bf152009-11-23 21:57:23 +0000429def VST3q8b : VST3WB<0b0000, "vst3", "8">;
430def VST3q16b : VST3WB<0b0100, "vst3", "16">;
431def VST3q32b : VST3WB<0b1000, "vst3", "32">;
Bob Wilson66a70632009-10-07 20:30:08 +0000432
Bob Wilsonb36ec862009-08-06 18:47:44 +0000433// VST4 : Vector Store (multiple 4-element structures)
Evan Chengf81bf152009-11-23 21:57:23 +0000434class VST4D<bits<4> op7_4, string OpcodeStr, string Dt>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000435 : NLdSt<0,0b00,0b0000,op7_4, (outs),
436 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000437 IIC_VST, OpcodeStr, Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr",
Bob Wilson2a9df472009-08-25 17:46:06 +0000438 "", []>;
Evan Chengf81bf152009-11-23 21:57:23 +0000439class VST4WB<bits<4> op7_4, string OpcodeStr, string Dt>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000440 : NLdSt<0,0b00,0b0001,op7_4, (outs GPR:$wb),
441 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000442 IIC_VST, OpcodeStr, Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr",
Bob Wilson63c90632009-10-07 20:49:18 +0000443 "$addr.addr = $wb", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000444
Evan Chengf81bf152009-11-23 21:57:23 +0000445def VST4d8 : VST4D<0b0000, "vst4", "8">;
446def VST4d16 : VST4D<0b0100, "vst4", "16">;
447def VST4d32 : VST4D<0b1000, "vst4", "32">;
Bob Wilsondeb31412009-10-08 05:18:18 +0000448def VST4d64 : NLdSt<0,0b00,0b0010,0b1100, (outs),
449 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3,
450 DPR:$src4), IIC_VST,
Bob Wilson9fedc332010-01-18 01:24:43 +0000451 "vst1", "64", "\\{$src1, $src2, $src3, $src4\\}, $addr",
452 "", []>;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000453
Bob Wilson63c90632009-10-07 20:49:18 +0000454// vst4 to double-spaced even registers.
Evan Chengf81bf152009-11-23 21:57:23 +0000455def VST4q8a : VST4WB<0b0000, "vst4", "8">;
456def VST4q16a : VST4WB<0b0100, "vst4", "16">;
457def VST4q32a : VST4WB<0b1000, "vst4", "32">;
Bob Wilson63c90632009-10-07 20:49:18 +0000458
459// vst4 to double-spaced odd registers.
Evan Chengf81bf152009-11-23 21:57:23 +0000460def VST4q8b : VST4WB<0b0000, "vst4", "8">;
461def VST4q16b : VST4WB<0b0100, "vst4", "16">;
462def VST4q32b : VST4WB<0b1000, "vst4", "32">;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000463
464// VST1LN : Vector Store (single element from one lane)
465// FIXME: Not yet implemented.
Bob Wilson63c90632009-10-07 20:49:18 +0000466
Bob Wilson8a3198b2009-09-01 18:51:56 +0000467// VST2LN : Vector Store (single 2-element structure from one lane)
Evan Chengf81bf152009-11-23 21:57:23 +0000468class VST2LN<bits<4> op11_8, string OpcodeStr, string Dt>
Johnny Chen7ebd32a2009-11-23 18:16:16 +0000469 : NLdSt<1,0b00,op11_8,{?,?,?,?}, (outs),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000470 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, nohash_imm:$lane),
471 IIC_VST, OpcodeStr, Dt, "\\{$src1[$lane], $src2[$lane]\\}, $addr",
472 "", []>;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000473
Johnny Chen5c376ff2009-11-19 19:20:17 +0000474// vst2 to single-spaced registers.
Evan Chengf81bf152009-11-23 21:57:23 +0000475def VST2LNd8 : VST2LN<0b0001, "vst2", "8">;
Bob Wilson9abe19d2010-02-17 00:31:29 +0000476def VST2LNd16 : VST2LN<0b0101, "vst2", "16"> { let Inst{5} = 0; }
477def VST2LNd32 : VST2LN<0b1001, "vst2", "32"> { let Inst{6} = 0; }
Bob Wilsonc5c6edb2009-10-08 23:38:24 +0000478
479// vst2 to double-spaced even registers.
Bob Wilson9abe19d2010-02-17 00:31:29 +0000480def VST2LNq16a: VST2LN<0b0101, "vst2", "16"> { let Inst{5} = 1; }
481def VST2LNq32a: VST2LN<0b1001, "vst2", "32"> { let Inst{6} = 1; }
Bob Wilsonc5c6edb2009-10-08 23:38:24 +0000482
483// vst2 to double-spaced odd registers.
Bob Wilson9abe19d2010-02-17 00:31:29 +0000484def VST2LNq16b: VST2LN<0b0101, "vst2", "16"> { let Inst{5} = 1; }
485def VST2LNq32b: VST2LN<0b1001, "vst2", "32"> { let Inst{6} = 1; }
Bob Wilson8a3198b2009-09-01 18:51:56 +0000486
487// VST3LN : Vector Store (single 3-element structure from one lane)
Evan Chengf81bf152009-11-23 21:57:23 +0000488class VST3LN<bits<4> op11_8, string OpcodeStr, string Dt>
Johnny Chen7ebd32a2009-11-23 18:16:16 +0000489 : NLdSt<1,0b00,op11_8,{?,?,?,?}, (outs),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000490 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3,
491 nohash_imm:$lane), IIC_VST, OpcodeStr, Dt,
492 "\\{$src1[$lane], $src2[$lane], $src3[$lane]\\}, $addr", "", []>;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000493
Johnny Chen5c376ff2009-11-19 19:20:17 +0000494// vst3 to single-spaced registers.
Bob Wilson9abe19d2010-02-17 00:31:29 +0000495def VST3LNd8 : VST3LN<0b0010, "vst3", "8"> { let Inst{4} = 0; }
496def VST3LNd16 : VST3LN<0b0110, "vst3", "16"> { let Inst{5-4} = 0b00; }
497def VST3LNd32 : VST3LN<0b1010, "vst3", "32"> { let Inst{6-4} = 0b000; }
Bob Wilson8cdb2692009-10-08 23:51:31 +0000498
499// vst3 to double-spaced even registers.
Bob Wilson9abe19d2010-02-17 00:31:29 +0000500def VST3LNq16a: VST3LN<0b0110, "vst3", "16"> { let Inst{5-4} = 0b10; }
501def VST3LNq32a: VST3LN<0b1010, "vst3", "32"> { let Inst{6-4} = 0b100; }
Bob Wilson8cdb2692009-10-08 23:51:31 +0000502
503// vst3 to double-spaced odd registers.
Bob Wilson9abe19d2010-02-17 00:31:29 +0000504def VST3LNq16b: VST3LN<0b0110, "vst3", "16"> { let Inst{5-4} = 0b10; }
505def VST3LNq32b: VST3LN<0b1010, "vst3", "32"> { let Inst{6-4} = 0b100; }
Bob Wilson8a3198b2009-09-01 18:51:56 +0000506
507// VST4LN : Vector Store (single 4-element structure from one lane)
Evan Chengf81bf152009-11-23 21:57:23 +0000508class VST4LN<bits<4> op11_8, string OpcodeStr, string Dt>
Johnny Chen7ebd32a2009-11-23 18:16:16 +0000509 : NLdSt<1,0b00,op11_8,{?,?,?,?}, (outs),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000510 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
511 nohash_imm:$lane), IIC_VST, OpcodeStr, Dt,
Bob Wilson9fedc332010-01-18 01:24:43 +0000512 "\\{$src1[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $addr",
Bob Wilson9abe19d2010-02-17 00:31:29 +0000513 "", []>;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000514
Johnny Chen5c376ff2009-11-19 19:20:17 +0000515// vst4 to single-spaced registers.
Evan Chengf81bf152009-11-23 21:57:23 +0000516def VST4LNd8 : VST4LN<0b0011, "vst4", "8">;
Bob Wilson9abe19d2010-02-17 00:31:29 +0000517def VST4LNd16 : VST4LN<0b0111, "vst4", "16"> { let Inst{5} = 0; }
518def VST4LNd32 : VST4LN<0b1011, "vst4", "32"> { let Inst{6} = 0; }
Bob Wilson56311392009-10-09 00:01:36 +0000519
520// vst4 to double-spaced even registers.
Bob Wilson9abe19d2010-02-17 00:31:29 +0000521def VST4LNq16a: VST4LN<0b0111, "vst4", "16"> { let Inst{5} = 1; }
522def VST4LNq32a: VST4LN<0b1011, "vst4", "32"> { let Inst{6} = 1; }
Bob Wilson56311392009-10-09 00:01:36 +0000523
524// vst4 to double-spaced odd registers.
Bob Wilson9abe19d2010-02-17 00:31:29 +0000525def VST4LNq16b: VST4LN<0b0111, "vst4", "16"> { let Inst{5} = 1; }
526def VST4LNq32b: VST4LN<0b1011, "vst4", "32"> { let Inst{6} = 1; }
Bob Wilson56311392009-10-09 00:01:36 +0000527
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000528} // mayStore = 1, hasExtraSrcRegAllocReq = 1
Bob Wilsonb36ec862009-08-06 18:47:44 +0000529
Bob Wilson205a5ca2009-07-08 18:11:30 +0000530
Bob Wilson5bafff32009-06-22 23:27:02 +0000531//===----------------------------------------------------------------------===//
532// NEON pattern fragments
533//===----------------------------------------------------------------------===//
534
535// Extract D sub-registers of Q registers.
536// (arm_dsubreg_0 is 5; arm_dsubreg_1 is 6)
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000537def DSubReg_i8_reg : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000538 return CurDAG->getTargetConstant(5 + N->getZExtValue() / 8, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000539}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000540def DSubReg_i16_reg : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000541 return CurDAG->getTargetConstant(5 + N->getZExtValue() / 4, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000542}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000543def DSubReg_i32_reg : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000544 return CurDAG->getTargetConstant(5 + N->getZExtValue() / 2, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000545}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000546def DSubReg_f64_reg : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000547 return CurDAG->getTargetConstant(5 + N->getZExtValue(), MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000548}]>;
Anton Korobeynikov69d1c1a2009-09-02 21:21:28 +0000549def DSubReg_f64_other_reg : SDNodeXForm<imm, [{
550 return CurDAG->getTargetConstant(5 + (1 - N->getZExtValue()), MVT::i32);
551}]>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000552
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +0000553// Extract S sub-registers of Q/D registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000554// (arm_ssubreg_0 is 1; arm_ssubreg_1 is 2; etc.)
555def SSubReg_f32_reg : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000556 return CurDAG->getTargetConstant(1 + N->getZExtValue(), MVT::i32);
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000557}]>;
558
Bob Wilson5bafff32009-06-22 23:27:02 +0000559// Translate lane numbers from Q registers to D subregs.
560def SubReg_i8_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000561 return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000562}]>;
563def SubReg_i16_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000564 return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000565}]>;
566def SubReg_i32_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000567 return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000568}]>;
569
570//===----------------------------------------------------------------------===//
571// Instruction Classes
572//===----------------------------------------------------------------------===//
573
Bob Wilson3c0f96e2010-02-17 22:23:11 +0000574// Basic 2-register operations: single-, double- and quad-register.
575class N2VS<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
576 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
577 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
578 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
579 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src),
580 IIC_VUNAD, OpcodeStr, Dt, "$dst, $src", "", []>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000581class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +0000582 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
583 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +0000584 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +0000585 (ins DPR:$src), IIC_VUNAD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000586 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src))))]>;
587class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +0000588 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
589 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +0000590 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +0000591 (ins QPR:$src), IIC_VUNAQ, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000592 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src))))]>;
593
Bob Wilson69bfbd62010-02-17 22:42:54 +0000594// Basic 2-register intrinsics, both double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +0000595class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin127221f2009-09-23 21:38:08 +0000596 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000597 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +0000598 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
599 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +0000600 (ins DPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000601 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
602class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin127221f2009-09-23 21:38:08 +0000603 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000604 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +0000605 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
606 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +0000607 (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000608 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
609
610// Narrow 2-register intrinsics.
611class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
612 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000613 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin127221f2009-09-23 21:38:08 +0000614 ValueType TyD, ValueType TyQ, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +0000615 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +0000616 (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000617 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src))))]>;
618
Bob Wilson507df402009-10-21 02:15:46 +0000619// Long 2-register intrinsics (currently only used for VMOVL).
620class N2VLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
621 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000622 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin127221f2009-09-23 21:38:08 +0000623 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +0000624 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +0000625 (ins DPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000626 [(set QPR:$dst, (TyQ (IntOp (TyD DPR:$src))))]>;
627
Bob Wilsonb6ab51e2009-08-08 06:13:25 +0000628// 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register.
Evan Chengf81bf152009-11-23 21:57:23 +0000629class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr, string Dt>
Bob Wilsonb6ab51e2009-08-08 06:13:25 +0000630 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$dst1, DPR:$dst2),
David Goodwin127221f2009-09-23 21:38:08 +0000631 (ins DPR:$src1, DPR:$src2), IIC_VPERMD,
Evan Chengf81bf152009-11-23 21:57:23 +0000632 OpcodeStr, Dt, "$dst1, $dst2",
Bob Wilsonb6ab51e2009-08-08 06:13:25 +0000633 "$src1 = $dst1, $src2 = $dst2", []>;
David Goodwin127221f2009-09-23 21:38:08 +0000634class N2VQShuffle<bits<2> op19_18, bits<5> op11_7,
Evan Chengf81bf152009-11-23 21:57:23 +0000635 InstrItinClass itin, string OpcodeStr, string Dt>
Bob Wilsonb6ab51e2009-08-08 06:13:25 +0000636 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$dst1, QPR:$dst2),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000637 (ins QPR:$src1, QPR:$src2), itin, OpcodeStr, Dt, "$dst1, $dst2",
Bob Wilsonb6ab51e2009-08-08 06:13:25 +0000638 "$src1 = $dst1, $src2 = $dst2", []>;
639
Bob Wilson3c0f96e2010-02-17 22:23:11 +0000640// Basic 3-register operations: single-, double- and quad-register.
641class N3VS<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
642 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
643 SDNode OpNode, bit Commutable>
644 : N3V<op24, op23, op21_20, op11_8, 0, op4,
645 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src1, DPR_VFP2:$src2), IIC_VBIND,
646 OpcodeStr, Dt, "$dst, $src1, $src2", "", []> {
647 let isCommutable = Commutable;
648}
649
Bob Wilson5bafff32009-06-22 23:27:02 +0000650class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000651 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000652 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +0000653 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin127221f2009-09-23 21:38:08 +0000654 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000655 OpcodeStr, Dt, "$dst, $src1, $src2", "",
656 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src1), (OpTy DPR:$src2))))]> {
657 let isCommutable = Commutable;
658}
659// Same as N3VD but no data type.
660class N3VDX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
661 InstrItinClass itin, string OpcodeStr,
662 ValueType ResTy, ValueType OpTy,
663 SDNode OpNode, bit Commutable>
664 : N3VX<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000665 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), itin,
666 OpcodeStr, "$dst, $src1, $src2", "",
667 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src1), (OpTy DPR:$src2))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +0000668 let isCommutable = Commutable;
669}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000670class N3VDSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +0000671 InstrItinClass itin, string OpcodeStr, string Dt,
672 ValueType Ty, SDNode ShOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000673 : N3V<0, 1, op21_20, op11_8, 1, 0,
674 (outs DPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +0000675 itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000676 [(set (Ty DPR:$dst),
677 (Ty (ShOp (Ty DPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000678 (Ty (NEONvduplane (Ty DPR_VFP2:$src2), imm:$lane)))))]>{
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000679 let isCommutable = 0;
680}
681class N3VDSL16<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +0000682 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000683 : N3V<0, 1, op21_20, op11_8, 1, 0,
684 (outs DPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000685 IIC_VMULi16D, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000686 [(set (Ty DPR:$dst),
687 (Ty (ShOp (Ty DPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000688 (Ty (NEONvduplane (Ty DPR_8:$src2), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000689 let isCommutable = 0;
690}
691
Bob Wilson5bafff32009-06-22 23:27:02 +0000692class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000693 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000694 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +0000695 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwin127221f2009-09-23 21:38:08 +0000696 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000697 OpcodeStr, Dt, "$dst, $src1, $src2", "",
698 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src1), (OpTy QPR:$src2))))]> {
699 let isCommutable = Commutable;
700}
701class N3VQX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
702 InstrItinClass itin, string OpcodeStr,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000703 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Evan Chengf81bf152009-11-23 21:57:23 +0000704 : N3VX<op24, op23, op21_20, op11_8, 1, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000705 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), itin,
706 OpcodeStr, "$dst, $src1, $src2", "",
707 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src1), (OpTy QPR:$src2))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +0000708 let isCommutable = Commutable;
709}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000710class N3VQSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +0000711 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +0000712 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000713 : N3V<1, 1, op21_20, op11_8, 1, 0,
714 (outs QPR:$dst), (ins QPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +0000715 itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000716 [(set (ResTy QPR:$dst),
717 (ResTy (ShOp (ResTy QPR:$src1),
718 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src2),
719 imm:$lane)))))]> {
720 let isCommutable = 0;
721}
Bob Wilson9abe19d2010-02-17 00:31:29 +0000722class N3VQSL16<bits<2> op21_20, bits<4> op11_8, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +0000723 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000724 : N3V<1, 1, op21_20, op11_8, 1, 0,
725 (outs QPR:$dst), (ins QPR:$src1, DPR_8:$src2, nohash_imm:$lane),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000726 IIC_VMULi16Q, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000727 [(set (ResTy QPR:$dst),
728 (ResTy (ShOp (ResTy QPR:$src1),
729 (ResTy (NEONvduplane (OpTy DPR_8:$src2),
730 imm:$lane)))))]> {
731 let isCommutable = 0;
732}
Bob Wilson5bafff32009-06-22 23:27:02 +0000733
734// Basic 3-register intrinsics, both double- and quad-register.
735class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000736 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000737 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +0000738 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +0000739 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000740 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000741 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1), (OpTy DPR:$src2))))]> {
742 let isCommutable = Commutable;
743}
David Goodwin658ea602009-09-25 18:38:29 +0000744class N3VDIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000745 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000746 : N3V<0, 1, op21_20, op11_8, 1, 0,
747 (outs DPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +0000748 itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000749 [(set (Ty DPR:$dst),
750 (Ty (IntOp (Ty DPR:$src1),
751 (Ty (NEONvduplane (Ty DPR_VFP2:$src2),
752 imm:$lane)))))]> {
753 let isCommutable = 0;
754}
David Goodwin658ea602009-09-25 18:38:29 +0000755class N3VDIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000756 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000757 : N3V<0, 1, op21_20, op11_8, 1, 0,
758 (outs DPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +0000759 itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000760 [(set (Ty DPR:$dst),
761 (Ty (IntOp (Ty DPR:$src1),
762 (Ty (NEONvduplane (Ty DPR_8:$src2),
763 imm:$lane)))))]> {
764 let isCommutable = 0;
765}
766
Bob Wilson5bafff32009-06-22 23:27:02 +0000767class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000768 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000769 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +0000770 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwin658ea602009-09-25 18:38:29 +0000771 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000772 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000773 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1), (OpTy QPR:$src2))))]> {
774 let isCommutable = Commutable;
775}
David Goodwin658ea602009-09-25 18:38:29 +0000776class N3VQIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000777 string OpcodeStr, string Dt,
778 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000779 : N3V<1, 1, op21_20, op11_8, 1, 0,
780 (outs QPR:$dst), (ins QPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +0000781 itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000782 [(set (ResTy QPR:$dst),
783 (ResTy (IntOp (ResTy QPR:$src1),
784 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src2),
785 imm:$lane)))))]> {
786 let isCommutable = 0;
787}
David Goodwin658ea602009-09-25 18:38:29 +0000788class N3VQIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000789 string OpcodeStr, string Dt,
790 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000791 : N3V<1, 1, op21_20, op11_8, 1, 0,
792 (outs QPR:$dst), (ins QPR:$src1, DPR_8:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +0000793 itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000794 [(set (ResTy QPR:$dst),
795 (ResTy (IntOp (ResTy QPR:$src1),
796 (ResTy (NEONvduplane (OpTy DPR_8:$src2),
797 imm:$lane)))))]> {
798 let isCommutable = 0;
799}
Bob Wilson5bafff32009-06-22 23:27:02 +0000800
Bob Wilson3c0f96e2010-02-17 22:23:11 +0000801// Multiply-Add/Sub operations: single-, double- and quad-register.
802class N3VSMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
803 InstrItinClass itin, string OpcodeStr, string Dt,
804 ValueType Ty, SDNode MulOp, SDNode OpNode>
805 : N3V<op24, op23, op21_20, op11_8, 0, op4,
806 (outs DPR_VFP2:$dst),
807 (ins DPR_VFP2:$src1, DPR_VFP2:$src2, DPR_VFP2:$src3), itin,
808 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst", []>;
809
Bob Wilson5bafff32009-06-22 23:27:02 +0000810class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000811 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +0000812 ValueType Ty, SDNode MulOp, SDNode OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +0000813 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +0000814 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000815 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +0000816 [(set DPR:$dst, (Ty (OpNode DPR:$src1,
817 (Ty (MulOp DPR:$src2, DPR:$src3)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +0000818class N3VDMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000819 string OpcodeStr, string Dt,
820 ValueType Ty, SDNode MulOp, SDNode ShOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000821 : N3V<0, 1, op21_20, op11_8, 1, 0,
822 (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +0000823 (ins DPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane), itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000824 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000825 [(set (Ty DPR:$dst),
826 (Ty (ShOp (Ty DPR:$src1),
827 (Ty (MulOp DPR:$src2,
828 (Ty (NEONvduplane (Ty DPR_VFP2:$src3),
829 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +0000830class N3VDMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000831 string OpcodeStr, string Dt,
832 ValueType Ty, SDNode MulOp, SDNode ShOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000833 : N3V<0, 1, op21_20, op11_8, 1, 0,
834 (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +0000835 (ins DPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane), itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000836 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000837 [(set (Ty DPR:$dst),
838 (Ty (ShOp (Ty DPR:$src1),
839 (Ty (MulOp DPR:$src2,
840 (Ty (NEONvduplane (Ty DPR_8:$src3),
841 imm:$lane)))))))]>;
842
Bob Wilson5bafff32009-06-22 23:27:02 +0000843class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000844 InstrItinClass itin, string OpcodeStr, string Dt, ValueType Ty,
David Goodwin658ea602009-09-25 18:38:29 +0000845 SDNode MulOp, SDNode OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +0000846 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwin658ea602009-09-25 18:38:29 +0000847 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000848 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +0000849 [(set QPR:$dst, (Ty (OpNode QPR:$src1,
850 (Ty (MulOp QPR:$src2, QPR:$src3)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +0000851class N3VQMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000852 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000853 SDNode MulOp, SDNode ShOp>
854 : N3V<1, 1, op21_20, op11_8, 1, 0,
855 (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +0000856 (ins QPR:$src1, QPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane), itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000857 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000858 [(set (ResTy QPR:$dst),
859 (ResTy (ShOp (ResTy QPR:$src1),
860 (ResTy (MulOp QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000861 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src3),
862 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +0000863class N3VQMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000864 string OpcodeStr, string Dt,
865 ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000866 SDNode MulOp, SDNode ShOp>
867 : N3V<1, 1, op21_20, op11_8, 1, 0,
868 (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +0000869 (ins QPR:$src1, QPR:$src2, DPR_8:$src3, nohash_imm:$lane), itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000870 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000871 [(set (ResTy QPR:$dst),
872 (ResTy (ShOp (ResTy QPR:$src1),
873 (ResTy (MulOp QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000874 (ResTy (NEONvduplane (OpTy DPR_8:$src3),
875 imm:$lane)))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000876
877// Neon 3-argument intrinsics, both double- and quad-register.
878// The destination register is also used as the first source operand register.
879class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000880 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +0000881 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +0000882 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +0000883 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000884 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +0000885 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1),
886 (OpTy DPR:$src2), (OpTy DPR:$src3))))]>;
887class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000888 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +0000889 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +0000890 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwin658ea602009-09-25 18:38:29 +0000891 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000892 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +0000893 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1),
894 (OpTy QPR:$src2), (OpTy QPR:$src3))))]>;
895
896// Neon Long 3-argument intrinsic. The destination register is
897// a quad-register and is also used as the first source operand register.
898class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000899 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +0000900 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +0000901 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +0000902 (outs QPR:$dst), (ins QPR:$src1, DPR:$src2, DPR:$src3), itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000903 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +0000904 [(set QPR:$dst,
905 (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$src2), (TyD DPR:$src3))))]>;
David Goodwin658ea602009-09-25 18:38:29 +0000906class N3VLInt3SL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000907 string OpcodeStr, string Dt,
908 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000909 : N3V<op24, 1, op21_20, op11_8, 1, 0,
910 (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +0000911 (ins QPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane), itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000912 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000913 [(set (ResTy QPR:$dst),
914 (ResTy (IntOp (ResTy QPR:$src1),
915 (OpTy DPR:$src2),
916 (OpTy (NEONvduplane (OpTy DPR_VFP2:$src3),
917 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +0000918class N3VLInt3SL16<bit op24, bits<2> op21_20, bits<4> op11_8,
919 InstrItinClass itin, string OpcodeStr, string Dt,
920 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000921 : N3V<op24, 1, op21_20, op11_8, 1, 0,
922 (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +0000923 (ins QPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane), itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000924 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000925 [(set (ResTy QPR:$dst),
926 (ResTy (IntOp (ResTy QPR:$src1),
927 (OpTy DPR:$src2),
928 (OpTy (NEONvduplane (OpTy DPR_8:$src3),
929 imm:$lane)))))]>;
930
Bob Wilson5bafff32009-06-22 23:27:02 +0000931// Narrowing 3-register intrinsics.
932class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000933 string OpcodeStr, string Dt, ValueType TyD, ValueType TyQ,
Bob Wilson5bafff32009-06-22 23:27:02 +0000934 Intrinsic IntOp, bit Commutable>
935 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +0000936 (outs DPR:$dst), (ins QPR:$src1, QPR:$src2), IIC_VBINi4D,
Evan Chengf81bf152009-11-23 21:57:23 +0000937 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000938 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src1), (TyQ QPR:$src2))))]> {
939 let isCommutable = Commutable;
940}
941
942// Long 3-register intrinsics.
943class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000944 InstrItinClass itin, string OpcodeStr, string Dt,
945 ValueType TyQ, ValueType TyD, Intrinsic IntOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +0000946 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +0000947 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000948 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000949 [(set QPR:$dst, (TyQ (IntOp (TyD DPR:$src1), (TyD DPR:$src2))))]> {
950 let isCommutable = Commutable;
951}
David Goodwin658ea602009-09-25 18:38:29 +0000952class N3VLIntSL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000953 string OpcodeStr, string Dt,
954 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000955 : N3V<op24, 1, op21_20, op11_8, 1, 0,
956 (outs QPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +0000957 itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000958 [(set (ResTy QPR:$dst),
959 (ResTy (IntOp (OpTy DPR:$src1),
960 (OpTy (NEONvduplane (OpTy DPR_VFP2:$src2),
961 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +0000962class N3VLIntSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
963 InstrItinClass itin, string OpcodeStr, string Dt,
964 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000965 : N3V<op24, 1, op21_20, op11_8, 1, 0,
966 (outs QPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +0000967 itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000968 [(set (ResTy QPR:$dst),
969 (ResTy (IntOp (OpTy DPR:$src1),
970 (OpTy (NEONvduplane (OpTy DPR_8:$src2),
971 imm:$lane)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000972
973// Wide 3-register intrinsics.
974class N3VWInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000975 string OpcodeStr, string Dt, ValueType TyQ, ValueType TyD,
Bob Wilson5bafff32009-06-22 23:27:02 +0000976 Intrinsic IntOp, bit Commutable>
977 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +0000978 (outs QPR:$dst), (ins QPR:$src1, DPR:$src2), IIC_VSUBiD,
Evan Chengf81bf152009-11-23 21:57:23 +0000979 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000980 [(set QPR:$dst, (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$src2))))]> {
981 let isCommutable = Commutable;
982}
983
984// Pairwise long 2-register intrinsics, both double- and quad-register.
985class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +0000986 bits<2> op17_16, bits<5> op11_7, bit op4,
987 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +0000988 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
989 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +0000990 (ins DPR:$src), IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000991 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
992class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +0000993 bits<2> op17_16, bits<5> op11_7, bit op4,
994 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +0000995 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
996 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +0000997 (ins QPR:$src), IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000998 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
999
1000// Pairwise long 2-register accumulate intrinsics,
1001// both double- and quad-register.
1002// The destination register is also used as the first source operand register.
1003class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001004 bits<2> op17_16, bits<5> op11_7, bit op4,
1005 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001006 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1007 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001008 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), IIC_VPALiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001009 OpcodeStr, Dt, "$dst, $src2", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001010 [(set DPR:$dst, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$src2))))]>;
1011class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001012 bits<2> op17_16, bits<5> op11_7, bit op4,
1013 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001014 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1015 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001016 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), IIC_VPALiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001017 OpcodeStr, Dt, "$dst, $src2", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001018 [(set QPR:$dst, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$src2))))]>;
1019
1020// Shift by immediate,
1021// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001022class N2VDSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001023 InstrItinClass itin, string OpcodeStr, string Dt,
1024 ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001025 : N2VImm<op24, op23, op11_8, op7, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001026 (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001027 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001028 [(set DPR:$dst, (Ty (OpNode (Ty DPR:$src), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001029class N2VQSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001030 InstrItinClass itin, string OpcodeStr, string Dt,
1031 ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001032 : N2VImm<op24, op23, op11_8, op7, 1, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001033 (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001034 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001035 [(set QPR:$dst, (Ty (OpNode (Ty QPR:$src), (i32 imm:$SIMM))))]>;
1036
1037// Long shift by immediate.
Bob Wilson507df402009-10-21 02:15:46 +00001038class N2VLSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001039 string OpcodeStr, string Dt,
1040 ValueType ResTy, ValueType OpTy, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001041 : N2VImm<op24, op23, op11_8, op7, op6, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001042 (outs QPR:$dst), (ins DPR:$src, i32imm:$SIMM), IIC_VSHLiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001043 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001044 [(set QPR:$dst, (ResTy (OpNode (OpTy DPR:$src),
1045 (i32 imm:$SIMM))))]>;
1046
1047// Narrow shift by immediate.
Bob Wilson507df402009-10-21 02:15:46 +00001048class N2VNSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001049 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001050 ValueType ResTy, ValueType OpTy, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001051 : N2VImm<op24, op23, op11_8, op7, op6, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001052 (outs DPR:$dst), (ins QPR:$src, i32imm:$SIMM), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001053 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001054 [(set DPR:$dst, (ResTy (OpNode (OpTy QPR:$src),
1055 (i32 imm:$SIMM))))]>;
1056
1057// Shift right by immediate and accumulate,
1058// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001059class N2VDShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001060 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Bob Wilson507df402009-10-21 02:15:46 +00001061 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$dst),
1062 (ins DPR:$src1, DPR:$src2, i32imm:$SIMM), IIC_VPALiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001063 OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001064 [(set DPR:$dst, (Ty (add DPR:$src1,
1065 (Ty (ShOp DPR:$src2, (i32 imm:$SIMM))))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001066class N2VQShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001067 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Bob Wilson507df402009-10-21 02:15:46 +00001068 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$dst),
1069 (ins QPR:$src1, QPR:$src2, i32imm:$SIMM), IIC_VPALiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001070 OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001071 [(set QPR:$dst, (Ty (add QPR:$src1,
1072 (Ty (ShOp QPR:$src2, (i32 imm:$SIMM))))))]>;
1073
1074// Shift by immediate and insert,
1075// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001076class N2VDShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001077 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Bob Wilson507df402009-10-21 02:15:46 +00001078 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$dst),
1079 (ins DPR:$src1, DPR:$src2, i32imm:$SIMM), IIC_VSHLiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001080 OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001081 [(set DPR:$dst, (Ty (ShOp DPR:$src1, DPR:$src2, (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001082class N2VQShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001083 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Bob Wilson507df402009-10-21 02:15:46 +00001084 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$dst),
1085 (ins QPR:$src1, QPR:$src2, i32imm:$SIMM), IIC_VSHLiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001086 OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001087 [(set QPR:$dst, (Ty (ShOp QPR:$src1, QPR:$src2, (i32 imm:$SIMM))))]>;
1088
1089// Convert, with fractional bits immediate,
1090// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001091class N2VCvtD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001092 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00001093 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00001094 : N2VImm<op24, op23, op11_8, op7, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001095 (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), IIC_VUNAD,
Evan Chengf81bf152009-11-23 21:57:23 +00001096 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001097 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001098class N2VCvtQ<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001099 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00001100 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00001101 : N2VImm<op24, op23, op11_8, op7, 1, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001102 (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), IIC_VUNAQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001103 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001104 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src), (i32 imm:$SIMM))))]>;
1105
1106//===----------------------------------------------------------------------===//
1107// Multiclasses
1108//===----------------------------------------------------------------------===//
1109
Bob Wilson916ac5b2009-10-03 04:44:16 +00001110// Abbreviations used in multiclass suffixes:
1111// Q = quarter int (8 bit) elements
1112// H = half int (16 bit) elements
1113// S = single int (32 bit) elements
1114// D = double int (64 bit) elements
1115
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001116// Neon 2-register vector operations -- for disassembly only.
1117
1118// First with only element sizes of 8, 16 and 32 bits:
Johnny Chen363ac582010-02-23 01:42:58 +00001119multiclass N2V_QHS_cmp<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
1120 bits<5> op11_7, bit op4, string opc, string Dt,
1121 string asm> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001122 // 64-bit vector types.
1123 def v8i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 0, op4,
1124 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001125 opc, !strconcat(Dt, "8"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001126 def v4i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 0, op4,
1127 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001128 opc, !strconcat(Dt, "16"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001129 def v2i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
1130 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001131 opc, !strconcat(Dt, "32"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001132 def v2f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
1133 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
1134 opc, "f32", asm, "", []> {
1135 let Inst{10} = 1; // overwrite F = 1
1136 }
1137
1138 // 128-bit vector types.
1139 def v16i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 1, op4,
1140 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001141 opc, !strconcat(Dt, "8"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001142 def v8i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 1, op4,
1143 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001144 opc, !strconcat(Dt, "16"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001145 def v4i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
1146 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001147 opc, !strconcat(Dt, "32"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001148 def v4f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
1149 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
1150 opc, "f32", asm, "", []> {
1151 let Inst{10} = 1; // overwrite F = 1
1152 }
1153}
1154
Bob Wilson5bafff32009-06-22 23:27:02 +00001155// Neon 3-register vector operations.
1156
1157// First with only element sizes of 8, 16 and 32 bits:
1158multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00001159 InstrItinClass itinD16, InstrItinClass itinD32,
1160 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001161 string OpcodeStr, string Dt,
1162 SDNode OpNode, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001163 // 64-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00001164 def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001165 OpcodeStr, !strconcat(Dt, "8"),
1166 v8i8, v8i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001167 def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001168 OpcodeStr, !strconcat(Dt, "16"),
1169 v4i16, v4i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001170 def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001171 OpcodeStr, !strconcat(Dt, "32"),
1172 v2i32, v2i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001173
1174 // 128-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00001175 def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001176 OpcodeStr, !strconcat(Dt, "8"),
1177 v16i8, v16i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001178 def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001179 OpcodeStr, !strconcat(Dt, "16"),
1180 v8i16, v8i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001181 def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001182 OpcodeStr, !strconcat(Dt, "32"),
1183 v4i32, v4i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001184}
1185
Evan Chengf81bf152009-11-23 21:57:23 +00001186multiclass N3VSL_HS<bits<4> op11_8, string OpcodeStr, string Dt, SDNode ShOp> {
1187 def v4i16 : N3VDSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
1188 v4i16, ShOp>;
1189 def v2i32 : N3VDSL<0b10, op11_8, IIC_VMULi32D, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00001190 v2i32, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00001191 def v8i16 : N3VQSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
Evan Chengac0869d2009-11-21 06:21:52 +00001192 v8i16, v4i16, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00001193 def v4i32 : N3VQSL<0b10, op11_8, IIC_VMULi32Q, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00001194 v4i32, v2i32, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001195}
1196
Bob Wilson5bafff32009-06-22 23:27:02 +00001197// ....then also with element size 64 bits:
1198multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00001199 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001200 string OpcodeStr, string Dt,
1201 SDNode OpNode, bit Commutable = 0>
David Goodwin127221f2009-09-23 21:38:08 +00001202 : N3V_QHS<op24, op23, op11_8, op4, itinD, itinD, itinQ, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001203 OpcodeStr, Dt, OpNode, Commutable> {
David Goodwin127221f2009-09-23 21:38:08 +00001204 def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, itinD,
Evan Chengf81bf152009-11-23 21:57:23 +00001205 OpcodeStr, !strconcat(Dt, "64"),
1206 v1i64, v1i64, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001207 def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001208 OpcodeStr, !strconcat(Dt, "64"),
1209 v2i64, v2i64, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001210}
1211
1212
1213// Neon Narrowing 2-register vector intrinsics,
1214// source operand element sizes of 16, 32 and 64 bits:
1215multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
David Goodwin127221f2009-09-23 21:38:08 +00001216 bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001217 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001218 Intrinsic IntOp> {
1219 def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001220 itin, OpcodeStr, !strconcat(Dt, "16"),
1221 v8i8, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001222 def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001223 itin, OpcodeStr, !strconcat(Dt, "32"),
1224 v4i16, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001225 def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001226 itin, OpcodeStr, !strconcat(Dt, "64"),
1227 v2i32, v2i64, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001228}
1229
1230
1231// Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL).
1232// source operand element sizes of 16, 32 and 64 bits:
Bob Wilson507df402009-10-21 02:15:46 +00001233multiclass N2VLInt_QHS<bits<2> op24_23, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001234 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001235 def v8i16 : N2VLInt<op24_23, 0b00, 0b10, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001236 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>;
Bob Wilson507df402009-10-21 02:15:46 +00001237 def v4i32 : N2VLInt<op24_23, 0b01, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001238 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
Bob Wilson507df402009-10-21 02:15:46 +00001239 def v2i64 : N2VLInt<op24_23, 0b10, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001240 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001241}
1242
1243
1244// Neon 3-register vector intrinsics.
1245
1246// First with only element sizes of 16 and 32 bits:
1247multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00001248 InstrItinClass itinD16, InstrItinClass itinD32,
1249 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001250 string OpcodeStr, string Dt,
1251 Intrinsic IntOp, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001252 // 64-bit vector types.
Evan Chengac0869d2009-11-21 06:21:52 +00001253 def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001254 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001255 v4i16, v4i16, IntOp, Commutable>;
Evan Chengac0869d2009-11-21 06:21:52 +00001256 def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00001257 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001258 v2i32, v2i32, IntOp, Commutable>;
1259
1260 // 128-bit vector types.
Evan Chengac0869d2009-11-21 06:21:52 +00001261 def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00001262 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001263 v8i16, v8i16, IntOp, Commutable>;
Evan Chengac0869d2009-11-21 06:21:52 +00001264 def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001265 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001266 v4i32, v4i32, IntOp, Commutable>;
1267}
1268
David Goodwin658ea602009-09-25 18:38:29 +00001269multiclass N3VIntSL_HS<bits<4> op11_8,
1270 InstrItinClass itinD16, InstrItinClass itinD32,
1271 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001272 string OpcodeStr, string Dt, Intrinsic IntOp> {
Evan Chengac0869d2009-11-21 06:21:52 +00001273 def v4i16 : N3VDIntSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001274 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00001275 def v2i32 : N3VDIntSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00001276 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00001277 def v8i16 : N3VQIntSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001278 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00001279 def v4i32 : N3VQIntSL<0b10, op11_8, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001280 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001281}
1282
Bob Wilson5bafff32009-06-22 23:27:02 +00001283// ....then also with element size of 8 bits:
1284multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00001285 InstrItinClass itinD16, InstrItinClass itinD32,
1286 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001287 string OpcodeStr, string Dt,
1288 Intrinsic IntOp, bit Commutable = 0>
David Goodwin658ea602009-09-25 18:38:29 +00001289 : N3VInt_HS<op24, op23, op11_8, op4, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001290 OpcodeStr, Dt, IntOp, Commutable> {
David Goodwin658ea602009-09-25 18:38:29 +00001291 def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001292 OpcodeStr, !strconcat(Dt, "8"),
1293 v8i8, v8i8, IntOp, Commutable>;
David Goodwin658ea602009-09-25 18:38:29 +00001294 def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00001295 OpcodeStr, !strconcat(Dt, "8"),
1296 v16i8, v16i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001297}
1298
1299// ....then also with element size of 64 bits:
1300multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00001301 InstrItinClass itinD16, InstrItinClass itinD32,
1302 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001303 string OpcodeStr, string Dt,
1304 Intrinsic IntOp, bit Commutable = 0>
David Goodwin658ea602009-09-25 18:38:29 +00001305 : N3VInt_QHS<op24, op23, op11_8, op4, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001306 OpcodeStr, Dt, IntOp, Commutable> {
David Goodwin658ea602009-09-25 18:38:29 +00001307 def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001308 OpcodeStr, !strconcat(Dt, "64"),
1309 v1i64, v1i64, IntOp, Commutable>;
David Goodwin658ea602009-09-25 18:38:29 +00001310 def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001311 OpcodeStr, !strconcat(Dt, "64"),
1312 v2i64, v2i64, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001313}
1314
1315
1316// Neon Narrowing 3-register vector intrinsics,
1317// source operand element sizes of 16, 32 and 64 bits:
1318multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001319 string OpcodeStr, string Dt,
1320 Intrinsic IntOp, bit Commutable = 0> {
1321 def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4,
1322 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001323 v8i8, v8i16, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00001324 def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4,
1325 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001326 v4i16, v4i32, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00001327 def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4,
1328 OpcodeStr, !strconcat(Dt, "64"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001329 v2i32, v2i64, IntOp, Commutable>;
1330}
1331
1332
1333// Neon Long 3-register vector intrinsics.
1334
1335// First with only element sizes of 16 and 32 bits:
1336multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001337 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001338 Intrinsic IntOp, bit Commutable = 0> {
1339 def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001340 OpcodeStr, !strconcat(Dt, "16"),
1341 v4i32, v4i16, IntOp, Commutable>;
David Goodwin658ea602009-09-25 18:38:29 +00001342 def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001343 OpcodeStr, !strconcat(Dt, "32"),
1344 v2i64, v2i32, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001345}
1346
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001347multiclass N3VLIntSL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001348 InstrItinClass itin, string OpcodeStr, string Dt,
1349 Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00001350 def v4i16 : N3VLIntSL16<op24, 0b01, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001351 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001352 def v2i32 : N3VLIntSL<op24, 0b10, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001353 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001354}
1355
Bob Wilson5bafff32009-06-22 23:27:02 +00001356// ....then also with element size of 8 bits:
1357multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001358 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001359 Intrinsic IntOp, bit Commutable = 0>
Evan Chengf81bf152009-11-23 21:57:23 +00001360 : N3VLInt_HS<op24, op23, op11_8, op4, itin, OpcodeStr, Dt,
1361 IntOp, Commutable> {
David Goodwin658ea602009-09-25 18:38:29 +00001362 def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001363 OpcodeStr, !strconcat(Dt, "8"),
1364 v8i16, v8i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001365}
1366
1367
1368// Neon Wide 3-register vector intrinsics,
1369// source operand element sizes of 8, 16 and 32 bits:
1370multiclass N3VWInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001371 string OpcodeStr, string Dt,
1372 Intrinsic IntOp, bit Commutable = 0> {
1373 def v8i16 : N3VWInt<op24, op23, 0b00, op11_8, op4,
1374 OpcodeStr, !strconcat(Dt, "8"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001375 v8i16, v8i8, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00001376 def v4i32 : N3VWInt<op24, op23, 0b01, op11_8, op4,
1377 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001378 v4i32, v4i16, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00001379 def v2i64 : N3VWInt<op24, op23, 0b10, op11_8, op4,
1380 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001381 v2i64, v2i32, IntOp, Commutable>;
1382}
1383
1384
1385// Neon Multiply-Op vector operations,
1386// element sizes of 8, 16 and 32 bits:
1387multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00001388 InstrItinClass itinD16, InstrItinClass itinD32,
1389 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001390 string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001391 // 64-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00001392 def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001393 OpcodeStr, !strconcat(Dt, "8"), v8i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00001394 def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001395 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00001396 def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00001397 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001398
1399 // 128-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00001400 def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00001401 OpcodeStr, !strconcat(Dt, "8"), v16i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00001402 def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00001403 OpcodeStr, !strconcat(Dt, "16"), v8i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00001404 def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001405 OpcodeStr, !strconcat(Dt, "32"), v4i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001406}
1407
David Goodwin658ea602009-09-25 18:38:29 +00001408multiclass N3VMulOpSL_HS<bits<4> op11_8,
1409 InstrItinClass itinD16, InstrItinClass itinD32,
1410 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001411 string OpcodeStr, string Dt, SDNode ShOp> {
David Goodwin658ea602009-09-25 18:38:29 +00001412 def v4i16 : N3VDMulOpSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001413 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001414 def v2i32 : N3VDMulOpSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00001415 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001416 def v8i16 : N3VQMulOpSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001417 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16,
1418 mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001419 def v4i32 : N3VQMulOpSL<0b10, op11_8, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001420 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32,
1421 mul, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001422}
Bob Wilson5bafff32009-06-22 23:27:02 +00001423
1424// Neon 3-argument intrinsics,
1425// element sizes of 8, 16 and 32 bits:
1426multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001427 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001428 // 64-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00001429 def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4, IIC_VMACi16D,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001430 OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001431 def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4, IIC_VMACi16D,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001432 OpcodeStr, !strconcat(Dt, "16"), v4i16, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001433 def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4, IIC_VMACi32D,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001434 OpcodeStr, !strconcat(Dt, "32"), v2i32, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001435
1436 // 128-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00001437 def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4, IIC_VMACi16Q,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001438 OpcodeStr, !strconcat(Dt, "8"), v16i8, v16i8, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001439 def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4, IIC_VMACi16Q,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001440 OpcodeStr, !strconcat(Dt, "16"), v8i16, v8i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001441 def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4, IIC_VMACi32Q,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001442 OpcodeStr, !strconcat(Dt, "32"), v4i32, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001443}
1444
1445
1446// Neon Long 3-argument intrinsics.
1447
1448// First with only element sizes of 16 and 32 bits:
1449multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001450 string OpcodeStr, string Dt, Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00001451 def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00001452 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001453 def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00001454 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001455}
1456
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001457multiclass N3VLInt3SL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001458 string OpcodeStr, string Dt, Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00001459 def v4i16 : N3VLInt3SL16<op24, 0b01, op11_8, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00001460 OpcodeStr, !strconcat(Dt,"16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001461 def v2i32 : N3VLInt3SL<op24, 0b10, op11_8, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00001462 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001463}
1464
Bob Wilson5bafff32009-06-22 23:27:02 +00001465// ....then also with element size of 8 bits:
1466multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001467 string OpcodeStr, string Dt, Intrinsic IntOp>
1468 : N3VLInt3_HS<op24, op23, op11_8, op4, OpcodeStr, Dt, IntOp> {
Bob Wilson6f122622009-10-15 21:57:47 +00001469 def v8i16 : N3VLInt3<op24, op23, 0b00, op11_8, op4, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00001470 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001471}
1472
1473
1474// Neon 2-register vector intrinsics,
1475// element sizes of 8, 16 and 32 bits:
1476multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
David Goodwin127221f2009-09-23 21:38:08 +00001477 bits<5> op11_7, bit op4,
1478 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001479 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001480 // 64-bit vector types.
1481 def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001482 itinD, OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001483 def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001484 itinD, OpcodeStr, !strconcat(Dt, "16"),v4i16,v4i16,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001485 def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001486 itinD, OpcodeStr, !strconcat(Dt, "32"),v2i32,v2i32,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001487
1488 // 128-bit vector types.
1489 def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001490 itinQ, OpcodeStr, !strconcat(Dt, "8"), v16i8,v16i8,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001491 def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001492 itinQ, OpcodeStr, !strconcat(Dt, "16"),v8i16,v8i16,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001493 def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001494 itinQ, OpcodeStr, !strconcat(Dt, "32"),v4i32,v4i32,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001495}
1496
1497
1498// Neon Pairwise long 2-register intrinsics,
1499// element sizes of 8, 16 and 32 bits:
1500multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
1501 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001502 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001503 // 64-bit vector types.
1504 def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001505 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001506 def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001507 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001508 def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001509 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001510
1511 // 128-bit vector types.
1512 def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001513 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001514 def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001515 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001516 def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001517 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001518}
1519
1520
1521// Neon Pairwise long 2-register accumulate intrinsics,
1522// element sizes of 8, 16 and 32 bits:
1523multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
1524 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001525 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001526 // 64-bit vector types.
1527 def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001528 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001529 def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001530 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001531 def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001532 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001533
1534 // 128-bit vector types.
1535 def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001536 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001537 def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001538 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001539 def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001540 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001541}
1542
1543
1544// Neon 2-register vector shift by immediate,
1545// element sizes of 8, 16, 32 and 64 bits:
1546multiclass N2VSh_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001547 InstrItinClass itin, string OpcodeStr, string Dt,
1548 SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001549 // 64-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00001550 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001551 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001552 let Inst{21-19} = 0b001; // imm6 = 001xxx
1553 }
1554 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001555 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001556 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1557 }
1558 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001559 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001560 let Inst{21} = 0b1; // imm6 = 1xxxxx
1561 }
1562 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001563 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00001564 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00001565
1566 // 128-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00001567 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001568 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001569 let Inst{21-19} = 0b001; // imm6 = 001xxx
1570 }
1571 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001572 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001573 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1574 }
1575 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001576 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001577 let Inst{21} = 0b1; // imm6 = 1xxxxx
1578 }
1579 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001580 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00001581 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00001582}
1583
1584
1585// Neon Shift-Accumulate vector operations,
1586// element sizes of 8, 16, 32 and 64 bits:
1587multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001588 string OpcodeStr, string Dt, SDNode ShOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001589 // 64-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00001590 def v8i8 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001591 OpcodeStr, !strconcat(Dt, "8"), v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001592 let Inst{21-19} = 0b001; // imm6 = 001xxx
1593 }
1594 def v4i16 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001595 OpcodeStr, !strconcat(Dt, "16"), v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001596 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1597 }
1598 def v2i32 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001599 OpcodeStr, !strconcat(Dt, "32"), v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001600 let Inst{21} = 0b1; // imm6 = 1xxxxx
1601 }
1602 def v1i64 : N2VDShAdd<op24, op23, op11_8, 1, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001603 OpcodeStr, !strconcat(Dt, "64"), v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00001604 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00001605
1606 // 128-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00001607 def v16i8 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001608 OpcodeStr, !strconcat(Dt, "8"), v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001609 let Inst{21-19} = 0b001; // imm6 = 001xxx
1610 }
1611 def v8i16 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001612 OpcodeStr, !strconcat(Dt, "16"), v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001613 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1614 }
1615 def v4i32 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001616 OpcodeStr, !strconcat(Dt, "32"), v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001617 let Inst{21} = 0b1; // imm6 = 1xxxxx
1618 }
1619 def v2i64 : N2VQShAdd<op24, op23, op11_8, 1, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001620 OpcodeStr, !strconcat(Dt, "64"), v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00001621 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00001622}
1623
1624
1625// Neon Shift-Insert vector operations,
1626// element sizes of 8, 16, 32 and 64 bits:
1627multiclass N2VShIns_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
1628 string OpcodeStr, SDNode ShOp> {
1629 // 64-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00001630 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001631 OpcodeStr, "8", v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001632 let Inst{21-19} = 0b001; // imm6 = 001xxx
1633 }
1634 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001635 OpcodeStr, "16", v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001636 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1637 }
1638 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001639 OpcodeStr, "32", v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001640 let Inst{21} = 0b1; // imm6 = 1xxxxx
1641 }
1642 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001643 OpcodeStr, "64", v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00001644 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00001645
1646 // 128-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00001647 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001648 OpcodeStr, "8", v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001649 let Inst{21-19} = 0b001; // imm6 = 001xxx
1650 }
1651 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001652 OpcodeStr, "16", v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001653 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1654 }
1655 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001656 OpcodeStr, "32", v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001657 let Inst{21} = 0b1; // imm6 = 1xxxxx
1658 }
1659 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001660 OpcodeStr, "64", v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00001661 // imm6 = xxxxxx
1662}
1663
1664// Neon Shift Long operations,
1665// element sizes of 8, 16, 32 bits:
1666multiclass N2VLSh_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00001667 bit op4, string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001668 def v8i16 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001669 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001670 let Inst{21-19} = 0b001; // imm6 = 001xxx
1671 }
1672 def v4i32 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001673 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001674 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1675 }
1676 def v2i64 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001677 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001678 let Inst{21} = 0b1; // imm6 = 1xxxxx
1679 }
1680}
1681
1682// Neon Shift Narrow operations,
1683// element sizes of 16, 32, 64 bits:
1684multiclass N2VNSh_HSD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00001685 bit op4, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson507df402009-10-21 02:15:46 +00001686 SDNode OpNode> {
1687 def v8i8 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001688 OpcodeStr, !strconcat(Dt, "16"), v8i8, v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001689 let Inst{21-19} = 0b001; // imm6 = 001xxx
1690 }
1691 def v4i16 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001692 OpcodeStr, !strconcat(Dt, "32"), v4i16, v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001693 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1694 }
1695 def v2i32 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001696 OpcodeStr, !strconcat(Dt, "64"), v2i32, v2i64, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001697 let Inst{21} = 0b1; // imm6 = 1xxxxx
1698 }
Bob Wilson5bafff32009-06-22 23:27:02 +00001699}
1700
1701//===----------------------------------------------------------------------===//
1702// Instruction Definitions.
1703//===----------------------------------------------------------------------===//
1704
1705// Vector Add Operations.
1706
1707// VADD : Vector Add (integer and floating-point)
Evan Chengf81bf152009-11-23 21:57:23 +00001708defm VADD : N3V_QHSD<0, 0, 0b1000, 0, IIC_VBINiD, IIC_VBINiQ, "vadd", "i",
Evan Chengac0869d2009-11-21 06:21:52 +00001709 add, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00001710def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, IIC_VBIND, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00001711 v2f32, v2f32, fadd, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00001712def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, IIC_VBINQ, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00001713 v4f32, v4f32, fadd, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001714// VADDL : Vector Add Long (Q = D + D)
Evan Chengf81bf152009-11-23 21:57:23 +00001715defm VADDLs : N3VLInt_QHS<0,1,0b0000,0, IIC_VSHLiD, "vaddl", "s",
Evan Chengac0869d2009-11-21 06:21:52 +00001716 int_arm_neon_vaddls, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00001717defm VADDLu : N3VLInt_QHS<1,1,0b0000,0, IIC_VSHLiD, "vaddl", "u",
Evan Chengac0869d2009-11-21 06:21:52 +00001718 int_arm_neon_vaddlu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001719// VADDW : Vector Add Wide (Q = Q + D)
Evan Chengf81bf152009-11-23 21:57:23 +00001720defm VADDWs : N3VWInt_QHS<0,1,0b0001,0, "vaddw", "s", int_arm_neon_vaddws, 0>;
1721defm VADDWu : N3VWInt_QHS<1,1,0b0001,0, "vaddw", "u", int_arm_neon_vaddwu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001722// VHADD : Vector Halving Add
David Goodwin658ea602009-09-25 18:38:29 +00001723defm VHADDs : N3VInt_QHS<0,0,0b0000,0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00001724 IIC_VBINi4Q, "vhadd", "s", int_arm_neon_vhadds, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00001725defm VHADDu : N3VInt_QHS<1,0,0b0000,0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00001726 IIC_VBINi4Q, "vhadd", "u", int_arm_neon_vhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001727// VRHADD : Vector Rounding Halving Add
David Goodwin658ea602009-09-25 18:38:29 +00001728defm VRHADDs : N3VInt_QHS<0,0,0b0001,0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00001729 IIC_VBINi4Q, "vrhadd", "s", int_arm_neon_vrhadds, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00001730defm VRHADDu : N3VInt_QHS<1,0,0b0001,0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00001731 IIC_VBINi4Q, "vrhadd", "u", int_arm_neon_vrhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001732// VQADD : Vector Saturating Add
David Goodwin658ea602009-09-25 18:38:29 +00001733defm VQADDs : N3VInt_QHSD<0,0,0b0000,1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00001734 IIC_VBINi4Q, "vqadd", "s", int_arm_neon_vqadds, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00001735defm VQADDu : N3VInt_QHSD<1,0,0b0000,1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00001736 IIC_VBINi4Q, "vqadd", "u", int_arm_neon_vqaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001737// VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00001738defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn", "i",
1739 int_arm_neon_vaddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001740// VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00001741defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn", "i",
1742 int_arm_neon_vraddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001743
1744// Vector Multiply Operations.
1745
1746// VMUL : Vector Multiply (integer, polynomial and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00001747defm VMUL : N3V_QHS<0, 0, 0b1001, 1, IIC_VMULi16D, IIC_VMULi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00001748 IIC_VMULi16Q, IIC_VMULi32Q, "vmul", "i", mul, 1>;
1749def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, IIC_VMULi16D, "vmul", "p8",
Evan Chengac0869d2009-11-21 06:21:52 +00001750 v8i8, v8i8, int_arm_neon_vmulp, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00001751def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, IIC_VMULi16Q, "vmul", "p8",
Evan Chengac0869d2009-11-21 06:21:52 +00001752 v16i8, v16i8, int_arm_neon_vmulp, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00001753def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, IIC_VBIND, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00001754 v2f32, v2f32, fmul, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00001755def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, IIC_VBINQ, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00001756 v4f32, v4f32, fmul, 1>;
1757defm VMULsl : N3VSL_HS<0b1000, "vmul", "i", mul>;
1758def VMULslfd : N3VDSL<0b10, 0b1001, IIC_VBIND, "vmul", "f32", v2f32, fmul>;
1759def VMULslfq : N3VQSL<0b10, 0b1001, IIC_VBINQ, "vmul", "f32", v4f32,
1760 v2f32, fmul>;
1761
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001762def : Pat<(v8i16 (mul (v8i16 QPR:$src1),
1763 (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))),
1764 (v8i16 (VMULslv8i16 (v8i16 QPR:$src1),
1765 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001766 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001767 (SubReg_i16_lane imm:$lane)))>;
1768def : Pat<(v4i32 (mul (v4i32 QPR:$src1),
1769 (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))),
1770 (v4i32 (VMULslv4i32 (v4i32 QPR:$src1),
1771 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001772 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001773 (SubReg_i32_lane imm:$lane)))>;
1774def : Pat<(v4f32 (fmul (v4f32 QPR:$src1),
1775 (v4f32 (NEONvduplane (v4f32 QPR:$src2), imm:$lane)))),
1776 (v4f32 (VMULslfq (v4f32 QPR:$src1),
1777 (v2f32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001778 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001779 (SubReg_i32_lane imm:$lane)))>;
1780
Bob Wilson5bafff32009-06-22 23:27:02 +00001781// VQDMULH : Vector Saturating Doubling Multiply Returning High Half
David Goodwin658ea602009-09-25 18:38:29 +00001782defm VQDMULH : N3VInt_HS<0, 0, 0b1011, 0, IIC_VMULi16D, IIC_VMULi32D,
1783 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00001784 "vqdmulh", "s", int_arm_neon_vqdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00001785defm VQDMULHsl: N3VIntSL_HS<0b1100, IIC_VMULi16D, IIC_VMULi32D,
1786 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00001787 "vqdmulh", "s", int_arm_neon_vqdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001788def : Pat<(v8i16 (int_arm_neon_vqdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00001789 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
1790 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001791 (v8i16 (VQDMULHslv8i16 (v8i16 QPR:$src1),
1792 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001793 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001794 (SubReg_i16_lane imm:$lane)))>;
1795def : Pat<(v4i32 (int_arm_neon_vqdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00001796 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
1797 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001798 (v4i32 (VQDMULHslv4i32 (v4i32 QPR:$src1),
1799 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001800 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001801 (SubReg_i32_lane imm:$lane)))>;
1802
Bob Wilson5bafff32009-06-22 23:27:02 +00001803// VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half
David Goodwin658ea602009-09-25 18:38:29 +00001804defm VQRDMULH : N3VInt_HS<1, 0, 0b1011, 0, IIC_VMULi16D, IIC_VMULi32D,
1805 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00001806 "vqrdmulh", "s", int_arm_neon_vqrdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00001807defm VQRDMULHsl : N3VIntSL_HS<0b1101, IIC_VMULi16D, IIC_VMULi32D,
1808 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00001809 "vqrdmulh", "s", int_arm_neon_vqrdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001810def : Pat<(v8i16 (int_arm_neon_vqrdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00001811 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
1812 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001813 (v8i16 (VQRDMULHslv8i16 (v8i16 QPR:$src1),
1814 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001815 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001816 (SubReg_i16_lane imm:$lane)))>;
1817def : Pat<(v4i32 (int_arm_neon_vqrdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00001818 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
1819 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001820 (v4i32 (VQRDMULHslv4i32 (v4i32 QPR:$src1),
1821 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001822 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001823 (SubReg_i32_lane imm:$lane)))>;
1824
Bob Wilson5bafff32009-06-22 23:27:02 +00001825// VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D)
Evan Chengf81bf152009-11-23 21:57:23 +00001826defm VMULLs : N3VLInt_QHS<0,1,0b1100,0, IIC_VMULi16D, "vmull", "s",
Evan Chengac0869d2009-11-21 06:21:52 +00001827 int_arm_neon_vmulls, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00001828defm VMULLu : N3VLInt_QHS<1,1,0b1100,0, IIC_VMULi16D, "vmull", "u",
Evan Chengac0869d2009-11-21 06:21:52 +00001829 int_arm_neon_vmullu, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00001830def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, IIC_VMULi16D, "vmull", "p8",
Evan Chengac0869d2009-11-21 06:21:52 +00001831 v8i16, v8i8, int_arm_neon_vmullp, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00001832defm VMULLsls : N3VLIntSL_HS<0, 0b1010, IIC_VMULi16D, "vmull", "s",
Evan Chengac0869d2009-11-21 06:21:52 +00001833 int_arm_neon_vmulls>;
Evan Chengf81bf152009-11-23 21:57:23 +00001834defm VMULLslu : N3VLIntSL_HS<1, 0b1010, IIC_VMULi16D, "vmull", "u",
Evan Chengac0869d2009-11-21 06:21:52 +00001835 int_arm_neon_vmullu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001836
Bob Wilson5bafff32009-06-22 23:27:02 +00001837// VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D)
Evan Chengf81bf152009-11-23 21:57:23 +00001838defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, IIC_VMULi16D, "vqdmull", "s",
Evan Chengac0869d2009-11-21 06:21:52 +00001839 int_arm_neon_vqdmull, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00001840defm VQDMULLsl: N3VLIntSL_HS<0, 0b1011, IIC_VMULi16D, "vqdmull", "s",
Evan Chengac0869d2009-11-21 06:21:52 +00001841 int_arm_neon_vqdmull>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001842
1843// Vector Multiply-Accumulate and Multiply-Subtract Operations.
1844
1845// VMLA : Vector Multiply Accumulate (integer and floating-point)
David Goodwin658ea602009-09-25 18:38:29 +00001846defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00001847 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
1848def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACD, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00001849 v2f32, fmul, fadd>;
Evan Chengf81bf152009-11-23 21:57:23 +00001850def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACQ, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00001851 v4f32, fmul, fadd>;
David Goodwin658ea602009-09-25 18:38:29 +00001852defm VMLAsl : N3VMulOpSL_HS<0b0000, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00001853 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
1854def VMLAslfd : N3VDMulOpSL<0b10, 0b0001, IIC_VMACD, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00001855 v2f32, fmul, fadd>;
Evan Chengf81bf152009-11-23 21:57:23 +00001856def VMLAslfq : N3VQMulOpSL<0b10, 0b0001, IIC_VMACQ, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00001857 v4f32, v2f32, fmul, fadd>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001858
1859def : Pat<(v8i16 (add (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00001860 (mul (v8i16 QPR:$src2),
1861 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
1862 (v8i16 (VMLAslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001863 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001864 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001865 (SubReg_i16_lane imm:$lane)))>;
1866
1867def : Pat<(v4i32 (add (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00001868 (mul (v4i32 QPR:$src2),
1869 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
1870 (v4i32 (VMLAslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001871 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001872 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001873 (SubReg_i32_lane imm:$lane)))>;
1874
1875def : Pat<(v4f32 (fadd (v4f32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00001876 (fmul (v4f32 QPR:$src2),
1877 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001878 (v4f32 (VMLAslfq (v4f32 QPR:$src1),
1879 (v4f32 QPR:$src2),
1880 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001881 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001882 (SubReg_i32_lane imm:$lane)))>;
1883
Bob Wilson5bafff32009-06-22 23:27:02 +00001884// VMLAL : Vector Multiply Accumulate Long (Q += D * D)
Evan Chengf81bf152009-11-23 21:57:23 +00001885defm VMLALs : N3VLInt3_QHS<0,1,0b1000,0, "vmlal", "s", int_arm_neon_vmlals>;
1886defm VMLALu : N3VLInt3_QHS<1,1,0b1000,0, "vmlal", "u", int_arm_neon_vmlalu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001887
Evan Chengf81bf152009-11-23 21:57:23 +00001888defm VMLALsls : N3VLInt3SL_HS<0, 0b0010, "vmlal", "s", int_arm_neon_vmlals>;
1889defm VMLALslu : N3VLInt3SL_HS<1, 0b0010, "vmlal", "u", int_arm_neon_vmlalu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001890
Bob Wilson5bafff32009-06-22 23:27:02 +00001891// VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D)
Evan Chengf81bf152009-11-23 21:57:23 +00001892defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, "vqdmlal", "s",
1893 int_arm_neon_vqdmlal>;
1894defm VQDMLALsl: N3VLInt3SL_HS<0, 0b0011, "vqdmlal", "s", int_arm_neon_vqdmlal>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001895
Bob Wilson5bafff32009-06-22 23:27:02 +00001896// VMLS : Vector Multiply Subtract (integer and floating-point)
Bob Wilson8f07b9e2009-10-03 04:41:21 +00001897defm VMLS : N3VMulOp_QHS<1, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00001898 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
1899def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACD, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00001900 v2f32, fmul, fsub>;
Evan Chengf81bf152009-11-23 21:57:23 +00001901def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACQ, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00001902 v4f32, fmul, fsub>;
David Goodwin658ea602009-09-25 18:38:29 +00001903defm VMLSsl : N3VMulOpSL_HS<0b0100, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00001904 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
1905def VMLSslfd : N3VDMulOpSL<0b10, 0b0101, IIC_VMACD, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00001906 v2f32, fmul, fsub>;
Evan Chengf81bf152009-11-23 21:57:23 +00001907def VMLSslfq : N3VQMulOpSL<0b10, 0b0101, IIC_VMACQ, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00001908 v4f32, v2f32, fmul, fsub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001909
1910def : Pat<(v8i16 (sub (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00001911 (mul (v8i16 QPR:$src2),
1912 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
1913 (v8i16 (VMLSslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001914 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001915 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001916 (SubReg_i16_lane imm:$lane)))>;
1917
1918def : Pat<(v4i32 (sub (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00001919 (mul (v4i32 QPR:$src2),
1920 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
1921 (v4i32 (VMLSslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001922 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001923 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001924 (SubReg_i32_lane imm:$lane)))>;
1925
1926def : Pat<(v4f32 (fsub (v4f32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00001927 (fmul (v4f32 QPR:$src2),
1928 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
1929 (v4f32 (VMLSslfq (v4f32 QPR:$src1), (v4f32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001930 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001931 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001932 (SubReg_i32_lane imm:$lane)))>;
1933
Bob Wilson5bafff32009-06-22 23:27:02 +00001934// VMLSL : Vector Multiply Subtract Long (Q -= D * D)
Evan Chengf81bf152009-11-23 21:57:23 +00001935defm VMLSLs : N3VLInt3_QHS<0,1,0b1010,0, "vmlsl", "s", int_arm_neon_vmlsls>;
1936defm VMLSLu : N3VLInt3_QHS<1,1,0b1010,0, "vmlsl", "u", int_arm_neon_vmlslu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001937
Evan Chengf81bf152009-11-23 21:57:23 +00001938defm VMLSLsls : N3VLInt3SL_HS<0, 0b0110, "vmlsl", "s", int_arm_neon_vmlsls>;
1939defm VMLSLslu : N3VLInt3SL_HS<1, 0b0110, "vmlsl", "u", int_arm_neon_vmlslu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001940
Bob Wilson5bafff32009-06-22 23:27:02 +00001941// VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D)
Evan Chengf81bf152009-11-23 21:57:23 +00001942defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, "vqdmlsl", "s",
1943 int_arm_neon_vqdmlsl>;
1944defm VQDMLSLsl: N3VLInt3SL_HS<0, 0b111, "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001945
1946// Vector Subtract Operations.
1947
1948// VSUB : Vector Subtract (integer and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00001949defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, IIC_VSUBiD, IIC_VSUBiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001950 "vsub", "i", sub, 0>;
1951def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, IIC_VBIND, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00001952 v2f32, v2f32, fsub, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00001953def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, IIC_VBINQ, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00001954 v4f32, v4f32, fsub, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001955// VSUBL : Vector Subtract Long (Q = D - D)
Evan Chengf81bf152009-11-23 21:57:23 +00001956defm VSUBLs : N3VLInt_QHS<0,1,0b0010,0, IIC_VSHLiD, "vsubl", "s",
Evan Chengac0869d2009-11-21 06:21:52 +00001957 int_arm_neon_vsubls, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00001958defm VSUBLu : N3VLInt_QHS<1,1,0b0010,0, IIC_VSHLiD, "vsubl", "u",
Evan Chengac0869d2009-11-21 06:21:52 +00001959 int_arm_neon_vsublu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001960// VSUBW : Vector Subtract Wide (Q = Q - D)
Evan Chengf81bf152009-11-23 21:57:23 +00001961defm VSUBWs : N3VWInt_QHS<0,1,0b0011,0, "vsubw", "s", int_arm_neon_vsubws, 0>;
1962defm VSUBWu : N3VWInt_QHS<1,1,0b0011,0, "vsubw", "u", int_arm_neon_vsubwu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001963// VHSUB : Vector Halving Subtract
Evan Chengac0869d2009-11-21 06:21:52 +00001964defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, IIC_VBINi4D, IIC_VBINi4D,
1965 IIC_VBINi4Q, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00001966 "vhsub", "s", int_arm_neon_vhsubs, 0>;
Evan Chengac0869d2009-11-21 06:21:52 +00001967defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, IIC_VBINi4D, IIC_VBINi4D,
1968 IIC_VBINi4Q, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00001969 "vhsub", "u", int_arm_neon_vhsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001970// VQSUB : Vector Saturing Subtract
Evan Chengac0869d2009-11-21 06:21:52 +00001971defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, IIC_VBINi4D, IIC_VBINi4D,
1972 IIC_VBINi4Q, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00001973 "vqsub", "s", int_arm_neon_vqsubs, 0>;
Evan Chengac0869d2009-11-21 06:21:52 +00001974defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, IIC_VBINi4D, IIC_VBINi4D,
1975 IIC_VBINi4Q, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00001976 "vqsub", "u", int_arm_neon_vqsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001977// VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q)
Evan Chengf81bf152009-11-23 21:57:23 +00001978defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn", "i",
1979 int_arm_neon_vsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001980// VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q)
Evan Chengf81bf152009-11-23 21:57:23 +00001981defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn", "i",
1982 int_arm_neon_vrsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001983
1984// Vector Comparisons.
1985
1986// VCEQ : Vector Compare Equal
David Goodwin127221f2009-09-23 21:38:08 +00001987defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00001988 IIC_VBINi4Q, "vceq", "i", NEONvceq, 1>;
1989def VCEQfd : N3VD<0,0,0b00,0b1110,0, IIC_VBIND, "vceq", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00001990 NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00001991def VCEQfq : N3VQ<0,0,0b00,0b1110,0, IIC_VBINQ, "vceq", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00001992 NEONvceq, 1>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001993// For disassembly only.
Johnny Chen363ac582010-02-23 01:42:58 +00001994defm VCEQz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00010, 0, "vceq", "i",
1995 "$dst, $src, #0">;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001996
Bob Wilson5bafff32009-06-22 23:27:02 +00001997// VCGE : Vector Compare Greater Than or Equal
David Goodwin127221f2009-09-23 21:38:08 +00001998defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00001999 IIC_VBINi4Q, "vcge", "s", NEONvcge, 0>;
David Goodwin127221f2009-09-23 21:38:08 +00002000defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002001 IIC_VBINi4Q, "vcge", "u", NEONvcgeu, 0>;
2002def VCGEfd : N3VD<1,0,0b00,0b1110,0, IIC_VBIND, "vcge", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002003 v2i32, v2f32, NEONvcge, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002004def VCGEfq : N3VQ<1,0,0b00,0b1110,0, IIC_VBINQ, "vcge", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002005 NEONvcge, 0>;
Johnny Chen363ac582010-02-23 01:42:58 +00002006// For disassembly only.
2007defm VCGEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00001, 0, "vcge", "s",
2008 "$dst, $src, #0">;
2009// For disassembly only.
2010defm VCLEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00011, 0, "vcle", "s",
2011 "$dst, $src, #0">;
2012
Bob Wilson5bafff32009-06-22 23:27:02 +00002013// VCGT : Vector Compare Greater Than
David Goodwin127221f2009-09-23 21:38:08 +00002014defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002015 IIC_VBINi4Q, "vcgt", "s", NEONvcgt, 0>;
David Goodwin127221f2009-09-23 21:38:08 +00002016defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002017 IIC_VBINi4Q, "vcgt", "u", NEONvcgtu, 0>;
2018def VCGTfd : N3VD<1,0,0b10,0b1110,0, IIC_VBIND, "vcgt", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002019 NEONvcgt, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002020def VCGTfq : N3VQ<1,0,0b10,0b1110,0, IIC_VBINQ, "vcgt", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002021 NEONvcgt, 0>;
Johnny Chen363ac582010-02-23 01:42:58 +00002022// For disassembly only.
2023defm VCGTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00000, 0, "vcgt", "s",
2024 "$dst, $src, #0">;
2025// For disassembly only.
2026defm VCLTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00100, 0, "vclt", "s",
2027 "$dst, $src, #0">;
2028
Bob Wilson5bafff32009-06-22 23:27:02 +00002029// VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE)
Evan Chengf81bf152009-11-23 21:57:23 +00002030def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, IIC_VBIND, "vacge", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002031 v2i32, v2f32, int_arm_neon_vacged, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002032def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, IIC_VBINQ, "vacge", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002033 v4i32, v4f32, int_arm_neon_vacgeq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002034// VACGT : Vector Absolute Compare Greater Than (aka VCAGT)
Evan Chengf81bf152009-11-23 21:57:23 +00002035def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, IIC_VBIND, "vacgt", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002036 v2i32, v2f32, int_arm_neon_vacgtd, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002037def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, IIC_VBINQ, "vacgt", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002038 v4i32, v4f32, int_arm_neon_vacgtq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002039// VTST : Vector Test Bits
David Goodwin127221f2009-09-23 21:38:08 +00002040defm VTST : N3V_QHS<0, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Bob Wilson3a4a8322010-01-17 06:35:17 +00002041 IIC_VBINi4Q, "vtst", "", NEONvtst, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002042
2043// Vector Bitwise Operations.
2044
2045// VAND : Vector Bitwise AND
Evan Chengf81bf152009-11-23 21:57:23 +00002046def VANDd : N3VDX<0, 0, 0b00, 0b0001, 1, IIC_VBINiD, "vand",
2047 v2i32, v2i32, and, 1>;
2048def VANDq : N3VQX<0, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "vand",
2049 v4i32, v4i32, and, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002050
2051// VEOR : Vector Bitwise Exclusive OR
Evan Chengf81bf152009-11-23 21:57:23 +00002052def VEORd : N3VDX<1, 0, 0b00, 0b0001, 1, IIC_VBINiD, "veor",
2053 v2i32, v2i32, xor, 1>;
2054def VEORq : N3VQX<1, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "veor",
2055 v4i32, v4i32, xor, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002056
2057// VORR : Vector Bitwise OR
Evan Chengf81bf152009-11-23 21:57:23 +00002058def VORRd : N3VDX<0, 0, 0b10, 0b0001, 1, IIC_VBINiD, "vorr",
2059 v2i32, v2i32, or, 1>;
2060def VORRq : N3VQX<0, 0, 0b10, 0b0001, 1, IIC_VBINiQ, "vorr",
2061 v4i32, v4i32, or, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002062
2063// VBIC : Vector Bitwise Bit Clear (AND NOT)
Evan Chengf81bf152009-11-23 21:57:23 +00002064def VBICd : N3VX<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst),
David Goodwin127221f2009-09-23 21:38:08 +00002065 (ins DPR:$src1, DPR:$src2), IIC_VBINiD,
Evan Chengf81bf152009-11-23 21:57:23 +00002066 "vbic", "$dst, $src1, $src2", "",
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002067 [(set DPR:$dst, (v2i32 (and DPR:$src1,
2068 (vnot_conv DPR:$src2))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002069def VBICq : N3VX<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002070 (ins QPR:$src1, QPR:$src2), IIC_VBINiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002071 "vbic", "$dst, $src1, $src2", "",
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002072 [(set QPR:$dst, (v4i32 (and QPR:$src1,
2073 (vnot_conv QPR:$src2))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002074
2075// VORN : Vector Bitwise OR NOT
Evan Chengf81bf152009-11-23 21:57:23 +00002076def VORNd : N3VX<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$dst),
David Goodwin127221f2009-09-23 21:38:08 +00002077 (ins DPR:$src1, DPR:$src2), IIC_VBINiD,
Evan Chengf81bf152009-11-23 21:57:23 +00002078 "vorn", "$dst, $src1, $src2", "",
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002079 [(set DPR:$dst, (v2i32 (or DPR:$src1,
2080 (vnot_conv DPR:$src2))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002081def VORNq : N3VX<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002082 (ins QPR:$src1, QPR:$src2), IIC_VBINiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002083 "vorn", "$dst, $src1, $src2", "",
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002084 [(set QPR:$dst, (v4i32 (or QPR:$src1,
2085 (vnot_conv QPR:$src2))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002086
2087// VMVN : Vector Bitwise NOT
Evan Chengf81bf152009-11-23 21:57:23 +00002088def VMVNd : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0,
David Goodwin658ea602009-09-25 18:38:29 +00002089 (outs DPR:$dst), (ins DPR:$src), IIC_VSHLiD,
Evan Chengf81bf152009-11-23 21:57:23 +00002090 "vmvn", "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002091 [(set DPR:$dst, (v2i32 (vnot DPR:$src)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002092def VMVNq : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0,
David Goodwin658ea602009-09-25 18:38:29 +00002093 (outs QPR:$dst), (ins QPR:$src), IIC_VSHLiD,
Evan Chengf81bf152009-11-23 21:57:23 +00002094 "vmvn", "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002095 [(set QPR:$dst, (v4i32 (vnot QPR:$src)))]>;
2096def : Pat<(v2i32 (vnot_conv DPR:$src)), (VMVNd DPR:$src)>;
2097def : Pat<(v4i32 (vnot_conv QPR:$src)), (VMVNq QPR:$src)>;
2098
2099// VBSL : Vector Bitwise Select
Evan Chengf81bf152009-11-23 21:57:23 +00002100def VBSLd : N3VX<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002101 (ins DPR:$src1, DPR:$src2, DPR:$src3), IIC_VCNTiD,
Evan Chengf81bf152009-11-23 21:57:23 +00002102 "vbsl", "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00002103 [(set DPR:$dst,
2104 (v2i32 (or (and DPR:$src2, DPR:$src1),
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002105 (and DPR:$src3, (vnot_conv DPR:$src1)))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002106def VBSLq : N3VX<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002107 (ins QPR:$src1, QPR:$src2, QPR:$src3), IIC_VCNTiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002108 "vbsl", "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00002109 [(set QPR:$dst,
2110 (v4i32 (or (and QPR:$src2, QPR:$src1),
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002111 (and QPR:$src3, (vnot_conv QPR:$src1)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002112
2113// VBIF : Vector Bitwise Insert if False
Evan Chengf81bf152009-11-23 21:57:23 +00002114// like VBSL but with: "vbif $dst, $src3, $src1", "$src2 = $dst",
Johnny Chen4814e712010-02-09 23:05:23 +00002115def VBIFd : N3VX<1, 0, 0b11, 0b0001, 0, 1,
2116 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3),
2117 IIC_VBINiD, "vbif", "$dst, $src2, $src3", "$src1 = $dst",
2118 [/* For disassembly only; pattern left blank */]>;
2119def VBIFq : N3VX<1, 0, 0b11, 0b0001, 1, 1,
2120 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3),
2121 IIC_VBINiQ, "vbif", "$dst, $src2, $src3", "$src1 = $dst",
2122 [/* For disassembly only; pattern left blank */]>;
2123
Bob Wilson5bafff32009-06-22 23:27:02 +00002124// VBIT : Vector Bitwise Insert if True
Evan Chengf81bf152009-11-23 21:57:23 +00002125// like VBSL but with: "vbit $dst, $src2, $src1", "$src3 = $dst",
Johnny Chen4814e712010-02-09 23:05:23 +00002126def VBITd : N3VX<1, 0, 0b10, 0b0001, 0, 1,
2127 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3),
2128 IIC_VBINiD, "vbit", "$dst, $src2, $src3", "$src1 = $dst",
2129 [/* For disassembly only; pattern left blank */]>;
2130def VBITq : N3VX<1, 0, 0b10, 0b0001, 1, 1,
2131 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3),
2132 IIC_VBINiQ, "vbit", "$dst, $src2, $src3", "$src1 = $dst",
2133 [/* For disassembly only; pattern left blank */]>;
2134
2135// VBIT/VBIF are not yet implemented. The TwoAddress pass will not go looking
Bob Wilson5bafff32009-06-22 23:27:02 +00002136// for equivalent operations with different register constraints; it just
2137// inserts copies.
2138
2139// Vector Absolute Differences.
2140
2141// VABD : Vector Absolute Difference
Evan Chengac0869d2009-11-21 06:21:52 +00002142defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, IIC_VBINi4D, IIC_VBINi4D,
2143 IIC_VBINi4Q, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002144 "vabd", "s", int_arm_neon_vabds, 0>;
Evan Chengac0869d2009-11-21 06:21:52 +00002145defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, IIC_VBINi4D, IIC_VBINi4D,
2146 IIC_VBINi4Q, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002147 "vabd", "u", int_arm_neon_vabdu, 0>;
Evan Chengac0869d2009-11-21 06:21:52 +00002148def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, IIC_VBIND,
Evan Chengf81bf152009-11-23 21:57:23 +00002149 "vabd", "f32", v2f32, v2f32, int_arm_neon_vabds, 0>;
Evan Chengac0869d2009-11-21 06:21:52 +00002150def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, IIC_VBINQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002151 "vabd", "f32", v4f32, v4f32, int_arm_neon_vabds, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002152
2153// VABDL : Vector Absolute Difference Long (Q = | D - D |)
Evan Chengac0869d2009-11-21 06:21:52 +00002154defm VABDLs : N3VLInt_QHS<0,1,0b0111,0, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002155 "vabdl", "s", int_arm_neon_vabdls, 0>;
Evan Chengac0869d2009-11-21 06:21:52 +00002156defm VABDLu : N3VLInt_QHS<1,1,0b0111,0, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002157 "vabdl", "u", int_arm_neon_vabdlu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002158
2159// VABA : Vector Absolute Difference and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00002160defm VABAs : N3VInt3_QHS<0,0,0b0111,1, "vaba", "s", int_arm_neon_vabas>;
2161defm VABAu : N3VInt3_QHS<1,0,0b0111,1, "vaba", "u", int_arm_neon_vabau>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002162
2163// VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |)
Evan Chengf81bf152009-11-23 21:57:23 +00002164defm VABALs : N3VLInt3_QHS<0,1,0b0101,0, "vabal", "s", int_arm_neon_vabals>;
2165defm VABALu : N3VLInt3_QHS<1,1,0b0101,0, "vabal", "u", int_arm_neon_vabalu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002166
2167// Vector Maximum and Minimum.
2168
2169// VMAX : Vector Maximum
Bob Wilson9abe19d2010-02-17 00:31:29 +00002170defm VMAXs : N3VInt_QHS<0,0,0b0110,0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002171 IIC_VBINi4Q, "vmax", "s", int_arm_neon_vmaxs, 1>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002172defm VMAXu : N3VInt_QHS<1,0,0b0110,0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002173 IIC_VBINi4Q, "vmax", "u", int_arm_neon_vmaxu, 1>;
2174def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, IIC_VBIND, "vmax", "f32",
2175 v2f32, v2f32, int_arm_neon_vmaxs, 1>;
2176def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, IIC_VBINQ, "vmax", "f32",
2177 v4f32, v4f32, int_arm_neon_vmaxs, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002178
2179// VMIN : Vector Minimum
Bob Wilson9abe19d2010-02-17 00:31:29 +00002180defm VMINs : N3VInt_QHS<0,0,0b0110,1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002181 IIC_VBINi4Q, "vmin", "s", int_arm_neon_vmins, 1>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002182defm VMINu : N3VInt_QHS<1,0,0b0110,1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002183 IIC_VBINi4Q, "vmin", "u", int_arm_neon_vminu, 1>;
2184def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, IIC_VBIND, "vmin", "f32",
2185 v2f32, v2f32, int_arm_neon_vmins, 1>;
2186def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, IIC_VBINQ, "vmin", "f32",
2187 v4f32, v4f32, int_arm_neon_vmins, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002188
2189// Vector Pairwise Operations.
2190
2191// VPADD : Vector Pairwise Add
Evan Chengf81bf152009-11-23 21:57:23 +00002192def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, IIC_VBINiD, "vpadd", "i8",
2193 v8i8, v8i8, int_arm_neon_vpadd, 0>;
2194def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, IIC_VBINiD, "vpadd", "i16",
2195 v4i16, v4i16, int_arm_neon_vpadd, 0>;
2196def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, IIC_VBINiD, "vpadd", "i32",
2197 v2i32, v2i32, int_arm_neon_vpadd, 0>;
2198def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, IIC_VBIND, "vpadd", "f32",
2199 v2f32, v2f32, int_arm_neon_vpadd, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002200
2201// VPADDL : Vector Pairwise Add Long
Evan Chengf81bf152009-11-23 21:57:23 +00002202defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002203 int_arm_neon_vpaddls>;
Evan Chengf81bf152009-11-23 21:57:23 +00002204defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00002205 int_arm_neon_vpaddlu>;
2206
2207// VPADAL : Vector Pairwise Add and Accumulate Long
Evan Chengf81bf152009-11-23 21:57:23 +00002208defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01100, 0, "vpadal", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002209 int_arm_neon_vpadals>;
Evan Chengf81bf152009-11-23 21:57:23 +00002210defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01101, 0, "vpadal", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00002211 int_arm_neon_vpadalu>;
2212
2213// VPMAX : Vector Pairwise Maximum
Evan Chengf81bf152009-11-23 21:57:23 +00002214def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, IIC_VBINi4D, "vpmax", "s8",
2215 v8i8, v8i8, int_arm_neon_vpmaxs, 0>;
2216def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, IIC_VBINi4D, "vpmax", "s16",
2217 v4i16, v4i16, int_arm_neon_vpmaxs, 0>;
2218def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, IIC_VBINi4D, "vpmax", "s32",
2219 v2i32, v2i32, int_arm_neon_vpmaxs, 0>;
2220def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, IIC_VBINi4D, "vpmax", "u8",
2221 v8i8, v8i8, int_arm_neon_vpmaxu, 0>;
2222def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, IIC_VBINi4D, "vpmax", "u16",
2223 v4i16, v4i16, int_arm_neon_vpmaxu, 0>;
2224def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, IIC_VBINi4D, "vpmax", "u32",
2225 v2i32, v2i32, int_arm_neon_vpmaxu, 0>;
2226def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, IIC_VBINi4D, "vpmax", "f32",
2227 v2f32, v2f32, int_arm_neon_vpmaxs, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002228
2229// VPMIN : Vector Pairwise Minimum
Evan Chengf81bf152009-11-23 21:57:23 +00002230def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, IIC_VBINi4D, "vpmin", "s8",
2231 v8i8, v8i8, int_arm_neon_vpmins, 0>;
2232def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, IIC_VBINi4D, "vpmin", "s16",
2233 v4i16, v4i16, int_arm_neon_vpmins, 0>;
2234def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, IIC_VBINi4D, "vpmin", "s32",
2235 v2i32, v2i32, int_arm_neon_vpmins, 0>;
2236def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, IIC_VBINi4D, "vpmin", "u8",
2237 v8i8, v8i8, int_arm_neon_vpminu, 0>;
2238def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, IIC_VBINi4D, "vpmin", "u16",
2239 v4i16, v4i16, int_arm_neon_vpminu, 0>;
2240def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, IIC_VBINi4D, "vpmin", "u32",
2241 v2i32, v2i32, int_arm_neon_vpminu, 0>;
2242def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, IIC_VBINi4D, "vpmin", "f32",
2243 v2f32, v2f32, int_arm_neon_vpmins, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002244
2245// Vector Reciprocal and Reciprocal Square Root Estimate and Step.
2246
2247// VRECPE : Vector Reciprocal Estimate
David Goodwin127221f2009-09-23 21:38:08 +00002248def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002249 IIC_VUNAD, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002250 v2i32, v2i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00002251def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002252 IIC_VUNAQ, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002253 v4i32, v4i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00002254def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002255 IIC_VUNAD, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00002256 v2f32, v2f32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00002257def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002258 IIC_VUNAQ, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00002259 v4f32, v4f32, int_arm_neon_vrecpe>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002260
2261// VRECPS : Vector Reciprocal Step
Evan Chengf81bf152009-11-23 21:57:23 +00002262def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1,
2263 IIC_VRECSD, "vrecps", "f32",
2264 v2f32, v2f32, int_arm_neon_vrecps, 1>;
2265def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1,
2266 IIC_VRECSQ, "vrecps", "f32",
2267 v4f32, v4f32, int_arm_neon_vrecps, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002268
2269// VRSQRTE : Vector Reciprocal Square Root Estimate
David Goodwin127221f2009-09-23 21:38:08 +00002270def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002271 IIC_VUNAD, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00002272 v2i32, v2i32, int_arm_neon_vrsqrte>;
2273def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002274 IIC_VUNAQ, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00002275 v4i32, v4i32, int_arm_neon_vrsqrte>;
2276def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002277 IIC_VUNAD, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00002278 v2f32, v2f32, int_arm_neon_vrsqrte>;
2279def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002280 IIC_VUNAQ, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00002281 v4f32, v4f32, int_arm_neon_vrsqrte>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002282
2283// VRSQRTS : Vector Reciprocal Square Root Step
Evan Chengf81bf152009-11-23 21:57:23 +00002284def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1,
2285 IIC_VRECSD, "vrsqrts", "f32",
2286 v2f32, v2f32, int_arm_neon_vrsqrts, 1>;
2287def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1,
2288 IIC_VRECSQ, "vrsqrts", "f32",
2289 v4f32, v4f32, int_arm_neon_vrsqrts, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002290
2291// Vector Shifts.
2292
2293// VSHL : Vector Shift
David Goodwin658ea602009-09-25 18:38:29 +00002294defm VSHLs : N3VInt_QHSD<0, 0, 0b0100, 0, IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002295 IIC_VSHLiQ, "vshl", "s", int_arm_neon_vshifts, 0>;
David Goodwin658ea602009-09-25 18:38:29 +00002296defm VSHLu : N3VInt_QHSD<1, 0, 0b0100, 0, IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002297 IIC_VSHLiQ, "vshl", "u", int_arm_neon_vshiftu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002298// VSHL : Vector Shift Left (Immediate)
Evan Chengf81bf152009-11-23 21:57:23 +00002299defm VSHLi : N2VSh_QHSD<0, 1, 0b0101, 1, IIC_VSHLiD, "vshl", "i", NEONvshl>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002300// VSHR : Vector Shift Right (Immediate)
Evan Chengf81bf152009-11-23 21:57:23 +00002301defm VSHRs : N2VSh_QHSD<0, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "s", NEONvshrs>;
2302defm VSHRu : N2VSh_QHSD<1, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "u", NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002303
2304// VSHLL : Vector Shift Left Long
Evan Chengf81bf152009-11-23 21:57:23 +00002305defm VSHLLs : N2VLSh_QHS<0, 1, 0b1010, 0, 0, 1, "vshll", "s", NEONvshlls>;
2306defm VSHLLu : N2VLSh_QHS<1, 1, 0b1010, 0, 0, 1, "vshll", "u", NEONvshllu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002307
2308// VSHLL : Vector Shift Left Long (with maximum shift count)
Bob Wilson507df402009-10-21 02:15:46 +00002309class N2VLShMax<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
Evan Chengf81bf152009-11-23 21:57:23 +00002310 bit op6, bit op4, string OpcodeStr, string Dt, ValueType ResTy,
Bob Wilson507df402009-10-21 02:15:46 +00002311 ValueType OpTy, SDNode OpNode>
Evan Chengf81bf152009-11-23 21:57:23 +00002312 : N2VLSh<op24, op23, op11_8, op7, op6, op4, OpcodeStr, Dt,
2313 ResTy, OpTy, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002314 let Inst{21-16} = op21_16;
2315}
Evan Chengf81bf152009-11-23 21:57:23 +00002316def VSHLLi8 : N2VLShMax<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll", "i8",
Bob Wilson507df402009-10-21 02:15:46 +00002317 v8i16, v8i8, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00002318def VSHLLi16 : N2VLShMax<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll", "i16",
Bob Wilson507df402009-10-21 02:15:46 +00002319 v4i32, v4i16, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00002320def VSHLLi32 : N2VLShMax<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll", "i32",
Bob Wilson507df402009-10-21 02:15:46 +00002321 v2i64, v2i32, NEONvshlli>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002322
2323// VSHRN : Vector Shift Right and Narrow
Bob Wilson9abe19d2010-02-17 00:31:29 +00002324defm VSHRN : N2VNSh_HSD<0,1,0b1000,0,0,1, IIC_VSHLiD, "vshrn", "i",
2325 NEONvshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002326
2327// VRSHL : Vector Rounding Shift
David Goodwin658ea602009-09-25 18:38:29 +00002328defm VRSHLs : N3VInt_QHSD<0,0,0b0101,0, IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002329 IIC_VSHLi4Q, "vrshl", "s", int_arm_neon_vrshifts,0>;
David Goodwin658ea602009-09-25 18:38:29 +00002330defm VRSHLu : N3VInt_QHSD<1,0,0b0101,0, IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002331 IIC_VSHLi4Q, "vrshl", "u", int_arm_neon_vrshiftu,0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002332// VRSHR : Vector Rounding Shift Right
Bob Wilson9abe19d2010-02-17 00:31:29 +00002333defm VRSHRs : N2VSh_QHSD<0,1,0b0010,1, IIC_VSHLi4D, "vrshr", "s", NEONvrshrs>;
2334defm VRSHRu : N2VSh_QHSD<1,1,0b0010,1, IIC_VSHLi4D, "vrshr", "u", NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002335
2336// VRSHRN : Vector Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00002337defm VRSHRN : N2VNSh_HSD<0, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vrshrn", "i",
Bob Wilson507df402009-10-21 02:15:46 +00002338 NEONvrshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002339
2340// VQSHL : Vector Saturating Shift
David Goodwin658ea602009-09-25 18:38:29 +00002341defm VQSHLs : N3VInt_QHSD<0,0,0b0100,1, IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002342 IIC_VSHLi4Q, "vqshl", "s", int_arm_neon_vqshifts,0>;
David Goodwin658ea602009-09-25 18:38:29 +00002343defm VQSHLu : N3VInt_QHSD<1,0,0b0100,1, IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002344 IIC_VSHLi4Q, "vqshl", "u", int_arm_neon_vqshiftu,0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002345// VQSHL : Vector Saturating Shift Left (Immediate)
Bob Wilson9abe19d2010-02-17 00:31:29 +00002346defm VQSHLsi : N2VSh_QHSD<0,1,0b0111,1, IIC_VSHLi4D, "vqshl", "s", NEONvqshls>;
2347defm VQSHLui : N2VSh_QHSD<1,1,0b0111,1, IIC_VSHLi4D, "vqshl", "u", NEONvqshlu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002348// VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned)
Bob Wilson9abe19d2010-02-17 00:31:29 +00002349defm VQSHLsu : N2VSh_QHSD<1,1,0b0110,1, IIC_VSHLi4D, "vqshlu","s",NEONvqshlsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002350
2351// VQSHRN : Vector Saturating Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00002352defm VQSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00002353 NEONvqshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00002354defm VQSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00002355 NEONvqshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002356
2357// VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00002358defm VQSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 0, 1, IIC_VSHLi4D, "vqshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00002359 NEONvqshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002360
2361// VQRSHL : Vector Saturating Rounding Shift
Bob Wilson9abe19d2010-02-17 00:31:29 +00002362defm VQRSHLs : N3VInt_QHSD<0,0,0b0101,1, IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002363 IIC_VSHLi4Q, "vqrshl", "s",
2364 int_arm_neon_vqrshifts, 0>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002365defm VQRSHLu : N3VInt_QHSD<1,0,0b0101,1, IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002366 IIC_VSHLi4Q, "vqrshl", "u",
2367 int_arm_neon_vqrshiftu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002368
2369// VQRSHRN : Vector Saturating Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00002370defm VQRSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00002371 NEONvqrshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00002372defm VQRSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00002373 NEONvqrshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002374
2375// VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00002376defm VQRSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vqrshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00002377 NEONvqrshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002378
2379// VSRA : Vector Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00002380defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra", "s", NEONvshrs>;
2381defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra", "u", NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002382// VRSRA : Vector Rounding Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00002383defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra", "s", NEONvrshrs>;
2384defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra", "u", NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002385
2386// VSLI : Vector Shift Left and Insert
Evan Chengf81bf152009-11-23 21:57:23 +00002387defm VSLI : N2VShIns_QHSD<1, 1, 0b0101, 1, "vsli", NEONvsli>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002388// VSRI : Vector Shift Right and Insert
Evan Chengf81bf152009-11-23 21:57:23 +00002389defm VSRI : N2VShIns_QHSD<1, 1, 0b0100, 1, "vsri", NEONvsri>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002390
2391// Vector Absolute and Saturating Absolute.
2392
2393// VABS : Vector Absolute Value
David Goodwin127221f2009-09-23 21:38:08 +00002394defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002395 IIC_VUNAiD, IIC_VUNAiQ, "vabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002396 int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00002397def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002398 IIC_VUNAD, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00002399 v2f32, v2f32, int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00002400def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002401 IIC_VUNAQ, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00002402 v4f32, v4f32, int_arm_neon_vabs>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002403
2404// VQABS : Vector Saturating Absolute Value
David Goodwin127221f2009-09-23 21:38:08 +00002405defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002406 IIC_VQUNAiD, IIC_VQUNAiQ, "vqabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002407 int_arm_neon_vqabs>;
2408
2409// Vector Negate.
2410
2411def vneg : PatFrag<(ops node:$in), (sub immAllZerosV, node:$in)>;
2412def vneg_conv : PatFrag<(ops node:$in), (sub immAllZerosV_bc, node:$in)>;
2413
Evan Chengf81bf152009-11-23 21:57:23 +00002414class VNEGD<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00002415 : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$dst), (ins DPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00002416 IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002417 [(set DPR:$dst, (Ty (vneg DPR:$src)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002418class VNEGQ<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00002419 : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$dst), (ins QPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00002420 IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002421 [(set QPR:$dst, (Ty (vneg QPR:$src)))]>;
2422
2423// VNEG : Vector Negate
Evan Chengf81bf152009-11-23 21:57:23 +00002424def VNEGs8d : VNEGD<0b00, "vneg", "s8", v8i8>;
2425def VNEGs16d : VNEGD<0b01, "vneg", "s16", v4i16>;
2426def VNEGs32d : VNEGD<0b10, "vneg", "s32", v2i32>;
2427def VNEGs8q : VNEGQ<0b00, "vneg", "s8", v16i8>;
2428def VNEGs16q : VNEGQ<0b01, "vneg", "s16", v8i16>;
2429def VNEGs32q : VNEGQ<0b10, "vneg", "s32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002430
2431// VNEG : Vector Negate (floating-point)
Bob Wilson3c0f96e2010-02-17 22:23:11 +00002432def VNEGfd : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
David Goodwin658ea602009-09-25 18:38:29 +00002433 (outs DPR:$dst), (ins DPR:$src), IIC_VUNAD,
Evan Chengf81bf152009-11-23 21:57:23 +00002434 "vneg", "f32", "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002435 [(set DPR:$dst, (v2f32 (fneg DPR:$src)))]>;
2436def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0,
David Goodwin658ea602009-09-25 18:38:29 +00002437 (outs QPR:$dst), (ins QPR:$src), IIC_VUNAQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002438 "vneg", "f32", "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002439 [(set QPR:$dst, (v4f32 (fneg QPR:$src)))]>;
2440
2441def : Pat<(v8i8 (vneg_conv DPR:$src)), (VNEGs8d DPR:$src)>;
2442def : Pat<(v4i16 (vneg_conv DPR:$src)), (VNEGs16d DPR:$src)>;
2443def : Pat<(v2i32 (vneg_conv DPR:$src)), (VNEGs32d DPR:$src)>;
2444def : Pat<(v16i8 (vneg_conv QPR:$src)), (VNEGs8q QPR:$src)>;
2445def : Pat<(v8i16 (vneg_conv QPR:$src)), (VNEGs16q QPR:$src)>;
2446def : Pat<(v4i32 (vneg_conv QPR:$src)), (VNEGs32q QPR:$src)>;
2447
2448// VQNEG : Vector Saturating Negate
David Goodwin127221f2009-09-23 21:38:08 +00002449defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002450 IIC_VQUNAiD, IIC_VQUNAiQ, "vqneg", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002451 int_arm_neon_vqneg>;
2452
2453// Vector Bit Counting Operations.
2454
2455// VCLS : Vector Count Leading Sign Bits
David Goodwin127221f2009-09-23 21:38:08 +00002456defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002457 IIC_VCNTiD, IIC_VCNTiQ, "vcls", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002458 int_arm_neon_vcls>;
2459// VCLZ : Vector Count Leading Zeros
David Goodwin127221f2009-09-23 21:38:08 +00002460defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002461 IIC_VCNTiD, IIC_VCNTiQ, "vclz", "i",
Bob Wilson5bafff32009-06-22 23:27:02 +00002462 int_arm_neon_vclz>;
2463// VCNT : Vector Count One Bits
David Goodwin127221f2009-09-23 21:38:08 +00002464def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002465 IIC_VCNTiD, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00002466 v8i8, v8i8, int_arm_neon_vcnt>;
David Goodwin127221f2009-09-23 21:38:08 +00002467def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002468 IIC_VCNTiQ, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00002469 v16i8, v16i8, int_arm_neon_vcnt>;
2470
2471// Vector Move Operations.
2472
2473// VMOV : Vector Move (Register)
2474
Evan Chengf81bf152009-11-23 21:57:23 +00002475def VMOVDneon: N3VX<0, 0, 0b10, 0b0001, 0, 1, (outs DPR:$dst), (ins DPR:$src),
2476 IIC_VMOVD, "vmov", "$dst, $src", "", []>;
2477def VMOVQ : N3VX<0, 0, 0b10, 0b0001, 1, 1, (outs QPR:$dst), (ins QPR:$src),
2478 IIC_VMOVD, "vmov", "$dst, $src", "", []>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002479
2480// VMOV : Vector Move (Immediate)
2481
2482// VMOV_get_imm8 xform function: convert build_vector to VMOV.i8 imm.
2483def VMOV_get_imm8 : SDNodeXForm<build_vector, [{
2484 return ARM::getVMOVImm(N, 1, *CurDAG);
2485}]>;
2486def vmovImm8 : PatLeaf<(build_vector), [{
2487 return ARM::getVMOVImm(N, 1, *CurDAG).getNode() != 0;
2488}], VMOV_get_imm8>;
2489
2490// VMOV_get_imm16 xform function: convert build_vector to VMOV.i16 imm.
2491def VMOV_get_imm16 : SDNodeXForm<build_vector, [{
2492 return ARM::getVMOVImm(N, 2, *CurDAG);
2493}]>;
2494def vmovImm16 : PatLeaf<(build_vector), [{
2495 return ARM::getVMOVImm(N, 2, *CurDAG).getNode() != 0;
2496}], VMOV_get_imm16>;
2497
2498// VMOV_get_imm32 xform function: convert build_vector to VMOV.i32 imm.
2499def VMOV_get_imm32 : SDNodeXForm<build_vector, [{
2500 return ARM::getVMOVImm(N, 4, *CurDAG);
2501}]>;
2502def vmovImm32 : PatLeaf<(build_vector), [{
2503 return ARM::getVMOVImm(N, 4, *CurDAG).getNode() != 0;
2504}], VMOV_get_imm32>;
2505
2506// VMOV_get_imm64 xform function: convert build_vector to VMOV.i64 imm.
2507def VMOV_get_imm64 : SDNodeXForm<build_vector, [{
2508 return ARM::getVMOVImm(N, 8, *CurDAG);
2509}]>;
2510def vmovImm64 : PatLeaf<(build_vector), [{
2511 return ARM::getVMOVImm(N, 8, *CurDAG).getNode() != 0;
2512}], VMOV_get_imm64>;
2513
2514// Note: Some of the cmode bits in the following VMOV instructions need to
2515// be encoded based on the immed values.
2516
2517def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002518 (ins h8imm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002519 "vmov", "i8", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002520 [(set DPR:$dst, (v8i8 vmovImm8:$SIMM))]>;
2521def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002522 (ins h8imm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002523 "vmov", "i8", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002524 [(set QPR:$dst, (v16i8 vmovImm8:$SIMM))]>;
2525
Johnny Chen208d76c2009-12-01 00:02:02 +00002526def VMOVv4i16 : N1ModImm<1, 0b000, {1,0,?,?}, 0, 0, {?}, 1, (outs DPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002527 (ins h16imm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002528 "vmov", "i16", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002529 [(set DPR:$dst, (v4i16 vmovImm16:$SIMM))]>;
Johnny Chen208d76c2009-12-01 00:02:02 +00002530def VMOVv8i16 : N1ModImm<1, 0b000, {1,0,?,?}, 0, 1, {?}, 1, (outs QPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002531 (ins h16imm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002532 "vmov", "i16", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002533 [(set QPR:$dst, (v8i16 vmovImm16:$SIMM))]>;
2534
Johnny Chen208d76c2009-12-01 00:02:02 +00002535def VMOVv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, {?}, 1, (outs DPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002536 (ins h32imm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002537 "vmov", "i32", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002538 [(set DPR:$dst, (v2i32 vmovImm32:$SIMM))]>;
Johnny Chen208d76c2009-12-01 00:02:02 +00002539def VMOVv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, {?}, 1, (outs QPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002540 (ins h32imm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002541 "vmov", "i32", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002542 [(set QPR:$dst, (v4i32 vmovImm32:$SIMM))]>;
2543
2544def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002545 (ins h64imm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002546 "vmov", "i64", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002547 [(set DPR:$dst, (v1i64 vmovImm64:$SIMM))]>;
2548def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002549 (ins h64imm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002550 "vmov", "i64", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002551 [(set QPR:$dst, (v2i64 vmovImm64:$SIMM))]>;
2552
2553// VMOV : Vector Get Lane (move scalar to ARM core register)
2554
Johnny Chen131c4a52009-11-23 17:48:17 +00002555def VGETLNs8 : NVGetLane<{1,1,1,0,0,1,?,1}, 0b1011, {?,?},
Bob Wilson4f38b382009-08-21 21:58:55 +00002556 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002557 IIC_VMOVSI, "vmov", "s8", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00002558 [(set GPR:$dst, (NEONvgetlanes (v8i8 DPR:$src),
2559 imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00002560def VGETLNs16 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, {?,1},
Bob Wilson4f38b382009-08-21 21:58:55 +00002561 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002562 IIC_VMOVSI, "vmov", "s16", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00002563 [(set GPR:$dst, (NEONvgetlanes (v4i16 DPR:$src),
2564 imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00002565def VGETLNu8 : NVGetLane<{1,1,1,0,1,1,?,1}, 0b1011, {?,?},
Bob Wilson4f38b382009-08-21 21:58:55 +00002566 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002567 IIC_VMOVSI, "vmov", "u8", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00002568 [(set GPR:$dst, (NEONvgetlaneu (v8i8 DPR:$src),
2569 imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00002570def VGETLNu16 : NVGetLane<{1,1,1,0,1,0,?,1}, 0b1011, {?,1},
Bob Wilson4f38b382009-08-21 21:58:55 +00002571 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002572 IIC_VMOVSI, "vmov", "u16", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00002573 [(set GPR:$dst, (NEONvgetlaneu (v4i16 DPR:$src),
2574 imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00002575def VGETLNi32 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, 0b00,
Bob Wilson4f38b382009-08-21 21:58:55 +00002576 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002577 IIC_VMOVSI, "vmov", "32", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00002578 [(set GPR:$dst, (extractelt (v2i32 DPR:$src),
2579 imm:$lane))]>;
2580// def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td
2581def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane),
2582 (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002583 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002584 (SubReg_i8_lane imm:$lane))>;
2585def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane),
2586 (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002587 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002588 (SubReg_i16_lane imm:$lane))>;
2589def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane),
2590 (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002591 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002592 (SubReg_i8_lane imm:$lane))>;
2593def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane),
2594 (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002595 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002596 (SubReg_i16_lane imm:$lane))>;
2597def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane),
2598 (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002599 (DSubReg_i32_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002600 (SubReg_i32_lane imm:$lane))>;
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00002601def : Pat<(extractelt (v2f32 DPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002602 (EXTRACT_SUBREG (v2f32 (COPY_TO_REGCLASS (v2f32 DPR:$src1),DPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00002603 (SSubReg_f32_reg imm:$src2))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002604def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002605 (EXTRACT_SUBREG (v4f32 (COPY_TO_REGCLASS (v4f32 QPR:$src1),QPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00002606 (SSubReg_f32_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002607//def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002608// (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002609def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002610 (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002611
2612
2613// VMOV : Vector Set Lane (move ARM core register to scalar)
2614
2615let Constraints = "$src1 = $dst" in {
Johnny Chen131c4a52009-11-23 17:48:17 +00002616def VSETLNi8 : NVSetLane<{1,1,1,0,0,1,?,0}, 0b1011, {?,?}, (outs DPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00002617 (ins DPR:$src1, GPR:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002618 IIC_VMOVISL, "vmov", "8", "$dst[$lane], $src2",
Bob Wilson5bafff32009-06-22 23:27:02 +00002619 [(set DPR:$dst, (vector_insert (v8i8 DPR:$src1),
2620 GPR:$src2, imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00002621def VSETLNi16 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, {?,1}, (outs DPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00002622 (ins DPR:$src1, GPR:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002623 IIC_VMOVISL, "vmov", "16", "$dst[$lane], $src2",
Bob Wilson5bafff32009-06-22 23:27:02 +00002624 [(set DPR:$dst, (vector_insert (v4i16 DPR:$src1),
2625 GPR:$src2, imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00002626def VSETLNi32 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, 0b00, (outs DPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00002627 (ins DPR:$src1, GPR:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002628 IIC_VMOVISL, "vmov", "32", "$dst[$lane], $src2",
Bob Wilson5bafff32009-06-22 23:27:02 +00002629 [(set DPR:$dst, (insertelt (v2i32 DPR:$src1),
2630 GPR:$src2, imm:$lane))]>;
2631}
2632def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane),
2633 (v16i8 (INSERT_SUBREG QPR:$src1,
2634 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002635 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002636 GPR:$src2, (SubReg_i8_lane imm:$lane)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002637 (DSubReg_i8_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002638def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane),
2639 (v8i16 (INSERT_SUBREG QPR:$src1,
2640 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002641 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002642 GPR:$src2, (SubReg_i16_lane imm:$lane)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002643 (DSubReg_i16_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002644def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane),
2645 (v4i32 (INSERT_SUBREG QPR:$src1,
2646 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002647 (DSubReg_i32_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002648 GPR:$src2, (SubReg_i32_lane imm:$lane)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002649 (DSubReg_i32_reg imm:$lane)))>;
2650
Anton Korobeynikovd91aafd2009-08-30 19:06:39 +00002651def : Pat<(v2f32 (insertelt DPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00002652 (INSERT_SUBREG (v2f32 (COPY_TO_REGCLASS DPR:$src1, DPR_VFP2)),
2653 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002654def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00002655 (INSERT_SUBREG (v4f32 (COPY_TO_REGCLASS QPR:$src1, QPR_VFP2)),
2656 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002657
2658//def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002659// (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002660def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002661 (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002662
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00002663def : Pat<(v2f32 (scalar_to_vector SPR:$src)),
2664 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$src, arm_ssubreg_0)>;
2665def : Pat<(v2f64 (scalar_to_vector DPR:$src)),
2666 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), DPR:$src, arm_dsubreg_0)>;
2667def : Pat<(v4f32 (scalar_to_vector SPR:$src)),
2668 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), SPR:$src, arm_ssubreg_0)>;
2669
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00002670def : Pat<(v8i8 (scalar_to_vector GPR:$src)),
2671 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
2672def : Pat<(v4i16 (scalar_to_vector GPR:$src)),
2673 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
2674def : Pat<(v2i32 (scalar_to_vector GPR:$src)),
2675 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
2676
2677def : Pat<(v16i8 (scalar_to_vector GPR:$src)),
2678 (INSERT_SUBREG (v16i8 (IMPLICIT_DEF)),
2679 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
2680 arm_dsubreg_0)>;
2681def : Pat<(v8i16 (scalar_to_vector GPR:$src)),
2682 (INSERT_SUBREG (v8i16 (IMPLICIT_DEF)),
2683 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
2684 arm_dsubreg_0)>;
2685def : Pat<(v4i32 (scalar_to_vector GPR:$src)),
2686 (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)),
2687 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
2688 arm_dsubreg_0)>;
2689
Bob Wilson5bafff32009-06-22 23:27:02 +00002690// VDUP : Vector Duplicate (from ARM core register to all elements)
2691
Evan Chengf81bf152009-11-23 21:57:23 +00002692class VDUPD<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00002693 : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00002694 IIC_VMOVIS, "vdup", Dt, "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00002695 [(set DPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002696class VDUPQ<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00002697 : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00002698 IIC_VMOVIS, "vdup", Dt, "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00002699 [(set QPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002700
Evan Chengf81bf152009-11-23 21:57:23 +00002701def VDUP8d : VDUPD<0b11101100, 0b00, "8", v8i8>;
2702def VDUP16d : VDUPD<0b11101000, 0b01, "16", v4i16>;
2703def VDUP32d : VDUPD<0b11101000, 0b00, "32", v2i32>;
2704def VDUP8q : VDUPQ<0b11101110, 0b00, "8", v16i8>;
2705def VDUP16q : VDUPQ<0b11101010, 0b01, "16", v8i16>;
2706def VDUP32q : VDUPQ<0b11101010, 0b00, "32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002707
2708def VDUPfd : NVDup<0b11101000, 0b1011, 0b00, (outs DPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00002709 IIC_VMOVIS, "vdup", "32", "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00002710 [(set DPR:$dst, (v2f32 (NEONvdup
2711 (f32 (bitconvert GPR:$src)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002712def VDUPfq : NVDup<0b11101010, 0b1011, 0b00, (outs QPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00002713 IIC_VMOVIS, "vdup", "32", "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00002714 [(set QPR:$dst, (v4f32 (NEONvdup
2715 (f32 (bitconvert GPR:$src)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002716
2717// VDUP : Vector Duplicate Lane (from scalar to all elements)
2718
Evan Chengf81bf152009-11-23 21:57:23 +00002719class VDUPLND<bits<2> op19_18, bits<2> op17_16,
2720 string OpcodeStr, string Dt, ValueType Ty>
Johnny Chenda1aea42009-11-23 21:00:43 +00002721 : N2V<0b11, 0b11, op19_18, op17_16, 0b11000, 0, 0,
David Goodwin658ea602009-09-25 18:38:29 +00002722 (outs DPR:$dst), (ins DPR:$src, nohash_imm:$lane), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00002723 OpcodeStr, Dt, "$dst, $src[$lane]", "",
Bob Wilson0ce37102009-08-14 05:08:32 +00002724 [(set DPR:$dst, (Ty (NEONvduplane (Ty DPR:$src), imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002725
Evan Chengf81bf152009-11-23 21:57:23 +00002726class VDUPLNQ<bits<2> op19_18, bits<2> op17_16, string OpcodeStr, string Dt,
Johnny Chenda1aea42009-11-23 21:00:43 +00002727 ValueType ResTy, ValueType OpTy>
2728 : N2V<0b11, 0b11, op19_18, op17_16, 0b11000, 1, 0,
David Goodwin658ea602009-09-25 18:38:29 +00002729 (outs QPR:$dst), (ins DPR:$src, nohash_imm:$lane), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00002730 OpcodeStr, Dt, "$dst, $src[$lane]", "",
Bob Wilson0ce37102009-08-14 05:08:32 +00002731 [(set QPR:$dst, (ResTy (NEONvduplane (OpTy DPR:$src), imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002732
Bob Wilson507df402009-10-21 02:15:46 +00002733// Inst{19-16} is partially specified depending on the element size.
2734
Evan Chengf81bf152009-11-23 21:57:23 +00002735def VDUPLN8d : VDUPLND<{?,?}, {?,1}, "vdup", "8", v8i8>;
2736def VDUPLN16d : VDUPLND<{?,?}, {1,0}, "vdup", "16", v4i16>;
2737def VDUPLN32d : VDUPLND<{?,1}, {0,0}, "vdup", "32", v2i32>;
2738def VDUPLNfd : VDUPLND<{?,1}, {0,0}, "vdup", "32", v2f32>;
2739def VDUPLN8q : VDUPLNQ<{?,?}, {?,1}, "vdup", "8", v16i8, v8i8>;
2740def VDUPLN16q : VDUPLNQ<{?,?}, {1,0}, "vdup", "16", v8i16, v4i16>;
2741def VDUPLN32q : VDUPLNQ<{?,1}, {0,0}, "vdup", "32", v4i32, v2i32>;
2742def VDUPLNfq : VDUPLNQ<{?,1}, {0,0}, "vdup", "32", v4f32, v2f32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002743
Bob Wilson0ce37102009-08-14 05:08:32 +00002744def : Pat<(v16i8 (NEONvduplane (v16i8 QPR:$src), imm:$lane)),
2745 (v16i8 (VDUPLN8q (v8i8 (EXTRACT_SUBREG QPR:$src,
2746 (DSubReg_i8_reg imm:$lane))),
2747 (SubReg_i8_lane imm:$lane)))>;
2748def : Pat<(v8i16 (NEONvduplane (v8i16 QPR:$src), imm:$lane)),
2749 (v8i16 (VDUPLN16q (v4i16 (EXTRACT_SUBREG QPR:$src,
2750 (DSubReg_i16_reg imm:$lane))),
2751 (SubReg_i16_lane imm:$lane)))>;
2752def : Pat<(v4i32 (NEONvduplane (v4i32 QPR:$src), imm:$lane)),
2753 (v4i32 (VDUPLN32q (v2i32 (EXTRACT_SUBREG QPR:$src,
2754 (DSubReg_i32_reg imm:$lane))),
2755 (SubReg_i32_lane imm:$lane)))>;
2756def : Pat<(v4f32 (NEONvduplane (v4f32 QPR:$src), imm:$lane)),
2757 (v4f32 (VDUPLNfq (v2f32 (EXTRACT_SUBREG QPR:$src,
2758 (DSubReg_i32_reg imm:$lane))),
2759 (SubReg_i32_lane imm:$lane)))>;
2760
Johnny Chenda1aea42009-11-23 21:00:43 +00002761def VDUPfdf : N2V<0b11, 0b11, {?,1}, {0,0}, 0b11000, 0, 0,
2762 (outs DPR:$dst), (ins SPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00002763 IIC_VMOVD, "vdup", "32", "$dst, ${src:lane}", "",
Johnny Chenda1aea42009-11-23 21:00:43 +00002764 [(set DPR:$dst, (v2f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00002765
Johnny Chenda1aea42009-11-23 21:00:43 +00002766def VDUPfqf : N2V<0b11, 0b11, {?,1}, {0,0}, 0b11000, 1, 0,
2767 (outs QPR:$dst), (ins SPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00002768 IIC_VMOVD, "vdup", "32", "$dst, ${src:lane}", "",
Johnny Chenda1aea42009-11-23 21:00:43 +00002769 [(set QPR:$dst, (v4f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00002770
Anton Korobeynikov69d1c1a2009-09-02 21:21:28 +00002771def : Pat<(v2i64 (NEONvduplane (v2i64 QPR:$src), imm:$lane)),
2772 (INSERT_SUBREG QPR:$src,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002773 (i64 (EXTRACT_SUBREG QPR:$src,
2774 (DSubReg_f64_reg imm:$lane))),
Anton Korobeynikov69d1c1a2009-09-02 21:21:28 +00002775 (DSubReg_f64_other_reg imm:$lane))>;
2776def : Pat<(v2f64 (NEONvduplane (v2f64 QPR:$src), imm:$lane)),
2777 (INSERT_SUBREG QPR:$src,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002778 (f64 (EXTRACT_SUBREG QPR:$src,
2779 (DSubReg_f64_reg imm:$lane))),
Anton Korobeynikov69d1c1a2009-09-02 21:21:28 +00002780 (DSubReg_f64_other_reg imm:$lane))>;
2781
Bob Wilson5bafff32009-06-22 23:27:02 +00002782// VMOVN : Vector Narrowing Move
Evan Chengf81bf152009-11-23 21:57:23 +00002783defm VMOVN : N2VNInt_HSD<0b11,0b11,0b10,0b00100,0,0, IIC_VMOVD,
2784 "vmovn", "i", int_arm_neon_vmovn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002785// VQMOVN : Vector Saturating Narrowing Move
Evan Chengf81bf152009-11-23 21:57:23 +00002786defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, IIC_VQUNAiD,
2787 "vqmovn", "s", int_arm_neon_vqmovns>;
2788defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, IIC_VQUNAiD,
2789 "vqmovn", "u", int_arm_neon_vqmovnu>;
2790defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, IIC_VQUNAiD,
2791 "vqmovun", "s", int_arm_neon_vqmovnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002792// VMOVL : Vector Lengthening Move
Evan Chengf81bf152009-11-23 21:57:23 +00002793defm VMOVLs : N2VLInt_QHS<0b01,0b10100,0,1, "vmovl", "s",
2794 int_arm_neon_vmovls>;
2795defm VMOVLu : N2VLInt_QHS<0b11,0b10100,0,1, "vmovl", "u",
2796 int_arm_neon_vmovlu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002797
2798// Vector Conversions.
2799
2800// VCVT : Vector Convert Between Floating-Point and Integers
Evan Chengf81bf152009-11-23 21:57:23 +00002801def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002802 v2i32, v2f32, fp_to_sint>;
Evan Chengf81bf152009-11-23 21:57:23 +00002803def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002804 v2i32, v2f32, fp_to_uint>;
Evan Chengf81bf152009-11-23 21:57:23 +00002805def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002806 v2f32, v2i32, sint_to_fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00002807def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002808 v2f32, v2i32, uint_to_fp>;
2809
Evan Chengf81bf152009-11-23 21:57:23 +00002810def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002811 v4i32, v4f32, fp_to_sint>;
Evan Chengf81bf152009-11-23 21:57:23 +00002812def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002813 v4i32, v4f32, fp_to_uint>;
Evan Chengf81bf152009-11-23 21:57:23 +00002814def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002815 v4f32, v4i32, sint_to_fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00002816def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002817 v4f32, v4i32, uint_to_fp>;
2818
2819// VCVT : Vector Convert Between Floating-Point and Fixed-Point.
Evan Chengf81bf152009-11-23 21:57:23 +00002820def VCVTf2xsd : N2VCvtD<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002821 v2i32, v2f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00002822def VCVTf2xud : N2VCvtD<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002823 v2i32, v2f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00002824def VCVTxs2fd : N2VCvtD<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002825 v2f32, v2i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00002826def VCVTxu2fd : N2VCvtD<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002827 v2f32, v2i32, int_arm_neon_vcvtfxu2fp>;
2828
Evan Chengf81bf152009-11-23 21:57:23 +00002829def VCVTf2xsq : N2VCvtQ<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002830 v4i32, v4f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00002831def VCVTf2xuq : N2VCvtQ<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002832 v4i32, v4f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00002833def VCVTxs2fq : N2VCvtQ<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002834 v4f32, v4i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00002835def VCVTxu2fq : N2VCvtQ<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002836 v4f32, v4i32, int_arm_neon_vcvtfxu2fp>;
2837
Bob Wilsond8e17572009-08-12 22:31:50 +00002838// Vector Reverse.
Bob Wilson8bb9e482009-07-26 00:39:34 +00002839
2840// VREV64 : Vector Reverse elements within 64-bit doublewords
2841
Evan Chengf81bf152009-11-23 21:57:23 +00002842class VREV64D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00002843 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002844 (ins DPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00002845 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00002846 [(set DPR:$dst, (Ty (NEONvrev64 (Ty DPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002847class VREV64Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00002848 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002849 (ins QPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00002850 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00002851 [(set QPR:$dst, (Ty (NEONvrev64 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00002852
Evan Chengf81bf152009-11-23 21:57:23 +00002853def VREV64d8 : VREV64D<0b00, "vrev64", "8", v8i8>;
2854def VREV64d16 : VREV64D<0b01, "vrev64", "16", v4i16>;
2855def VREV64d32 : VREV64D<0b10, "vrev64", "32", v2i32>;
2856def VREV64df : VREV64D<0b10, "vrev64", "32", v2f32>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00002857
Evan Chengf81bf152009-11-23 21:57:23 +00002858def VREV64q8 : VREV64Q<0b00, "vrev64", "8", v16i8>;
2859def VREV64q16 : VREV64Q<0b01, "vrev64", "16", v8i16>;
2860def VREV64q32 : VREV64Q<0b10, "vrev64", "32", v4i32>;
2861def VREV64qf : VREV64Q<0b10, "vrev64", "32", v4f32>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00002862
2863// VREV32 : Vector Reverse elements within 32-bit words
2864
Evan Chengf81bf152009-11-23 21:57:23 +00002865class VREV32D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00002866 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002867 (ins DPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00002868 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00002869 [(set DPR:$dst, (Ty (NEONvrev32 (Ty DPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002870class VREV32Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00002871 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002872 (ins QPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00002873 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00002874 [(set QPR:$dst, (Ty (NEONvrev32 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00002875
Evan Chengf81bf152009-11-23 21:57:23 +00002876def VREV32d8 : VREV32D<0b00, "vrev32", "8", v8i8>;
2877def VREV32d16 : VREV32D<0b01, "vrev32", "16", v4i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00002878
Evan Chengf81bf152009-11-23 21:57:23 +00002879def VREV32q8 : VREV32Q<0b00, "vrev32", "8", v16i8>;
2880def VREV32q16 : VREV32Q<0b01, "vrev32", "16", v8i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00002881
2882// VREV16 : Vector Reverse elements within 16-bit halfwords
2883
Evan Chengf81bf152009-11-23 21:57:23 +00002884class VREV16D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00002885 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002886 (ins DPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00002887 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00002888 [(set DPR:$dst, (Ty (NEONvrev16 (Ty DPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002889class VREV16Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00002890 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002891 (ins QPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00002892 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00002893 [(set QPR:$dst, (Ty (NEONvrev16 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00002894
Evan Chengf81bf152009-11-23 21:57:23 +00002895def VREV16d8 : VREV16D<0b00, "vrev16", "8", v8i8>;
2896def VREV16q8 : VREV16Q<0b00, "vrev16", "8", v16i8>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00002897
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002898// Other Vector Shuffles.
2899
2900// VEXT : Vector Extract
2901
Evan Chengf81bf152009-11-23 21:57:23 +00002902class VEXTd<string OpcodeStr, string Dt, ValueType Ty>
Johnny Chenb16ed112009-11-23 20:09:13 +00002903 : N3V<0,1,0b11,{?,?,?,?},0,0, (outs DPR:$dst),
2904 (ins DPR:$lhs, DPR:$rhs, i32imm:$index), IIC_VEXTD,
Evan Chengf81bf152009-11-23 21:57:23 +00002905 OpcodeStr, Dt, "$dst, $lhs, $rhs, $index", "",
Johnny Chenb16ed112009-11-23 20:09:13 +00002906 [(set DPR:$dst, (Ty (NEONvext (Ty DPR:$lhs),
2907 (Ty DPR:$rhs), imm:$index)))]>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00002908
Evan Chengf81bf152009-11-23 21:57:23 +00002909class VEXTq<string OpcodeStr, string Dt, ValueType Ty>
Johnny Chenb16ed112009-11-23 20:09:13 +00002910 : N3V<0,1,0b11,{?,?,?,?},1,0, (outs QPR:$dst),
2911 (ins QPR:$lhs, QPR:$rhs, i32imm:$index), IIC_VEXTQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002912 OpcodeStr, Dt, "$dst, $lhs, $rhs, $index", "",
Johnny Chenb16ed112009-11-23 20:09:13 +00002913 [(set QPR:$dst, (Ty (NEONvext (Ty QPR:$lhs),
2914 (Ty QPR:$rhs), imm:$index)))]>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00002915
Evan Chengf81bf152009-11-23 21:57:23 +00002916def VEXTd8 : VEXTd<"vext", "8", v8i8>;
2917def VEXTd16 : VEXTd<"vext", "16", v4i16>;
2918def VEXTd32 : VEXTd<"vext", "32", v2i32>;
2919def VEXTdf : VEXTd<"vext", "32", v2f32>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00002920
Evan Chengf81bf152009-11-23 21:57:23 +00002921def VEXTq8 : VEXTq<"vext", "8", v16i8>;
2922def VEXTq16 : VEXTq<"vext", "16", v8i16>;
2923def VEXTq32 : VEXTq<"vext", "32", v4i32>;
2924def VEXTqf : VEXTq<"vext", "32", v4f32>;
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002925
Bob Wilson64efd902009-08-08 05:53:00 +00002926// VTRN : Vector Transpose
2927
Evan Chengf81bf152009-11-23 21:57:23 +00002928def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn", "8">;
2929def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn", "16">;
2930def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00002931
Evan Chengf81bf152009-11-23 21:57:23 +00002932def VTRNq8 : N2VQShuffle<0b00, 0b00001, IIC_VPERMQ, "vtrn", "8">;
2933def VTRNq16 : N2VQShuffle<0b01, 0b00001, IIC_VPERMQ, "vtrn", "16">;
2934def VTRNq32 : N2VQShuffle<0b10, 0b00001, IIC_VPERMQ, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00002935
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00002936// VUZP : Vector Unzip (Deinterleave)
2937
Evan Chengf81bf152009-11-23 21:57:23 +00002938def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp", "8">;
2939def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp", "16">;
2940def VUZPd32 : N2VDShuffle<0b10, 0b00010, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00002941
Evan Chengf81bf152009-11-23 21:57:23 +00002942def VUZPq8 : N2VQShuffle<0b00, 0b00010, IIC_VPERMQ3, "vuzp", "8">;
2943def VUZPq16 : N2VQShuffle<0b01, 0b00010, IIC_VPERMQ3, "vuzp", "16">;
2944def VUZPq32 : N2VQShuffle<0b10, 0b00010, IIC_VPERMQ3, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00002945
2946// VZIP : Vector Zip (Interleave)
2947
Evan Chengf81bf152009-11-23 21:57:23 +00002948def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip", "8">;
2949def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip", "16">;
2950def VZIPd32 : N2VDShuffle<0b10, 0b00011, "vzip", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00002951
Evan Chengf81bf152009-11-23 21:57:23 +00002952def VZIPq8 : N2VQShuffle<0b00, 0b00011, IIC_VPERMQ3, "vzip", "8">;
2953def VZIPq16 : N2VQShuffle<0b01, 0b00011, IIC_VPERMQ3, "vzip", "16">;
2954def VZIPq32 : N2VQShuffle<0b10, 0b00011, IIC_VPERMQ3, "vzip", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00002955
Bob Wilson114a2662009-08-12 20:51:55 +00002956// Vector Table Lookup and Table Extension.
2957
2958// VTBL : Vector Table Lookup
2959def VTBL1
2960 : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002961 (ins DPR:$tbl1, DPR:$src), IIC_VTB1,
Evan Chengf81bf152009-11-23 21:57:23 +00002962 "vtbl", "8", "$dst, \\{$tbl1\\}, $src", "",
Bob Wilson114a2662009-08-12 20:51:55 +00002963 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl1 DPR:$tbl1, DPR:$src)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00002964let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00002965def VTBL2
2966 : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002967 (ins DPR:$tbl1, DPR:$tbl2, DPR:$src), IIC_VTB2,
Bob Wilson9fedc332010-01-18 01:24:43 +00002968 "vtbl", "8", "$dst, \\{$tbl1, $tbl2\\}, $src", "",
Bob Wilson114a2662009-08-12 20:51:55 +00002969 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl2
2970 DPR:$tbl1, DPR:$tbl2, DPR:$src)))]>;
2971def VTBL3
2972 : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002973 (ins DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src), IIC_VTB3,
Bob Wilson9fedc332010-01-18 01:24:43 +00002974 "vtbl", "8", "$dst, \\{$tbl1, $tbl2, $tbl3\\}, $src", "",
Bob Wilson114a2662009-08-12 20:51:55 +00002975 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl3
2976 DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src)))]>;
2977def VTBL4
2978 : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002979 (ins DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src), IIC_VTB4,
Bob Wilson9fedc332010-01-18 01:24:43 +00002980 "vtbl", "8", "$dst, \\{$tbl1, $tbl2, $tbl3, $tbl4\\}, $src", "",
Bob Wilson114a2662009-08-12 20:51:55 +00002981 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl4 DPR:$tbl1, DPR:$tbl2,
2982 DPR:$tbl3, DPR:$tbl4, DPR:$src)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00002983} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00002984
2985// VTBX : Vector Table Extension
2986def VTBX1
2987 : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002988 (ins DPR:$orig, DPR:$tbl1, DPR:$src), IIC_VTBX1,
Evan Chengf81bf152009-11-23 21:57:23 +00002989 "vtbx", "8", "$dst, \\{$tbl1\\}, $src", "$orig = $dst",
Bob Wilson114a2662009-08-12 20:51:55 +00002990 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx1
2991 DPR:$orig, DPR:$tbl1, DPR:$src)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00002992let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00002993def VTBX2
2994 : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002995 (ins DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$src), IIC_VTBX2,
Bob Wilson9fedc332010-01-18 01:24:43 +00002996 "vtbx", "8", "$dst, \\{$tbl1, $tbl2\\}, $src", "$orig = $dst",
Bob Wilson114a2662009-08-12 20:51:55 +00002997 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx2
2998 DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$src)))]>;
2999def VTBX3
3000 : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003001 (ins DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src), IIC_VTBX3,
Bob Wilson9fedc332010-01-18 01:24:43 +00003002 "vtbx", "8", "$dst, \\{$tbl1, $tbl2, $tbl3\\}, $src", "$orig = $dst",
Bob Wilson114a2662009-08-12 20:51:55 +00003003 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx3 DPR:$orig, DPR:$tbl1,
3004 DPR:$tbl2, DPR:$tbl3, DPR:$src)))]>;
3005def VTBX4
3006 : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$dst), (ins DPR:$orig, DPR:$tbl1,
David Goodwin658ea602009-09-25 18:38:29 +00003007 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src), IIC_VTBX4,
Bob Wilson9fedc332010-01-18 01:24:43 +00003008 "vtbx", "8", "$dst, \\{$tbl1, $tbl2, $tbl3, $tbl4\\}, $src",
3009 "$orig = $dst",
Bob Wilson114a2662009-08-12 20:51:55 +00003010 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx4 DPR:$orig, DPR:$tbl1,
3011 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00003012} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00003013
Bob Wilson5bafff32009-06-22 23:27:02 +00003014//===----------------------------------------------------------------------===//
Evan Cheng1d2426c2009-08-07 19:30:41 +00003015// NEON instructions for single-precision FP math
3016//===----------------------------------------------------------------------===//
3017
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003018class N2VSPat<SDNode OpNode, ValueType ResTy, ValueType OpTy, NeonI Inst>
3019 : NEONFPPat<(ResTy (OpNode SPR:$a)),
3020 (EXTRACT_SUBREG (Inst (INSERT_SUBREG (OpTy (IMPLICIT_DEF)),
3021 SPR:$a, arm_ssubreg_0)),
3022 arm_ssubreg_0)>;
3023
3024class N3VSPat<SDNode OpNode, NeonI Inst>
3025 : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)),
3026 (EXTRACT_SUBREG (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
3027 SPR:$a, arm_ssubreg_0),
3028 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
3029 SPR:$b, arm_ssubreg_0)),
3030 arm_ssubreg_0)>;
3031
3032class N3VSMulOpPat<SDNode MulNode, SDNode OpNode, NeonI Inst>
3033 : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))),
3034 (EXTRACT_SUBREG (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
3035 SPR:$acc, arm_ssubreg_0),
3036 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
3037 SPR:$a, arm_ssubreg_0),
3038 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
3039 SPR:$b, arm_ssubreg_0)),
3040 arm_ssubreg_0)>;
3041
Evan Cheng1d2426c2009-08-07 19:30:41 +00003042// These need separate instructions because they must use DPR_VFP2 register
3043// class which have SPR sub-registers.
3044
3045// Vector Add Operations used for single-precision FP
3046let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003047def VADDfd_sfp : N3VS<0,0,0b00,0b1101,0, "vadd", "f32", v2f32, v2f32, fadd, 1>;
3048def : N3VSPat<fadd, VADDfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003049
David Goodwin338268c2009-08-10 22:17:39 +00003050// Vector Sub Operations used for single-precision FP
3051let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003052def VSUBfd_sfp : N3VS<0,0,0b10,0b1101,0, "vsub", "f32", v2f32, v2f32, fsub, 0>;
3053def : N3VSPat<fsub, VSUBfd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00003054
Evan Cheng1d2426c2009-08-07 19:30:41 +00003055// Vector Multiply Operations used for single-precision FP
3056let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003057def VMULfd_sfp : N3VS<1,0,0b00,0b1101,1, "vmul", "f32", v2f32, v2f32, fmul, 1>;
3058def : N3VSPat<fmul, VMULfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003059
3060// Vector Multiply-Accumulate/Subtract used for single-precision FP
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00003061// vml[as].f32 can cause 4-8 cycle stalls in following ASIMD instructions, so
3062// we want to avoid them for now. e.g., alternating vmla/vadd instructions.
Evan Cheng1d2426c2009-08-07 19:30:41 +00003063
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00003064//let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003065//def VMLAfd_sfp : N3VSMulOp<0,0,0b00,0b1101,1, IIC_VMACD, "vmla", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003066// v2f32, fmul, fadd>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003067//def : N3VSMulOpPat<fmul, fadd, VMLAfd_sfp>;
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00003068
3069//let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003070//def VMLSfd_sfp : N3VSMulOp<0,0,0b10,0b1101,1, IIC_VMACD, "vmls", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003071// v2f32, fmul, fsub>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003072//def : N3VSMulOpPat<fmul, fsub, VMLSfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003073
David Goodwin338268c2009-08-10 22:17:39 +00003074// Vector Absolute used for single-precision FP
Evan Cheng1d2426c2009-08-07 19:30:41 +00003075let neverHasSideEffects = 1 in
Bob Wilson69bfbd62010-02-17 22:42:54 +00003076def VABSfd_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01110, 0, 0,
3077 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), IIC_VUNAD,
3078 "vabs", "f32", "$dst, $src", "", []>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003079def : N2VSPat<fabs, f32, v2f32, VABSfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003080
David Goodwin338268c2009-08-10 22:17:39 +00003081// Vector Negate used for single-precision FP
Evan Cheng1d2426c2009-08-07 19:30:41 +00003082let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003083def VNEGfd_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
3084 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), IIC_VUNAD,
3085 "vneg", "f32", "$dst, $src", "", []>;
3086def : N2VSPat<fneg, f32, v2f32, VNEGfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003087
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003088// Vector Maximum used for single-precision FP
3089let neverHasSideEffects = 1 in
3090def VMAXfd_sfp : N3V<0, 0, 0b00, 0b1111, 0, 0, (outs DPR_VFP2:$dst),
3091 (ins DPR_VFP2:$src1, DPR_VFP2:$src2), IIC_VBIND,
3092 "vmax", "f32", "$dst, $src1, $src2", "", []>;
3093def : N3VSPat<NEONfmax, VMAXfd_sfp>;
3094
3095// Vector Minimum used for single-precision FP
3096let neverHasSideEffects = 1 in
3097def VMINfd_sfp : N3V<0, 0, 0b00, 0b1111, 0, 0, (outs DPR_VFP2:$dst),
3098 (ins DPR_VFP2:$src1, DPR_VFP2:$src2), IIC_VBIND,
3099 "vmin", "f32", "$dst, $src1, $src2", "", []>;
3100def : N3VSPat<NEONfmin, VMINfd_sfp>;
3101
David Goodwin338268c2009-08-10 22:17:39 +00003102// Vector Convert between single-precision FP and integer
3103let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003104def VCVTf2sd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
3105 v2i32, v2f32, fp_to_sint>;
3106def : N2VSPat<arm_ftosi, f32, v2f32, VCVTf2sd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00003107
3108let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003109def VCVTf2ud_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
3110 v2i32, v2f32, fp_to_uint>;
3111def : N2VSPat<arm_ftoui, f32, v2f32, VCVTf2ud_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00003112
3113let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003114def VCVTs2fd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
3115 v2f32, v2i32, sint_to_fp>;
3116def : N2VSPat<arm_sitof, f32, v2i32, VCVTs2fd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00003117
3118let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003119def VCVTu2fd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
3120 v2f32, v2i32, uint_to_fp>;
3121def : N2VSPat<arm_uitof, f32, v2i32, VCVTu2fd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00003122
Evan Cheng1d2426c2009-08-07 19:30:41 +00003123//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +00003124// Non-Instruction Patterns
3125//===----------------------------------------------------------------------===//
3126
3127// bit_convert
3128def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>;
3129def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>;
3130def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>;
3131def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>;
3132def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>;
3133def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>;
3134def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>;
3135def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>;
3136def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>;
3137def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>;
3138def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>;
3139def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>;
3140def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>;
3141def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>;
3142def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>;
3143def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>;
3144def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>;
3145def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>;
3146def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>;
3147def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>;
3148def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>;
3149def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>;
3150def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>;
3151def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>;
3152def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>;
3153def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>;
3154def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>;
3155def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>;
3156def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>;
3157def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>;
3158
3159def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>;
3160def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>;
3161def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>;
3162def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>;
3163def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>;
3164def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>;
3165def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>;
3166def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>;
3167def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>;
3168def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>;
3169def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>;
3170def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>;
3171def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>;
3172def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>;
3173def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>;
3174def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>;
3175def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>;
3176def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>;
3177def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>;
3178def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>;
3179def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>;
3180def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>;
3181def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>;
3182def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>;
3183def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>;
3184def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>;
3185def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>;
3186def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>;
3187def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>;
3188def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>;