blob: 8a6bc5099e4fc0914dbdd6cbca86783f63d94015 [file] [log] [blame]
Evan Chengb9803a82009-11-06 23:52:48 +00001//===-- ARMExpandPseudoInsts.cpp - Expand pseudo instructions -----*- C++ -*-=//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Bob Wilson656edcf2010-09-08 23:39:54 +000010// This file contains a pass that expands pseudo instructions into target
Evan Chengb9803a82009-11-06 23:52:48 +000011// instructions to allow proper scheduling, if-conversion, and other late
12// optimizations. This pass should be run after register allocation but before
Bob Wilson656edcf2010-09-08 23:39:54 +000013// the post-regalloc scheduling pass.
Evan Chengb9803a82009-11-06 23:52:48 +000014//
15//===----------------------------------------------------------------------===//
16
17#define DEBUG_TYPE "arm-pseudo"
18#include "ARM.h"
Jim Grosbach7032f922010-10-14 22:57:13 +000019#include "ARMAddressingModes.h"
Evan Chengb9803a82009-11-06 23:52:48 +000020#include "ARMBaseInstrInfo.h"
Jim Grosbache4ad3872010-10-19 23:27:08 +000021#include "ARMBaseRegisterInfo.h"
22#include "ARMMachineFunctionInfo.h"
Jim Grosbach65dc3032010-10-06 21:16:16 +000023#include "ARMRegisterInfo.h"
Jim Grosbache4ad3872010-10-19 23:27:08 +000024#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Chengb9803a82009-11-06 23:52:48 +000025#include "llvm/CodeGen/MachineFunctionPass.h"
26#include "llvm/CodeGen/MachineInstrBuilder.h"
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000027#include "llvm/Target/TargetFrameLowering.h"
Chris Lattner4dbbe342010-07-20 21:17:29 +000028#include "llvm/Target/TargetRegisterInfo.h"
Jim Grosbache4ad3872010-10-19 23:27:08 +000029#include "llvm/Support/raw_ostream.h" // FIXME: for debug only. remove!
Evan Chengb9803a82009-11-06 23:52:48 +000030using namespace llvm;
31
32namespace {
33 class ARMExpandPseudo : public MachineFunctionPass {
34 public:
35 static char ID;
Owen Anderson90c579d2010-08-06 18:33:48 +000036 ARMExpandPseudo() : MachineFunctionPass(ID) {}
Evan Chengb9803a82009-11-06 23:52:48 +000037
Jim Grosbache4ad3872010-10-19 23:27:08 +000038 const ARMBaseInstrInfo *TII;
Evan Chengd929f772010-05-13 00:17:02 +000039 const TargetRegisterInfo *TRI;
Evan Cheng893d7fe2010-11-12 23:03:38 +000040 const ARMSubtarget *STI;
Evan Cheng9fe20092011-01-20 08:34:58 +000041 ARMFunctionInfo *AFI;
Evan Chengb9803a82009-11-06 23:52:48 +000042
43 virtual bool runOnMachineFunction(MachineFunction &Fn);
44
45 virtual const char *getPassName() const {
46 return "ARM pseudo instruction expansion pass";
47 }
48
49 private:
Evan Cheng43130072010-05-12 23:13:12 +000050 void TransferImpOps(MachineInstr &OldMI,
51 MachineInstrBuilder &UseMI, MachineInstrBuilder &DefMI);
Evan Cheng9fe20092011-01-20 08:34:58 +000052 bool ExpandMI(MachineBasicBlock &MBB,
53 MachineBasicBlock::iterator MBBI);
Evan Chengb9803a82009-11-06 23:52:48 +000054 bool ExpandMBB(MachineBasicBlock &MBB);
Bob Wilson8466fa12010-09-13 23:01:35 +000055 void ExpandVLD(MachineBasicBlock::iterator &MBBI);
56 void ExpandVST(MachineBasicBlock::iterator &MBBI);
57 void ExpandLaneOp(MachineBasicBlock::iterator &MBBI);
Bob Wilsonbd916c52010-09-13 23:55:10 +000058 void ExpandVTBL(MachineBasicBlock::iterator &MBBI,
59 unsigned Opc, bool IsExt, unsigned NumRegs);
Evan Cheng9fe20092011-01-20 08:34:58 +000060 void ExpandMOV32BitImm(MachineBasicBlock &MBB,
61 MachineBasicBlock::iterator &MBBI);
Evan Chengb9803a82009-11-06 23:52:48 +000062 };
63 char ARMExpandPseudo::ID = 0;
64}
65
Evan Cheng43130072010-05-12 23:13:12 +000066/// TransferImpOps - Transfer implicit operands on the pseudo instruction to
67/// the instructions created from the expansion.
68void ARMExpandPseudo::TransferImpOps(MachineInstr &OldMI,
69 MachineInstrBuilder &UseMI,
70 MachineInstrBuilder &DefMI) {
71 const TargetInstrDesc &Desc = OldMI.getDesc();
72 for (unsigned i = Desc.getNumOperands(), e = OldMI.getNumOperands();
73 i != e; ++i) {
74 const MachineOperand &MO = OldMI.getOperand(i);
75 assert(MO.isReg() && MO.getReg());
76 if (MO.isUse())
Bob Wilson63569c92010-09-09 00:15:32 +000077 UseMI.addOperand(MO);
Evan Cheng43130072010-05-12 23:13:12 +000078 else
Bob Wilson63569c92010-09-09 00:15:32 +000079 DefMI.addOperand(MO);
Evan Cheng43130072010-05-12 23:13:12 +000080 }
81}
82
Bob Wilson8466fa12010-09-13 23:01:35 +000083namespace {
84 // Constants for register spacing in NEON load/store instructions.
85 // For quad-register load-lane and store-lane pseudo instructors, the
86 // spacing is initially assumed to be EvenDblSpc, and that is changed to
87 // OddDblSpc depending on the lane number operand.
88 enum NEONRegSpacing {
89 SingleSpc,
90 EvenDblSpc,
91 OddDblSpc
92 };
93
94 // Entries for NEON load/store information table. The table is sorted by
95 // PseudoOpc for fast binary-search lookups.
96 struct NEONLdStTableEntry {
97 unsigned PseudoOpc;
98 unsigned RealOpc;
99 bool IsLoad;
100 bool HasWriteBack;
101 NEONRegSpacing RegSpacing;
102 unsigned char NumRegs; // D registers loaded or stored
103 unsigned char RegElts; // elements per D register; used for lane ops
104
105 // Comparison methods for binary search of the table.
106 bool operator<(const NEONLdStTableEntry &TE) const {
107 return PseudoOpc < TE.PseudoOpc;
108 }
109 friend bool operator<(const NEONLdStTableEntry &TE, unsigned PseudoOpc) {
110 return TE.PseudoOpc < PseudoOpc;
111 }
Chandler Carruth100c2672010-10-23 08:10:43 +0000112 friend bool LLVM_ATTRIBUTE_UNUSED operator<(unsigned PseudoOpc,
113 const NEONLdStTableEntry &TE) {
Bob Wilson8466fa12010-09-13 23:01:35 +0000114 return PseudoOpc < TE.PseudoOpc;
115 }
116 };
117}
118
119static const NEONLdStTableEntry NEONLdStTable[] = {
Bob Wilson2a0e9742010-11-27 06:35:16 +0000120{ ARM::VLD1DUPq16Pseudo, ARM::VLD1DUPq16, true, false, SingleSpc, 2, 4},
121{ ARM::VLD1DUPq16Pseudo_UPD, ARM::VLD1DUPq16_UPD, true, true, SingleSpc, 2, 4},
122{ ARM::VLD1DUPq32Pseudo, ARM::VLD1DUPq32, true, false, SingleSpc, 2, 2},
123{ ARM::VLD1DUPq32Pseudo_UPD, ARM::VLD1DUPq32_UPD, true, true, SingleSpc, 2, 2},
124{ ARM::VLD1DUPq8Pseudo, ARM::VLD1DUPq8, true, false, SingleSpc, 2, 8},
125{ ARM::VLD1DUPq8Pseudo_UPD, ARM::VLD1DUPq8_UPD, true, true, SingleSpc, 2, 8},
126
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000127{ ARM::VLD1LNq16Pseudo, ARM::VLD1LNd16, true, false, EvenDblSpc, 1, 4 },
Bob Wilsond0c6bc22010-11-02 21:18:25 +0000128{ ARM::VLD1LNq16Pseudo_UPD, ARM::VLD1LNd16_UPD, true, true, EvenDblSpc, 1, 4 },
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000129{ ARM::VLD1LNq32Pseudo, ARM::VLD1LNd32, true, false, EvenDblSpc, 1, 2 },
Bob Wilsond0c6bc22010-11-02 21:18:25 +0000130{ ARM::VLD1LNq32Pseudo_UPD, ARM::VLD1LNd32_UPD, true, true, EvenDblSpc, 1, 2 },
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000131{ ARM::VLD1LNq8Pseudo, ARM::VLD1LNd8, true, false, EvenDblSpc, 1, 8 },
Bob Wilsond0c6bc22010-11-02 21:18:25 +0000132{ ARM::VLD1LNq8Pseudo_UPD, ARM::VLD1LNd8_UPD, true, true, EvenDblSpc, 1, 8 },
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000133
Bob Wilson8466fa12010-09-13 23:01:35 +0000134{ ARM::VLD1d64QPseudo, ARM::VLD1d64Q, true, false, SingleSpc, 4, 1 },
135{ ARM::VLD1d64QPseudo_UPD, ARM::VLD1d64Q_UPD, true, true, SingleSpc, 4, 1 },
136{ ARM::VLD1d64TPseudo, ARM::VLD1d64T, true, false, SingleSpc, 3, 1 },
137{ ARM::VLD1d64TPseudo_UPD, ARM::VLD1d64T_UPD, true, true, SingleSpc, 3, 1 },
138
139{ ARM::VLD1q16Pseudo, ARM::VLD1q16, true, false, SingleSpc, 2, 4 },
140{ ARM::VLD1q16Pseudo_UPD, ARM::VLD1q16_UPD, true, true, SingleSpc, 2, 4 },
141{ ARM::VLD1q32Pseudo, ARM::VLD1q32, true, false, SingleSpc, 2, 2 },
142{ ARM::VLD1q32Pseudo_UPD, ARM::VLD1q32_UPD, true, true, SingleSpc, 2, 2 },
143{ ARM::VLD1q64Pseudo, ARM::VLD1q64, true, false, SingleSpc, 2, 1 },
144{ ARM::VLD1q64Pseudo_UPD, ARM::VLD1q64_UPD, true, true, SingleSpc, 2, 1 },
145{ ARM::VLD1q8Pseudo, ARM::VLD1q8, true, false, SingleSpc, 2, 8 },
146{ ARM::VLD1q8Pseudo_UPD, ARM::VLD1q8_UPD, true, true, SingleSpc, 2, 8 },
147
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000148{ ARM::VLD2DUPd16Pseudo, ARM::VLD2DUPd16, true, false, SingleSpc, 2, 4},
149{ ARM::VLD2DUPd16Pseudo_UPD, ARM::VLD2DUPd16_UPD, true, true, SingleSpc, 2, 4},
150{ ARM::VLD2DUPd32Pseudo, ARM::VLD2DUPd32, true, false, SingleSpc, 2, 2},
151{ ARM::VLD2DUPd32Pseudo_UPD, ARM::VLD2DUPd32_UPD, true, true, SingleSpc, 2, 2},
152{ ARM::VLD2DUPd8Pseudo, ARM::VLD2DUPd8, true, false, SingleSpc, 2, 8},
153{ ARM::VLD2DUPd8Pseudo_UPD, ARM::VLD2DUPd8_UPD, true, true, SingleSpc, 2, 8},
154
Bob Wilson8466fa12010-09-13 23:01:35 +0000155{ ARM::VLD2LNd16Pseudo, ARM::VLD2LNd16, true, false, SingleSpc, 2, 4 },
156{ ARM::VLD2LNd16Pseudo_UPD, ARM::VLD2LNd16_UPD, true, true, SingleSpc, 2, 4 },
157{ ARM::VLD2LNd32Pseudo, ARM::VLD2LNd32, true, false, SingleSpc, 2, 2 },
158{ ARM::VLD2LNd32Pseudo_UPD, ARM::VLD2LNd32_UPD, true, true, SingleSpc, 2, 2 },
159{ ARM::VLD2LNd8Pseudo, ARM::VLD2LNd8, true, false, SingleSpc, 2, 8 },
160{ ARM::VLD2LNd8Pseudo_UPD, ARM::VLD2LNd8_UPD, true, true, SingleSpc, 2, 8 },
161{ ARM::VLD2LNq16Pseudo, ARM::VLD2LNq16, true, false, EvenDblSpc, 2, 4 },
162{ ARM::VLD2LNq16Pseudo_UPD, ARM::VLD2LNq16_UPD, true, true, EvenDblSpc, 2, 4 },
163{ ARM::VLD2LNq32Pseudo, ARM::VLD2LNq32, true, false, EvenDblSpc, 2, 2 },
164{ ARM::VLD2LNq32Pseudo_UPD, ARM::VLD2LNq32_UPD, true, true, EvenDblSpc, 2, 2 },
165
166{ ARM::VLD2d16Pseudo, ARM::VLD2d16, true, false, SingleSpc, 2, 4 },
167{ ARM::VLD2d16Pseudo_UPD, ARM::VLD2d16_UPD, true, true, SingleSpc, 2, 4 },
168{ ARM::VLD2d32Pseudo, ARM::VLD2d32, true, false, SingleSpc, 2, 2 },
169{ ARM::VLD2d32Pseudo_UPD, ARM::VLD2d32_UPD, true, true, SingleSpc, 2, 2 },
170{ ARM::VLD2d8Pseudo, ARM::VLD2d8, true, false, SingleSpc, 2, 8 },
171{ ARM::VLD2d8Pseudo_UPD, ARM::VLD2d8_UPD, true, true, SingleSpc, 2, 8 },
172
173{ ARM::VLD2q16Pseudo, ARM::VLD2q16, true, false, SingleSpc, 4, 4 },
174{ ARM::VLD2q16Pseudo_UPD, ARM::VLD2q16_UPD, true, true, SingleSpc, 4, 4 },
175{ ARM::VLD2q32Pseudo, ARM::VLD2q32, true, false, SingleSpc, 4, 2 },
176{ ARM::VLD2q32Pseudo_UPD, ARM::VLD2q32_UPD, true, true, SingleSpc, 4, 2 },
177{ ARM::VLD2q8Pseudo, ARM::VLD2q8, true, false, SingleSpc, 4, 8 },
178{ ARM::VLD2q8Pseudo_UPD, ARM::VLD2q8_UPD, true, true, SingleSpc, 4, 8 },
179
Bob Wilson86c6d802010-11-29 19:35:29 +0000180{ ARM::VLD3DUPd16Pseudo, ARM::VLD3DUPd16, true, false, SingleSpc, 3, 4},
181{ ARM::VLD3DUPd16Pseudo_UPD, ARM::VLD3DUPd16_UPD, true, true, SingleSpc, 3, 4},
182{ ARM::VLD3DUPd32Pseudo, ARM::VLD3DUPd32, true, false, SingleSpc, 3, 2},
183{ ARM::VLD3DUPd32Pseudo_UPD, ARM::VLD3DUPd32_UPD, true, true, SingleSpc, 3, 2},
184{ ARM::VLD3DUPd8Pseudo, ARM::VLD3DUPd8, true, false, SingleSpc, 3, 8},
185{ ARM::VLD3DUPd8Pseudo_UPD, ARM::VLD3DUPd8_UPD, true, true, SingleSpc, 3, 8},
186
Bob Wilson8466fa12010-09-13 23:01:35 +0000187{ ARM::VLD3LNd16Pseudo, ARM::VLD3LNd16, true, false, SingleSpc, 3, 4 },
188{ ARM::VLD3LNd16Pseudo_UPD, ARM::VLD3LNd16_UPD, true, true, SingleSpc, 3, 4 },
189{ ARM::VLD3LNd32Pseudo, ARM::VLD3LNd32, true, false, SingleSpc, 3, 2 },
190{ ARM::VLD3LNd32Pseudo_UPD, ARM::VLD3LNd32_UPD, true, true, SingleSpc, 3, 2 },
191{ ARM::VLD3LNd8Pseudo, ARM::VLD3LNd8, true, false, SingleSpc, 3, 8 },
192{ ARM::VLD3LNd8Pseudo_UPD, ARM::VLD3LNd8_UPD, true, true, SingleSpc, 3, 8 },
193{ ARM::VLD3LNq16Pseudo, ARM::VLD3LNq16, true, false, EvenDblSpc, 3, 4 },
194{ ARM::VLD3LNq16Pseudo_UPD, ARM::VLD3LNq16_UPD, true, true, EvenDblSpc, 3, 4 },
195{ ARM::VLD3LNq32Pseudo, ARM::VLD3LNq32, true, false, EvenDblSpc, 3, 2 },
196{ ARM::VLD3LNq32Pseudo_UPD, ARM::VLD3LNq32_UPD, true, true, EvenDblSpc, 3, 2 },
197
198{ ARM::VLD3d16Pseudo, ARM::VLD3d16, true, false, SingleSpc, 3, 4 },
199{ ARM::VLD3d16Pseudo_UPD, ARM::VLD3d16_UPD, true, true, SingleSpc, 3, 4 },
200{ ARM::VLD3d32Pseudo, ARM::VLD3d32, true, false, SingleSpc, 3, 2 },
201{ ARM::VLD3d32Pseudo_UPD, ARM::VLD3d32_UPD, true, true, SingleSpc, 3, 2 },
202{ ARM::VLD3d8Pseudo, ARM::VLD3d8, true, false, SingleSpc, 3, 8 },
203{ ARM::VLD3d8Pseudo_UPD, ARM::VLD3d8_UPD, true, true, SingleSpc, 3, 8 },
204
205{ ARM::VLD3q16Pseudo_UPD, ARM::VLD3q16_UPD, true, true, EvenDblSpc, 3, 4 },
Bob Wilson7de68142011-02-07 17:43:15 +0000206{ ARM::VLD3q16oddPseudo, ARM::VLD3q16, true, false, OddDblSpc, 3, 4 },
Bob Wilson8466fa12010-09-13 23:01:35 +0000207{ ARM::VLD3q16oddPseudo_UPD, ARM::VLD3q16_UPD, true, true, OddDblSpc, 3, 4 },
208{ ARM::VLD3q32Pseudo_UPD, ARM::VLD3q32_UPD, true, true, EvenDblSpc, 3, 2 },
Bob Wilson7de68142011-02-07 17:43:15 +0000209{ ARM::VLD3q32oddPseudo, ARM::VLD3q32, true, false, OddDblSpc, 3, 2 },
Bob Wilson8466fa12010-09-13 23:01:35 +0000210{ ARM::VLD3q32oddPseudo_UPD, ARM::VLD3q32_UPD, true, true, OddDblSpc, 3, 2 },
211{ ARM::VLD3q8Pseudo_UPD, ARM::VLD3q8_UPD, true, true, EvenDblSpc, 3, 8 },
Bob Wilson7de68142011-02-07 17:43:15 +0000212{ ARM::VLD3q8oddPseudo, ARM::VLD3q8, true, false, OddDblSpc, 3, 8 },
Bob Wilson8466fa12010-09-13 23:01:35 +0000213{ ARM::VLD3q8oddPseudo_UPD, ARM::VLD3q8_UPD, true, true, OddDblSpc, 3, 8 },
214
Bob Wilson6c4c9822010-11-30 00:00:35 +0000215{ ARM::VLD4DUPd16Pseudo, ARM::VLD4DUPd16, true, false, SingleSpc, 4, 4},
216{ ARM::VLD4DUPd16Pseudo_UPD, ARM::VLD4DUPd16_UPD, true, true, SingleSpc, 4, 4},
217{ ARM::VLD4DUPd32Pseudo, ARM::VLD4DUPd32, true, false, SingleSpc, 4, 2},
218{ ARM::VLD4DUPd32Pseudo_UPD, ARM::VLD4DUPd32_UPD, true, true, SingleSpc, 4, 2},
219{ ARM::VLD4DUPd8Pseudo, ARM::VLD4DUPd8, true, false, SingleSpc, 4, 8},
220{ ARM::VLD4DUPd8Pseudo_UPD, ARM::VLD4DUPd8_UPD, true, true, SingleSpc, 4, 8},
221
Bob Wilson8466fa12010-09-13 23:01:35 +0000222{ ARM::VLD4LNd16Pseudo, ARM::VLD4LNd16, true, false, SingleSpc, 4, 4 },
223{ ARM::VLD4LNd16Pseudo_UPD, ARM::VLD4LNd16_UPD, true, true, SingleSpc, 4, 4 },
224{ ARM::VLD4LNd32Pseudo, ARM::VLD4LNd32, true, false, SingleSpc, 4, 2 },
225{ ARM::VLD4LNd32Pseudo_UPD, ARM::VLD4LNd32_UPD, true, true, SingleSpc, 4, 2 },
226{ ARM::VLD4LNd8Pseudo, ARM::VLD4LNd8, true, false, SingleSpc, 4, 8 },
227{ ARM::VLD4LNd8Pseudo_UPD, ARM::VLD4LNd8_UPD, true, true, SingleSpc, 4, 8 },
228{ ARM::VLD4LNq16Pseudo, ARM::VLD4LNq16, true, false, EvenDblSpc, 4, 4 },
229{ ARM::VLD4LNq16Pseudo_UPD, ARM::VLD4LNq16_UPD, true, true, EvenDblSpc, 4, 4 },
230{ ARM::VLD4LNq32Pseudo, ARM::VLD4LNq32, true, false, EvenDblSpc, 4, 2 },
231{ ARM::VLD4LNq32Pseudo_UPD, ARM::VLD4LNq32_UPD, true, true, EvenDblSpc, 4, 2 },
232
233{ ARM::VLD4d16Pseudo, ARM::VLD4d16, true, false, SingleSpc, 4, 4 },
234{ ARM::VLD4d16Pseudo_UPD, ARM::VLD4d16_UPD, true, true, SingleSpc, 4, 4 },
235{ ARM::VLD4d32Pseudo, ARM::VLD4d32, true, false, SingleSpc, 4, 2 },
236{ ARM::VLD4d32Pseudo_UPD, ARM::VLD4d32_UPD, true, true, SingleSpc, 4, 2 },
237{ ARM::VLD4d8Pseudo, ARM::VLD4d8, true, false, SingleSpc, 4, 8 },
238{ ARM::VLD4d8Pseudo_UPD, ARM::VLD4d8_UPD, true, true, SingleSpc, 4, 8 },
239
240{ ARM::VLD4q16Pseudo_UPD, ARM::VLD4q16_UPD, true, true, EvenDblSpc, 4, 4 },
Bob Wilson7de68142011-02-07 17:43:15 +0000241{ ARM::VLD4q16oddPseudo, ARM::VLD4q16, true, false, OddDblSpc, 4, 4 },
Bob Wilson8466fa12010-09-13 23:01:35 +0000242{ ARM::VLD4q16oddPseudo_UPD, ARM::VLD4q16_UPD, true, true, OddDblSpc, 4, 4 },
243{ ARM::VLD4q32Pseudo_UPD, ARM::VLD4q32_UPD, true, true, EvenDblSpc, 4, 2 },
Bob Wilson7de68142011-02-07 17:43:15 +0000244{ ARM::VLD4q32oddPseudo, ARM::VLD4q32, true, false, OddDblSpc, 4, 2 },
Bob Wilson8466fa12010-09-13 23:01:35 +0000245{ ARM::VLD4q32oddPseudo_UPD, ARM::VLD4q32_UPD, true, true, OddDblSpc, 4, 2 },
246{ ARM::VLD4q8Pseudo_UPD, ARM::VLD4q8_UPD, true, true, EvenDblSpc, 4, 8 },
Bob Wilson7de68142011-02-07 17:43:15 +0000247{ ARM::VLD4q8oddPseudo, ARM::VLD4q8, true, false, OddDblSpc, 4, 8 },
Bob Wilson8466fa12010-09-13 23:01:35 +0000248{ ARM::VLD4q8oddPseudo_UPD, ARM::VLD4q8_UPD, true, true, OddDblSpc, 4, 8 },
249
Bob Wilsond0c6bc22010-11-02 21:18:25 +0000250{ ARM::VST1LNq16Pseudo, ARM::VST1LNd16, false, false, EvenDblSpc, 1, 4 },
251{ ARM::VST1LNq16Pseudo_UPD, ARM::VST1LNd16_UPD,false, true, EvenDblSpc, 1, 4 },
252{ ARM::VST1LNq32Pseudo, ARM::VST1LNd32, false, false, EvenDblSpc, 1, 2 },
253{ ARM::VST1LNq32Pseudo_UPD, ARM::VST1LNd32_UPD,false, true, EvenDblSpc, 1, 2 },
254{ ARM::VST1LNq8Pseudo, ARM::VST1LNd8, false, false, EvenDblSpc, 1, 8 },
255{ ARM::VST1LNq8Pseudo_UPD, ARM::VST1LNd8_UPD, false, true, EvenDblSpc, 1, 8 },
256
Bob Wilson8466fa12010-09-13 23:01:35 +0000257{ ARM::VST1d64QPseudo, ARM::VST1d64Q, false, false, SingleSpc, 4, 1 },
258{ ARM::VST1d64QPseudo_UPD, ARM::VST1d64Q_UPD, false, true, SingleSpc, 4, 1 },
259{ ARM::VST1d64TPseudo, ARM::VST1d64T, false, false, SingleSpc, 3, 1 },
260{ ARM::VST1d64TPseudo_UPD, ARM::VST1d64T_UPD, false, true, SingleSpc, 3, 1 },
261
262{ ARM::VST1q16Pseudo, ARM::VST1q16, false, false, SingleSpc, 2, 4 },
263{ ARM::VST1q16Pseudo_UPD, ARM::VST1q16_UPD, false, true, SingleSpc, 2, 4 },
264{ ARM::VST1q32Pseudo, ARM::VST1q32, false, false, SingleSpc, 2, 2 },
265{ ARM::VST1q32Pseudo_UPD, ARM::VST1q32_UPD, false, true, SingleSpc, 2, 2 },
266{ ARM::VST1q64Pseudo, ARM::VST1q64, false, false, SingleSpc, 2, 1 },
267{ ARM::VST1q64Pseudo_UPD, ARM::VST1q64_UPD, false, true, SingleSpc, 2, 1 },
268{ ARM::VST1q8Pseudo, ARM::VST1q8, false, false, SingleSpc, 2, 8 },
269{ ARM::VST1q8Pseudo_UPD, ARM::VST1q8_UPD, false, true, SingleSpc, 2, 8 },
270
271{ ARM::VST2LNd16Pseudo, ARM::VST2LNd16, false, false, SingleSpc, 2, 4 },
272{ ARM::VST2LNd16Pseudo_UPD, ARM::VST2LNd16_UPD, false, true, SingleSpc, 2, 4 },
273{ ARM::VST2LNd32Pseudo, ARM::VST2LNd32, false, false, SingleSpc, 2, 2 },
274{ ARM::VST2LNd32Pseudo_UPD, ARM::VST2LNd32_UPD, false, true, SingleSpc, 2, 2 },
275{ ARM::VST2LNd8Pseudo, ARM::VST2LNd8, false, false, SingleSpc, 2, 8 },
276{ ARM::VST2LNd8Pseudo_UPD, ARM::VST2LNd8_UPD, false, true, SingleSpc, 2, 8 },
277{ ARM::VST2LNq16Pseudo, ARM::VST2LNq16, false, false, EvenDblSpc, 2, 4},
278{ ARM::VST2LNq16Pseudo_UPD, ARM::VST2LNq16_UPD, false, true, EvenDblSpc, 2, 4},
279{ ARM::VST2LNq32Pseudo, ARM::VST2LNq32, false, false, EvenDblSpc, 2, 2},
280{ ARM::VST2LNq32Pseudo_UPD, ARM::VST2LNq32_UPD, false, true, EvenDblSpc, 2, 2},
281
282{ ARM::VST2d16Pseudo, ARM::VST2d16, false, false, SingleSpc, 2, 4 },
283{ ARM::VST2d16Pseudo_UPD, ARM::VST2d16_UPD, false, true, SingleSpc, 2, 4 },
284{ ARM::VST2d32Pseudo, ARM::VST2d32, false, false, SingleSpc, 2, 2 },
285{ ARM::VST2d32Pseudo_UPD, ARM::VST2d32_UPD, false, true, SingleSpc, 2, 2 },
286{ ARM::VST2d8Pseudo, ARM::VST2d8, false, false, SingleSpc, 2, 8 },
287{ ARM::VST2d8Pseudo_UPD, ARM::VST2d8_UPD, false, true, SingleSpc, 2, 8 },
288
289{ ARM::VST2q16Pseudo, ARM::VST2q16, false, false, SingleSpc, 4, 4 },
290{ ARM::VST2q16Pseudo_UPD, ARM::VST2q16_UPD, false, true, SingleSpc, 4, 4 },
291{ ARM::VST2q32Pseudo, ARM::VST2q32, false, false, SingleSpc, 4, 2 },
292{ ARM::VST2q32Pseudo_UPD, ARM::VST2q32_UPD, false, true, SingleSpc, 4, 2 },
293{ ARM::VST2q8Pseudo, ARM::VST2q8, false, false, SingleSpc, 4, 8 },
294{ ARM::VST2q8Pseudo_UPD, ARM::VST2q8_UPD, false, true, SingleSpc, 4, 8 },
295
296{ ARM::VST3LNd16Pseudo, ARM::VST3LNd16, false, false, SingleSpc, 3, 4 },
297{ ARM::VST3LNd16Pseudo_UPD, ARM::VST3LNd16_UPD, false, true, SingleSpc, 3, 4 },
298{ ARM::VST3LNd32Pseudo, ARM::VST3LNd32, false, false, SingleSpc, 3, 2 },
299{ ARM::VST3LNd32Pseudo_UPD, ARM::VST3LNd32_UPD, false, true, SingleSpc, 3, 2 },
300{ ARM::VST3LNd8Pseudo, ARM::VST3LNd8, false, false, SingleSpc, 3, 8 },
301{ ARM::VST3LNd8Pseudo_UPD, ARM::VST3LNd8_UPD, false, true, SingleSpc, 3, 8 },
302{ ARM::VST3LNq16Pseudo, ARM::VST3LNq16, false, false, EvenDblSpc, 3, 4},
303{ ARM::VST3LNq16Pseudo_UPD, ARM::VST3LNq16_UPD, false, true, EvenDblSpc, 3, 4},
304{ ARM::VST3LNq32Pseudo, ARM::VST3LNq32, false, false, EvenDblSpc, 3, 2},
305{ ARM::VST3LNq32Pseudo_UPD, ARM::VST3LNq32_UPD, false, true, EvenDblSpc, 3, 2},
306
307{ ARM::VST3d16Pseudo, ARM::VST3d16, false, false, SingleSpc, 3, 4 },
308{ ARM::VST3d16Pseudo_UPD, ARM::VST3d16_UPD, false, true, SingleSpc, 3, 4 },
309{ ARM::VST3d32Pseudo, ARM::VST3d32, false, false, SingleSpc, 3, 2 },
310{ ARM::VST3d32Pseudo_UPD, ARM::VST3d32_UPD, false, true, SingleSpc, 3, 2 },
311{ ARM::VST3d8Pseudo, ARM::VST3d8, false, false, SingleSpc, 3, 8 },
312{ ARM::VST3d8Pseudo_UPD, ARM::VST3d8_UPD, false, true, SingleSpc, 3, 8 },
313
314{ ARM::VST3q16Pseudo_UPD, ARM::VST3q16_UPD, false, true, EvenDblSpc, 3, 4 },
Bob Wilson7de68142011-02-07 17:43:15 +0000315{ ARM::VST3q16oddPseudo, ARM::VST3q16, false, false, OddDblSpc, 3, 4 },
Bob Wilson8466fa12010-09-13 23:01:35 +0000316{ ARM::VST3q16oddPseudo_UPD, ARM::VST3q16_UPD, false, true, OddDblSpc, 3, 4 },
317{ ARM::VST3q32Pseudo_UPD, ARM::VST3q32_UPD, false, true, EvenDblSpc, 3, 2 },
Bob Wilson7de68142011-02-07 17:43:15 +0000318{ ARM::VST3q32oddPseudo, ARM::VST3q32, false, false, OddDblSpc, 3, 2 },
Bob Wilson8466fa12010-09-13 23:01:35 +0000319{ ARM::VST3q32oddPseudo_UPD, ARM::VST3q32_UPD, false, true, OddDblSpc, 3, 2 },
320{ ARM::VST3q8Pseudo_UPD, ARM::VST3q8_UPD, false, true, EvenDblSpc, 3, 8 },
Bob Wilson7de68142011-02-07 17:43:15 +0000321{ ARM::VST3q8oddPseudo, ARM::VST3q8, false, false, OddDblSpc, 3, 8 },
Bob Wilson8466fa12010-09-13 23:01:35 +0000322{ ARM::VST3q8oddPseudo_UPD, ARM::VST3q8_UPD, false, true, OddDblSpc, 3, 8 },
323
324{ ARM::VST4LNd16Pseudo, ARM::VST4LNd16, false, false, SingleSpc, 4, 4 },
325{ ARM::VST4LNd16Pseudo_UPD, ARM::VST4LNd16_UPD, false, true, SingleSpc, 4, 4 },
326{ ARM::VST4LNd32Pseudo, ARM::VST4LNd32, false, false, SingleSpc, 4, 2 },
327{ ARM::VST4LNd32Pseudo_UPD, ARM::VST4LNd32_UPD, false, true, SingleSpc, 4, 2 },
328{ ARM::VST4LNd8Pseudo, ARM::VST4LNd8, false, false, SingleSpc, 4, 8 },
329{ ARM::VST4LNd8Pseudo_UPD, ARM::VST4LNd8_UPD, false, true, SingleSpc, 4, 8 },
330{ ARM::VST4LNq16Pseudo, ARM::VST4LNq16, false, false, EvenDblSpc, 4, 4},
331{ ARM::VST4LNq16Pseudo_UPD, ARM::VST4LNq16_UPD, false, true, EvenDblSpc, 4, 4},
332{ ARM::VST4LNq32Pseudo, ARM::VST4LNq32, false, false, EvenDblSpc, 4, 2},
333{ ARM::VST4LNq32Pseudo_UPD, ARM::VST4LNq32_UPD, false, true, EvenDblSpc, 4, 2},
334
335{ ARM::VST4d16Pseudo, ARM::VST4d16, false, false, SingleSpc, 4, 4 },
336{ ARM::VST4d16Pseudo_UPD, ARM::VST4d16_UPD, false, true, SingleSpc, 4, 4 },
337{ ARM::VST4d32Pseudo, ARM::VST4d32, false, false, SingleSpc, 4, 2 },
338{ ARM::VST4d32Pseudo_UPD, ARM::VST4d32_UPD, false, true, SingleSpc, 4, 2 },
339{ ARM::VST4d8Pseudo, ARM::VST4d8, false, false, SingleSpc, 4, 8 },
340{ ARM::VST4d8Pseudo_UPD, ARM::VST4d8_UPD, false, true, SingleSpc, 4, 8 },
341
342{ ARM::VST4q16Pseudo_UPD, ARM::VST4q16_UPD, false, true, EvenDblSpc, 4, 4 },
Bob Wilson7de68142011-02-07 17:43:15 +0000343{ ARM::VST4q16oddPseudo, ARM::VST4q16, false, false, OddDblSpc, 4, 4 },
Bob Wilson8466fa12010-09-13 23:01:35 +0000344{ ARM::VST4q16oddPseudo_UPD, ARM::VST4q16_UPD, false, true, OddDblSpc, 4, 4 },
345{ ARM::VST4q32Pseudo_UPD, ARM::VST4q32_UPD, false, true, EvenDblSpc, 4, 2 },
Bob Wilson7de68142011-02-07 17:43:15 +0000346{ ARM::VST4q32oddPseudo, ARM::VST4q32, false, false, OddDblSpc, 4, 2 },
Bob Wilson8466fa12010-09-13 23:01:35 +0000347{ ARM::VST4q32oddPseudo_UPD, ARM::VST4q32_UPD, false, true, OddDblSpc, 4, 2 },
348{ ARM::VST4q8Pseudo_UPD, ARM::VST4q8_UPD, false, true, EvenDblSpc, 4, 8 },
Bob Wilson7de68142011-02-07 17:43:15 +0000349{ ARM::VST4q8oddPseudo, ARM::VST4q8, false, false, OddDblSpc, 4, 8 },
350{ ARM::VST4q8oddPseudo_UPD, ARM::VST4q8_UPD, false, true, OddDblSpc, 4, 8 }
Bob Wilson8466fa12010-09-13 23:01:35 +0000351};
352
353/// LookupNEONLdSt - Search the NEONLdStTable for information about a NEON
354/// load or store pseudo instruction.
355static const NEONLdStTableEntry *LookupNEONLdSt(unsigned Opcode) {
356 unsigned NumEntries = array_lengthof(NEONLdStTable);
357
358#ifndef NDEBUG
359 // Make sure the table is sorted.
360 static bool TableChecked = false;
361 if (!TableChecked) {
362 for (unsigned i = 0; i != NumEntries-1; ++i)
363 assert(NEONLdStTable[i] < NEONLdStTable[i+1] &&
364 "NEONLdStTable is not sorted!");
365 TableChecked = true;
366 }
367#endif
368
369 const NEONLdStTableEntry *I =
370 std::lower_bound(NEONLdStTable, NEONLdStTable + NumEntries, Opcode);
371 if (I != NEONLdStTable + NumEntries && I->PseudoOpc == Opcode)
372 return I;
373 return NULL;
374}
375
376/// GetDSubRegs - Get 4 D subregisters of a Q, QQ, or QQQQ register,
377/// corresponding to the specified register spacing. Not all of the results
378/// are necessarily valid, e.g., a Q register only has 2 D subregisters.
379static void GetDSubRegs(unsigned Reg, NEONRegSpacing RegSpc,
380 const TargetRegisterInfo *TRI, unsigned &D0,
381 unsigned &D1, unsigned &D2, unsigned &D3) {
382 if (RegSpc == SingleSpc) {
383 D0 = TRI->getSubReg(Reg, ARM::dsub_0);
384 D1 = TRI->getSubReg(Reg, ARM::dsub_1);
385 D2 = TRI->getSubReg(Reg, ARM::dsub_2);
386 D3 = TRI->getSubReg(Reg, ARM::dsub_3);
387 } else if (RegSpc == EvenDblSpc) {
388 D0 = TRI->getSubReg(Reg, ARM::dsub_0);
389 D1 = TRI->getSubReg(Reg, ARM::dsub_2);
390 D2 = TRI->getSubReg(Reg, ARM::dsub_4);
391 D3 = TRI->getSubReg(Reg, ARM::dsub_6);
392 } else {
393 assert(RegSpc == OddDblSpc && "unknown register spacing");
394 D0 = TRI->getSubReg(Reg, ARM::dsub_1);
395 D1 = TRI->getSubReg(Reg, ARM::dsub_3);
396 D2 = TRI->getSubReg(Reg, ARM::dsub_5);
397 D3 = TRI->getSubReg(Reg, ARM::dsub_7);
Bob Wilsonbd916c52010-09-13 23:55:10 +0000398 }
Bob Wilson8466fa12010-09-13 23:01:35 +0000399}
400
Bob Wilson82a9c842010-09-02 16:17:29 +0000401/// ExpandVLD - Translate VLD pseudo instructions with Q, QQ or QQQQ register
402/// operands to real VLD instructions with D register operands.
Bob Wilson8466fa12010-09-13 23:01:35 +0000403void ARMExpandPseudo::ExpandVLD(MachineBasicBlock::iterator &MBBI) {
Bob Wilsonffde0802010-09-02 16:00:54 +0000404 MachineInstr &MI = *MBBI;
405 MachineBasicBlock &MBB = *MI.getParent();
406
Bob Wilson8466fa12010-09-13 23:01:35 +0000407 const NEONLdStTableEntry *TableEntry = LookupNEONLdSt(MI.getOpcode());
408 assert(TableEntry && TableEntry->IsLoad && "NEONLdStTable lookup failed");
409 NEONRegSpacing RegSpc = TableEntry->RegSpacing;
410 unsigned NumRegs = TableEntry->NumRegs;
411
412 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(),
413 TII->get(TableEntry->RealOpc));
Bob Wilsonffde0802010-09-02 16:00:54 +0000414 unsigned OpIdx = 0;
415
416 bool DstIsDead = MI.getOperand(OpIdx).isDead();
417 unsigned DstReg = MI.getOperand(OpIdx++).getReg();
418 unsigned D0, D1, D2, D3;
Bob Wilson8466fa12010-09-13 23:01:35 +0000419 GetDSubRegs(DstReg, RegSpc, TRI, D0, D1, D2, D3);
Bob Wilsonf5721912010-09-03 18:16:02 +0000420 MIB.addReg(D0, RegState::Define | getDeadRegState(DstIsDead))
421 .addReg(D1, RegState::Define | getDeadRegState(DstIsDead));
Bob Wilsonffde0802010-09-02 16:00:54 +0000422 if (NumRegs > 2)
Bob Wilsonf5721912010-09-03 18:16:02 +0000423 MIB.addReg(D2, RegState::Define | getDeadRegState(DstIsDead));
Bob Wilsonffde0802010-09-02 16:00:54 +0000424 if (NumRegs > 3)
Bob Wilsonf5721912010-09-03 18:16:02 +0000425 MIB.addReg(D3, RegState::Define | getDeadRegState(DstIsDead));
Bob Wilsonffde0802010-09-02 16:00:54 +0000426
Bob Wilson8466fa12010-09-13 23:01:35 +0000427 if (TableEntry->HasWriteBack)
Bob Wilson63569c92010-09-09 00:15:32 +0000428 MIB.addOperand(MI.getOperand(OpIdx++));
429
Bob Wilsonffde0802010-09-02 16:00:54 +0000430 // Copy the addrmode6 operands.
Bob Wilson63569c92010-09-09 00:15:32 +0000431 MIB.addOperand(MI.getOperand(OpIdx++));
432 MIB.addOperand(MI.getOperand(OpIdx++));
433 // Copy the am6offset operand.
Bob Wilson8466fa12010-09-13 23:01:35 +0000434 if (TableEntry->HasWriteBack)
Bob Wilson63569c92010-09-09 00:15:32 +0000435 MIB.addOperand(MI.getOperand(OpIdx++));
Bob Wilsonffde0802010-09-02 16:00:54 +0000436
Bob Wilson19d644d2010-09-09 00:38:32 +0000437 // For an instruction writing double-spaced subregs, the pseudo instruction
Bob Wilson823611b2010-09-16 04:25:37 +0000438 // has an extra operand that is a use of the super-register. Record the
439 // operand index and skip over it.
440 unsigned SrcOpIdx = 0;
441 if (RegSpc == EvenDblSpc || RegSpc == OddDblSpc)
442 SrcOpIdx = OpIdx++;
443
444 // Copy the predicate operands.
445 MIB.addOperand(MI.getOperand(OpIdx++));
446 MIB.addOperand(MI.getOperand(OpIdx++));
447
448 // Copy the super-register source operand used for double-spaced subregs over
Bob Wilson19d644d2010-09-09 00:38:32 +0000449 // to the new instruction as an implicit operand.
Bob Wilson823611b2010-09-16 04:25:37 +0000450 if (SrcOpIdx != 0) {
451 MachineOperand MO = MI.getOperand(SrcOpIdx);
Bob Wilson19d644d2010-09-09 00:38:32 +0000452 MO.setImplicit(true);
453 MIB.addOperand(MO);
454 }
Bob Wilsonf5721912010-09-03 18:16:02 +0000455 // Add an implicit def for the super-register.
456 MIB.addReg(DstReg, RegState::ImplicitDefine | getDeadRegState(DstIsDead));
Bob Wilson19d644d2010-09-09 00:38:32 +0000457 TransferImpOps(MI, MIB, MIB);
Evan Chengb58a3402011-04-19 00:04:03 +0000458
459 // Transfer memoperands.
460 (*MIB).setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
461
Bob Wilsonffde0802010-09-02 16:00:54 +0000462 MI.eraseFromParent();
463}
464
Bob Wilson01ba4612010-08-26 18:51:29 +0000465/// ExpandVST - Translate VST pseudo instructions with Q, QQ or QQQQ register
466/// operands to real VST instructions with D register operands.
Bob Wilson8466fa12010-09-13 23:01:35 +0000467void ARMExpandPseudo::ExpandVST(MachineBasicBlock::iterator &MBBI) {
Bob Wilson709d5922010-08-25 23:27:42 +0000468 MachineInstr &MI = *MBBI;
469 MachineBasicBlock &MBB = *MI.getParent();
470
Bob Wilson8466fa12010-09-13 23:01:35 +0000471 const NEONLdStTableEntry *TableEntry = LookupNEONLdSt(MI.getOpcode());
472 assert(TableEntry && !TableEntry->IsLoad && "NEONLdStTable lookup failed");
473 NEONRegSpacing RegSpc = TableEntry->RegSpacing;
474 unsigned NumRegs = TableEntry->NumRegs;
475
476 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(),
477 TII->get(TableEntry->RealOpc));
Bob Wilson709d5922010-08-25 23:27:42 +0000478 unsigned OpIdx = 0;
Bob Wilson8466fa12010-09-13 23:01:35 +0000479 if (TableEntry->HasWriteBack)
Bob Wilson63569c92010-09-09 00:15:32 +0000480 MIB.addOperand(MI.getOperand(OpIdx++));
481
Bob Wilson709d5922010-08-25 23:27:42 +0000482 // Copy the addrmode6 operands.
Bob Wilson63569c92010-09-09 00:15:32 +0000483 MIB.addOperand(MI.getOperand(OpIdx++));
484 MIB.addOperand(MI.getOperand(OpIdx++));
485 // Copy the am6offset operand.
Bob Wilson8466fa12010-09-13 23:01:35 +0000486 if (TableEntry->HasWriteBack)
Bob Wilson63569c92010-09-09 00:15:32 +0000487 MIB.addOperand(MI.getOperand(OpIdx++));
Bob Wilson709d5922010-08-25 23:27:42 +0000488
489 bool SrcIsKill = MI.getOperand(OpIdx).isKill();
Bob Wilson823611b2010-09-16 04:25:37 +0000490 unsigned SrcReg = MI.getOperand(OpIdx++).getReg();
Bob Wilson709d5922010-08-25 23:27:42 +0000491 unsigned D0, D1, D2, D3;
Bob Wilson8466fa12010-09-13 23:01:35 +0000492 GetDSubRegs(SrcReg, RegSpc, TRI, D0, D1, D2, D3);
Bob Wilson7e701972010-08-30 18:10:48 +0000493 MIB.addReg(D0).addReg(D1);
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000494 if (NumRegs > 2)
Bob Wilson7e701972010-08-30 18:10:48 +0000495 MIB.addReg(D2);
Bob Wilson01ba4612010-08-26 18:51:29 +0000496 if (NumRegs > 3)
Bob Wilson7e701972010-08-30 18:10:48 +0000497 MIB.addReg(D3);
Bob Wilson823611b2010-09-16 04:25:37 +0000498
499 // Copy the predicate operands.
500 MIB.addOperand(MI.getOperand(OpIdx++));
501 MIB.addOperand(MI.getOperand(OpIdx++));
502
Bob Wilson7e701972010-08-30 18:10:48 +0000503 if (SrcIsKill)
504 // Add an implicit kill for the super-reg.
505 (*MIB).addRegisterKilled(SrcReg, TRI, true);
Bob Wilsonbd916c52010-09-13 23:55:10 +0000506 TransferImpOps(MI, MIB, MIB);
Evan Chengb58a3402011-04-19 00:04:03 +0000507
508 // Transfer memoperands.
509 (*MIB).setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
510
Bob Wilson709d5922010-08-25 23:27:42 +0000511 MI.eraseFromParent();
512}
513
Bob Wilson8466fa12010-09-13 23:01:35 +0000514/// ExpandLaneOp - Translate VLD*LN and VST*LN instructions with Q, QQ or QQQQ
515/// register operands to real instructions with D register operands.
516void ARMExpandPseudo::ExpandLaneOp(MachineBasicBlock::iterator &MBBI) {
517 MachineInstr &MI = *MBBI;
518 MachineBasicBlock &MBB = *MI.getParent();
519
520 const NEONLdStTableEntry *TableEntry = LookupNEONLdSt(MI.getOpcode());
521 assert(TableEntry && "NEONLdStTable lookup failed");
522 NEONRegSpacing RegSpc = TableEntry->RegSpacing;
523 unsigned NumRegs = TableEntry->NumRegs;
524 unsigned RegElts = TableEntry->RegElts;
525
526 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(),
527 TII->get(TableEntry->RealOpc));
528 unsigned OpIdx = 0;
529 // The lane operand is always the 3rd from last operand, before the 2
530 // predicate operands.
531 unsigned Lane = MI.getOperand(MI.getDesc().getNumOperands() - 3).getImm();
532
533 // Adjust the lane and spacing as needed for Q registers.
534 assert(RegSpc != OddDblSpc && "unexpected register spacing for VLD/VST-lane");
535 if (RegSpc == EvenDblSpc && Lane >= RegElts) {
536 RegSpc = OddDblSpc;
537 Lane -= RegElts;
538 }
539 assert(Lane < RegElts && "out of range lane for VLD/VST-lane");
540
Ted Kremenek584520e2011-01-23 17:05:06 +0000541 unsigned D0 = 0, D1 = 0, D2 = 0, D3 = 0;
Bob Wilsonfe3ac082010-09-14 21:12:05 +0000542 unsigned DstReg = 0;
543 bool DstIsDead = false;
Bob Wilson8466fa12010-09-13 23:01:35 +0000544 if (TableEntry->IsLoad) {
545 DstIsDead = MI.getOperand(OpIdx).isDead();
546 DstReg = MI.getOperand(OpIdx++).getReg();
547 GetDSubRegs(DstReg, RegSpc, TRI, D0, D1, D2, D3);
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000548 MIB.addReg(D0, RegState::Define | getDeadRegState(DstIsDead));
549 if (NumRegs > 1)
550 MIB.addReg(D1, RegState::Define | getDeadRegState(DstIsDead));
Bob Wilson8466fa12010-09-13 23:01:35 +0000551 if (NumRegs > 2)
552 MIB.addReg(D2, RegState::Define | getDeadRegState(DstIsDead));
553 if (NumRegs > 3)
554 MIB.addReg(D3, RegState::Define | getDeadRegState(DstIsDead));
555 }
556
557 if (TableEntry->HasWriteBack)
558 MIB.addOperand(MI.getOperand(OpIdx++));
559
560 // Copy the addrmode6 operands.
561 MIB.addOperand(MI.getOperand(OpIdx++));
562 MIB.addOperand(MI.getOperand(OpIdx++));
563 // Copy the am6offset operand.
564 if (TableEntry->HasWriteBack)
565 MIB.addOperand(MI.getOperand(OpIdx++));
566
567 // Grab the super-register source.
568 MachineOperand MO = MI.getOperand(OpIdx++);
569 if (!TableEntry->IsLoad)
570 GetDSubRegs(MO.getReg(), RegSpc, TRI, D0, D1, D2, D3);
571
572 // Add the subregs as sources of the new instruction.
573 unsigned SrcFlags = (getUndefRegState(MO.isUndef()) |
574 getKillRegState(MO.isKill()));
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000575 MIB.addReg(D0, SrcFlags);
576 if (NumRegs > 1)
577 MIB.addReg(D1, SrcFlags);
Bob Wilson8466fa12010-09-13 23:01:35 +0000578 if (NumRegs > 2)
579 MIB.addReg(D2, SrcFlags);
580 if (NumRegs > 3)
581 MIB.addReg(D3, SrcFlags);
582
583 // Add the lane number operand.
584 MIB.addImm(Lane);
Bob Wilson823611b2010-09-16 04:25:37 +0000585 OpIdx += 1;
Bob Wilson8466fa12010-09-13 23:01:35 +0000586
Bob Wilson823611b2010-09-16 04:25:37 +0000587 // Copy the predicate operands.
588 MIB.addOperand(MI.getOperand(OpIdx++));
589 MIB.addOperand(MI.getOperand(OpIdx++));
590
Bob Wilson8466fa12010-09-13 23:01:35 +0000591 // Copy the super-register source to be an implicit source.
592 MO.setImplicit(true);
593 MIB.addOperand(MO);
594 if (TableEntry->IsLoad)
595 // Add an implicit def for the super-register.
596 MIB.addReg(DstReg, RegState::ImplicitDefine | getDeadRegState(DstIsDead));
597 TransferImpOps(MI, MIB, MIB);
598 MI.eraseFromParent();
599}
600
Bob Wilsonbd916c52010-09-13 23:55:10 +0000601/// ExpandVTBL - Translate VTBL and VTBX pseudo instructions with Q or QQ
602/// register operands to real instructions with D register operands.
603void ARMExpandPseudo::ExpandVTBL(MachineBasicBlock::iterator &MBBI,
604 unsigned Opc, bool IsExt, unsigned NumRegs) {
605 MachineInstr &MI = *MBBI;
606 MachineBasicBlock &MBB = *MI.getParent();
607
608 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(Opc));
609 unsigned OpIdx = 0;
610
611 // Transfer the destination register operand.
612 MIB.addOperand(MI.getOperand(OpIdx++));
613 if (IsExt)
614 MIB.addOperand(MI.getOperand(OpIdx++));
615
616 bool SrcIsKill = MI.getOperand(OpIdx).isKill();
617 unsigned SrcReg = MI.getOperand(OpIdx++).getReg();
618 unsigned D0, D1, D2, D3;
619 GetDSubRegs(SrcReg, SingleSpc, TRI, D0, D1, D2, D3);
620 MIB.addReg(D0).addReg(D1);
621 if (NumRegs > 2)
622 MIB.addReg(D2);
623 if (NumRegs > 3)
624 MIB.addReg(D3);
625
626 // Copy the other source register operand.
Bob Wilson823611b2010-09-16 04:25:37 +0000627 MIB.addOperand(MI.getOperand(OpIdx++));
Bob Wilsonbd916c52010-09-13 23:55:10 +0000628
Bob Wilson823611b2010-09-16 04:25:37 +0000629 // Copy the predicate operands.
630 MIB.addOperand(MI.getOperand(OpIdx++));
631 MIB.addOperand(MI.getOperand(OpIdx++));
632
Bob Wilsonbd916c52010-09-13 23:55:10 +0000633 if (SrcIsKill)
634 // Add an implicit kill for the super-reg.
635 (*MIB).addRegisterKilled(SrcReg, TRI, true);
636 TransferImpOps(MI, MIB, MIB);
637 MI.eraseFromParent();
638}
639
Evan Cheng9fe20092011-01-20 08:34:58 +0000640void ARMExpandPseudo::ExpandMOV32BitImm(MachineBasicBlock &MBB,
641 MachineBasicBlock::iterator &MBBI) {
642 MachineInstr &MI = *MBBI;
643 unsigned Opcode = MI.getOpcode();
644 unsigned PredReg = 0;
645 ARMCC::CondCodes Pred = llvm::getInstrPredicate(&MI, PredReg);
646 unsigned DstReg = MI.getOperand(0).getReg();
647 bool DstIsDead = MI.getOperand(0).isDead();
648 bool isCC = Opcode == ARM::MOVCCi32imm || Opcode == ARM::t2MOVCCi32imm;
649 const MachineOperand &MO = MI.getOperand(isCC ? 2 : 1);
650 MachineInstrBuilder LO16, HI16;
Evan Chengb9803a82009-11-06 23:52:48 +0000651
Evan Cheng9fe20092011-01-20 08:34:58 +0000652 if (!STI->hasV6T2Ops() &&
653 (Opcode == ARM::MOVi32imm || Opcode == ARM::MOVCCi32imm)) {
654 // Expand into a movi + orr.
655 LO16 = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVi), DstReg);
656 HI16 = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::ORRri))
657 .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead))
658 .addReg(DstReg);
Evan Chengb9803a82009-11-06 23:52:48 +0000659
Evan Cheng9fe20092011-01-20 08:34:58 +0000660 assert (MO.isImm() && "MOVi32imm w/ non-immediate source operand!");
661 unsigned ImmVal = (unsigned)MO.getImm();
662 unsigned SOImmValV1 = ARM_AM::getSOImmTwoPartFirst(ImmVal);
663 unsigned SOImmValV2 = ARM_AM::getSOImmTwoPartSecond(ImmVal);
664 LO16 = LO16.addImm(SOImmValV1);
665 HI16 = HI16.addImm(SOImmValV2);
666 (*LO16).setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
667 (*HI16).setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
668 LO16.addImm(Pred).addReg(PredReg).addReg(0);
669 HI16.addImm(Pred).addReg(PredReg).addReg(0);
670 TransferImpOps(MI, LO16, HI16);
671 MI.eraseFromParent();
672 return;
673 }
674
675 unsigned LO16Opc = 0;
676 unsigned HI16Opc = 0;
677 if (Opcode == ARM::t2MOVi32imm || Opcode == ARM::t2MOVCCi32imm) {
678 LO16Opc = ARM::t2MOVi16;
679 HI16Opc = ARM::t2MOVTi16;
680 } else {
681 LO16Opc = ARM::MOVi16;
682 HI16Opc = ARM::MOVTi16;
683 }
684
685 LO16 = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(LO16Opc), DstReg);
686 HI16 = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(HI16Opc))
687 .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead))
688 .addReg(DstReg);
689
690 if (MO.isImm()) {
691 unsigned Imm = MO.getImm();
692 unsigned Lo16 = Imm & 0xffff;
693 unsigned Hi16 = (Imm >> 16) & 0xffff;
694 LO16 = LO16.addImm(Lo16);
695 HI16 = HI16.addImm(Hi16);
696 } else {
697 const GlobalValue *GV = MO.getGlobal();
698 unsigned TF = MO.getTargetFlags();
699 LO16 = LO16.addGlobalAddress(GV, MO.getOffset(), TF | ARMII::MO_LO16);
700 HI16 = HI16.addGlobalAddress(GV, MO.getOffset(), TF | ARMII::MO_HI16);
701 }
702
703 (*LO16).setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
704 (*HI16).setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
705 LO16.addImm(Pred).addReg(PredReg);
706 HI16.addImm(Pred).addReg(PredReg);
707
708 TransferImpOps(MI, LO16, HI16);
709 MI.eraseFromParent();
710}
711
712bool ARMExpandPseudo::ExpandMI(MachineBasicBlock &MBB,
713 MachineBasicBlock::iterator MBBI) {
714 MachineInstr &MI = *MBBI;
715 unsigned Opcode = MI.getOpcode();
716 switch (Opcode) {
Bob Wilson709d5922010-08-25 23:27:42 +0000717 default:
Evan Cheng9fe20092011-01-20 08:34:58 +0000718 return false;
Jim Grosbachf219f312011-03-11 23:09:50 +0000719 case ARM::VMOVScc:
720 case ARM::VMOVDcc: {
721 unsigned newOpc = Opcode == ARM::VMOVScc ? ARM::VMOVS : ARM::VMOVD;
722 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(newOpc),
723 MI.getOperand(1).getReg())
724 .addReg(MI.getOperand(2).getReg(),
725 getKillRegState(MI.getOperand(2).isKill()))
726 .addImm(MI.getOperand(3).getImm()) // 'pred'
727 .addReg(MI.getOperand(4).getReg());
728
729 MI.eraseFromParent();
730 return true;
731 }
Jim Grosbachd4a16ad2011-03-10 23:56:09 +0000732 case ARM::MOVCCr: {
733 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVr),
734 MI.getOperand(1).getReg())
735 .addReg(MI.getOperand(2).getReg(),
736 getKillRegState(MI.getOperand(2).isKill()))
737 .addImm(MI.getOperand(3).getImm()) // 'pred'
738 .addReg(MI.getOperand(4).getReg())
739 .addReg(0); // 's' bit
740
741 MI.eraseFromParent();
742 return true;
743 }
744 case ARM::MOVCCs: {
745 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVs),
746 (MI.getOperand(1).getReg()))
747 .addReg(MI.getOperand(2).getReg(),
748 getKillRegState(MI.getOperand(2).isKill()))
749 .addReg(MI.getOperand(3).getReg(),
750 getKillRegState(MI.getOperand(3).isKill()))
751 .addImm(MI.getOperand(4).getImm())
752 .addImm(MI.getOperand(5).getImm()) // 'pred'
753 .addReg(MI.getOperand(6).getReg())
754 .addReg(0); // 's' bit
755
756 MI.eraseFromParent();
757 return true;
758 }
Jim Grosbach39062762011-03-11 01:09:28 +0000759 case ARM::MOVCCi16: {
760 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVi16),
761 MI.getOperand(1).getReg())
762 .addImm(MI.getOperand(2).getImm())
763 .addImm(MI.getOperand(3).getImm()) // 'pred'
764 .addReg(MI.getOperand(4).getReg());
765
766 MI.eraseFromParent();
767 return true;
768 }
769 case ARM::MOVCCi: {
770 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVi),
771 MI.getOperand(1).getReg())
772 .addImm(MI.getOperand(2).getImm())
773 .addImm(MI.getOperand(3).getImm()) // 'pred'
774 .addReg(MI.getOperand(4).getReg())
775 .addReg(0); // 's' bit
776
777 MI.eraseFromParent();
778 return true;
779 }
Jim Grosbache672ff82011-03-11 19:55:55 +0000780 case ARM::MVNCCi: {
781 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MVNi),
782 MI.getOperand(1).getReg())
783 .addImm(MI.getOperand(2).getImm())
784 .addImm(MI.getOperand(3).getImm()) // 'pred'
785 .addReg(MI.getOperand(4).getReg())
786 .addReg(0); // 's' bit
787
788 MI.eraseFromParent();
789 return true;
790 }
Jim Grosbache4ad3872010-10-19 23:27:08 +0000791 case ARM::Int_eh_sjlj_dispatchsetup: {
792 MachineFunction &MF = *MI.getParent()->getParent();
793 const ARMBaseInstrInfo *AII =
794 static_cast<const ARMBaseInstrInfo*>(TII);
795 const ARMBaseRegisterInfo &RI = AII->getRegisterInfo();
796 // For functions using a base pointer, we rematerialize it (via the frame
797 // pointer) here since eh.sjlj.setjmp and eh.sjlj.longjmp don't do it
798 // for us. Otherwise, expand to nothing.
799 if (RI.hasBasePointer(MF)) {
Jim Grosbache4ad3872010-10-19 23:27:08 +0000800 int32_t NumBytes = AFI->getFramePtrSpillOffset();
801 unsigned FramePtr = RI.getFrameRegister(MF);
Anton Korobeynikov16c29b52011-01-10 12:39:04 +0000802 assert(MF.getTarget().getFrameLowering()->hasFP(MF) &&
Benjamin Kramer7920d962010-11-19 16:36:02 +0000803 "base pointer without frame pointer?");
Jim Grosbache4ad3872010-10-19 23:27:08 +0000804
805 if (AFI->isThumb2Function()) {
806 llvm::emitT2RegPlusImmediate(MBB, MBBI, MI.getDebugLoc(), ARM::R6,
807 FramePtr, -NumBytes, ARMCC::AL, 0, *TII);
808 } else if (AFI->isThumbFunction()) {
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000809 llvm::emitThumbRegPlusImmediate(MBB, MBBI, MI.getDebugLoc(), ARM::R6,
810 FramePtr, -NumBytes, *TII, RI);
Jim Grosbache4ad3872010-10-19 23:27:08 +0000811 } else {
812 llvm::emitARMRegPlusImmediate(MBB, MBBI, MI.getDebugLoc(), ARM::R6,
813 FramePtr, -NumBytes, ARMCC::AL, 0,
814 *TII);
815 }
Jim Grosbach8b95c3e2010-10-20 00:02:50 +0000816 // If there's dynamic realignment, adjust for it.
Jim Grosbachb8e67fc2010-10-20 01:10:01 +0000817 if (RI.needsStackRealignment(MF)) {
Jim Grosbach8b95c3e2010-10-20 00:02:50 +0000818 MachineFrameInfo *MFI = MF.getFrameInfo();
819 unsigned MaxAlign = MFI->getMaxAlignment();
820 assert (!AFI->isThumb1OnlyFunction());
821 // Emit bic r6, r6, MaxAlign
822 unsigned bicOpc = AFI->isThumbFunction() ?
823 ARM::t2BICri : ARM::BICri;
824 AddDefaultCC(AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(),
825 TII->get(bicOpc), ARM::R6)
826 .addReg(ARM::R6, RegState::Kill)
827 .addImm(MaxAlign-1)));
828 }
Jim Grosbache4ad3872010-10-19 23:27:08 +0000829
830 }
831 MI.eraseFromParent();
Evan Cheng9fe20092011-01-20 08:34:58 +0000832 return true;
Jim Grosbache4ad3872010-10-19 23:27:08 +0000833 }
834
Jim Grosbach7032f922010-10-14 22:57:13 +0000835 case ARM::MOVsrl_flag:
836 case ARM::MOVsra_flag: {
837 // These are just fancy MOVs insructions.
Duncan Sandsdbbd99f2010-10-21 16:06:28 +0000838 AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVs),
839 MI.getOperand(0).getReg())
Evan Cheng9fe20092011-01-20 08:34:58 +0000840 .addOperand(MI.getOperand(1))
841 .addReg(0)
842 .addImm(ARM_AM::getSORegOpc((Opcode == ARM::MOVsrl_flag ? ARM_AM::lsr
843 : ARM_AM::asr), 1)))
844 .addReg(ARM::CPSR, RegState::Define);
Jim Grosbach7032f922010-10-14 22:57:13 +0000845 MI.eraseFromParent();
Evan Cheng9fe20092011-01-20 08:34:58 +0000846 return true;
Jim Grosbach7032f922010-10-14 22:57:13 +0000847 }
848 case ARM::RRX: {
849 // This encodes as "MOVs Rd, Rm, rrx
850 MachineInstrBuilder MIB =
851 AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVs),
852 MI.getOperand(0).getReg())
Evan Cheng9fe20092011-01-20 08:34:58 +0000853 .addOperand(MI.getOperand(1))
854 .addOperand(MI.getOperand(1))
855 .addImm(ARM_AM::getSORegOpc(ARM_AM::rrx, 0)))
Jim Grosbach7032f922010-10-14 22:57:13 +0000856 .addReg(0);
857 TransferImpOps(MI, MIB, MIB);
858 MI.eraseFromParent();
Evan Cheng9fe20092011-01-20 08:34:58 +0000859 return true;
Jim Grosbach7032f922010-10-14 22:57:13 +0000860 }
Jason W Kima0871e72010-12-08 23:14:44 +0000861 case ARM::TPsoft: {
Owen Anderson971b83b2011-02-08 22:39:40 +0000862 MachineInstrBuilder MIB =
Jason W Kima0871e72010-12-08 23:14:44 +0000863 BuildMI(MBB, MBBI, MI.getDebugLoc(),
864 TII->get(ARM::BL))
865 .addExternalSymbol("__aeabi_read_tp", 0);
866
867 (*MIB).setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
868 TransferImpOps(MI, MIB, MIB);
869 MI.eraseFromParent();
Evan Cheng9fe20092011-01-20 08:34:58 +0000870 return true;
Bill Wendling2fe813a2010-12-09 00:51:54 +0000871 }
Bob Wilsonbd916c52010-09-13 23:55:10 +0000872 case ARM::tLDRpci_pic:
Evan Chengb9803a82009-11-06 23:52:48 +0000873 case ARM::t2LDRpci_pic: {
874 unsigned NewLdOpc = (Opcode == ARM::tLDRpci_pic)
Owen Anderson971b83b2011-02-08 22:39:40 +0000875 ? ARM::tLDRpci : ARM::t2LDRpci;
Evan Chengb9803a82009-11-06 23:52:48 +0000876 unsigned DstReg = MI.getOperand(0).getReg();
Evan Cheng43130072010-05-12 23:13:12 +0000877 bool DstIsDead = MI.getOperand(0).isDead();
878 MachineInstrBuilder MIB1 =
Owen Anderson971b83b2011-02-08 22:39:40 +0000879 AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(),
880 TII->get(NewLdOpc), DstReg)
881 .addOperand(MI.getOperand(1)));
Evan Cheng43130072010-05-12 23:13:12 +0000882 (*MIB1).setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
883 MachineInstrBuilder MIB2 = BuildMI(MBB, MBBI, MI.getDebugLoc(),
884 TII->get(ARM::tPICADD))
Bob Wilson01b35c22010-10-15 18:25:59 +0000885 .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead))
Evan Cheng43130072010-05-12 23:13:12 +0000886 .addReg(DstReg)
887 .addOperand(MI.getOperand(2));
888 TransferImpOps(MI, MIB1, MIB2);
Evan Chengb9803a82009-11-06 23:52:48 +0000889 MI.eraseFromParent();
Evan Cheng9fe20092011-01-20 08:34:58 +0000890 return true;
891 }
892
Evan Cheng53519f02011-01-21 18:55:51 +0000893 case ARM::MOV_ga_dyn:
894 case ARM::MOV_ga_pcrel:
895 case ARM::MOV_ga_pcrel_ldr:
896 case ARM::t2MOV_ga_dyn:
897 case ARM::t2MOV_ga_pcrel: {
898 // Expand into movw + movw. Also "add pc" / ldr [pc] in PIC mode.
Evan Cheng9fe20092011-01-20 08:34:58 +0000899 unsigned LabelId = AFI->createPICLabelUId();
900 unsigned DstReg = MI.getOperand(0).getReg();
901 bool DstIsDead = MI.getOperand(0).isDead();
902 const MachineOperand &MO1 = MI.getOperand(1);
903 const GlobalValue *GV = MO1.getGlobal();
904 unsigned TF = MO1.getTargetFlags();
Owen Anderson670350b2011-03-17 23:52:05 +0000905 bool isARM = (Opcode != ARM::t2MOV_ga_pcrel && Opcode != ARM::t2MOV_ga_dyn);
Evan Cheng53519f02011-01-21 18:55:51 +0000906 bool isPIC = (Opcode != ARM::MOV_ga_dyn && Opcode != ARM::t2MOV_ga_dyn);
907 unsigned LO16Opc = isARM ? ARM::MOVi16_ga_pcrel : ARM::t2MOVi16_ga_pcrel;
908 unsigned HI16Opc = isARM ? ARM::MOVTi16_ga_pcrel : ARM::t2MOVTi16_ga_pcrel;
909 unsigned LO16TF = isPIC
910 ? ARMII::MO_LO16_NONLAZY_PIC : ARMII::MO_LO16_NONLAZY;
911 unsigned HI16TF = isPIC
912 ? ARMII::MO_HI16_NONLAZY_PIC : ARMII::MO_HI16_NONLAZY;
Evan Cheng9fe20092011-01-20 08:34:58 +0000913 unsigned PICAddOpc = isARM
Evan Cheng53519f02011-01-21 18:55:51 +0000914 ? (Opcode == ARM::MOV_ga_pcrel_ldr ? ARM::PICLDR : ARM::PICADD)
Evan Cheng9fe20092011-01-20 08:34:58 +0000915 : ARM::tPICADD;
916 MachineInstrBuilder MIB1 = BuildMI(MBB, MBBI, MI.getDebugLoc(),
917 TII->get(LO16Opc), DstReg)
Evan Cheng53519f02011-01-21 18:55:51 +0000918 .addGlobalAddress(GV, MO1.getOffset(), TF | LO16TF)
Evan Cheng9fe20092011-01-20 08:34:58 +0000919 .addImm(LabelId);
920 MachineInstrBuilder MIB2 = BuildMI(MBB, MBBI, MI.getDebugLoc(),
Evan Cheng53519f02011-01-21 18:55:51 +0000921 TII->get(HI16Opc), DstReg)
922 .addReg(DstReg)
923 .addGlobalAddress(GV, MO1.getOffset(), TF | HI16TF)
924 .addImm(LabelId);
925 if (!isPIC) {
926 TransferImpOps(MI, MIB1, MIB2);
927 MI.eraseFromParent();
928 return true;
929 }
930
931 MachineInstrBuilder MIB3 = BuildMI(MBB, MBBI, MI.getDebugLoc(),
Evan Cheng9fe20092011-01-20 08:34:58 +0000932 TII->get(PICAddOpc))
933 .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead))
934 .addReg(DstReg).addImm(LabelId);
935 if (isARM) {
Evan Cheng53519f02011-01-21 18:55:51 +0000936 AddDefaultPred(MIB3);
937 if (Opcode == ARM::MOV_ga_pcrel_ldr)
Evan Cheng9fe20092011-01-20 08:34:58 +0000938 (*MIB2).setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
939 }
Evan Cheng53519f02011-01-21 18:55:51 +0000940 TransferImpOps(MI, MIB1, MIB3);
Evan Cheng9fe20092011-01-20 08:34:58 +0000941 MI.eraseFromParent();
942 return true;
Evan Chengb9803a82009-11-06 23:52:48 +0000943 }
Evan Cheng43130072010-05-12 23:13:12 +0000944
Anton Korobeynikov6d1e29d2010-08-30 22:50:36 +0000945 case ARM::MOVi32imm:
Evan Cheng63f35442010-11-13 02:25:14 +0000946 case ARM::MOVCCi32imm:
947 case ARM::t2MOVi32imm:
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000948 case ARM::t2MOVCCi32imm:
Evan Cheng9fe20092011-01-20 08:34:58 +0000949 ExpandMOV32BitImm(MBB, MBBI);
950 return true;
Evan Chengd929f772010-05-13 00:17:02 +0000951
952 case ARM::VMOVQQ: {
953 unsigned DstReg = MI.getOperand(0).getReg();
954 bool DstIsDead = MI.getOperand(0).isDead();
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +0000955 unsigned EvenDst = TRI->getSubReg(DstReg, ARM::qsub_0);
956 unsigned OddDst = TRI->getSubReg(DstReg, ARM::qsub_1);
Evan Chengd929f772010-05-13 00:17:02 +0000957 unsigned SrcReg = MI.getOperand(1).getReg();
958 bool SrcIsKill = MI.getOperand(1).isKill();
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +0000959 unsigned EvenSrc = TRI->getSubReg(SrcReg, ARM::qsub_0);
960 unsigned OddSrc = TRI->getSubReg(SrcReg, ARM::qsub_1);
Evan Chengd929f772010-05-13 00:17:02 +0000961 MachineInstrBuilder Even =
962 AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(),
963 TII->get(ARM::VMOVQ))
Evan Cheng9fe20092011-01-20 08:34:58 +0000964 .addReg(EvenDst,
965 RegState::Define | getDeadRegState(DstIsDead))
966 .addReg(EvenSrc, getKillRegState(SrcIsKill)));
Evan Chengd929f772010-05-13 00:17:02 +0000967 MachineInstrBuilder Odd =
968 AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(),
969 TII->get(ARM::VMOVQ))
Evan Cheng9fe20092011-01-20 08:34:58 +0000970 .addReg(OddDst,
971 RegState::Define | getDeadRegState(DstIsDead))
972 .addReg(OddSrc, getKillRegState(SrcIsKill)));
Evan Chengd929f772010-05-13 00:17:02 +0000973 TransferImpOps(MI, Even, Odd);
974 MI.eraseFromParent();
Evan Cheng9fe20092011-01-20 08:34:58 +0000975 return true;
Bob Wilson709d5922010-08-25 23:27:42 +0000976 }
977
Owen Anderson848b0c32011-03-29 16:45:53 +0000978 case ARM::VLDMQIA: {
979 unsigned NewOpc = ARM::VLDMDIA;
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000980 MachineInstrBuilder MIB =
Bill Wendling73fe34a2010-11-16 01:16:36 +0000981 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(NewOpc));
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000982 unsigned OpIdx = 0;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000983
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000984 // Grab the Q register destination.
985 bool DstIsDead = MI.getOperand(OpIdx).isDead();
986 unsigned DstReg = MI.getOperand(OpIdx++).getReg();
Bill Wendling73fe34a2010-11-16 01:16:36 +0000987
988 // Copy the source register.
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000989 MIB.addOperand(MI.getOperand(OpIdx++));
Bill Wendling73fe34a2010-11-16 01:16:36 +0000990
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000991 // Copy the predicate operands.
992 MIB.addOperand(MI.getOperand(OpIdx++));
993 MIB.addOperand(MI.getOperand(OpIdx++));
Bill Wendling73fe34a2010-11-16 01:16:36 +0000994
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000995 // Add the destination operands (D subregs).
996 unsigned D0 = TRI->getSubReg(DstReg, ARM::dsub_0);
997 unsigned D1 = TRI->getSubReg(DstReg, ARM::dsub_1);
998 MIB.addReg(D0, RegState::Define | getDeadRegState(DstIsDead))
999 .addReg(D1, RegState::Define | getDeadRegState(DstIsDead));
Bill Wendling73fe34a2010-11-16 01:16:36 +00001000
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001001 // Add an implicit def for the super-register.
1002 MIB.addReg(DstReg, RegState::ImplicitDefine | getDeadRegState(DstIsDead));
1003 TransferImpOps(MI, MIB, MIB);
1004 MI.eraseFromParent();
Evan Cheng9fe20092011-01-20 08:34:58 +00001005 return true;
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001006 }
1007
Owen Anderson848b0c32011-03-29 16:45:53 +00001008 case ARM::VSTMQIA: {
1009 unsigned NewOpc = ARM::VSTMDIA;
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001010 MachineInstrBuilder MIB =
Bill Wendling73fe34a2010-11-16 01:16:36 +00001011 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(NewOpc));
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001012 unsigned OpIdx = 0;
Bill Wendling73fe34a2010-11-16 01:16:36 +00001013
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001014 // Grab the Q register source.
1015 bool SrcIsKill = MI.getOperand(OpIdx).isKill();
1016 unsigned SrcReg = MI.getOperand(OpIdx++).getReg();
Bill Wendling73fe34a2010-11-16 01:16:36 +00001017
1018 // Copy the destination register.
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001019 MIB.addOperand(MI.getOperand(OpIdx++));
Bill Wendling73fe34a2010-11-16 01:16:36 +00001020
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001021 // Copy the predicate operands.
1022 MIB.addOperand(MI.getOperand(OpIdx++));
1023 MIB.addOperand(MI.getOperand(OpIdx++));
Bill Wendling73fe34a2010-11-16 01:16:36 +00001024
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001025 // Add the source operands (D subregs).
1026 unsigned D0 = TRI->getSubReg(SrcReg, ARM::dsub_0);
1027 unsigned D1 = TRI->getSubReg(SrcReg, ARM::dsub_1);
1028 MIB.addReg(D0).addReg(D1);
Bill Wendling73fe34a2010-11-16 01:16:36 +00001029
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001030 if (SrcIsKill)
1031 // Add an implicit kill for the Q register.
1032 (*MIB).addRegisterKilled(SrcReg, TRI, true);
Bill Wendling73fe34a2010-11-16 01:16:36 +00001033
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001034 TransferImpOps(MI, MIB, MIB);
1035 MI.eraseFromParent();
Evan Cheng9fe20092011-01-20 08:34:58 +00001036 return true;
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001037 }
Jim Grosbach65dc3032010-10-06 21:16:16 +00001038 case ARM::VDUPfqf:
1039 case ARM::VDUPfdf:{
Jim Grosbach8b8515c2011-03-11 20:31:17 +00001040 unsigned NewOpc = Opcode == ARM::VDUPfqf ? ARM::VDUPLN32q :
1041 ARM::VDUPLN32d;
Jim Grosbach65dc3032010-10-06 21:16:16 +00001042 MachineInstrBuilder MIB =
1043 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(NewOpc));
1044 unsigned OpIdx = 0;
1045 unsigned SrcReg = MI.getOperand(1).getReg();
1046 unsigned Lane = getARMRegisterNumbering(SrcReg) & 1;
1047 unsigned DReg = TRI->getMatchingSuperReg(SrcReg,
Jim Grosbachb181ad32011-03-11 23:00:16 +00001048 Lane & 1 ? ARM::ssub_1 : ARM::ssub_0,
1049 &ARM::DPR_VFP2RegClass);
Jim Grosbach65dc3032010-10-06 21:16:16 +00001050 // The lane is [0,1] for the containing DReg superregister.
1051 // Copy the dst/src register operands.
1052 MIB.addOperand(MI.getOperand(OpIdx++));
1053 MIB.addReg(DReg);
1054 ++OpIdx;
1055 // Add the lane select operand.
1056 MIB.addImm(Lane);
1057 // Add the predicate operands.
1058 MIB.addOperand(MI.getOperand(OpIdx++));
1059 MIB.addOperand(MI.getOperand(OpIdx++));
1060
1061 TransferImpOps(MI, MIB, MIB);
1062 MI.eraseFromParent();
Evan Cheng9fe20092011-01-20 08:34:58 +00001063 return true;
Jim Grosbach65dc3032010-10-06 21:16:16 +00001064 }
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001065
Bob Wilsonffde0802010-09-02 16:00:54 +00001066 case ARM::VLD1q8Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +00001067 case ARM::VLD1q16Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +00001068 case ARM::VLD1q32Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +00001069 case ARM::VLD1q64Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +00001070 case ARM::VLD1q8Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +00001071 case ARM::VLD1q16Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +00001072 case ARM::VLD1q32Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +00001073 case ARM::VLD1q64Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +00001074 case ARM::VLD2d8Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +00001075 case ARM::VLD2d16Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +00001076 case ARM::VLD2d32Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +00001077 case ARM::VLD2q8Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +00001078 case ARM::VLD2q16Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +00001079 case ARM::VLD2q32Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +00001080 case ARM::VLD2d8Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +00001081 case ARM::VLD2d16Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +00001082 case ARM::VLD2d32Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +00001083 case ARM::VLD2q8Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +00001084 case ARM::VLD2q16Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +00001085 case ARM::VLD2q32Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001086 case ARM::VLD3d8Pseudo:
Bob Wilsonf5721912010-09-03 18:16:02 +00001087 case ARM::VLD3d16Pseudo:
Bob Wilsonf5721912010-09-03 18:16:02 +00001088 case ARM::VLD3d32Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +00001089 case ARM::VLD1d64TPseudo:
Bob Wilsonf5721912010-09-03 18:16:02 +00001090 case ARM::VLD3d8Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001091 case ARM::VLD3d16Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001092 case ARM::VLD3d32Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +00001093 case ARM::VLD1d64TPseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001094 case ARM::VLD3q8Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001095 case ARM::VLD3q16Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001096 case ARM::VLD3q32Pseudo_UPD:
Bob Wilson7de68142011-02-07 17:43:15 +00001097 case ARM::VLD3q8oddPseudo:
1098 case ARM::VLD3q16oddPseudo:
1099 case ARM::VLD3q32oddPseudo:
Bob Wilsonf5721912010-09-03 18:16:02 +00001100 case ARM::VLD3q8oddPseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001101 case ARM::VLD3q16oddPseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001102 case ARM::VLD3q32oddPseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001103 case ARM::VLD4d8Pseudo:
Bob Wilsonf5721912010-09-03 18:16:02 +00001104 case ARM::VLD4d16Pseudo:
Bob Wilsonf5721912010-09-03 18:16:02 +00001105 case ARM::VLD4d32Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +00001106 case ARM::VLD1d64QPseudo:
Bob Wilsonf5721912010-09-03 18:16:02 +00001107 case ARM::VLD4d8Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001108 case ARM::VLD4d16Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001109 case ARM::VLD4d32Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +00001110 case ARM::VLD1d64QPseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001111 case ARM::VLD4q8Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001112 case ARM::VLD4q16Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001113 case ARM::VLD4q32Pseudo_UPD:
Bob Wilson7de68142011-02-07 17:43:15 +00001114 case ARM::VLD4q8oddPseudo:
1115 case ARM::VLD4q16oddPseudo:
1116 case ARM::VLD4q32oddPseudo:
Bob Wilsonf5721912010-09-03 18:16:02 +00001117 case ARM::VLD4q8oddPseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001118 case ARM::VLD4q16oddPseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001119 case ARM::VLD4q32oddPseudo_UPD:
Bob Wilson2a0e9742010-11-27 06:35:16 +00001120 case ARM::VLD1DUPq8Pseudo:
1121 case ARM::VLD1DUPq16Pseudo:
1122 case ARM::VLD1DUPq32Pseudo:
1123 case ARM::VLD1DUPq8Pseudo_UPD:
1124 case ARM::VLD1DUPq16Pseudo_UPD:
1125 case ARM::VLD1DUPq32Pseudo_UPD:
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001126 case ARM::VLD2DUPd8Pseudo:
1127 case ARM::VLD2DUPd16Pseudo:
1128 case ARM::VLD2DUPd32Pseudo:
1129 case ARM::VLD2DUPd8Pseudo_UPD:
1130 case ARM::VLD2DUPd16Pseudo_UPD:
1131 case ARM::VLD2DUPd32Pseudo_UPD:
Bob Wilson86c6d802010-11-29 19:35:29 +00001132 case ARM::VLD3DUPd8Pseudo:
1133 case ARM::VLD3DUPd16Pseudo:
1134 case ARM::VLD3DUPd32Pseudo:
1135 case ARM::VLD3DUPd8Pseudo_UPD:
1136 case ARM::VLD3DUPd16Pseudo_UPD:
1137 case ARM::VLD3DUPd32Pseudo_UPD:
Bob Wilson6c4c9822010-11-30 00:00:35 +00001138 case ARM::VLD4DUPd8Pseudo:
1139 case ARM::VLD4DUPd16Pseudo:
1140 case ARM::VLD4DUPd32Pseudo:
1141 case ARM::VLD4DUPd8Pseudo_UPD:
1142 case ARM::VLD4DUPd16Pseudo_UPD:
1143 case ARM::VLD4DUPd32Pseudo_UPD:
Bob Wilson8466fa12010-09-13 23:01:35 +00001144 ExpandVLD(MBBI);
Evan Cheng9fe20092011-01-20 08:34:58 +00001145 return true;
Bob Wilsonffde0802010-09-02 16:00:54 +00001146
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001147 case ARM::VST1q8Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001148 case ARM::VST1q16Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001149 case ARM::VST1q32Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001150 case ARM::VST1q64Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001151 case ARM::VST1q8Pseudo_UPD:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001152 case ARM::VST1q16Pseudo_UPD:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001153 case ARM::VST1q32Pseudo_UPD:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001154 case ARM::VST1q64Pseudo_UPD:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001155 case ARM::VST2d8Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001156 case ARM::VST2d16Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001157 case ARM::VST2d32Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001158 case ARM::VST2q8Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001159 case ARM::VST2q16Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001160 case ARM::VST2q32Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001161 case ARM::VST2d8Pseudo_UPD:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001162 case ARM::VST2d16Pseudo_UPD:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001163 case ARM::VST2d32Pseudo_UPD:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001164 case ARM::VST2q8Pseudo_UPD:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001165 case ARM::VST2q16Pseudo_UPD:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001166 case ARM::VST2q32Pseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +00001167 case ARM::VST3d8Pseudo:
Bob Wilson01ba4612010-08-26 18:51:29 +00001168 case ARM::VST3d16Pseudo:
Bob Wilson01ba4612010-08-26 18:51:29 +00001169 case ARM::VST3d32Pseudo:
Bob Wilson01ba4612010-08-26 18:51:29 +00001170 case ARM::VST1d64TPseudo:
Bob Wilson01ba4612010-08-26 18:51:29 +00001171 case ARM::VST3d8Pseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +00001172 case ARM::VST3d16Pseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +00001173 case ARM::VST3d32Pseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +00001174 case ARM::VST1d64TPseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +00001175 case ARM::VST3q8Pseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +00001176 case ARM::VST3q16Pseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +00001177 case ARM::VST3q32Pseudo_UPD:
Bob Wilson7de68142011-02-07 17:43:15 +00001178 case ARM::VST3q8oddPseudo:
1179 case ARM::VST3q16oddPseudo:
1180 case ARM::VST3q32oddPseudo:
Bob Wilson01ba4612010-08-26 18:51:29 +00001181 case ARM::VST3q8oddPseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +00001182 case ARM::VST3q16oddPseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +00001183 case ARM::VST3q32oddPseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +00001184 case ARM::VST4d8Pseudo:
Bob Wilson709d5922010-08-25 23:27:42 +00001185 case ARM::VST4d16Pseudo:
Bob Wilson709d5922010-08-25 23:27:42 +00001186 case ARM::VST4d32Pseudo:
Bob Wilson70e48b22010-08-26 05:33:30 +00001187 case ARM::VST1d64QPseudo:
Bob Wilson709d5922010-08-25 23:27:42 +00001188 case ARM::VST4d8Pseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +00001189 case ARM::VST4d16Pseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +00001190 case ARM::VST4d32Pseudo_UPD:
Bob Wilson70e48b22010-08-26 05:33:30 +00001191 case ARM::VST1d64QPseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +00001192 case ARM::VST4q8Pseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +00001193 case ARM::VST4q16Pseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +00001194 case ARM::VST4q32Pseudo_UPD:
Bob Wilson7de68142011-02-07 17:43:15 +00001195 case ARM::VST4q8oddPseudo:
1196 case ARM::VST4q16oddPseudo:
1197 case ARM::VST4q32oddPseudo:
Bob Wilson709d5922010-08-25 23:27:42 +00001198 case ARM::VST4q8oddPseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +00001199 case ARM::VST4q16oddPseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +00001200 case ARM::VST4q32oddPseudo_UPD:
Bob Wilson8466fa12010-09-13 23:01:35 +00001201 ExpandVST(MBBI);
Evan Cheng9fe20092011-01-20 08:34:58 +00001202 return true;
Bob Wilson8466fa12010-09-13 23:01:35 +00001203
Bob Wilsonb796bbb2010-11-01 22:04:05 +00001204 case ARM::VLD1LNq8Pseudo:
1205 case ARM::VLD1LNq16Pseudo:
1206 case ARM::VLD1LNq32Pseudo:
1207 case ARM::VLD1LNq8Pseudo_UPD:
1208 case ARM::VLD1LNq16Pseudo_UPD:
1209 case ARM::VLD1LNq32Pseudo_UPD:
Bob Wilson8466fa12010-09-13 23:01:35 +00001210 case ARM::VLD2LNd8Pseudo:
1211 case ARM::VLD2LNd16Pseudo:
1212 case ARM::VLD2LNd32Pseudo:
1213 case ARM::VLD2LNq16Pseudo:
1214 case ARM::VLD2LNq32Pseudo:
1215 case ARM::VLD2LNd8Pseudo_UPD:
1216 case ARM::VLD2LNd16Pseudo_UPD:
1217 case ARM::VLD2LNd32Pseudo_UPD:
1218 case ARM::VLD2LNq16Pseudo_UPD:
1219 case ARM::VLD2LNq32Pseudo_UPD:
1220 case ARM::VLD3LNd8Pseudo:
1221 case ARM::VLD3LNd16Pseudo:
1222 case ARM::VLD3LNd32Pseudo:
1223 case ARM::VLD3LNq16Pseudo:
1224 case ARM::VLD3LNq32Pseudo:
1225 case ARM::VLD3LNd8Pseudo_UPD:
1226 case ARM::VLD3LNd16Pseudo_UPD:
1227 case ARM::VLD3LNd32Pseudo_UPD:
1228 case ARM::VLD3LNq16Pseudo_UPD:
1229 case ARM::VLD3LNq32Pseudo_UPD:
1230 case ARM::VLD4LNd8Pseudo:
1231 case ARM::VLD4LNd16Pseudo:
1232 case ARM::VLD4LNd32Pseudo:
1233 case ARM::VLD4LNq16Pseudo:
1234 case ARM::VLD4LNq32Pseudo:
1235 case ARM::VLD4LNd8Pseudo_UPD:
1236 case ARM::VLD4LNd16Pseudo_UPD:
1237 case ARM::VLD4LNd32Pseudo_UPD:
1238 case ARM::VLD4LNq16Pseudo_UPD:
1239 case ARM::VLD4LNq32Pseudo_UPD:
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001240 case ARM::VST1LNq8Pseudo:
1241 case ARM::VST1LNq16Pseudo:
1242 case ARM::VST1LNq32Pseudo:
1243 case ARM::VST1LNq8Pseudo_UPD:
1244 case ARM::VST1LNq16Pseudo_UPD:
1245 case ARM::VST1LNq32Pseudo_UPD:
Bob Wilson8466fa12010-09-13 23:01:35 +00001246 case ARM::VST2LNd8Pseudo:
1247 case ARM::VST2LNd16Pseudo:
1248 case ARM::VST2LNd32Pseudo:
1249 case ARM::VST2LNq16Pseudo:
1250 case ARM::VST2LNq32Pseudo:
1251 case ARM::VST2LNd8Pseudo_UPD:
1252 case ARM::VST2LNd16Pseudo_UPD:
1253 case ARM::VST2LNd32Pseudo_UPD:
1254 case ARM::VST2LNq16Pseudo_UPD:
1255 case ARM::VST2LNq32Pseudo_UPD:
1256 case ARM::VST3LNd8Pseudo:
1257 case ARM::VST3LNd16Pseudo:
1258 case ARM::VST3LNd32Pseudo:
1259 case ARM::VST3LNq16Pseudo:
1260 case ARM::VST3LNq32Pseudo:
1261 case ARM::VST3LNd8Pseudo_UPD:
1262 case ARM::VST3LNd16Pseudo_UPD:
1263 case ARM::VST3LNd32Pseudo_UPD:
1264 case ARM::VST3LNq16Pseudo_UPD:
1265 case ARM::VST3LNq32Pseudo_UPD:
1266 case ARM::VST4LNd8Pseudo:
1267 case ARM::VST4LNd16Pseudo:
1268 case ARM::VST4LNd32Pseudo:
1269 case ARM::VST4LNq16Pseudo:
1270 case ARM::VST4LNq32Pseudo:
1271 case ARM::VST4LNd8Pseudo_UPD:
1272 case ARM::VST4LNd16Pseudo_UPD:
1273 case ARM::VST4LNd32Pseudo_UPD:
1274 case ARM::VST4LNq16Pseudo_UPD:
1275 case ARM::VST4LNq32Pseudo_UPD:
1276 ExpandLaneOp(MBBI);
Evan Cheng9fe20092011-01-20 08:34:58 +00001277 return true;
Bob Wilsonbd916c52010-09-13 23:55:10 +00001278
Evan Cheng9fe20092011-01-20 08:34:58 +00001279 case ARM::VTBL2Pseudo: ExpandVTBL(MBBI, ARM::VTBL2, false, 2); return true;
1280 case ARM::VTBL3Pseudo: ExpandVTBL(MBBI, ARM::VTBL3, false, 3); return true;
1281 case ARM::VTBL4Pseudo: ExpandVTBL(MBBI, ARM::VTBL4, false, 4); return true;
1282 case ARM::VTBX2Pseudo: ExpandVTBL(MBBI, ARM::VTBX2, true, 2); return true;
1283 case ARM::VTBX3Pseudo: ExpandVTBL(MBBI, ARM::VTBX3, true, 3); return true;
1284 case ARM::VTBX4Pseudo: ExpandVTBL(MBBI, ARM::VTBX4, true, 4); return true;
1285 }
Bob Wilson709d5922010-08-25 23:27:42 +00001286
Evan Cheng9fe20092011-01-20 08:34:58 +00001287 return false;
1288}
1289
1290bool ARMExpandPseudo::ExpandMBB(MachineBasicBlock &MBB) {
1291 bool Modified = false;
1292
1293 MachineBasicBlock::iterator MBBI = MBB.begin(), E = MBB.end();
1294 while (MBBI != E) {
1295 MachineBasicBlock::iterator NMBBI = llvm::next(MBBI);
1296 Modified |= ExpandMI(MBB, MBBI);
Evan Chengb9803a82009-11-06 23:52:48 +00001297 MBBI = NMBBI;
1298 }
1299
1300 return Modified;
1301}
1302
1303bool ARMExpandPseudo::runOnMachineFunction(MachineFunction &MF) {
Evan Cheng53519f02011-01-21 18:55:51 +00001304 const TargetMachine &TM = MF.getTarget();
1305 TII = static_cast<const ARMBaseInstrInfo*>(TM.getInstrInfo());
1306 TRI = TM.getRegisterInfo();
1307 STI = &TM.getSubtarget<ARMSubtarget>();
Evan Cheng9fe20092011-01-20 08:34:58 +00001308 AFI = MF.getInfo<ARMFunctionInfo>();
Evan Chengb9803a82009-11-06 23:52:48 +00001309
1310 bool Modified = false;
1311 for (MachineFunction::iterator MFI = MF.begin(), E = MF.end(); MFI != E;
1312 ++MFI)
1313 Modified |= ExpandMBB(*MFI);
1314 return Modified;
1315}
1316
1317/// createARMExpandPseudoPass - returns an instance of the pseudo instruction
1318/// expansion pass.
1319FunctionPass *llvm::createARMExpandPseudoPass() {
1320 return new ARMExpandPseudo();
1321}