blob: cb2a89d01a740aac873fc7e986e5421f91d81e4a [file] [log] [blame]
Evan Chengb9803a82009-11-06 23:52:48 +00001//===-- ARMExpandPseudoInsts.cpp - Expand pseudo instructions -----*- C++ -*-=//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Bob Wilson656edcf2010-09-08 23:39:54 +000010// This file contains a pass that expands pseudo instructions into target
Evan Chengb9803a82009-11-06 23:52:48 +000011// instructions to allow proper scheduling, if-conversion, and other late
12// optimizations. This pass should be run after register allocation but before
Bob Wilson656edcf2010-09-08 23:39:54 +000013// the post-regalloc scheduling pass.
Evan Chengb9803a82009-11-06 23:52:48 +000014//
15//===----------------------------------------------------------------------===//
16
17#define DEBUG_TYPE "arm-pseudo"
18#include "ARM.h"
Jim Grosbach7032f922010-10-14 22:57:13 +000019#include "ARMAddressingModes.h"
Evan Chengb9803a82009-11-06 23:52:48 +000020#include "ARMBaseInstrInfo.h"
Jim Grosbache4ad3872010-10-19 23:27:08 +000021#include "ARMBaseRegisterInfo.h"
22#include "ARMMachineFunctionInfo.h"
Jim Grosbach65dc3032010-10-06 21:16:16 +000023#include "ARMRegisterInfo.h"
Jim Grosbache4ad3872010-10-19 23:27:08 +000024#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Chengb9803a82009-11-06 23:52:48 +000025#include "llvm/CodeGen/MachineFunctionPass.h"
26#include "llvm/CodeGen/MachineInstrBuilder.h"
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000027#include "llvm/Target/TargetFrameLowering.h"
Chris Lattner4dbbe342010-07-20 21:17:29 +000028#include "llvm/Target/TargetRegisterInfo.h"
Jim Grosbache4ad3872010-10-19 23:27:08 +000029#include "llvm/Support/raw_ostream.h" // FIXME: for debug only. remove!
Evan Chengb9803a82009-11-06 23:52:48 +000030using namespace llvm;
31
32namespace {
33 class ARMExpandPseudo : public MachineFunctionPass {
34 public:
35 static char ID;
Owen Anderson90c579d2010-08-06 18:33:48 +000036 ARMExpandPseudo() : MachineFunctionPass(ID) {}
Evan Chengb9803a82009-11-06 23:52:48 +000037
Jim Grosbache4ad3872010-10-19 23:27:08 +000038 const ARMBaseInstrInfo *TII;
Evan Chengd929f772010-05-13 00:17:02 +000039 const TargetRegisterInfo *TRI;
Evan Cheng893d7fe2010-11-12 23:03:38 +000040 const ARMSubtarget *STI;
Evan Cheng9fe20092011-01-20 08:34:58 +000041 ARMFunctionInfo *AFI;
Evan Chengb9803a82009-11-06 23:52:48 +000042
43 virtual bool runOnMachineFunction(MachineFunction &Fn);
44
45 virtual const char *getPassName() const {
46 return "ARM pseudo instruction expansion pass";
47 }
48
49 private:
Evan Cheng43130072010-05-12 23:13:12 +000050 void TransferImpOps(MachineInstr &OldMI,
51 MachineInstrBuilder &UseMI, MachineInstrBuilder &DefMI);
Evan Cheng9fe20092011-01-20 08:34:58 +000052 bool ExpandMI(MachineBasicBlock &MBB,
53 MachineBasicBlock::iterator MBBI);
Evan Chengb9803a82009-11-06 23:52:48 +000054 bool ExpandMBB(MachineBasicBlock &MBB);
Bob Wilson8466fa12010-09-13 23:01:35 +000055 void ExpandVLD(MachineBasicBlock::iterator &MBBI);
56 void ExpandVST(MachineBasicBlock::iterator &MBBI);
57 void ExpandLaneOp(MachineBasicBlock::iterator &MBBI);
Bob Wilsonbd916c52010-09-13 23:55:10 +000058 void ExpandVTBL(MachineBasicBlock::iterator &MBBI,
59 unsigned Opc, bool IsExt, unsigned NumRegs);
Evan Cheng9fe20092011-01-20 08:34:58 +000060 void ExpandMOV32BitImm(MachineBasicBlock &MBB,
61 MachineBasicBlock::iterator &MBBI);
Evan Chengb9803a82009-11-06 23:52:48 +000062 };
63 char ARMExpandPseudo::ID = 0;
64}
65
Evan Cheng43130072010-05-12 23:13:12 +000066/// TransferImpOps - Transfer implicit operands on the pseudo instruction to
67/// the instructions created from the expansion.
68void ARMExpandPseudo::TransferImpOps(MachineInstr &OldMI,
69 MachineInstrBuilder &UseMI,
70 MachineInstrBuilder &DefMI) {
71 const TargetInstrDesc &Desc = OldMI.getDesc();
72 for (unsigned i = Desc.getNumOperands(), e = OldMI.getNumOperands();
73 i != e; ++i) {
74 const MachineOperand &MO = OldMI.getOperand(i);
75 assert(MO.isReg() && MO.getReg());
76 if (MO.isUse())
Bob Wilson63569c92010-09-09 00:15:32 +000077 UseMI.addOperand(MO);
Evan Cheng43130072010-05-12 23:13:12 +000078 else
Bob Wilson63569c92010-09-09 00:15:32 +000079 DefMI.addOperand(MO);
Evan Cheng43130072010-05-12 23:13:12 +000080 }
81}
82
Bob Wilson8466fa12010-09-13 23:01:35 +000083namespace {
84 // Constants for register spacing in NEON load/store instructions.
85 // For quad-register load-lane and store-lane pseudo instructors, the
86 // spacing is initially assumed to be EvenDblSpc, and that is changed to
87 // OddDblSpc depending on the lane number operand.
88 enum NEONRegSpacing {
89 SingleSpc,
90 EvenDblSpc,
91 OddDblSpc
92 };
93
94 // Entries for NEON load/store information table. The table is sorted by
95 // PseudoOpc for fast binary-search lookups.
96 struct NEONLdStTableEntry {
97 unsigned PseudoOpc;
98 unsigned RealOpc;
99 bool IsLoad;
100 bool HasWriteBack;
101 NEONRegSpacing RegSpacing;
102 unsigned char NumRegs; // D registers loaded or stored
103 unsigned char RegElts; // elements per D register; used for lane ops
104
105 // Comparison methods for binary search of the table.
106 bool operator<(const NEONLdStTableEntry &TE) const {
107 return PseudoOpc < TE.PseudoOpc;
108 }
109 friend bool operator<(const NEONLdStTableEntry &TE, unsigned PseudoOpc) {
110 return TE.PseudoOpc < PseudoOpc;
111 }
Chandler Carruth100c2672010-10-23 08:10:43 +0000112 friend bool LLVM_ATTRIBUTE_UNUSED operator<(unsigned PseudoOpc,
113 const NEONLdStTableEntry &TE) {
Bob Wilson8466fa12010-09-13 23:01:35 +0000114 return PseudoOpc < TE.PseudoOpc;
115 }
116 };
117}
118
119static const NEONLdStTableEntry NEONLdStTable[] = {
Bob Wilson2a0e9742010-11-27 06:35:16 +0000120{ ARM::VLD1DUPq16Pseudo, ARM::VLD1DUPq16, true, false, SingleSpc, 2, 4},
121{ ARM::VLD1DUPq16Pseudo_UPD, ARM::VLD1DUPq16_UPD, true, true, SingleSpc, 2, 4},
122{ ARM::VLD1DUPq32Pseudo, ARM::VLD1DUPq32, true, false, SingleSpc, 2, 2},
123{ ARM::VLD1DUPq32Pseudo_UPD, ARM::VLD1DUPq32_UPD, true, true, SingleSpc, 2, 2},
124{ ARM::VLD1DUPq8Pseudo, ARM::VLD1DUPq8, true, false, SingleSpc, 2, 8},
125{ ARM::VLD1DUPq8Pseudo_UPD, ARM::VLD1DUPq8_UPD, true, true, SingleSpc, 2, 8},
126
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000127{ ARM::VLD1LNq16Pseudo, ARM::VLD1LNd16, true, false, EvenDblSpc, 1, 4 },
Bob Wilsond0c6bc22010-11-02 21:18:25 +0000128{ ARM::VLD1LNq16Pseudo_UPD, ARM::VLD1LNd16_UPD, true, true, EvenDblSpc, 1, 4 },
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000129{ ARM::VLD1LNq32Pseudo, ARM::VLD1LNd32, true, false, EvenDblSpc, 1, 2 },
Bob Wilsond0c6bc22010-11-02 21:18:25 +0000130{ ARM::VLD1LNq32Pseudo_UPD, ARM::VLD1LNd32_UPD, true, true, EvenDblSpc, 1, 2 },
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000131{ ARM::VLD1LNq8Pseudo, ARM::VLD1LNd8, true, false, EvenDblSpc, 1, 8 },
Bob Wilsond0c6bc22010-11-02 21:18:25 +0000132{ ARM::VLD1LNq8Pseudo_UPD, ARM::VLD1LNd8_UPD, true, true, EvenDblSpc, 1, 8 },
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000133
Bob Wilson8466fa12010-09-13 23:01:35 +0000134{ ARM::VLD1d64QPseudo, ARM::VLD1d64Q, true, false, SingleSpc, 4, 1 },
135{ ARM::VLD1d64QPseudo_UPD, ARM::VLD1d64Q_UPD, true, true, SingleSpc, 4, 1 },
136{ ARM::VLD1d64TPseudo, ARM::VLD1d64T, true, false, SingleSpc, 3, 1 },
137{ ARM::VLD1d64TPseudo_UPD, ARM::VLD1d64T_UPD, true, true, SingleSpc, 3, 1 },
138
139{ ARM::VLD1q16Pseudo, ARM::VLD1q16, true, false, SingleSpc, 2, 4 },
140{ ARM::VLD1q16Pseudo_UPD, ARM::VLD1q16_UPD, true, true, SingleSpc, 2, 4 },
141{ ARM::VLD1q32Pseudo, ARM::VLD1q32, true, false, SingleSpc, 2, 2 },
142{ ARM::VLD1q32Pseudo_UPD, ARM::VLD1q32_UPD, true, true, SingleSpc, 2, 2 },
143{ ARM::VLD1q64Pseudo, ARM::VLD1q64, true, false, SingleSpc, 2, 1 },
144{ ARM::VLD1q64Pseudo_UPD, ARM::VLD1q64_UPD, true, true, SingleSpc, 2, 1 },
145{ ARM::VLD1q8Pseudo, ARM::VLD1q8, true, false, SingleSpc, 2, 8 },
146{ ARM::VLD1q8Pseudo_UPD, ARM::VLD1q8_UPD, true, true, SingleSpc, 2, 8 },
147
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000148{ ARM::VLD2DUPd16Pseudo, ARM::VLD2DUPd16, true, false, SingleSpc, 2, 4},
149{ ARM::VLD2DUPd16Pseudo_UPD, ARM::VLD2DUPd16_UPD, true, true, SingleSpc, 2, 4},
150{ ARM::VLD2DUPd32Pseudo, ARM::VLD2DUPd32, true, false, SingleSpc, 2, 2},
151{ ARM::VLD2DUPd32Pseudo_UPD, ARM::VLD2DUPd32_UPD, true, true, SingleSpc, 2, 2},
152{ ARM::VLD2DUPd8Pseudo, ARM::VLD2DUPd8, true, false, SingleSpc, 2, 8},
153{ ARM::VLD2DUPd8Pseudo_UPD, ARM::VLD2DUPd8_UPD, true, true, SingleSpc, 2, 8},
154
Bob Wilson8466fa12010-09-13 23:01:35 +0000155{ ARM::VLD2LNd16Pseudo, ARM::VLD2LNd16, true, false, SingleSpc, 2, 4 },
156{ ARM::VLD2LNd16Pseudo_UPD, ARM::VLD2LNd16_UPD, true, true, SingleSpc, 2, 4 },
157{ ARM::VLD2LNd32Pseudo, ARM::VLD2LNd32, true, false, SingleSpc, 2, 2 },
158{ ARM::VLD2LNd32Pseudo_UPD, ARM::VLD2LNd32_UPD, true, true, SingleSpc, 2, 2 },
159{ ARM::VLD2LNd8Pseudo, ARM::VLD2LNd8, true, false, SingleSpc, 2, 8 },
160{ ARM::VLD2LNd8Pseudo_UPD, ARM::VLD2LNd8_UPD, true, true, SingleSpc, 2, 8 },
161{ ARM::VLD2LNq16Pseudo, ARM::VLD2LNq16, true, false, EvenDblSpc, 2, 4 },
162{ ARM::VLD2LNq16Pseudo_UPD, ARM::VLD2LNq16_UPD, true, true, EvenDblSpc, 2, 4 },
163{ ARM::VLD2LNq32Pseudo, ARM::VLD2LNq32, true, false, EvenDblSpc, 2, 2 },
164{ ARM::VLD2LNq32Pseudo_UPD, ARM::VLD2LNq32_UPD, true, true, EvenDblSpc, 2, 2 },
165
166{ ARM::VLD2d16Pseudo, ARM::VLD2d16, true, false, SingleSpc, 2, 4 },
167{ ARM::VLD2d16Pseudo_UPD, ARM::VLD2d16_UPD, true, true, SingleSpc, 2, 4 },
168{ ARM::VLD2d32Pseudo, ARM::VLD2d32, true, false, SingleSpc, 2, 2 },
169{ ARM::VLD2d32Pseudo_UPD, ARM::VLD2d32_UPD, true, true, SingleSpc, 2, 2 },
170{ ARM::VLD2d8Pseudo, ARM::VLD2d8, true, false, SingleSpc, 2, 8 },
171{ ARM::VLD2d8Pseudo_UPD, ARM::VLD2d8_UPD, true, true, SingleSpc, 2, 8 },
172
173{ ARM::VLD2q16Pseudo, ARM::VLD2q16, true, false, SingleSpc, 4, 4 },
174{ ARM::VLD2q16Pseudo_UPD, ARM::VLD2q16_UPD, true, true, SingleSpc, 4, 4 },
175{ ARM::VLD2q32Pseudo, ARM::VLD2q32, true, false, SingleSpc, 4, 2 },
176{ ARM::VLD2q32Pseudo_UPD, ARM::VLD2q32_UPD, true, true, SingleSpc, 4, 2 },
177{ ARM::VLD2q8Pseudo, ARM::VLD2q8, true, false, SingleSpc, 4, 8 },
178{ ARM::VLD2q8Pseudo_UPD, ARM::VLD2q8_UPD, true, true, SingleSpc, 4, 8 },
179
Bob Wilson86c6d802010-11-29 19:35:29 +0000180{ ARM::VLD3DUPd16Pseudo, ARM::VLD3DUPd16, true, false, SingleSpc, 3, 4},
181{ ARM::VLD3DUPd16Pseudo_UPD, ARM::VLD3DUPd16_UPD, true, true, SingleSpc, 3, 4},
182{ ARM::VLD3DUPd32Pseudo, ARM::VLD3DUPd32, true, false, SingleSpc, 3, 2},
183{ ARM::VLD3DUPd32Pseudo_UPD, ARM::VLD3DUPd32_UPD, true, true, SingleSpc, 3, 2},
184{ ARM::VLD3DUPd8Pseudo, ARM::VLD3DUPd8, true, false, SingleSpc, 3, 8},
185{ ARM::VLD3DUPd8Pseudo_UPD, ARM::VLD3DUPd8_UPD, true, true, SingleSpc, 3, 8},
186
Bob Wilson8466fa12010-09-13 23:01:35 +0000187{ ARM::VLD3LNd16Pseudo, ARM::VLD3LNd16, true, false, SingleSpc, 3, 4 },
188{ ARM::VLD3LNd16Pseudo_UPD, ARM::VLD3LNd16_UPD, true, true, SingleSpc, 3, 4 },
189{ ARM::VLD3LNd32Pseudo, ARM::VLD3LNd32, true, false, SingleSpc, 3, 2 },
190{ ARM::VLD3LNd32Pseudo_UPD, ARM::VLD3LNd32_UPD, true, true, SingleSpc, 3, 2 },
191{ ARM::VLD3LNd8Pseudo, ARM::VLD3LNd8, true, false, SingleSpc, 3, 8 },
192{ ARM::VLD3LNd8Pseudo_UPD, ARM::VLD3LNd8_UPD, true, true, SingleSpc, 3, 8 },
193{ ARM::VLD3LNq16Pseudo, ARM::VLD3LNq16, true, false, EvenDblSpc, 3, 4 },
194{ ARM::VLD3LNq16Pseudo_UPD, ARM::VLD3LNq16_UPD, true, true, EvenDblSpc, 3, 4 },
195{ ARM::VLD3LNq32Pseudo, ARM::VLD3LNq32, true, false, EvenDblSpc, 3, 2 },
196{ ARM::VLD3LNq32Pseudo_UPD, ARM::VLD3LNq32_UPD, true, true, EvenDblSpc, 3, 2 },
197
198{ ARM::VLD3d16Pseudo, ARM::VLD3d16, true, false, SingleSpc, 3, 4 },
199{ ARM::VLD3d16Pseudo_UPD, ARM::VLD3d16_UPD, true, true, SingleSpc, 3, 4 },
200{ ARM::VLD3d32Pseudo, ARM::VLD3d32, true, false, SingleSpc, 3, 2 },
201{ ARM::VLD3d32Pseudo_UPD, ARM::VLD3d32_UPD, true, true, SingleSpc, 3, 2 },
202{ ARM::VLD3d8Pseudo, ARM::VLD3d8, true, false, SingleSpc, 3, 8 },
203{ ARM::VLD3d8Pseudo_UPD, ARM::VLD3d8_UPD, true, true, SingleSpc, 3, 8 },
204
205{ ARM::VLD3q16Pseudo_UPD, ARM::VLD3q16_UPD, true, true, EvenDblSpc, 3, 4 },
Bob Wilson7de68142011-02-07 17:43:15 +0000206{ ARM::VLD3q16oddPseudo, ARM::VLD3q16, true, false, OddDblSpc, 3, 4 },
Bob Wilson8466fa12010-09-13 23:01:35 +0000207{ ARM::VLD3q16oddPseudo_UPD, ARM::VLD3q16_UPD, true, true, OddDblSpc, 3, 4 },
208{ ARM::VLD3q32Pseudo_UPD, ARM::VLD3q32_UPD, true, true, EvenDblSpc, 3, 2 },
Bob Wilson7de68142011-02-07 17:43:15 +0000209{ ARM::VLD3q32oddPseudo, ARM::VLD3q32, true, false, OddDblSpc, 3, 2 },
Bob Wilson8466fa12010-09-13 23:01:35 +0000210{ ARM::VLD3q32oddPseudo_UPD, ARM::VLD3q32_UPD, true, true, OddDblSpc, 3, 2 },
211{ ARM::VLD3q8Pseudo_UPD, ARM::VLD3q8_UPD, true, true, EvenDblSpc, 3, 8 },
Bob Wilson7de68142011-02-07 17:43:15 +0000212{ ARM::VLD3q8oddPseudo, ARM::VLD3q8, true, false, OddDblSpc, 3, 8 },
Bob Wilson8466fa12010-09-13 23:01:35 +0000213{ ARM::VLD3q8oddPseudo_UPD, ARM::VLD3q8_UPD, true, true, OddDblSpc, 3, 8 },
214
Bob Wilson6c4c9822010-11-30 00:00:35 +0000215{ ARM::VLD4DUPd16Pseudo, ARM::VLD4DUPd16, true, false, SingleSpc, 4, 4},
216{ ARM::VLD4DUPd16Pseudo_UPD, ARM::VLD4DUPd16_UPD, true, true, SingleSpc, 4, 4},
217{ ARM::VLD4DUPd32Pseudo, ARM::VLD4DUPd32, true, false, SingleSpc, 4, 2},
218{ ARM::VLD4DUPd32Pseudo_UPD, ARM::VLD4DUPd32_UPD, true, true, SingleSpc, 4, 2},
219{ ARM::VLD4DUPd8Pseudo, ARM::VLD4DUPd8, true, false, SingleSpc, 4, 8},
220{ ARM::VLD4DUPd8Pseudo_UPD, ARM::VLD4DUPd8_UPD, true, true, SingleSpc, 4, 8},
221
Bob Wilson8466fa12010-09-13 23:01:35 +0000222{ ARM::VLD4LNd16Pseudo, ARM::VLD4LNd16, true, false, SingleSpc, 4, 4 },
223{ ARM::VLD4LNd16Pseudo_UPD, ARM::VLD4LNd16_UPD, true, true, SingleSpc, 4, 4 },
224{ ARM::VLD4LNd32Pseudo, ARM::VLD4LNd32, true, false, SingleSpc, 4, 2 },
225{ ARM::VLD4LNd32Pseudo_UPD, ARM::VLD4LNd32_UPD, true, true, SingleSpc, 4, 2 },
226{ ARM::VLD4LNd8Pseudo, ARM::VLD4LNd8, true, false, SingleSpc, 4, 8 },
227{ ARM::VLD4LNd8Pseudo_UPD, ARM::VLD4LNd8_UPD, true, true, SingleSpc, 4, 8 },
228{ ARM::VLD4LNq16Pseudo, ARM::VLD4LNq16, true, false, EvenDblSpc, 4, 4 },
229{ ARM::VLD4LNq16Pseudo_UPD, ARM::VLD4LNq16_UPD, true, true, EvenDblSpc, 4, 4 },
230{ ARM::VLD4LNq32Pseudo, ARM::VLD4LNq32, true, false, EvenDblSpc, 4, 2 },
231{ ARM::VLD4LNq32Pseudo_UPD, ARM::VLD4LNq32_UPD, true, true, EvenDblSpc, 4, 2 },
232
233{ ARM::VLD4d16Pseudo, ARM::VLD4d16, true, false, SingleSpc, 4, 4 },
234{ ARM::VLD4d16Pseudo_UPD, ARM::VLD4d16_UPD, true, true, SingleSpc, 4, 4 },
235{ ARM::VLD4d32Pseudo, ARM::VLD4d32, true, false, SingleSpc, 4, 2 },
236{ ARM::VLD4d32Pseudo_UPD, ARM::VLD4d32_UPD, true, true, SingleSpc, 4, 2 },
237{ ARM::VLD4d8Pseudo, ARM::VLD4d8, true, false, SingleSpc, 4, 8 },
238{ ARM::VLD4d8Pseudo_UPD, ARM::VLD4d8_UPD, true, true, SingleSpc, 4, 8 },
239
240{ ARM::VLD4q16Pseudo_UPD, ARM::VLD4q16_UPD, true, true, EvenDblSpc, 4, 4 },
Bob Wilson7de68142011-02-07 17:43:15 +0000241{ ARM::VLD4q16oddPseudo, ARM::VLD4q16, true, false, OddDblSpc, 4, 4 },
Bob Wilson8466fa12010-09-13 23:01:35 +0000242{ ARM::VLD4q16oddPseudo_UPD, ARM::VLD4q16_UPD, true, true, OddDblSpc, 4, 4 },
243{ ARM::VLD4q32Pseudo_UPD, ARM::VLD4q32_UPD, true, true, EvenDblSpc, 4, 2 },
Bob Wilson7de68142011-02-07 17:43:15 +0000244{ ARM::VLD4q32oddPseudo, ARM::VLD4q32, true, false, OddDblSpc, 4, 2 },
Bob Wilson8466fa12010-09-13 23:01:35 +0000245{ ARM::VLD4q32oddPseudo_UPD, ARM::VLD4q32_UPD, true, true, OddDblSpc, 4, 2 },
246{ ARM::VLD4q8Pseudo_UPD, ARM::VLD4q8_UPD, true, true, EvenDblSpc, 4, 8 },
Bob Wilson7de68142011-02-07 17:43:15 +0000247{ ARM::VLD4q8oddPseudo, ARM::VLD4q8, true, false, OddDblSpc, 4, 8 },
Bob Wilson8466fa12010-09-13 23:01:35 +0000248{ ARM::VLD4q8oddPseudo_UPD, ARM::VLD4q8_UPD, true, true, OddDblSpc, 4, 8 },
249
Bob Wilsond0c6bc22010-11-02 21:18:25 +0000250{ ARM::VST1LNq16Pseudo, ARM::VST1LNd16, false, false, EvenDblSpc, 1, 4 },
251{ ARM::VST1LNq16Pseudo_UPD, ARM::VST1LNd16_UPD,false, true, EvenDblSpc, 1, 4 },
252{ ARM::VST1LNq32Pseudo, ARM::VST1LNd32, false, false, EvenDblSpc, 1, 2 },
253{ ARM::VST1LNq32Pseudo_UPD, ARM::VST1LNd32_UPD,false, true, EvenDblSpc, 1, 2 },
254{ ARM::VST1LNq8Pseudo, ARM::VST1LNd8, false, false, EvenDblSpc, 1, 8 },
255{ ARM::VST1LNq8Pseudo_UPD, ARM::VST1LNd8_UPD, false, true, EvenDblSpc, 1, 8 },
256
Bob Wilson8466fa12010-09-13 23:01:35 +0000257{ ARM::VST1d64QPseudo, ARM::VST1d64Q, false, false, SingleSpc, 4, 1 },
258{ ARM::VST1d64QPseudo_UPD, ARM::VST1d64Q_UPD, false, true, SingleSpc, 4, 1 },
259{ ARM::VST1d64TPseudo, ARM::VST1d64T, false, false, SingleSpc, 3, 1 },
260{ ARM::VST1d64TPseudo_UPD, ARM::VST1d64T_UPD, false, true, SingleSpc, 3, 1 },
261
262{ ARM::VST1q16Pseudo, ARM::VST1q16, false, false, SingleSpc, 2, 4 },
263{ ARM::VST1q16Pseudo_UPD, ARM::VST1q16_UPD, false, true, SingleSpc, 2, 4 },
264{ ARM::VST1q32Pseudo, ARM::VST1q32, false, false, SingleSpc, 2, 2 },
265{ ARM::VST1q32Pseudo_UPD, ARM::VST1q32_UPD, false, true, SingleSpc, 2, 2 },
266{ ARM::VST1q64Pseudo, ARM::VST1q64, false, false, SingleSpc, 2, 1 },
267{ ARM::VST1q64Pseudo_UPD, ARM::VST1q64_UPD, false, true, SingleSpc, 2, 1 },
268{ ARM::VST1q8Pseudo, ARM::VST1q8, false, false, SingleSpc, 2, 8 },
269{ ARM::VST1q8Pseudo_UPD, ARM::VST1q8_UPD, false, true, SingleSpc, 2, 8 },
270
271{ ARM::VST2LNd16Pseudo, ARM::VST2LNd16, false, false, SingleSpc, 2, 4 },
272{ ARM::VST2LNd16Pseudo_UPD, ARM::VST2LNd16_UPD, false, true, SingleSpc, 2, 4 },
273{ ARM::VST2LNd32Pseudo, ARM::VST2LNd32, false, false, SingleSpc, 2, 2 },
274{ ARM::VST2LNd32Pseudo_UPD, ARM::VST2LNd32_UPD, false, true, SingleSpc, 2, 2 },
275{ ARM::VST2LNd8Pseudo, ARM::VST2LNd8, false, false, SingleSpc, 2, 8 },
276{ ARM::VST2LNd8Pseudo_UPD, ARM::VST2LNd8_UPD, false, true, SingleSpc, 2, 8 },
277{ ARM::VST2LNq16Pseudo, ARM::VST2LNq16, false, false, EvenDblSpc, 2, 4},
278{ ARM::VST2LNq16Pseudo_UPD, ARM::VST2LNq16_UPD, false, true, EvenDblSpc, 2, 4},
279{ ARM::VST2LNq32Pseudo, ARM::VST2LNq32, false, false, EvenDblSpc, 2, 2},
280{ ARM::VST2LNq32Pseudo_UPD, ARM::VST2LNq32_UPD, false, true, EvenDblSpc, 2, 2},
281
282{ ARM::VST2d16Pseudo, ARM::VST2d16, false, false, SingleSpc, 2, 4 },
283{ ARM::VST2d16Pseudo_UPD, ARM::VST2d16_UPD, false, true, SingleSpc, 2, 4 },
284{ ARM::VST2d32Pseudo, ARM::VST2d32, false, false, SingleSpc, 2, 2 },
285{ ARM::VST2d32Pseudo_UPD, ARM::VST2d32_UPD, false, true, SingleSpc, 2, 2 },
286{ ARM::VST2d8Pseudo, ARM::VST2d8, false, false, SingleSpc, 2, 8 },
287{ ARM::VST2d8Pseudo_UPD, ARM::VST2d8_UPD, false, true, SingleSpc, 2, 8 },
288
289{ ARM::VST2q16Pseudo, ARM::VST2q16, false, false, SingleSpc, 4, 4 },
290{ ARM::VST2q16Pseudo_UPD, ARM::VST2q16_UPD, false, true, SingleSpc, 4, 4 },
291{ ARM::VST2q32Pseudo, ARM::VST2q32, false, false, SingleSpc, 4, 2 },
292{ ARM::VST2q32Pseudo_UPD, ARM::VST2q32_UPD, false, true, SingleSpc, 4, 2 },
293{ ARM::VST2q8Pseudo, ARM::VST2q8, false, false, SingleSpc, 4, 8 },
294{ ARM::VST2q8Pseudo_UPD, ARM::VST2q8_UPD, false, true, SingleSpc, 4, 8 },
295
296{ ARM::VST3LNd16Pseudo, ARM::VST3LNd16, false, false, SingleSpc, 3, 4 },
297{ ARM::VST3LNd16Pseudo_UPD, ARM::VST3LNd16_UPD, false, true, SingleSpc, 3, 4 },
298{ ARM::VST3LNd32Pseudo, ARM::VST3LNd32, false, false, SingleSpc, 3, 2 },
299{ ARM::VST3LNd32Pseudo_UPD, ARM::VST3LNd32_UPD, false, true, SingleSpc, 3, 2 },
300{ ARM::VST3LNd8Pseudo, ARM::VST3LNd8, false, false, SingleSpc, 3, 8 },
301{ ARM::VST3LNd8Pseudo_UPD, ARM::VST3LNd8_UPD, false, true, SingleSpc, 3, 8 },
302{ ARM::VST3LNq16Pseudo, ARM::VST3LNq16, false, false, EvenDblSpc, 3, 4},
303{ ARM::VST3LNq16Pseudo_UPD, ARM::VST3LNq16_UPD, false, true, EvenDblSpc, 3, 4},
304{ ARM::VST3LNq32Pseudo, ARM::VST3LNq32, false, false, EvenDblSpc, 3, 2},
305{ ARM::VST3LNq32Pseudo_UPD, ARM::VST3LNq32_UPD, false, true, EvenDblSpc, 3, 2},
306
307{ ARM::VST3d16Pseudo, ARM::VST3d16, false, false, SingleSpc, 3, 4 },
308{ ARM::VST3d16Pseudo_UPD, ARM::VST3d16_UPD, false, true, SingleSpc, 3, 4 },
309{ ARM::VST3d32Pseudo, ARM::VST3d32, false, false, SingleSpc, 3, 2 },
310{ ARM::VST3d32Pseudo_UPD, ARM::VST3d32_UPD, false, true, SingleSpc, 3, 2 },
311{ ARM::VST3d8Pseudo, ARM::VST3d8, false, false, SingleSpc, 3, 8 },
312{ ARM::VST3d8Pseudo_UPD, ARM::VST3d8_UPD, false, true, SingleSpc, 3, 8 },
313
314{ ARM::VST3q16Pseudo_UPD, ARM::VST3q16_UPD, false, true, EvenDblSpc, 3, 4 },
Bob Wilson7de68142011-02-07 17:43:15 +0000315{ ARM::VST3q16oddPseudo, ARM::VST3q16, false, false, OddDblSpc, 3, 4 },
Bob Wilson8466fa12010-09-13 23:01:35 +0000316{ ARM::VST3q16oddPseudo_UPD, ARM::VST3q16_UPD, false, true, OddDblSpc, 3, 4 },
317{ ARM::VST3q32Pseudo_UPD, ARM::VST3q32_UPD, false, true, EvenDblSpc, 3, 2 },
Bob Wilson7de68142011-02-07 17:43:15 +0000318{ ARM::VST3q32oddPseudo, ARM::VST3q32, false, false, OddDblSpc, 3, 2 },
Bob Wilson8466fa12010-09-13 23:01:35 +0000319{ ARM::VST3q32oddPseudo_UPD, ARM::VST3q32_UPD, false, true, OddDblSpc, 3, 2 },
320{ ARM::VST3q8Pseudo_UPD, ARM::VST3q8_UPD, false, true, EvenDblSpc, 3, 8 },
Bob Wilson7de68142011-02-07 17:43:15 +0000321{ ARM::VST3q8oddPseudo, ARM::VST3q8, false, false, OddDblSpc, 3, 8 },
Bob Wilson8466fa12010-09-13 23:01:35 +0000322{ ARM::VST3q8oddPseudo_UPD, ARM::VST3q8_UPD, false, true, OddDblSpc, 3, 8 },
323
324{ ARM::VST4LNd16Pseudo, ARM::VST4LNd16, false, false, SingleSpc, 4, 4 },
325{ ARM::VST4LNd16Pseudo_UPD, ARM::VST4LNd16_UPD, false, true, SingleSpc, 4, 4 },
326{ ARM::VST4LNd32Pseudo, ARM::VST4LNd32, false, false, SingleSpc, 4, 2 },
327{ ARM::VST4LNd32Pseudo_UPD, ARM::VST4LNd32_UPD, false, true, SingleSpc, 4, 2 },
328{ ARM::VST4LNd8Pseudo, ARM::VST4LNd8, false, false, SingleSpc, 4, 8 },
329{ ARM::VST4LNd8Pseudo_UPD, ARM::VST4LNd8_UPD, false, true, SingleSpc, 4, 8 },
330{ ARM::VST4LNq16Pseudo, ARM::VST4LNq16, false, false, EvenDblSpc, 4, 4},
331{ ARM::VST4LNq16Pseudo_UPD, ARM::VST4LNq16_UPD, false, true, EvenDblSpc, 4, 4},
332{ ARM::VST4LNq32Pseudo, ARM::VST4LNq32, false, false, EvenDblSpc, 4, 2},
333{ ARM::VST4LNq32Pseudo_UPD, ARM::VST4LNq32_UPD, false, true, EvenDblSpc, 4, 2},
334
335{ ARM::VST4d16Pseudo, ARM::VST4d16, false, false, SingleSpc, 4, 4 },
336{ ARM::VST4d16Pseudo_UPD, ARM::VST4d16_UPD, false, true, SingleSpc, 4, 4 },
337{ ARM::VST4d32Pseudo, ARM::VST4d32, false, false, SingleSpc, 4, 2 },
338{ ARM::VST4d32Pseudo_UPD, ARM::VST4d32_UPD, false, true, SingleSpc, 4, 2 },
339{ ARM::VST4d8Pseudo, ARM::VST4d8, false, false, SingleSpc, 4, 8 },
340{ ARM::VST4d8Pseudo_UPD, ARM::VST4d8_UPD, false, true, SingleSpc, 4, 8 },
341
342{ ARM::VST4q16Pseudo_UPD, ARM::VST4q16_UPD, false, true, EvenDblSpc, 4, 4 },
Bob Wilson7de68142011-02-07 17:43:15 +0000343{ ARM::VST4q16oddPseudo, ARM::VST4q16, false, false, OddDblSpc, 4, 4 },
Bob Wilson8466fa12010-09-13 23:01:35 +0000344{ ARM::VST4q16oddPseudo_UPD, ARM::VST4q16_UPD, false, true, OddDblSpc, 4, 4 },
345{ ARM::VST4q32Pseudo_UPD, ARM::VST4q32_UPD, false, true, EvenDblSpc, 4, 2 },
Bob Wilson7de68142011-02-07 17:43:15 +0000346{ ARM::VST4q32oddPseudo, ARM::VST4q32, false, false, OddDblSpc, 4, 2 },
Bob Wilson8466fa12010-09-13 23:01:35 +0000347{ ARM::VST4q32oddPseudo_UPD, ARM::VST4q32_UPD, false, true, OddDblSpc, 4, 2 },
348{ ARM::VST4q8Pseudo_UPD, ARM::VST4q8_UPD, false, true, EvenDblSpc, 4, 8 },
Bob Wilson7de68142011-02-07 17:43:15 +0000349{ ARM::VST4q8oddPseudo, ARM::VST4q8, false, false, OddDblSpc, 4, 8 },
350{ ARM::VST4q8oddPseudo_UPD, ARM::VST4q8_UPD, false, true, OddDblSpc, 4, 8 }
Bob Wilson8466fa12010-09-13 23:01:35 +0000351};
352
353/// LookupNEONLdSt - Search the NEONLdStTable for information about a NEON
354/// load or store pseudo instruction.
355static const NEONLdStTableEntry *LookupNEONLdSt(unsigned Opcode) {
356 unsigned NumEntries = array_lengthof(NEONLdStTable);
357
358#ifndef NDEBUG
359 // Make sure the table is sorted.
360 static bool TableChecked = false;
361 if (!TableChecked) {
362 for (unsigned i = 0; i != NumEntries-1; ++i)
363 assert(NEONLdStTable[i] < NEONLdStTable[i+1] &&
364 "NEONLdStTable is not sorted!");
365 TableChecked = true;
366 }
367#endif
368
369 const NEONLdStTableEntry *I =
370 std::lower_bound(NEONLdStTable, NEONLdStTable + NumEntries, Opcode);
371 if (I != NEONLdStTable + NumEntries && I->PseudoOpc == Opcode)
372 return I;
373 return NULL;
374}
375
376/// GetDSubRegs - Get 4 D subregisters of a Q, QQ, or QQQQ register,
377/// corresponding to the specified register spacing. Not all of the results
378/// are necessarily valid, e.g., a Q register only has 2 D subregisters.
379static void GetDSubRegs(unsigned Reg, NEONRegSpacing RegSpc,
380 const TargetRegisterInfo *TRI, unsigned &D0,
381 unsigned &D1, unsigned &D2, unsigned &D3) {
382 if (RegSpc == SingleSpc) {
383 D0 = TRI->getSubReg(Reg, ARM::dsub_0);
384 D1 = TRI->getSubReg(Reg, ARM::dsub_1);
385 D2 = TRI->getSubReg(Reg, ARM::dsub_2);
386 D3 = TRI->getSubReg(Reg, ARM::dsub_3);
387 } else if (RegSpc == EvenDblSpc) {
388 D0 = TRI->getSubReg(Reg, ARM::dsub_0);
389 D1 = TRI->getSubReg(Reg, ARM::dsub_2);
390 D2 = TRI->getSubReg(Reg, ARM::dsub_4);
391 D3 = TRI->getSubReg(Reg, ARM::dsub_6);
392 } else {
393 assert(RegSpc == OddDblSpc && "unknown register spacing");
394 D0 = TRI->getSubReg(Reg, ARM::dsub_1);
395 D1 = TRI->getSubReg(Reg, ARM::dsub_3);
396 D2 = TRI->getSubReg(Reg, ARM::dsub_5);
397 D3 = TRI->getSubReg(Reg, ARM::dsub_7);
Bob Wilsonbd916c52010-09-13 23:55:10 +0000398 }
Bob Wilson8466fa12010-09-13 23:01:35 +0000399}
400
Bob Wilson82a9c842010-09-02 16:17:29 +0000401/// ExpandVLD - Translate VLD pseudo instructions with Q, QQ or QQQQ register
402/// operands to real VLD instructions with D register operands.
Bob Wilson8466fa12010-09-13 23:01:35 +0000403void ARMExpandPseudo::ExpandVLD(MachineBasicBlock::iterator &MBBI) {
Bob Wilsonffde0802010-09-02 16:00:54 +0000404 MachineInstr &MI = *MBBI;
405 MachineBasicBlock &MBB = *MI.getParent();
406
Bob Wilson8466fa12010-09-13 23:01:35 +0000407 const NEONLdStTableEntry *TableEntry = LookupNEONLdSt(MI.getOpcode());
408 assert(TableEntry && TableEntry->IsLoad && "NEONLdStTable lookup failed");
409 NEONRegSpacing RegSpc = TableEntry->RegSpacing;
410 unsigned NumRegs = TableEntry->NumRegs;
411
412 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(),
413 TII->get(TableEntry->RealOpc));
Bob Wilsonffde0802010-09-02 16:00:54 +0000414 unsigned OpIdx = 0;
415
416 bool DstIsDead = MI.getOperand(OpIdx).isDead();
417 unsigned DstReg = MI.getOperand(OpIdx++).getReg();
418 unsigned D0, D1, D2, D3;
Bob Wilson8466fa12010-09-13 23:01:35 +0000419 GetDSubRegs(DstReg, RegSpc, TRI, D0, D1, D2, D3);
Bob Wilsonf5721912010-09-03 18:16:02 +0000420 MIB.addReg(D0, RegState::Define | getDeadRegState(DstIsDead))
421 .addReg(D1, RegState::Define | getDeadRegState(DstIsDead));
Bob Wilsonffde0802010-09-02 16:00:54 +0000422 if (NumRegs > 2)
Bob Wilsonf5721912010-09-03 18:16:02 +0000423 MIB.addReg(D2, RegState::Define | getDeadRegState(DstIsDead));
Bob Wilsonffde0802010-09-02 16:00:54 +0000424 if (NumRegs > 3)
Bob Wilsonf5721912010-09-03 18:16:02 +0000425 MIB.addReg(D3, RegState::Define | getDeadRegState(DstIsDead));
Bob Wilsonffde0802010-09-02 16:00:54 +0000426
Bob Wilson8466fa12010-09-13 23:01:35 +0000427 if (TableEntry->HasWriteBack)
Bob Wilson63569c92010-09-09 00:15:32 +0000428 MIB.addOperand(MI.getOperand(OpIdx++));
429
Bob Wilsonffde0802010-09-02 16:00:54 +0000430 // Copy the addrmode6 operands.
Bob Wilson63569c92010-09-09 00:15:32 +0000431 MIB.addOperand(MI.getOperand(OpIdx++));
432 MIB.addOperand(MI.getOperand(OpIdx++));
433 // Copy the am6offset operand.
Bob Wilson8466fa12010-09-13 23:01:35 +0000434 if (TableEntry->HasWriteBack)
Bob Wilson63569c92010-09-09 00:15:32 +0000435 MIB.addOperand(MI.getOperand(OpIdx++));
Bob Wilsonffde0802010-09-02 16:00:54 +0000436
Bob Wilson19d644d2010-09-09 00:38:32 +0000437 // For an instruction writing double-spaced subregs, the pseudo instruction
Bob Wilson823611b2010-09-16 04:25:37 +0000438 // has an extra operand that is a use of the super-register. Record the
439 // operand index and skip over it.
440 unsigned SrcOpIdx = 0;
441 if (RegSpc == EvenDblSpc || RegSpc == OddDblSpc)
442 SrcOpIdx = OpIdx++;
443
444 // Copy the predicate operands.
445 MIB.addOperand(MI.getOperand(OpIdx++));
446 MIB.addOperand(MI.getOperand(OpIdx++));
447
448 // Copy the super-register source operand used for double-spaced subregs over
Bob Wilson19d644d2010-09-09 00:38:32 +0000449 // to the new instruction as an implicit operand.
Bob Wilson823611b2010-09-16 04:25:37 +0000450 if (SrcOpIdx != 0) {
451 MachineOperand MO = MI.getOperand(SrcOpIdx);
Bob Wilson19d644d2010-09-09 00:38:32 +0000452 MO.setImplicit(true);
453 MIB.addOperand(MO);
454 }
Bob Wilsonf5721912010-09-03 18:16:02 +0000455 // Add an implicit def for the super-register.
456 MIB.addReg(DstReg, RegState::ImplicitDefine | getDeadRegState(DstIsDead));
Bob Wilson19d644d2010-09-09 00:38:32 +0000457 TransferImpOps(MI, MIB, MIB);
Bob Wilsonffde0802010-09-02 16:00:54 +0000458 MI.eraseFromParent();
459}
460
Bob Wilson01ba4612010-08-26 18:51:29 +0000461/// ExpandVST - Translate VST pseudo instructions with Q, QQ or QQQQ register
462/// operands to real VST instructions with D register operands.
Bob Wilson8466fa12010-09-13 23:01:35 +0000463void ARMExpandPseudo::ExpandVST(MachineBasicBlock::iterator &MBBI) {
Bob Wilson709d5922010-08-25 23:27:42 +0000464 MachineInstr &MI = *MBBI;
465 MachineBasicBlock &MBB = *MI.getParent();
466
Bob Wilson8466fa12010-09-13 23:01:35 +0000467 const NEONLdStTableEntry *TableEntry = LookupNEONLdSt(MI.getOpcode());
468 assert(TableEntry && !TableEntry->IsLoad && "NEONLdStTable lookup failed");
469 NEONRegSpacing RegSpc = TableEntry->RegSpacing;
470 unsigned NumRegs = TableEntry->NumRegs;
471
472 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(),
473 TII->get(TableEntry->RealOpc));
Bob Wilson709d5922010-08-25 23:27:42 +0000474 unsigned OpIdx = 0;
Bob Wilson8466fa12010-09-13 23:01:35 +0000475 if (TableEntry->HasWriteBack)
Bob Wilson63569c92010-09-09 00:15:32 +0000476 MIB.addOperand(MI.getOperand(OpIdx++));
477
Bob Wilson709d5922010-08-25 23:27:42 +0000478 // Copy the addrmode6 operands.
Bob Wilson63569c92010-09-09 00:15:32 +0000479 MIB.addOperand(MI.getOperand(OpIdx++));
480 MIB.addOperand(MI.getOperand(OpIdx++));
481 // Copy the am6offset operand.
Bob Wilson8466fa12010-09-13 23:01:35 +0000482 if (TableEntry->HasWriteBack)
Bob Wilson63569c92010-09-09 00:15:32 +0000483 MIB.addOperand(MI.getOperand(OpIdx++));
Bob Wilson709d5922010-08-25 23:27:42 +0000484
485 bool SrcIsKill = MI.getOperand(OpIdx).isKill();
Bob Wilson823611b2010-09-16 04:25:37 +0000486 unsigned SrcReg = MI.getOperand(OpIdx++).getReg();
Bob Wilson709d5922010-08-25 23:27:42 +0000487 unsigned D0, D1, D2, D3;
Bob Wilson8466fa12010-09-13 23:01:35 +0000488 GetDSubRegs(SrcReg, RegSpc, TRI, D0, D1, D2, D3);
Bob Wilson7e701972010-08-30 18:10:48 +0000489 MIB.addReg(D0).addReg(D1);
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000490 if (NumRegs > 2)
Bob Wilson7e701972010-08-30 18:10:48 +0000491 MIB.addReg(D2);
Bob Wilson01ba4612010-08-26 18:51:29 +0000492 if (NumRegs > 3)
Bob Wilson7e701972010-08-30 18:10:48 +0000493 MIB.addReg(D3);
Bob Wilson823611b2010-09-16 04:25:37 +0000494
495 // Copy the predicate operands.
496 MIB.addOperand(MI.getOperand(OpIdx++));
497 MIB.addOperand(MI.getOperand(OpIdx++));
498
Bob Wilson7e701972010-08-30 18:10:48 +0000499 if (SrcIsKill)
500 // Add an implicit kill for the super-reg.
501 (*MIB).addRegisterKilled(SrcReg, TRI, true);
Bob Wilsonbd916c52010-09-13 23:55:10 +0000502 TransferImpOps(MI, MIB, MIB);
Bob Wilson709d5922010-08-25 23:27:42 +0000503 MI.eraseFromParent();
504}
505
Bob Wilson8466fa12010-09-13 23:01:35 +0000506/// ExpandLaneOp - Translate VLD*LN and VST*LN instructions with Q, QQ or QQQQ
507/// register operands to real instructions with D register operands.
508void ARMExpandPseudo::ExpandLaneOp(MachineBasicBlock::iterator &MBBI) {
509 MachineInstr &MI = *MBBI;
510 MachineBasicBlock &MBB = *MI.getParent();
511
512 const NEONLdStTableEntry *TableEntry = LookupNEONLdSt(MI.getOpcode());
513 assert(TableEntry && "NEONLdStTable lookup failed");
514 NEONRegSpacing RegSpc = TableEntry->RegSpacing;
515 unsigned NumRegs = TableEntry->NumRegs;
516 unsigned RegElts = TableEntry->RegElts;
517
518 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(),
519 TII->get(TableEntry->RealOpc));
520 unsigned OpIdx = 0;
521 // The lane operand is always the 3rd from last operand, before the 2
522 // predicate operands.
523 unsigned Lane = MI.getOperand(MI.getDesc().getNumOperands() - 3).getImm();
524
525 // Adjust the lane and spacing as needed for Q registers.
526 assert(RegSpc != OddDblSpc && "unexpected register spacing for VLD/VST-lane");
527 if (RegSpc == EvenDblSpc && Lane >= RegElts) {
528 RegSpc = OddDblSpc;
529 Lane -= RegElts;
530 }
531 assert(Lane < RegElts && "out of range lane for VLD/VST-lane");
532
Ted Kremenek584520e2011-01-23 17:05:06 +0000533 unsigned D0 = 0, D1 = 0, D2 = 0, D3 = 0;
Bob Wilsonfe3ac082010-09-14 21:12:05 +0000534 unsigned DstReg = 0;
535 bool DstIsDead = false;
Bob Wilson8466fa12010-09-13 23:01:35 +0000536 if (TableEntry->IsLoad) {
537 DstIsDead = MI.getOperand(OpIdx).isDead();
538 DstReg = MI.getOperand(OpIdx++).getReg();
539 GetDSubRegs(DstReg, RegSpc, TRI, D0, D1, D2, D3);
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000540 MIB.addReg(D0, RegState::Define | getDeadRegState(DstIsDead));
541 if (NumRegs > 1)
542 MIB.addReg(D1, RegState::Define | getDeadRegState(DstIsDead));
Bob Wilson8466fa12010-09-13 23:01:35 +0000543 if (NumRegs > 2)
544 MIB.addReg(D2, RegState::Define | getDeadRegState(DstIsDead));
545 if (NumRegs > 3)
546 MIB.addReg(D3, RegState::Define | getDeadRegState(DstIsDead));
547 }
548
549 if (TableEntry->HasWriteBack)
550 MIB.addOperand(MI.getOperand(OpIdx++));
551
552 // Copy the addrmode6 operands.
553 MIB.addOperand(MI.getOperand(OpIdx++));
554 MIB.addOperand(MI.getOperand(OpIdx++));
555 // Copy the am6offset operand.
556 if (TableEntry->HasWriteBack)
557 MIB.addOperand(MI.getOperand(OpIdx++));
558
559 // Grab the super-register source.
560 MachineOperand MO = MI.getOperand(OpIdx++);
561 if (!TableEntry->IsLoad)
562 GetDSubRegs(MO.getReg(), RegSpc, TRI, D0, D1, D2, D3);
563
564 // Add the subregs as sources of the new instruction.
565 unsigned SrcFlags = (getUndefRegState(MO.isUndef()) |
566 getKillRegState(MO.isKill()));
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000567 MIB.addReg(D0, SrcFlags);
568 if (NumRegs > 1)
569 MIB.addReg(D1, SrcFlags);
Bob Wilson8466fa12010-09-13 23:01:35 +0000570 if (NumRegs > 2)
571 MIB.addReg(D2, SrcFlags);
572 if (NumRegs > 3)
573 MIB.addReg(D3, SrcFlags);
574
575 // Add the lane number operand.
576 MIB.addImm(Lane);
Bob Wilson823611b2010-09-16 04:25:37 +0000577 OpIdx += 1;
Bob Wilson8466fa12010-09-13 23:01:35 +0000578
Bob Wilson823611b2010-09-16 04:25:37 +0000579 // Copy the predicate operands.
580 MIB.addOperand(MI.getOperand(OpIdx++));
581 MIB.addOperand(MI.getOperand(OpIdx++));
582
Bob Wilson8466fa12010-09-13 23:01:35 +0000583 // Copy the super-register source to be an implicit source.
584 MO.setImplicit(true);
585 MIB.addOperand(MO);
586 if (TableEntry->IsLoad)
587 // Add an implicit def for the super-register.
588 MIB.addReg(DstReg, RegState::ImplicitDefine | getDeadRegState(DstIsDead));
589 TransferImpOps(MI, MIB, MIB);
590 MI.eraseFromParent();
591}
592
Bob Wilsonbd916c52010-09-13 23:55:10 +0000593/// ExpandVTBL - Translate VTBL and VTBX pseudo instructions with Q or QQ
594/// register operands to real instructions with D register operands.
595void ARMExpandPseudo::ExpandVTBL(MachineBasicBlock::iterator &MBBI,
596 unsigned Opc, bool IsExt, unsigned NumRegs) {
597 MachineInstr &MI = *MBBI;
598 MachineBasicBlock &MBB = *MI.getParent();
599
600 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(Opc));
601 unsigned OpIdx = 0;
602
603 // Transfer the destination register operand.
604 MIB.addOperand(MI.getOperand(OpIdx++));
605 if (IsExt)
606 MIB.addOperand(MI.getOperand(OpIdx++));
607
608 bool SrcIsKill = MI.getOperand(OpIdx).isKill();
609 unsigned SrcReg = MI.getOperand(OpIdx++).getReg();
610 unsigned D0, D1, D2, D3;
611 GetDSubRegs(SrcReg, SingleSpc, TRI, D0, D1, D2, D3);
612 MIB.addReg(D0).addReg(D1);
613 if (NumRegs > 2)
614 MIB.addReg(D2);
615 if (NumRegs > 3)
616 MIB.addReg(D3);
617
618 // Copy the other source register operand.
Bob Wilson823611b2010-09-16 04:25:37 +0000619 MIB.addOperand(MI.getOperand(OpIdx++));
Bob Wilsonbd916c52010-09-13 23:55:10 +0000620
Bob Wilson823611b2010-09-16 04:25:37 +0000621 // Copy the predicate operands.
622 MIB.addOperand(MI.getOperand(OpIdx++));
623 MIB.addOperand(MI.getOperand(OpIdx++));
624
Bob Wilsonbd916c52010-09-13 23:55:10 +0000625 if (SrcIsKill)
626 // Add an implicit kill for the super-reg.
627 (*MIB).addRegisterKilled(SrcReg, TRI, true);
628 TransferImpOps(MI, MIB, MIB);
629 MI.eraseFromParent();
630}
631
Evan Cheng9fe20092011-01-20 08:34:58 +0000632void ARMExpandPseudo::ExpandMOV32BitImm(MachineBasicBlock &MBB,
633 MachineBasicBlock::iterator &MBBI) {
634 MachineInstr &MI = *MBBI;
635 unsigned Opcode = MI.getOpcode();
636 unsigned PredReg = 0;
637 ARMCC::CondCodes Pred = llvm::getInstrPredicate(&MI, PredReg);
638 unsigned DstReg = MI.getOperand(0).getReg();
639 bool DstIsDead = MI.getOperand(0).isDead();
640 bool isCC = Opcode == ARM::MOVCCi32imm || Opcode == ARM::t2MOVCCi32imm;
641 const MachineOperand &MO = MI.getOperand(isCC ? 2 : 1);
642 MachineInstrBuilder LO16, HI16;
Evan Chengb9803a82009-11-06 23:52:48 +0000643
Evan Cheng9fe20092011-01-20 08:34:58 +0000644 if (!STI->hasV6T2Ops() &&
645 (Opcode == ARM::MOVi32imm || Opcode == ARM::MOVCCi32imm)) {
646 // Expand into a movi + orr.
647 LO16 = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVi), DstReg);
648 HI16 = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::ORRri))
649 .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead))
650 .addReg(DstReg);
Evan Chengb9803a82009-11-06 23:52:48 +0000651
Evan Cheng9fe20092011-01-20 08:34:58 +0000652 assert (MO.isImm() && "MOVi32imm w/ non-immediate source operand!");
653 unsigned ImmVal = (unsigned)MO.getImm();
654 unsigned SOImmValV1 = ARM_AM::getSOImmTwoPartFirst(ImmVal);
655 unsigned SOImmValV2 = ARM_AM::getSOImmTwoPartSecond(ImmVal);
656 LO16 = LO16.addImm(SOImmValV1);
657 HI16 = HI16.addImm(SOImmValV2);
658 (*LO16).setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
659 (*HI16).setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
660 LO16.addImm(Pred).addReg(PredReg).addReg(0);
661 HI16.addImm(Pred).addReg(PredReg).addReg(0);
662 TransferImpOps(MI, LO16, HI16);
663 MI.eraseFromParent();
664 return;
665 }
666
667 unsigned LO16Opc = 0;
668 unsigned HI16Opc = 0;
669 if (Opcode == ARM::t2MOVi32imm || Opcode == ARM::t2MOVCCi32imm) {
670 LO16Opc = ARM::t2MOVi16;
671 HI16Opc = ARM::t2MOVTi16;
672 } else {
673 LO16Opc = ARM::MOVi16;
674 HI16Opc = ARM::MOVTi16;
675 }
676
677 LO16 = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(LO16Opc), DstReg);
678 HI16 = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(HI16Opc))
679 .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead))
680 .addReg(DstReg);
681
682 if (MO.isImm()) {
683 unsigned Imm = MO.getImm();
684 unsigned Lo16 = Imm & 0xffff;
685 unsigned Hi16 = (Imm >> 16) & 0xffff;
686 LO16 = LO16.addImm(Lo16);
687 HI16 = HI16.addImm(Hi16);
688 } else {
689 const GlobalValue *GV = MO.getGlobal();
690 unsigned TF = MO.getTargetFlags();
691 LO16 = LO16.addGlobalAddress(GV, MO.getOffset(), TF | ARMII::MO_LO16);
692 HI16 = HI16.addGlobalAddress(GV, MO.getOffset(), TF | ARMII::MO_HI16);
693 }
694
695 (*LO16).setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
696 (*HI16).setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
697 LO16.addImm(Pred).addReg(PredReg);
698 HI16.addImm(Pred).addReg(PredReg);
699
700 TransferImpOps(MI, LO16, HI16);
701 MI.eraseFromParent();
702}
703
704bool ARMExpandPseudo::ExpandMI(MachineBasicBlock &MBB,
705 MachineBasicBlock::iterator MBBI) {
706 MachineInstr &MI = *MBBI;
707 unsigned Opcode = MI.getOpcode();
708 switch (Opcode) {
Bob Wilson709d5922010-08-25 23:27:42 +0000709 default:
Evan Cheng9fe20092011-01-20 08:34:58 +0000710 return false;
Jim Grosbachf219f312011-03-11 23:09:50 +0000711 case ARM::VMOVScc:
712 case ARM::VMOVDcc: {
713 unsigned newOpc = Opcode == ARM::VMOVScc ? ARM::VMOVS : ARM::VMOVD;
714 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(newOpc),
715 MI.getOperand(1).getReg())
716 .addReg(MI.getOperand(2).getReg(),
717 getKillRegState(MI.getOperand(2).isKill()))
718 .addImm(MI.getOperand(3).getImm()) // 'pred'
719 .addReg(MI.getOperand(4).getReg());
720
721 MI.eraseFromParent();
722 return true;
723 }
Jim Grosbachd4a16ad2011-03-10 23:56:09 +0000724 case ARM::MOVCCr: {
725 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVr),
726 MI.getOperand(1).getReg())
727 .addReg(MI.getOperand(2).getReg(),
728 getKillRegState(MI.getOperand(2).isKill()))
729 .addImm(MI.getOperand(3).getImm()) // 'pred'
730 .addReg(MI.getOperand(4).getReg())
731 .addReg(0); // 's' bit
732
733 MI.eraseFromParent();
734 return true;
735 }
736 case ARM::MOVCCs: {
737 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVs),
738 (MI.getOperand(1).getReg()))
739 .addReg(MI.getOperand(2).getReg(),
740 getKillRegState(MI.getOperand(2).isKill()))
741 .addReg(MI.getOperand(3).getReg(),
742 getKillRegState(MI.getOperand(3).isKill()))
743 .addImm(MI.getOperand(4).getImm())
744 .addImm(MI.getOperand(5).getImm()) // 'pred'
745 .addReg(MI.getOperand(6).getReg())
746 .addReg(0); // 's' bit
747
748 MI.eraseFromParent();
749 return true;
750 }
Jim Grosbach39062762011-03-11 01:09:28 +0000751 case ARM::MOVCCi16: {
752 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVi16),
753 MI.getOperand(1).getReg())
754 .addImm(MI.getOperand(2).getImm())
755 .addImm(MI.getOperand(3).getImm()) // 'pred'
756 .addReg(MI.getOperand(4).getReg());
757
758 MI.eraseFromParent();
759 return true;
760 }
761 case ARM::MOVCCi: {
762 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVi),
763 MI.getOperand(1).getReg())
764 .addImm(MI.getOperand(2).getImm())
765 .addImm(MI.getOperand(3).getImm()) // 'pred'
766 .addReg(MI.getOperand(4).getReg())
767 .addReg(0); // 's' bit
768
769 MI.eraseFromParent();
770 return true;
771 }
Jim Grosbache672ff82011-03-11 19:55:55 +0000772 case ARM::MVNCCi: {
773 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MVNi),
774 MI.getOperand(1).getReg())
775 .addImm(MI.getOperand(2).getImm())
776 .addImm(MI.getOperand(3).getImm()) // 'pred'
777 .addReg(MI.getOperand(4).getReg())
778 .addReg(0); // 's' bit
779
780 MI.eraseFromParent();
781 return true;
782 }
Jim Grosbache4ad3872010-10-19 23:27:08 +0000783 case ARM::Int_eh_sjlj_dispatchsetup: {
784 MachineFunction &MF = *MI.getParent()->getParent();
785 const ARMBaseInstrInfo *AII =
786 static_cast<const ARMBaseInstrInfo*>(TII);
787 const ARMBaseRegisterInfo &RI = AII->getRegisterInfo();
788 // For functions using a base pointer, we rematerialize it (via the frame
789 // pointer) here since eh.sjlj.setjmp and eh.sjlj.longjmp don't do it
790 // for us. Otherwise, expand to nothing.
791 if (RI.hasBasePointer(MF)) {
Jim Grosbache4ad3872010-10-19 23:27:08 +0000792 int32_t NumBytes = AFI->getFramePtrSpillOffset();
793 unsigned FramePtr = RI.getFrameRegister(MF);
Anton Korobeynikov16c29b52011-01-10 12:39:04 +0000794 assert(MF.getTarget().getFrameLowering()->hasFP(MF) &&
Benjamin Kramer7920d962010-11-19 16:36:02 +0000795 "base pointer without frame pointer?");
Jim Grosbache4ad3872010-10-19 23:27:08 +0000796
797 if (AFI->isThumb2Function()) {
798 llvm::emitT2RegPlusImmediate(MBB, MBBI, MI.getDebugLoc(), ARM::R6,
799 FramePtr, -NumBytes, ARMCC::AL, 0, *TII);
800 } else if (AFI->isThumbFunction()) {
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000801 llvm::emitThumbRegPlusImmediate(MBB, MBBI, MI.getDebugLoc(), ARM::R6,
802 FramePtr, -NumBytes, *TII, RI);
Jim Grosbache4ad3872010-10-19 23:27:08 +0000803 } else {
804 llvm::emitARMRegPlusImmediate(MBB, MBBI, MI.getDebugLoc(), ARM::R6,
805 FramePtr, -NumBytes, ARMCC::AL, 0,
806 *TII);
807 }
Jim Grosbach8b95c3e2010-10-20 00:02:50 +0000808 // If there's dynamic realignment, adjust for it.
Jim Grosbachb8e67fc2010-10-20 01:10:01 +0000809 if (RI.needsStackRealignment(MF)) {
Jim Grosbach8b95c3e2010-10-20 00:02:50 +0000810 MachineFrameInfo *MFI = MF.getFrameInfo();
811 unsigned MaxAlign = MFI->getMaxAlignment();
812 assert (!AFI->isThumb1OnlyFunction());
813 // Emit bic r6, r6, MaxAlign
814 unsigned bicOpc = AFI->isThumbFunction() ?
815 ARM::t2BICri : ARM::BICri;
816 AddDefaultCC(AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(),
817 TII->get(bicOpc), ARM::R6)
818 .addReg(ARM::R6, RegState::Kill)
819 .addImm(MaxAlign-1)));
820 }
Jim Grosbache4ad3872010-10-19 23:27:08 +0000821
822 }
823 MI.eraseFromParent();
Evan Cheng9fe20092011-01-20 08:34:58 +0000824 return true;
Jim Grosbache4ad3872010-10-19 23:27:08 +0000825 }
826
Jim Grosbach7032f922010-10-14 22:57:13 +0000827 case ARM::MOVsrl_flag:
828 case ARM::MOVsra_flag: {
829 // These are just fancy MOVs insructions.
Duncan Sandsdbbd99f2010-10-21 16:06:28 +0000830 AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVs),
831 MI.getOperand(0).getReg())
Evan Cheng9fe20092011-01-20 08:34:58 +0000832 .addOperand(MI.getOperand(1))
833 .addReg(0)
834 .addImm(ARM_AM::getSORegOpc((Opcode == ARM::MOVsrl_flag ? ARM_AM::lsr
835 : ARM_AM::asr), 1)))
836 .addReg(ARM::CPSR, RegState::Define);
Jim Grosbach7032f922010-10-14 22:57:13 +0000837 MI.eraseFromParent();
Evan Cheng9fe20092011-01-20 08:34:58 +0000838 return true;
Jim Grosbach7032f922010-10-14 22:57:13 +0000839 }
840 case ARM::RRX: {
841 // This encodes as "MOVs Rd, Rm, rrx
842 MachineInstrBuilder MIB =
843 AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVs),
844 MI.getOperand(0).getReg())
Evan Cheng9fe20092011-01-20 08:34:58 +0000845 .addOperand(MI.getOperand(1))
846 .addOperand(MI.getOperand(1))
847 .addImm(ARM_AM::getSORegOpc(ARM_AM::rrx, 0)))
Jim Grosbach7032f922010-10-14 22:57:13 +0000848 .addReg(0);
849 TransferImpOps(MI, MIB, MIB);
850 MI.eraseFromParent();
Evan Cheng9fe20092011-01-20 08:34:58 +0000851 return true;
Jim Grosbach7032f922010-10-14 22:57:13 +0000852 }
Jason W Kima0871e72010-12-08 23:14:44 +0000853 case ARM::TPsoft: {
Owen Anderson971b83b2011-02-08 22:39:40 +0000854 MachineInstrBuilder MIB =
Jason W Kima0871e72010-12-08 23:14:44 +0000855 BuildMI(MBB, MBBI, MI.getDebugLoc(),
856 TII->get(ARM::BL))
857 .addExternalSymbol("__aeabi_read_tp", 0);
858
859 (*MIB).setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
860 TransferImpOps(MI, MIB, MIB);
861 MI.eraseFromParent();
Evan Cheng9fe20092011-01-20 08:34:58 +0000862 return true;
Bill Wendling2fe813a2010-12-09 00:51:54 +0000863 }
Bob Wilsonbd916c52010-09-13 23:55:10 +0000864 case ARM::tLDRpci_pic:
Evan Chengb9803a82009-11-06 23:52:48 +0000865 case ARM::t2LDRpci_pic: {
866 unsigned NewLdOpc = (Opcode == ARM::tLDRpci_pic)
Owen Anderson971b83b2011-02-08 22:39:40 +0000867 ? ARM::tLDRpci : ARM::t2LDRpci;
Evan Chengb9803a82009-11-06 23:52:48 +0000868 unsigned DstReg = MI.getOperand(0).getReg();
Evan Cheng43130072010-05-12 23:13:12 +0000869 bool DstIsDead = MI.getOperand(0).isDead();
870 MachineInstrBuilder MIB1 =
Owen Anderson971b83b2011-02-08 22:39:40 +0000871 AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(),
872 TII->get(NewLdOpc), DstReg)
873 .addOperand(MI.getOperand(1)));
Evan Cheng43130072010-05-12 23:13:12 +0000874 (*MIB1).setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
875 MachineInstrBuilder MIB2 = BuildMI(MBB, MBBI, MI.getDebugLoc(),
876 TII->get(ARM::tPICADD))
Bob Wilson01b35c22010-10-15 18:25:59 +0000877 .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead))
Evan Cheng43130072010-05-12 23:13:12 +0000878 .addReg(DstReg)
879 .addOperand(MI.getOperand(2));
880 TransferImpOps(MI, MIB1, MIB2);
Evan Chengb9803a82009-11-06 23:52:48 +0000881 MI.eraseFromParent();
Evan Cheng9fe20092011-01-20 08:34:58 +0000882 return true;
883 }
884
Evan Cheng53519f02011-01-21 18:55:51 +0000885 case ARM::MOV_ga_dyn:
886 case ARM::MOV_ga_pcrel:
887 case ARM::MOV_ga_pcrel_ldr:
888 case ARM::t2MOV_ga_dyn:
889 case ARM::t2MOV_ga_pcrel: {
890 // Expand into movw + movw. Also "add pc" / ldr [pc] in PIC mode.
Evan Cheng9fe20092011-01-20 08:34:58 +0000891 unsigned LabelId = AFI->createPICLabelUId();
892 unsigned DstReg = MI.getOperand(0).getReg();
893 bool DstIsDead = MI.getOperand(0).isDead();
894 const MachineOperand &MO1 = MI.getOperand(1);
895 const GlobalValue *GV = MO1.getGlobal();
896 unsigned TF = MO1.getTargetFlags();
Evan Cheng53519f02011-01-21 18:55:51 +0000897 bool isARM = Opcode != ARM::t2MOV_ga_pcrel;
898 bool isPIC = (Opcode != ARM::MOV_ga_dyn && Opcode != ARM::t2MOV_ga_dyn);
899 unsigned LO16Opc = isARM ? ARM::MOVi16_ga_pcrel : ARM::t2MOVi16_ga_pcrel;
900 unsigned HI16Opc = isARM ? ARM::MOVTi16_ga_pcrel : ARM::t2MOVTi16_ga_pcrel;
901 unsigned LO16TF = isPIC
902 ? ARMII::MO_LO16_NONLAZY_PIC : ARMII::MO_LO16_NONLAZY;
903 unsigned HI16TF = isPIC
904 ? ARMII::MO_HI16_NONLAZY_PIC : ARMII::MO_HI16_NONLAZY;
Evan Cheng9fe20092011-01-20 08:34:58 +0000905 unsigned PICAddOpc = isARM
Evan Cheng53519f02011-01-21 18:55:51 +0000906 ? (Opcode == ARM::MOV_ga_pcrel_ldr ? ARM::PICLDR : ARM::PICADD)
Evan Cheng9fe20092011-01-20 08:34:58 +0000907 : ARM::tPICADD;
908 MachineInstrBuilder MIB1 = BuildMI(MBB, MBBI, MI.getDebugLoc(),
909 TII->get(LO16Opc), DstReg)
Evan Cheng53519f02011-01-21 18:55:51 +0000910 .addGlobalAddress(GV, MO1.getOffset(), TF | LO16TF)
Evan Cheng9fe20092011-01-20 08:34:58 +0000911 .addImm(LabelId);
912 MachineInstrBuilder MIB2 = BuildMI(MBB, MBBI, MI.getDebugLoc(),
Evan Cheng53519f02011-01-21 18:55:51 +0000913 TII->get(HI16Opc), DstReg)
914 .addReg(DstReg)
915 .addGlobalAddress(GV, MO1.getOffset(), TF | HI16TF)
916 .addImm(LabelId);
917 if (!isPIC) {
918 TransferImpOps(MI, MIB1, MIB2);
919 MI.eraseFromParent();
920 return true;
921 }
922
923 MachineInstrBuilder MIB3 = BuildMI(MBB, MBBI, MI.getDebugLoc(),
Evan Cheng9fe20092011-01-20 08:34:58 +0000924 TII->get(PICAddOpc))
925 .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead))
926 .addReg(DstReg).addImm(LabelId);
927 if (isARM) {
Evan Cheng53519f02011-01-21 18:55:51 +0000928 AddDefaultPred(MIB3);
929 if (Opcode == ARM::MOV_ga_pcrel_ldr)
Evan Cheng9fe20092011-01-20 08:34:58 +0000930 (*MIB2).setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
931 }
Evan Cheng53519f02011-01-21 18:55:51 +0000932 TransferImpOps(MI, MIB1, MIB3);
Evan Cheng9fe20092011-01-20 08:34:58 +0000933 MI.eraseFromParent();
934 return true;
Evan Chengb9803a82009-11-06 23:52:48 +0000935 }
Evan Cheng43130072010-05-12 23:13:12 +0000936
Anton Korobeynikov6d1e29d2010-08-30 22:50:36 +0000937 case ARM::MOVi32imm:
Evan Cheng63f35442010-11-13 02:25:14 +0000938 case ARM::MOVCCi32imm:
939 case ARM::t2MOVi32imm:
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000940 case ARM::t2MOVCCi32imm:
Evan Cheng9fe20092011-01-20 08:34:58 +0000941 ExpandMOV32BitImm(MBB, MBBI);
942 return true;
Evan Chengd929f772010-05-13 00:17:02 +0000943
944 case ARM::VMOVQQ: {
945 unsigned DstReg = MI.getOperand(0).getReg();
946 bool DstIsDead = MI.getOperand(0).isDead();
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +0000947 unsigned EvenDst = TRI->getSubReg(DstReg, ARM::qsub_0);
948 unsigned OddDst = TRI->getSubReg(DstReg, ARM::qsub_1);
Evan Chengd929f772010-05-13 00:17:02 +0000949 unsigned SrcReg = MI.getOperand(1).getReg();
950 bool SrcIsKill = MI.getOperand(1).isKill();
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +0000951 unsigned EvenSrc = TRI->getSubReg(SrcReg, ARM::qsub_0);
952 unsigned OddSrc = TRI->getSubReg(SrcReg, ARM::qsub_1);
Evan Chengd929f772010-05-13 00:17:02 +0000953 MachineInstrBuilder Even =
954 AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(),
955 TII->get(ARM::VMOVQ))
Evan Cheng9fe20092011-01-20 08:34:58 +0000956 .addReg(EvenDst,
957 RegState::Define | getDeadRegState(DstIsDead))
958 .addReg(EvenSrc, getKillRegState(SrcIsKill)));
Evan Chengd929f772010-05-13 00:17:02 +0000959 MachineInstrBuilder Odd =
960 AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(),
961 TII->get(ARM::VMOVQ))
Evan Cheng9fe20092011-01-20 08:34:58 +0000962 .addReg(OddDst,
963 RegState::Define | getDeadRegState(DstIsDead))
964 .addReg(OddSrc, getKillRegState(SrcIsKill)));
Evan Chengd929f772010-05-13 00:17:02 +0000965 TransferImpOps(MI, Even, Odd);
966 MI.eraseFromParent();
Evan Cheng9fe20092011-01-20 08:34:58 +0000967 return true;
Bob Wilson709d5922010-08-25 23:27:42 +0000968 }
969
Bill Wendling73fe34a2010-11-16 01:16:36 +0000970 case ARM::VLDMQIA:
971 case ARM::VLDMQDB: {
972 unsigned NewOpc = (Opcode == ARM::VLDMQIA) ? ARM::VLDMDIA : ARM::VLDMDDB;
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000973 MachineInstrBuilder MIB =
Bill Wendling73fe34a2010-11-16 01:16:36 +0000974 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(NewOpc));
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000975 unsigned OpIdx = 0;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000976
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000977 // Grab the Q register destination.
978 bool DstIsDead = MI.getOperand(OpIdx).isDead();
979 unsigned DstReg = MI.getOperand(OpIdx++).getReg();
Bill Wendling73fe34a2010-11-16 01:16:36 +0000980
981 // Copy the source register.
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000982 MIB.addOperand(MI.getOperand(OpIdx++));
Bill Wendling73fe34a2010-11-16 01:16:36 +0000983
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000984 // Copy the predicate operands.
985 MIB.addOperand(MI.getOperand(OpIdx++));
986 MIB.addOperand(MI.getOperand(OpIdx++));
Bill Wendling73fe34a2010-11-16 01:16:36 +0000987
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000988 // Add the destination operands (D subregs).
989 unsigned D0 = TRI->getSubReg(DstReg, ARM::dsub_0);
990 unsigned D1 = TRI->getSubReg(DstReg, ARM::dsub_1);
991 MIB.addReg(D0, RegState::Define | getDeadRegState(DstIsDead))
992 .addReg(D1, RegState::Define | getDeadRegState(DstIsDead));
Bill Wendling73fe34a2010-11-16 01:16:36 +0000993
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000994 // Add an implicit def for the super-register.
995 MIB.addReg(DstReg, RegState::ImplicitDefine | getDeadRegState(DstIsDead));
996 TransferImpOps(MI, MIB, MIB);
997 MI.eraseFromParent();
Evan Cheng9fe20092011-01-20 08:34:58 +0000998 return true;
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000999 }
1000
Bill Wendling73fe34a2010-11-16 01:16:36 +00001001 case ARM::VSTMQIA:
1002 case ARM::VSTMQDB: {
1003 unsigned NewOpc = (Opcode == ARM::VSTMQIA) ? ARM::VSTMDIA : ARM::VSTMDDB;
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001004 MachineInstrBuilder MIB =
Bill Wendling73fe34a2010-11-16 01:16:36 +00001005 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(NewOpc));
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001006 unsigned OpIdx = 0;
Bill Wendling73fe34a2010-11-16 01:16:36 +00001007
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001008 // Grab the Q register source.
1009 bool SrcIsKill = MI.getOperand(OpIdx).isKill();
1010 unsigned SrcReg = MI.getOperand(OpIdx++).getReg();
Bill Wendling73fe34a2010-11-16 01:16:36 +00001011
1012 // Copy the destination register.
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001013 MIB.addOperand(MI.getOperand(OpIdx++));
Bill Wendling73fe34a2010-11-16 01:16:36 +00001014
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001015 // Copy the predicate operands.
1016 MIB.addOperand(MI.getOperand(OpIdx++));
1017 MIB.addOperand(MI.getOperand(OpIdx++));
Bill Wendling73fe34a2010-11-16 01:16:36 +00001018
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001019 // Add the source operands (D subregs).
1020 unsigned D0 = TRI->getSubReg(SrcReg, ARM::dsub_0);
1021 unsigned D1 = TRI->getSubReg(SrcReg, ARM::dsub_1);
1022 MIB.addReg(D0).addReg(D1);
Bill Wendling73fe34a2010-11-16 01:16:36 +00001023
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001024 if (SrcIsKill)
1025 // Add an implicit kill for the Q register.
1026 (*MIB).addRegisterKilled(SrcReg, TRI, true);
Bill Wendling73fe34a2010-11-16 01:16:36 +00001027
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001028 TransferImpOps(MI, MIB, MIB);
1029 MI.eraseFromParent();
Evan Cheng9fe20092011-01-20 08:34:58 +00001030 return true;
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001031 }
Jim Grosbach65dc3032010-10-06 21:16:16 +00001032 case ARM::VDUPfqf:
1033 case ARM::VDUPfdf:{
Jim Grosbach8b8515c2011-03-11 20:31:17 +00001034 unsigned NewOpc = Opcode == ARM::VDUPfqf ? ARM::VDUPLN32q :
1035 ARM::VDUPLN32d;
Jim Grosbach65dc3032010-10-06 21:16:16 +00001036 MachineInstrBuilder MIB =
1037 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(NewOpc));
1038 unsigned OpIdx = 0;
1039 unsigned SrcReg = MI.getOperand(1).getReg();
1040 unsigned Lane = getARMRegisterNumbering(SrcReg) & 1;
1041 unsigned DReg = TRI->getMatchingSuperReg(SrcReg,
Jim Grosbachb181ad32011-03-11 23:00:16 +00001042 Lane & 1 ? ARM::ssub_1 : ARM::ssub_0,
1043 &ARM::DPR_VFP2RegClass);
Jim Grosbach65dc3032010-10-06 21:16:16 +00001044 // The lane is [0,1] for the containing DReg superregister.
1045 // Copy the dst/src register operands.
1046 MIB.addOperand(MI.getOperand(OpIdx++));
1047 MIB.addReg(DReg);
1048 ++OpIdx;
1049 // Add the lane select operand.
1050 MIB.addImm(Lane);
1051 // Add the predicate operands.
1052 MIB.addOperand(MI.getOperand(OpIdx++));
1053 MIB.addOperand(MI.getOperand(OpIdx++));
1054
1055 TransferImpOps(MI, MIB, MIB);
1056 MI.eraseFromParent();
Evan Cheng9fe20092011-01-20 08:34:58 +00001057 return true;
Jim Grosbach65dc3032010-10-06 21:16:16 +00001058 }
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001059
Bob Wilsonffde0802010-09-02 16:00:54 +00001060 case ARM::VLD1q8Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +00001061 case ARM::VLD1q16Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +00001062 case ARM::VLD1q32Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +00001063 case ARM::VLD1q64Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +00001064 case ARM::VLD1q8Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +00001065 case ARM::VLD1q16Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +00001066 case ARM::VLD1q32Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +00001067 case ARM::VLD1q64Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +00001068 case ARM::VLD2d8Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +00001069 case ARM::VLD2d16Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +00001070 case ARM::VLD2d32Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +00001071 case ARM::VLD2q8Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +00001072 case ARM::VLD2q16Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +00001073 case ARM::VLD2q32Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +00001074 case ARM::VLD2d8Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +00001075 case ARM::VLD2d16Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +00001076 case ARM::VLD2d32Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +00001077 case ARM::VLD2q8Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +00001078 case ARM::VLD2q16Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +00001079 case ARM::VLD2q32Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001080 case ARM::VLD3d8Pseudo:
Bob Wilsonf5721912010-09-03 18:16:02 +00001081 case ARM::VLD3d16Pseudo:
Bob Wilsonf5721912010-09-03 18:16:02 +00001082 case ARM::VLD3d32Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +00001083 case ARM::VLD1d64TPseudo:
Bob Wilsonf5721912010-09-03 18:16:02 +00001084 case ARM::VLD3d8Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001085 case ARM::VLD3d16Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001086 case ARM::VLD3d32Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +00001087 case ARM::VLD1d64TPseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001088 case ARM::VLD3q8Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001089 case ARM::VLD3q16Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001090 case ARM::VLD3q32Pseudo_UPD:
Bob Wilson7de68142011-02-07 17:43:15 +00001091 case ARM::VLD3q8oddPseudo:
1092 case ARM::VLD3q16oddPseudo:
1093 case ARM::VLD3q32oddPseudo:
Bob Wilsonf5721912010-09-03 18:16:02 +00001094 case ARM::VLD3q8oddPseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001095 case ARM::VLD3q16oddPseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001096 case ARM::VLD3q32oddPseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001097 case ARM::VLD4d8Pseudo:
Bob Wilsonf5721912010-09-03 18:16:02 +00001098 case ARM::VLD4d16Pseudo:
Bob Wilsonf5721912010-09-03 18:16:02 +00001099 case ARM::VLD4d32Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +00001100 case ARM::VLD1d64QPseudo:
Bob Wilsonf5721912010-09-03 18:16:02 +00001101 case ARM::VLD4d8Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001102 case ARM::VLD4d16Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001103 case ARM::VLD4d32Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +00001104 case ARM::VLD1d64QPseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001105 case ARM::VLD4q8Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001106 case ARM::VLD4q16Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001107 case ARM::VLD4q32Pseudo_UPD:
Bob Wilson7de68142011-02-07 17:43:15 +00001108 case ARM::VLD4q8oddPseudo:
1109 case ARM::VLD4q16oddPseudo:
1110 case ARM::VLD4q32oddPseudo:
Bob Wilsonf5721912010-09-03 18:16:02 +00001111 case ARM::VLD4q8oddPseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001112 case ARM::VLD4q16oddPseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001113 case ARM::VLD4q32oddPseudo_UPD:
Bob Wilson2a0e9742010-11-27 06:35:16 +00001114 case ARM::VLD1DUPq8Pseudo:
1115 case ARM::VLD1DUPq16Pseudo:
1116 case ARM::VLD1DUPq32Pseudo:
1117 case ARM::VLD1DUPq8Pseudo_UPD:
1118 case ARM::VLD1DUPq16Pseudo_UPD:
1119 case ARM::VLD1DUPq32Pseudo_UPD:
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001120 case ARM::VLD2DUPd8Pseudo:
1121 case ARM::VLD2DUPd16Pseudo:
1122 case ARM::VLD2DUPd32Pseudo:
1123 case ARM::VLD2DUPd8Pseudo_UPD:
1124 case ARM::VLD2DUPd16Pseudo_UPD:
1125 case ARM::VLD2DUPd32Pseudo_UPD:
Bob Wilson86c6d802010-11-29 19:35:29 +00001126 case ARM::VLD3DUPd8Pseudo:
1127 case ARM::VLD3DUPd16Pseudo:
1128 case ARM::VLD3DUPd32Pseudo:
1129 case ARM::VLD3DUPd8Pseudo_UPD:
1130 case ARM::VLD3DUPd16Pseudo_UPD:
1131 case ARM::VLD3DUPd32Pseudo_UPD:
Bob Wilson6c4c9822010-11-30 00:00:35 +00001132 case ARM::VLD4DUPd8Pseudo:
1133 case ARM::VLD4DUPd16Pseudo:
1134 case ARM::VLD4DUPd32Pseudo:
1135 case ARM::VLD4DUPd8Pseudo_UPD:
1136 case ARM::VLD4DUPd16Pseudo_UPD:
1137 case ARM::VLD4DUPd32Pseudo_UPD:
Bob Wilson8466fa12010-09-13 23:01:35 +00001138 ExpandVLD(MBBI);
Evan Cheng9fe20092011-01-20 08:34:58 +00001139 return true;
Bob Wilsonffde0802010-09-02 16:00:54 +00001140
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001141 case ARM::VST1q8Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001142 case ARM::VST1q16Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001143 case ARM::VST1q32Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001144 case ARM::VST1q64Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001145 case ARM::VST1q8Pseudo_UPD:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001146 case ARM::VST1q16Pseudo_UPD:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001147 case ARM::VST1q32Pseudo_UPD:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001148 case ARM::VST1q64Pseudo_UPD:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001149 case ARM::VST2d8Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001150 case ARM::VST2d16Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001151 case ARM::VST2d32Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001152 case ARM::VST2q8Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001153 case ARM::VST2q16Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001154 case ARM::VST2q32Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001155 case ARM::VST2d8Pseudo_UPD:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001156 case ARM::VST2d16Pseudo_UPD:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001157 case ARM::VST2d32Pseudo_UPD:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001158 case ARM::VST2q8Pseudo_UPD:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001159 case ARM::VST2q16Pseudo_UPD:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001160 case ARM::VST2q32Pseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +00001161 case ARM::VST3d8Pseudo:
Bob Wilson01ba4612010-08-26 18:51:29 +00001162 case ARM::VST3d16Pseudo:
Bob Wilson01ba4612010-08-26 18:51:29 +00001163 case ARM::VST3d32Pseudo:
Bob Wilson01ba4612010-08-26 18:51:29 +00001164 case ARM::VST1d64TPseudo:
Bob Wilson01ba4612010-08-26 18:51:29 +00001165 case ARM::VST3d8Pseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +00001166 case ARM::VST3d16Pseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +00001167 case ARM::VST3d32Pseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +00001168 case ARM::VST1d64TPseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +00001169 case ARM::VST3q8Pseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +00001170 case ARM::VST3q16Pseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +00001171 case ARM::VST3q32Pseudo_UPD:
Bob Wilson7de68142011-02-07 17:43:15 +00001172 case ARM::VST3q8oddPseudo:
1173 case ARM::VST3q16oddPseudo:
1174 case ARM::VST3q32oddPseudo:
Bob Wilson01ba4612010-08-26 18:51:29 +00001175 case ARM::VST3q8oddPseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +00001176 case ARM::VST3q16oddPseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +00001177 case ARM::VST3q32oddPseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +00001178 case ARM::VST4d8Pseudo:
Bob Wilson709d5922010-08-25 23:27:42 +00001179 case ARM::VST4d16Pseudo:
Bob Wilson709d5922010-08-25 23:27:42 +00001180 case ARM::VST4d32Pseudo:
Bob Wilson70e48b22010-08-26 05:33:30 +00001181 case ARM::VST1d64QPseudo:
Bob Wilson709d5922010-08-25 23:27:42 +00001182 case ARM::VST4d8Pseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +00001183 case ARM::VST4d16Pseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +00001184 case ARM::VST4d32Pseudo_UPD:
Bob Wilson70e48b22010-08-26 05:33:30 +00001185 case ARM::VST1d64QPseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +00001186 case ARM::VST4q8Pseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +00001187 case ARM::VST4q16Pseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +00001188 case ARM::VST4q32Pseudo_UPD:
Bob Wilson7de68142011-02-07 17:43:15 +00001189 case ARM::VST4q8oddPseudo:
1190 case ARM::VST4q16oddPseudo:
1191 case ARM::VST4q32oddPseudo:
Bob Wilson709d5922010-08-25 23:27:42 +00001192 case ARM::VST4q8oddPseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +00001193 case ARM::VST4q16oddPseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +00001194 case ARM::VST4q32oddPseudo_UPD:
Bob Wilson8466fa12010-09-13 23:01:35 +00001195 ExpandVST(MBBI);
Evan Cheng9fe20092011-01-20 08:34:58 +00001196 return true;
Bob Wilson8466fa12010-09-13 23:01:35 +00001197
Bob Wilsonb796bbb2010-11-01 22:04:05 +00001198 case ARM::VLD1LNq8Pseudo:
1199 case ARM::VLD1LNq16Pseudo:
1200 case ARM::VLD1LNq32Pseudo:
1201 case ARM::VLD1LNq8Pseudo_UPD:
1202 case ARM::VLD1LNq16Pseudo_UPD:
1203 case ARM::VLD1LNq32Pseudo_UPD:
Bob Wilson8466fa12010-09-13 23:01:35 +00001204 case ARM::VLD2LNd8Pseudo:
1205 case ARM::VLD2LNd16Pseudo:
1206 case ARM::VLD2LNd32Pseudo:
1207 case ARM::VLD2LNq16Pseudo:
1208 case ARM::VLD2LNq32Pseudo:
1209 case ARM::VLD2LNd8Pseudo_UPD:
1210 case ARM::VLD2LNd16Pseudo_UPD:
1211 case ARM::VLD2LNd32Pseudo_UPD:
1212 case ARM::VLD2LNq16Pseudo_UPD:
1213 case ARM::VLD2LNq32Pseudo_UPD:
1214 case ARM::VLD3LNd8Pseudo:
1215 case ARM::VLD3LNd16Pseudo:
1216 case ARM::VLD3LNd32Pseudo:
1217 case ARM::VLD3LNq16Pseudo:
1218 case ARM::VLD3LNq32Pseudo:
1219 case ARM::VLD3LNd8Pseudo_UPD:
1220 case ARM::VLD3LNd16Pseudo_UPD:
1221 case ARM::VLD3LNd32Pseudo_UPD:
1222 case ARM::VLD3LNq16Pseudo_UPD:
1223 case ARM::VLD3LNq32Pseudo_UPD:
1224 case ARM::VLD4LNd8Pseudo:
1225 case ARM::VLD4LNd16Pseudo:
1226 case ARM::VLD4LNd32Pseudo:
1227 case ARM::VLD4LNq16Pseudo:
1228 case ARM::VLD4LNq32Pseudo:
1229 case ARM::VLD4LNd8Pseudo_UPD:
1230 case ARM::VLD4LNd16Pseudo_UPD:
1231 case ARM::VLD4LNd32Pseudo_UPD:
1232 case ARM::VLD4LNq16Pseudo_UPD:
1233 case ARM::VLD4LNq32Pseudo_UPD:
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001234 case ARM::VST1LNq8Pseudo:
1235 case ARM::VST1LNq16Pseudo:
1236 case ARM::VST1LNq32Pseudo:
1237 case ARM::VST1LNq8Pseudo_UPD:
1238 case ARM::VST1LNq16Pseudo_UPD:
1239 case ARM::VST1LNq32Pseudo_UPD:
Bob Wilson8466fa12010-09-13 23:01:35 +00001240 case ARM::VST2LNd8Pseudo:
1241 case ARM::VST2LNd16Pseudo:
1242 case ARM::VST2LNd32Pseudo:
1243 case ARM::VST2LNq16Pseudo:
1244 case ARM::VST2LNq32Pseudo:
1245 case ARM::VST2LNd8Pseudo_UPD:
1246 case ARM::VST2LNd16Pseudo_UPD:
1247 case ARM::VST2LNd32Pseudo_UPD:
1248 case ARM::VST2LNq16Pseudo_UPD:
1249 case ARM::VST2LNq32Pseudo_UPD:
1250 case ARM::VST3LNd8Pseudo:
1251 case ARM::VST3LNd16Pseudo:
1252 case ARM::VST3LNd32Pseudo:
1253 case ARM::VST3LNq16Pseudo:
1254 case ARM::VST3LNq32Pseudo:
1255 case ARM::VST3LNd8Pseudo_UPD:
1256 case ARM::VST3LNd16Pseudo_UPD:
1257 case ARM::VST3LNd32Pseudo_UPD:
1258 case ARM::VST3LNq16Pseudo_UPD:
1259 case ARM::VST3LNq32Pseudo_UPD:
1260 case ARM::VST4LNd8Pseudo:
1261 case ARM::VST4LNd16Pseudo:
1262 case ARM::VST4LNd32Pseudo:
1263 case ARM::VST4LNq16Pseudo:
1264 case ARM::VST4LNq32Pseudo:
1265 case ARM::VST4LNd8Pseudo_UPD:
1266 case ARM::VST4LNd16Pseudo_UPD:
1267 case ARM::VST4LNd32Pseudo_UPD:
1268 case ARM::VST4LNq16Pseudo_UPD:
1269 case ARM::VST4LNq32Pseudo_UPD:
1270 ExpandLaneOp(MBBI);
Evan Cheng9fe20092011-01-20 08:34:58 +00001271 return true;
Bob Wilsonbd916c52010-09-13 23:55:10 +00001272
Evan Cheng9fe20092011-01-20 08:34:58 +00001273 case ARM::VTBL2Pseudo: ExpandVTBL(MBBI, ARM::VTBL2, false, 2); return true;
1274 case ARM::VTBL3Pseudo: ExpandVTBL(MBBI, ARM::VTBL3, false, 3); return true;
1275 case ARM::VTBL4Pseudo: ExpandVTBL(MBBI, ARM::VTBL4, false, 4); return true;
1276 case ARM::VTBX2Pseudo: ExpandVTBL(MBBI, ARM::VTBX2, true, 2); return true;
1277 case ARM::VTBX3Pseudo: ExpandVTBL(MBBI, ARM::VTBX3, true, 3); return true;
1278 case ARM::VTBX4Pseudo: ExpandVTBL(MBBI, ARM::VTBX4, true, 4); return true;
1279 }
Bob Wilson709d5922010-08-25 23:27:42 +00001280
Evan Cheng9fe20092011-01-20 08:34:58 +00001281 return false;
1282}
1283
1284bool ARMExpandPseudo::ExpandMBB(MachineBasicBlock &MBB) {
1285 bool Modified = false;
1286
1287 MachineBasicBlock::iterator MBBI = MBB.begin(), E = MBB.end();
1288 while (MBBI != E) {
1289 MachineBasicBlock::iterator NMBBI = llvm::next(MBBI);
1290 Modified |= ExpandMI(MBB, MBBI);
Evan Chengb9803a82009-11-06 23:52:48 +00001291 MBBI = NMBBI;
1292 }
1293
1294 return Modified;
1295}
1296
1297bool ARMExpandPseudo::runOnMachineFunction(MachineFunction &MF) {
Evan Cheng53519f02011-01-21 18:55:51 +00001298 const TargetMachine &TM = MF.getTarget();
1299 TII = static_cast<const ARMBaseInstrInfo*>(TM.getInstrInfo());
1300 TRI = TM.getRegisterInfo();
1301 STI = &TM.getSubtarget<ARMSubtarget>();
Evan Cheng9fe20092011-01-20 08:34:58 +00001302 AFI = MF.getInfo<ARMFunctionInfo>();
Evan Chengb9803a82009-11-06 23:52:48 +00001303
1304 bool Modified = false;
1305 for (MachineFunction::iterator MFI = MF.begin(), E = MF.end(); MFI != E;
1306 ++MFI)
1307 Modified |= ExpandMBB(*MFI);
1308 return Modified;
1309}
1310
1311/// createARMExpandPseudoPass - returns an instance of the pseudo instruction
1312/// expansion pass.
1313FunctionPass *llvm::createARMExpandPseudoPass() {
1314 return new ARMExpandPseudo();
1315}