blob: 959e61021519951c2e8be1aa76be799c748aaab4 [file] [log] [blame]
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001//===-- X86ISelLowering.h - X86 DAG Lowering Interface ----------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#ifndef X86ISELLOWERING_H
16#define X86ISELLOWERING_H
17
Evan Cheng559806f2006-01-27 08:10:46 +000018#include "X86Subtarget.h"
Anton Korobeynikov2365f512007-07-14 14:06:15 +000019#include "X86RegisterInfo.h"
Gordon Henriksen86737662008-01-05 16:56:59 +000020#include "X86MachineFunctionInfo.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000021#include "llvm/Target/TargetLowering.h"
22#include "llvm/CodeGen/SelectionDAG.h"
Rafael Espindola1b5dcc32007-08-31 15:06:30 +000023#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000024
25namespace llvm {
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000026 namespace X86ISD {
Evan Chengd9558e02006-01-06 00:43:03 +000027 // X86 Specific DAG Nodes
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000028 enum NodeType {
29 // Start the numbering where the builtin ops leave off.
Evan Cheng7df96d62005-12-17 01:21:05 +000030 FIRST_NUMBER = ISD::BUILTIN_OP_END+X86::INSTRUCTION_LIST_END,
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000031
Evan Cheng18efe262007-12-14 02:13:44 +000032 /// BSF - Bit scan forward.
33 /// BSR - Bit scan reverse.
34 BSF,
35 BSR,
36
Evan Chenge3413162006-01-09 18:33:28 +000037 /// SHLD, SHRD - Double shift instructions. These correspond to
38 /// X86::SHLDxx and X86::SHRDxx instructions.
39 SHLD,
40 SHRD,
41
Evan Chengef6ffb12006-01-31 03:14:29 +000042 /// FAND - Bitwise logical AND of floating point values. This corresponds
43 /// to X86::ANDPS or X86::ANDPD.
44 FAND,
45
Evan Cheng68c47cb2007-01-05 07:55:56 +000046 /// FOR - Bitwise logical OR of floating point values. This corresponds
47 /// to X86::ORPS or X86::ORPD.
48 FOR,
49
Evan Cheng223547a2006-01-31 22:28:30 +000050 /// FXOR - Bitwise logical XOR of floating point values. This corresponds
51 /// to X86::XORPS or X86::XORPD.
52 FXOR,
53
Evan Cheng73d6cf12007-01-05 21:37:56 +000054 /// FSRL - Bitwise logical right shift of floating point values. These
55 /// corresponds to X86::PSRLDQ.
Evan Cheng68c47cb2007-01-05 07:55:56 +000056 FSRL,
57
Evan Chenge3de85b2006-02-04 02:20:30 +000058 /// FILD, FILD_FLAG - This instruction implements SINT_TO_FP with the
59 /// integer source in memory and FP reg result. This corresponds to the
60 /// X86::FILD*m instructions. It has three inputs (token chain, address,
61 /// and source type) and two outputs (FP value and token chain). FILD_FLAG
62 /// also produces a flag).
Evan Chenga3195e82006-01-12 22:54:21 +000063 FILD,
Evan Chenge3de85b2006-02-04 02:20:30 +000064 FILD_FLAG,
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000065
66 /// FP_TO_INT*_IN_MEM - This instruction implements FP_TO_SINT with the
67 /// integer destination in memory and a FP reg source. This corresponds
68 /// to the X86::FIST*m instructions and the rounding mode change stuff. It
Chris Lattner91897772006-10-18 18:26:48 +000069 /// has two inputs (token chain and address) and two outputs (int value
70 /// and token chain).
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000071 FP_TO_INT16_IN_MEM,
72 FP_TO_INT32_IN_MEM,
73 FP_TO_INT64_IN_MEM,
74
Evan Chengb077b842005-12-21 02:39:21 +000075 /// FLD - This instruction implements an extending load to FP stack slots.
76 /// This corresponds to the X86::FLD32m / X86::FLD64m. It takes a chain
Evan Cheng38bcbaf2005-12-23 07:31:11 +000077 /// operand, ptr to load from, and a ValueType node indicating the type
78 /// to load to.
Evan Chengb077b842005-12-21 02:39:21 +000079 FLD,
80
Evan Chengd90eb7f2006-01-05 00:27:02 +000081 /// FST - This instruction implements a truncating store to FP stack
82 /// slots. This corresponds to the X86::FST32m / X86::FST64m. It takes a
83 /// chain operand, value to store, address, and a ValueType to store it
84 /// as.
85 FST,
86
Chris Lattnercb186562007-02-25 08:15:11 +000087 /// FP_GET_RESULT - This corresponds to FpGETRESULT pseudo instruction
88 /// which copies from ST(0) to the destination. It takes a chain and
89 /// writes a RFP result and a chain.
Evan Chengd90eb7f2006-01-05 00:27:02 +000090 FP_GET_RESULT,
91
Chris Lattnercb186562007-02-25 08:15:11 +000092 /// FP_SET_RESULT - This corresponds to FpSETRESULT pseudo instruction
93 /// which copies the source operand to ST(0). It takes a chain+value and
94 /// returns a chain and a flag.
Evan Chengb077b842005-12-21 02:39:21 +000095 FP_SET_RESULT,
96
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000097 /// CALL/TAILCALL - These operations represent an abstract X86 call
98 /// instruction, which includes a bunch of information. In particular the
99 /// operands of these node are:
100 ///
101 /// #0 - The incoming token chain
102 /// #1 - The callee
103 /// #2 - The number of arg bytes the caller pushes on the stack.
104 /// #3 - The number of arg bytes the callee pops off the stack.
105 /// #4 - The value to pass in AL/AX/EAX (optional)
106 /// #5 - The value to pass in DL/DX/EDX (optional)
107 ///
108 /// The result values of these nodes are:
109 ///
110 /// #0 - The outgoing token chain
111 /// #1 - The first register result value (optional)
112 /// #2 - The second register result value (optional)
113 ///
114 /// The CALL vs TAILCALL distinction boils down to whether the callee is
115 /// known not to modify the caller's stack frame, as is standard with
116 /// LLVM.
117 CALL,
118 TAILCALL,
Andrew Lenharthb873ff32005-11-20 21:41:10 +0000119
120 /// RDTSC_DAG - This operation implements the lowering for
121 /// readcyclecounter
122 RDTSC_DAG,
Evan Cheng7df96d62005-12-17 01:21:05 +0000123
124 /// X86 compare and logical compare instructions.
Evan Cheng7d6ff3a2007-09-17 17:42:53 +0000125 CMP, COMI, UCOMI,
Evan Cheng7df96d62005-12-17 01:21:05 +0000126
Evan Chengd5781fc2005-12-21 20:21:51 +0000127 /// X86 SetCC. Operand 1 is condition code, and operand 2 is the flag
128 /// operand produced by a CMP instruction.
129 SETCC,
130
131 /// X86 conditional moves. Operand 1 and operand 2 are the two values
Chris Lattner91897772006-10-18 18:26:48 +0000132 /// to select from (operand 1 is a R/W operand). Operand 3 is the
133 /// condition code, and operand 4 is the flag operand produced by a CMP
134 /// or TEST instruction. It also writes a flag result.
Evan Cheng7df96d62005-12-17 01:21:05 +0000135 CMOV,
Evan Cheng898101c2005-12-19 23:12:38 +0000136
Evan Chengd5781fc2005-12-21 20:21:51 +0000137 /// X86 conditional branches. Operand 1 is the chain operand, operand 2
138 /// is the block to branch if condition is true, operand 3 is the
139 /// condition code, and operand 4 is the flag operand produced by a CMP
140 /// or TEST instruction.
Evan Cheng898101c2005-12-19 23:12:38 +0000141 BRCOND,
Evan Chengb077b842005-12-21 02:39:21 +0000142
Evan Cheng67f92a72006-01-11 22:15:48 +0000143 /// Return with a flag operand. Operand 1 is the chain operand, operand
144 /// 2 is the number of bytes of stack to pop.
Evan Chengb077b842005-12-21 02:39:21 +0000145 RET_FLAG,
Evan Cheng67f92a72006-01-11 22:15:48 +0000146
147 /// REP_STOS - Repeat fill, corresponds to X86::REP_STOSx.
148 REP_STOS,
149
150 /// REP_MOVS - Repeat move, corresponds to X86::REP_MOVSx.
151 REP_MOVS,
Evan Cheng223547a2006-01-31 22:28:30 +0000152
Evan Cheng7ccced62006-02-18 00:15:05 +0000153 /// GlobalBaseReg - On Darwin, this node represents the result of the popl
154 /// at function entry, used for PIC code.
155 GlobalBaseReg,
Evan Chenga0ea0532006-02-23 02:43:52 +0000156
Chris Lattner6458f182006-09-28 23:33:12 +0000157 /// Wrapper - A wrapper node for TargetConstantPool,
Evan Cheng020d2e82006-02-23 20:41:18 +0000158 /// TargetExternalSymbol, and TargetGlobalAddress.
159 Wrapper,
Evan Cheng48090aa2006-03-21 23:01:21 +0000160
Evan Cheng0085a282006-11-30 21:55:46 +0000161 /// WrapperRIP - Special wrapper used under X86-64 PIC mode for RIP
162 /// relative displacements.
163 WrapperRIP,
164
Evan Chengbc4832b2006-03-24 23:15:12 +0000165 /// S2VEC - X86 version of SCALAR_TO_VECTOR. The destination base does not
166 /// have to match the operand type.
167 S2VEC,
Evan Chengb9df0ca2006-03-22 02:53:00 +0000168
Evan Chengb067a1e2006-03-31 19:22:53 +0000169 /// PEXTRW - Extract a 16-bit value from a vector and zero extend it to
Evan Cheng653159f2006-03-31 21:55:24 +0000170 /// i32, corresponds to X86::PEXTRW.
Evan Chengb067a1e2006-03-31 19:22:53 +0000171 PEXTRW,
Evan Cheng653159f2006-03-31 21:55:24 +0000172
173 /// PINSRW - Insert the lower 16-bits of a 32-bit value to a vector,
174 /// corresponds to X86::PINSRW.
Evan Cheng8ca29322006-11-10 21:43:37 +0000175 PINSRW,
176
177 /// FMAX, FMIN - Floating point max and min.
178 ///
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +0000179 FMAX, FMIN,
Dan Gohman20382522007-07-10 00:05:58 +0000180
181 /// FRSQRT, FRCP - Floating point reciprocal-sqrt and reciprocal
182 /// approximation. Note that these typically require refinement
183 /// in order to obtain suitable precision.
184 FRSQRT, FRCP,
185
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +0000186 // Thread Local Storage
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000187 TLSADDR, THREAD_POINTER,
188
189 // Exception Handling helpers
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000190 EH_RETURN,
191
192 // tail call return
193 // oeprand #0 chain
194 // operand #1 callee (register or absolute)
195 // operand #2 stack adjustment
196 // operand #3 optional in flag
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +0000197 TC_RETURN,
198
199 // Store FP control world into i16 memory
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000200 FNSTCW16m,
201
202 // Trapping instruction
203 TRAP
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000204 };
205 }
206
Evan Chengb9df0ca2006-03-22 02:53:00 +0000207 /// Define some predicates that are used for node matching.
208 namespace X86 {
Evan Cheng0188ecb2006-03-22 18:59:22 +0000209 /// isPSHUFDMask - Return true if the specified VECTOR_SHUFFLE operand
210 /// specifies a shuffle of elements that is suitable for input to PSHUFD.
211 bool isPSHUFDMask(SDNode *N);
212
Evan Cheng506d3df2006-03-29 23:07:14 +0000213 /// isPSHUFHWMask - Return true if the specified VECTOR_SHUFFLE operand
214 /// specifies a shuffle of elements that is suitable for input to PSHUFD.
215 bool isPSHUFHWMask(SDNode *N);
216
217 /// isPSHUFLWMask - Return true if the specified VECTOR_SHUFFLE operand
218 /// specifies a shuffle of elements that is suitable for input to PSHUFD.
219 bool isPSHUFLWMask(SDNode *N);
220
Evan Cheng14aed5e2006-03-24 01:18:28 +0000221 /// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
222 /// specifies a shuffle of elements that is suitable for input to SHUFP*.
223 bool isSHUFPMask(SDNode *N);
224
Evan Cheng2c0dbd02006-03-24 02:58:06 +0000225 /// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
226 /// specifies a shuffle of elements that is suitable for input to MOVHLPS.
227 bool isMOVHLPSMask(SDNode *N);
228
Evan Cheng6e56e2c2006-11-07 22:14:24 +0000229 /// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
230 /// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
231 /// <2, 3, 2, 3>
232 bool isMOVHLPS_v_undef_Mask(SDNode *N);
233
Evan Cheng5ced1d82006-04-06 23:23:56 +0000234 /// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
235 /// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
236 bool isMOVLPMask(SDNode *N);
237
238 /// isMOVHPMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng533a0aa2006-04-19 20:35:22 +0000239 /// specifies a shuffle of elements that is suitable for input to MOVHP{S|D}
240 /// as well as MOVLHPS.
Evan Cheng5ced1d82006-04-06 23:23:56 +0000241 bool isMOVHPMask(SDNode *N);
242
Evan Cheng0038e592006-03-28 00:39:58 +0000243 /// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
244 /// specifies a shuffle of elements that is suitable for input to UNPCKL.
Evan Cheng39623da2006-04-20 08:58:49 +0000245 bool isUNPCKLMask(SDNode *N, bool V2IsSplat = false);
Evan Cheng0038e592006-03-28 00:39:58 +0000246
Evan Cheng4fcb9222006-03-28 02:43:26 +0000247 /// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
248 /// specifies a shuffle of elements that is suitable for input to UNPCKH.
Evan Cheng39623da2006-04-20 08:58:49 +0000249 bool isUNPCKHMask(SDNode *N, bool V2IsSplat = false);
Evan Cheng4fcb9222006-03-28 02:43:26 +0000250
Evan Cheng1d5a8cc2006-04-05 07:20:06 +0000251 /// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
252 /// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
253 /// <0, 0, 1, 1>
254 bool isUNPCKL_v_undef_Mask(SDNode *N);
255
Bill Wendling2f9bb1a2007-04-24 21:16:55 +0000256 /// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
257 /// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
258 /// <2, 2, 3, 3>
259 bool isUNPCKH_v_undef_Mask(SDNode *N);
260
Evan Cheng017dcc62006-04-21 01:05:10 +0000261 /// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
262 /// specifies a shuffle of elements that is suitable for input to MOVSS,
263 /// MOVSD, and MOVD, i.e. setting the lowest element.
264 bool isMOVLMask(SDNode *N);
Evan Chengd6d1cbd2006-04-11 00:19:04 +0000265
Evan Chengd9539472006-04-14 21:59:03 +0000266 /// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
267 /// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
268 bool isMOVSHDUPMask(SDNode *N);
269
270 /// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
271 /// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
272 bool isMOVSLDUPMask(SDNode *N);
273
Evan Chengb9df0ca2006-03-22 02:53:00 +0000274 /// isSplatMask - Return true if the specified VECTOR_SHUFFLE operand
275 /// specifies a splat of a single element.
276 bool isSplatMask(SDNode *N);
277
Evan Chengf686d9b2006-10-27 21:08:32 +0000278 /// isSplatLoMask - Return true if the specified VECTOR_SHUFFLE operand
279 /// specifies a splat of zero element.
280 bool isSplatLoMask(SDNode *N);
281
Evan Cheng63d33002006-03-22 08:01:21 +0000282 /// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
283 /// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUF* and SHUFP*
284 /// instructions.
285 unsigned getShuffleSHUFImmediate(SDNode *N);
Evan Cheng506d3df2006-03-29 23:07:14 +0000286
287 /// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
288 /// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFHW
289 /// instructions.
290 unsigned getShufflePSHUFHWImmediate(SDNode *N);
291
292 /// getShufflePSHUFKWImmediate - Return the appropriate immediate to shuffle
293 /// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFLW
294 /// instructions.
295 unsigned getShufflePSHUFLWImmediate(SDNode *N);
Evan Chengb9df0ca2006-03-22 02:53:00 +0000296 }
297
Chris Lattner91897772006-10-18 18:26:48 +0000298 //===--------------------------------------------------------------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000299 // X86TargetLowering - X86 Implementation of the TargetLowering interface
300 class X86TargetLowering : public TargetLowering {
301 int VarArgsFrameIndex; // FrameIndex for start of varargs area.
Evan Cheng25ab6902006-09-08 06:48:29 +0000302 int RegSaveFrameIndex; // X86-64 vararg func register save area.
303 unsigned VarArgsGPOffset; // X86-64 vararg func int reg offset.
304 unsigned VarArgsFPOffset; // X86-64 vararg func fp reg offset.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000305 int BytesToPopOnReturn; // Number of arg bytes ret should pop.
306 int BytesCallerReserves; // Number of arg bytes caller makes.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000307
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000308 public:
Dan Gohman61e729e2007-08-02 21:21:54 +0000309 explicit X86TargetLowering(TargetMachine &TM);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000310
Evan Chengcc415862007-11-09 01:32:10 +0000311 /// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
312 /// jumptable.
313 SDOperand getPICJumpTableRelocBase(SDOperand Table,
314 SelectionDAG &DAG) const;
315
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000316 // Return the number of bytes that a function should pop when it returns (in
317 // addition to the space used by the return address).
318 //
319 unsigned getBytesToPopOnReturn() const { return BytesToPopOnReturn; }
320
321 // Return the number of bytes that the caller reserves for arguments passed
322 // to this function.
323 unsigned getBytesCallerReserves() const { return BytesCallerReserves; }
324
Chris Lattner54e3efd2007-02-26 04:01:25 +0000325 /// getStackPtrReg - Return the stack pointer register we are using: either
326 /// ESP or RSP.
327 unsigned getStackPtrReg() const { return X86StackPtr; }
328
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000329 /// LowerOperation - Provide custom lowering hooks for some operations.
330 ///
331 virtual SDOperand LowerOperation(SDOperand Op, SelectionDAG &DAG);
332
Chris Lattner27a6c732007-11-24 07:07:01 +0000333 /// ExpandOperation - Custom lower the specified operation, splitting the
334 /// value into two pieces.
335 ///
336 virtual SDNode *ExpandOperationResult(SDNode *N, SelectionDAG &DAG);
337
338
Evan Cheng206ee9d2006-07-07 08:33:52 +0000339 virtual SDOperand PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const;
340
Evan Cheng4a460802006-01-11 00:33:36 +0000341 virtual MachineBasicBlock *InsertAtEndOfBasicBlock(MachineInstr *MI,
342 MachineBasicBlock *MBB);
343
Evan Cheng72261582005-12-20 06:22:03 +0000344 /// getTargetNodeName - This method returns the name of a target specific
345 /// DAG node.
346 virtual const char *getTargetNodeName(unsigned Opcode) const;
347
Nate Begeman368e18d2006-02-16 21:11:51 +0000348 /// computeMaskedBitsForTargetNode - Determine which of the bits specified
349 /// in Mask are known to be either zero or one and return them in the
350 /// KnownZero/KnownOne bitsets.
351 virtual void computeMaskedBitsForTargetNode(const SDOperand Op,
352 uint64_t Mask,
353 uint64_t &KnownZero,
354 uint64_t &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +0000355 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +0000356 unsigned Depth = 0) const;
357
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000358 SDOperand getReturnAddressFrameIndex(SelectionDAG &DAG);
359
Chris Lattner4234f572007-03-25 02:14:49 +0000360 ConstraintType getConstraintType(const std::string &Constraint) const;
Chris Lattnerf4dff842006-07-11 02:54:03 +0000361
Chris Lattner259e97c2006-01-31 19:43:35 +0000362 std::vector<unsigned>
Chris Lattner1efa40f2006-02-22 00:56:39 +0000363 getRegClassForInlineAsmConstraint(const std::string &Constraint,
364 MVT::ValueType VT) const;
Chris Lattner48884cd2007-08-25 00:47:38 +0000365
366 /// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
367 /// vector. If it is invalid, don't add anything to Ops.
368 virtual void LowerAsmOperandForConstraint(SDOperand Op,
369 char ConstraintLetter,
370 std::vector<SDOperand> &Ops,
371 SelectionDAG &DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +0000372
Chris Lattner91897772006-10-18 18:26:48 +0000373 /// getRegForInlineAsmConstraint - Given a physical register constraint
374 /// (e.g. {edx}), return the register number and the register class for the
375 /// register. This should only be used for C_Register constraints. On
376 /// error, this returns a register number of 0.
Chris Lattnerf76d1802006-07-31 23:26:50 +0000377 std::pair<unsigned, const TargetRegisterClass*>
378 getRegForInlineAsmConstraint(const std::string &Constraint,
379 MVT::ValueType VT) const;
380
Chris Lattnerc9addb72007-03-30 23:15:24 +0000381 /// isLegalAddressingMode - Return true if the addressing mode represented
382 /// by AM is legal for this target, for a load/store of the specified type.
383 virtual bool isLegalAddressingMode(const AddrMode &AM, const Type *Ty)const;
384
Evan Cheng2bd122c2007-10-26 01:56:11 +0000385 /// isTruncateFree - Return true if it's free to truncate a value of
386 /// type Ty1 to type Ty2. e.g. On x86 it's free to truncate a i32 value in
387 /// register EAX to i16 by referencing its sub-register AX.
388 virtual bool isTruncateFree(const Type *Ty1, const Type *Ty2) const;
Evan Cheng3c3ddb32007-10-29 19:58:20 +0000389 virtual bool isTruncateFree(MVT::ValueType VT1, MVT::ValueType VT2) const;
Evan Cheng2bd122c2007-10-26 01:56:11 +0000390
Evan Cheng0188ecb2006-03-22 18:59:22 +0000391 /// isShuffleMaskLegal - Targets can use this to indicate that they only
392 /// support *some* VECTOR_SHUFFLE operations, those with specific masks.
Chris Lattner91897772006-10-18 18:26:48 +0000393 /// By default, if a target supports the VECTOR_SHUFFLE node, all mask
394 /// values are assumed to be legal.
Evan Chengca6e8ea2006-03-22 22:07:06 +0000395 virtual bool isShuffleMaskLegal(SDOperand Mask, MVT::ValueType VT) const;
Evan Cheng39623da2006-04-20 08:58:49 +0000396
397 /// isVectorClearMaskLegal - Similar to isShuffleMaskLegal. This is
398 /// used by Targets can use this to indicate if there is a suitable
399 /// VECTOR_SHUFFLE that can be used to replace a VAND with a constant
400 /// pool entry.
401 virtual bool isVectorClearMaskLegal(std::vector<SDOperand> &BVOps,
402 MVT::ValueType EVT,
403 SelectionDAG &DAG) const;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000404
405 /// IsEligibleForTailCallOptimization - Check whether the call is eligible
406 /// for tail call optimization. Target which want to do tail call
407 /// optimization should implement this function.
408 virtual bool IsEligibleForTailCallOptimization(SDOperand Call,
409 SDOperand Ret,
410 SelectionDAG &DAG) const;
411
Rafael Espindolaf1ba1ca2007-11-05 23:12:20 +0000412 virtual const TargetSubtarget* getSubtarget() {
413 return static_cast<const TargetSubtarget*>(Subtarget);
414 }
415
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000416 private:
Evan Cheng0db9fe62006-04-25 20:13:52 +0000417 /// Subtarget - Keep a pointer to the X86Subtarget around so that we can
418 /// make the right decision when generating code for different targets.
419 const X86Subtarget *Subtarget;
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000420 const MRegisterInfo *RegInfo;
Evan Cheng0db9fe62006-04-25 20:13:52 +0000421
Evan Cheng25ab6902006-09-08 06:48:29 +0000422 /// X86StackPtr - X86 physical register used as stack ptr.
423 unsigned X86StackPtr;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000424
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000425 /// X86ScalarSSEf32, X86ScalarSSEf64 - Select between SSE or x87
426 /// floating point ops.
427 /// When SSE is available, use it for f32 operations.
428 /// When SSE2 is available, use it for f64 operations.
429 bool X86ScalarSSEf32;
430 bool X86ScalarSSEf64;
Evan Cheng0db9fe62006-04-25 20:13:52 +0000431
Chris Lattner3085e152007-02-25 08:59:22 +0000432 SDNode *LowerCallResult(SDOperand Chain, SDOperand InFlag, SDNode*TheCall,
433 unsigned CallingConv, SelectionDAG &DAG);
434
Rafael Espindola1b5dcc32007-08-31 15:06:30 +0000435
Rafael Espindola7effac52007-09-14 15:48:13 +0000436 SDOperand LowerMemArgument(SDOperand Op, SelectionDAG &DAG,
437 const CCValAssign &VA, MachineFrameInfo *MFI,
438 SDOperand Root, unsigned i);
439
Rafael Espindola1b5dcc32007-08-31 15:06:30 +0000440 SDOperand LowerMemOpCallTo(SDOperand Op, SelectionDAG &DAG,
441 const SDOperand &StackPtr,
442 const CCValAssign &VA, SDOperand Chain,
443 SDOperand Arg);
444
Gordon Henriksen86737662008-01-05 16:56:59 +0000445 // Call lowering helpers.
446 bool IsCalleePop(SDOperand Op);
447 CCAssignFn *CCAssignFnForNode(SDOperand Op) const;
448 NameDecorationStyle NameDecorationForFORMAL_ARGUMENTS(SDOperand Op);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000449 unsigned GetAlignedArgumentStackSize(unsigned StackSize, SelectionDAG &DAG);
Evan Cheng559806f2006-01-27 08:10:46 +0000450
Chris Lattner27a6c732007-11-24 07:07:01 +0000451 std::pair<SDOperand,SDOperand> FP_TO_SINTHelper(SDOperand Op,
452 SelectionDAG &DAG);
453
Evan Cheng0db9fe62006-04-25 20:13:52 +0000454 SDOperand LowerBUILD_VECTOR(SDOperand Op, SelectionDAG &DAG);
455 SDOperand LowerVECTOR_SHUFFLE(SDOperand Op, SelectionDAG &DAG);
456 SDOperand LowerEXTRACT_VECTOR_ELT(SDOperand Op, SelectionDAG &DAG);
457 SDOperand LowerINSERT_VECTOR_ELT(SDOperand Op, SelectionDAG &DAG);
458 SDOperand LowerSCALAR_TO_VECTOR(SDOperand Op, SelectionDAG &DAG);
459 SDOperand LowerConstantPool(SDOperand Op, SelectionDAG &DAG);
460 SDOperand LowerGlobalAddress(SDOperand Op, SelectionDAG &DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +0000461 SDOperand LowerGlobalTLSAddress(SDOperand Op, SelectionDAG &DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +0000462 SDOperand LowerExternalSymbol(SDOperand Op, SelectionDAG &DAG);
463 SDOperand LowerShift(SDOperand Op, SelectionDAG &DAG);
464 SDOperand LowerSINT_TO_FP(SDOperand Op, SelectionDAG &DAG);
465 SDOperand LowerFP_TO_SINT(SDOperand Op, SelectionDAG &DAG);
466 SDOperand LowerFABS(SDOperand Op, SelectionDAG &DAG);
467 SDOperand LowerFNEG(SDOperand Op, SelectionDAG &DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000468 SDOperand LowerFCOPYSIGN(SDOperand Op, SelectionDAG &DAG);
Evan Chenge5f62042007-09-29 00:00:36 +0000469 SDOperand LowerSETCC(SDOperand Op, SelectionDAG &DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +0000470 SDOperand LowerSELECT(SDOperand Op, SelectionDAG &DAG);
471 SDOperand LowerBRCOND(SDOperand Op, SelectionDAG &DAG);
472 SDOperand LowerMEMSET(SDOperand Op, SelectionDAG &DAG);
Rafael Espindola068317b2007-09-28 12:53:01 +0000473 SDOperand LowerMEMCPYInline(SDOperand Dest, SDOperand Source,
474 SDOperand Chain, unsigned Size, unsigned Align,
475 SelectionDAG &DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +0000476 SDOperand LowerJumpTable(SDOperand Op, SelectionDAG &DAG);
Evan Cheng32fe1032006-05-25 00:59:30 +0000477 SDOperand LowerCALL(SDOperand Op, SelectionDAG &DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +0000478 SDOperand LowerRET(SDOperand Op, SelectionDAG &DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000479 SDOperand LowerDYNAMIC_STACKALLOC(SDOperand Op, SelectionDAG &DAG);
Evan Cheng1bc78042006-04-26 01:20:17 +0000480 SDOperand LowerFORMAL_ARGUMENTS(SDOperand Op, SelectionDAG &DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +0000481 SDOperand LowerVASTART(SDOperand Op, SelectionDAG &DAG);
Evan Chengae642192007-03-02 23:16:35 +0000482 SDOperand LowerVACOPY(SDOperand Op, SelectionDAG &DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +0000483 SDOperand LowerINTRINSIC_WO_CHAIN(SDOperand Op, SelectionDAG &DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +0000484 SDOperand LowerRETURNADDR(SDOperand Op, SelectionDAG &DAG);
485 SDOperand LowerFRAMEADDR(SDOperand Op, SelectionDAG &DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000486 SDOperand LowerFRAME_TO_ARGS_OFFSET(SDOperand Op, SelectionDAG &DAG);
487 SDOperand LowerEH_RETURN(SDOperand Op, SelectionDAG &DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000488 SDOperand LowerTRAMPOLINE(SDOperand Op, SelectionDAG &DAG);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +0000489 SDOperand LowerFLT_ROUNDS(SDOperand Op, SelectionDAG &DAG);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000490 SDOperand LowerTRAP(SDOperand Op, SelectionDAG &DAG);
Evan Cheng18efe262007-12-14 02:13:44 +0000491 SDOperand LowerCTLZ(SDOperand Op, SelectionDAG &DAG);
492 SDOperand LowerCTTZ(SDOperand Op, SelectionDAG &DAG);
Chris Lattner27a6c732007-11-24 07:07:01 +0000493 SDNode *ExpandFP_TO_SINT(SDNode *N, SelectionDAG &DAG);
494 SDNode *ExpandREADCYCLECOUNTER(SDNode *N, SelectionDAG &DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000495 };
496}
497
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000498#endif // X86ISELLOWERING_H