blob: be543a91ef26e643571ec0fcab5260fdb51a58cb [file] [log] [blame]
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001//===-- ARMISelDAGToDAG.cpp - A dag to dag inst selector for ARM ----------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines an instruction selector for the ARM target.
11//
12//===----------------------------------------------------------------------===//
13
14#include "ARM.h"
Evan Chenge5ad88e2008-12-10 21:54:21 +000015#include "ARMAddressingModes.h"
16#include "ARMConstantPoolValue.h"
Evan Chenga8e29892007-01-19 07:51:42 +000017#include "ARMISelLowering.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000018#include "ARMTargetMachine.h"
Rafael Espindola84b19be2006-07-16 01:02:57 +000019#include "llvm/CallingConv.h"
Evan Chenga8e29892007-01-19 07:51:42 +000020#include "llvm/Constants.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000021#include "llvm/DerivedTypes.h"
22#include "llvm/Function.h"
23#include "llvm/Intrinsics.h"
24#include "llvm/CodeGen/MachineFrameInfo.h"
25#include "llvm/CodeGen/MachineFunction.h"
26#include "llvm/CodeGen/MachineInstrBuilder.h"
27#include "llvm/CodeGen/SelectionDAG.h"
28#include "llvm/CodeGen/SelectionDAGISel.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000029#include "llvm/Target/TargetLowering.h"
Chris Lattner72939122007-05-03 00:32:00 +000030#include "llvm/Target/TargetOptions.h"
Chris Lattner3d62d782008-02-03 05:43:57 +000031#include "llvm/Support/Compiler.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000032#include "llvm/Support/Debug.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000033using namespace llvm;
34
Bob Wilson5bafff32009-06-22 23:27:02 +000035static const unsigned arm_dsubreg_0 = 5;
36static const unsigned arm_dsubreg_1 = 6;
37
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000038//===--------------------------------------------------------------------===//
39/// ARMDAGToDAGISel - ARM specific code to select ARM machine
40/// instructions for SelectionDAG operations.
41///
42namespace {
43class ARMDAGToDAGISel : public SelectionDAGISel {
Evan Cheng3f7eb8e2008-09-18 07:24:33 +000044 ARMTargetMachine &TM;
45
Evan Chenga8e29892007-01-19 07:51:42 +000046 /// Subtarget - Keep a pointer to the ARMSubtarget around so that we can
47 /// make the right decision when generating code for different targets.
48 const ARMSubtarget *Subtarget;
49
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000050public:
Evan Cheng3f7eb8e2008-09-18 07:24:33 +000051 explicit ARMDAGToDAGISel(ARMTargetMachine &tm)
Dan Gohman79ce2762009-01-15 19:20:50 +000052 : SelectionDAGISel(tm), TM(tm),
Evan Chenga8e29892007-01-19 07:51:42 +000053 Subtarget(&TM.getSubtarget<ARMSubtarget>()) {
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000054 }
55
Evan Chenga8e29892007-01-19 07:51:42 +000056 virtual const char *getPassName() const {
57 return "ARM Instruction Selection";
Anton Korobeynikov52237112009-06-17 18:13:58 +000058 }
59
60 /// getI32Imm - Return a target constant with the specified value, of type i32.
61 inline SDValue getI32Imm(unsigned Imm) {
62 return CurDAG->getTargetConstant(Imm, MVT::i32);
63 }
64
Dan Gohman475871a2008-07-27 21:46:04 +000065 SDNode *Select(SDValue Op);
Dan Gohmanf350b272008-08-23 02:25:05 +000066 virtual void InstructionSelect();
Dan Gohman475871a2008-07-27 21:46:04 +000067 bool SelectAddrMode2(SDValue Op, SDValue N, SDValue &Base,
68 SDValue &Offset, SDValue &Opc);
69 bool SelectAddrMode2Offset(SDValue Op, SDValue N,
70 SDValue &Offset, SDValue &Opc);
71 bool SelectAddrMode3(SDValue Op, SDValue N, SDValue &Base,
72 SDValue &Offset, SDValue &Opc);
73 bool SelectAddrMode3Offset(SDValue Op, SDValue N,
74 SDValue &Offset, SDValue &Opc);
75 bool SelectAddrMode5(SDValue Op, SDValue N, SDValue &Base,
76 SDValue &Offset);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000077
Dan Gohman475871a2008-07-27 21:46:04 +000078 bool SelectAddrModePC(SDValue Op, SDValue N, SDValue &Offset,
79 SDValue &Label);
Evan Chenga8e29892007-01-19 07:51:42 +000080
Dan Gohman475871a2008-07-27 21:46:04 +000081 bool SelectThumbAddrModeRR(SDValue Op, SDValue N, SDValue &Base,
82 SDValue &Offset);
83 bool SelectThumbAddrModeRI5(SDValue Op, SDValue N, unsigned Scale,
84 SDValue &Base, SDValue &OffImm,
85 SDValue &Offset);
86 bool SelectThumbAddrModeS1(SDValue Op, SDValue N, SDValue &Base,
87 SDValue &OffImm, SDValue &Offset);
88 bool SelectThumbAddrModeS2(SDValue Op, SDValue N, SDValue &Base,
89 SDValue &OffImm, SDValue &Offset);
90 bool SelectThumbAddrModeS4(SDValue Op, SDValue N, SDValue &Base,
91 SDValue &OffImm, SDValue &Offset);
92 bool SelectThumbAddrModeSP(SDValue Op, SDValue N, SDValue &Base,
93 SDValue &OffImm);
Evan Chenga8e29892007-01-19 07:51:42 +000094
Evan Chenge499f972009-06-23 18:14:38 +000095 bool SelectThumb2ShifterOperandReg(SDValue Op, SDValue N,
96 SDValue &BaseReg, SDValue &Opc);
Anton Korobeynikov52237112009-06-17 18:13:58 +000097
Dan Gohman475871a2008-07-27 21:46:04 +000098 bool SelectShifterOperandReg(SDValue Op, SDValue N, SDValue &A,
99 SDValue &B, SDValue &C);
Evan Chenga8e29892007-01-19 07:51:42 +0000100
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000101 // Include the pieces autogenerated from the target description.
102#include "ARMGenDAGISel.inc"
Bob Wilson224c2442009-05-19 05:53:42 +0000103
104private:
105 /// SelectInlineAsmMemoryOperand - Implement addressing mode selection for
106 /// inline asm expressions.
107 virtual bool SelectInlineAsmMemoryOperand(const SDValue &Op,
108 char ConstraintCode,
109 std::vector<SDValue> &OutOps);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000110};
Evan Chenga8e29892007-01-19 07:51:42 +0000111}
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000112
Dan Gohmanf350b272008-08-23 02:25:05 +0000113void ARMDAGToDAGISel::InstructionSelect() {
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000114 DEBUG(BB->dump());
115
David Greene8ad4c002008-10-27 21:56:29 +0000116 SelectRoot(*CurDAG);
Dan Gohmanf350b272008-08-23 02:25:05 +0000117 CurDAG->RemoveDeadNodes();
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000118}
119
Dan Gohman475871a2008-07-27 21:46:04 +0000120bool ARMDAGToDAGISel::SelectAddrMode2(SDValue Op, SDValue N,
121 SDValue &Base, SDValue &Offset,
122 SDValue &Opc) {
Evan Chenga13fd102007-03-13 21:05:54 +0000123 if (N.getOpcode() == ISD::MUL) {
124 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
125 // X * [3,5,9] -> X + X * [2,4,8] etc.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000126 int RHSC = (int)RHS->getZExtValue();
Evan Chenga13fd102007-03-13 21:05:54 +0000127 if (RHSC & 1) {
128 RHSC = RHSC & ~1;
129 ARM_AM::AddrOpc AddSub = ARM_AM::add;
130 if (RHSC < 0) {
131 AddSub = ARM_AM::sub;
132 RHSC = - RHSC;
133 }
134 if (isPowerOf2_32(RHSC)) {
135 unsigned ShAmt = Log2_32(RHSC);
136 Base = Offset = N.getOperand(0);
137 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, ShAmt,
138 ARM_AM::lsl),
139 MVT::i32);
140 return true;
141 }
142 }
143 }
144 }
145
Evan Chenga8e29892007-01-19 07:51:42 +0000146 if (N.getOpcode() != ISD::ADD && N.getOpcode() != ISD::SUB) {
147 Base = N;
148 if (N.getOpcode() == ISD::FrameIndex) {
149 int FI = cast<FrameIndexSDNode>(N)->getIndex();
150 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
151 } else if (N.getOpcode() == ARMISD::Wrapper) {
152 Base = N.getOperand(0);
153 }
154 Offset = CurDAG->getRegister(0, MVT::i32);
155 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(ARM_AM::add, 0,
156 ARM_AM::no_shift),
157 MVT::i32);
Rafael Espindola6e8c6492006-11-08 17:07:32 +0000158 return true;
159 }
Evan Chenga8e29892007-01-19 07:51:42 +0000160
161 // Match simple R +/- imm12 operands.
162 if (N.getOpcode() == ISD::ADD)
163 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000164 int RHSC = (int)RHS->getZExtValue();
Evan Chenge966d642007-01-24 02:45:25 +0000165 if ((RHSC >= 0 && RHSC < 0x1000) ||
166 (RHSC < 0 && RHSC > -0x1000)) { // 12 bits.
Evan Chenga8e29892007-01-19 07:51:42 +0000167 Base = N.getOperand(0);
Evan Chenge966d642007-01-24 02:45:25 +0000168 if (Base.getOpcode() == ISD::FrameIndex) {
169 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
170 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
171 }
Evan Chenga8e29892007-01-19 07:51:42 +0000172 Offset = CurDAG->getRegister(0, MVT::i32);
Evan Chenge966d642007-01-24 02:45:25 +0000173
174 ARM_AM::AddrOpc AddSub = ARM_AM::add;
175 if (RHSC < 0) {
176 AddSub = ARM_AM::sub;
177 RHSC = - RHSC;
178 }
179 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, RHSC,
Evan Chenga8e29892007-01-19 07:51:42 +0000180 ARM_AM::no_shift),
181 MVT::i32);
182 return true;
Rafael Espindola6e8c6492006-11-08 17:07:32 +0000183 }
Evan Chenga8e29892007-01-19 07:51:42 +0000184 }
185
186 // Otherwise this is R +/- [possibly shifted] R
187 ARM_AM::AddrOpc AddSub = N.getOpcode() == ISD::ADD ? ARM_AM::add:ARM_AM::sub;
188 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N.getOperand(1));
189 unsigned ShAmt = 0;
190
191 Base = N.getOperand(0);
192 Offset = N.getOperand(1);
193
194 if (ShOpcVal != ARM_AM::no_shift) {
195 // Check to see if the RHS of the shift is a constant, if not, we can't fold
196 // it.
197 if (ConstantSDNode *Sh =
198 dyn_cast<ConstantSDNode>(N.getOperand(1).getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000199 ShAmt = Sh->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000200 Offset = N.getOperand(1).getOperand(0);
201 } else {
202 ShOpcVal = ARM_AM::no_shift;
Rafael Espindola6e8c6492006-11-08 17:07:32 +0000203 }
204 }
Evan Chenga8e29892007-01-19 07:51:42 +0000205
206 // Try matching (R shl C) + (R).
207 if (N.getOpcode() == ISD::ADD && ShOpcVal == ARM_AM::no_shift) {
208 ShOpcVal = ARM_AM::getShiftOpcForNode(N.getOperand(0));
209 if (ShOpcVal != ARM_AM::no_shift) {
210 // Check to see if the RHS of the shift is a constant, if not, we can't
211 // fold it.
212 if (ConstantSDNode *Sh =
213 dyn_cast<ConstantSDNode>(N.getOperand(0).getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000214 ShAmt = Sh->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000215 Offset = N.getOperand(0).getOperand(0);
216 Base = N.getOperand(1);
217 } else {
218 ShOpcVal = ARM_AM::no_shift;
219 }
220 }
221 }
222
223 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, ShAmt, ShOpcVal),
224 MVT::i32);
Rafael Espindola6e8c6492006-11-08 17:07:32 +0000225 return true;
226}
227
Dan Gohman475871a2008-07-27 21:46:04 +0000228bool ARMDAGToDAGISel::SelectAddrMode2Offset(SDValue Op, SDValue N,
229 SDValue &Offset, SDValue &Opc) {
Evan Chenga8e29892007-01-19 07:51:42 +0000230 unsigned Opcode = Op.getOpcode();
231 ISD::MemIndexedMode AM = (Opcode == ISD::LOAD)
232 ? cast<LoadSDNode>(Op)->getAddressingMode()
233 : cast<StoreSDNode>(Op)->getAddressingMode();
234 ARM_AM::AddrOpc AddSub = (AM == ISD::PRE_INC || AM == ISD::POST_INC)
235 ? ARM_AM::add : ARM_AM::sub;
236 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000237 int Val = (int)C->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000238 if (Val >= 0 && Val < 0x1000) { // 12 bits.
239 Offset = CurDAG->getRegister(0, MVT::i32);
240 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, Val,
241 ARM_AM::no_shift),
242 MVT::i32);
243 return true;
244 }
245 }
246
247 Offset = N;
248 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N);
249 unsigned ShAmt = 0;
250 if (ShOpcVal != ARM_AM::no_shift) {
251 // Check to see if the RHS of the shift is a constant, if not, we can't fold
252 // it.
253 if (ConstantSDNode *Sh = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000254 ShAmt = Sh->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000255 Offset = N.getOperand(0);
256 } else {
257 ShOpcVal = ARM_AM::no_shift;
258 }
259 }
260
261 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, ShAmt, ShOpcVal),
262 MVT::i32);
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000263 return true;
264}
265
Evan Chenga8e29892007-01-19 07:51:42 +0000266
Dan Gohman475871a2008-07-27 21:46:04 +0000267bool ARMDAGToDAGISel::SelectAddrMode3(SDValue Op, SDValue N,
268 SDValue &Base, SDValue &Offset,
269 SDValue &Opc) {
Evan Chenga8e29892007-01-19 07:51:42 +0000270 if (N.getOpcode() == ISD::SUB) {
271 // X - C is canonicalize to X + -C, no need to handle it here.
272 Base = N.getOperand(0);
273 Offset = N.getOperand(1);
274 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(ARM_AM::sub, 0),MVT::i32);
275 return true;
276 }
277
278 if (N.getOpcode() != ISD::ADD) {
279 Base = N;
280 if (N.getOpcode() == ISD::FrameIndex) {
281 int FI = cast<FrameIndexSDNode>(N)->getIndex();
282 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
283 }
284 Offset = CurDAG->getRegister(0, MVT::i32);
285 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(ARM_AM::add, 0),MVT::i32);
286 return true;
287 }
288
289 // If the RHS is +/- imm8, fold into addr mode.
290 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000291 int RHSC = (int)RHS->getZExtValue();
Evan Chenge966d642007-01-24 02:45:25 +0000292 if ((RHSC >= 0 && RHSC < 256) ||
293 (RHSC < 0 && RHSC > -256)) { // note -256 itself isn't allowed.
Evan Chenga8e29892007-01-19 07:51:42 +0000294 Base = N.getOperand(0);
Evan Chenge966d642007-01-24 02:45:25 +0000295 if (Base.getOpcode() == ISD::FrameIndex) {
296 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
297 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
298 }
Evan Chenga8e29892007-01-19 07:51:42 +0000299 Offset = CurDAG->getRegister(0, MVT::i32);
Evan Chenge966d642007-01-24 02:45:25 +0000300
301 ARM_AM::AddrOpc AddSub = ARM_AM::add;
302 if (RHSC < 0) {
303 AddSub = ARM_AM::sub;
304 RHSC = - RHSC;
305 }
306 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(AddSub, RHSC),MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000307 return true;
308 }
309 }
310
311 Base = N.getOperand(0);
312 Offset = N.getOperand(1);
313 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(ARM_AM::add, 0), MVT::i32);
314 return true;
315}
316
Dan Gohman475871a2008-07-27 21:46:04 +0000317bool ARMDAGToDAGISel::SelectAddrMode3Offset(SDValue Op, SDValue N,
318 SDValue &Offset, SDValue &Opc) {
Evan Chenga8e29892007-01-19 07:51:42 +0000319 unsigned Opcode = Op.getOpcode();
320 ISD::MemIndexedMode AM = (Opcode == ISD::LOAD)
321 ? cast<LoadSDNode>(Op)->getAddressingMode()
322 : cast<StoreSDNode>(Op)->getAddressingMode();
323 ARM_AM::AddrOpc AddSub = (AM == ISD::PRE_INC || AM == ISD::POST_INC)
324 ? ARM_AM::add : ARM_AM::sub;
325 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000326 int Val = (int)C->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000327 if (Val >= 0 && Val < 256) {
328 Offset = CurDAG->getRegister(0, MVT::i32);
329 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(AddSub, Val), MVT::i32);
330 return true;
331 }
332 }
333
334 Offset = N;
335 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(AddSub, 0), MVT::i32);
336 return true;
337}
338
339
Dan Gohman475871a2008-07-27 21:46:04 +0000340bool ARMDAGToDAGISel::SelectAddrMode5(SDValue Op, SDValue N,
341 SDValue &Base, SDValue &Offset) {
Evan Chenga8e29892007-01-19 07:51:42 +0000342 if (N.getOpcode() != ISD::ADD) {
343 Base = N;
344 if (N.getOpcode() == ISD::FrameIndex) {
345 int FI = cast<FrameIndexSDNode>(N)->getIndex();
346 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
347 } else if (N.getOpcode() == ARMISD::Wrapper) {
348 Base = N.getOperand(0);
349 }
350 Offset = CurDAG->getTargetConstant(ARM_AM::getAM5Opc(ARM_AM::add, 0),
351 MVT::i32);
352 return true;
353 }
354
355 // If the RHS is +/- imm8, fold into addr mode.
356 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000357 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000358 if ((RHSC & 3) == 0) { // The constant is implicitly multiplied by 4.
359 RHSC >>= 2;
Evan Chenge966d642007-01-24 02:45:25 +0000360 if ((RHSC >= 0 && RHSC < 256) ||
361 (RHSC < 0 && RHSC > -256)) { // note -256 itself isn't allowed.
Evan Chenga8e29892007-01-19 07:51:42 +0000362 Base = N.getOperand(0);
Evan Chenge966d642007-01-24 02:45:25 +0000363 if (Base.getOpcode() == ISD::FrameIndex) {
364 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
365 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
366 }
367
368 ARM_AM::AddrOpc AddSub = ARM_AM::add;
369 if (RHSC < 0) {
370 AddSub = ARM_AM::sub;
371 RHSC = - RHSC;
372 }
373 Offset = CurDAG->getTargetConstant(ARM_AM::getAM5Opc(AddSub, RHSC),
Evan Chenga8e29892007-01-19 07:51:42 +0000374 MVT::i32);
375 return true;
376 }
377 }
378 }
379
380 Base = N;
381 Offset = CurDAG->getTargetConstant(ARM_AM::getAM5Opc(ARM_AM::add, 0),
382 MVT::i32);
383 return true;
384}
385
Dan Gohman475871a2008-07-27 21:46:04 +0000386bool ARMDAGToDAGISel::SelectAddrModePC(SDValue Op, SDValue N,
387 SDValue &Offset, SDValue &Label) {
Evan Chenga8e29892007-01-19 07:51:42 +0000388 if (N.getOpcode() == ARMISD::PIC_ADD && N.hasOneUse()) {
389 Offset = N.getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +0000390 SDValue N1 = N.getOperand(1);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000391 Label = CurDAG->getTargetConstant(cast<ConstantSDNode>(N1)->getZExtValue(),
Evan Chenga8e29892007-01-19 07:51:42 +0000392 MVT::i32);
393 return true;
394 }
395 return false;
396}
397
Dan Gohman475871a2008-07-27 21:46:04 +0000398bool ARMDAGToDAGISel::SelectThumbAddrModeRR(SDValue Op, SDValue N,
399 SDValue &Base, SDValue &Offset){
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000400 // FIXME dl should come from the parent load or store, not the address
401 DebugLoc dl = Op.getDebugLoc();
Evan Chengc38f2bc2007-01-23 22:59:13 +0000402 if (N.getOpcode() != ISD::ADD) {
403 Base = N;
Dan Gohmanf033b5a2008-12-03 17:10:41 +0000404 // We must materialize a zero in a reg! Returning a constant here
405 // wouldn't work without additional code to position the node within
406 // ISel's topological ordering in a place where ISel will process it
407 // normally. Instead, just explicitly issue a tMOVri8 node!
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000408 Offset = SDValue(CurDAG->getTargetNode(ARM::tMOVi8, dl, MVT::i32,
Evan Chengc38f2bc2007-01-23 22:59:13 +0000409 CurDAG->getTargetConstant(0, MVT::i32)), 0);
410 return true;
411 }
412
Evan Chenga8e29892007-01-19 07:51:42 +0000413 Base = N.getOperand(0);
414 Offset = N.getOperand(1);
415 return true;
416}
417
Evan Cheng79d43262007-01-24 02:21:22 +0000418bool
Dan Gohman475871a2008-07-27 21:46:04 +0000419ARMDAGToDAGISel::SelectThumbAddrModeRI5(SDValue Op, SDValue N,
420 unsigned Scale, SDValue &Base,
421 SDValue &OffImm, SDValue &Offset) {
Evan Cheng79d43262007-01-24 02:21:22 +0000422 if (Scale == 4) {
Dan Gohman475871a2008-07-27 21:46:04 +0000423 SDValue TmpBase, TmpOffImm;
Evan Cheng79d43262007-01-24 02:21:22 +0000424 if (SelectThumbAddrModeSP(Op, N, TmpBase, TmpOffImm))
425 return false; // We want to select tLDRspi / tSTRspi instead.
Evan Cheng012f2d92007-01-24 08:53:17 +0000426 if (N.getOpcode() == ARMISD::Wrapper &&
427 N.getOperand(0).getOpcode() == ISD::TargetConstantPool)
428 return false; // We want to select tLDRpci instead.
Evan Cheng79d43262007-01-24 02:21:22 +0000429 }
430
Evan Chenga8e29892007-01-19 07:51:42 +0000431 if (N.getOpcode() != ISD::ADD) {
432 Base = (N.getOpcode() == ARMISD::Wrapper) ? N.getOperand(0) : N;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000433 Offset = CurDAG->getRegister(0, MVT::i32);
434 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000435 return true;
436 }
437
Evan Chengad0e4652007-02-06 00:22:06 +0000438 // Thumb does not have [sp, r] address mode.
439 RegisterSDNode *LHSR = dyn_cast<RegisterSDNode>(N.getOperand(0));
440 RegisterSDNode *RHSR = dyn_cast<RegisterSDNode>(N.getOperand(1));
441 if ((LHSR && LHSR->getReg() == ARM::SP) ||
442 (RHSR && RHSR->getReg() == ARM::SP)) {
443 Base = N;
444 Offset = CurDAG->getRegister(0, MVT::i32);
445 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
446 return true;
447 }
448
Evan Chenga8e29892007-01-19 07:51:42 +0000449 // If the RHS is + imm5 * scale, fold into addr mode.
450 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000451 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000452 if ((RHSC & (Scale-1)) == 0) { // The constant is implicitly multiplied.
453 RHSC /= Scale;
454 if (RHSC >= 0 && RHSC < 32) {
455 Base = N.getOperand(0);
Evan Chengc38f2bc2007-01-23 22:59:13 +0000456 Offset = CurDAG->getRegister(0, MVT::i32);
457 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000458 return true;
459 }
460 }
461 }
462
Evan Chengc38f2bc2007-01-23 22:59:13 +0000463 Base = N.getOperand(0);
464 Offset = N.getOperand(1);
465 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
466 return true;
Evan Chenga8e29892007-01-19 07:51:42 +0000467}
468
Dan Gohman475871a2008-07-27 21:46:04 +0000469bool ARMDAGToDAGISel::SelectThumbAddrModeS1(SDValue Op, SDValue N,
470 SDValue &Base, SDValue &OffImm,
471 SDValue &Offset) {
Evan Chengcea117d2007-01-30 02:35:32 +0000472 return SelectThumbAddrModeRI5(Op, N, 1, Base, OffImm, Offset);
Evan Chenga8e29892007-01-19 07:51:42 +0000473}
474
Dan Gohman475871a2008-07-27 21:46:04 +0000475bool ARMDAGToDAGISel::SelectThumbAddrModeS2(SDValue Op, SDValue N,
476 SDValue &Base, SDValue &OffImm,
477 SDValue &Offset) {
Evan Chengcea117d2007-01-30 02:35:32 +0000478 return SelectThumbAddrModeRI5(Op, N, 2, Base, OffImm, Offset);
Evan Chenga8e29892007-01-19 07:51:42 +0000479}
480
Dan Gohman475871a2008-07-27 21:46:04 +0000481bool ARMDAGToDAGISel::SelectThumbAddrModeS4(SDValue Op, SDValue N,
482 SDValue &Base, SDValue &OffImm,
483 SDValue &Offset) {
Evan Chengcea117d2007-01-30 02:35:32 +0000484 return SelectThumbAddrModeRI5(Op, N, 4, Base, OffImm, Offset);
Evan Chenga8e29892007-01-19 07:51:42 +0000485}
486
Dan Gohman475871a2008-07-27 21:46:04 +0000487bool ARMDAGToDAGISel::SelectThumbAddrModeSP(SDValue Op, SDValue N,
488 SDValue &Base, SDValue &OffImm) {
Evan Chenga8e29892007-01-19 07:51:42 +0000489 if (N.getOpcode() == ISD::FrameIndex) {
490 int FI = cast<FrameIndexSDNode>(N)->getIndex();
491 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
Evan Cheng79d43262007-01-24 02:21:22 +0000492 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000493 return true;
494 }
Evan Cheng79d43262007-01-24 02:21:22 +0000495
Evan Chengad0e4652007-02-06 00:22:06 +0000496 if (N.getOpcode() != ISD::ADD)
497 return false;
498
499 RegisterSDNode *LHSR = dyn_cast<RegisterSDNode>(N.getOperand(0));
Evan Cheng8c1a73a2007-02-06 09:11:20 +0000500 if (N.getOperand(0).getOpcode() == ISD::FrameIndex ||
501 (LHSR && LHSR->getReg() == ARM::SP)) {
Evan Cheng79d43262007-01-24 02:21:22 +0000502 // If the RHS is + imm8 * scale, fold into addr mode.
503 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000504 int RHSC = (int)RHS->getZExtValue();
Evan Cheng79d43262007-01-24 02:21:22 +0000505 if ((RHSC & 3) == 0) { // The constant is implicitly multiplied.
506 RHSC >>= 2;
507 if (RHSC >= 0 && RHSC < 256) {
Evan Chengad0e4652007-02-06 00:22:06 +0000508 Base = N.getOperand(0);
Evan Cheng8c1a73a2007-02-06 09:11:20 +0000509 if (Base.getOpcode() == ISD::FrameIndex) {
510 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
511 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
512 }
Evan Cheng79d43262007-01-24 02:21:22 +0000513 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
514 return true;
515 }
516 }
517 }
518 }
Evan Chenga8e29892007-01-19 07:51:42 +0000519
520 return false;
521}
522
Evan Chenge499f972009-06-23 18:14:38 +0000523bool ARMDAGToDAGISel::SelectThumb2ShifterOperandReg(SDValue Op,
524 SDValue N,
525 SDValue &BaseReg,
526 SDValue &Opc) {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000527 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N);
528
529 // Don't match base register only case. That is matched to a separate
530 // lower complexity pattern with explicit register operand.
531 if (ShOpcVal == ARM_AM::no_shift) return false;
532
533 BaseReg = N.getOperand(0);
534 unsigned ShImmVal = 0;
535 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1)))
536 ShImmVal = RHS->getZExtValue() & 31;
537 else
538 return false;
539
540 Opc = getI32Imm(ARM_AM::getSORegOpc(ShOpcVal, ShImmVal));
541
542 return true;
543}
544
Dan Gohman475871a2008-07-27 21:46:04 +0000545bool ARMDAGToDAGISel::SelectShifterOperandReg(SDValue Op,
Anton Korobeynikov52237112009-06-17 18:13:58 +0000546 SDValue N,
Dan Gohman475871a2008-07-27 21:46:04 +0000547 SDValue &BaseReg,
548 SDValue &ShReg,
549 SDValue &Opc) {
Evan Chenga8e29892007-01-19 07:51:42 +0000550 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N);
551
552 // Don't match base register only case. That is matched to a separate
553 // lower complexity pattern with explicit register operand.
554 if (ShOpcVal == ARM_AM::no_shift) return false;
555
556 BaseReg = N.getOperand(0);
557 unsigned ShImmVal = 0;
558 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
559 ShReg = CurDAG->getRegister(0, MVT::i32);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000560 ShImmVal = RHS->getZExtValue() & 31;
Evan Chenga8e29892007-01-19 07:51:42 +0000561 } else {
562 ShReg = N.getOperand(1);
563 }
564 Opc = CurDAG->getTargetConstant(ARM_AM::getSORegOpc(ShOpcVal, ShImmVal),
565 MVT::i32);
566 return true;
567}
568
Evan Chengee568cf2007-07-05 07:15:27 +0000569/// getAL - Returns a ARMCC::AL immediate node.
Dan Gohman475871a2008-07-27 21:46:04 +0000570static inline SDValue getAL(SelectionDAG *CurDAG) {
Evan Cheng44bec522007-05-15 01:29:07 +0000571 return CurDAG->getTargetConstant((uint64_t)ARMCC::AL, MVT::i32);
572}
573
Evan Chenga8e29892007-01-19 07:51:42 +0000574
Dan Gohman475871a2008-07-27 21:46:04 +0000575SDNode *ARMDAGToDAGISel::Select(SDValue Op) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000576 SDNode *N = Op.getNode();
Dale Johannesened2eee62009-02-06 01:31:28 +0000577 DebugLoc dl = N->getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +0000578
Dan Gohmane8be6c62008-07-17 19:10:17 +0000579 if (N->isMachineOpcode())
Evan Chenga8e29892007-01-19 07:51:42 +0000580 return NULL; // Already selected.
Rafael Espindola337c4ad62006-06-12 12:28:08 +0000581
582 switch (N->getOpcode()) {
Evan Chenga8e29892007-01-19 07:51:42 +0000583 default: break;
584 case ISD::Constant: {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000585 unsigned Val = cast<ConstantSDNode>(N)->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000586 bool UseCP = true;
Bob Wilsone64e3cf2009-06-22 17:29:13 +0000587 if (Subtarget->isThumb()) {
588 if (Subtarget->hasThumb2())
589 // Thumb2 has the MOVT instruction, so all immediates can
590 // be done with MOV + MOVT, at worst.
591 UseCP = 0;
592 else
593 UseCP = (Val > 255 && // MOV
594 ~Val > 255 && // MOV + MVN
595 !ARM_AM::isThumbImmShiftedVal(Val)); // MOV + LSL
596 } else
Evan Chenga8e29892007-01-19 07:51:42 +0000597 UseCP = (ARM_AM::getSOImmVal(Val) == -1 && // MOV
598 ARM_AM::getSOImmVal(~Val) == -1 && // MVN
599 !ARM_AM::isSOImmTwoPartVal(Val)); // two instrs.
600 if (UseCP) {
Dan Gohman475871a2008-07-27 21:46:04 +0000601 SDValue CPIdx =
Evan Chenga8e29892007-01-19 07:51:42 +0000602 CurDAG->getTargetConstantPool(ConstantInt::get(Type::Int32Ty, Val),
603 TLI.getPointerTy());
Evan Cheng012f2d92007-01-24 08:53:17 +0000604
605 SDNode *ResNode;
606 if (Subtarget->isThumb())
Dale Johannesened2eee62009-02-06 01:31:28 +0000607 ResNode = CurDAG->getTargetNode(ARM::tLDRcp, dl, MVT::i32, MVT::Other,
Evan Cheng012f2d92007-01-24 08:53:17 +0000608 CPIdx, CurDAG->getEntryNode());
609 else {
Dan Gohman475871a2008-07-27 21:46:04 +0000610 SDValue Ops[] = {
Anton Korobeynikovdada95b2009-06-08 22:57:18 +0000611 CPIdx,
Evan Cheng012f2d92007-01-24 08:53:17 +0000612 CurDAG->getRegister(0, MVT::i32),
613 CurDAG->getTargetConstant(0, MVT::i32),
Evan Chengee568cf2007-07-05 07:15:27 +0000614 getAL(CurDAG),
615 CurDAG->getRegister(0, MVT::i32),
Evan Cheng012f2d92007-01-24 08:53:17 +0000616 CurDAG->getEntryNode()
617 };
Dale Johannesened2eee62009-02-06 01:31:28 +0000618 ResNode=CurDAG->getTargetNode(ARM::LDRcp, dl, MVT::i32, MVT::Other,
619 Ops, 6);
Evan Cheng012f2d92007-01-24 08:53:17 +0000620 }
Dan Gohman475871a2008-07-27 21:46:04 +0000621 ReplaceUses(Op, SDValue(ResNode, 0));
Evan Chenga8e29892007-01-19 07:51:42 +0000622 return NULL;
623 }
Anton Korobeynikovdada95b2009-06-08 22:57:18 +0000624
Evan Chenga8e29892007-01-19 07:51:42 +0000625 // Other cases are autogenerated.
Rafael Espindola337c4ad62006-06-12 12:28:08 +0000626 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000627 }
Rafael Espindolaf819a492006-11-09 13:58:55 +0000628 case ISD::FrameIndex: {
Evan Chenga8e29892007-01-19 07:51:42 +0000629 // Selects to ADDri FI, 0 which in turn will become ADDri SP, imm.
Rafael Espindolaf819a492006-11-09 13:58:55 +0000630 int FI = cast<FrameIndexSDNode>(N)->getIndex();
Dan Gohman475871a2008-07-27 21:46:04 +0000631 SDValue TFI = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000632 if (Subtarget->isThumb()) {
Evan Cheng44bec522007-05-15 01:29:07 +0000633 return CurDAG->SelectNodeTo(N, ARM::tADDrSPi, MVT::i32, TFI,
634 CurDAG->getTargetConstant(0, MVT::i32));
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000635 } else {
Dan Gohman475871a2008-07-27 21:46:04 +0000636 SDValue Ops[] = { TFI, CurDAG->getTargetConstant(0, MVT::i32),
Evan Cheng13ab0202007-07-10 18:08:01 +0000637 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
638 CurDAG->getRegister(0, MVT::i32) };
639 return CurDAG->SelectNodeTo(N, ARM::ADDri, MVT::i32, Ops, 5);
Evan Chengee568cf2007-07-05 07:15:27 +0000640 }
Evan Chenga8e29892007-01-19 07:51:42 +0000641 }
Evan Chengad0e4652007-02-06 00:22:06 +0000642 case ISD::ADD: {
Evan Cheng9d7b5302009-03-26 19:09:01 +0000643 if (!Subtarget->isThumb())
644 break;
Evan Chengad0e4652007-02-06 00:22:06 +0000645 // Select add sp, c to tADDhirr.
Dan Gohman475871a2008-07-27 21:46:04 +0000646 SDValue N0 = Op.getOperand(0);
647 SDValue N1 = Op.getOperand(1);
Evan Chengad0e4652007-02-06 00:22:06 +0000648 RegisterSDNode *LHSR = dyn_cast<RegisterSDNode>(Op.getOperand(0));
649 RegisterSDNode *RHSR = dyn_cast<RegisterSDNode>(Op.getOperand(1));
650 if (LHSR && LHSR->getReg() == ARM::SP) {
651 std::swap(N0, N1);
652 std::swap(LHSR, RHSR);
653 }
654 if (RHSR && RHSR->getReg() == ARM::SP) {
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000655 SDValue Val = SDValue(CurDAG->getTargetNode(ARM::tMOVlor2hir, dl,
656 Op.getValueType(), N0, N0), 0);
657 return CurDAG->SelectNodeTo(N, ARM::tADDhirr, Op.getValueType(), Val, N1);
Evan Chengad0e4652007-02-06 00:22:06 +0000658 }
659 break;
660 }
Evan Chenga8e29892007-01-19 07:51:42 +0000661 case ISD::MUL:
Evan Cheng79d43262007-01-24 02:21:22 +0000662 if (Subtarget->isThumb())
663 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000664 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000665 unsigned RHSV = C->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000666 if (!RHSV) break;
667 if (isPowerOf2_32(RHSV-1)) { // 2^n+1?
Dan Gohman475871a2008-07-27 21:46:04 +0000668 SDValue V = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +0000669 unsigned ShImm = ARM_AM::getSORegOpc(ARM_AM::lsl, Log2_32(RHSV-1));
Dan Gohman475871a2008-07-27 21:46:04 +0000670 SDValue Ops[] = { V, V, CurDAG->getRegister(0, MVT::i32),
Evan Cheng44bec522007-05-15 01:29:07 +0000671 CurDAG->getTargetConstant(ShImm, MVT::i32),
Evan Cheng13ab0202007-07-10 18:08:01 +0000672 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
673 CurDAG->getRegister(0, MVT::i32) };
674 return CurDAG->SelectNodeTo(N, ARM::ADDrs, MVT::i32, Ops, 7);
Evan Chenga8e29892007-01-19 07:51:42 +0000675 }
676 if (isPowerOf2_32(RHSV+1)) { // 2^n-1?
Dan Gohman475871a2008-07-27 21:46:04 +0000677 SDValue V = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +0000678 unsigned ShImm = ARM_AM::getSORegOpc(ARM_AM::lsl, Log2_32(RHSV+1));
Dan Gohman475871a2008-07-27 21:46:04 +0000679 SDValue Ops[] = { V, V, CurDAG->getRegister(0, MVT::i32),
Evan Cheng44bec522007-05-15 01:29:07 +0000680 CurDAG->getTargetConstant(ShImm, MVT::i32),
Evan Chengee568cf2007-07-05 07:15:27 +0000681 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
Evan Cheng13ab0202007-07-10 18:08:01 +0000682 CurDAG->getRegister(0, MVT::i32) };
683 return CurDAG->SelectNodeTo(N, ARM::RSBrs, MVT::i32, Ops, 7);
Evan Chenga8e29892007-01-19 07:51:42 +0000684 }
685 }
686 break;
687 case ARMISD::FMRRD:
Dale Johannesened2eee62009-02-06 01:31:28 +0000688 return CurDAG->getTargetNode(ARM::FMRRD, dl, MVT::i32, MVT::i32,
Evan Chengee568cf2007-07-05 07:15:27 +0000689 Op.getOperand(0), getAL(CurDAG),
690 CurDAG->getRegister(0, MVT::i32));
Dan Gohman525178c2007-10-08 18:33:35 +0000691 case ISD::UMUL_LOHI: {
Dan Gohman475871a2008-07-27 21:46:04 +0000692 SDValue Ops[] = { Op.getOperand(0), Op.getOperand(1),
Evan Cheng13ab0202007-07-10 18:08:01 +0000693 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
694 CurDAG->getRegister(0, MVT::i32) };
Dale Johannesened2eee62009-02-06 01:31:28 +0000695 return CurDAG->getTargetNode(ARM::UMULL, dl, MVT::i32, MVT::i32, Ops, 5);
Evan Chengee568cf2007-07-05 07:15:27 +0000696 }
Dan Gohman525178c2007-10-08 18:33:35 +0000697 case ISD::SMUL_LOHI: {
Dan Gohman475871a2008-07-27 21:46:04 +0000698 SDValue Ops[] = { Op.getOperand(0), Op.getOperand(1),
Evan Cheng13ab0202007-07-10 18:08:01 +0000699 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
700 CurDAG->getRegister(0, MVT::i32) };
Dale Johannesened2eee62009-02-06 01:31:28 +0000701 return CurDAG->getTargetNode(ARM::SMULL, dl, MVT::i32, MVT::i32, Ops, 5);
Evan Chengee568cf2007-07-05 07:15:27 +0000702 }
Evan Chenga8e29892007-01-19 07:51:42 +0000703 case ISD::LOAD: {
704 LoadSDNode *LD = cast<LoadSDNode>(Op);
705 ISD::MemIndexedMode AM = LD->getAddressingMode();
Duncan Sands83ec4b62008-06-06 12:08:01 +0000706 MVT LoadedVT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +0000707 if (AM != ISD::UNINDEXED) {
Dan Gohman475871a2008-07-27 21:46:04 +0000708 SDValue Offset, AMOpc;
Evan Chenga8e29892007-01-19 07:51:42 +0000709 bool isPre = (AM == ISD::PRE_INC) || (AM == ISD::PRE_DEC);
710 unsigned Opcode = 0;
711 bool Match = false;
712 if (LoadedVT == MVT::i32 &&
713 SelectAddrMode2Offset(Op, LD->getOffset(), Offset, AMOpc)) {
714 Opcode = isPre ? ARM::LDR_PRE : ARM::LDR_POST;
715 Match = true;
716 } else if (LoadedVT == MVT::i16 &&
717 SelectAddrMode3Offset(Op, LD->getOffset(), Offset, AMOpc)) {
718 Match = true;
719 Opcode = (LD->getExtensionType() == ISD::SEXTLOAD)
720 ? (isPre ? ARM::LDRSH_PRE : ARM::LDRSH_POST)
721 : (isPre ? ARM::LDRH_PRE : ARM::LDRH_POST);
722 } else if (LoadedVT == MVT::i8 || LoadedVT == MVT::i1) {
723 if (LD->getExtensionType() == ISD::SEXTLOAD) {
724 if (SelectAddrMode3Offset(Op, LD->getOffset(), Offset, AMOpc)) {
725 Match = true;
726 Opcode = isPre ? ARM::LDRSB_PRE : ARM::LDRSB_POST;
727 }
728 } else {
729 if (SelectAddrMode2Offset(Op, LD->getOffset(), Offset, AMOpc)) {
730 Match = true;
731 Opcode = isPre ? ARM::LDRB_PRE : ARM::LDRB_POST;
732 }
733 }
734 }
Rafael Espindolaf819a492006-11-09 13:58:55 +0000735
Evan Chenga8e29892007-01-19 07:51:42 +0000736 if (Match) {
Dan Gohman475871a2008-07-27 21:46:04 +0000737 SDValue Chain = LD->getChain();
738 SDValue Base = LD->getBasePtr();
Dan Gohman475871a2008-07-27 21:46:04 +0000739 SDValue Ops[]= { Base, Offset, AMOpc, getAL(CurDAG),
Evan Chengee568cf2007-07-05 07:15:27 +0000740 CurDAG->getRegister(0, MVT::i32), Chain };
Dale Johannesened2eee62009-02-06 01:31:28 +0000741 return CurDAG->getTargetNode(Opcode, dl, MVT::i32, MVT::i32,
Evan Chengee568cf2007-07-05 07:15:27 +0000742 MVT::Other, Ops, 6);
Evan Chenga8e29892007-01-19 07:51:42 +0000743 }
744 }
745 // Other cases are autogenerated.
Rafael Espindolaf819a492006-11-09 13:58:55 +0000746 break;
Rafael Espindola337c4ad62006-06-12 12:28:08 +0000747 }
Evan Chengee568cf2007-07-05 07:15:27 +0000748 case ARMISD::BRCOND: {
749 // Pattern: (ARMbrcond:void (bb:Other):$dst, (imm:i32):$cc)
750 // Emits: (Bcc:void (bb:Other):$dst, (imm:i32):$cc)
751 // Pattern complexity = 6 cost = 1 size = 0
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000752
Evan Chengee568cf2007-07-05 07:15:27 +0000753 // Pattern: (ARMbrcond:void (bb:Other):$dst, (imm:i32):$cc)
754 // Emits: (tBcc:void (bb:Other):$dst, (imm:i32):$cc)
755 // Pattern complexity = 6 cost = 1 size = 0
756
757 unsigned Opc = Subtarget->isThumb() ? ARM::tBcc : ARM::Bcc;
Dan Gohman475871a2008-07-27 21:46:04 +0000758 SDValue Chain = Op.getOperand(0);
759 SDValue N1 = Op.getOperand(1);
760 SDValue N2 = Op.getOperand(2);
761 SDValue N3 = Op.getOperand(3);
762 SDValue InFlag = Op.getOperand(4);
Evan Chengee568cf2007-07-05 07:15:27 +0000763 assert(N1.getOpcode() == ISD::BasicBlock);
764 assert(N2.getOpcode() == ISD::Constant);
765 assert(N3.getOpcode() == ISD::Register);
766
Dan Gohman475871a2008-07-27 21:46:04 +0000767 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000768 cast<ConstantSDNode>(N2)->getZExtValue()),
769 MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000770 SDValue Ops[] = { N1, Tmp2, N3, Chain, InFlag };
Dale Johannesenf90b2a72009-02-06 02:08:06 +0000771 SDNode *ResNode = CurDAG->getTargetNode(Opc, dl, MVT::Other,
772 MVT::Flag, Ops, 5);
Dan Gohman475871a2008-07-27 21:46:04 +0000773 Chain = SDValue(ResNode, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +0000774 if (Op.getNode()->getNumValues() == 2) {
Dan Gohman475871a2008-07-27 21:46:04 +0000775 InFlag = SDValue(ResNode, 1);
Gabor Greifba36cb52008-08-28 21:40:38 +0000776 ReplaceUses(SDValue(Op.getNode(), 1), InFlag);
Chris Lattnera47b9bc2008-02-03 03:20:59 +0000777 }
Gabor Greifba36cb52008-08-28 21:40:38 +0000778 ReplaceUses(SDValue(Op.getNode(), 0), SDValue(Chain.getNode(), Chain.getResNo()));
Evan Chengee568cf2007-07-05 07:15:27 +0000779 return NULL;
780 }
781 case ARMISD::CMOV: {
782 bool isThumb = Subtarget->isThumb();
Duncan Sands83ec4b62008-06-06 12:08:01 +0000783 MVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +0000784 SDValue N0 = Op.getOperand(0);
785 SDValue N1 = Op.getOperand(1);
786 SDValue N2 = Op.getOperand(2);
787 SDValue N3 = Op.getOperand(3);
788 SDValue InFlag = Op.getOperand(4);
Evan Chengee568cf2007-07-05 07:15:27 +0000789 assert(N2.getOpcode() == ISD::Constant);
790 assert(N3.getOpcode() == ISD::Register);
791
792 // Pattern: (ARMcmov:i32 GPR:i32:$false, so_reg:i32:$true, (imm:i32):$cc)
793 // Emits: (MOVCCs:i32 GPR:i32:$false, so_reg:i32:$true, (imm:i32):$cc)
794 // Pattern complexity = 18 cost = 1 size = 0
Dan Gohman475871a2008-07-27 21:46:04 +0000795 SDValue CPTmp0;
796 SDValue CPTmp1;
797 SDValue CPTmp2;
Evan Chengee568cf2007-07-05 07:15:27 +0000798 if (!isThumb && VT == MVT::i32 &&
799 SelectShifterOperandReg(Op, N1, CPTmp0, CPTmp1, CPTmp2)) {
Dan Gohman475871a2008-07-27 21:46:04 +0000800 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000801 cast<ConstantSDNode>(N2)->getZExtValue()),
802 MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000803 SDValue Ops[] = { N0, CPTmp0, CPTmp1, CPTmp2, Tmp2, N3, InFlag };
Gabor Greifba36cb52008-08-28 21:40:38 +0000804 return CurDAG->SelectNodeTo(Op.getNode(), ARM::MOVCCs, MVT::i32, Ops, 7);
Evan Chengee568cf2007-07-05 07:15:27 +0000805 }
806
807 // Pattern: (ARMcmov:i32 GPR:i32:$false,
808 // (imm:i32)<<P:Predicate_so_imm>><<X:so_imm_XFORM>>:$true,
809 // (imm:i32):$cc)
810 // Emits: (MOVCCi:i32 GPR:i32:$false,
811 // (so_imm_XFORM:i32 (imm:i32):$true), (imm:i32):$cc)
812 // Pattern complexity = 10 cost = 1 size = 0
813 if (VT == MVT::i32 &&
814 N3.getOpcode() == ISD::Constant &&
Gabor Greifba36cb52008-08-28 21:40:38 +0000815 Predicate_so_imm(N3.getNode())) {
Dan Gohman475871a2008-07-27 21:46:04 +0000816 SDValue Tmp1 = CurDAG->getTargetConstant(((unsigned)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000817 cast<ConstantSDNode>(N1)->getZExtValue()),
818 MVT::i32);
Gabor Greifba36cb52008-08-28 21:40:38 +0000819 Tmp1 = Transform_so_imm_XFORM(Tmp1.getNode());
Dan Gohman475871a2008-07-27 21:46:04 +0000820 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000821 cast<ConstantSDNode>(N2)->getZExtValue()),
822 MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000823 SDValue Ops[] = { N0, Tmp1, Tmp2, N3, InFlag };
Gabor Greifba36cb52008-08-28 21:40:38 +0000824 return CurDAG->SelectNodeTo(Op.getNode(), ARM::MOVCCi, MVT::i32, Ops, 5);
Evan Chengee568cf2007-07-05 07:15:27 +0000825 }
826
827 // Pattern: (ARMcmov:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc)
828 // Emits: (MOVCCr:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc)
829 // Pattern complexity = 6 cost = 1 size = 0
830 //
831 // Pattern: (ARMcmov:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc)
832 // Emits: (tMOVCCr:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc)
833 // Pattern complexity = 6 cost = 11 size = 0
834 //
835 // Also FCPYScc and FCPYDcc.
Dan Gohman475871a2008-07-27 21:46:04 +0000836 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000837 cast<ConstantSDNode>(N2)->getZExtValue()),
838 MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000839 SDValue Ops[] = { N0, N1, Tmp2, N3, InFlag };
Evan Chengee568cf2007-07-05 07:15:27 +0000840 unsigned Opc = 0;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000841 switch (VT.getSimpleVT()) {
Evan Chengee568cf2007-07-05 07:15:27 +0000842 default: assert(false && "Illegal conditional move type!");
843 break;
844 case MVT::i32:
845 Opc = isThumb ? ARM::tMOVCCr : ARM::MOVCCr;
846 break;
847 case MVT::f32:
848 Opc = ARM::FCPYScc;
849 break;
850 case MVT::f64:
851 Opc = ARM::FCPYDcc;
852 break;
853 }
Gabor Greifba36cb52008-08-28 21:40:38 +0000854 return CurDAG->SelectNodeTo(Op.getNode(), Opc, VT, Ops, 5);
Evan Chengee568cf2007-07-05 07:15:27 +0000855 }
856 case ARMISD::CNEG: {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000857 MVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +0000858 SDValue N0 = Op.getOperand(0);
859 SDValue N1 = Op.getOperand(1);
860 SDValue N2 = Op.getOperand(2);
861 SDValue N3 = Op.getOperand(3);
862 SDValue InFlag = Op.getOperand(4);
Evan Chengee568cf2007-07-05 07:15:27 +0000863 assert(N2.getOpcode() == ISD::Constant);
864 assert(N3.getOpcode() == ISD::Register);
865
Dan Gohman475871a2008-07-27 21:46:04 +0000866 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000867 cast<ConstantSDNode>(N2)->getZExtValue()),
868 MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000869 SDValue Ops[] = { N0, N1, Tmp2, N3, InFlag };
Evan Chengee568cf2007-07-05 07:15:27 +0000870 unsigned Opc = 0;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000871 switch (VT.getSimpleVT()) {
Evan Chengee568cf2007-07-05 07:15:27 +0000872 default: assert(false && "Illegal conditional move type!");
873 break;
874 case MVT::f32:
875 Opc = ARM::FNEGScc;
876 break;
877 case MVT::f64:
878 Opc = ARM::FNEGDcc;
Evan Chenge5ad88e2008-12-10 21:54:21 +0000879 break;
Evan Chengee568cf2007-07-05 07:15:27 +0000880 }
Gabor Greifba36cb52008-08-28 21:40:38 +0000881 return CurDAG->SelectNodeTo(Op.getNode(), Opc, VT, Ops, 5);
Evan Chengee568cf2007-07-05 07:15:27 +0000882 }
Evan Chenge5ad88e2008-12-10 21:54:21 +0000883
884 case ISD::DECLARE: {
885 SDValue Chain = Op.getOperand(0);
886 SDValue N1 = Op.getOperand(1);
887 SDValue N2 = Op.getOperand(2);
888 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(N1);
Chris Lattner8c4d1b22009-02-12 17:38:23 +0000889 // FIXME: handle VLAs.
890 if (!FINode) {
891 ReplaceUses(Op.getValue(0), Chain);
892 return NULL;
893 }
Evan Chenge5ad88e2008-12-10 21:54:21 +0000894 if (N2.getOpcode() == ARMISD::PIC_ADD && isa<LoadSDNode>(N2.getOperand(0)))
895 N2 = N2.getOperand(0);
896 LoadSDNode *Ld = dyn_cast<LoadSDNode>(N2);
Chris Lattner8c4d1b22009-02-12 17:38:23 +0000897 if (!Ld) {
898 ReplaceUses(Op.getValue(0), Chain);
899 return NULL;
900 }
Evan Chenge5ad88e2008-12-10 21:54:21 +0000901 SDValue BasePtr = Ld->getBasePtr();
902 assert(BasePtr.getOpcode() == ARMISD::Wrapper &&
903 isa<ConstantPoolSDNode>(BasePtr.getOperand(0)) &&
904 "llvm.dbg.variable should be a constantpool node");
905 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(BasePtr.getOperand(0));
906 GlobalValue *GV = 0;
907 if (CP->isMachineConstantPoolEntry()) {
908 ARMConstantPoolValue *ACPV = (ARMConstantPoolValue*)CP->getMachineCPVal();
909 GV = ACPV->getGV();
910 } else
911 GV = dyn_cast<GlobalValue>(CP->getConstVal());
Chris Lattner8c4d1b22009-02-12 17:38:23 +0000912 if (!GV) {
913 ReplaceUses(Op.getValue(0), Chain);
914 return NULL;
Evan Chenge5ad88e2008-12-10 21:54:21 +0000915 }
Chris Lattner8c4d1b22009-02-12 17:38:23 +0000916
917 SDValue Tmp1 = CurDAG->getTargetFrameIndex(FINode->getIndex(),
918 TLI.getPointerTy());
919 SDValue Tmp2 = CurDAG->getTargetGlobalAddress(GV, TLI.getPointerTy());
920 SDValue Ops[] = { Tmp1, Tmp2, Chain };
921 return CurDAG->getTargetNode(TargetInstrInfo::DECLARE, dl,
922 MVT::Other, Ops, 3);
Evan Chengee568cf2007-07-05 07:15:27 +0000923 }
Bob Wilson5bafff32009-06-22 23:27:02 +0000924
925 case ISD::CONCAT_VECTORS: {
926 MVT VT = Op.getValueType();
927 assert(VT.is128BitVector() && Op.getNumOperands() == 2 &&
928 "unexpected CONCAT_VECTORS");
929 SDValue N0 = Op.getOperand(0);
930 SDValue N1 = Op.getOperand(1);
931 SDNode *Result =
932 CurDAG->getTargetNode(TargetInstrInfo::IMPLICIT_DEF, dl, VT);
933 if (N0.getOpcode() != ISD::UNDEF)
934 Result = CurDAG->getTargetNode(TargetInstrInfo::INSERT_SUBREG, dl, VT,
935 SDValue(Result, 0), N0,
936 CurDAG->getTargetConstant(arm_dsubreg_0,
937 MVT::i32));
938 if (N1.getOpcode() != ISD::UNDEF)
939 Result = CurDAG->getTargetNode(TargetInstrInfo::INSERT_SUBREG, dl, VT,
940 SDValue(Result, 0), N1,
941 CurDAG->getTargetConstant(arm_dsubreg_1,
942 MVT::i32));
943 return Result;
944 }
945
946 case ISD::VECTOR_SHUFFLE: {
947 MVT VT = Op.getValueType();
948
949 // Match 128-bit splat to VDUPLANEQ. (This could be done with a Pat in
950 // ARMInstrNEON.td but it is awkward because the shuffle mask needs to be
951 // transformed first into a lane number and then to both a subregister
952 // index and an adjusted lane number.) If the source operand is a
953 // SCALAR_TO_VECTOR, leave it so it will be matched later as a VDUP.
954 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
955 if (VT.is128BitVector() && SVOp->isSplat() &&
956 Op.getOperand(0).getOpcode() != ISD::SCALAR_TO_VECTOR &&
957 Op.getOperand(1).getOpcode() == ISD::UNDEF) {
958 unsigned LaneVal = SVOp->getSplatIndex();
959
960 MVT HalfVT;
961 unsigned Opc = 0;
962 switch (VT.getVectorElementType().getSimpleVT()) {
963 default: assert(false && "unhandled VDUP splat type");
964 case MVT::i8: Opc = ARM::VDUPLN8q; HalfVT = MVT::v8i8; break;
965 case MVT::i16: Opc = ARM::VDUPLN16q; HalfVT = MVT::v4i16; break;
966 case MVT::i32: Opc = ARM::VDUPLN32q; HalfVT = MVT::v2i32; break;
967 case MVT::f32: Opc = ARM::VDUPLNfq; HalfVT = MVT::v2f32; break;
968 }
969
970 // The source operand needs to be changed to a subreg of the original
971 // 128-bit operand, and the lane number needs to be adjusted accordingly.
972 unsigned NumElts = VT.getVectorNumElements() / 2;
973 unsigned SRVal = (LaneVal < NumElts ? arm_dsubreg_0 : arm_dsubreg_1);
974 SDValue SR = CurDAG->getTargetConstant(SRVal, MVT::i32);
975 SDValue NewLane = CurDAG->getTargetConstant(LaneVal % NumElts, MVT::i32);
976 SDNode *SubReg = CurDAG->getTargetNode(TargetInstrInfo::EXTRACT_SUBREG,
977 dl, HalfVT, N->getOperand(0), SR);
978 return CurDAG->SelectNodeTo(N, Opc, VT, SDValue(SubReg, 0), NewLane);
979 }
980
981 break;
982 }
Evan Chenge5ad88e2008-12-10 21:54:21 +0000983 }
984
Evan Chenga8e29892007-01-19 07:51:42 +0000985 return SelectCode(Op);
986}
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000987
Bob Wilson224c2442009-05-19 05:53:42 +0000988bool ARMDAGToDAGISel::
989SelectInlineAsmMemoryOperand(const SDValue &Op, char ConstraintCode,
990 std::vector<SDValue> &OutOps) {
991 assert(ConstraintCode == 'm' && "unexpected asm memory constraint");
992
993 SDValue Base, Offset, Opc;
994 if (!SelectAddrMode2(Op, Op, Base, Offset, Opc))
995 return true;
996
997 OutOps.push_back(Base);
998 OutOps.push_back(Offset);
999 OutOps.push_back(Opc);
1000 return false;
1001}
1002
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001003/// createARMISelDag - This pass converts a legalized DAG into a
1004/// ARM-specific DAG, ready for instruction scheduling.
1005///
Evan Chenga8e29892007-01-19 07:51:42 +00001006FunctionPass *llvm::createARMISelDag(ARMTargetMachine &TM) {
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001007 return new ARMDAGToDAGISel(TM);
1008}