blob: 947a6c74bd1cb0536686121d9ebb61617c9d5978 [file] [log] [blame]
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001//===-- RegAllocLinearScan.cpp - Linear Scan register allocator -----------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements a linear scan register allocator.
11//
12//===----------------------------------------------------------------------===//
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +000013
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000014#define DEBUG_TYPE "regalloc"
Chris Lattnerb9805782005-08-23 22:27:31 +000015#include "VirtRegMap.h"
Lang Hames87e3bca2009-05-06 02:36:21 +000016#include "VirtRegRewriter.h"
Lang Hamese2b201b2009-05-18 19:03:16 +000017#include "Spiller.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000018#include "llvm/Function.h"
Lang Hamesa937f222009-12-14 06:49:42 +000019#include "llvm/CodeGen/CalcSpillWeights.h"
Evan Cheng3f32d652008-06-04 09:18:41 +000020#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000021#include "llvm/CodeGen/MachineFunctionPass.h"
22#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng22f07ff2007-12-11 02:09:15 +000023#include "llvm/CodeGen/MachineLoopInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000024#include "llvm/CodeGen/MachineRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000025#include "llvm/CodeGen/Passes.h"
Jim Laskeyeb577ba2006-08-02 12:30:23 +000026#include "llvm/CodeGen/RegAllocRegistry.h"
David Greene2c17c4d2007-09-06 16:18:45 +000027#include "llvm/CodeGen/RegisterCoalescer.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000028#include "llvm/Target/TargetRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000029#include "llvm/Target/TargetMachine.h"
Owen Anderson95dad832008-10-07 20:22:28 +000030#include "llvm/Target/TargetOptions.h"
Evan Chengc92da382007-11-03 07:20:12 +000031#include "llvm/Target/TargetInstrInfo.h"
Chris Lattnerb9805782005-08-23 22:27:31 +000032#include "llvm/ADT/EquivalenceClasses.h"
Dan Gohmand68a0762009-01-05 17:59:02 +000033#include "llvm/ADT/SmallSet.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000034#include "llvm/ADT/Statistic.h"
35#include "llvm/ADT/STLExtras.h"
Bill Wendlingc3115a02009-08-22 20:30:53 +000036#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000037#include "llvm/Support/ErrorHandling.h"
Daniel Dunbarce63ffb2009-07-25 00:23:56 +000038#include "llvm/Support/raw_ostream.h"
Alkis Evlogimenos843b1602004-02-15 10:24:21 +000039#include <algorithm>
Alkis Evlogimenos26f5a692004-05-30 07:24:39 +000040#include <set>
Alkis Evlogimenos53eb3732004-07-22 08:14:44 +000041#include <queue>
Duraid Madina30059612005-12-28 04:55:42 +000042#include <memory>
Jeff Cohen97af7512006-12-02 02:22:01 +000043#include <cmath>
Lang Hamesf41538d2009-06-02 16:53:25 +000044
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000045using namespace llvm;
46
Chris Lattnercd3245a2006-12-19 22:41:21 +000047STATISTIC(NumIters , "Number of iterations performed");
48STATISTIC(NumBacktracks, "Number of times we had to backtrack");
Evan Chengc92da382007-11-03 07:20:12 +000049STATISTIC(NumCoalesce, "Number of copies coalesced");
Evan Cheng206d1852009-04-20 08:01:12 +000050STATISTIC(NumDowngrade, "Number of registers downgraded");
Chris Lattnercd3245a2006-12-19 22:41:21 +000051
Evan Cheng3e172252008-06-20 21:45:16 +000052static cl::opt<bool>
53NewHeuristic("new-spilling-heuristic",
54 cl::desc("Use new spilling heuristic"),
55 cl::init(false), cl::Hidden);
56
Evan Chengf5cd4f02008-10-23 20:43:13 +000057static cl::opt<bool>
58PreSplitIntervals("pre-alloc-split",
59 cl::desc("Pre-register allocation live interval splitting"),
60 cl::init(false), cl::Hidden);
61
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +000062static cl::opt<bool>
63TrivCoalesceEnds("trivial-coalesce-ends",
64 cl::desc("Attempt trivial coalescing of interval ends"),
65 cl::init(false), cl::Hidden);
66
Chris Lattnercd3245a2006-12-19 22:41:21 +000067static RegisterRegAlloc
Dan Gohmanb8cab922008-10-14 20:25:08 +000068linearscanRegAlloc("linearscan", "linear scan register allocator",
Chris Lattnercd3245a2006-12-19 22:41:21 +000069 createLinearScanRegisterAllocator);
70
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000071namespace {
David Greene7cfd3362009-11-19 15:55:49 +000072 // When we allocate a register, add it to a fixed-size queue of
73 // registers to skip in subsequent allocations. This trades a small
74 // amount of register pressure and increased spills for flexibility in
75 // the post-pass scheduler.
76 //
77 // Note that in a the number of registers used for reloading spills
78 // will be one greater than the value of this option.
79 //
80 // One big limitation of this is that it doesn't differentiate between
81 // different register classes. So on x86-64, if there is xmm register
82 // pressure, it can caused fewer GPRs to be held in the queue.
83 static cl::opt<unsigned>
84 NumRecentlyUsedRegs("linearscan-skip-count",
Eric Christophercd075a42010-07-02 23:17:38 +000085 cl::desc("Number of registers for linearscan to remember"
86 "to skip."),
David Greene7cfd3362009-11-19 15:55:49 +000087 cl::init(0),
88 cl::Hidden);
Jim Grosbach662fb772010-09-01 21:48:06 +000089
Nick Lewycky6726b6d2009-10-25 06:33:48 +000090 struct RALinScan : public MachineFunctionPass {
Devang Patel19974732007-05-03 01:11:54 +000091 static char ID;
Owen Anderson90c579d2010-08-06 18:33:48 +000092 RALinScan() : MachineFunctionPass(ID) {
Owen Anderson081c34b2010-10-19 17:21:58 +000093 initializeLiveIntervalsPass(*PassRegistry::getPassRegistry());
94 initializeStrongPHIEliminationPass(*PassRegistry::getPassRegistry());
95 initializeRegisterCoalescerAnalysisGroup(
96 *PassRegistry::getPassRegistry());
97 initializeCalculateSpillWeightsPass(*PassRegistry::getPassRegistry());
98 initializePreAllocSplittingPass(*PassRegistry::getPassRegistry());
99 initializeLiveStacksPass(*PassRegistry::getPassRegistry());
Jakob Stoklund Olesend68f4582010-10-28 20:34:50 +0000100 initializeMachineDominatorTreePass(*PassRegistry::getPassRegistry());
Owen Anderson081c34b2010-10-19 17:21:58 +0000101 initializeMachineLoopInfoPass(*PassRegistry::getPassRegistry());
102 initializeVirtRegMapPass(*PassRegistry::getPassRegistry());
103 initializeMachineDominatorTreePass(*PassRegistry::getPassRegistry());
104
David Greene7cfd3362009-11-19 15:55:49 +0000105 // Initialize the queue to record recently-used registers.
106 if (NumRecentlyUsedRegs > 0)
107 RecentRegs.resize(NumRecentlyUsedRegs, 0);
David Greenea96fc2f2009-11-20 21:13:27 +0000108 RecentNext = RecentRegs.begin();
David Greene7cfd3362009-11-19 15:55:49 +0000109 }
Devang Patel794fd752007-05-01 21:15:47 +0000110
Chris Lattnercbb56252004-11-18 02:42:27 +0000111 typedef std::pair<LiveInterval*, LiveInterval::iterator> IntervalPtr;
Owen Andersoncd1dcbd2008-08-15 18:49:41 +0000112 typedef SmallVector<IntervalPtr, 32> IntervalPtrs;
Chris Lattnercbb56252004-11-18 02:42:27 +0000113 private:
Chris Lattnerb9805782005-08-23 22:27:31 +0000114 /// RelatedRegClasses - This structure is built the first time a function is
115 /// compiled, and keeps track of which register classes have registers that
116 /// belong to multiple classes or have aliases that are in other classes.
117 EquivalenceClasses<const TargetRegisterClass*> RelatedRegClasses;
Owen Anderson97382162008-08-13 23:36:23 +0000118 DenseMap<unsigned, const TargetRegisterClass*> OneClassForEachPhysReg;
Chris Lattnerb9805782005-08-23 22:27:31 +0000119
Evan Cheng206d1852009-04-20 08:01:12 +0000120 // NextReloadMap - For each register in the map, it maps to the another
121 // register which is defined by a reload from the same stack slot and
122 // both reloads are in the same basic block.
123 DenseMap<unsigned, unsigned> NextReloadMap;
124
125 // DowngradedRegs - A set of registers which are being "downgraded", i.e.
126 // un-favored for allocation.
127 SmallSet<unsigned, 8> DowngradedRegs;
128
129 // DowngradeMap - A map from virtual registers to physical registers being
130 // downgraded for the virtual registers.
131 DenseMap<unsigned, unsigned> DowngradeMap;
132
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000133 MachineFunction* mf_;
Evan Cheng3e172252008-06-20 21:45:16 +0000134 MachineRegisterInfo* mri_;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000135 const TargetMachine* tm_;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000136 const TargetRegisterInfo* tri_;
Evan Chengc92da382007-11-03 07:20:12 +0000137 const TargetInstrInfo* tii_;
Evan Chengc92da382007-11-03 07:20:12 +0000138 BitVector allocatableRegs_;
Jim Grosbach067a6482010-09-01 21:04:27 +0000139 BitVector reservedRegs_;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000140 LiveIntervals* li_;
Jakob Stoklund Olesen9529a1c2010-07-19 18:41:20 +0000141 MachineLoopInfo *loopInfo;
Chris Lattnercbb56252004-11-18 02:42:27 +0000142
143 /// handled_ - Intervals are added to the handled_ set in the order of their
144 /// start value. This is uses for backtracking.
145 std::vector<LiveInterval*> handled_;
146
147 /// fixed_ - Intervals that correspond to machine registers.
148 ///
149 IntervalPtrs fixed_;
150
151 /// active_ - Intervals that are currently being processed, and which have a
152 /// live range active for the current point.
153 IntervalPtrs active_;
154
155 /// inactive_ - Intervals that are currently being processed, but which have
156 /// a hold at the current point.
157 IntervalPtrs inactive_;
158
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000159 typedef std::priority_queue<LiveInterval*,
Owen Andersoncd1dcbd2008-08-15 18:49:41 +0000160 SmallVector<LiveInterval*, 64>,
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000161 greater_ptr<LiveInterval> > IntervalHeap;
162 IntervalHeap unhandled_;
Evan Cheng5b16cd22009-05-01 01:03:49 +0000163
164 /// regUse_ - Tracks register usage.
165 SmallVector<unsigned, 32> regUse_;
166 SmallVector<unsigned, 32> regUseBackUp_;
167
168 /// vrm_ - Tracks register assignments.
Owen Anderson49c8aa02009-03-13 05:55:11 +0000169 VirtRegMap* vrm_;
Evan Cheng5b16cd22009-05-01 01:03:49 +0000170
Lang Hames87e3bca2009-05-06 02:36:21 +0000171 std::auto_ptr<VirtRegRewriter> rewriter_;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000172
Lang Hamese2b201b2009-05-18 19:03:16 +0000173 std::auto_ptr<Spiller> spiller_;
174
David Greene7cfd3362009-11-19 15:55:49 +0000175 // The queue of recently-used registers.
David Greenea96fc2f2009-11-20 21:13:27 +0000176 SmallVector<unsigned, 4> RecentRegs;
177 SmallVector<unsigned, 4>::iterator RecentNext;
David Greene7cfd3362009-11-19 15:55:49 +0000178
179 // Record that we just picked this register.
180 void recordRecentlyUsed(unsigned reg) {
181 assert(reg != 0 && "Recently used register is NOREG!");
182 if (!RecentRegs.empty()) {
David Greenea96fc2f2009-11-20 21:13:27 +0000183 *RecentNext++ = reg;
184 if (RecentNext == RecentRegs.end())
185 RecentNext = RecentRegs.begin();
David Greene7cfd3362009-11-19 15:55:49 +0000186 }
187 }
188
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000189 public:
190 virtual const char* getPassName() const {
191 return "Linear Scan Register Allocator";
192 }
193
194 virtual void getAnalysisUsage(AnalysisUsage &AU) const {
Dan Gohman845012e2009-07-31 23:37:33 +0000195 AU.setPreservesCFG();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000196 AU.addRequired<LiveIntervals>();
Lang Hames233a60e2009-11-03 23:52:08 +0000197 AU.addPreserved<SlotIndexes>();
Owen Anderson95dad832008-10-07 20:22:28 +0000198 if (StrongPHIElim)
199 AU.addRequiredID(StrongPHIEliminationID);
David Greene2c17c4d2007-09-06 16:18:45 +0000200 // Make sure PassManager knows which analyses to make available
201 // to coalescing and which analyses coalescing invalidates.
202 AU.addRequiredTransitive<RegisterCoalescer>();
Lang Hamesa937f222009-12-14 06:49:42 +0000203 AU.addRequired<CalculateSpillWeights>();
Evan Chengf5cd4f02008-10-23 20:43:13 +0000204 if (PreSplitIntervals)
205 AU.addRequiredID(PreAllocSplittingID);
Jakob Stoklund Olesen2d172932010-10-26 00:11:33 +0000206 AU.addRequiredID(LiveStacksID);
207 AU.addPreservedID(LiveStacksID);
Evan Cheng22f07ff2007-12-11 02:09:15 +0000208 AU.addRequired<MachineLoopInfo>();
Bill Wendling67d65bb2008-01-04 20:54:55 +0000209 AU.addPreserved<MachineLoopInfo>();
Owen Anderson49c8aa02009-03-13 05:55:11 +0000210 AU.addRequired<VirtRegMap>();
211 AU.addPreserved<VirtRegMap>();
Jakob Stoklund Olesend68f4582010-10-28 20:34:50 +0000212 AU.addRequiredID(MachineDominatorsID);
Bill Wendling67d65bb2008-01-04 20:54:55 +0000213 AU.addPreservedID(MachineDominatorsID);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000214 MachineFunctionPass::getAnalysisUsage(AU);
215 }
216
217 /// runOnMachineFunction - register allocate the whole function
218 bool runOnMachineFunction(MachineFunction&);
219
David Greene7cfd3362009-11-19 15:55:49 +0000220 // Determine if we skip this register due to its being recently used.
221 bool isRecentlyUsed(unsigned reg) const {
222 return std::find(RecentRegs.begin(), RecentRegs.end(), reg) !=
223 RecentRegs.end();
224 }
225
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000226 private:
227 /// linearScan - the linear scan algorithm
228 void linearScan();
229
Chris Lattnercbb56252004-11-18 02:42:27 +0000230 /// initIntervalSets - initialize the interval sets.
231 ///
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000232 void initIntervalSets();
233
Chris Lattnercbb56252004-11-18 02:42:27 +0000234 /// processActiveIntervals - expire old intervals and move non-overlapping
235 /// ones to the inactive list.
Lang Hames233a60e2009-11-03 23:52:08 +0000236 void processActiveIntervals(SlotIndex CurPoint);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000237
Chris Lattnercbb56252004-11-18 02:42:27 +0000238 /// processInactiveIntervals - expire old intervals and move overlapping
239 /// ones to the active list.
Lang Hames233a60e2009-11-03 23:52:08 +0000240 void processInactiveIntervals(SlotIndex CurPoint);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000241
Evan Cheng206d1852009-04-20 08:01:12 +0000242 /// hasNextReloadInterval - Return the next liveinterval that's being
243 /// defined by a reload from the same SS as the specified one.
244 LiveInterval *hasNextReloadInterval(LiveInterval *cur);
245
246 /// DowngradeRegister - Downgrade a register for allocation.
247 void DowngradeRegister(LiveInterval *li, unsigned Reg);
248
249 /// UpgradeRegister - Upgrade a register for allocation.
250 void UpgradeRegister(unsigned Reg);
251
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000252 /// assignRegOrStackSlotAtInterval - assign a register if one
253 /// is available, or spill.
254 void assignRegOrStackSlotAtInterval(LiveInterval* cur);
255
Evan Cheng5d088fe2009-03-23 22:57:19 +0000256 void updateSpillWeights(std::vector<float> &Weights,
257 unsigned reg, float weight,
258 const TargetRegisterClass *RC);
259
Evan Cheng3e172252008-06-20 21:45:16 +0000260 /// findIntervalsToSpill - Determine the intervals to spill for the
261 /// specified interval. It's passed the physical registers whose spill
262 /// weight is the lowest among all the registers whose live intervals
263 /// conflict with the interval.
264 void findIntervalsToSpill(LiveInterval *cur,
265 std::vector<std::pair<unsigned,float> > &Candidates,
266 unsigned NumCands,
267 SmallVector<LiveInterval*, 8> &SpillIntervals);
268
Evan Chengc92da382007-11-03 07:20:12 +0000269 /// attemptTrivialCoalescing - If a simple interval is defined by a copy,
Jim Grosbach977fa342010-07-27 18:36:27 +0000270 /// try to allocate the definition to the same register as the source,
271 /// if the register is not defined during the life time of the interval.
272 /// This eliminates a copy, and is used to coalesce copies which were not
Evan Chengc92da382007-11-03 07:20:12 +0000273 /// coalesced away before allocation either due to dest and src being in
274 /// different register classes or because the coalescer was overly
275 /// conservative.
276 unsigned attemptTrivialCoalescing(LiveInterval &cur, unsigned Reg);
277
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000278 ///
Evan Cheng5b16cd22009-05-01 01:03:49 +0000279 /// Register usage / availability tracking helpers.
280 ///
281
282 void initRegUses() {
283 regUse_.resize(tri_->getNumRegs(), 0);
284 regUseBackUp_.resize(tri_->getNumRegs(), 0);
285 }
286
287 void finalizeRegUses() {
Evan Chengc781a242009-05-03 18:32:42 +0000288#ifndef NDEBUG
289 // Verify all the registers are "freed".
290 bool Error = false;
291 for (unsigned i = 0, e = tri_->getNumRegs(); i != e; ++i) {
292 if (regUse_[i] != 0) {
David Greene37277762010-01-05 01:25:20 +0000293 dbgs() << tri_->getName(i) << " is still in use!\n";
Evan Chengc781a242009-05-03 18:32:42 +0000294 Error = true;
295 }
296 }
297 if (Error)
Torok Edwinc23197a2009-07-14 16:55:14 +0000298 llvm_unreachable(0);
Evan Chengc781a242009-05-03 18:32:42 +0000299#endif
Evan Cheng5b16cd22009-05-01 01:03:49 +0000300 regUse_.clear();
301 regUseBackUp_.clear();
302 }
303
304 void addRegUse(unsigned physReg) {
305 assert(TargetRegisterInfo::isPhysicalRegister(physReg) &&
306 "should be physical register!");
307 ++regUse_[physReg];
308 for (const unsigned* as = tri_->getAliasSet(physReg); *as; ++as)
309 ++regUse_[*as];
310 }
311
312 void delRegUse(unsigned physReg) {
313 assert(TargetRegisterInfo::isPhysicalRegister(physReg) &&
314 "should be physical register!");
315 assert(regUse_[physReg] != 0);
316 --regUse_[physReg];
317 for (const unsigned* as = tri_->getAliasSet(physReg); *as; ++as) {
318 assert(regUse_[*as] != 0);
319 --regUse_[*as];
320 }
321 }
322
323 bool isRegAvail(unsigned physReg) const {
324 assert(TargetRegisterInfo::isPhysicalRegister(physReg) &&
325 "should be physical register!");
326 return regUse_[physReg] == 0;
327 }
328
329 void backUpRegUses() {
330 regUseBackUp_ = regUse_;
331 }
332
333 void restoreRegUses() {
334 regUse_ = regUseBackUp_;
335 }
336
337 ///
338 /// Register handling helpers.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000339 ///
340
Chris Lattnercbb56252004-11-18 02:42:27 +0000341 /// getFreePhysReg - return a free physical register for this virtual
342 /// register interval if we have one, otherwise return 0.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000343 unsigned getFreePhysReg(LiveInterval* cur);
Evan Cheng358dec52009-06-15 08:28:29 +0000344 unsigned getFreePhysReg(LiveInterval* cur,
345 const TargetRegisterClass *RC,
Evan Cheng206d1852009-04-20 08:01:12 +0000346 unsigned MaxInactiveCount,
347 SmallVector<unsigned, 256> &inactiveCounts,
348 bool SkipDGRegs);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000349
Jim Grosbach5a4cbea2010-09-01 21:34:41 +0000350 /// getFirstNonReservedPhysReg - return the first non-reserved physical
351 /// register in the register class.
352 unsigned getFirstNonReservedPhysReg(const TargetRegisterClass *RC) {
353 TargetRegisterClass::iterator aoe = RC->allocation_order_end(*mf_);
354 TargetRegisterClass::iterator i = RC->allocation_order_begin(*mf_);
355 while (i != aoe && reservedRegs_.test(*i))
356 ++i;
357 assert(i != aoe && "All registers reserved?!");
358 return *i;
359 }
360
Chris Lattnerb9805782005-08-23 22:27:31 +0000361 void ComputeRelatedRegClasses();
362
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000363 template <typename ItTy>
364 void printIntervals(const char* const str, ItTy i, ItTy e) const {
Bill Wendlingc3115a02009-08-22 20:30:53 +0000365 DEBUG({
366 if (str)
David Greene37277762010-01-05 01:25:20 +0000367 dbgs() << str << " intervals:\n";
Bill Wendlingc3115a02009-08-22 20:30:53 +0000368
369 for (; i != e; ++i) {
David Greene37277762010-01-05 01:25:20 +0000370 dbgs() << "\t" << *i->first << " -> ";
Bill Wendlingc3115a02009-08-22 20:30:53 +0000371
372 unsigned reg = i->first->reg;
373 if (TargetRegisterInfo::isVirtualRegister(reg))
374 reg = vrm_->getPhys(reg);
375
David Greene37277762010-01-05 01:25:20 +0000376 dbgs() << tri_->getName(reg) << '\n';
Bill Wendlingc3115a02009-08-22 20:30:53 +0000377 }
378 });
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000379 }
380 };
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000381 char RALinScan::ID = 0;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000382}
383
Owen Anderson2ab36d32010-10-12 19:48:12 +0000384INITIALIZE_PASS_BEGIN(RALinScan, "linearscan-regalloc",
385 "Linear Scan Register Allocator", false, false)
386INITIALIZE_PASS_DEPENDENCY(LiveIntervals)
387INITIALIZE_PASS_DEPENDENCY(StrongPHIElimination)
388INITIALIZE_PASS_DEPENDENCY(CalculateSpillWeights)
389INITIALIZE_PASS_DEPENDENCY(PreAllocSplitting)
390INITIALIZE_PASS_DEPENDENCY(LiveStacks)
391INITIALIZE_PASS_DEPENDENCY(MachineLoopInfo)
392INITIALIZE_PASS_DEPENDENCY(VirtRegMap)
393INITIALIZE_AG_DEPENDENCY(RegisterCoalescer)
394INITIALIZE_PASS_END(RALinScan, "linearscan-regalloc",
Owen Andersonce665bd2010-10-07 22:25:06 +0000395 "Linear Scan Register Allocator", false, false)
Evan Cheng3f32d652008-06-04 09:18:41 +0000396
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000397void RALinScan::ComputeRelatedRegClasses() {
Chris Lattnerb9805782005-08-23 22:27:31 +0000398 // First pass, add all reg classes to the union, and determine at least one
399 // reg class that each register is in.
400 bool HasAliases = false;
Evan Cheng206d1852009-04-20 08:01:12 +0000401 for (TargetRegisterInfo::regclass_iterator RCI = tri_->regclass_begin(),
402 E = tri_->regclass_end(); RCI != E; ++RCI) {
Chris Lattnerb9805782005-08-23 22:27:31 +0000403 RelatedRegClasses.insert(*RCI);
404 for (TargetRegisterClass::iterator I = (*RCI)->begin(), E = (*RCI)->end();
405 I != E; ++I) {
Evan Cheng206d1852009-04-20 08:01:12 +0000406 HasAliases = HasAliases || *tri_->getAliasSet(*I) != 0;
Jim Grosbach662fb772010-09-01 21:48:06 +0000407
Chris Lattnerb9805782005-08-23 22:27:31 +0000408 const TargetRegisterClass *&PRC = OneClassForEachPhysReg[*I];
409 if (PRC) {
410 // Already processed this register. Just make sure we know that
411 // multiple register classes share a register.
412 RelatedRegClasses.unionSets(PRC, *RCI);
413 } else {
414 PRC = *RCI;
415 }
416 }
417 }
Jim Grosbach662fb772010-09-01 21:48:06 +0000418
Chris Lattnerb9805782005-08-23 22:27:31 +0000419 // Second pass, now that we know conservatively what register classes each reg
420 // belongs to, add info about aliases. We don't need to do this for targets
421 // without register aliases.
422 if (HasAliases)
Owen Anderson97382162008-08-13 23:36:23 +0000423 for (DenseMap<unsigned, const TargetRegisterClass*>::iterator
Chris Lattnerb9805782005-08-23 22:27:31 +0000424 I = OneClassForEachPhysReg.begin(), E = OneClassForEachPhysReg.end();
425 I != E; ++I)
Evan Cheng206d1852009-04-20 08:01:12 +0000426 for (const unsigned *AS = tri_->getAliasSet(I->first); *AS; ++AS)
Chris Lattnerb9805782005-08-23 22:27:31 +0000427 RelatedRegClasses.unionSets(I->second, OneClassForEachPhysReg[*AS]);
428}
429
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000430/// attemptTrivialCoalescing - If a simple interval is defined by a copy, try
431/// allocate the definition the same register as the source register if the
432/// register is not defined during live time of the interval. If the interval is
433/// killed by a copy, try to use the destination register. This eliminates a
434/// copy. This is used to coalesce copies which were not coalesced away before
435/// allocation either due to dest and src being in different register classes or
436/// because the coalescer was overly conservative.
Evan Chengc92da382007-11-03 07:20:12 +0000437unsigned RALinScan::attemptTrivialCoalescing(LiveInterval &cur, unsigned Reg) {
Evan Cheng90f95f82009-06-14 20:22:55 +0000438 unsigned Preference = vrm_->getRegAllocPref(cur.reg);
439 if ((Preference && Preference == Reg) || !cur.containsOneValue())
Evan Chengc92da382007-11-03 07:20:12 +0000440 return Reg;
441
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000442 // We cannot handle complicated live ranges. Simple linear stuff only.
443 if (cur.ranges.size() != 1)
Evan Chengc92da382007-11-03 07:20:12 +0000444 return Reg;
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000445
446 const LiveRange &range = cur.ranges.front();
447
448 VNInfo *vni = range.valno;
449 if (vni->isUnused())
Bill Wendlingdc492e02009-12-05 07:30:23 +0000450 return Reg;
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000451
452 unsigned CandReg;
453 {
454 MachineInstr *CopyMI;
Lang Hames6e2968c2010-09-25 12:04:16 +0000455 if ((CopyMI = li_->getInstructionFromIndex(vni->def)) && CopyMI->isCopy())
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000456 // Defined by a copy, try to extend SrcReg forward
Jakob Stoklund Olesen04c528a2010-07-16 04:45:42 +0000457 CandReg = CopyMI->getOperand(1).getReg();
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000458 else if (TrivCoalesceEnds &&
Jakob Stoklund Olesen04c528a2010-07-16 04:45:42 +0000459 (CopyMI = li_->getInstructionFromIndex(range.end.getBaseIndex())) &&
460 CopyMI->isCopy() && cur.reg == CopyMI->getOperand(1).getReg())
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000461 // Only used by a copy, try to extend DstReg backwards
Jakob Stoklund Olesen04c528a2010-07-16 04:45:42 +0000462 CandReg = CopyMI->getOperand(0).getReg();
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000463 else
Evan Chengc92da382007-11-03 07:20:12 +0000464 return Reg;
Anton Korobeynikov4aefd6b2008-02-20 12:07:57 +0000465 }
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000466
467 if (TargetRegisterInfo::isVirtualRegister(CandReg)) {
468 if (!vrm_->isAssignedReg(CandReg))
469 return Reg;
470 CandReg = vrm_->getPhys(CandReg);
471 }
472 if (Reg == CandReg)
Evan Chengc92da382007-11-03 07:20:12 +0000473 return Reg;
474
Evan Cheng841ee1a2008-09-18 22:38:47 +0000475 const TargetRegisterClass *RC = mri_->getRegClass(cur.reg);
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000476 if (!RC->contains(CandReg))
477 return Reg;
478
479 if (li_->conflictsWithPhysReg(cur, *vrm_, CandReg))
Evan Chengc92da382007-11-03 07:20:12 +0000480 return Reg;
481
Bill Wendlingdc492e02009-12-05 07:30:23 +0000482 // Try to coalesce.
David Greene37277762010-01-05 01:25:20 +0000483 DEBUG(dbgs() << "Coalescing: " << cur << " -> " << tri_->getName(CandReg)
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000484 << '\n');
485 vrm_->clearVirt(cur.reg);
486 vrm_->assignVirt2Phys(cur.reg, CandReg);
Bill Wendlingdc492e02009-12-05 07:30:23 +0000487
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000488 ++NumCoalesce;
489 return CandReg;
Evan Chengc92da382007-11-03 07:20:12 +0000490}
491
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000492bool RALinScan::runOnMachineFunction(MachineFunction &fn) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000493 mf_ = &fn;
Evan Cheng3e172252008-06-20 21:45:16 +0000494 mri_ = &fn.getRegInfo();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000495 tm_ = &fn.getTarget();
Dan Gohman6f0d0242008-02-10 18:45:23 +0000496 tri_ = tm_->getRegisterInfo();
Evan Chengc92da382007-11-03 07:20:12 +0000497 tii_ = tm_->getInstrInfo();
Dan Gohman6f0d0242008-02-10 18:45:23 +0000498 allocatableRegs_ = tri_->getAllocatableSet(fn);
Jim Grosbach067a6482010-09-01 21:04:27 +0000499 reservedRegs_ = tri_->getReservedRegs(fn);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000500 li_ = &getAnalysis<LiveIntervals>();
Evan Cheng22f07ff2007-12-11 02:09:15 +0000501 loopInfo = &getAnalysis<MachineLoopInfo>();
Chris Lattnerf348e3a2004-11-18 04:33:31 +0000502
David Greene2c17c4d2007-09-06 16:18:45 +0000503 // We don't run the coalescer here because we have no reason to
504 // interact with it. If the coalescer requires interaction, it
505 // won't do anything. If it doesn't require interaction, we assume
506 // it was run as a separate pass.
507
Chris Lattnerb9805782005-08-23 22:27:31 +0000508 // If this is the first function compiled, compute the related reg classes.
509 if (RelatedRegClasses.empty())
510 ComputeRelatedRegClasses();
Evan Cheng5b16cd22009-05-01 01:03:49 +0000511
512 // Also resize register usage trackers.
513 initRegUses();
514
Owen Anderson49c8aa02009-03-13 05:55:11 +0000515 vrm_ = &getAnalysis<VirtRegMap>();
Lang Hames87e3bca2009-05-06 02:36:21 +0000516 if (!rewriter_.get()) rewriter_.reset(createVirtRegRewriter());
Jim Grosbach662fb772010-09-01 21:48:06 +0000517
Jakob Stoklund Olesenf2c6e362010-07-20 23:50:15 +0000518 spiller_.reset(createSpiller(*this, *mf_, *vrm_));
Jim Grosbach662fb772010-09-01 21:48:06 +0000519
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000520 initIntervalSets();
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000521
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000522 linearScan();
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000523
Chris Lattnerb0f31bf2005-01-23 22:45:13 +0000524 // Rewrite spill code and update the PhysRegsUsed set.
Lang Hames87e3bca2009-05-06 02:36:21 +0000525 rewriter_->runOnMachineFunction(*mf_, *vrm_, li_);
Chris Lattnercbb56252004-11-18 02:42:27 +0000526
Dan Gohman51cd9d62008-06-23 23:51:16 +0000527 assert(unhandled_.empty() && "Unhandled live intervals remain!");
Evan Cheng5b16cd22009-05-01 01:03:49 +0000528
529 finalizeRegUses();
530
Chris Lattnercbb56252004-11-18 02:42:27 +0000531 fixed_.clear();
532 active_.clear();
533 inactive_.clear();
534 handled_.clear();
Evan Cheng206d1852009-04-20 08:01:12 +0000535 NextReloadMap.clear();
536 DowngradedRegs.clear();
537 DowngradeMap.clear();
Lang Hamesf41538d2009-06-02 16:53:25 +0000538 spiller_.reset(0);
Chris Lattnercbb56252004-11-18 02:42:27 +0000539
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000540 return true;
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000541}
542
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000543/// initIntervalSets - initialize the interval sets.
544///
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000545void RALinScan::initIntervalSets()
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000546{
547 assert(unhandled_.empty() && fixed_.empty() &&
548 active_.empty() && inactive_.empty() &&
549 "interval sets should be empty on initialization");
550
Owen Andersoncd1dcbd2008-08-15 18:49:41 +0000551 handled_.reserve(li_->getNumIntervals());
552
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000553 for (LiveIntervals::iterator i = li_->begin(), e = li_->end(); i != e; ++i) {
Owen Anderson03857b22008-08-13 21:49:13 +0000554 if (TargetRegisterInfo::isPhysicalRegister(i->second->reg)) {
Lang Hames233a60e2009-11-03 23:52:08 +0000555 if (!i->second->empty()) {
556 mri_->setPhysRegUsed(i->second->reg);
557 fixed_.push_back(std::make_pair(i->second, i->second->begin()));
558 }
559 } else {
560 if (i->second->empty()) {
561 assignRegOrStackSlotAtInterval(i->second);
562 }
563 else
564 unhandled_.push(i->second);
565 }
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000566 }
567}
568
Bill Wendlingc3115a02009-08-22 20:30:53 +0000569void RALinScan::linearScan() {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000570 // linear scan algorithm
Bill Wendlingc3115a02009-08-22 20:30:53 +0000571 DEBUG({
David Greene37277762010-01-05 01:25:20 +0000572 dbgs() << "********** LINEAR SCAN **********\n"
Jim Grosbach662fb772010-09-01 21:48:06 +0000573 << "********** Function: "
Bill Wendlingc3115a02009-08-22 20:30:53 +0000574 << mf_->getFunction()->getName() << '\n';
575 printIntervals("fixed", fixed_.begin(), fixed_.end());
576 });
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000577
578 while (!unhandled_.empty()) {
579 // pick the interval with the earliest start point
580 LiveInterval* cur = unhandled_.top();
581 unhandled_.pop();
Evan Cheng11923cc2007-10-16 21:09:14 +0000582 ++NumIters;
David Greene37277762010-01-05 01:25:20 +0000583 DEBUG(dbgs() << "\n*** CURRENT ***: " << *cur << '\n');
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000584
Lang Hames233a60e2009-11-03 23:52:08 +0000585 assert(!cur->empty() && "Empty interval in unhandled set.");
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000586
Lang Hames233a60e2009-11-03 23:52:08 +0000587 processActiveIntervals(cur->beginIndex());
588 processInactiveIntervals(cur->beginIndex());
589
590 assert(TargetRegisterInfo::isVirtualRegister(cur->reg) &&
591 "Can only allocate virtual registers!");
Misha Brukmanedf128a2005-04-21 22:36:52 +0000592
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000593 // Allocating a virtual register. try to find a free
594 // physical register or spill an interval (possibly this one) in order to
595 // assign it one.
596 assignRegOrStackSlotAtInterval(cur);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000597
Bill Wendlingc3115a02009-08-22 20:30:53 +0000598 DEBUG({
599 printIntervals("active", active_.begin(), active_.end());
600 printIntervals("inactive", inactive_.begin(), inactive_.end());
601 });
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000602 }
Alkis Evlogimenos7d629b52004-01-07 09:20:58 +0000603
Evan Cheng5b16cd22009-05-01 01:03:49 +0000604 // Expire any remaining active intervals
Evan Cheng11923cc2007-10-16 21:09:14 +0000605 while (!active_.empty()) {
606 IntervalPtr &IP = active_.back();
607 unsigned reg = IP.first->reg;
David Greene37277762010-01-05 01:25:20 +0000608 DEBUG(dbgs() << "\tinterval " << *IP.first << " expired\n");
Dan Gohman6f0d0242008-02-10 18:45:23 +0000609 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000610 "Can only allocate virtual registers!");
611 reg = vrm_->getPhys(reg);
Evan Cheng5b16cd22009-05-01 01:03:49 +0000612 delRegUse(reg);
Evan Cheng11923cc2007-10-16 21:09:14 +0000613 active_.pop_back();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000614 }
Alkis Evlogimenos7d629b52004-01-07 09:20:58 +0000615
Evan Cheng5b16cd22009-05-01 01:03:49 +0000616 // Expire any remaining inactive intervals
Bill Wendlingc3115a02009-08-22 20:30:53 +0000617 DEBUG({
618 for (IntervalPtrs::reverse_iterator
619 i = inactive_.rbegin(); i != inactive_.rend(); ++i)
David Greene37277762010-01-05 01:25:20 +0000620 dbgs() << "\tinterval " << *i->first << " expired\n";
Bill Wendlingc3115a02009-08-22 20:30:53 +0000621 });
Evan Cheng11923cc2007-10-16 21:09:14 +0000622 inactive_.clear();
Alkis Evlogimenosb7be1152004-01-13 20:42:08 +0000623
Evan Cheng81a03822007-11-17 00:40:40 +0000624 // Add live-ins to every BB except for entry. Also perform trivial coalescing.
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000625 MachineFunction::iterator EntryMBB = mf_->begin();
Evan Chenga5bfc972007-10-17 06:53:44 +0000626 SmallVector<MachineBasicBlock*, 8> LiveInMBBs;
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000627 for (LiveIntervals::iterator i = li_->begin(), e = li_->end(); i != e; ++i) {
Owen Anderson03857b22008-08-13 21:49:13 +0000628 LiveInterval &cur = *i->second;
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000629 unsigned Reg = 0;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000630 bool isPhys = TargetRegisterInfo::isPhysicalRegister(cur.reg);
Evan Cheng81a03822007-11-17 00:40:40 +0000631 if (isPhys)
Owen Anderson03857b22008-08-13 21:49:13 +0000632 Reg = cur.reg;
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000633 else if (vrm_->isAssignedReg(cur.reg))
Evan Chengc92da382007-11-03 07:20:12 +0000634 Reg = attemptTrivialCoalescing(cur, vrm_->getPhys(cur.reg));
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000635 if (!Reg)
636 continue;
Evan Cheng81a03822007-11-17 00:40:40 +0000637 // Ignore splited live intervals.
638 if (!isPhys && vrm_->getPreSplitReg(cur.reg))
639 continue;
Evan Cheng550aacb2009-06-04 20:28:22 +0000640
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000641 for (LiveInterval::Ranges::const_iterator I = cur.begin(), E = cur.end();
642 I != E; ++I) {
643 const LiveRange &LR = *I;
Evan Chengd0e32c52008-10-29 05:06:14 +0000644 if (li_->findLiveInMBBs(LR.start, LR.end, LiveInMBBs)) {
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000645 for (unsigned i = 0, e = LiveInMBBs.size(); i != e; ++i)
Evan Cheng073e7e52009-06-04 20:53:36 +0000646 if (LiveInMBBs[i] != EntryMBB) {
647 assert(TargetRegisterInfo::isPhysicalRegister(Reg) &&
648 "Adding a virtual register to livein set?");
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000649 LiveInMBBs[i]->addLiveIn(Reg);
Evan Cheng073e7e52009-06-04 20:53:36 +0000650 }
Evan Chenga5bfc972007-10-17 06:53:44 +0000651 LiveInMBBs.clear();
Evan Cheng9fc508f2007-02-16 09:05:02 +0000652 }
653 }
654 }
655
David Greene37277762010-01-05 01:25:20 +0000656 DEBUG(dbgs() << *vrm_);
Evan Chengc781a242009-05-03 18:32:42 +0000657
658 // Look for physical registers that end up not being allocated even though
659 // register allocator had to spill other registers in its register class.
Evan Cheng90f95f82009-06-14 20:22:55 +0000660 if (!vrm_->FindUnusedRegisters(li_))
Evan Chengc781a242009-05-03 18:32:42 +0000661 return;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000662}
663
Chris Lattnercbb56252004-11-18 02:42:27 +0000664/// processActiveIntervals - expire old intervals and move non-overlapping ones
665/// to the inactive list.
Lang Hames233a60e2009-11-03 23:52:08 +0000666void RALinScan::processActiveIntervals(SlotIndex CurPoint)
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000667{
David Greene37277762010-01-05 01:25:20 +0000668 DEBUG(dbgs() << "\tprocessing active intervals:\n");
Chris Lattner23b71c12004-11-18 01:29:39 +0000669
Chris Lattnercbb56252004-11-18 02:42:27 +0000670 for (unsigned i = 0, e = active_.size(); i != e; ++i) {
671 LiveInterval *Interval = active_[i].first;
672 LiveInterval::iterator IntervalPos = active_[i].second;
673 unsigned reg = Interval->reg;
Alkis Evlogimenosed543732004-09-01 22:52:29 +0000674
Chris Lattnercbb56252004-11-18 02:42:27 +0000675 IntervalPos = Interval->advanceTo(IntervalPos, CurPoint);
676
677 if (IntervalPos == Interval->end()) { // Remove expired intervals.
David Greene37277762010-01-05 01:25:20 +0000678 DEBUG(dbgs() << "\t\tinterval " << *Interval << " expired\n");
Dan Gohman6f0d0242008-02-10 18:45:23 +0000679 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000680 "Can only allocate virtual registers!");
681 reg = vrm_->getPhys(reg);
Evan Cheng5b16cd22009-05-01 01:03:49 +0000682 delRegUse(reg);
Chris Lattnercbb56252004-11-18 02:42:27 +0000683
684 // Pop off the end of the list.
685 active_[i] = active_.back();
686 active_.pop_back();
687 --i; --e;
Misha Brukmanedf128a2005-04-21 22:36:52 +0000688
Chris Lattnercbb56252004-11-18 02:42:27 +0000689 } else if (IntervalPos->start > CurPoint) {
690 // Move inactive intervals to inactive list.
David Greene37277762010-01-05 01:25:20 +0000691 DEBUG(dbgs() << "\t\tinterval " << *Interval << " inactive\n");
Dan Gohman6f0d0242008-02-10 18:45:23 +0000692 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000693 "Can only allocate virtual registers!");
694 reg = vrm_->getPhys(reg);
Evan Cheng5b16cd22009-05-01 01:03:49 +0000695 delRegUse(reg);
Chris Lattnercbb56252004-11-18 02:42:27 +0000696 // add to inactive.
697 inactive_.push_back(std::make_pair(Interval, IntervalPos));
698
699 // Pop off the end of the list.
700 active_[i] = active_.back();
701 active_.pop_back();
702 --i; --e;
703 } else {
704 // Otherwise, just update the iterator position.
705 active_[i].second = IntervalPos;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000706 }
707 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000708}
709
Chris Lattnercbb56252004-11-18 02:42:27 +0000710/// processInactiveIntervals - expire old intervals and move overlapping
711/// ones to the active list.
Lang Hames233a60e2009-11-03 23:52:08 +0000712void RALinScan::processInactiveIntervals(SlotIndex CurPoint)
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000713{
David Greene37277762010-01-05 01:25:20 +0000714 DEBUG(dbgs() << "\tprocessing inactive intervals:\n");
Chris Lattner365b95f2004-11-18 04:13:02 +0000715
Chris Lattnercbb56252004-11-18 02:42:27 +0000716 for (unsigned i = 0, e = inactive_.size(); i != e; ++i) {
717 LiveInterval *Interval = inactive_[i].first;
718 LiveInterval::iterator IntervalPos = inactive_[i].second;
719 unsigned reg = Interval->reg;
Chris Lattner23b71c12004-11-18 01:29:39 +0000720
Chris Lattnercbb56252004-11-18 02:42:27 +0000721 IntervalPos = Interval->advanceTo(IntervalPos, CurPoint);
Misha Brukmanedf128a2005-04-21 22:36:52 +0000722
Chris Lattnercbb56252004-11-18 02:42:27 +0000723 if (IntervalPos == Interval->end()) { // remove expired intervals.
David Greene37277762010-01-05 01:25:20 +0000724 DEBUG(dbgs() << "\t\tinterval " << *Interval << " expired\n");
Alkis Evlogimenos169cfd02003-12-21 05:43:40 +0000725
Chris Lattnercbb56252004-11-18 02:42:27 +0000726 // Pop off the end of the list.
727 inactive_[i] = inactive_.back();
728 inactive_.pop_back();
729 --i; --e;
730 } else if (IntervalPos->start <= CurPoint) {
731 // move re-activated intervals in active list
David Greene37277762010-01-05 01:25:20 +0000732 DEBUG(dbgs() << "\t\tinterval " << *Interval << " active\n");
Dan Gohman6f0d0242008-02-10 18:45:23 +0000733 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000734 "Can only allocate virtual registers!");
735 reg = vrm_->getPhys(reg);
Evan Cheng5b16cd22009-05-01 01:03:49 +0000736 addRegUse(reg);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000737 // add to active
Chris Lattnercbb56252004-11-18 02:42:27 +0000738 active_.push_back(std::make_pair(Interval, IntervalPos));
739
740 // Pop off the end of the list.
741 inactive_[i] = inactive_.back();
742 inactive_.pop_back();
743 --i; --e;
744 } else {
745 // Otherwise, just update the iterator position.
746 inactive_[i].second = IntervalPos;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000747 }
748 }
Alkis Evlogimenos169cfd02003-12-21 05:43:40 +0000749}
750
Chris Lattnercbb56252004-11-18 02:42:27 +0000751/// updateSpillWeights - updates the spill weights of the specifed physical
752/// register and its weight.
Evan Cheng5d088fe2009-03-23 22:57:19 +0000753void RALinScan::updateSpillWeights(std::vector<float> &Weights,
754 unsigned reg, float weight,
755 const TargetRegisterClass *RC) {
756 SmallSet<unsigned, 4> Processed;
757 SmallSet<unsigned, 4> SuperAdded;
758 SmallVector<unsigned, 4> Supers;
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000759 Weights[reg] += weight;
Evan Cheng5d088fe2009-03-23 22:57:19 +0000760 Processed.insert(reg);
761 for (const unsigned* as = tri_->getAliasSet(reg); *as; ++as) {
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000762 Weights[*as] += weight;
Evan Cheng5d088fe2009-03-23 22:57:19 +0000763 Processed.insert(*as);
764 if (tri_->isSubRegister(*as, reg) &&
765 SuperAdded.insert(*as) &&
766 RC->contains(*as)) {
767 Supers.push_back(*as);
768 }
769 }
770
771 // If the alias is a super-register, and the super-register is in the
772 // register class we are trying to allocate. Then add the weight to all
773 // sub-registers of the super-register even if they are not aliases.
774 // e.g. allocating for GR32, bh is not used, updating bl spill weight.
775 // bl should get the same spill weight otherwise it will be choosen
776 // as a spill candidate since spilling bh doesn't make ebx available.
777 for (unsigned i = 0, e = Supers.size(); i != e; ++i) {
Evan Chengc781a242009-05-03 18:32:42 +0000778 for (const unsigned *sr = tri_->getSubRegisters(Supers[i]); *sr; ++sr)
779 if (!Processed.count(*sr))
780 Weights[*sr] += weight;
Evan Cheng5d088fe2009-03-23 22:57:19 +0000781 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000782}
783
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000784static
785RALinScan::IntervalPtrs::iterator
786FindIntervalInVector(RALinScan::IntervalPtrs &IP, LiveInterval *LI) {
787 for (RALinScan::IntervalPtrs::iterator I = IP.begin(), E = IP.end();
788 I != E; ++I)
Chris Lattnercbb56252004-11-18 02:42:27 +0000789 if (I->first == LI) return I;
790 return IP.end();
791}
792
Jim Grosbach662fb772010-09-01 21:48:06 +0000793static void RevertVectorIteratorsTo(RALinScan::IntervalPtrs &V,
794 SlotIndex Point){
Chris Lattner19828d42004-11-18 03:49:30 +0000795 for (unsigned i = 0, e = V.size(); i != e; ++i) {
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000796 RALinScan::IntervalPtr &IP = V[i];
Chris Lattner19828d42004-11-18 03:49:30 +0000797 LiveInterval::iterator I = std::upper_bound(IP.first->begin(),
798 IP.second, Point);
799 if (I != IP.first->begin()) --I;
800 IP.second = I;
801 }
802}
Chris Lattnercbb56252004-11-18 02:42:27 +0000803
Evan Cheng3e172252008-06-20 21:45:16 +0000804/// getConflictWeight - Return the number of conflicts between cur
805/// live interval and defs and uses of Reg weighted by loop depthes.
Evan Chengc781a242009-05-03 18:32:42 +0000806static
807float getConflictWeight(LiveInterval *cur, unsigned Reg, LiveIntervals *li_,
808 MachineRegisterInfo *mri_,
Jakob Stoklund Olesen9529a1c2010-07-19 18:41:20 +0000809 MachineLoopInfo *loopInfo) {
Evan Cheng3e172252008-06-20 21:45:16 +0000810 float Conflicts = 0;
811 for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(Reg),
812 E = mri_->reg_end(); I != E; ++I) {
813 MachineInstr *MI = &*I;
814 if (cur->liveAt(li_->getInstructionIndex(MI))) {
815 unsigned loopDepth = loopInfo->getLoopDepth(MI->getParent());
Chris Lattner87565c12010-05-15 17:10:24 +0000816 Conflicts += std::pow(10.0f, (float)loopDepth);
Evan Cheng3e172252008-06-20 21:45:16 +0000817 }
818 }
819 return Conflicts;
820}
821
822/// findIntervalsToSpill - Determine the intervals to spill for the
823/// specified interval. It's passed the physical registers whose spill
824/// weight is the lowest among all the registers whose live intervals
825/// conflict with the interval.
826void RALinScan::findIntervalsToSpill(LiveInterval *cur,
827 std::vector<std::pair<unsigned,float> > &Candidates,
828 unsigned NumCands,
829 SmallVector<LiveInterval*, 8> &SpillIntervals) {
830 // We have figured out the *best* register to spill. But there are other
831 // registers that are pretty good as well (spill weight within 3%). Spill
832 // the one that has fewest defs and uses that conflict with cur.
833 float Conflicts[3] = { 0.0f, 0.0f, 0.0f };
834 SmallVector<LiveInterval*, 8> SLIs[3];
835
Bill Wendlingc3115a02009-08-22 20:30:53 +0000836 DEBUG({
David Greene37277762010-01-05 01:25:20 +0000837 dbgs() << "\tConsidering " << NumCands << " candidates: ";
Bill Wendlingc3115a02009-08-22 20:30:53 +0000838 for (unsigned i = 0; i != NumCands; ++i)
David Greene37277762010-01-05 01:25:20 +0000839 dbgs() << tri_->getName(Candidates[i].first) << " ";
840 dbgs() << "\n";
Bill Wendlingc3115a02009-08-22 20:30:53 +0000841 });
Jim Grosbach662fb772010-09-01 21:48:06 +0000842
Evan Cheng3e172252008-06-20 21:45:16 +0000843 // Calculate the number of conflicts of each candidate.
844 for (IntervalPtrs::iterator i = active_.begin(); i != active_.end(); ++i) {
845 unsigned Reg = i->first->reg;
846 unsigned PhysReg = vrm_->getPhys(Reg);
847 if (!cur->overlapsFrom(*i->first, i->second))
848 continue;
849 for (unsigned j = 0; j < NumCands; ++j) {
850 unsigned Candidate = Candidates[j].first;
851 if (tri_->regsOverlap(PhysReg, Candidate)) {
852 if (NumCands > 1)
853 Conflicts[j] += getConflictWeight(cur, Reg, li_, mri_, loopInfo);
854 SLIs[j].push_back(i->first);
855 }
856 }
857 }
858
859 for (IntervalPtrs::iterator i = inactive_.begin(); i != inactive_.end(); ++i){
860 unsigned Reg = i->first->reg;
861 unsigned PhysReg = vrm_->getPhys(Reg);
862 if (!cur->overlapsFrom(*i->first, i->second-1))
863 continue;
864 for (unsigned j = 0; j < NumCands; ++j) {
865 unsigned Candidate = Candidates[j].first;
866 if (tri_->regsOverlap(PhysReg, Candidate)) {
867 if (NumCands > 1)
868 Conflicts[j] += getConflictWeight(cur, Reg, li_, mri_, loopInfo);
869 SLIs[j].push_back(i->first);
870 }
871 }
872 }
873
874 // Which is the best candidate?
875 unsigned BestCandidate = 0;
876 float MinConflicts = Conflicts[0];
877 for (unsigned i = 1; i != NumCands; ++i) {
878 if (Conflicts[i] < MinConflicts) {
879 BestCandidate = i;
880 MinConflicts = Conflicts[i];
881 }
882 }
883
884 std::copy(SLIs[BestCandidate].begin(), SLIs[BestCandidate].end(),
885 std::back_inserter(SpillIntervals));
886}
887
888namespace {
889 struct WeightCompare {
David Greene7cfd3362009-11-19 15:55:49 +0000890 private:
891 const RALinScan &Allocator;
892
893 public:
Douglas Gregorcabdd742009-12-19 07:05:23 +0000894 WeightCompare(const RALinScan &Alloc) : Allocator(Alloc) {}
David Greene7cfd3362009-11-19 15:55:49 +0000895
Evan Cheng3e172252008-06-20 21:45:16 +0000896 typedef std::pair<unsigned, float> RegWeightPair;
897 bool operator()(const RegWeightPair &LHS, const RegWeightPair &RHS) const {
David Greene7cfd3362009-11-19 15:55:49 +0000898 return LHS.second < RHS.second && !Allocator.isRecentlyUsed(LHS.first);
Evan Cheng3e172252008-06-20 21:45:16 +0000899 }
900 };
901}
902
903static bool weightsAreClose(float w1, float w2) {
904 if (!NewHeuristic)
905 return false;
906
907 float diff = w1 - w2;
908 if (diff <= 0.02f) // Within 0.02f
909 return true;
910 return (diff / w2) <= 0.05f; // Within 5%.
911}
912
Evan Cheng206d1852009-04-20 08:01:12 +0000913LiveInterval *RALinScan::hasNextReloadInterval(LiveInterval *cur) {
914 DenseMap<unsigned, unsigned>::iterator I = NextReloadMap.find(cur->reg);
915 if (I == NextReloadMap.end())
916 return 0;
917 return &li_->getInterval(I->second);
918}
919
920void RALinScan::DowngradeRegister(LiveInterval *li, unsigned Reg) {
921 bool isNew = DowngradedRegs.insert(Reg);
922 isNew = isNew; // Silence compiler warning.
923 assert(isNew && "Multiple reloads holding the same register?");
924 DowngradeMap.insert(std::make_pair(li->reg, Reg));
925 for (const unsigned *AS = tri_->getAliasSet(Reg); *AS; ++AS) {
926 isNew = DowngradedRegs.insert(*AS);
927 isNew = isNew; // Silence compiler warning.
928 assert(isNew && "Multiple reloads holding the same register?");
929 DowngradeMap.insert(std::make_pair(li->reg, *AS));
930 }
931 ++NumDowngrade;
932}
933
934void RALinScan::UpgradeRegister(unsigned Reg) {
935 if (Reg) {
936 DowngradedRegs.erase(Reg);
937 for (const unsigned *AS = tri_->getAliasSet(Reg); *AS; ++AS)
938 DowngradedRegs.erase(*AS);
939 }
940}
941
942namespace {
943 struct LISorter {
944 bool operator()(LiveInterval* A, LiveInterval* B) {
Lang Hames86511252009-09-04 20:41:11 +0000945 return A->beginIndex() < B->beginIndex();
Evan Cheng206d1852009-04-20 08:01:12 +0000946 }
947 };
948}
949
Chris Lattnercbb56252004-11-18 02:42:27 +0000950/// assignRegOrStackSlotAtInterval - assign a register if one is available, or
951/// spill.
Bill Wendlingc3115a02009-08-22 20:30:53 +0000952void RALinScan::assignRegOrStackSlotAtInterval(LiveInterval* cur) {
David Greene37277762010-01-05 01:25:20 +0000953 DEBUG(dbgs() << "\tallocating current interval: ");
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000954
Evan Chengf30a49d2008-04-03 16:40:27 +0000955 // This is an implicitly defined live interval, just assign any register.
Evan Cheng841ee1a2008-09-18 22:38:47 +0000956 const TargetRegisterClass *RC = mri_->getRegClass(cur->reg);
Evan Chengf30a49d2008-04-03 16:40:27 +0000957 if (cur->empty()) {
Evan Cheng90f95f82009-06-14 20:22:55 +0000958 unsigned physReg = vrm_->getRegAllocPref(cur->reg);
Jim Grosbach5a4cbea2010-09-01 21:34:41 +0000959 if (!physReg)
960 physReg = getFirstNonReservedPhysReg(RC);
David Greene37277762010-01-05 01:25:20 +0000961 DEBUG(dbgs() << tri_->getName(physReg) << '\n');
Evan Chengf30a49d2008-04-03 16:40:27 +0000962 // Note the register is not really in use.
963 vrm_->assignVirt2Phys(cur->reg, physReg);
Evan Chengf30a49d2008-04-03 16:40:27 +0000964 return;
965 }
966
Evan Cheng5b16cd22009-05-01 01:03:49 +0000967 backUpRegUses();
Alkis Evlogimenos169cfd02003-12-21 05:43:40 +0000968
Chris Lattnera6c17502005-08-22 20:20:42 +0000969 std::vector<std::pair<unsigned, float> > SpillWeightsToAdd;
Lang Hames233a60e2009-11-03 23:52:08 +0000970 SlotIndex StartPosition = cur->beginIndex();
Chris Lattnerb9805782005-08-23 22:27:31 +0000971 const TargetRegisterClass *RCLeader = RelatedRegClasses.getLeaderValue(RC);
Evan Chengc92da382007-11-03 07:20:12 +0000972
Evan Chengd0deec22009-01-20 00:16:18 +0000973 // If start of this live interval is defined by a move instruction and its
974 // source is assigned a physical register that is compatible with the target
975 // register class, then we should try to assign it the same register.
Evan Chengc92da382007-11-03 07:20:12 +0000976 // This can happen when the move is from a larger register class to a smaller
977 // one, e.g. X86::mov32to32_. These move instructions are not coalescable.
Evan Cheng90f95f82009-06-14 20:22:55 +0000978 if (!vrm_->getRegAllocPref(cur->reg) && cur->hasAtLeastOneValue()) {
Evan Chengd0deec22009-01-20 00:16:18 +0000979 VNInfo *vni = cur->begin()->valno;
Lang Hames6e2968c2010-09-25 12:04:16 +0000980 if (!vni->isUnused()) {
Evan Chengc92da382007-11-03 07:20:12 +0000981 MachineInstr *CopyMI = li_->getInstructionFromIndex(vni->def);
Jakob Stoklund Olesen04c528a2010-07-16 04:45:42 +0000982 if (CopyMI && CopyMI->isCopy()) {
983 unsigned DstSubReg = CopyMI->getOperand(0).getSubReg();
984 unsigned SrcReg = CopyMI->getOperand(1).getReg();
985 unsigned SrcSubReg = CopyMI->getOperand(1).getSubReg();
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +0000986 unsigned Reg = 0;
987 if (TargetRegisterInfo::isPhysicalRegister(SrcReg))
988 Reg = SrcReg;
989 else if (vrm_->isAssignedReg(SrcReg))
990 Reg = vrm_->getPhys(SrcReg);
991 if (Reg) {
992 if (SrcSubReg)
993 Reg = tri_->getSubReg(Reg, SrcSubReg);
994 if (DstSubReg)
995 Reg = tri_->getMatchingSuperReg(Reg, DstSubReg, RC);
996 if (Reg && allocatableRegs_[Reg] && RC->contains(Reg))
997 mri_->setRegAllocationHint(cur->reg, 0, Reg);
998 }
Evan Chengc92da382007-11-03 07:20:12 +0000999 }
1000 }
1001 }
1002
Evan Cheng5b16cd22009-05-01 01:03:49 +00001003 // For every interval in inactive we overlap with, mark the
Chris Lattnera6c17502005-08-22 20:20:42 +00001004 // register as not free and update spill weights.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001005 for (IntervalPtrs::const_iterator i = inactive_.begin(),
1006 e = inactive_.end(); i != e; ++i) {
Chris Lattnerb9805782005-08-23 22:27:31 +00001007 unsigned Reg = i->first->reg;
Dan Gohman6f0d0242008-02-10 18:45:23 +00001008 assert(TargetRegisterInfo::isVirtualRegister(Reg) &&
Chris Lattnerb9805782005-08-23 22:27:31 +00001009 "Can only allocate virtual registers!");
Evan Cheng841ee1a2008-09-18 22:38:47 +00001010 const TargetRegisterClass *RegRC = mri_->getRegClass(Reg);
Jim Grosbach662fb772010-09-01 21:48:06 +00001011 // If this is not in a related reg class to the register we're allocating,
Chris Lattnerb9805782005-08-23 22:27:31 +00001012 // don't check it.
1013 if (RelatedRegClasses.getLeaderValue(RegRC) == RCLeader &&
1014 cur->overlapsFrom(*i->first, i->second-1)) {
1015 Reg = vrm_->getPhys(Reg);
Evan Cheng5b16cd22009-05-01 01:03:49 +00001016 addRegUse(Reg);
Chris Lattnerb9805782005-08-23 22:27:31 +00001017 SpillWeightsToAdd.push_back(std::make_pair(Reg, i->first->weight));
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001018 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001019 }
Jim Grosbach662fb772010-09-01 21:48:06 +00001020
Chris Lattnera411cbc2005-08-22 20:59:30 +00001021 // Speculatively check to see if we can get a register right now. If not,
1022 // we know we won't be able to by adding more constraints. If so, we can
1023 // check to see if it is valid. Doing an exhaustive search of the fixed_ list
1024 // is very bad (it contains all callee clobbered registers for any functions
1025 // with a call), so we want to avoid doing that if possible.
1026 unsigned physReg = getFreePhysReg(cur);
Evan Cheng676dd7c2008-03-11 07:19:34 +00001027 unsigned BestPhysReg = physReg;
Chris Lattnera411cbc2005-08-22 20:59:30 +00001028 if (physReg) {
1029 // We got a register. However, if it's in the fixed_ list, we might
Chris Lattnere836ad62005-08-30 21:03:36 +00001030 // conflict with it. Check to see if we conflict with it or any of its
1031 // aliases.
Evan Chengc92da382007-11-03 07:20:12 +00001032 SmallSet<unsigned, 8> RegAliases;
Dan Gohman6f0d0242008-02-10 18:45:23 +00001033 for (const unsigned *AS = tri_->getAliasSet(physReg); *AS; ++AS)
Chris Lattnere836ad62005-08-30 21:03:36 +00001034 RegAliases.insert(*AS);
Jim Grosbach662fb772010-09-01 21:48:06 +00001035
Chris Lattnera411cbc2005-08-22 20:59:30 +00001036 bool ConflictsWithFixed = false;
1037 for (unsigned i = 0, e = fixed_.size(); i != e; ++i) {
Jim Laskeye719d9f2006-10-24 14:35:25 +00001038 IntervalPtr &IP = fixed_[i];
1039 if (physReg == IP.first->reg || RegAliases.count(IP.first->reg)) {
Chris Lattnera411cbc2005-08-22 20:59:30 +00001040 // Okay, this reg is on the fixed list. Check to see if we actually
1041 // conflict.
Chris Lattnera411cbc2005-08-22 20:59:30 +00001042 LiveInterval *I = IP.first;
Lang Hames86511252009-09-04 20:41:11 +00001043 if (I->endIndex() > StartPosition) {
Chris Lattnera411cbc2005-08-22 20:59:30 +00001044 LiveInterval::iterator II = I->advanceTo(IP.second, StartPosition);
1045 IP.second = II;
1046 if (II != I->begin() && II->start > StartPosition)
1047 --II;
Chris Lattnere836ad62005-08-30 21:03:36 +00001048 if (cur->overlapsFrom(*I, II)) {
Chris Lattnera411cbc2005-08-22 20:59:30 +00001049 ConflictsWithFixed = true;
Chris Lattnere836ad62005-08-30 21:03:36 +00001050 break;
1051 }
Chris Lattnera411cbc2005-08-22 20:59:30 +00001052 }
Chris Lattnerf348e3a2004-11-18 04:33:31 +00001053 }
Alkis Evlogimenos169cfd02003-12-21 05:43:40 +00001054 }
Jim Grosbach662fb772010-09-01 21:48:06 +00001055
Chris Lattnera411cbc2005-08-22 20:59:30 +00001056 // Okay, the register picked by our speculative getFreePhysReg call turned
1057 // out to be in use. Actually add all of the conflicting fixed registers to
Evan Cheng5b16cd22009-05-01 01:03:49 +00001058 // regUse_ so we can do an accurate query.
Chris Lattnera411cbc2005-08-22 20:59:30 +00001059 if (ConflictsWithFixed) {
Chris Lattnerb9805782005-08-23 22:27:31 +00001060 // For every interval in fixed we overlap with, mark the register as not
1061 // free and update spill weights.
Chris Lattnera411cbc2005-08-22 20:59:30 +00001062 for (unsigned i = 0, e = fixed_.size(); i != e; ++i) {
1063 IntervalPtr &IP = fixed_[i];
1064 LiveInterval *I = IP.first;
Chris Lattnerb9805782005-08-23 22:27:31 +00001065
1066 const TargetRegisterClass *RegRC = OneClassForEachPhysReg[I->reg];
Jim Grosbach662fb772010-09-01 21:48:06 +00001067 if (RelatedRegClasses.getLeaderValue(RegRC) == RCLeader &&
Lang Hames86511252009-09-04 20:41:11 +00001068 I->endIndex() > StartPosition) {
Chris Lattnera411cbc2005-08-22 20:59:30 +00001069 LiveInterval::iterator II = I->advanceTo(IP.second, StartPosition);
1070 IP.second = II;
1071 if (II != I->begin() && II->start > StartPosition)
1072 --II;
1073 if (cur->overlapsFrom(*I, II)) {
1074 unsigned reg = I->reg;
Evan Cheng5b16cd22009-05-01 01:03:49 +00001075 addRegUse(reg);
Chris Lattnera411cbc2005-08-22 20:59:30 +00001076 SpillWeightsToAdd.push_back(std::make_pair(reg, I->weight));
1077 }
1078 }
1079 }
Alkis Evlogimenos169cfd02003-12-21 05:43:40 +00001080
Evan Cheng5b16cd22009-05-01 01:03:49 +00001081 // Using the newly updated regUse_ object, which includes conflicts in the
Chris Lattnera411cbc2005-08-22 20:59:30 +00001082 // future, see if there are any registers available.
1083 physReg = getFreePhysReg(cur);
1084 }
1085 }
Jim Grosbach662fb772010-09-01 21:48:06 +00001086
Chris Lattnera6c17502005-08-22 20:20:42 +00001087 // Restore the physical register tracker, removing information about the
1088 // future.
Evan Cheng5b16cd22009-05-01 01:03:49 +00001089 restoreRegUses();
Jim Grosbach662fb772010-09-01 21:48:06 +00001090
Evan Cheng5b16cd22009-05-01 01:03:49 +00001091 // If we find a free register, we are done: assign this virtual to
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001092 // the free physical register and add this interval to the active
1093 // list.
1094 if (physReg) {
David Greene37277762010-01-05 01:25:20 +00001095 DEBUG(dbgs() << tri_->getName(physReg) << '\n');
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001096 vrm_->assignVirt2Phys(cur->reg, physReg);
Evan Cheng5b16cd22009-05-01 01:03:49 +00001097 addRegUse(physReg);
Chris Lattnercbb56252004-11-18 02:42:27 +00001098 active_.push_back(std::make_pair(cur, cur->begin()));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001099 handled_.push_back(cur);
Evan Cheng206d1852009-04-20 08:01:12 +00001100
1101 // "Upgrade" the physical register since it has been allocated.
1102 UpgradeRegister(physReg);
1103 if (LiveInterval *NextReloadLI = hasNextReloadInterval(cur)) {
1104 // "Downgrade" physReg to try to keep physReg from being allocated until
Jim Grosbach662fb772010-09-01 21:48:06 +00001105 // the next reload from the same SS is allocated.
Evan Cheng358dec52009-06-15 08:28:29 +00001106 mri_->setRegAllocationHint(NextReloadLI->reg, 0, physReg);
Evan Cheng206d1852009-04-20 08:01:12 +00001107 DowngradeRegister(cur, physReg);
1108 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001109 return;
1110 }
David Greene37277762010-01-05 01:25:20 +00001111 DEBUG(dbgs() << "no free registers\n");
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001112
Chris Lattnera6c17502005-08-22 20:20:42 +00001113 // Compile the spill weights into an array that is better for scanning.
Evan Cheng3e172252008-06-20 21:45:16 +00001114 std::vector<float> SpillWeights(tri_->getNumRegs(), 0.0f);
Chris Lattnera6c17502005-08-22 20:20:42 +00001115 for (std::vector<std::pair<unsigned, float> >::iterator
1116 I = SpillWeightsToAdd.begin(), E = SpillWeightsToAdd.end(); I != E; ++I)
Evan Cheng5d088fe2009-03-23 22:57:19 +00001117 updateSpillWeights(SpillWeights, I->first, I->second, RC);
Jim Grosbach662fb772010-09-01 21:48:06 +00001118
Chris Lattnera6c17502005-08-22 20:20:42 +00001119 // for each interval in active, update spill weights.
1120 for (IntervalPtrs::const_iterator i = active_.begin(), e = active_.end();
1121 i != e; ++i) {
1122 unsigned reg = i->first->reg;
Dan Gohman6f0d0242008-02-10 18:45:23 +00001123 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Chris Lattnera6c17502005-08-22 20:20:42 +00001124 "Can only allocate virtual registers!");
1125 reg = vrm_->getPhys(reg);
Evan Cheng5d088fe2009-03-23 22:57:19 +00001126 updateSpillWeights(SpillWeights, reg, i->first->weight, RC);
Chris Lattnera6c17502005-08-22 20:20:42 +00001127 }
Jim Grosbach662fb772010-09-01 21:48:06 +00001128
David Greene37277762010-01-05 01:25:20 +00001129 DEBUG(dbgs() << "\tassigning stack slot at interval "<< *cur << ":\n");
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001130
Chris Lattnerc8e2c552006-03-25 23:00:56 +00001131 // Find a register to spill.
Jim Laskey7902c752006-11-07 12:25:45 +00001132 float minWeight = HUGE_VALF;
Evan Cheng90f95f82009-06-14 20:22:55 +00001133 unsigned minReg = 0;
Evan Cheng3e172252008-06-20 21:45:16 +00001134
1135 bool Found = false;
1136 std::vector<std::pair<unsigned,float> > RegsWeights;
Evan Cheng20b0abc2007-04-17 20:32:26 +00001137 if (!minReg || SpillWeights[minReg] == HUGE_VALF)
1138 for (TargetRegisterClass::iterator i = RC->allocation_order_begin(*mf_),
1139 e = RC->allocation_order_end(*mf_); i != e; ++i) {
1140 unsigned reg = *i;
Evan Cheng3e172252008-06-20 21:45:16 +00001141 float regWeight = SpillWeights[reg];
Jim Grosbach188da252010-09-01 22:48:34 +00001142 // Don't even consider reserved regs.
1143 if (reservedRegs_.test(reg))
1144 continue;
Jim Grosbach067a6482010-09-01 21:04:27 +00001145 // Skip recently allocated registers and reserved registers.
Jim Grosbach188da252010-09-01 22:48:34 +00001146 if (minWeight > regWeight && !isRecentlyUsed(reg))
Evan Cheng3e172252008-06-20 21:45:16 +00001147 Found = true;
1148 RegsWeights.push_back(std::make_pair(reg, regWeight));
Alkis Evlogimenos3bf564a2003-12-23 18:00:33 +00001149 }
Jim Grosbach662fb772010-09-01 21:48:06 +00001150
Chris Lattnerc8e2c552006-03-25 23:00:56 +00001151 // If we didn't find a register that is spillable, try aliases?
Evan Cheng3e172252008-06-20 21:45:16 +00001152 if (!Found) {
Evan Cheng3b6d56c2006-05-12 19:07:46 +00001153 for (TargetRegisterClass::iterator i = RC->allocation_order_begin(*mf_),
1154 e = RC->allocation_order_end(*mf_); i != e; ++i) {
1155 unsigned reg = *i;
Jim Grosbach067a6482010-09-01 21:04:27 +00001156 if (reservedRegs_.test(reg))
1157 continue;
Evan Cheng3b6d56c2006-05-12 19:07:46 +00001158 // No need to worry about if the alias register size < regsize of RC.
1159 // We are going to spill all registers that alias it anyway.
Evan Cheng3e172252008-06-20 21:45:16 +00001160 for (const unsigned* as = tri_->getAliasSet(reg); *as; ++as)
1161 RegsWeights.push_back(std::make_pair(*as, SpillWeights[*as]));
Evan Cheng676dd7c2008-03-11 07:19:34 +00001162 }
Evan Cheng3b6d56c2006-05-12 19:07:46 +00001163 }
Evan Cheng3e172252008-06-20 21:45:16 +00001164
1165 // Sort all potential spill candidates by weight.
David Greene7cfd3362009-11-19 15:55:49 +00001166 std::sort(RegsWeights.begin(), RegsWeights.end(), WeightCompare(*this));
Evan Cheng3e172252008-06-20 21:45:16 +00001167 minReg = RegsWeights[0].first;
1168 minWeight = RegsWeights[0].second;
1169 if (minWeight == HUGE_VALF) {
1170 // All registers must have inf weight. Just grab one!
Jim Grosbach5a4cbea2010-09-01 21:34:41 +00001171 minReg = BestPhysReg ? BestPhysReg : getFirstNonReservedPhysReg(RC);
Owen Andersona1566f22008-07-22 22:46:49 +00001172 if (cur->weight == HUGE_VALF ||
Evan Cheng5e8d9de2008-09-20 01:28:05 +00001173 li_->getApproximateInstructionCount(*cur) == 0) {
Evan Cheng3e172252008-06-20 21:45:16 +00001174 // Spill a physical register around defs and uses.
Evan Cheng206d1852009-04-20 08:01:12 +00001175 if (li_->spillPhysRegAroundRegDefsUses(*cur, minReg, *vrm_)) {
Evan Cheng96f3fd92009-04-29 07:16:34 +00001176 // spillPhysRegAroundRegDefsUses may have invalidated iterator stored
1177 // in fixed_. Reset them.
1178 for (unsigned i = 0, e = fixed_.size(); i != e; ++i) {
1179 IntervalPtr &IP = fixed_[i];
1180 LiveInterval *I = IP.first;
1181 if (I->reg == minReg || tri_->isSubRegister(minReg, I->reg))
1182 IP.second = I->advanceTo(I->begin(), StartPosition);
1183 }
1184
Evan Cheng206d1852009-04-20 08:01:12 +00001185 DowngradedRegs.clear();
Evan Cheng2824a652009-03-23 18:24:37 +00001186 assignRegOrStackSlotAtInterval(cur);
Evan Cheng206d1852009-04-20 08:01:12 +00001187 } else {
Lang Hames233a60e2009-11-03 23:52:08 +00001188 assert(false && "Ran out of registers during register allocation!");
Chris Lattner75361b62010-04-07 22:58:41 +00001189 report_fatal_error("Ran out of registers during register allocation!");
Evan Cheng2824a652009-03-23 18:24:37 +00001190 }
Evan Cheng5e8d9de2008-09-20 01:28:05 +00001191 return;
1192 }
Evan Cheng3e172252008-06-20 21:45:16 +00001193 }
1194
1195 // Find up to 3 registers to consider as spill candidates.
1196 unsigned LastCandidate = RegsWeights.size() >= 3 ? 3 : 1;
1197 while (LastCandidate > 1) {
1198 if (weightsAreClose(RegsWeights[LastCandidate-1].second, minWeight))
1199 break;
1200 --LastCandidate;
1201 }
1202
Bill Wendlingc3115a02009-08-22 20:30:53 +00001203 DEBUG({
David Greene37277762010-01-05 01:25:20 +00001204 dbgs() << "\t\tregister(s) with min weight(s): ";
Bill Wendlingc3115a02009-08-22 20:30:53 +00001205
1206 for (unsigned i = 0; i != LastCandidate; ++i)
David Greene37277762010-01-05 01:25:20 +00001207 dbgs() << tri_->getName(RegsWeights[i].first)
Bill Wendlingc3115a02009-08-22 20:30:53 +00001208 << " (" << RegsWeights[i].second << ")\n";
1209 });
Alkis Evlogimenos3bf564a2003-12-23 18:00:33 +00001210
Evan Cheng206d1852009-04-20 08:01:12 +00001211 // If the current has the minimum weight, we need to spill it and
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001212 // add any added intervals back to unhandled, and restart
1213 // linearscan.
Jim Laskey7902c752006-11-07 12:25:45 +00001214 if (cur->weight != HUGE_VALF && cur->weight <= minWeight) {
David Greene37277762010-01-05 01:25:20 +00001215 DEBUG(dbgs() << "\t\t\tspilling(c): " << *cur << '\n');
Jakob Stoklund Olesen0a2b2a12010-08-13 22:56:53 +00001216 SmallVector<LiveInterval*, 8> spillIs, added;
Jakob Stoklund Olesen67674e22010-06-24 20:54:29 +00001217 spiller_->spill(cur, added, spillIs);
Lang Hamese2b201b2009-05-18 19:03:16 +00001218
Evan Cheng206d1852009-04-20 08:01:12 +00001219 std::sort(added.begin(), added.end(), LISorter());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001220 if (added.empty())
1221 return; // Early exit if all spills were folded.
Alkis Evlogimenosf5eaf162004-02-06 18:08:18 +00001222
Evan Cheng206d1852009-04-20 08:01:12 +00001223 // Merge added with unhandled. Note that we have already sorted
1224 // intervals returned by addIntervalsForSpills by their starting
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001225 // point.
Evan Chengc4f718a2009-04-20 17:23:48 +00001226 // This also update the NextReloadMap. That is, it adds mapping from a
1227 // register defined by a reload from SS to the next reload from SS in the
1228 // same basic block.
1229 MachineBasicBlock *LastReloadMBB = 0;
1230 LiveInterval *LastReload = 0;
1231 int LastReloadSS = VirtRegMap::NO_STACK_SLOT;
1232 for (unsigned i = 0, e = added.size(); i != e; ++i) {
1233 LiveInterval *ReloadLi = added[i];
1234 if (ReloadLi->weight == HUGE_VALF &&
1235 li_->getApproximateInstructionCount(*ReloadLi) == 0) {
Lang Hames233a60e2009-11-03 23:52:08 +00001236 SlotIndex ReloadIdx = ReloadLi->beginIndex();
Evan Chengc4f718a2009-04-20 17:23:48 +00001237 MachineBasicBlock *ReloadMBB = li_->getMBBFromIndex(ReloadIdx);
1238 int ReloadSS = vrm_->getStackSlot(ReloadLi->reg);
1239 if (LastReloadMBB == ReloadMBB && LastReloadSS == ReloadSS) {
1240 // Last reload of same SS is in the same MBB. We want to try to
1241 // allocate both reloads the same register and make sure the reg
1242 // isn't clobbered in between if at all possible.
Lang Hames86511252009-09-04 20:41:11 +00001243 assert(LastReload->beginIndex() < ReloadIdx);
Evan Chengc4f718a2009-04-20 17:23:48 +00001244 NextReloadMap.insert(std::make_pair(LastReload->reg, ReloadLi->reg));
1245 }
1246 LastReloadMBB = ReloadMBB;
1247 LastReload = ReloadLi;
1248 LastReloadSS = ReloadSS;
1249 }
1250 unhandled_.push(ReloadLi);
1251 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001252 return;
1253 }
1254
Chris Lattner19828d42004-11-18 03:49:30 +00001255 ++NumBacktracks;
1256
Evan Cheng206d1852009-04-20 08:01:12 +00001257 // Push the current interval back to unhandled since we are going
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001258 // to re-run at least this iteration. Since we didn't modify it it
1259 // should go back right in the front of the list
1260 unhandled_.push(cur);
1261
Dan Gohman6f0d0242008-02-10 18:45:23 +00001262 assert(TargetRegisterInfo::isPhysicalRegister(minReg) &&
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001263 "did not choose a register to spill?");
Chris Lattner19828d42004-11-18 03:49:30 +00001264
Evan Cheng3e172252008-06-20 21:45:16 +00001265 // We spill all intervals aliasing the register with
1266 // minimum weight, rollback to the interval with the earliest
1267 // start point and let the linear scan algorithm run again
1268 SmallVector<LiveInterval*, 8> spillIs;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001269
Evan Cheng3e172252008-06-20 21:45:16 +00001270 // Determine which intervals have to be spilled.
1271 findIntervalsToSpill(cur, RegsWeights, LastCandidate, spillIs);
1272
1273 // Set of spilled vregs (used later to rollback properly)
1274 SmallSet<unsigned, 8> spilled;
1275
1276 // The earliest start of a Spilled interval indicates up to where
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001277 // in handled we need to roll back
Jim Grosbach662fb772010-09-01 21:48:06 +00001278 assert(!spillIs.empty() && "No spill intervals?");
Lang Hames61945692009-12-09 05:39:12 +00001279 SlotIndex earliestStart = spillIs[0]->beginIndex();
Jakob Stoklund Olesen0a2b2a12010-08-13 22:56:53 +00001280
Evan Cheng3e172252008-06-20 21:45:16 +00001281 // Spill live intervals of virtual regs mapped to the physical register we
Chris Lattner19828d42004-11-18 03:49:30 +00001282 // want to clear (and its aliases). We only spill those that overlap with the
1283 // current interval as the rest do not affect its allocation. we also keep
1284 // track of the earliest start of all spilled live intervals since this will
1285 // mark our rollback point.
Jakob Stoklund Olesen0a2b2a12010-08-13 22:56:53 +00001286 SmallVector<LiveInterval*, 8> added;
Evan Cheng3e172252008-06-20 21:45:16 +00001287 while (!spillIs.empty()) {
1288 LiveInterval *sli = spillIs.back();
1289 spillIs.pop_back();
David Greene37277762010-01-05 01:25:20 +00001290 DEBUG(dbgs() << "\t\t\tspilling(a): " << *sli << '\n');
Lang Hames61945692009-12-09 05:39:12 +00001291 if (sli->beginIndex() < earliestStart)
1292 earliestStart = sli->beginIndex();
Jakob Stoklund Olesen0a2b2a12010-08-13 22:56:53 +00001293 spiller_->spill(sli, added, spillIs);
Evan Cheng3e172252008-06-20 21:45:16 +00001294 spilled.insert(sli->reg);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001295 }
1296
Jakob Stoklund Olesen0a2b2a12010-08-13 22:56:53 +00001297 // Include any added intervals in earliestStart.
1298 for (unsigned i = 0, e = added.size(); i != e; ++i) {
1299 SlotIndex SI = added[i]->beginIndex();
1300 if (SI < earliestStart)
1301 earliestStart = SI;
1302 }
1303
David Greene37277762010-01-05 01:25:20 +00001304 DEBUG(dbgs() << "\t\trolling back to: " << earliestStart << '\n');
Chris Lattnercbb56252004-11-18 02:42:27 +00001305
1306 // Scan handled in reverse order up to the earliest start of a
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001307 // spilled live interval and undo each one, restoring the state of
Chris Lattnercbb56252004-11-18 02:42:27 +00001308 // unhandled.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001309 while (!handled_.empty()) {
1310 LiveInterval* i = handled_.back();
Chris Lattnercbb56252004-11-18 02:42:27 +00001311 // If this interval starts before t we are done.
Lang Hames61945692009-12-09 05:39:12 +00001312 if (!i->empty() && i->beginIndex() < earliestStart)
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001313 break;
David Greene37277762010-01-05 01:25:20 +00001314 DEBUG(dbgs() << "\t\t\tundo changes for: " << *i << '\n');
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001315 handled_.pop_back();
Chris Lattnercbb56252004-11-18 02:42:27 +00001316
1317 // When undoing a live interval allocation we must know if it is active or
Evan Cheng5b16cd22009-05-01 01:03:49 +00001318 // inactive to properly update regUse_ and the VirtRegMap.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001319 IntervalPtrs::iterator it;
Chris Lattnercbb56252004-11-18 02:42:27 +00001320 if ((it = FindIntervalInVector(active_, i)) != active_.end()) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001321 active_.erase(it);
Dan Gohman6f0d0242008-02-10 18:45:23 +00001322 assert(!TargetRegisterInfo::isPhysicalRegister(i->reg));
Chris Lattnerffab4222006-02-23 06:44:17 +00001323 if (!spilled.count(i->reg))
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001324 unhandled_.push(i);
Evan Cheng5b16cd22009-05-01 01:03:49 +00001325 delRegUse(vrm_->getPhys(i->reg));
Chris Lattnerffab4222006-02-23 06:44:17 +00001326 vrm_->clearVirt(i->reg);
Chris Lattnercbb56252004-11-18 02:42:27 +00001327 } else if ((it = FindIntervalInVector(inactive_, i)) != inactive_.end()) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001328 inactive_.erase(it);
Dan Gohman6f0d0242008-02-10 18:45:23 +00001329 assert(!TargetRegisterInfo::isPhysicalRegister(i->reg));
Chris Lattnerffab4222006-02-23 06:44:17 +00001330 if (!spilled.count(i->reg))
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001331 unhandled_.push(i);
Chris Lattnerffab4222006-02-23 06:44:17 +00001332 vrm_->clearVirt(i->reg);
Chris Lattnerc8b9f332004-11-18 06:01:45 +00001333 } else {
Dan Gohman6f0d0242008-02-10 18:45:23 +00001334 assert(TargetRegisterInfo::isVirtualRegister(i->reg) &&
Chris Lattnerc8b9f332004-11-18 06:01:45 +00001335 "Can only allocate virtual registers!");
1336 vrm_->clearVirt(i->reg);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001337 unhandled_.push(i);
1338 }
Evan Cheng9aeaf752007-11-04 08:32:21 +00001339
Evan Cheng206d1852009-04-20 08:01:12 +00001340 DenseMap<unsigned, unsigned>::iterator ii = DowngradeMap.find(i->reg);
1341 if (ii == DowngradeMap.end())
1342 // It interval has a preference, it must be defined by a copy. Clear the
1343 // preference now since the source interval allocation may have been
1344 // undone as well.
Evan Cheng358dec52009-06-15 08:28:29 +00001345 mri_->setRegAllocationHint(i->reg, 0, 0);
Evan Cheng206d1852009-04-20 08:01:12 +00001346 else {
1347 UpgradeRegister(ii->second);
1348 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001349 }
1350
Chris Lattner19828d42004-11-18 03:49:30 +00001351 // Rewind the iterators in the active, inactive, and fixed lists back to the
1352 // point we reverted to.
1353 RevertVectorIteratorsTo(active_, earliestStart);
1354 RevertVectorIteratorsTo(inactive_, earliestStart);
1355 RevertVectorIteratorsTo(fixed_, earliestStart);
1356
Evan Cheng206d1852009-04-20 08:01:12 +00001357 // Scan the rest and undo each interval that expired after t and
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001358 // insert it in active (the next iteration of the algorithm will
1359 // put it in inactive if required)
Chris Lattnercbb56252004-11-18 02:42:27 +00001360 for (unsigned i = 0, e = handled_.size(); i != e; ++i) {
1361 LiveInterval *HI = handled_[i];
1362 if (!HI->expiredAt(earliestStart) &&
Lang Hames86511252009-09-04 20:41:11 +00001363 HI->expiredAt(cur->beginIndex())) {
David Greene37277762010-01-05 01:25:20 +00001364 DEBUG(dbgs() << "\t\t\tundo changes for: " << *HI << '\n');
Chris Lattnercbb56252004-11-18 02:42:27 +00001365 active_.push_back(std::make_pair(HI, HI->begin()));
Dan Gohman6f0d0242008-02-10 18:45:23 +00001366 assert(!TargetRegisterInfo::isPhysicalRegister(HI->reg));
Evan Cheng5b16cd22009-05-01 01:03:49 +00001367 addRegUse(vrm_->getPhys(HI->reg));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001368 }
1369 }
1370
Evan Cheng206d1852009-04-20 08:01:12 +00001371 // Merge added with unhandled.
1372 // This also update the NextReloadMap. That is, it adds mapping from a
1373 // register defined by a reload from SS to the next reload from SS in the
1374 // same basic block.
1375 MachineBasicBlock *LastReloadMBB = 0;
1376 LiveInterval *LastReload = 0;
1377 int LastReloadSS = VirtRegMap::NO_STACK_SLOT;
1378 std::sort(added.begin(), added.end(), LISorter());
1379 for (unsigned i = 0, e = added.size(); i != e; ++i) {
1380 LiveInterval *ReloadLi = added[i];
1381 if (ReloadLi->weight == HUGE_VALF &&
1382 li_->getApproximateInstructionCount(*ReloadLi) == 0) {
Lang Hames233a60e2009-11-03 23:52:08 +00001383 SlotIndex ReloadIdx = ReloadLi->beginIndex();
Evan Cheng206d1852009-04-20 08:01:12 +00001384 MachineBasicBlock *ReloadMBB = li_->getMBBFromIndex(ReloadIdx);
1385 int ReloadSS = vrm_->getStackSlot(ReloadLi->reg);
1386 if (LastReloadMBB == ReloadMBB && LastReloadSS == ReloadSS) {
1387 // Last reload of same SS is in the same MBB. We want to try to
1388 // allocate both reloads the same register and make sure the reg
1389 // isn't clobbered in between if at all possible.
Lang Hames86511252009-09-04 20:41:11 +00001390 assert(LastReload->beginIndex() < ReloadIdx);
Evan Cheng206d1852009-04-20 08:01:12 +00001391 NextReloadMap.insert(std::make_pair(LastReload->reg, ReloadLi->reg));
1392 }
1393 LastReloadMBB = ReloadMBB;
1394 LastReload = ReloadLi;
1395 LastReloadSS = ReloadSS;
1396 }
1397 unhandled_.push(ReloadLi);
1398 }
1399}
1400
Evan Cheng358dec52009-06-15 08:28:29 +00001401unsigned RALinScan::getFreePhysReg(LiveInterval* cur,
1402 const TargetRegisterClass *RC,
Evan Cheng206d1852009-04-20 08:01:12 +00001403 unsigned MaxInactiveCount,
1404 SmallVector<unsigned, 256> &inactiveCounts,
1405 bool SkipDGRegs) {
1406 unsigned FreeReg = 0;
1407 unsigned FreeRegInactiveCount = 0;
1408
Evan Chengf9f1da12009-06-18 02:04:01 +00001409 std::pair<unsigned, unsigned> Hint = mri_->getRegAllocationHint(cur->reg);
1410 // Resolve second part of the hint (if possible) given the current allocation.
1411 unsigned physReg = Hint.second;
1412 if (physReg &&
1413 TargetRegisterInfo::isVirtualRegister(physReg) && vrm_->hasPhys(physReg))
1414 physReg = vrm_->getPhys(physReg);
1415
Evan Cheng358dec52009-06-15 08:28:29 +00001416 TargetRegisterClass::iterator I, E;
Evan Chengf9f1da12009-06-18 02:04:01 +00001417 tie(I, E) = tri_->getAllocationOrder(RC, Hint.first, physReg, *mf_);
Evan Cheng206d1852009-04-20 08:01:12 +00001418 assert(I != E && "No allocatable register in this register class!");
1419
1420 // Scan for the first available register.
1421 for (; I != E; ++I) {
1422 unsigned Reg = *I;
1423 // Ignore "downgraded" registers.
1424 if (SkipDGRegs && DowngradedRegs.count(Reg))
1425 continue;
Jim Grosbach067a6482010-09-01 21:04:27 +00001426 // Skip reserved registers.
1427 if (reservedRegs_.test(Reg))
1428 continue;
David Greene7cfd3362009-11-19 15:55:49 +00001429 // Skip recently allocated registers.
1430 if (isRegAvail(Reg) && !isRecentlyUsed(Reg)) {
Evan Cheng206d1852009-04-20 08:01:12 +00001431 FreeReg = Reg;
1432 if (FreeReg < inactiveCounts.size())
1433 FreeRegInactiveCount = inactiveCounts[FreeReg];
1434 else
1435 FreeRegInactiveCount = 0;
1436 break;
1437 }
1438 }
1439
1440 // If there are no free regs, or if this reg has the max inactive count,
1441 // return this register.
David Greene7cfd3362009-11-19 15:55:49 +00001442 if (FreeReg == 0 || FreeRegInactiveCount == MaxInactiveCount) {
1443 // Remember what register we picked so we can skip it next time.
1444 if (FreeReg != 0) recordRecentlyUsed(FreeReg);
Evan Cheng206d1852009-04-20 08:01:12 +00001445 return FreeReg;
David Greene7cfd3362009-11-19 15:55:49 +00001446 }
1447
Evan Cheng206d1852009-04-20 08:01:12 +00001448 // Continue scanning the registers, looking for the one with the highest
1449 // inactive count. Alkis found that this reduced register pressure very
1450 // slightly on X86 (in rev 1.94 of this file), though this should probably be
1451 // reevaluated now.
1452 for (; I != E; ++I) {
1453 unsigned Reg = *I;
1454 // Ignore "downgraded" registers.
1455 if (SkipDGRegs && DowngradedRegs.count(Reg))
1456 continue;
Jim Grosbach067a6482010-09-01 21:04:27 +00001457 // Skip reserved registers.
1458 if (reservedRegs_.test(Reg))
1459 continue;
Evan Cheng5b16cd22009-05-01 01:03:49 +00001460 if (isRegAvail(Reg) && Reg < inactiveCounts.size() &&
David Greenefeb5bfb2009-11-19 19:09:39 +00001461 FreeRegInactiveCount < inactiveCounts[Reg] && !isRecentlyUsed(Reg)) {
Evan Cheng206d1852009-04-20 08:01:12 +00001462 FreeReg = Reg;
1463 FreeRegInactiveCount = inactiveCounts[Reg];
1464 if (FreeRegInactiveCount == MaxInactiveCount)
1465 break; // We found the one with the max inactive count.
1466 }
1467 }
1468
David Greene7cfd3362009-11-19 15:55:49 +00001469 // Remember what register we picked so we can skip it next time.
1470 recordRecentlyUsed(FreeReg);
1471
Evan Cheng206d1852009-04-20 08:01:12 +00001472 return FreeReg;
Alkis Evlogimenos843b1602004-02-15 10:24:21 +00001473}
Alkis Evlogimenosf5eaf162004-02-06 18:08:18 +00001474
Chris Lattnercbb56252004-11-18 02:42:27 +00001475/// getFreePhysReg - return a free physical register for this virtual register
1476/// interval if we have one, otherwise return 0.
Bill Wendlinge23e00d2007-05-08 19:02:46 +00001477unsigned RALinScan::getFreePhysReg(LiveInterval *cur) {
Chris Lattnerfe424622008-02-26 22:08:41 +00001478 SmallVector<unsigned, 256> inactiveCounts;
Chris Lattnerf8355d92005-08-22 16:55:22 +00001479 unsigned MaxInactiveCount = 0;
Jim Grosbach662fb772010-09-01 21:48:06 +00001480
Evan Cheng841ee1a2008-09-18 22:38:47 +00001481 const TargetRegisterClass *RC = mri_->getRegClass(cur->reg);
Chris Lattnerb9805782005-08-23 22:27:31 +00001482 const TargetRegisterClass *RCLeader = RelatedRegClasses.getLeaderValue(RC);
Jim Grosbach662fb772010-09-01 21:48:06 +00001483
Alkis Evlogimenos84f5bcb2004-09-02 21:23:32 +00001484 for (IntervalPtrs::iterator i = inactive_.begin(), e = inactive_.end();
1485 i != e; ++i) {
Chris Lattnercbb56252004-11-18 02:42:27 +00001486 unsigned reg = i->first->reg;
Dan Gohman6f0d0242008-02-10 18:45:23 +00001487 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Chris Lattnerc8b9f332004-11-18 06:01:45 +00001488 "Can only allocate virtual registers!");
Chris Lattnerb9805782005-08-23 22:27:31 +00001489
Jim Grosbach662fb772010-09-01 21:48:06 +00001490 // If this is not in a related reg class to the register we're allocating,
Chris Lattnerb9805782005-08-23 22:27:31 +00001491 // don't check it.
Evan Cheng841ee1a2008-09-18 22:38:47 +00001492 const TargetRegisterClass *RegRC = mri_->getRegClass(reg);
Chris Lattnerb9805782005-08-23 22:27:31 +00001493 if (RelatedRegClasses.getLeaderValue(RegRC) == RCLeader) {
1494 reg = vrm_->getPhys(reg);
Chris Lattnerfe424622008-02-26 22:08:41 +00001495 if (inactiveCounts.size() <= reg)
1496 inactiveCounts.resize(reg+1);
Chris Lattnerb9805782005-08-23 22:27:31 +00001497 ++inactiveCounts[reg];
1498 MaxInactiveCount = std::max(MaxInactiveCount, inactiveCounts[reg]);
1499 }
Alkis Evlogimenos84f5bcb2004-09-02 21:23:32 +00001500 }
1501
Evan Cheng20b0abc2007-04-17 20:32:26 +00001502 // If copy coalescer has assigned a "preferred" register, check if it's
Dale Johannesen86b49f82008-09-24 01:07:17 +00001503 // available first.
Evan Cheng90f95f82009-06-14 20:22:55 +00001504 unsigned Preference = vrm_->getRegAllocPref(cur->reg);
1505 if (Preference) {
David Greene37277762010-01-05 01:25:20 +00001506 DEBUG(dbgs() << "(preferred: " << tri_->getName(Preference) << ") ");
Jim Grosbach662fb772010-09-01 21:48:06 +00001507 if (isRegAvail(Preference) &&
Evan Cheng90f95f82009-06-14 20:22:55 +00001508 RC->contains(Preference))
1509 return Preference;
Anton Korobeynikov4aefd6b2008-02-20 12:07:57 +00001510 }
Evan Cheng20b0abc2007-04-17 20:32:26 +00001511
Evan Cheng206d1852009-04-20 08:01:12 +00001512 if (!DowngradedRegs.empty()) {
Evan Cheng358dec52009-06-15 08:28:29 +00001513 unsigned FreeReg = getFreePhysReg(cur, RC, MaxInactiveCount, inactiveCounts,
Evan Cheng206d1852009-04-20 08:01:12 +00001514 true);
1515 if (FreeReg)
1516 return FreeReg;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001517 }
Evan Cheng358dec52009-06-15 08:28:29 +00001518 return getFreePhysReg(cur, RC, MaxInactiveCount, inactiveCounts, false);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001519}
1520
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001521FunctionPass* llvm::createLinearScanRegisterAllocator() {
Bill Wendlinge23e00d2007-05-08 19:02:46 +00001522 return new RALinScan();
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001523}