blob: ca8ffea9fc0a005bd6c4d97d1a03e46da26d0f2a [file] [log] [blame]
Eric Christopherab695882010-07-21 22:26:11 +00001//===-- ARMFastISel.cpp - ARM FastISel implementation ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the ARM-specific support for the FastISel class. Some
11// of the target-specific code is generated by tablegen in the file
12// ARMGenFastISel.inc, which is #included here.
13//
14//===----------------------------------------------------------------------===//
15
16#include "ARM.h"
Eric Christopher456144e2010-08-19 00:37:05 +000017#include "ARMBaseInstrInfo.h"
Eric Christopherd10cd7b2010-09-10 23:18:12 +000018#include "ARMCallingConv.h"
Eric Christopherab695882010-07-21 22:26:11 +000019#include "ARMTargetMachine.h"
20#include "ARMSubtarget.h"
Eric Christopherc9932f62010-10-01 23:24:42 +000021#include "ARMConstantPoolValue.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000022#include "MCTargetDesc/ARMAddressingModes.h"
Eric Christopherab695882010-07-21 22:26:11 +000023#include "llvm/CallingConv.h"
24#include "llvm/DerivedTypes.h"
25#include "llvm/GlobalVariable.h"
26#include "llvm/Instructions.h"
27#include "llvm/IntrinsicInst.h"
Eric Christopherbb3e5da2010-09-14 23:03:37 +000028#include "llvm/Module.h"
Jay Foad562b84b2011-04-11 09:35:34 +000029#include "llvm/Operator.h"
Eric Christopherab695882010-07-21 22:26:11 +000030#include "llvm/CodeGen/Analysis.h"
31#include "llvm/CodeGen/FastISel.h"
32#include "llvm/CodeGen/FunctionLoweringInfo.h"
Eric Christopher0fe7d542010-08-17 01:25:29 +000033#include "llvm/CodeGen/MachineInstrBuilder.h"
34#include "llvm/CodeGen/MachineModuleInfo.h"
Eric Christopherab695882010-07-21 22:26:11 +000035#include "llvm/CodeGen/MachineConstantPool.h"
36#include "llvm/CodeGen/MachineFrameInfo.h"
Eric Christopherd56d61a2010-10-17 01:51:42 +000037#include "llvm/CodeGen/MachineMemOperand.h"
Eric Christopherab695882010-07-21 22:26:11 +000038#include "llvm/CodeGen/MachineRegisterInfo.h"
39#include "llvm/Support/CallSite.h"
Eric Christopher038fea52010-08-17 00:46:57 +000040#include "llvm/Support/CommandLine.h"
Eric Christopherab695882010-07-21 22:26:11 +000041#include "llvm/Support/ErrorHandling.h"
42#include "llvm/Support/GetElementPtrTypeIterator.h"
Eric Christopher0fe7d542010-08-17 01:25:29 +000043#include "llvm/Target/TargetData.h"
44#include "llvm/Target/TargetInstrInfo.h"
45#include "llvm/Target/TargetLowering.h"
46#include "llvm/Target/TargetMachine.h"
Eric Christopherab695882010-07-21 22:26:11 +000047#include "llvm/Target/TargetOptions.h"
48using namespace llvm;
49
Eric Christopher836c6242010-12-15 23:47:29 +000050extern cl::opt<bool> EnableARMLongCalls;
51
Eric Christopherab695882010-07-21 22:26:11 +000052namespace {
Eric Christopher827656d2010-11-20 22:38:27 +000053
Eric Christopher0d581222010-11-19 22:30:02 +000054 // All possible address modes, plus some.
55 typedef struct Address {
56 enum {
57 RegBase,
58 FrameIndexBase
59 } BaseType;
Eric Christopher827656d2010-11-20 22:38:27 +000060
Eric Christopher0d581222010-11-19 22:30:02 +000061 union {
62 unsigned Reg;
63 int FI;
64 } Base;
Eric Christopher827656d2010-11-20 22:38:27 +000065
Eric Christopher0d581222010-11-19 22:30:02 +000066 int Offset;
Eric Christopher827656d2010-11-20 22:38:27 +000067
Eric Christopher0d581222010-11-19 22:30:02 +000068 // Innocuous defaults for our address.
69 Address()
Jim Grosbach0c720762011-05-16 22:24:07 +000070 : BaseType(RegBase), Offset(0) {
Eric Christopher0d581222010-11-19 22:30:02 +000071 Base.Reg = 0;
72 }
73 } Address;
Eric Christopherab695882010-07-21 22:26:11 +000074
75class ARMFastISel : public FastISel {
76
77 /// Subtarget - Keep a pointer to the ARMSubtarget around so that we can
78 /// make the right decision when generating code for different targets.
79 const ARMSubtarget *Subtarget;
Eric Christopher0fe7d542010-08-17 01:25:29 +000080 const TargetMachine &TM;
81 const TargetInstrInfo &TII;
82 const TargetLowering &TLI;
Eric Christopherc9932f62010-10-01 23:24:42 +000083 ARMFunctionInfo *AFI;
Eric Christopherab695882010-07-21 22:26:11 +000084
Eric Christopher8cf6c602010-09-29 22:24:45 +000085 // Convenience variables to avoid some queries.
Chad Rosier66dc8ca2011-11-08 21:12:00 +000086 bool isThumb2;
Eric Christopher8cf6c602010-09-29 22:24:45 +000087 LLVMContext *Context;
Eric Christophereaa204b2010-09-02 01:39:14 +000088
Eric Christopherab695882010-07-21 22:26:11 +000089 public:
Eric Christopherac1a19e2010-09-09 01:06:51 +000090 explicit ARMFastISel(FunctionLoweringInfo &funcInfo)
Eric Christopher0fe7d542010-08-17 01:25:29 +000091 : FastISel(funcInfo),
92 TM(funcInfo.MF->getTarget()),
93 TII(*TM.getInstrInfo()),
94 TLI(*TM.getTargetLowering()) {
Eric Christopherab695882010-07-21 22:26:11 +000095 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Eric Christopher7fe55b72010-08-23 22:32:45 +000096 AFI = funcInfo.MF->getInfo<ARMFunctionInfo>();
Chad Rosier66dc8ca2011-11-08 21:12:00 +000097 isThumb2 = AFI->isThumbFunction();
Eric Christopher8cf6c602010-09-29 22:24:45 +000098 Context = &funcInfo.Fn->getContext();
Eric Christopherab695882010-07-21 22:26:11 +000099 }
100
Eric Christophercb592292010-08-20 00:20:31 +0000101 // Code from FastISel.cpp.
Eric Christopher0fe7d542010-08-17 01:25:29 +0000102 virtual unsigned FastEmitInst_(unsigned MachineInstOpcode,
103 const TargetRegisterClass *RC);
104 virtual unsigned FastEmitInst_r(unsigned MachineInstOpcode,
105 const TargetRegisterClass *RC,
106 unsigned Op0, bool Op0IsKill);
107 virtual unsigned FastEmitInst_rr(unsigned MachineInstOpcode,
108 const TargetRegisterClass *RC,
109 unsigned Op0, bool Op0IsKill,
110 unsigned Op1, bool Op1IsKill);
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000111 virtual unsigned FastEmitInst_rrr(unsigned MachineInstOpcode,
112 const TargetRegisterClass *RC,
113 unsigned Op0, bool Op0IsKill,
114 unsigned Op1, bool Op1IsKill,
115 unsigned Op2, bool Op2IsKill);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000116 virtual unsigned FastEmitInst_ri(unsigned MachineInstOpcode,
117 const TargetRegisterClass *RC,
118 unsigned Op0, bool Op0IsKill,
119 uint64_t Imm);
120 virtual unsigned FastEmitInst_rf(unsigned MachineInstOpcode,
121 const TargetRegisterClass *RC,
122 unsigned Op0, bool Op0IsKill,
123 const ConstantFP *FPImm);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000124 virtual unsigned FastEmitInst_rri(unsigned MachineInstOpcode,
125 const TargetRegisterClass *RC,
126 unsigned Op0, bool Op0IsKill,
127 unsigned Op1, bool Op1IsKill,
128 uint64_t Imm);
Eric Christopheraf3dce52011-03-12 01:09:29 +0000129 virtual unsigned FastEmitInst_i(unsigned MachineInstOpcode,
130 const TargetRegisterClass *RC,
131 uint64_t Imm);
Eric Christopherd94bc542011-04-29 22:07:50 +0000132 virtual unsigned FastEmitInst_ii(unsigned MachineInstOpcode,
133 const TargetRegisterClass *RC,
134 uint64_t Imm1, uint64_t Imm2);
Eric Christopheraf3dce52011-03-12 01:09:29 +0000135
Eric Christopher0fe7d542010-08-17 01:25:29 +0000136 virtual unsigned FastEmitInst_extractsubreg(MVT RetVT,
137 unsigned Op0, bool Op0IsKill,
138 uint32_t Idx);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000139
Eric Christophercb592292010-08-20 00:20:31 +0000140 // Backend specific FastISel code.
Eric Christopherab695882010-07-21 22:26:11 +0000141 virtual bool TargetSelectInstruction(const Instruction *I);
Eric Christopher1b61ef42010-09-02 01:48:11 +0000142 virtual unsigned TargetMaterializeConstant(const Constant *C);
Eric Christopherf9764fa2010-09-30 20:49:44 +0000143 virtual unsigned TargetMaterializeAlloca(const AllocaInst *AI);
Chad Rosierb29b9502011-11-13 02:23:59 +0000144 virtual bool TryToFoldLoad(MachineInstr *MI, unsigned OpNo,
145 const LoadInst *LI);
Eric Christopherab695882010-07-21 22:26:11 +0000146
147 #include "ARMGenFastISel.inc"
Eric Christopherac1a19e2010-09-09 01:06:51 +0000148
Eric Christopher83007122010-08-23 21:44:12 +0000149 // Instruction selection routines.
Eric Christopher44bff902010-09-10 23:10:30 +0000150 private:
Eric Christopher17787722010-10-21 21:47:51 +0000151 bool SelectLoad(const Instruction *I);
152 bool SelectStore(const Instruction *I);
153 bool SelectBranch(const Instruction *I);
Chad Rosier60c8fa62012-02-07 23:56:08 +0000154 bool SelectIndirectBr(const Instruction *I);
Eric Christopher17787722010-10-21 21:47:51 +0000155 bool SelectCmp(const Instruction *I);
156 bool SelectFPExt(const Instruction *I);
157 bool SelectFPTrunc(const Instruction *I);
Chad Rosier3901c3e2012-02-06 23:50:07 +0000158 bool SelectBinaryIntOp(const Instruction *I, unsigned ISDOpcode);
159 bool SelectBinaryFPOp(const Instruction *I, unsigned ISDOpcode);
Chad Rosierae46a332012-02-03 21:14:11 +0000160 bool SelectIToFP(const Instruction *I, bool isSigned);
161 bool SelectFPToI(const Instruction *I, bool isSigned);
Chad Rosier7ccb30b2012-02-03 21:07:27 +0000162 bool SelectDiv(const Instruction *I, bool isSigned);
Chad Rosier769422f2012-02-03 21:23:45 +0000163 bool SelectRem(const Instruction *I, bool isSigned);
Chad Rosier11add262011-11-11 23:31:03 +0000164 bool SelectCall(const Instruction *I, const char *IntrMemName);
165 bool SelectIntrinsicCall(const IntrinsicInst &I);
Eric Christopher17787722010-10-21 21:47:51 +0000166 bool SelectSelect(const Instruction *I);
Eric Christopher4f512ef2010-10-22 01:28:00 +0000167 bool SelectRet(const Instruction *I);
Chad Rosier0d7b2312011-11-02 00:18:48 +0000168 bool SelectTrunc(const Instruction *I);
169 bool SelectIntExt(const Instruction *I);
Eric Christopherab695882010-07-21 22:26:11 +0000170
Eric Christopher83007122010-08-23 21:44:12 +0000171 // Utility routines.
Eric Christopher456144e2010-08-19 00:37:05 +0000172 private:
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000173 bool isTypeLegal(Type *Ty, MVT &VT);
174 bool isLoadTypeLegal(Type *Ty, MVT &VT);
Chad Rosiere07cd5e2011-11-02 18:08:25 +0000175 bool ARMEmitCmp(const Value *Src1Value, const Value *Src2Value,
176 bool isZExt);
Chad Rosier404ed3c2011-12-14 17:26:05 +0000177 bool ARMEmitLoad(EVT VT, unsigned &ResultReg, Address &Addr,
178 unsigned Alignment = 0, bool isZExt = true,
179 bool allocReg = true);
Bob Wilson6ce2dea2011-12-04 00:52:23 +0000180 bool ARMEmitStore(EVT VT, unsigned SrcReg, Address &Addr,
181 unsigned Alignment = 0);
Eric Christopher0d581222010-11-19 22:30:02 +0000182 bool ARMComputeAddress(const Value *Obj, Address &Addr);
Chad Rosierb29b9502011-11-13 02:23:59 +0000183 void ARMSimplifyAddress(Address &Addr, EVT VT, bool useAM3);
Chad Rosier2c42b8c2011-11-14 23:04:09 +0000184 bool ARMIsMemCpySmall(uint64_t Len);
185 bool ARMTryEmitSmallMemCpy(Address Dest, Address Src, uint64_t Len);
Chad Rosier87633022011-11-02 17:20:24 +0000186 unsigned ARMEmitIntExt(EVT SrcVT, unsigned SrcReg, EVT DestVT, bool isZExt);
Eric Christopher9ed58df2010-09-09 00:19:41 +0000187 unsigned ARMMaterializeFP(const ConstantFP *CFP, EVT VT);
Eric Christopher744c7c82010-09-28 22:47:54 +0000188 unsigned ARMMaterializeInt(const Constant *C, EVT VT);
Eric Christopherc9932f62010-10-01 23:24:42 +0000189 unsigned ARMMaterializeGV(const GlobalValue *GV, EVT VT);
Eric Christopheraa3ace12010-09-09 20:49:25 +0000190 unsigned ARMMoveToFPReg(EVT VT, unsigned SrcReg);
Eric Christopher9ee4ce22010-09-09 21:44:45 +0000191 unsigned ARMMoveToIntReg(EVT VT, unsigned SrcReg);
Chad Rosier49d6fc02012-06-12 19:25:13 +0000192 unsigned ARMSelectCallOp(bool UseReg);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000193
Eric Christopherd10cd7b2010-09-10 23:18:12 +0000194 // Call handling routines.
195 private:
Jush Luee649832012-07-19 09:49:00 +0000196 CCAssignFn *CCAssignFnForCall(CallingConv::ID CC,
197 bool Return,
198 bool isVarArg);
Eric Christopherdccd2c32010-10-11 08:38:55 +0000199 bool ProcessCallArgs(SmallVectorImpl<Value*> &Args,
Eric Christophera9a7a1a2010-09-29 23:11:09 +0000200 SmallVectorImpl<unsigned> &ArgRegs,
Duncan Sands1440e8b2010-11-03 11:35:31 +0000201 SmallVectorImpl<MVT> &ArgVTs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +0000202 SmallVectorImpl<ISD::ArgFlagsTy> &ArgFlags,
203 SmallVectorImpl<unsigned> &RegArgs,
204 CallingConv::ID CC,
Jush Luee649832012-07-19 09:49:00 +0000205 unsigned &NumBytes,
206 bool isVarArg);
Chad Rosier49d6fc02012-06-12 19:25:13 +0000207 unsigned getLibcallReg(const Twine &Name);
Duncan Sands1440e8b2010-11-03 11:35:31 +0000208 bool FinishCall(MVT RetVT, SmallVectorImpl<unsigned> &UsedRegs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +0000209 const Instruction *I, CallingConv::ID CC,
Jush Luee649832012-07-19 09:49:00 +0000210 unsigned &NumBytes, bool isVarArg);
Eric Christopher7ed8ec92010-09-28 01:21:42 +0000211 bool ARMEmitLibcall(const Instruction *I, RTLIB::Libcall Call);
Eric Christopherd10cd7b2010-09-10 23:18:12 +0000212
213 // OptionalDef handling routines.
214 private:
Eric Christopheraf3dce52011-03-12 01:09:29 +0000215 bool isARMNEONPred(const MachineInstr *MI);
Eric Christopher456144e2010-08-19 00:37:05 +0000216 bool DefinesOptionalPredicate(MachineInstr *MI, bool *CPSR);
217 const MachineInstrBuilder &AddOptionalDefs(const MachineInstrBuilder &MIB);
Eric Christopher564857f2010-12-01 01:40:24 +0000218 void AddLoadStoreOperands(EVT VT, Address &Addr,
Cameron Zwarichc152aa62011-05-28 20:34:49 +0000219 const MachineInstrBuilder &MIB,
Chad Rosierb29b9502011-11-13 02:23:59 +0000220 unsigned Flags, bool useAM3);
Eric Christopher456144e2010-08-19 00:37:05 +0000221};
Eric Christopherab695882010-07-21 22:26:11 +0000222
223} // end anonymous namespace
224
Eric Christopherd10cd7b2010-09-10 23:18:12 +0000225#include "ARMGenCallingConv.inc"
Eric Christopherab695882010-07-21 22:26:11 +0000226
Eric Christopher456144e2010-08-19 00:37:05 +0000227// DefinesOptionalPredicate - This is different from DefinesPredicate in that
228// we don't care about implicit defs here, just places we'll need to add a
229// default CCReg argument. Sets CPSR if we're setting CPSR instead of CCR.
230bool ARMFastISel::DefinesOptionalPredicate(MachineInstr *MI, bool *CPSR) {
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000231 if (!MI->hasOptionalDef())
Eric Christopher456144e2010-08-19 00:37:05 +0000232 return false;
233
234 // Look to see if our OptionalDef is defining CPSR or CCR.
235 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
236 const MachineOperand &MO = MI->getOperand(i);
Eric Christopherf762fbe2010-08-20 00:36:24 +0000237 if (!MO.isReg() || !MO.isDef()) continue;
238 if (MO.getReg() == ARM::CPSR)
Eric Christopher456144e2010-08-19 00:37:05 +0000239 *CPSR = true;
240 }
241 return true;
242}
243
Eric Christopheraf3dce52011-03-12 01:09:29 +0000244bool ARMFastISel::isARMNEONPred(const MachineInstr *MI) {
Evan Chenge837dea2011-06-28 19:10:37 +0000245 const MCInstrDesc &MCID = MI->getDesc();
Eric Christopher299bbb22011-04-29 00:03:10 +0000246
Eric Christopheraf3dce52011-03-12 01:09:29 +0000247 // If we're a thumb2 or not NEON function we were handled via isPredicable.
Evan Chenge837dea2011-06-28 19:10:37 +0000248 if ((MCID.TSFlags & ARMII::DomainMask) != ARMII::DomainNEON ||
Eric Christopheraf3dce52011-03-12 01:09:29 +0000249 AFI->isThumb2Function())
250 return false;
Eric Christopher299bbb22011-04-29 00:03:10 +0000251
Evan Chenge837dea2011-06-28 19:10:37 +0000252 for (unsigned i = 0, e = MCID.getNumOperands(); i != e; ++i)
253 if (MCID.OpInfo[i].isPredicate())
Eric Christopheraf3dce52011-03-12 01:09:29 +0000254 return true;
Eric Christopher299bbb22011-04-29 00:03:10 +0000255
Eric Christopheraf3dce52011-03-12 01:09:29 +0000256 return false;
257}
258
Eric Christopher456144e2010-08-19 00:37:05 +0000259// If the machine is predicable go ahead and add the predicate operands, if
260// it needs default CC operands add those.
Eric Christopheraaa8df42010-11-02 01:21:28 +0000261// TODO: If we want to support thumb1 then we'll need to deal with optional
262// CPSR defs that need to be added before the remaining operands. See s_cc_out
263// for descriptions why.
Eric Christopher456144e2010-08-19 00:37:05 +0000264const MachineInstrBuilder &
265ARMFastISel::AddOptionalDefs(const MachineInstrBuilder &MIB) {
266 MachineInstr *MI = &*MIB;
267
Eric Christopheraf3dce52011-03-12 01:09:29 +0000268 // Do we use a predicate? or...
269 // Are we NEON in ARM mode and have a predicate operand? If so, I know
270 // we're not predicable but add it anyways.
271 if (TII.isPredicable(MI) || isARMNEONPred(MI))
Eric Christopher456144e2010-08-19 00:37:05 +0000272 AddDefaultPred(MIB);
Eric Christopher299bbb22011-04-29 00:03:10 +0000273
Eric Christopher456144e2010-08-19 00:37:05 +0000274 // Do we optionally set a predicate? Preds is size > 0 iff the predicate
275 // defines CPSR. All other OptionalDefines in ARM are the CCR register.
Eric Christopher979e0a12010-08-19 15:35:27 +0000276 bool CPSR = false;
Eric Christopher456144e2010-08-19 00:37:05 +0000277 if (DefinesOptionalPredicate(MI, &CPSR)) {
278 if (CPSR)
279 AddDefaultT1CC(MIB);
280 else
281 AddDefaultCC(MIB);
282 }
283 return MIB;
284}
285
Eric Christopher0fe7d542010-08-17 01:25:29 +0000286unsigned ARMFastISel::FastEmitInst_(unsigned MachineInstOpcode,
287 const TargetRegisterClass* RC) {
288 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000289 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000290
Eric Christopher456144e2010-08-19 00:37:05 +0000291 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg));
Eric Christopher0fe7d542010-08-17 01:25:29 +0000292 return ResultReg;
293}
294
295unsigned ARMFastISel::FastEmitInst_r(unsigned MachineInstOpcode,
296 const TargetRegisterClass *RC,
297 unsigned Op0, bool Op0IsKill) {
298 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000299 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000300
Chad Rosier40d552e2012-02-15 17:36:21 +0000301 if (II.getNumDefs() >= 1) {
Eric Christopher456144e2010-08-19 00:37:05 +0000302 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000303 .addReg(Op0, Op0IsKill * RegState::Kill));
Chad Rosier40d552e2012-02-15 17:36:21 +0000304 } else {
Eric Christopher456144e2010-08-19 00:37:05 +0000305 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000306 .addReg(Op0, Op0IsKill * RegState::Kill));
Eric Christopher456144e2010-08-19 00:37:05 +0000307 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000308 TII.get(TargetOpcode::COPY), ResultReg)
309 .addReg(II.ImplicitDefs[0]));
310 }
311 return ResultReg;
312}
313
314unsigned ARMFastISel::FastEmitInst_rr(unsigned MachineInstOpcode,
315 const TargetRegisterClass *RC,
316 unsigned Op0, bool Op0IsKill,
317 unsigned Op1, bool Op1IsKill) {
318 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000319 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000320
Chad Rosier40d552e2012-02-15 17:36:21 +0000321 if (II.getNumDefs() >= 1) {
Eric Christopher456144e2010-08-19 00:37:05 +0000322 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000323 .addReg(Op0, Op0IsKill * RegState::Kill)
324 .addReg(Op1, Op1IsKill * RegState::Kill));
Chad Rosier40d552e2012-02-15 17:36:21 +0000325 } else {
Eric Christopher456144e2010-08-19 00:37:05 +0000326 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000327 .addReg(Op0, Op0IsKill * RegState::Kill)
328 .addReg(Op1, Op1IsKill * RegState::Kill));
Eric Christopher456144e2010-08-19 00:37:05 +0000329 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000330 TII.get(TargetOpcode::COPY), ResultReg)
331 .addReg(II.ImplicitDefs[0]));
332 }
333 return ResultReg;
334}
335
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000336unsigned ARMFastISel::FastEmitInst_rrr(unsigned MachineInstOpcode,
337 const TargetRegisterClass *RC,
338 unsigned Op0, bool Op0IsKill,
339 unsigned Op1, bool Op1IsKill,
340 unsigned Op2, bool Op2IsKill) {
341 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000342 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000343
Chad Rosier40d552e2012-02-15 17:36:21 +0000344 if (II.getNumDefs() >= 1) {
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000345 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
346 .addReg(Op0, Op0IsKill * RegState::Kill)
347 .addReg(Op1, Op1IsKill * RegState::Kill)
348 .addReg(Op2, Op2IsKill * RegState::Kill));
Chad Rosier40d552e2012-02-15 17:36:21 +0000349 } else {
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000350 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
351 .addReg(Op0, Op0IsKill * RegState::Kill)
352 .addReg(Op1, Op1IsKill * RegState::Kill)
353 .addReg(Op2, Op2IsKill * RegState::Kill));
354 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
355 TII.get(TargetOpcode::COPY), ResultReg)
356 .addReg(II.ImplicitDefs[0]));
357 }
358 return ResultReg;
359}
360
Eric Christopher0fe7d542010-08-17 01:25:29 +0000361unsigned ARMFastISel::FastEmitInst_ri(unsigned MachineInstOpcode,
362 const TargetRegisterClass *RC,
363 unsigned Op0, bool Op0IsKill,
364 uint64_t Imm) {
365 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000366 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000367
Chad Rosier40d552e2012-02-15 17:36:21 +0000368 if (II.getNumDefs() >= 1) {
Eric Christopher456144e2010-08-19 00:37:05 +0000369 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000370 .addReg(Op0, Op0IsKill * RegState::Kill)
371 .addImm(Imm));
Chad Rosier40d552e2012-02-15 17:36:21 +0000372 } else {
Eric Christopher456144e2010-08-19 00:37:05 +0000373 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000374 .addReg(Op0, Op0IsKill * RegState::Kill)
375 .addImm(Imm));
Eric Christopher456144e2010-08-19 00:37:05 +0000376 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000377 TII.get(TargetOpcode::COPY), ResultReg)
378 .addReg(II.ImplicitDefs[0]));
379 }
380 return ResultReg;
381}
382
383unsigned ARMFastISel::FastEmitInst_rf(unsigned MachineInstOpcode,
384 const TargetRegisterClass *RC,
385 unsigned Op0, bool Op0IsKill,
386 const ConstantFP *FPImm) {
387 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000388 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000389
Chad Rosier40d552e2012-02-15 17:36:21 +0000390 if (II.getNumDefs() >= 1) {
Eric Christopher456144e2010-08-19 00:37:05 +0000391 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000392 .addReg(Op0, Op0IsKill * RegState::Kill)
393 .addFPImm(FPImm));
Chad Rosier40d552e2012-02-15 17:36:21 +0000394 } else {
Eric Christopher456144e2010-08-19 00:37:05 +0000395 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000396 .addReg(Op0, Op0IsKill * RegState::Kill)
397 .addFPImm(FPImm));
Eric Christopher456144e2010-08-19 00:37:05 +0000398 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000399 TII.get(TargetOpcode::COPY), ResultReg)
400 .addReg(II.ImplicitDefs[0]));
401 }
402 return ResultReg;
403}
404
405unsigned ARMFastISel::FastEmitInst_rri(unsigned MachineInstOpcode,
406 const TargetRegisterClass *RC,
407 unsigned Op0, bool Op0IsKill,
408 unsigned Op1, bool Op1IsKill,
409 uint64_t Imm) {
410 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000411 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000412
Chad Rosier40d552e2012-02-15 17:36:21 +0000413 if (II.getNumDefs() >= 1) {
Eric Christopher456144e2010-08-19 00:37:05 +0000414 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000415 .addReg(Op0, Op0IsKill * RegState::Kill)
416 .addReg(Op1, Op1IsKill * RegState::Kill)
417 .addImm(Imm));
Chad Rosier40d552e2012-02-15 17:36:21 +0000418 } else {
Eric Christopher456144e2010-08-19 00:37:05 +0000419 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000420 .addReg(Op0, Op0IsKill * RegState::Kill)
421 .addReg(Op1, Op1IsKill * RegState::Kill)
422 .addImm(Imm));
Eric Christopher456144e2010-08-19 00:37:05 +0000423 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000424 TII.get(TargetOpcode::COPY), ResultReg)
425 .addReg(II.ImplicitDefs[0]));
426 }
427 return ResultReg;
428}
429
430unsigned ARMFastISel::FastEmitInst_i(unsigned MachineInstOpcode,
431 const TargetRegisterClass *RC,
432 uint64_t Imm) {
433 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000434 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000435
Chad Rosier40d552e2012-02-15 17:36:21 +0000436 if (II.getNumDefs() >= 1) {
Eric Christopher456144e2010-08-19 00:37:05 +0000437 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000438 .addImm(Imm));
Chad Rosier40d552e2012-02-15 17:36:21 +0000439 } else {
Eric Christopher456144e2010-08-19 00:37:05 +0000440 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000441 .addImm(Imm));
Eric Christopher456144e2010-08-19 00:37:05 +0000442 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000443 TII.get(TargetOpcode::COPY), ResultReg)
444 .addReg(II.ImplicitDefs[0]));
445 }
446 return ResultReg;
447}
448
Eric Christopherd94bc542011-04-29 22:07:50 +0000449unsigned ARMFastISel::FastEmitInst_ii(unsigned MachineInstOpcode,
450 const TargetRegisterClass *RC,
451 uint64_t Imm1, uint64_t Imm2) {
452 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000453 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher471e4222011-06-08 23:55:35 +0000454
Chad Rosier40d552e2012-02-15 17:36:21 +0000455 if (II.getNumDefs() >= 1) {
Eric Christopherd94bc542011-04-29 22:07:50 +0000456 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
457 .addImm(Imm1).addImm(Imm2));
Chad Rosier40d552e2012-02-15 17:36:21 +0000458 } else {
Eric Christopherd94bc542011-04-29 22:07:50 +0000459 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
460 .addImm(Imm1).addImm(Imm2));
Eric Christopher471e4222011-06-08 23:55:35 +0000461 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherd94bc542011-04-29 22:07:50 +0000462 TII.get(TargetOpcode::COPY),
463 ResultReg)
464 .addReg(II.ImplicitDefs[0]));
465 }
466 return ResultReg;
467}
468
Eric Christopher0fe7d542010-08-17 01:25:29 +0000469unsigned ARMFastISel::FastEmitInst_extractsubreg(MVT RetVT,
470 unsigned Op0, bool Op0IsKill,
471 uint32_t Idx) {
472 unsigned ResultReg = createResultReg(TLI.getRegClassFor(RetVT));
473 assert(TargetRegisterInfo::isVirtualRegister(Op0) &&
474 "Cannot yet extract from physregs");
Chad Rosier40d552e2012-02-15 17:36:21 +0000475
Eric Christopher456144e2010-08-19 00:37:05 +0000476 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
Chad Rosier40d552e2012-02-15 17:36:21 +0000477 DL, TII.get(TargetOpcode::COPY), ResultReg)
478 .addReg(Op0, getKillRegState(Op0IsKill), Idx));
Eric Christopher0fe7d542010-08-17 01:25:29 +0000479 return ResultReg;
480}
481
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000482// TODO: Don't worry about 64-bit now, but when this is fixed remove the
483// checks from the various callers.
Eric Christopheraa3ace12010-09-09 20:49:25 +0000484unsigned ARMFastISel::ARMMoveToFPReg(EVT VT, unsigned SrcReg) {
Duncan Sandscdfad362010-11-03 12:17:33 +0000485 if (VT == MVT::f64) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000486
Eric Christopher9ee4ce22010-09-09 21:44:45 +0000487 unsigned MoveReg = createResultReg(TLI.getRegClassFor(VT));
488 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Jim Grosbache751c002012-03-01 22:47:09 +0000489 TII.get(ARM::VMOVSR), MoveReg)
Eric Christopher9ee4ce22010-09-09 21:44:45 +0000490 .addReg(SrcReg));
491 return MoveReg;
492}
493
494unsigned ARMFastISel::ARMMoveToIntReg(EVT VT, unsigned SrcReg) {
Duncan Sandscdfad362010-11-03 12:17:33 +0000495 if (VT == MVT::i64) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000496
Eric Christopheraa3ace12010-09-09 20:49:25 +0000497 unsigned MoveReg = createResultReg(TLI.getRegClassFor(VT));
498 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Jim Grosbache751c002012-03-01 22:47:09 +0000499 TII.get(ARM::VMOVRS), MoveReg)
Eric Christopheraa3ace12010-09-09 20:49:25 +0000500 .addReg(SrcReg));
501 return MoveReg;
502}
503
Eric Christopher9ed58df2010-09-09 00:19:41 +0000504// For double width floating point we need to materialize two constants
505// (the high and the low) into integer registers then use a move to get
506// the combined constant into an FP reg.
507unsigned ARMFastISel::ARMMaterializeFP(const ConstantFP *CFP, EVT VT) {
508 const APFloat Val = CFP->getValueAPF();
Duncan Sandscdfad362010-11-03 12:17:33 +0000509 bool is64bit = VT == MVT::f64;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000510
Eric Christopher9ed58df2010-09-09 00:19:41 +0000511 // This checks to see if we can use VFP3 instructions to materialize
512 // a constant, otherwise we have to go through the constant pool.
513 if (TLI.isFPImmLegal(Val, VT)) {
Jim Grosbach4ebbf7b2011-09-30 00:50:06 +0000514 int Imm;
515 unsigned Opc;
516 if (is64bit) {
517 Imm = ARM_AM::getFP64Imm(Val);
518 Opc = ARM::FCONSTD;
519 } else {
520 Imm = ARM_AM::getFP32Imm(Val);
521 Opc = ARM::FCONSTS;
522 }
Eric Christopher9ed58df2010-09-09 00:19:41 +0000523 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
524 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
525 DestReg)
Jim Grosbach4ebbf7b2011-09-30 00:50:06 +0000526 .addImm(Imm));
Eric Christopher9ed58df2010-09-09 00:19:41 +0000527 return DestReg;
528 }
Eric Christopherdccd2c32010-10-11 08:38:55 +0000529
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000530 // Require VFP2 for loading fp constants.
Eric Christopher238bb162010-09-09 23:50:00 +0000531 if (!Subtarget->hasVFP2()) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000532
Eric Christopher238bb162010-09-09 23:50:00 +0000533 // MachineConstantPool wants an explicit alignment.
534 unsigned Align = TD.getPrefTypeAlignment(CFP->getType());
535 if (Align == 0) {
536 // TODO: Figure out if this is correct.
537 Align = TD.getTypeAllocSize(CFP->getType());
538 }
539 unsigned Idx = MCP.getConstantPoolIndex(cast<Constant>(CFP), Align);
540 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
541 unsigned Opc = is64bit ? ARM::VLDRD : ARM::VLDRS;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000542
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000543 // The extra reg is for addrmode5.
Eric Christopherf5732c42010-09-28 00:35:09 +0000544 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
545 DestReg)
546 .addConstantPoolIndex(Idx)
Eric Christopher238bb162010-09-09 23:50:00 +0000547 .addReg(0));
548 return DestReg;
Eric Christopher9ed58df2010-09-09 00:19:41 +0000549}
550
Eric Christopher744c7c82010-09-28 22:47:54 +0000551unsigned ARMFastISel::ARMMaterializeInt(const Constant *C, EVT VT) {
Eric Christopherdccd2c32010-10-11 08:38:55 +0000552
Chad Rosier44e89572011-11-04 22:29:00 +0000553 if (VT != MVT::i32 && VT != MVT::i16 && VT != MVT::i8 && VT != MVT::i1)
554 return false;
Eric Christophere5b13cf2010-11-03 20:21:17 +0000555
556 // If we can do this in a single instruction without a constant pool entry
557 // do so now.
558 const ConstantInt *CI = cast<ConstantInt>(C);
Chad Rosiera4e07272011-11-04 23:09:49 +0000559 if (Subtarget->hasV6T2Ops() && isUInt<16>(CI->getZExtValue())) {
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000560 unsigned Opc = isThumb2 ? ARM::t2MOVi16 : ARM::MOVi16;
Chad Rosier4e89d972011-11-11 00:36:21 +0000561 unsigned ImmReg = createResultReg(TLI.getRegClassFor(MVT::i32));
Eric Christophere5b13cf2010-11-03 20:21:17 +0000562 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Chad Rosier44e89572011-11-04 22:29:00 +0000563 TII.get(Opc), ImmReg)
Chad Rosier42536af2011-11-05 20:16:15 +0000564 .addImm(CI->getZExtValue()));
Chad Rosier44e89572011-11-04 22:29:00 +0000565 return ImmReg;
Eric Christophere5b13cf2010-11-03 20:21:17 +0000566 }
567
Chad Rosier4e89d972011-11-11 00:36:21 +0000568 // Use MVN to emit negative constants.
569 if (VT == MVT::i32 && Subtarget->hasV6T2Ops() && CI->isNegative()) {
570 unsigned Imm = (unsigned)~(CI->getSExtValue());
Chad Rosier1c47de82011-11-11 06:27:41 +0000571 bool UseImm = isThumb2 ? (ARM_AM::getT2SOImmVal(Imm) != -1) :
Chad Rosier4e89d972011-11-11 00:36:21 +0000572 (ARM_AM::getSOImmVal(Imm) != -1);
Chad Rosier1c47de82011-11-11 06:27:41 +0000573 if (UseImm) {
Chad Rosier4e89d972011-11-11 00:36:21 +0000574 unsigned Opc = isThumb2 ? ARM::t2MVNi : ARM::MVNi;
575 unsigned ImmReg = createResultReg(TLI.getRegClassFor(MVT::i32));
576 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
577 TII.get(Opc), ImmReg)
578 .addImm(Imm));
579 return ImmReg;
580 }
581 }
582
583 // Load from constant pool. For now 32-bit only.
Chad Rosier44e89572011-11-04 22:29:00 +0000584 if (VT != MVT::i32)
585 return false;
586
587 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
588
Eric Christopher56d2b722010-09-02 23:43:26 +0000589 // MachineConstantPool wants an explicit alignment.
590 unsigned Align = TD.getPrefTypeAlignment(C->getType());
591 if (Align == 0) {
592 // TODO: Figure out if this is correct.
593 Align = TD.getTypeAllocSize(C->getType());
594 }
595 unsigned Idx = MCP.getConstantPoolIndex(C, Align);
Eric Christopherdccd2c32010-10-11 08:38:55 +0000596
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000597 if (isThumb2)
Eric Christopher56d2b722010-09-02 23:43:26 +0000598 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherfd609802010-09-28 21:55:34 +0000599 TII.get(ARM::t2LDRpci), DestReg)
600 .addConstantPoolIndex(Idx));
Eric Christopher56d2b722010-09-02 23:43:26 +0000601 else
Eric Christopherd0c82a62010-11-12 09:48:30 +0000602 // The extra immediate is for addrmode2.
Eric Christopher56d2b722010-09-02 23:43:26 +0000603 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherfd609802010-09-28 21:55:34 +0000604 TII.get(ARM::LDRcp), DestReg)
605 .addConstantPoolIndex(Idx)
Jim Grosbach3e556122010-10-26 22:37:02 +0000606 .addImm(0));
Eric Christopherac1a19e2010-09-09 01:06:51 +0000607
Eric Christopher56d2b722010-09-02 23:43:26 +0000608 return DestReg;
Eric Christopher1b61ef42010-09-02 01:48:11 +0000609}
610
Eric Christopherc9932f62010-10-01 23:24:42 +0000611unsigned ARMFastISel::ARMMaterializeGV(const GlobalValue *GV, EVT VT) {
Eric Christopher890dbbe2010-10-02 00:32:44 +0000612 // For now 32-bit only.
Duncan Sandscdfad362010-11-03 12:17:33 +0000613 if (VT != MVT::i32) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000614
Eric Christopher890dbbe2010-10-02 00:32:44 +0000615 Reloc::Model RelocM = TM.getRelocationModel();
Eric Christopherdccd2c32010-10-11 08:38:55 +0000616
Eric Christopher890dbbe2010-10-02 00:32:44 +0000617 // TODO: Need more magic for ARM PIC.
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000618 if (!isThumb2 && (RelocM == Reloc::PIC_)) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000619
Eric Christopher890dbbe2010-10-02 00:32:44 +0000620 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000621
622 // Use movw+movt when possible, it avoids constant pool entries.
Jakob Stoklund Olesen8f37a242012-01-07 20:49:15 +0000623 // Darwin targets don't support movt with Reloc::Static, see
624 // ARMTargetLowering::LowerGlobalAddressDarwin. Other targets only support
625 // static movt relocations.
626 if (Subtarget->useMovt() &&
627 Subtarget->isTargetDarwin() == (RelocM != Reloc::Static)) {
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000628 unsigned Opc;
629 switch (RelocM) {
630 case Reloc::PIC_:
631 Opc = isThumb2 ? ARM::t2MOV_ga_pcrel : ARM::MOV_ga_pcrel;
632 break;
633 case Reloc::DynamicNoPIC:
634 Opc = isThumb2 ? ARM::t2MOV_ga_dyn : ARM::MOV_ga_dyn;
635 break;
636 default:
637 Opc = isThumb2 ? ARM::t2MOVi32imm : ARM::MOVi32imm;
638 break;
639 }
640 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
641 DestReg).addGlobalAddress(GV));
Eric Christopher890dbbe2010-10-02 00:32:44 +0000642 } else {
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000643 // MachineConstantPool wants an explicit alignment.
644 unsigned Align = TD.getPrefTypeAlignment(GV->getType());
645 if (Align == 0) {
646 // TODO: Figure out if this is correct.
647 Align = TD.getTypeAllocSize(GV->getType());
648 }
649
650 // Grab index.
651 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 :
652 (Subtarget->isThumb() ? 4 : 8);
653 unsigned Id = AFI->createPICLabelUId();
654 ARMConstantPoolValue *CPV = ARMConstantPoolConstant::Create(GV, Id,
655 ARMCP::CPValue,
656 PCAdj);
657 unsigned Idx = MCP.getConstantPoolIndex(CPV, Align);
658
659 // Load value.
660 MachineInstrBuilder MIB;
661 if (isThumb2) {
662 unsigned Opc = (RelocM!=Reloc::PIC_) ? ARM::t2LDRpci : ARM::t2LDRpci_pic;
663 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc), DestReg)
664 .addConstantPoolIndex(Idx);
665 if (RelocM == Reloc::PIC_)
666 MIB.addImm(Id);
667 } else {
668 // The extra immediate is for addrmode2.
669 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(ARM::LDRcp),
670 DestReg)
671 .addConstantPoolIndex(Idx)
672 .addImm(0);
673 }
674 AddOptionalDefs(MIB);
Eric Christopher890dbbe2010-10-02 00:32:44 +0000675 }
Eli Friedmand6412c92011-06-03 01:13:19 +0000676
677 if (Subtarget->GVIsIndirectSymbol(GV, RelocM)) {
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000678 MachineInstrBuilder MIB;
Eli Friedmand6412c92011-06-03 01:13:19 +0000679 unsigned NewDestReg = createResultReg(TLI.getRegClassFor(VT));
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000680 if (isThumb2)
Jim Grosbachb04546f2011-09-13 20:30:37 +0000681 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
682 TII.get(ARM::t2LDRi12), NewDestReg)
Eli Friedmand6412c92011-06-03 01:13:19 +0000683 .addReg(DestReg)
684 .addImm(0);
685 else
686 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(ARM::LDRi12),
687 NewDestReg)
688 .addReg(DestReg)
689 .addImm(0);
690 DestReg = NewDestReg;
691 AddOptionalDefs(MIB);
692 }
693
Eric Christopher890dbbe2010-10-02 00:32:44 +0000694 return DestReg;
Eric Christopherc9932f62010-10-01 23:24:42 +0000695}
696
Eric Christopher9ed58df2010-09-09 00:19:41 +0000697unsigned ARMFastISel::TargetMaterializeConstant(const Constant *C) {
698 EVT VT = TLI.getValueType(C->getType(), true);
699
700 // Only handle simple types.
701 if (!VT.isSimple()) return 0;
702
703 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
704 return ARMMaterializeFP(CFP, VT);
Eric Christopherc9932f62010-10-01 23:24:42 +0000705 else if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
706 return ARMMaterializeGV(GV, VT);
707 else if (isa<ConstantInt>(C))
708 return ARMMaterializeInt(C, VT);
Eric Christopherdccd2c32010-10-11 08:38:55 +0000709
Eric Christopherc9932f62010-10-01 23:24:42 +0000710 return 0;
Eric Christopher9ed58df2010-09-09 00:19:41 +0000711}
712
Chad Rosier944d82b2011-11-17 21:46:13 +0000713// TODO: unsigned ARMFastISel::TargetMaterializeFloatZero(const ConstantFP *CF);
714
Eric Christopherf9764fa2010-09-30 20:49:44 +0000715unsigned ARMFastISel::TargetMaterializeAlloca(const AllocaInst *AI) {
716 // Don't handle dynamic allocas.
717 if (!FuncInfo.StaticAllocaMap.count(AI)) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000718
Duncan Sands1440e8b2010-11-03 11:35:31 +0000719 MVT VT;
Chad Rosierf4bd21c2012-05-11 16:41:38 +0000720 if (!isLoadTypeLegal(AI->getType(), VT)) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000721
Eric Christopherf9764fa2010-09-30 20:49:44 +0000722 DenseMap<const AllocaInst*, int>::iterator SI =
723 FuncInfo.StaticAllocaMap.find(AI);
724
725 // This will get lowered later into the correct offsets and registers
726 // via rewriteXFrameIndex.
727 if (SI != FuncInfo.StaticAllocaMap.end()) {
Craig Topper44d23822012-02-22 05:59:10 +0000728 const TargetRegisterClass* RC = TLI.getRegClassFor(VT);
Eric Christopherf9764fa2010-09-30 20:49:44 +0000729 unsigned ResultReg = createResultReg(RC);
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000730 unsigned Opc = isThumb2 ? ARM::t2ADDri : ARM::ADDri;
Evan Chengddfd1372011-12-14 02:11:42 +0000731 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherf9764fa2010-09-30 20:49:44 +0000732 TII.get(Opc), ResultReg)
733 .addFrameIndex(SI->second)
734 .addImm(0));
735 return ResultReg;
736 }
Eric Christopherdccd2c32010-10-11 08:38:55 +0000737
Eric Christopherf9764fa2010-09-30 20:49:44 +0000738 return 0;
739}
740
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000741bool ARMFastISel::isTypeLegal(Type *Ty, MVT &VT) {
Duncan Sands1440e8b2010-11-03 11:35:31 +0000742 EVT evt = TLI.getValueType(Ty, true);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000743
Eric Christopherb1cc8482010-08-25 07:23:49 +0000744 // Only handle simple types.
Duncan Sands1440e8b2010-11-03 11:35:31 +0000745 if (evt == MVT::Other || !evt.isSimple()) return false;
746 VT = evt.getSimpleVT();
Eric Christopherac1a19e2010-09-09 01:06:51 +0000747
Eric Christopherdc908042010-08-31 01:28:42 +0000748 // Handle all legal types, i.e. a register that will directly hold this
749 // value.
750 return TLI.isTypeLegal(VT);
Eric Christopherb1cc8482010-08-25 07:23:49 +0000751}
752
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000753bool ARMFastISel::isLoadTypeLegal(Type *Ty, MVT &VT) {
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000754 if (isTypeLegal(Ty, VT)) return true;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000755
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000756 // If this is a type than can be sign or zero-extended to a basic operation
757 // go ahead and accept it now.
Chad Rosierb29b9502011-11-13 02:23:59 +0000758 if (VT == MVT::i1 || VT == MVT::i8 || VT == MVT::i16)
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000759 return true;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000760
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000761 return false;
762}
763
Eric Christopher88de86b2010-11-19 22:36:41 +0000764// Computes the address to get to an object.
Eric Christopher0d581222010-11-19 22:30:02 +0000765bool ARMFastISel::ARMComputeAddress(const Value *Obj, Address &Addr) {
Eric Christopher83007122010-08-23 21:44:12 +0000766 // Some boilerplate from the X86 FastISel.
767 const User *U = NULL;
Eric Christopher83007122010-08-23 21:44:12 +0000768 unsigned Opcode = Instruction::UserOp1;
Eric Christophercb0b04b2010-08-24 00:07:24 +0000769 if (const Instruction *I = dyn_cast<Instruction>(Obj)) {
Eric Christopher2d630d72010-11-19 22:37:58 +0000770 // Don't walk into other basic blocks unless the object is an alloca from
771 // another block, otherwise it may not have a virtual register assigned.
Eric Christopher76dda7e2010-11-15 21:11:06 +0000772 if (FuncInfo.StaticAllocaMap.count(static_cast<const AllocaInst *>(Obj)) ||
773 FuncInfo.MBBMap[I->getParent()] == FuncInfo.MBB) {
774 Opcode = I->getOpcode();
775 U = I;
776 }
Eric Christophercb0b04b2010-08-24 00:07:24 +0000777 } else if (const ConstantExpr *C = dyn_cast<ConstantExpr>(Obj)) {
Eric Christopher83007122010-08-23 21:44:12 +0000778 Opcode = C->getOpcode();
779 U = C;
780 }
781
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000782 if (PointerType *Ty = dyn_cast<PointerType>(Obj->getType()))
Eric Christopher83007122010-08-23 21:44:12 +0000783 if (Ty->getAddressSpace() > 255)
784 // Fast instruction selection doesn't support the special
785 // address spaces.
786 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000787
Eric Christopher83007122010-08-23 21:44:12 +0000788 switch (Opcode) {
Eric Christopherac1a19e2010-09-09 01:06:51 +0000789 default:
Eric Christopher83007122010-08-23 21:44:12 +0000790 break;
Eric Christopher55324332010-10-12 00:43:21 +0000791 case Instruction::BitCast: {
792 // Look through bitcasts.
Eric Christopher0d581222010-11-19 22:30:02 +0000793 return ARMComputeAddress(U->getOperand(0), Addr);
Eric Christopher55324332010-10-12 00:43:21 +0000794 }
795 case Instruction::IntToPtr: {
796 // Look past no-op inttoptrs.
797 if (TLI.getValueType(U->getOperand(0)->getType()) == TLI.getPointerTy())
Eric Christopher0d581222010-11-19 22:30:02 +0000798 return ARMComputeAddress(U->getOperand(0), Addr);
Eric Christopher55324332010-10-12 00:43:21 +0000799 break;
800 }
801 case Instruction::PtrToInt: {
802 // Look past no-op ptrtoints.
803 if (TLI.getValueType(U->getType()) == TLI.getPointerTy())
Eric Christopher0d581222010-11-19 22:30:02 +0000804 return ARMComputeAddress(U->getOperand(0), Addr);
Eric Christopher55324332010-10-12 00:43:21 +0000805 break;
806 }
Eric Christophereae84392010-10-14 09:29:41 +0000807 case Instruction::GetElementPtr: {
Eric Christopherb3716582010-11-19 22:39:56 +0000808 Address SavedAddr = Addr;
Eric Christopher0d581222010-11-19 22:30:02 +0000809 int TmpOffset = Addr.Offset;
Eric Christopher2896df82010-10-15 18:02:07 +0000810
Eric Christophereae84392010-10-14 09:29:41 +0000811 // Iterate through the GEP folding the constants into offsets where
812 // we can.
813 gep_type_iterator GTI = gep_type_begin(U);
814 for (User::const_op_iterator i = U->op_begin() + 1, e = U->op_end();
815 i != e; ++i, ++GTI) {
816 const Value *Op = *i;
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000817 if (StructType *STy = dyn_cast<StructType>(*GTI)) {
Eric Christophereae84392010-10-14 09:29:41 +0000818 const StructLayout *SL = TD.getStructLayout(STy);
819 unsigned Idx = cast<ConstantInt>(Op)->getZExtValue();
820 TmpOffset += SL->getElementOffset(Idx);
821 } else {
Eric Christopher2896df82010-10-15 18:02:07 +0000822 uint64_t S = TD.getTypeAllocSize(GTI.getIndexedType());
Eric Christopher7244d7c2011-03-22 19:39:17 +0000823 for (;;) {
Eric Christopher2896df82010-10-15 18:02:07 +0000824 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Op)) {
825 // Constant-offset addressing.
826 TmpOffset += CI->getSExtValue() * S;
Eric Christopher7244d7c2011-03-22 19:39:17 +0000827 break;
828 }
829 if (isa<AddOperator>(Op) &&
830 (!isa<Instruction>(Op) ||
831 FuncInfo.MBBMap[cast<Instruction>(Op)->getParent()]
832 == FuncInfo.MBB) &&
833 isa<ConstantInt>(cast<AddOperator>(Op)->getOperand(1))) {
Eric Christopher299bbb22011-04-29 00:03:10 +0000834 // An add (in the same block) with a constant operand. Fold the
Eric Christopher7244d7c2011-03-22 19:39:17 +0000835 // constant.
Eric Christopher2896df82010-10-15 18:02:07 +0000836 ConstantInt *CI =
Eric Christopher7244d7c2011-03-22 19:39:17 +0000837 cast<ConstantInt>(cast<AddOperator>(Op)->getOperand(1));
Eric Christopher2896df82010-10-15 18:02:07 +0000838 TmpOffset += CI->getSExtValue() * S;
Eric Christopher7244d7c2011-03-22 19:39:17 +0000839 // Iterate on the other operand.
840 Op = cast<AddOperator>(Op)->getOperand(0);
841 continue;
Eric Christopher299bbb22011-04-29 00:03:10 +0000842 }
Eric Christopher7244d7c2011-03-22 19:39:17 +0000843 // Unsupported
844 goto unsupported_gep;
845 }
Eric Christophereae84392010-10-14 09:29:41 +0000846 }
847 }
Eric Christopher2896df82010-10-15 18:02:07 +0000848
849 // Try to grab the base operand now.
Eric Christopher0d581222010-11-19 22:30:02 +0000850 Addr.Offset = TmpOffset;
851 if (ARMComputeAddress(U->getOperand(0), Addr)) return true;
Eric Christopher2896df82010-10-15 18:02:07 +0000852
853 // We failed, restore everything and try the other options.
Eric Christopherb3716582010-11-19 22:39:56 +0000854 Addr = SavedAddr;
Eric Christopher2896df82010-10-15 18:02:07 +0000855
Eric Christophereae84392010-10-14 09:29:41 +0000856 unsupported_gep:
Eric Christophereae84392010-10-14 09:29:41 +0000857 break;
858 }
Eric Christopher83007122010-08-23 21:44:12 +0000859 case Instruction::Alloca: {
Eric Christopher15418772010-10-12 05:39:06 +0000860 const AllocaInst *AI = cast<AllocaInst>(Obj);
Eric Christopher827656d2010-11-20 22:38:27 +0000861 DenseMap<const AllocaInst*, int>::iterator SI =
862 FuncInfo.StaticAllocaMap.find(AI);
863 if (SI != FuncInfo.StaticAllocaMap.end()) {
864 Addr.BaseType = Address::FrameIndexBase;
865 Addr.Base.FI = SI->second;
866 return true;
867 }
868 break;
Eric Christopher83007122010-08-23 21:44:12 +0000869 }
870 }
Eric Christopherac1a19e2010-09-09 01:06:51 +0000871
Eric Christophercb0b04b2010-08-24 00:07:24 +0000872 // Try to get this in a register if nothing else has worked.
Eric Christopher0d581222010-11-19 22:30:02 +0000873 if (Addr.Base.Reg == 0) Addr.Base.Reg = getRegForValue(Obj);
874 return Addr.Base.Reg != 0;
Eric Christophereae84392010-10-14 09:29:41 +0000875}
876
Chad Rosierb29b9502011-11-13 02:23:59 +0000877void ARMFastISel::ARMSimplifyAddress(Address &Addr, EVT VT, bool useAM3) {
Jim Grosbach6b156392010-10-27 21:39:08 +0000878
Eric Christopher212ae932010-10-21 19:40:30 +0000879 assert(VT.isSimple() && "Non-simple types are invalid here!");
Jim Grosbach6b156392010-10-27 21:39:08 +0000880
Eric Christopher212ae932010-10-21 19:40:30 +0000881 bool needsLowering = false;
882 switch (VT.getSimpleVT().SimpleTy) {
Craig Topperbc219812012-02-07 02:50:20 +0000883 default: llvm_unreachable("Unhandled load/store type!");
Eric Christopher212ae932010-10-21 19:40:30 +0000884 case MVT::i1:
885 case MVT::i8:
Chad Rosierb29b9502011-11-13 02:23:59 +0000886 case MVT::i16:
Eric Christopher212ae932010-10-21 19:40:30 +0000887 case MVT::i32:
Chad Rosier57b29972011-11-14 20:22:27 +0000888 if (!useAM3) {
Chad Rosierb29b9502011-11-13 02:23:59 +0000889 // Integer loads/stores handle 12-bit offsets.
890 needsLowering = ((Addr.Offset & 0xfff) != Addr.Offset);
Chad Rosier57b29972011-11-14 20:22:27 +0000891 // Handle negative offsets.
Chad Rosiere489af82011-11-14 22:34:48 +0000892 if (needsLowering && isThumb2)
893 needsLowering = !(Subtarget->hasV6T2Ops() && Addr.Offset < 0 &&
894 Addr.Offset > -256);
Chad Rosier57b29972011-11-14 20:22:27 +0000895 } else {
Chad Rosier5be833d2011-11-13 04:25:02 +0000896 // ARM halfword load/stores and signed byte loads use +/-imm8 offsets.
Chad Rosierdc9205d2011-11-14 04:09:28 +0000897 needsLowering = (Addr.Offset > 255 || Addr.Offset < -255);
Chad Rosier57b29972011-11-14 20:22:27 +0000898 }
Eric Christopher212ae932010-10-21 19:40:30 +0000899 break;
900 case MVT::f32:
901 case MVT::f64:
902 // Floating point operands handle 8-bit offsets.
Eric Christopher0d581222010-11-19 22:30:02 +0000903 needsLowering = ((Addr.Offset & 0xff) != Addr.Offset);
Eric Christopher212ae932010-10-21 19:40:30 +0000904 break;
905 }
Jim Grosbach6b156392010-10-27 21:39:08 +0000906
Eric Christopher827656d2010-11-20 22:38:27 +0000907 // If this is a stack pointer and the offset needs to be simplified then
908 // put the alloca address into a register, set the base type back to
909 // register and continue. This should almost never happen.
910 if (needsLowering && Addr.BaseType == Address::FrameIndexBase) {
Craig Topper420761a2012-04-20 07:30:17 +0000911 const TargetRegisterClass *RC = isThumb2 ?
912 (const TargetRegisterClass*)&ARM::tGPRRegClass :
913 (const TargetRegisterClass*)&ARM::GPRRegClass;
Eric Christopher827656d2010-11-20 22:38:27 +0000914 unsigned ResultReg = createResultReg(RC);
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000915 unsigned Opc = isThumb2 ? ARM::t2ADDri : ARM::ADDri;
Evan Chengddfd1372011-12-14 02:11:42 +0000916 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher827656d2010-11-20 22:38:27 +0000917 TII.get(Opc), ResultReg)
918 .addFrameIndex(Addr.Base.FI)
919 .addImm(0));
920 Addr.Base.Reg = ResultReg;
921 Addr.BaseType = Address::RegBase;
922 }
923
Eric Christopher212ae932010-10-21 19:40:30 +0000924 // Since the offset is too large for the load/store instruction
Eric Christopher318b6ee2010-09-02 00:53:56 +0000925 // get the reg+offset into a register.
Eric Christopher212ae932010-10-21 19:40:30 +0000926 if (needsLowering) {
Eli Friedman9ebf57a2011-04-29 21:22:56 +0000927 Addr.Base.Reg = FastEmit_ri_(MVT::i32, ISD::ADD, Addr.Base.Reg,
928 /*Op0IsKill*/false, Addr.Offset, MVT::i32);
Eric Christopher0d581222010-11-19 22:30:02 +0000929 Addr.Offset = 0;
Eric Christopher318b6ee2010-09-02 00:53:56 +0000930 }
Eric Christopher83007122010-08-23 21:44:12 +0000931}
932
Eric Christopher564857f2010-12-01 01:40:24 +0000933void ARMFastISel::AddLoadStoreOperands(EVT VT, Address &Addr,
Cameron Zwarichc152aa62011-05-28 20:34:49 +0000934 const MachineInstrBuilder &MIB,
Chad Rosierb29b9502011-11-13 02:23:59 +0000935 unsigned Flags, bool useAM3) {
Eric Christopher564857f2010-12-01 01:40:24 +0000936 // addrmode5 output depends on the selection dag addressing dividing the
937 // offset by 4 that it then later multiplies. Do this here as well.
938 if (VT.getSimpleVT().SimpleTy == MVT::f32 ||
939 VT.getSimpleVT().SimpleTy == MVT::f64)
940 Addr.Offset /= 4;
Eric Christopher299bbb22011-04-29 00:03:10 +0000941
Eric Christopher564857f2010-12-01 01:40:24 +0000942 // Frame base works a bit differently. Handle it separately.
943 if (Addr.BaseType == Address::FrameIndexBase) {
944 int FI = Addr.Base.FI;
945 int Offset = Addr.Offset;
946 MachineMemOperand *MMO =
947 FuncInfo.MF->getMachineMemOperand(
948 MachinePointerInfo::getFixedStack(FI, Offset),
Cameron Zwarichc152aa62011-05-28 20:34:49 +0000949 Flags,
Eric Christopher564857f2010-12-01 01:40:24 +0000950 MFI.getObjectSize(FI),
951 MFI.getObjectAlignment(FI));
952 // Now add the rest of the operands.
953 MIB.addFrameIndex(FI);
954
Bob Wilson6ce2dea2011-12-04 00:52:23 +0000955 // ARM halfword load/stores and signed byte loads need an additional
956 // operand.
Chad Rosierdc9205d2011-11-14 04:09:28 +0000957 if (useAM3) {
958 signed Imm = (Addr.Offset < 0) ? (0x100 | -Addr.Offset) : Addr.Offset;
959 MIB.addReg(0);
960 MIB.addImm(Imm);
961 } else {
962 MIB.addImm(Addr.Offset);
963 }
Eric Christopher564857f2010-12-01 01:40:24 +0000964 MIB.addMemOperand(MMO);
965 } else {
966 // Now add the rest of the operands.
967 MIB.addReg(Addr.Base.Reg);
Eric Christopher299bbb22011-04-29 00:03:10 +0000968
Bob Wilson6ce2dea2011-12-04 00:52:23 +0000969 // ARM halfword load/stores and signed byte loads need an additional
970 // operand.
Chad Rosierdc9205d2011-11-14 04:09:28 +0000971 if (useAM3) {
972 signed Imm = (Addr.Offset < 0) ? (0x100 | -Addr.Offset) : Addr.Offset;
973 MIB.addReg(0);
974 MIB.addImm(Imm);
975 } else {
976 MIB.addImm(Addr.Offset);
977 }
Eric Christopher564857f2010-12-01 01:40:24 +0000978 }
979 AddOptionalDefs(MIB);
980}
981
Chad Rosierb29b9502011-11-13 02:23:59 +0000982bool ARMFastISel::ARMEmitLoad(EVT VT, unsigned &ResultReg, Address &Addr,
Chad Rosier8a9bce92011-12-13 19:22:14 +0000983 unsigned Alignment, bool isZExt, bool allocReg) {
Eric Christopherb1cc8482010-08-25 07:23:49 +0000984 assert(VT.isSimple() && "Non-simple types are invalid here!");
Eric Christopherdc908042010-08-31 01:28:42 +0000985 unsigned Opc;
Chad Rosierb29b9502011-11-13 02:23:59 +0000986 bool useAM3 = false;
Chad Rosier8a9bce92011-12-13 19:22:14 +0000987 bool needVMOV = false;
Craig Topper44d23822012-02-22 05:59:10 +0000988 const TargetRegisterClass *RC;
Eric Christopherb1cc8482010-08-25 07:23:49 +0000989 switch (VT.getSimpleVT().SimpleTy) {
Eric Christopher564857f2010-12-01 01:40:24 +0000990 // This is mostly going to be Neon/vector support.
991 default: return false;
Chad Rosier646abbf2011-11-11 02:38:59 +0000992 case MVT::i1:
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000993 case MVT::i8:
Chad Rosier57b29972011-11-14 20:22:27 +0000994 if (isThumb2) {
995 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
996 Opc = isZExt ? ARM::t2LDRBi8 : ARM::t2LDRSBi8;
997 else
998 Opc = isZExt ? ARM::t2LDRBi12 : ARM::t2LDRSBi12;
Chad Rosierb29b9502011-11-13 02:23:59 +0000999 } else {
Chad Rosier57b29972011-11-14 20:22:27 +00001000 if (isZExt) {
1001 Opc = ARM::LDRBi12;
1002 } else {
1003 Opc = ARM::LDRSB;
1004 useAM3 = true;
1005 }
Chad Rosierb29b9502011-11-13 02:23:59 +00001006 }
Craig Topper420761a2012-04-20 07:30:17 +00001007 RC = &ARM::GPRRegClass;
Eric Christopher4e68c7c2010-09-01 18:01:32 +00001008 break;
Chad Rosier73463472011-11-09 21:30:12 +00001009 case MVT::i16:
Chad Rosier57b29972011-11-14 20:22:27 +00001010 if (isThumb2) {
1011 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1012 Opc = isZExt ? ARM::t2LDRHi8 : ARM::t2LDRSHi8;
1013 else
1014 Opc = isZExt ? ARM::t2LDRHi12 : ARM::t2LDRSHi12;
1015 } else {
1016 Opc = isZExt ? ARM::LDRH : ARM::LDRSH;
1017 useAM3 = true;
1018 }
Craig Topper420761a2012-04-20 07:30:17 +00001019 RC = &ARM::GPRRegClass;
Chad Rosier73463472011-11-09 21:30:12 +00001020 break;
Eric Christopherdc908042010-08-31 01:28:42 +00001021 case MVT::i32:
Chad Rosier57b29972011-11-14 20:22:27 +00001022 if (isThumb2) {
1023 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1024 Opc = ARM::t2LDRi8;
1025 else
1026 Opc = ARM::t2LDRi12;
1027 } else {
1028 Opc = ARM::LDRi12;
1029 }
Craig Topper420761a2012-04-20 07:30:17 +00001030 RC = &ARM::GPRRegClass;
Eric Christopherdc908042010-08-31 01:28:42 +00001031 break;
Eric Christopher6dab1372010-09-18 01:59:37 +00001032 case MVT::f32:
Chad Rosier6762f8f2011-12-14 17:55:03 +00001033 if (!Subtarget->hasVFP2()) return false;
Chad Rosier8a9bce92011-12-13 19:22:14 +00001034 // Unaligned loads need special handling. Floats require word-alignment.
1035 if (Alignment && Alignment < 4) {
1036 needVMOV = true;
1037 VT = MVT::i32;
1038 Opc = isThumb2 ? ARM::t2LDRi12 : ARM::LDRi12;
Craig Topper420761a2012-04-20 07:30:17 +00001039 RC = &ARM::GPRRegClass;
Chad Rosier8a9bce92011-12-13 19:22:14 +00001040 } else {
1041 Opc = ARM::VLDRS;
1042 RC = TLI.getRegClassFor(VT);
1043 }
Eric Christopher6dab1372010-09-18 01:59:37 +00001044 break;
1045 case MVT::f64:
Chad Rosier6762f8f2011-12-14 17:55:03 +00001046 if (!Subtarget->hasVFP2()) return false;
Chad Rosier404ed3c2011-12-14 17:26:05 +00001047 // FIXME: Unaligned loads need special handling. Doublewords require
1048 // word-alignment.
1049 if (Alignment && Alignment < 4)
Chad Rosier8a9bce92011-12-13 19:22:14 +00001050 return false;
Chad Rosier404ed3c2011-12-14 17:26:05 +00001051
Eric Christopher6dab1372010-09-18 01:59:37 +00001052 Opc = ARM::VLDRD;
Eric Christopheree56ea62010-10-07 05:50:44 +00001053 RC = TLI.getRegClassFor(VT);
Eric Christopher6dab1372010-09-18 01:59:37 +00001054 break;
Eric Christopherb1cc8482010-08-25 07:23:49 +00001055 }
Eric Christopher564857f2010-12-01 01:40:24 +00001056 // Simplify this down to something we can handle.
Chad Rosierb29b9502011-11-13 02:23:59 +00001057 ARMSimplifyAddress(Addr, VT, useAM3);
Jim Grosbach6b156392010-10-27 21:39:08 +00001058
Eric Christopher564857f2010-12-01 01:40:24 +00001059 // Create the base instruction, then add the operands.
Chad Rosierb29b9502011-11-13 02:23:59 +00001060 if (allocReg)
1061 ResultReg = createResultReg(RC);
1062 assert (ResultReg > 255 && "Expected an allocated virtual register.");
Eric Christopher564857f2010-12-01 01:40:24 +00001063 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1064 TII.get(Opc), ResultReg);
Chad Rosierb29b9502011-11-13 02:23:59 +00001065 AddLoadStoreOperands(VT, Addr, MIB, MachineMemOperand::MOLoad, useAM3);
Chad Rosier8a9bce92011-12-13 19:22:14 +00001066
1067 // If we had an unaligned load of a float we've converted it to an regular
1068 // load. Now we must move from the GRP to the FP register.
1069 if (needVMOV) {
1070 unsigned MoveReg = createResultReg(TLI.getRegClassFor(MVT::f32));
1071 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1072 TII.get(ARM::VMOVSR), MoveReg)
1073 .addReg(ResultReg));
1074 ResultReg = MoveReg;
1075 }
Eric Christopherdc908042010-08-31 01:28:42 +00001076 return true;
Eric Christopherb1cc8482010-08-25 07:23:49 +00001077}
1078
Eric Christopher43b62be2010-09-27 06:02:23 +00001079bool ARMFastISel::SelectLoad(const Instruction *I) {
Eli Friedman4136d232011-09-02 22:33:24 +00001080 // Atomic loads need special handling.
1081 if (cast<LoadInst>(I)->isAtomic())
1082 return false;
1083
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001084 // Verify we have a legal type before going any further.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001085 MVT VT;
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001086 if (!isLoadTypeLegal(I->getType(), VT))
1087 return false;
1088
Eric Christopher564857f2010-12-01 01:40:24 +00001089 // See if we can handle this address.
Eric Christopher0d581222010-11-19 22:30:02 +00001090 Address Addr;
Eric Christopher564857f2010-12-01 01:40:24 +00001091 if (!ARMComputeAddress(I->getOperand(0), Addr)) return false;
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001092
1093 unsigned ResultReg;
Chad Rosier8a9bce92011-12-13 19:22:14 +00001094 if (!ARMEmitLoad(VT, ResultReg, Addr, cast<LoadInst>(I)->getAlignment()))
1095 return false;
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001096 UpdateValueMap(I, ResultReg);
1097 return true;
1098}
1099
Bob Wilson6ce2dea2011-12-04 00:52:23 +00001100bool ARMFastISel::ARMEmitStore(EVT VT, unsigned SrcReg, Address &Addr,
1101 unsigned Alignment) {
Eric Christopher318b6ee2010-09-02 00:53:56 +00001102 unsigned StrOpc;
Chad Rosierb29b9502011-11-13 02:23:59 +00001103 bool useAM3 = false;
Eric Christopher318b6ee2010-09-02 00:53:56 +00001104 switch (VT.getSimpleVT().SimpleTy) {
Eric Christopher564857f2010-12-01 01:40:24 +00001105 // This is mostly going to be Neon/vector support.
Eric Christopher318b6ee2010-09-02 00:53:56 +00001106 default: return false;
Eric Christopher4c914122010-11-02 23:59:09 +00001107 case MVT::i1: {
Craig Topper420761a2012-04-20 07:30:17 +00001108 unsigned Res = createResultReg(isThumb2 ?
1109 (const TargetRegisterClass*)&ARM::tGPRRegClass :
1110 (const TargetRegisterClass*)&ARM::GPRRegClass);
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001111 unsigned Opc = isThumb2 ? ARM::t2ANDri : ARM::ANDri;
Eric Christopher4c914122010-11-02 23:59:09 +00001112 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1113 TII.get(Opc), Res)
1114 .addReg(SrcReg).addImm(1));
1115 SrcReg = Res;
1116 } // Fallthrough here.
Eric Christopher2896df82010-10-15 18:02:07 +00001117 case MVT::i8:
Chad Rosier57b29972011-11-14 20:22:27 +00001118 if (isThumb2) {
1119 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1120 StrOpc = ARM::t2STRBi8;
1121 else
1122 StrOpc = ARM::t2STRBi12;
1123 } else {
1124 StrOpc = ARM::STRBi12;
1125 }
Eric Christopher15418772010-10-12 05:39:06 +00001126 break;
1127 case MVT::i16:
Chad Rosier57b29972011-11-14 20:22:27 +00001128 if (isThumb2) {
1129 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1130 StrOpc = ARM::t2STRHi8;
1131 else
1132 StrOpc = ARM::t2STRHi12;
1133 } else {
1134 StrOpc = ARM::STRH;
1135 useAM3 = true;
1136 }
Eric Christopher15418772010-10-12 05:39:06 +00001137 break;
Eric Christopher47650ec2010-10-16 01:10:35 +00001138 case MVT::i32:
Chad Rosier57b29972011-11-14 20:22:27 +00001139 if (isThumb2) {
1140 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1141 StrOpc = ARM::t2STRi8;
1142 else
1143 StrOpc = ARM::t2STRi12;
1144 } else {
1145 StrOpc = ARM::STRi12;
1146 }
Eric Christopher47650ec2010-10-16 01:10:35 +00001147 break;
Eric Christopher56d2b722010-09-02 23:43:26 +00001148 case MVT::f32:
1149 if (!Subtarget->hasVFP2()) return false;
Chad Rosiered42c5f2011-12-06 01:44:17 +00001150 // Unaligned stores need special handling. Floats require word-alignment.
Chad Rosier9eff1e32011-12-03 02:21:57 +00001151 if (Alignment && Alignment < 4) {
1152 unsigned MoveReg = createResultReg(TLI.getRegClassFor(MVT::i32));
1153 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1154 TII.get(ARM::VMOVRS), MoveReg)
1155 .addReg(SrcReg));
1156 SrcReg = MoveReg;
1157 VT = MVT::i32;
1158 StrOpc = isThumb2 ? ARM::t2STRi12 : ARM::STRi12;
Chad Rosier64ac91b2011-12-14 17:32:02 +00001159 } else {
1160 StrOpc = ARM::VSTRS;
Chad Rosier9eff1e32011-12-03 02:21:57 +00001161 }
Eric Christopher56d2b722010-09-02 23:43:26 +00001162 break;
1163 case MVT::f64:
1164 if (!Subtarget->hasVFP2()) return false;
Chad Rosiered42c5f2011-12-06 01:44:17 +00001165 // FIXME: Unaligned stores need special handling. Doublewords require
1166 // word-alignment.
Chad Rosier404ed3c2011-12-14 17:26:05 +00001167 if (Alignment && Alignment < 4)
Chad Rosier9eff1e32011-12-03 02:21:57 +00001168 return false;
Chad Rosier404ed3c2011-12-14 17:26:05 +00001169
Eric Christopher56d2b722010-09-02 23:43:26 +00001170 StrOpc = ARM::VSTRD;
1171 break;
Eric Christopher318b6ee2010-09-02 00:53:56 +00001172 }
Eric Christopher564857f2010-12-01 01:40:24 +00001173 // Simplify this down to something we can handle.
Chad Rosierb29b9502011-11-13 02:23:59 +00001174 ARMSimplifyAddress(Addr, VT, useAM3);
Jim Grosbach6b156392010-10-27 21:39:08 +00001175
Eric Christopher564857f2010-12-01 01:40:24 +00001176 // Create the base instruction, then add the operands.
1177 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1178 TII.get(StrOpc))
Chad Rosier3bdb3c92011-11-17 01:16:53 +00001179 .addReg(SrcReg);
Chad Rosierb29b9502011-11-13 02:23:59 +00001180 AddLoadStoreOperands(VT, Addr, MIB, MachineMemOperand::MOStore, useAM3);
Eric Christopher318b6ee2010-09-02 00:53:56 +00001181 return true;
1182}
1183
Eric Christopher43b62be2010-09-27 06:02:23 +00001184bool ARMFastISel::SelectStore(const Instruction *I) {
Eric Christopher318b6ee2010-09-02 00:53:56 +00001185 Value *Op0 = I->getOperand(0);
1186 unsigned SrcReg = 0;
1187
Eli Friedman4136d232011-09-02 22:33:24 +00001188 // Atomic stores need special handling.
1189 if (cast<StoreInst>(I)->isAtomic())
1190 return false;
1191
Eric Christopher564857f2010-12-01 01:40:24 +00001192 // Verify we have a legal type before going any further.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001193 MVT VT;
Eric Christopher318b6ee2010-09-02 00:53:56 +00001194 if (!isLoadTypeLegal(I->getOperand(0)->getType(), VT))
Eric Christopher543cf052010-09-01 22:16:27 +00001195 return false;
Eric Christopher318b6ee2010-09-02 00:53:56 +00001196
Eric Christopher1b61ef42010-09-02 01:48:11 +00001197 // Get the value to be stored into a register.
1198 SrcReg = getRegForValue(Op0);
Eric Christopher564857f2010-12-01 01:40:24 +00001199 if (SrcReg == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001200
Eric Christopher564857f2010-12-01 01:40:24 +00001201 // See if we can handle this address.
Eric Christopher0d581222010-11-19 22:30:02 +00001202 Address Addr;
Eric Christopher0d581222010-11-19 22:30:02 +00001203 if (!ARMComputeAddress(I->getOperand(1), Addr))
Eric Christopher318b6ee2010-09-02 00:53:56 +00001204 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001205
Chad Rosier9eff1e32011-12-03 02:21:57 +00001206 if (!ARMEmitStore(VT, SrcReg, Addr, cast<StoreInst>(I)->getAlignment()))
1207 return false;
Eric Christophera5b1e682010-09-17 22:28:18 +00001208 return true;
1209}
1210
1211static ARMCC::CondCodes getComparePred(CmpInst::Predicate Pred) {
1212 switch (Pred) {
1213 // Needs two compares...
1214 case CmpInst::FCMP_ONE:
Eric Christopherdccd2c32010-10-11 08:38:55 +00001215 case CmpInst::FCMP_UEQ:
Eric Christophera5b1e682010-09-17 22:28:18 +00001216 default:
Eric Christopher4053e632010-11-02 01:24:49 +00001217 // AL is our "false" for now. The other two need more compares.
Eric Christophera5b1e682010-09-17 22:28:18 +00001218 return ARMCC::AL;
1219 case CmpInst::ICMP_EQ:
1220 case CmpInst::FCMP_OEQ:
1221 return ARMCC::EQ;
1222 case CmpInst::ICMP_SGT:
1223 case CmpInst::FCMP_OGT:
1224 return ARMCC::GT;
1225 case CmpInst::ICMP_SGE:
1226 case CmpInst::FCMP_OGE:
1227 return ARMCC::GE;
1228 case CmpInst::ICMP_UGT:
1229 case CmpInst::FCMP_UGT:
1230 return ARMCC::HI;
1231 case CmpInst::FCMP_OLT:
1232 return ARMCC::MI;
1233 case CmpInst::ICMP_ULE:
1234 case CmpInst::FCMP_OLE:
1235 return ARMCC::LS;
1236 case CmpInst::FCMP_ORD:
1237 return ARMCC::VC;
1238 case CmpInst::FCMP_UNO:
1239 return ARMCC::VS;
1240 case CmpInst::FCMP_UGE:
1241 return ARMCC::PL;
1242 case CmpInst::ICMP_SLT:
1243 case CmpInst::FCMP_ULT:
Eric Christopherdccd2c32010-10-11 08:38:55 +00001244 return ARMCC::LT;
Eric Christophera5b1e682010-09-17 22:28:18 +00001245 case CmpInst::ICMP_SLE:
1246 case CmpInst::FCMP_ULE:
1247 return ARMCC::LE;
1248 case CmpInst::FCMP_UNE:
1249 case CmpInst::ICMP_NE:
1250 return ARMCC::NE;
1251 case CmpInst::ICMP_UGE:
1252 return ARMCC::HS;
1253 case CmpInst::ICMP_ULT:
1254 return ARMCC::LO;
1255 }
Eric Christopher543cf052010-09-01 22:16:27 +00001256}
1257
Eric Christopher43b62be2010-09-27 06:02:23 +00001258bool ARMFastISel::SelectBranch(const Instruction *I) {
Eric Christophere5734102010-09-03 00:35:47 +00001259 const BranchInst *BI = cast<BranchInst>(I);
1260 MachineBasicBlock *TBB = FuncInfo.MBBMap[BI->getSuccessor(0)];
1261 MachineBasicBlock *FBB = FuncInfo.MBBMap[BI->getSuccessor(1)];
Eric Christopherac1a19e2010-09-09 01:06:51 +00001262
Eric Christophere5734102010-09-03 00:35:47 +00001263 // Simple branch support.
Jim Grosbach16cb3762010-11-09 19:22:26 +00001264
Eric Christopher0e6233b2010-10-29 21:08:19 +00001265 // If we can, avoid recomputing the compare - redoing it could lead to wonky
1266 // behavior.
Eric Christopher0e6233b2010-10-29 21:08:19 +00001267 if (const CmpInst *CI = dyn_cast<CmpInst>(BI->getCondition())) {
Chad Rosier75698f32011-10-26 23:17:28 +00001268 if (CI->hasOneUse() && (CI->getParent() == I->getParent())) {
Eric Christopher0e6233b2010-10-29 21:08:19 +00001269
1270 // Get the compare predicate.
Eric Christopher632ae892011-04-29 21:56:31 +00001271 // Try to take advantage of fallthrough opportunities.
1272 CmpInst::Predicate Predicate = CI->getPredicate();
1273 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
1274 std::swap(TBB, FBB);
1275 Predicate = CmpInst::getInversePredicate(Predicate);
1276 }
1277
1278 ARMCC::CondCodes ARMPred = getComparePred(Predicate);
Eric Christopher0e6233b2010-10-29 21:08:19 +00001279
1280 // We may not handle every CC for now.
1281 if (ARMPred == ARMCC::AL) return false;
1282
Chad Rosier75698f32011-10-26 23:17:28 +00001283 // Emit the compare.
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001284 if (!ARMEmitCmp(CI->getOperand(0), CI->getOperand(1), CI->isUnsigned()))
Chad Rosier75698f32011-10-26 23:17:28 +00001285 return false;
Jim Grosbach16cb3762010-11-09 19:22:26 +00001286
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001287 unsigned BrOpc = isThumb2 ? ARM::t2Bcc : ARM::Bcc;
Eric Christopher0e6233b2010-10-29 21:08:19 +00001288 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(BrOpc))
1289 .addMBB(TBB).addImm(ARMPred).addReg(ARM::CPSR);
1290 FastEmitBranch(FBB, DL);
1291 FuncInfo.MBB->addSuccessor(TBB);
1292 return true;
1293 }
Eric Christopherbcf26ae2011-04-29 20:02:39 +00001294 } else if (TruncInst *TI = dyn_cast<TruncInst>(BI->getCondition())) {
1295 MVT SourceVT;
1296 if (TI->hasOneUse() && TI->getParent() == I->getParent() &&
Eli Friedman76927d732011-05-25 23:49:02 +00001297 (isLoadTypeLegal(TI->getOperand(0)->getType(), SourceVT))) {
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001298 unsigned TstOpc = isThumb2 ? ARM::t2TSTri : ARM::TSTri;
Eric Christopherbcf26ae2011-04-29 20:02:39 +00001299 unsigned OpReg = getRegForValue(TI->getOperand(0));
1300 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1301 TII.get(TstOpc))
1302 .addReg(OpReg).addImm(1));
1303
1304 unsigned CCMode = ARMCC::NE;
1305 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
1306 std::swap(TBB, FBB);
1307 CCMode = ARMCC::EQ;
1308 }
1309
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001310 unsigned BrOpc = isThumb2 ? ARM::t2Bcc : ARM::Bcc;
Eric Christopherbcf26ae2011-04-29 20:02:39 +00001311 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(BrOpc))
1312 .addMBB(TBB).addImm(CCMode).addReg(ARM::CPSR);
1313
1314 FastEmitBranch(FBB, DL);
1315 FuncInfo.MBB->addSuccessor(TBB);
1316 return true;
1317 }
Chad Rosier6d64b3a2011-10-27 00:21:16 +00001318 } else if (const ConstantInt *CI =
1319 dyn_cast<ConstantInt>(BI->getCondition())) {
1320 uint64_t Imm = CI->getZExtValue();
1321 MachineBasicBlock *Target = (Imm == 0) ? FBB : TBB;
1322 FastEmitBranch(Target, DL);
1323 return true;
Eric Christopher0e6233b2010-10-29 21:08:19 +00001324 }
Jim Grosbach16cb3762010-11-09 19:22:26 +00001325
Eric Christopher0e6233b2010-10-29 21:08:19 +00001326 unsigned CmpReg = getRegForValue(BI->getCondition());
1327 if (CmpReg == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001328
Stuart Hastingsc5eecbc2011-04-16 03:31:26 +00001329 // We've been divorced from our compare! Our block was split, and
1330 // now our compare lives in a predecessor block. We musn't
1331 // re-compare here, as the children of the compare aren't guaranteed
1332 // live across the block boundary (we *could* check for this).
1333 // Regardless, the compare has been done in the predecessor block,
1334 // and it left a value for us in a virtual register. Ergo, we test
1335 // the one-bit value left in the virtual register.
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001336 unsigned TstOpc = isThumb2 ? ARM::t2TSTri : ARM::TSTri;
Stuart Hastingsc5eecbc2011-04-16 03:31:26 +00001337 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TstOpc))
1338 .addReg(CmpReg).addImm(1));
Eric Christopherdccd2c32010-10-11 08:38:55 +00001339
Eric Christopher7a20a372011-04-28 16:52:09 +00001340 unsigned CCMode = ARMCC::NE;
1341 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
1342 std::swap(TBB, FBB);
1343 CCMode = ARMCC::EQ;
1344 }
1345
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001346 unsigned BrOpc = isThumb2 ? ARM::t2Bcc : ARM::Bcc;
Eric Christophere5734102010-09-03 00:35:47 +00001347 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(BrOpc))
Eric Christopher7a20a372011-04-28 16:52:09 +00001348 .addMBB(TBB).addImm(CCMode).addReg(ARM::CPSR);
Eric Christophere5734102010-09-03 00:35:47 +00001349 FastEmitBranch(FBB, DL);
1350 FuncInfo.MBB->addSuccessor(TBB);
Eric Christopherdccd2c32010-10-11 08:38:55 +00001351 return true;
Eric Christophere5734102010-09-03 00:35:47 +00001352}
1353
Chad Rosier60c8fa62012-02-07 23:56:08 +00001354bool ARMFastISel::SelectIndirectBr(const Instruction *I) {
1355 unsigned AddrReg = getRegForValue(I->getOperand(0));
1356 if (AddrReg == 0) return false;
1357
1358 unsigned Opc = isThumb2 ? ARM::tBRIND : ARM::BX;
1359 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc))
1360 .addReg(AddrReg));
Jush Luefc967e2012-06-14 06:08:19 +00001361 return true;
Chad Rosier60c8fa62012-02-07 23:56:08 +00001362}
1363
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001364bool ARMFastISel::ARMEmitCmp(const Value *Src1Value, const Value *Src2Value,
1365 bool isZExt) {
Chad Rosierade62002011-10-26 23:25:44 +00001366 Type *Ty = Src1Value->getType();
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001367 EVT SrcVT = TLI.getValueType(Ty, true);
1368 if (!SrcVT.isSimple()) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001369
Chad Rosierade62002011-10-26 23:25:44 +00001370 bool isFloat = (Ty->isFloatTy() || Ty->isDoubleTy());
1371 if (isFloat && !Subtarget->hasVFP2())
Eric Christopherd43393a2010-09-08 23:13:45 +00001372 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001373
Chad Rosier2f2fe412011-11-09 03:22:02 +00001374 // Check to see if the 2nd operand is a constant that we can encode directly
1375 // in the compare.
Chad Rosier1c47de82011-11-11 06:27:41 +00001376 int Imm = 0;
1377 bool UseImm = false;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001378 bool isNegativeImm = false;
Chad Rosierf56c60b2011-11-16 00:32:20 +00001379 // FIXME: At -O0 we don't have anything that canonicalizes operand order.
1380 // Thus, Src1Value may be a ConstantInt, but we're missing it.
Chad Rosier2f2fe412011-11-09 03:22:02 +00001381 if (const ConstantInt *ConstInt = dyn_cast<ConstantInt>(Src2Value)) {
1382 if (SrcVT == MVT::i32 || SrcVT == MVT::i16 || SrcVT == MVT::i8 ||
1383 SrcVT == MVT::i1) {
1384 const APInt &CIVal = ConstInt->getValue();
Chad Rosier1c47de82011-11-11 06:27:41 +00001385 Imm = (isZExt) ? (int)CIVal.getZExtValue() : (int)CIVal.getSExtValue();
Chad Rosier0ac754f2012-03-15 22:54:20 +00001386 // For INT_MIN/LONG_MIN (i.e., 0x80000000) we need to use a cmp, rather
1387 // then a cmn, because there is no way to represent 2147483648 as a
1388 // signed 32-bit int.
1389 if (Imm < 0 && Imm != (int)0x80000000) {
1390 isNegativeImm = true;
1391 Imm = -Imm;
Chad Rosier6cba97c2011-11-10 01:30:39 +00001392 }
Chad Rosier0ac754f2012-03-15 22:54:20 +00001393 UseImm = isThumb2 ? (ARM_AM::getT2SOImmVal(Imm) != -1) :
1394 (ARM_AM::getSOImmVal(Imm) != -1);
Chad Rosier2f2fe412011-11-09 03:22:02 +00001395 }
1396 } else if (const ConstantFP *ConstFP = dyn_cast<ConstantFP>(Src2Value)) {
1397 if (SrcVT == MVT::f32 || SrcVT == MVT::f64)
1398 if (ConstFP->isZero() && !ConstFP->isNegative())
Chad Rosier1c47de82011-11-11 06:27:41 +00001399 UseImm = true;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001400 }
1401
Eric Christopherd43393a2010-09-08 23:13:45 +00001402 unsigned CmpOpc;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001403 bool isICmp = true;
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001404 bool needsExt = false;
1405 switch (SrcVT.getSimpleVT().SimpleTy) {
Eric Christopherd43393a2010-09-08 23:13:45 +00001406 default: return false;
1407 // TODO: Verify compares.
1408 case MVT::f32:
Chad Rosier2f2fe412011-11-09 03:22:02 +00001409 isICmp = false;
Chad Rosier1c47de82011-11-11 06:27:41 +00001410 CmpOpc = UseImm ? ARM::VCMPEZS : ARM::VCMPES;
Eric Christopherd43393a2010-09-08 23:13:45 +00001411 break;
1412 case MVT::f64:
Chad Rosier2f2fe412011-11-09 03:22:02 +00001413 isICmp = false;
Chad Rosier1c47de82011-11-11 06:27:41 +00001414 CmpOpc = UseImm ? ARM::VCMPEZD : ARM::VCMPED;
Eric Christopherd43393a2010-09-08 23:13:45 +00001415 break;
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001416 case MVT::i1:
1417 case MVT::i8:
1418 case MVT::i16:
1419 needsExt = true;
1420 // Intentional fall-through.
Eric Christopherd43393a2010-09-08 23:13:45 +00001421 case MVT::i32:
Chad Rosier2f2fe412011-11-09 03:22:02 +00001422 if (isThumb2) {
Chad Rosier1c47de82011-11-11 06:27:41 +00001423 if (!UseImm)
Chad Rosier2f2fe412011-11-09 03:22:02 +00001424 CmpOpc = ARM::t2CMPrr;
1425 else
Bill Wendlingad5c8802012-06-11 08:07:26 +00001426 CmpOpc = isNegativeImm ? ARM::t2CMNri : ARM::t2CMPri;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001427 } else {
Chad Rosier1c47de82011-11-11 06:27:41 +00001428 if (!UseImm)
Chad Rosier2f2fe412011-11-09 03:22:02 +00001429 CmpOpc = ARM::CMPrr;
1430 else
Bill Wendlingad5c8802012-06-11 08:07:26 +00001431 CmpOpc = isNegativeImm ? ARM::CMNri : ARM::CMPri;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001432 }
Eric Christopherd43393a2010-09-08 23:13:45 +00001433 break;
1434 }
1435
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001436 unsigned SrcReg1 = getRegForValue(Src1Value);
1437 if (SrcReg1 == 0) return false;
Chad Rosier530f7ce2011-10-26 22:47:55 +00001438
Duncan Sands4c0c5452011-11-28 10:31:27 +00001439 unsigned SrcReg2 = 0;
Chad Rosier1c47de82011-11-11 06:27:41 +00001440 if (!UseImm) {
Chad Rosier2f2fe412011-11-09 03:22:02 +00001441 SrcReg2 = getRegForValue(Src2Value);
1442 if (SrcReg2 == 0) return false;
1443 }
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001444
1445 // We have i1, i8, or i16, we need to either zero extend or sign extend.
1446 if (needsExt) {
Chad Rosiera69feb02012-02-16 22:45:33 +00001447 SrcReg1 = ARMEmitIntExt(SrcVT, SrcReg1, MVT::i32, isZExt);
1448 if (SrcReg1 == 0) return false;
Chad Rosier1c47de82011-11-11 06:27:41 +00001449 if (!UseImm) {
Chad Rosiera69feb02012-02-16 22:45:33 +00001450 SrcReg2 = ARMEmitIntExt(SrcVT, SrcReg2, MVT::i32, isZExt);
1451 if (SrcReg2 == 0) return false;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001452 }
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001453 }
Chad Rosier530f7ce2011-10-26 22:47:55 +00001454
Chad Rosier1c47de82011-11-11 06:27:41 +00001455 if (!UseImm) {
Chad Rosier2f2fe412011-11-09 03:22:02 +00001456 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1457 TII.get(CmpOpc))
1458 .addReg(SrcReg1).addReg(SrcReg2));
1459 } else {
1460 MachineInstrBuilder MIB;
1461 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(CmpOpc))
1462 .addReg(SrcReg1);
1463
1464 // Only add immediate for icmp as the immediate for fcmp is an implicit 0.0.
1465 if (isICmp)
Chad Rosier1c47de82011-11-11 06:27:41 +00001466 MIB.addImm(Imm);
Chad Rosier2f2fe412011-11-09 03:22:02 +00001467 AddOptionalDefs(MIB);
1468 }
Chad Rosierade62002011-10-26 23:25:44 +00001469
1470 // For floating point we need to move the result to a comparison register
1471 // that we can then use for branches.
1472 if (Ty->isFloatTy() || Ty->isDoubleTy())
1473 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1474 TII.get(ARM::FMSTAT)));
Chad Rosier530f7ce2011-10-26 22:47:55 +00001475 return true;
1476}
1477
1478bool ARMFastISel::SelectCmp(const Instruction *I) {
1479 const CmpInst *CI = cast<CmpInst>(I);
1480
Eric Christopher229207a2010-09-29 01:14:47 +00001481 // Get the compare predicate.
1482 ARMCC::CondCodes ARMPred = getComparePred(CI->getPredicate());
Eric Christopherdccd2c32010-10-11 08:38:55 +00001483
Eric Christopher229207a2010-09-29 01:14:47 +00001484 // We may not handle every CC for now.
1485 if (ARMPred == ARMCC::AL) return false;
1486
Chad Rosier530f7ce2011-10-26 22:47:55 +00001487 // Emit the compare.
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001488 if (!ARMEmitCmp(CI->getOperand(0), CI->getOperand(1), CI->isUnsigned()))
Chad Rosier530f7ce2011-10-26 22:47:55 +00001489 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001490
Eric Christopher229207a2010-09-29 01:14:47 +00001491 // Now set a register based on the comparison. Explicitly set the predicates
1492 // here.
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001493 unsigned MovCCOpc = isThumb2 ? ARM::t2MOVCCi : ARM::MOVCCi;
Craig Topper420761a2012-04-20 07:30:17 +00001494 const TargetRegisterClass *RC = isThumb2 ?
1495 (const TargetRegisterClass*)&ARM::rGPRRegClass :
1496 (const TargetRegisterClass*)&ARM::GPRRegClass;
Eric Christopher5d18d922010-10-07 05:39:19 +00001497 unsigned DestReg = createResultReg(RC);
Chad Rosierade62002011-10-26 23:25:44 +00001498 Constant *Zero = ConstantInt::get(Type::getInt32Ty(*Context), 0);
Eric Christopher229207a2010-09-29 01:14:47 +00001499 unsigned ZeroReg = TargetMaterializeConstant(Zero);
Chad Rosier44c98b72012-03-07 20:59:26 +00001500 // ARMEmitCmp emits a FMSTAT when necessary, so it's always safe to use CPSR.
Eric Christopher229207a2010-09-29 01:14:47 +00001501 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(MovCCOpc), DestReg)
1502 .addReg(ZeroReg).addImm(1)
Chad Rosier44c98b72012-03-07 20:59:26 +00001503 .addImm(ARMPred).addReg(ARM::CPSR);
Eric Christopher229207a2010-09-29 01:14:47 +00001504
Eric Christophera5b1e682010-09-17 22:28:18 +00001505 UpdateValueMap(I, DestReg);
Eric Christopherd43393a2010-09-08 23:13:45 +00001506 return true;
1507}
1508
Eric Christopher43b62be2010-09-27 06:02:23 +00001509bool ARMFastISel::SelectFPExt(const Instruction *I) {
Eric Christopher46203602010-09-09 00:26:48 +00001510 // Make sure we have VFP and that we're extending float to double.
1511 if (!Subtarget->hasVFP2()) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001512
Eric Christopher46203602010-09-09 00:26:48 +00001513 Value *V = I->getOperand(0);
1514 if (!I->getType()->isDoubleTy() ||
1515 !V->getType()->isFloatTy()) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001516
Eric Christopher46203602010-09-09 00:26:48 +00001517 unsigned Op = getRegForValue(V);
1518 if (Op == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001519
Craig Topper420761a2012-04-20 07:30:17 +00001520 unsigned Result = createResultReg(&ARM::DPRRegClass);
Eric Christopherac1a19e2010-09-09 01:06:51 +00001521 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopheref2fdd22010-09-09 20:36:19 +00001522 TII.get(ARM::VCVTDS), Result)
Eric Christopherce07b542010-09-09 20:26:31 +00001523 .addReg(Op));
1524 UpdateValueMap(I, Result);
1525 return true;
1526}
1527
Eric Christopher43b62be2010-09-27 06:02:23 +00001528bool ARMFastISel::SelectFPTrunc(const Instruction *I) {
Eric Christopherce07b542010-09-09 20:26:31 +00001529 // Make sure we have VFP and that we're truncating double to float.
1530 if (!Subtarget->hasVFP2()) return false;
1531
1532 Value *V = I->getOperand(0);
Eric Christopher022b7fb2010-10-05 23:13:24 +00001533 if (!(I->getType()->isFloatTy() &&
1534 V->getType()->isDoubleTy())) return false;
Eric Christopherce07b542010-09-09 20:26:31 +00001535
1536 unsigned Op = getRegForValue(V);
1537 if (Op == 0) return false;
1538
Craig Topper420761a2012-04-20 07:30:17 +00001539 unsigned Result = createResultReg(&ARM::SPRRegClass);
Eric Christopherce07b542010-09-09 20:26:31 +00001540 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopheref2fdd22010-09-09 20:36:19 +00001541 TII.get(ARM::VCVTSD), Result)
Eric Christopher46203602010-09-09 00:26:48 +00001542 .addReg(Op));
1543 UpdateValueMap(I, Result);
1544 return true;
1545}
1546
Chad Rosierae46a332012-02-03 21:14:11 +00001547bool ARMFastISel::SelectIToFP(const Instruction *I, bool isSigned) {
Eric Christopher9a040492010-09-09 18:54:59 +00001548 // Make sure we have VFP.
1549 if (!Subtarget->hasVFP2()) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001550
Duncan Sands1440e8b2010-11-03 11:35:31 +00001551 MVT DstVT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001552 Type *Ty = I->getType();
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001553 if (!isTypeLegal(Ty, DstVT))
Eric Christopher9a040492010-09-09 18:54:59 +00001554 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001555
Chad Rosier463fe242011-11-03 02:04:59 +00001556 Value *Src = I->getOperand(0);
1557 EVT SrcVT = TLI.getValueType(Src->getType(), true);
1558 if (SrcVT != MVT::i32 && SrcVT != MVT::i16 && SrcVT != MVT::i8)
Eli Friedman783c6642011-05-25 19:09:45 +00001559 return false;
1560
Chad Rosier463fe242011-11-03 02:04:59 +00001561 unsigned SrcReg = getRegForValue(Src);
1562 if (SrcReg == 0) return false;
1563
1564 // Handle sign-extension.
1565 if (SrcVT == MVT::i16 || SrcVT == MVT::i8) {
1566 EVT DestVT = MVT::i32;
Chad Rosiera69feb02012-02-16 22:45:33 +00001567 SrcReg = ARMEmitIntExt(SrcVT, SrcReg, DestVT,
Chad Rosierae46a332012-02-03 21:14:11 +00001568 /*isZExt*/!isSigned);
Chad Rosiera69feb02012-02-16 22:45:33 +00001569 if (SrcReg == 0) return false;
Chad Rosier463fe242011-11-03 02:04:59 +00001570 }
Eric Christopherdccd2c32010-10-11 08:38:55 +00001571
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001572 // The conversion routine works on fp-reg to fp-reg and the operand above
1573 // was an integer, move it to the fp registers if possible.
Chad Rosier463fe242011-11-03 02:04:59 +00001574 unsigned FP = ARMMoveToFPReg(MVT::f32, SrcReg);
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001575 if (FP == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001576
Eric Christopher9a040492010-09-09 18:54:59 +00001577 unsigned Opc;
Chad Rosierae46a332012-02-03 21:14:11 +00001578 if (Ty->isFloatTy()) Opc = isSigned ? ARM::VSITOS : ARM::VUITOS;
1579 else if (Ty->isDoubleTy()) Opc = isSigned ? ARM::VSITOD : ARM::VUITOD;
Chad Rosierdd1e7512011-08-31 23:49:05 +00001580 else return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001581
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001582 unsigned ResultReg = createResultReg(TLI.getRegClassFor(DstVT));
Eric Christopher9a040492010-09-09 18:54:59 +00001583 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
1584 ResultReg)
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001585 .addReg(FP));
Eric Christopherce07b542010-09-09 20:26:31 +00001586 UpdateValueMap(I, ResultReg);
Eric Christopher9a040492010-09-09 18:54:59 +00001587 return true;
1588}
1589
Chad Rosierae46a332012-02-03 21:14:11 +00001590bool ARMFastISel::SelectFPToI(const Instruction *I, bool isSigned) {
Eric Christopher9a040492010-09-09 18:54:59 +00001591 // Make sure we have VFP.
1592 if (!Subtarget->hasVFP2()) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001593
Duncan Sands1440e8b2010-11-03 11:35:31 +00001594 MVT DstVT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001595 Type *RetTy = I->getType();
Eric Christopher920a2082010-09-10 00:35:09 +00001596 if (!isTypeLegal(RetTy, DstVT))
Eric Christopher9a040492010-09-09 18:54:59 +00001597 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001598
Eric Christopher9a040492010-09-09 18:54:59 +00001599 unsigned Op = getRegForValue(I->getOperand(0));
1600 if (Op == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001601
Eric Christopher9a040492010-09-09 18:54:59 +00001602 unsigned Opc;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001603 Type *OpTy = I->getOperand(0)->getType();
Chad Rosierae46a332012-02-03 21:14:11 +00001604 if (OpTy->isFloatTy()) Opc = isSigned ? ARM::VTOSIZS : ARM::VTOUIZS;
1605 else if (OpTy->isDoubleTy()) Opc = isSigned ? ARM::VTOSIZD : ARM::VTOUIZD;
Chad Rosierdd1e7512011-08-31 23:49:05 +00001606 else return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001607
Chad Rosieree8901c2012-02-03 20:27:51 +00001608 // f64->s32/u32 or f32->s32/u32 both need an intermediate f32 reg.
Eric Christopher022b7fb2010-10-05 23:13:24 +00001609 unsigned ResultReg = createResultReg(TLI.getRegClassFor(MVT::f32));
Eric Christopher9a040492010-09-09 18:54:59 +00001610 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
1611 ResultReg)
1612 .addReg(Op));
Eric Christopherdccd2c32010-10-11 08:38:55 +00001613
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001614 // This result needs to be in an integer register, but the conversion only
1615 // takes place in fp-regs.
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001616 unsigned IntReg = ARMMoveToIntReg(DstVT, ResultReg);
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001617 if (IntReg == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001618
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001619 UpdateValueMap(I, IntReg);
Eric Christopher9a040492010-09-09 18:54:59 +00001620 return true;
1621}
1622
Eric Christopher3bbd3962010-10-11 08:27:59 +00001623bool ARMFastISel::SelectSelect(const Instruction *I) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00001624 MVT VT;
1625 if (!isTypeLegal(I->getType(), VT))
Eric Christopher3bbd3962010-10-11 08:27:59 +00001626 return false;
1627
1628 // Things need to be register sized for register moves.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001629 if (VT != MVT::i32) return false;
Eric Christopher3bbd3962010-10-11 08:27:59 +00001630 const TargetRegisterClass *RC = TLI.getRegClassFor(VT);
1631
1632 unsigned CondReg = getRegForValue(I->getOperand(0));
1633 if (CondReg == 0) return false;
1634 unsigned Op1Reg = getRegForValue(I->getOperand(1));
1635 if (Op1Reg == 0) return false;
Eric Christopher3bbd3962010-10-11 08:27:59 +00001636
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001637 // Check to see if we can use an immediate in the conditional move.
1638 int Imm = 0;
1639 bool UseImm = false;
1640 bool isNegativeImm = false;
1641 if (const ConstantInt *ConstInt = dyn_cast<ConstantInt>(I->getOperand(2))) {
1642 assert (VT == MVT::i32 && "Expecting an i32.");
1643 Imm = (int)ConstInt->getValue().getZExtValue();
1644 if (Imm < 0) {
1645 isNegativeImm = true;
1646 Imm = ~Imm;
1647 }
1648 UseImm = isThumb2 ? (ARM_AM::getT2SOImmVal(Imm) != -1) :
1649 (ARM_AM::getSOImmVal(Imm) != -1);
1650 }
1651
Duncan Sands4c0c5452011-11-28 10:31:27 +00001652 unsigned Op2Reg = 0;
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001653 if (!UseImm) {
1654 Op2Reg = getRegForValue(I->getOperand(2));
1655 if (Op2Reg == 0) return false;
1656 }
1657
1658 unsigned CmpOpc = isThumb2 ? ARM::t2CMPri : ARM::CMPri;
Eric Christopher3bbd3962010-10-11 08:27:59 +00001659 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(CmpOpc))
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001660 .addReg(CondReg).addImm(0));
1661
1662 unsigned MovCCOpc;
1663 if (!UseImm) {
1664 MovCCOpc = isThumb2 ? ARM::t2MOVCCr : ARM::MOVCCr;
1665 } else {
1666 if (!isNegativeImm) {
1667 MovCCOpc = isThumb2 ? ARM::t2MOVCCi : ARM::MOVCCi;
1668 } else {
1669 MovCCOpc = isThumb2 ? ARM::t2MVNCCi : ARM::MVNCCi;
1670 }
1671 }
Eric Christopher3bbd3962010-10-11 08:27:59 +00001672 unsigned ResultReg = createResultReg(RC);
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001673 if (!UseImm)
1674 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(MovCCOpc), ResultReg)
1675 .addReg(Op2Reg).addReg(Op1Reg).addImm(ARMCC::NE).addReg(ARM::CPSR);
1676 else
1677 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(MovCCOpc), ResultReg)
1678 .addReg(Op1Reg).addImm(Imm).addImm(ARMCC::EQ).addReg(ARM::CPSR);
Eric Christopher3bbd3962010-10-11 08:27:59 +00001679 UpdateValueMap(I, ResultReg);
1680 return true;
1681}
1682
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001683bool ARMFastISel::SelectDiv(const Instruction *I, bool isSigned) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00001684 MVT VT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001685 Type *Ty = I->getType();
Eric Christopher08637852010-09-30 22:34:19 +00001686 if (!isTypeLegal(Ty, VT))
1687 return false;
1688
1689 // If we have integer div support we should have selected this automagically.
1690 // In case we have a real miss go ahead and return false and we'll pick
1691 // it up later.
Eric Christopherdccd2c32010-10-11 08:38:55 +00001692 if (Subtarget->hasDivide()) return false;
1693
Eric Christopher08637852010-09-30 22:34:19 +00001694 // Otherwise emit a libcall.
1695 RTLIB::Libcall LC = RTLIB::UNKNOWN_LIBCALL;
Eric Christopher7bdc4de2010-10-11 08:31:54 +00001696 if (VT == MVT::i8)
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001697 LC = isSigned ? RTLIB::SDIV_I8 : RTLIB::UDIV_I8;
Eric Christopher7bdc4de2010-10-11 08:31:54 +00001698 else if (VT == MVT::i16)
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001699 LC = isSigned ? RTLIB::SDIV_I16 : RTLIB::UDIV_I16;
Eric Christopher08637852010-09-30 22:34:19 +00001700 else if (VT == MVT::i32)
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001701 LC = isSigned ? RTLIB::SDIV_I32 : RTLIB::UDIV_I32;
Eric Christopher08637852010-09-30 22:34:19 +00001702 else if (VT == MVT::i64)
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001703 LC = isSigned ? RTLIB::SDIV_I64 : RTLIB::UDIV_I64;
Eric Christopher08637852010-09-30 22:34:19 +00001704 else if (VT == MVT::i128)
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001705 LC = isSigned ? RTLIB::SDIV_I128 : RTLIB::UDIV_I128;
Eric Christopher08637852010-09-30 22:34:19 +00001706 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unsupported SDIV!");
Eric Christopherdccd2c32010-10-11 08:38:55 +00001707
Eric Christopher08637852010-09-30 22:34:19 +00001708 return ARMEmitLibcall(I, LC);
1709}
1710
Chad Rosier769422f2012-02-03 21:23:45 +00001711bool ARMFastISel::SelectRem(const Instruction *I, bool isSigned) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00001712 MVT VT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001713 Type *Ty = I->getType();
Eric Christopher6a880d62010-10-11 08:37:26 +00001714 if (!isTypeLegal(Ty, VT))
1715 return false;
1716
1717 RTLIB::Libcall LC = RTLIB::UNKNOWN_LIBCALL;
1718 if (VT == MVT::i8)
Chad Rosier769422f2012-02-03 21:23:45 +00001719 LC = isSigned ? RTLIB::SREM_I8 : RTLIB::UREM_I8;
Eric Christopher6a880d62010-10-11 08:37:26 +00001720 else if (VT == MVT::i16)
Chad Rosier769422f2012-02-03 21:23:45 +00001721 LC = isSigned ? RTLIB::SREM_I16 : RTLIB::UREM_I16;
Eric Christopher6a880d62010-10-11 08:37:26 +00001722 else if (VT == MVT::i32)
Chad Rosier769422f2012-02-03 21:23:45 +00001723 LC = isSigned ? RTLIB::SREM_I32 : RTLIB::UREM_I32;
Eric Christopher6a880d62010-10-11 08:37:26 +00001724 else if (VT == MVT::i64)
Chad Rosier769422f2012-02-03 21:23:45 +00001725 LC = isSigned ? RTLIB::SREM_I64 : RTLIB::UREM_I64;
Eric Christopher6a880d62010-10-11 08:37:26 +00001726 else if (VT == MVT::i128)
Chad Rosier769422f2012-02-03 21:23:45 +00001727 LC = isSigned ? RTLIB::SREM_I128 : RTLIB::UREM_I128;
Eric Christophera1640d92010-10-11 08:40:05 +00001728 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unsupported SREM!");
Eric Christopher2896df82010-10-15 18:02:07 +00001729
Eric Christopher6a880d62010-10-11 08:37:26 +00001730 return ARMEmitLibcall(I, LC);
1731}
1732
Chad Rosier3901c3e2012-02-06 23:50:07 +00001733bool ARMFastISel::SelectBinaryIntOp(const Instruction *I, unsigned ISDOpcode) {
Chad Rosier3901c3e2012-02-06 23:50:07 +00001734 EVT DestVT = TLI.getValueType(I->getType(), true);
1735
1736 // We can get here in the case when we have a binary operation on a non-legal
1737 // type and the target independent selector doesn't know how to handle it.
1738 if (DestVT != MVT::i16 && DestVT != MVT::i8 && DestVT != MVT::i1)
1739 return false;
Jush Luefc967e2012-06-14 06:08:19 +00001740
Chad Rosier6fde8752012-02-08 02:29:21 +00001741 unsigned Opc;
1742 switch (ISDOpcode) {
1743 default: return false;
1744 case ISD::ADD:
1745 Opc = isThumb2 ? ARM::t2ADDrr : ARM::ADDrr;
1746 break;
1747 case ISD::OR:
1748 Opc = isThumb2 ? ARM::t2ORRrr : ARM::ORRrr;
1749 break;
Chad Rosier743e1992012-02-08 02:45:44 +00001750 case ISD::SUB:
1751 Opc = isThumb2 ? ARM::t2SUBrr : ARM::SUBrr;
1752 break;
Chad Rosier6fde8752012-02-08 02:29:21 +00001753 }
1754
Chad Rosier3901c3e2012-02-06 23:50:07 +00001755 unsigned SrcReg1 = getRegForValue(I->getOperand(0));
1756 if (SrcReg1 == 0) return false;
1757
1758 // TODO: Often the 2nd operand is an immediate, which can be encoded directly
1759 // in the instruction, rather then materializing the value in a register.
1760 unsigned SrcReg2 = getRegForValue(I->getOperand(1));
1761 if (SrcReg2 == 0) return false;
1762
Chad Rosier3901c3e2012-02-06 23:50:07 +00001763 unsigned ResultReg = createResultReg(TLI.getRegClassFor(MVT::i32));
1764 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1765 TII.get(Opc), ResultReg)
1766 .addReg(SrcReg1).addReg(SrcReg2));
1767 UpdateValueMap(I, ResultReg);
1768 return true;
1769}
1770
1771bool ARMFastISel::SelectBinaryFPOp(const Instruction *I, unsigned ISDOpcode) {
Eric Christopherbd6bf082010-09-09 01:02:03 +00001772 EVT VT = TLI.getValueType(I->getType(), true);
Eric Christopherac1a19e2010-09-09 01:06:51 +00001773
Eric Christopherbc39b822010-09-09 00:53:57 +00001774 // We can get here in the case when we want to use NEON for our fp
1775 // operations, but can't figure out how to. Just use the vfp instructions
1776 // if we have them.
1777 // FIXME: It'd be nice to use NEON instructions.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001778 Type *Ty = I->getType();
Eric Christopherbd6bf082010-09-09 01:02:03 +00001779 bool isFloat = (Ty->isDoubleTy() || Ty->isFloatTy());
1780 if (isFloat && !Subtarget->hasVFP2())
1781 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001782
Eric Christopherbc39b822010-09-09 00:53:57 +00001783 unsigned Opc;
Duncan Sandscdfad362010-11-03 12:17:33 +00001784 bool is64bit = VT == MVT::f64 || VT == MVT::i64;
Eric Christopherbc39b822010-09-09 00:53:57 +00001785 switch (ISDOpcode) {
1786 default: return false;
1787 case ISD::FADD:
Eric Christopherbd6bf082010-09-09 01:02:03 +00001788 Opc = is64bit ? ARM::VADDD : ARM::VADDS;
Eric Christopherbc39b822010-09-09 00:53:57 +00001789 break;
1790 case ISD::FSUB:
Eric Christopherbd6bf082010-09-09 01:02:03 +00001791 Opc = is64bit ? ARM::VSUBD : ARM::VSUBS;
Eric Christopherbc39b822010-09-09 00:53:57 +00001792 break;
1793 case ISD::FMUL:
Eric Christopherbd6bf082010-09-09 01:02:03 +00001794 Opc = is64bit ? ARM::VMULD : ARM::VMULS;
Eric Christopherbc39b822010-09-09 00:53:57 +00001795 break;
1796 }
Chad Rosier508a1f42011-11-16 18:39:44 +00001797 unsigned Op1 = getRegForValue(I->getOperand(0));
1798 if (Op1 == 0) return false;
1799
1800 unsigned Op2 = getRegForValue(I->getOperand(1));
1801 if (Op2 == 0) return false;
1802
Eric Christopherbd6bf082010-09-09 01:02:03 +00001803 unsigned ResultReg = createResultReg(TLI.getRegClassFor(VT));
Eric Christopherbc39b822010-09-09 00:53:57 +00001804 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1805 TII.get(Opc), ResultReg)
1806 .addReg(Op1).addReg(Op2));
Eric Christopherce07b542010-09-09 20:26:31 +00001807 UpdateValueMap(I, ResultReg);
Eric Christopherbc39b822010-09-09 00:53:57 +00001808 return true;
1809}
1810
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001811// Call Handling Code
1812
Jush Luee649832012-07-19 09:49:00 +00001813// This is largely taken directly from CCAssignFnForNode
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001814// TODO: We may not support all of this.
Jush Luee649832012-07-19 09:49:00 +00001815CCAssignFn *ARMFastISel::CCAssignFnForCall(CallingConv::ID CC,
1816 bool Return,
1817 bool isVarArg) {
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001818 switch (CC) {
1819 default:
1820 llvm_unreachable("Unsupported calling convention");
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001821 case CallingConv::Fast:
Evan Cheng1f8b40d2010-10-22 18:57:05 +00001822 // Ignore fastcc. Silence compiler warnings.
1823 (void)RetFastCC_ARM_APCS;
1824 (void)FastCC_ARM_APCS;
1825 // Fallthrough
1826 case CallingConv::C:
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001827 // Use target triple & subtarget features to do actual dispatch.
1828 if (Subtarget->isAAPCS_ABI()) {
1829 if (Subtarget->hasVFP2() &&
Jush Luee649832012-07-19 09:49:00 +00001830 TM.Options.FloatABIType == FloatABI::Hard && !isVarArg)
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001831 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
1832 else
1833 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
1834 } else
1835 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
1836 case CallingConv::ARM_AAPCS_VFP:
Jush Luee649832012-07-19 09:49:00 +00001837 if (!isVarArg)
1838 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
1839 // Fall through to soft float variant, variadic functions don't
1840 // use hard floating point ABI.
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001841 case CallingConv::ARM_AAPCS:
1842 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
1843 case CallingConv::ARM_APCS:
1844 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Eric Christophere94ac882012-08-03 00:05:53 +00001845 case CallingConv::GHC:
1846 if (Return)
1847 llvm_unreachable("Can't return in GHC call convention");
1848 else
1849 return CC_ARM_APCS_GHC;
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001850 }
1851}
1852
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001853bool ARMFastISel::ProcessCallArgs(SmallVectorImpl<Value*> &Args,
1854 SmallVectorImpl<unsigned> &ArgRegs,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001855 SmallVectorImpl<MVT> &ArgVTs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001856 SmallVectorImpl<ISD::ArgFlagsTy> &ArgFlags,
1857 SmallVectorImpl<unsigned> &RegArgs,
1858 CallingConv::ID CC,
Jush Luee649832012-07-19 09:49:00 +00001859 unsigned &NumBytes,
1860 bool isVarArg) {
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001861 SmallVector<CCValAssign, 16> ArgLocs;
Jush Luee649832012-07-19 09:49:00 +00001862 CCState CCInfo(CC, isVarArg, *FuncInfo.MF, TM, ArgLocs, *Context);
1863 CCInfo.AnalyzeCallOperands(ArgVTs, ArgFlags,
1864 CCAssignFnForCall(CC, false, isVarArg));
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001865
Bill Wendling5aeff312012-03-16 23:11:07 +00001866 // Check that we can handle all of the arguments. If we can't, then bail out
1867 // now before we add code to the MBB.
1868 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1869 CCValAssign &VA = ArgLocs[i];
1870 MVT ArgVT = ArgVTs[VA.getValNo()];
1871
1872 // We don't handle NEON/vector parameters yet.
1873 if (ArgVT.isVector() || ArgVT.getSizeInBits() > 64)
1874 return false;
1875
1876 // Now copy/store arg to correct locations.
1877 if (VA.isRegLoc() && !VA.needsCustom()) {
1878 continue;
1879 } else if (VA.needsCustom()) {
1880 // TODO: We need custom lowering for vector (v2f64) args.
1881 if (VA.getLocVT() != MVT::f64 ||
1882 // TODO: Only handle register args for now.
1883 !VA.isRegLoc() || !ArgLocs[++i].isRegLoc())
1884 return false;
1885 } else {
1886 switch (static_cast<EVT>(ArgVT).getSimpleVT().SimpleTy) {
1887 default:
1888 return false;
1889 case MVT::i1:
1890 case MVT::i8:
1891 case MVT::i16:
1892 case MVT::i32:
1893 break;
1894 case MVT::f32:
1895 if (!Subtarget->hasVFP2())
1896 return false;
1897 break;
1898 case MVT::f64:
1899 if (!Subtarget->hasVFP2())
1900 return false;
1901 break;
1902 }
1903 }
1904 }
1905
1906 // At the point, we are able to handle the call's arguments in fast isel.
1907
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001908 // Get a count of how many bytes are to be pushed on the stack.
1909 NumBytes = CCInfo.getNextStackOffset();
1910
1911 // Issue CALLSEQ_START
Evan Chengd5b03f22011-06-28 21:14:33 +00001912 unsigned AdjStackDown = TII.getCallFrameSetupOpcode();
Eric Christopherfb0b8922010-10-11 21:20:02 +00001913 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1914 TII.get(AdjStackDown))
1915 .addImm(NumBytes));
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001916
1917 // Process the args.
1918 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1919 CCValAssign &VA = ArgLocs[i];
1920 unsigned Arg = ArgRegs[VA.getValNo()];
Duncan Sands1440e8b2010-11-03 11:35:31 +00001921 MVT ArgVT = ArgVTs[VA.getValNo()];
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001922
Bill Wendling5aeff312012-03-16 23:11:07 +00001923 assert((!ArgVT.isVector() && ArgVT.getSizeInBits() <= 64) &&
1924 "We don't handle NEON/vector parameters yet.");
Eric Christophera4633f52010-10-23 09:37:17 +00001925
Eric Christopherf9764fa2010-09-30 20:49:44 +00001926 // Handle arg promotion, etc.
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001927 switch (VA.getLocInfo()) {
1928 case CCValAssign::Full: break;
Eric Christopherfa87d662010-10-18 02:17:53 +00001929 case CCValAssign::SExt: {
Chad Rosierb74c8652011-12-02 20:25:18 +00001930 MVT DestVT = VA.getLocVT();
Chad Rosier5793a652012-02-14 22:29:48 +00001931 Arg = ARMEmitIntExt(ArgVT, Arg, DestVT, /*isZExt*/false);
1932 assert (Arg != 0 && "Failed to emit a sext");
Chad Rosierb74c8652011-12-02 20:25:18 +00001933 ArgVT = DestVT;
Eric Christopherfa87d662010-10-18 02:17:53 +00001934 break;
1935 }
Chad Rosier42536af2011-11-05 20:16:15 +00001936 case CCValAssign::AExt:
1937 // Intentional fall-through. Handle AExt and ZExt.
Eric Christopherfa87d662010-10-18 02:17:53 +00001938 case CCValAssign::ZExt: {
Chad Rosierb74c8652011-12-02 20:25:18 +00001939 MVT DestVT = VA.getLocVT();
Chad Rosier5793a652012-02-14 22:29:48 +00001940 Arg = ARMEmitIntExt(ArgVT, Arg, DestVT, /*isZExt*/true);
1941 assert (Arg != 0 && "Failed to emit a sext");
Chad Rosierb74c8652011-12-02 20:25:18 +00001942 ArgVT = DestVT;
Eric Christopherfa87d662010-10-18 02:17:53 +00001943 break;
1944 }
1945 case CCValAssign::BCvt: {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001946 unsigned BC = FastEmit_r(ArgVT, VA.getLocVT(), ISD::BITCAST, Arg,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001947 /*TODO: Kill=*/false);
Eric Christopherfa87d662010-10-18 02:17:53 +00001948 assert(BC != 0 && "Failed to emit a bitcast!");
1949 Arg = BC;
1950 ArgVT = VA.getLocVT();
1951 break;
1952 }
1953 default: llvm_unreachable("Unknown arg promotion!");
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001954 }
1955
1956 // Now copy/store arg to correct locations.
Eric Christopherfb0b8922010-10-11 21:20:02 +00001957 if (VA.isRegLoc() && !VA.needsCustom()) {
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001958 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
Eric Christopherf9764fa2010-09-30 20:49:44 +00001959 VA.getLocReg())
Chad Rosier42536af2011-11-05 20:16:15 +00001960 .addReg(Arg);
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001961 RegArgs.push_back(VA.getLocReg());
Eric Christopher2d8f6fe2010-10-21 00:01:47 +00001962 } else if (VA.needsCustom()) {
1963 // TODO: We need custom lowering for vector (v2f64) args.
Bill Wendling5aeff312012-03-16 23:11:07 +00001964 assert(VA.getLocVT() == MVT::f64 &&
1965 "Custom lowering for v2f64 args not available");
Jim Grosbach6b156392010-10-27 21:39:08 +00001966
Eric Christopher2d8f6fe2010-10-21 00:01:47 +00001967 CCValAssign &NextVA = ArgLocs[++i];
1968
Bill Wendling5aeff312012-03-16 23:11:07 +00001969 assert(VA.isRegLoc() && NextVA.isRegLoc() &&
1970 "We only handle register args!");
Eric Christopher2d8f6fe2010-10-21 00:01:47 +00001971
1972 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1973 TII.get(ARM::VMOVRRD), VA.getLocReg())
1974 .addReg(NextVA.getLocReg(), RegState::Define)
1975 .addReg(Arg));
1976 RegArgs.push_back(VA.getLocReg());
1977 RegArgs.push_back(NextVA.getLocReg());
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001978 } else {
Eric Christopher5b924802010-10-21 20:09:54 +00001979 assert(VA.isMemLoc());
1980 // Need to store on the stack.
Eric Christopher0d581222010-11-19 22:30:02 +00001981 Address Addr;
1982 Addr.BaseType = Address::RegBase;
1983 Addr.Base.Reg = ARM::SP;
1984 Addr.Offset = VA.getLocMemOffset();
Eric Christopher5b924802010-10-21 20:09:54 +00001985
Bill Wendling5aeff312012-03-16 23:11:07 +00001986 bool EmitRet = ARMEmitStore(ArgVT, Arg, Addr); (void)EmitRet;
1987 assert(EmitRet && "Could not emit a store for argument!");
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001988 }
1989 }
Bill Wendling5aeff312012-03-16 23:11:07 +00001990
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001991 return true;
1992}
1993
Duncan Sands1440e8b2010-11-03 11:35:31 +00001994bool ARMFastISel::FinishCall(MVT RetVT, SmallVectorImpl<unsigned> &UsedRegs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001995 const Instruction *I, CallingConv::ID CC,
Jush Luee649832012-07-19 09:49:00 +00001996 unsigned &NumBytes, bool isVarArg) {
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001997 // Issue CALLSEQ_END
Evan Chengd5b03f22011-06-28 21:14:33 +00001998 unsigned AdjStackUp = TII.getCallFrameDestroyOpcode();
Eric Christopherfb0b8922010-10-11 21:20:02 +00001999 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2000 TII.get(AdjStackUp))
2001 .addImm(NumBytes).addImm(0));
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002002
2003 // Now the return value.
Duncan Sands1440e8b2010-11-03 11:35:31 +00002004 if (RetVT != MVT::isVoid) {
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002005 SmallVector<CCValAssign, 16> RVLocs;
Jush Luee649832012-07-19 09:49:00 +00002006 CCState CCInfo(CC, isVarArg, *FuncInfo.MF, TM, RVLocs, *Context);
2007 CCInfo.AnalyzeCallResult(RetVT, CCAssignFnForCall(CC, true, isVarArg));
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002008
2009 // Copy all of the result registers out of their specified physreg.
Duncan Sands1440e8b2010-11-03 11:35:31 +00002010 if (RVLocs.size() == 2 && RetVT == MVT::f64) {
Eric Christopher14df8822010-10-01 00:00:11 +00002011 // For this move we copy into two registers and then move into the
2012 // double fp reg we want.
Eric Christopher14df8822010-10-01 00:00:11 +00002013 EVT DestVT = RVLocs[0].getValVT();
Craig Topper44d23822012-02-22 05:59:10 +00002014 const TargetRegisterClass* DstRC = TLI.getRegClassFor(DestVT);
Eric Christopher14df8822010-10-01 00:00:11 +00002015 unsigned ResultReg = createResultReg(DstRC);
2016 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2017 TII.get(ARM::VMOVDRR), ResultReg)
Eric Christopher3659ac22010-10-20 08:02:24 +00002018 .addReg(RVLocs[0].getLocReg())
2019 .addReg(RVLocs[1].getLocReg()));
Eric Christopherdccd2c32010-10-11 08:38:55 +00002020
Eric Christopher3659ac22010-10-20 08:02:24 +00002021 UsedRegs.push_back(RVLocs[0].getLocReg());
2022 UsedRegs.push_back(RVLocs[1].getLocReg());
Jim Grosbach6b156392010-10-27 21:39:08 +00002023
Eric Christopherdccd2c32010-10-11 08:38:55 +00002024 // Finally update the result.
Eric Christopher14df8822010-10-01 00:00:11 +00002025 UpdateValueMap(I, ResultReg);
Chad Rosier2a2e9d52012-05-11 18:51:55 +00002026 } else {
2027 assert(RVLocs.size() == 1 &&"Can't handle non-double multi-reg retvals!");
Eric Christopher14df8822010-10-01 00:00:11 +00002028 EVT CopyVT = RVLocs[0].getValVT();
Chad Rosier0eff39f2011-11-08 00:03:32 +00002029
2030 // Special handling for extended integers.
2031 if (RetVT == MVT::i1 || RetVT == MVT::i8 || RetVT == MVT::i16)
2032 CopyVT = MVT::i32;
2033
Craig Topper44d23822012-02-22 05:59:10 +00002034 const TargetRegisterClass* DstRC = TLI.getRegClassFor(CopyVT);
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002035
Eric Christopher14df8822010-10-01 00:00:11 +00002036 unsigned ResultReg = createResultReg(DstRC);
2037 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
2038 ResultReg).addReg(RVLocs[0].getLocReg());
2039 UsedRegs.push_back(RVLocs[0].getLocReg());
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002040
Eric Christopherdccd2c32010-10-11 08:38:55 +00002041 // Finally update the result.
Eric Christopher14df8822010-10-01 00:00:11 +00002042 UpdateValueMap(I, ResultReg);
2043 }
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002044 }
2045
Eric Christopherdccd2c32010-10-11 08:38:55 +00002046 return true;
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002047}
2048
Eric Christopher4f512ef2010-10-22 01:28:00 +00002049bool ARMFastISel::SelectRet(const Instruction *I) {
2050 const ReturnInst *Ret = cast<ReturnInst>(I);
2051 const Function &F = *I->getParent()->getParent();
Jim Grosbach6b156392010-10-27 21:39:08 +00002052
Eric Christopher4f512ef2010-10-22 01:28:00 +00002053 if (!FuncInfo.CanLowerReturn)
2054 return false;
Jim Grosbach6b156392010-10-27 21:39:08 +00002055
Eric Christopher4f512ef2010-10-22 01:28:00 +00002056 CallingConv::ID CC = F.getCallingConv();
2057 if (Ret->getNumOperands() > 0) {
2058 SmallVector<ISD::OutputArg, 4> Outs;
2059 GetReturnInfo(F.getReturnType(), F.getAttributes().getRetAttributes(),
2060 Outs, TLI);
2061
2062 // Analyze operands of the call, assigning locations to each operand.
2063 SmallVector<CCValAssign, 16> ValLocs;
Jim Grosbachb04546f2011-09-13 20:30:37 +00002064 CCState CCInfo(CC, F.isVarArg(), *FuncInfo.MF, TM, ValLocs,I->getContext());
Jush Luee649832012-07-19 09:49:00 +00002065 CCInfo.AnalyzeReturn(Outs, CCAssignFnForCall(CC, true /* is Ret */,
2066 F.isVarArg()));
Eric Christopher4f512ef2010-10-22 01:28:00 +00002067
2068 const Value *RV = Ret->getOperand(0);
2069 unsigned Reg = getRegForValue(RV);
2070 if (Reg == 0)
2071 return false;
2072
2073 // Only handle a single return value for now.
2074 if (ValLocs.size() != 1)
2075 return false;
2076
2077 CCValAssign &VA = ValLocs[0];
Jim Grosbach6b156392010-10-27 21:39:08 +00002078
Eric Christopher4f512ef2010-10-22 01:28:00 +00002079 // Don't bother handling odd stuff for now.
2080 if (VA.getLocInfo() != CCValAssign::Full)
2081 return false;
2082 // Only handle register returns for now.
2083 if (!VA.isRegLoc())
2084 return false;
Chad Rosierf470cbb2011-11-04 00:50:21 +00002085
2086 unsigned SrcReg = Reg + VA.getValNo();
2087 EVT RVVT = TLI.getValueType(RV->getType());
2088 EVT DestVT = VA.getValVT();
2089 // Special handling for extended integers.
2090 if (RVVT != DestVT) {
2091 if (RVVT != MVT::i1 && RVVT != MVT::i8 && RVVT != MVT::i16)
2092 return false;
2093
Chad Rosierf470cbb2011-11-04 00:50:21 +00002094 assert(DestVT == MVT::i32 && "ARM should always ext to i32");
2095
Chad Rosierb8703fe2012-02-17 01:21:28 +00002096 // Perform extension if flagged as either zext or sext. Otherwise, do
2097 // nothing.
2098 if (Outs[0].Flags.isZExt() || Outs[0].Flags.isSExt()) {
2099 SrcReg = ARMEmitIntExt(RVVT, SrcReg, DestVT, Outs[0].Flags.isZExt());
2100 if (SrcReg == 0) return false;
2101 }
Chad Rosierf470cbb2011-11-04 00:50:21 +00002102 }
Jim Grosbach6b156392010-10-27 21:39:08 +00002103
Eric Christopher4f512ef2010-10-22 01:28:00 +00002104 // Make the copy.
Eric Christopher4f512ef2010-10-22 01:28:00 +00002105 unsigned DstReg = VA.getLocReg();
2106 const TargetRegisterClass* SrcRC = MRI.getRegClass(SrcReg);
2107 // Avoid a cross-class copy. This is very unlikely.
2108 if (!SrcRC->contains(DstReg))
2109 return false;
2110 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
2111 DstReg).addReg(SrcReg);
2112
2113 // Mark the register as live out of the function.
2114 MRI.addLiveOut(VA.getLocReg());
2115 }
Jim Grosbach6b156392010-10-27 21:39:08 +00002116
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002117 unsigned RetOpc = isThumb2 ? ARM::tBX_RET : ARM::BX_RET;
Eric Christopher4f512ef2010-10-22 01:28:00 +00002118 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2119 TII.get(RetOpc)));
2120 return true;
2121}
2122
Chad Rosier49d6fc02012-06-12 19:25:13 +00002123unsigned ARMFastISel::ARMSelectCallOp(bool UseReg) {
2124 if (UseReg)
2125 return isThumb2 ? ARM::tBLXr : ARM::BLX;
2126 else
2127 return isThumb2 ? ARM::tBL : ARM::BL;
2128}
2129
2130unsigned ARMFastISel::getLibcallReg(const Twine &Name) {
2131 GlobalValue *GV = new GlobalVariable(Type::getInt32Ty(*Context), false,
2132 GlobalValue::ExternalLinkage, 0, Name);
2133 return ARMMaterializeGV(GV, TLI.getValueType(GV->getType()));
Eric Christopher872f4a22011-02-22 01:37:10 +00002134}
2135
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002136// A quick function that will emit a call for a named libcall in F with the
2137// vector of passed arguments for the Instruction in I. We can assume that we
Eric Christopherdccd2c32010-10-11 08:38:55 +00002138// can emit a call for any libcall we can produce. This is an abridged version
2139// of the full call infrastructure since we won't need to worry about things
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002140// like computed function pointers or strange arguments at call sites.
2141// TODO: Try to unify this and the normal call bits for ARM, then try to unify
2142// with X86.
Eric Christopher7ed8ec92010-09-28 01:21:42 +00002143bool ARMFastISel::ARMEmitLibcall(const Instruction *I, RTLIB::Libcall Call) {
2144 CallingConv::ID CC = TLI.getLibcallCallingConv(Call);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002145
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002146 // Handle *simple* calls for now.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002147 Type *RetTy = I->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00002148 MVT RetVT;
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002149 if (RetTy->isVoidTy())
2150 RetVT = MVT::isVoid;
2151 else if (!isTypeLegal(RetTy, RetVT))
2152 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002153
Chad Rosier2a2e9d52012-05-11 18:51:55 +00002154 // Can't handle non-double multi-reg retvals.
Jush Luefc967e2012-06-14 06:08:19 +00002155 if (RetVT != MVT::isVoid && RetVT != MVT::i32) {
Chad Rosier2a2e9d52012-05-11 18:51:55 +00002156 SmallVector<CCValAssign, 16> RVLocs;
2157 CCState CCInfo(CC, false, *FuncInfo.MF, TM, RVLocs, *Context);
Jush Luee649832012-07-19 09:49:00 +00002158 CCInfo.AnalyzeCallResult(RetVT, CCAssignFnForCall(CC, true, false));
Chad Rosier2a2e9d52012-05-11 18:51:55 +00002159 if (RVLocs.size() >= 2 && RetVT != MVT::f64)
2160 return false;
2161 }
2162
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002163 // Set up the argument vectors.
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002164 SmallVector<Value*, 8> Args;
2165 SmallVector<unsigned, 8> ArgRegs;
Duncan Sands1440e8b2010-11-03 11:35:31 +00002166 SmallVector<MVT, 8> ArgVTs;
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002167 SmallVector<ISD::ArgFlagsTy, 8> ArgFlags;
2168 Args.reserve(I->getNumOperands());
2169 ArgRegs.reserve(I->getNumOperands());
2170 ArgVTs.reserve(I->getNumOperands());
2171 ArgFlags.reserve(I->getNumOperands());
Eric Christopher7ed8ec92010-09-28 01:21:42 +00002172 for (unsigned i = 0; i < I->getNumOperands(); ++i) {
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002173 Value *Op = I->getOperand(i);
2174 unsigned Arg = getRegForValue(Op);
2175 if (Arg == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002176
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002177 Type *ArgTy = Op->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00002178 MVT ArgVT;
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002179 if (!isTypeLegal(ArgTy, ArgVT)) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002180
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002181 ISD::ArgFlagsTy Flags;
2182 unsigned OriginalAlignment = TD.getABITypeAlignment(ArgTy);
2183 Flags.setOrigAlign(OriginalAlignment);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002184
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002185 Args.push_back(Op);
2186 ArgRegs.push_back(Arg);
2187 ArgVTs.push_back(ArgVT);
2188 ArgFlags.push_back(Flags);
2189 }
Eric Christopherdccd2c32010-10-11 08:38:55 +00002190
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002191 // Handle the arguments now that we've gotten them.
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002192 SmallVector<unsigned, 4> RegArgs;
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002193 unsigned NumBytes;
Jush Luee649832012-07-19 09:49:00 +00002194 if (!ProcessCallArgs(Args, ArgRegs, ArgVTs, ArgFlags,
2195 RegArgs, CC, NumBytes, false))
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002196 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002197
Chad Rosier49d6fc02012-06-12 19:25:13 +00002198 unsigned CalleeReg = 0;
2199 if (EnableARMLongCalls) {
2200 CalleeReg = getLibcallReg(TLI.getLibcallName(Call));
2201 if (CalleeReg == 0) return false;
2202 }
Eric Christopherdccd2c32010-10-11 08:38:55 +00002203
Chad Rosier49d6fc02012-06-12 19:25:13 +00002204 // Issue the call.
2205 unsigned CallOpc = ARMSelectCallOp(EnableARMLongCalls);
2206 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
2207 DL, TII.get(CallOpc));
2208 if (isThumb2) {
2209 // Explicitly adding the predicate here.
2210 AddDefaultPred(MIB);
2211 if (EnableARMLongCalls)
2212 MIB.addReg(CalleeReg);
2213 else
2214 MIB.addExternalSymbol(TLI.getLibcallName(Call));
2215 } else {
2216 if (EnableARMLongCalls)
2217 MIB.addReg(CalleeReg);
2218 else
2219 MIB.addExternalSymbol(TLI.getLibcallName(Call));
2220
2221 // Explicitly adding the predicate here.
2222 AddDefaultPred(MIB);
2223 }
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002224 // Add implicit physical register uses to the call.
2225 for (unsigned i = 0, e = RegArgs.size(); i != e; ++i)
2226 MIB.addReg(RegArgs[i]);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002227
Jakob Stoklund Olesenc54f6342012-02-24 01:19:29 +00002228 // Add a register mask with the call-preserved registers.
2229 // Proper defs for return values will be added by setPhysRegsDeadExcept().
2230 MIB.addRegMask(TRI.getCallPreservedMask(CC));
2231
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002232 // Finish off the call including any return values.
Eric Christopherdccd2c32010-10-11 08:38:55 +00002233 SmallVector<unsigned, 4> UsedRegs;
Jush Luee649832012-07-19 09:49:00 +00002234 if (!FinishCall(RetVT, UsedRegs, I, CC, NumBytes, false)) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002235
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002236 // Set all unused physreg defs as dead.
2237 static_cast<MachineInstr *>(MIB)->setPhysRegsDeadExcept(UsedRegs, TRI);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002238
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002239 return true;
2240}
2241
Chad Rosier11add262011-11-11 23:31:03 +00002242bool ARMFastISel::SelectCall(const Instruction *I,
2243 const char *IntrMemName = 0) {
Eric Christopherf9764fa2010-09-30 20:49:44 +00002244 const CallInst *CI = cast<CallInst>(I);
2245 const Value *Callee = CI->getCalledValue();
2246
Chad Rosier11add262011-11-11 23:31:03 +00002247 // Can't handle inline asm.
2248 if (isa<InlineAsm>(Callee)) return false;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002249
Eric Christopherf9764fa2010-09-30 20:49:44 +00002250 // Check the calling convention.
2251 ImmutableCallSite CS(CI);
2252 CallingConv::ID CC = CS.getCallingConv();
Eric Christopher4cf34c62010-10-18 06:49:12 +00002253
Eric Christopherf9764fa2010-09-30 20:49:44 +00002254 // TODO: Avoid some calling conventions?
Eric Christopherdccd2c32010-10-11 08:38:55 +00002255
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002256 PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
2257 FunctionType *FTy = cast<FunctionType>(PT->getElementType());
Jush Luee649832012-07-19 09:49:00 +00002258 bool isVarArg = FTy->isVarArg();
Eric Christopherdccd2c32010-10-11 08:38:55 +00002259
Eric Christopherf9764fa2010-09-30 20:49:44 +00002260 // Handle *simple* calls for now.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002261 Type *RetTy = I->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00002262 MVT RetVT;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002263 if (RetTy->isVoidTy())
2264 RetVT = MVT::isVoid;
Chad Rosier0eff39f2011-11-08 00:03:32 +00002265 else if (!isTypeLegal(RetTy, RetVT) && RetVT != MVT::i16 &&
2266 RetVT != MVT::i8 && RetVT != MVT::i1)
Eric Christopherf9764fa2010-09-30 20:49:44 +00002267 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002268
Chad Rosier2a2e9d52012-05-11 18:51:55 +00002269 // Can't handle non-double multi-reg retvals.
2270 if (RetVT != MVT::isVoid && RetVT != MVT::i1 && RetVT != MVT::i8 &&
2271 RetVT != MVT::i16 && RetVT != MVT::i32) {
2272 SmallVector<CCValAssign, 16> RVLocs;
Jush Luee649832012-07-19 09:49:00 +00002273 CCState CCInfo(CC, isVarArg, *FuncInfo.MF, TM, RVLocs, *Context);
2274 CCInfo.AnalyzeCallResult(RetVT, CCAssignFnForCall(CC, true, isVarArg));
Chad Rosier2a2e9d52012-05-11 18:51:55 +00002275 if (RVLocs.size() >= 2 && RetVT != MVT::f64)
2276 return false;
2277 }
2278
Eric Christopherf9764fa2010-09-30 20:49:44 +00002279 // Set up the argument vectors.
2280 SmallVector<Value*, 8> Args;
2281 SmallVector<unsigned, 8> ArgRegs;
Duncan Sands1440e8b2010-11-03 11:35:31 +00002282 SmallVector<MVT, 8> ArgVTs;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002283 SmallVector<ISD::ArgFlagsTy, 8> ArgFlags;
Chad Rosier92fd0172012-02-15 00:23:55 +00002284 unsigned arg_size = CS.arg_size();
2285 Args.reserve(arg_size);
2286 ArgRegs.reserve(arg_size);
2287 ArgVTs.reserve(arg_size);
2288 ArgFlags.reserve(arg_size);
Eric Christopherf9764fa2010-09-30 20:49:44 +00002289 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
2290 i != e; ++i) {
Chad Rosier11add262011-11-11 23:31:03 +00002291 // If we're lowering a memory intrinsic instead of a regular call, skip the
2292 // last two arguments, which shouldn't be passed to the underlying function.
2293 if (IntrMemName && e-i <= 2)
2294 break;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002295
Eric Christopherf9764fa2010-09-30 20:49:44 +00002296 ISD::ArgFlagsTy Flags;
2297 unsigned AttrInd = i - CS.arg_begin() + 1;
2298 if (CS.paramHasAttr(AttrInd, Attribute::SExt))
2299 Flags.setSExt();
2300 if (CS.paramHasAttr(AttrInd, Attribute::ZExt))
2301 Flags.setZExt();
2302
Chad Rosier8e4a2e42011-11-04 00:58:10 +00002303 // FIXME: Only handle *easy* calls for now.
Eric Christopherf9764fa2010-09-30 20:49:44 +00002304 if (CS.paramHasAttr(AttrInd, Attribute::InReg) ||
2305 CS.paramHasAttr(AttrInd, Attribute::StructRet) ||
2306 CS.paramHasAttr(AttrInd, Attribute::Nest) ||
2307 CS.paramHasAttr(AttrInd, Attribute::ByVal))
2308 return false;
2309
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002310 Type *ArgTy = (*i)->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00002311 MVT ArgVT;
Chad Rosier42536af2011-11-05 20:16:15 +00002312 if (!isTypeLegal(ArgTy, ArgVT) && ArgVT != MVT::i16 && ArgVT != MVT::i8 &&
2313 ArgVT != MVT::i1)
Eric Christopherf9764fa2010-09-30 20:49:44 +00002314 return false;
Chad Rosier424fe0e2011-11-18 01:17:34 +00002315
2316 unsigned Arg = getRegForValue(*i);
2317 if (Arg == 0)
2318 return false;
2319
Eric Christopherf9764fa2010-09-30 20:49:44 +00002320 unsigned OriginalAlignment = TD.getABITypeAlignment(ArgTy);
2321 Flags.setOrigAlign(OriginalAlignment);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002322
Eric Christopherf9764fa2010-09-30 20:49:44 +00002323 Args.push_back(*i);
2324 ArgRegs.push_back(Arg);
2325 ArgVTs.push_back(ArgVT);
2326 ArgFlags.push_back(Flags);
2327 }
Eric Christopherdccd2c32010-10-11 08:38:55 +00002328
Eric Christopherf9764fa2010-09-30 20:49:44 +00002329 // Handle the arguments now that we've gotten them.
2330 SmallVector<unsigned, 4> RegArgs;
2331 unsigned NumBytes;
Jush Luee649832012-07-19 09:49:00 +00002332 if (!ProcessCallArgs(Args, ArgRegs, ArgVTs, ArgFlags,
2333 RegArgs, CC, NumBytes, isVarArg))
Eric Christopherf9764fa2010-09-30 20:49:44 +00002334 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002335
Chad Rosier49d6fc02012-06-12 19:25:13 +00002336 bool UseReg = false;
Chad Rosier1c8fccb2012-05-23 18:38:57 +00002337 const GlobalValue *GV = dyn_cast<GlobalValue>(Callee);
Chad Rosier49d6fc02012-06-12 19:25:13 +00002338 if (!GV || EnableARMLongCalls) UseReg = true;
Chad Rosier1c8fccb2012-05-23 18:38:57 +00002339
Chad Rosier49d6fc02012-06-12 19:25:13 +00002340 unsigned CalleeReg = 0;
2341 if (UseReg) {
2342 if (IntrMemName)
2343 CalleeReg = getLibcallReg(IntrMemName);
2344 else
2345 CalleeReg = getRegForValue(Callee);
2346
Chad Rosier1c8fccb2012-05-23 18:38:57 +00002347 if (CalleeReg == 0) return false;
2348 }
2349
Chad Rosier49d6fc02012-06-12 19:25:13 +00002350 // Issue the call.
2351 unsigned CallOpc = ARMSelectCallOp(UseReg);
2352 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
2353 DL, TII.get(CallOpc));
Chad Rosier9eb67482011-11-13 09:44:21 +00002354 if(isThumb2) {
Eric Christopherc19aadb2010-12-21 03:50:43 +00002355 // Explicitly adding the predicate here.
Chad Rosier49d6fc02012-06-12 19:25:13 +00002356 AddDefaultPred(MIB);
2357 if (UseReg)
Chad Rosier1c8fccb2012-05-23 18:38:57 +00002358 MIB.addReg(CalleeReg);
2359 else if (!IntrMemName)
Chad Rosier9eb67482011-11-13 09:44:21 +00002360 MIB.addGlobalAddress(GV, 0, 0);
Jush Luefc967e2012-06-14 06:08:19 +00002361 else
Chad Rosier9eb67482011-11-13 09:44:21 +00002362 MIB.addExternalSymbol(IntrMemName, 0);
2363 } else {
Chad Rosier49d6fc02012-06-12 19:25:13 +00002364 if (UseReg)
2365 MIB.addReg(CalleeReg);
Chad Rosier1c8fccb2012-05-23 18:38:57 +00002366 else if (!IntrMemName)
Chad Rosier49d6fc02012-06-12 19:25:13 +00002367 MIB.addGlobalAddress(GV, 0, 0);
Chad Rosier9eb67482011-11-13 09:44:21 +00002368 else
Chad Rosier49d6fc02012-06-12 19:25:13 +00002369 MIB.addExternalSymbol(IntrMemName, 0);
2370
2371 // Explicitly adding the predicate here.
2372 AddDefaultPred(MIB);
Chad Rosier9eb67482011-11-13 09:44:21 +00002373 }
Jush Luefc967e2012-06-14 06:08:19 +00002374
Eric Christopherf9764fa2010-09-30 20:49:44 +00002375 // Add implicit physical register uses to the call.
2376 for (unsigned i = 0, e = RegArgs.size(); i != e; ++i)
2377 MIB.addReg(RegArgs[i]);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002378
Jakob Stoklund Olesenc54f6342012-02-24 01:19:29 +00002379 // Add a register mask with the call-preserved registers.
2380 // Proper defs for return values will be added by setPhysRegsDeadExcept().
2381 MIB.addRegMask(TRI.getCallPreservedMask(CC));
2382
Eric Christopherf9764fa2010-09-30 20:49:44 +00002383 // Finish off the call including any return values.
Eric Christopherdccd2c32010-10-11 08:38:55 +00002384 SmallVector<unsigned, 4> UsedRegs;
Jush Luee649832012-07-19 09:49:00 +00002385 if (!FinishCall(RetVT, UsedRegs, I, CC, NumBytes, isVarArg))
2386 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002387
Eric Christopherf9764fa2010-09-30 20:49:44 +00002388 // Set all unused physreg defs as dead.
2389 static_cast<MachineInstr *>(MIB)->setPhysRegsDeadExcept(UsedRegs, TRI);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002390
Eric Christopherf9764fa2010-09-30 20:49:44 +00002391 return true;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002392}
2393
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002394bool ARMFastISel::ARMIsMemCpySmall(uint64_t Len) {
Chad Rosier909cb4f2011-11-14 22:46:17 +00002395 return Len <= 16;
2396}
2397
Jim Grosbachd4f020a2012-04-06 23:43:50 +00002398bool ARMFastISel::ARMTryEmitSmallMemCpy(Address Dest, Address Src,
2399 uint64_t Len) {
Chad Rosier909cb4f2011-11-14 22:46:17 +00002400 // Make sure we don't bloat code by inlining very large memcpy's.
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002401 if (!ARMIsMemCpySmall(Len))
Chad Rosier909cb4f2011-11-14 22:46:17 +00002402 return false;
2403
2404 // We don't care about alignment here since we just emit integer accesses.
2405 while (Len) {
2406 MVT VT;
2407 if (Len >= 4)
2408 VT = MVT::i32;
2409 else if (Len >= 2)
2410 VT = MVT::i16;
2411 else {
2412 assert(Len == 1);
2413 VT = MVT::i8;
2414 }
2415
2416 bool RV;
2417 unsigned ResultReg;
2418 RV = ARMEmitLoad(VT, ResultReg, Src);
Eric Christopherfae699a2012-01-11 20:55:27 +00002419 assert (RV == true && "Should be able to handle this load.");
Chad Rosier909cb4f2011-11-14 22:46:17 +00002420 RV = ARMEmitStore(VT, ResultReg, Dest);
Eric Christopherfae699a2012-01-11 20:55:27 +00002421 assert (RV == true && "Should be able to handle this store.");
Duncan Sands5b8a1db2012-02-05 14:20:11 +00002422 (void)RV;
Chad Rosier909cb4f2011-11-14 22:46:17 +00002423
2424 unsigned Size = VT.getSizeInBits()/8;
2425 Len -= Size;
2426 Dest.Offset += Size;
2427 Src.Offset += Size;
2428 }
2429
2430 return true;
2431}
2432
Chad Rosier11add262011-11-11 23:31:03 +00002433bool ARMFastISel::SelectIntrinsicCall(const IntrinsicInst &I) {
2434 // FIXME: Handle more intrinsics.
2435 switch (I.getIntrinsicID()) {
2436 default: return false;
Chad Rosierada759d2012-05-30 17:23:22 +00002437 case Intrinsic::frameaddress: {
2438 MachineFrameInfo *MFI = FuncInfo.MF->getFrameInfo();
2439 MFI->setFrameAddressIsTaken(true);
2440
2441 unsigned LdrOpc;
2442 const TargetRegisterClass *RC;
2443 if (isThumb2) {
2444 LdrOpc = ARM::t2LDRi12;
2445 RC = (const TargetRegisterClass*)&ARM::tGPRRegClass;
2446 } else {
2447 LdrOpc = ARM::LDRi12;
2448 RC = (const TargetRegisterClass*)&ARM::GPRRegClass;
2449 }
2450
2451 const ARMBaseRegisterInfo *RegInfo =
2452 static_cast<const ARMBaseRegisterInfo*>(TM.getRegisterInfo());
2453 unsigned FramePtr = RegInfo->getFrameRegister(*(FuncInfo.MF));
2454 unsigned SrcReg = FramePtr;
2455
2456 // Recursively load frame address
2457 // ldr r0 [fp]
2458 // ldr r0 [r0]
2459 // ldr r0 [r0]
2460 // ...
2461 unsigned DestReg;
2462 unsigned Depth = cast<ConstantInt>(I.getOperand(0))->getZExtValue();
2463 while (Depth--) {
2464 DestReg = createResultReg(RC);
2465 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2466 TII.get(LdrOpc), DestReg)
2467 .addReg(SrcReg).addImm(0));
2468 SrcReg = DestReg;
2469 }
Chad Rosierbbff4ee2012-06-01 21:12:31 +00002470 UpdateValueMap(&I, SrcReg);
Chad Rosierada759d2012-05-30 17:23:22 +00002471 return true;
2472 }
Chad Rosier11add262011-11-11 23:31:03 +00002473 case Intrinsic::memcpy:
2474 case Intrinsic::memmove: {
Chad Rosier11add262011-11-11 23:31:03 +00002475 const MemTransferInst &MTI = cast<MemTransferInst>(I);
2476 // Don't handle volatile.
2477 if (MTI.isVolatile())
2478 return false;
Chad Rosier909cb4f2011-11-14 22:46:17 +00002479
2480 // Disable inlining for memmove before calls to ComputeAddress. Otherwise,
2481 // we would emit dead code because we don't currently handle memmoves.
2482 bool isMemCpy = (I.getIntrinsicID() == Intrinsic::memcpy);
2483 if (isa<ConstantInt>(MTI.getLength()) && isMemCpy) {
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002484 // Small memcpy's are common enough that we want to do them without a call
2485 // if possible.
Chad Rosier909cb4f2011-11-14 22:46:17 +00002486 uint64_t Len = cast<ConstantInt>(MTI.getLength())->getZExtValue();
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002487 if (ARMIsMemCpySmall(Len)) {
Chad Rosier909cb4f2011-11-14 22:46:17 +00002488 Address Dest, Src;
2489 if (!ARMComputeAddress(MTI.getRawDest(), Dest) ||
2490 !ARMComputeAddress(MTI.getRawSource(), Src))
2491 return false;
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002492 if (ARMTryEmitSmallMemCpy(Dest, Src, Len))
Chad Rosier909cb4f2011-11-14 22:46:17 +00002493 return true;
2494 }
2495 }
Jush Luefc967e2012-06-14 06:08:19 +00002496
Chad Rosier11add262011-11-11 23:31:03 +00002497 if (!MTI.getLength()->getType()->isIntegerTy(32))
2498 return false;
Jush Luefc967e2012-06-14 06:08:19 +00002499
Chad Rosier11add262011-11-11 23:31:03 +00002500 if (MTI.getSourceAddressSpace() > 255 || MTI.getDestAddressSpace() > 255)
2501 return false;
2502
2503 const char *IntrMemName = isa<MemCpyInst>(I) ? "memcpy" : "memmove";
2504 return SelectCall(&I, IntrMemName);
2505 }
2506 case Intrinsic::memset: {
2507 const MemSetInst &MSI = cast<MemSetInst>(I);
2508 // Don't handle volatile.
2509 if (MSI.isVolatile())
2510 return false;
Jush Luefc967e2012-06-14 06:08:19 +00002511
Chad Rosier11add262011-11-11 23:31:03 +00002512 if (!MSI.getLength()->getType()->isIntegerTy(32))
2513 return false;
Jush Luefc967e2012-06-14 06:08:19 +00002514
Chad Rosier11add262011-11-11 23:31:03 +00002515 if (MSI.getDestAddressSpace() > 255)
2516 return false;
Jush Luefc967e2012-06-14 06:08:19 +00002517
Chad Rosier11add262011-11-11 23:31:03 +00002518 return SelectCall(&I, "memset");
2519 }
Chad Rosier226ddf52012-05-11 21:33:49 +00002520 case Intrinsic::trap: {
2521 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(ARM::TRAP));
2522 return true;
2523 }
Chad Rosier11add262011-11-11 23:31:03 +00002524 }
Chad Rosier11add262011-11-11 23:31:03 +00002525}
2526
Chad Rosier0d7b2312011-11-02 00:18:48 +00002527bool ARMFastISel::SelectTrunc(const Instruction *I) {
Jush Luefc967e2012-06-14 06:08:19 +00002528 // The high bits for a type smaller than the register size are assumed to be
Chad Rosier0d7b2312011-11-02 00:18:48 +00002529 // undefined.
2530 Value *Op = I->getOperand(0);
2531
2532 EVT SrcVT, DestVT;
2533 SrcVT = TLI.getValueType(Op->getType(), true);
2534 DestVT = TLI.getValueType(I->getType(), true);
2535
2536 if (SrcVT != MVT::i32 && SrcVT != MVT::i16 && SrcVT != MVT::i8)
2537 return false;
2538 if (DestVT != MVT::i16 && DestVT != MVT::i8 && DestVT != MVT::i1)
2539 return false;
2540
2541 unsigned SrcReg = getRegForValue(Op);
2542 if (!SrcReg) return false;
2543
2544 // Because the high bits are undefined, a truncate doesn't generate
2545 // any code.
2546 UpdateValueMap(I, SrcReg);
2547 return true;
2548}
2549
Chad Rosier87633022011-11-02 17:20:24 +00002550unsigned ARMFastISel::ARMEmitIntExt(EVT SrcVT, unsigned SrcReg, EVT DestVT,
2551 bool isZExt) {
Eli Friedman76927d732011-05-25 23:49:02 +00002552 if (DestVT != MVT::i32 && DestVT != MVT::i16 && DestVT != MVT::i8)
Chad Rosier87633022011-11-02 17:20:24 +00002553 return 0;
Eli Friedman76927d732011-05-25 23:49:02 +00002554
2555 unsigned Opc;
Eli Friedman76927d732011-05-25 23:49:02 +00002556 bool isBoolZext = false;
Chad Rosier87633022011-11-02 17:20:24 +00002557 if (!SrcVT.isSimple()) return 0;
Eli Friedman76927d732011-05-25 23:49:02 +00002558 switch (SrcVT.getSimpleVT().SimpleTy) {
Chad Rosier87633022011-11-02 17:20:24 +00002559 default: return 0;
Eli Friedman76927d732011-05-25 23:49:02 +00002560 case MVT::i16:
Chad Rosier87633022011-11-02 17:20:24 +00002561 if (!Subtarget->hasV6Ops()) return 0;
2562 if (isZExt)
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002563 Opc = isThumb2 ? ARM::t2UXTH : ARM::UXTH;
Eli Friedman76927d732011-05-25 23:49:02 +00002564 else
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002565 Opc = isThumb2 ? ARM::t2SXTH : ARM::SXTH;
Eli Friedman76927d732011-05-25 23:49:02 +00002566 break;
2567 case MVT::i8:
Chad Rosier87633022011-11-02 17:20:24 +00002568 if (!Subtarget->hasV6Ops()) return 0;
2569 if (isZExt)
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002570 Opc = isThumb2 ? ARM::t2UXTB : ARM::UXTB;
Eli Friedman76927d732011-05-25 23:49:02 +00002571 else
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002572 Opc = isThumb2 ? ARM::t2SXTB : ARM::SXTB;
Eli Friedman76927d732011-05-25 23:49:02 +00002573 break;
2574 case MVT::i1:
Chad Rosier87633022011-11-02 17:20:24 +00002575 if (isZExt) {
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002576 Opc = isThumb2 ? ARM::t2ANDri : ARM::ANDri;
Eli Friedman76927d732011-05-25 23:49:02 +00002577 isBoolZext = true;
2578 break;
2579 }
Chad Rosier87633022011-11-02 17:20:24 +00002580 return 0;
Eli Friedman76927d732011-05-25 23:49:02 +00002581 }
2582
Chad Rosier87633022011-11-02 17:20:24 +00002583 unsigned ResultReg = createResultReg(TLI.getRegClassFor(MVT::i32));
Eli Friedman76927d732011-05-25 23:49:02 +00002584 MachineInstrBuilder MIB;
Chad Rosier87633022011-11-02 17:20:24 +00002585 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc), ResultReg)
Eli Friedman76927d732011-05-25 23:49:02 +00002586 .addReg(SrcReg);
2587 if (isBoolZext)
2588 MIB.addImm(1);
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002589 else
2590 MIB.addImm(0);
Eli Friedman76927d732011-05-25 23:49:02 +00002591 AddOptionalDefs(MIB);
Chad Rosier87633022011-11-02 17:20:24 +00002592 return ResultReg;
2593}
2594
2595bool ARMFastISel::SelectIntExt(const Instruction *I) {
2596 // On ARM, in general, integer casts don't involve legal types; this code
2597 // handles promotable integers.
Chad Rosier87633022011-11-02 17:20:24 +00002598 Type *DestTy = I->getType();
2599 Value *Src = I->getOperand(0);
2600 Type *SrcTy = Src->getType();
2601
2602 EVT SrcVT, DestVT;
2603 SrcVT = TLI.getValueType(SrcTy, true);
2604 DestVT = TLI.getValueType(DestTy, true);
2605
2606 bool isZExt = isa<ZExtInst>(I);
2607 unsigned SrcReg = getRegForValue(Src);
2608 if (!SrcReg) return false;
2609
2610 unsigned ResultReg = ARMEmitIntExt(SrcVT, SrcReg, DestVT, isZExt);
2611 if (ResultReg == 0) return false;
2612 UpdateValueMap(I, ResultReg);
Eli Friedman76927d732011-05-25 23:49:02 +00002613 return true;
2614}
2615
Eric Christopher56d2b722010-09-02 23:43:26 +00002616// TODO: SoftFP support.
Eric Christopherab695882010-07-21 22:26:11 +00002617bool ARMFastISel::TargetSelectInstruction(const Instruction *I) {
Eric Christopherac1a19e2010-09-09 01:06:51 +00002618
Eric Christopherab695882010-07-21 22:26:11 +00002619 switch (I->getOpcode()) {
Eric Christopher83007122010-08-23 21:44:12 +00002620 case Instruction::Load:
Eric Christopher43b62be2010-09-27 06:02:23 +00002621 return SelectLoad(I);
Eric Christopher543cf052010-09-01 22:16:27 +00002622 case Instruction::Store:
Eric Christopher43b62be2010-09-27 06:02:23 +00002623 return SelectStore(I);
Eric Christophere5734102010-09-03 00:35:47 +00002624 case Instruction::Br:
Eric Christopher43b62be2010-09-27 06:02:23 +00002625 return SelectBranch(I);
Chad Rosier60c8fa62012-02-07 23:56:08 +00002626 case Instruction::IndirectBr:
2627 return SelectIndirectBr(I);
Eric Christopherd43393a2010-09-08 23:13:45 +00002628 case Instruction::ICmp:
2629 case Instruction::FCmp:
Eric Christopher43b62be2010-09-27 06:02:23 +00002630 return SelectCmp(I);
Eric Christopher46203602010-09-09 00:26:48 +00002631 case Instruction::FPExt:
Eric Christopher43b62be2010-09-27 06:02:23 +00002632 return SelectFPExt(I);
Eric Christopherce07b542010-09-09 20:26:31 +00002633 case Instruction::FPTrunc:
Eric Christopher43b62be2010-09-27 06:02:23 +00002634 return SelectFPTrunc(I);
Eric Christopher9a040492010-09-09 18:54:59 +00002635 case Instruction::SIToFP:
Chad Rosierae46a332012-02-03 21:14:11 +00002636 return SelectIToFP(I, /*isSigned*/ true);
Chad Rosier36b7beb2012-02-03 19:42:52 +00002637 case Instruction::UIToFP:
Chad Rosierae46a332012-02-03 21:14:11 +00002638 return SelectIToFP(I, /*isSigned*/ false);
Eric Christopher9a040492010-09-09 18:54:59 +00002639 case Instruction::FPToSI:
Chad Rosierae46a332012-02-03 21:14:11 +00002640 return SelectFPToI(I, /*isSigned*/ true);
Chad Rosieree8901c2012-02-03 20:27:51 +00002641 case Instruction::FPToUI:
Chad Rosierae46a332012-02-03 21:14:11 +00002642 return SelectFPToI(I, /*isSigned*/ false);
Chad Rosier3901c3e2012-02-06 23:50:07 +00002643 case Instruction::Add:
2644 return SelectBinaryIntOp(I, ISD::ADD);
Chad Rosier6fde8752012-02-08 02:29:21 +00002645 case Instruction::Or:
2646 return SelectBinaryIntOp(I, ISD::OR);
Chad Rosier743e1992012-02-08 02:45:44 +00002647 case Instruction::Sub:
2648 return SelectBinaryIntOp(I, ISD::SUB);
Eric Christopherbc39b822010-09-09 00:53:57 +00002649 case Instruction::FAdd:
Chad Rosier3901c3e2012-02-06 23:50:07 +00002650 return SelectBinaryFPOp(I, ISD::FADD);
Eric Christopherbc39b822010-09-09 00:53:57 +00002651 case Instruction::FSub:
Chad Rosier3901c3e2012-02-06 23:50:07 +00002652 return SelectBinaryFPOp(I, ISD::FSUB);
Eric Christopherbc39b822010-09-09 00:53:57 +00002653 case Instruction::FMul:
Chad Rosier3901c3e2012-02-06 23:50:07 +00002654 return SelectBinaryFPOp(I, ISD::FMUL);
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002655 case Instruction::SDiv:
Chad Rosier7ccb30b2012-02-03 21:07:27 +00002656 return SelectDiv(I, /*isSigned*/ true);
2657 case Instruction::UDiv:
2658 return SelectDiv(I, /*isSigned*/ false);
Eric Christopher6a880d62010-10-11 08:37:26 +00002659 case Instruction::SRem:
Chad Rosier769422f2012-02-03 21:23:45 +00002660 return SelectRem(I, /*isSigned*/ true);
2661 case Instruction::URem:
2662 return SelectRem(I, /*isSigned*/ false);
Eric Christopherf9764fa2010-09-30 20:49:44 +00002663 case Instruction::Call:
Chad Rosier11add262011-11-11 23:31:03 +00002664 if (const IntrinsicInst *II = dyn_cast<IntrinsicInst>(I))
2665 return SelectIntrinsicCall(*II);
Eric Christopherf9764fa2010-09-30 20:49:44 +00002666 return SelectCall(I);
Eric Christopher3bbd3962010-10-11 08:27:59 +00002667 case Instruction::Select:
2668 return SelectSelect(I);
Eric Christopher4f512ef2010-10-22 01:28:00 +00002669 case Instruction::Ret:
2670 return SelectRet(I);
Eli Friedman76927d732011-05-25 23:49:02 +00002671 case Instruction::Trunc:
Chad Rosier0d7b2312011-11-02 00:18:48 +00002672 return SelectTrunc(I);
Eli Friedman76927d732011-05-25 23:49:02 +00002673 case Instruction::ZExt:
2674 case Instruction::SExt:
Chad Rosier0d7b2312011-11-02 00:18:48 +00002675 return SelectIntExt(I);
Eric Christopherab695882010-07-21 22:26:11 +00002676 default: break;
2677 }
2678 return false;
2679}
2680
Chad Rosierb29b9502011-11-13 02:23:59 +00002681/// TryToFoldLoad - The specified machine instr operand is a vreg, and that
2682/// vreg is being provided by the specified load instruction. If possible,
2683/// try to fold the load as an operand to the instruction, returning true if
2684/// successful.
2685bool ARMFastISel::TryToFoldLoad(MachineInstr *MI, unsigned OpNo,
2686 const LoadInst *LI) {
2687 // Verify we have a legal type before going any further.
2688 MVT VT;
2689 if (!isLoadTypeLegal(LI->getType(), VT))
2690 return false;
2691
2692 // Combine load followed by zero- or sign-extend.
2693 // ldrb r1, [r0] ldrb r1, [r0]
2694 // uxtb r2, r1 =>
2695 // mov r3, r2 mov r3, r1
2696 bool isZExt = true;
2697 switch(MI->getOpcode()) {
2698 default: return false;
2699 case ARM::SXTH:
2700 case ARM::t2SXTH:
2701 isZExt = false;
2702 case ARM::UXTH:
2703 case ARM::t2UXTH:
2704 if (VT != MVT::i16)
2705 return false;
2706 break;
2707 case ARM::SXTB:
2708 case ARM::t2SXTB:
2709 isZExt = false;
2710 case ARM::UXTB:
2711 case ARM::t2UXTB:
2712 if (VT != MVT::i8)
2713 return false;
2714 break;
2715 }
2716 // See if we can handle this address.
2717 Address Addr;
2718 if (!ARMComputeAddress(LI->getOperand(0), Addr)) return false;
Jush Luefc967e2012-06-14 06:08:19 +00002719
Chad Rosierb29b9502011-11-13 02:23:59 +00002720 unsigned ResultReg = MI->getOperand(0).getReg();
Chad Rosier8a9bce92011-12-13 19:22:14 +00002721 if (!ARMEmitLoad(VT, ResultReg, Addr, LI->getAlignment(), isZExt, false))
Chad Rosierb29b9502011-11-13 02:23:59 +00002722 return false;
2723 MI->eraseFromParent();
2724 return true;
2725}
2726
Eric Christopherab695882010-07-21 22:26:11 +00002727namespace llvm {
Craig Topperc89c7442012-03-27 07:21:54 +00002728 FastISel *ARM::createFastISel(FunctionLoweringInfo &funcInfo) {
Evan Chengafff9412011-12-20 18:26:50 +00002729 // Completely untested on non-iOS.
Eric Christopherfeadddd2010-10-11 20:05:22 +00002730 const TargetMachine &TM = funcInfo.MF->getTarget();
Jim Grosbach16cb3762010-11-09 19:22:26 +00002731
Eric Christopheraaa8df42010-11-02 01:21:28 +00002732 // Darwin and thumb1 only for now.
Eric Christopherfeadddd2010-10-11 20:05:22 +00002733 const ARMSubtarget *Subtarget = &TM.getSubtarget<ARMSubtarget>();
Chad Rosier2b3b3352012-05-11 19:40:25 +00002734 if (Subtarget->isTargetIOS() && !Subtarget->isThumb1Only())
Eric Christopherfeadddd2010-10-11 20:05:22 +00002735 return new ARMFastISel(funcInfo);
Evan Cheng09447952010-07-26 18:32:55 +00002736 return 0;
Eric Christopherab695882010-07-21 22:26:11 +00002737 }
2738}