blob: 3dc79c162543b8e0f1269c17f47e8a7606efacb6 [file] [log] [blame]
Eric Christopherab695882010-07-21 22:26:11 +00001//===-- ARMFastISel.cpp - ARM FastISel implementation ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the ARM-specific support for the FastISel class. Some
11// of the target-specific code is generated by tablegen in the file
12// ARMGenFastISel.inc, which is #included here.
13//
14//===----------------------------------------------------------------------===//
15
16#include "ARM.h"
Eric Christopher456144e2010-08-19 00:37:05 +000017#include "ARMBaseInstrInfo.h"
Eric Christopherd10cd7b2010-09-10 23:18:12 +000018#include "ARMCallingConv.h"
Eric Christopherab695882010-07-21 22:26:11 +000019#include "ARMTargetMachine.h"
20#include "ARMSubtarget.h"
Eric Christopherc9932f62010-10-01 23:24:42 +000021#include "ARMConstantPoolValue.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000022#include "MCTargetDesc/ARMAddressingModes.h"
Eric Christopherab695882010-07-21 22:26:11 +000023#include "llvm/CallingConv.h"
24#include "llvm/DerivedTypes.h"
25#include "llvm/GlobalVariable.h"
26#include "llvm/Instructions.h"
27#include "llvm/IntrinsicInst.h"
Eric Christopherbb3e5da2010-09-14 23:03:37 +000028#include "llvm/Module.h"
Jay Foad562b84b2011-04-11 09:35:34 +000029#include "llvm/Operator.h"
Eric Christopherab695882010-07-21 22:26:11 +000030#include "llvm/CodeGen/Analysis.h"
31#include "llvm/CodeGen/FastISel.h"
32#include "llvm/CodeGen/FunctionLoweringInfo.h"
Eric Christopher0fe7d542010-08-17 01:25:29 +000033#include "llvm/CodeGen/MachineInstrBuilder.h"
34#include "llvm/CodeGen/MachineModuleInfo.h"
Eric Christopherab695882010-07-21 22:26:11 +000035#include "llvm/CodeGen/MachineConstantPool.h"
36#include "llvm/CodeGen/MachineFrameInfo.h"
Eric Christopherd56d61a2010-10-17 01:51:42 +000037#include "llvm/CodeGen/MachineMemOperand.h"
Eric Christopherab695882010-07-21 22:26:11 +000038#include "llvm/CodeGen/MachineRegisterInfo.h"
39#include "llvm/Support/CallSite.h"
Eric Christopher038fea52010-08-17 00:46:57 +000040#include "llvm/Support/CommandLine.h"
Eric Christopherab695882010-07-21 22:26:11 +000041#include "llvm/Support/ErrorHandling.h"
42#include "llvm/Support/GetElementPtrTypeIterator.h"
Eric Christopher0fe7d542010-08-17 01:25:29 +000043#include "llvm/Target/TargetData.h"
44#include "llvm/Target/TargetInstrInfo.h"
45#include "llvm/Target/TargetLowering.h"
46#include "llvm/Target/TargetMachine.h"
Eric Christopherab695882010-07-21 22:26:11 +000047#include "llvm/Target/TargetOptions.h"
48using namespace llvm;
49
Eric Christopher038fea52010-08-17 00:46:57 +000050static cl::opt<bool>
Eric Christopher6e5367d2010-10-18 22:53:53 +000051DisableARMFastISel("disable-arm-fast-isel",
52 cl::desc("Turn off experimental ARM fast-isel support"),
Eric Christopherfeadddd2010-10-11 20:05:22 +000053 cl::init(false), cl::Hidden);
Eric Christopher038fea52010-08-17 00:46:57 +000054
Eric Christopher836c6242010-12-15 23:47:29 +000055extern cl::opt<bool> EnableARMLongCalls;
56
Eric Christopherab695882010-07-21 22:26:11 +000057namespace {
Eric Christopher827656d2010-11-20 22:38:27 +000058
Eric Christopher0d581222010-11-19 22:30:02 +000059 // All possible address modes, plus some.
60 typedef struct Address {
61 enum {
62 RegBase,
63 FrameIndexBase
64 } BaseType;
Eric Christopher827656d2010-11-20 22:38:27 +000065
Eric Christopher0d581222010-11-19 22:30:02 +000066 union {
67 unsigned Reg;
68 int FI;
69 } Base;
Eric Christopher827656d2010-11-20 22:38:27 +000070
Eric Christopher0d581222010-11-19 22:30:02 +000071 int Offset;
Eric Christopher827656d2010-11-20 22:38:27 +000072
Eric Christopher0d581222010-11-19 22:30:02 +000073 // Innocuous defaults for our address.
74 Address()
Jim Grosbach0c720762011-05-16 22:24:07 +000075 : BaseType(RegBase), Offset(0) {
Eric Christopher0d581222010-11-19 22:30:02 +000076 Base.Reg = 0;
77 }
78 } Address;
Eric Christopherab695882010-07-21 22:26:11 +000079
80class ARMFastISel : public FastISel {
81
82 /// Subtarget - Keep a pointer to the ARMSubtarget around so that we can
83 /// make the right decision when generating code for different targets.
84 const ARMSubtarget *Subtarget;
Eric Christopher0fe7d542010-08-17 01:25:29 +000085 const TargetMachine &TM;
86 const TargetInstrInfo &TII;
87 const TargetLowering &TLI;
Eric Christopherc9932f62010-10-01 23:24:42 +000088 ARMFunctionInfo *AFI;
Eric Christopherab695882010-07-21 22:26:11 +000089
Eric Christopher8cf6c602010-09-29 22:24:45 +000090 // Convenience variables to avoid some queries.
Chad Rosier66dc8ca2011-11-08 21:12:00 +000091 bool isThumb2;
Eric Christopher8cf6c602010-09-29 22:24:45 +000092 LLVMContext *Context;
Eric Christophereaa204b2010-09-02 01:39:14 +000093
Eric Christopherab695882010-07-21 22:26:11 +000094 public:
Eric Christopherac1a19e2010-09-09 01:06:51 +000095 explicit ARMFastISel(FunctionLoweringInfo &funcInfo)
Eric Christopher0fe7d542010-08-17 01:25:29 +000096 : FastISel(funcInfo),
97 TM(funcInfo.MF->getTarget()),
98 TII(*TM.getInstrInfo()),
99 TLI(*TM.getTargetLowering()) {
Eric Christopherab695882010-07-21 22:26:11 +0000100 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Eric Christopher7fe55b72010-08-23 22:32:45 +0000101 AFI = funcInfo.MF->getInfo<ARMFunctionInfo>();
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000102 isThumb2 = AFI->isThumbFunction();
Eric Christopher8cf6c602010-09-29 22:24:45 +0000103 Context = &funcInfo.Fn->getContext();
Eric Christopherab695882010-07-21 22:26:11 +0000104 }
105
Eric Christophercb592292010-08-20 00:20:31 +0000106 // Code from FastISel.cpp.
Eric Christopher0fe7d542010-08-17 01:25:29 +0000107 virtual unsigned FastEmitInst_(unsigned MachineInstOpcode,
108 const TargetRegisterClass *RC);
109 virtual unsigned FastEmitInst_r(unsigned MachineInstOpcode,
110 const TargetRegisterClass *RC,
111 unsigned Op0, bool Op0IsKill);
112 virtual unsigned FastEmitInst_rr(unsigned MachineInstOpcode,
113 const TargetRegisterClass *RC,
114 unsigned Op0, bool Op0IsKill,
115 unsigned Op1, bool Op1IsKill);
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000116 virtual unsigned FastEmitInst_rrr(unsigned MachineInstOpcode,
117 const TargetRegisterClass *RC,
118 unsigned Op0, bool Op0IsKill,
119 unsigned Op1, bool Op1IsKill,
120 unsigned Op2, bool Op2IsKill);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000121 virtual unsigned FastEmitInst_ri(unsigned MachineInstOpcode,
122 const TargetRegisterClass *RC,
123 unsigned Op0, bool Op0IsKill,
124 uint64_t Imm);
125 virtual unsigned FastEmitInst_rf(unsigned MachineInstOpcode,
126 const TargetRegisterClass *RC,
127 unsigned Op0, bool Op0IsKill,
128 const ConstantFP *FPImm);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000129 virtual unsigned FastEmitInst_rri(unsigned MachineInstOpcode,
130 const TargetRegisterClass *RC,
131 unsigned Op0, bool Op0IsKill,
132 unsigned Op1, bool Op1IsKill,
133 uint64_t Imm);
Eric Christopheraf3dce52011-03-12 01:09:29 +0000134 virtual unsigned FastEmitInst_i(unsigned MachineInstOpcode,
135 const TargetRegisterClass *RC,
136 uint64_t Imm);
Eric Christopherd94bc542011-04-29 22:07:50 +0000137 virtual unsigned FastEmitInst_ii(unsigned MachineInstOpcode,
138 const TargetRegisterClass *RC,
139 uint64_t Imm1, uint64_t Imm2);
Eric Christopheraf3dce52011-03-12 01:09:29 +0000140
Eric Christopher0fe7d542010-08-17 01:25:29 +0000141 virtual unsigned FastEmitInst_extractsubreg(MVT RetVT,
142 unsigned Op0, bool Op0IsKill,
143 uint32_t Idx);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000144
Eric Christophercb592292010-08-20 00:20:31 +0000145 // Backend specific FastISel code.
Eric Christopherab695882010-07-21 22:26:11 +0000146 virtual bool TargetSelectInstruction(const Instruction *I);
Eric Christopher1b61ef42010-09-02 01:48:11 +0000147 virtual unsigned TargetMaterializeConstant(const Constant *C);
Eric Christopherf9764fa2010-09-30 20:49:44 +0000148 virtual unsigned TargetMaterializeAlloca(const AllocaInst *AI);
Chad Rosierb29b9502011-11-13 02:23:59 +0000149 virtual bool TryToFoldLoad(MachineInstr *MI, unsigned OpNo,
150 const LoadInst *LI);
Eric Christopherab695882010-07-21 22:26:11 +0000151
152 #include "ARMGenFastISel.inc"
Eric Christopherac1a19e2010-09-09 01:06:51 +0000153
Eric Christopher83007122010-08-23 21:44:12 +0000154 // Instruction selection routines.
Eric Christopher44bff902010-09-10 23:10:30 +0000155 private:
Eric Christopher17787722010-10-21 21:47:51 +0000156 bool SelectLoad(const Instruction *I);
157 bool SelectStore(const Instruction *I);
158 bool SelectBranch(const Instruction *I);
Chad Rosier60c8fa62012-02-07 23:56:08 +0000159 bool SelectIndirectBr(const Instruction *I);
Eric Christopher17787722010-10-21 21:47:51 +0000160 bool SelectCmp(const Instruction *I);
161 bool SelectFPExt(const Instruction *I);
162 bool SelectFPTrunc(const Instruction *I);
Chad Rosier3901c3e2012-02-06 23:50:07 +0000163 bool SelectBinaryIntOp(const Instruction *I, unsigned ISDOpcode);
164 bool SelectBinaryFPOp(const Instruction *I, unsigned ISDOpcode);
Chad Rosierae46a332012-02-03 21:14:11 +0000165 bool SelectIToFP(const Instruction *I, bool isSigned);
166 bool SelectFPToI(const Instruction *I, bool isSigned);
Chad Rosier7ccb30b2012-02-03 21:07:27 +0000167 bool SelectDiv(const Instruction *I, bool isSigned);
Chad Rosier769422f2012-02-03 21:23:45 +0000168 bool SelectRem(const Instruction *I, bool isSigned);
Chad Rosier11add262011-11-11 23:31:03 +0000169 bool SelectCall(const Instruction *I, const char *IntrMemName);
170 bool SelectIntrinsicCall(const IntrinsicInst &I);
Eric Christopher17787722010-10-21 21:47:51 +0000171 bool SelectSelect(const Instruction *I);
Eric Christopher4f512ef2010-10-22 01:28:00 +0000172 bool SelectRet(const Instruction *I);
Chad Rosier0d7b2312011-11-02 00:18:48 +0000173 bool SelectTrunc(const Instruction *I);
174 bool SelectIntExt(const Instruction *I);
Eric Christopherab695882010-07-21 22:26:11 +0000175
Eric Christopher83007122010-08-23 21:44:12 +0000176 // Utility routines.
Eric Christopher456144e2010-08-19 00:37:05 +0000177 private:
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000178 bool isTypeLegal(Type *Ty, MVT &VT);
179 bool isLoadTypeLegal(Type *Ty, MVT &VT);
Chad Rosiere07cd5e2011-11-02 18:08:25 +0000180 bool ARMEmitCmp(const Value *Src1Value, const Value *Src2Value,
181 bool isZExt);
Chad Rosier404ed3c2011-12-14 17:26:05 +0000182 bool ARMEmitLoad(EVT VT, unsigned &ResultReg, Address &Addr,
183 unsigned Alignment = 0, bool isZExt = true,
184 bool allocReg = true);
Chad Rosierb29b9502011-11-13 02:23:59 +0000185
Bob Wilson6ce2dea2011-12-04 00:52:23 +0000186 bool ARMEmitStore(EVT VT, unsigned SrcReg, Address &Addr,
187 unsigned Alignment = 0);
Eric Christopher0d581222010-11-19 22:30:02 +0000188 bool ARMComputeAddress(const Value *Obj, Address &Addr);
Chad Rosierb29b9502011-11-13 02:23:59 +0000189 void ARMSimplifyAddress(Address &Addr, EVT VT, bool useAM3);
Chad Rosier2c42b8c2011-11-14 23:04:09 +0000190 bool ARMIsMemCpySmall(uint64_t Len);
191 bool ARMTryEmitSmallMemCpy(Address Dest, Address Src, uint64_t Len);
Chad Rosier87633022011-11-02 17:20:24 +0000192 unsigned ARMEmitIntExt(EVT SrcVT, unsigned SrcReg, EVT DestVT, bool isZExt);
Eric Christopher9ed58df2010-09-09 00:19:41 +0000193 unsigned ARMMaterializeFP(const ConstantFP *CFP, EVT VT);
Eric Christopher744c7c82010-09-28 22:47:54 +0000194 unsigned ARMMaterializeInt(const Constant *C, EVT VT);
Eric Christopherc9932f62010-10-01 23:24:42 +0000195 unsigned ARMMaterializeGV(const GlobalValue *GV, EVT VT);
Eric Christopheraa3ace12010-09-09 20:49:25 +0000196 unsigned ARMMoveToFPReg(EVT VT, unsigned SrcReg);
Eric Christopher9ee4ce22010-09-09 21:44:45 +0000197 unsigned ARMMoveToIntReg(EVT VT, unsigned SrcReg);
Eric Christopher872f4a22011-02-22 01:37:10 +0000198 unsigned ARMSelectCallOp(const GlobalValue *GV);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000199
Eric Christopherd10cd7b2010-09-10 23:18:12 +0000200 // Call handling routines.
201 private:
202 CCAssignFn *CCAssignFnForCall(CallingConv::ID CC, bool Return);
Eric Christopherdccd2c32010-10-11 08:38:55 +0000203 bool ProcessCallArgs(SmallVectorImpl<Value*> &Args,
Eric Christophera9a7a1a2010-09-29 23:11:09 +0000204 SmallVectorImpl<unsigned> &ArgRegs,
Duncan Sands1440e8b2010-11-03 11:35:31 +0000205 SmallVectorImpl<MVT> &ArgVTs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +0000206 SmallVectorImpl<ISD::ArgFlagsTy> &ArgFlags,
207 SmallVectorImpl<unsigned> &RegArgs,
208 CallingConv::ID CC,
209 unsigned &NumBytes);
Duncan Sands1440e8b2010-11-03 11:35:31 +0000210 bool FinishCall(MVT RetVT, SmallVectorImpl<unsigned> &UsedRegs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +0000211 const Instruction *I, CallingConv::ID CC,
212 unsigned &NumBytes);
Eric Christopher7ed8ec92010-09-28 01:21:42 +0000213 bool ARMEmitLibcall(const Instruction *I, RTLIB::Libcall Call);
Eric Christopherd10cd7b2010-09-10 23:18:12 +0000214
215 // OptionalDef handling routines.
216 private:
Eric Christopheraf3dce52011-03-12 01:09:29 +0000217 bool isARMNEONPred(const MachineInstr *MI);
Eric Christopher456144e2010-08-19 00:37:05 +0000218 bool DefinesOptionalPredicate(MachineInstr *MI, bool *CPSR);
219 const MachineInstrBuilder &AddOptionalDefs(const MachineInstrBuilder &MIB);
Eric Christopher564857f2010-12-01 01:40:24 +0000220 void AddLoadStoreOperands(EVT VT, Address &Addr,
Cameron Zwarichc152aa62011-05-28 20:34:49 +0000221 const MachineInstrBuilder &MIB,
Chad Rosierb29b9502011-11-13 02:23:59 +0000222 unsigned Flags, bool useAM3);
Eric Christopher456144e2010-08-19 00:37:05 +0000223};
Eric Christopherab695882010-07-21 22:26:11 +0000224
225} // end anonymous namespace
226
Eric Christopherd10cd7b2010-09-10 23:18:12 +0000227#include "ARMGenCallingConv.inc"
Eric Christopherab695882010-07-21 22:26:11 +0000228
Eric Christopher456144e2010-08-19 00:37:05 +0000229// DefinesOptionalPredicate - This is different from DefinesPredicate in that
230// we don't care about implicit defs here, just places we'll need to add a
231// default CCReg argument. Sets CPSR if we're setting CPSR instead of CCR.
232bool ARMFastISel::DefinesOptionalPredicate(MachineInstr *MI, bool *CPSR) {
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000233 if (!MI->hasOptionalDef())
Eric Christopher456144e2010-08-19 00:37:05 +0000234 return false;
235
236 // Look to see if our OptionalDef is defining CPSR or CCR.
237 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
238 const MachineOperand &MO = MI->getOperand(i);
Eric Christopherf762fbe2010-08-20 00:36:24 +0000239 if (!MO.isReg() || !MO.isDef()) continue;
240 if (MO.getReg() == ARM::CPSR)
Eric Christopher456144e2010-08-19 00:37:05 +0000241 *CPSR = true;
242 }
243 return true;
244}
245
Eric Christopheraf3dce52011-03-12 01:09:29 +0000246bool ARMFastISel::isARMNEONPred(const MachineInstr *MI) {
Evan Chenge837dea2011-06-28 19:10:37 +0000247 const MCInstrDesc &MCID = MI->getDesc();
Eric Christopher299bbb22011-04-29 00:03:10 +0000248
Eric Christopheraf3dce52011-03-12 01:09:29 +0000249 // If we're a thumb2 or not NEON function we were handled via isPredicable.
Evan Chenge837dea2011-06-28 19:10:37 +0000250 if ((MCID.TSFlags & ARMII::DomainMask) != ARMII::DomainNEON ||
Eric Christopheraf3dce52011-03-12 01:09:29 +0000251 AFI->isThumb2Function())
252 return false;
Eric Christopher299bbb22011-04-29 00:03:10 +0000253
Evan Chenge837dea2011-06-28 19:10:37 +0000254 for (unsigned i = 0, e = MCID.getNumOperands(); i != e; ++i)
255 if (MCID.OpInfo[i].isPredicate())
Eric Christopheraf3dce52011-03-12 01:09:29 +0000256 return true;
Eric Christopher299bbb22011-04-29 00:03:10 +0000257
Eric Christopheraf3dce52011-03-12 01:09:29 +0000258 return false;
259}
260
Eric Christopher456144e2010-08-19 00:37:05 +0000261// If the machine is predicable go ahead and add the predicate operands, if
262// it needs default CC operands add those.
Eric Christopheraaa8df42010-11-02 01:21:28 +0000263// TODO: If we want to support thumb1 then we'll need to deal with optional
264// CPSR defs that need to be added before the remaining operands. See s_cc_out
265// for descriptions why.
Eric Christopher456144e2010-08-19 00:37:05 +0000266const MachineInstrBuilder &
267ARMFastISel::AddOptionalDefs(const MachineInstrBuilder &MIB) {
268 MachineInstr *MI = &*MIB;
269
Eric Christopheraf3dce52011-03-12 01:09:29 +0000270 // Do we use a predicate? or...
271 // Are we NEON in ARM mode and have a predicate operand? If so, I know
272 // we're not predicable but add it anyways.
273 if (TII.isPredicable(MI) || isARMNEONPred(MI))
Eric Christopher456144e2010-08-19 00:37:05 +0000274 AddDefaultPred(MIB);
Eric Christopher299bbb22011-04-29 00:03:10 +0000275
Eric Christopher456144e2010-08-19 00:37:05 +0000276 // Do we optionally set a predicate? Preds is size > 0 iff the predicate
277 // defines CPSR. All other OptionalDefines in ARM are the CCR register.
Eric Christopher979e0a12010-08-19 15:35:27 +0000278 bool CPSR = false;
Eric Christopher456144e2010-08-19 00:37:05 +0000279 if (DefinesOptionalPredicate(MI, &CPSR)) {
280 if (CPSR)
281 AddDefaultT1CC(MIB);
282 else
283 AddDefaultCC(MIB);
284 }
285 return MIB;
286}
287
Eric Christopher0fe7d542010-08-17 01:25:29 +0000288unsigned ARMFastISel::FastEmitInst_(unsigned MachineInstOpcode,
289 const TargetRegisterClass* RC) {
290 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000291 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000292
Eric Christopher456144e2010-08-19 00:37:05 +0000293 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg));
Eric Christopher0fe7d542010-08-17 01:25:29 +0000294 return ResultReg;
295}
296
297unsigned ARMFastISel::FastEmitInst_r(unsigned MachineInstOpcode,
298 const TargetRegisterClass *RC,
299 unsigned Op0, bool Op0IsKill) {
300 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000301 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000302
Chad Rosier40d552e2012-02-15 17:36:21 +0000303 if (II.getNumDefs() >= 1) {
Eric Christopher456144e2010-08-19 00:37:05 +0000304 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000305 .addReg(Op0, Op0IsKill * RegState::Kill));
Chad Rosier40d552e2012-02-15 17:36:21 +0000306 } else {
Eric Christopher456144e2010-08-19 00:37:05 +0000307 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000308 .addReg(Op0, Op0IsKill * RegState::Kill));
Eric Christopher456144e2010-08-19 00:37:05 +0000309 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000310 TII.get(TargetOpcode::COPY), ResultReg)
311 .addReg(II.ImplicitDefs[0]));
312 }
313 return ResultReg;
314}
315
316unsigned ARMFastISel::FastEmitInst_rr(unsigned MachineInstOpcode,
317 const TargetRegisterClass *RC,
318 unsigned Op0, bool Op0IsKill,
319 unsigned Op1, bool Op1IsKill) {
320 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000321 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000322
Chad Rosier40d552e2012-02-15 17:36:21 +0000323 if (II.getNumDefs() >= 1) {
Eric Christopher456144e2010-08-19 00:37:05 +0000324 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000325 .addReg(Op0, Op0IsKill * RegState::Kill)
326 .addReg(Op1, Op1IsKill * RegState::Kill));
Chad Rosier40d552e2012-02-15 17:36:21 +0000327 } else {
Eric Christopher456144e2010-08-19 00:37:05 +0000328 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000329 .addReg(Op0, Op0IsKill * RegState::Kill)
330 .addReg(Op1, Op1IsKill * RegState::Kill));
Eric Christopher456144e2010-08-19 00:37:05 +0000331 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000332 TII.get(TargetOpcode::COPY), ResultReg)
333 .addReg(II.ImplicitDefs[0]));
334 }
335 return ResultReg;
336}
337
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000338unsigned ARMFastISel::FastEmitInst_rrr(unsigned MachineInstOpcode,
339 const TargetRegisterClass *RC,
340 unsigned Op0, bool Op0IsKill,
341 unsigned Op1, bool Op1IsKill,
342 unsigned Op2, bool Op2IsKill) {
343 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000344 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000345
Chad Rosier40d552e2012-02-15 17:36:21 +0000346 if (II.getNumDefs() >= 1) {
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000347 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
348 .addReg(Op0, Op0IsKill * RegState::Kill)
349 .addReg(Op1, Op1IsKill * RegState::Kill)
350 .addReg(Op2, Op2IsKill * RegState::Kill));
Chad Rosier40d552e2012-02-15 17:36:21 +0000351 } else {
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000352 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
353 .addReg(Op0, Op0IsKill * RegState::Kill)
354 .addReg(Op1, Op1IsKill * RegState::Kill)
355 .addReg(Op2, Op2IsKill * RegState::Kill));
356 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
357 TII.get(TargetOpcode::COPY), ResultReg)
358 .addReg(II.ImplicitDefs[0]));
359 }
360 return ResultReg;
361}
362
Eric Christopher0fe7d542010-08-17 01:25:29 +0000363unsigned ARMFastISel::FastEmitInst_ri(unsigned MachineInstOpcode,
364 const TargetRegisterClass *RC,
365 unsigned Op0, bool Op0IsKill,
366 uint64_t Imm) {
367 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000368 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000369
Chad Rosier40d552e2012-02-15 17:36:21 +0000370 if (II.getNumDefs() >= 1) {
Eric Christopher456144e2010-08-19 00:37:05 +0000371 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000372 .addReg(Op0, Op0IsKill * RegState::Kill)
373 .addImm(Imm));
Chad Rosier40d552e2012-02-15 17:36:21 +0000374 } else {
Eric Christopher456144e2010-08-19 00:37:05 +0000375 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000376 .addReg(Op0, Op0IsKill * RegState::Kill)
377 .addImm(Imm));
Eric Christopher456144e2010-08-19 00:37:05 +0000378 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000379 TII.get(TargetOpcode::COPY), ResultReg)
380 .addReg(II.ImplicitDefs[0]));
381 }
382 return ResultReg;
383}
384
385unsigned ARMFastISel::FastEmitInst_rf(unsigned MachineInstOpcode,
386 const TargetRegisterClass *RC,
387 unsigned Op0, bool Op0IsKill,
388 const ConstantFP *FPImm) {
389 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000390 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000391
Chad Rosier40d552e2012-02-15 17:36:21 +0000392 if (II.getNumDefs() >= 1) {
Eric Christopher456144e2010-08-19 00:37:05 +0000393 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000394 .addReg(Op0, Op0IsKill * RegState::Kill)
395 .addFPImm(FPImm));
Chad Rosier40d552e2012-02-15 17:36:21 +0000396 } else {
Eric Christopher456144e2010-08-19 00:37:05 +0000397 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000398 .addReg(Op0, Op0IsKill * RegState::Kill)
399 .addFPImm(FPImm));
Eric Christopher456144e2010-08-19 00:37:05 +0000400 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000401 TII.get(TargetOpcode::COPY), ResultReg)
402 .addReg(II.ImplicitDefs[0]));
403 }
404 return ResultReg;
405}
406
407unsigned ARMFastISel::FastEmitInst_rri(unsigned MachineInstOpcode,
408 const TargetRegisterClass *RC,
409 unsigned Op0, bool Op0IsKill,
410 unsigned Op1, bool Op1IsKill,
411 uint64_t Imm) {
412 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000413 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000414
Chad Rosier40d552e2012-02-15 17:36:21 +0000415 if (II.getNumDefs() >= 1) {
Eric Christopher456144e2010-08-19 00:37:05 +0000416 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000417 .addReg(Op0, Op0IsKill * RegState::Kill)
418 .addReg(Op1, Op1IsKill * RegState::Kill)
419 .addImm(Imm));
Chad Rosier40d552e2012-02-15 17:36:21 +0000420 } else {
Eric Christopher456144e2010-08-19 00:37:05 +0000421 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000422 .addReg(Op0, Op0IsKill * RegState::Kill)
423 .addReg(Op1, Op1IsKill * RegState::Kill)
424 .addImm(Imm));
Eric Christopher456144e2010-08-19 00:37:05 +0000425 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000426 TII.get(TargetOpcode::COPY), ResultReg)
427 .addReg(II.ImplicitDefs[0]));
428 }
429 return ResultReg;
430}
431
432unsigned ARMFastISel::FastEmitInst_i(unsigned MachineInstOpcode,
433 const TargetRegisterClass *RC,
434 uint64_t Imm) {
435 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000436 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000437
Chad Rosier40d552e2012-02-15 17:36:21 +0000438 if (II.getNumDefs() >= 1) {
Eric Christopher456144e2010-08-19 00:37:05 +0000439 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000440 .addImm(Imm));
Chad Rosier40d552e2012-02-15 17:36:21 +0000441 } else {
Eric Christopher456144e2010-08-19 00:37:05 +0000442 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000443 .addImm(Imm));
Eric Christopher456144e2010-08-19 00:37:05 +0000444 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000445 TII.get(TargetOpcode::COPY), ResultReg)
446 .addReg(II.ImplicitDefs[0]));
447 }
448 return ResultReg;
449}
450
Eric Christopherd94bc542011-04-29 22:07:50 +0000451unsigned ARMFastISel::FastEmitInst_ii(unsigned MachineInstOpcode,
452 const TargetRegisterClass *RC,
453 uint64_t Imm1, uint64_t Imm2) {
454 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000455 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher471e4222011-06-08 23:55:35 +0000456
Chad Rosier40d552e2012-02-15 17:36:21 +0000457 if (II.getNumDefs() >= 1) {
Eric Christopherd94bc542011-04-29 22:07:50 +0000458 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
459 .addImm(Imm1).addImm(Imm2));
Chad Rosier40d552e2012-02-15 17:36:21 +0000460 } else {
Eric Christopherd94bc542011-04-29 22:07:50 +0000461 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
462 .addImm(Imm1).addImm(Imm2));
Eric Christopher471e4222011-06-08 23:55:35 +0000463 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherd94bc542011-04-29 22:07:50 +0000464 TII.get(TargetOpcode::COPY),
465 ResultReg)
466 .addReg(II.ImplicitDefs[0]));
467 }
468 return ResultReg;
469}
470
Eric Christopher0fe7d542010-08-17 01:25:29 +0000471unsigned ARMFastISel::FastEmitInst_extractsubreg(MVT RetVT,
472 unsigned Op0, bool Op0IsKill,
473 uint32_t Idx) {
474 unsigned ResultReg = createResultReg(TLI.getRegClassFor(RetVT));
475 assert(TargetRegisterInfo::isVirtualRegister(Op0) &&
476 "Cannot yet extract from physregs");
Chad Rosier40d552e2012-02-15 17:36:21 +0000477
Eric Christopher456144e2010-08-19 00:37:05 +0000478 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
Chad Rosier40d552e2012-02-15 17:36:21 +0000479 DL, TII.get(TargetOpcode::COPY), ResultReg)
480 .addReg(Op0, getKillRegState(Op0IsKill), Idx));
Eric Christopher0fe7d542010-08-17 01:25:29 +0000481 return ResultReg;
482}
483
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000484// TODO: Don't worry about 64-bit now, but when this is fixed remove the
485// checks from the various callers.
Eric Christopheraa3ace12010-09-09 20:49:25 +0000486unsigned ARMFastISel::ARMMoveToFPReg(EVT VT, unsigned SrcReg) {
Duncan Sandscdfad362010-11-03 12:17:33 +0000487 if (VT == MVT::f64) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000488
Eric Christopher9ee4ce22010-09-09 21:44:45 +0000489 unsigned MoveReg = createResultReg(TLI.getRegClassFor(VT));
490 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Jim Grosbache751c002012-03-01 22:47:09 +0000491 TII.get(ARM::VMOVSR), MoveReg)
Eric Christopher9ee4ce22010-09-09 21:44:45 +0000492 .addReg(SrcReg));
493 return MoveReg;
494}
495
496unsigned ARMFastISel::ARMMoveToIntReg(EVT VT, unsigned SrcReg) {
Duncan Sandscdfad362010-11-03 12:17:33 +0000497 if (VT == MVT::i64) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000498
Eric Christopheraa3ace12010-09-09 20:49:25 +0000499 unsigned MoveReg = createResultReg(TLI.getRegClassFor(VT));
500 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Jim Grosbache751c002012-03-01 22:47:09 +0000501 TII.get(ARM::VMOVRS), MoveReg)
Eric Christopheraa3ace12010-09-09 20:49:25 +0000502 .addReg(SrcReg));
503 return MoveReg;
504}
505
Eric Christopher9ed58df2010-09-09 00:19:41 +0000506// For double width floating point we need to materialize two constants
507// (the high and the low) into integer registers then use a move to get
508// the combined constant into an FP reg.
509unsigned ARMFastISel::ARMMaterializeFP(const ConstantFP *CFP, EVT VT) {
510 const APFloat Val = CFP->getValueAPF();
Duncan Sandscdfad362010-11-03 12:17:33 +0000511 bool is64bit = VT == MVT::f64;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000512
Eric Christopher9ed58df2010-09-09 00:19:41 +0000513 // This checks to see if we can use VFP3 instructions to materialize
514 // a constant, otherwise we have to go through the constant pool.
515 if (TLI.isFPImmLegal(Val, VT)) {
Jim Grosbach4ebbf7b2011-09-30 00:50:06 +0000516 int Imm;
517 unsigned Opc;
518 if (is64bit) {
519 Imm = ARM_AM::getFP64Imm(Val);
520 Opc = ARM::FCONSTD;
521 } else {
522 Imm = ARM_AM::getFP32Imm(Val);
523 Opc = ARM::FCONSTS;
524 }
Eric Christopher9ed58df2010-09-09 00:19:41 +0000525 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
526 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
527 DestReg)
Jim Grosbach4ebbf7b2011-09-30 00:50:06 +0000528 .addImm(Imm));
Eric Christopher9ed58df2010-09-09 00:19:41 +0000529 return DestReg;
530 }
Eric Christopherdccd2c32010-10-11 08:38:55 +0000531
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000532 // Require VFP2 for loading fp constants.
Eric Christopher238bb162010-09-09 23:50:00 +0000533 if (!Subtarget->hasVFP2()) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000534
Eric Christopher238bb162010-09-09 23:50:00 +0000535 // MachineConstantPool wants an explicit alignment.
536 unsigned Align = TD.getPrefTypeAlignment(CFP->getType());
537 if (Align == 0) {
538 // TODO: Figure out if this is correct.
539 Align = TD.getTypeAllocSize(CFP->getType());
540 }
541 unsigned Idx = MCP.getConstantPoolIndex(cast<Constant>(CFP), Align);
542 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
543 unsigned Opc = is64bit ? ARM::VLDRD : ARM::VLDRS;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000544
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000545 // The extra reg is for addrmode5.
Eric Christopherf5732c42010-09-28 00:35:09 +0000546 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
547 DestReg)
548 .addConstantPoolIndex(Idx)
Eric Christopher238bb162010-09-09 23:50:00 +0000549 .addReg(0));
550 return DestReg;
Eric Christopher9ed58df2010-09-09 00:19:41 +0000551}
552
Eric Christopher744c7c82010-09-28 22:47:54 +0000553unsigned ARMFastISel::ARMMaterializeInt(const Constant *C, EVT VT) {
Eric Christopherdccd2c32010-10-11 08:38:55 +0000554
Chad Rosier44e89572011-11-04 22:29:00 +0000555 if (VT != MVT::i32 && VT != MVT::i16 && VT != MVT::i8 && VT != MVT::i1)
556 return false;
Eric Christophere5b13cf2010-11-03 20:21:17 +0000557
558 // If we can do this in a single instruction without a constant pool entry
559 // do so now.
560 const ConstantInt *CI = cast<ConstantInt>(C);
Chad Rosiera4e07272011-11-04 23:09:49 +0000561 if (Subtarget->hasV6T2Ops() && isUInt<16>(CI->getZExtValue())) {
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000562 unsigned Opc = isThumb2 ? ARM::t2MOVi16 : ARM::MOVi16;
Chad Rosier4e89d972011-11-11 00:36:21 +0000563 unsigned ImmReg = createResultReg(TLI.getRegClassFor(MVT::i32));
Eric Christophere5b13cf2010-11-03 20:21:17 +0000564 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Chad Rosier44e89572011-11-04 22:29:00 +0000565 TII.get(Opc), ImmReg)
Chad Rosier42536af2011-11-05 20:16:15 +0000566 .addImm(CI->getZExtValue()));
Chad Rosier44e89572011-11-04 22:29:00 +0000567 return ImmReg;
Eric Christophere5b13cf2010-11-03 20:21:17 +0000568 }
569
Chad Rosier4e89d972011-11-11 00:36:21 +0000570 // Use MVN to emit negative constants.
571 if (VT == MVT::i32 && Subtarget->hasV6T2Ops() && CI->isNegative()) {
572 unsigned Imm = (unsigned)~(CI->getSExtValue());
Chad Rosier1c47de82011-11-11 06:27:41 +0000573 bool UseImm = isThumb2 ? (ARM_AM::getT2SOImmVal(Imm) != -1) :
Chad Rosier4e89d972011-11-11 00:36:21 +0000574 (ARM_AM::getSOImmVal(Imm) != -1);
Chad Rosier1c47de82011-11-11 06:27:41 +0000575 if (UseImm) {
Chad Rosier4e89d972011-11-11 00:36:21 +0000576 unsigned Opc = isThumb2 ? ARM::t2MVNi : ARM::MVNi;
577 unsigned ImmReg = createResultReg(TLI.getRegClassFor(MVT::i32));
578 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
579 TII.get(Opc), ImmReg)
580 .addImm(Imm));
581 return ImmReg;
582 }
583 }
584
585 // Load from constant pool. For now 32-bit only.
Chad Rosier44e89572011-11-04 22:29:00 +0000586 if (VT != MVT::i32)
587 return false;
588
589 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
590
Eric Christopher56d2b722010-09-02 23:43:26 +0000591 // MachineConstantPool wants an explicit alignment.
592 unsigned Align = TD.getPrefTypeAlignment(C->getType());
593 if (Align == 0) {
594 // TODO: Figure out if this is correct.
595 Align = TD.getTypeAllocSize(C->getType());
596 }
597 unsigned Idx = MCP.getConstantPoolIndex(C, Align);
Eric Christopherdccd2c32010-10-11 08:38:55 +0000598
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000599 if (isThumb2)
Eric Christopher56d2b722010-09-02 23:43:26 +0000600 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherfd609802010-09-28 21:55:34 +0000601 TII.get(ARM::t2LDRpci), DestReg)
602 .addConstantPoolIndex(Idx));
Eric Christopher56d2b722010-09-02 23:43:26 +0000603 else
Eric Christopherd0c82a62010-11-12 09:48:30 +0000604 // The extra immediate is for addrmode2.
Eric Christopher56d2b722010-09-02 23:43:26 +0000605 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherfd609802010-09-28 21:55:34 +0000606 TII.get(ARM::LDRcp), DestReg)
607 .addConstantPoolIndex(Idx)
Jim Grosbach3e556122010-10-26 22:37:02 +0000608 .addImm(0));
Eric Christopherac1a19e2010-09-09 01:06:51 +0000609
Eric Christopher56d2b722010-09-02 23:43:26 +0000610 return DestReg;
Eric Christopher1b61ef42010-09-02 01:48:11 +0000611}
612
Eric Christopherc9932f62010-10-01 23:24:42 +0000613unsigned ARMFastISel::ARMMaterializeGV(const GlobalValue *GV, EVT VT) {
Eric Christopher890dbbe2010-10-02 00:32:44 +0000614 // For now 32-bit only.
Duncan Sandscdfad362010-11-03 12:17:33 +0000615 if (VT != MVT::i32) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000616
Eric Christopher890dbbe2010-10-02 00:32:44 +0000617 Reloc::Model RelocM = TM.getRelocationModel();
Eric Christopherdccd2c32010-10-11 08:38:55 +0000618
Eric Christopher890dbbe2010-10-02 00:32:44 +0000619 // TODO: Need more magic for ARM PIC.
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000620 if (!isThumb2 && (RelocM == Reloc::PIC_)) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000621
Eric Christopher890dbbe2010-10-02 00:32:44 +0000622 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000623
624 // Use movw+movt when possible, it avoids constant pool entries.
Jakob Stoklund Olesen8f37a242012-01-07 20:49:15 +0000625 // Darwin targets don't support movt with Reloc::Static, see
626 // ARMTargetLowering::LowerGlobalAddressDarwin. Other targets only support
627 // static movt relocations.
628 if (Subtarget->useMovt() &&
629 Subtarget->isTargetDarwin() == (RelocM != Reloc::Static)) {
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000630 unsigned Opc;
631 switch (RelocM) {
632 case Reloc::PIC_:
633 Opc = isThumb2 ? ARM::t2MOV_ga_pcrel : ARM::MOV_ga_pcrel;
634 break;
635 case Reloc::DynamicNoPIC:
636 Opc = isThumb2 ? ARM::t2MOV_ga_dyn : ARM::MOV_ga_dyn;
637 break;
638 default:
639 Opc = isThumb2 ? ARM::t2MOVi32imm : ARM::MOVi32imm;
640 break;
641 }
642 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
643 DestReg).addGlobalAddress(GV));
Eric Christopher890dbbe2010-10-02 00:32:44 +0000644 } else {
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000645 // MachineConstantPool wants an explicit alignment.
646 unsigned Align = TD.getPrefTypeAlignment(GV->getType());
647 if (Align == 0) {
648 // TODO: Figure out if this is correct.
649 Align = TD.getTypeAllocSize(GV->getType());
650 }
651
652 // Grab index.
653 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 :
654 (Subtarget->isThumb() ? 4 : 8);
655 unsigned Id = AFI->createPICLabelUId();
656 ARMConstantPoolValue *CPV = ARMConstantPoolConstant::Create(GV, Id,
657 ARMCP::CPValue,
658 PCAdj);
659 unsigned Idx = MCP.getConstantPoolIndex(CPV, Align);
660
661 // Load value.
662 MachineInstrBuilder MIB;
663 if (isThumb2) {
664 unsigned Opc = (RelocM!=Reloc::PIC_) ? ARM::t2LDRpci : ARM::t2LDRpci_pic;
665 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc), DestReg)
666 .addConstantPoolIndex(Idx);
667 if (RelocM == Reloc::PIC_)
668 MIB.addImm(Id);
669 } else {
670 // The extra immediate is for addrmode2.
671 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(ARM::LDRcp),
672 DestReg)
673 .addConstantPoolIndex(Idx)
674 .addImm(0);
675 }
676 AddOptionalDefs(MIB);
Eric Christopher890dbbe2010-10-02 00:32:44 +0000677 }
Eli Friedmand6412c92011-06-03 01:13:19 +0000678
679 if (Subtarget->GVIsIndirectSymbol(GV, RelocM)) {
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000680 MachineInstrBuilder MIB;
Eli Friedmand6412c92011-06-03 01:13:19 +0000681 unsigned NewDestReg = createResultReg(TLI.getRegClassFor(VT));
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000682 if (isThumb2)
Jim Grosbachb04546f2011-09-13 20:30:37 +0000683 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
684 TII.get(ARM::t2LDRi12), NewDestReg)
Eli Friedmand6412c92011-06-03 01:13:19 +0000685 .addReg(DestReg)
686 .addImm(0);
687 else
688 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(ARM::LDRi12),
689 NewDestReg)
690 .addReg(DestReg)
691 .addImm(0);
692 DestReg = NewDestReg;
693 AddOptionalDefs(MIB);
694 }
695
Eric Christopher890dbbe2010-10-02 00:32:44 +0000696 return DestReg;
Eric Christopherc9932f62010-10-01 23:24:42 +0000697}
698
Eric Christopher9ed58df2010-09-09 00:19:41 +0000699unsigned ARMFastISel::TargetMaterializeConstant(const Constant *C) {
700 EVT VT = TLI.getValueType(C->getType(), true);
701
702 // Only handle simple types.
703 if (!VT.isSimple()) return 0;
704
705 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
706 return ARMMaterializeFP(CFP, VT);
Eric Christopherc9932f62010-10-01 23:24:42 +0000707 else if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
708 return ARMMaterializeGV(GV, VT);
709 else if (isa<ConstantInt>(C))
710 return ARMMaterializeInt(C, VT);
Eric Christopherdccd2c32010-10-11 08:38:55 +0000711
Eric Christopherc9932f62010-10-01 23:24:42 +0000712 return 0;
Eric Christopher9ed58df2010-09-09 00:19:41 +0000713}
714
Chad Rosier944d82b2011-11-17 21:46:13 +0000715// TODO: unsigned ARMFastISel::TargetMaterializeFloatZero(const ConstantFP *CF);
716
Eric Christopherf9764fa2010-09-30 20:49:44 +0000717unsigned ARMFastISel::TargetMaterializeAlloca(const AllocaInst *AI) {
718 // Don't handle dynamic allocas.
719 if (!FuncInfo.StaticAllocaMap.count(AI)) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000720
Duncan Sands1440e8b2010-11-03 11:35:31 +0000721 MVT VT;
Eric Christopherec8bf972010-10-17 06:07:26 +0000722 if (!isLoadTypeLegal(AI->getType(), VT)) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000723
Eric Christopherf9764fa2010-09-30 20:49:44 +0000724 DenseMap<const AllocaInst*, int>::iterator SI =
725 FuncInfo.StaticAllocaMap.find(AI);
726
727 // This will get lowered later into the correct offsets and registers
728 // via rewriteXFrameIndex.
729 if (SI != FuncInfo.StaticAllocaMap.end()) {
Craig Topper44d23822012-02-22 05:59:10 +0000730 const TargetRegisterClass* RC = TLI.getRegClassFor(VT);
Eric Christopherf9764fa2010-09-30 20:49:44 +0000731 unsigned ResultReg = createResultReg(RC);
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000732 unsigned Opc = isThumb2 ? ARM::t2ADDri : ARM::ADDri;
Evan Chengddfd1372011-12-14 02:11:42 +0000733 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherf9764fa2010-09-30 20:49:44 +0000734 TII.get(Opc), ResultReg)
735 .addFrameIndex(SI->second)
736 .addImm(0));
737 return ResultReg;
738 }
Eric Christopherdccd2c32010-10-11 08:38:55 +0000739
Eric Christopherf9764fa2010-09-30 20:49:44 +0000740 return 0;
741}
742
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000743bool ARMFastISel::isTypeLegal(Type *Ty, MVT &VT) {
Duncan Sands1440e8b2010-11-03 11:35:31 +0000744 EVT evt = TLI.getValueType(Ty, true);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000745
Eric Christopherb1cc8482010-08-25 07:23:49 +0000746 // Only handle simple types.
Duncan Sands1440e8b2010-11-03 11:35:31 +0000747 if (evt == MVT::Other || !evt.isSimple()) return false;
748 VT = evt.getSimpleVT();
Eric Christopherac1a19e2010-09-09 01:06:51 +0000749
Eric Christopherdc908042010-08-31 01:28:42 +0000750 // Handle all legal types, i.e. a register that will directly hold this
751 // value.
752 return TLI.isTypeLegal(VT);
Eric Christopherb1cc8482010-08-25 07:23:49 +0000753}
754
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000755bool ARMFastISel::isLoadTypeLegal(Type *Ty, MVT &VT) {
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000756 if (isTypeLegal(Ty, VT)) return true;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000757
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000758 // If this is a type than can be sign or zero-extended to a basic operation
759 // go ahead and accept it now.
Chad Rosierb29b9502011-11-13 02:23:59 +0000760 if (VT == MVT::i1 || VT == MVT::i8 || VT == MVT::i16)
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000761 return true;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000762
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000763 return false;
764}
765
Eric Christopher88de86b2010-11-19 22:36:41 +0000766// Computes the address to get to an object.
Eric Christopher0d581222010-11-19 22:30:02 +0000767bool ARMFastISel::ARMComputeAddress(const Value *Obj, Address &Addr) {
Eric Christopher83007122010-08-23 21:44:12 +0000768 // Some boilerplate from the X86 FastISel.
769 const User *U = NULL;
Eric Christopher83007122010-08-23 21:44:12 +0000770 unsigned Opcode = Instruction::UserOp1;
Eric Christophercb0b04b2010-08-24 00:07:24 +0000771 if (const Instruction *I = dyn_cast<Instruction>(Obj)) {
Eric Christopher2d630d72010-11-19 22:37:58 +0000772 // Don't walk into other basic blocks unless the object is an alloca from
773 // another block, otherwise it may not have a virtual register assigned.
Eric Christopher76dda7e2010-11-15 21:11:06 +0000774 if (FuncInfo.StaticAllocaMap.count(static_cast<const AllocaInst *>(Obj)) ||
775 FuncInfo.MBBMap[I->getParent()] == FuncInfo.MBB) {
776 Opcode = I->getOpcode();
777 U = I;
778 }
Eric Christophercb0b04b2010-08-24 00:07:24 +0000779 } else if (const ConstantExpr *C = dyn_cast<ConstantExpr>(Obj)) {
Eric Christopher83007122010-08-23 21:44:12 +0000780 Opcode = C->getOpcode();
781 U = C;
782 }
783
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000784 if (PointerType *Ty = dyn_cast<PointerType>(Obj->getType()))
Eric Christopher83007122010-08-23 21:44:12 +0000785 if (Ty->getAddressSpace() > 255)
786 // Fast instruction selection doesn't support the special
787 // address spaces.
788 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000789
Eric Christopher83007122010-08-23 21:44:12 +0000790 switch (Opcode) {
Eric Christopherac1a19e2010-09-09 01:06:51 +0000791 default:
Eric Christopher83007122010-08-23 21:44:12 +0000792 break;
Eric Christopher55324332010-10-12 00:43:21 +0000793 case Instruction::BitCast: {
794 // Look through bitcasts.
Eric Christopher0d581222010-11-19 22:30:02 +0000795 return ARMComputeAddress(U->getOperand(0), Addr);
Eric Christopher55324332010-10-12 00:43:21 +0000796 }
797 case Instruction::IntToPtr: {
798 // Look past no-op inttoptrs.
799 if (TLI.getValueType(U->getOperand(0)->getType()) == TLI.getPointerTy())
Eric Christopher0d581222010-11-19 22:30:02 +0000800 return ARMComputeAddress(U->getOperand(0), Addr);
Eric Christopher55324332010-10-12 00:43:21 +0000801 break;
802 }
803 case Instruction::PtrToInt: {
804 // Look past no-op ptrtoints.
805 if (TLI.getValueType(U->getType()) == TLI.getPointerTy())
Eric Christopher0d581222010-11-19 22:30:02 +0000806 return ARMComputeAddress(U->getOperand(0), Addr);
Eric Christopher55324332010-10-12 00:43:21 +0000807 break;
808 }
Eric Christophereae84392010-10-14 09:29:41 +0000809 case Instruction::GetElementPtr: {
Eric Christopherb3716582010-11-19 22:39:56 +0000810 Address SavedAddr = Addr;
Eric Christopher0d581222010-11-19 22:30:02 +0000811 int TmpOffset = Addr.Offset;
Eric Christopher2896df82010-10-15 18:02:07 +0000812
Eric Christophereae84392010-10-14 09:29:41 +0000813 // Iterate through the GEP folding the constants into offsets where
814 // we can.
815 gep_type_iterator GTI = gep_type_begin(U);
816 for (User::const_op_iterator i = U->op_begin() + 1, e = U->op_end();
817 i != e; ++i, ++GTI) {
818 const Value *Op = *i;
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000819 if (StructType *STy = dyn_cast<StructType>(*GTI)) {
Eric Christophereae84392010-10-14 09:29:41 +0000820 const StructLayout *SL = TD.getStructLayout(STy);
821 unsigned Idx = cast<ConstantInt>(Op)->getZExtValue();
822 TmpOffset += SL->getElementOffset(Idx);
823 } else {
Eric Christopher2896df82010-10-15 18:02:07 +0000824 uint64_t S = TD.getTypeAllocSize(GTI.getIndexedType());
Eric Christopher7244d7c2011-03-22 19:39:17 +0000825 for (;;) {
Eric Christopher2896df82010-10-15 18:02:07 +0000826 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Op)) {
827 // Constant-offset addressing.
828 TmpOffset += CI->getSExtValue() * S;
Eric Christopher7244d7c2011-03-22 19:39:17 +0000829 break;
830 }
831 if (isa<AddOperator>(Op) &&
832 (!isa<Instruction>(Op) ||
833 FuncInfo.MBBMap[cast<Instruction>(Op)->getParent()]
834 == FuncInfo.MBB) &&
835 isa<ConstantInt>(cast<AddOperator>(Op)->getOperand(1))) {
Eric Christopher299bbb22011-04-29 00:03:10 +0000836 // An add (in the same block) with a constant operand. Fold the
Eric Christopher7244d7c2011-03-22 19:39:17 +0000837 // constant.
Eric Christopher2896df82010-10-15 18:02:07 +0000838 ConstantInt *CI =
Eric Christopher7244d7c2011-03-22 19:39:17 +0000839 cast<ConstantInt>(cast<AddOperator>(Op)->getOperand(1));
Eric Christopher2896df82010-10-15 18:02:07 +0000840 TmpOffset += CI->getSExtValue() * S;
Eric Christopher7244d7c2011-03-22 19:39:17 +0000841 // Iterate on the other operand.
842 Op = cast<AddOperator>(Op)->getOperand(0);
843 continue;
Eric Christopher299bbb22011-04-29 00:03:10 +0000844 }
Eric Christopher7244d7c2011-03-22 19:39:17 +0000845 // Unsupported
846 goto unsupported_gep;
847 }
Eric Christophereae84392010-10-14 09:29:41 +0000848 }
849 }
Eric Christopher2896df82010-10-15 18:02:07 +0000850
851 // Try to grab the base operand now.
Eric Christopher0d581222010-11-19 22:30:02 +0000852 Addr.Offset = TmpOffset;
853 if (ARMComputeAddress(U->getOperand(0), Addr)) return true;
Eric Christopher2896df82010-10-15 18:02:07 +0000854
855 // We failed, restore everything and try the other options.
Eric Christopherb3716582010-11-19 22:39:56 +0000856 Addr = SavedAddr;
Eric Christopher2896df82010-10-15 18:02:07 +0000857
Eric Christophereae84392010-10-14 09:29:41 +0000858 unsupported_gep:
Eric Christophereae84392010-10-14 09:29:41 +0000859 break;
860 }
Eric Christopher83007122010-08-23 21:44:12 +0000861 case Instruction::Alloca: {
Eric Christopher15418772010-10-12 05:39:06 +0000862 const AllocaInst *AI = cast<AllocaInst>(Obj);
Eric Christopher827656d2010-11-20 22:38:27 +0000863 DenseMap<const AllocaInst*, int>::iterator SI =
864 FuncInfo.StaticAllocaMap.find(AI);
865 if (SI != FuncInfo.StaticAllocaMap.end()) {
866 Addr.BaseType = Address::FrameIndexBase;
867 Addr.Base.FI = SI->second;
868 return true;
869 }
870 break;
Eric Christopher83007122010-08-23 21:44:12 +0000871 }
872 }
Eric Christopherac1a19e2010-09-09 01:06:51 +0000873
Eric Christophercb0b04b2010-08-24 00:07:24 +0000874 // Try to get this in a register if nothing else has worked.
Eric Christopher0d581222010-11-19 22:30:02 +0000875 if (Addr.Base.Reg == 0) Addr.Base.Reg = getRegForValue(Obj);
876 return Addr.Base.Reg != 0;
Eric Christophereae84392010-10-14 09:29:41 +0000877}
878
Chad Rosierb29b9502011-11-13 02:23:59 +0000879void ARMFastISel::ARMSimplifyAddress(Address &Addr, EVT VT, bool useAM3) {
Jim Grosbach6b156392010-10-27 21:39:08 +0000880
Eric Christopher212ae932010-10-21 19:40:30 +0000881 assert(VT.isSimple() && "Non-simple types are invalid here!");
Jim Grosbach6b156392010-10-27 21:39:08 +0000882
Eric Christopher212ae932010-10-21 19:40:30 +0000883 bool needsLowering = false;
884 switch (VT.getSimpleVT().SimpleTy) {
Craig Topperbc219812012-02-07 02:50:20 +0000885 default: llvm_unreachable("Unhandled load/store type!");
Eric Christopher212ae932010-10-21 19:40:30 +0000886 case MVT::i1:
887 case MVT::i8:
Chad Rosierb29b9502011-11-13 02:23:59 +0000888 case MVT::i16:
Eric Christopher212ae932010-10-21 19:40:30 +0000889 case MVT::i32:
Chad Rosier57b29972011-11-14 20:22:27 +0000890 if (!useAM3) {
Chad Rosierb29b9502011-11-13 02:23:59 +0000891 // Integer loads/stores handle 12-bit offsets.
892 needsLowering = ((Addr.Offset & 0xfff) != Addr.Offset);
Chad Rosier57b29972011-11-14 20:22:27 +0000893 // Handle negative offsets.
Chad Rosiere489af82011-11-14 22:34:48 +0000894 if (needsLowering && isThumb2)
895 needsLowering = !(Subtarget->hasV6T2Ops() && Addr.Offset < 0 &&
896 Addr.Offset > -256);
Chad Rosier57b29972011-11-14 20:22:27 +0000897 } else {
Chad Rosier5be833d2011-11-13 04:25:02 +0000898 // ARM halfword load/stores and signed byte loads use +/-imm8 offsets.
Chad Rosierdc9205d2011-11-14 04:09:28 +0000899 needsLowering = (Addr.Offset > 255 || Addr.Offset < -255);
Chad Rosier57b29972011-11-14 20:22:27 +0000900 }
Eric Christopher212ae932010-10-21 19:40:30 +0000901 break;
902 case MVT::f32:
903 case MVT::f64:
904 // Floating point operands handle 8-bit offsets.
Eric Christopher0d581222010-11-19 22:30:02 +0000905 needsLowering = ((Addr.Offset & 0xff) != Addr.Offset);
Eric Christopher212ae932010-10-21 19:40:30 +0000906 break;
907 }
Jim Grosbach6b156392010-10-27 21:39:08 +0000908
Eric Christopher827656d2010-11-20 22:38:27 +0000909 // If this is a stack pointer and the offset needs to be simplified then
910 // put the alloca address into a register, set the base type back to
911 // register and continue. This should almost never happen.
912 if (needsLowering && Addr.BaseType == Address::FrameIndexBase) {
Craig Topper44d23822012-02-22 05:59:10 +0000913 const TargetRegisterClass *RC = isThumb2 ? ARM::tGPRRegisterClass
914 : ARM::GPRRegisterClass;
Eric Christopher827656d2010-11-20 22:38:27 +0000915 unsigned ResultReg = createResultReg(RC);
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000916 unsigned Opc = isThumb2 ? ARM::t2ADDri : ARM::ADDri;
Evan Chengddfd1372011-12-14 02:11:42 +0000917 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher827656d2010-11-20 22:38:27 +0000918 TII.get(Opc), ResultReg)
919 .addFrameIndex(Addr.Base.FI)
920 .addImm(0));
921 Addr.Base.Reg = ResultReg;
922 Addr.BaseType = Address::RegBase;
923 }
924
Eric Christopher212ae932010-10-21 19:40:30 +0000925 // Since the offset is too large for the load/store instruction
Eric Christopher318b6ee2010-09-02 00:53:56 +0000926 // get the reg+offset into a register.
Eric Christopher212ae932010-10-21 19:40:30 +0000927 if (needsLowering) {
Eli Friedman9ebf57a2011-04-29 21:22:56 +0000928 Addr.Base.Reg = FastEmit_ri_(MVT::i32, ISD::ADD, Addr.Base.Reg,
929 /*Op0IsKill*/false, Addr.Offset, MVT::i32);
Eric Christopher0d581222010-11-19 22:30:02 +0000930 Addr.Offset = 0;
Eric Christopher318b6ee2010-09-02 00:53:56 +0000931 }
Eric Christopher83007122010-08-23 21:44:12 +0000932}
933
Eric Christopher564857f2010-12-01 01:40:24 +0000934void ARMFastISel::AddLoadStoreOperands(EVT VT, Address &Addr,
Cameron Zwarichc152aa62011-05-28 20:34:49 +0000935 const MachineInstrBuilder &MIB,
Chad Rosierb29b9502011-11-13 02:23:59 +0000936 unsigned Flags, bool useAM3) {
Eric Christopher564857f2010-12-01 01:40:24 +0000937 // addrmode5 output depends on the selection dag addressing dividing the
938 // offset by 4 that it then later multiplies. Do this here as well.
939 if (VT.getSimpleVT().SimpleTy == MVT::f32 ||
940 VT.getSimpleVT().SimpleTy == MVT::f64)
941 Addr.Offset /= 4;
Eric Christopher299bbb22011-04-29 00:03:10 +0000942
Eric Christopher564857f2010-12-01 01:40:24 +0000943 // Frame base works a bit differently. Handle it separately.
944 if (Addr.BaseType == Address::FrameIndexBase) {
945 int FI = Addr.Base.FI;
946 int Offset = Addr.Offset;
947 MachineMemOperand *MMO =
948 FuncInfo.MF->getMachineMemOperand(
949 MachinePointerInfo::getFixedStack(FI, Offset),
Cameron Zwarichc152aa62011-05-28 20:34:49 +0000950 Flags,
Eric Christopher564857f2010-12-01 01:40:24 +0000951 MFI.getObjectSize(FI),
952 MFI.getObjectAlignment(FI));
953 // Now add the rest of the operands.
954 MIB.addFrameIndex(FI);
955
Bob Wilson6ce2dea2011-12-04 00:52:23 +0000956 // ARM halfword load/stores and signed byte loads need an additional
957 // operand.
Chad Rosierdc9205d2011-11-14 04:09:28 +0000958 if (useAM3) {
959 signed Imm = (Addr.Offset < 0) ? (0x100 | -Addr.Offset) : Addr.Offset;
960 MIB.addReg(0);
961 MIB.addImm(Imm);
962 } else {
963 MIB.addImm(Addr.Offset);
964 }
Eric Christopher564857f2010-12-01 01:40:24 +0000965 MIB.addMemOperand(MMO);
966 } else {
967 // Now add the rest of the operands.
968 MIB.addReg(Addr.Base.Reg);
Eric Christopher299bbb22011-04-29 00:03:10 +0000969
Bob Wilson6ce2dea2011-12-04 00:52:23 +0000970 // ARM halfword load/stores and signed byte loads need an additional
971 // operand.
Chad Rosierdc9205d2011-11-14 04:09:28 +0000972 if (useAM3) {
973 signed Imm = (Addr.Offset < 0) ? (0x100 | -Addr.Offset) : Addr.Offset;
974 MIB.addReg(0);
975 MIB.addImm(Imm);
976 } else {
977 MIB.addImm(Addr.Offset);
978 }
Eric Christopher564857f2010-12-01 01:40:24 +0000979 }
980 AddOptionalDefs(MIB);
981}
982
Chad Rosierb29b9502011-11-13 02:23:59 +0000983bool ARMFastISel::ARMEmitLoad(EVT VT, unsigned &ResultReg, Address &Addr,
Chad Rosier8a9bce92011-12-13 19:22:14 +0000984 unsigned Alignment, bool isZExt, bool allocReg) {
Eric Christopherb1cc8482010-08-25 07:23:49 +0000985 assert(VT.isSimple() && "Non-simple types are invalid here!");
Eric Christopherdc908042010-08-31 01:28:42 +0000986 unsigned Opc;
Chad Rosierb29b9502011-11-13 02:23:59 +0000987 bool useAM3 = false;
Chad Rosier8a9bce92011-12-13 19:22:14 +0000988 bool needVMOV = false;
Craig Topper44d23822012-02-22 05:59:10 +0000989 const TargetRegisterClass *RC;
Eric Christopherb1cc8482010-08-25 07:23:49 +0000990 switch (VT.getSimpleVT().SimpleTy) {
Eric Christopher564857f2010-12-01 01:40:24 +0000991 // This is mostly going to be Neon/vector support.
992 default: return false;
Chad Rosier646abbf2011-11-11 02:38:59 +0000993 case MVT::i1:
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000994 case MVT::i8:
Chad Rosier57b29972011-11-14 20:22:27 +0000995 if (isThumb2) {
996 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
997 Opc = isZExt ? ARM::t2LDRBi8 : ARM::t2LDRSBi8;
998 else
999 Opc = isZExt ? ARM::t2LDRBi12 : ARM::t2LDRSBi12;
Chad Rosierb29b9502011-11-13 02:23:59 +00001000 } else {
Chad Rosier57b29972011-11-14 20:22:27 +00001001 if (isZExt) {
1002 Opc = ARM::LDRBi12;
1003 } else {
1004 Opc = ARM::LDRSB;
1005 useAM3 = true;
1006 }
Chad Rosierb29b9502011-11-13 02:23:59 +00001007 }
Eric Christopher7a56f332010-10-08 01:13:17 +00001008 RC = ARM::GPRRegisterClass;
Eric Christopher4e68c7c2010-09-01 18:01:32 +00001009 break;
Chad Rosier73463472011-11-09 21:30:12 +00001010 case MVT::i16:
Chad Rosier57b29972011-11-14 20:22:27 +00001011 if (isThumb2) {
1012 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1013 Opc = isZExt ? ARM::t2LDRHi8 : ARM::t2LDRSHi8;
1014 else
1015 Opc = isZExt ? ARM::t2LDRHi12 : ARM::t2LDRSHi12;
1016 } else {
1017 Opc = isZExt ? ARM::LDRH : ARM::LDRSH;
1018 useAM3 = true;
1019 }
Chad Rosier73463472011-11-09 21:30:12 +00001020 RC = ARM::GPRRegisterClass;
1021 break;
Eric Christopherdc908042010-08-31 01:28:42 +00001022 case MVT::i32:
Chad Rosier57b29972011-11-14 20:22:27 +00001023 if (isThumb2) {
1024 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1025 Opc = ARM::t2LDRi8;
1026 else
1027 Opc = ARM::t2LDRi12;
1028 } else {
1029 Opc = ARM::LDRi12;
1030 }
Eric Christopher7a56f332010-10-08 01:13:17 +00001031 RC = ARM::GPRRegisterClass;
Eric Christopherdc908042010-08-31 01:28:42 +00001032 break;
Eric Christopher6dab1372010-09-18 01:59:37 +00001033 case MVT::f32:
Chad Rosier6762f8f2011-12-14 17:55:03 +00001034 if (!Subtarget->hasVFP2()) return false;
Chad Rosier8a9bce92011-12-13 19:22:14 +00001035 // Unaligned loads need special handling. Floats require word-alignment.
1036 if (Alignment && Alignment < 4) {
1037 needVMOV = true;
1038 VT = MVT::i32;
1039 Opc = isThumb2 ? ARM::t2LDRi12 : ARM::LDRi12;
1040 RC = ARM::GPRRegisterClass;
1041 } else {
1042 Opc = ARM::VLDRS;
1043 RC = TLI.getRegClassFor(VT);
1044 }
Eric Christopher6dab1372010-09-18 01:59:37 +00001045 break;
1046 case MVT::f64:
Chad Rosier6762f8f2011-12-14 17:55:03 +00001047 if (!Subtarget->hasVFP2()) return false;
Chad Rosier404ed3c2011-12-14 17:26:05 +00001048 // FIXME: Unaligned loads need special handling. Doublewords require
1049 // word-alignment.
1050 if (Alignment && Alignment < 4)
Chad Rosier8a9bce92011-12-13 19:22:14 +00001051 return false;
Chad Rosier404ed3c2011-12-14 17:26:05 +00001052
Eric Christopher6dab1372010-09-18 01:59:37 +00001053 Opc = ARM::VLDRD;
Eric Christopheree56ea62010-10-07 05:50:44 +00001054 RC = TLI.getRegClassFor(VT);
Eric Christopher6dab1372010-09-18 01:59:37 +00001055 break;
Eric Christopherb1cc8482010-08-25 07:23:49 +00001056 }
Eric Christopher564857f2010-12-01 01:40:24 +00001057 // Simplify this down to something we can handle.
Chad Rosierb29b9502011-11-13 02:23:59 +00001058 ARMSimplifyAddress(Addr, VT, useAM3);
Jim Grosbach6b156392010-10-27 21:39:08 +00001059
Eric Christopher564857f2010-12-01 01:40:24 +00001060 // Create the base instruction, then add the operands.
Chad Rosierb29b9502011-11-13 02:23:59 +00001061 if (allocReg)
1062 ResultReg = createResultReg(RC);
1063 assert (ResultReg > 255 && "Expected an allocated virtual register.");
Eric Christopher564857f2010-12-01 01:40:24 +00001064 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1065 TII.get(Opc), ResultReg);
Chad Rosierb29b9502011-11-13 02:23:59 +00001066 AddLoadStoreOperands(VT, Addr, MIB, MachineMemOperand::MOLoad, useAM3);
Chad Rosier8a9bce92011-12-13 19:22:14 +00001067
1068 // If we had an unaligned load of a float we've converted it to an regular
1069 // load. Now we must move from the GRP to the FP register.
1070 if (needVMOV) {
1071 unsigned MoveReg = createResultReg(TLI.getRegClassFor(MVT::f32));
1072 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1073 TII.get(ARM::VMOVSR), MoveReg)
1074 .addReg(ResultReg));
1075 ResultReg = MoveReg;
1076 }
Eric Christopherdc908042010-08-31 01:28:42 +00001077 return true;
Eric Christopherb1cc8482010-08-25 07:23:49 +00001078}
1079
Eric Christopher43b62be2010-09-27 06:02:23 +00001080bool ARMFastISel::SelectLoad(const Instruction *I) {
Eli Friedman4136d232011-09-02 22:33:24 +00001081 // Atomic loads need special handling.
1082 if (cast<LoadInst>(I)->isAtomic())
1083 return false;
1084
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001085 // Verify we have a legal type before going any further.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001086 MVT VT;
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001087 if (!isLoadTypeLegal(I->getType(), VT))
1088 return false;
1089
Eric Christopher564857f2010-12-01 01:40:24 +00001090 // See if we can handle this address.
Eric Christopher0d581222010-11-19 22:30:02 +00001091 Address Addr;
Eric Christopher564857f2010-12-01 01:40:24 +00001092 if (!ARMComputeAddress(I->getOperand(0), Addr)) return false;
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001093
1094 unsigned ResultReg;
Chad Rosier8a9bce92011-12-13 19:22:14 +00001095 if (!ARMEmitLoad(VT, ResultReg, Addr, cast<LoadInst>(I)->getAlignment()))
1096 return false;
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001097 UpdateValueMap(I, ResultReg);
1098 return true;
1099}
1100
Bob Wilson6ce2dea2011-12-04 00:52:23 +00001101bool ARMFastISel::ARMEmitStore(EVT VT, unsigned SrcReg, Address &Addr,
1102 unsigned Alignment) {
Eric Christopher318b6ee2010-09-02 00:53:56 +00001103 unsigned StrOpc;
Chad Rosierb29b9502011-11-13 02:23:59 +00001104 bool useAM3 = false;
Eric Christopher318b6ee2010-09-02 00:53:56 +00001105 switch (VT.getSimpleVT().SimpleTy) {
Eric Christopher564857f2010-12-01 01:40:24 +00001106 // This is mostly going to be Neon/vector support.
Eric Christopher318b6ee2010-09-02 00:53:56 +00001107 default: return false;
Eric Christopher4c914122010-11-02 23:59:09 +00001108 case MVT::i1: {
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001109 unsigned Res = createResultReg(isThumb2 ? ARM::tGPRRegisterClass :
Eric Christopher4c914122010-11-02 23:59:09 +00001110 ARM::GPRRegisterClass);
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001111 unsigned Opc = isThumb2 ? ARM::t2ANDri : ARM::ANDri;
Eric Christopher4c914122010-11-02 23:59:09 +00001112 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1113 TII.get(Opc), Res)
1114 .addReg(SrcReg).addImm(1));
1115 SrcReg = Res;
1116 } // Fallthrough here.
Eric Christopher2896df82010-10-15 18:02:07 +00001117 case MVT::i8:
Chad Rosier57b29972011-11-14 20:22:27 +00001118 if (isThumb2) {
1119 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1120 StrOpc = ARM::t2STRBi8;
1121 else
1122 StrOpc = ARM::t2STRBi12;
1123 } else {
1124 StrOpc = ARM::STRBi12;
1125 }
Eric Christopher15418772010-10-12 05:39:06 +00001126 break;
1127 case MVT::i16:
Chad Rosier57b29972011-11-14 20:22:27 +00001128 if (isThumb2) {
1129 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1130 StrOpc = ARM::t2STRHi8;
1131 else
1132 StrOpc = ARM::t2STRHi12;
1133 } else {
1134 StrOpc = ARM::STRH;
1135 useAM3 = true;
1136 }
Eric Christopher15418772010-10-12 05:39:06 +00001137 break;
Eric Christopher47650ec2010-10-16 01:10:35 +00001138 case MVT::i32:
Chad Rosier57b29972011-11-14 20:22:27 +00001139 if (isThumb2) {
1140 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1141 StrOpc = ARM::t2STRi8;
1142 else
1143 StrOpc = ARM::t2STRi12;
1144 } else {
1145 StrOpc = ARM::STRi12;
1146 }
Eric Christopher47650ec2010-10-16 01:10:35 +00001147 break;
Eric Christopher56d2b722010-09-02 23:43:26 +00001148 case MVT::f32:
1149 if (!Subtarget->hasVFP2()) return false;
Chad Rosiered42c5f2011-12-06 01:44:17 +00001150 // Unaligned stores need special handling. Floats require word-alignment.
Chad Rosier9eff1e32011-12-03 02:21:57 +00001151 if (Alignment && Alignment < 4) {
1152 unsigned MoveReg = createResultReg(TLI.getRegClassFor(MVT::i32));
1153 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1154 TII.get(ARM::VMOVRS), MoveReg)
1155 .addReg(SrcReg));
1156 SrcReg = MoveReg;
1157 VT = MVT::i32;
1158 StrOpc = isThumb2 ? ARM::t2STRi12 : ARM::STRi12;
Chad Rosier64ac91b2011-12-14 17:32:02 +00001159 } else {
1160 StrOpc = ARM::VSTRS;
Chad Rosier9eff1e32011-12-03 02:21:57 +00001161 }
Eric Christopher56d2b722010-09-02 23:43:26 +00001162 break;
1163 case MVT::f64:
1164 if (!Subtarget->hasVFP2()) return false;
Chad Rosiered42c5f2011-12-06 01:44:17 +00001165 // FIXME: Unaligned stores need special handling. Doublewords require
1166 // word-alignment.
Chad Rosier404ed3c2011-12-14 17:26:05 +00001167 if (Alignment && Alignment < 4)
Chad Rosier9eff1e32011-12-03 02:21:57 +00001168 return false;
Chad Rosier404ed3c2011-12-14 17:26:05 +00001169
Eric Christopher56d2b722010-09-02 23:43:26 +00001170 StrOpc = ARM::VSTRD;
1171 break;
Eric Christopher318b6ee2010-09-02 00:53:56 +00001172 }
Eric Christopher564857f2010-12-01 01:40:24 +00001173 // Simplify this down to something we can handle.
Chad Rosierb29b9502011-11-13 02:23:59 +00001174 ARMSimplifyAddress(Addr, VT, useAM3);
Jim Grosbach6b156392010-10-27 21:39:08 +00001175
Eric Christopher564857f2010-12-01 01:40:24 +00001176 // Create the base instruction, then add the operands.
1177 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1178 TII.get(StrOpc))
Chad Rosier3bdb3c92011-11-17 01:16:53 +00001179 .addReg(SrcReg);
Chad Rosierb29b9502011-11-13 02:23:59 +00001180 AddLoadStoreOperands(VT, Addr, MIB, MachineMemOperand::MOStore, useAM3);
Eric Christopher318b6ee2010-09-02 00:53:56 +00001181 return true;
1182}
1183
Eric Christopher43b62be2010-09-27 06:02:23 +00001184bool ARMFastISel::SelectStore(const Instruction *I) {
Eric Christopher318b6ee2010-09-02 00:53:56 +00001185 Value *Op0 = I->getOperand(0);
1186 unsigned SrcReg = 0;
1187
Eli Friedman4136d232011-09-02 22:33:24 +00001188 // Atomic stores need special handling.
1189 if (cast<StoreInst>(I)->isAtomic())
1190 return false;
1191
Eric Christopher564857f2010-12-01 01:40:24 +00001192 // Verify we have a legal type before going any further.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001193 MVT VT;
Eric Christopher318b6ee2010-09-02 00:53:56 +00001194 if (!isLoadTypeLegal(I->getOperand(0)->getType(), VT))
Eric Christopher543cf052010-09-01 22:16:27 +00001195 return false;
Eric Christopher318b6ee2010-09-02 00:53:56 +00001196
Eric Christopher1b61ef42010-09-02 01:48:11 +00001197 // Get the value to be stored into a register.
1198 SrcReg = getRegForValue(Op0);
Eric Christopher564857f2010-12-01 01:40:24 +00001199 if (SrcReg == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001200
Eric Christopher564857f2010-12-01 01:40:24 +00001201 // See if we can handle this address.
Eric Christopher0d581222010-11-19 22:30:02 +00001202 Address Addr;
Eric Christopher0d581222010-11-19 22:30:02 +00001203 if (!ARMComputeAddress(I->getOperand(1), Addr))
Eric Christopher318b6ee2010-09-02 00:53:56 +00001204 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001205
Chad Rosier9eff1e32011-12-03 02:21:57 +00001206 if (!ARMEmitStore(VT, SrcReg, Addr, cast<StoreInst>(I)->getAlignment()))
1207 return false;
Eric Christophera5b1e682010-09-17 22:28:18 +00001208 return true;
1209}
1210
1211static ARMCC::CondCodes getComparePred(CmpInst::Predicate Pred) {
1212 switch (Pred) {
1213 // Needs two compares...
1214 case CmpInst::FCMP_ONE:
Eric Christopherdccd2c32010-10-11 08:38:55 +00001215 case CmpInst::FCMP_UEQ:
Eric Christophera5b1e682010-09-17 22:28:18 +00001216 default:
Eric Christopher4053e632010-11-02 01:24:49 +00001217 // AL is our "false" for now. The other two need more compares.
Eric Christophera5b1e682010-09-17 22:28:18 +00001218 return ARMCC::AL;
1219 case CmpInst::ICMP_EQ:
1220 case CmpInst::FCMP_OEQ:
1221 return ARMCC::EQ;
1222 case CmpInst::ICMP_SGT:
1223 case CmpInst::FCMP_OGT:
1224 return ARMCC::GT;
1225 case CmpInst::ICMP_SGE:
1226 case CmpInst::FCMP_OGE:
1227 return ARMCC::GE;
1228 case CmpInst::ICMP_UGT:
1229 case CmpInst::FCMP_UGT:
1230 return ARMCC::HI;
1231 case CmpInst::FCMP_OLT:
1232 return ARMCC::MI;
1233 case CmpInst::ICMP_ULE:
1234 case CmpInst::FCMP_OLE:
1235 return ARMCC::LS;
1236 case CmpInst::FCMP_ORD:
1237 return ARMCC::VC;
1238 case CmpInst::FCMP_UNO:
1239 return ARMCC::VS;
1240 case CmpInst::FCMP_UGE:
1241 return ARMCC::PL;
1242 case CmpInst::ICMP_SLT:
1243 case CmpInst::FCMP_ULT:
Eric Christopherdccd2c32010-10-11 08:38:55 +00001244 return ARMCC::LT;
Eric Christophera5b1e682010-09-17 22:28:18 +00001245 case CmpInst::ICMP_SLE:
1246 case CmpInst::FCMP_ULE:
1247 return ARMCC::LE;
1248 case CmpInst::FCMP_UNE:
1249 case CmpInst::ICMP_NE:
1250 return ARMCC::NE;
1251 case CmpInst::ICMP_UGE:
1252 return ARMCC::HS;
1253 case CmpInst::ICMP_ULT:
1254 return ARMCC::LO;
1255 }
Eric Christopher543cf052010-09-01 22:16:27 +00001256}
1257
Eric Christopher43b62be2010-09-27 06:02:23 +00001258bool ARMFastISel::SelectBranch(const Instruction *I) {
Eric Christophere5734102010-09-03 00:35:47 +00001259 const BranchInst *BI = cast<BranchInst>(I);
1260 MachineBasicBlock *TBB = FuncInfo.MBBMap[BI->getSuccessor(0)];
1261 MachineBasicBlock *FBB = FuncInfo.MBBMap[BI->getSuccessor(1)];
Eric Christopherac1a19e2010-09-09 01:06:51 +00001262
Eric Christophere5734102010-09-03 00:35:47 +00001263 // Simple branch support.
Jim Grosbach16cb3762010-11-09 19:22:26 +00001264
Eric Christopher0e6233b2010-10-29 21:08:19 +00001265 // If we can, avoid recomputing the compare - redoing it could lead to wonky
1266 // behavior.
Eric Christopher0e6233b2010-10-29 21:08:19 +00001267 if (const CmpInst *CI = dyn_cast<CmpInst>(BI->getCondition())) {
Chad Rosier75698f32011-10-26 23:17:28 +00001268 if (CI->hasOneUse() && (CI->getParent() == I->getParent())) {
Eric Christopher0e6233b2010-10-29 21:08:19 +00001269
1270 // Get the compare predicate.
Eric Christopher632ae892011-04-29 21:56:31 +00001271 // Try to take advantage of fallthrough opportunities.
1272 CmpInst::Predicate Predicate = CI->getPredicate();
1273 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
1274 std::swap(TBB, FBB);
1275 Predicate = CmpInst::getInversePredicate(Predicate);
1276 }
1277
1278 ARMCC::CondCodes ARMPred = getComparePred(Predicate);
Eric Christopher0e6233b2010-10-29 21:08:19 +00001279
1280 // We may not handle every CC for now.
1281 if (ARMPred == ARMCC::AL) return false;
1282
Chad Rosier75698f32011-10-26 23:17:28 +00001283 // Emit the compare.
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001284 if (!ARMEmitCmp(CI->getOperand(0), CI->getOperand(1), CI->isUnsigned()))
Chad Rosier75698f32011-10-26 23:17:28 +00001285 return false;
Jim Grosbach16cb3762010-11-09 19:22:26 +00001286
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001287 unsigned BrOpc = isThumb2 ? ARM::t2Bcc : ARM::Bcc;
Eric Christopher0e6233b2010-10-29 21:08:19 +00001288 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(BrOpc))
1289 .addMBB(TBB).addImm(ARMPred).addReg(ARM::CPSR);
1290 FastEmitBranch(FBB, DL);
1291 FuncInfo.MBB->addSuccessor(TBB);
1292 return true;
1293 }
Eric Christopherbcf26ae2011-04-29 20:02:39 +00001294 } else if (TruncInst *TI = dyn_cast<TruncInst>(BI->getCondition())) {
1295 MVT SourceVT;
1296 if (TI->hasOneUse() && TI->getParent() == I->getParent() &&
Eli Friedman76927d732011-05-25 23:49:02 +00001297 (isLoadTypeLegal(TI->getOperand(0)->getType(), SourceVT))) {
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001298 unsigned TstOpc = isThumb2 ? ARM::t2TSTri : ARM::TSTri;
Eric Christopherbcf26ae2011-04-29 20:02:39 +00001299 unsigned OpReg = getRegForValue(TI->getOperand(0));
1300 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1301 TII.get(TstOpc))
1302 .addReg(OpReg).addImm(1));
1303
1304 unsigned CCMode = ARMCC::NE;
1305 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
1306 std::swap(TBB, FBB);
1307 CCMode = ARMCC::EQ;
1308 }
1309
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001310 unsigned BrOpc = isThumb2 ? ARM::t2Bcc : ARM::Bcc;
Eric Christopherbcf26ae2011-04-29 20:02:39 +00001311 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(BrOpc))
1312 .addMBB(TBB).addImm(CCMode).addReg(ARM::CPSR);
1313
1314 FastEmitBranch(FBB, DL);
1315 FuncInfo.MBB->addSuccessor(TBB);
1316 return true;
1317 }
Chad Rosier6d64b3a2011-10-27 00:21:16 +00001318 } else if (const ConstantInt *CI =
1319 dyn_cast<ConstantInt>(BI->getCondition())) {
1320 uint64_t Imm = CI->getZExtValue();
1321 MachineBasicBlock *Target = (Imm == 0) ? FBB : TBB;
1322 FastEmitBranch(Target, DL);
1323 return true;
Eric Christopher0e6233b2010-10-29 21:08:19 +00001324 }
Jim Grosbach16cb3762010-11-09 19:22:26 +00001325
Eric Christopher0e6233b2010-10-29 21:08:19 +00001326 unsigned CmpReg = getRegForValue(BI->getCondition());
1327 if (CmpReg == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001328
Stuart Hastingsc5eecbc2011-04-16 03:31:26 +00001329 // We've been divorced from our compare! Our block was split, and
1330 // now our compare lives in a predecessor block. We musn't
1331 // re-compare here, as the children of the compare aren't guaranteed
1332 // live across the block boundary (we *could* check for this).
1333 // Regardless, the compare has been done in the predecessor block,
1334 // and it left a value for us in a virtual register. Ergo, we test
1335 // the one-bit value left in the virtual register.
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001336 unsigned TstOpc = isThumb2 ? ARM::t2TSTri : ARM::TSTri;
Stuart Hastingsc5eecbc2011-04-16 03:31:26 +00001337 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TstOpc))
1338 .addReg(CmpReg).addImm(1));
Eric Christopherdccd2c32010-10-11 08:38:55 +00001339
Eric Christopher7a20a372011-04-28 16:52:09 +00001340 unsigned CCMode = ARMCC::NE;
1341 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
1342 std::swap(TBB, FBB);
1343 CCMode = ARMCC::EQ;
1344 }
1345
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001346 unsigned BrOpc = isThumb2 ? ARM::t2Bcc : ARM::Bcc;
Eric Christophere5734102010-09-03 00:35:47 +00001347 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(BrOpc))
Eric Christopher7a20a372011-04-28 16:52:09 +00001348 .addMBB(TBB).addImm(CCMode).addReg(ARM::CPSR);
Eric Christophere5734102010-09-03 00:35:47 +00001349 FastEmitBranch(FBB, DL);
1350 FuncInfo.MBB->addSuccessor(TBB);
Eric Christopherdccd2c32010-10-11 08:38:55 +00001351 return true;
Eric Christophere5734102010-09-03 00:35:47 +00001352}
1353
Chad Rosier60c8fa62012-02-07 23:56:08 +00001354bool ARMFastISel::SelectIndirectBr(const Instruction *I) {
1355 unsigned AddrReg = getRegForValue(I->getOperand(0));
1356 if (AddrReg == 0) return false;
1357
1358 unsigned Opc = isThumb2 ? ARM::tBRIND : ARM::BX;
1359 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc))
1360 .addReg(AddrReg));
1361 return true;
1362}
1363
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001364bool ARMFastISel::ARMEmitCmp(const Value *Src1Value, const Value *Src2Value,
1365 bool isZExt) {
Chad Rosierade62002011-10-26 23:25:44 +00001366 Type *Ty = Src1Value->getType();
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001367 EVT SrcVT = TLI.getValueType(Ty, true);
1368 if (!SrcVT.isSimple()) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001369
Chad Rosierade62002011-10-26 23:25:44 +00001370 bool isFloat = (Ty->isFloatTy() || Ty->isDoubleTy());
1371 if (isFloat && !Subtarget->hasVFP2())
Eric Christopherd43393a2010-09-08 23:13:45 +00001372 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001373
Chad Rosier2f2fe412011-11-09 03:22:02 +00001374 // Check to see if the 2nd operand is a constant that we can encode directly
1375 // in the compare.
Chad Rosier1c47de82011-11-11 06:27:41 +00001376 int Imm = 0;
1377 bool UseImm = false;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001378 bool isNegativeImm = false;
Chad Rosierf56c60b2011-11-16 00:32:20 +00001379 // FIXME: At -O0 we don't have anything that canonicalizes operand order.
1380 // Thus, Src1Value may be a ConstantInt, but we're missing it.
Chad Rosier2f2fe412011-11-09 03:22:02 +00001381 if (const ConstantInt *ConstInt = dyn_cast<ConstantInt>(Src2Value)) {
1382 if (SrcVT == MVT::i32 || SrcVT == MVT::i16 || SrcVT == MVT::i8 ||
1383 SrcVT == MVT::i1) {
1384 const APInt &CIVal = ConstInt->getValue();
Chad Rosier1c47de82011-11-11 06:27:41 +00001385 Imm = (isZExt) ? (int)CIVal.getZExtValue() : (int)CIVal.getSExtValue();
Chad Rosier0ac754f2012-03-15 22:54:20 +00001386 // For INT_MIN/LONG_MIN (i.e., 0x80000000) we need to use a cmp, rather
1387 // then a cmn, because there is no way to represent 2147483648 as a
1388 // signed 32-bit int.
1389 if (Imm < 0 && Imm != (int)0x80000000) {
1390 isNegativeImm = true;
1391 Imm = -Imm;
Chad Rosier6cba97c2011-11-10 01:30:39 +00001392 }
Chad Rosier0ac754f2012-03-15 22:54:20 +00001393 UseImm = isThumb2 ? (ARM_AM::getT2SOImmVal(Imm) != -1) :
1394 (ARM_AM::getSOImmVal(Imm) != -1);
Chad Rosier2f2fe412011-11-09 03:22:02 +00001395 }
1396 } else if (const ConstantFP *ConstFP = dyn_cast<ConstantFP>(Src2Value)) {
1397 if (SrcVT == MVT::f32 || SrcVT == MVT::f64)
1398 if (ConstFP->isZero() && !ConstFP->isNegative())
Chad Rosier1c47de82011-11-11 06:27:41 +00001399 UseImm = true;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001400 }
1401
Eric Christopherd43393a2010-09-08 23:13:45 +00001402 unsigned CmpOpc;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001403 bool isICmp = true;
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001404 bool needsExt = false;
1405 switch (SrcVT.getSimpleVT().SimpleTy) {
Eric Christopherd43393a2010-09-08 23:13:45 +00001406 default: return false;
1407 // TODO: Verify compares.
1408 case MVT::f32:
Chad Rosier2f2fe412011-11-09 03:22:02 +00001409 isICmp = false;
Chad Rosier1c47de82011-11-11 06:27:41 +00001410 CmpOpc = UseImm ? ARM::VCMPEZS : ARM::VCMPES;
Eric Christopherd43393a2010-09-08 23:13:45 +00001411 break;
1412 case MVT::f64:
Chad Rosier2f2fe412011-11-09 03:22:02 +00001413 isICmp = false;
Chad Rosier1c47de82011-11-11 06:27:41 +00001414 CmpOpc = UseImm ? ARM::VCMPEZD : ARM::VCMPED;
Eric Christopherd43393a2010-09-08 23:13:45 +00001415 break;
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001416 case MVT::i1:
1417 case MVT::i8:
1418 case MVT::i16:
1419 needsExt = true;
1420 // Intentional fall-through.
Eric Christopherd43393a2010-09-08 23:13:45 +00001421 case MVT::i32:
Chad Rosier2f2fe412011-11-09 03:22:02 +00001422 if (isThumb2) {
Chad Rosier1c47de82011-11-11 06:27:41 +00001423 if (!UseImm)
Chad Rosier2f2fe412011-11-09 03:22:02 +00001424 CmpOpc = ARM::t2CMPrr;
1425 else
1426 CmpOpc = isNegativeImm ? ARM::t2CMNzri : ARM::t2CMPri;
1427 } else {
Chad Rosier1c47de82011-11-11 06:27:41 +00001428 if (!UseImm)
Chad Rosier2f2fe412011-11-09 03:22:02 +00001429 CmpOpc = ARM::CMPrr;
1430 else
1431 CmpOpc = isNegativeImm ? ARM::CMNzri : ARM::CMPri;
1432 }
Eric Christopherd43393a2010-09-08 23:13:45 +00001433 break;
1434 }
1435
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001436 unsigned SrcReg1 = getRegForValue(Src1Value);
1437 if (SrcReg1 == 0) return false;
Chad Rosier530f7ce2011-10-26 22:47:55 +00001438
Duncan Sands4c0c5452011-11-28 10:31:27 +00001439 unsigned SrcReg2 = 0;
Chad Rosier1c47de82011-11-11 06:27:41 +00001440 if (!UseImm) {
Chad Rosier2f2fe412011-11-09 03:22:02 +00001441 SrcReg2 = getRegForValue(Src2Value);
1442 if (SrcReg2 == 0) return false;
1443 }
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001444
1445 // We have i1, i8, or i16, we need to either zero extend or sign extend.
1446 if (needsExt) {
Chad Rosiera69feb02012-02-16 22:45:33 +00001447 SrcReg1 = ARMEmitIntExt(SrcVT, SrcReg1, MVT::i32, isZExt);
1448 if (SrcReg1 == 0) return false;
Chad Rosier1c47de82011-11-11 06:27:41 +00001449 if (!UseImm) {
Chad Rosiera69feb02012-02-16 22:45:33 +00001450 SrcReg2 = ARMEmitIntExt(SrcVT, SrcReg2, MVT::i32, isZExt);
1451 if (SrcReg2 == 0) return false;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001452 }
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001453 }
Chad Rosier530f7ce2011-10-26 22:47:55 +00001454
Chad Rosier1c47de82011-11-11 06:27:41 +00001455 if (!UseImm) {
Chad Rosier2f2fe412011-11-09 03:22:02 +00001456 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1457 TII.get(CmpOpc))
1458 .addReg(SrcReg1).addReg(SrcReg2));
1459 } else {
1460 MachineInstrBuilder MIB;
1461 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(CmpOpc))
1462 .addReg(SrcReg1);
1463
1464 // Only add immediate for icmp as the immediate for fcmp is an implicit 0.0.
1465 if (isICmp)
Chad Rosier1c47de82011-11-11 06:27:41 +00001466 MIB.addImm(Imm);
Chad Rosier2f2fe412011-11-09 03:22:02 +00001467 AddOptionalDefs(MIB);
1468 }
Chad Rosierade62002011-10-26 23:25:44 +00001469
1470 // For floating point we need to move the result to a comparison register
1471 // that we can then use for branches.
1472 if (Ty->isFloatTy() || Ty->isDoubleTy())
1473 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1474 TII.get(ARM::FMSTAT)));
Chad Rosier530f7ce2011-10-26 22:47:55 +00001475 return true;
1476}
1477
1478bool ARMFastISel::SelectCmp(const Instruction *I) {
1479 const CmpInst *CI = cast<CmpInst>(I);
1480
Eric Christopher229207a2010-09-29 01:14:47 +00001481 // Get the compare predicate.
1482 ARMCC::CondCodes ARMPred = getComparePred(CI->getPredicate());
Eric Christopherdccd2c32010-10-11 08:38:55 +00001483
Eric Christopher229207a2010-09-29 01:14:47 +00001484 // We may not handle every CC for now.
1485 if (ARMPred == ARMCC::AL) return false;
1486
Chad Rosier530f7ce2011-10-26 22:47:55 +00001487 // Emit the compare.
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001488 if (!ARMEmitCmp(CI->getOperand(0), CI->getOperand(1), CI->isUnsigned()))
Chad Rosier530f7ce2011-10-26 22:47:55 +00001489 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001490
Eric Christopher229207a2010-09-29 01:14:47 +00001491 // Now set a register based on the comparison. Explicitly set the predicates
1492 // here.
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001493 unsigned MovCCOpc = isThumb2 ? ARM::t2MOVCCi : ARM::MOVCCi;
Craig Topper44d23822012-02-22 05:59:10 +00001494 const TargetRegisterClass *RC = isThumb2 ? ARM::rGPRRegisterClass
1495 : ARM::GPRRegisterClass;
Eric Christopher5d18d922010-10-07 05:39:19 +00001496 unsigned DestReg = createResultReg(RC);
Chad Rosierade62002011-10-26 23:25:44 +00001497 Constant *Zero = ConstantInt::get(Type::getInt32Ty(*Context), 0);
Eric Christopher229207a2010-09-29 01:14:47 +00001498 unsigned ZeroReg = TargetMaterializeConstant(Zero);
Chad Rosier44c98b72012-03-07 20:59:26 +00001499 // ARMEmitCmp emits a FMSTAT when necessary, so it's always safe to use CPSR.
Eric Christopher229207a2010-09-29 01:14:47 +00001500 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(MovCCOpc), DestReg)
1501 .addReg(ZeroReg).addImm(1)
Chad Rosier44c98b72012-03-07 20:59:26 +00001502 .addImm(ARMPred).addReg(ARM::CPSR);
Eric Christopher229207a2010-09-29 01:14:47 +00001503
Eric Christophera5b1e682010-09-17 22:28:18 +00001504 UpdateValueMap(I, DestReg);
Eric Christopherd43393a2010-09-08 23:13:45 +00001505 return true;
1506}
1507
Eric Christopher43b62be2010-09-27 06:02:23 +00001508bool ARMFastISel::SelectFPExt(const Instruction *I) {
Eric Christopher46203602010-09-09 00:26:48 +00001509 // Make sure we have VFP and that we're extending float to double.
1510 if (!Subtarget->hasVFP2()) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001511
Eric Christopher46203602010-09-09 00:26:48 +00001512 Value *V = I->getOperand(0);
1513 if (!I->getType()->isDoubleTy() ||
1514 !V->getType()->isFloatTy()) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001515
Eric Christopher46203602010-09-09 00:26:48 +00001516 unsigned Op = getRegForValue(V);
1517 if (Op == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001518
Eric Christopher46203602010-09-09 00:26:48 +00001519 unsigned Result = createResultReg(ARM::DPRRegisterClass);
Eric Christopherac1a19e2010-09-09 01:06:51 +00001520 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopheref2fdd22010-09-09 20:36:19 +00001521 TII.get(ARM::VCVTDS), Result)
Eric Christopherce07b542010-09-09 20:26:31 +00001522 .addReg(Op));
1523 UpdateValueMap(I, Result);
1524 return true;
1525}
1526
Eric Christopher43b62be2010-09-27 06:02:23 +00001527bool ARMFastISel::SelectFPTrunc(const Instruction *I) {
Eric Christopherce07b542010-09-09 20:26:31 +00001528 // Make sure we have VFP and that we're truncating double to float.
1529 if (!Subtarget->hasVFP2()) return false;
1530
1531 Value *V = I->getOperand(0);
Eric Christopher022b7fb2010-10-05 23:13:24 +00001532 if (!(I->getType()->isFloatTy() &&
1533 V->getType()->isDoubleTy())) return false;
Eric Christopherce07b542010-09-09 20:26:31 +00001534
1535 unsigned Op = getRegForValue(V);
1536 if (Op == 0) return false;
1537
1538 unsigned Result = createResultReg(ARM::SPRRegisterClass);
Eric Christopherce07b542010-09-09 20:26:31 +00001539 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopheref2fdd22010-09-09 20:36:19 +00001540 TII.get(ARM::VCVTSD), Result)
Eric Christopher46203602010-09-09 00:26:48 +00001541 .addReg(Op));
1542 UpdateValueMap(I, Result);
1543 return true;
1544}
1545
Chad Rosierae46a332012-02-03 21:14:11 +00001546bool ARMFastISel::SelectIToFP(const Instruction *I, bool isSigned) {
Eric Christopher9a040492010-09-09 18:54:59 +00001547 // Make sure we have VFP.
1548 if (!Subtarget->hasVFP2()) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001549
Duncan Sands1440e8b2010-11-03 11:35:31 +00001550 MVT DstVT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001551 Type *Ty = I->getType();
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001552 if (!isTypeLegal(Ty, DstVT))
Eric Christopher9a040492010-09-09 18:54:59 +00001553 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001554
Chad Rosier463fe242011-11-03 02:04:59 +00001555 Value *Src = I->getOperand(0);
1556 EVT SrcVT = TLI.getValueType(Src->getType(), true);
1557 if (SrcVT != MVT::i32 && SrcVT != MVT::i16 && SrcVT != MVT::i8)
Eli Friedman783c6642011-05-25 19:09:45 +00001558 return false;
1559
Chad Rosier463fe242011-11-03 02:04:59 +00001560 unsigned SrcReg = getRegForValue(Src);
1561 if (SrcReg == 0) return false;
1562
1563 // Handle sign-extension.
1564 if (SrcVT == MVT::i16 || SrcVT == MVT::i8) {
1565 EVT DestVT = MVT::i32;
Chad Rosiera69feb02012-02-16 22:45:33 +00001566 SrcReg = ARMEmitIntExt(SrcVT, SrcReg, DestVT,
Chad Rosierae46a332012-02-03 21:14:11 +00001567 /*isZExt*/!isSigned);
Chad Rosiera69feb02012-02-16 22:45:33 +00001568 if (SrcReg == 0) return false;
Chad Rosier463fe242011-11-03 02:04:59 +00001569 }
Eric Christopherdccd2c32010-10-11 08:38:55 +00001570
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001571 // The conversion routine works on fp-reg to fp-reg and the operand above
1572 // was an integer, move it to the fp registers if possible.
Chad Rosier463fe242011-11-03 02:04:59 +00001573 unsigned FP = ARMMoveToFPReg(MVT::f32, SrcReg);
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001574 if (FP == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001575
Eric Christopher9a040492010-09-09 18:54:59 +00001576 unsigned Opc;
Chad Rosierae46a332012-02-03 21:14:11 +00001577 if (Ty->isFloatTy()) Opc = isSigned ? ARM::VSITOS : ARM::VUITOS;
1578 else if (Ty->isDoubleTy()) Opc = isSigned ? ARM::VSITOD : ARM::VUITOD;
Chad Rosierdd1e7512011-08-31 23:49:05 +00001579 else return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001580
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001581 unsigned ResultReg = createResultReg(TLI.getRegClassFor(DstVT));
Eric Christopher9a040492010-09-09 18:54:59 +00001582 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
1583 ResultReg)
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001584 .addReg(FP));
Eric Christopherce07b542010-09-09 20:26:31 +00001585 UpdateValueMap(I, ResultReg);
Eric Christopher9a040492010-09-09 18:54:59 +00001586 return true;
1587}
1588
Chad Rosierae46a332012-02-03 21:14:11 +00001589bool ARMFastISel::SelectFPToI(const Instruction *I, bool isSigned) {
Eric Christopher9a040492010-09-09 18:54:59 +00001590 // Make sure we have VFP.
1591 if (!Subtarget->hasVFP2()) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001592
Duncan Sands1440e8b2010-11-03 11:35:31 +00001593 MVT DstVT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001594 Type *RetTy = I->getType();
Eric Christopher920a2082010-09-10 00:35:09 +00001595 if (!isTypeLegal(RetTy, DstVT))
Eric Christopher9a040492010-09-09 18:54:59 +00001596 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001597
Eric Christopher9a040492010-09-09 18:54:59 +00001598 unsigned Op = getRegForValue(I->getOperand(0));
1599 if (Op == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001600
Eric Christopher9a040492010-09-09 18:54:59 +00001601 unsigned Opc;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001602 Type *OpTy = I->getOperand(0)->getType();
Chad Rosierae46a332012-02-03 21:14:11 +00001603 if (OpTy->isFloatTy()) Opc = isSigned ? ARM::VTOSIZS : ARM::VTOUIZS;
1604 else if (OpTy->isDoubleTy()) Opc = isSigned ? ARM::VTOSIZD : ARM::VTOUIZD;
Chad Rosierdd1e7512011-08-31 23:49:05 +00001605 else return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001606
Chad Rosieree8901c2012-02-03 20:27:51 +00001607 // f64->s32/u32 or f32->s32/u32 both need an intermediate f32 reg.
Eric Christopher022b7fb2010-10-05 23:13:24 +00001608 unsigned ResultReg = createResultReg(TLI.getRegClassFor(MVT::f32));
Eric Christopher9a040492010-09-09 18:54:59 +00001609 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
1610 ResultReg)
1611 .addReg(Op));
Eric Christopherdccd2c32010-10-11 08:38:55 +00001612
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001613 // This result needs to be in an integer register, but the conversion only
1614 // takes place in fp-regs.
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001615 unsigned IntReg = ARMMoveToIntReg(DstVT, ResultReg);
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001616 if (IntReg == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001617
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001618 UpdateValueMap(I, IntReg);
Eric Christopher9a040492010-09-09 18:54:59 +00001619 return true;
1620}
1621
Eric Christopher3bbd3962010-10-11 08:27:59 +00001622bool ARMFastISel::SelectSelect(const Instruction *I) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00001623 MVT VT;
1624 if (!isTypeLegal(I->getType(), VT))
Eric Christopher3bbd3962010-10-11 08:27:59 +00001625 return false;
1626
1627 // Things need to be register sized for register moves.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001628 if (VT != MVT::i32) return false;
Eric Christopher3bbd3962010-10-11 08:27:59 +00001629 const TargetRegisterClass *RC = TLI.getRegClassFor(VT);
1630
1631 unsigned CondReg = getRegForValue(I->getOperand(0));
1632 if (CondReg == 0) return false;
1633 unsigned Op1Reg = getRegForValue(I->getOperand(1));
1634 if (Op1Reg == 0) return false;
Eric Christopher3bbd3962010-10-11 08:27:59 +00001635
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001636 // Check to see if we can use an immediate in the conditional move.
1637 int Imm = 0;
1638 bool UseImm = false;
1639 bool isNegativeImm = false;
1640 if (const ConstantInt *ConstInt = dyn_cast<ConstantInt>(I->getOperand(2))) {
1641 assert (VT == MVT::i32 && "Expecting an i32.");
1642 Imm = (int)ConstInt->getValue().getZExtValue();
1643 if (Imm < 0) {
1644 isNegativeImm = true;
1645 Imm = ~Imm;
1646 }
1647 UseImm = isThumb2 ? (ARM_AM::getT2SOImmVal(Imm) != -1) :
1648 (ARM_AM::getSOImmVal(Imm) != -1);
1649 }
1650
Duncan Sands4c0c5452011-11-28 10:31:27 +00001651 unsigned Op2Reg = 0;
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001652 if (!UseImm) {
1653 Op2Reg = getRegForValue(I->getOperand(2));
1654 if (Op2Reg == 0) return false;
1655 }
1656
1657 unsigned CmpOpc = isThumb2 ? ARM::t2CMPri : ARM::CMPri;
Eric Christopher3bbd3962010-10-11 08:27:59 +00001658 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(CmpOpc))
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001659 .addReg(CondReg).addImm(0));
1660
1661 unsigned MovCCOpc;
1662 if (!UseImm) {
1663 MovCCOpc = isThumb2 ? ARM::t2MOVCCr : ARM::MOVCCr;
1664 } else {
1665 if (!isNegativeImm) {
1666 MovCCOpc = isThumb2 ? ARM::t2MOVCCi : ARM::MOVCCi;
1667 } else {
1668 MovCCOpc = isThumb2 ? ARM::t2MVNCCi : ARM::MVNCCi;
1669 }
1670 }
Eric Christopher3bbd3962010-10-11 08:27:59 +00001671 unsigned ResultReg = createResultReg(RC);
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001672 if (!UseImm)
1673 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(MovCCOpc), ResultReg)
1674 .addReg(Op2Reg).addReg(Op1Reg).addImm(ARMCC::NE).addReg(ARM::CPSR);
1675 else
1676 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(MovCCOpc), ResultReg)
1677 .addReg(Op1Reg).addImm(Imm).addImm(ARMCC::EQ).addReg(ARM::CPSR);
Eric Christopher3bbd3962010-10-11 08:27:59 +00001678 UpdateValueMap(I, ResultReg);
1679 return true;
1680}
1681
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001682bool ARMFastISel::SelectDiv(const Instruction *I, bool isSigned) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00001683 MVT VT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001684 Type *Ty = I->getType();
Eric Christopher08637852010-09-30 22:34:19 +00001685 if (!isTypeLegal(Ty, VT))
1686 return false;
1687
1688 // If we have integer div support we should have selected this automagically.
1689 // In case we have a real miss go ahead and return false and we'll pick
1690 // it up later.
Eric Christopherdccd2c32010-10-11 08:38:55 +00001691 if (Subtarget->hasDivide()) return false;
1692
Eric Christopher08637852010-09-30 22:34:19 +00001693 // Otherwise emit a libcall.
1694 RTLIB::Libcall LC = RTLIB::UNKNOWN_LIBCALL;
Eric Christopher7bdc4de2010-10-11 08:31:54 +00001695 if (VT == MVT::i8)
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001696 LC = isSigned ? RTLIB::SDIV_I8 : RTLIB::UDIV_I8;
Eric Christopher7bdc4de2010-10-11 08:31:54 +00001697 else if (VT == MVT::i16)
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001698 LC = isSigned ? RTLIB::SDIV_I16 : RTLIB::UDIV_I16;
Eric Christopher08637852010-09-30 22:34:19 +00001699 else if (VT == MVT::i32)
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001700 LC = isSigned ? RTLIB::SDIV_I32 : RTLIB::UDIV_I32;
Eric Christopher08637852010-09-30 22:34:19 +00001701 else if (VT == MVT::i64)
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001702 LC = isSigned ? RTLIB::SDIV_I64 : RTLIB::UDIV_I64;
Eric Christopher08637852010-09-30 22:34:19 +00001703 else if (VT == MVT::i128)
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001704 LC = isSigned ? RTLIB::SDIV_I128 : RTLIB::UDIV_I128;
Eric Christopher08637852010-09-30 22:34:19 +00001705 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unsupported SDIV!");
Eric Christopherdccd2c32010-10-11 08:38:55 +00001706
Eric Christopher08637852010-09-30 22:34:19 +00001707 return ARMEmitLibcall(I, LC);
1708}
1709
Chad Rosier769422f2012-02-03 21:23:45 +00001710bool ARMFastISel::SelectRem(const Instruction *I, bool isSigned) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00001711 MVT VT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001712 Type *Ty = I->getType();
Eric Christopher6a880d62010-10-11 08:37:26 +00001713 if (!isTypeLegal(Ty, VT))
1714 return false;
1715
1716 RTLIB::Libcall LC = RTLIB::UNKNOWN_LIBCALL;
1717 if (VT == MVT::i8)
Chad Rosier769422f2012-02-03 21:23:45 +00001718 LC = isSigned ? RTLIB::SREM_I8 : RTLIB::UREM_I8;
Eric Christopher6a880d62010-10-11 08:37:26 +00001719 else if (VT == MVT::i16)
Chad Rosier769422f2012-02-03 21:23:45 +00001720 LC = isSigned ? RTLIB::SREM_I16 : RTLIB::UREM_I16;
Eric Christopher6a880d62010-10-11 08:37:26 +00001721 else if (VT == MVT::i32)
Chad Rosier769422f2012-02-03 21:23:45 +00001722 LC = isSigned ? RTLIB::SREM_I32 : RTLIB::UREM_I32;
Eric Christopher6a880d62010-10-11 08:37:26 +00001723 else if (VT == MVT::i64)
Chad Rosier769422f2012-02-03 21:23:45 +00001724 LC = isSigned ? RTLIB::SREM_I64 : RTLIB::UREM_I64;
Eric Christopher6a880d62010-10-11 08:37:26 +00001725 else if (VT == MVT::i128)
Chad Rosier769422f2012-02-03 21:23:45 +00001726 LC = isSigned ? RTLIB::SREM_I128 : RTLIB::UREM_I128;
Eric Christophera1640d92010-10-11 08:40:05 +00001727 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unsupported SREM!");
Eric Christopher2896df82010-10-15 18:02:07 +00001728
Eric Christopher6a880d62010-10-11 08:37:26 +00001729 return ARMEmitLibcall(I, LC);
1730}
1731
Chad Rosier3901c3e2012-02-06 23:50:07 +00001732bool ARMFastISel::SelectBinaryIntOp(const Instruction *I, unsigned ISDOpcode) {
Chad Rosier3901c3e2012-02-06 23:50:07 +00001733 EVT DestVT = TLI.getValueType(I->getType(), true);
1734
1735 // We can get here in the case when we have a binary operation on a non-legal
1736 // type and the target independent selector doesn't know how to handle it.
1737 if (DestVT != MVT::i16 && DestVT != MVT::i8 && DestVT != MVT::i1)
1738 return false;
1739
Chad Rosier6fde8752012-02-08 02:29:21 +00001740 unsigned Opc;
1741 switch (ISDOpcode) {
1742 default: return false;
1743 case ISD::ADD:
1744 Opc = isThumb2 ? ARM::t2ADDrr : ARM::ADDrr;
1745 break;
1746 case ISD::OR:
1747 Opc = isThumb2 ? ARM::t2ORRrr : ARM::ORRrr;
1748 break;
Chad Rosier743e1992012-02-08 02:45:44 +00001749 case ISD::SUB:
1750 Opc = isThumb2 ? ARM::t2SUBrr : ARM::SUBrr;
1751 break;
Chad Rosier6fde8752012-02-08 02:29:21 +00001752 }
1753
Chad Rosier3901c3e2012-02-06 23:50:07 +00001754 unsigned SrcReg1 = getRegForValue(I->getOperand(0));
1755 if (SrcReg1 == 0) return false;
1756
1757 // TODO: Often the 2nd operand is an immediate, which can be encoded directly
1758 // in the instruction, rather then materializing the value in a register.
1759 unsigned SrcReg2 = getRegForValue(I->getOperand(1));
1760 if (SrcReg2 == 0) return false;
1761
Chad Rosier3901c3e2012-02-06 23:50:07 +00001762 unsigned ResultReg = createResultReg(TLI.getRegClassFor(MVT::i32));
1763 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1764 TII.get(Opc), ResultReg)
1765 .addReg(SrcReg1).addReg(SrcReg2));
1766 UpdateValueMap(I, ResultReg);
1767 return true;
1768}
1769
1770bool ARMFastISel::SelectBinaryFPOp(const Instruction *I, unsigned ISDOpcode) {
Eric Christopherbd6bf082010-09-09 01:02:03 +00001771 EVT VT = TLI.getValueType(I->getType(), true);
Eric Christopherac1a19e2010-09-09 01:06:51 +00001772
Eric Christopherbc39b822010-09-09 00:53:57 +00001773 // We can get here in the case when we want to use NEON for our fp
1774 // operations, but can't figure out how to. Just use the vfp instructions
1775 // if we have them.
1776 // FIXME: It'd be nice to use NEON instructions.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001777 Type *Ty = I->getType();
Eric Christopherbd6bf082010-09-09 01:02:03 +00001778 bool isFloat = (Ty->isDoubleTy() || Ty->isFloatTy());
1779 if (isFloat && !Subtarget->hasVFP2())
1780 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001781
Eric Christopherbc39b822010-09-09 00:53:57 +00001782 unsigned Opc;
Duncan Sandscdfad362010-11-03 12:17:33 +00001783 bool is64bit = VT == MVT::f64 || VT == MVT::i64;
Eric Christopherbc39b822010-09-09 00:53:57 +00001784 switch (ISDOpcode) {
1785 default: return false;
1786 case ISD::FADD:
Eric Christopherbd6bf082010-09-09 01:02:03 +00001787 Opc = is64bit ? ARM::VADDD : ARM::VADDS;
Eric Christopherbc39b822010-09-09 00:53:57 +00001788 break;
1789 case ISD::FSUB:
Eric Christopherbd6bf082010-09-09 01:02:03 +00001790 Opc = is64bit ? ARM::VSUBD : ARM::VSUBS;
Eric Christopherbc39b822010-09-09 00:53:57 +00001791 break;
1792 case ISD::FMUL:
Eric Christopherbd6bf082010-09-09 01:02:03 +00001793 Opc = is64bit ? ARM::VMULD : ARM::VMULS;
Eric Christopherbc39b822010-09-09 00:53:57 +00001794 break;
1795 }
Chad Rosier508a1f42011-11-16 18:39:44 +00001796 unsigned Op1 = getRegForValue(I->getOperand(0));
1797 if (Op1 == 0) return false;
1798
1799 unsigned Op2 = getRegForValue(I->getOperand(1));
1800 if (Op2 == 0) return false;
1801
Eric Christopherbd6bf082010-09-09 01:02:03 +00001802 unsigned ResultReg = createResultReg(TLI.getRegClassFor(VT));
Eric Christopherbc39b822010-09-09 00:53:57 +00001803 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1804 TII.get(Opc), ResultReg)
1805 .addReg(Op1).addReg(Op2));
Eric Christopherce07b542010-09-09 20:26:31 +00001806 UpdateValueMap(I, ResultReg);
Eric Christopherbc39b822010-09-09 00:53:57 +00001807 return true;
1808}
1809
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001810// Call Handling Code
1811
1812// This is largely taken directly from CCAssignFnForNode - we don't support
1813// varargs in FastISel so that part has been removed.
1814// TODO: We may not support all of this.
1815CCAssignFn *ARMFastISel::CCAssignFnForCall(CallingConv::ID CC, bool Return) {
1816 switch (CC) {
1817 default:
1818 llvm_unreachable("Unsupported calling convention");
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001819 case CallingConv::Fast:
Evan Cheng1f8b40d2010-10-22 18:57:05 +00001820 // Ignore fastcc. Silence compiler warnings.
1821 (void)RetFastCC_ARM_APCS;
1822 (void)FastCC_ARM_APCS;
1823 // Fallthrough
1824 case CallingConv::C:
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001825 // Use target triple & subtarget features to do actual dispatch.
1826 if (Subtarget->isAAPCS_ABI()) {
1827 if (Subtarget->hasVFP2() &&
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001828 TM.Options.FloatABIType == FloatABI::Hard)
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001829 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
1830 else
1831 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
1832 } else
1833 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
1834 case CallingConv::ARM_AAPCS_VFP:
1835 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
1836 case CallingConv::ARM_AAPCS:
1837 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
1838 case CallingConv::ARM_APCS:
1839 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
1840 }
1841}
1842
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001843bool ARMFastISel::ProcessCallArgs(SmallVectorImpl<Value*> &Args,
1844 SmallVectorImpl<unsigned> &ArgRegs,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001845 SmallVectorImpl<MVT> &ArgVTs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001846 SmallVectorImpl<ISD::ArgFlagsTy> &ArgFlags,
1847 SmallVectorImpl<unsigned> &RegArgs,
1848 CallingConv::ID CC,
1849 unsigned &NumBytes) {
1850 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001851 CCState CCInfo(CC, false, *FuncInfo.MF, TM, ArgLocs, *Context);
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001852 CCInfo.AnalyzeCallOperands(ArgVTs, ArgFlags, CCAssignFnForCall(CC, false));
1853
Bill Wendling5aeff312012-03-16 23:11:07 +00001854 // Check that we can handle all of the arguments. If we can't, then bail out
1855 // now before we add code to the MBB.
1856 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1857 CCValAssign &VA = ArgLocs[i];
1858 MVT ArgVT = ArgVTs[VA.getValNo()];
1859
1860 // We don't handle NEON/vector parameters yet.
1861 if (ArgVT.isVector() || ArgVT.getSizeInBits() > 64)
1862 return false;
1863
1864 // Now copy/store arg to correct locations.
1865 if (VA.isRegLoc() && !VA.needsCustom()) {
1866 continue;
1867 } else if (VA.needsCustom()) {
1868 // TODO: We need custom lowering for vector (v2f64) args.
1869 if (VA.getLocVT() != MVT::f64 ||
1870 // TODO: Only handle register args for now.
1871 !VA.isRegLoc() || !ArgLocs[++i].isRegLoc())
1872 return false;
1873 } else {
1874 switch (static_cast<EVT>(ArgVT).getSimpleVT().SimpleTy) {
1875 default:
1876 return false;
1877 case MVT::i1:
1878 case MVT::i8:
1879 case MVT::i16:
1880 case MVT::i32:
1881 break;
1882 case MVT::f32:
1883 if (!Subtarget->hasVFP2())
1884 return false;
1885 break;
1886 case MVT::f64:
1887 if (!Subtarget->hasVFP2())
1888 return false;
1889 break;
1890 }
1891 }
1892 }
1893
1894 // At the point, we are able to handle the call's arguments in fast isel.
1895
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001896 // Get a count of how many bytes are to be pushed on the stack.
1897 NumBytes = CCInfo.getNextStackOffset();
1898
1899 // Issue CALLSEQ_START
Evan Chengd5b03f22011-06-28 21:14:33 +00001900 unsigned AdjStackDown = TII.getCallFrameSetupOpcode();
Eric Christopherfb0b8922010-10-11 21:20:02 +00001901 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1902 TII.get(AdjStackDown))
1903 .addImm(NumBytes));
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001904
1905 // Process the args.
1906 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1907 CCValAssign &VA = ArgLocs[i];
1908 unsigned Arg = ArgRegs[VA.getValNo()];
Duncan Sands1440e8b2010-11-03 11:35:31 +00001909 MVT ArgVT = ArgVTs[VA.getValNo()];
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001910
Bill Wendling5aeff312012-03-16 23:11:07 +00001911 assert((!ArgVT.isVector() && ArgVT.getSizeInBits() <= 64) &&
1912 "We don't handle NEON/vector parameters yet.");
Eric Christophera4633f52010-10-23 09:37:17 +00001913
Eric Christopherf9764fa2010-09-30 20:49:44 +00001914 // Handle arg promotion, etc.
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001915 switch (VA.getLocInfo()) {
1916 case CCValAssign::Full: break;
Eric Christopherfa87d662010-10-18 02:17:53 +00001917 case CCValAssign::SExt: {
Chad Rosierb74c8652011-12-02 20:25:18 +00001918 MVT DestVT = VA.getLocVT();
Chad Rosier5793a652012-02-14 22:29:48 +00001919 Arg = ARMEmitIntExt(ArgVT, Arg, DestVT, /*isZExt*/false);
1920 assert (Arg != 0 && "Failed to emit a sext");
Chad Rosierb74c8652011-12-02 20:25:18 +00001921 ArgVT = DestVT;
Eric Christopherfa87d662010-10-18 02:17:53 +00001922 break;
1923 }
Chad Rosier42536af2011-11-05 20:16:15 +00001924 case CCValAssign::AExt:
1925 // Intentional fall-through. Handle AExt and ZExt.
Eric Christopherfa87d662010-10-18 02:17:53 +00001926 case CCValAssign::ZExt: {
Chad Rosierb74c8652011-12-02 20:25:18 +00001927 MVT DestVT = VA.getLocVT();
Chad Rosier5793a652012-02-14 22:29:48 +00001928 Arg = ARMEmitIntExt(ArgVT, Arg, DestVT, /*isZExt*/true);
1929 assert (Arg != 0 && "Failed to emit a sext");
Chad Rosierb74c8652011-12-02 20:25:18 +00001930 ArgVT = DestVT;
Eric Christopherfa87d662010-10-18 02:17:53 +00001931 break;
1932 }
1933 case CCValAssign::BCvt: {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001934 unsigned BC = FastEmit_r(ArgVT, VA.getLocVT(), ISD::BITCAST, Arg,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001935 /*TODO: Kill=*/false);
Eric Christopherfa87d662010-10-18 02:17:53 +00001936 assert(BC != 0 && "Failed to emit a bitcast!");
1937 Arg = BC;
1938 ArgVT = VA.getLocVT();
1939 break;
1940 }
1941 default: llvm_unreachable("Unknown arg promotion!");
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001942 }
1943
1944 // Now copy/store arg to correct locations.
Eric Christopherfb0b8922010-10-11 21:20:02 +00001945 if (VA.isRegLoc() && !VA.needsCustom()) {
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001946 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
Eric Christopherf9764fa2010-09-30 20:49:44 +00001947 VA.getLocReg())
Chad Rosier42536af2011-11-05 20:16:15 +00001948 .addReg(Arg);
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001949 RegArgs.push_back(VA.getLocReg());
Eric Christopher2d8f6fe2010-10-21 00:01:47 +00001950 } else if (VA.needsCustom()) {
1951 // TODO: We need custom lowering for vector (v2f64) args.
Bill Wendling5aeff312012-03-16 23:11:07 +00001952 assert(VA.getLocVT() == MVT::f64 &&
1953 "Custom lowering for v2f64 args not available");
Jim Grosbach6b156392010-10-27 21:39:08 +00001954
Eric Christopher2d8f6fe2010-10-21 00:01:47 +00001955 CCValAssign &NextVA = ArgLocs[++i];
1956
Bill Wendling5aeff312012-03-16 23:11:07 +00001957 assert(VA.isRegLoc() && NextVA.isRegLoc() &&
1958 "We only handle register args!");
Eric Christopher2d8f6fe2010-10-21 00:01:47 +00001959
1960 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1961 TII.get(ARM::VMOVRRD), VA.getLocReg())
1962 .addReg(NextVA.getLocReg(), RegState::Define)
1963 .addReg(Arg));
1964 RegArgs.push_back(VA.getLocReg());
1965 RegArgs.push_back(NextVA.getLocReg());
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001966 } else {
Eric Christopher5b924802010-10-21 20:09:54 +00001967 assert(VA.isMemLoc());
1968 // Need to store on the stack.
Eric Christopher0d581222010-11-19 22:30:02 +00001969 Address Addr;
1970 Addr.BaseType = Address::RegBase;
1971 Addr.Base.Reg = ARM::SP;
1972 Addr.Offset = VA.getLocMemOffset();
Eric Christopher5b924802010-10-21 20:09:54 +00001973
Bill Wendling5aeff312012-03-16 23:11:07 +00001974 bool EmitRet = ARMEmitStore(ArgVT, Arg, Addr); (void)EmitRet;
1975 assert(EmitRet && "Could not emit a store for argument!");
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001976 }
1977 }
Bill Wendling5aeff312012-03-16 23:11:07 +00001978
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001979 return true;
1980}
1981
Duncan Sands1440e8b2010-11-03 11:35:31 +00001982bool ARMFastISel::FinishCall(MVT RetVT, SmallVectorImpl<unsigned> &UsedRegs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001983 const Instruction *I, CallingConv::ID CC,
1984 unsigned &NumBytes) {
1985 // Issue CALLSEQ_END
Evan Chengd5b03f22011-06-28 21:14:33 +00001986 unsigned AdjStackUp = TII.getCallFrameDestroyOpcode();
Eric Christopherfb0b8922010-10-11 21:20:02 +00001987 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1988 TII.get(AdjStackUp))
1989 .addImm(NumBytes).addImm(0));
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001990
1991 // Now the return value.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001992 if (RetVT != MVT::isVoid) {
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001993 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001994 CCState CCInfo(CC, false, *FuncInfo.MF, TM, RVLocs, *Context);
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001995 CCInfo.AnalyzeCallResult(RetVT, CCAssignFnForCall(CC, true));
1996
1997 // Copy all of the result registers out of their specified physreg.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001998 if (RVLocs.size() == 2 && RetVT == MVT::f64) {
Eric Christopher14df8822010-10-01 00:00:11 +00001999 // For this move we copy into two registers and then move into the
2000 // double fp reg we want.
Eric Christopher14df8822010-10-01 00:00:11 +00002001 EVT DestVT = RVLocs[0].getValVT();
Craig Topper44d23822012-02-22 05:59:10 +00002002 const TargetRegisterClass* DstRC = TLI.getRegClassFor(DestVT);
Eric Christopher14df8822010-10-01 00:00:11 +00002003 unsigned ResultReg = createResultReg(DstRC);
2004 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2005 TII.get(ARM::VMOVDRR), ResultReg)
Eric Christopher3659ac22010-10-20 08:02:24 +00002006 .addReg(RVLocs[0].getLocReg())
2007 .addReg(RVLocs[1].getLocReg()));
Eric Christopherdccd2c32010-10-11 08:38:55 +00002008
Eric Christopher3659ac22010-10-20 08:02:24 +00002009 UsedRegs.push_back(RVLocs[0].getLocReg());
2010 UsedRegs.push_back(RVLocs[1].getLocReg());
Jim Grosbach6b156392010-10-27 21:39:08 +00002011
Eric Christopherdccd2c32010-10-11 08:38:55 +00002012 // Finally update the result.
Eric Christopher14df8822010-10-01 00:00:11 +00002013 UpdateValueMap(I, ResultReg);
2014 } else {
Jim Grosbach95369592010-10-13 23:34:31 +00002015 assert(RVLocs.size() == 1 &&"Can't handle non-double multi-reg retvals!");
Eric Christopher14df8822010-10-01 00:00:11 +00002016 EVT CopyVT = RVLocs[0].getValVT();
Chad Rosier0eff39f2011-11-08 00:03:32 +00002017
2018 // Special handling for extended integers.
2019 if (RetVT == MVT::i1 || RetVT == MVT::i8 || RetVT == MVT::i16)
2020 CopyVT = MVT::i32;
2021
Craig Topper44d23822012-02-22 05:59:10 +00002022 const TargetRegisterClass* DstRC = TLI.getRegClassFor(CopyVT);
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002023
Eric Christopher14df8822010-10-01 00:00:11 +00002024 unsigned ResultReg = createResultReg(DstRC);
2025 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
2026 ResultReg).addReg(RVLocs[0].getLocReg());
2027 UsedRegs.push_back(RVLocs[0].getLocReg());
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002028
Eric Christopherdccd2c32010-10-11 08:38:55 +00002029 // Finally update the result.
Eric Christopher14df8822010-10-01 00:00:11 +00002030 UpdateValueMap(I, ResultReg);
2031 }
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002032 }
2033
Eric Christopherdccd2c32010-10-11 08:38:55 +00002034 return true;
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002035}
2036
Eric Christopher4f512ef2010-10-22 01:28:00 +00002037bool ARMFastISel::SelectRet(const Instruction *I) {
2038 const ReturnInst *Ret = cast<ReturnInst>(I);
2039 const Function &F = *I->getParent()->getParent();
Jim Grosbach6b156392010-10-27 21:39:08 +00002040
Eric Christopher4f512ef2010-10-22 01:28:00 +00002041 if (!FuncInfo.CanLowerReturn)
2042 return false;
Jim Grosbach6b156392010-10-27 21:39:08 +00002043
Eric Christopher4f512ef2010-10-22 01:28:00 +00002044 if (F.isVarArg())
2045 return false;
2046
2047 CallingConv::ID CC = F.getCallingConv();
2048 if (Ret->getNumOperands() > 0) {
2049 SmallVector<ISD::OutputArg, 4> Outs;
2050 GetReturnInfo(F.getReturnType(), F.getAttributes().getRetAttributes(),
2051 Outs, TLI);
2052
2053 // Analyze operands of the call, assigning locations to each operand.
2054 SmallVector<CCValAssign, 16> ValLocs;
Jim Grosbachb04546f2011-09-13 20:30:37 +00002055 CCState CCInfo(CC, F.isVarArg(), *FuncInfo.MF, TM, ValLocs,I->getContext());
Eric Christopher4f512ef2010-10-22 01:28:00 +00002056 CCInfo.AnalyzeReturn(Outs, CCAssignFnForCall(CC, true /* is Ret */));
2057
2058 const Value *RV = Ret->getOperand(0);
2059 unsigned Reg = getRegForValue(RV);
2060 if (Reg == 0)
2061 return false;
2062
2063 // Only handle a single return value for now.
2064 if (ValLocs.size() != 1)
2065 return false;
2066
2067 CCValAssign &VA = ValLocs[0];
Jim Grosbach6b156392010-10-27 21:39:08 +00002068
Eric Christopher4f512ef2010-10-22 01:28:00 +00002069 // Don't bother handling odd stuff for now.
2070 if (VA.getLocInfo() != CCValAssign::Full)
2071 return false;
2072 // Only handle register returns for now.
2073 if (!VA.isRegLoc())
2074 return false;
Chad Rosierf470cbb2011-11-04 00:50:21 +00002075
2076 unsigned SrcReg = Reg + VA.getValNo();
2077 EVT RVVT = TLI.getValueType(RV->getType());
2078 EVT DestVT = VA.getValVT();
2079 // Special handling for extended integers.
2080 if (RVVT != DestVT) {
2081 if (RVVT != MVT::i1 && RVVT != MVT::i8 && RVVT != MVT::i16)
2082 return false;
2083
Chad Rosierf470cbb2011-11-04 00:50:21 +00002084 assert(DestVT == MVT::i32 && "ARM should always ext to i32");
2085
Chad Rosierb8703fe2012-02-17 01:21:28 +00002086 // Perform extension if flagged as either zext or sext. Otherwise, do
2087 // nothing.
2088 if (Outs[0].Flags.isZExt() || Outs[0].Flags.isSExt()) {
2089 SrcReg = ARMEmitIntExt(RVVT, SrcReg, DestVT, Outs[0].Flags.isZExt());
2090 if (SrcReg == 0) return false;
2091 }
Chad Rosierf470cbb2011-11-04 00:50:21 +00002092 }
Jim Grosbach6b156392010-10-27 21:39:08 +00002093
Eric Christopher4f512ef2010-10-22 01:28:00 +00002094 // Make the copy.
Eric Christopher4f512ef2010-10-22 01:28:00 +00002095 unsigned DstReg = VA.getLocReg();
2096 const TargetRegisterClass* SrcRC = MRI.getRegClass(SrcReg);
2097 // Avoid a cross-class copy. This is very unlikely.
2098 if (!SrcRC->contains(DstReg))
2099 return false;
2100 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
2101 DstReg).addReg(SrcReg);
2102
2103 // Mark the register as live out of the function.
2104 MRI.addLiveOut(VA.getLocReg());
2105 }
Jim Grosbach6b156392010-10-27 21:39:08 +00002106
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002107 unsigned RetOpc = isThumb2 ? ARM::tBX_RET : ARM::BX_RET;
Eric Christopher4f512ef2010-10-22 01:28:00 +00002108 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2109 TII.get(RetOpc)));
2110 return true;
2111}
2112
Eric Christopher872f4a22011-02-22 01:37:10 +00002113unsigned ARMFastISel::ARMSelectCallOp(const GlobalValue *GV) {
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002114 if (isThumb2) {
Jakob Stoklund Olesenf16936e2012-04-06 00:04:58 +00002115 return ARM::tBL;
Eric Christopher872f4a22011-02-22 01:37:10 +00002116 } else {
Jakob Stoklund Olesenf16936e2012-04-06 00:04:58 +00002117 return ARM::BL;
Eric Christopher872f4a22011-02-22 01:37:10 +00002118 }
2119}
2120
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002121// A quick function that will emit a call for a named libcall in F with the
2122// vector of passed arguments for the Instruction in I. We can assume that we
Eric Christopherdccd2c32010-10-11 08:38:55 +00002123// can emit a call for any libcall we can produce. This is an abridged version
2124// of the full call infrastructure since we won't need to worry about things
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002125// like computed function pointers or strange arguments at call sites.
2126// TODO: Try to unify this and the normal call bits for ARM, then try to unify
2127// with X86.
Eric Christopher7ed8ec92010-09-28 01:21:42 +00002128bool ARMFastISel::ARMEmitLibcall(const Instruction *I, RTLIB::Libcall Call) {
2129 CallingConv::ID CC = TLI.getLibcallCallingConv(Call);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002130
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002131 // Handle *simple* calls for now.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002132 Type *RetTy = I->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00002133 MVT RetVT;
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002134 if (RetTy->isVoidTy())
2135 RetVT = MVT::isVoid;
2136 else if (!isTypeLegal(RetTy, RetVT))
2137 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002138
Eric Christopher836c6242010-12-15 23:47:29 +00002139 // TODO: For now if we have long calls specified we don't handle the call.
2140 if (EnableARMLongCalls) return false;
2141
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002142 // Set up the argument vectors.
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002143 SmallVector<Value*, 8> Args;
2144 SmallVector<unsigned, 8> ArgRegs;
Duncan Sands1440e8b2010-11-03 11:35:31 +00002145 SmallVector<MVT, 8> ArgVTs;
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002146 SmallVector<ISD::ArgFlagsTy, 8> ArgFlags;
2147 Args.reserve(I->getNumOperands());
2148 ArgRegs.reserve(I->getNumOperands());
2149 ArgVTs.reserve(I->getNumOperands());
2150 ArgFlags.reserve(I->getNumOperands());
Eric Christopher7ed8ec92010-09-28 01:21:42 +00002151 for (unsigned i = 0; i < I->getNumOperands(); ++i) {
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002152 Value *Op = I->getOperand(i);
2153 unsigned Arg = getRegForValue(Op);
2154 if (Arg == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002155
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002156 Type *ArgTy = Op->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00002157 MVT ArgVT;
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002158 if (!isTypeLegal(ArgTy, ArgVT)) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002159
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002160 ISD::ArgFlagsTy Flags;
2161 unsigned OriginalAlignment = TD.getABITypeAlignment(ArgTy);
2162 Flags.setOrigAlign(OriginalAlignment);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002163
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002164 Args.push_back(Op);
2165 ArgRegs.push_back(Arg);
2166 ArgVTs.push_back(ArgVT);
2167 ArgFlags.push_back(Flags);
2168 }
Eric Christopherdccd2c32010-10-11 08:38:55 +00002169
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002170 // Handle the arguments now that we've gotten them.
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002171 SmallVector<unsigned, 4> RegArgs;
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002172 unsigned NumBytes;
2173 if (!ProcessCallArgs(Args, ArgRegs, ArgVTs, ArgFlags, RegArgs, CC, NumBytes))
2174 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002175
Jakob Stoklund Olesenf16936e2012-04-06 00:04:58 +00002176 // Issue the call.
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002177 MachineInstrBuilder MIB;
Eric Christopher872f4a22011-02-22 01:37:10 +00002178 unsigned CallOpc = ARMSelectCallOp(NULL);
Bill Wendling5aeff312012-03-16 23:11:07 +00002179 if (isThumb2)
Eric Christopherc19aadb2010-12-21 03:50:43 +00002180 // Explicitly adding the predicate here.
2181 MIB = AddDefaultPred(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2182 TII.get(CallOpc)))
2183 .addExternalSymbol(TLI.getLibcallName(Call));
Eric Christopher872f4a22011-02-22 01:37:10 +00002184 else
Eric Christopherc19aadb2010-12-21 03:50:43 +00002185 // Explicitly adding the predicate here.
2186 MIB = AddDefaultPred(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2187 TII.get(CallOpc))
2188 .addExternalSymbol(TLI.getLibcallName(Call)));
Eric Christopherdccd2c32010-10-11 08:38:55 +00002189
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002190 // Add implicit physical register uses to the call.
2191 for (unsigned i = 0, e = RegArgs.size(); i != e; ++i)
2192 MIB.addReg(RegArgs[i]);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002193
Jakob Stoklund Olesenc54f6342012-02-24 01:19:29 +00002194 // Add a register mask with the call-preserved registers.
2195 // Proper defs for return values will be added by setPhysRegsDeadExcept().
2196 MIB.addRegMask(TRI.getCallPreservedMask(CC));
2197
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002198 // Finish off the call including any return values.
Eric Christopherdccd2c32010-10-11 08:38:55 +00002199 SmallVector<unsigned, 4> UsedRegs;
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002200 if (!FinishCall(RetVT, UsedRegs, I, CC, NumBytes)) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002201
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002202 // Set all unused physreg defs as dead.
2203 static_cast<MachineInstr *>(MIB)->setPhysRegsDeadExcept(UsedRegs, TRI);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002204
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002205 return true;
2206}
2207
Chad Rosier11add262011-11-11 23:31:03 +00002208bool ARMFastISel::SelectCall(const Instruction *I,
2209 const char *IntrMemName = 0) {
Eric Christopherf9764fa2010-09-30 20:49:44 +00002210 const CallInst *CI = cast<CallInst>(I);
2211 const Value *Callee = CI->getCalledValue();
2212
Chad Rosier11add262011-11-11 23:31:03 +00002213 // Can't handle inline asm.
2214 if (isa<InlineAsm>(Callee)) return false;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002215
Eric Christopher52f6c032011-05-02 20:16:33 +00002216 // Only handle global variable Callees.
Eric Christopherf9764fa2010-09-30 20:49:44 +00002217 const GlobalValue *GV = dyn_cast<GlobalValue>(Callee);
Eric Christopher52f6c032011-05-02 20:16:33 +00002218 if (!GV)
Eric Christophere6ca6772010-10-01 21:33:12 +00002219 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002220
Eric Christopherf9764fa2010-09-30 20:49:44 +00002221 // Check the calling convention.
2222 ImmutableCallSite CS(CI);
2223 CallingConv::ID CC = CS.getCallingConv();
Eric Christopher4cf34c62010-10-18 06:49:12 +00002224
Eric Christopherf9764fa2010-09-30 20:49:44 +00002225 // TODO: Avoid some calling conventions?
Eric Christopherdccd2c32010-10-11 08:38:55 +00002226
Eric Christopherf9764fa2010-09-30 20:49:44 +00002227 // Let SDISel handle vararg functions.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002228 PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
2229 FunctionType *FTy = cast<FunctionType>(PT->getElementType());
Eric Christopherf9764fa2010-09-30 20:49:44 +00002230 if (FTy->isVarArg())
2231 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002232
Eric Christopherf9764fa2010-09-30 20:49:44 +00002233 // Handle *simple* calls for now.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002234 Type *RetTy = I->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00002235 MVT RetVT;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002236 if (RetTy->isVoidTy())
2237 RetVT = MVT::isVoid;
Chad Rosier0eff39f2011-11-08 00:03:32 +00002238 else if (!isTypeLegal(RetTy, RetVT) && RetVT != MVT::i16 &&
2239 RetVT != MVT::i8 && RetVT != MVT::i1)
Eric Christopherf9764fa2010-09-30 20:49:44 +00002240 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002241
Eric Christopher836c6242010-12-15 23:47:29 +00002242 // TODO: For now if we have long calls specified we don't handle the call.
2243 if (EnableARMLongCalls) return false;
Eric Christopher299bbb22011-04-29 00:03:10 +00002244
Eric Christopherf9764fa2010-09-30 20:49:44 +00002245 // Set up the argument vectors.
2246 SmallVector<Value*, 8> Args;
2247 SmallVector<unsigned, 8> ArgRegs;
Duncan Sands1440e8b2010-11-03 11:35:31 +00002248 SmallVector<MVT, 8> ArgVTs;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002249 SmallVector<ISD::ArgFlagsTy, 8> ArgFlags;
Chad Rosier92fd0172012-02-15 00:23:55 +00002250 unsigned arg_size = CS.arg_size();
2251 Args.reserve(arg_size);
2252 ArgRegs.reserve(arg_size);
2253 ArgVTs.reserve(arg_size);
2254 ArgFlags.reserve(arg_size);
Eric Christopherf9764fa2010-09-30 20:49:44 +00002255 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
2256 i != e; ++i) {
Chad Rosier11add262011-11-11 23:31:03 +00002257 // If we're lowering a memory intrinsic instead of a regular call, skip the
2258 // last two arguments, which shouldn't be passed to the underlying function.
2259 if (IntrMemName && e-i <= 2)
2260 break;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002261
Eric Christopherf9764fa2010-09-30 20:49:44 +00002262 ISD::ArgFlagsTy Flags;
2263 unsigned AttrInd = i - CS.arg_begin() + 1;
2264 if (CS.paramHasAttr(AttrInd, Attribute::SExt))
2265 Flags.setSExt();
2266 if (CS.paramHasAttr(AttrInd, Attribute::ZExt))
2267 Flags.setZExt();
2268
Chad Rosier8e4a2e42011-11-04 00:58:10 +00002269 // FIXME: Only handle *easy* calls for now.
Eric Christopherf9764fa2010-09-30 20:49:44 +00002270 if (CS.paramHasAttr(AttrInd, Attribute::InReg) ||
2271 CS.paramHasAttr(AttrInd, Attribute::StructRet) ||
2272 CS.paramHasAttr(AttrInd, Attribute::Nest) ||
2273 CS.paramHasAttr(AttrInd, Attribute::ByVal))
2274 return false;
2275
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002276 Type *ArgTy = (*i)->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00002277 MVT ArgVT;
Chad Rosier42536af2011-11-05 20:16:15 +00002278 if (!isTypeLegal(ArgTy, ArgVT) && ArgVT != MVT::i16 && ArgVT != MVT::i8 &&
2279 ArgVT != MVT::i1)
Eric Christopherf9764fa2010-09-30 20:49:44 +00002280 return false;
Chad Rosier424fe0e2011-11-18 01:17:34 +00002281
2282 unsigned Arg = getRegForValue(*i);
2283 if (Arg == 0)
2284 return false;
2285
Eric Christopherf9764fa2010-09-30 20:49:44 +00002286 unsigned OriginalAlignment = TD.getABITypeAlignment(ArgTy);
2287 Flags.setOrigAlign(OriginalAlignment);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002288
Eric Christopherf9764fa2010-09-30 20:49:44 +00002289 Args.push_back(*i);
2290 ArgRegs.push_back(Arg);
2291 ArgVTs.push_back(ArgVT);
2292 ArgFlags.push_back(Flags);
2293 }
Eric Christopherdccd2c32010-10-11 08:38:55 +00002294
Eric Christopherf9764fa2010-09-30 20:49:44 +00002295 // Handle the arguments now that we've gotten them.
2296 SmallVector<unsigned, 4> RegArgs;
2297 unsigned NumBytes;
2298 if (!ProcessCallArgs(Args, ArgRegs, ArgVTs, ArgFlags, RegArgs, CC, NumBytes))
2299 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002300
Jakob Stoklund Olesenf16936e2012-04-06 00:04:58 +00002301 // Issue the call.
Eric Christopherf9764fa2010-09-30 20:49:44 +00002302 MachineInstrBuilder MIB;
Eric Christopher872f4a22011-02-22 01:37:10 +00002303 unsigned CallOpc = ARMSelectCallOp(GV);
Eric Christopher7bb59962010-11-29 21:56:23 +00002304 // Explicitly adding the predicate here.
Chad Rosier9eb67482011-11-13 09:44:21 +00002305 if(isThumb2) {
Eric Christopherc19aadb2010-12-21 03:50:43 +00002306 // Explicitly adding the predicate here.
2307 MIB = AddDefaultPred(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Chad Rosier11add262011-11-11 23:31:03 +00002308 TII.get(CallOpc)));
Chad Rosier9eb67482011-11-13 09:44:21 +00002309 if (!IntrMemName)
2310 MIB.addGlobalAddress(GV, 0, 0);
2311 else
2312 MIB.addExternalSymbol(IntrMemName, 0);
2313 } else {
2314 if (!IntrMemName)
2315 // Explicitly adding the predicate here.
2316 MIB = AddDefaultPred(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2317 TII.get(CallOpc))
2318 .addGlobalAddress(GV, 0, 0));
2319 else
2320 MIB = AddDefaultPred(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2321 TII.get(CallOpc))
2322 .addExternalSymbol(IntrMemName, 0));
2323 }
Chad Rosier11add262011-11-11 23:31:03 +00002324
Eric Christopherf9764fa2010-09-30 20:49:44 +00002325 // Add implicit physical register uses to the call.
2326 for (unsigned i = 0, e = RegArgs.size(); i != e; ++i)
2327 MIB.addReg(RegArgs[i]);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002328
Jakob Stoklund Olesenc54f6342012-02-24 01:19:29 +00002329 // Add a register mask with the call-preserved registers.
2330 // Proper defs for return values will be added by setPhysRegsDeadExcept().
2331 MIB.addRegMask(TRI.getCallPreservedMask(CC));
2332
Eric Christopherf9764fa2010-09-30 20:49:44 +00002333 // Finish off the call including any return values.
Eric Christopherdccd2c32010-10-11 08:38:55 +00002334 SmallVector<unsigned, 4> UsedRegs;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002335 if (!FinishCall(RetVT, UsedRegs, I, CC, NumBytes)) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002336
Eric Christopherf9764fa2010-09-30 20:49:44 +00002337 // Set all unused physreg defs as dead.
2338 static_cast<MachineInstr *>(MIB)->setPhysRegsDeadExcept(UsedRegs, TRI);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002339
Eric Christopherf9764fa2010-09-30 20:49:44 +00002340 return true;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002341}
2342
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002343bool ARMFastISel::ARMIsMemCpySmall(uint64_t Len) {
Chad Rosier909cb4f2011-11-14 22:46:17 +00002344 return Len <= 16;
2345}
2346
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002347bool ARMFastISel::ARMTryEmitSmallMemCpy(Address Dest, Address Src, uint64_t Len) {
Chad Rosier909cb4f2011-11-14 22:46:17 +00002348 // Make sure we don't bloat code by inlining very large memcpy's.
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002349 if (!ARMIsMemCpySmall(Len))
Chad Rosier909cb4f2011-11-14 22:46:17 +00002350 return false;
2351
2352 // We don't care about alignment here since we just emit integer accesses.
2353 while (Len) {
2354 MVT VT;
2355 if (Len >= 4)
2356 VT = MVT::i32;
2357 else if (Len >= 2)
2358 VT = MVT::i16;
2359 else {
2360 assert(Len == 1);
2361 VT = MVT::i8;
2362 }
2363
2364 bool RV;
2365 unsigned ResultReg;
2366 RV = ARMEmitLoad(VT, ResultReg, Src);
Eric Christopherfae699a2012-01-11 20:55:27 +00002367 assert (RV == true && "Should be able to handle this load.");
Chad Rosier909cb4f2011-11-14 22:46:17 +00002368 RV = ARMEmitStore(VT, ResultReg, Dest);
Eric Christopherfae699a2012-01-11 20:55:27 +00002369 assert (RV == true && "Should be able to handle this store.");
Duncan Sands5b8a1db2012-02-05 14:20:11 +00002370 (void)RV;
Chad Rosier909cb4f2011-11-14 22:46:17 +00002371
2372 unsigned Size = VT.getSizeInBits()/8;
2373 Len -= Size;
2374 Dest.Offset += Size;
2375 Src.Offset += Size;
2376 }
2377
2378 return true;
2379}
2380
Chad Rosier11add262011-11-11 23:31:03 +00002381bool ARMFastISel::SelectIntrinsicCall(const IntrinsicInst &I) {
2382 // FIXME: Handle more intrinsics.
2383 switch (I.getIntrinsicID()) {
2384 default: return false;
2385 case Intrinsic::memcpy:
2386 case Intrinsic::memmove: {
Chad Rosier11add262011-11-11 23:31:03 +00002387 const MemTransferInst &MTI = cast<MemTransferInst>(I);
2388 // Don't handle volatile.
2389 if (MTI.isVolatile())
2390 return false;
Chad Rosier909cb4f2011-11-14 22:46:17 +00002391
2392 // Disable inlining for memmove before calls to ComputeAddress. Otherwise,
2393 // we would emit dead code because we don't currently handle memmoves.
2394 bool isMemCpy = (I.getIntrinsicID() == Intrinsic::memcpy);
2395 if (isa<ConstantInt>(MTI.getLength()) && isMemCpy) {
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002396 // Small memcpy's are common enough that we want to do them without a call
2397 // if possible.
Chad Rosier909cb4f2011-11-14 22:46:17 +00002398 uint64_t Len = cast<ConstantInt>(MTI.getLength())->getZExtValue();
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002399 if (ARMIsMemCpySmall(Len)) {
Chad Rosier909cb4f2011-11-14 22:46:17 +00002400 Address Dest, Src;
2401 if (!ARMComputeAddress(MTI.getRawDest(), Dest) ||
2402 !ARMComputeAddress(MTI.getRawSource(), Src))
2403 return false;
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002404 if (ARMTryEmitSmallMemCpy(Dest, Src, Len))
Chad Rosier909cb4f2011-11-14 22:46:17 +00002405 return true;
2406 }
2407 }
Chad Rosier11add262011-11-11 23:31:03 +00002408
2409 if (!MTI.getLength()->getType()->isIntegerTy(32))
2410 return false;
2411
2412 if (MTI.getSourceAddressSpace() > 255 || MTI.getDestAddressSpace() > 255)
2413 return false;
2414
2415 const char *IntrMemName = isa<MemCpyInst>(I) ? "memcpy" : "memmove";
2416 return SelectCall(&I, IntrMemName);
2417 }
2418 case Intrinsic::memset: {
2419 const MemSetInst &MSI = cast<MemSetInst>(I);
2420 // Don't handle volatile.
2421 if (MSI.isVolatile())
2422 return false;
2423
2424 if (!MSI.getLength()->getType()->isIntegerTy(32))
2425 return false;
2426
2427 if (MSI.getDestAddressSpace() > 255)
2428 return false;
2429
2430 return SelectCall(&I, "memset");
2431 }
2432 }
Chad Rosier11add262011-11-11 23:31:03 +00002433}
2434
Chad Rosier0d7b2312011-11-02 00:18:48 +00002435bool ARMFastISel::SelectTrunc(const Instruction *I) {
2436 // The high bits for a type smaller than the register size are assumed to be
2437 // undefined.
2438 Value *Op = I->getOperand(0);
2439
2440 EVT SrcVT, DestVT;
2441 SrcVT = TLI.getValueType(Op->getType(), true);
2442 DestVT = TLI.getValueType(I->getType(), true);
2443
2444 if (SrcVT != MVT::i32 && SrcVT != MVT::i16 && SrcVT != MVT::i8)
2445 return false;
2446 if (DestVT != MVT::i16 && DestVT != MVT::i8 && DestVT != MVT::i1)
2447 return false;
2448
2449 unsigned SrcReg = getRegForValue(Op);
2450 if (!SrcReg) return false;
2451
2452 // Because the high bits are undefined, a truncate doesn't generate
2453 // any code.
2454 UpdateValueMap(I, SrcReg);
2455 return true;
2456}
2457
Chad Rosier87633022011-11-02 17:20:24 +00002458unsigned ARMFastISel::ARMEmitIntExt(EVT SrcVT, unsigned SrcReg, EVT DestVT,
2459 bool isZExt) {
Eli Friedman76927d732011-05-25 23:49:02 +00002460 if (DestVT != MVT::i32 && DestVT != MVT::i16 && DestVT != MVT::i8)
Chad Rosier87633022011-11-02 17:20:24 +00002461 return 0;
Eli Friedman76927d732011-05-25 23:49:02 +00002462
2463 unsigned Opc;
Eli Friedman76927d732011-05-25 23:49:02 +00002464 bool isBoolZext = false;
Chad Rosier87633022011-11-02 17:20:24 +00002465 if (!SrcVT.isSimple()) return 0;
Eli Friedman76927d732011-05-25 23:49:02 +00002466 switch (SrcVT.getSimpleVT().SimpleTy) {
Chad Rosier87633022011-11-02 17:20:24 +00002467 default: return 0;
Eli Friedman76927d732011-05-25 23:49:02 +00002468 case MVT::i16:
Chad Rosier87633022011-11-02 17:20:24 +00002469 if (!Subtarget->hasV6Ops()) return 0;
2470 if (isZExt)
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002471 Opc = isThumb2 ? ARM::t2UXTH : ARM::UXTH;
Eli Friedman76927d732011-05-25 23:49:02 +00002472 else
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002473 Opc = isThumb2 ? ARM::t2SXTH : ARM::SXTH;
Eli Friedman76927d732011-05-25 23:49:02 +00002474 break;
2475 case MVT::i8:
Chad Rosier87633022011-11-02 17:20:24 +00002476 if (!Subtarget->hasV6Ops()) return 0;
2477 if (isZExt)
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002478 Opc = isThumb2 ? ARM::t2UXTB : ARM::UXTB;
Eli Friedman76927d732011-05-25 23:49:02 +00002479 else
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002480 Opc = isThumb2 ? ARM::t2SXTB : ARM::SXTB;
Eli Friedman76927d732011-05-25 23:49:02 +00002481 break;
2482 case MVT::i1:
Chad Rosier87633022011-11-02 17:20:24 +00002483 if (isZExt) {
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002484 Opc = isThumb2 ? ARM::t2ANDri : ARM::ANDri;
Eli Friedman76927d732011-05-25 23:49:02 +00002485 isBoolZext = true;
2486 break;
2487 }
Chad Rosier87633022011-11-02 17:20:24 +00002488 return 0;
Eli Friedman76927d732011-05-25 23:49:02 +00002489 }
2490
Chad Rosier87633022011-11-02 17:20:24 +00002491 unsigned ResultReg = createResultReg(TLI.getRegClassFor(MVT::i32));
Eli Friedman76927d732011-05-25 23:49:02 +00002492 MachineInstrBuilder MIB;
Chad Rosier87633022011-11-02 17:20:24 +00002493 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc), ResultReg)
Eli Friedman76927d732011-05-25 23:49:02 +00002494 .addReg(SrcReg);
2495 if (isBoolZext)
2496 MIB.addImm(1);
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002497 else
2498 MIB.addImm(0);
Eli Friedman76927d732011-05-25 23:49:02 +00002499 AddOptionalDefs(MIB);
Chad Rosier87633022011-11-02 17:20:24 +00002500 return ResultReg;
2501}
2502
2503bool ARMFastISel::SelectIntExt(const Instruction *I) {
2504 // On ARM, in general, integer casts don't involve legal types; this code
2505 // handles promotable integers.
Chad Rosier87633022011-11-02 17:20:24 +00002506 Type *DestTy = I->getType();
2507 Value *Src = I->getOperand(0);
2508 Type *SrcTy = Src->getType();
2509
2510 EVT SrcVT, DestVT;
2511 SrcVT = TLI.getValueType(SrcTy, true);
2512 DestVT = TLI.getValueType(DestTy, true);
2513
2514 bool isZExt = isa<ZExtInst>(I);
2515 unsigned SrcReg = getRegForValue(Src);
2516 if (!SrcReg) return false;
2517
2518 unsigned ResultReg = ARMEmitIntExt(SrcVT, SrcReg, DestVT, isZExt);
2519 if (ResultReg == 0) return false;
2520 UpdateValueMap(I, ResultReg);
Eli Friedman76927d732011-05-25 23:49:02 +00002521 return true;
2522}
2523
Eric Christopher56d2b722010-09-02 23:43:26 +00002524// TODO: SoftFP support.
Eric Christopherab695882010-07-21 22:26:11 +00002525bool ARMFastISel::TargetSelectInstruction(const Instruction *I) {
Eric Christopherac1a19e2010-09-09 01:06:51 +00002526
Eric Christopherab695882010-07-21 22:26:11 +00002527 switch (I->getOpcode()) {
Eric Christopher83007122010-08-23 21:44:12 +00002528 case Instruction::Load:
Eric Christopher43b62be2010-09-27 06:02:23 +00002529 return SelectLoad(I);
Eric Christopher543cf052010-09-01 22:16:27 +00002530 case Instruction::Store:
Eric Christopher43b62be2010-09-27 06:02:23 +00002531 return SelectStore(I);
Eric Christophere5734102010-09-03 00:35:47 +00002532 case Instruction::Br:
Eric Christopher43b62be2010-09-27 06:02:23 +00002533 return SelectBranch(I);
Chad Rosier60c8fa62012-02-07 23:56:08 +00002534 case Instruction::IndirectBr:
2535 return SelectIndirectBr(I);
Eric Christopherd43393a2010-09-08 23:13:45 +00002536 case Instruction::ICmp:
2537 case Instruction::FCmp:
Eric Christopher43b62be2010-09-27 06:02:23 +00002538 return SelectCmp(I);
Eric Christopher46203602010-09-09 00:26:48 +00002539 case Instruction::FPExt:
Eric Christopher43b62be2010-09-27 06:02:23 +00002540 return SelectFPExt(I);
Eric Christopherce07b542010-09-09 20:26:31 +00002541 case Instruction::FPTrunc:
Eric Christopher43b62be2010-09-27 06:02:23 +00002542 return SelectFPTrunc(I);
Eric Christopher9a040492010-09-09 18:54:59 +00002543 case Instruction::SIToFP:
Chad Rosierae46a332012-02-03 21:14:11 +00002544 return SelectIToFP(I, /*isSigned*/ true);
Chad Rosier36b7beb2012-02-03 19:42:52 +00002545 case Instruction::UIToFP:
Chad Rosierae46a332012-02-03 21:14:11 +00002546 return SelectIToFP(I, /*isSigned*/ false);
Eric Christopher9a040492010-09-09 18:54:59 +00002547 case Instruction::FPToSI:
Chad Rosierae46a332012-02-03 21:14:11 +00002548 return SelectFPToI(I, /*isSigned*/ true);
Chad Rosieree8901c2012-02-03 20:27:51 +00002549 case Instruction::FPToUI:
Chad Rosierae46a332012-02-03 21:14:11 +00002550 return SelectFPToI(I, /*isSigned*/ false);
Chad Rosier3901c3e2012-02-06 23:50:07 +00002551 case Instruction::Add:
2552 return SelectBinaryIntOp(I, ISD::ADD);
Chad Rosier6fde8752012-02-08 02:29:21 +00002553 case Instruction::Or:
2554 return SelectBinaryIntOp(I, ISD::OR);
Chad Rosier743e1992012-02-08 02:45:44 +00002555 case Instruction::Sub:
2556 return SelectBinaryIntOp(I, ISD::SUB);
Eric Christopherbc39b822010-09-09 00:53:57 +00002557 case Instruction::FAdd:
Chad Rosier3901c3e2012-02-06 23:50:07 +00002558 return SelectBinaryFPOp(I, ISD::FADD);
Eric Christopherbc39b822010-09-09 00:53:57 +00002559 case Instruction::FSub:
Chad Rosier3901c3e2012-02-06 23:50:07 +00002560 return SelectBinaryFPOp(I, ISD::FSUB);
Eric Christopherbc39b822010-09-09 00:53:57 +00002561 case Instruction::FMul:
Chad Rosier3901c3e2012-02-06 23:50:07 +00002562 return SelectBinaryFPOp(I, ISD::FMUL);
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002563 case Instruction::SDiv:
Chad Rosier7ccb30b2012-02-03 21:07:27 +00002564 return SelectDiv(I, /*isSigned*/ true);
2565 case Instruction::UDiv:
2566 return SelectDiv(I, /*isSigned*/ false);
Eric Christopher6a880d62010-10-11 08:37:26 +00002567 case Instruction::SRem:
Chad Rosier769422f2012-02-03 21:23:45 +00002568 return SelectRem(I, /*isSigned*/ true);
2569 case Instruction::URem:
2570 return SelectRem(I, /*isSigned*/ false);
Eric Christopherf9764fa2010-09-30 20:49:44 +00002571 case Instruction::Call:
Chad Rosier11add262011-11-11 23:31:03 +00002572 if (const IntrinsicInst *II = dyn_cast<IntrinsicInst>(I))
2573 return SelectIntrinsicCall(*II);
Eric Christopherf9764fa2010-09-30 20:49:44 +00002574 return SelectCall(I);
Eric Christopher3bbd3962010-10-11 08:27:59 +00002575 case Instruction::Select:
2576 return SelectSelect(I);
Eric Christopher4f512ef2010-10-22 01:28:00 +00002577 case Instruction::Ret:
2578 return SelectRet(I);
Eli Friedman76927d732011-05-25 23:49:02 +00002579 case Instruction::Trunc:
Chad Rosier0d7b2312011-11-02 00:18:48 +00002580 return SelectTrunc(I);
Eli Friedman76927d732011-05-25 23:49:02 +00002581 case Instruction::ZExt:
2582 case Instruction::SExt:
Chad Rosier0d7b2312011-11-02 00:18:48 +00002583 return SelectIntExt(I);
Eric Christopherab695882010-07-21 22:26:11 +00002584 default: break;
2585 }
2586 return false;
2587}
2588
Chad Rosierb29b9502011-11-13 02:23:59 +00002589/// TryToFoldLoad - The specified machine instr operand is a vreg, and that
2590/// vreg is being provided by the specified load instruction. If possible,
2591/// try to fold the load as an operand to the instruction, returning true if
2592/// successful.
2593bool ARMFastISel::TryToFoldLoad(MachineInstr *MI, unsigned OpNo,
2594 const LoadInst *LI) {
2595 // Verify we have a legal type before going any further.
2596 MVT VT;
2597 if (!isLoadTypeLegal(LI->getType(), VT))
2598 return false;
2599
2600 // Combine load followed by zero- or sign-extend.
2601 // ldrb r1, [r0] ldrb r1, [r0]
2602 // uxtb r2, r1 =>
2603 // mov r3, r2 mov r3, r1
2604 bool isZExt = true;
2605 switch(MI->getOpcode()) {
2606 default: return false;
2607 case ARM::SXTH:
2608 case ARM::t2SXTH:
2609 isZExt = false;
2610 case ARM::UXTH:
2611 case ARM::t2UXTH:
2612 if (VT != MVT::i16)
2613 return false;
2614 break;
2615 case ARM::SXTB:
2616 case ARM::t2SXTB:
2617 isZExt = false;
2618 case ARM::UXTB:
2619 case ARM::t2UXTB:
2620 if (VT != MVT::i8)
2621 return false;
2622 break;
2623 }
2624 // See if we can handle this address.
2625 Address Addr;
2626 if (!ARMComputeAddress(LI->getOperand(0), Addr)) return false;
2627
2628 unsigned ResultReg = MI->getOperand(0).getReg();
Chad Rosier8a9bce92011-12-13 19:22:14 +00002629 if (!ARMEmitLoad(VT, ResultReg, Addr, LI->getAlignment(), isZExt, false))
Chad Rosierb29b9502011-11-13 02:23:59 +00002630 return false;
2631 MI->eraseFromParent();
2632 return true;
2633}
2634
Eric Christopherab695882010-07-21 22:26:11 +00002635namespace llvm {
Craig Topperc89c7442012-03-27 07:21:54 +00002636 FastISel *ARM::createFastISel(FunctionLoweringInfo &funcInfo) {
Evan Chengafff9412011-12-20 18:26:50 +00002637 // Completely untested on non-iOS.
Eric Christopherfeadddd2010-10-11 20:05:22 +00002638 const TargetMachine &TM = funcInfo.MF->getTarget();
Jim Grosbach16cb3762010-11-09 19:22:26 +00002639
Eric Christopheraaa8df42010-11-02 01:21:28 +00002640 // Darwin and thumb1 only for now.
Eric Christopherfeadddd2010-10-11 20:05:22 +00002641 const ARMSubtarget *Subtarget = &TM.getSubtarget<ARMSubtarget>();
Evan Chengafff9412011-12-20 18:26:50 +00002642 if (Subtarget->isTargetIOS() && !Subtarget->isThumb1Only() &&
Eric Christopheraaa8df42010-11-02 01:21:28 +00002643 !DisableARMFastISel)
Eric Christopherfeadddd2010-10-11 20:05:22 +00002644 return new ARMFastISel(funcInfo);
Evan Cheng09447952010-07-26 18:32:55 +00002645 return 0;
Eric Christopherab695882010-07-21 22:26:11 +00002646 }
2647}