Arnold Schwaighofer | 48abc5c | 2007-10-12 21:30:57 +0000 | [diff] [blame] | 1 | //====- X86InstrSSE.td - Describe the X86 Instruction Set --*- tablegen -*-===// |
Eric Christopher | 44b93ff | 2009-07-31 20:07:27 +0000 | [diff] [blame] | 2 | // |
Evan Cheng | ffcb95b | 2006-02-21 19:13:53 +0000 | [diff] [blame] | 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Eric Christopher | 44b93ff | 2009-07-31 20:07:27 +0000 | [diff] [blame] | 7 | // |
Evan Cheng | ffcb95b | 2006-02-21 19:13:53 +0000 | [diff] [blame] | 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file describes the X86 SSE instruction set, defining the instructions, |
| 11 | // and properties of the instructions which are needed for code generation, |
| 12 | // machine code emission, and analysis. |
| 13 | // |
| 14 | //===----------------------------------------------------------------------===// |
| 15 | |
Chris Lattner | 3a7cd95 | 2006-10-07 21:55:32 +0000 | [diff] [blame] | 16 | |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 17 | //===----------------------------------------------------------------------===// |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 18 | // SSE specific DAG Nodes. |
| 19 | //===----------------------------------------------------------------------===// |
| 20 | |
Evan Cheng | 68c47cb | 2007-01-05 07:55:56 +0000 | [diff] [blame] | 21 | def SDTX86FPShiftOp : SDTypeProfile<1, 2, [ SDTCisSameAs<0, 1>, |
| 22 | SDTCisFP<0>, SDTCisInt<2> ]>; |
Nate Begeman | 30a0de9 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 23 | def SDTX86VFCMP : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<1, 2>, |
| 24 | SDTCisFP<1>, SDTCisVT<3, i8>]>; |
Evan Cheng | 68c47cb | 2007-01-05 07:55:56 +0000 | [diff] [blame] | 25 | |
Evan Cheng | 8ca2932 | 2006-11-10 21:43:37 +0000 | [diff] [blame] | 26 | def X86fmin : SDNode<"X86ISD::FMIN", SDTFPBinOp>; |
| 27 | def X86fmax : SDNode<"X86ISD::FMAX", SDTFPBinOp>; |
Evan Cheng | 6be2c58 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 28 | def X86fand : SDNode<"X86ISD::FAND", SDTFPBinOp, |
Evan Cheng | b9df0ca | 2006-03-22 02:53:00 +0000 | [diff] [blame] | 29 | [SDNPCommutative, SDNPAssociative]>; |
Evan Cheng | 68c47cb | 2007-01-05 07:55:56 +0000 | [diff] [blame] | 30 | def X86for : SDNode<"X86ISD::FOR", SDTFPBinOp, |
| 31 | [SDNPCommutative, SDNPAssociative]>; |
Evan Cheng | 6be2c58 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 32 | def X86fxor : SDNode<"X86ISD::FXOR", SDTFPBinOp, |
Evan Cheng | b9df0ca | 2006-03-22 02:53:00 +0000 | [diff] [blame] | 33 | [SDNPCommutative, SDNPAssociative]>; |
Dan Gohman | 2038252 | 2007-07-10 00:05:58 +0000 | [diff] [blame] | 34 | def X86frsqrt : SDNode<"X86ISD::FRSQRT", SDTFPUnaryOp>; |
| 35 | def X86frcp : SDNode<"X86ISD::FRCP", SDTFPUnaryOp>; |
Evan Cheng | 68c47cb | 2007-01-05 07:55:56 +0000 | [diff] [blame] | 36 | def X86fsrl : SDNode<"X86ISD::FSRL", SDTX86FPShiftOp>; |
Evan Cheng | fef922a | 2007-10-01 18:12:48 +0000 | [diff] [blame] | 37 | def X86comi : SDNode<"X86ISD::COMI", SDTX86CmpTest>; |
Evan Cheng | e5f6204 | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 38 | def X86ucomi : SDNode<"X86ISD::UCOMI", SDTX86CmpTest>; |
Eric Christopher | 44b93ff | 2009-07-31 20:07:27 +0000 | [diff] [blame] | 39 | def X86pshufb : SDNode<"X86ISD::PSHUFB", |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 40 | SDTypeProfile<1, 2, [SDTCisVT<0, v16i8>, SDTCisSameAs<0,1>, |
| 41 | SDTCisSameAs<0,2>]>>; |
Nate Begeman | 14d12ca | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 42 | def X86pextrb : SDNode<"X86ISD::PEXTRB", |
| 43 | SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisPtrTy<2>]>>; |
| 44 | def X86pextrw : SDNode<"X86ISD::PEXTRW", |
| 45 | SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisPtrTy<2>]>>; |
Eric Christopher | 44b93ff | 2009-07-31 20:07:27 +0000 | [diff] [blame] | 46 | def X86pinsrb : SDNode<"X86ISD::PINSRB", |
Nate Begeman | 14d12ca | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 47 | SDTypeProfile<1, 3, [SDTCisVT<0, v16i8>, SDTCisSameAs<0,1>, |
| 48 | SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>; |
Eric Christopher | 44b93ff | 2009-07-31 20:07:27 +0000 | [diff] [blame] | 49 | def X86pinsrw : SDNode<"X86ISD::PINSRW", |
Nate Begeman | 14d12ca | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 50 | SDTypeProfile<1, 3, [SDTCisVT<0, v8i16>, SDTCisSameAs<0,1>, |
| 51 | SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>; |
Eric Christopher | 44b93ff | 2009-07-31 20:07:27 +0000 | [diff] [blame] | 52 | def X86insrtps : SDNode<"X86ISD::INSERTPS", |
Nate Begeman | 14d12ca | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 53 | SDTypeProfile<1, 3, [SDTCisVT<0, v4f32>, SDTCisSameAs<0,1>, |
Eric Christopher | fbd6687 | 2009-07-24 00:33:09 +0000 | [diff] [blame] | 54 | SDTCisVT<2, v4f32>, SDTCisPtrTy<3>]>>; |
Evan Cheng | d880b97 | 2008-05-09 21:53:03 +0000 | [diff] [blame] | 55 | def X86vzmovl : SDNode<"X86ISD::VZEXT_MOVL", |
| 56 | SDTypeProfile<1, 1, [SDTCisSameAs<0,1>]>>; |
| 57 | def X86vzload : SDNode<"X86ISD::VZEXT_LOAD", SDTLoad, |
| 58 | [SDNPHasChain, SDNPMayLoad]>; |
Evan Cheng | f26ffe9 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 59 | def X86vshl : SDNode<"X86ISD::VSHL", SDTIntShiftOp>; |
| 60 | def X86vshr : SDNode<"X86ISD::VSRL", SDTIntShiftOp>; |
Nate Begeman | 30a0de9 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 61 | def X86cmpps : SDNode<"X86ISD::CMPPS", SDTX86VFCMP>; |
| 62 | def X86cmppd : SDNode<"X86ISD::CMPPD", SDTX86VFCMP>; |
| 63 | def X86pcmpeqb : SDNode<"X86ISD::PCMPEQB", SDTIntBinOp, [SDNPCommutative]>; |
| 64 | def X86pcmpeqw : SDNode<"X86ISD::PCMPEQW", SDTIntBinOp, [SDNPCommutative]>; |
| 65 | def X86pcmpeqd : SDNode<"X86ISD::PCMPEQD", SDTIntBinOp, [SDNPCommutative]>; |
| 66 | def X86pcmpeqq : SDNode<"X86ISD::PCMPEQQ", SDTIntBinOp, [SDNPCommutative]>; |
| 67 | def X86pcmpgtb : SDNode<"X86ISD::PCMPGTB", SDTIntBinOp>; |
| 68 | def X86pcmpgtw : SDNode<"X86ISD::PCMPGTW", SDTIntBinOp>; |
| 69 | def X86pcmpgtd : SDNode<"X86ISD::PCMPGTD", SDTIntBinOp>; |
| 70 | def X86pcmpgtq : SDNode<"X86ISD::PCMPGTQ", SDTIntBinOp>; |
Evan Cheng | c60bd97 | 2006-03-25 09:37:23 +0000 | [diff] [blame] | 71 | |
Chris Lattner | d486d77 | 2010-03-28 05:07:17 +0000 | [diff] [blame] | 72 | def SDTX86CmpPTest : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, |
| 73 | SDTCisVT<1, v4f32>, |
| 74 | SDTCisVT<2, v4f32>]>; |
Eric Christopher | 71c6753 | 2009-07-29 00:28:05 +0000 | [diff] [blame] | 75 | def X86ptest : SDNode<"X86ISD::PTEST", SDTX86CmpPTest>; |
| 76 | |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 77 | //===----------------------------------------------------------------------===// |
Chris Lattner | 3a7cd95 | 2006-10-07 21:55:32 +0000 | [diff] [blame] | 78 | // SSE Complex Patterns |
| 79 | //===----------------------------------------------------------------------===// |
| 80 | |
| 81 | // These are 'extloads' from a scalar to the low element of a vector, zeroing |
| 82 | // the top elements. These are used for the SSE 'ss' and 'sd' instruction |
| 83 | // forms. |
Rafael Espindola | 094fad3 | 2009-04-08 21:14:34 +0000 | [diff] [blame] | 84 | def sse_load_f32 : ComplexPattern<v4f32, 5, "SelectScalarSSELoad", [], |
Bill Wendling | f43f6bc | 2010-07-04 09:16:57 +0000 | [diff] [blame] | 85 | [SDNPHasChain, SDNPMayLoad]>; |
Rafael Espindola | 094fad3 | 2009-04-08 21:14:34 +0000 | [diff] [blame] | 86 | def sse_load_f64 : ComplexPattern<v2f64, 5, "SelectScalarSSELoad", [], |
Bill Wendling | f43f6bc | 2010-07-04 09:16:57 +0000 | [diff] [blame] | 87 | [SDNPHasChain, SDNPMayLoad]>; |
Chris Lattner | 3a7cd95 | 2006-10-07 21:55:32 +0000 | [diff] [blame] | 88 | |
| 89 | def ssmem : Operand<v4f32> { |
| 90 | let PrintMethod = "printf32mem"; |
Dan Gohman | a4714e0 | 2009-07-30 01:56:29 +0000 | [diff] [blame] | 91 | let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc_nosp, i32imm, i8imm); |
Daniel Dunbar | 338825c | 2009-08-10 18:41:10 +0000 | [diff] [blame] | 92 | let ParserMatchClass = X86MemAsmOperand; |
Chris Lattner | 3a7cd95 | 2006-10-07 21:55:32 +0000 | [diff] [blame] | 93 | } |
| 94 | def sdmem : Operand<v2f64> { |
| 95 | let PrintMethod = "printf64mem"; |
Dan Gohman | a4714e0 | 2009-07-30 01:56:29 +0000 | [diff] [blame] | 96 | let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc_nosp, i32imm, i8imm); |
Daniel Dunbar | 338825c | 2009-08-10 18:41:10 +0000 | [diff] [blame] | 97 | let ParserMatchClass = X86MemAsmOperand; |
Chris Lattner | 3a7cd95 | 2006-10-07 21:55:32 +0000 | [diff] [blame] | 98 | } |
| 99 | |
| 100 | //===----------------------------------------------------------------------===// |
Evan Cheng | 06a8aa1 | 2006-03-17 19:55:52 +0000 | [diff] [blame] | 101 | // SSE pattern fragments |
| 102 | //===----------------------------------------------------------------------===// |
| 103 | |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 104 | def loadv4f32 : PatFrag<(ops node:$ptr), (v4f32 (load node:$ptr))>; |
| 105 | def loadv2f64 : PatFrag<(ops node:$ptr), (v2f64 (load node:$ptr))>; |
Dan Gohman | 0197630 | 2007-06-25 15:19:03 +0000 | [diff] [blame] | 106 | def loadv4i32 : PatFrag<(ops node:$ptr), (v4i32 (load node:$ptr))>; |
Evan Cheng | 24dc1f5 | 2006-03-23 07:44:07 +0000 | [diff] [blame] | 107 | def loadv2i64 : PatFrag<(ops node:$ptr), (v2i64 (load node:$ptr))>; |
Evan Cheng | 06a8aa1 | 2006-03-17 19:55:52 +0000 | [diff] [blame] | 108 | |
Bruno Cardoso Lopes | e86b01c | 2010-07-09 18:27:43 +0000 | [diff] [blame] | 109 | // FIXME: move this to a more appropriate place after all AVX is done. |
| 110 | def loadv8f32 : PatFrag<(ops node:$ptr), (v8f32 (load node:$ptr))>; |
| 111 | def loadv4f64 : PatFrag<(ops node:$ptr), (v4f64 (load node:$ptr))>; |
| 112 | def loadv8i32 : PatFrag<(ops node:$ptr), (v8i32 (load node:$ptr))>; |
| 113 | def loadv4i64 : PatFrag<(ops node:$ptr), (v4i64 (load node:$ptr))>; |
| 114 | |
Dan Gohman | d300622 | 2007-07-27 17:16:43 +0000 | [diff] [blame] | 115 | // Like 'store', but always requires vector alignment. |
Dan Gohman | 4106f37 | 2007-07-18 20:23:34 +0000 | [diff] [blame] | 116 | def alignedstore : PatFrag<(ops node:$val, node:$ptr), |
Dan Gohman | 3358629 | 2008-10-15 06:50:19 +0000 | [diff] [blame] | 117 | (store node:$val, node:$ptr), [{ |
| 118 | return cast<StoreSDNode>(N)->getAlignment() >= 16; |
Dan Gohman | 4106f37 | 2007-07-18 20:23:34 +0000 | [diff] [blame] | 119 | }]>; |
| 120 | |
Dan Gohman | d300622 | 2007-07-27 17:16:43 +0000 | [diff] [blame] | 121 | // Like 'load', but always requires vector alignment. |
Dan Gohman | 3358629 | 2008-10-15 06:50:19 +0000 | [diff] [blame] | 122 | def alignedload : PatFrag<(ops node:$ptr), (load node:$ptr), [{ |
| 123 | return cast<LoadSDNode>(N)->getAlignment() >= 16; |
Dan Gohman | 4106f37 | 2007-07-18 20:23:34 +0000 | [diff] [blame] | 124 | }]>; |
| 125 | |
Eric Christopher | 7e2f5aa | 2010-05-25 17:33:22 +0000 | [diff] [blame] | 126 | def alignedloadfsf32 : PatFrag<(ops node:$ptr), |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 127 | (f32 (alignedload node:$ptr))>; |
Eric Christopher | 7e2f5aa | 2010-05-25 17:33:22 +0000 | [diff] [blame] | 128 | def alignedloadfsf64 : PatFrag<(ops node:$ptr), |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 129 | (f64 (alignedload node:$ptr))>; |
Eric Christopher | 7e2f5aa | 2010-05-25 17:33:22 +0000 | [diff] [blame] | 130 | def alignedloadv4f32 : PatFrag<(ops node:$ptr), |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 131 | (v4f32 (alignedload node:$ptr))>; |
Eric Christopher | 7e2f5aa | 2010-05-25 17:33:22 +0000 | [diff] [blame] | 132 | def alignedloadv2f64 : PatFrag<(ops node:$ptr), |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 133 | (v2f64 (alignedload node:$ptr))>; |
Eric Christopher | 7e2f5aa | 2010-05-25 17:33:22 +0000 | [diff] [blame] | 134 | def alignedloadv4i32 : PatFrag<(ops node:$ptr), |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 135 | (v4i32 (alignedload node:$ptr))>; |
Eric Christopher | 7e2f5aa | 2010-05-25 17:33:22 +0000 | [diff] [blame] | 136 | def alignedloadv2i64 : PatFrag<(ops node:$ptr), |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 137 | (v2i64 (alignedload node:$ptr))>; |
Dan Gohman | 4106f37 | 2007-07-18 20:23:34 +0000 | [diff] [blame] | 138 | |
Bruno Cardoso Lopes | e86b01c | 2010-07-09 18:27:43 +0000 | [diff] [blame] | 139 | // FIXME: move this to a more appropriate place after all AVX is done. |
| 140 | def alignedloadv8f32 : PatFrag<(ops node:$ptr), |
| 141 | (v8f32 (alignedload node:$ptr))>; |
| 142 | def alignedloadv4f64 : PatFrag<(ops node:$ptr), |
| 143 | (v4f64 (alignedload node:$ptr))>; |
| 144 | def alignedloadv8i32 : PatFrag<(ops node:$ptr), |
| 145 | (v8i32 (alignedload node:$ptr))>; |
| 146 | def alignedloadv4i64 : PatFrag<(ops node:$ptr), |
| 147 | (v4i64 (alignedload node:$ptr))>; |
| 148 | |
Dan Gohman | 4106f37 | 2007-07-18 20:23:34 +0000 | [diff] [blame] | 149 | // Like 'load', but uses special alignment checks suitable for use in |
| 150 | // memory operands in most SSE instructions, which are required to |
David Greene | 95eb2ee | 2010-01-11 16:29:42 +0000 | [diff] [blame] | 151 | // be naturally aligned on some targets but not on others. If the subtarget |
| 152 | // allows unaligned accesses, match any load, though this may require |
| 153 | // setting a feature bit in the processor (on startup, for example). |
| 154 | // Opteron 10h and later implement such a feature. |
Dan Gohman | 3358629 | 2008-10-15 06:50:19 +0000 | [diff] [blame] | 155 | def memop : PatFrag<(ops node:$ptr), (load node:$ptr), [{ |
David Greene | 95eb2ee | 2010-01-11 16:29:42 +0000 | [diff] [blame] | 156 | return Subtarget->hasVectorUAMem() |
| 157 | || cast<LoadSDNode>(N)->getAlignment() >= 16; |
Dan Gohman | 4106f37 | 2007-07-18 20:23:34 +0000 | [diff] [blame] | 158 | }]>; |
| 159 | |
Dan Gohman | d300622 | 2007-07-27 17:16:43 +0000 | [diff] [blame] | 160 | def memopfsf32 : PatFrag<(ops node:$ptr), (f32 (memop node:$ptr))>; |
| 161 | def memopfsf64 : PatFrag<(ops node:$ptr), (f64 (memop node:$ptr))>; |
Dan Gohman | 4106f37 | 2007-07-18 20:23:34 +0000 | [diff] [blame] | 162 | def memopv4f32 : PatFrag<(ops node:$ptr), (v4f32 (memop node:$ptr))>; |
| 163 | def memopv2f64 : PatFrag<(ops node:$ptr), (v2f64 (memop node:$ptr))>; |
| 164 | def memopv4i32 : PatFrag<(ops node:$ptr), (v4i32 (memop node:$ptr))>; |
| 165 | def memopv2i64 : PatFrag<(ops node:$ptr), (v2i64 (memop node:$ptr))>; |
Nate Begeman | fea2be5 | 2008-02-09 23:46:37 +0000 | [diff] [blame] | 166 | def memopv16i8 : PatFrag<(ops node:$ptr), (v16i8 (memop node:$ptr))>; |
Dan Gohman | 4106f37 | 2007-07-18 20:23:34 +0000 | [diff] [blame] | 167 | |
Bruno Cardoso Lopes | 2bfb8f6 | 2010-07-09 21:20:35 +0000 | [diff] [blame] | 168 | // FIXME: move this to a more appropriate place after all AVX is done. |
| 169 | def memopv8f32 : PatFrag<(ops node:$ptr), (v8f32 (memop node:$ptr))>; |
| 170 | def memopv4f64 : PatFrag<(ops node:$ptr), (v4f64 (memop node:$ptr))>; |
| 171 | |
Bill Wendling | 01284b4 | 2007-08-11 09:52:53 +0000 | [diff] [blame] | 172 | // SSSE3 uses MMX registers for some instructions. They aren't aligned on a |
| 173 | // 16-byte boundary. |
Nate Begeman | fea2be5 | 2008-02-09 23:46:37 +0000 | [diff] [blame] | 174 | // FIXME: 8 byte alignment for mmx reads is not required |
Dan Gohman | a7250dd | 2008-10-16 00:03:00 +0000 | [diff] [blame] | 175 | def memop64 : PatFrag<(ops node:$ptr), (load node:$ptr), [{ |
Dan Gohman | 3358629 | 2008-10-15 06:50:19 +0000 | [diff] [blame] | 176 | return cast<LoadSDNode>(N)->getAlignment() >= 8; |
Bill Wendling | 01284b4 | 2007-08-11 09:52:53 +0000 | [diff] [blame] | 177 | }]>; |
| 178 | |
| 179 | def memopv8i8 : PatFrag<(ops node:$ptr), (v8i8 (memop64 node:$ptr))>; |
Bill Wendling | 01284b4 | 2007-08-11 09:52:53 +0000 | [diff] [blame] | 180 | def memopv4i16 : PatFrag<(ops node:$ptr), (v4i16 (memop64 node:$ptr))>; |
| 181 | def memopv8i16 : PatFrag<(ops node:$ptr), (v8i16 (memop64 node:$ptr))>; |
| 182 | def memopv2i32 : PatFrag<(ops node:$ptr), (v2i32 (memop64 node:$ptr))>; |
| 183 | |
David Greene | 8939b0d | 2010-02-16 20:50:18 +0000 | [diff] [blame] | 184 | // MOVNT Support |
| 185 | // Like 'store', but requires the non-temporal bit to be set |
| 186 | def nontemporalstore : PatFrag<(ops node:$val, node:$ptr), |
| 187 | (st node:$val, node:$ptr), [{ |
| 188 | if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) |
| 189 | return ST->isNonTemporal(); |
| 190 | return false; |
| 191 | }]>; |
| 192 | |
| 193 | def alignednontemporalstore : PatFrag<(ops node:$val, node:$ptr), |
| 194 | (st node:$val, node:$ptr), [{ |
| 195 | if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) |
| 196 | return ST->isNonTemporal() && !ST->isTruncatingStore() && |
| 197 | ST->getAddressingMode() == ISD::UNINDEXED && |
| 198 | ST->getAlignment() >= 16; |
| 199 | return false; |
| 200 | }]>; |
| 201 | |
| 202 | def unalignednontemporalstore : PatFrag<(ops node:$val, node:$ptr), |
| 203 | (st node:$val, node:$ptr), [{ |
| 204 | if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) |
| 205 | return ST->isNonTemporal() && |
| 206 | ST->getAlignment() < 16; |
| 207 | return false; |
| 208 | }]>; |
| 209 | |
Evan Cheng | 1b32f22 | 2006-03-30 07:33:32 +0000 | [diff] [blame] | 210 | def bc_v4f32 : PatFrag<(ops node:$in), (v4f32 (bitconvert node:$in))>; |
| 211 | def bc_v2f64 : PatFrag<(ops node:$in), (v2f64 (bitconvert node:$in))>; |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 212 | def bc_v16i8 : PatFrag<(ops node:$in), (v16i8 (bitconvert node:$in))>; |
| 213 | def bc_v8i16 : PatFrag<(ops node:$in), (v8i16 (bitconvert node:$in))>; |
Evan Cheng | 5aa97b2 | 2006-03-29 18:47:40 +0000 | [diff] [blame] | 214 | def bc_v4i32 : PatFrag<(ops node:$in), (v4i32 (bitconvert node:$in))>; |
| 215 | def bc_v2i64 : PatFrag<(ops node:$in), (v2i64 (bitconvert node:$in))>; |
| 216 | |
Evan Cheng | ca57f78 | 2008-09-24 23:27:55 +0000 | [diff] [blame] | 217 | def vzmovl_v2i64 : PatFrag<(ops node:$src), |
| 218 | (bitconvert (v2i64 (X86vzmovl |
| 219 | (v2i64 (scalar_to_vector (loadi64 node:$src))))))>; |
| 220 | def vzmovl_v4i32 : PatFrag<(ops node:$src), |
| 221 | (bitconvert (v4i32 (X86vzmovl |
| 222 | (v4i32 (scalar_to_vector (loadi32 node:$src))))))>; |
| 223 | |
| 224 | def vzload_v2i64 : PatFrag<(ops node:$src), |
| 225 | (bitconvert (v2i64 (X86vzload node:$src)))>; |
| 226 | |
| 227 | |
Evan Cheng | 386031a | 2006-03-24 07:29:27 +0000 | [diff] [blame] | 228 | def fp32imm0 : PatLeaf<(f32 fpimm), [{ |
| 229 | return N->isExactlyValue(+0.0); |
| 230 | }]>; |
| 231 | |
Evan Cheng | 8932116 | 2009-10-28 06:30:34 +0000 | [diff] [blame] | 232 | // BYTE_imm - Transform bit immediates into byte immediates. |
| 233 | def BYTE_imm : SDNodeXForm<imm, [{ |
Evan Cheng | ff65e38 | 2006-04-04 21:49:39 +0000 | [diff] [blame] | 234 | // Transformation function: imm >> 3 |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 235 | return getI32Imm(N->getZExtValue() >> 3); |
Evan Cheng | ff65e38 | 2006-04-04 21:49:39 +0000 | [diff] [blame] | 236 | }]>; |
| 237 | |
Evan Cheng | 63d3300 | 2006-03-22 08:01:21 +0000 | [diff] [blame] | 238 | // SHUFFLE_get_shuf_imm xform function: convert vector_shuffle mask to PSHUF*, |
| 239 | // SHUFP* etc. imm. |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 240 | def SHUFFLE_get_shuf_imm : SDNodeXForm<vector_shuffle, [{ |
Evan Cheng | 63d3300 | 2006-03-22 08:01:21 +0000 | [diff] [blame] | 241 | return getI8Imm(X86::getShuffleSHUFImmediate(N)); |
Evan Cheng | b9df0ca | 2006-03-22 02:53:00 +0000 | [diff] [blame] | 242 | }]>; |
| 243 | |
Eric Christopher | 44b93ff | 2009-07-31 20:07:27 +0000 | [diff] [blame] | 244 | // SHUFFLE_get_pshufhw_imm xform function: convert vector_shuffle mask to |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 245 | // PSHUFHW imm. |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 246 | def SHUFFLE_get_pshufhw_imm : SDNodeXForm<vector_shuffle, [{ |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 247 | return getI8Imm(X86::getShufflePSHUFHWImmediate(N)); |
| 248 | }]>; |
| 249 | |
Eric Christopher | 44b93ff | 2009-07-31 20:07:27 +0000 | [diff] [blame] | 250 | // SHUFFLE_get_pshuflw_imm xform function: convert vector_shuffle mask to |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 251 | // PSHUFLW imm. |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 252 | def SHUFFLE_get_pshuflw_imm : SDNodeXForm<vector_shuffle, [{ |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 253 | return getI8Imm(X86::getShufflePSHUFLWImmediate(N)); |
| 254 | }]>; |
| 255 | |
Nate Begeman | a09008b | 2009-10-19 02:17:23 +0000 | [diff] [blame] | 256 | // SHUFFLE_get_palign_imm xform function: convert vector_shuffle mask to |
| 257 | // a PALIGNR imm. |
| 258 | def SHUFFLE_get_palign_imm : SDNodeXForm<vector_shuffle, [{ |
| 259 | return getI8Imm(X86::getShufflePALIGNRImmediate(N)); |
| 260 | }]>; |
| 261 | |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 262 | def splat_lo : PatFrag<(ops node:$lhs, node:$rhs), |
| 263 | (vector_shuffle node:$lhs, node:$rhs), [{ |
| 264 | ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N); |
| 265 | return SVOp->isSplat() && SVOp->getSplatIndex() == 0; |
| 266 | }]>; |
| 267 | |
| 268 | def movddup : PatFrag<(ops node:$lhs, node:$rhs), |
| 269 | (vector_shuffle node:$lhs, node:$rhs), [{ |
| 270 | return X86::isMOVDDUPMask(cast<ShuffleVectorSDNode>(N)); |
| 271 | }]>; |
| 272 | |
| 273 | def movhlps : PatFrag<(ops node:$lhs, node:$rhs), |
| 274 | (vector_shuffle node:$lhs, node:$rhs), [{ |
| 275 | return X86::isMOVHLPSMask(cast<ShuffleVectorSDNode>(N)); |
| 276 | }]>; |
| 277 | |
| 278 | def movhlps_undef : PatFrag<(ops node:$lhs, node:$rhs), |
| 279 | (vector_shuffle node:$lhs, node:$rhs), [{ |
| 280 | return X86::isMOVHLPS_v_undef_Mask(cast<ShuffleVectorSDNode>(N)); |
| 281 | }]>; |
| 282 | |
Nate Begeman | 0b10b91 | 2009-11-07 23:17:15 +0000 | [diff] [blame] | 283 | def movlhps : PatFrag<(ops node:$lhs, node:$rhs), |
| 284 | (vector_shuffle node:$lhs, node:$rhs), [{ |
| 285 | return X86::isMOVLHPSMask(cast<ShuffleVectorSDNode>(N)); |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 286 | }]>; |
| 287 | |
| 288 | def movlp : PatFrag<(ops node:$lhs, node:$rhs), |
| 289 | (vector_shuffle node:$lhs, node:$rhs), [{ |
| 290 | return X86::isMOVLPMask(cast<ShuffleVectorSDNode>(N)); |
| 291 | }]>; |
| 292 | |
| 293 | def movl : PatFrag<(ops node:$lhs, node:$rhs), |
| 294 | (vector_shuffle node:$lhs, node:$rhs), [{ |
| 295 | return X86::isMOVLMask(cast<ShuffleVectorSDNode>(N)); |
| 296 | }]>; |
| 297 | |
| 298 | def movshdup : PatFrag<(ops node:$lhs, node:$rhs), |
| 299 | (vector_shuffle node:$lhs, node:$rhs), [{ |
| 300 | return X86::isMOVSHDUPMask(cast<ShuffleVectorSDNode>(N)); |
| 301 | }]>; |
| 302 | |
| 303 | def movsldup : PatFrag<(ops node:$lhs, node:$rhs), |
| 304 | (vector_shuffle node:$lhs, node:$rhs), [{ |
| 305 | return X86::isMOVSLDUPMask(cast<ShuffleVectorSDNode>(N)); |
| 306 | }]>; |
| 307 | |
| 308 | def unpckl : PatFrag<(ops node:$lhs, node:$rhs), |
| 309 | (vector_shuffle node:$lhs, node:$rhs), [{ |
| 310 | return X86::isUNPCKLMask(cast<ShuffleVectorSDNode>(N)); |
| 311 | }]>; |
| 312 | |
| 313 | def unpckh : PatFrag<(ops node:$lhs, node:$rhs), |
| 314 | (vector_shuffle node:$lhs, node:$rhs), [{ |
| 315 | return X86::isUNPCKHMask(cast<ShuffleVectorSDNode>(N)); |
| 316 | }]>; |
| 317 | |
| 318 | def unpckl_undef : PatFrag<(ops node:$lhs, node:$rhs), |
| 319 | (vector_shuffle node:$lhs, node:$rhs), [{ |
| 320 | return X86::isUNPCKL_v_undef_Mask(cast<ShuffleVectorSDNode>(N)); |
| 321 | }]>; |
| 322 | |
| 323 | def unpckh_undef : PatFrag<(ops node:$lhs, node:$rhs), |
| 324 | (vector_shuffle node:$lhs, node:$rhs), [{ |
| 325 | return X86::isUNPCKH_v_undef_Mask(cast<ShuffleVectorSDNode>(N)); |
| 326 | }]>; |
| 327 | |
| 328 | def pshufd : PatFrag<(ops node:$lhs, node:$rhs), |
| 329 | (vector_shuffle node:$lhs, node:$rhs), [{ |
| 330 | return X86::isPSHUFDMask(cast<ShuffleVectorSDNode>(N)); |
Evan Cheng | 691c923 | 2006-03-29 19:02:40 +0000 | [diff] [blame] | 331 | }], SHUFFLE_get_shuf_imm>; |
Evan Cheng | 0188ecb | 2006-03-22 18:59:22 +0000 | [diff] [blame] | 332 | |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 333 | def shufp : PatFrag<(ops node:$lhs, node:$rhs), |
| 334 | (vector_shuffle node:$lhs, node:$rhs), [{ |
| 335 | return X86::isSHUFPMask(cast<ShuffleVectorSDNode>(N)); |
Evan Cheng | 14aed5e | 2006-03-24 01:18:28 +0000 | [diff] [blame] | 336 | }], SHUFFLE_get_shuf_imm>; |
Evan Cheng | 0188ecb | 2006-03-22 18:59:22 +0000 | [diff] [blame] | 337 | |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 338 | def pshufhw : PatFrag<(ops node:$lhs, node:$rhs), |
| 339 | (vector_shuffle node:$lhs, node:$rhs), [{ |
| 340 | return X86::isPSHUFHWMask(cast<ShuffleVectorSDNode>(N)); |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 341 | }], SHUFFLE_get_pshufhw_imm>; |
| 342 | |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 343 | def pshuflw : PatFrag<(ops node:$lhs, node:$rhs), |
| 344 | (vector_shuffle node:$lhs, node:$rhs), [{ |
| 345 | return X86::isPSHUFLWMask(cast<ShuffleVectorSDNode>(N)); |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 346 | }], SHUFFLE_get_pshuflw_imm>; |
| 347 | |
Nate Begeman | a09008b | 2009-10-19 02:17:23 +0000 | [diff] [blame] | 348 | def palign : PatFrag<(ops node:$lhs, node:$rhs), |
| 349 | (vector_shuffle node:$lhs, node:$rhs), [{ |
| 350 | return X86::isPALIGNRMask(cast<ShuffleVectorSDNode>(N)); |
| 351 | }], SHUFFLE_get_palign_imm>; |
| 352 | |
Evan Cheng | 06a8aa1 | 2006-03-17 19:55:52 +0000 | [diff] [blame] | 353 | //===----------------------------------------------------------------------===// |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 354 | // SSE scalar FP Instructions |
| 355 | //===----------------------------------------------------------------------===// |
| 356 | |
Dan Gohman | 533297b | 2009-10-29 18:10:34 +0000 | [diff] [blame] | 357 | // CMOV* - Used to implement the SSE SELECT DAG operation. Expanded after |
| 358 | // instruction selection into a branch sequence. |
| 359 | let Uses = [EFLAGS], usesCustomInserter = 1 in { |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 360 | def CMOV_FR32 : I<0, Pseudo, |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 361 | (outs FR32:$dst), (ins FR32:$t, FR32:$f, i8imm:$cond), |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 362 | "#CMOV_FR32 PSEUDO!", |
Evan Cheng | e5f6204 | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 363 | [(set FR32:$dst, (X86cmov FR32:$t, FR32:$f, imm:$cond, |
| 364 | EFLAGS))]>; |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 365 | def CMOV_FR64 : I<0, Pseudo, |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 366 | (outs FR64:$dst), (ins FR64:$t, FR64:$f, i8imm:$cond), |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 367 | "#CMOV_FR64 PSEUDO!", |
Evan Cheng | e5f6204 | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 368 | [(set FR64:$dst, (X86cmov FR64:$t, FR64:$f, imm:$cond, |
| 369 | EFLAGS))]>; |
Evan Cheng | f7c378e | 2006-04-10 07:23:14 +0000 | [diff] [blame] | 370 | def CMOV_V4F32 : I<0, Pseudo, |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 371 | (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond), |
Evan Cheng | f7c378e | 2006-04-10 07:23:14 +0000 | [diff] [blame] | 372 | "#CMOV_V4F32 PSEUDO!", |
| 373 | [(set VR128:$dst, |
Evan Cheng | e5f6204 | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 374 | (v4f32 (X86cmov VR128:$t, VR128:$f, imm:$cond, |
| 375 | EFLAGS)))]>; |
Evan Cheng | f7c378e | 2006-04-10 07:23:14 +0000 | [diff] [blame] | 376 | def CMOV_V2F64 : I<0, Pseudo, |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 377 | (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond), |
Evan Cheng | f7c378e | 2006-04-10 07:23:14 +0000 | [diff] [blame] | 378 | "#CMOV_V2F64 PSEUDO!", |
| 379 | [(set VR128:$dst, |
Evan Cheng | e5f6204 | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 380 | (v2f64 (X86cmov VR128:$t, VR128:$f, imm:$cond, |
| 381 | EFLAGS)))]>; |
Evan Cheng | f7c378e | 2006-04-10 07:23:14 +0000 | [diff] [blame] | 382 | def CMOV_V2I64 : I<0, Pseudo, |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 383 | (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond), |
Evan Cheng | f7c378e | 2006-04-10 07:23:14 +0000 | [diff] [blame] | 384 | "#CMOV_V2I64 PSEUDO!", |
| 385 | [(set VR128:$dst, |
Evan Cheng | e5f6204 | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 386 | (v2i64 (X86cmov VR128:$t, VR128:$f, imm:$cond, |
Evan Cheng | 0488db9 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 387 | EFLAGS)))]>; |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 388 | } |
| 389 | |
Bill Wendling | ddd3532 | 2007-05-02 23:11:52 +0000 | [diff] [blame] | 390 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 1e8d062 | 2010-06-19 01:32:46 +0000 | [diff] [blame] | 391 | // SSE 1 & 2 Instructions Classes |
| 392 | //===----------------------------------------------------------------------===// |
| 393 | |
| 394 | /// sse12_fp_scalar - SSE 1 & 2 scalar instructions class |
| 395 | multiclass sse12_fp_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode, |
Bruno Cardoso Lopes | f428fee | 2010-07-12 22:41:32 +0000 | [diff] [blame^] | 396 | RegisterClass RC, X86MemOperand x86memop, |
| 397 | bit Is2Addr = 1> { |
Bruno Cardoso Lopes | 1e8d062 | 2010-06-19 01:32:46 +0000 | [diff] [blame] | 398 | let isCommutable = 1 in { |
| 399 | def rr : SI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2), |
Bruno Cardoso Lopes | f428fee | 2010-07-12 22:41:32 +0000 | [diff] [blame^] | 400 | !if(Is2Addr, |
| 401 | !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"), |
| 402 | !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")), |
| 403 | [(set RC:$dst, (OpNode RC:$src1, RC:$src2))]>; |
Bruno Cardoso Lopes | 1e8d062 | 2010-06-19 01:32:46 +0000 | [diff] [blame] | 404 | } |
Bruno Cardoso Lopes | b7cc3f6 | 2010-06-21 21:28:07 +0000 | [diff] [blame] | 405 | def rm : SI<opc, MRMSrcMem, (outs RC:$dst), (ins RC:$src1, x86memop:$src2), |
Bruno Cardoso Lopes | f428fee | 2010-07-12 22:41:32 +0000 | [diff] [blame^] | 406 | !if(Is2Addr, |
| 407 | !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"), |
| 408 | !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")), |
| 409 | [(set RC:$dst, (OpNode RC:$src1, (load addr:$src2)))]>; |
Bruno Cardoso Lopes | 1e8d062 | 2010-06-19 01:32:46 +0000 | [diff] [blame] | 410 | } |
| 411 | |
| 412 | /// sse12_fp_scalar_int - SSE 1 & 2 scalar instructions intrinsics class |
| 413 | multiclass sse12_fp_scalar_int<bits<8> opc, string OpcodeStr, RegisterClass RC, |
Bruno Cardoso Lopes | f428fee | 2010-07-12 22:41:32 +0000 | [diff] [blame^] | 414 | string asm, string SSEVer, string FPSizeStr, |
| 415 | Operand memopr, ComplexPattern mem_cpat, |
| 416 | bit Is2Addr = 1> { |
Bruno Cardoso Lopes | 1e8d062 | 2010-06-19 01:32:46 +0000 | [diff] [blame] | 417 | def rr_Int : SI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2), |
Bruno Cardoso Lopes | f428fee | 2010-07-12 22:41:32 +0000 | [diff] [blame^] | 418 | !if(Is2Addr, |
| 419 | !strconcat(asm, "\t{$src2, $dst|$dst, $src2}"), |
| 420 | !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")), |
| 421 | [(set RC:$dst, (!nameconcat<Intrinsic>("int_x86_sse", |
| 422 | !strconcat(SSEVer, !strconcat("_", |
| 423 | !strconcat(OpcodeStr, FPSizeStr)))) |
| 424 | RC:$src1, RC:$src2))]>; |
Bruno Cardoso Lopes | b7cc3f6 | 2010-06-21 21:28:07 +0000 | [diff] [blame] | 425 | def rm_Int : SI<opc, MRMSrcMem, (outs RC:$dst), (ins RC:$src1, memopr:$src2), |
Bruno Cardoso Lopes | f428fee | 2010-07-12 22:41:32 +0000 | [diff] [blame^] | 426 | !if(Is2Addr, |
| 427 | !strconcat(asm, "\t{$src2, $dst|$dst, $src2}"), |
| 428 | !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")), |
| 429 | [(set RC:$dst, (!nameconcat<Intrinsic>("int_x86_sse", |
| 430 | !strconcat(SSEVer, !strconcat("_", |
| 431 | !strconcat(OpcodeStr, FPSizeStr)))) |
| 432 | RC:$src1, mem_cpat:$src2))]>; |
Bruno Cardoso Lopes | 1e8d062 | 2010-06-19 01:32:46 +0000 | [diff] [blame] | 433 | } |
| 434 | |
| 435 | /// sse12_fp_packed - SSE 1 & 2 packed instructions class |
| 436 | multiclass sse12_fp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 437 | RegisterClass RC, ValueType vt, |
| 438 | X86MemOperand x86memop, PatFrag mem_frag, |
Bruno Cardoso Lopes | f428fee | 2010-07-12 22:41:32 +0000 | [diff] [blame^] | 439 | Domain d, bit Is2Addr = 1> { |
Bruno Cardoso Lopes | 1e8d062 | 2010-06-19 01:32:46 +0000 | [diff] [blame] | 440 | let isCommutable = 1 in |
| 441 | def rr : PI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2), |
Bruno Cardoso Lopes | f428fee | 2010-07-12 22:41:32 +0000 | [diff] [blame^] | 442 | !if(Is2Addr, |
| 443 | !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"), |
| 444 | !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")), |
| 445 | [(set RC:$dst, (vt (OpNode RC:$src1, RC:$src2)))], d>; |
| 446 | let mayLoad = 1 in |
Bruno Cardoso Lopes | f4f4bad | 2010-06-19 02:44:01 +0000 | [diff] [blame] | 447 | def rm : PI<opc, MRMSrcMem, (outs RC:$dst), (ins RC:$src1, x86memop:$src2), |
Bruno Cardoso Lopes | f428fee | 2010-07-12 22:41:32 +0000 | [diff] [blame^] | 448 | !if(Is2Addr, |
| 449 | !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"), |
| 450 | !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")), |
| 451 | [(set RC:$dst, (OpNode RC:$src1, (mem_frag addr:$src2)))], d>; |
Bruno Cardoso Lopes | 1e8d062 | 2010-06-19 01:32:46 +0000 | [diff] [blame] | 452 | } |
| 453 | |
Bruno Cardoso Lopes | f6ff003 | 2010-06-19 04:09:22 +0000 | [diff] [blame] | 454 | /// sse12_fp_packed_logical_rm - SSE 1 & 2 packed instructions class |
| 455 | multiclass sse12_fp_packed_logical_rm<bits<8> opc, RegisterClass RC, Domain d, |
| 456 | string OpcodeStr, X86MemOperand x86memop, |
Bruno Cardoso Lopes | f428fee | 2010-07-12 22:41:32 +0000 | [diff] [blame^] | 457 | list<dag> pat_rr, list<dag> pat_rm, |
| 458 | bit Is2Addr = 1> { |
Bruno Cardoso Lopes | f6ff003 | 2010-06-19 04:09:22 +0000 | [diff] [blame] | 459 | let isCommutable = 1 in |
Bruno Cardoso Lopes | f428fee | 2010-07-12 22:41:32 +0000 | [diff] [blame^] | 460 | def rr : PI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2), |
| 461 | !if(Is2Addr, |
| 462 | !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"), |
| 463 | !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")), |
| 464 | pat_rr, d>; |
| 465 | def rm : PI<opc, MRMSrcMem, (outs RC:$dst), (ins RC:$src1, x86memop:$src2), |
| 466 | !if(Is2Addr, |
| 467 | !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"), |
| 468 | !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")), |
| 469 | pat_rm, d>; |
Bruno Cardoso Lopes | f6ff003 | 2010-06-19 04:09:22 +0000 | [diff] [blame] | 470 | } |
| 471 | |
Bruno Cardoso Lopes | 1e8d062 | 2010-06-19 01:32:46 +0000 | [diff] [blame] | 472 | /// sse12_fp_packed_int - SSE 1 & 2 packed instructions intrinsics class |
| 473 | multiclass sse12_fp_packed_int<bits<8> opc, string OpcodeStr, RegisterClass RC, |
Bruno Cardoso Lopes | f428fee | 2010-07-12 22:41:32 +0000 | [diff] [blame^] | 474 | string asm, string SSEVer, string FPSizeStr, |
| 475 | X86MemOperand x86memop, PatFrag mem_frag, |
| 476 | Domain d, bit Is2Addr = 1> { |
Bruno Cardoso Lopes | 1e8d062 | 2010-06-19 01:32:46 +0000 | [diff] [blame] | 477 | def rr_Int : PI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2), |
Bruno Cardoso Lopes | f428fee | 2010-07-12 22:41:32 +0000 | [diff] [blame^] | 478 | !if(Is2Addr, |
| 479 | !strconcat(asm, "\t{$src2, $dst|$dst, $src2}"), |
| 480 | !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")), |
| 481 | [(set RC:$dst, (!nameconcat<Intrinsic>("int_x86_sse", |
| 482 | !strconcat(SSEVer, !strconcat("_", |
| 483 | !strconcat(OpcodeStr, FPSizeStr)))) |
| 484 | RC:$src1, RC:$src2))], d>; |
| 485 | def rm_Int : PI<opc, MRMSrcMem, (outs RC:$dst), (ins RC:$src1,x86memop:$src2), |
| 486 | !if(Is2Addr, |
| 487 | !strconcat(asm, "\t{$src2, $dst|$dst, $src2}"), |
| 488 | !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")), |
| 489 | [(set RC:$dst, (!nameconcat<Intrinsic>("int_x86_sse", |
| 490 | !strconcat(SSEVer, !strconcat("_", |
| 491 | !strconcat(OpcodeStr, FPSizeStr)))) |
| 492 | RC:$src1, (mem_frag addr:$src2)))], d>; |
Bruno Cardoso Lopes | 1e8d062 | 2010-06-19 01:32:46 +0000 | [diff] [blame] | 493 | } |
| 494 | |
| 495 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | f23919b | 2010-06-22 18:09:32 +0000 | [diff] [blame] | 496 | // SSE 1 & 2 - Move Instructions |
| 497 | //===----------------------------------------------------------------------===// |
| 498 | |
Bruno Cardoso Lopes | c3d57b1 | 2010-06-22 22:38:56 +0000 | [diff] [blame] | 499 | class sse12_move_rr<RegisterClass RC, ValueType vt, string asm> : |
| 500 | SI<0x10, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, RC:$src2), asm, |
| 501 | [(set (vt VR128:$dst), (movl VR128:$src1, (scalar_to_vector RC:$src2)))]>; |
| 502 | |
| 503 | // Loading from memory automatically zeroing upper bits. |
| 504 | class sse12_move_rm<RegisterClass RC, X86MemOperand x86memop, |
| 505 | PatFrag mem_pat, string OpcodeStr> : |
| 506 | SI<0x10, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src), |
| 507 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), |
| 508 | [(set RC:$dst, (mem_pat addr:$src))]>; |
| 509 | |
Bruno Cardoso Lopes | f23919b | 2010-06-22 18:09:32 +0000 | [diff] [blame] | 510 | // Move Instructions. Register-to-register movss/movsd is not used for FR32/64 |
| 511 | // register copies because it's a partial register update; FsMOVAPSrr/FsMOVAPDrr |
| 512 | // is used instead. Register-to-register movss/movsd is not modeled as an |
| 513 | // INSERT_SUBREG because INSERT_SUBREG requires that the insert be implementable |
| 514 | // in terms of a copy, and just mentioned, we don't use movss/movsd for copies. |
Bruno Cardoso Lopes | c3d57b1 | 2010-06-22 22:38:56 +0000 | [diff] [blame] | 515 | let isAsmParserOnly = 1 in { |
| 516 | def VMOVSSrr : sse12_move_rr<FR32, v4f32, |
| 517 | "movss\t{$src2, $src1, $dst|$dst, $src1, $src2}">, XS, VEX_4V; |
| 518 | def VMOVSDrr : sse12_move_rr<FR64, v2f64, |
| 519 | "movsd\t{$src2, $src1, $dst|$dst, $src1, $src2}">, XD, VEX_4V; |
| 520 | |
| 521 | let canFoldAsLoad = 1, isReMaterializable = 1 in { |
| 522 | def VMOVSSrm : sse12_move_rm<FR32, f32mem, loadf32, "movss">, XS, VEX; |
| 523 | |
| 524 | let AddedComplexity = 20 in |
| 525 | def VMOVSDrm : sse12_move_rm<FR64, f64mem, loadf64, "movsd">, XD, VEX; |
| 526 | } |
Bruno Cardoso Lopes | f23919b | 2010-06-22 18:09:32 +0000 | [diff] [blame] | 527 | } |
| 528 | |
Bruno Cardoso Lopes | c3d57b1 | 2010-06-22 22:38:56 +0000 | [diff] [blame] | 529 | let Constraints = "$src1 = $dst" in { |
| 530 | def MOVSSrr : sse12_move_rr<FR32, v4f32, |
| 531 | "movss\t{$src2, $dst|$dst, $src2}">, XS; |
| 532 | def MOVSDrr : sse12_move_rr<FR64, v2f64, |
| 533 | "movsd\t{$src2, $dst|$dst, $src2}">, XD; |
| 534 | } |
| 535 | |
Bruno Cardoso Lopes | f23919b | 2010-06-22 18:09:32 +0000 | [diff] [blame] | 536 | let canFoldAsLoad = 1, isReMaterializable = 1 in { |
Bruno Cardoso Lopes | c3d57b1 | 2010-06-22 22:38:56 +0000 | [diff] [blame] | 537 | def MOVSSrm : sse12_move_rm<FR32, f32mem, loadf32, "movss">, XS; |
| 538 | |
| 539 | let AddedComplexity = 20 in |
| 540 | def MOVSDrm : sse12_move_rm<FR64, f64mem, loadf64, "movsd">, XD; |
Bruno Cardoso Lopes | f23919b | 2010-06-22 18:09:32 +0000 | [diff] [blame] | 541 | } |
| 542 | |
| 543 | let AddedComplexity = 15 in { |
| 544 | // Extract the low 32-bit value from one vector and insert it into another. |
| 545 | def : Pat<(v4f32 (movl VR128:$src1, VR128:$src2)), |
| 546 | (MOVSSrr (v4f32 VR128:$src1), |
| 547 | (EXTRACT_SUBREG (v4f32 VR128:$src2), sub_ss))>; |
| 548 | // Extract the low 64-bit value from one vector and insert it into another. |
| 549 | def : Pat<(v2f64 (movl VR128:$src1, VR128:$src2)), |
| 550 | (MOVSDrr (v2f64 VR128:$src1), |
| 551 | (EXTRACT_SUBREG (v2f64 VR128:$src2), sub_sd))>; |
| 552 | } |
| 553 | |
| 554 | // Implicitly promote a 32-bit scalar to a vector. |
| 555 | def : Pat<(v4f32 (scalar_to_vector FR32:$src)), |
| 556 | (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), FR32:$src, sub_ss)>; |
| 557 | // Implicitly promote a 64-bit scalar to a vector. |
| 558 | def : Pat<(v2f64 (scalar_to_vector FR64:$src)), |
| 559 | (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), FR64:$src, sub_sd)>; |
| 560 | |
| 561 | let AddedComplexity = 20 in { |
| 562 | // MOVSSrm zeros the high parts of the register; represent this |
| 563 | // with SUBREG_TO_REG. |
| 564 | def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))), |
| 565 | (SUBREG_TO_REG (i32 0), (MOVSSrm addr:$src), sub_ss)>; |
| 566 | def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))), |
| 567 | (SUBREG_TO_REG (i32 0), (MOVSSrm addr:$src), sub_ss)>; |
| 568 | def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))), |
| 569 | (SUBREG_TO_REG (i32 0), (MOVSSrm addr:$src), sub_ss)>; |
| 570 | // MOVSDrm zeros the high parts of the register; represent this |
| 571 | // with SUBREG_TO_REG. |
| 572 | def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))), |
| 573 | (SUBREG_TO_REG (i64 0), (MOVSDrm addr:$src), sub_sd)>; |
| 574 | def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))), |
| 575 | (SUBREG_TO_REG (i64 0), (MOVSDrm addr:$src), sub_sd)>; |
| 576 | def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))), |
| 577 | (SUBREG_TO_REG (i64 0), (MOVSDrm addr:$src), sub_sd)>; |
| 578 | def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))), |
| 579 | (SUBREG_TO_REG (i64 0), (MOVSDrm addr:$src), sub_sd)>; |
| 580 | def : Pat<(v2f64 (X86vzload addr:$src)), |
| 581 | (SUBREG_TO_REG (i64 0), (MOVSDrm addr:$src), sub_sd)>; |
| 582 | } |
| 583 | |
| 584 | // Store scalar value to memory. |
| 585 | def MOVSSmr : SSI<0x11, MRMDestMem, (outs), (ins f32mem:$dst, FR32:$src), |
| 586 | "movss\t{$src, $dst|$dst, $src}", |
| 587 | [(store FR32:$src, addr:$dst)]>; |
| 588 | def MOVSDmr : SDI<0x11, MRMDestMem, (outs), (ins f64mem:$dst, FR64:$src), |
| 589 | "movsd\t{$src, $dst|$dst, $src}", |
| 590 | [(store FR64:$src, addr:$dst)]>; |
| 591 | |
Bruno Cardoso Lopes | c3d57b1 | 2010-06-22 22:38:56 +0000 | [diff] [blame] | 592 | let isAsmParserOnly = 1 in { |
| 593 | def VMOVSSmr : SI<0x11, MRMDestMem, (outs), (ins f32mem:$dst, FR32:$src), |
| 594 | "movss\t{$src, $dst|$dst, $src}", |
| 595 | [(store FR32:$src, addr:$dst)]>, XS, VEX_4V; |
| 596 | def VMOVSDmr : SI<0x11, MRMDestMem, (outs), (ins f64mem:$dst, FR64:$src), |
| 597 | "movsd\t{$src, $dst|$dst, $src}", |
| 598 | [(store FR64:$src, addr:$dst)]>, XD, VEX_4V; |
| 599 | } |
| 600 | |
Bruno Cardoso Lopes | f23919b | 2010-06-22 18:09:32 +0000 | [diff] [blame] | 601 | // Extract and store. |
| 602 | def : Pat<(store (f32 (vector_extract (v4f32 VR128:$src), (iPTR 0))), |
| 603 | addr:$dst), |
| 604 | (MOVSSmr addr:$dst, |
| 605 | (EXTRACT_SUBREG (v4f32 VR128:$src), sub_ss))>; |
| 606 | def : Pat<(store (f64 (vector_extract (v2f64 VR128:$src), (iPTR 0))), |
| 607 | addr:$dst), |
| 608 | (MOVSDmr addr:$dst, |
| 609 | (EXTRACT_SUBREG (v2f64 VR128:$src), sub_sd))>; |
| 610 | |
Bruno Cardoso Lopes | 6560ed3 | 2010-06-25 20:22:12 +0000 | [diff] [blame] | 611 | // Move Aligned/Unaligned floating point values |
| 612 | multiclass sse12_mov_packed<bits<8> opc, RegisterClass RC, |
| 613 | X86MemOperand x86memop, PatFrag ld_frag, |
| 614 | string asm, Domain d, |
| 615 | bit IsReMaterializable = 1> { |
| 616 | let neverHasSideEffects = 1 in |
Bruno Cardoso Lopes | 161476e | 2010-06-25 23:33:42 +0000 | [diff] [blame] | 617 | def rr : PI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src), |
| 618 | !strconcat(asm, "\t{$src, $dst|$dst, $src}"), [], d>; |
Bruno Cardoso Lopes | 6560ed3 | 2010-06-25 20:22:12 +0000 | [diff] [blame] | 619 | let canFoldAsLoad = 1, isReMaterializable = IsReMaterializable in |
Bruno Cardoso Lopes | 161476e | 2010-06-25 23:33:42 +0000 | [diff] [blame] | 620 | def rm : PI<opc, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src), |
| 621 | !strconcat(asm, "\t{$src, $dst|$dst, $src}"), |
Bruno Cardoso Lopes | 6560ed3 | 2010-06-25 20:22:12 +0000 | [diff] [blame] | 622 | [(set RC:$dst, (ld_frag addr:$src))], d>; |
| 623 | } |
| 624 | |
Bruno Cardoso Lopes | 161476e | 2010-06-25 23:33:42 +0000 | [diff] [blame] | 625 | let isAsmParserOnly = 1 in { |
| 626 | defm VMOVAPS : sse12_mov_packed<0x28, VR128, f128mem, alignedloadv4f32, |
| 627 | "movaps", SSEPackedSingle>, VEX; |
| 628 | defm VMOVAPD : sse12_mov_packed<0x28, VR128, f128mem, alignedloadv2f64, |
| 629 | "movapd", SSEPackedDouble>, OpSize, VEX; |
| 630 | defm VMOVUPS : sse12_mov_packed<0x10, VR128, f128mem, loadv4f32, |
| 631 | "movups", SSEPackedSingle>, VEX; |
| 632 | defm VMOVUPD : sse12_mov_packed<0x10, VR128, f128mem, loadv2f64, |
| 633 | "movupd", SSEPackedDouble, 0>, OpSize, VEX; |
Bruno Cardoso Lopes | e86b01c | 2010-07-09 18:27:43 +0000 | [diff] [blame] | 634 | |
| 635 | defm VMOVAPSY : sse12_mov_packed<0x28, VR256, f256mem, alignedloadv8f32, |
| 636 | "movaps", SSEPackedSingle>, VEX; |
| 637 | defm VMOVAPDY : sse12_mov_packed<0x28, VR256, f256mem, alignedloadv4f64, |
| 638 | "movapd", SSEPackedDouble>, OpSize, VEX; |
| 639 | defm VMOVUPSY : sse12_mov_packed<0x10, VR256, f256mem, loadv8f32, |
| 640 | "movups", SSEPackedSingle>, VEX; |
| 641 | defm VMOVUPDY : sse12_mov_packed<0x10, VR256, f256mem, loadv4f64, |
| 642 | "movupd", SSEPackedDouble, 0>, OpSize, VEX; |
Bruno Cardoso Lopes | 161476e | 2010-06-25 23:33:42 +0000 | [diff] [blame] | 643 | } |
Bruno Cardoso Lopes | 6560ed3 | 2010-06-25 20:22:12 +0000 | [diff] [blame] | 644 | defm MOVAPS : sse12_mov_packed<0x28, VR128, f128mem, alignedloadv4f32, |
Bruno Cardoso Lopes | 161476e | 2010-06-25 23:33:42 +0000 | [diff] [blame] | 645 | "movaps", SSEPackedSingle>, TB; |
Bruno Cardoso Lopes | 6560ed3 | 2010-06-25 20:22:12 +0000 | [diff] [blame] | 646 | defm MOVAPD : sse12_mov_packed<0x28, VR128, f128mem, alignedloadv2f64, |
Bruno Cardoso Lopes | 161476e | 2010-06-25 23:33:42 +0000 | [diff] [blame] | 647 | "movapd", SSEPackedDouble>, TB, OpSize; |
Bruno Cardoso Lopes | 6560ed3 | 2010-06-25 20:22:12 +0000 | [diff] [blame] | 648 | defm MOVUPS : sse12_mov_packed<0x10, VR128, f128mem, loadv4f32, |
Bruno Cardoso Lopes | 161476e | 2010-06-25 23:33:42 +0000 | [diff] [blame] | 649 | "movups", SSEPackedSingle>, TB; |
Bruno Cardoso Lopes | 6560ed3 | 2010-06-25 20:22:12 +0000 | [diff] [blame] | 650 | defm MOVUPD : sse12_mov_packed<0x10, VR128, f128mem, loadv2f64, |
Bruno Cardoso Lopes | 161476e | 2010-06-25 23:33:42 +0000 | [diff] [blame] | 651 | "movupd", SSEPackedDouble, 0>, TB, OpSize; |
Bruno Cardoso Lopes | 6560ed3 | 2010-06-25 20:22:12 +0000 | [diff] [blame] | 652 | |
Bruno Cardoso Lopes | 161476e | 2010-06-25 23:33:42 +0000 | [diff] [blame] | 653 | let isAsmParserOnly = 1 in { |
| 654 | def VMOVAPSmr : VPSI<0x29, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src), |
| 655 | "movaps\t{$src, $dst|$dst, $src}", |
| 656 | [(alignedstore (v4f32 VR128:$src), addr:$dst)]>, VEX; |
| 657 | def VMOVAPDmr : VPDI<0x29, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src), |
| 658 | "movapd\t{$src, $dst|$dst, $src}", |
| 659 | [(alignedstore (v2f64 VR128:$src), addr:$dst)]>, VEX; |
| 660 | def VMOVUPSmr : VPSI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src), |
| 661 | "movups\t{$src, $dst|$dst, $src}", |
| 662 | [(store (v4f32 VR128:$src), addr:$dst)]>, VEX; |
| 663 | def VMOVUPDmr : VPDI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src), |
| 664 | "movupd\t{$src, $dst|$dst, $src}", |
| 665 | [(store (v2f64 VR128:$src), addr:$dst)]>, VEX; |
Bruno Cardoso Lopes | e86b01c | 2010-07-09 18:27:43 +0000 | [diff] [blame] | 666 | def VMOVAPSYmr : VPSI<0x29, MRMDestMem, (outs), (ins f256mem:$dst, VR256:$src), |
| 667 | "movaps\t{$src, $dst|$dst, $src}", |
| 668 | [(alignedstore (v8f32 VR256:$src), addr:$dst)]>, VEX; |
| 669 | def VMOVAPDYmr : VPDI<0x29, MRMDestMem, (outs), (ins f256mem:$dst, VR256:$src), |
| 670 | "movapd\t{$src, $dst|$dst, $src}", |
| 671 | [(alignedstore (v4f64 VR256:$src), addr:$dst)]>, VEX; |
| 672 | def VMOVUPSYmr : VPSI<0x11, MRMDestMem, (outs), (ins f256mem:$dst, VR256:$src), |
| 673 | "movups\t{$src, $dst|$dst, $src}", |
| 674 | [(store (v8f32 VR256:$src), addr:$dst)]>, VEX; |
| 675 | def VMOVUPDYmr : VPDI<0x11, MRMDestMem, (outs), (ins f256mem:$dst, VR256:$src), |
| 676 | "movupd\t{$src, $dst|$dst, $src}", |
| 677 | [(store (v4f64 VR256:$src), addr:$dst)]>, VEX; |
Bruno Cardoso Lopes | 161476e | 2010-06-25 23:33:42 +0000 | [diff] [blame] | 678 | } |
Bruno Cardoso Lopes | 6560ed3 | 2010-06-25 20:22:12 +0000 | [diff] [blame] | 679 | def MOVAPSmr : PSI<0x29, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src), |
| 680 | "movaps\t{$src, $dst|$dst, $src}", |
| 681 | [(alignedstore (v4f32 VR128:$src), addr:$dst)]>; |
| 682 | def MOVAPDmr : PDI<0x29, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src), |
| 683 | "movapd\t{$src, $dst|$dst, $src}", |
| 684 | [(alignedstore (v2f64 VR128:$src), addr:$dst)]>; |
| 685 | def MOVUPSmr : PSI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src), |
| 686 | "movups\t{$src, $dst|$dst, $src}", |
| 687 | [(store (v4f32 VR128:$src), addr:$dst)]>; |
| 688 | def MOVUPDmr : PDI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src), |
| 689 | "movupd\t{$src, $dst|$dst, $src}", |
| 690 | [(store (v2f64 VR128:$src), addr:$dst)]>; |
| 691 | |
| 692 | // Intrinsic forms of MOVUPS/D load and store |
Bruno Cardoso Lopes | 161476e | 2010-06-25 23:33:42 +0000 | [diff] [blame] | 693 | let isAsmParserOnly = 1 in { |
| 694 | let canFoldAsLoad = 1, isReMaterializable = 1 in |
| 695 | def VMOVUPSrm_Int : VPSI<0x10, MRMSrcMem, (outs VR128:$dst), |
| 696 | (ins f128mem:$src), |
| 697 | "movups\t{$src, $dst|$dst, $src}", |
| 698 | [(set VR128:$dst, (int_x86_sse_loadu_ps addr:$src))]>, VEX; |
| 699 | def VMOVUPDrm_Int : VPDI<0x10, MRMSrcMem, (outs VR128:$dst), |
| 700 | (ins f128mem:$src), |
| 701 | "movupd\t{$src, $dst|$dst, $src}", |
| 702 | [(set VR128:$dst, (int_x86_sse2_loadu_pd addr:$src))]>, VEX; |
| 703 | def VMOVUPSmr_Int : VPSI<0x11, MRMDestMem, (outs), |
| 704 | (ins f128mem:$dst, VR128:$src), |
| 705 | "movups\t{$src, $dst|$dst, $src}", |
| 706 | [(int_x86_sse_storeu_ps addr:$dst, VR128:$src)]>, VEX; |
| 707 | def VMOVUPDmr_Int : VPDI<0x11, MRMDestMem, (outs), |
| 708 | (ins f128mem:$dst, VR128:$src), |
| 709 | "movupd\t{$src, $dst|$dst, $src}", |
| 710 | [(int_x86_sse2_storeu_pd addr:$dst, VR128:$src)]>, VEX; |
| 711 | } |
Bruno Cardoso Lopes | 6560ed3 | 2010-06-25 20:22:12 +0000 | [diff] [blame] | 712 | let canFoldAsLoad = 1, isReMaterializable = 1 in |
| 713 | def MOVUPSrm_Int : PSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src), |
| 714 | "movups\t{$src, $dst|$dst, $src}", |
| 715 | [(set VR128:$dst, (int_x86_sse_loadu_ps addr:$src))]>; |
| 716 | def MOVUPDrm_Int : PDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src), |
| 717 | "movupd\t{$src, $dst|$dst, $src}", |
| 718 | [(set VR128:$dst, (int_x86_sse2_loadu_pd addr:$src))]>; |
| 719 | |
| 720 | def MOVUPSmr_Int : PSI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src), |
| 721 | "movups\t{$src, $dst|$dst, $src}", |
| 722 | [(int_x86_sse_storeu_ps addr:$dst, VR128:$src)]>; |
| 723 | def MOVUPDmr_Int : PDI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src), |
| 724 | "movupd\t{$src, $dst|$dst, $src}", |
| 725 | [(int_x86_sse2_storeu_pd addr:$dst, VR128:$src)]>; |
| 726 | |
| 727 | // Move Low/High packed floating point values |
| 728 | multiclass sse12_mov_hilo_packed<bits<8>opc, RegisterClass RC, |
| 729 | PatFrag mov_frag, string base_opc, |
| 730 | string asm_opr> { |
| 731 | def PSrm : PI<opc, MRMSrcMem, |
| 732 | (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2), |
| 733 | !strconcat(!strconcat(base_opc,"s"), asm_opr), |
| 734 | [(set RC:$dst, |
| 735 | (mov_frag RC:$src1, |
| 736 | (bc_v4f32 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))))], |
| 737 | SSEPackedSingle>, TB; |
| 738 | |
| 739 | def PDrm : PI<opc, MRMSrcMem, |
| 740 | (outs RC:$dst), (ins RC:$src1, f64mem:$src2), |
| 741 | !strconcat(!strconcat(base_opc,"d"), asm_opr), |
| 742 | [(set RC:$dst, (v2f64 (mov_frag RC:$src1, |
| 743 | (scalar_to_vector (loadf64 addr:$src2)))))], |
| 744 | SSEPackedDouble>, TB, OpSize; |
| 745 | } |
| 746 | |
Bruno Cardoso Lopes | 161476e | 2010-06-25 23:33:42 +0000 | [diff] [blame] | 747 | let isAsmParserOnly = 1, AddedComplexity = 20 in { |
| 748 | defm VMOVL : sse12_mov_hilo_packed<0x12, VR128, movlp, "movlp", |
| 749 | "\t{$src2, $src1, $dst|$dst, $src1, $src2}">, VEX_4V; |
| 750 | defm VMOVH : sse12_mov_hilo_packed<0x16, VR128, movlhps, "movhp", |
| 751 | "\t{$src2, $src1, $dst|$dst, $src1, $src2}">, VEX_4V; |
| 752 | } |
Bruno Cardoso Lopes | 6560ed3 | 2010-06-25 20:22:12 +0000 | [diff] [blame] | 753 | let Constraints = "$src1 = $dst", AddedComplexity = 20 in { |
| 754 | defm MOVL : sse12_mov_hilo_packed<0x12, VR128, movlp, "movlp", |
| 755 | "\t{$src2, $dst|$dst, $src2}">; |
| 756 | defm MOVH : sse12_mov_hilo_packed<0x16, VR128, movlhps, "movhp", |
| 757 | "\t{$src2, $dst|$dst, $src2}">; |
| 758 | } |
| 759 | |
Bruno Cardoso Lopes | 161476e | 2010-06-25 23:33:42 +0000 | [diff] [blame] | 760 | let isAsmParserOnly = 1 in { |
| 761 | def VMOVLPSmr : VPSI<0x13, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src), |
| 762 | "movlps\t{$src, $dst|$dst, $src}", |
| 763 | [(store (f64 (vector_extract (bc_v2f64 (v4f32 VR128:$src)), |
| 764 | (iPTR 0))), addr:$dst)]>, VEX; |
| 765 | def VMOVLPDmr : VPDI<0x13, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src), |
| 766 | "movlpd\t{$src, $dst|$dst, $src}", |
| 767 | [(store (f64 (vector_extract (v2f64 VR128:$src), |
| 768 | (iPTR 0))), addr:$dst)]>, VEX; |
| 769 | } |
Bruno Cardoso Lopes | 6560ed3 | 2010-06-25 20:22:12 +0000 | [diff] [blame] | 770 | def MOVLPSmr : PSI<0x13, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src), |
| 771 | "movlps\t{$src, $dst|$dst, $src}", |
| 772 | [(store (f64 (vector_extract (bc_v2f64 (v4f32 VR128:$src)), |
| 773 | (iPTR 0))), addr:$dst)]>; |
| 774 | def MOVLPDmr : PDI<0x13, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src), |
| 775 | "movlpd\t{$src, $dst|$dst, $src}", |
| 776 | [(store (f64 (vector_extract (v2f64 VR128:$src), |
| 777 | (iPTR 0))), addr:$dst)]>; |
| 778 | |
| 779 | // v2f64 extract element 1 is always custom lowered to unpack high to low |
| 780 | // and extract element 0 so the non-store version isn't too horrible. |
Bruno Cardoso Lopes | 161476e | 2010-06-25 23:33:42 +0000 | [diff] [blame] | 781 | let isAsmParserOnly = 1 in { |
| 782 | def VMOVHPSmr : VPSI<0x17, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src), |
| 783 | "movhps\t{$src, $dst|$dst, $src}", |
| 784 | [(store (f64 (vector_extract |
| 785 | (unpckh (bc_v2f64 (v4f32 VR128:$src)), |
| 786 | (undef)), (iPTR 0))), addr:$dst)]>, |
| 787 | VEX; |
| 788 | def VMOVHPDmr : VPDI<0x17, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src), |
| 789 | "movhpd\t{$src, $dst|$dst, $src}", |
| 790 | [(store (f64 (vector_extract |
| 791 | (v2f64 (unpckh VR128:$src, (undef))), |
| 792 | (iPTR 0))), addr:$dst)]>, |
| 793 | VEX; |
| 794 | } |
Bruno Cardoso Lopes | 6560ed3 | 2010-06-25 20:22:12 +0000 | [diff] [blame] | 795 | def MOVHPSmr : PSI<0x17, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src), |
| 796 | "movhps\t{$src, $dst|$dst, $src}", |
| 797 | [(store (f64 (vector_extract |
| 798 | (unpckh (bc_v2f64 (v4f32 VR128:$src)), |
| 799 | (undef)), (iPTR 0))), addr:$dst)]>; |
| 800 | def MOVHPDmr : PDI<0x17, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src), |
| 801 | "movhpd\t{$src, $dst|$dst, $src}", |
| 802 | [(store (f64 (vector_extract |
| 803 | (v2f64 (unpckh VR128:$src, (undef))), |
| 804 | (iPTR 0))), addr:$dst)]>; |
| 805 | |
Bruno Cardoso Lopes | 161476e | 2010-06-25 23:33:42 +0000 | [diff] [blame] | 806 | let isAsmParserOnly = 1, AddedComplexity = 20 in { |
| 807 | def VMOVLHPSrr : VPSI<0x16, MRMSrcReg, (outs VR128:$dst), |
| 808 | (ins VR128:$src1, VR128:$src2), |
| 809 | "movlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 810 | [(set VR128:$dst, |
| 811 | (v4f32 (movlhps VR128:$src1, VR128:$src2)))]>, |
| 812 | VEX_4V; |
| 813 | def VMOVHLPSrr : VPSI<0x12, MRMSrcReg, (outs VR128:$dst), |
| 814 | (ins VR128:$src1, VR128:$src2), |
| 815 | "movhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 816 | [(set VR128:$dst, |
| 817 | (v4f32 (movhlps VR128:$src1, VR128:$src2)))]>, |
| 818 | VEX_4V; |
| 819 | } |
Bruno Cardoso Lopes | 6560ed3 | 2010-06-25 20:22:12 +0000 | [diff] [blame] | 820 | let Constraints = "$src1 = $dst", AddedComplexity = 20 in { |
| 821 | def MOVLHPSrr : PSI<0x16, MRMSrcReg, (outs VR128:$dst), |
| 822 | (ins VR128:$src1, VR128:$src2), |
| 823 | "movlhps\t{$src2, $dst|$dst, $src2}", |
| 824 | [(set VR128:$dst, |
| 825 | (v4f32 (movlhps VR128:$src1, VR128:$src2)))]>; |
| 826 | def MOVHLPSrr : PSI<0x12, MRMSrcReg, (outs VR128:$dst), |
| 827 | (ins VR128:$src1, VR128:$src2), |
| 828 | "movhlps\t{$src2, $dst|$dst, $src2}", |
| 829 | [(set VR128:$dst, |
| 830 | (v4f32 (movhlps VR128:$src1, VR128:$src2)))]>; |
| 831 | } |
| 832 | |
| 833 | def : Pat<(movlhps VR128:$src1, (bc_v4i32 (v2i64 (X86vzload addr:$src2)))), |
| 834 | (MOVHPSrm (v4i32 VR128:$src1), addr:$src2)>; |
| 835 | let AddedComplexity = 20 in { |
| 836 | def : Pat<(v4f32 (movddup VR128:$src, (undef))), |
| 837 | (MOVLHPSrr (v4f32 VR128:$src), (v4f32 VR128:$src))>; |
| 838 | def : Pat<(v2i64 (movddup VR128:$src, (undef))), |
| 839 | (MOVLHPSrr (v2i64 VR128:$src), (v2i64 VR128:$src))>; |
| 840 | } |
| 841 | |
Bruno Cardoso Lopes | f23919b | 2010-06-22 18:09:32 +0000 | [diff] [blame] | 842 | //===----------------------------------------------------------------------===// |
| 843 | // SSE 1 & 2 - Conversion Instructions |
| 844 | //===----------------------------------------------------------------------===// |
| 845 | |
Bruno Cardoso Lopes | 0491e13 | 2010-06-25 18:06:22 +0000 | [diff] [blame] | 846 | multiclass sse12_cvt_s<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC, |
Bruno Cardoso Lopes | f241b26 | 2010-06-24 22:22:21 +0000 | [diff] [blame] | 847 | SDNode OpNode, X86MemOperand x86memop, PatFrag ld_frag, |
| 848 | string asm> { |
| 849 | def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src), asm, |
| 850 | [(set DstRC:$dst, (OpNode SrcRC:$src))]>; |
| 851 | def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src), asm, |
| 852 | [(set DstRC:$dst, (OpNode (ld_frag addr:$src)))]>; |
| 853 | } |
Bruno Cardoso Lopes | f23919b | 2010-06-22 18:09:32 +0000 | [diff] [blame] | 854 | |
Bruno Cardoso Lopes | 0491e13 | 2010-06-25 18:06:22 +0000 | [diff] [blame] | 855 | multiclass sse12_cvt_p<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC, |
| 856 | SDNode OpNode, X86MemOperand x86memop, PatFrag ld_frag, |
| 857 | string asm, Domain d> { |
| 858 | def rr : PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src), asm, |
| 859 | [(set DstRC:$dst, (OpNode SrcRC:$src))], d>; |
| 860 | def rm : PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src), asm, |
| 861 | [(set DstRC:$dst, (OpNode (ld_frag addr:$src)))], d>; |
| 862 | } |
| 863 | |
| 864 | multiclass sse12_vcvt_avx<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC, |
Bruno Cardoso Lopes | a0ae87f | 2010-06-25 00:39:30 +0000 | [diff] [blame] | 865 | SDNode OpNode, X86MemOperand x86memop, PatFrag ld_frag, |
| 866 | string asm> { |
| 867 | def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins DstRC:$src1, SrcRC:$src), |
| 868 | asm, []>; |
| 869 | def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), |
| 870 | (ins DstRC:$src1, x86memop:$src), asm, []>; |
| 871 | } |
| 872 | |
Bruno Cardoso Lopes | a0ae87f | 2010-06-25 00:39:30 +0000 | [diff] [blame] | 873 | let isAsmParserOnly = 1 in { |
Bruno Cardoso Lopes | 0491e13 | 2010-06-25 18:06:22 +0000 | [diff] [blame] | 874 | defm VCVTTSS2SI : sse12_cvt_s<0x2C, FR32, GR32, fp_to_sint, f32mem, loadf32, |
Bruno Cardoso Lopes | a0ae87f | 2010-06-25 00:39:30 +0000 | [diff] [blame] | 875 | "cvttss2si\t{$src, $dst|$dst, $src}">, XS, VEX; |
Bruno Cardoso Lopes | 0491e13 | 2010-06-25 18:06:22 +0000 | [diff] [blame] | 876 | defm VCVTTSD2SI : sse12_cvt_s<0x2C, FR64, GR32, fp_to_sint, f64mem, loadf64, |
Bruno Cardoso Lopes | a0ae87f | 2010-06-25 00:39:30 +0000 | [diff] [blame] | 877 | "cvttsd2si\t{$src, $dst|$dst, $src}">, XD, VEX; |
Bruno Cardoso Lopes | 0491e13 | 2010-06-25 18:06:22 +0000 | [diff] [blame] | 878 | defm VCVTSI2SS : sse12_vcvt_avx<0x2A, GR32, FR32, sint_to_fp, i32mem, loadi32, |
Bruno Cardoso Lopes | a0ae87f | 2010-06-25 00:39:30 +0000 | [diff] [blame] | 879 | "cvtsi2ss\t{$src, $src1, $dst|$dst, $src1, $src}">, XS, |
| 880 | VEX_4V; |
Bruno Cardoso Lopes | 0491e13 | 2010-06-25 18:06:22 +0000 | [diff] [blame] | 881 | defm VCVTSI2SD : sse12_vcvt_avx<0x2A, GR32, FR64, sint_to_fp, i32mem, loadi32, |
Bruno Cardoso Lopes | a0ae87f | 2010-06-25 00:39:30 +0000 | [diff] [blame] | 882 | "cvtsi2sd\t{$src, $src1, $dst|$dst, $src1, $src}">, XD, |
| 883 | VEX_4V; |
| 884 | } |
Bruno Cardoso Lopes | 0491e13 | 2010-06-25 18:06:22 +0000 | [diff] [blame] | 885 | |
| 886 | defm CVTTSS2SI : sse12_cvt_s<0x2C, FR32, GR32, fp_to_sint, f32mem, loadf32, |
| 887 | "cvttss2si\t{$src, $dst|$dst, $src}">, XS; |
| 888 | defm CVTTSD2SI : sse12_cvt_s<0x2C, FR64, GR32, fp_to_sint, f64mem, loadf64, |
| 889 | "cvttsd2si\t{$src, $dst|$dst, $src}">, XD; |
| 890 | defm CVTSI2SS : sse12_cvt_s<0x2A, GR32, FR32, sint_to_fp, i32mem, loadi32, |
Bruno Cardoso Lopes | f241b26 | 2010-06-24 22:22:21 +0000 | [diff] [blame] | 891 | "cvtsi2ss\t{$src, $dst|$dst, $src}">, XS; |
Bruno Cardoso Lopes | 0491e13 | 2010-06-25 18:06:22 +0000 | [diff] [blame] | 892 | defm CVTSI2SD : sse12_cvt_s<0x2A, GR32, FR64, sint_to_fp, i32mem, loadi32, |
Bruno Cardoso Lopes | f241b26 | 2010-06-24 22:22:21 +0000 | [diff] [blame] | 893 | "cvtsi2sd\t{$src, $dst|$dst, $src}">, XD; |
Bruno Cardoso Lopes | f23919b | 2010-06-22 18:09:32 +0000 | [diff] [blame] | 894 | |
Bruno Cardoso Lopes | 0491e13 | 2010-06-25 18:06:22 +0000 | [diff] [blame] | 895 | // Conversion Instructions Intrinsics - Match intrinsics which expect MM |
| 896 | // and/or XMM operand(s). |
Bruno Cardoso Lopes | 8b94297 | 2010-06-24 23:37:07 +0000 | [diff] [blame] | 897 | multiclass sse12_cvt_pint<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC, |
| 898 | Intrinsic Int, X86MemOperand x86memop, PatFrag ld_frag, |
| 899 | string asm, Domain d> { |
| 900 | def rr : PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src), asm, |
| 901 | [(set DstRC:$dst, (Int SrcRC:$src))], d>; |
| 902 | def rm : PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src), asm, |
| 903 | [(set DstRC:$dst, (Int (ld_frag addr:$src)))], d>; |
| 904 | } |
| 905 | |
Bruno Cardoso Lopes | 0491e13 | 2010-06-25 18:06:22 +0000 | [diff] [blame] | 906 | multiclass sse12_cvt_sint<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC, |
| 907 | Intrinsic Int, X86MemOperand x86memop, PatFrag ld_frag, |
| 908 | string asm> { |
| 909 | def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src), asm, |
| 910 | [(set DstRC:$dst, (Int SrcRC:$src))]>; |
| 911 | def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src), asm, |
| 912 | [(set DstRC:$dst, (Int (ld_frag addr:$src)))]>; |
| 913 | } |
Bruno Cardoso Lopes | 8b94297 | 2010-06-24 23:37:07 +0000 | [diff] [blame] | 914 | |
| 915 | multiclass sse12_cvt_pint_3addr<bits<8> opc, RegisterClass SrcRC, |
| 916 | RegisterClass DstRC, Intrinsic Int, X86MemOperand x86memop, |
| 917 | PatFrag ld_frag, string asm, Domain d> { |
| 918 | def rr : PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins DstRC:$src1, SrcRC:$src2), |
| 919 | asm, [(set DstRC:$dst, (Int DstRC:$src1, SrcRC:$src2))], d>; |
| 920 | def rm : PI<opc, MRMSrcMem, (outs DstRC:$dst), |
| 921 | (ins DstRC:$src1, x86memop:$src2), asm, |
| 922 | [(set DstRC:$dst, (Int DstRC:$src1, (ld_frag addr:$src2)))], d>; |
| 923 | } |
| 924 | |
Bruno Cardoso Lopes | 0491e13 | 2010-06-25 18:06:22 +0000 | [diff] [blame] | 925 | multiclass sse12_cvt_sint_3addr<bits<8> opc, RegisterClass SrcRC, |
| 926 | RegisterClass DstRC, Intrinsic Int, X86MemOperand x86memop, |
| 927 | PatFrag ld_frag, string asm> { |
| 928 | def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins DstRC:$src1, SrcRC:$src2), |
| 929 | asm, [(set DstRC:$dst, (Int DstRC:$src1, SrcRC:$src2))]>; |
| 930 | def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), |
| 931 | (ins DstRC:$src1, x86memop:$src2), asm, |
| 932 | [(set DstRC:$dst, (Int DstRC:$src1, (ld_frag addr:$src2)))]>; |
| 933 | } |
Bruno Cardoso Lopes | 8b94297 | 2010-06-24 23:37:07 +0000 | [diff] [blame] | 934 | |
Bruno Cardoso Lopes | 0491e13 | 2010-06-25 18:06:22 +0000 | [diff] [blame] | 935 | let isAsmParserOnly = 1 in { |
| 936 | defm Int_VCVTSS2SI : sse12_cvt_sint<0x2D, VR128, GR32, int_x86_sse_cvtss2si, |
| 937 | f32mem, load, "cvtss2si\t{$src, $dst|$dst, $src}">, XS, |
| 938 | VEX; |
| 939 | defm Int_VCVTSD2SI : sse12_cvt_sint<0x2D, VR128, GR32, int_x86_sse2_cvtsd2si, |
| 940 | f128mem, load, "cvtsd2si\t{$src, $dst|$dst, $src}">, XD, |
| 941 | VEX; |
| 942 | } |
| 943 | defm Int_CVTSS2SI : sse12_cvt_sint<0x2D, VR128, GR32, int_x86_sse_cvtss2si, |
| 944 | f32mem, load, "cvtss2si\t{$src, $dst|$dst, $src}">, XS; |
| 945 | defm Int_CVTSD2SI : sse12_cvt_sint<0x2D, VR128, GR32, int_x86_sse2_cvtsd2si, |
| 946 | f128mem, load, "cvtsd2si\t{$src, $dst|$dst, $src}">, XD; |
| 947 | |
| 948 | |
| 949 | let Constraints = "$src1 = $dst" in { |
| 950 | defm Int_CVTSI2SS : sse12_cvt_sint_3addr<0x2A, GR32, VR128, |
| 951 | int_x86_sse_cvtsi2ss, i32mem, loadi32, |
| 952 | "cvtsi2ss\t{$src2, $dst|$dst, $src2}">, XS; |
| 953 | defm Int_CVTSI2SD : sse12_cvt_sint_3addr<0x2A, GR32, VR128, |
| 954 | int_x86_sse2_cvtsi2sd, i32mem, loadi32, |
| 955 | "cvtsi2ss\t{$src2, $dst|$dst, $src2}">, XD; |
| 956 | } |
| 957 | |
| 958 | // Instructions below don't have an AVX form. |
| 959 | defm Int_CVTPS2PI : sse12_cvt_pint<0x2D, VR128, VR64, int_x86_sse_cvtps2pi, |
| 960 | f64mem, load, "cvtps2pi\t{$src, $dst|$dst, $src}", |
| 961 | SSEPackedSingle>, TB; |
| 962 | defm Int_CVTPD2PI : sse12_cvt_pint<0x2D, VR128, VR64, int_x86_sse_cvtpd2pi, |
| 963 | f128mem, memop, "cvtpd2pi\t{$src, $dst|$dst, $src}", |
| 964 | SSEPackedDouble>, TB, OpSize; |
| 965 | defm Int_CVTTPS2PI : sse12_cvt_pint<0x2C, VR128, VR64, int_x86_sse_cvttps2pi, |
| 966 | f64mem, load, "cvttps2pi\t{$src, $dst|$dst, $src}", |
| 967 | SSEPackedSingle>, TB; |
| 968 | defm Int_CVTTPD2PI : sse12_cvt_pint<0x2C, VR128, VR64, int_x86_sse_cvttpd2pi, |
| 969 | f128mem, memop, "cvttpd2pi\t{$src, $dst|$dst, $src}", |
| 970 | SSEPackedDouble>, TB, OpSize; |
| 971 | defm Int_CVTPI2PD : sse12_cvt_pint<0x2A, VR64, VR128, int_x86_sse_cvtpi2pd, |
| 972 | i64mem, load, "cvtpi2pd\t{$src, $dst|$dst, $src}", |
| 973 | SSEPackedDouble>, TB, OpSize; |
| 974 | let Constraints = "$src1 = $dst" in { |
Bruno Cardoso Lopes | 8b94297 | 2010-06-24 23:37:07 +0000 | [diff] [blame] | 975 | defm Int_CVTPI2PS : sse12_cvt_pint_3addr<0x2A, VR64, VR128, |
| 976 | int_x86_sse_cvtpi2ps, |
| 977 | i64mem, load, "cvtpi2ps\t{$src2, $dst|$dst, $src2}", |
| 978 | SSEPackedSingle>, TB; |
Bruno Cardoso Lopes | 0491e13 | 2010-06-25 18:06:22 +0000 | [diff] [blame] | 979 | } |
| 980 | |
| 981 | /// SSE 1 Only |
| 982 | |
| 983 | // Aliases for intrinsics |
Bruno Cardoso Lopes | bdffc16 | 2010-06-25 23:47:23 +0000 | [diff] [blame] | 984 | let isAsmParserOnly = 1, Pattern = []<dag> in { |
| 985 | defm Int_VCVTTSS2SI : sse12_cvt_sint_3addr<0x2C, VR128, GR32, |
| 986 | int_x86_sse_cvttss2si, f32mem, load, |
| 987 | "cvttss2si\t{$src2, $src1, $dst|$dst, $src1, $src2}">, XS; |
| 988 | defm Int_VCVTTSD2SI : sse12_cvt_sint_3addr<0x2C, VR128, GR32, |
| 989 | int_x86_sse2_cvttsd2si, f128mem, load, |
| 990 | "cvttss2si\t{$src2, $src1, $dst|$dst, $src1, $src2}">, XD; |
| 991 | } |
Bruno Cardoso Lopes | 0491e13 | 2010-06-25 18:06:22 +0000 | [diff] [blame] | 992 | defm Int_CVTTSS2SI : sse12_cvt_sint<0x2C, VR128, GR32, int_x86_sse_cvttss2si, |
| 993 | f32mem, load, "cvttss2si\t{$src, $dst|$dst, $src}">, |
| 994 | XS; |
| 995 | defm Int_CVTTSD2SI : sse12_cvt_sint<0x2C, VR128, GR32, int_x86_sse2_cvttsd2si, |
| 996 | f128mem, load, "cvttss2si\t{$src, $dst|$dst, $src}">, |
| 997 | XD; |
| 998 | |
Bruno Cardoso Lopes | bdffc16 | 2010-06-25 23:47:23 +0000 | [diff] [blame] | 999 | let isAsmParserOnly = 1, Pattern = []<dag> in { |
| 1000 | defm VCVTSS2SI : sse12_cvt_s<0x2D, FR32, GR32, undef, f32mem, load, |
| 1001 | "cvtss2si{l}\t{$src, $dst|$dst, $src}">, XS, VEX; |
| 1002 | defm VCVTDQ2PS : sse12_cvt_p<0x5B, VR128, VR128, undef, f128mem, load, |
| 1003 | "cvtdq2ps\t{$src, $dst|$dst, $src}", |
| 1004 | SSEPackedSingle>, TB, VEX; |
| 1005 | } |
Bruno Cardoso Lopes | 0491e13 | 2010-06-25 18:06:22 +0000 | [diff] [blame] | 1006 | let Pattern = []<dag> in { |
| 1007 | defm CVTSS2SI : sse12_cvt_s<0x2D, FR32, GR32, undef, f32mem, load /*dummy*/, |
| 1008 | "cvtss2si{l}\t{$src, $dst|$dst, $src}">, XS; |
| 1009 | defm CVTDQ2PS : sse12_cvt_p<0x5B, VR128, VR128, undef, f128mem, load /*dummy*/, |
| 1010 | "cvtdq2ps\t{$src, $dst|$dst, $src}", |
| 1011 | SSEPackedSingle>, TB; /* PD SSE3 form is avaiable */ |
| 1012 | } |
Bruno Cardoso Lopes | 8b94297 | 2010-06-24 23:37:07 +0000 | [diff] [blame] | 1013 | |
Bruno Cardoso Lopes | 39afa90 | 2010-06-25 20:29:27 +0000 | [diff] [blame] | 1014 | /// SSE 2 Only |
| 1015 | |
Bruno Cardoso Lopes | 4548260 | 2010-06-29 00:36:02 +0000 | [diff] [blame] | 1016 | // Convert scalar double to scalar single |
| 1017 | let isAsmParserOnly = 1 in { |
| 1018 | def VCVTSD2SSrr : VSDI<0x5A, MRMSrcReg, (outs FR32:$dst), |
| 1019 | (ins FR64:$src1, FR64:$src2), |
| 1020 | "cvtsd2ss\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>, |
| 1021 | VEX_4V; |
| 1022 | def VCVTSD2SSrm : I<0x5A, MRMSrcMem, (outs FR32:$dst), |
| 1023 | (ins FR64:$src1, f64mem:$src2), |
| 1024 | "vcvtsd2ss\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 1025 | []>, XD, Requires<[HasAVX, HasSSE2, OptForSize]>, VEX_4V; |
| 1026 | } |
Bruno Cardoso Lopes | 39afa90 | 2010-06-25 20:29:27 +0000 | [diff] [blame] | 1027 | def CVTSD2SSrr : SDI<0x5A, MRMSrcReg, (outs FR32:$dst), (ins FR64:$src), |
| 1028 | "cvtsd2ss\t{$src, $dst|$dst, $src}", |
| 1029 | [(set FR32:$dst, (fround FR64:$src))]>; |
| 1030 | def CVTSD2SSrm : I<0x5A, MRMSrcMem, (outs FR32:$dst), (ins f64mem:$src), |
| 1031 | "cvtsd2ss\t{$src, $dst|$dst, $src}", |
| 1032 | [(set FR32:$dst, (fround (loadf64 addr:$src)))]>, XD, |
| 1033 | Requires<[HasSSE2, OptForSize]>; |
| 1034 | |
Bruno Cardoso Lopes | 4548260 | 2010-06-29 00:36:02 +0000 | [diff] [blame] | 1035 | let isAsmParserOnly = 1 in |
| 1036 | defm Int_VCVTSD2SS: sse12_cvt_sint_3addr<0x5A, VR128, VR128, |
| 1037 | int_x86_sse2_cvtsd2ss, f64mem, load, |
| 1038 | "cvtsd2ss\t{$src2, $src1, $dst|$dst, $src1, $src2}">, |
| 1039 | XS, VEX_4V; |
| 1040 | let Constraints = "$src1 = $dst" in |
| 1041 | defm Int_CVTSD2SS: sse12_cvt_sint_3addr<0x5A, VR128, VR128, |
| 1042 | int_x86_sse2_cvtsd2ss, f64mem, load, |
| 1043 | "cvtsd2ss\t{$src2, $dst|$dst, $src2}">, XS; |
Bruno Cardoso Lopes | 39afa90 | 2010-06-25 20:29:27 +0000 | [diff] [blame] | 1044 | |
Bruno Cardoso Lopes | 4548260 | 2010-06-29 00:36:02 +0000 | [diff] [blame] | 1045 | // Convert scalar single to scalar double |
| 1046 | let isAsmParserOnly = 1 in { // SSE2 instructions with XS prefix |
| 1047 | def VCVTSS2SDrr : I<0x5A, MRMSrcReg, (outs FR64:$dst), |
| 1048 | (ins FR32:$src1, FR32:$src2), |
| 1049 | "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 1050 | []>, XS, Requires<[HasAVX, HasSSE2]>, VEX_4V; |
| 1051 | def VCVTSS2SDrm : I<0x5A, MRMSrcMem, (outs FR64:$dst), |
| 1052 | (ins FR32:$src1, f32mem:$src2), |
| 1053 | "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 1054 | []>, XS, VEX_4V, Requires<[HasAVX, HasSSE2, OptForSize]>; |
| 1055 | } |
Bruno Cardoso Lopes | 39afa90 | 2010-06-25 20:29:27 +0000 | [diff] [blame] | 1056 | def CVTSS2SDrr : I<0x5A, MRMSrcReg, (outs FR64:$dst), (ins FR32:$src), |
| 1057 | "cvtss2sd\t{$src, $dst|$dst, $src}", |
| 1058 | [(set FR64:$dst, (fextend FR32:$src))]>, XS, |
| 1059 | Requires<[HasSSE2]>; |
| 1060 | def CVTSS2SDrm : I<0x5A, MRMSrcMem, (outs FR64:$dst), (ins f32mem:$src), |
| 1061 | "cvtss2sd\t{$src, $dst|$dst, $src}", |
| 1062 | [(set FR64:$dst, (extloadf32 addr:$src))]>, XS, |
| 1063 | Requires<[HasSSE2, OptForSize]>; |
| 1064 | |
Bruno Cardoso Lopes | 4548260 | 2010-06-29 00:36:02 +0000 | [diff] [blame] | 1065 | let isAsmParserOnly = 1 in { |
| 1066 | def Int_VCVTSS2SDrr: I<0x5A, MRMSrcReg, |
| 1067 | (outs VR128:$dst), (ins VR128:$src1, VR128:$src2), |
| 1068 | "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 1069 | [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1, |
| 1070 | VR128:$src2))]>, XS, VEX_4V, |
| 1071 | Requires<[HasAVX, HasSSE2]>; |
| 1072 | def Int_VCVTSS2SDrm: I<0x5A, MRMSrcMem, |
| 1073 | (outs VR128:$dst), (ins VR128:$src1, f32mem:$src2), |
| 1074 | "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 1075 | [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1, |
| 1076 | (load addr:$src2)))]>, XS, VEX_4V, |
| 1077 | Requires<[HasAVX, HasSSE2]>; |
| 1078 | } |
| 1079 | let Constraints = "$src1 = $dst" in { // SSE2 instructions with XS prefix |
Bruno Cardoso Lopes | 39afa90 | 2010-06-25 20:29:27 +0000 | [diff] [blame] | 1080 | def Int_CVTSS2SDrr: I<0x5A, MRMSrcReg, |
| 1081 | (outs VR128:$dst), (ins VR128:$src1, VR128:$src2), |
| 1082 | "cvtss2sd\t{$src2, $dst|$dst, $src2}", |
| 1083 | [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1, |
| 1084 | VR128:$src2))]>, XS, |
| 1085 | Requires<[HasSSE2]>; |
| 1086 | def Int_CVTSS2SDrm: I<0x5A, MRMSrcMem, |
| 1087 | (outs VR128:$dst), (ins VR128:$src1, f32mem:$src2), |
| 1088 | "cvtss2sd\t{$src2, $dst|$dst, $src2}", |
| 1089 | [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1, |
| 1090 | (load addr:$src2)))]>, XS, |
| 1091 | Requires<[HasSSE2]>; |
| 1092 | } |
| 1093 | |
Bruno Cardoso Lopes | 4548260 | 2010-06-29 00:36:02 +0000 | [diff] [blame] | 1094 | def : Pat<(extloadf32 addr:$src), |
| 1095 | (CVTSS2SDrr (MOVSSrm addr:$src))>, |
| 1096 | Requires<[HasSSE2, OptForSpeed]>; |
| 1097 | |
| 1098 | // Convert doubleword to packed single/double fp |
| 1099 | let isAsmParserOnly = 1 in { // SSE2 instructions without OpSize prefix |
| 1100 | def Int_VCVTDQ2PSrr : I<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src), |
| 1101 | "vcvtdq2ps\t{$src, $dst|$dst, $src}", |
| 1102 | [(set VR128:$dst, (int_x86_sse2_cvtdq2ps VR128:$src))]>, |
| 1103 | TB, VEX, Requires<[HasAVX, HasSSE2]>; |
| 1104 | def Int_VCVTDQ2PSrm : I<0x5B, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src), |
| 1105 | "vcvtdq2ps\t{$src, $dst|$dst, $src}", |
| 1106 | [(set VR128:$dst, (int_x86_sse2_cvtdq2ps |
| 1107 | (bitconvert (memopv2i64 addr:$src))))]>, |
| 1108 | TB, VEX, Requires<[HasAVX, HasSSE2]>; |
| 1109 | } |
| 1110 | def Int_CVTDQ2PSrr : I<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src), |
| 1111 | "cvtdq2ps\t{$src, $dst|$dst, $src}", |
| 1112 | [(set VR128:$dst, (int_x86_sse2_cvtdq2ps VR128:$src))]>, |
| 1113 | TB, Requires<[HasSSE2]>; |
| 1114 | def Int_CVTDQ2PSrm : I<0x5B, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src), |
| 1115 | "cvtdq2ps\t{$src, $dst|$dst, $src}", |
| 1116 | [(set VR128:$dst, (int_x86_sse2_cvtdq2ps |
| 1117 | (bitconvert (memopv2i64 addr:$src))))]>, |
| 1118 | TB, Requires<[HasSSE2]>; |
| 1119 | |
| 1120 | // FIXME: why the non-intrinsic version is described as SSE3? |
| 1121 | let isAsmParserOnly = 1 in { // SSE2 instructions with XS prefix |
| 1122 | def Int_VCVTDQ2PDrr : I<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src), |
| 1123 | "vcvtdq2pd\t{$src, $dst|$dst, $src}", |
| 1124 | [(set VR128:$dst, (int_x86_sse2_cvtdq2pd VR128:$src))]>, |
| 1125 | XS, VEX, Requires<[HasAVX, HasSSE2]>; |
| 1126 | def Int_VCVTDQ2PDrm : I<0xE6, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src), |
| 1127 | "vcvtdq2pd\t{$src, $dst|$dst, $src}", |
| 1128 | [(set VR128:$dst, (int_x86_sse2_cvtdq2pd |
| 1129 | (bitconvert (memopv2i64 addr:$src))))]>, |
| 1130 | XS, VEX, Requires<[HasAVX, HasSSE2]>; |
| 1131 | } |
| 1132 | def Int_CVTDQ2PDrr : I<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src), |
| 1133 | "cvtdq2pd\t{$src, $dst|$dst, $src}", |
| 1134 | [(set VR128:$dst, (int_x86_sse2_cvtdq2pd VR128:$src))]>, |
| 1135 | XS, Requires<[HasSSE2]>; |
| 1136 | def Int_CVTDQ2PDrm : I<0xE6, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src), |
| 1137 | "cvtdq2pd\t{$src, $dst|$dst, $src}", |
| 1138 | [(set VR128:$dst, (int_x86_sse2_cvtdq2pd |
| 1139 | (bitconvert (memopv2i64 addr:$src))))]>, |
| 1140 | XS, Requires<[HasSSE2]>; |
| 1141 | |
| 1142 | // Convert packed single/double fp to doubleword |
| 1143 | let isAsmParserOnly = 1 in { |
| 1144 | def VCVTPS2DQrr : VPDI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src), |
| 1145 | "cvtps2dq\t{$src, $dst|$dst, $src}", []>, VEX; |
| 1146 | def VCVTPS2DQrm : VPDI<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src), |
| 1147 | "cvtps2dq\t{$src, $dst|$dst, $src}", []>, VEX; |
| 1148 | } |
| 1149 | def CVTPS2DQrr : PDI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src), |
| 1150 | "cvtps2dq\t{$src, $dst|$dst, $src}", []>; |
| 1151 | def CVTPS2DQrm : PDI<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src), |
| 1152 | "cvtps2dq\t{$src, $dst|$dst, $src}", []>; |
| 1153 | |
| 1154 | let isAsmParserOnly = 1 in { |
| 1155 | def Int_VCVTPS2DQrr : VPDI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src), |
| 1156 | "cvtps2dq\t{$src, $dst|$dst, $src}", |
| 1157 | [(set VR128:$dst, (int_x86_sse2_cvtps2dq VR128:$src))]>, |
| 1158 | VEX; |
| 1159 | def Int_VCVTPS2DQrm : VPDI<0x5B, MRMSrcMem, (outs VR128:$dst), |
| 1160 | (ins f128mem:$src), |
| 1161 | "cvtps2dq\t{$src, $dst|$dst, $src}", |
| 1162 | [(set VR128:$dst, (int_x86_sse2_cvtps2dq |
| 1163 | (memop addr:$src)))]>, VEX; |
| 1164 | } |
| 1165 | def Int_CVTPS2DQrr : PDI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src), |
| 1166 | "cvtps2dq\t{$src, $dst|$dst, $src}", |
| 1167 | [(set VR128:$dst, (int_x86_sse2_cvtps2dq VR128:$src))]>; |
| 1168 | def Int_CVTPS2DQrm : PDI<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src), |
| 1169 | "cvtps2dq\t{$src, $dst|$dst, $src}", |
| 1170 | [(set VR128:$dst, (int_x86_sse2_cvtps2dq |
| 1171 | (memop addr:$src)))]>; |
| 1172 | |
| 1173 | let isAsmParserOnly = 1 in { // SSE2 packed instructions with XD prefix |
| 1174 | def Int_VCVTPD2DQrr : I<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src), |
| 1175 | "vcvtpd2dq\t{$src, $dst|$dst, $src}", |
| 1176 | [(set VR128:$dst, (int_x86_sse2_cvtpd2dq VR128:$src))]>, |
| 1177 | XD, VEX, Requires<[HasAVX, HasSSE2]>; |
| 1178 | def Int_VCVTPD2DQrm : I<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src), |
| 1179 | "vcvtpd2dq\t{$src, $dst|$dst, $src}", |
| 1180 | [(set VR128:$dst, (int_x86_sse2_cvtpd2dq |
| 1181 | (memop addr:$src)))]>, |
| 1182 | XD, VEX, Requires<[HasAVX, HasSSE2]>; |
| 1183 | } |
| 1184 | def Int_CVTPD2DQrr : I<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src), |
| 1185 | "cvtpd2dq\t{$src, $dst|$dst, $src}", |
| 1186 | [(set VR128:$dst, (int_x86_sse2_cvtpd2dq VR128:$src))]>, |
| 1187 | XD, Requires<[HasSSE2]>; |
| 1188 | def Int_CVTPD2DQrm : I<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src), |
| 1189 | "cvtpd2dq\t{$src, $dst|$dst, $src}", |
| 1190 | [(set VR128:$dst, (int_x86_sse2_cvtpd2dq |
| 1191 | (memop addr:$src)))]>, |
| 1192 | XD, Requires<[HasSSE2]>; |
| 1193 | |
| 1194 | |
| 1195 | // Convert with truncation packed single/double fp to doubleword |
| 1196 | let isAsmParserOnly = 1 in { // SSE2 packed instructions with XS prefix |
| 1197 | def VCVTTPS2DQrr : VSSI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src), |
| 1198 | "cvttps2dq\t{$src, $dst|$dst, $src}", []>, VEX; |
| 1199 | def VCVTTPS2DQrm : VSSI<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src), |
| 1200 | "cvttps2dq\t{$src, $dst|$dst, $src}", []>, VEX; |
| 1201 | } |
| 1202 | def CVTTPS2DQrr : SSI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src), |
| 1203 | "cvttps2dq\t{$src, $dst|$dst, $src}", []>; |
| 1204 | def CVTTPS2DQrm : SSI<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src), |
| 1205 | "cvttps2dq\t{$src, $dst|$dst, $src}", []>; |
| 1206 | |
| 1207 | |
| 1208 | let isAsmParserOnly = 1 in { |
| 1209 | def Int_VCVTTPS2DQrr : I<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src), |
| 1210 | "vcvttps2dq\t{$src, $dst|$dst, $src}", |
| 1211 | [(set VR128:$dst, |
| 1212 | (int_x86_sse2_cvttps2dq VR128:$src))]>, |
| 1213 | XS, VEX, Requires<[HasAVX, HasSSE2]>; |
| 1214 | def Int_VCVTTPS2DQrm : I<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src), |
| 1215 | "vcvttps2dq\t{$src, $dst|$dst, $src}", |
| 1216 | [(set VR128:$dst, (int_x86_sse2_cvttps2dq |
| 1217 | (memop addr:$src)))]>, |
| 1218 | XS, VEX, Requires<[HasAVX, HasSSE2]>; |
| 1219 | } |
| 1220 | def Int_CVTTPS2DQrr : I<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src), |
| 1221 | "cvttps2dq\t{$src, $dst|$dst, $src}", |
| 1222 | [(set VR128:$dst, |
| 1223 | (int_x86_sse2_cvttps2dq VR128:$src))]>, |
| 1224 | XS, Requires<[HasSSE2]>; |
| 1225 | def Int_CVTTPS2DQrm : I<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src), |
| 1226 | "cvttps2dq\t{$src, $dst|$dst, $src}", |
| 1227 | [(set VR128:$dst, (int_x86_sse2_cvttps2dq |
| 1228 | (memop addr:$src)))]>, |
| 1229 | XS, Requires<[HasSSE2]>; |
| 1230 | |
| 1231 | let isAsmParserOnly = 1 in { |
| 1232 | def Int_VCVTTPD2DQrr : VPDI<0xE6, MRMSrcReg, (outs VR128:$dst), |
| 1233 | (ins VR128:$src), |
| 1234 | "cvttpd2dq\t{$src, $dst|$dst, $src}", |
| 1235 | [(set VR128:$dst, (int_x86_sse2_cvttpd2dq VR128:$src))]>, |
| 1236 | VEX; |
| 1237 | def Int_VCVTTPD2DQrm : VPDI<0xE6, MRMSrcMem, (outs VR128:$dst), |
| 1238 | (ins f128mem:$src), |
| 1239 | "cvttpd2dq\t{$src, $dst|$dst, $src}", |
| 1240 | [(set VR128:$dst, (int_x86_sse2_cvttpd2dq |
| 1241 | (memop addr:$src)))]>, VEX; |
| 1242 | } |
| 1243 | def Int_CVTTPD2DQrr : PDI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src), |
| 1244 | "cvttpd2dq\t{$src, $dst|$dst, $src}", |
| 1245 | [(set VR128:$dst, (int_x86_sse2_cvttpd2dq VR128:$src))]>; |
| 1246 | def Int_CVTTPD2DQrm : PDI<0xE6, MRMSrcMem, (outs VR128:$dst),(ins f128mem:$src), |
| 1247 | "cvttpd2dq\t{$src, $dst|$dst, $src}", |
| 1248 | [(set VR128:$dst, (int_x86_sse2_cvttpd2dq |
| 1249 | (memop addr:$src)))]>; |
| 1250 | |
| 1251 | // Convert packed single to packed double |
| 1252 | let isAsmParserOnly = 1 in { // SSE2 instructions without OpSize prefix |
| 1253 | def VCVTPS2PDrr : I<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src), |
| 1254 | "vcvtps2pd\t{$src, $dst|$dst, $src}", []>, VEX, |
| 1255 | Requires<[HasAVX]>; |
| 1256 | def VCVTPS2PDrm : I<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src), |
| 1257 | "vcvtps2pd\t{$src, $dst|$dst, $src}", []>, VEX, |
| 1258 | Requires<[HasAVX]>; |
| 1259 | } |
| 1260 | def CVTPS2PDrr : I<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src), |
| 1261 | "cvtps2pd\t{$src, $dst|$dst, $src}", []>, TB; |
| 1262 | def CVTPS2PDrm : I<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src), |
| 1263 | "cvtps2pd\t{$src, $dst|$dst, $src}", []>, TB; |
| 1264 | |
| 1265 | let isAsmParserOnly = 1 in { |
| 1266 | def Int_VCVTPS2PDrr : I<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src), |
| 1267 | "cvtps2pd\t{$src, $dst|$dst, $src}", |
| 1268 | [(set VR128:$dst, (int_x86_sse2_cvtps2pd VR128:$src))]>, |
| 1269 | VEX, Requires<[HasAVX, HasSSE2]>; |
| 1270 | def Int_VCVTPS2PDrm : I<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src), |
| 1271 | "cvtps2pd\t{$src, $dst|$dst, $src}", |
| 1272 | [(set VR128:$dst, (int_x86_sse2_cvtps2pd |
| 1273 | (load addr:$src)))]>, |
| 1274 | VEX, Requires<[HasAVX, HasSSE2]>; |
| 1275 | } |
| 1276 | def Int_CVTPS2PDrr : I<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src), |
| 1277 | "cvtps2pd\t{$src, $dst|$dst, $src}", |
| 1278 | [(set VR128:$dst, (int_x86_sse2_cvtps2pd VR128:$src))]>, |
| 1279 | TB, Requires<[HasSSE2]>; |
| 1280 | def Int_CVTPS2PDrm : I<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src), |
| 1281 | "cvtps2pd\t{$src, $dst|$dst, $src}", |
| 1282 | [(set VR128:$dst, (int_x86_sse2_cvtps2pd |
| 1283 | (load addr:$src)))]>, |
| 1284 | TB, Requires<[HasSSE2]>; |
| 1285 | |
| 1286 | // Convert packed double to packed single |
| 1287 | let isAsmParserOnly = 1 in { |
| 1288 | def VCVTPD2PSrr : VPDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src), |
| 1289 | "cvtpd2ps\t{$src, $dst|$dst, $src}", []>, VEX; |
| 1290 | // FIXME: the memory form of this instruction should described using |
| 1291 | // use extra asm syntax |
| 1292 | } |
| 1293 | def CVTPD2PSrr : PDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src), |
| 1294 | "cvtpd2ps\t{$src, $dst|$dst, $src}", []>; |
| 1295 | def CVTPD2PSrm : PDI<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src), |
| 1296 | "cvtpd2ps\t{$src, $dst|$dst, $src}", []>; |
| 1297 | |
| 1298 | |
| 1299 | let isAsmParserOnly = 1 in { |
| 1300 | def Int_VCVTPD2PSrr : VPDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src), |
| 1301 | "cvtpd2ps\t{$src, $dst|$dst, $src}", |
| 1302 | [(set VR128:$dst, (int_x86_sse2_cvtpd2ps VR128:$src))]>; |
| 1303 | def Int_VCVTPD2PSrm : VPDI<0x5A, MRMSrcMem, (outs VR128:$dst), |
| 1304 | (ins f128mem:$src), |
| 1305 | "cvtpd2ps\t{$src, $dst|$dst, $src}", |
| 1306 | [(set VR128:$dst, (int_x86_sse2_cvtpd2ps |
| 1307 | (memop addr:$src)))]>; |
| 1308 | } |
| 1309 | def Int_CVTPD2PSrr : PDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src), |
| 1310 | "cvtpd2ps\t{$src, $dst|$dst, $src}", |
| 1311 | [(set VR128:$dst, (int_x86_sse2_cvtpd2ps VR128:$src))]>; |
| 1312 | def Int_CVTPD2PSrm : PDI<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src), |
| 1313 | "cvtpd2ps\t{$src, $dst|$dst, $src}", |
| 1314 | [(set VR128:$dst, (int_x86_sse2_cvtpd2ps |
| 1315 | (memop addr:$src)))]>; |
| 1316 | |
Bruno Cardoso Lopes | f23919b | 2010-06-22 18:09:32 +0000 | [diff] [blame] | 1317 | //===----------------------------------------------------------------------===// |
| 1318 | // SSE 1 & 2 - Compare Instructions |
| 1319 | //===----------------------------------------------------------------------===// |
| 1320 | |
Bruno Cardoso Lopes | 7881843 | 2010-06-24 20:48:23 +0000 | [diff] [blame] | 1321 | // sse12_cmp_scalar - sse 1 & 2 compare scalar instructions |
Bruno Cardoso Lopes | 6539dc6 | 2010-06-24 00:32:06 +0000 | [diff] [blame] | 1322 | multiclass sse12_cmp_scalar<RegisterClass RC, X86MemOperand x86memop, |
Bruno Cardoso Lopes | 7881843 | 2010-06-24 20:48:23 +0000 | [diff] [blame] | 1323 | string asm, string asm_alt> { |
Bruno Cardoso Lopes | 6539dc6 | 2010-06-24 00:32:06 +0000 | [diff] [blame] | 1324 | def rr : SIi8<0xC2, MRMSrcReg, |
Bruno Cardoso Lopes | 7881843 | 2010-06-24 20:48:23 +0000 | [diff] [blame] | 1325 | (outs RC:$dst), (ins RC:$src1, RC:$src, SSECC:$cc), |
Bruno Cardoso Lopes | 6539dc6 | 2010-06-24 00:32:06 +0000 | [diff] [blame] | 1326 | asm, []>; |
Bruno Cardoso Lopes | f23919b | 2010-06-22 18:09:32 +0000 | [diff] [blame] | 1327 | let mayLoad = 1 in |
Bruno Cardoso Lopes | 6539dc6 | 2010-06-24 00:32:06 +0000 | [diff] [blame] | 1328 | def rm : SIi8<0xC2, MRMSrcMem, |
Bruno Cardoso Lopes | 7881843 | 2010-06-24 20:48:23 +0000 | [diff] [blame] | 1329 | (outs RC:$dst), (ins RC:$src1, x86memop:$src, SSECC:$cc), |
Bruno Cardoso Lopes | 6539dc6 | 2010-06-24 00:32:06 +0000 | [diff] [blame] | 1330 | asm, []>; |
Bruno Cardoso Lopes | 7881843 | 2010-06-24 20:48:23 +0000 | [diff] [blame] | 1331 | // Accept explicit immediate argument form instead of comparison code. |
| 1332 | let isAsmParserOnly = 1 in { |
| 1333 | def rr_alt : SIi8<0xC2, MRMSrcReg, |
| 1334 | (outs RC:$dst), (ins RC:$src1, RC:$src, i8imm:$src2), |
| 1335 | asm_alt, []>; |
| 1336 | let mayLoad = 1 in |
| 1337 | def rm_alt : SIi8<0xC2, MRMSrcMem, |
| 1338 | (outs RC:$dst), (ins RC:$src1, x86memop:$src, i8imm:$src2), |
| 1339 | asm_alt, []>; |
| 1340 | } |
Bruno Cardoso Lopes | 6539dc6 | 2010-06-24 00:32:06 +0000 | [diff] [blame] | 1341 | } |
| 1342 | |
| 1343 | let neverHasSideEffects = 1, isAsmParserOnly = 1 in { |
Bruno Cardoso Lopes | 7881843 | 2010-06-24 20:48:23 +0000 | [diff] [blame] | 1344 | defm VCMPSS : sse12_cmp_scalar<FR32, f32mem, |
| 1345 | "cmp${cc}ss\t{$src, $src1, $dst|$dst, $src1, $src}", |
| 1346 | "cmpss\t{$src2, $src, $src1, $dst|$dst, $src1, $src, $src2}">, |
| 1347 | XS, VEX_4V; |
| 1348 | defm VCMPSD : sse12_cmp_scalar<FR64, f64mem, |
| 1349 | "cmp${cc}sd\t{$src, $src1, $dst|$dst, $src1, $src}", |
| 1350 | "cmpsd\t{$src2, $src, $src1, $dst|$dst, $src1, $src, $src2}">, |
| 1351 | XD, VEX_4V; |
Bruno Cardoso Lopes | 6539dc6 | 2010-06-24 00:32:06 +0000 | [diff] [blame] | 1352 | } |
| 1353 | |
| 1354 | let Constraints = "$src1 = $dst", neverHasSideEffects = 1 in { |
Bruno Cardoso Lopes | 7881843 | 2010-06-24 20:48:23 +0000 | [diff] [blame] | 1355 | defm CMPSS : sse12_cmp_scalar<FR32, f32mem, |
| 1356 | "cmp${cc}ss\t{$src, $dst|$dst, $src}", |
| 1357 | "cmpss\t{$src2, $src, $dst|$dst, $src, $src2}">, XS; |
| 1358 | defm CMPSD : sse12_cmp_scalar<FR64, f64mem, |
| 1359 | "cmp${cc}sd\t{$src, $dst|$dst, $src}", |
| 1360 | "cmpsd\t{$src2, $src, $dst|$dst, $src, $src2}">, XD; |
| 1361 | } |
Bruno Cardoso Lopes | 6539dc6 | 2010-06-24 00:32:06 +0000 | [diff] [blame] | 1362 | |
Bruno Cardoso Lopes | e0c4373 | 2010-06-24 22:04:40 +0000 | [diff] [blame] | 1363 | multiclass sse12_cmp_scalar_int<RegisterClass RC, X86MemOperand x86memop, |
| 1364 | Intrinsic Int, string asm> { |
| 1365 | def rr : SIi8<0xC2, MRMSrcReg, (outs VR128:$dst), |
| 1366 | (ins VR128:$src1, VR128:$src, SSECC:$cc), asm, |
| 1367 | [(set VR128:$dst, (Int VR128:$src1, |
| 1368 | VR128:$src, imm:$cc))]>; |
| 1369 | def rm : SIi8<0xC2, MRMSrcMem, (outs VR128:$dst), |
| 1370 | (ins VR128:$src1, f32mem:$src, SSECC:$cc), asm, |
| 1371 | [(set VR128:$dst, (Int VR128:$src1, |
| 1372 | (load addr:$src), imm:$cc))]>; |
| 1373 | } |
| 1374 | |
| 1375 | // Aliases to match intrinsics which expect XMM operand(s). |
| 1376 | let isAsmParserOnly = 1 in { |
| 1377 | defm Int_VCMPSS : sse12_cmp_scalar_int<VR128, f32mem, int_x86_sse_cmp_ss, |
| 1378 | "cmp${cc}ss\t{$src, $src1, $dst|$dst, $src1, $src}">, |
| 1379 | XS, VEX_4V; |
| 1380 | defm Int_VCMPSD : sse12_cmp_scalar_int<VR128, f64mem, int_x86_sse2_cmp_sd, |
| 1381 | "cmp${cc}sd\t{$src, $src1, $dst|$dst, $src1, $src}">, |
| 1382 | XD, VEX_4V; |
| 1383 | } |
| 1384 | let Constraints = "$src1 = $dst" in { |
| 1385 | defm Int_CMPSS : sse12_cmp_scalar_int<VR128, f32mem, int_x86_sse_cmp_ss, |
| 1386 | "cmp${cc}ss\t{$src, $dst|$dst, $src}">, XS; |
| 1387 | defm Int_CMPSD : sse12_cmp_scalar_int<VR128, f64mem, int_x86_sse2_cmp_sd, |
| 1388 | "cmp${cc}sd\t{$src, $dst|$dst, $src}">, XD; |
| 1389 | } |
| 1390 | |
| 1391 | |
Bruno Cardoso Lopes | 7881843 | 2010-06-24 20:48:23 +0000 | [diff] [blame] | 1392 | // sse12_ord_cmp - Unordered/Ordered scalar fp compare and set EFLAGS |
| 1393 | multiclass sse12_ord_cmp<bits<8> opc, RegisterClass RC, SDNode OpNode, |
| 1394 | ValueType vt, X86MemOperand x86memop, |
| 1395 | PatFrag ld_frag, string OpcodeStr, Domain d> { |
| 1396 | def rr: PI<opc, MRMSrcReg, (outs), (ins RC:$src1, RC:$src2), |
| 1397 | !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"), |
| 1398 | [(set EFLAGS, (OpNode (vt RC:$src1), RC:$src2))], d>; |
| 1399 | def rm: PI<opc, MRMSrcMem, (outs), (ins RC:$src1, x86memop:$src2), |
| 1400 | !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"), |
| 1401 | [(set EFLAGS, (OpNode (vt RC:$src1), |
| 1402 | (ld_frag addr:$src2)))], d>; |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 1403 | } |
| 1404 | |
Evan Cheng | 24f2ea3 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 1405 | let Defs = [EFLAGS] in { |
Bruno Cardoso Lopes | 7881843 | 2010-06-24 20:48:23 +0000 | [diff] [blame] | 1406 | let isAsmParserOnly = 1 in { |
| 1407 | defm VUCOMISS : sse12_ord_cmp<0x2E, FR32, X86cmp, f32, f32mem, loadf32, |
| 1408 | "ucomiss", SSEPackedSingle>, VEX; |
| 1409 | defm VUCOMISD : sse12_ord_cmp<0x2E, FR64, X86cmp, f64, f64mem, loadf64, |
| 1410 | "ucomisd", SSEPackedDouble>, OpSize, VEX; |
| 1411 | let Pattern = []<dag> in { |
| 1412 | defm VCOMISS : sse12_ord_cmp<0x2F, VR128, undef, v4f32, f128mem, load, |
| 1413 | "comiss", SSEPackedSingle>, VEX; |
| 1414 | defm VCOMISD : sse12_ord_cmp<0x2F, VR128, undef, v2f64, f128mem, load, |
| 1415 | "comisd", SSEPackedDouble>, OpSize, VEX; |
| 1416 | } |
| 1417 | |
| 1418 | defm Int_VUCOMISS : sse12_ord_cmp<0x2E, VR128, X86ucomi, v4f32, f128mem, |
| 1419 | load, "ucomiss", SSEPackedSingle>, VEX; |
| 1420 | defm Int_VUCOMISD : sse12_ord_cmp<0x2E, VR128, X86ucomi, v2f64, f128mem, |
| 1421 | load, "ucomisd", SSEPackedDouble>, OpSize, VEX; |
| 1422 | |
| 1423 | defm Int_VCOMISS : sse12_ord_cmp<0x2F, VR128, X86comi, v4f32, f128mem, |
| 1424 | load, "comiss", SSEPackedSingle>, VEX; |
| 1425 | defm Int_VCOMISD : sse12_ord_cmp<0x2F, VR128, X86comi, v2f64, f128mem, |
| 1426 | load, "comisd", SSEPackedDouble>, OpSize, VEX; |
| 1427 | } |
| 1428 | defm UCOMISS : sse12_ord_cmp<0x2E, FR32, X86cmp, f32, f32mem, loadf32, |
| 1429 | "ucomiss", SSEPackedSingle>, TB; |
| 1430 | defm UCOMISD : sse12_ord_cmp<0x2E, FR64, X86cmp, f64, f64mem, loadf64, |
| 1431 | "ucomisd", SSEPackedDouble>, TB, OpSize; |
| 1432 | |
| 1433 | let Pattern = []<dag> in { |
| 1434 | defm COMISS : sse12_ord_cmp<0x2F, VR128, undef, v4f32, f128mem, load, |
| 1435 | "comiss", SSEPackedSingle>, TB; |
| 1436 | defm COMISD : sse12_ord_cmp<0x2F, VR128, undef, v2f64, f128mem, load, |
| 1437 | "comisd", SSEPackedDouble>, TB, OpSize; |
| 1438 | } |
| 1439 | |
| 1440 | defm Int_UCOMISS : sse12_ord_cmp<0x2E, VR128, X86ucomi, v4f32, f128mem, |
| 1441 | load, "ucomiss", SSEPackedSingle>, TB; |
| 1442 | defm Int_UCOMISD : sse12_ord_cmp<0x2E, VR128, X86ucomi, v2f64, f128mem, |
| 1443 | load, "ucomisd", SSEPackedDouble>, TB, OpSize; |
| 1444 | |
| 1445 | defm Int_COMISS : sse12_ord_cmp<0x2F, VR128, X86comi, v4f32, f128mem, load, |
| 1446 | "comiss", SSEPackedSingle>, TB; |
| 1447 | defm Int_COMISD : sse12_ord_cmp<0x2F, VR128, X86comi, v2f64, f128mem, load, |
| 1448 | "comisd", SSEPackedDouble>, TB, OpSize; |
Evan Cheng | 24f2ea3 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 1449 | } // Defs = [EFLAGS] |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 1450 | |
Bruno Cardoso Lopes | 7881843 | 2010-06-24 20:48:23 +0000 | [diff] [blame] | 1451 | // sse12_cmp_packed - sse 1 & 2 compared packed instructions |
| 1452 | multiclass sse12_cmp_packed<RegisterClass RC, X86MemOperand x86memop, |
| 1453 | Intrinsic Int, string asm, string asm_alt, |
| 1454 | Domain d> { |
| 1455 | def rri : PIi8<0xC2, MRMSrcReg, |
| 1456 | (outs RC:$dst), (ins RC:$src1, RC:$src, SSECC:$cc), asm, |
| 1457 | [(set RC:$dst, (Int RC:$src1, RC:$src, imm:$cc))], d>; |
| 1458 | def rmi : PIi8<0xC2, MRMSrcMem, |
| 1459 | (outs RC:$dst), (ins RC:$src1, f128mem:$src, SSECC:$cc), asm, |
| 1460 | [(set RC:$dst, (Int RC:$src1, (memop addr:$src), imm:$cc))], d>; |
Bruno Cardoso Lopes | 34a491b | 2010-06-24 00:15:50 +0000 | [diff] [blame] | 1461 | // Accept explicit immediate argument form instead of comparison code. |
Bruno Cardoso Lopes | 7881843 | 2010-06-24 20:48:23 +0000 | [diff] [blame] | 1462 | let isAsmParserOnly = 1 in { |
| 1463 | def rri_alt : PIi8<0xC2, MRMSrcReg, |
| 1464 | (outs RC:$dst), (ins RC:$src1, RC:$src, i8imm:$src2), |
| 1465 | asm_alt, [], d>; |
| 1466 | def rmi_alt : PIi8<0xC2, MRMSrcMem, |
| 1467 | (outs RC:$dst), (ins RC:$src1, f128mem:$src, i8imm:$src2), |
| 1468 | asm_alt, [], d>; |
Bruno Cardoso Lopes | 34a491b | 2010-06-24 00:15:50 +0000 | [diff] [blame] | 1469 | } |
Bruno Cardoso Lopes | 7881843 | 2010-06-24 20:48:23 +0000 | [diff] [blame] | 1470 | } |
| 1471 | |
| 1472 | let isAsmParserOnly = 1 in { |
| 1473 | defm VCMPPS : sse12_cmp_packed<VR128, f128mem, int_x86_sse_cmp_ps, |
| 1474 | "cmp${cc}ps\t{$src, $src1, $dst|$dst, $src1, $src}", |
| 1475 | "cmpps\t{$src2, $src, $src1, $dst|$dst, $src1, $src, $src2}", |
| 1476 | SSEPackedSingle>, VEX_4V; |
| 1477 | defm VCMPPD : sse12_cmp_packed<VR128, f128mem, int_x86_sse2_cmp_pd, |
| 1478 | "cmp${cc}pd\t{$src, $src1, $dst|$dst, $src1, $src}", |
Bruno Cardoso Lopes | 34a491b | 2010-06-24 00:15:50 +0000 | [diff] [blame] | 1479 | "cmppd\t{$src2, $src, $src1, $dst|$dst, $src1, $src, $src2}", |
Bruno Cardoso Lopes | 7881843 | 2010-06-24 20:48:23 +0000 | [diff] [blame] | 1480 | SSEPackedDouble>, OpSize, VEX_4V; |
| 1481 | } |
| 1482 | let Constraints = "$src1 = $dst" in { |
| 1483 | defm CMPPS : sse12_cmp_packed<VR128, f128mem, int_x86_sse_cmp_ps, |
| 1484 | "cmp${cc}ps\t{$src, $dst|$dst, $src}", |
| 1485 | "cmpps\t{$src2, $src, $dst|$dst, $src, $src2}", |
| 1486 | SSEPackedSingle>, TB; |
| 1487 | defm CMPPD : sse12_cmp_packed<VR128, f128mem, int_x86_sse2_cmp_pd, |
| 1488 | "cmp${cc}pd\t{$src, $dst|$dst, $src}", |
| 1489 | "cmppd\t{$src2, $src, $dst|$dst, $src, $src2}", |
| 1490 | SSEPackedDouble>, TB, OpSize; |
Bruno Cardoso Lopes | 34a491b | 2010-06-24 00:15:50 +0000 | [diff] [blame] | 1491 | } |
| 1492 | |
| 1493 | def : Pat<(v4i32 (X86cmpps (v4f32 VR128:$src1), VR128:$src2, imm:$cc)), |
| 1494 | (CMPPSrri (v4f32 VR128:$src1), (v4f32 VR128:$src2), imm:$cc)>; |
| 1495 | def : Pat<(v4i32 (X86cmpps (v4f32 VR128:$src1), (memop addr:$src2), imm:$cc)), |
| 1496 | (CMPPSrmi (v4f32 VR128:$src1), addr:$src2, imm:$cc)>; |
| 1497 | def : Pat<(v2i64 (X86cmppd (v2f64 VR128:$src1), VR128:$src2, imm:$cc)), |
| 1498 | (CMPPDrri VR128:$src1, VR128:$src2, imm:$cc)>; |
| 1499 | def : Pat<(v2i64 (X86cmppd (v2f64 VR128:$src1), (memop addr:$src2), imm:$cc)), |
| 1500 | (CMPPDrmi VR128:$src1, addr:$src2, imm:$cc)>; |
| 1501 | |
| 1502 | //===----------------------------------------------------------------------===// |
| 1503 | // SSE 1 & 2 - Shuffle Instructions |
| 1504 | //===----------------------------------------------------------------------===// |
| 1505 | |
| 1506 | /// sse12_shuffle - sse 1 & 2 shuffle instructions |
| 1507 | multiclass sse12_shuffle<RegisterClass RC, X86MemOperand x86memop, |
| 1508 | ValueType vt, string asm, PatFrag mem_frag, |
| 1509 | Domain d, bit IsConvertibleToThreeAddress = 0> { |
| 1510 | def rmi : PIi8<0xC6, MRMSrcMem, (outs VR128:$dst), |
| 1511 | (ins VR128:$src1, f128mem:$src2, i8imm:$src3), asm, |
| 1512 | [(set VR128:$dst, (vt (shufp:$src3 |
| 1513 | VR128:$src1, (mem_frag addr:$src2))))], d>; |
| 1514 | let isConvertibleToThreeAddress = IsConvertibleToThreeAddress in |
| 1515 | def rri : PIi8<0xC6, MRMSrcReg, (outs VR128:$dst), |
| 1516 | (ins VR128:$src1, VR128:$src2, i8imm:$src3), asm, |
| 1517 | [(set VR128:$dst, |
| 1518 | (vt (shufp:$src3 VR128:$src1, VR128:$src2)))], d>; |
| 1519 | } |
| 1520 | |
| 1521 | let isAsmParserOnly = 1 in { |
| 1522 | defm VSHUFPS : sse12_shuffle<VR128, f128mem, v4f32, |
| 1523 | "shufps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}", |
| 1524 | memopv4f32, SSEPackedSingle>, VEX_4V; |
| 1525 | defm VSHUFPD : sse12_shuffle<VR128, f128mem, v2f64, |
| 1526 | "shufpd\t{$src3, $src2, $src1, $dst|$dst, $src2, $src2, $src3}", |
| 1527 | memopv2f64, SSEPackedDouble>, OpSize, VEX_4V; |
| 1528 | } |
| 1529 | |
| 1530 | let Constraints = "$src1 = $dst" in { |
| 1531 | defm SHUFPS : sse12_shuffle<VR128, f128mem, v4f32, |
| 1532 | "shufps\t{$src3, $src2, $dst|$dst, $src2, $src3}", |
| 1533 | memopv4f32, SSEPackedSingle, 1 /* cvt to pshufd */>, |
| 1534 | TB; |
| 1535 | defm SHUFPD : sse12_shuffle<VR128, f128mem, v2f64, |
| 1536 | "shufpd\t{$src3, $src2, $dst|$dst, $src2, $src3}", |
| 1537 | memopv2f64, SSEPackedDouble>, TB, OpSize; |
| 1538 | } |
| 1539 | |
| 1540 | //===----------------------------------------------------------------------===// |
| 1541 | // SSE 1 & 2 - Unpack Instructions |
| 1542 | //===----------------------------------------------------------------------===// |
| 1543 | |
| 1544 | /// sse12_unpack_interleave - sse 1 & 2 unpack and interleave |
| 1545 | multiclass sse12_unpack_interleave<bits<8> opc, PatFrag OpNode, ValueType vt, |
| 1546 | PatFrag mem_frag, RegisterClass RC, |
| 1547 | X86MemOperand x86memop, string asm, |
| 1548 | Domain d> { |
| 1549 | def rr : PI<opc, MRMSrcReg, |
| 1550 | (outs RC:$dst), (ins RC:$src1, RC:$src2), |
| 1551 | asm, [(set RC:$dst, |
| 1552 | (vt (OpNode RC:$src1, RC:$src2)))], d>; |
| 1553 | def rm : PI<opc, MRMSrcMem, |
| 1554 | (outs RC:$dst), (ins RC:$src1, x86memop:$src2), |
| 1555 | asm, [(set RC:$dst, |
| 1556 | (vt (OpNode RC:$src1, |
| 1557 | (mem_frag addr:$src2))))], d>; |
| 1558 | } |
| 1559 | |
| 1560 | let AddedComplexity = 10 in { |
| 1561 | let isAsmParserOnly = 1 in { |
| 1562 | defm VUNPCKHPS: sse12_unpack_interleave<0x15, unpckh, v4f32, memopv4f32, |
| 1563 | VR128, f128mem, "unpckhps\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 1564 | SSEPackedSingle>, VEX_4V; |
| 1565 | defm VUNPCKHPD: sse12_unpack_interleave<0x15, unpckh, v2f64, memopv2f64, |
| 1566 | VR128, f128mem, "unpckhpd\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 1567 | SSEPackedDouble>, OpSize, VEX_4V; |
| 1568 | defm VUNPCKLPS: sse12_unpack_interleave<0x14, unpckl, v4f32, memopv4f32, |
| 1569 | VR128, f128mem, "unpcklps\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 1570 | SSEPackedSingle>, VEX_4V; |
| 1571 | defm VUNPCKLPD: sse12_unpack_interleave<0x14, unpckl, v2f64, memopv2f64, |
| 1572 | VR128, f128mem, "unpcklpd\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 1573 | SSEPackedDouble>, OpSize, VEX_4V; |
Bruno Cardoso Lopes | 2bfb8f6 | 2010-07-09 21:20:35 +0000 | [diff] [blame] | 1574 | |
| 1575 | defm VUNPCKHPSY: sse12_unpack_interleave<0x15, unpckh, v8f32, memopv8f32, |
| 1576 | VR256, f256mem, "unpckhps\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 1577 | SSEPackedSingle>, VEX_4V; |
| 1578 | defm VUNPCKHPDY: sse12_unpack_interleave<0x15, unpckh, v4f64, memopv4f64, |
| 1579 | VR256, f256mem, "unpckhpd\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 1580 | SSEPackedDouble>, OpSize, VEX_4V; |
| 1581 | defm VUNPCKLPSY: sse12_unpack_interleave<0x14, unpckl, v8f32, memopv8f32, |
| 1582 | VR256, f256mem, "unpcklps\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 1583 | SSEPackedSingle>, VEX_4V; |
| 1584 | defm VUNPCKLPDY: sse12_unpack_interleave<0x14, unpckl, v4f64, memopv4f64, |
| 1585 | VR256, f256mem, "unpcklpd\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 1586 | SSEPackedDouble>, OpSize, VEX_4V; |
Bruno Cardoso Lopes | 34a491b | 2010-06-24 00:15:50 +0000 | [diff] [blame] | 1587 | } |
| 1588 | |
| 1589 | let Constraints = "$src1 = $dst" in { |
| 1590 | defm UNPCKHPS: sse12_unpack_interleave<0x15, unpckh, v4f32, memopv4f32, |
| 1591 | VR128, f128mem, "unpckhps\t{$src2, $dst|$dst, $src2}", |
| 1592 | SSEPackedSingle>, TB; |
| 1593 | defm UNPCKHPD: sse12_unpack_interleave<0x15, unpckh, v2f64, memopv2f64, |
| 1594 | VR128, f128mem, "unpckhpd\t{$src2, $dst|$dst, $src2}", |
| 1595 | SSEPackedDouble>, TB, OpSize; |
| 1596 | defm UNPCKLPS: sse12_unpack_interleave<0x14, unpckl, v4f32, memopv4f32, |
| 1597 | VR128, f128mem, "unpcklps\t{$src2, $dst|$dst, $src2}", |
| 1598 | SSEPackedSingle>, TB; |
| 1599 | defm UNPCKLPD: sse12_unpack_interleave<0x14, unpckl, v2f64, memopv2f64, |
| 1600 | VR128, f128mem, "unpcklpd\t{$src2, $dst|$dst, $src2}", |
| 1601 | SSEPackedDouble>, TB, OpSize; |
| 1602 | } // Constraints = "$src1 = $dst" |
| 1603 | } // AddedComplexity |
| 1604 | |
| 1605 | //===----------------------------------------------------------------------===// |
| 1606 | // SSE 1 & 2 - Extract Floating-Point Sign mask |
| 1607 | //===----------------------------------------------------------------------===// |
| 1608 | |
| 1609 | /// sse12_extr_sign_mask - sse 1 & 2 unpack and interleave |
| 1610 | multiclass sse12_extr_sign_mask<RegisterClass RC, Intrinsic Int, string asm, |
| 1611 | Domain d> { |
| 1612 | def rr : PI<0x50, MRMSrcReg, (outs GR32:$dst), (ins RC:$src), |
| 1613 | !strconcat(asm, "\t{$src, $dst|$dst, $src}"), |
| 1614 | [(set GR32:$dst, (Int RC:$src))], d>; |
| 1615 | } |
| 1616 | |
| 1617 | // Mask creation |
| 1618 | defm MOVMSKPS : sse12_extr_sign_mask<VR128, int_x86_sse_movmsk_ps, "movmskps", |
| 1619 | SSEPackedSingle>, TB; |
| 1620 | defm MOVMSKPD : sse12_extr_sign_mask<VR128, int_x86_sse2_movmsk_pd, "movmskpd", |
| 1621 | SSEPackedDouble>, TB, OpSize; |
| 1622 | |
| 1623 | let isAsmParserOnly = 1 in { |
| 1624 | defm VMOVMSKPS : sse12_extr_sign_mask<VR128, int_x86_sse_movmsk_ps, |
| 1625 | "movmskps", SSEPackedSingle>, VEX; |
| 1626 | defm VMOVMSKPD : sse12_extr_sign_mask<VR128, int_x86_sse2_movmsk_pd, |
| 1627 | "movmskpd", SSEPackedDouble>, OpSize, |
| 1628 | VEX; |
Bruno Cardoso Lopes | aa099be | 2010-07-12 20:06:32 +0000 | [diff] [blame] | 1629 | // FIXME: merge with multiclass above when the intrinsics come. |
| 1630 | def VMOVMSKPSYrr : PI<0x50, MRMSrcReg, (outs GR32:$dst), (ins VR256:$src), |
| 1631 | "movmskps\t{$src, $dst|$dst, $src}", [], SSEPackedSingle>, VEX; |
| 1632 | def VMOVMSKPDYrr : PI<0x50, MRMSrcReg, (outs GR32:$dst), (ins VR256:$src), |
| 1633 | "movmskpd\t{$src, $dst|$dst, $src}", [], SSEPackedDouble>, OpSize, |
| 1634 | VEX; |
Bruno Cardoso Lopes | 34a491b | 2010-06-24 00:15:50 +0000 | [diff] [blame] | 1635 | } |
| 1636 | |
| 1637 | //===----------------------------------------------------------------------===// |
| 1638 | // SSE 1 & 2 - Misc aliasing of packed SSE 1 & 2 instructions |
| 1639 | //===----------------------------------------------------------------------===// |
| 1640 | |
Bruno Cardoso Lopes | f23919b | 2010-06-22 18:09:32 +0000 | [diff] [blame] | 1641 | // Aliases of packed SSE1 & SSE2 instructions for scalar use. These all have |
| 1642 | // names that start with 'Fs'. |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 1643 | |
| 1644 | // Alias instructions that map fld0 to pxor for sse. |
Dan Gohman | 4a0b3e1 | 2009-09-21 18:30:38 +0000 | [diff] [blame] | 1645 | let isReMaterializable = 1, isAsCheapAsAMove = 1, isCodeGenOnly = 1, |
Bruno Cardoso Lopes | f23919b | 2010-06-22 18:09:32 +0000 | [diff] [blame] | 1646 | canFoldAsLoad = 1 in { |
Chris Lattner | 28c1d29 | 2010-02-05 21:30:49 +0000 | [diff] [blame] | 1647 | // FIXME: Set encoding to pseudo! |
Chris Lattner | be1778f | 2010-02-05 21:34:18 +0000 | [diff] [blame] | 1648 | def FsFLD0SS : I<0xEF, MRMInitReg, (outs FR32:$dst), (ins), "", |
| 1649 | [(set FR32:$dst, fp32imm0)]>, |
| 1650 | Requires<[HasSSE1]>, TB, OpSize; |
Bruno Cardoso Lopes | f23919b | 2010-06-22 18:09:32 +0000 | [diff] [blame] | 1651 | def FsFLD0SD : I<0xEF, MRMInitReg, (outs FR64:$dst), (ins), "", |
| 1652 | [(set FR64:$dst, fpimm0)]>, |
| 1653 | Requires<[HasSSE2]>, TB, OpSize; |
| 1654 | } |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 1655 | |
Bruno Cardoso Lopes | f23919b | 2010-06-22 18:09:32 +0000 | [diff] [blame] | 1656 | // Alias instruction to do FR32 or FR64 reg-to-reg copy using movaps. Upper |
| 1657 | // bits are disregarded. |
| 1658 | let neverHasSideEffects = 1 in { |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1659 | def FsMOVAPSrr : PSI<0x28, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1660 | "movaps\t{$src, $dst|$dst, $src}", []>; |
Bruno Cardoso Lopes | f23919b | 2010-06-22 18:09:32 +0000 | [diff] [blame] | 1661 | def FsMOVAPDrr : PDI<0x28, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src), |
| 1662 | "movapd\t{$src, $dst|$dst, $src}", []>; |
| 1663 | } |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 1664 | |
Bruno Cardoso Lopes | f23919b | 2010-06-22 18:09:32 +0000 | [diff] [blame] | 1665 | // Alias instruction to load FR32 or FR64 from f128mem using movaps. Upper |
| 1666 | // bits are disregarded. |
| 1667 | let canFoldAsLoad = 1, isReMaterializable = 1 in { |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1668 | def FsMOVAPSrm : PSI<0x28, MRMSrcMem, (outs FR32:$dst), (ins f128mem:$src), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1669 | "movaps\t{$src, $dst|$dst, $src}", |
Dan Gohman | d300622 | 2007-07-27 17:16:43 +0000 | [diff] [blame] | 1670 | [(set FR32:$dst, (alignedloadfsf32 addr:$src))]>; |
Bruno Cardoso Lopes | f23919b | 2010-06-22 18:09:32 +0000 | [diff] [blame] | 1671 | def FsMOVAPDrm : PDI<0x28, MRMSrcMem, (outs FR64:$dst), (ins f128mem:$src), |
| 1672 | "movapd\t{$src, $dst|$dst, $src}", |
| 1673 | [(set FR64:$dst, (alignedloadfsf64 addr:$src))]>; |
| 1674 | } |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 1675 | |
Bruno Cardoso Lopes | d3a067b | 2010-06-22 18:17:40 +0000 | [diff] [blame] | 1676 | //===----------------------------------------------------------------------===// |
| 1677 | // SSE 1 & 2 - Logical Instructions |
| 1678 | //===----------------------------------------------------------------------===// |
| 1679 | |
Bruno Cardoso Lopes | f39e0ce | 2010-05-28 22:47:03 +0000 | [diff] [blame] | 1680 | /// sse12_fp_alias_pack_logical - SSE 1 & 2 aliased packed FP logical ops |
| 1681 | /// |
| 1682 | multiclass sse12_fp_alias_pack_logical<bits<8> opc, string OpcodeStr, |
Bruno Cardoso Lopes | f428fee | 2010-07-12 22:41:32 +0000 | [diff] [blame^] | 1683 | SDNode OpNode> { |
Bruno Cardoso Lopes | f4f4bad | 2010-06-19 02:44:01 +0000 | [diff] [blame] | 1684 | let isAsmParserOnly = 1 in { |
Bruno Cardoso Lopes | f428fee | 2010-07-12 22:41:32 +0000 | [diff] [blame^] | 1685 | defm V#NAME#PS : sse12_fp_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode, |
| 1686 | FR32, f32, f128mem, memopfsf32, SSEPackedSingle, 0>, VEX_4V; |
Bruno Cardoso Lopes | f4f4bad | 2010-06-19 02:44:01 +0000 | [diff] [blame] | 1687 | |
Bruno Cardoso Lopes | f428fee | 2010-07-12 22:41:32 +0000 | [diff] [blame^] | 1688 | defm V#NAME#PD : sse12_fp_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode, |
| 1689 | FR64, f64, f128mem, memopfsf64, SSEPackedDouble, 0>, OpSize, VEX_4V; |
Bruno Cardoso Lopes | f39e0ce | 2010-05-28 22:47:03 +0000 | [diff] [blame] | 1690 | } |
| 1691 | |
Bruno Cardoso Lopes | f4f4bad | 2010-06-19 02:44:01 +0000 | [diff] [blame] | 1692 | let Constraints = "$src1 = $dst" in { |
Bruno Cardoso Lopes | f428fee | 2010-07-12 22:41:32 +0000 | [diff] [blame^] | 1693 | defm PS : sse12_fp_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode, FR32, |
| 1694 | f32, f128mem, memopfsf32, SSEPackedSingle>, TB; |
Bruno Cardoso Lopes | f39e0ce | 2010-05-28 22:47:03 +0000 | [diff] [blame] | 1695 | |
Bruno Cardoso Lopes | f428fee | 2010-07-12 22:41:32 +0000 | [diff] [blame^] | 1696 | defm PD : sse12_fp_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode, FR64, |
| 1697 | f64, f128mem, memopfsf64, SSEPackedDouble>, TB, OpSize; |
Bruno Cardoso Lopes | f39e0ce | 2010-05-28 22:47:03 +0000 | [diff] [blame] | 1698 | } |
| 1699 | } |
| 1700 | |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 1701 | // Alias bitwise logical operations using SSE logical ops on packed FP values. |
Bruno Cardoso Lopes | f428fee | 2010-07-12 22:41:32 +0000 | [diff] [blame^] | 1702 | let mayLoad = 0 in { |
| 1703 | defm FsAND : sse12_fp_alias_pack_logical<0x54, "and", X86fand>; |
| 1704 | defm FsOR : sse12_fp_alias_pack_logical<0x56, "or", X86for>; |
| 1705 | defm FsXOR : sse12_fp_alias_pack_logical<0x57, "xor", X86fxor>; |
| 1706 | } |
Bill Wendling | ddd3532 | 2007-05-02 23:11:52 +0000 | [diff] [blame] | 1707 | |
Bruno Cardoso Lopes | f4f4bad | 2010-06-19 02:44:01 +0000 | [diff] [blame] | 1708 | let neverHasSideEffects = 1, Pattern = []<dag>, isCommutable = 0 in |
Bruno Cardoso Lopes | f428fee | 2010-07-12 22:41:32 +0000 | [diff] [blame^] | 1709 | defm FsANDN : sse12_fp_alias_pack_logical<0x55, "andn", undef>; |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 1710 | |
Bruno Cardoso Lopes | d3a067b | 2010-06-22 18:17:40 +0000 | [diff] [blame] | 1711 | /// sse12_fp_packed_logical - SSE 1 & 2 packed FP logical ops |
| 1712 | /// |
| 1713 | multiclass sse12_fp_packed_logical<bits<8> opc, string OpcodeStr, |
| 1714 | SDNode OpNode, int HasPat = 0, |
| 1715 | list<list<dag>> Pattern = []> { |
| 1716 | let isAsmParserOnly = 1 in { |
| 1717 | defm V#NAME#PS : sse12_fp_packed_logical_rm<opc, VR128, SSEPackedSingle, |
Bruno Cardoso Lopes | f428fee | 2010-07-12 22:41:32 +0000 | [diff] [blame^] | 1718 | !strconcat(OpcodeStr, "ps"), f128mem, |
Bruno Cardoso Lopes | d3a067b | 2010-06-22 18:17:40 +0000 | [diff] [blame] | 1719 | !if(HasPat, Pattern[0], // rr |
| 1720 | [(set VR128:$dst, (v2i64 (OpNode VR128:$src1, |
| 1721 | VR128:$src2)))]), |
| 1722 | !if(HasPat, Pattern[2], // rm |
| 1723 | [(set VR128:$dst, (OpNode (bc_v2i64 (v4f32 VR128:$src1)), |
Bruno Cardoso Lopes | f428fee | 2010-07-12 22:41:32 +0000 | [diff] [blame^] | 1724 | (memopv2i64 addr:$src2)))]), 0>, |
Bruno Cardoso Lopes | d3a067b | 2010-06-22 18:17:40 +0000 | [diff] [blame] | 1725 | VEX_4V; |
| 1726 | |
| 1727 | defm V#NAME#PD : sse12_fp_packed_logical_rm<opc, VR128, SSEPackedDouble, |
Bruno Cardoso Lopes | f428fee | 2010-07-12 22:41:32 +0000 | [diff] [blame^] | 1728 | !strconcat(OpcodeStr, "pd"), f128mem, |
Bruno Cardoso Lopes | d3a067b | 2010-06-22 18:17:40 +0000 | [diff] [blame] | 1729 | !if(HasPat, Pattern[1], // rr |
| 1730 | [(set VR128:$dst, (OpNode (bc_v2i64 (v2f64 VR128:$src1)), |
| 1731 | (bc_v2i64 (v2f64 |
| 1732 | VR128:$src2))))]), |
| 1733 | !if(HasPat, Pattern[3], // rm |
| 1734 | [(set VR128:$dst, (OpNode (bc_v2i64 (v2f64 VR128:$src1)), |
Bruno Cardoso Lopes | f428fee | 2010-07-12 22:41:32 +0000 | [diff] [blame^] | 1735 | (memopv2i64 addr:$src2)))]), 0>, |
Bruno Cardoso Lopes | d3a067b | 2010-06-22 18:17:40 +0000 | [diff] [blame] | 1736 | OpSize, VEX_4V; |
| 1737 | } |
| 1738 | let Constraints = "$src1 = $dst" in { |
| 1739 | defm PS : sse12_fp_packed_logical_rm<opc, VR128, SSEPackedSingle, |
Bruno Cardoso Lopes | f428fee | 2010-07-12 22:41:32 +0000 | [diff] [blame^] | 1740 | !strconcat(OpcodeStr, "ps"), f128mem, |
Bruno Cardoso Lopes | d3a067b | 2010-06-22 18:17:40 +0000 | [diff] [blame] | 1741 | !if(HasPat, Pattern[0], // rr |
| 1742 | [(set VR128:$dst, (v2i64 (OpNode VR128:$src1, |
| 1743 | VR128:$src2)))]), |
| 1744 | !if(HasPat, Pattern[2], // rm |
| 1745 | [(set VR128:$dst, (OpNode (bc_v2i64 (v4f32 VR128:$src1)), |
| 1746 | (memopv2i64 addr:$src2)))])>, TB; |
| 1747 | |
| 1748 | defm PD : sse12_fp_packed_logical_rm<opc, VR128, SSEPackedDouble, |
Bruno Cardoso Lopes | f428fee | 2010-07-12 22:41:32 +0000 | [diff] [blame^] | 1749 | !strconcat(OpcodeStr, "pd"), f128mem, |
Bruno Cardoso Lopes | d3a067b | 2010-06-22 18:17:40 +0000 | [diff] [blame] | 1750 | !if(HasPat, Pattern[1], // rr |
| 1751 | [(set VR128:$dst, (OpNode (bc_v2i64 (v2f64 VR128:$src1)), |
| 1752 | (bc_v2i64 (v2f64 |
| 1753 | VR128:$src2))))]), |
| 1754 | !if(HasPat, Pattern[3], // rm |
| 1755 | [(set VR128:$dst, (OpNode (bc_v2i64 (v2f64 VR128:$src1)), |
| 1756 | (memopv2i64 addr:$src2)))])>, |
| 1757 | TB, OpSize; |
| 1758 | } |
| 1759 | } |
| 1760 | |
| 1761 | defm AND : sse12_fp_packed_logical<0x54, "and", and>; |
| 1762 | defm OR : sse12_fp_packed_logical<0x56, "or", or>; |
| 1763 | defm XOR : sse12_fp_packed_logical<0x57, "xor", xor>; |
| 1764 | let isCommutable = 0 in |
| 1765 | defm ANDN : sse12_fp_packed_logical<0x55, "andn", undef /* dummy */, 1, [ |
| 1766 | // single r+r |
| 1767 | [(set VR128:$dst, (v2i64 (and (xor VR128:$src1, |
| 1768 | (bc_v2i64 (v4i32 immAllOnesV))), |
| 1769 | VR128:$src2)))], |
| 1770 | // double r+r |
| 1771 | [(set VR128:$dst, (and (vnot (bc_v2i64 (v2f64 VR128:$src1))), |
| 1772 | (bc_v2i64 (v2f64 VR128:$src2))))], |
| 1773 | // single r+m |
| 1774 | [(set VR128:$dst, (v2i64 (and (xor (bc_v2i64 (v4f32 VR128:$src1)), |
| 1775 | (bc_v2i64 (v4i32 immAllOnesV))), |
| 1776 | (memopv2i64 addr:$src2))))], |
| 1777 | // double r+m |
| 1778 | [(set VR128:$dst, (and (vnot (bc_v2i64 (v2f64 VR128:$src1))), |
| 1779 | (memopv2i64 addr:$src2)))]]>; |
| 1780 | |
| 1781 | //===----------------------------------------------------------------------===// |
| 1782 | // SSE 1 & 2 - Arithmetic Instructions |
| 1783 | //===----------------------------------------------------------------------===// |
| 1784 | |
Bruno Cardoso Lopes | f428fee | 2010-07-12 22:41:32 +0000 | [diff] [blame^] | 1785 | /// basic_sse12_fp_binop_xxx - SSE 1 & 2 binops come in both scalar and |
Bruno Cardoso Lopes | aa02ff1 | 2010-05-27 18:17:40 +0000 | [diff] [blame] | 1786 | /// vector forms. |
Bill Wendling | ddd3532 | 2007-05-02 23:11:52 +0000 | [diff] [blame] | 1787 | /// |
Dan Gohman | 2038252 | 2007-07-10 00:05:58 +0000 | [diff] [blame] | 1788 | /// In addition, we also have a special variant of the scalar form here to |
| 1789 | /// represent the associated intrinsic operation. This form is unlike the |
| 1790 | /// plain scalar form, in that it takes an entire vector (instead of a scalar) |
Evan Cheng | 236aa8a | 2009-02-26 03:12:02 +0000 | [diff] [blame] | 1791 | /// and leaves the top elements unmodified (therefore these cannot be commuted). |
Dan Gohman | 2038252 | 2007-07-10 00:05:58 +0000 | [diff] [blame] | 1792 | /// |
Bruno Cardoso Lopes | d3a067b | 2010-06-22 18:17:40 +0000 | [diff] [blame] | 1793 | /// These three forms can each be reg+reg or reg+mem. |
Bill Wendling | ddd3532 | 2007-05-02 23:11:52 +0000 | [diff] [blame] | 1794 | /// |
Bruno Cardoso Lopes | f428fee | 2010-07-12 22:41:32 +0000 | [diff] [blame^] | 1795 | multiclass basic_sse12_fp_binop_s<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 1796 | bit Is2Addr = 1> { |
| 1797 | defm SS : sse12_fp_scalar<opc, !strconcat(OpcodeStr, "ss"), |
| 1798 | OpNode, FR32, f32mem, Is2Addr>, XS; |
| 1799 | defm SD : sse12_fp_scalar<opc, !strconcat(OpcodeStr, "sd"), |
| 1800 | OpNode, FR64, f64mem, Is2Addr>, XD; |
| 1801 | } |
Bruno Cardoso Lopes | 597ec8e | 2010-06-17 23:05:30 +0000 | [diff] [blame] | 1802 | |
Bruno Cardoso Lopes | f428fee | 2010-07-12 22:41:32 +0000 | [diff] [blame^] | 1803 | multiclass basic_sse12_fp_binop_p<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 1804 | bit Is2Addr = 1> { |
| 1805 | let mayLoad = 0 in { |
| 1806 | defm PS : sse12_fp_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode, VR128, |
| 1807 | v4f32, f128mem, memopv4f32, SSEPackedSingle, Is2Addr>, TB; |
| 1808 | defm PD : sse12_fp_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode, VR128, |
| 1809 | v2f64, f128mem, memopv2f64, SSEPackedDouble, Is2Addr>, TB, OpSize; |
Bill Wendling | ddd3532 | 2007-05-02 23:11:52 +0000 | [diff] [blame] | 1810 | } |
Bruno Cardoso Lopes | f428fee | 2010-07-12 22:41:32 +0000 | [diff] [blame^] | 1811 | } |
Bill Wendling | ddd3532 | 2007-05-02 23:11:52 +0000 | [diff] [blame] | 1812 | |
Bruno Cardoso Lopes | f428fee | 2010-07-12 22:41:32 +0000 | [diff] [blame^] | 1813 | multiclass basic_sse12_fp_binop_s_int<bits<8> opc, string OpcodeStr, |
| 1814 | bit Is2Addr = 1> { |
| 1815 | defm SS : sse12_fp_scalar_int<opc, OpcodeStr, VR128, |
| 1816 | !strconcat(OpcodeStr, "ss"), "", "_ss", ssmem, sse_load_f32, Is2Addr>, XS; |
| 1817 | defm SD : sse12_fp_scalar_int<opc, OpcodeStr, VR128, |
| 1818 | !strconcat(OpcodeStr, "sd"), "2", "_sd", sdmem, sse_load_f64, Is2Addr>, XD; |
| 1819 | } |
Bruno Cardoso Lopes | 8af5ed9 | 2010-06-18 23:13:35 +0000 | [diff] [blame] | 1820 | |
Bruno Cardoso Lopes | f428fee | 2010-07-12 22:41:32 +0000 | [diff] [blame^] | 1821 | multiclass basic_sse12_fp_binop_p_int<bits<8> opc, string OpcodeStr, |
| 1822 | bit Is2Addr = 1> { |
| 1823 | defm PS : sse12_fp_packed_int<opc, OpcodeStr, VR128, |
| 1824 | !strconcat(OpcodeStr, "ps"), "", "_ps", f128mem, memopv4f32, |
| 1825 | SSEPackedSingle, Is2Addr>, TB; |
Bruno Cardoso Lopes | c902a59 | 2010-06-11 23:50:47 +0000 | [diff] [blame] | 1826 | |
Bruno Cardoso Lopes | f428fee | 2010-07-12 22:41:32 +0000 | [diff] [blame^] | 1827 | defm PD : sse12_fp_packed_int<opc, OpcodeStr, VR128, |
| 1828 | !strconcat(OpcodeStr, "pd"), "2", "_pd", f128mem, memopv2f64, |
| 1829 | SSEPackedDouble, Is2Addr>, TB, OpSize; |
Bill Wendling | ddd3532 | 2007-05-02 23:11:52 +0000 | [diff] [blame] | 1830 | } |
Bill Wendling | ddd3532 | 2007-05-02 23:11:52 +0000 | [diff] [blame] | 1831 | |
| 1832 | // Arithmetic instructions |
Bruno Cardoso Lopes | f428fee | 2010-07-12 22:41:32 +0000 | [diff] [blame^] | 1833 | let isAsmParserOnly = 1, Predicates = [HasAVX] in { |
| 1834 | defm VADD : basic_sse12_fp_binop_s<0x58, "add", fadd, 0>, |
| 1835 | basic_sse12_fp_binop_p<0x58, "add", fadd, 0>, VEX_4V; |
| 1836 | defm VMUL : basic_sse12_fp_binop_s<0x59, "mul", fmul, 0>, |
| 1837 | basic_sse12_fp_binop_p<0x59, "mul", fmul, 0>, VEX_4V; |
Bruno Cardoso Lopes | 597ec8e | 2010-06-17 23:05:30 +0000 | [diff] [blame] | 1838 | |
Bruno Cardoso Lopes | f428fee | 2010-07-12 22:41:32 +0000 | [diff] [blame^] | 1839 | let isCommutable = 0 in { |
| 1840 | defm VSUB : basic_sse12_fp_binop_s<0x5C, "sub", fsub, 0>, |
| 1841 | basic_sse12_fp_binop_p<0x5C, "sub", fsub, 0>, VEX_4V; |
| 1842 | defm VDIV : basic_sse12_fp_binop_s<0x5E, "div", fdiv, 0>, |
| 1843 | basic_sse12_fp_binop_p<0x5E, "div", fdiv, 0>, VEX_4V; |
| 1844 | defm VMAX : basic_sse12_fp_binop_s<0x5F, "max", X86fmax, 0>, |
| 1845 | basic_sse12_fp_binop_p<0x5F, "max", X86fmax, 0>, VEX_4V; |
| 1846 | defm VMIN : basic_sse12_fp_binop_s<0x5D, "min", X86fmin, 0>, |
| 1847 | basic_sse12_fp_binop_p<0x5D, "min", X86fmin, 0>, VEX_4V; |
Dan Gohman | 2038252 | 2007-07-10 00:05:58 +0000 | [diff] [blame] | 1848 | } |
Dan Gohman | 2038252 | 2007-07-10 00:05:58 +0000 | [diff] [blame] | 1849 | } |
| 1850 | |
Bruno Cardoso Lopes | f428fee | 2010-07-12 22:41:32 +0000 | [diff] [blame^] | 1851 | let Constraints = "$src1 = $dst" in { |
| 1852 | defm ADD : basic_sse12_fp_binop_s<0x58, "add", fadd>, |
| 1853 | basic_sse12_fp_binop_p<0x58, "add", fadd>, |
| 1854 | basic_sse12_fp_binop_s_int<0x58, "add">; |
| 1855 | defm MUL : basic_sse12_fp_binop_s<0x59, "mul", fmul>, |
| 1856 | basic_sse12_fp_binop_p<0x59, "mul", fmul>, |
| 1857 | basic_sse12_fp_binop_s_int<0x59, "mul">; |
| 1858 | |
| 1859 | let isCommutable = 0 in { |
| 1860 | defm SUB : basic_sse12_fp_binop_s<0x5C, "sub", fsub>, |
| 1861 | basic_sse12_fp_binop_p<0x5C, "sub", fsub>, |
| 1862 | basic_sse12_fp_binop_s_int<0x5C, "sub">; |
| 1863 | defm DIV : basic_sse12_fp_binop_s<0x5E, "div", fdiv>, |
| 1864 | basic_sse12_fp_binop_p<0x5E, "div", fdiv>, |
| 1865 | basic_sse12_fp_binop_s_int<0x5E, "div">; |
| 1866 | defm MAX : basic_sse12_fp_binop_s<0x5F, "max", X86fmax>, |
| 1867 | basic_sse12_fp_binop_p<0x5F, "max", X86fmax>, |
| 1868 | basic_sse12_fp_binop_s_int<0x5F, "max">, |
| 1869 | basic_sse12_fp_binop_p_int<0x5F, "max">; |
| 1870 | defm MIN : basic_sse12_fp_binop_s<0x5D, "min", X86fmin>, |
| 1871 | basic_sse12_fp_binop_p<0x5D, "min", X86fmin>, |
| 1872 | basic_sse12_fp_binop_s_int<0x5D, "min">, |
| 1873 | basic_sse12_fp_binop_p_int<0x5D, "min">; |
| 1874 | } |
Bruno Cardoso Lopes | d7f9cc4 | 2010-06-18 01:12:56 +0000 | [diff] [blame] | 1875 | } |
Bill Wendling | ddd3532 | 2007-05-02 23:11:52 +0000 | [diff] [blame] | 1876 | |
Bruno Cardoso Lopes | b22dc70 | 2010-06-29 01:33:09 +0000 | [diff] [blame] | 1877 | /// Unop Arithmetic |
Dan Gohman | 2038252 | 2007-07-10 00:05:58 +0000 | [diff] [blame] | 1878 | /// In addition, we also have a special variant of the scalar form here to |
| 1879 | /// represent the associated intrinsic operation. This form is unlike the |
| 1880 | /// plain scalar form, in that it takes an entire vector (instead of a |
| 1881 | /// scalar) and leaves the top elements undefined. |
| 1882 | /// |
| 1883 | /// And, we have a special variant form for a full-vector intrinsic form. |
Bruno Cardoso Lopes | b22dc70 | 2010-06-29 01:33:09 +0000 | [diff] [blame] | 1884 | |
| 1885 | /// sse1_fp_unop_s - SSE1 unops in scalar form. |
| 1886 | multiclass sse1_fp_unop_s<bits<8> opc, string OpcodeStr, |
Bruno Cardoso Lopes | ea86423 | 2010-06-29 17:26:30 +0000 | [diff] [blame] | 1887 | SDNode OpNode, Intrinsic F32Int> { |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1888 | def SSr : SSI<opc, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1889 | !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"), |
Bruno Cardoso Lopes | b22dc70 | 2010-06-29 01:33:09 +0000 | [diff] [blame] | 1890 | [(set FR32:$dst, (OpNode FR32:$src))]>; |
Dan Gohman | cfbf0ed | 2010-07-12 20:46:04 +0000 | [diff] [blame] | 1891 | // For scalar unary operations, fold a load into the operation |
| 1892 | // only in OptForSize mode. It eliminates an instruction, but it also |
| 1893 | // eliminates a whole-register clobber (the load), so it introduces a |
| 1894 | // partial register update condition. |
Evan Cheng | 400073d | 2009-12-18 07:40:29 +0000 | [diff] [blame] | 1895 | def SSm : I<opc, MRMSrcMem, (outs FR32:$dst), (ins f32mem:$src), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1896 | !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"), |
Evan Cheng | 400073d | 2009-12-18 07:40:29 +0000 | [diff] [blame] | 1897 | [(set FR32:$dst, (OpNode (load addr:$src)))]>, XS, |
Evan Cheng | b1f4981 | 2009-12-22 17:47:23 +0000 | [diff] [blame] | 1898 | Requires<[HasSSE1, OptForSize]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1899 | def SSr_Int : SSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1900 | !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"), |
Bruno Cardoso Lopes | b22dc70 | 2010-06-29 01:33:09 +0000 | [diff] [blame] | 1901 | [(set VR128:$dst, (F32Int VR128:$src))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1902 | def SSm_Int : SSI<opc, MRMSrcMem, (outs VR128:$dst), (ins ssmem:$src), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1903 | !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"), |
Dan Gohman | 2038252 | 2007-07-10 00:05:58 +0000 | [diff] [blame] | 1904 | [(set VR128:$dst, (F32Int sse_load_f32:$src))]>; |
Bruno Cardoso Lopes | b22dc70 | 2010-06-29 01:33:09 +0000 | [diff] [blame] | 1905 | } |
Dan Gohman | 2038252 | 2007-07-10 00:05:58 +0000 | [diff] [blame] | 1906 | |
Bruno Cardoso Lopes | b22dc70 | 2010-06-29 01:33:09 +0000 | [diff] [blame] | 1907 | /// sse1_fp_unop_p - SSE1 unops in scalar form. |
| 1908 | multiclass sse1_fp_unop_p<bits<8> opc, string OpcodeStr, |
| 1909 | SDNode OpNode, Intrinsic V4F32Int> { |
| 1910 | def PSr : PSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src), |
| 1911 | !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"), |
| 1912 | [(set VR128:$dst, (v4f32 (OpNode VR128:$src)))]>; |
| 1913 | def PSm : PSI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src), |
| 1914 | !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"), |
| 1915 | [(set VR128:$dst, (OpNode (memopv4f32 addr:$src)))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1916 | def PSr_Int : PSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1917 | !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"), |
Bruno Cardoso Lopes | b22dc70 | 2010-06-29 01:33:09 +0000 | [diff] [blame] | 1918 | [(set VR128:$dst, (V4F32Int VR128:$src))]>; |
Dan Gohman | f3372d1 | 2007-08-02 21:06:40 +0000 | [diff] [blame] | 1919 | def PSm_Int : PSI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1920 | !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"), |
Evan Cheng | b193826 | 2008-05-23 00:37:07 +0000 | [diff] [blame] | 1921 | [(set VR128:$dst, (V4F32Int (memopv4f32 addr:$src)))]>; |
Bill Wendling | ddd3532 | 2007-05-02 23:11:52 +0000 | [diff] [blame] | 1922 | } |
| 1923 | |
Bruno Cardoso Lopes | ea86423 | 2010-06-29 17:26:30 +0000 | [diff] [blame] | 1924 | /// sse1_fp_unop_s_avx - AVX SSE1 unops in scalar form. |
| 1925 | multiclass sse1_fp_unop_s_avx<bits<8> opc, string OpcodeStr, |
| 1926 | SDNode OpNode, Intrinsic F32Int> { |
| 1927 | def SSr : SSI<opc, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src1, FR32:$src2), |
| 1928 | !strconcat(!strconcat("v", OpcodeStr), |
| 1929 | "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>; |
| 1930 | def SSm : I<opc, MRMSrcMem, (outs FR32:$dst), (ins FR32:$src1, f32mem:$src2), |
| 1931 | !strconcat(!strconcat("v", OpcodeStr), |
| 1932 | "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
| 1933 | []>, XS, Requires<[HasAVX, HasSSE1, OptForSize]>; |
| 1934 | def SSr_Int : SSI<opc, MRMSrcReg, (outs VR128:$dst), |
| 1935 | (ins VR128:$src1, VR128:$src2), |
| 1936 | !strconcat(!strconcat("v", OpcodeStr), |
| 1937 | "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>; |
| 1938 | def SSm_Int : SSI<opc, MRMSrcMem, (outs VR128:$dst), |
| 1939 | (ins VR128:$src1, ssmem:$src2), |
| 1940 | !strconcat(!strconcat("v", OpcodeStr), |
| 1941 | "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>; |
| 1942 | } |
| 1943 | |
Bruno Cardoso Lopes | b22dc70 | 2010-06-29 01:33:09 +0000 | [diff] [blame] | 1944 | /// sse2_fp_unop_s - SSE2 unops in scalar form. |
| 1945 | multiclass sse2_fp_unop_s<bits<8> opc, string OpcodeStr, |
| 1946 | SDNode OpNode, Intrinsic F64Int> { |
| 1947 | def SDr : SDI<opc, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src), |
| 1948 | !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"), |
| 1949 | [(set FR64:$dst, (OpNode FR64:$src))]>; |
Dan Gohman | cfbf0ed | 2010-07-12 20:46:04 +0000 | [diff] [blame] | 1950 | // See the comments in sse1_fp_unop_s for why this is OptForSize. |
| 1951 | def SDm : I<opc, MRMSrcMem, (outs FR64:$dst), (ins f64mem:$src), |
Bruno Cardoso Lopes | b22dc70 | 2010-06-29 01:33:09 +0000 | [diff] [blame] | 1952 | !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"), |
Dan Gohman | cfbf0ed | 2010-07-12 20:46:04 +0000 | [diff] [blame] | 1953 | [(set FR64:$dst, (OpNode (load addr:$src)))]>, XD, |
| 1954 | Requires<[HasSSE2, OptForSize]>; |
Bruno Cardoso Lopes | b22dc70 | 2010-06-29 01:33:09 +0000 | [diff] [blame] | 1955 | def SDr_Int : SDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src), |
| 1956 | !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"), |
| 1957 | [(set VR128:$dst, (F64Int VR128:$src))]>; |
| 1958 | def SDm_Int : SDI<opc, MRMSrcMem, (outs VR128:$dst), (ins sdmem:$src), |
| 1959 | !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"), |
| 1960 | [(set VR128:$dst, (F64Int sse_load_f64:$src))]>; |
| 1961 | } |
| 1962 | |
| 1963 | /// sse2_fp_unop_p - SSE2 unops in vector forms. |
| 1964 | multiclass sse2_fp_unop_p<bits<8> opc, string OpcodeStr, |
| 1965 | SDNode OpNode, Intrinsic V2F64Int> { |
| 1966 | def PDr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src), |
| 1967 | !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"), |
| 1968 | [(set VR128:$dst, (v2f64 (OpNode VR128:$src)))]>; |
| 1969 | def PDm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src), |
| 1970 | !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"), |
| 1971 | [(set VR128:$dst, (OpNode (memopv2f64 addr:$src)))]>; |
| 1972 | def PDr_Int : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src), |
| 1973 | !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"), |
| 1974 | [(set VR128:$dst, (V2F64Int VR128:$src))]>; |
| 1975 | def PDm_Int : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src), |
| 1976 | !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"), |
| 1977 | [(set VR128:$dst, (V2F64Int (memopv2f64 addr:$src)))]>; |
| 1978 | } |
| 1979 | |
Bruno Cardoso Lopes | ea86423 | 2010-06-29 17:26:30 +0000 | [diff] [blame] | 1980 | /// sse2_fp_unop_s_avx - AVX SSE2 unops in scalar form. |
| 1981 | multiclass sse2_fp_unop_s_avx<bits<8> opc, string OpcodeStr, |
| 1982 | SDNode OpNode, Intrinsic F64Int> { |
| 1983 | def SDr : VSDI<opc, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src1, FR64:$src2), |
| 1984 | !strconcat(OpcodeStr, |
| 1985 | "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>; |
| 1986 | def SDm : VSDI<opc, MRMSrcMem, (outs FR64:$dst), |
| 1987 | (ins FR64:$src1, f64mem:$src2), |
| 1988 | !strconcat(OpcodeStr, |
| 1989 | "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>; |
| 1990 | def SDr_Int : VSDI<opc, MRMSrcReg, (outs VR128:$dst), |
| 1991 | (ins VR128:$src1, VR128:$src2), |
| 1992 | !strconcat(OpcodeStr, "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
| 1993 | []>; |
| 1994 | def SDm_Int : VSDI<opc, MRMSrcMem, (outs VR128:$dst), |
| 1995 | (ins VR128:$src1, sdmem:$src2), |
| 1996 | !strconcat(OpcodeStr, "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
| 1997 | []>; |
| 1998 | } |
| 1999 | |
| 2000 | let isAsmParserOnly = 1 in { |
| 2001 | // Square root. |
| 2002 | let Predicates = [HasAVX, HasSSE2] in { |
| 2003 | defm VSQRT : sse2_fp_unop_s_avx<0x51, "sqrt", fsqrt, int_x86_sse2_sqrt_sd>, |
| 2004 | VEX_4V; |
| 2005 | |
| 2006 | defm VSQRT : sse2_fp_unop_p<0x51, "vsqrt", fsqrt, int_x86_sse2_sqrt_pd>, VEX; |
| 2007 | } |
| 2008 | |
| 2009 | let Predicates = [HasAVX, HasSSE1] in { |
| 2010 | defm VSQRT : sse1_fp_unop_s_avx<0x51, "sqrt", fsqrt, int_x86_sse_sqrt_ss>, |
| 2011 | VEX_4V; |
| 2012 | defm VSQRT : sse1_fp_unop_p<0x51, "vsqrt", fsqrt, int_x86_sse_sqrt_ps>, VEX; |
| 2013 | // Reciprocal approximations. Note that these typically require refinement |
| 2014 | // in order to obtain suitable precision. |
| 2015 | defm VRSQRT : sse1_fp_unop_s_avx<0x52, "rsqrt", X86frsqrt, |
| 2016 | int_x86_sse_rsqrt_ss>, VEX_4V; |
| 2017 | defm VRSQRT : sse1_fp_unop_p<0x52, "vrsqrt", X86frsqrt, int_x86_sse_rsqrt_ps>, |
| 2018 | VEX; |
| 2019 | defm VRCP : sse1_fp_unop_s_avx<0x53, "rcp", X86frcp, int_x86_sse_rcp_ss>, |
| 2020 | VEX_4V; |
| 2021 | defm VRCP : sse1_fp_unop_p<0x53, "vrcp", X86frcp, int_x86_sse_rcp_ps>, |
| 2022 | VEX; |
| 2023 | } |
| 2024 | } |
| 2025 | |
Dan Gohman | 2038252 | 2007-07-10 00:05:58 +0000 | [diff] [blame] | 2026 | // Square root. |
Bruno Cardoso Lopes | b22dc70 | 2010-06-29 01:33:09 +0000 | [diff] [blame] | 2027 | defm SQRT : sse1_fp_unop_s<0x51, "sqrt", fsqrt, int_x86_sse_sqrt_ss>, |
| 2028 | sse1_fp_unop_p<0x51, "sqrt", fsqrt, int_x86_sse_sqrt_ps>, |
| 2029 | sse2_fp_unop_s<0x51, "sqrt", fsqrt, int_x86_sse2_sqrt_sd>, |
| 2030 | sse2_fp_unop_p<0x51, "sqrt", fsqrt, int_x86_sse2_sqrt_pd>; |
Dan Gohman | 2038252 | 2007-07-10 00:05:58 +0000 | [diff] [blame] | 2031 | |
| 2032 | // Reciprocal approximations. Note that these typically require refinement |
| 2033 | // in order to obtain suitable precision. |
Bruno Cardoso Lopes | b22dc70 | 2010-06-29 01:33:09 +0000 | [diff] [blame] | 2034 | defm RSQRT : sse1_fp_unop_s<0x52, "rsqrt", X86frsqrt, int_x86_sse_rsqrt_ss>, |
| 2035 | sse1_fp_unop_p<0x52, "rsqrt", X86frsqrt, int_x86_sse_rsqrt_ps>; |
| 2036 | defm RCP : sse1_fp_unop_s<0x53, "rcp", X86frcp, int_x86_sse_rcp_ss>, |
| 2037 | sse1_fp_unop_p<0x53, "rcp", X86frcp, int_x86_sse_rcp_ps>; |
Dan Gohman | 2038252 | 2007-07-10 00:05:58 +0000 | [diff] [blame] | 2038 | |
Bruno Cardoso Lopes | 147b7ca | 2010-06-29 20:35:48 +0000 | [diff] [blame] | 2039 | // There is no f64 version of the reciprocal approximation instructions. |
| 2040 | |
Bruno Cardoso Lopes | de173ca | 2010-06-29 17:42:37 +0000 | [diff] [blame] | 2041 | //===----------------------------------------------------------------------===// |
| 2042 | // SSE 1 & 2 - Non-temporal stores |
| 2043 | //===----------------------------------------------------------------------===// |
Bill Wendling | ddd3532 | 2007-05-02 23:11:52 +0000 | [diff] [blame] | 2044 | |
Bruno Cardoso Lopes | 721ef73 | 2010-06-29 18:22:01 +0000 | [diff] [blame] | 2045 | let isAsmParserOnly = 1 in { |
| 2046 | def VMOVNTPSmr_Int : VPSI<0x2B, MRMDestMem, (outs), |
| 2047 | (ins i128mem:$dst, VR128:$src), |
| 2048 | "movntps\t{$src, $dst|$dst, $src}", |
| 2049 | [(int_x86_sse_movnt_ps addr:$dst, VR128:$src)]>, VEX; |
| 2050 | def VMOVNTPDmr_Int : VPDI<0x2B, MRMDestMem, (outs), |
| 2051 | (ins i128mem:$dst, VR128:$src), |
| 2052 | "movntpd\t{$src, $dst|$dst, $src}", |
| 2053 | [(int_x86_sse2_movnt_pd addr:$dst, VR128:$src)]>, VEX; |
| 2054 | |
| 2055 | let ExeDomain = SSEPackedInt in |
| 2056 | def VMOVNTDQmr_Int : VPDI<0xE7, MRMDestMem, (outs), |
| 2057 | (ins f128mem:$dst, VR128:$src), |
| 2058 | "movntdq\t{$src, $dst|$dst, $src}", |
| 2059 | [(int_x86_sse2_movnt_dq addr:$dst, VR128:$src)]>, VEX; |
| 2060 | |
| 2061 | let AddedComplexity = 400 in { // Prefer non-temporal versions |
| 2062 | def VMOVNTPSmr : VPSI<0x2B, MRMDestMem, (outs), |
| 2063 | (ins f128mem:$dst, VR128:$src), |
| 2064 | "movntps\t{$src, $dst|$dst, $src}", |
| 2065 | [(alignednontemporalstore (v4f32 VR128:$src), |
| 2066 | addr:$dst)]>, VEX; |
| 2067 | def VMOVNTPDmr : VPDI<0x2B, MRMDestMem, (outs), |
| 2068 | (ins f128mem:$dst, VR128:$src), |
| 2069 | "movntpd\t{$src, $dst|$dst, $src}", |
| 2070 | [(alignednontemporalstore (v2f64 VR128:$src), |
| 2071 | addr:$dst)]>, VEX; |
| 2072 | def VMOVNTDQ_64mr : VPDI<0xE7, MRMDestMem, (outs), |
| 2073 | (ins f128mem:$dst, VR128:$src), |
| 2074 | "movntdq\t{$src, $dst|$dst, $src}", |
| 2075 | [(alignednontemporalstore (v2f64 VR128:$src), |
| 2076 | addr:$dst)]>, VEX; |
| 2077 | let ExeDomain = SSEPackedInt in |
| 2078 | def VMOVNTDQmr : VPDI<0xE7, MRMDestMem, (outs), |
| 2079 | (ins f128mem:$dst, VR128:$src), |
| 2080 | "movntdq\t{$src, $dst|$dst, $src}", |
| 2081 | [(alignednontemporalstore (v4f32 VR128:$src), |
| 2082 | addr:$dst)]>, VEX; |
Bruno Cardoso Lopes | d52e78e | 2010-07-09 21:42:42 +0000 | [diff] [blame] | 2083 | |
| 2084 | def VMOVNTPSYmr : VPSI<0x2B, MRMDestMem, (outs), |
| 2085 | (ins f256mem:$dst, VR256:$src), |
| 2086 | "movntps\t{$src, $dst|$dst, $src}", |
| 2087 | [(alignednontemporalstore (v8f32 VR256:$src), |
| 2088 | addr:$dst)]>, VEX; |
| 2089 | def VMOVNTPDYmr : VPDI<0x2B, MRMDestMem, (outs), |
| 2090 | (ins f256mem:$dst, VR256:$src), |
| 2091 | "movntpd\t{$src, $dst|$dst, $src}", |
| 2092 | [(alignednontemporalstore (v4f64 VR256:$src), |
| 2093 | addr:$dst)]>, VEX; |
| 2094 | def VMOVNTDQY_64mr : VPDI<0xE7, MRMDestMem, (outs), |
| 2095 | (ins f256mem:$dst, VR256:$src), |
| 2096 | "movntdq\t{$src, $dst|$dst, $src}", |
| 2097 | [(alignednontemporalstore (v4f64 VR256:$src), |
| 2098 | addr:$dst)]>, VEX; |
| 2099 | let ExeDomain = SSEPackedInt in |
| 2100 | def VMOVNTDQYmr : VPDI<0xE7, MRMDestMem, (outs), |
| 2101 | (ins f256mem:$dst, VR256:$src), |
| 2102 | "movntdq\t{$src, $dst|$dst, $src}", |
| 2103 | [(alignednontemporalstore (v8f32 VR256:$src), |
| 2104 | addr:$dst)]>, VEX; |
Bruno Cardoso Lopes | 721ef73 | 2010-06-29 18:22:01 +0000 | [diff] [blame] | 2105 | } |
| 2106 | } |
| 2107 | |
David Greene | 8939b0d | 2010-02-16 20:50:18 +0000 | [diff] [blame] | 2108 | def MOVNTPSmr_Int : PSI<0x2B, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2109 | "movntps\t{$src, $dst|$dst, $src}", |
Bill Wendling | ddd3532 | 2007-05-02 23:11:52 +0000 | [diff] [blame] | 2110 | [(int_x86_sse_movnt_ps addr:$dst, VR128:$src)]>; |
Bruno Cardoso Lopes | de173ca | 2010-06-29 17:42:37 +0000 | [diff] [blame] | 2111 | def MOVNTPDmr_Int : PDI<0x2B, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src), |
| 2112 | "movntpd\t{$src, $dst|$dst, $src}", |
| 2113 | [(int_x86_sse2_movnt_pd addr:$dst, VR128:$src)]>; |
Bill Wendling | ddd3532 | 2007-05-02 23:11:52 +0000 | [diff] [blame] | 2114 | |
Bruno Cardoso Lopes | 721ef73 | 2010-06-29 18:22:01 +0000 | [diff] [blame] | 2115 | let ExeDomain = SSEPackedInt in |
| 2116 | def MOVNTDQmr_Int : PDI<0xE7, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src), |
| 2117 | "movntdq\t{$src, $dst|$dst, $src}", |
| 2118 | [(int_x86_sse2_movnt_dq addr:$dst, VR128:$src)]>; |
| 2119 | |
David Greene | 8939b0d | 2010-02-16 20:50:18 +0000 | [diff] [blame] | 2120 | let AddedComplexity = 400 in { // Prefer non-temporal versions |
| 2121 | def MOVNTPSmr : PSI<0x2B, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src), |
| 2122 | "movntps\t{$src, $dst|$dst, $src}", |
| 2123 | [(alignednontemporalstore (v4f32 VR128:$src), addr:$dst)]>; |
Bruno Cardoso Lopes | de173ca | 2010-06-29 17:42:37 +0000 | [diff] [blame] | 2124 | def MOVNTPDmr : PDI<0x2B, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src), |
| 2125 | "movntpd\t{$src, $dst|$dst, $src}", |
| 2126 | [(alignednontemporalstore(v2f64 VR128:$src), addr:$dst)]>; |
David Greene | 8939b0d | 2010-02-16 20:50:18 +0000 | [diff] [blame] | 2127 | |
| 2128 | def MOVNTDQ_64mr : PDI<0xE7, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src), |
| 2129 | "movntdq\t{$src, $dst|$dst, $src}", |
| 2130 | [(alignednontemporalstore (v2f64 VR128:$src), addr:$dst)]>; |
| 2131 | |
Bruno Cardoso Lopes | 721ef73 | 2010-06-29 18:22:01 +0000 | [diff] [blame] | 2132 | let ExeDomain = SSEPackedInt in |
| 2133 | def MOVNTDQmr : PDI<0xE7, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src), |
| 2134 | "movntdq\t{$src, $dst|$dst, $src}", |
| 2135 | [(alignednontemporalstore (v4f32 VR128:$src), addr:$dst)]>; |
| 2136 | |
| 2137 | // There is no AVX form for instructions below this point |
David Greene | 8939b0d | 2010-02-16 20:50:18 +0000 | [diff] [blame] | 2138 | def MOVNTImr : I<0xC3, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src), |
| 2139 | "movnti\t{$src, $dst|$dst, $src}", |
| 2140 | [(nontemporalstore (i32 GR32:$src), addr:$dst)]>, |
| 2141 | TB, Requires<[HasSSE2]>; |
| 2142 | |
| 2143 | def MOVNTI_64mr : RI<0xC3, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src), |
| 2144 | "movnti\t{$src, $dst|$dst, $src}", |
| 2145 | [(nontemporalstore (i64 GR64:$src), addr:$dst)]>, |
| 2146 | TB, Requires<[HasSSE2]>; |
Bruno Cardoso Lopes | de173ca | 2010-06-29 17:42:37 +0000 | [diff] [blame] | 2147 | |
David Greene | 8939b0d | 2010-02-16 20:50:18 +0000 | [diff] [blame] | 2148 | } |
Bruno Cardoso Lopes | de173ca | 2010-06-29 17:42:37 +0000 | [diff] [blame] | 2149 | def MOVNTImr_Int : I<0xC3, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src), |
| 2150 | "movnti\t{$src, $dst|$dst, $src}", |
| 2151 | [(int_x86_sse2_movnt_i addr:$dst, GR32:$src)]>, |
| 2152 | TB, Requires<[HasSSE2]>; |
| 2153 | |
| 2154 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 147b7ca | 2010-06-29 20:35:48 +0000 | [diff] [blame] | 2155 | // SSE 1 & 2 - Misc Instructions (No AVX form) |
Bruno Cardoso Lopes | de173ca | 2010-06-29 17:42:37 +0000 | [diff] [blame] | 2156 | //===----------------------------------------------------------------------===// |
| 2157 | |
| 2158 | // Prefetch intrinsic. |
| 2159 | def PREFETCHT0 : PSI<0x18, MRM1m, (outs), (ins i8mem:$src), |
| 2160 | "prefetcht0\t$src", [(prefetch addr:$src, imm, (i32 3))]>; |
| 2161 | def PREFETCHT1 : PSI<0x18, MRM2m, (outs), (ins i8mem:$src), |
| 2162 | "prefetcht1\t$src", [(prefetch addr:$src, imm, (i32 2))]>; |
| 2163 | def PREFETCHT2 : PSI<0x18, MRM3m, (outs), (ins i8mem:$src), |
| 2164 | "prefetcht2\t$src", [(prefetch addr:$src, imm, (i32 1))]>; |
| 2165 | def PREFETCHNTA : PSI<0x18, MRM0m, (outs), (ins i8mem:$src), |
| 2166 | "prefetchnta\t$src", [(prefetch addr:$src, imm, (i32 0))]>; |
| 2167 | |
Bill Wendling | ddd3532 | 2007-05-02 23:11:52 +0000 | [diff] [blame] | 2168 | // Load, store, and memory fence |
Dan Gohman | ee5673b | 2010-05-20 01:23:41 +0000 | [diff] [blame] | 2169 | def SFENCE : I<0xAE, MRM_F8, (outs), (ins), "sfence", [(int_x86_sse_sfence)]>, |
| 2170 | TB, Requires<[HasSSE1]>; |
Bill Wendling | ddd3532 | 2007-05-02 23:11:52 +0000 | [diff] [blame] | 2171 | |
Bill Wendling | ddd3532 | 2007-05-02 23:11:52 +0000 | [diff] [blame] | 2172 | // Alias instructions that map zero vector to pxor / xorp* for sse. |
Dan Gohman | 15511cf | 2008-12-03 18:15:48 +0000 | [diff] [blame] | 2173 | // We set canFoldAsLoad because this can be converted to a constant-pool |
Dan Gohman | 62c939d | 2008-12-03 05:21:24 +0000 | [diff] [blame] | 2174 | // load of an all-zeros value if folding it would be beneficial. |
Chris Lattner | 28c1d29 | 2010-02-05 21:30:49 +0000 | [diff] [blame] | 2175 | // FIXME: Change encoding to pseudo! |
Daniel Dunbar | 7417b76 | 2009-08-11 22:17:52 +0000 | [diff] [blame] | 2176 | let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1, |
Jakob Stoklund Olesen | d363b4e | 2010-03-31 00:40:13 +0000 | [diff] [blame] | 2177 | isCodeGenOnly = 1 in { |
| 2178 | def V_SET0PS : PSI<0x57, MRMInitReg, (outs VR128:$dst), (ins), "", |
| 2179 | [(set VR128:$dst, (v4f32 immAllZerosV))]>; |
| 2180 | def V_SET0PD : PDI<0x57, MRMInitReg, (outs VR128:$dst), (ins), "", |
| 2181 | [(set VR128:$dst, (v2f64 immAllZerosV))]>; |
| 2182 | let ExeDomain = SSEPackedInt in |
| 2183 | def V_SET0PI : PDI<0xEF, MRMInitReg, (outs VR128:$dst), (ins), "", |
Chris Lattner | 8a59448 | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 2184 | [(set VR128:$dst, (v4i32 immAllZerosV))]>; |
Jakob Stoklund Olesen | d363b4e | 2010-03-31 00:40:13 +0000 | [diff] [blame] | 2185 | } |
Bill Wendling | ddd3532 | 2007-05-02 23:11:52 +0000 | [diff] [blame] | 2186 | |
Jakob Stoklund Olesen | d363b4e | 2010-03-31 00:40:13 +0000 | [diff] [blame] | 2187 | def : Pat<(v2i64 immAllZerosV), (V_SET0PI)>; |
| 2188 | def : Pat<(v8i16 immAllZerosV), (V_SET0PI)>; |
| 2189 | def : Pat<(v16i8 immAllZerosV), (V_SET0PI)>; |
Evan Cheng | c8e3b14 | 2008-03-12 07:02:50 +0000 | [diff] [blame] | 2190 | |
Dan Gohman | 874cada | 2010-02-28 00:17:42 +0000 | [diff] [blame] | 2191 | def : Pat<(f32 (vector_extract (v4f32 VR128:$src), (iPTR 0))), |
Jakob Stoklund Olesen | 3458e9e | 2010-05-24 14:48:17 +0000 | [diff] [blame] | 2192 | (f32 (EXTRACT_SUBREG (v4f32 VR128:$src), sub_ss))>; |
Bill Wendling | ddd3532 | 2007-05-02 23:11:52 +0000 | [diff] [blame] | 2193 | |
Bruno Cardoso Lopes | 147b7ca | 2010-06-29 20:35:48 +0000 | [diff] [blame] | 2194 | //===----------------------------------------------------------------------===// |
| 2195 | // SSE 1 & 2 - Load/Store XCSR register |
| 2196 | //===----------------------------------------------------------------------===// |
| 2197 | |
| 2198 | let isAsmParserOnly = 1 in { |
| 2199 | def VLDMXCSR : VPSI<0xAE, MRM2m, (outs), (ins i32mem:$src), |
| 2200 | "ldmxcsr\t$src", [(int_x86_sse_ldmxcsr addr:$src)]>, VEX; |
| 2201 | def VSTMXCSR : VPSI<0xAE, MRM3m, (outs), (ins i32mem:$dst), |
| 2202 | "stmxcsr\t$dst", [(int_x86_sse_stmxcsr addr:$dst)]>, VEX; |
| 2203 | } |
| 2204 | |
| 2205 | def LDMXCSR : PSI<0xAE, MRM2m, (outs), (ins i32mem:$src), |
| 2206 | "ldmxcsr\t$src", [(int_x86_sse_ldmxcsr addr:$src)]>; |
| 2207 | def STMXCSR : PSI<0xAE, MRM3m, (outs), (ins i32mem:$dst), |
| 2208 | "stmxcsr\t$dst", [(int_x86_sse_stmxcsr addr:$dst)]>; |
| 2209 | |
Bruno Cardoso Lopes | 2c81807 | 2010-06-29 22:12:16 +0000 | [diff] [blame] | 2210 | //===---------------------------------------------------------------------===// |
| 2211 | // SSE2 - Move Aligned/Unaligned Packed Integer Instructions |
| 2212 | //===---------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 8d3cebc | 2010-06-29 21:25:12 +0000 | [diff] [blame] | 2213 | let ExeDomain = SSEPackedInt in { // SSE integer instructions |
Bill Wendling | ddd3532 | 2007-05-02 23:11:52 +0000 | [diff] [blame] | 2214 | |
Bruno Cardoso Lopes | 8d3cebc | 2010-06-29 21:25:12 +0000 | [diff] [blame] | 2215 | let isAsmParserOnly = 1 in { |
| 2216 | let neverHasSideEffects = 1 in |
| 2217 | def VMOVDQArr : VPDI<0x6F, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src), |
| 2218 | "movdqa\t{$src, $dst|$dst, $src}", []>, VEX; |
| 2219 | def VMOVDQUrr : VPDI<0x6F, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src), |
| 2220 | "movdqu\t{$src, $dst|$dst, $src}", []>, XS, VEX; |
| 2221 | |
| 2222 | let canFoldAsLoad = 1, mayLoad = 1 in { |
| 2223 | def VMOVDQArm : VPDI<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src), |
| 2224 | "movdqa\t{$src, $dst|$dst, $src}", |
| 2225 | [/*(set VR128:$dst, (alignedloadv2i64 addr:$src))*/]>, |
| 2226 | VEX; |
| 2227 | def VMOVDQUrm : I<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src), |
| 2228 | "vmovdqu\t{$src, $dst|$dst, $src}", |
| 2229 | [/*(set VR128:$dst, (loadv2i64 addr:$src))*/]>, |
| 2230 | XS, VEX, Requires<[HasAVX, HasSSE2]>; |
| 2231 | } |
| 2232 | |
| 2233 | let mayStore = 1 in { |
| 2234 | def VMOVDQAmr : VPDI<0x7F, MRMDestMem, (outs), |
| 2235 | (ins i128mem:$dst, VR128:$src), |
| 2236 | "movdqa\t{$src, $dst|$dst, $src}", |
| 2237 | [/*(alignedstore (v2i64 VR128:$src), addr:$dst)*/]>, VEX; |
| 2238 | def VMOVDQUmr : I<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src), |
| 2239 | "vmovdqu\t{$src, $dst|$dst, $src}", |
| 2240 | [/*(store (v2i64 VR128:$src), addr:$dst)*/]>, |
| 2241 | XS, VEX, Requires<[HasAVX, HasSSE2]>; |
| 2242 | } |
| 2243 | } |
| 2244 | |
Chris Lattner | f77e037 | 2008-01-11 06:59:07 +0000 | [diff] [blame] | 2245 | let neverHasSideEffects = 1 in |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2246 | def MOVDQArr : PDI<0x6F, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2247 | "movdqa\t{$src, $dst|$dst, $src}", []>; |
Bruno Cardoso Lopes | 8d3cebc | 2010-06-29 21:25:12 +0000 | [diff] [blame] | 2248 | |
| 2249 | let canFoldAsLoad = 1, mayLoad = 1 in { |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2250 | def MOVDQArm : PDI<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2251 | "movdqa\t{$src, $dst|$dst, $src}", |
Evan Cheng | b4162fd | 2007-07-20 00:27:43 +0000 | [diff] [blame] | 2252 | [/*(set VR128:$dst, (alignedloadv2i64 addr:$src))*/]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2253 | def MOVDQUrm : I<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2254 | "movdqu\t{$src, $dst|$dst, $src}", |
Evan Cheng | b4162fd | 2007-07-20 00:27:43 +0000 | [diff] [blame] | 2255 | [/*(set VR128:$dst, (loadv2i64 addr:$src))*/]>, |
Evan Cheng | 9ab1ac5 | 2006-04-14 23:32:40 +0000 | [diff] [blame] | 2256 | XS, Requires<[HasSSE2]>; |
Bruno Cardoso Lopes | 8d3cebc | 2010-06-29 21:25:12 +0000 | [diff] [blame] | 2257 | } |
| 2258 | |
| 2259 | let mayStore = 1 in { |
| 2260 | def MOVDQAmr : PDI<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src), |
| 2261 | "movdqa\t{$src, $dst|$dst, $src}", |
| 2262 | [/*(alignedstore (v2i64 VR128:$src), addr:$dst)*/]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2263 | def MOVDQUmr : I<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2264 | "movdqu\t{$src, $dst|$dst, $src}", |
Evan Cheng | b4162fd | 2007-07-20 00:27:43 +0000 | [diff] [blame] | 2265 | [/*(store (v2i64 VR128:$src), addr:$dst)*/]>, |
Evan Cheng | 9ab1ac5 | 2006-04-14 23:32:40 +0000 | [diff] [blame] | 2266 | XS, Requires<[HasSSE2]>; |
Bruno Cardoso Lopes | 8d3cebc | 2010-06-29 21:25:12 +0000 | [diff] [blame] | 2267 | } |
Evan Cheng | 24dc1f5 | 2006-03-23 07:44:07 +0000 | [diff] [blame] | 2268 | |
Dan Gohman | 4106f37 | 2007-07-18 20:23:34 +0000 | [diff] [blame] | 2269 | // Intrinsic forms of MOVDQU load and store |
Bruno Cardoso Lopes | 8d3cebc | 2010-06-29 21:25:12 +0000 | [diff] [blame] | 2270 | let isAsmParserOnly = 1 in { |
| 2271 | let canFoldAsLoad = 1 in |
| 2272 | def VMOVDQUrm_Int : I<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src), |
| 2273 | "vmovdqu\t{$src, $dst|$dst, $src}", |
| 2274 | [(set VR128:$dst, (int_x86_sse2_loadu_dq addr:$src))]>, |
| 2275 | XS, VEX, Requires<[HasAVX, HasSSE2]>; |
| 2276 | def VMOVDQUmr_Int : I<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src), |
| 2277 | "vmovdqu\t{$src, $dst|$dst, $src}", |
| 2278 | [(int_x86_sse2_storeu_dq addr:$dst, VR128:$src)]>, |
| 2279 | XS, VEX, Requires<[HasAVX, HasSSE2]>; |
| 2280 | } |
| 2281 | |
Dan Gohman | 15511cf | 2008-12-03 18:15:48 +0000 | [diff] [blame] | 2282 | let canFoldAsLoad = 1 in |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2283 | def MOVDQUrm_Int : I<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2284 | "movdqu\t{$src, $dst|$dst, $src}", |
Dan Gohman | 4106f37 | 2007-07-18 20:23:34 +0000 | [diff] [blame] | 2285 | [(set VR128:$dst, (int_x86_sse2_loadu_dq addr:$src))]>, |
| 2286 | XS, Requires<[HasSSE2]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2287 | def MOVDQUmr_Int : I<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2288 | "movdqu\t{$src, $dst|$dst, $src}", |
Dan Gohman | 4106f37 | 2007-07-18 20:23:34 +0000 | [diff] [blame] | 2289 | [(int_x86_sse2_storeu_dq addr:$dst, VR128:$src)]>, |
| 2290 | XS, Requires<[HasSSE2]>; |
Chris Lattner | 8139e28 | 2006-10-07 18:39:00 +0000 | [diff] [blame] | 2291 | |
Bruno Cardoso Lopes | 2c81807 | 2010-06-29 22:12:16 +0000 | [diff] [blame] | 2292 | } // ExeDomain = SSEPackedInt |
Bill Wendling | ddd3532 | 2007-05-02 23:11:52 +0000 | [diff] [blame] | 2293 | |
Bruno Cardoso Lopes | 2c81807 | 2010-06-29 22:12:16 +0000 | [diff] [blame] | 2294 | //===---------------------------------------------------------------------===// |
| 2295 | // SSE2 - Packed Integer Arithmetic Instructions |
| 2296 | //===---------------------------------------------------------------------===// |
| 2297 | |
| 2298 | let ExeDomain = SSEPackedInt in { // SSE integer instructions |
| 2299 | |
Bruno Cardoso Lopes | 6c9fa43 | 2010-06-29 23:47:49 +0000 | [diff] [blame] | 2300 | multiclass PDI_binop_rm_int<bits<8> opc, string OpcodeStr, Intrinsic IntId, |
Bruno Cardoso Lopes | 130acd1 | 2010-06-30 18:06:01 +0000 | [diff] [blame] | 2301 | bit IsCommutable = 0, bit Is2Addr = 1> { |
| 2302 | let isCommutable = IsCommutable in |
Eric Christopher | 7e2f5aa | 2010-05-25 17:33:22 +0000 | [diff] [blame] | 2303 | def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst), |
Bruno Cardoso Lopes | 6c9fa43 | 2010-06-29 23:47:49 +0000 | [diff] [blame] | 2304 | (ins VR128:$src1, VR128:$src2), |
| 2305 | !if(Is2Addr, |
| 2306 | !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"), |
| 2307 | !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")), |
| 2308 | [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]>; |
Eric Christopher | 7e2f5aa | 2010-05-25 17:33:22 +0000 | [diff] [blame] | 2309 | def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst), |
Bruno Cardoso Lopes | 6c9fa43 | 2010-06-29 23:47:49 +0000 | [diff] [blame] | 2310 | (ins VR128:$src1, i128mem:$src2), |
| 2311 | !if(Is2Addr, |
| 2312 | !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"), |
| 2313 | !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")), |
| 2314 | [(set VR128:$dst, (IntId VR128:$src1, |
| 2315 | (bitconvert (memopv2i64 addr:$src2))))]>; |
Chris Lattner | 8139e28 | 2006-10-07 18:39:00 +0000 | [diff] [blame] | 2316 | } |
Chris Lattner | 8139e28 | 2006-10-07 18:39:00 +0000 | [diff] [blame] | 2317 | |
Evan Cheng | 22b942a | 2008-05-03 00:52:09 +0000 | [diff] [blame] | 2318 | multiclass PDI_binop_rmi_int<bits<8> opc, bits<8> opc2, Format ImmForm, |
Bruno Cardoso Lopes | 6c9fa43 | 2010-06-29 23:47:49 +0000 | [diff] [blame] | 2319 | string OpcodeStr, Intrinsic IntId, |
| 2320 | Intrinsic IntId2, bit Is2Addr = 1> { |
Eric Christopher | 7e2f5aa | 2010-05-25 17:33:22 +0000 | [diff] [blame] | 2321 | def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst), |
Bruno Cardoso Lopes | 6c9fa43 | 2010-06-29 23:47:49 +0000 | [diff] [blame] | 2322 | (ins VR128:$src1, VR128:$src2), |
| 2323 | !if(Is2Addr, |
| 2324 | !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"), |
| 2325 | !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")), |
| 2326 | [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]>; |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 2327 | def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst), |
Bruno Cardoso Lopes | 6c9fa43 | 2010-06-29 23:47:49 +0000 | [diff] [blame] | 2328 | (ins VR128:$src1, i128mem:$src2), |
| 2329 | !if(Is2Addr, |
| 2330 | !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"), |
| 2331 | !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")), |
| 2332 | [(set VR128:$dst, (IntId VR128:$src1, |
Eric Christopher | 44b93ff | 2009-07-31 20:07:27 +0000 | [diff] [blame] | 2333 | (bitconvert (memopv2i64 addr:$src2))))]>; |
Eric Christopher | 7e2f5aa | 2010-05-25 17:33:22 +0000 | [diff] [blame] | 2334 | def ri : PDIi8<opc2, ImmForm, (outs VR128:$dst), |
Bruno Cardoso Lopes | 6c9fa43 | 2010-06-29 23:47:49 +0000 | [diff] [blame] | 2335 | (ins VR128:$src1, i32i8imm:$src2), |
| 2336 | !if(Is2Addr, |
| 2337 | !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"), |
| 2338 | !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")), |
| 2339 | [(set VR128:$dst, (IntId2 VR128:$src1, (i32 imm:$src2)))]>; |
Evan Cheng | 22b942a | 2008-05-03 00:52:09 +0000 | [diff] [blame] | 2340 | } |
| 2341 | |
Chris Lattner | 7c47f9a | 2006-10-07 19:14:49 +0000 | [diff] [blame] | 2342 | /// PDI_binop_rm - Simple SSE2 binary operator. |
| 2343 | multiclass PDI_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode, |
Bruno Cardoso Lopes | 130acd1 | 2010-06-30 18:06:01 +0000 | [diff] [blame] | 2344 | ValueType OpVT, bit IsCommutable = 0, bit Is2Addr = 1> { |
| 2345 | let isCommutable = IsCommutable in |
Eric Christopher | 7e2f5aa | 2010-05-25 17:33:22 +0000 | [diff] [blame] | 2346 | def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst), |
Bruno Cardoso Lopes | 6c9fa43 | 2010-06-29 23:47:49 +0000 | [diff] [blame] | 2347 | (ins VR128:$src1, VR128:$src2), |
| 2348 | !if(Is2Addr, |
| 2349 | !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"), |
| 2350 | !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")), |
| 2351 | [(set VR128:$dst, (OpVT (OpNode VR128:$src1, VR128:$src2)))]>; |
Eric Christopher | 7e2f5aa | 2010-05-25 17:33:22 +0000 | [diff] [blame] | 2352 | def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst), |
Bruno Cardoso Lopes | 6c9fa43 | 2010-06-29 23:47:49 +0000 | [diff] [blame] | 2353 | (ins VR128:$src1, i128mem:$src2), |
| 2354 | !if(Is2Addr, |
| 2355 | !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"), |
| 2356 | !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")), |
| 2357 | [(set VR128:$dst, (OpVT (OpNode VR128:$src1, |
Eric Christopher | 44b93ff | 2009-07-31 20:07:27 +0000 | [diff] [blame] | 2358 | (bitconvert (memopv2i64 addr:$src2)))))]>; |
Chris Lattner | 7c47f9a | 2006-10-07 19:14:49 +0000 | [diff] [blame] | 2359 | } |
Chris Lattner | 70f4f2e | 2006-10-07 19:34:33 +0000 | [diff] [blame] | 2360 | |
| 2361 | /// PDI_binop_rm_v2i64 - Simple SSE2 binary operator whose type is v2i64. |
| 2362 | /// |
| 2363 | /// FIXME: we could eliminate this and use PDI_binop_rm instead if tblgen knew |
| 2364 | /// to collapse (bitconvert VT to VT) into its operand. |
| 2365 | /// |
Bruno Cardoso Lopes | 6c9fa43 | 2010-06-29 23:47:49 +0000 | [diff] [blame] | 2366 | multiclass PDI_binop_rm_v2i64<bits<8> opc, string OpcodeStr, SDNode OpNode, |
Bruno Cardoso Lopes | 130acd1 | 2010-06-30 18:06:01 +0000 | [diff] [blame] | 2367 | bit IsCommutable = 0, bit Is2Addr = 1> { |
| 2368 | let isCommutable = IsCommutable in |
Eric Christopher | 44b93ff | 2009-07-31 20:07:27 +0000 | [diff] [blame] | 2369 | def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst), |
Bruno Cardoso Lopes | 6c9fa43 | 2010-06-29 23:47:49 +0000 | [diff] [blame] | 2370 | (ins VR128:$src1, VR128:$src2), |
| 2371 | !if(Is2Addr, |
| 2372 | !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"), |
| 2373 | !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")), |
| 2374 | [(set VR128:$dst, (v2i64 (OpNode VR128:$src1, VR128:$src2)))]>; |
Eric Christopher | 44b93ff | 2009-07-31 20:07:27 +0000 | [diff] [blame] | 2375 | def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst), |
Bruno Cardoso Lopes | 6c9fa43 | 2010-06-29 23:47:49 +0000 | [diff] [blame] | 2376 | (ins VR128:$src1, i128mem:$src2), |
| 2377 | !if(Is2Addr, |
| 2378 | !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"), |
| 2379 | !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")), |
| 2380 | [(set VR128:$dst, (OpNode VR128:$src1, (memopv2i64 addr:$src2)))]>; |
Chris Lattner | 70f4f2e | 2006-10-07 19:34:33 +0000 | [diff] [blame] | 2381 | } |
Chris Lattner | 7c47f9a | 2006-10-07 19:14:49 +0000 | [diff] [blame] | 2382 | |
Jakob Stoklund Olesen | 4a2a6e7 | 2010-03-25 18:52:04 +0000 | [diff] [blame] | 2383 | } // ExeDomain = SSEPackedInt |
Chris Lattner | 7c47f9a | 2006-10-07 19:14:49 +0000 | [diff] [blame] | 2384 | |
| 2385 | // 128-bit Integer Arithmetic |
| 2386 | |
Bruno Cardoso Lopes | 6c9fa43 | 2010-06-29 23:47:49 +0000 | [diff] [blame] | 2387 | let isAsmParserOnly = 1, Predicates = [HasAVX, HasSSE2] in { |
Bruno Cardoso Lopes | 130acd1 | 2010-06-30 18:06:01 +0000 | [diff] [blame] | 2388 | defm VPADDB : PDI_binop_rm<0xFC, "vpaddb", add, v16i8, 1, 0 /*3addr*/>, VEX_4V; |
| 2389 | defm VPADDW : PDI_binop_rm<0xFD, "vpaddw", add, v8i16, 1, 0>, VEX_4V; |
| 2390 | defm VPADDD : PDI_binop_rm<0xFE, "vpaddd", add, v4i32, 1, 0>, VEX_4V; |
| 2391 | defm VPADDQ : PDI_binop_rm_v2i64<0xD4, "vpaddq", add, 1, 0>, VEX_4V; |
| 2392 | defm VPMULLW : PDI_binop_rm<0xD5, "vpmullw", mul, v8i16, 1, 0>, VEX_4V; |
| 2393 | defm VPSUBB : PDI_binop_rm<0xF8, "vpsubb", sub, v16i8, 0, 0>, VEX_4V; |
| 2394 | defm VPSUBW : PDI_binop_rm<0xF9, "vpsubw", sub, v8i16, 0, 0>, VEX_4V; |
| 2395 | defm VPSUBD : PDI_binop_rm<0xFA, "vpsubd", sub, v4i32, 0, 0>, VEX_4V; |
| 2396 | defm VPSUBQ : PDI_binop_rm_v2i64<0xFB, "vpsubq", sub, 0, 0>, VEX_4V; |
Bruno Cardoso Lopes | 6c9fa43 | 2010-06-29 23:47:49 +0000 | [diff] [blame] | 2397 | |
| 2398 | // Intrinsic forms |
Bruno Cardoso Lopes | 130acd1 | 2010-06-30 18:06:01 +0000 | [diff] [blame] | 2399 | defm VPSUBSB : PDI_binop_rm_int<0xE8, "vpsubsb" , int_x86_sse2_psubs_b, 0, 0>, |
Bruno Cardoso Lopes | 6c9fa43 | 2010-06-29 23:47:49 +0000 | [diff] [blame] | 2400 | VEX_4V; |
Bruno Cardoso Lopes | 130acd1 | 2010-06-30 18:06:01 +0000 | [diff] [blame] | 2401 | defm VPSUBSW : PDI_binop_rm_int<0xE9, "vpsubsw" , int_x86_sse2_psubs_w, 0, 0>, |
Bruno Cardoso Lopes | 6c9fa43 | 2010-06-29 23:47:49 +0000 | [diff] [blame] | 2402 | VEX_4V; |
Bruno Cardoso Lopes | 130acd1 | 2010-06-30 18:06:01 +0000 | [diff] [blame] | 2403 | defm VPSUBUSB : PDI_binop_rm_int<0xD8, "vpsubusb", int_x86_sse2_psubus_b, 0, 0>, |
Bruno Cardoso Lopes | 6c9fa43 | 2010-06-29 23:47:49 +0000 | [diff] [blame] | 2404 | VEX_4V; |
Bruno Cardoso Lopes | 130acd1 | 2010-06-30 18:06:01 +0000 | [diff] [blame] | 2405 | defm VPSUBUSW : PDI_binop_rm_int<0xD9, "vpsubusw", int_x86_sse2_psubus_w, 0, 0>, |
Bruno Cardoso Lopes | 6c9fa43 | 2010-06-29 23:47:49 +0000 | [diff] [blame] | 2406 | VEX_4V; |
Bruno Cardoso Lopes | 130acd1 | 2010-06-30 18:06:01 +0000 | [diff] [blame] | 2407 | defm VPADDSB : PDI_binop_rm_int<0xEC, "vpaddsb" , int_x86_sse2_padds_b, 1, 0>, |
Bruno Cardoso Lopes | 6c9fa43 | 2010-06-29 23:47:49 +0000 | [diff] [blame] | 2408 | VEX_4V; |
Bruno Cardoso Lopes | 130acd1 | 2010-06-30 18:06:01 +0000 | [diff] [blame] | 2409 | defm VPADDSW : PDI_binop_rm_int<0xED, "vpaddsw" , int_x86_sse2_padds_w, 1, 0>, |
Bruno Cardoso Lopes | 6c9fa43 | 2010-06-29 23:47:49 +0000 | [diff] [blame] | 2410 | VEX_4V; |
Bruno Cardoso Lopes | 130acd1 | 2010-06-30 18:06:01 +0000 | [diff] [blame] | 2411 | defm VPADDUSB : PDI_binop_rm_int<0xDC, "vpaddusb", int_x86_sse2_paddus_b, 1, 0>, |
Bruno Cardoso Lopes | 6c9fa43 | 2010-06-29 23:47:49 +0000 | [diff] [blame] | 2412 | VEX_4V; |
Bruno Cardoso Lopes | 130acd1 | 2010-06-30 18:06:01 +0000 | [diff] [blame] | 2413 | defm VPADDUSW : PDI_binop_rm_int<0xDD, "vpaddusw", int_x86_sse2_paddus_w, 1, 0>, |
Bruno Cardoso Lopes | 6c9fa43 | 2010-06-29 23:47:49 +0000 | [diff] [blame] | 2414 | VEX_4V; |
Bruno Cardoso Lopes | 130acd1 | 2010-06-30 18:06:01 +0000 | [diff] [blame] | 2415 | defm VPMULHUW : PDI_binop_rm_int<0xE4, "vpmulhuw", int_x86_sse2_pmulhu_w, 1, 0>, |
Bruno Cardoso Lopes | 6c9fa43 | 2010-06-29 23:47:49 +0000 | [diff] [blame] | 2416 | VEX_4V; |
Bruno Cardoso Lopes | 130acd1 | 2010-06-30 18:06:01 +0000 | [diff] [blame] | 2417 | defm VPMULHW : PDI_binop_rm_int<0xE5, "vpmulhw" , int_x86_sse2_pmulh_w, 1, 0>, |
Bruno Cardoso Lopes | 6c9fa43 | 2010-06-29 23:47:49 +0000 | [diff] [blame] | 2418 | VEX_4V; |
Bruno Cardoso Lopes | 130acd1 | 2010-06-30 18:06:01 +0000 | [diff] [blame] | 2419 | defm VPMULUDQ : PDI_binop_rm_int<0xF4, "vpmuludq", int_x86_sse2_pmulu_dq, 1, 0>, |
Bruno Cardoso Lopes | 6c9fa43 | 2010-06-29 23:47:49 +0000 | [diff] [blame] | 2420 | VEX_4V; |
Bruno Cardoso Lopes | 130acd1 | 2010-06-30 18:06:01 +0000 | [diff] [blame] | 2421 | defm VPMADDWD : PDI_binop_rm_int<0xF5, "vpmaddwd", int_x86_sse2_pmadd_wd, 1, 0>, |
Bruno Cardoso Lopes | 6c9fa43 | 2010-06-29 23:47:49 +0000 | [diff] [blame] | 2422 | VEX_4V; |
Bruno Cardoso Lopes | 130acd1 | 2010-06-30 18:06:01 +0000 | [diff] [blame] | 2423 | defm VPAVGB : PDI_binop_rm_int<0xE0, "vpavgb", int_x86_sse2_pavg_b, 1, 0>, |
Bruno Cardoso Lopes | 6c9fa43 | 2010-06-29 23:47:49 +0000 | [diff] [blame] | 2424 | VEX_4V; |
Bruno Cardoso Lopes | 130acd1 | 2010-06-30 18:06:01 +0000 | [diff] [blame] | 2425 | defm VPAVGW : PDI_binop_rm_int<0xE3, "vpavgw", int_x86_sse2_pavg_w, 1, 0>, |
Bruno Cardoso Lopes | 6c9fa43 | 2010-06-29 23:47:49 +0000 | [diff] [blame] | 2426 | VEX_4V; |
Bruno Cardoso Lopes | 130acd1 | 2010-06-30 18:06:01 +0000 | [diff] [blame] | 2427 | defm VPMINUB : PDI_binop_rm_int<0xDA, "vpminub", int_x86_sse2_pminu_b, 1, 0>, |
Bruno Cardoso Lopes | 6c9fa43 | 2010-06-29 23:47:49 +0000 | [diff] [blame] | 2428 | VEX_4V; |
Bruno Cardoso Lopes | 130acd1 | 2010-06-30 18:06:01 +0000 | [diff] [blame] | 2429 | defm VPMINSW : PDI_binop_rm_int<0xEA, "vpminsw", int_x86_sse2_pmins_w, 1, 0>, |
Bruno Cardoso Lopes | 6c9fa43 | 2010-06-29 23:47:49 +0000 | [diff] [blame] | 2430 | VEX_4V; |
Bruno Cardoso Lopes | 130acd1 | 2010-06-30 18:06:01 +0000 | [diff] [blame] | 2431 | defm VPMAXUB : PDI_binop_rm_int<0xDE, "vpmaxub", int_x86_sse2_pmaxu_b, 1, 0>, |
Bruno Cardoso Lopes | 6c9fa43 | 2010-06-29 23:47:49 +0000 | [diff] [blame] | 2432 | VEX_4V; |
Bruno Cardoso Lopes | 130acd1 | 2010-06-30 18:06:01 +0000 | [diff] [blame] | 2433 | defm VPMAXSW : PDI_binop_rm_int<0xEE, "vpmaxsw", int_x86_sse2_pmaxs_w, 1, 0>, |
Bruno Cardoso Lopes | 6c9fa43 | 2010-06-29 23:47:49 +0000 | [diff] [blame] | 2434 | VEX_4V; |
Bruno Cardoso Lopes | 130acd1 | 2010-06-30 18:06:01 +0000 | [diff] [blame] | 2435 | defm VPSADBW : PDI_binop_rm_int<0xF6, "vpsadbw", int_x86_sse2_psad_bw, 1, 0>, |
Bruno Cardoso Lopes | 6c9fa43 | 2010-06-29 23:47:49 +0000 | [diff] [blame] | 2436 | VEX_4V; |
| 2437 | } |
Bruno Cardoso Lopes | 6c9fa43 | 2010-06-29 23:47:49 +0000 | [diff] [blame] | 2438 | |
Bruno Cardoso Lopes | 2c81807 | 2010-06-29 22:12:16 +0000 | [diff] [blame] | 2439 | let Constraints = "$src1 = $dst" in { |
Bruno Cardoso Lopes | 130acd1 | 2010-06-30 18:06:01 +0000 | [diff] [blame] | 2440 | defm PADDB : PDI_binop_rm<0xFC, "paddb", add, v16i8, 1>; |
| 2441 | defm PADDW : PDI_binop_rm<0xFD, "paddw", add, v8i16, 1>; |
| 2442 | defm PADDD : PDI_binop_rm<0xFE, "paddd", add, v4i32, 1>; |
| 2443 | defm PADDQ : PDI_binop_rm_v2i64<0xD4, "paddq", add, 1>; |
| 2444 | defm PMULLW : PDI_binop_rm<0xD5, "pmullw", mul, v8i16, 1>; |
Chris Lattner | 7c47f9a | 2006-10-07 19:14:49 +0000 | [diff] [blame] | 2445 | defm PSUBB : PDI_binop_rm<0xF8, "psubb", sub, v16i8>; |
| 2446 | defm PSUBW : PDI_binop_rm<0xF9, "psubw", sub, v8i16>; |
| 2447 | defm PSUBD : PDI_binop_rm<0xFA, "psubd", sub, v4i32>; |
Chris Lattner | 70f4f2e | 2006-10-07 19:34:33 +0000 | [diff] [blame] | 2448 | defm PSUBQ : PDI_binop_rm_v2i64<0xFB, "psubq", sub>; |
Evan Cheng | 49ac1bf | 2006-04-13 00:43:35 +0000 | [diff] [blame] | 2449 | |
Bruno Cardoso Lopes | 2c81807 | 2010-06-29 22:12:16 +0000 | [diff] [blame] | 2450 | // Intrinsic forms |
Chris Lattner | 45e123c | 2006-10-07 19:02:31 +0000 | [diff] [blame] | 2451 | defm PSUBSB : PDI_binop_rm_int<0xE8, "psubsb" , int_x86_sse2_psubs_b>; |
| 2452 | defm PSUBSW : PDI_binop_rm_int<0xE9, "psubsw" , int_x86_sse2_psubs_w>; |
| 2453 | defm PSUBUSB : PDI_binop_rm_int<0xD8, "psubusb", int_x86_sse2_psubus_b>; |
| 2454 | defm PSUBUSW : PDI_binop_rm_int<0xD9, "psubusw", int_x86_sse2_psubus_w>; |
Bruno Cardoso Lopes | 130acd1 | 2010-06-30 18:06:01 +0000 | [diff] [blame] | 2455 | defm PADDSB : PDI_binop_rm_int<0xEC, "paddsb" , int_x86_sse2_padds_b, 1>; |
| 2456 | defm PADDSW : PDI_binop_rm_int<0xED, "paddsw" , int_x86_sse2_padds_w, 1>; |
| 2457 | defm PADDUSB : PDI_binop_rm_int<0xDC, "paddusb", int_x86_sse2_paddus_b, 1>; |
| 2458 | defm PADDUSW : PDI_binop_rm_int<0xDD, "paddusw", int_x86_sse2_paddus_w, 1>; |
| 2459 | defm PMULHUW : PDI_binop_rm_int<0xE4, "pmulhuw", int_x86_sse2_pmulhu_w, 1>; |
| 2460 | defm PMULHW : PDI_binop_rm_int<0xE5, "pmulhw" , int_x86_sse2_pmulh_w, 1>; |
| 2461 | defm PMULUDQ : PDI_binop_rm_int<0xF4, "pmuludq", int_x86_sse2_pmulu_dq, 1>; |
| 2462 | defm PMADDWD : PDI_binop_rm_int<0xF5, "pmaddwd", int_x86_sse2_pmadd_wd, 1>; |
| 2463 | defm PAVGB : PDI_binop_rm_int<0xE0, "pavgb", int_x86_sse2_pavg_b, 1>; |
| 2464 | defm PAVGW : PDI_binop_rm_int<0xE3, "pavgw", int_x86_sse2_pavg_w, 1>; |
| 2465 | defm PMINUB : PDI_binop_rm_int<0xDA, "pminub", int_x86_sse2_pminu_b, 1>; |
| 2466 | defm PMINSW : PDI_binop_rm_int<0xEA, "pminsw", int_x86_sse2_pmins_w, 1>; |
| 2467 | defm PMAXUB : PDI_binop_rm_int<0xDE, "pmaxub", int_x86_sse2_pmaxu_b, 1>; |
| 2468 | defm PMAXSW : PDI_binop_rm_int<0xEE, "pmaxsw", int_x86_sse2_pmaxs_w, 1>; |
| 2469 | defm PSADBW : PDI_binop_rm_int<0xF6, "psadbw", int_x86_sse2_psad_bw, 1>; |
Evan Cheng | 49ac1bf | 2006-04-13 00:43:35 +0000 | [diff] [blame] | 2470 | |
Bruno Cardoso Lopes | 2c81807 | 2010-06-29 22:12:16 +0000 | [diff] [blame] | 2471 | } // Constraints = "$src1 = $dst" |
Evan Cheng | 0058694 | 2006-04-13 06:11:45 +0000 | [diff] [blame] | 2472 | |
Bruno Cardoso Lopes | 2c81807 | 2010-06-29 22:12:16 +0000 | [diff] [blame] | 2473 | //===---------------------------------------------------------------------===// |
| 2474 | // SSE2 - Packed Integer Logical Instructions |
| 2475 | //===---------------------------------------------------------------------===// |
Evan Cheng | 0058694 | 2006-04-13 06:11:45 +0000 | [diff] [blame] | 2476 | |
Bruno Cardoso Lopes | 5a3a476 | 2010-06-30 01:58:37 +0000 | [diff] [blame] | 2477 | let isAsmParserOnly = 1, Predicates = [HasAVX, HasSSE2] in { |
| 2478 | defm VPSLLW : PDI_binop_rmi_int<0xF1, 0x71, MRM6r, "vpsllw", |
| 2479 | int_x86_sse2_psll_w, int_x86_sse2_pslli_w, 0>, |
| 2480 | VEX_4V; |
| 2481 | defm VPSLLD : PDI_binop_rmi_int<0xF2, 0x72, MRM6r, "vpslld", |
| 2482 | int_x86_sse2_psll_d, int_x86_sse2_pslli_d, 0>, |
| 2483 | VEX_4V; |
| 2484 | defm VPSLLQ : PDI_binop_rmi_int<0xF3, 0x73, MRM6r, "vpsllq", |
| 2485 | int_x86_sse2_psll_q, int_x86_sse2_pslli_q, 0>, |
| 2486 | VEX_4V; |
| 2487 | |
| 2488 | defm VPSRLW : PDI_binop_rmi_int<0xD1, 0x71, MRM2r, "vpsrlw", |
| 2489 | int_x86_sse2_psrl_w, int_x86_sse2_psrli_w, 0>, |
| 2490 | VEX_4V; |
| 2491 | defm VPSRLD : PDI_binop_rmi_int<0xD2, 0x72, MRM2r, "vpsrld", |
| 2492 | int_x86_sse2_psrl_d, int_x86_sse2_psrli_d, 0>, |
| 2493 | VEX_4V; |
| 2494 | defm VPSRLQ : PDI_binop_rmi_int<0xD3, 0x73, MRM2r, "vpsrlq", |
| 2495 | int_x86_sse2_psrl_q, int_x86_sse2_psrli_q, 0>, |
| 2496 | VEX_4V; |
| 2497 | |
| 2498 | defm VPSRAW : PDI_binop_rmi_int<0xE1, 0x71, MRM4r, "vpsraw", |
| 2499 | int_x86_sse2_psra_w, int_x86_sse2_psrai_w, 0>, |
| 2500 | VEX_4V; |
| 2501 | defm VPSRAD : PDI_binop_rmi_int<0xE2, 0x72, MRM4r, "vpsrad", |
| 2502 | int_x86_sse2_psra_d, int_x86_sse2_psrai_d, 0>, |
| 2503 | VEX_4V; |
| 2504 | |
Bruno Cardoso Lopes | 130acd1 | 2010-06-30 18:06:01 +0000 | [diff] [blame] | 2505 | defm VPAND : PDI_binop_rm_v2i64<0xDB, "vpand", and, 1, 0>, VEX_4V; |
| 2506 | defm VPOR : PDI_binop_rm_v2i64<0xEB, "vpor" , or, 1, 0>, VEX_4V; |
| 2507 | defm VPXOR : PDI_binop_rm_v2i64<0xEF, "vpxor", xor, 1, 0>, VEX_4V; |
Bruno Cardoso Lopes | 5a3a476 | 2010-06-30 01:58:37 +0000 | [diff] [blame] | 2508 | |
| 2509 | let ExeDomain = SSEPackedInt in { |
| 2510 | let neverHasSideEffects = 1 in { |
| 2511 | // 128-bit logical shifts. |
| 2512 | def VPSLLDQri : PDIi8<0x73, MRM7r, |
| 2513 | (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2), |
| 2514 | "vpslldq\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>, |
| 2515 | VEX_4V; |
| 2516 | def VPSRLDQri : PDIi8<0x73, MRM3r, |
| 2517 | (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2), |
| 2518 | "vpsrldq\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>, |
| 2519 | VEX_4V; |
| 2520 | // PSRADQri doesn't exist in SSE[1-3]. |
| 2521 | } |
| 2522 | def VPANDNrr : PDI<0xDF, MRMSrcReg, |
| 2523 | (outs VR128:$dst), (ins VR128:$src1, VR128:$src2), |
| 2524 | "vpandn\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 2525 | [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1), |
| 2526 | VR128:$src2)))]>, VEX_4V; |
| 2527 | |
| 2528 | def VPANDNrm : PDI<0xDF, MRMSrcMem, |
| 2529 | (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2), |
| 2530 | "vpandn\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 2531 | [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1), |
| 2532 | (memopv2i64 addr:$src2))))]>, |
| 2533 | VEX_4V; |
| 2534 | } |
| 2535 | } |
| 2536 | |
Bruno Cardoso Lopes | 2c81807 | 2010-06-29 22:12:16 +0000 | [diff] [blame] | 2537 | let Constraints = "$src1 = $dst" in { |
Evan Cheng | 22b942a | 2008-05-03 00:52:09 +0000 | [diff] [blame] | 2538 | defm PSLLW : PDI_binop_rmi_int<0xF1, 0x71, MRM6r, "psllw", |
| 2539 | int_x86_sse2_psll_w, int_x86_sse2_pslli_w>; |
| 2540 | defm PSLLD : PDI_binop_rmi_int<0xF2, 0x72, MRM6r, "pslld", |
| 2541 | int_x86_sse2_psll_d, int_x86_sse2_pslli_d>; |
| 2542 | defm PSLLQ : PDI_binop_rmi_int<0xF3, 0x73, MRM6r, "psllq", |
| 2543 | int_x86_sse2_psll_q, int_x86_sse2_pslli_q>; |
Chris Lattner | 7733799 | 2006-10-07 07:06:17 +0000 | [diff] [blame] | 2544 | |
Evan Cheng | 22b942a | 2008-05-03 00:52:09 +0000 | [diff] [blame] | 2545 | defm PSRLW : PDI_binop_rmi_int<0xD1, 0x71, MRM2r, "psrlw", |
| 2546 | int_x86_sse2_psrl_w, int_x86_sse2_psrli_w>; |
| 2547 | defm PSRLD : PDI_binop_rmi_int<0xD2, 0x72, MRM2r, "psrld", |
| 2548 | int_x86_sse2_psrl_d, int_x86_sse2_psrli_d>; |
Nate Begeman | 32097bd | 2008-05-13 17:52:09 +0000 | [diff] [blame] | 2549 | defm PSRLQ : PDI_binop_rmi_int<0xD3, 0x73, MRM2r, "psrlq", |
Evan Cheng | 22b942a | 2008-05-03 00:52:09 +0000 | [diff] [blame] | 2550 | int_x86_sse2_psrl_q, int_x86_sse2_psrli_q>; |
Chris Lattner | 7733799 | 2006-10-07 07:06:17 +0000 | [diff] [blame] | 2551 | |
Evan Cheng | 22b942a | 2008-05-03 00:52:09 +0000 | [diff] [blame] | 2552 | defm PSRAW : PDI_binop_rmi_int<0xE1, 0x71, MRM4r, "psraw", |
| 2553 | int_x86_sse2_psra_w, int_x86_sse2_psrai_w>; |
Nate Begeman | c9bdb00 | 2008-05-13 01:47:52 +0000 | [diff] [blame] | 2554 | defm PSRAD : PDI_binop_rmi_int<0xE2, 0x72, MRM4r, "psrad", |
Evan Cheng | 22b942a | 2008-05-03 00:52:09 +0000 | [diff] [blame] | 2555 | int_x86_sse2_psra_d, int_x86_sse2_psrai_d>; |
Chris Lattner | 7733799 | 2006-10-07 07:06:17 +0000 | [diff] [blame] | 2556 | |
Bruno Cardoso Lopes | 130acd1 | 2010-06-30 18:06:01 +0000 | [diff] [blame] | 2557 | defm PAND : PDI_binop_rm_v2i64<0xDB, "pand", and, 1>; |
| 2558 | defm POR : PDI_binop_rm_v2i64<0xEB, "por" , or, 1>; |
| 2559 | defm PXOR : PDI_binop_rm_v2i64<0xEF, "pxor", xor, 1>; |
Evan Cheng | ff65e38 | 2006-04-04 21:49:39 +0000 | [diff] [blame] | 2560 | |
Bruno Cardoso Lopes | 2c81807 | 2010-06-29 22:12:16 +0000 | [diff] [blame] | 2561 | let ExeDomain = SSEPackedInt in { |
| 2562 | let neverHasSideEffects = 1 in { |
| 2563 | // 128-bit logical shifts. |
| 2564 | def PSLLDQri : PDIi8<0x73, MRM7r, |
| 2565 | (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2), |
| 2566 | "pslldq\t{$src2, $dst|$dst, $src2}", []>; |
| 2567 | def PSRLDQri : PDIi8<0x73, MRM3r, |
| 2568 | (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2), |
| 2569 | "psrldq\t{$src2, $dst|$dst, $src2}", []>; |
| 2570 | // PSRADQri doesn't exist in SSE[1-3]. |
| 2571 | } |
| 2572 | def PANDNrr : PDI<0xDF, MRMSrcReg, |
| 2573 | (outs VR128:$dst), (ins VR128:$src1, VR128:$src2), |
| 2574 | "pandn\t{$src2, $dst|$dst, $src2}", |
| 2575 | [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1), |
| 2576 | VR128:$src2)))]>; |
| 2577 | |
| 2578 | def PANDNrm : PDI<0xDF, MRMSrcMem, |
| 2579 | (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2), |
| 2580 | "pandn\t{$src2, $dst|$dst, $src2}", |
| 2581 | [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1), |
| 2582 | (memopv2i64 addr:$src2))))]>; |
| 2583 | } |
| 2584 | } // Constraints = "$src1 = $dst" |
| 2585 | |
Chris Lattner | 6970eda | 2006-10-07 19:49:05 +0000 | [diff] [blame] | 2586 | let Predicates = [HasSSE2] in { |
| 2587 | def : Pat<(int_x86_sse2_psll_dq VR128:$src1, imm:$src2), |
Evan Cheng | 8932116 | 2009-10-28 06:30:34 +0000 | [diff] [blame] | 2588 | (v2i64 (PSLLDQri VR128:$src1, (BYTE_imm imm:$src2)))>; |
Chris Lattner | 6970eda | 2006-10-07 19:49:05 +0000 | [diff] [blame] | 2589 | def : Pat<(int_x86_sse2_psrl_dq VR128:$src1, imm:$src2), |
Evan Cheng | 8932116 | 2009-10-28 06:30:34 +0000 | [diff] [blame] | 2590 | (v2i64 (PSRLDQri VR128:$src1, (BYTE_imm imm:$src2)))>; |
Bill Wendling | 5e249b4 | 2008-10-02 05:56:52 +0000 | [diff] [blame] | 2591 | def : Pat<(int_x86_sse2_psll_dq_bs VR128:$src1, imm:$src2), |
| 2592 | (v2i64 (PSLLDQri VR128:$src1, imm:$src2))>; |
| 2593 | def : Pat<(int_x86_sse2_psrl_dq_bs VR128:$src1, imm:$src2), |
| 2594 | (v2i64 (PSRLDQri VR128:$src1, imm:$src2))>; |
Evan Cheng | 68c47cb | 2007-01-05 07:55:56 +0000 | [diff] [blame] | 2595 | def : Pat<(v2f64 (X86fsrl VR128:$src1, i32immSExt8:$src2)), |
Evan Cheng | 8932116 | 2009-10-28 06:30:34 +0000 | [diff] [blame] | 2596 | (v2f64 (PSRLDQri VR128:$src1, (BYTE_imm imm:$src2)))>; |
Evan Cheng | f26ffe9 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 2597 | |
| 2598 | // Shift up / down and insert zero's. |
| 2599 | def : Pat<(v2i64 (X86vshl VR128:$src, (i8 imm:$amt))), |
Evan Cheng | 8932116 | 2009-10-28 06:30:34 +0000 | [diff] [blame] | 2600 | (v2i64 (PSLLDQri VR128:$src, (BYTE_imm imm:$amt)))>; |
Evan Cheng | f26ffe9 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 2601 | def : Pat<(v2i64 (X86vshr VR128:$src, (i8 imm:$amt))), |
Evan Cheng | 8932116 | 2009-10-28 06:30:34 +0000 | [diff] [blame] | 2602 | (v2i64 (PSRLDQri VR128:$src, (BYTE_imm imm:$amt)))>; |
Chris Lattner | 6970eda | 2006-10-07 19:49:05 +0000 | [diff] [blame] | 2603 | } |
| 2604 | |
Bruno Cardoso Lopes | 2c81807 | 2010-06-29 22:12:16 +0000 | [diff] [blame] | 2605 | //===---------------------------------------------------------------------===// |
| 2606 | // SSE2 - Packed Integer Comparison Instructions |
| 2607 | //===---------------------------------------------------------------------===// |
Chris Lattner | a7ebe55 | 2006-10-07 19:37:30 +0000 | [diff] [blame] | 2608 | |
Bruno Cardoso Lopes | c0ea94a | 2010-06-30 02:21:09 +0000 | [diff] [blame] | 2609 | let isAsmParserOnly = 1, Predicates = [HasAVX, HasSSE2] in { |
Bruno Cardoso Lopes | 130acd1 | 2010-06-30 18:06:01 +0000 | [diff] [blame] | 2610 | defm VPCMPEQB : PDI_binop_rm_int<0x74, "vpcmpeqb", int_x86_sse2_pcmpeq_b, 1, |
| 2611 | 0>, VEX_4V; |
| 2612 | defm VPCMPEQW : PDI_binop_rm_int<0x75, "vpcmpeqw", int_x86_sse2_pcmpeq_w, 1, |
| 2613 | 0>, VEX_4V; |
| 2614 | defm VPCMPEQD : PDI_binop_rm_int<0x76, "vpcmpeqd", int_x86_sse2_pcmpeq_d, 1, |
| 2615 | 0>, VEX_4V; |
| 2616 | defm VPCMPGTB : PDI_binop_rm_int<0x64, "vpcmpgtb", int_x86_sse2_pcmpgt_b, 0, |
| 2617 | 0>, VEX_4V; |
| 2618 | defm VPCMPGTW : PDI_binop_rm_int<0x65, "vpcmpgtw", int_x86_sse2_pcmpgt_w, 0, |
| 2619 | 0>, VEX_4V; |
| 2620 | defm VPCMPGTD : PDI_binop_rm_int<0x66, "vpcmpgtd", int_x86_sse2_pcmpgt_d, 0, |
| 2621 | 0>, VEX_4V; |
Bruno Cardoso Lopes | c0ea94a | 2010-06-30 02:21:09 +0000 | [diff] [blame] | 2622 | } |
| 2623 | |
Bruno Cardoso Lopes | 2c81807 | 2010-06-29 22:12:16 +0000 | [diff] [blame] | 2624 | let Constraints = "$src1 = $dst" in { |
Bruno Cardoso Lopes | 130acd1 | 2010-06-30 18:06:01 +0000 | [diff] [blame] | 2625 | defm PCMPEQB : PDI_binop_rm_int<0x74, "pcmpeqb", int_x86_sse2_pcmpeq_b, 1>; |
| 2626 | defm PCMPEQW : PDI_binop_rm_int<0x75, "pcmpeqw", int_x86_sse2_pcmpeq_w, 1>; |
| 2627 | defm PCMPEQD : PDI_binop_rm_int<0x76, "pcmpeqd", int_x86_sse2_pcmpeq_d, 1>; |
Bruno Cardoso Lopes | 2c81807 | 2010-06-29 22:12:16 +0000 | [diff] [blame] | 2628 | defm PCMPGTB : PDI_binop_rm_int<0x64, "pcmpgtb", int_x86_sse2_pcmpgt_b>; |
| 2629 | defm PCMPGTW : PDI_binop_rm_int<0x65, "pcmpgtw", int_x86_sse2_pcmpgt_w>; |
| 2630 | defm PCMPGTD : PDI_binop_rm_int<0x66, "pcmpgtd", int_x86_sse2_pcmpgt_d>; |
| 2631 | } // Constraints = "$src1 = $dst" |
Evan Cheng | 9ab1ac5 | 2006-04-14 23:32:40 +0000 | [diff] [blame] | 2632 | |
Nate Begeman | 30a0de9 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 2633 | def : Pat<(v16i8 (X86pcmpeqb VR128:$src1, VR128:$src2)), |
Nate Begeman | 0d1704b | 2008-05-12 23:09:43 +0000 | [diff] [blame] | 2634 | (PCMPEQBrr VR128:$src1, VR128:$src2)>; |
Nate Begeman | 30a0de9 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 2635 | def : Pat<(v16i8 (X86pcmpeqb VR128:$src1, (memop addr:$src2))), |
Nate Begeman | 0d1704b | 2008-05-12 23:09:43 +0000 | [diff] [blame] | 2636 | (PCMPEQBrm VR128:$src1, addr:$src2)>; |
Nate Begeman | 30a0de9 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 2637 | def : Pat<(v8i16 (X86pcmpeqw VR128:$src1, VR128:$src2)), |
Nate Begeman | 0d1704b | 2008-05-12 23:09:43 +0000 | [diff] [blame] | 2638 | (PCMPEQWrr VR128:$src1, VR128:$src2)>; |
Nate Begeman | 30a0de9 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 2639 | def : Pat<(v8i16 (X86pcmpeqw VR128:$src1, (memop addr:$src2))), |
Nate Begeman | 0d1704b | 2008-05-12 23:09:43 +0000 | [diff] [blame] | 2640 | (PCMPEQWrm VR128:$src1, addr:$src2)>; |
Nate Begeman | 30a0de9 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 2641 | def : Pat<(v4i32 (X86pcmpeqd VR128:$src1, VR128:$src2)), |
Nate Begeman | 0d1704b | 2008-05-12 23:09:43 +0000 | [diff] [blame] | 2642 | (PCMPEQDrr VR128:$src1, VR128:$src2)>; |
Nate Begeman | 30a0de9 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 2643 | def : Pat<(v4i32 (X86pcmpeqd VR128:$src1, (memop addr:$src2))), |
Nate Begeman | 0d1704b | 2008-05-12 23:09:43 +0000 | [diff] [blame] | 2644 | (PCMPEQDrm VR128:$src1, addr:$src2)>; |
| 2645 | |
Nate Begeman | 30a0de9 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 2646 | def : Pat<(v16i8 (X86pcmpgtb VR128:$src1, VR128:$src2)), |
Nate Begeman | 0d1704b | 2008-05-12 23:09:43 +0000 | [diff] [blame] | 2647 | (PCMPGTBrr VR128:$src1, VR128:$src2)>; |
Nate Begeman | 30a0de9 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 2648 | def : Pat<(v16i8 (X86pcmpgtb VR128:$src1, (memop addr:$src2))), |
Nate Begeman | 0d1704b | 2008-05-12 23:09:43 +0000 | [diff] [blame] | 2649 | (PCMPGTBrm VR128:$src1, addr:$src2)>; |
Nate Begeman | 30a0de9 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 2650 | def : Pat<(v8i16 (X86pcmpgtw VR128:$src1, VR128:$src2)), |
Nate Begeman | 0d1704b | 2008-05-12 23:09:43 +0000 | [diff] [blame] | 2651 | (PCMPGTWrr VR128:$src1, VR128:$src2)>; |
Nate Begeman | 30a0de9 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 2652 | def : Pat<(v8i16 (X86pcmpgtw VR128:$src1, (memop addr:$src2))), |
Nate Begeman | 0d1704b | 2008-05-12 23:09:43 +0000 | [diff] [blame] | 2653 | (PCMPGTWrm VR128:$src1, addr:$src2)>; |
Nate Begeman | 30a0de9 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 2654 | def : Pat<(v4i32 (X86pcmpgtd VR128:$src1, VR128:$src2)), |
Nate Begeman | 0d1704b | 2008-05-12 23:09:43 +0000 | [diff] [blame] | 2655 | (PCMPGTDrr VR128:$src1, VR128:$src2)>; |
Nate Begeman | 30a0de9 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 2656 | def : Pat<(v4i32 (X86pcmpgtd VR128:$src1, (memop addr:$src2))), |
Nate Begeman | 0d1704b | 2008-05-12 23:09:43 +0000 | [diff] [blame] | 2657 | (PCMPGTDrm VR128:$src1, addr:$src2)>; |
| 2658 | |
Bruno Cardoso Lopes | 2c81807 | 2010-06-29 22:12:16 +0000 | [diff] [blame] | 2659 | //===---------------------------------------------------------------------===// |
| 2660 | // SSE2 - Packed Integer Pack Instructions |
| 2661 | //===---------------------------------------------------------------------===// |
Nate Begeman | 0d1704b | 2008-05-12 23:09:43 +0000 | [diff] [blame] | 2662 | |
Bruno Cardoso Lopes | 6d5d2b5 | 2010-06-30 02:30:25 +0000 | [diff] [blame] | 2663 | let isAsmParserOnly = 1, Predicates = [HasAVX, HasSSE2] in { |
| 2664 | defm VPACKSSWB : PDI_binop_rm_int<0x63, "vpacksswb", int_x86_sse2_packsswb_128, |
Bruno Cardoso Lopes | 130acd1 | 2010-06-30 18:06:01 +0000 | [diff] [blame] | 2665 | 0, 0>, VEX_4V; |
Bruno Cardoso Lopes | 6d5d2b5 | 2010-06-30 02:30:25 +0000 | [diff] [blame] | 2666 | defm VPACKSSDW : PDI_binop_rm_int<0x6B, "vpackssdw", int_x86_sse2_packssdw_128, |
Bruno Cardoso Lopes | 130acd1 | 2010-06-30 18:06:01 +0000 | [diff] [blame] | 2667 | 0, 0>, VEX_4V; |
Bruno Cardoso Lopes | 6d5d2b5 | 2010-06-30 02:30:25 +0000 | [diff] [blame] | 2668 | defm VPACKUSWB : PDI_binop_rm_int<0x67, "vpackuswb", int_x86_sse2_packuswb_128, |
Bruno Cardoso Lopes | 130acd1 | 2010-06-30 18:06:01 +0000 | [diff] [blame] | 2669 | 0, 0>, VEX_4V; |
Bruno Cardoso Lopes | 6d5d2b5 | 2010-06-30 02:30:25 +0000 | [diff] [blame] | 2670 | } |
| 2671 | |
Bruno Cardoso Lopes | 2c81807 | 2010-06-29 22:12:16 +0000 | [diff] [blame] | 2672 | let Constraints = "$src1 = $dst" in { |
Chris Lattner | 45e123c | 2006-10-07 19:02:31 +0000 | [diff] [blame] | 2673 | defm PACKSSWB : PDI_binop_rm_int<0x63, "packsswb", int_x86_sse2_packsswb_128>; |
| 2674 | defm PACKSSDW : PDI_binop_rm_int<0x6B, "packssdw", int_x86_sse2_packssdw_128>; |
| 2675 | defm PACKUSWB : PDI_binop_rm_int<0x67, "packuswb", int_x86_sse2_packuswb_128>; |
Bruno Cardoso Lopes | 2c81807 | 2010-06-29 22:12:16 +0000 | [diff] [blame] | 2676 | } // Constraints = "$src1 = $dst" |
| 2677 | |
| 2678 | //===---------------------------------------------------------------------===// |
| 2679 | // SSE2 - Packed Integer Shuffle Instructions |
| 2680 | //===---------------------------------------------------------------------===// |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 2681 | |
Jakob Stoklund Olesen | 4a2a6e7 | 2010-03-25 18:52:04 +0000 | [diff] [blame] | 2682 | let ExeDomain = SSEPackedInt in { |
Bruno Cardoso Lopes | 555bea6 | 2010-06-30 03:29:36 +0000 | [diff] [blame] | 2683 | multiclass sse2_pshuffle<string OpcodeStr, ValueType vt, PatFrag pshuf_frag, |
| 2684 | PatFrag bc_frag> { |
| 2685 | def ri : Ii8<0x70, MRMSrcReg, |
| 2686 | (outs VR128:$dst), (ins VR128:$src1, i8imm:$src2), |
| 2687 | !strconcat(OpcodeStr, |
| 2688 | "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
| 2689 | [(set VR128:$dst, (vt (pshuf_frag:$src2 VR128:$src1, |
| 2690 | (undef))))]>; |
| 2691 | def mi : Ii8<0x70, MRMSrcMem, |
| 2692 | (outs VR128:$dst), (ins i128mem:$src1, i8imm:$src2), |
| 2693 | !strconcat(OpcodeStr, |
| 2694 | "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
| 2695 | [(set VR128:$dst, (vt (pshuf_frag:$src2 |
| 2696 | (bc_frag (memopv2i64 addr:$src1)), |
| 2697 | (undef))))]>; |
Eric Christopher | 761411c | 2009-11-07 08:45:53 +0000 | [diff] [blame] | 2698 | } |
Bruno Cardoso Lopes | 2c81807 | 2010-06-29 22:12:16 +0000 | [diff] [blame] | 2699 | } // ExeDomain = SSEPackedInt |
| 2700 | |
Bruno Cardoso Lopes | d252fec | 2010-06-30 03:47:56 +0000 | [diff] [blame] | 2701 | let isAsmParserOnly = 1, Predicates = [HasAVX, HasSSE2] in { |
| 2702 | let AddedComplexity = 5 in |
| 2703 | defm VPSHUFD : sse2_pshuffle<"vpshufd", v4i32, pshufd, bc_v4i32>, OpSize, |
| 2704 | VEX; |
| 2705 | |
| 2706 | // SSE2 with ImmT == Imm8 and XS prefix. |
| 2707 | defm VPSHUFHW : sse2_pshuffle<"vpshufhw", v8i16, pshufhw, bc_v8i16>, XS, |
| 2708 | VEX; |
| 2709 | |
| 2710 | // SSE2 with ImmT == Imm8 and XD prefix. |
| 2711 | defm VPSHUFLW : sse2_pshuffle<"vpshuflw", v8i16, pshuflw, bc_v8i16>, XD, |
| 2712 | VEX; |
| 2713 | } |
| 2714 | |
Bruno Cardoso Lopes | 555bea6 | 2010-06-30 03:29:36 +0000 | [diff] [blame] | 2715 | let Predicates = [HasSSE2] in { |
| 2716 | let AddedComplexity = 5 in |
| 2717 | defm PSHUFD : sse2_pshuffle<"pshufd", v4i32, pshufd, bc_v4i32>, TB, OpSize; |
| 2718 | |
| 2719 | // SSE2 with ImmT == Imm8 and XS prefix. |
| 2720 | defm PSHUFHW : sse2_pshuffle<"pshufhw", v8i16, pshufhw, bc_v8i16>, XS; |
| 2721 | |
| 2722 | // SSE2 with ImmT == Imm8 and XD prefix. |
| 2723 | defm PSHUFLW : sse2_pshuffle<"pshuflw", v8i16, pshuflw, bc_v8i16>, XD; |
| 2724 | } |
| 2725 | |
Bruno Cardoso Lopes | 2c81807 | 2010-06-29 22:12:16 +0000 | [diff] [blame] | 2726 | //===---------------------------------------------------------------------===// |
| 2727 | // SSE2 - Packed Integer Unpack Instructions |
| 2728 | //===---------------------------------------------------------------------===// |
| 2729 | |
| 2730 | let ExeDomain = SSEPackedInt in { |
Bruno Cardoso Lopes | 7f5b0d8 | 2010-06-01 17:02:50 +0000 | [diff] [blame] | 2731 | multiclass sse2_unpack<bits<8> opc, string OpcodeStr, ValueType vt, |
Bruno Cardoso Lopes | 876085d | 2010-06-30 04:06:39 +0000 | [diff] [blame] | 2732 | PatFrag unp_frag, PatFrag bc_frag, bit Is2Addr = 1> { |
Bruno Cardoso Lopes | 7f5b0d8 | 2010-06-01 17:02:50 +0000 | [diff] [blame] | 2733 | def rr : PDI<opc, MRMSrcReg, |
Bruno Cardoso Lopes | 876085d | 2010-06-30 04:06:39 +0000 | [diff] [blame] | 2734 | (outs VR128:$dst), (ins VR128:$src1, VR128:$src2), |
| 2735 | !if(Is2Addr, |
| 2736 | !strconcat(OpcodeStr,"\t{$src2, $dst|$dst, $src2}"), |
| 2737 | !strconcat(OpcodeStr,"\t{$src2, $src1, $dst|$dst, $src1, $src2}")), |
| 2738 | [(set VR128:$dst, (vt (unp_frag VR128:$src1, VR128:$src2)))]>; |
Bruno Cardoso Lopes | 7f5b0d8 | 2010-06-01 17:02:50 +0000 | [diff] [blame] | 2739 | def rm : PDI<opc, MRMSrcMem, |
Bruno Cardoso Lopes | 876085d | 2010-06-30 04:06:39 +0000 | [diff] [blame] | 2740 | (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2), |
| 2741 | !if(Is2Addr, |
| 2742 | !strconcat(OpcodeStr,"\t{$src2, $dst|$dst, $src2}"), |
| 2743 | !strconcat(OpcodeStr,"\t{$src2, $src1, $dst|$dst, $src1, $src2}")), |
| 2744 | [(set VR128:$dst, (unp_frag VR128:$src1, |
| 2745 | (bc_frag (memopv2i64 |
| 2746 | addr:$src2))))]>; |
| 2747 | } |
| 2748 | |
| 2749 | let isAsmParserOnly = 1, Predicates = [HasAVX, HasSSE2] in { |
| 2750 | defm VPUNPCKLBW : sse2_unpack<0x60, "vpunpcklbw", v16i8, unpckl, bc_v16i8, |
| 2751 | 0>, VEX_4V; |
| 2752 | defm VPUNPCKLWD : sse2_unpack<0x61, "vpunpcklwd", v8i16, unpckl, bc_v8i16, |
| 2753 | 0>, VEX_4V; |
| 2754 | defm VPUNPCKLDQ : sse2_unpack<0x62, "vpunpckldq", v4i32, unpckl, bc_v4i32, |
| 2755 | 0>, VEX_4V; |
| 2756 | |
| 2757 | /// FIXME: we could eliminate this and use sse2_unpack instead if tblgen |
| 2758 | /// knew to collapse (bitconvert VT to VT) into its operand. |
| 2759 | def VPUNPCKLQDQrr : PDI<0x6C, MRMSrcReg, |
| 2760 | (outs VR128:$dst), (ins VR128:$src1, VR128:$src2), |
| 2761 | "vpunpcklqdq\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 2762 | [(set VR128:$dst, |
| 2763 | (v2i64 (unpckl VR128:$src1, VR128:$src2)))]>, VEX_4V; |
| 2764 | def VPUNPCKLQDQrm : PDI<0x6C, MRMSrcMem, |
| 2765 | (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2), |
| 2766 | "vpunpcklqdq\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 2767 | [(set VR128:$dst, |
| 2768 | (v2i64 (unpckl VR128:$src1, |
| 2769 | (memopv2i64 addr:$src2))))]>, VEX_4V; |
| 2770 | |
| 2771 | defm VPUNPCKHBW : sse2_unpack<0x68, "vpunpckhbw", v16i8, unpckh, bc_v16i8, |
| 2772 | 0>, VEX_4V; |
| 2773 | defm VPUNPCKHWD : sse2_unpack<0x69, "vpunpckhwd", v8i16, unpckh, bc_v8i16, |
| 2774 | 0>, VEX_4V; |
| 2775 | defm VPUNPCKHDQ : sse2_unpack<0x6A, "vpunpckhdq", v4i32, unpckh, bc_v4i32, |
| 2776 | 0>, VEX_4V; |
| 2777 | |
| 2778 | /// FIXME: we could eliminate this and use sse2_unpack instead if tblgen |
| 2779 | /// knew to collapse (bitconvert VT to VT) into its operand. |
| 2780 | def VPUNPCKHQDQrr : PDI<0x6D, MRMSrcReg, |
| 2781 | (outs VR128:$dst), (ins VR128:$src1, VR128:$src2), |
| 2782 | "vpunpckhqdq\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 2783 | [(set VR128:$dst, |
| 2784 | (v2i64 (unpckh VR128:$src1, VR128:$src2)))]>, VEX_4V; |
| 2785 | def VPUNPCKHQDQrm : PDI<0x6D, MRMSrcMem, |
| 2786 | (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2), |
| 2787 | "vpunpckhqdq\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 2788 | [(set VR128:$dst, |
| 2789 | (v2i64 (unpckh VR128:$src1, |
| 2790 | (memopv2i64 addr:$src2))))]>, VEX_4V; |
Bruno Cardoso Lopes | 7f5b0d8 | 2010-06-01 17:02:50 +0000 | [diff] [blame] | 2791 | } |
Evan Cheng | c60bd97 | 2006-03-25 09:37:23 +0000 | [diff] [blame] | 2792 | |
Evan Cheng | e9083d6 | 2008-03-05 08:19:16 +0000 | [diff] [blame] | 2793 | let Constraints = "$src1 = $dst" in { |
Bruno Cardoso Lopes | 7f5b0d8 | 2010-06-01 17:02:50 +0000 | [diff] [blame] | 2794 | defm PUNPCKLBW : sse2_unpack<0x60, "punpcklbw", v16i8, unpckl, bc_v16i8>; |
| 2795 | defm PUNPCKLWD : sse2_unpack<0x61, "punpcklwd", v8i16, unpckl, bc_v8i16>; |
| 2796 | defm PUNPCKLDQ : sse2_unpack<0x62, "punpckldq", v4i32, unpckl, bc_v4i32>; |
| 2797 | |
| 2798 | /// FIXME: we could eliminate this and use sse2_unpack instead if tblgen |
| 2799 | /// knew to collapse (bitconvert VT to VT) into its operand. |
Eric Christopher | 44b93ff | 2009-07-31 20:07:27 +0000 | [diff] [blame] | 2800 | def PUNPCKLQDQrr : PDI<0x6C, MRMSrcReg, |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2801 | (outs VR128:$dst), (ins VR128:$src1, VR128:$src2), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2802 | "punpcklqdq\t{$src2, $dst|$dst, $src2}", |
Bill Wendling | ddd3532 | 2007-05-02 23:11:52 +0000 | [diff] [blame] | 2803 | [(set VR128:$dst, |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2804 | (v2i64 (unpckl VR128:$src1, VR128:$src2)))]>; |
Eric Christopher | 44b93ff | 2009-07-31 20:07:27 +0000 | [diff] [blame] | 2805 | def PUNPCKLQDQrm : PDI<0x6C, MRMSrcMem, |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2806 | (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2807 | "punpcklqdq\t{$src2, $dst|$dst, $src2}", |
Bill Wendling | ddd3532 | 2007-05-02 23:11:52 +0000 | [diff] [blame] | 2808 | [(set VR128:$dst, |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2809 | (v2i64 (unpckl VR128:$src1, |
| 2810 | (memopv2i64 addr:$src2))))]>; |
Eric Christopher | 44b93ff | 2009-07-31 20:07:27 +0000 | [diff] [blame] | 2811 | |
Bruno Cardoso Lopes | 7f5b0d8 | 2010-06-01 17:02:50 +0000 | [diff] [blame] | 2812 | defm PUNPCKHBW : sse2_unpack<0x68, "punpckhbw", v16i8, unpckh, bc_v16i8>; |
| 2813 | defm PUNPCKHWD : sse2_unpack<0x69, "punpckhwd", v8i16, unpckh, bc_v8i16>; |
| 2814 | defm PUNPCKHDQ : sse2_unpack<0x6A, "punpckhdq", v4i32, unpckh, bc_v4i32>; |
| 2815 | |
| 2816 | /// FIXME: we could eliminate this and use sse2_unpack instead if tblgen |
| 2817 | /// knew to collapse (bitconvert VT to VT) into its operand. |
Eric Christopher | 44b93ff | 2009-07-31 20:07:27 +0000 | [diff] [blame] | 2818 | def PUNPCKHQDQrr : PDI<0x6D, MRMSrcReg, |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2819 | (outs VR128:$dst), (ins VR128:$src1, VR128:$src2), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2820 | "punpckhqdq\t{$src2, $dst|$dst, $src2}", |
Bill Wendling | ddd3532 | 2007-05-02 23:11:52 +0000 | [diff] [blame] | 2821 | [(set VR128:$dst, |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2822 | (v2i64 (unpckh VR128:$src1, VR128:$src2)))]>; |
Eric Christopher | 44b93ff | 2009-07-31 20:07:27 +0000 | [diff] [blame] | 2823 | def PUNPCKHQDQrm : PDI<0x6D, MRMSrcMem, |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2824 | (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2825 | "punpckhqdq\t{$src2, $dst|$dst, $src2}", |
Bill Wendling | ddd3532 | 2007-05-02 23:11:52 +0000 | [diff] [blame] | 2826 | [(set VR128:$dst, |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2827 | (v2i64 (unpckh VR128:$src1, |
| 2828 | (memopv2i64 addr:$src2))))]>; |
Evan Cheng | a971f6f | 2006-03-23 01:57:24 +0000 | [diff] [blame] | 2829 | } |
Evan Cheng | 82521dd | 2006-03-21 07:09:35 +0000 | [diff] [blame] | 2830 | |
Bruno Cardoso Lopes | 2c81807 | 2010-06-29 22:12:16 +0000 | [diff] [blame] | 2831 | } // ExeDomain = SSEPackedInt |
| 2832 | |
| 2833 | //===---------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 1e4b723 | 2010-06-30 17:03:03 +0000 | [diff] [blame] | 2834 | // SSE2 - Packed Integer Extract and Insert |
Bruno Cardoso Lopes | 2c81807 | 2010-06-29 22:12:16 +0000 | [diff] [blame] | 2835 | //===---------------------------------------------------------------------===// |
| 2836 | |
| 2837 | let ExeDomain = SSEPackedInt in { |
Bruno Cardoso Lopes | 1e4b723 | 2010-06-30 17:03:03 +0000 | [diff] [blame] | 2838 | multiclass sse2_pinsrw<bit Is2Addr = 1> { |
| 2839 | def rri : Ii8<0xC4, MRMSrcReg, |
| 2840 | (outs VR128:$dst), (ins VR128:$src1, |
| 2841 | GR32:$src2, i32i8imm:$src3), |
| 2842 | !if(Is2Addr, |
| 2843 | "pinsrw\t{$src3, $src2, $dst|$dst, $src2, $src3}", |
| 2844 | "vpinsrw\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"), |
| 2845 | [(set VR128:$dst, |
| 2846 | (X86pinsrw VR128:$src1, GR32:$src2, imm:$src3))]>; |
| 2847 | def rmi : Ii8<0xC4, MRMSrcMem, |
| 2848 | (outs VR128:$dst), (ins VR128:$src1, |
| 2849 | i16mem:$src2, i32i8imm:$src3), |
| 2850 | !if(Is2Addr, |
| 2851 | "pinsrw\t{$src3, $src2, $dst|$dst, $src2, $src3}", |
| 2852 | "vpinsrw\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"), |
| 2853 | [(set VR128:$dst, |
| 2854 | (X86pinsrw VR128:$src1, (extloadi16 addr:$src2), |
| 2855 | imm:$src3))]>; |
| 2856 | } |
Bruno Cardoso Lopes | 2c81807 | 2010-06-29 22:12:16 +0000 | [diff] [blame] | 2857 | |
Bruno Cardoso Lopes | 1e4b723 | 2010-06-30 17:03:03 +0000 | [diff] [blame] | 2858 | // Extract |
| 2859 | let isAsmParserOnly = 1, Predicates = [HasAVX, HasSSE2] in |
| 2860 | def VPEXTRWri : Ii8<0xC5, MRMSrcReg, |
| 2861 | (outs GR32:$dst), (ins VR128:$src1, i32i8imm:$src2), |
| 2862 | "vpextrw\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 2863 | [(set GR32:$dst, (X86pextrw (v8i16 VR128:$src1), |
| 2864 | imm:$src2))]>, OpSize, VEX; |
Evan Cheng | 9ab1ac5 | 2006-04-14 23:32:40 +0000 | [diff] [blame] | 2865 | def PEXTRWri : PDIi8<0xC5, MRMSrcReg, |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2866 | (outs GR32:$dst), (ins VR128:$src1, i32i8imm:$src2), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2867 | "pextrw\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 2868 | [(set GR32:$dst, (X86pextrw (v8i16 VR128:$src1), |
Nate Begeman | 14d12ca | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 2869 | imm:$src2))]>; |
Bruno Cardoso Lopes | 1e4b723 | 2010-06-30 17:03:03 +0000 | [diff] [blame] | 2870 | |
| 2871 | // Insert |
| 2872 | let isAsmParserOnly = 1, Predicates = [HasAVX, HasSSE2] in |
| 2873 | defm PINSRW : sse2_pinsrw<0>, OpSize, VEX_4V; |
| 2874 | |
| 2875 | let Constraints = "$src1 = $dst" in |
| 2876 | defm VPINSRW : sse2_pinsrw, TB, OpSize; |
| 2877 | |
| 2878 | } // ExeDomain = SSEPackedInt |
| 2879 | |
| 2880 | //===---------------------------------------------------------------------===// |
Bruno Cardoso Lopes | e26f14d | 2010-06-30 18:38:10 +0000 | [diff] [blame] | 2881 | // SSE2 - Packed Mask Creation |
Bruno Cardoso Lopes | 1e4b723 | 2010-06-30 17:03:03 +0000 | [diff] [blame] | 2882 | //===---------------------------------------------------------------------===// |
| 2883 | |
| 2884 | let ExeDomain = SSEPackedInt in { |
Evan Cheng | b067a1e | 2006-03-31 19:22:53 +0000 | [diff] [blame] | 2885 | |
Bruno Cardoso Lopes | e26f14d | 2010-06-30 18:38:10 +0000 | [diff] [blame] | 2886 | let isAsmParserOnly = 1 in |
| 2887 | def VPMOVMSKBrr : VPDI<0xD7, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src), |
| 2888 | "pmovmskb\t{$src, $dst|$dst, $src}", |
| 2889 | [(set GR32:$dst, (int_x86_sse2_pmovmskb_128 VR128:$src))]>, VEX; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2890 | def PMOVMSKBrr : PDI<0xD7, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src), |
Bruno Cardoso Lopes | e26f14d | 2010-06-30 18:38:10 +0000 | [diff] [blame] | 2891 | "pmovmskb\t{$src, $dst|$dst, $src}", |
| 2892 | [(set GR32:$dst, (int_x86_sse2_pmovmskb_128 VR128:$src))]>; |
Evan Cheng | 1d76864 | 2009-02-10 22:06:28 +0000 | [diff] [blame] | 2893 | |
Jakob Stoklund Olesen | 4a2a6e7 | 2010-03-25 18:52:04 +0000 | [diff] [blame] | 2894 | } // ExeDomain = SSEPackedInt |
| 2895 | |
Bruno Cardoso Lopes | e26f14d | 2010-06-30 18:38:10 +0000 | [diff] [blame] | 2896 | //===---------------------------------------------------------------------===// |
| 2897 | // SSE2 - Conditional Store |
| 2898 | //===---------------------------------------------------------------------===// |
| 2899 | |
| 2900 | let ExeDomain = SSEPackedInt in { |
| 2901 | |
| 2902 | let isAsmParserOnly = 1 in { |
| 2903 | let Uses = [EDI] in |
| 2904 | def VMASKMOVDQU : VPDI<0xF7, MRMSrcReg, (outs), |
| 2905 | (ins VR128:$src, VR128:$mask), |
| 2906 | "maskmovdqu\t{$mask, $src|$src, $mask}", |
| 2907 | [(int_x86_sse2_maskmov_dqu VR128:$src, VR128:$mask, EDI)]>, VEX; |
| 2908 | let Uses = [RDI] in |
| 2909 | def VMASKMOVDQU64 : VPDI<0xF7, MRMSrcReg, (outs), |
| 2910 | (ins VR128:$src, VR128:$mask), |
| 2911 | "maskmovdqu\t{$mask, $src|$src, $mask}", |
| 2912 | [(int_x86_sse2_maskmov_dqu VR128:$src, VR128:$mask, RDI)]>, VEX; |
| 2913 | } |
| 2914 | |
| 2915 | let Uses = [EDI] in |
| 2916 | def MASKMOVDQU : PDI<0xF7, MRMSrcReg, (outs), (ins VR128:$src, VR128:$mask), |
| 2917 | "maskmovdqu\t{$mask, $src|$src, $mask}", |
| 2918 | [(int_x86_sse2_maskmov_dqu VR128:$src, VR128:$mask, EDI)]>; |
| 2919 | let Uses = [RDI] in |
| 2920 | def MASKMOVDQU64 : PDI<0xF7, MRMSrcReg, (outs), (ins VR128:$src, VR128:$mask), |
| 2921 | "maskmovdqu\t{$mask, $src|$src, $mask}", |
| 2922 | [(int_x86_sse2_maskmov_dqu VR128:$src, VR128:$mask, RDI)]>; |
| 2923 | |
| 2924 | } // ExeDomain = SSEPackedInt |
| 2925 | |
| 2926 | //===---------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 7ac7ed8 | 2010-06-30 18:49:10 +0000 | [diff] [blame] | 2927 | // SSE2 - Move Doubleword |
Bruno Cardoso Lopes | e26f14d | 2010-06-30 18:38:10 +0000 | [diff] [blame] | 2928 | //===---------------------------------------------------------------------===// |
| 2929 | |
Bruno Cardoso Lopes | 6596a62 | 2010-07-01 01:20:06 +0000 | [diff] [blame] | 2930 | // Move Int Doubleword to Packed Double Int |
| 2931 | let isAsmParserOnly = 1 in { |
| 2932 | def VMOVDI2PDIrr : VPDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR32:$src), |
| 2933 | "movd\t{$src, $dst|$dst, $src}", |
| 2934 | [(set VR128:$dst, |
| 2935 | (v4i32 (scalar_to_vector GR32:$src)))]>, VEX; |
| 2936 | def VMOVDI2PDIrm : VPDI<0x6E, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src), |
| 2937 | "movd\t{$src, $dst|$dst, $src}", |
| 2938 | [(set VR128:$dst, |
| 2939 | (v4i32 (scalar_to_vector (loadi32 addr:$src))))]>, |
| 2940 | VEX; |
| 2941 | } |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2942 | def MOVDI2PDIrr : PDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR32:$src), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2943 | "movd\t{$src, $dst|$dst, $src}", |
Evan Cheng | 11e15b3 | 2006-04-03 20:53:28 +0000 | [diff] [blame] | 2944 | [(set VR128:$dst, |
Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 2945 | (v4i32 (scalar_to_vector GR32:$src)))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2946 | def MOVDI2PDIrm : PDI<0x6E, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2947 | "movd\t{$src, $dst|$dst, $src}", |
Evan Cheng | 11e15b3 | 2006-04-03 20:53:28 +0000 | [diff] [blame] | 2948 | [(set VR128:$dst, |
| 2949 | (v4i32 (scalar_to_vector (loadi32 addr:$src))))]>; |
Evan Cheng | ebf01d6 | 2006-11-16 23:33:25 +0000 | [diff] [blame] | 2950 | |
Bruno Cardoso Lopes | 6596a62 | 2010-07-01 01:20:06 +0000 | [diff] [blame] | 2951 | |
| 2952 | // Move Int Doubleword to Single Scalar |
| 2953 | let isAsmParserOnly = 1 in { |
| 2954 | def VMOVDI2SSrr : VPDI<0x6E, MRMSrcReg, (outs FR32:$dst), (ins GR32:$src), |
| 2955 | "movd\t{$src, $dst|$dst, $src}", |
| 2956 | [(set FR32:$dst, (bitconvert GR32:$src))]>, VEX; |
| 2957 | |
| 2958 | def VMOVDI2SSrm : VPDI<0x6E, MRMSrcMem, (outs FR32:$dst), (ins i32mem:$src), |
| 2959 | "movd\t{$src, $dst|$dst, $src}", |
| 2960 | [(set FR32:$dst, (bitconvert (loadi32 addr:$src)))]>, |
| 2961 | VEX; |
| 2962 | } |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2963 | def MOVDI2SSrr : PDI<0x6E, MRMSrcReg, (outs FR32:$dst), (ins GR32:$src), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2964 | "movd\t{$src, $dst|$dst, $src}", |
Chris Lattner | f3597a1 | 2006-12-05 18:45:06 +0000 | [diff] [blame] | 2965 | [(set FR32:$dst, (bitconvert GR32:$src))]>; |
| 2966 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2967 | def MOVDI2SSrm : PDI<0x6E, MRMSrcMem, (outs FR32:$dst), (ins i32mem:$src), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2968 | "movd\t{$src, $dst|$dst, $src}", |
Evan Cheng | c9f0923 | 2006-12-14 19:43:11 +0000 | [diff] [blame] | 2969 | [(set FR32:$dst, (bitconvert (loadi32 addr:$src)))]>; |
Chris Lattner | f3597a1 | 2006-12-05 18:45:06 +0000 | [diff] [blame] | 2970 | |
Bruno Cardoso Lopes | 6596a62 | 2010-07-01 01:20:06 +0000 | [diff] [blame] | 2971 | // Move Packed Doubleword Int to Packed Double Int |
| 2972 | let isAsmParserOnly = 1 in { |
| 2973 | def VMOVPDI2DIrr : VPDI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128:$src), |
| 2974 | "movd\t{$src, $dst|$dst, $src}", |
| 2975 | [(set GR32:$dst, (vector_extract (v4i32 VR128:$src), |
| 2976 | (iPTR 0)))]>, VEX; |
| 2977 | def VMOVPDI2DImr : VPDI<0x7E, MRMDestMem, (outs), |
| 2978 | (ins i32mem:$dst, VR128:$src), |
| 2979 | "movd\t{$src, $dst|$dst, $src}", |
| 2980 | [(store (i32 (vector_extract (v4i32 VR128:$src), |
| 2981 | (iPTR 0))), addr:$dst)]>, VEX; |
| 2982 | } |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2983 | def MOVPDI2DIrr : PDI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128:$src), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2984 | "movd\t{$src, $dst|$dst, $src}", |
Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 2985 | [(set GR32:$dst, (vector_extract (v4i32 VR128:$src), |
Evan Cheng | 015188f | 2006-06-15 08:14:54 +0000 | [diff] [blame] | 2986 | (iPTR 0)))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2987 | def MOVPDI2DImr : PDI<0x7E, MRMDestMem, (outs), (ins i32mem:$dst, VR128:$src), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2988 | "movd\t{$src, $dst|$dst, $src}", |
Evan Cheng | 11e15b3 | 2006-04-03 20:53:28 +0000 | [diff] [blame] | 2989 | [(store (i32 (vector_extract (v4i32 VR128:$src), |
Evan Cheng | 015188f | 2006-06-15 08:14:54 +0000 | [diff] [blame] | 2990 | (iPTR 0))), addr:$dst)]>; |
Evan Cheng | 11e15b3 | 2006-04-03 20:53:28 +0000 | [diff] [blame] | 2991 | |
Bruno Cardoso Lopes | 6596a62 | 2010-07-01 01:20:06 +0000 | [diff] [blame] | 2992 | // Move Scalar Single to Double Int |
| 2993 | let isAsmParserOnly = 1 in { |
| 2994 | def VMOVSS2DIrr : VPDI<0x7E, MRMDestReg, (outs GR32:$dst), (ins FR32:$src), |
| 2995 | "movd\t{$src, $dst|$dst, $src}", |
| 2996 | [(set GR32:$dst, (bitconvert FR32:$src))]>, VEX; |
| 2997 | def VMOVSS2DImr : VPDI<0x7E, MRMDestMem, (outs), (ins i32mem:$dst, FR32:$src), |
| 2998 | "movd\t{$src, $dst|$dst, $src}", |
| 2999 | [(store (i32 (bitconvert FR32:$src)), addr:$dst)]>, VEX; |
| 3000 | } |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 3001 | def MOVSS2DIrr : PDI<0x7E, MRMDestReg, (outs GR32:$dst), (ins FR32:$src), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 3002 | "movd\t{$src, $dst|$dst, $src}", |
Evan Cheng | c9f0923 | 2006-12-14 19:43:11 +0000 | [diff] [blame] | 3003 | [(set GR32:$dst, (bitconvert FR32:$src))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 3004 | def MOVSS2DImr : PDI<0x7E, MRMDestMem, (outs), (ins i32mem:$dst, FR32:$src), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 3005 | "movd\t{$src, $dst|$dst, $src}", |
Evan Cheng | c9f0923 | 2006-12-14 19:43:11 +0000 | [diff] [blame] | 3006 | [(store (i32 (bitconvert FR32:$src)), addr:$dst)]>; |
Chris Lattner | f3597a1 | 2006-12-05 18:45:06 +0000 | [diff] [blame] | 3007 | |
Evan Cheng | 017dcc6 | 2006-04-21 01:05:10 +0000 | [diff] [blame] | 3008 | // movd / movq to XMM register zero-extends |
Bruno Cardoso Lopes | 6596a62 | 2010-07-01 01:20:06 +0000 | [diff] [blame] | 3009 | let AddedComplexity = 15, isAsmParserOnly = 1 in { |
| 3010 | def VMOVZDI2PDIrr : VPDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR32:$src), |
| 3011 | "movd\t{$src, $dst|$dst, $src}", |
| 3012 | [(set VR128:$dst, (v4i32 (X86vzmovl |
| 3013 | (v4i32 (scalar_to_vector GR32:$src)))))]>, |
| 3014 | VEX; |
| 3015 | def VMOVZQI2PQIrr : VPDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR64:$src), |
| 3016 | "mov{d|q}\t{$src, $dst|$dst, $src}", // X86-64 only |
| 3017 | [(set VR128:$dst, (v2i64 (X86vzmovl |
| 3018 | (v2i64 (scalar_to_vector GR64:$src)))))]>, |
| 3019 | VEX, VEX_W; |
| 3020 | } |
Evan Cheng | 7a831ce | 2007-12-15 03:00:47 +0000 | [diff] [blame] | 3021 | let AddedComplexity = 15 in { |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 3022 | def MOVZDI2PDIrr : PDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR32:$src), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 3023 | "movd\t{$src, $dst|$dst, $src}", |
Evan Cheng | d880b97 | 2008-05-09 21:53:03 +0000 | [diff] [blame] | 3024 | [(set VR128:$dst, (v4i32 (X86vzmovl |
Evan Cheng | 7e2ff77 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 3025 | (v4i32 (scalar_to_vector GR32:$src)))))]>; |
Evan Cheng | 7a831ce | 2007-12-15 03:00:47 +0000 | [diff] [blame] | 3026 | def MOVZQI2PQIrr : RPDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR64:$src), |
Bruno Cardoso Lopes | 6596a62 | 2010-07-01 01:20:06 +0000 | [diff] [blame] | 3027 | "mov{d|q}\t{$src, $dst|$dst, $src}", // X86-64 only |
Evan Cheng | d880b97 | 2008-05-09 21:53:03 +0000 | [diff] [blame] | 3028 | [(set VR128:$dst, (v2i64 (X86vzmovl |
Evan Cheng | 7e2ff77 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 3029 | (v2i64 (scalar_to_vector GR64:$src)))))]>; |
Evan Cheng | 7a831ce | 2007-12-15 03:00:47 +0000 | [diff] [blame] | 3030 | } |
| 3031 | |
| 3032 | let AddedComplexity = 20 in { |
Bruno Cardoso Lopes | 6596a62 | 2010-07-01 01:20:06 +0000 | [diff] [blame] | 3033 | let isAsmParserOnly = 1 in |
| 3034 | def VMOVZDI2PDIrm : VPDI<0x6E, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src), |
| 3035 | "movd\t{$src, $dst|$dst, $src}", |
| 3036 | [(set VR128:$dst, |
| 3037 | (v4i32 (X86vzmovl (v4i32 (scalar_to_vector |
| 3038 | (loadi32 addr:$src))))))]>, |
| 3039 | VEX; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 3040 | def MOVZDI2PDIrm : PDI<0x6E, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 3041 | "movd\t{$src, $dst|$dst, $src}", |
Bill Wendling | ddd3532 | 2007-05-02 23:11:52 +0000 | [diff] [blame] | 3042 | [(set VR128:$dst, |
Evan Cheng | d880b97 | 2008-05-09 21:53:03 +0000 | [diff] [blame] | 3043 | (v4i32 (X86vzmovl (v4i32 (scalar_to_vector |
Evan Cheng | 7e2ff77 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 3044 | (loadi32 addr:$src))))))]>; |
Evan Cheng | c36c0ab | 2008-05-22 18:56:56 +0000 | [diff] [blame] | 3045 | |
| 3046 | def : Pat<(v4i32 (X86vzmovl (loadv4i32 addr:$src))), |
| 3047 | (MOVZDI2PDIrm addr:$src)>; |
| 3048 | def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))), |
| 3049 | (MOVZDI2PDIrm addr:$src)>; |
Duncan Sands | d4b9c17 | 2008-06-13 19:07:40 +0000 | [diff] [blame] | 3050 | def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))), |
| 3051 | (MOVZDI2PDIrm addr:$src)>; |
Bruno Cardoso Lopes | 7ac7ed8 | 2010-06-30 18:49:10 +0000 | [diff] [blame] | 3052 | } |
Evan Cheng | c36c0ab | 2008-05-22 18:56:56 +0000 | [diff] [blame] | 3053 | |
Bruno Cardoso Lopes | 7ac7ed8 | 2010-06-30 18:49:10 +0000 | [diff] [blame] | 3054 | //===---------------------------------------------------------------------===// |
| 3055 | // SSE2 - Move Quadword |
| 3056 | //===---------------------------------------------------------------------===// |
| 3057 | |
Bruno Cardoso Lopes | 6596a62 | 2010-07-01 01:20:06 +0000 | [diff] [blame] | 3058 | // Move Quadword Int to Packed Quadword Int |
| 3059 | let isAsmParserOnly = 1 in |
| 3060 | def VMOVQI2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src), |
| 3061 | "vmovq\t{$src, $dst|$dst, $src}", |
| 3062 | [(set VR128:$dst, |
| 3063 | (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>, XS, |
| 3064 | VEX, Requires<[HasAVX, HasSSE2]>; |
Bruno Cardoso Lopes | 7ac7ed8 | 2010-06-30 18:49:10 +0000 | [diff] [blame] | 3065 | def MOVQI2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src), |
| 3066 | "movq\t{$src, $dst|$dst, $src}", |
| 3067 | [(set VR128:$dst, |
| 3068 | (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>, XS, |
Bruno Cardoso Lopes | 6596a62 | 2010-07-01 01:20:06 +0000 | [diff] [blame] | 3069 | Requires<[HasSSE2]>; // SSE2 instruction with XS Prefix |
| 3070 | |
| 3071 | // Move Packed Quadword Int to Quadword Int |
| 3072 | let isAsmParserOnly = 1 in |
| 3073 | def VMOVPQI2QImr : VPDI<0xD6, MRMDestMem, (outs), (ins i64mem:$dst, VR128:$src), |
| 3074 | "movq\t{$src, $dst|$dst, $src}", |
| 3075 | [(store (i64 (vector_extract (v2i64 VR128:$src), |
| 3076 | (iPTR 0))), addr:$dst)]>, VEX; |
Bruno Cardoso Lopes | 7ac7ed8 | 2010-06-30 18:49:10 +0000 | [diff] [blame] | 3077 | def MOVPQI2QImr : PDI<0xD6, MRMDestMem, (outs), (ins i64mem:$dst, VR128:$src), |
| 3078 | "movq\t{$src, $dst|$dst, $src}", |
| 3079 | [(store (i64 (vector_extract (v2i64 VR128:$src), |
| 3080 | (iPTR 0))), addr:$dst)]>; |
| 3081 | |
| 3082 | def : Pat<(f64 (vector_extract (v2f64 VR128:$src), (iPTR 0))), |
| 3083 | (f64 (EXTRACT_SUBREG (v2f64 VR128:$src), sub_sd))>; |
| 3084 | |
| 3085 | // Store / copy lower 64-bits of a XMM register. |
Bruno Cardoso Lopes | 6596a62 | 2010-07-01 01:20:06 +0000 | [diff] [blame] | 3086 | let isAsmParserOnly = 1 in |
| 3087 | def VMOVLQ128mr : VPDI<0xD6, MRMDestMem, (outs), (ins i64mem:$dst, VR128:$src), |
| 3088 | "movq\t{$src, $dst|$dst, $src}", |
| 3089 | [(int_x86_sse2_storel_dq addr:$dst, VR128:$src)]>, VEX; |
Bruno Cardoso Lopes | 7ac7ed8 | 2010-06-30 18:49:10 +0000 | [diff] [blame] | 3090 | def MOVLQ128mr : PDI<0xD6, MRMDestMem, (outs), (ins i64mem:$dst, VR128:$src), |
| 3091 | "movq\t{$src, $dst|$dst, $src}", |
| 3092 | [(int_x86_sse2_storel_dq addr:$dst, VR128:$src)]>; |
| 3093 | |
Bruno Cardoso Lopes | 6596a62 | 2010-07-01 01:20:06 +0000 | [diff] [blame] | 3094 | let AddedComplexity = 20, isAsmParserOnly = 1 in |
| 3095 | def VMOVZQI2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src), |
| 3096 | "vmovq\t{$src, $dst|$dst, $src}", |
| 3097 | [(set VR128:$dst, |
| 3098 | (v2i64 (X86vzmovl (v2i64 (scalar_to_vector |
| 3099 | (loadi64 addr:$src))))))]>, |
| 3100 | XS, VEX, Requires<[HasAVX, HasSSE2]>; |
| 3101 | |
Bruno Cardoso Lopes | 7ac7ed8 | 2010-06-30 18:49:10 +0000 | [diff] [blame] | 3102 | let AddedComplexity = 20 in { |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 3103 | def MOVZQI2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 3104 | "movq\t{$src, $dst|$dst, $src}", |
Evan Cheng | 7a831ce | 2007-12-15 03:00:47 +0000 | [diff] [blame] | 3105 | [(set VR128:$dst, |
Evan Cheng | d880b97 | 2008-05-09 21:53:03 +0000 | [diff] [blame] | 3106 | (v2i64 (X86vzmovl (v2i64 (scalar_to_vector |
Bruno Cardoso Lopes | 6596a62 | 2010-07-01 01:20:06 +0000 | [diff] [blame] | 3107 | (loadi64 addr:$src))))))]>, |
| 3108 | XS, Requires<[HasSSE2]>; |
Evan Cheng | 48090aa | 2006-03-21 23:01:21 +0000 | [diff] [blame] | 3109 | |
Evan Cheng | c36c0ab | 2008-05-22 18:56:56 +0000 | [diff] [blame] | 3110 | def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))), |
| 3111 | (MOVZQI2PQIrm addr:$src)>; |
| 3112 | def : Pat<(v2i64 (X86vzmovl (bc_v2i64 (loadv4f32 addr:$src)))), |
| 3113 | (MOVZQI2PQIrm addr:$src)>; |
Evan Cheng | d880b97 | 2008-05-09 21:53:03 +0000 | [diff] [blame] | 3114 | def : Pat<(v2i64 (X86vzload addr:$src)), (MOVZQI2PQIrm addr:$src)>; |
Evan Cheng | b70ea0b | 2008-05-10 00:59:18 +0000 | [diff] [blame] | 3115 | } |
Evan Cheng | d880b97 | 2008-05-09 21:53:03 +0000 | [diff] [blame] | 3116 | |
Evan Cheng | 7a831ce | 2007-12-15 03:00:47 +0000 | [diff] [blame] | 3117 | // Moving from XMM to XMM and clear upper 64 bits. Note, there is a bug in |
| 3118 | // IA32 document. movq xmm1, xmm2 does clear the high bits. |
Bruno Cardoso Lopes | 6596a62 | 2010-07-01 01:20:06 +0000 | [diff] [blame] | 3119 | let isAsmParserOnly = 1, AddedComplexity = 15 in |
| 3120 | def VMOVZPQILo2PQIrr : I<0x7E, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src), |
| 3121 | "vmovq\t{$src, $dst|$dst, $src}", |
| 3122 | [(set VR128:$dst, (v2i64 (X86vzmovl (v2i64 VR128:$src))))]>, |
| 3123 | XS, VEX, Requires<[HasAVX, HasSSE2]>; |
Evan Cheng | 7a831ce | 2007-12-15 03:00:47 +0000 | [diff] [blame] | 3124 | let AddedComplexity = 15 in |
| 3125 | def MOVZPQILo2PQIrr : I<0x7E, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src), |
| 3126 | "movq\t{$src, $dst|$dst, $src}", |
Evan Cheng | d880b97 | 2008-05-09 21:53:03 +0000 | [diff] [blame] | 3127 | [(set VR128:$dst, (v2i64 (X86vzmovl (v2i64 VR128:$src))))]>, |
Evan Cheng | 7a831ce | 2007-12-15 03:00:47 +0000 | [diff] [blame] | 3128 | XS, Requires<[HasSSE2]>; |
| 3129 | |
Bruno Cardoso Lopes | 6596a62 | 2010-07-01 01:20:06 +0000 | [diff] [blame] | 3130 | let AddedComplexity = 20, isAsmParserOnly = 1 in |
| 3131 | def VMOVZPQILo2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src), |
| 3132 | "vmovq\t{$src, $dst|$dst, $src}", |
| 3133 | [(set VR128:$dst, (v2i64 (X86vzmovl |
| 3134 | (loadv2i64 addr:$src))))]>, |
| 3135 | XS, VEX, Requires<[HasAVX, HasSSE2]>; |
Evan Cheng | 8e8de68 | 2008-05-20 18:24:47 +0000 | [diff] [blame] | 3136 | let AddedComplexity = 20 in { |
Evan Cheng | 7a831ce | 2007-12-15 03:00:47 +0000 | [diff] [blame] | 3137 | def MOVZPQILo2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src), |
| 3138 | "movq\t{$src, $dst|$dst, $src}", |
Evan Cheng | d880b97 | 2008-05-09 21:53:03 +0000 | [diff] [blame] | 3139 | [(set VR128:$dst, (v2i64 (X86vzmovl |
Evan Cheng | 8e8de68 | 2008-05-20 18:24:47 +0000 | [diff] [blame] | 3140 | (loadv2i64 addr:$src))))]>, |
Evan Cheng | 7a831ce | 2007-12-15 03:00:47 +0000 | [diff] [blame] | 3141 | XS, Requires<[HasSSE2]>; |
Bill Wendling | ddd3532 | 2007-05-02 23:11:52 +0000 | [diff] [blame] | 3142 | |
Evan Cheng | 8e8de68 | 2008-05-20 18:24:47 +0000 | [diff] [blame] | 3143 | def : Pat<(v2i64 (X86vzmovl (bc_v2i64 (loadv4i32 addr:$src)))), |
| 3144 | (MOVZPQILo2PQIrm addr:$src)>; |
| 3145 | } |
| 3146 | |
Bruno Cardoso Lopes | 6596a62 | 2010-07-01 01:20:06 +0000 | [diff] [blame] | 3147 | // Instructions to match in the assembler |
| 3148 | let isAsmParserOnly = 1 in { |
| 3149 | // This instructions is in fact an alias to movd with 64 bit dst |
| 3150 | def VMOVQs64rr : VPDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR64:$src), |
| 3151 | "movq\t{$src, $dst|$dst, $src}", []>, VEX, VEX_W; |
| 3152 | def VMOVQd64rr : VPDI<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128:$src), |
| 3153 | "movq\t{$src, $dst|$dst, $src}", []>, VEX, VEX_W; |
| 3154 | } |
| 3155 | |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 3156 | // Instructions for the disassembler |
| 3157 | // xr = XMM register |
| 3158 | // xm = mem64 |
| 3159 | |
Bruno Cardoso Lopes | 6596a62 | 2010-07-01 01:20:06 +0000 | [diff] [blame] | 3160 | let isAsmParserOnly = 1 in |
| 3161 | def VMOVQxrxr: I<0x7E, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src), |
| 3162 | "vmovq\t{$src, $dst|$dst, $src}", []>, VEX, XS; |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 3163 | def MOVQxrxr : I<0x7E, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src), |
| 3164 | "movq\t{$src, $dst|$dst, $src}", []>, XS; |
| 3165 | |
Eric Christopher | 44b93ff | 2009-07-31 20:07:27 +0000 | [diff] [blame] | 3166 | //===---------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 7ac7ed8 | 2010-06-30 18:49:10 +0000 | [diff] [blame] | 3167 | // SSE2 - Misc Instructions |
| 3168 | //===---------------------------------------------------------------------===// |
| 3169 | |
| 3170 | // Flush cache |
| 3171 | def CLFLUSH : I<0xAE, MRM7m, (outs), (ins i8mem:$src), |
| 3172 | "clflush\t$src", [(int_x86_sse2_clflush addr:$src)]>, |
| 3173 | TB, Requires<[HasSSE2]>; |
| 3174 | |
| 3175 | // Load, store, and memory fence |
| 3176 | def LFENCE : I<0xAE, MRM_E8, (outs), (ins), |
| 3177 | "lfence", [(int_x86_sse2_lfence)]>, TB, Requires<[HasSSE2]>; |
| 3178 | def MFENCE : I<0xAE, MRM_F0, (outs), (ins), |
| 3179 | "mfence", [(int_x86_sse2_mfence)]>, TB, Requires<[HasSSE2]>; |
| 3180 | |
| 3181 | // Pause. This "instruction" is encoded as "rep; nop", so even though it |
| 3182 | // was introduced with SSE2, it's backward compatible. |
| 3183 | def PAUSE : I<0x90, RawFrm, (outs), (ins), "pause", []>, REP; |
| 3184 | |
| 3185 | //TODO: custom lower this so as to never even generate the noop |
| 3186 | def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm), |
| 3187 | (i8 0)), (NOOP)>; |
| 3188 | def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>; |
| 3189 | def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>; |
| 3190 | def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm), |
| 3191 | (i8 1)), (MFENCE)>; |
| 3192 | |
| 3193 | // Alias instructions that map zero vector to pxor / xorp* for sse. |
| 3194 | // We set canFoldAsLoad because this can be converted to a constant-pool |
| 3195 | // load of an all-ones value if folding it would be beneficial. |
| 3196 | let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1, |
| 3197 | isCodeGenOnly = 1, ExeDomain = SSEPackedInt in |
| 3198 | // FIXME: Change encoding to pseudo. |
| 3199 | def V_SETALLONES : PDI<0x76, MRMInitReg, (outs VR128:$dst), (ins), "", |
| 3200 | [(set VR128:$dst, (v4i32 immAllOnesV))]>; |
| 3201 | |
| 3202 | //===---------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 79b634c | 2010-07-01 02:33:39 +0000 | [diff] [blame] | 3203 | // SSE3 - Conversion Instructions |
Eric Christopher | 44b93ff | 2009-07-31 20:07:27 +0000 | [diff] [blame] | 3204 | //===---------------------------------------------------------------------===// |
Bill Wendling | ddd3532 | 2007-05-02 23:11:52 +0000 | [diff] [blame] | 3205 | |
Bruno Cardoso Lopes | 79b634c | 2010-07-01 02:33:39 +0000 | [diff] [blame] | 3206 | let isAsmParserOnly = 1, Predicates = [HasAVX, HasSSE3] in { |
| 3207 | def VCVTPD2DQrr : S3DI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src), |
| 3208 | "vcvtpd2dq\t{$src, $dst|$dst, $src}", []>, VEX; |
| 3209 | def VCVTDQ2PDrm : S3SI<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src), |
| 3210 | "vcvtdq2pd\t{$src, $dst|$dst, $src}", []>, VEX; |
| 3211 | def VCVTDQ2PDrr : S3SI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src), |
| 3212 | "vcvtdq2pd\t{$src, $dst|$dst, $src}", []>, VEX; |
| 3213 | } |
| 3214 | |
Bruno Cardoso Lopes | f23919b | 2010-06-22 18:09:32 +0000 | [diff] [blame] | 3215 | def CVTPD2DQrm : S3DI<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src), |
| 3216 | "cvtpd2dq\t{$src, $dst|$dst, $src}", []>; |
| 3217 | def CVTPD2DQrr : S3DI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src), |
| 3218 | "cvtpd2dq\t{$src, $dst|$dst, $src}", []>; |
| 3219 | def CVTDQ2PDrm : S3SI<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src), |
| 3220 | "cvtdq2pd\t{$src, $dst|$dst, $src}", []>; |
| 3221 | def CVTDQ2PDrr : S3SI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src), |
| 3222 | "cvtdq2pd\t{$src, $dst|$dst, $src}", []>; |
| 3223 | |
Bruno Cardoso Lopes | 79b634c | 2010-07-01 02:33:39 +0000 | [diff] [blame] | 3224 | //===---------------------------------------------------------------------===// |
| 3225 | // SSE3 - Move Instructions |
| 3226 | //===---------------------------------------------------------------------===// |
Bill Wendling | ddd3532 | 2007-05-02 23:11:52 +0000 | [diff] [blame] | 3227 | |
Bruno Cardoso Lopes | 79b634c | 2010-07-01 02:33:39 +0000 | [diff] [blame] | 3228 | // Replicate Single FP |
| 3229 | multiclass sse3_replicate_sfp<bits<8> op, PatFrag rep_frag, string OpcodeStr> { |
| 3230 | def rr : S3SI<op, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src), |
| 3231 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), |
| 3232 | [(set VR128:$dst, (v4f32 (rep_frag |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3233 | VR128:$src, (undef))))]>; |
Bruno Cardoso Lopes | 79b634c | 2010-07-01 02:33:39 +0000 | [diff] [blame] | 3234 | def rm : S3SI<op, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src), |
| 3235 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), |
| 3236 | [(set VR128:$dst, (rep_frag |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3237 | (memopv4f32 addr:$src), (undef)))]>; |
Bruno Cardoso Lopes | 79b634c | 2010-07-01 02:33:39 +0000 | [diff] [blame] | 3238 | } |
Bill Wendling | ddd3532 | 2007-05-02 23:11:52 +0000 | [diff] [blame] | 3239 | |
Bruno Cardoso Lopes | 79b634c | 2010-07-01 02:33:39 +0000 | [diff] [blame] | 3240 | let isAsmParserOnly = 1, Predicates = [HasAVX, HasSSE3] in { |
| 3241 | defm VMOVSHDUP : sse3_replicate_sfp<0x16, movshdup, "vmovshdup">, VEX; |
| 3242 | defm VMOVSLDUP : sse3_replicate_sfp<0x12, movsldup, "vmovsldup">, VEX; |
| 3243 | } |
| 3244 | defm MOVSHDUP : sse3_replicate_sfp<0x16, movshdup, "movshdup">; |
| 3245 | defm MOVSLDUP : sse3_replicate_sfp<0x12, movsldup, "movsldup">; |
| 3246 | |
| 3247 | // Replicate Double FP |
| 3248 | multiclass sse3_replicate_dfp<string OpcodeStr> { |
| 3249 | def rr : S3DI<0x12, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src), |
| 3250 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), |
| 3251 | [(set VR128:$dst,(v2f64 (movddup VR128:$src, (undef))))]>; |
| 3252 | def rm : S3DI<0x12, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src), |
| 3253 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), |
Evan Cheng | 0b457f0 | 2008-09-25 20:50:48 +0000 | [diff] [blame] | 3254 | [(set VR128:$dst, |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3255 | (v2f64 (movddup (scalar_to_vector (loadf64 addr:$src)), |
| 3256 | (undef))))]>; |
Bruno Cardoso Lopes | 79b634c | 2010-07-01 02:33:39 +0000 | [diff] [blame] | 3257 | } |
| 3258 | |
| 3259 | let isAsmParserOnly = 1, Predicates = [HasAVX, HasSSE3] in |
| 3260 | defm VMOVDDUP : sse3_replicate_dfp<"vmovddup">, VEX; |
| 3261 | defm MOVDDUP : sse3_replicate_dfp<"movddup">; |
Evan Cheng | 0b457f0 | 2008-09-25 20:50:48 +0000 | [diff] [blame] | 3262 | |
Bruno Cardoso Lopes | c6fcdeb | 2010-07-01 17:35:02 +0000 | [diff] [blame] | 3263 | // Move Unaligned Integer |
| 3264 | let isAsmParserOnly = 1 in |
| 3265 | def VLDDQUrm : S3DI<0xF0, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src), |
| 3266 | "vlddqu\t{$src, $dst|$dst, $src}", |
| 3267 | [(set VR128:$dst, (int_x86_sse3_ldu_dq addr:$src))]>, VEX; |
| 3268 | def LDDQUrm : S3DI<0xF0, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src), |
| 3269 | "lddqu\t{$src, $dst|$dst, $src}", |
| 3270 | [(set VR128:$dst, (int_x86_sse3_ldu_dq addr:$src))]>; |
| 3271 | |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3272 | def : Pat<(movddup (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src)))), |
| 3273 | (undef)), |
Evan Cheng | 0b457f0 | 2008-09-25 20:50:48 +0000 | [diff] [blame] | 3274 | (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>; |
Nate Begeman | ec8eee2 | 2009-04-29 22:47:44 +0000 | [diff] [blame] | 3275 | |
Bruno Cardoso Lopes | c6fcdeb | 2010-07-01 17:35:02 +0000 | [diff] [blame] | 3276 | // Several Move patterns |
Nate Begeman | ec8eee2 | 2009-04-29 22:47:44 +0000 | [diff] [blame] | 3277 | let AddedComplexity = 5 in { |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3278 | def : Pat<(movddup (memopv2f64 addr:$src), (undef)), |
Evan Cheng | 0b457f0 | 2008-09-25 20:50:48 +0000 | [diff] [blame] | 3279 | (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>; |
Nate Begeman | ec8eee2 | 2009-04-29 22:47:44 +0000 | [diff] [blame] | 3280 | def : Pat<(movddup (bc_v4f32 (memopv2f64 addr:$src)), (undef)), |
| 3281 | (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>; |
| 3282 | def : Pat<(movddup (memopv2i64 addr:$src), (undef)), |
| 3283 | (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>; |
| 3284 | def : Pat<(movddup (bc_v4i32 (memopv2i64 addr:$src)), (undef)), |
| 3285 | (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>; |
| 3286 | } |
Bill Wendling | ddd3532 | 2007-05-02 23:11:52 +0000 | [diff] [blame] | 3287 | |
Bruno Cardoso Lopes | c6fcdeb | 2010-07-01 17:35:02 +0000 | [diff] [blame] | 3288 | // vector_shuffle v1, <undef> <1, 1, 3, 3> |
| 3289 | let AddedComplexity = 15 in |
| 3290 | def : Pat<(v4i32 (movshdup VR128:$src, (undef))), |
| 3291 | (MOVSHDUPrr VR128:$src)>, Requires<[HasSSE3]>; |
| 3292 | let AddedComplexity = 20 in |
| 3293 | def : Pat<(v4i32 (movshdup (bc_v4i32 (memopv2i64 addr:$src)), (undef))), |
| 3294 | (MOVSHDUPrm addr:$src)>, Requires<[HasSSE3]>; |
| 3295 | |
| 3296 | // vector_shuffle v1, <undef> <0, 0, 2, 2> |
| 3297 | let AddedComplexity = 15 in |
| 3298 | def : Pat<(v4i32 (movsldup VR128:$src, (undef))), |
| 3299 | (MOVSLDUPrr VR128:$src)>, Requires<[HasSSE3]>; |
| 3300 | let AddedComplexity = 20 in |
| 3301 | def : Pat<(v4i32 (movsldup (bc_v4i32 (memopv2i64 addr:$src)), (undef))), |
| 3302 | (MOVSLDUPrm addr:$src)>, Requires<[HasSSE3]>; |
| 3303 | |
Bruno Cardoso Lopes | 79b634c | 2010-07-01 02:33:39 +0000 | [diff] [blame] | 3304 | //===---------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 7144821 | 2010-07-01 17:08:18 +0000 | [diff] [blame] | 3305 | // SSE3 - Arithmetic |
Bruno Cardoso Lopes | 79b634c | 2010-07-01 02:33:39 +0000 | [diff] [blame] | 3306 | //===---------------------------------------------------------------------===// |
| 3307 | |
Bruno Cardoso Lopes | 7144821 | 2010-07-01 17:08:18 +0000 | [diff] [blame] | 3308 | multiclass sse3_addsub<Intrinsic Int, string OpcodeStr, bit Is2Addr = 1> { |
| 3309 | def rr : I<0xD0, MRMSrcReg, |
| 3310 | (outs VR128:$dst), (ins VR128:$src1, VR128:$src2), |
| 3311 | !if(Is2Addr, |
| 3312 | !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"), |
| 3313 | !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")), |
| 3314 | [(set VR128:$dst, (Int VR128:$src1, |
| 3315 | VR128:$src2))]>; |
| 3316 | def rm : I<0xD0, MRMSrcMem, |
| 3317 | (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2), |
| 3318 | !if(Is2Addr, |
| 3319 | !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"), |
| 3320 | !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")), |
| 3321 | [(set VR128:$dst, (Int VR128:$src1, |
| 3322 | (memop addr:$src2)))]>; |
| 3323 | |
Bill Wendling | ddd3532 | 2007-05-02 23:11:52 +0000 | [diff] [blame] | 3324 | } |
| 3325 | |
Bruno Cardoso Lopes | 7144821 | 2010-07-01 17:08:18 +0000 | [diff] [blame] | 3326 | let isAsmParserOnly = 1, Predicates = [HasSSE3, HasAVX], |
| 3327 | ExeDomain = SSEPackedDouble in { |
| 3328 | defm VADDSUBPS : sse3_addsub<int_x86_sse3_addsub_ps, "vaddsubps", 0>, XD, |
| 3329 | VEX_4V; |
| 3330 | defm VADDSUBPD : sse3_addsub<int_x86_sse3_addsub_pd, "vaddsubpd", 0>, OpSize, |
| 3331 | VEX_4V; |
| 3332 | } |
| 3333 | let Constraints = "$src1 = $dst", Predicates = [HasSSE3], |
| 3334 | ExeDomain = SSEPackedDouble in { |
| 3335 | defm ADDSUBPS : sse3_addsub<int_x86_sse3_addsub_ps, "addsubps">, XD; |
| 3336 | defm ADDSUBPD : sse3_addsub<int_x86_sse3_addsub_pd, "addsubpd">, TB, OpSize; |
| 3337 | } |
| 3338 | |
| 3339 | //===---------------------------------------------------------------------===// |
| 3340 | // SSE3 Instructions |
| 3341 | //===---------------------------------------------------------------------===// |
| 3342 | |
Bill Wendling | ddd3532 | 2007-05-02 23:11:52 +0000 | [diff] [blame] | 3343 | // Horizontal ops |
Bruno Cardoso Lopes | c6fcdeb | 2010-07-01 17:35:02 +0000 | [diff] [blame] | 3344 | class S3D_Intrr<bits<8> o, string OpcodeStr, Intrinsic IntId, bit Is2Addr = 1> |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 3345 | : S3DI<o, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2), |
Bruno Cardoso Lopes | c6fcdeb | 2010-07-01 17:35:02 +0000 | [diff] [blame] | 3346 | !if(Is2Addr, |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 3347 | !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"), |
Bruno Cardoso Lopes | c6fcdeb | 2010-07-01 17:35:02 +0000 | [diff] [blame] | 3348 | !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")), |
Bill Wendling | ddd3532 | 2007-05-02 23:11:52 +0000 | [diff] [blame] | 3349 | [(set VR128:$dst, (v4f32 (IntId VR128:$src1, VR128:$src2)))]>; |
Bruno Cardoso Lopes | c6fcdeb | 2010-07-01 17:35:02 +0000 | [diff] [blame] | 3350 | class S3D_Intrm<bits<8> o, string OpcodeStr, Intrinsic IntId, bit Is2Addr = 1> |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 3351 | : S3DI<o, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2), |
Bruno Cardoso Lopes | c6fcdeb | 2010-07-01 17:35:02 +0000 | [diff] [blame] | 3352 | !if(Is2Addr, |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 3353 | !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"), |
Bruno Cardoso Lopes | c6fcdeb | 2010-07-01 17:35:02 +0000 | [diff] [blame] | 3354 | !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")), |
Evan Cheng | b193826 | 2008-05-23 00:37:07 +0000 | [diff] [blame] | 3355 | [(set VR128:$dst, (v4f32 (IntId VR128:$src1, (memop addr:$src2))))]>; |
Bruno Cardoso Lopes | c6fcdeb | 2010-07-01 17:35:02 +0000 | [diff] [blame] | 3356 | class S3_Intrr<bits<8> o, string OpcodeStr, Intrinsic IntId, bit Is2Addr = 1> |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 3357 | : S3I<o, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2), |
Bruno Cardoso Lopes | c6fcdeb | 2010-07-01 17:35:02 +0000 | [diff] [blame] | 3358 | !if(Is2Addr, |
| 3359 | !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"), |
| 3360 | !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")), |
Bill Wendling | ddd3532 | 2007-05-02 23:11:52 +0000 | [diff] [blame] | 3361 | [(set VR128:$dst, (v2f64 (IntId VR128:$src1, VR128:$src2)))]>; |
Bruno Cardoso Lopes | c6fcdeb | 2010-07-01 17:35:02 +0000 | [diff] [blame] | 3362 | class S3_Intrm<bits<8> o, string OpcodeStr, Intrinsic IntId, bit Is2Addr = 1> |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 3363 | : S3I<o, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2), |
Bruno Cardoso Lopes | c6fcdeb | 2010-07-01 17:35:02 +0000 | [diff] [blame] | 3364 | !if(Is2Addr, |
| 3365 | !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"), |
| 3366 | !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")), |
Evan Cheng | b193826 | 2008-05-23 00:37:07 +0000 | [diff] [blame] | 3367 | [(set VR128:$dst, (v2f64 (IntId VR128:$src1, (memopv2f64 addr:$src2))))]>; |
Bill Wendling | ddd3532 | 2007-05-02 23:11:52 +0000 | [diff] [blame] | 3368 | |
Bruno Cardoso Lopes | c6fcdeb | 2010-07-01 17:35:02 +0000 | [diff] [blame] | 3369 | let isAsmParserOnly = 1, Predicates = [HasAVX, HasSSE3] in { |
| 3370 | def VHADDPSrr : S3D_Intrr<0x7C, "vhaddps", int_x86_sse3_hadd_ps, 0>, VEX_4V; |
| 3371 | def VHADDPSrm : S3D_Intrm<0x7C, "vhaddps", int_x86_sse3_hadd_ps, 0>, VEX_4V; |
| 3372 | def VHADDPDrr : S3_Intrr <0x7C, "vhaddpd", int_x86_sse3_hadd_pd, 0>, VEX_4V; |
| 3373 | def VHADDPDrm : S3_Intrm <0x7C, "vhaddpd", int_x86_sse3_hadd_pd, 0>, VEX_4V; |
| 3374 | def VHSUBPSrr : S3D_Intrr<0x7D, "vhsubps", int_x86_sse3_hsub_ps, 0>, VEX_4V; |
| 3375 | def VHSUBPSrm : S3D_Intrm<0x7D, "vhsubps", int_x86_sse3_hsub_ps, 0>, VEX_4V; |
| 3376 | def VHSUBPDrr : S3_Intrr <0x7D, "vhsubpd", int_x86_sse3_hsub_pd, 0>, VEX_4V; |
| 3377 | def VHSUBPDrm : S3_Intrm <0x7D, "vhsubpd", int_x86_sse3_hsub_pd, 0>, VEX_4V; |
| 3378 | } |
| 3379 | |
Evan Cheng | e9083d6 | 2008-03-05 08:19:16 +0000 | [diff] [blame] | 3380 | let Constraints = "$src1 = $dst" in { |
Bill Wendling | ddd3532 | 2007-05-02 23:11:52 +0000 | [diff] [blame] | 3381 | def HADDPSrr : S3D_Intrr<0x7C, "haddps", int_x86_sse3_hadd_ps>; |
| 3382 | def HADDPSrm : S3D_Intrm<0x7C, "haddps", int_x86_sse3_hadd_ps>; |
| 3383 | def HADDPDrr : S3_Intrr <0x7C, "haddpd", int_x86_sse3_hadd_pd>; |
| 3384 | def HADDPDrm : S3_Intrm <0x7C, "haddpd", int_x86_sse3_hadd_pd>; |
| 3385 | def HSUBPSrr : S3D_Intrr<0x7D, "hsubps", int_x86_sse3_hsub_ps>; |
| 3386 | def HSUBPSrm : S3D_Intrm<0x7D, "hsubps", int_x86_sse3_hsub_ps>; |
| 3387 | def HSUBPDrr : S3_Intrr <0x7D, "hsubpd", int_x86_sse3_hsub_pd>; |
| 3388 | def HSUBPDrm : S3_Intrm <0x7D, "hsubpd", int_x86_sse3_hsub_pd>; |
| 3389 | } |
| 3390 | |
Bruno Cardoso Lopes | c6fcdeb | 2010-07-01 17:35:02 +0000 | [diff] [blame] | 3391 | //===---------------------------------------------------------------------===// |
Bruno Cardoso Lopes | f12ad66 | 2010-07-01 23:10:49 +0000 | [diff] [blame] | 3392 | // SSSE3 - Packed Absolute Instructions |
Bruno Cardoso Lopes | c6fcdeb | 2010-07-01 17:35:02 +0000 | [diff] [blame] | 3393 | //===---------------------------------------------------------------------===// |
| 3394 | |
Bruno Cardoso Lopes | 944faca | 2010-07-01 22:33:18 +0000 | [diff] [blame] | 3395 | /// SS3I_unop_rm_int - Simple SSSE3 unary op whose type can be v*{i8,i16,i32}. |
| 3396 | multiclass SS3I_unop_rm_int<bits<8> opc, string OpcodeStr, |
| 3397 | PatFrag mem_frag64, PatFrag mem_frag128, |
| 3398 | Intrinsic IntId64, Intrinsic IntId128> { |
Nate Begeman | fea2be5 | 2008-02-09 23:46:37 +0000 | [diff] [blame] | 3399 | def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst), (ins VR64:$src), |
| 3400 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), |
| 3401 | [(set VR64:$dst, (IntId64 VR64:$src))]>; |
Bill Wendling | 76d708b | 2007-08-10 06:22:27 +0000 | [diff] [blame] | 3402 | |
Nate Begeman | fea2be5 | 2008-02-09 23:46:37 +0000 | [diff] [blame] | 3403 | def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst), (ins i64mem:$src), |
| 3404 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), |
| 3405 | [(set VR64:$dst, |
Bruno Cardoso Lopes | 944faca | 2010-07-01 22:33:18 +0000 | [diff] [blame] | 3406 | (IntId64 (bitconvert (mem_frag64 addr:$src))))]>; |
Nate Begeman | fea2be5 | 2008-02-09 23:46:37 +0000 | [diff] [blame] | 3407 | |
| 3408 | def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst), |
| 3409 | (ins VR128:$src), |
| 3410 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), |
| 3411 | [(set VR128:$dst, (IntId128 VR128:$src))]>, |
| 3412 | OpSize; |
| 3413 | |
| 3414 | def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst), |
| 3415 | (ins i128mem:$src), |
| 3416 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), |
| 3417 | [(set VR128:$dst, |
| 3418 | (IntId128 |
Bruno Cardoso Lopes | 944faca | 2010-07-01 22:33:18 +0000 | [diff] [blame] | 3419 | (bitconvert (mem_frag128 addr:$src))))]>, OpSize; |
Bill Wendling | ddd3532 | 2007-05-02 23:11:52 +0000 | [diff] [blame] | 3420 | } |
| 3421 | |
Bruno Cardoso Lopes | f5cd8c5 | 2010-07-02 22:06:54 +0000 | [diff] [blame] | 3422 | let isAsmParserOnly = 1, Predicates = [HasAVX, HasSSE3] in { |
| 3423 | defm VPABSB : SS3I_unop_rm_int<0x1C, "vpabsb", memopv8i8, memopv16i8, |
| 3424 | int_x86_ssse3_pabs_b, |
| 3425 | int_x86_ssse3_pabs_b_128>, VEX; |
| 3426 | defm VPABSW : SS3I_unop_rm_int<0x1D, "vpabsw", memopv4i16, memopv8i16, |
| 3427 | int_x86_ssse3_pabs_w, |
| 3428 | int_x86_ssse3_pabs_w_128>, VEX; |
| 3429 | defm VPABSD : SS3I_unop_rm_int<0x1E, "vpabsd", memopv2i32, memopv4i32, |
| 3430 | int_x86_ssse3_pabs_d, |
| 3431 | int_x86_ssse3_pabs_d_128>, VEX; |
| 3432 | } |
| 3433 | |
Bruno Cardoso Lopes | 944faca | 2010-07-01 22:33:18 +0000 | [diff] [blame] | 3434 | defm PABSB : SS3I_unop_rm_int<0x1C, "pabsb", memopv8i8, memopv16i8, |
| 3435 | int_x86_ssse3_pabs_b, |
| 3436 | int_x86_ssse3_pabs_b_128>; |
| 3437 | defm PABSW : SS3I_unop_rm_int<0x1D, "pabsw", memopv4i16, memopv8i16, |
| 3438 | int_x86_ssse3_pabs_w, |
| 3439 | int_x86_ssse3_pabs_w_128>; |
| 3440 | defm PABSD : SS3I_unop_rm_int<0x1E, "pabsd", memopv2i32, memopv4i32, |
| 3441 | int_x86_ssse3_pabs_d, |
| 3442 | int_x86_ssse3_pabs_d_128>; |
Bill Wendling | 76d708b | 2007-08-10 06:22:27 +0000 | [diff] [blame] | 3443 | |
Bruno Cardoso Lopes | f12ad66 | 2010-07-01 23:10:49 +0000 | [diff] [blame] | 3444 | //===---------------------------------------------------------------------===// |
| 3445 | // SSSE3 - Packed Binary Operator Instructions |
| 3446 | //===---------------------------------------------------------------------===// |
Bill Wendling | 76d708b | 2007-08-10 06:22:27 +0000 | [diff] [blame] | 3447 | |
Bruno Cardoso Lopes | f12ad66 | 2010-07-01 23:10:49 +0000 | [diff] [blame] | 3448 | /// SS3I_binop_rm_int - Simple SSSE3 bin op whose type can be v*{i8,i16,i32}. |
| 3449 | multiclass SS3I_binop_rm_int<bits<8> opc, string OpcodeStr, |
| 3450 | PatFrag mem_frag64, PatFrag mem_frag128, |
| 3451 | Intrinsic IntId64, Intrinsic IntId128, |
| 3452 | bit Is2Addr = 1> { |
| 3453 | let isCommutable = 1 in |
| 3454 | def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst), |
| 3455 | (ins VR64:$src1, VR64:$src2), |
| 3456 | !if(Is2Addr, |
| 3457 | !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"), |
| 3458 | !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")), |
| 3459 | [(set VR64:$dst, (IntId64 VR64:$src1, VR64:$src2))]>; |
| 3460 | def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst), |
| 3461 | (ins VR64:$src1, i64mem:$src2), |
| 3462 | !if(Is2Addr, |
| 3463 | !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"), |
| 3464 | !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")), |
| 3465 | [(set VR64:$dst, |
| 3466 | (IntId64 VR64:$src1, |
| 3467 | (bitconvert (memopv8i8 addr:$src2))))]>; |
| 3468 | |
| 3469 | let isCommutable = 1 in |
| 3470 | def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst), |
| 3471 | (ins VR128:$src1, VR128:$src2), |
| 3472 | !if(Is2Addr, |
| 3473 | !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"), |
| 3474 | !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")), |
| 3475 | [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>, |
| 3476 | OpSize; |
| 3477 | def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst), |
| 3478 | (ins VR128:$src1, i128mem:$src2), |
| 3479 | !if(Is2Addr, |
| 3480 | !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"), |
| 3481 | !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")), |
| 3482 | [(set VR128:$dst, |
| 3483 | (IntId128 VR128:$src1, |
| 3484 | (bitconvert (memopv16i8 addr:$src2))))]>, OpSize; |
Bill Wendling | 76d708b | 2007-08-10 06:22:27 +0000 | [diff] [blame] | 3485 | } |
| 3486 | |
Bruno Cardoso Lopes | f5cd8c5 | 2010-07-02 22:06:54 +0000 | [diff] [blame] | 3487 | let isAsmParserOnly = 1, Predicates = [HasAVX, HasSSE3] in { |
| 3488 | let isCommutable = 0 in { |
| 3489 | defm VPHADDW : SS3I_binop_rm_int<0x01, "vphaddw", memopv4i16, memopv8i16, |
| 3490 | int_x86_ssse3_phadd_w, |
| 3491 | int_x86_ssse3_phadd_w_128, 0>, VEX_4V; |
| 3492 | defm VPHADDD : SS3I_binop_rm_int<0x02, "vphaddd", memopv2i32, memopv4i32, |
| 3493 | int_x86_ssse3_phadd_d, |
| 3494 | int_x86_ssse3_phadd_d_128, 0>, VEX_4V; |
| 3495 | defm VPHADDSW : SS3I_binop_rm_int<0x03, "vphaddsw", memopv4i16, memopv8i16, |
| 3496 | int_x86_ssse3_phadd_sw, |
| 3497 | int_x86_ssse3_phadd_sw_128, 0>, VEX_4V; |
| 3498 | defm VPHSUBW : SS3I_binop_rm_int<0x05, "vphsubw", memopv4i16, memopv8i16, |
| 3499 | int_x86_ssse3_phsub_w, |
| 3500 | int_x86_ssse3_phsub_w_128, 0>, VEX_4V; |
| 3501 | defm VPHSUBD : SS3I_binop_rm_int<0x06, "vphsubd", memopv2i32, memopv4i32, |
| 3502 | int_x86_ssse3_phsub_d, |
| 3503 | int_x86_ssse3_phsub_d_128, 0>, VEX_4V; |
| 3504 | defm VPHSUBSW : SS3I_binop_rm_int<0x07, "vphsubsw", memopv4i16, memopv8i16, |
| 3505 | int_x86_ssse3_phsub_sw, |
| 3506 | int_x86_ssse3_phsub_sw_128, 0>, VEX_4V; |
| 3507 | defm VPMADDUBSW : SS3I_binop_rm_int<0x04, "vpmaddubsw", memopv8i8, memopv16i8, |
| 3508 | int_x86_ssse3_pmadd_ub_sw, |
| 3509 | int_x86_ssse3_pmadd_ub_sw_128, 0>, VEX_4V; |
| 3510 | defm VPSHUFB : SS3I_binop_rm_int<0x00, "vpshufb", memopv8i8, memopv16i8, |
| 3511 | int_x86_ssse3_pshuf_b, |
| 3512 | int_x86_ssse3_pshuf_b_128, 0>, VEX_4V; |
| 3513 | defm VPSIGNB : SS3I_binop_rm_int<0x08, "vpsignb", memopv8i8, memopv16i8, |
| 3514 | int_x86_ssse3_psign_b, |
| 3515 | int_x86_ssse3_psign_b_128, 0>, VEX_4V; |
| 3516 | defm VPSIGNW : SS3I_binop_rm_int<0x09, "vpsignw", memopv4i16, memopv8i16, |
| 3517 | int_x86_ssse3_psign_w, |
| 3518 | int_x86_ssse3_psign_w_128, 0>, VEX_4V; |
| 3519 | defm VPSIGND : SS3I_binop_rm_int<0x0A, "vpsignd", memopv2i32, memopv4i32, |
| 3520 | int_x86_ssse3_psign_d, |
| 3521 | int_x86_ssse3_psign_d_128, 0>, VEX_4V; |
| 3522 | } |
| 3523 | defm VPMULHRSW : SS3I_binop_rm_int<0x0B, "vpmulhrsw", memopv4i16, memopv8i16, |
| 3524 | int_x86_ssse3_pmul_hr_sw, |
| 3525 | int_x86_ssse3_pmul_hr_sw_128, 0>, VEX_4V; |
| 3526 | } |
| 3527 | |
Bruno Cardoso Lopes | f12ad66 | 2010-07-01 23:10:49 +0000 | [diff] [blame] | 3528 | // None of these have i8 immediate fields. |
| 3529 | let ImmT = NoImm, Constraints = "$src1 = $dst" in { |
| 3530 | let isCommutable = 0 in { |
| 3531 | defm PHADDW : SS3I_binop_rm_int<0x01, "phaddw", memopv4i16, memopv8i16, |
| 3532 | int_x86_ssse3_phadd_w, |
| 3533 | int_x86_ssse3_phadd_w_128>; |
| 3534 | defm PHADDD : SS3I_binop_rm_int<0x02, "phaddd", memopv2i32, memopv4i32, |
| 3535 | int_x86_ssse3_phadd_d, |
| 3536 | int_x86_ssse3_phadd_d_128>; |
| 3537 | defm PHADDSW : SS3I_binop_rm_int<0x03, "phaddsw", memopv4i16, memopv8i16, |
| 3538 | int_x86_ssse3_phadd_sw, |
| 3539 | int_x86_ssse3_phadd_sw_128>; |
| 3540 | defm PHSUBW : SS3I_binop_rm_int<0x05, "phsubw", memopv4i16, memopv8i16, |
| 3541 | int_x86_ssse3_phsub_w, |
| 3542 | int_x86_ssse3_phsub_w_128>; |
| 3543 | defm PHSUBD : SS3I_binop_rm_int<0x06, "phsubd", memopv2i32, memopv4i32, |
| 3544 | int_x86_ssse3_phsub_d, |
| 3545 | int_x86_ssse3_phsub_d_128>; |
| 3546 | defm PHSUBSW : SS3I_binop_rm_int<0x07, "phsubsw", memopv4i16, memopv8i16, |
| 3547 | int_x86_ssse3_phsub_sw, |
| 3548 | int_x86_ssse3_phsub_sw_128>; |
| 3549 | defm PMADDUBSW : SS3I_binop_rm_int<0x04, "pmaddubsw", memopv8i8, memopv16i8, |
| 3550 | int_x86_ssse3_pmadd_ub_sw, |
| 3551 | int_x86_ssse3_pmadd_ub_sw_128>; |
| 3552 | defm PSHUFB : SS3I_binop_rm_int<0x00, "pshufb", memopv8i8, memopv16i8, |
| 3553 | int_x86_ssse3_pshuf_b, |
| 3554 | int_x86_ssse3_pshuf_b_128>; |
| 3555 | defm PSIGNB : SS3I_binop_rm_int<0x08, "psignb", memopv8i8, memopv16i8, |
| 3556 | int_x86_ssse3_psign_b, |
| 3557 | int_x86_ssse3_psign_b_128>; |
| 3558 | defm PSIGNW : SS3I_binop_rm_int<0x09, "psignw", memopv4i16, memopv8i16, |
| 3559 | int_x86_ssse3_psign_w, |
| 3560 | int_x86_ssse3_psign_w_128>; |
| 3561 | defm PSIGND : SS3I_binop_rm_int<0x0A, "psignd", memopv2i32, memopv4i32, |
| 3562 | int_x86_ssse3_psign_d, |
| 3563 | int_x86_ssse3_psign_d_128>; |
| 3564 | } |
| 3565 | defm PMULHRSW : SS3I_binop_rm_int<0x0B, "pmulhrsw", memopv4i16, memopv8i16, |
| 3566 | int_x86_ssse3_pmul_hr_sw, |
| 3567 | int_x86_ssse3_pmul_hr_sw_128>; |
Bill Wendling | 76d708b | 2007-08-10 06:22:27 +0000 | [diff] [blame] | 3568 | } |
| 3569 | |
Bruno Cardoso Lopes | f12ad66 | 2010-07-01 23:10:49 +0000 | [diff] [blame] | 3570 | def : Pat<(X86pshufb VR128:$src, VR128:$mask), |
| 3571 | (PSHUFBrr128 VR128:$src, VR128:$mask)>, Requires<[HasSSSE3]>; |
| 3572 | def : Pat<(X86pshufb VR128:$src, (bc_v16i8 (memopv2i64 addr:$mask))), |
| 3573 | (PSHUFBrm128 VR128:$src, addr:$mask)>, Requires<[HasSSSE3]>; |
Bill Wendling | 76d708b | 2007-08-10 06:22:27 +0000 | [diff] [blame] | 3574 | |
Bruno Cardoso Lopes | f12ad66 | 2010-07-01 23:10:49 +0000 | [diff] [blame] | 3575 | //===---------------------------------------------------------------------===// |
| 3576 | // SSSE3 - Packed Align Instruction Patterns |
| 3577 | //===---------------------------------------------------------------------===// |
Bill Wendling | 76d708b | 2007-08-10 06:22:27 +0000 | [diff] [blame] | 3578 | |
Bruno Cardoso Lopes | f5cd8c5 | 2010-07-02 22:06:54 +0000 | [diff] [blame] | 3579 | multiclass sse3_palign<string asm, bit Is2Addr = 1> { |
| 3580 | def R64rr : SS3AI<0x0F, MRMSrcReg, (outs VR64:$dst), |
| 3581 | (ins VR64:$src1, VR64:$src2, i8imm:$src3), |
| 3582 | !if(Is2Addr, |
| 3583 | !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"), |
| 3584 | !strconcat(asm, |
| 3585 | "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")), |
| 3586 | []>; |
| 3587 | def R64rm : SS3AI<0x0F, MRMSrcMem, (outs VR64:$dst), |
| 3588 | (ins VR64:$src1, i64mem:$src2, i8imm:$src3), |
| 3589 | !if(Is2Addr, |
| 3590 | !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"), |
| 3591 | !strconcat(asm, |
| 3592 | "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")), |
| 3593 | []>; |
Bill Wendling | 76d708b | 2007-08-10 06:22:27 +0000 | [diff] [blame] | 3594 | |
Bruno Cardoso Lopes | f5cd8c5 | 2010-07-02 22:06:54 +0000 | [diff] [blame] | 3595 | def R128rr : SS3AI<0x0F, MRMSrcReg, (outs VR128:$dst), |
| 3596 | (ins VR128:$src1, VR128:$src2, i8imm:$src3), |
| 3597 | !if(Is2Addr, |
| 3598 | !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"), |
| 3599 | !strconcat(asm, |
| 3600 | "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")), |
| 3601 | []>, OpSize; |
| 3602 | def R128rm : SS3AI<0x0F, MRMSrcMem, (outs VR128:$dst), |
| 3603 | (ins VR128:$src1, i128mem:$src2, i8imm:$src3), |
| 3604 | !if(Is2Addr, |
| 3605 | !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"), |
| 3606 | !strconcat(asm, |
| 3607 | "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")), |
| 3608 | []>, OpSize; |
Bill Wendling | 76d708b | 2007-08-10 06:22:27 +0000 | [diff] [blame] | 3609 | } |
Bill Wendling | ddd3532 | 2007-05-02 23:11:52 +0000 | [diff] [blame] | 3610 | |
Bruno Cardoso Lopes | f5cd8c5 | 2010-07-02 22:06:54 +0000 | [diff] [blame] | 3611 | let isAsmParserOnly = 1, Predicates = [HasAVX, HasSSE3] in |
| 3612 | defm VPALIGN : sse3_palign<"vpalignr", 0>, VEX_4V; |
| 3613 | let Constraints = "$src1 = $dst" in |
| 3614 | defm PALIGN : sse3_palign<"palignr">; |
| 3615 | |
Eric Christopher | 6d972fd | 2010-04-20 00:59:54 +0000 | [diff] [blame] | 3616 | let AddedComplexity = 5 in { |
| 3617 | |
Eric Christopher | cff6f85 | 2010-04-15 01:40:20 +0000 | [diff] [blame] | 3618 | def : Pat<(v1i64 (palign:$src3 VR64:$src1, VR64:$src2)), |
| 3619 | (PALIGNR64rr VR64:$src2, VR64:$src1, |
| 3620 | (SHUFFLE_get_palign_imm VR64:$src3))>, |
| 3621 | Requires<[HasSSSE3]>; |
| 3622 | def : Pat<(v2i32 (palign:$src3 VR64:$src1, VR64:$src2)), |
| 3623 | (PALIGNR64rr VR64:$src2, VR64:$src1, |
| 3624 | (SHUFFLE_get_palign_imm VR64:$src3))>, |
| 3625 | Requires<[HasSSSE3]>; |
Eric Christopher | cff6f85 | 2010-04-15 01:40:20 +0000 | [diff] [blame] | 3626 | def : Pat<(v4i16 (palign:$src3 VR64:$src1, VR64:$src2)), |
| 3627 | (PALIGNR64rr VR64:$src2, VR64:$src1, |
| 3628 | (SHUFFLE_get_palign_imm VR64:$src3))>, |
| 3629 | Requires<[HasSSSE3]>; |
| 3630 | def : Pat<(v8i8 (palign:$src3 VR64:$src1, VR64:$src2)), |
| 3631 | (PALIGNR64rr VR64:$src2, VR64:$src1, |
| 3632 | (SHUFFLE_get_palign_imm VR64:$src3))>, |
| 3633 | Requires<[HasSSSE3]>; |
Evan Cheng | 8932116 | 2009-10-28 06:30:34 +0000 | [diff] [blame] | 3634 | |
Nate Begeman | a09008b | 2009-10-19 02:17:23 +0000 | [diff] [blame] | 3635 | def : Pat<(v4i32 (palign:$src3 VR128:$src1, VR128:$src2)), |
| 3636 | (PALIGNR128rr VR128:$src2, VR128:$src1, |
| 3637 | (SHUFFLE_get_palign_imm VR128:$src3))>, |
| 3638 | Requires<[HasSSSE3]>; |
| 3639 | def : Pat<(v4f32 (palign:$src3 VR128:$src1, VR128:$src2)), |
| 3640 | (PALIGNR128rr VR128:$src2, VR128:$src1, |
| 3641 | (SHUFFLE_get_palign_imm VR128:$src3))>, |
| 3642 | Requires<[HasSSSE3]>; |
| 3643 | def : Pat<(v8i16 (palign:$src3 VR128:$src1, VR128:$src2)), |
| 3644 | (PALIGNR128rr VR128:$src2, VR128:$src1, |
| 3645 | (SHUFFLE_get_palign_imm VR128:$src3))>, |
| 3646 | Requires<[HasSSSE3]>; |
| 3647 | def : Pat<(v16i8 (palign:$src3 VR128:$src1, VR128:$src2)), |
| 3648 | (PALIGNR128rr VR128:$src2, VR128:$src1, |
| 3649 | (SHUFFLE_get_palign_imm VR128:$src3))>, |
| 3650 | Requires<[HasSSSE3]>; |
Eric Christopher | 761411c | 2009-11-07 08:45:53 +0000 | [diff] [blame] | 3651 | } |
Nate Begeman | a09008b | 2009-10-19 02:17:23 +0000 | [diff] [blame] | 3652 | |
Bruno Cardoso Lopes | f12ad66 | 2010-07-01 23:10:49 +0000 | [diff] [blame] | 3653 | //===---------------------------------------------------------------------===// |
| 3654 | // SSSE3 Misc Instructions |
| 3655 | //===---------------------------------------------------------------------===// |
| 3656 | |
| 3657 | // Thread synchronization |
| 3658 | def MONITOR : I<0x01, MRM_C8, (outs), (ins), "monitor", |
| 3659 | [(int_x86_sse3_monitor EAX, ECX, EDX)]>,TB, Requires<[HasSSE3]>; |
| 3660 | def MWAIT : I<0x01, MRM_C9, (outs), (ins), "mwait", |
| 3661 | [(int_x86_sse3_mwait ECX, EAX)]>, TB, Requires<[HasSSE3]>; |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3662 | |
Eric Christopher | 44b93ff | 2009-07-31 20:07:27 +0000 | [diff] [blame] | 3663 | //===---------------------------------------------------------------------===// |
Evan Cheng | 48090aa | 2006-03-21 23:01:21 +0000 | [diff] [blame] | 3664 | // Non-Instruction Patterns |
Eric Christopher | 44b93ff | 2009-07-31 20:07:27 +0000 | [diff] [blame] | 3665 | //===---------------------------------------------------------------------===// |
Evan Cheng | 48090aa | 2006-03-21 23:01:21 +0000 | [diff] [blame] | 3666 | |
Eric Christopher | 44b93ff | 2009-07-31 20:07:27 +0000 | [diff] [blame] | 3667 | // extload f32 -> f64. This matches load+fextend because we have a hack in |
| 3668 | // the isel (PreprocessForFPConvert) that can introduce loads after dag |
| 3669 | // combine. |
Chris Lattner | d43d00c | 2008-01-24 08:07:48 +0000 | [diff] [blame] | 3670 | // Since these loads aren't folded into the fextend, we have to match it |
| 3671 | // explicitly here. |
| 3672 | let Predicates = [HasSSE2] in |
| 3673 | def : Pat<(fextend (loadf32 addr:$src)), |
| 3674 | (CVTSS2SDrm addr:$src)>; |
| 3675 | |
Evan Cheng | 2c0dbd0 | 2006-03-24 02:58:06 +0000 | [diff] [blame] | 3676 | // bit_convert |
Chris Lattner | 4cc84ed | 2006-10-07 04:52:09 +0000 | [diff] [blame] | 3677 | let Predicates = [HasSSE2] in { |
| 3678 | def : Pat<(v2i64 (bitconvert (v4i32 VR128:$src))), (v2i64 VR128:$src)>; |
| 3679 | def : Pat<(v2i64 (bitconvert (v8i16 VR128:$src))), (v2i64 VR128:$src)>; |
| 3680 | def : Pat<(v2i64 (bitconvert (v16i8 VR128:$src))), (v2i64 VR128:$src)>; |
| 3681 | def : Pat<(v2i64 (bitconvert (v2f64 VR128:$src))), (v2i64 VR128:$src)>; |
| 3682 | def : Pat<(v2i64 (bitconvert (v4f32 VR128:$src))), (v2i64 VR128:$src)>; |
| 3683 | def : Pat<(v4i32 (bitconvert (v2i64 VR128:$src))), (v4i32 VR128:$src)>; |
| 3684 | def : Pat<(v4i32 (bitconvert (v8i16 VR128:$src))), (v4i32 VR128:$src)>; |
| 3685 | def : Pat<(v4i32 (bitconvert (v16i8 VR128:$src))), (v4i32 VR128:$src)>; |
| 3686 | def : Pat<(v4i32 (bitconvert (v2f64 VR128:$src))), (v4i32 VR128:$src)>; |
| 3687 | def : Pat<(v4i32 (bitconvert (v4f32 VR128:$src))), (v4i32 VR128:$src)>; |
| 3688 | def : Pat<(v8i16 (bitconvert (v2i64 VR128:$src))), (v8i16 VR128:$src)>; |
| 3689 | def : Pat<(v8i16 (bitconvert (v4i32 VR128:$src))), (v8i16 VR128:$src)>; |
| 3690 | def : Pat<(v8i16 (bitconvert (v16i8 VR128:$src))), (v8i16 VR128:$src)>; |
| 3691 | def : Pat<(v8i16 (bitconvert (v2f64 VR128:$src))), (v8i16 VR128:$src)>; |
| 3692 | def : Pat<(v8i16 (bitconvert (v4f32 VR128:$src))), (v8i16 VR128:$src)>; |
| 3693 | def : Pat<(v16i8 (bitconvert (v2i64 VR128:$src))), (v16i8 VR128:$src)>; |
| 3694 | def : Pat<(v16i8 (bitconvert (v4i32 VR128:$src))), (v16i8 VR128:$src)>; |
| 3695 | def : Pat<(v16i8 (bitconvert (v8i16 VR128:$src))), (v16i8 VR128:$src)>; |
| 3696 | def : Pat<(v16i8 (bitconvert (v2f64 VR128:$src))), (v16i8 VR128:$src)>; |
| 3697 | def : Pat<(v16i8 (bitconvert (v4f32 VR128:$src))), (v16i8 VR128:$src)>; |
| 3698 | def : Pat<(v4f32 (bitconvert (v2i64 VR128:$src))), (v4f32 VR128:$src)>; |
| 3699 | def : Pat<(v4f32 (bitconvert (v4i32 VR128:$src))), (v4f32 VR128:$src)>; |
| 3700 | def : Pat<(v4f32 (bitconvert (v8i16 VR128:$src))), (v4f32 VR128:$src)>; |
| 3701 | def : Pat<(v4f32 (bitconvert (v16i8 VR128:$src))), (v4f32 VR128:$src)>; |
| 3702 | def : Pat<(v4f32 (bitconvert (v2f64 VR128:$src))), (v4f32 VR128:$src)>; |
| 3703 | def : Pat<(v2f64 (bitconvert (v2i64 VR128:$src))), (v2f64 VR128:$src)>; |
| 3704 | def : Pat<(v2f64 (bitconvert (v4i32 VR128:$src))), (v2f64 VR128:$src)>; |
| 3705 | def : Pat<(v2f64 (bitconvert (v8i16 VR128:$src))), (v2f64 VR128:$src)>; |
| 3706 | def : Pat<(v2f64 (bitconvert (v16i8 VR128:$src))), (v2f64 VR128:$src)>; |
| 3707 | def : Pat<(v2f64 (bitconvert (v4f32 VR128:$src))), (v2f64 VR128:$src)>; |
| 3708 | } |
Evan Cheng | b9df0ca | 2006-03-22 02:53:00 +0000 | [diff] [blame] | 3709 | |
Evan Cheng | 017dcc6 | 2006-04-21 01:05:10 +0000 | [diff] [blame] | 3710 | // Move scalar to XMM zero-extended |
| 3711 | // movd to XMM register zero-extends |
Evan Cheng | f2ea84a | 2006-10-09 21:42:15 +0000 | [diff] [blame] | 3712 | let AddedComplexity = 15 in { |
Evan Cheng | 017dcc6 | 2006-04-21 01:05:10 +0000 | [diff] [blame] | 3713 | // Zeroing a VR128 then do a MOVS{S|D} to the lower bits. |
Evan Cheng | d880b97 | 2008-05-09 21:53:03 +0000 | [diff] [blame] | 3714 | def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64:$src)))), |
Jakob Stoklund Olesen | d363b4e | 2010-03-31 00:40:13 +0000 | [diff] [blame] | 3715 | (MOVSDrr (v2f64 (V_SET0PS)), FR64:$src)>; |
Evan Cheng | d880b97 | 2008-05-09 21:53:03 +0000 | [diff] [blame] | 3716 | def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32:$src)))), |
Jakob Stoklund Olesen | d363b4e | 2010-03-31 00:40:13 +0000 | [diff] [blame] | 3717 | (MOVSSrr (v4f32 (V_SET0PS)), FR32:$src)>; |
Evan Cheng | 23573e5 | 2008-05-09 23:37:55 +0000 | [diff] [blame] | 3718 | def : Pat<(v4f32 (X86vzmovl (v4f32 VR128:$src))), |
Jakob Stoklund Olesen | d363b4e | 2010-03-31 00:40:13 +0000 | [diff] [blame] | 3719 | (MOVSSrr (v4f32 (V_SET0PS)), |
Jakob Stoklund Olesen | 3458e9e | 2010-05-24 14:48:17 +0000 | [diff] [blame] | 3720 | (f32 (EXTRACT_SUBREG (v4f32 VR128:$src), sub_ss)))>; |
Evan Cheng | 331e2bd | 2008-07-10 01:08:23 +0000 | [diff] [blame] | 3721 | def : Pat<(v4i32 (X86vzmovl (v4i32 VR128:$src))), |
Jakob Stoklund Olesen | d363b4e | 2010-03-31 00:40:13 +0000 | [diff] [blame] | 3722 | (MOVSSrr (v4i32 (V_SET0PI)), |
Jakob Stoklund Olesen | 3458e9e | 2010-05-24 14:48:17 +0000 | [diff] [blame] | 3723 | (EXTRACT_SUBREG (v4i32 VR128:$src), sub_ss))>; |
Evan Cheng | 017dcc6 | 2006-04-21 01:05:10 +0000 | [diff] [blame] | 3724 | } |
Evan Cheng | bc4832b | 2006-03-24 23:15:12 +0000 | [diff] [blame] | 3725 | |
Evan Cheng | b9df0ca | 2006-03-22 02:53:00 +0000 | [diff] [blame] | 3726 | // Splat v2f64 / v2i64 |
Evan Cheng | fd111b5 | 2006-04-19 21:15:24 +0000 | [diff] [blame] | 3727 | let AddedComplexity = 10 in { |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3728 | def : Pat<(splat_lo (v2f64 VR128:$src), (undef)), |
Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 3729 | (UNPCKLPDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>; |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3730 | def : Pat<(unpckh (v2f64 VR128:$src), (undef)), |
Evan Cheng | f686d9b | 2006-10-27 21:08:32 +0000 | [diff] [blame] | 3731 | (UNPCKHPDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>; |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3732 | def : Pat<(splat_lo (v2i64 VR128:$src), (undef)), |
Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 3733 | (PUNPCKLQDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>; |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3734 | def : Pat<(unpckh (v2i64 VR128:$src), (undef)), |
Evan Cheng | f686d9b | 2006-10-27 21:08:32 +0000 | [diff] [blame] | 3735 | (PUNPCKHQDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>; |
Evan Cheng | fd111b5 | 2006-04-19 21:15:24 +0000 | [diff] [blame] | 3736 | } |
Evan Cheng | 475aecf | 2006-03-29 03:04:49 +0000 | [diff] [blame] | 3737 | |
Evan Cheng | b7a5c52 | 2006-04-18 21:55:35 +0000 | [diff] [blame] | 3738 | // Special unary SHUFPSrri case. |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3739 | def : Pat<(v4f32 (pshufd:$src3 VR128:$src1, (undef))), |
| 3740 | (SHUFPSrri VR128:$src1, VR128:$src1, |
Dan Gohman | e13709a | 2010-02-26 01:14:30 +0000 | [diff] [blame] | 3741 | (SHUFFLE_get_shuf_imm VR128:$src3))>; |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3742 | let AddedComplexity = 5 in |
| 3743 | def : Pat<(v4f32 (pshufd:$src2 VR128:$src1, (undef))), |
| 3744 | (PSHUFDri VR128:$src1, (SHUFFLE_get_shuf_imm VR128:$src2))>, |
| 3745 | Requires<[HasSSE2]>; |
Dan Gohman | 7f55fcb | 2007-08-02 21:17:01 +0000 | [diff] [blame] | 3746 | // Special unary SHUFPDrri case. |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3747 | def : Pat<(v2i64 (pshufd:$src3 VR128:$src1, (undef))), |
Eric Christopher | 44b93ff | 2009-07-31 20:07:27 +0000 | [diff] [blame] | 3748 | (SHUFPDrri VR128:$src1, VR128:$src1, |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3749 | (SHUFFLE_get_shuf_imm VR128:$src3))>, |
| 3750 | Requires<[HasSSE2]>; |
| 3751 | // Special unary SHUFPDrri case. |
| 3752 | def : Pat<(v2f64 (pshufd:$src3 VR128:$src1, (undef))), |
Eric Christopher | 44b93ff | 2009-07-31 20:07:27 +0000 | [diff] [blame] | 3753 | (SHUFPDrri VR128:$src1, VR128:$src1, |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3754 | (SHUFFLE_get_shuf_imm VR128:$src3))>, |
Dan Gohman | 7f55fcb | 2007-08-02 21:17:01 +0000 | [diff] [blame] | 3755 | Requires<[HasSSE2]>; |
Evan Cheng | 3d60df4 | 2006-04-10 22:35:16 +0000 | [diff] [blame] | 3756 | // Unary v4f32 shuffle with PSHUF* in order to fold a load. |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3757 | def : Pat<(pshufd:$src2 (bc_v4i32 (memopv4f32 addr:$src1)), (undef)), |
| 3758 | (PSHUFDmi addr:$src1, (SHUFFLE_get_shuf_imm VR128:$src2))>, |
Evan Cheng | 7d9061e | 2006-03-30 19:54:57 +0000 | [diff] [blame] | 3759 | Requires<[HasSSE2]>; |
Evan Cheng | b7a75a5 | 2008-09-26 23:41:32 +0000 | [diff] [blame] | 3760 | |
Evan Cheng | 3d60df4 | 2006-04-10 22:35:16 +0000 | [diff] [blame] | 3761 | // Special binary v4i32 shuffle cases with SHUFPS. |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3762 | def : Pat<(v4i32 (shufp:$src3 VR128:$src1, (v4i32 VR128:$src2))), |
Eric Christopher | 44b93ff | 2009-07-31 20:07:27 +0000 | [diff] [blame] | 3763 | (SHUFPSrri VR128:$src1, VR128:$src2, |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3764 | (SHUFFLE_get_shuf_imm VR128:$src3))>, |
Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 3765 | Requires<[HasSSE2]>; |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3766 | def : Pat<(v4i32 (shufp:$src3 VR128:$src1, (bc_v4i32 (memopv2i64 addr:$src2)))), |
Eric Christopher | 44b93ff | 2009-07-31 20:07:27 +0000 | [diff] [blame] | 3767 | (SHUFPSrmi VR128:$src1, addr:$src2, |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3768 | (SHUFFLE_get_shuf_imm VR128:$src3))>, |
Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 3769 | Requires<[HasSSE2]>; |
Evan Cheng | 7a831ce | 2007-12-15 03:00:47 +0000 | [diff] [blame] | 3770 | // Special binary v2i64 shuffle cases using SHUFPDrri. |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3771 | def : Pat<(v2i64 (shufp:$src3 VR128:$src1, VR128:$src2)), |
Eric Christopher | 44b93ff | 2009-07-31 20:07:27 +0000 | [diff] [blame] | 3772 | (SHUFPDrri VR128:$src1, VR128:$src2, |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3773 | (SHUFFLE_get_shuf_imm VR128:$src3))>, |
Evan Cheng | 7a831ce | 2007-12-15 03:00:47 +0000 | [diff] [blame] | 3774 | Requires<[HasSSE2]>; |
Evan Cheng | 1b32f22 | 2006-03-30 07:33:32 +0000 | [diff] [blame] | 3775 | |
Evan Cheng | 1d5a8cc | 2006-04-05 07:20:06 +0000 | [diff] [blame] | 3776 | // vector_shuffle v1, <undef>, <0, 0, 1, 1, ...> |
Evan Cheng | b7a75a5 | 2008-09-26 23:41:32 +0000 | [diff] [blame] | 3777 | let AddedComplexity = 15 in { |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3778 | def : Pat<(v4i32 (unpckl_undef:$src2 VR128:$src, (undef))), |
| 3779 | (PSHUFDri VR128:$src, (SHUFFLE_get_shuf_imm VR128:$src2))>, |
Evan Cheng | b7a75a5 | 2008-09-26 23:41:32 +0000 | [diff] [blame] | 3780 | Requires<[OptForSpeed, HasSSE2]>; |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3781 | def : Pat<(v4f32 (unpckl_undef:$src2 VR128:$src, (undef))), |
| 3782 | (PSHUFDri VR128:$src, (SHUFFLE_get_shuf_imm VR128:$src2))>, |
Evan Cheng | b7a75a5 | 2008-09-26 23:41:32 +0000 | [diff] [blame] | 3783 | Requires<[OptForSpeed, HasSSE2]>; |
| 3784 | } |
Evan Cheng | fd111b5 | 2006-04-19 21:15:24 +0000 | [diff] [blame] | 3785 | let AddedComplexity = 10 in { |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3786 | def : Pat<(v4f32 (unpckl_undef VR128:$src, (undef))), |
Dan Gohman | e13709a | 2010-02-26 01:14:30 +0000 | [diff] [blame] | 3787 | (UNPCKLPSrr VR128:$src, VR128:$src)>; |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3788 | def : Pat<(v16i8 (unpckl_undef VR128:$src, (undef))), |
Dan Gohman | e13709a | 2010-02-26 01:14:30 +0000 | [diff] [blame] | 3789 | (PUNPCKLBWrr VR128:$src, VR128:$src)>; |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3790 | def : Pat<(v8i16 (unpckl_undef VR128:$src, (undef))), |
Dan Gohman | e13709a | 2010-02-26 01:14:30 +0000 | [diff] [blame] | 3791 | (PUNPCKLWDrr VR128:$src, VR128:$src)>; |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3792 | def : Pat<(v4i32 (unpckl_undef VR128:$src, (undef))), |
Dan Gohman | e13709a | 2010-02-26 01:14:30 +0000 | [diff] [blame] | 3793 | (PUNPCKLDQrr VR128:$src, VR128:$src)>; |
Evan Cheng | fd111b5 | 2006-04-19 21:15:24 +0000 | [diff] [blame] | 3794 | } |
Evan Cheng | 1d5a8cc | 2006-04-05 07:20:06 +0000 | [diff] [blame] | 3795 | |
Evan Cheng | 174f803 | 2007-05-17 18:44:37 +0000 | [diff] [blame] | 3796 | // vector_shuffle v1, <undef>, <2, 2, 3, 3, ...> |
Evan Cheng | b7a75a5 | 2008-09-26 23:41:32 +0000 | [diff] [blame] | 3797 | let AddedComplexity = 15 in { |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3798 | def : Pat<(v4i32 (unpckh_undef:$src2 VR128:$src, (undef))), |
| 3799 | (PSHUFDri VR128:$src, (SHUFFLE_get_shuf_imm VR128:$src2))>, |
Evan Cheng | b7a75a5 | 2008-09-26 23:41:32 +0000 | [diff] [blame] | 3800 | Requires<[OptForSpeed, HasSSE2]>; |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3801 | def : Pat<(v4f32 (unpckh_undef:$src2 VR128:$src, (undef))), |
| 3802 | (PSHUFDri VR128:$src, (SHUFFLE_get_shuf_imm VR128:$src2))>, |
Evan Cheng | b7a75a5 | 2008-09-26 23:41:32 +0000 | [diff] [blame] | 3803 | Requires<[OptForSpeed, HasSSE2]>; |
| 3804 | } |
Evan Cheng | 174f803 | 2007-05-17 18:44:37 +0000 | [diff] [blame] | 3805 | let AddedComplexity = 10 in { |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3806 | def : Pat<(v4f32 (unpckh_undef VR128:$src, (undef))), |
Dan Gohman | e13709a | 2010-02-26 01:14:30 +0000 | [diff] [blame] | 3807 | (UNPCKHPSrr VR128:$src, VR128:$src)>; |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3808 | def : Pat<(v16i8 (unpckh_undef VR128:$src, (undef))), |
Dan Gohman | e13709a | 2010-02-26 01:14:30 +0000 | [diff] [blame] | 3809 | (PUNPCKHBWrr VR128:$src, VR128:$src)>; |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3810 | def : Pat<(v8i16 (unpckh_undef VR128:$src, (undef))), |
Dan Gohman | e13709a | 2010-02-26 01:14:30 +0000 | [diff] [blame] | 3811 | (PUNPCKHWDrr VR128:$src, VR128:$src)>; |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3812 | def : Pat<(v4i32 (unpckh_undef VR128:$src, (undef))), |
Dan Gohman | e13709a | 2010-02-26 01:14:30 +0000 | [diff] [blame] | 3813 | (PUNPCKHDQrr VR128:$src, VR128:$src)>; |
Evan Cheng | 174f803 | 2007-05-17 18:44:37 +0000 | [diff] [blame] | 3814 | } |
| 3815 | |
Evan Cheng | b7a75a5 | 2008-09-26 23:41:32 +0000 | [diff] [blame] | 3816 | let AddedComplexity = 20 in { |
Evan Cheng | 2dadaea | 2006-04-19 20:37:34 +0000 | [diff] [blame] | 3817 | // vector_shuffle v1, v2 <0, 1, 4, 5> using MOVLHPS |
Nate Begeman | 0b10b91 | 2009-11-07 23:17:15 +0000 | [diff] [blame] | 3818 | def : Pat<(v4i32 (movlhps VR128:$src1, VR128:$src2)), |
Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 3819 | (MOVLHPSrr VR128:$src1, VR128:$src2)>; |
Evan Cheng | 2dadaea | 2006-04-19 20:37:34 +0000 | [diff] [blame] | 3820 | |
| 3821 | // vector_shuffle v1, v2 <6, 7, 2, 3> using MOVHLPS |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3822 | def : Pat<(v4i32 (movhlps VR128:$src1, VR128:$src2)), |
Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 3823 | (MOVHLPSrr VR128:$src1, VR128:$src2)>; |
Evan Cheng | 2dadaea | 2006-04-19 20:37:34 +0000 | [diff] [blame] | 3824 | |
Evan Cheng | 6e56e2c | 2006-11-07 22:14:24 +0000 | [diff] [blame] | 3825 | // vector_shuffle v1, undef <2, ?, ?, ?> using MOVHLPS |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3826 | def : Pat<(v4f32 (movhlps_undef VR128:$src1, (undef))), |
Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 3827 | (MOVHLPSrr VR128:$src1, VR128:$src1)>; |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3828 | def : Pat<(v4i32 (movhlps_undef VR128:$src1, (undef))), |
Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 3829 | (MOVHLPSrr VR128:$src1, VR128:$src1)>; |
Evan Cheng | f2ea84a | 2006-10-09 21:42:15 +0000 | [diff] [blame] | 3830 | } |
Evan Cheng | 9d09b89 | 2006-05-31 00:51:37 +0000 | [diff] [blame] | 3831 | |
Evan Cheng | 6e56e2c | 2006-11-07 22:14:24 +0000 | [diff] [blame] | 3832 | let AddedComplexity = 20 in { |
Evan Cheng | 2dadaea | 2006-04-19 20:37:34 +0000 | [diff] [blame] | 3833 | // vector_shuffle v1, (load v2) <4, 5, 2, 3> using MOVLPS |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3834 | def : Pat<(v4f32 (movlp VR128:$src1, (load addr:$src2))), |
Dan Gohman | e13709a | 2010-02-26 01:14:30 +0000 | [diff] [blame] | 3835 | (MOVLPSrm VR128:$src1, addr:$src2)>; |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3836 | def : Pat<(v2f64 (movlp VR128:$src1, (load addr:$src2))), |
Dan Gohman | e13709a | 2010-02-26 01:14:30 +0000 | [diff] [blame] | 3837 | (MOVLPDrm VR128:$src1, addr:$src2)>; |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3838 | def : Pat<(v4i32 (movlp VR128:$src1, (load addr:$src2))), |
Dan Gohman | e13709a | 2010-02-26 01:14:30 +0000 | [diff] [blame] | 3839 | (MOVLPSrm VR128:$src1, addr:$src2)>; |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3840 | def : Pat<(v2i64 (movlp VR128:$src1, (load addr:$src2))), |
Dan Gohman | e13709a | 2010-02-26 01:14:30 +0000 | [diff] [blame] | 3841 | (MOVLPDrm VR128:$src1, addr:$src2)>; |
Evan Cheng | f2ea84a | 2006-10-09 21:42:15 +0000 | [diff] [blame] | 3842 | } |
Evan Cheng | 64e9769 | 2006-04-24 21:58:20 +0000 | [diff] [blame] | 3843 | |
Evan Cheng | cd0baf2 | 2008-05-23 21:23:16 +0000 | [diff] [blame] | 3844 | // (store (vector_shuffle (load addr), v2, <4, 5, 2, 3>), addr) using MOVLPS |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3845 | def : Pat<(store (v4f32 (movlp (load addr:$src1), VR128:$src2)), addr:$src1), |
Dan Gohman | e13709a | 2010-02-26 01:14:30 +0000 | [diff] [blame] | 3846 | (MOVLPSmr addr:$src1, VR128:$src2)>; |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3847 | def : Pat<(store (v2f64 (movlp (load addr:$src1), VR128:$src2)), addr:$src1), |
Dan Gohman | e13709a | 2010-02-26 01:14:30 +0000 | [diff] [blame] | 3848 | (MOVLPDmr addr:$src1, VR128:$src2)>; |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3849 | def : Pat<(store (v4i32 (movlp (bc_v4i32 (loadv2i64 addr:$src1)), VR128:$src2)), |
| 3850 | addr:$src1), |
Dan Gohman | e13709a | 2010-02-26 01:14:30 +0000 | [diff] [blame] | 3851 | (MOVLPSmr addr:$src1, VR128:$src2)>; |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3852 | def : Pat<(store (v2i64 (movlp (load addr:$src1), VR128:$src2)), addr:$src1), |
Dan Gohman | e13709a | 2010-02-26 01:14:30 +0000 | [diff] [blame] | 3853 | (MOVLPDmr addr:$src1, VR128:$src2)>; |
Evan Cheng | cd0baf2 | 2008-05-23 21:23:16 +0000 | [diff] [blame] | 3854 | |
Evan Cheng | f2ea84a | 2006-10-09 21:42:15 +0000 | [diff] [blame] | 3855 | let AddedComplexity = 15 in { |
Evan Cheng | 64e9769 | 2006-04-24 21:58:20 +0000 | [diff] [blame] | 3856 | // Setting the lowest element in the vector. |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3857 | def : Pat<(v4i32 (movl VR128:$src1, VR128:$src2)), |
Dan Gohman | 874cada | 2010-02-28 00:17:42 +0000 | [diff] [blame] | 3858 | (MOVSSrr (v4i32 VR128:$src1), |
Jakob Stoklund Olesen | 3458e9e | 2010-05-24 14:48:17 +0000 | [diff] [blame] | 3859 | (EXTRACT_SUBREG (v4i32 VR128:$src2), sub_ss))>; |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3860 | def : Pat<(v2i64 (movl VR128:$src1, VR128:$src2)), |
Dan Gohman | 874cada | 2010-02-28 00:17:42 +0000 | [diff] [blame] | 3861 | (MOVSDrr (v2i64 VR128:$src1), |
Jakob Stoklund Olesen | 3458e9e | 2010-05-24 14:48:17 +0000 | [diff] [blame] | 3862 | (EXTRACT_SUBREG (v2i64 VR128:$src2), sub_sd))>; |
Evan Cheng | a7fc642 | 2006-04-24 23:34:56 +0000 | [diff] [blame] | 3863 | |
Dan Gohman | 874cada | 2010-02-28 00:17:42 +0000 | [diff] [blame] | 3864 | // vector_shuffle v1, v2 <4, 5, 2, 3> using movsd |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3865 | def : Pat<(v4f32 (movlp VR128:$src1, VR128:$src2)), |
Jakob Stoklund Olesen | 3458e9e | 2010-05-24 14:48:17 +0000 | [diff] [blame] | 3866 | (MOVSDrr VR128:$src1, (EXTRACT_SUBREG VR128:$src2, sub_sd))>, |
Dan Gohman | 874cada | 2010-02-28 00:17:42 +0000 | [diff] [blame] | 3867 | Requires<[HasSSE2]>; |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3868 | def : Pat<(v4i32 (movlp VR128:$src1, VR128:$src2)), |
Jakob Stoklund Olesen | 3458e9e | 2010-05-24 14:48:17 +0000 | [diff] [blame] | 3869 | (MOVSDrr VR128:$src1, (EXTRACT_SUBREG VR128:$src2, sub_sd))>, |
Dan Gohman | 874cada | 2010-02-28 00:17:42 +0000 | [diff] [blame] | 3870 | Requires<[HasSSE2]>; |
Evan Cheng | f2ea84a | 2006-10-09 21:42:15 +0000 | [diff] [blame] | 3871 | } |
Evan Cheng | 9e062ed | 2006-05-03 20:32:03 +0000 | [diff] [blame] | 3872 | |
Eli Friedman | 7e2242b | 2009-06-19 07:00:55 +0000 | [diff] [blame] | 3873 | // vector_shuffle v1, v2 <4, 5, 2, 3> using SHUFPSrri (we prefer movsd, but |
| 3874 | // fall back to this for SSE1) |
| 3875 | def : Pat<(v4f32 (movlp:$src3 VR128:$src1, (v4f32 VR128:$src2))), |
Eric Christopher | 44b93ff | 2009-07-31 20:07:27 +0000 | [diff] [blame] | 3876 | (SHUFPSrri VR128:$src2, VR128:$src1, |
Dan Gohman | e13709a | 2010-02-26 01:14:30 +0000 | [diff] [blame] | 3877 | (SHUFFLE_get_shuf_imm VR128:$src3))>; |
Eli Friedman | 7e2242b | 2009-06-19 07:00:55 +0000 | [diff] [blame] | 3878 | |
Evan Cheng | a7fc642 | 2006-04-24 23:34:56 +0000 | [diff] [blame] | 3879 | // Set lowest element and zero upper elements. |
Evan Cheng | d880b97 | 2008-05-09 21:53:03 +0000 | [diff] [blame] | 3880 | def : Pat<(v2f64 (X86vzmovl (v2f64 VR128:$src))), |
Evan Cheng | fd17f42 | 2008-05-08 22:35:02 +0000 | [diff] [blame] | 3881 | (MOVZPQILo2PQIrr VR128:$src)>, Requires<[HasSSE2]>; |
Evan Cheng | cdfc3c8 | 2006-04-17 22:45:49 +0000 | [diff] [blame] | 3882 | |
Evan Cheng | 2c3ae37 | 2006-04-12 21:21:57 +0000 | [diff] [blame] | 3883 | // Some special case pandn patterns. |
| 3884 | def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v4i32 immAllOnesV))), |
| 3885 | VR128:$src2)), |
Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 3886 | (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>; |
Evan Cheng | 2c3ae37 | 2006-04-12 21:21:57 +0000 | [diff] [blame] | 3887 | def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v8i16 immAllOnesV))), |
| 3888 | VR128:$src2)), |
Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 3889 | (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>; |
Evan Cheng | 2c3ae37 | 2006-04-12 21:21:57 +0000 | [diff] [blame] | 3890 | def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v16i8 immAllOnesV))), |
| 3891 | VR128:$src2)), |
Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 3892 | (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>; |
Evan Cheng | 1b32f22 | 2006-03-30 07:33:32 +0000 | [diff] [blame] | 3893 | |
Evan Cheng | 2c3ae37 | 2006-04-12 21:21:57 +0000 | [diff] [blame] | 3894 | def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v4i32 immAllOnesV))), |
Evan Cheng | b193826 | 2008-05-23 00:37:07 +0000 | [diff] [blame] | 3895 | (memop addr:$src2))), |
Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 3896 | (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>; |
Evan Cheng | 2c3ae37 | 2006-04-12 21:21:57 +0000 | [diff] [blame] | 3897 | def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v8i16 immAllOnesV))), |
Evan Cheng | b193826 | 2008-05-23 00:37:07 +0000 | [diff] [blame] | 3898 | (memop addr:$src2))), |
Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 3899 | (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>; |
Evan Cheng | 2c3ae37 | 2006-04-12 21:21:57 +0000 | [diff] [blame] | 3900 | def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v16i8 immAllOnesV))), |
Evan Cheng | b193826 | 2008-05-23 00:37:07 +0000 | [diff] [blame] | 3901 | (memop addr:$src2))), |
Chris Lattner | 30da68a | 2006-06-20 00:25:29 +0000 | [diff] [blame] | 3902 | (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>; |
Evan Cheng | 206ee9d | 2006-07-07 08:33:52 +0000 | [diff] [blame] | 3903 | |
Nate Begeman | b348d18 | 2007-11-17 03:58:34 +0000 | [diff] [blame] | 3904 | // vector -> vector casts |
| 3905 | def : Pat<(v4f32 (sint_to_fp (v4i32 VR128:$src))), |
| 3906 | (Int_CVTDQ2PSrr VR128:$src)>, Requires<[HasSSE2]>; |
| 3907 | def : Pat<(v4i32 (fp_to_sint (v4f32 VR128:$src))), |
| 3908 | (Int_CVTTPS2DQrr VR128:$src)>, Requires<[HasSSE2]>; |
Eli Friedman | d0c0fae | 2008-09-05 23:07:03 +0000 | [diff] [blame] | 3909 | def : Pat<(v2f64 (sint_to_fp (v2i32 VR64:$src))), |
| 3910 | (Int_CVTPI2PDrr VR64:$src)>, Requires<[HasSSE2]>; |
| 3911 | def : Pat<(v2i32 (fp_to_sint (v2f64 VR128:$src))), |
| 3912 | (Int_CVTTPD2PIrr VR128:$src)>, Requires<[HasSSE2]>; |
Nate Begeman | b348d18 | 2007-11-17 03:58:34 +0000 | [diff] [blame] | 3913 | |
Evan Cheng | b4162fd | 2007-07-20 00:27:43 +0000 | [diff] [blame] | 3914 | // Use movaps / movups for SSE integer load / store (one byte shorter). |
Dan Gohman | d300622 | 2007-07-27 17:16:43 +0000 | [diff] [blame] | 3915 | def : Pat<(alignedloadv4i32 addr:$src), |
Dan Gohman | e13709a | 2010-02-26 01:14:30 +0000 | [diff] [blame] | 3916 | (MOVAPSrm addr:$src)>; |
Dan Gohman | d300622 | 2007-07-27 17:16:43 +0000 | [diff] [blame] | 3917 | def : Pat<(loadv4i32 addr:$src), |
Dan Gohman | e13709a | 2010-02-26 01:14:30 +0000 | [diff] [blame] | 3918 | (MOVUPSrm addr:$src)>; |
Evan Cheng | b4162fd | 2007-07-20 00:27:43 +0000 | [diff] [blame] | 3919 | def : Pat<(alignedloadv2i64 addr:$src), |
Dan Gohman | e13709a | 2010-02-26 01:14:30 +0000 | [diff] [blame] | 3920 | (MOVAPSrm addr:$src)>; |
Evan Cheng | b4162fd | 2007-07-20 00:27:43 +0000 | [diff] [blame] | 3921 | def : Pat<(loadv2i64 addr:$src), |
Dan Gohman | e13709a | 2010-02-26 01:14:30 +0000 | [diff] [blame] | 3922 | (MOVUPSrm addr:$src)>; |
Evan Cheng | b4162fd | 2007-07-20 00:27:43 +0000 | [diff] [blame] | 3923 | |
| 3924 | def : Pat<(alignedstore (v2i64 VR128:$src), addr:$dst), |
Dan Gohman | e13709a | 2010-02-26 01:14:30 +0000 | [diff] [blame] | 3925 | (MOVAPSmr addr:$dst, VR128:$src)>; |
Evan Cheng | b4162fd | 2007-07-20 00:27:43 +0000 | [diff] [blame] | 3926 | def : Pat<(alignedstore (v4i32 VR128:$src), addr:$dst), |
Dan Gohman | e13709a | 2010-02-26 01:14:30 +0000 | [diff] [blame] | 3927 | (MOVAPSmr addr:$dst, VR128:$src)>; |
Evan Cheng | b4162fd | 2007-07-20 00:27:43 +0000 | [diff] [blame] | 3928 | def : Pat<(alignedstore (v8i16 VR128:$src), addr:$dst), |
Dan Gohman | e13709a | 2010-02-26 01:14:30 +0000 | [diff] [blame] | 3929 | (MOVAPSmr addr:$dst, VR128:$src)>; |
Evan Cheng | b4162fd | 2007-07-20 00:27:43 +0000 | [diff] [blame] | 3930 | def : Pat<(alignedstore (v16i8 VR128:$src), addr:$dst), |
Dan Gohman | e13709a | 2010-02-26 01:14:30 +0000 | [diff] [blame] | 3931 | (MOVAPSmr addr:$dst, VR128:$src)>; |
Evan Cheng | b4162fd | 2007-07-20 00:27:43 +0000 | [diff] [blame] | 3932 | def : Pat<(store (v2i64 VR128:$src), addr:$dst), |
Dan Gohman | e13709a | 2010-02-26 01:14:30 +0000 | [diff] [blame] | 3933 | (MOVUPSmr addr:$dst, VR128:$src)>; |
Evan Cheng | b4162fd | 2007-07-20 00:27:43 +0000 | [diff] [blame] | 3934 | def : Pat<(store (v4i32 VR128:$src), addr:$dst), |
Dan Gohman | e13709a | 2010-02-26 01:14:30 +0000 | [diff] [blame] | 3935 | (MOVUPSmr addr:$dst, VR128:$src)>; |
Evan Cheng | b4162fd | 2007-07-20 00:27:43 +0000 | [diff] [blame] | 3936 | def : Pat<(store (v8i16 VR128:$src), addr:$dst), |
Dan Gohman | e13709a | 2010-02-26 01:14:30 +0000 | [diff] [blame] | 3937 | (MOVUPSmr addr:$dst, VR128:$src)>; |
Evan Cheng | b4162fd | 2007-07-20 00:27:43 +0000 | [diff] [blame] | 3938 | def : Pat<(store (v16i8 VR128:$src), addr:$dst), |
Dan Gohman | e13709a | 2010-02-26 01:14:30 +0000 | [diff] [blame] | 3939 | (MOVUPSmr addr:$dst, VR128:$src)>; |
Eric Christopher | 44b93ff | 2009-07-31 20:07:27 +0000 | [diff] [blame] | 3940 | |
Nate Begeman | 63ec90a | 2008-02-03 07:18:54 +0000 | [diff] [blame] | 3941 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 5e9fa98 | 2010-07-07 01:33:38 +0000 | [diff] [blame] | 3942 | // SSE4.1 - Packed Move with Sign/Zero Extend |
| 3943 | //===----------------------------------------------------------------------===// |
| 3944 | |
| 3945 | multiclass SS41I_binop_rm_int8<bits<8> opc, string OpcodeStr, Intrinsic IntId> { |
| 3946 | def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src), |
| 3947 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), |
| 3948 | [(set VR128:$dst, (IntId VR128:$src))]>, OpSize; |
| 3949 | |
| 3950 | def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src), |
| 3951 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), |
| 3952 | [(set VR128:$dst, |
| 3953 | (IntId (bitconvert (v2i64 (scalar_to_vector (loadi64 addr:$src))))))]>, |
| 3954 | OpSize; |
| 3955 | } |
| 3956 | |
| 3957 | let isAsmParserOnly = 1, Predicates = [HasAVX, HasSSE41] in { |
| 3958 | defm VPMOVSXBW : SS41I_binop_rm_int8<0x20, "vpmovsxbw", int_x86_sse41_pmovsxbw>, |
| 3959 | VEX; |
| 3960 | defm VPMOVSXWD : SS41I_binop_rm_int8<0x23, "vpmovsxwd", int_x86_sse41_pmovsxwd>, |
| 3961 | VEX; |
| 3962 | defm VPMOVSXDQ : SS41I_binop_rm_int8<0x25, "vpmovsxdq", int_x86_sse41_pmovsxdq>, |
| 3963 | VEX; |
| 3964 | defm VPMOVZXBW : SS41I_binop_rm_int8<0x30, "vpmovzxbw", int_x86_sse41_pmovzxbw>, |
| 3965 | VEX; |
| 3966 | defm VPMOVZXWD : SS41I_binop_rm_int8<0x33, "vpmovzxwd", int_x86_sse41_pmovzxwd>, |
| 3967 | VEX; |
| 3968 | defm VPMOVZXDQ : SS41I_binop_rm_int8<0x35, "vpmovzxdq", int_x86_sse41_pmovzxdq>, |
| 3969 | VEX; |
| 3970 | } |
| 3971 | |
| 3972 | defm PMOVSXBW : SS41I_binop_rm_int8<0x20, "pmovsxbw", int_x86_sse41_pmovsxbw>; |
| 3973 | defm PMOVSXWD : SS41I_binop_rm_int8<0x23, "pmovsxwd", int_x86_sse41_pmovsxwd>; |
| 3974 | defm PMOVSXDQ : SS41I_binop_rm_int8<0x25, "pmovsxdq", int_x86_sse41_pmovsxdq>; |
| 3975 | defm PMOVZXBW : SS41I_binop_rm_int8<0x30, "pmovzxbw", int_x86_sse41_pmovzxbw>; |
| 3976 | defm PMOVZXWD : SS41I_binop_rm_int8<0x33, "pmovzxwd", int_x86_sse41_pmovzxwd>; |
| 3977 | defm PMOVZXDQ : SS41I_binop_rm_int8<0x35, "pmovzxdq", int_x86_sse41_pmovzxdq>; |
| 3978 | |
| 3979 | // Common patterns involving scalar load. |
| 3980 | def : Pat<(int_x86_sse41_pmovsxbw (vzmovl_v2i64 addr:$src)), |
| 3981 | (PMOVSXBWrm addr:$src)>, Requires<[HasSSE41]>; |
| 3982 | def : Pat<(int_x86_sse41_pmovsxbw (vzload_v2i64 addr:$src)), |
| 3983 | (PMOVSXBWrm addr:$src)>, Requires<[HasSSE41]>; |
| 3984 | |
| 3985 | def : Pat<(int_x86_sse41_pmovsxwd (vzmovl_v2i64 addr:$src)), |
| 3986 | (PMOVSXWDrm addr:$src)>, Requires<[HasSSE41]>; |
| 3987 | def : Pat<(int_x86_sse41_pmovsxwd (vzload_v2i64 addr:$src)), |
| 3988 | (PMOVSXWDrm addr:$src)>, Requires<[HasSSE41]>; |
| 3989 | |
| 3990 | def : Pat<(int_x86_sse41_pmovsxdq (vzmovl_v2i64 addr:$src)), |
| 3991 | (PMOVSXDQrm addr:$src)>, Requires<[HasSSE41]>; |
| 3992 | def : Pat<(int_x86_sse41_pmovsxdq (vzload_v2i64 addr:$src)), |
| 3993 | (PMOVSXDQrm addr:$src)>, Requires<[HasSSE41]>; |
| 3994 | |
| 3995 | def : Pat<(int_x86_sse41_pmovzxbw (vzmovl_v2i64 addr:$src)), |
| 3996 | (PMOVZXBWrm addr:$src)>, Requires<[HasSSE41]>; |
| 3997 | def : Pat<(int_x86_sse41_pmovzxbw (vzload_v2i64 addr:$src)), |
| 3998 | (PMOVZXBWrm addr:$src)>, Requires<[HasSSE41]>; |
| 3999 | |
| 4000 | def : Pat<(int_x86_sse41_pmovzxwd (vzmovl_v2i64 addr:$src)), |
| 4001 | (PMOVZXWDrm addr:$src)>, Requires<[HasSSE41]>; |
| 4002 | def : Pat<(int_x86_sse41_pmovzxwd (vzload_v2i64 addr:$src)), |
| 4003 | (PMOVZXWDrm addr:$src)>, Requires<[HasSSE41]>; |
| 4004 | |
| 4005 | def : Pat<(int_x86_sse41_pmovzxdq (vzmovl_v2i64 addr:$src)), |
| 4006 | (PMOVZXDQrm addr:$src)>, Requires<[HasSSE41]>; |
| 4007 | def : Pat<(int_x86_sse41_pmovzxdq (vzload_v2i64 addr:$src)), |
| 4008 | (PMOVZXDQrm addr:$src)>, Requires<[HasSSE41]>; |
| 4009 | |
| 4010 | |
| 4011 | multiclass SS41I_binop_rm_int4<bits<8> opc, string OpcodeStr, Intrinsic IntId> { |
| 4012 | def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src), |
| 4013 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), |
| 4014 | [(set VR128:$dst, (IntId VR128:$src))]>, OpSize; |
| 4015 | |
| 4016 | def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src), |
| 4017 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), |
| 4018 | [(set VR128:$dst, |
| 4019 | (IntId (bitconvert (v4i32 (scalar_to_vector (loadi32 addr:$src))))))]>, |
| 4020 | OpSize; |
| 4021 | } |
| 4022 | |
| 4023 | let isAsmParserOnly = 1, Predicates = [HasAVX, HasSSE41] in { |
| 4024 | defm VPMOVSXBD : SS41I_binop_rm_int4<0x21, "vpmovsxbd", int_x86_sse41_pmovsxbd>, |
| 4025 | VEX; |
| 4026 | defm VPMOVSXWQ : SS41I_binop_rm_int4<0x24, "vpmovsxwq", int_x86_sse41_pmovsxwq>, |
| 4027 | VEX; |
| 4028 | defm VPMOVZXBD : SS41I_binop_rm_int4<0x31, "vpmovzxbd", int_x86_sse41_pmovzxbd>, |
| 4029 | VEX; |
| 4030 | defm VPMOVZXWQ : SS41I_binop_rm_int4<0x34, "vpmovzxwq", int_x86_sse41_pmovzxwq>, |
| 4031 | VEX; |
| 4032 | } |
| 4033 | |
| 4034 | defm PMOVSXBD : SS41I_binop_rm_int4<0x21, "pmovsxbd", int_x86_sse41_pmovsxbd>; |
| 4035 | defm PMOVSXWQ : SS41I_binop_rm_int4<0x24, "pmovsxwq", int_x86_sse41_pmovsxwq>; |
| 4036 | defm PMOVZXBD : SS41I_binop_rm_int4<0x31, "pmovzxbd", int_x86_sse41_pmovzxbd>; |
| 4037 | defm PMOVZXWQ : SS41I_binop_rm_int4<0x34, "pmovzxwq", int_x86_sse41_pmovzxwq>; |
| 4038 | |
| 4039 | // Common patterns involving scalar load |
| 4040 | def : Pat<(int_x86_sse41_pmovsxbd (vzmovl_v4i32 addr:$src)), |
| 4041 | (PMOVSXBDrm addr:$src)>, Requires<[HasSSE41]>; |
| 4042 | def : Pat<(int_x86_sse41_pmovsxwq (vzmovl_v4i32 addr:$src)), |
| 4043 | (PMOVSXWQrm addr:$src)>, Requires<[HasSSE41]>; |
| 4044 | |
| 4045 | def : Pat<(int_x86_sse41_pmovzxbd (vzmovl_v4i32 addr:$src)), |
| 4046 | (PMOVZXBDrm addr:$src)>, Requires<[HasSSE41]>; |
| 4047 | def : Pat<(int_x86_sse41_pmovzxwq (vzmovl_v4i32 addr:$src)), |
| 4048 | (PMOVZXWQrm addr:$src)>, Requires<[HasSSE41]>; |
| 4049 | |
| 4050 | |
| 4051 | multiclass SS41I_binop_rm_int2<bits<8> opc, string OpcodeStr, Intrinsic IntId> { |
| 4052 | def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src), |
| 4053 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), |
| 4054 | [(set VR128:$dst, (IntId VR128:$src))]>, OpSize; |
| 4055 | |
| 4056 | // Expecting a i16 load any extended to i32 value. |
| 4057 | def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i16mem:$src), |
| 4058 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), |
| 4059 | [(set VR128:$dst, (IntId (bitconvert |
| 4060 | (v4i32 (scalar_to_vector (loadi16_anyext addr:$src))))))]>, |
| 4061 | OpSize; |
| 4062 | } |
| 4063 | |
| 4064 | let isAsmParserOnly = 1, Predicates = [HasAVX, HasSSE41] in { |
| 4065 | defm VPMOVSXBQ : SS41I_binop_rm_int2<0x22, "vpmovsxbq", int_x86_sse41_pmovsxbq>, |
| 4066 | VEX; |
| 4067 | defm VPMOVZXBQ : SS41I_binop_rm_int2<0x32, "vpmovzxbq", int_x86_sse41_pmovzxbq>, |
| 4068 | VEX; |
| 4069 | } |
| 4070 | defm PMOVSXBQ : SS41I_binop_rm_int2<0x22, "pmovsxbq", int_x86_sse41_pmovsxbq>; |
| 4071 | defm PMOVZXBQ : SS41I_binop_rm_int2<0x32, "pmovzxbq", int_x86_sse41_pmovzxbq>; |
| 4072 | |
| 4073 | // Common patterns involving scalar load |
| 4074 | def : Pat<(int_x86_sse41_pmovsxbq |
| 4075 | (bitconvert (v4i32 (X86vzmovl |
| 4076 | (v4i32 (scalar_to_vector (loadi32 addr:$src))))))), |
| 4077 | (PMOVSXBQrm addr:$src)>, Requires<[HasSSE41]>; |
| 4078 | |
| 4079 | def : Pat<(int_x86_sse41_pmovzxbq |
| 4080 | (bitconvert (v4i32 (X86vzmovl |
| 4081 | (v4i32 (scalar_to_vector (loadi32 addr:$src))))))), |
| 4082 | (PMOVZXBQrm addr:$src)>, Requires<[HasSSE41]>; |
| 4083 | |
| 4084 | //===----------------------------------------------------------------------===// |
| 4085 | // SSE4.1 - Extract Instructions |
| 4086 | //===----------------------------------------------------------------------===// |
| 4087 | |
| 4088 | /// SS41I_binop_ext8 - SSE 4.1 extract 8 bits to 32 bit reg or 8 bit mem |
| 4089 | multiclass SS41I_extract8<bits<8> opc, string OpcodeStr> { |
| 4090 | def rr : SS4AIi8<opc, MRMDestReg, (outs GR32:$dst), |
| 4091 | (ins VR128:$src1, i32i8imm:$src2), |
| 4092 | !strconcat(OpcodeStr, |
| 4093 | "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
| 4094 | [(set GR32:$dst, (X86pextrb (v16i8 VR128:$src1), imm:$src2))]>, |
| 4095 | OpSize; |
| 4096 | def mr : SS4AIi8<opc, MRMDestMem, (outs), |
| 4097 | (ins i8mem:$dst, VR128:$src1, i32i8imm:$src2), |
| 4098 | !strconcat(OpcodeStr, |
| 4099 | "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
| 4100 | []>, OpSize; |
| 4101 | // FIXME: |
| 4102 | // There's an AssertZext in the way of writing the store pattern |
| 4103 | // (store (i8 (trunc (X86pextrb (v16i8 VR128:$src1), imm:$src2))), addr:$dst) |
| 4104 | } |
| 4105 | |
| 4106 | let isAsmParserOnly = 1, Predicates = [HasAVX, HasSSE41] in |
| 4107 | defm VPEXTRB : SS41I_extract8<0x14, "vpextrb">, VEX; |
| 4108 | |
| 4109 | defm PEXTRB : SS41I_extract8<0x14, "pextrb">; |
| 4110 | |
| 4111 | |
| 4112 | /// SS41I_extract16 - SSE 4.1 extract 16 bits to memory destination |
| 4113 | multiclass SS41I_extract16<bits<8> opc, string OpcodeStr> { |
| 4114 | def mr : SS4AIi8<opc, MRMDestMem, (outs), |
| 4115 | (ins i16mem:$dst, VR128:$src1, i32i8imm:$src2), |
| 4116 | !strconcat(OpcodeStr, |
| 4117 | "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
| 4118 | []>, OpSize; |
| 4119 | // FIXME: |
| 4120 | // There's an AssertZext in the way of writing the store pattern |
| 4121 | // (store (i16 (trunc (X86pextrw (v16i8 VR128:$src1), imm:$src2))), addr:$dst) |
| 4122 | } |
| 4123 | |
| 4124 | let isAsmParserOnly = 1, Predicates = [HasAVX, HasSSE41] in |
| 4125 | defm VPEXTRW : SS41I_extract16<0x15, "vpextrw">, VEX; |
| 4126 | |
| 4127 | defm PEXTRW : SS41I_extract16<0x15, "pextrw">; |
| 4128 | |
| 4129 | |
| 4130 | /// SS41I_extract32 - SSE 4.1 extract 32 bits to int reg or memory destination |
| 4131 | multiclass SS41I_extract32<bits<8> opc, string OpcodeStr> { |
| 4132 | def rr : SS4AIi8<opc, MRMDestReg, (outs GR32:$dst), |
| 4133 | (ins VR128:$src1, i32i8imm:$src2), |
| 4134 | !strconcat(OpcodeStr, |
| 4135 | "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
| 4136 | [(set GR32:$dst, |
| 4137 | (extractelt (v4i32 VR128:$src1), imm:$src2))]>, OpSize; |
| 4138 | def mr : SS4AIi8<opc, MRMDestMem, (outs), |
| 4139 | (ins i32mem:$dst, VR128:$src1, i32i8imm:$src2), |
| 4140 | !strconcat(OpcodeStr, |
| 4141 | "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
| 4142 | [(store (extractelt (v4i32 VR128:$src1), imm:$src2), |
| 4143 | addr:$dst)]>, OpSize; |
| 4144 | } |
| 4145 | |
| 4146 | let isAsmParserOnly = 1, Predicates = [HasAVX, HasSSE41] in |
| 4147 | defm VPEXTRD : SS41I_extract32<0x16, "vpextrd">, VEX; |
| 4148 | |
| 4149 | defm PEXTRD : SS41I_extract32<0x16, "pextrd">; |
| 4150 | |
| 4151 | /// SS41I_extract32 - SSE 4.1 extract 32 bits to int reg or memory destination |
| 4152 | multiclass SS41I_extract64<bits<8> opc, string OpcodeStr> { |
| 4153 | def rr : SS4AIi8<opc, MRMDestReg, (outs GR64:$dst), |
| 4154 | (ins VR128:$src1, i32i8imm:$src2), |
| 4155 | !strconcat(OpcodeStr, |
| 4156 | "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
| 4157 | [(set GR64:$dst, |
| 4158 | (extractelt (v2i64 VR128:$src1), imm:$src2))]>, OpSize, REX_W; |
| 4159 | def mr : SS4AIi8<opc, MRMDestMem, (outs), |
| 4160 | (ins i64mem:$dst, VR128:$src1, i32i8imm:$src2), |
| 4161 | !strconcat(OpcodeStr, |
| 4162 | "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
| 4163 | [(store (extractelt (v2i64 VR128:$src1), imm:$src2), |
| 4164 | addr:$dst)]>, OpSize, REX_W; |
| 4165 | } |
| 4166 | |
| 4167 | let isAsmParserOnly = 1, Predicates = [HasAVX, HasSSE41] in |
| 4168 | defm VPEXTRQ : SS41I_extract64<0x16, "vpextrq">, VEX, VEX_W; |
| 4169 | |
| 4170 | defm PEXTRQ : SS41I_extract64<0x16, "pextrq">; |
| 4171 | |
| 4172 | /// SS41I_extractf32 - SSE 4.1 extract 32 bits fp value to int reg or memory |
| 4173 | /// destination |
| 4174 | multiclass SS41I_extractf32<bits<8> opc, string OpcodeStr> { |
| 4175 | def rr : SS4AIi8<opc, MRMDestReg, (outs GR32:$dst), |
| 4176 | (ins VR128:$src1, i32i8imm:$src2), |
| 4177 | !strconcat(OpcodeStr, |
| 4178 | "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
| 4179 | [(set GR32:$dst, |
| 4180 | (extractelt (bc_v4i32 (v4f32 VR128:$src1)), imm:$src2))]>, |
| 4181 | OpSize; |
| 4182 | def mr : SS4AIi8<opc, MRMDestMem, (outs), |
| 4183 | (ins f32mem:$dst, VR128:$src1, i32i8imm:$src2), |
| 4184 | !strconcat(OpcodeStr, |
| 4185 | "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
| 4186 | [(store (extractelt (bc_v4i32 (v4f32 VR128:$src1)), imm:$src2), |
| 4187 | addr:$dst)]>, OpSize; |
| 4188 | } |
| 4189 | |
| 4190 | let isAsmParserOnly = 1, Predicates = [HasAVX, HasSSE41] in |
| 4191 | defm VEXTRACTPS : SS41I_extractf32<0x17, "vextractps">, VEX; |
| 4192 | defm EXTRACTPS : SS41I_extractf32<0x17, "extractps">; |
| 4193 | |
| 4194 | // Also match an EXTRACTPS store when the store is done as f32 instead of i32. |
| 4195 | def : Pat<(store (f32 (bitconvert (extractelt (bc_v4i32 (v4f32 VR128:$src1)), |
| 4196 | imm:$src2))), |
| 4197 | addr:$dst), |
| 4198 | (EXTRACTPSmr addr:$dst, VR128:$src1, imm:$src2)>, |
| 4199 | Requires<[HasSSE41]>; |
| 4200 | |
| 4201 | //===----------------------------------------------------------------------===// |
| 4202 | // SSE4.1 - Insert Instructions |
| 4203 | //===----------------------------------------------------------------------===// |
| 4204 | |
| 4205 | multiclass SS41I_insert8<bits<8> opc, string asm, bit Is2Addr = 1> { |
| 4206 | def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst), |
| 4207 | (ins VR128:$src1, GR32:$src2, i32i8imm:$src3), |
| 4208 | !if(Is2Addr, |
| 4209 | !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"), |
| 4210 | !strconcat(asm, |
| 4211 | "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")), |
| 4212 | [(set VR128:$dst, |
| 4213 | (X86pinsrb VR128:$src1, GR32:$src2, imm:$src3))]>, OpSize; |
| 4214 | def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst), |
| 4215 | (ins VR128:$src1, i8mem:$src2, i32i8imm:$src3), |
| 4216 | !if(Is2Addr, |
| 4217 | !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"), |
| 4218 | !strconcat(asm, |
| 4219 | "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")), |
| 4220 | [(set VR128:$dst, |
| 4221 | (X86pinsrb VR128:$src1, (extloadi8 addr:$src2), |
| 4222 | imm:$src3))]>, OpSize; |
| 4223 | } |
| 4224 | |
| 4225 | let isAsmParserOnly = 1, Predicates = [HasAVX, HasSSE41] in |
| 4226 | defm VPINSRB : SS41I_insert8<0x20, "vpinsrb", 0>, VEX_4V; |
| 4227 | let Constraints = "$src1 = $dst" in |
| 4228 | defm PINSRB : SS41I_insert8<0x20, "pinsrb">; |
| 4229 | |
| 4230 | multiclass SS41I_insert32<bits<8> opc, string asm, bit Is2Addr = 1> { |
| 4231 | def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst), |
| 4232 | (ins VR128:$src1, GR32:$src2, i32i8imm:$src3), |
| 4233 | !if(Is2Addr, |
| 4234 | !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"), |
| 4235 | !strconcat(asm, |
| 4236 | "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")), |
| 4237 | [(set VR128:$dst, |
| 4238 | (v4i32 (insertelt VR128:$src1, GR32:$src2, imm:$src3)))]>, |
| 4239 | OpSize; |
| 4240 | def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst), |
| 4241 | (ins VR128:$src1, i32mem:$src2, i32i8imm:$src3), |
| 4242 | !if(Is2Addr, |
| 4243 | !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"), |
| 4244 | !strconcat(asm, |
| 4245 | "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")), |
| 4246 | [(set VR128:$dst, |
| 4247 | (v4i32 (insertelt VR128:$src1, (loadi32 addr:$src2), |
| 4248 | imm:$src3)))]>, OpSize; |
| 4249 | } |
| 4250 | |
| 4251 | let isAsmParserOnly = 1, Predicates = [HasAVX, HasSSE41] in |
| 4252 | defm VPINSRD : SS41I_insert32<0x22, "vpinsrd", 0>, VEX_4V; |
| 4253 | let Constraints = "$src1 = $dst" in |
| 4254 | defm PINSRD : SS41I_insert32<0x22, "pinsrd">; |
| 4255 | |
Bruno Cardoso Lopes | 332fce4 | 2010-07-07 01:43:01 +0000 | [diff] [blame] | 4256 | multiclass SS41I_insert64<bits<8> opc, string asm, bit Is2Addr = 1> { |
Bruno Cardoso Lopes | 5e9fa98 | 2010-07-07 01:33:38 +0000 | [diff] [blame] | 4257 | def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst), |
Bruno Cardoso Lopes | 332fce4 | 2010-07-07 01:43:01 +0000 | [diff] [blame] | 4258 | (ins VR128:$src1, GR64:$src2, i32i8imm:$src3), |
| 4259 | !if(Is2Addr, |
| 4260 | !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"), |
| 4261 | !strconcat(asm, |
| 4262 | "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")), |
| 4263 | [(set VR128:$dst, |
| 4264 | (v2i64 (insertelt VR128:$src1, GR64:$src2, imm:$src3)))]>, |
| 4265 | OpSize; |
Bruno Cardoso Lopes | 5e9fa98 | 2010-07-07 01:33:38 +0000 | [diff] [blame] | 4266 | def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst), |
Bruno Cardoso Lopes | 332fce4 | 2010-07-07 01:43:01 +0000 | [diff] [blame] | 4267 | (ins VR128:$src1, i64mem:$src2, i32i8imm:$src3), |
| 4268 | !if(Is2Addr, |
| 4269 | !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"), |
| 4270 | !strconcat(asm, |
| 4271 | "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")), |
| 4272 | [(set VR128:$dst, |
| 4273 | (v2i64 (insertelt VR128:$src1, (loadi64 addr:$src2), |
| 4274 | imm:$src3)))]>, OpSize; |
Bruno Cardoso Lopes | 5e9fa98 | 2010-07-07 01:33:38 +0000 | [diff] [blame] | 4275 | } |
| 4276 | |
| 4277 | let isAsmParserOnly = 1, Predicates = [HasAVX, HasSSE41] in |
Bruno Cardoso Lopes | 332fce4 | 2010-07-07 01:43:01 +0000 | [diff] [blame] | 4278 | defm VPINSRQ : SS41I_insert64<0x22, "vpinsrq", 0>, VEX_4V, VEX_W; |
| 4279 | let Constraints = "$src1 = $dst" in |
| 4280 | defm PINSRQ : SS41I_insert64<0x22, "pinsrq">, REX_W; |
Bruno Cardoso Lopes | 5e9fa98 | 2010-07-07 01:33:38 +0000 | [diff] [blame] | 4281 | |
| 4282 | // insertps has a few different modes, there's the first two here below which |
| 4283 | // are optimized inserts that won't zero arbitrary elements in the destination |
| 4284 | // vector. The next one matches the intrinsic and could zero arbitrary elements |
| 4285 | // in the target vector. |
| 4286 | multiclass SS41I_insertf32<bits<8> opc, string asm, bit Is2Addr = 1> { |
| 4287 | def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst), |
| 4288 | (ins VR128:$src1, VR128:$src2, i32i8imm:$src3), |
| 4289 | !if(Is2Addr, |
| 4290 | !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"), |
| 4291 | !strconcat(asm, |
| 4292 | "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")), |
| 4293 | [(set VR128:$dst, |
| 4294 | (X86insrtps VR128:$src1, VR128:$src2, imm:$src3))]>, |
| 4295 | OpSize; |
| 4296 | def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst), |
| 4297 | (ins VR128:$src1, f32mem:$src2, i32i8imm:$src3), |
| 4298 | !if(Is2Addr, |
| 4299 | !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"), |
| 4300 | !strconcat(asm, |
| 4301 | "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")), |
| 4302 | [(set VR128:$dst, |
| 4303 | (X86insrtps VR128:$src1, |
| 4304 | (v4f32 (scalar_to_vector (loadf32 addr:$src2))), |
| 4305 | imm:$src3))]>, OpSize; |
| 4306 | } |
| 4307 | |
| 4308 | let Constraints = "$src1 = $dst" in |
| 4309 | defm INSERTPS : SS41I_insertf32<0x21, "insertps">; |
| 4310 | let isAsmParserOnly = 1, Predicates = [HasAVX, HasSSE41] in |
| 4311 | defm VINSERTPS : SS41I_insertf32<0x21, "vinsertps", 0>, VEX_4V; |
| 4312 | |
| 4313 | def : Pat<(int_x86_sse41_insertps VR128:$src1, VR128:$src2, imm:$src3), |
| 4314 | (INSERTPSrr VR128:$src1, VR128:$src2, imm:$src3)>; |
| 4315 | |
| 4316 | //===----------------------------------------------------------------------===// |
| 4317 | // SSE4.1 - Round Instructions |
Nate Begeman | 63ec90a | 2008-02-03 07:18:54 +0000 | [diff] [blame] | 4318 | //===----------------------------------------------------------------------===// |
| 4319 | |
Dale Johannesen | e397acc | 2008-10-10 23:51:03 +0000 | [diff] [blame] | 4320 | multiclass sse41_fp_unop_rm<bits<8> opcps, bits<8> opcpd, |
Nate Begeman | 63ec90a | 2008-02-03 07:18:54 +0000 | [diff] [blame] | 4321 | string OpcodeStr, |
Nate Begeman | 63ec90a | 2008-02-03 07:18:54 +0000 | [diff] [blame] | 4322 | Intrinsic V4F32Int, |
Nate Begeman | 2f6f1c0 | 2008-02-04 05:34:34 +0000 | [diff] [blame] | 4323 | Intrinsic V2F64Int> { |
Nate Begeman | 63ec90a | 2008-02-03 07:18:54 +0000 | [diff] [blame] | 4324 | // Intrinsic operation, reg. |
Nate Begeman | 63ec90a | 2008-02-03 07:18:54 +0000 | [diff] [blame] | 4325 | // Vector intrinsic operation, reg |
Eric Christopher | 44b93ff | 2009-07-31 20:07:27 +0000 | [diff] [blame] | 4326 | def PSr_Int : SS4AIi8<opcps, MRMSrcReg, |
Nate Begeman | 204e84e | 2008-02-04 06:00:24 +0000 | [diff] [blame] | 4327 | (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2), |
Nate Begeman | 63ec90a | 2008-02-03 07:18:54 +0000 | [diff] [blame] | 4328 | !strconcat(OpcodeStr, |
| 4329 | "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
Nate Begeman | 2f6f1c0 | 2008-02-04 05:34:34 +0000 | [diff] [blame] | 4330 | [(set VR128:$dst, (V4F32Int VR128:$src1, imm:$src2))]>, |
| 4331 | OpSize; |
Nate Begeman | 63ec90a | 2008-02-03 07:18:54 +0000 | [diff] [blame] | 4332 | |
| 4333 | // Vector intrinsic operation, mem |
Evan Cheng | 400073d | 2009-12-18 07:40:29 +0000 | [diff] [blame] | 4334 | def PSm_Int : Ii8<opcps, MRMSrcMem, |
Nate Begeman | 204e84e | 2008-02-04 06:00:24 +0000 | [diff] [blame] | 4335 | (outs VR128:$dst), (ins f128mem:$src1, i32i8imm:$src2), |
Nate Begeman | 63ec90a | 2008-02-03 07:18:54 +0000 | [diff] [blame] | 4336 | !strconcat(OpcodeStr, |
| 4337 | "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
Evan Cheng | b193826 | 2008-05-23 00:37:07 +0000 | [diff] [blame] | 4338 | [(set VR128:$dst, |
| 4339 | (V4F32Int (memopv4f32 addr:$src1),imm:$src2))]>, |
Evan Cheng | 400073d | 2009-12-18 07:40:29 +0000 | [diff] [blame] | 4340 | TA, OpSize, |
Evan Cheng | b1f4981 | 2009-12-22 17:47:23 +0000 | [diff] [blame] | 4341 | Requires<[HasSSE41]>; |
Nate Begeman | 63ec90a | 2008-02-03 07:18:54 +0000 | [diff] [blame] | 4342 | |
Nate Begeman | 63ec90a | 2008-02-03 07:18:54 +0000 | [diff] [blame] | 4343 | // Vector intrinsic operation, reg |
Evan Cheng | 172b794 | 2008-03-14 07:39:27 +0000 | [diff] [blame] | 4344 | def PDr_Int : SS4AIi8<opcpd, MRMSrcReg, |
Nate Begeman | 204e84e | 2008-02-04 06:00:24 +0000 | [diff] [blame] | 4345 | (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2), |
Nate Begeman | 63ec90a | 2008-02-03 07:18:54 +0000 | [diff] [blame] | 4346 | !strconcat(OpcodeStr, |
| 4347 | "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
Nate Begeman | 2f6f1c0 | 2008-02-04 05:34:34 +0000 | [diff] [blame] | 4348 | [(set VR128:$dst, (V2F64Int VR128:$src1, imm:$src2))]>, |
| 4349 | OpSize; |
Nate Begeman | 63ec90a | 2008-02-03 07:18:54 +0000 | [diff] [blame] | 4350 | |
| 4351 | // Vector intrinsic operation, mem |
Evan Cheng | 172b794 | 2008-03-14 07:39:27 +0000 | [diff] [blame] | 4352 | def PDm_Int : SS4AIi8<opcpd, MRMSrcMem, |
Nate Begeman | 204e84e | 2008-02-04 06:00:24 +0000 | [diff] [blame] | 4353 | (outs VR128:$dst), (ins f128mem:$src1, i32i8imm:$src2), |
Nate Begeman | 63ec90a | 2008-02-03 07:18:54 +0000 | [diff] [blame] | 4354 | !strconcat(OpcodeStr, |
| 4355 | "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
Evan Cheng | b193826 | 2008-05-23 00:37:07 +0000 | [diff] [blame] | 4356 | [(set VR128:$dst, |
| 4357 | (V2F64Int (memopv2f64 addr:$src1),imm:$src2))]>, |
Nate Begeman | 2f6f1c0 | 2008-02-04 05:34:34 +0000 | [diff] [blame] | 4358 | OpSize; |
Nate Begeman | 63ec90a | 2008-02-03 07:18:54 +0000 | [diff] [blame] | 4359 | } |
| 4360 | |
Bruno Cardoso Lopes | 2c70d4a | 2010-07-03 00:37:44 +0000 | [diff] [blame] | 4361 | multiclass sse41_fp_unop_rm_avx<bits<8> opcps, bits<8> opcpd, |
| 4362 | string OpcodeStr> { |
| 4363 | // Intrinsic operation, reg. |
| 4364 | // Vector intrinsic operation, reg |
| 4365 | def PSr : SS4AIi8<opcps, MRMSrcReg, |
| 4366 | (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2), |
| 4367 | !strconcat(OpcodeStr, |
| 4368 | "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
| 4369 | []>, OpSize; |
| 4370 | |
| 4371 | // Vector intrinsic operation, mem |
| 4372 | def PSm : Ii8<opcps, MRMSrcMem, |
| 4373 | (outs VR128:$dst), (ins f128mem:$src1, i32i8imm:$src2), |
| 4374 | !strconcat(OpcodeStr, |
| 4375 | "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
| 4376 | []>, TA, OpSize, Requires<[HasSSE41]>; |
| 4377 | |
| 4378 | // Vector intrinsic operation, reg |
| 4379 | def PDr : SS4AIi8<opcpd, MRMSrcReg, |
| 4380 | (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2), |
| 4381 | !strconcat(OpcodeStr, |
| 4382 | "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
| 4383 | []>, OpSize; |
| 4384 | |
| 4385 | // Vector intrinsic operation, mem |
| 4386 | def PDm : SS4AIi8<opcpd, MRMSrcMem, |
| 4387 | (outs VR128:$dst), (ins f128mem:$src1, i32i8imm:$src2), |
| 4388 | !strconcat(OpcodeStr, |
| 4389 | "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
| 4390 | []>, OpSize; |
| 4391 | } |
| 4392 | |
Dale Johannesen | e397acc | 2008-10-10 23:51:03 +0000 | [diff] [blame] | 4393 | multiclass sse41_fp_binop_rm<bits<8> opcss, bits<8> opcsd, |
| 4394 | string OpcodeStr, |
| 4395 | Intrinsic F32Int, |
Bruno Cardoso Lopes | 0356060 | 2010-07-02 23:27:59 +0000 | [diff] [blame] | 4396 | Intrinsic F64Int, bit Is2Addr = 1> { |
Dale Johannesen | e397acc | 2008-10-10 23:51:03 +0000 | [diff] [blame] | 4397 | // Intrinsic operation, reg. |
| 4398 | def SSr_Int : SS4AIi8<opcss, MRMSrcReg, |
Bruno Cardoso Lopes | 0356060 | 2010-07-02 23:27:59 +0000 | [diff] [blame] | 4399 | (outs VR128:$dst), (ins VR128:$src1, VR128:$src2, i32i8imm:$src3), |
| 4400 | !if(Is2Addr, |
| 4401 | !strconcat(OpcodeStr, |
| 4402 | "ss\t{$src3, $src2, $dst|$dst, $src2, $src3}"), |
| 4403 | !strconcat(OpcodeStr, |
| 4404 | "ss\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")), |
| 4405 | [(set VR128:$dst, (F32Int VR128:$src1, VR128:$src2, imm:$src3))]>, |
| 4406 | OpSize; |
Dale Johannesen | e397acc | 2008-10-10 23:51:03 +0000 | [diff] [blame] | 4407 | |
| 4408 | // Intrinsic operation, mem. |
Eric Christopher | 44b93ff | 2009-07-31 20:07:27 +0000 | [diff] [blame] | 4409 | def SSm_Int : SS4AIi8<opcss, MRMSrcMem, |
Bruno Cardoso Lopes | 0356060 | 2010-07-02 23:27:59 +0000 | [diff] [blame] | 4410 | (outs VR128:$dst), (ins VR128:$src1, ssmem:$src2, i32i8imm:$src3), |
| 4411 | !if(Is2Addr, |
| 4412 | !strconcat(OpcodeStr, |
| 4413 | "ss\t{$src3, $src2, $dst|$dst, $src2, $src3}"), |
| 4414 | !strconcat(OpcodeStr, |
| 4415 | "ss\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")), |
| 4416 | [(set VR128:$dst, |
| 4417 | (F32Int VR128:$src1, sse_load_f32:$src2, imm:$src3))]>, |
| 4418 | OpSize; |
Dale Johannesen | e397acc | 2008-10-10 23:51:03 +0000 | [diff] [blame] | 4419 | |
| 4420 | // Intrinsic operation, reg. |
| 4421 | def SDr_Int : SS4AIi8<opcsd, MRMSrcReg, |
Bruno Cardoso Lopes | 0356060 | 2010-07-02 23:27:59 +0000 | [diff] [blame] | 4422 | (outs VR128:$dst), (ins VR128:$src1, VR128:$src2, i32i8imm:$src3), |
| 4423 | !if(Is2Addr, |
| 4424 | !strconcat(OpcodeStr, |
| 4425 | "sd\t{$src3, $src2, $dst|$dst, $src2, $src3}"), |
| 4426 | !strconcat(OpcodeStr, |
| 4427 | "sd\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")), |
| 4428 | [(set VR128:$dst, (F64Int VR128:$src1, VR128:$src2, imm:$src3))]>, |
| 4429 | OpSize; |
Dale Johannesen | e397acc | 2008-10-10 23:51:03 +0000 | [diff] [blame] | 4430 | |
| 4431 | // Intrinsic operation, mem. |
| 4432 | def SDm_Int : SS4AIi8<opcsd, MRMSrcMem, |
Bruno Cardoso Lopes | 0356060 | 2010-07-02 23:27:59 +0000 | [diff] [blame] | 4433 | (outs VR128:$dst), (ins VR128:$src1, sdmem:$src2, i32i8imm:$src3), |
| 4434 | !if(Is2Addr, |
| 4435 | !strconcat(OpcodeStr, |
| 4436 | "sd\t{$src3, $src2, $dst|$dst, $src2, $src3}"), |
| 4437 | !strconcat(OpcodeStr, |
| 4438 | "sd\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")), |
| 4439 | [(set VR128:$dst, |
| 4440 | (F64Int VR128:$src1, sse_load_f64:$src2, imm:$src3))]>, |
| 4441 | OpSize; |
Dale Johannesen | e397acc | 2008-10-10 23:51:03 +0000 | [diff] [blame] | 4442 | } |
| 4443 | |
Bruno Cardoso Lopes | 2c70d4a | 2010-07-03 00:37:44 +0000 | [diff] [blame] | 4444 | multiclass sse41_fp_binop_rm_avx<bits<8> opcss, bits<8> opcsd, |
| 4445 | string OpcodeStr> { |
| 4446 | // Intrinsic operation, reg. |
| 4447 | def SSr : SS4AIi8<opcss, MRMSrcReg, |
| 4448 | (outs VR128:$dst), (ins VR128:$src1, VR128:$src2, i32i8imm:$src3), |
| 4449 | !strconcat(OpcodeStr, |
| 4450 | "ss\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"), |
| 4451 | []>, OpSize; |
| 4452 | |
| 4453 | // Intrinsic operation, mem. |
| 4454 | def SSm : SS4AIi8<opcss, MRMSrcMem, |
| 4455 | (outs VR128:$dst), (ins VR128:$src1, ssmem:$src2, i32i8imm:$src3), |
| 4456 | !strconcat(OpcodeStr, |
| 4457 | "ss\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"), |
| 4458 | []>, OpSize; |
| 4459 | |
| 4460 | // Intrinsic operation, reg. |
| 4461 | def SDr : SS4AIi8<opcsd, MRMSrcReg, |
| 4462 | (outs VR128:$dst), (ins VR128:$src1, VR128:$src2, i32i8imm:$src3), |
| 4463 | !strconcat(OpcodeStr, |
| 4464 | "sd\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"), |
| 4465 | []>, OpSize; |
| 4466 | |
| 4467 | // Intrinsic operation, mem. |
| 4468 | def SDm : SS4AIi8<opcsd, MRMSrcMem, |
| 4469 | (outs VR128:$dst), (ins VR128:$src1, sdmem:$src2, i32i8imm:$src3), |
| 4470 | !strconcat(OpcodeStr, |
| 4471 | "sd\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"), |
| 4472 | []>, OpSize; |
| 4473 | } |
| 4474 | |
Nate Begeman | 63ec90a | 2008-02-03 07:18:54 +0000 | [diff] [blame] | 4475 | // FP round - roundss, roundps, roundsd, roundpd |
Bruno Cardoso Lopes | 2c70d4a | 2010-07-03 00:37:44 +0000 | [diff] [blame] | 4476 | let isAsmParserOnly = 1, Predicates = [HasAVX, HasSSE41] in { |
| 4477 | // Intrinsic form |
| 4478 | defm VROUND : sse41_fp_unop_rm<0x08, 0x09, "vround", |
| 4479 | int_x86_sse41_round_ps, int_x86_sse41_round_pd>, |
| 4480 | VEX; |
| 4481 | defm VROUND : sse41_fp_binop_rm<0x0A, 0x0B, "vround", |
| 4482 | int_x86_sse41_round_ss, int_x86_sse41_round_sd, |
| 4483 | 0>, VEX_4V; |
| 4484 | // Instructions for the assembler |
| 4485 | defm VROUND : sse41_fp_unop_rm_avx<0x08, 0x09, "vround">, VEX; |
| 4486 | defm VROUND : sse41_fp_binop_rm_avx<0x0A, 0x0B, "vround">, VEX_4V; |
| 4487 | } |
| 4488 | |
Dale Johannesen | e397acc | 2008-10-10 23:51:03 +0000 | [diff] [blame] | 4489 | defm ROUND : sse41_fp_unop_rm<0x08, 0x09, "round", |
| 4490 | int_x86_sse41_round_ps, int_x86_sse41_round_pd>; |
Bruno Cardoso Lopes | 0356060 | 2010-07-02 23:27:59 +0000 | [diff] [blame] | 4491 | let Constraints = "$src1 = $dst" in |
Dale Johannesen | e397acc | 2008-10-10 23:51:03 +0000 | [diff] [blame] | 4492 | defm ROUND : sse41_fp_binop_rm<0x0A, 0x0B, "round", |
| 4493 | int_x86_sse41_round_ss, int_x86_sse41_round_sd>; |
Nate Begeman | 2f6f1c0 | 2008-02-04 05:34:34 +0000 | [diff] [blame] | 4494 | |
Bruno Cardoso Lopes | 5e9fa98 | 2010-07-07 01:33:38 +0000 | [diff] [blame] | 4495 | //===----------------------------------------------------------------------===// |
| 4496 | // SSE4.1 - Misc Instructions |
| 4497 | //===----------------------------------------------------------------------===// |
| 4498 | |
Nate Begeman | 2f6f1c0 | 2008-02-04 05:34:34 +0000 | [diff] [blame] | 4499 | // SS41I_unop_rm_int_v16 - SSE 4.1 unary operator whose type is v8i16. |
| 4500 | multiclass SS41I_unop_rm_int_v16<bits<8> opc, string OpcodeStr, |
| 4501 | Intrinsic IntId128> { |
| 4502 | def rr128 : SS48I<opc, MRMSrcReg, (outs VR128:$dst), |
| 4503 | (ins VR128:$src), |
| 4504 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), |
| 4505 | [(set VR128:$dst, (IntId128 VR128:$src))]>, OpSize; |
| 4506 | def rm128 : SS48I<opc, MRMSrcMem, (outs VR128:$dst), |
| 4507 | (ins i128mem:$src), |
| 4508 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), |
| 4509 | [(set VR128:$dst, |
| 4510 | (IntId128 |
| 4511 | (bitconvert (memopv8i16 addr:$src))))]>, OpSize; |
| 4512 | } |
| 4513 | |
Bruno Cardoso Lopes | c607570 | 2010-07-03 00:49:21 +0000 | [diff] [blame] | 4514 | let isAsmParserOnly = 1, Predicates = [HasAVX, HasSSE41] in |
| 4515 | defm VPHMINPOSUW : SS41I_unop_rm_int_v16 <0x41, "vphminposuw", |
| 4516 | int_x86_sse41_phminposuw>, VEX; |
Nate Begeman | 2f6f1c0 | 2008-02-04 05:34:34 +0000 | [diff] [blame] | 4517 | defm PHMINPOSUW : SS41I_unop_rm_int_v16 <0x41, "phminposuw", |
| 4518 | int_x86_sse41_phminposuw>; |
| 4519 | |
| 4520 | /// SS41I_binop_rm_int - Simple SSE 4.1 binary operator |
Bruno Cardoso Lopes | 0356060 | 2010-07-02 23:27:59 +0000 | [diff] [blame] | 4521 | multiclass SS41I_binop_rm_int<bits<8> opc, string OpcodeStr, |
| 4522 | Intrinsic IntId128, bit Is2Addr = 1> { |
| 4523 | let isCommutable = 1 in |
| 4524 | def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), |
| 4525 | (ins VR128:$src1, VR128:$src2), |
| 4526 | !if(Is2Addr, |
| 4527 | !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"), |
| 4528 | !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")), |
| 4529 | [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>, OpSize; |
| 4530 | def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), |
| 4531 | (ins VR128:$src1, i128mem:$src2), |
| 4532 | !if(Is2Addr, |
| 4533 | !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"), |
| 4534 | !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")), |
| 4535 | [(set VR128:$dst, |
| 4536 | (IntId128 VR128:$src1, |
| 4537 | (bitconvert (memopv16i8 addr:$src2))))]>, OpSize; |
Nate Begeman | 2f6f1c0 | 2008-02-04 05:34:34 +0000 | [diff] [blame] | 4538 | } |
| 4539 | |
Bruno Cardoso Lopes | 4a544be | 2010-07-03 01:15:47 +0000 | [diff] [blame] | 4540 | let isAsmParserOnly = 1, Predicates = [HasAVX, HasSSE41] in { |
| 4541 | let isCommutable = 0 in |
| 4542 | defm VPACKUSDW : SS41I_binop_rm_int<0x2B, "vpackusdw", int_x86_sse41_packusdw, |
| 4543 | 0>, VEX_4V; |
| 4544 | defm VPCMPEQQ : SS41I_binop_rm_int<0x29, "vpcmpeqq", int_x86_sse41_pcmpeqq, |
| 4545 | 0>, VEX_4V; |
| 4546 | defm VPMINSB : SS41I_binop_rm_int<0x38, "vpminsb", int_x86_sse41_pminsb, |
| 4547 | 0>, VEX_4V; |
| 4548 | defm VPMINSD : SS41I_binop_rm_int<0x39, "vpminsd", int_x86_sse41_pminsd, |
| 4549 | 0>, VEX_4V; |
| 4550 | defm VPMINUD : SS41I_binop_rm_int<0x3B, "vpminud", int_x86_sse41_pminud, |
| 4551 | 0>, VEX_4V; |
| 4552 | defm VPMINUW : SS41I_binop_rm_int<0x3A, "vpminuw", int_x86_sse41_pminuw, |
| 4553 | 0>, VEX_4V; |
| 4554 | defm VPMAXSB : SS41I_binop_rm_int<0x3C, "vpmaxsb", int_x86_sse41_pmaxsb, |
| 4555 | 0>, VEX_4V; |
| 4556 | defm VPMAXSD : SS41I_binop_rm_int<0x3D, "vpmaxsd", int_x86_sse41_pmaxsd, |
| 4557 | 0>, VEX_4V; |
| 4558 | defm VPMAXUD : SS41I_binop_rm_int<0x3F, "vpmaxud", int_x86_sse41_pmaxud, |
| 4559 | 0>, VEX_4V; |
| 4560 | defm VPMAXUW : SS41I_binop_rm_int<0x3E, "vpmaxuw", int_x86_sse41_pmaxuw, |
| 4561 | 0>, VEX_4V; |
| 4562 | defm VPMULDQ : SS41I_binop_rm_int<0x28, "vpmuldq", int_x86_sse41_pmuldq, |
| 4563 | 0>, VEX_4V; |
| 4564 | } |
| 4565 | |
Bruno Cardoso Lopes | 0356060 | 2010-07-02 23:27:59 +0000 | [diff] [blame] | 4566 | let Constraints = "$src1 = $dst" in { |
| 4567 | let isCommutable = 0 in |
| 4568 | defm PACKUSDW : SS41I_binop_rm_int<0x2B, "packusdw", int_x86_sse41_packusdw>; |
| 4569 | defm PCMPEQQ : SS41I_binop_rm_int<0x29, "pcmpeqq", int_x86_sse41_pcmpeqq>; |
| 4570 | defm PMINSB : SS41I_binop_rm_int<0x38, "pminsb", int_x86_sse41_pminsb>; |
| 4571 | defm PMINSD : SS41I_binop_rm_int<0x39, "pminsd", int_x86_sse41_pminsd>; |
| 4572 | defm PMINUD : SS41I_binop_rm_int<0x3B, "pminud", int_x86_sse41_pminud>; |
| 4573 | defm PMINUW : SS41I_binop_rm_int<0x3A, "pminuw", int_x86_sse41_pminuw>; |
| 4574 | defm PMAXSB : SS41I_binop_rm_int<0x3C, "pmaxsb", int_x86_sse41_pmaxsb>; |
| 4575 | defm PMAXSD : SS41I_binop_rm_int<0x3D, "pmaxsd", int_x86_sse41_pmaxsd>; |
| 4576 | defm PMAXUD : SS41I_binop_rm_int<0x3F, "pmaxud", int_x86_sse41_pmaxud>; |
| 4577 | defm PMAXUW : SS41I_binop_rm_int<0x3E, "pmaxuw", int_x86_sse41_pmaxuw>; |
| 4578 | defm PMULDQ : SS41I_binop_rm_int<0x28, "pmuldq", int_x86_sse41_pmuldq>; |
| 4579 | } |
Mon P Wang | af9b952 | 2008-12-18 21:42:19 +0000 | [diff] [blame] | 4580 | |
Nate Begeman | 30a0de9 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 4581 | def : Pat<(v2i64 (X86pcmpeqq VR128:$src1, VR128:$src2)), |
| 4582 | (PCMPEQQrr VR128:$src1, VR128:$src2)>; |
| 4583 | def : Pat<(v2i64 (X86pcmpeqq VR128:$src1, (memop addr:$src2))), |
| 4584 | (PCMPEQQrm VR128:$src1, addr:$src2)>; |
| 4585 | |
Eric Christopher | 8258d0b | 2010-03-30 18:49:01 +0000 | [diff] [blame] | 4586 | /// SS48I_binop_rm - Simple SSE41 binary operator. |
Eric Christopher | 8258d0b | 2010-03-30 18:49:01 +0000 | [diff] [blame] | 4587 | multiclass SS48I_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode, |
Bruno Cardoso Lopes | 0356060 | 2010-07-02 23:27:59 +0000 | [diff] [blame] | 4588 | ValueType OpVT, bit Is2Addr = 1> { |
| 4589 | let isCommutable = 1 in |
Eric Christopher | 7e2f5aa | 2010-05-25 17:33:22 +0000 | [diff] [blame] | 4590 | def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), |
Bruno Cardoso Lopes | 0356060 | 2010-07-02 23:27:59 +0000 | [diff] [blame] | 4591 | (ins VR128:$src1, VR128:$src2), |
| 4592 | !if(Is2Addr, |
| 4593 | !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"), |
| 4594 | !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")), |
| 4595 | [(set VR128:$dst, (OpVT (OpNode VR128:$src1, VR128:$src2)))]>, |
| 4596 | OpSize; |
Eric Christopher | 7e2f5aa | 2010-05-25 17:33:22 +0000 | [diff] [blame] | 4597 | def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), |
Bruno Cardoso Lopes | 0356060 | 2010-07-02 23:27:59 +0000 | [diff] [blame] | 4598 | (ins VR128:$src1, i128mem:$src2), |
| 4599 | !if(Is2Addr, |
| 4600 | !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"), |
| 4601 | !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")), |
| 4602 | [(set VR128:$dst, (OpNode VR128:$src1, |
Eric Christopher | 8258d0b | 2010-03-30 18:49:01 +0000 | [diff] [blame] | 4603 | (bc_v4i32 (memopv2i64 addr:$src2))))]>, |
Bruno Cardoso Lopes | 0356060 | 2010-07-02 23:27:59 +0000 | [diff] [blame] | 4604 | OpSize; |
Eric Christopher | 8258d0b | 2010-03-30 18:49:01 +0000 | [diff] [blame] | 4605 | } |
| 4606 | |
Bruno Cardoso Lopes | 68b559e | 2010-07-03 01:37:03 +0000 | [diff] [blame] | 4607 | let isAsmParserOnly = 1, Predicates = [HasAVX, HasSSE41] in |
| 4608 | defm VPMULLD : SS48I_binop_rm<0x40, "vpmulld", mul, v4i32, 0>, VEX_4V; |
Bruno Cardoso Lopes | 0356060 | 2010-07-02 23:27:59 +0000 | [diff] [blame] | 4609 | let Constraints = "$src1 = $dst" in |
| 4610 | defm PMULLD : SS48I_binop_rm<0x40, "pmulld", mul, v4i32>; |
Nate Begeman | 1426d52 | 2008-02-09 01:38:08 +0000 | [diff] [blame] | 4611 | |
Evan Cheng | 172b794 | 2008-03-14 07:39:27 +0000 | [diff] [blame] | 4612 | /// SS41I_binop_rmi_int - SSE 4.1 binary operator with 8-bit immediate |
Bruno Cardoso Lopes | 0356060 | 2010-07-02 23:27:59 +0000 | [diff] [blame] | 4613 | multiclass SS41I_binop_rmi_int<bits<8> opc, string OpcodeStr, |
| 4614 | Intrinsic IntId128, bit Is2Addr = 1> { |
| 4615 | let isCommutable = 1 in |
| 4616 | def rri : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst), |
| 4617 | (ins VR128:$src1, VR128:$src2, i32i8imm:$src3), |
| 4618 | !if(Is2Addr, |
| 4619 | !strconcat(OpcodeStr, |
| 4620 | "\t{$src3, $src2, $dst|$dst, $src2, $src3}"), |
| 4621 | !strconcat(OpcodeStr, |
| 4622 | "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")), |
| 4623 | [(set VR128:$dst, |
| 4624 | (IntId128 VR128:$src1, VR128:$src2, imm:$src3))]>, |
| 4625 | OpSize; |
| 4626 | def rmi : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst), |
| 4627 | (ins VR128:$src1, i128mem:$src2, i32i8imm:$src3), |
| 4628 | !if(Is2Addr, |
| 4629 | !strconcat(OpcodeStr, |
| 4630 | "\t{$src3, $src2, $dst|$dst, $src2, $src3}"), |
| 4631 | !strconcat(OpcodeStr, |
| 4632 | "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")), |
| 4633 | [(set VR128:$dst, |
| 4634 | (IntId128 VR128:$src1, |
| 4635 | (bitconvert (memopv16i8 addr:$src2)), imm:$src3))]>, |
| 4636 | OpSize; |
Nate Begeman | 204e84e | 2008-02-04 06:00:24 +0000 | [diff] [blame] | 4637 | } |
| 4638 | |
Bruno Cardoso Lopes | 68b559e | 2010-07-03 01:37:03 +0000 | [diff] [blame] | 4639 | let isAsmParserOnly = 1, Predicates = [HasAVX, HasSSE41] in { |
| 4640 | let isCommutable = 0 in { |
| 4641 | defm VBLENDPS : SS41I_binop_rmi_int<0x0C, "vblendps", int_x86_sse41_blendps, |
| 4642 | 0>, VEX_4V; |
| 4643 | defm VBLENDPD : SS41I_binop_rmi_int<0x0D, "vblendpd", int_x86_sse41_blendpd, |
| 4644 | 0>, VEX_4V; |
| 4645 | defm VPBLENDW : SS41I_binop_rmi_int<0x0E, "vpblendw", int_x86_sse41_pblendw, |
| 4646 | 0>, VEX_4V; |
| 4647 | defm VMPSADBW : SS41I_binop_rmi_int<0x42, "vmpsadbw", int_x86_sse41_mpsadbw, |
| 4648 | 0>, VEX_4V; |
| 4649 | } |
| 4650 | defm VDPPS : SS41I_binop_rmi_int<0x40, "vdpps", int_x86_sse41_dpps, |
| 4651 | 0>, VEX_4V; |
| 4652 | defm VDPPD : SS41I_binop_rmi_int<0x41, "vdppd", int_x86_sse41_dppd, |
| 4653 | 0>, VEX_4V; |
| 4654 | } |
| 4655 | |
Bruno Cardoso Lopes | 0356060 | 2010-07-02 23:27:59 +0000 | [diff] [blame] | 4656 | let Constraints = "$src1 = $dst" in { |
| 4657 | let isCommutable = 0 in { |
| 4658 | defm BLENDPS : SS41I_binop_rmi_int<0x0C, "blendps", int_x86_sse41_blendps>; |
| 4659 | defm BLENDPD : SS41I_binop_rmi_int<0x0D, "blendpd", int_x86_sse41_blendpd>; |
| 4660 | defm PBLENDW : SS41I_binop_rmi_int<0x0E, "pblendw", int_x86_sse41_pblendw>; |
| 4661 | defm MPSADBW : SS41I_binop_rmi_int<0x42, "mpsadbw", int_x86_sse41_mpsadbw>; |
| 4662 | } |
| 4663 | defm DPPS : SS41I_binop_rmi_int<0x40, "dpps", int_x86_sse41_dpps>; |
| 4664 | defm DPPD : SS41I_binop_rmi_int<0x41, "dppd", int_x86_sse41_dppd>; |
| 4665 | } |
Nate Begeman | fea2be5 | 2008-02-09 23:46:37 +0000 | [diff] [blame] | 4666 | |
Bruno Cardoso Lopes | 07de406 | 2010-07-06 22:36:24 +0000 | [diff] [blame] | 4667 | /// SS41I_quaternary_int_avx - AVX SSE 4.1 with 4 operators |
| 4668 | let isAsmParserOnly = 1, Predicates = [HasAVX, HasSSE41] in { |
| 4669 | multiclass SS41I_quaternary_int_avx<bits<8> opc, string OpcodeStr> { |
| 4670 | def rr : I<opc, MRMSrcReg, (outs VR128:$dst), |
| 4671 | (ins VR128:$src1, VR128:$src2, VR128:$src3), |
| 4672 | !strconcat(OpcodeStr, |
| 4673 | "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"), |
| 4674 | [], SSEPackedInt>, OpSize, TA, VEX_4V, VEX_I8IMM; |
| 4675 | |
| 4676 | def rm : I<opc, MRMSrcMem, (outs VR128:$dst), |
| 4677 | (ins VR128:$src1, i128mem:$src2, VR128:$src3), |
| 4678 | !strconcat(OpcodeStr, |
| 4679 | "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"), |
| 4680 | [], SSEPackedInt>, OpSize, TA, VEX_4V, VEX_I8IMM; |
| 4681 | } |
| 4682 | } |
| 4683 | |
| 4684 | defm VBLENDVPD : SS41I_quaternary_int_avx<0x4B, "vblendvpd">; |
| 4685 | defm VBLENDVPS : SS41I_quaternary_int_avx<0x4A, "vblendvps">; |
| 4686 | defm VPBLENDVB : SS41I_quaternary_int_avx<0x4C, "vpblendvb">; |
| 4687 | |
Evan Cheng | 172b794 | 2008-03-14 07:39:27 +0000 | [diff] [blame] | 4688 | /// SS41I_ternary_int - SSE 4.1 ternary operator |
Evan Cheng | e9083d6 | 2008-03-05 08:19:16 +0000 | [diff] [blame] | 4689 | let Uses = [XMM0], Constraints = "$src1 = $dst" in { |
Nate Begeman | ab5d56c | 2008-02-10 18:47:57 +0000 | [diff] [blame] | 4690 | multiclass SS41I_ternary_int<bits<8> opc, string OpcodeStr, Intrinsic IntId> { |
| 4691 | def rr0 : SS48I<opc, MRMSrcReg, (outs VR128:$dst), |
| 4692 | (ins VR128:$src1, VR128:$src2), |
Eric Christopher | 44b93ff | 2009-07-31 20:07:27 +0000 | [diff] [blame] | 4693 | !strconcat(OpcodeStr, |
Nate Begeman | ab5d56c | 2008-02-10 18:47:57 +0000 | [diff] [blame] | 4694 | "\t{%xmm0, $src2, $dst|$dst, $src2, %xmm0}"), |
| 4695 | [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2, XMM0))]>, |
| 4696 | OpSize; |
| 4697 | |
| 4698 | def rm0 : SS48I<opc, MRMSrcMem, (outs VR128:$dst), |
| 4699 | (ins VR128:$src1, i128mem:$src2), |
| 4700 | !strconcat(OpcodeStr, |
| 4701 | "\t{%xmm0, $src2, $dst|$dst, $src2, %xmm0}"), |
| 4702 | [(set VR128:$dst, |
| 4703 | (IntId VR128:$src1, |
| 4704 | (bitconvert (memopv16i8 addr:$src2)), XMM0))]>, OpSize; |
| 4705 | } |
| 4706 | } |
| 4707 | |
| 4708 | defm BLENDVPD : SS41I_ternary_int<0x15, "blendvpd", int_x86_sse41_blendvpd>; |
| 4709 | defm BLENDVPS : SS41I_ternary_int<0x14, "blendvps", int_x86_sse41_blendvps>; |
| 4710 | defm PBLENDVB : SS41I_ternary_int<0x10, "pblendvb", int_x86_sse41_pblendvb>; |
| 4711 | |
Eric Christopher | 71c6753 | 2009-07-29 00:28:05 +0000 | [diff] [blame] | 4712 | // ptest instruction we'll lower to this in X86ISelLowering primarily from |
| 4713 | // the intel intrinsic that corresponds to this. |
Bruno Cardoso Lopes | 09df2ae | 2010-07-07 01:14:56 +0000 | [diff] [blame] | 4714 | let Defs = [EFLAGS], isAsmParserOnly = 1, Predicates = [HasAVX, HasSSE41] in { |
| 4715 | def VPTESTrr : SS48I<0x17, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2), |
| 4716 | "vptest\t{$src2, $src1|$src1, $src2}", |
| 4717 | [(set EFLAGS, (X86ptest VR128:$src1, VR128:$src2))]>, |
| 4718 | OpSize, VEX; |
| 4719 | def VPTESTrm : SS48I<0x17, MRMSrcMem, (outs), (ins VR128:$src1, i128mem:$src2), |
| 4720 | "vptest\t{$src2, $src1|$src1, $src2}", |
| 4721 | [(set EFLAGS, (X86ptest VR128:$src1, (load addr:$src2)))]>, |
| 4722 | OpSize, VEX; |
| 4723 | } |
| 4724 | |
Nate Begeman | bc4efb8 | 2008-03-16 21:14:46 +0000 | [diff] [blame] | 4725 | let Defs = [EFLAGS] in { |
| 4726 | def PTESTrr : SS48I<0x17, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2), |
Eric Christopher | 71c6753 | 2009-07-29 00:28:05 +0000 | [diff] [blame] | 4727 | "ptest \t{$src2, $src1|$src1, $src2}", |
Chris Lattner | d486d77 | 2010-03-28 05:07:17 +0000 | [diff] [blame] | 4728 | [(set EFLAGS, (X86ptest VR128:$src1, VR128:$src2))]>, |
| 4729 | OpSize; |
Nate Begeman | bc4efb8 | 2008-03-16 21:14:46 +0000 | [diff] [blame] | 4730 | def PTESTrm : SS48I<0x17, MRMSrcMem, (outs), (ins VR128:$src1, i128mem:$src2), |
Eric Christopher | 71c6753 | 2009-07-29 00:28:05 +0000 | [diff] [blame] | 4731 | "ptest \t{$src2, $src1|$src1, $src2}", |
Chris Lattner | d486d77 | 2010-03-28 05:07:17 +0000 | [diff] [blame] | 4732 | [(set EFLAGS, (X86ptest VR128:$src1, (load addr:$src2)))]>, |
| 4733 | OpSize; |
Nate Begeman | bc4efb8 | 2008-03-16 21:14:46 +0000 | [diff] [blame] | 4734 | } |
| 4735 | |
Bruno Cardoso Lopes | 09df2ae | 2010-07-07 01:14:56 +0000 | [diff] [blame] | 4736 | let isAsmParserOnly = 1, Predicates = [HasAVX, HasSSE41] in |
| 4737 | def VMOVNTDQArm : SS48I<0x2A, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src), |
| 4738 | "vmovntdqa\t{$src, $dst|$dst, $src}", |
| 4739 | [(set VR128:$dst, (int_x86_sse41_movntdqa addr:$src))]>, |
| 4740 | OpSize, VEX; |
Nate Begeman | bc4efb8 | 2008-03-16 21:14:46 +0000 | [diff] [blame] | 4741 | def MOVNTDQArm : SS48I<0x2A, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src), |
| 4742 | "movntdqa\t{$src, $dst|$dst, $src}", |
Kevin Enderby | 40fe18f | 2010-02-10 00:10:31 +0000 | [diff] [blame] | 4743 | [(set VR128:$dst, (int_x86_sse41_movntdqa addr:$src))]>, |
| 4744 | OpSize; |
Nate Begeman | 30a0de9 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 4745 | |
Eric Christopher | b120ab4 | 2009-08-18 22:50:32 +0000 | [diff] [blame] | 4746 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 4f6bdf9 | 2010-07-07 03:39:29 +0000 | [diff] [blame] | 4747 | // SSE4.2 - Compare Instructions |
Eric Christopher | b120ab4 | 2009-08-18 22:50:32 +0000 | [diff] [blame] | 4748 | //===----------------------------------------------------------------------===// |
| 4749 | |
Nate Begeman | 30a0de9 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 4750 | /// SS42I_binop_rm_int - Simple SSE 4.2 binary operator |
Bruno Cardoso Lopes | 4f6bdf9 | 2010-07-07 03:39:29 +0000 | [diff] [blame] | 4751 | multiclass SS42I_binop_rm_int<bits<8> opc, string OpcodeStr, |
| 4752 | Intrinsic IntId128, bit Is2Addr = 1> { |
| 4753 | def rr : SS428I<opc, MRMSrcReg, (outs VR128:$dst), |
| 4754 | (ins VR128:$src1, VR128:$src2), |
| 4755 | !if(Is2Addr, |
| 4756 | !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"), |
| 4757 | !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")), |
| 4758 | [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>, |
| 4759 | OpSize; |
| 4760 | def rm : SS428I<opc, MRMSrcMem, (outs VR128:$dst), |
| 4761 | (ins VR128:$src1, i128mem:$src2), |
| 4762 | !if(Is2Addr, |
| 4763 | !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"), |
| 4764 | !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")), |
| 4765 | [(set VR128:$dst, |
| 4766 | (IntId128 VR128:$src1, |
| 4767 | (bitconvert (memopv16i8 addr:$src2))))]>, OpSize; |
Nate Begeman | 30a0de9 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 4768 | } |
| 4769 | |
Bruno Cardoso Lopes | 4f6bdf9 | 2010-07-07 03:39:29 +0000 | [diff] [blame] | 4770 | let isAsmParserOnly = 1, Predicates = [HasAVX, HasSSE42] in |
| 4771 | defm VPCMPGTQ : SS42I_binop_rm_int<0x37, "vpcmpgtq", int_x86_sse42_pcmpgtq, |
| 4772 | 0>, VEX_4V; |
| 4773 | let Constraints = "$src1 = $dst" in |
| 4774 | defm PCMPGTQ : SS42I_binop_rm_int<0x37, "pcmpgtq", int_x86_sse42_pcmpgtq>; |
Nate Begeman | 30a0de9 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 4775 | |
| 4776 | def : Pat<(v2i64 (X86pcmpgtq VR128:$src1, VR128:$src2)), |
| 4777 | (PCMPGTQrr VR128:$src1, VR128:$src2)>; |
| 4778 | def : Pat<(v2i64 (X86pcmpgtq VR128:$src1, (memop addr:$src2))), |
| 4779 | (PCMPGTQrm VR128:$src1, addr:$src2)>; |
Eric Christopher | b4dc13c | 2009-08-08 21:55:08 +0000 | [diff] [blame] | 4780 | |
Bruno Cardoso Lopes | 4f6bdf9 | 2010-07-07 03:39:29 +0000 | [diff] [blame] | 4781 | //===----------------------------------------------------------------------===// |
| 4782 | // SSE4.2 - String/text Processing Instructions |
| 4783 | //===----------------------------------------------------------------------===// |
| 4784 | |
| 4785 | // Packed Compare Implicit Length Strings, Return Mask |
| 4786 | let Defs = [EFLAGS], usesCustomInserter = 1 in { |
| 4787 | def PCMPISTRM128REG : SS42AI<0, Pseudo, (outs VR128:$dst), |
| 4788 | (ins VR128:$src1, VR128:$src2, i8imm:$src3), |
| 4789 | "#PCMPISTRM128rr PSEUDO!", |
| 4790 | [(set VR128:$dst, (int_x86_sse42_pcmpistrm128 VR128:$src1, VR128:$src2, |
| 4791 | imm:$src3))]>, OpSize; |
| 4792 | def PCMPISTRM128MEM : SS42AI<0, Pseudo, (outs VR128:$dst), |
| 4793 | (ins VR128:$src1, i128mem:$src2, i8imm:$src3), |
| 4794 | "#PCMPISTRM128rm PSEUDO!", |
| 4795 | [(set VR128:$dst, (int_x86_sse42_pcmpistrm128 |
| 4796 | VR128:$src1, (load addr:$src2), imm:$src3))]>, OpSize; |
| 4797 | } |
| 4798 | |
| 4799 | let Defs = [XMM0, EFLAGS], isAsmParserOnly = 1, |
| 4800 | Predicates = [HasAVX, HasSSE42] in { |
| 4801 | def VPCMPISTRM128rr : SS42AI<0x62, MRMSrcReg, (outs), |
| 4802 | (ins VR128:$src1, VR128:$src2, i8imm:$src3), |
| 4803 | "vpcmpistrm\t{$src3, $src2, $src1|$src1, $src2, $src3}", []>, OpSize, VEX; |
| 4804 | def VPCMPISTRM128rm : SS42AI<0x62, MRMSrcMem, (outs), |
| 4805 | (ins VR128:$src1, i128mem:$src2, i8imm:$src3), |
| 4806 | "vpcmpistrm\t{$src3, $src2, $src1|$src1, $src2, $src3}", []>, OpSize, VEX; |
| 4807 | } |
| 4808 | |
| 4809 | let Defs = [XMM0, EFLAGS] in { |
| 4810 | def PCMPISTRM128rr : SS42AI<0x62, MRMSrcReg, (outs), |
| 4811 | (ins VR128:$src1, VR128:$src2, i8imm:$src3), |
| 4812 | "pcmpistrm\t{$src3, $src2, $src1|$src1, $src2, $src3}", []>, OpSize; |
| 4813 | def PCMPISTRM128rm : SS42AI<0x62, MRMSrcMem, (outs), |
| 4814 | (ins VR128:$src1, i128mem:$src2, i8imm:$src3), |
| 4815 | "pcmpistrm\t{$src3, $src2, $src1|$src1, $src2, $src3}", []>, OpSize; |
| 4816 | } |
| 4817 | |
| 4818 | // Packed Compare Explicit Length Strings, Return Mask |
| 4819 | let Defs = [EFLAGS], Uses = [EAX, EDX], usesCustomInserter = 1 in { |
| 4820 | def PCMPESTRM128REG : SS42AI<0, Pseudo, (outs VR128:$dst), |
| 4821 | (ins VR128:$src1, VR128:$src3, i8imm:$src5), |
| 4822 | "#PCMPESTRM128rr PSEUDO!", |
| 4823 | [(set VR128:$dst, |
| 4824 | (int_x86_sse42_pcmpestrm128 |
| 4825 | VR128:$src1, EAX, VR128:$src3, EDX, imm:$src5))]>, OpSize; |
| 4826 | |
| 4827 | def PCMPESTRM128MEM : SS42AI<0, Pseudo, (outs VR128:$dst), |
| 4828 | (ins VR128:$src1, i128mem:$src3, i8imm:$src5), |
| 4829 | "#PCMPESTRM128rm PSEUDO!", |
| 4830 | [(set VR128:$dst, (int_x86_sse42_pcmpestrm128 |
| 4831 | VR128:$src1, EAX, (load addr:$src3), EDX, imm:$src5))]>, |
| 4832 | OpSize; |
| 4833 | } |
| 4834 | |
| 4835 | let isAsmParserOnly = 1, Predicates = [HasAVX, HasSSE42], |
| 4836 | Defs = [XMM0, EFLAGS], Uses = [EAX, EDX] in { |
| 4837 | def VPCMPESTRM128rr : SS42AI<0x60, MRMSrcReg, (outs), |
| 4838 | (ins VR128:$src1, VR128:$src3, i8imm:$src5), |
| 4839 | "vpcmpestrm\t{$src5, $src3, $src1|$src1, $src3, $src5}", []>, OpSize, VEX; |
| 4840 | def VPCMPESTRM128rm : SS42AI<0x60, MRMSrcMem, (outs), |
| 4841 | (ins VR128:$src1, i128mem:$src3, i8imm:$src5), |
| 4842 | "vpcmpestrm\t{$src5, $src3, $src1|$src1, $src3, $src5}", []>, OpSize, VEX; |
| 4843 | } |
| 4844 | |
| 4845 | let Defs = [XMM0, EFLAGS], Uses = [EAX, EDX] in { |
| 4846 | def PCMPESTRM128rr : SS42AI<0x60, MRMSrcReg, (outs), |
| 4847 | (ins VR128:$src1, VR128:$src3, i8imm:$src5), |
| 4848 | "pcmpestrm\t{$src5, $src3, $src1|$src1, $src3, $src5}", []>, OpSize; |
| 4849 | def PCMPESTRM128rm : SS42AI<0x60, MRMSrcMem, (outs), |
| 4850 | (ins VR128:$src1, i128mem:$src3, i8imm:$src5), |
| 4851 | "pcmpestrm\t{$src5, $src3, $src1|$src1, $src3, $src5}", []>, OpSize; |
| 4852 | } |
| 4853 | |
| 4854 | // Packed Compare Implicit Length Strings, Return Index |
| 4855 | let Defs = [ECX, EFLAGS] in { |
| 4856 | multiclass SS42AI_pcmpistri<Intrinsic IntId128, string asm = "pcmpistri"> { |
| 4857 | def rr : SS42AI<0x63, MRMSrcReg, (outs), |
| 4858 | (ins VR128:$src1, VR128:$src2, i8imm:$src3), |
| 4859 | !strconcat(asm, "\t{$src3, $src2, $src1|$src1, $src2, $src3}"), |
| 4860 | [(set ECX, (IntId128 VR128:$src1, VR128:$src2, imm:$src3)), |
| 4861 | (implicit EFLAGS)]>, OpSize; |
| 4862 | def rm : SS42AI<0x63, MRMSrcMem, (outs), |
| 4863 | (ins VR128:$src1, i128mem:$src2, i8imm:$src3), |
| 4864 | !strconcat(asm, "\t{$src3, $src2, $src1|$src1, $src2, $src3}"), |
| 4865 | [(set ECX, (IntId128 VR128:$src1, (load addr:$src2), imm:$src3)), |
| 4866 | (implicit EFLAGS)]>, OpSize; |
| 4867 | } |
| 4868 | } |
| 4869 | |
| 4870 | let isAsmParserOnly = 1, Predicates = [HasAVX, HasSSE42] in { |
| 4871 | defm VPCMPISTRI : SS42AI_pcmpistri<int_x86_sse42_pcmpistri128, "vpcmpistri">, |
| 4872 | VEX; |
| 4873 | defm VPCMPISTRIA : SS42AI_pcmpistri<int_x86_sse42_pcmpistria128, "vpcmpistri">, |
| 4874 | VEX; |
| 4875 | defm VPCMPISTRIC : SS42AI_pcmpistri<int_x86_sse42_pcmpistric128, "vpcmpistri">, |
| 4876 | VEX; |
| 4877 | defm VPCMPISTRIO : SS42AI_pcmpistri<int_x86_sse42_pcmpistrio128, "vpcmpistri">, |
| 4878 | VEX; |
| 4879 | defm VPCMPISTRIS : SS42AI_pcmpistri<int_x86_sse42_pcmpistris128, "vpcmpistri">, |
| 4880 | VEX; |
| 4881 | defm VPCMPISTRIZ : SS42AI_pcmpistri<int_x86_sse42_pcmpistriz128, "vpcmpistri">, |
| 4882 | VEX; |
| 4883 | } |
| 4884 | |
| 4885 | defm PCMPISTRI : SS42AI_pcmpistri<int_x86_sse42_pcmpistri128>; |
| 4886 | defm PCMPISTRIA : SS42AI_pcmpistri<int_x86_sse42_pcmpistria128>; |
| 4887 | defm PCMPISTRIC : SS42AI_pcmpistri<int_x86_sse42_pcmpistric128>; |
| 4888 | defm PCMPISTRIO : SS42AI_pcmpistri<int_x86_sse42_pcmpistrio128>; |
| 4889 | defm PCMPISTRIS : SS42AI_pcmpistri<int_x86_sse42_pcmpistris128>; |
| 4890 | defm PCMPISTRIZ : SS42AI_pcmpistri<int_x86_sse42_pcmpistriz128>; |
| 4891 | |
| 4892 | // Packed Compare Explicit Length Strings, Return Index |
| 4893 | let Defs = [ECX, EFLAGS], Uses = [EAX, EDX] in { |
| 4894 | multiclass SS42AI_pcmpestri<Intrinsic IntId128, string asm = "pcmpestri"> { |
| 4895 | def rr : SS42AI<0x61, MRMSrcReg, (outs), |
| 4896 | (ins VR128:$src1, VR128:$src3, i8imm:$src5), |
| 4897 | !strconcat(asm, "\t{$src5, $src3, $src1|$src1, $src3, $src5}"), |
| 4898 | [(set ECX, (IntId128 VR128:$src1, EAX, VR128:$src3, EDX, imm:$src5)), |
| 4899 | (implicit EFLAGS)]>, OpSize; |
| 4900 | def rm : SS42AI<0x61, MRMSrcMem, (outs), |
| 4901 | (ins VR128:$src1, i128mem:$src3, i8imm:$src5), |
| 4902 | !strconcat(asm, "\t{$src5, $src3, $src1|$src1, $src3, $src5}"), |
| 4903 | [(set ECX, |
| 4904 | (IntId128 VR128:$src1, EAX, (load addr:$src3), EDX, imm:$src5)), |
| 4905 | (implicit EFLAGS)]>, OpSize; |
| 4906 | } |
| 4907 | } |
| 4908 | |
| 4909 | let isAsmParserOnly = 1, Predicates = [HasAVX, HasSSE42] in { |
| 4910 | defm VPCMPESTRI : SS42AI_pcmpestri<int_x86_sse42_pcmpestri128, "vpcmpestri">, |
| 4911 | VEX; |
| 4912 | defm VPCMPESTRIA : SS42AI_pcmpestri<int_x86_sse42_pcmpestria128, "vpcmpestri">, |
| 4913 | VEX; |
| 4914 | defm VPCMPESTRIC : SS42AI_pcmpestri<int_x86_sse42_pcmpestric128, "vpcmpestri">, |
| 4915 | VEX; |
| 4916 | defm VPCMPESTRIO : SS42AI_pcmpestri<int_x86_sse42_pcmpestrio128, "vpcmpestri">, |
| 4917 | VEX; |
| 4918 | defm VPCMPESTRIS : SS42AI_pcmpestri<int_x86_sse42_pcmpestris128, "vpcmpestri">, |
| 4919 | VEX; |
| 4920 | defm VPCMPESTRIZ : SS42AI_pcmpestri<int_x86_sse42_pcmpestriz128, "vpcmpestri">, |
| 4921 | VEX; |
| 4922 | } |
| 4923 | |
| 4924 | defm PCMPESTRI : SS42AI_pcmpestri<int_x86_sse42_pcmpestri128>; |
| 4925 | defm PCMPESTRIA : SS42AI_pcmpestri<int_x86_sse42_pcmpestria128>; |
| 4926 | defm PCMPESTRIC : SS42AI_pcmpestri<int_x86_sse42_pcmpestric128>; |
| 4927 | defm PCMPESTRIO : SS42AI_pcmpestri<int_x86_sse42_pcmpestrio128>; |
| 4928 | defm PCMPESTRIS : SS42AI_pcmpestri<int_x86_sse42_pcmpestris128>; |
| 4929 | defm PCMPESTRIZ : SS42AI_pcmpestri<int_x86_sse42_pcmpestriz128>; |
| 4930 | |
| 4931 | //===----------------------------------------------------------------------===// |
| 4932 | // SSE4.2 - CRC Instructions |
| 4933 | //===----------------------------------------------------------------------===// |
| 4934 | |
| 4935 | // No CRC instructions have AVX equivalents |
| 4936 | |
Eric Christopher | b4dc13c | 2009-08-08 21:55:08 +0000 | [diff] [blame] | 4937 | // crc intrinsic instruction |
| 4938 | // This set of instructions are only rm, the only difference is the size |
| 4939 | // of r and m. |
| 4940 | let Constraints = "$src1 = $dst" in { |
Eric Christopher | 027c2b1 | 2009-08-10 21:48:58 +0000 | [diff] [blame] | 4941 | def CRC32m8 : SS42FI<0xF0, MRMSrcMem, (outs GR32:$dst), |
Eric Christopher | b4dc13c | 2009-08-08 21:55:08 +0000 | [diff] [blame] | 4942 | (ins GR32:$src1, i8mem:$src2), |
Kevin Enderby | b46b03b | 2010-03-19 20:04:42 +0000 | [diff] [blame] | 4943 | "crc32{b} \t{$src2, $src1|$src1, $src2}", |
Eric Christopher | b4dc13c | 2009-08-08 21:55:08 +0000 | [diff] [blame] | 4944 | [(set GR32:$dst, |
| 4945 | (int_x86_sse42_crc32_8 GR32:$src1, |
Kevin Enderby | b46b03b | 2010-03-19 20:04:42 +0000 | [diff] [blame] | 4946 | (load addr:$src2)))]>; |
Eric Christopher | 027c2b1 | 2009-08-10 21:48:58 +0000 | [diff] [blame] | 4947 | def CRC32r8 : SS42FI<0xF0, MRMSrcReg, (outs GR32:$dst), |
Eric Christopher | b4dc13c | 2009-08-08 21:55:08 +0000 | [diff] [blame] | 4948 | (ins GR32:$src1, GR8:$src2), |
Kevin Enderby | b46b03b | 2010-03-19 20:04:42 +0000 | [diff] [blame] | 4949 | "crc32{b} \t{$src2, $src1|$src1, $src2}", |
Eric Christopher | b4dc13c | 2009-08-08 21:55:08 +0000 | [diff] [blame] | 4950 | [(set GR32:$dst, |
Kevin Enderby | b46b03b | 2010-03-19 20:04:42 +0000 | [diff] [blame] | 4951 | (int_x86_sse42_crc32_8 GR32:$src1, GR8:$src2))]>; |
Eric Christopher | 027c2b1 | 2009-08-10 21:48:58 +0000 | [diff] [blame] | 4952 | def CRC32m16 : SS42FI<0xF1, MRMSrcMem, (outs GR32:$dst), |
Eric Christopher | b4dc13c | 2009-08-08 21:55:08 +0000 | [diff] [blame] | 4953 | (ins GR32:$src1, i16mem:$src2), |
Kevin Enderby | b46b03b | 2010-03-19 20:04:42 +0000 | [diff] [blame] | 4954 | "crc32{w} \t{$src2, $src1|$src1, $src2}", |
Eric Christopher | b4dc13c | 2009-08-08 21:55:08 +0000 | [diff] [blame] | 4955 | [(set GR32:$dst, |
| 4956 | (int_x86_sse42_crc32_16 GR32:$src1, |
| 4957 | (load addr:$src2)))]>, |
| 4958 | OpSize; |
Eric Christopher | 027c2b1 | 2009-08-10 21:48:58 +0000 | [diff] [blame] | 4959 | def CRC32r16 : SS42FI<0xF1, MRMSrcReg, (outs GR32:$dst), |
Eric Christopher | b4dc13c | 2009-08-08 21:55:08 +0000 | [diff] [blame] | 4960 | (ins GR32:$src1, GR16:$src2), |
Kevin Enderby | b46b03b | 2010-03-19 20:04:42 +0000 | [diff] [blame] | 4961 | "crc32{w} \t{$src2, $src1|$src1, $src2}", |
Eric Christopher | b4dc13c | 2009-08-08 21:55:08 +0000 | [diff] [blame] | 4962 | [(set GR32:$dst, |
Eric Christopher | 027c2b1 | 2009-08-10 21:48:58 +0000 | [diff] [blame] | 4963 | (int_x86_sse42_crc32_16 GR32:$src1, GR16:$src2))]>, |
Eric Christopher | b4dc13c | 2009-08-08 21:55:08 +0000 | [diff] [blame] | 4964 | OpSize; |
Eric Christopher | 027c2b1 | 2009-08-10 21:48:58 +0000 | [diff] [blame] | 4965 | def CRC32m32 : SS42FI<0xF1, MRMSrcMem, (outs GR32:$dst), |
Eric Christopher | b4dc13c | 2009-08-08 21:55:08 +0000 | [diff] [blame] | 4966 | (ins GR32:$src1, i32mem:$src2), |
Kevin Enderby | b46b03b | 2010-03-19 20:04:42 +0000 | [diff] [blame] | 4967 | "crc32{l} \t{$src2, $src1|$src1, $src2}", |
Eric Christopher | b4dc13c | 2009-08-08 21:55:08 +0000 | [diff] [blame] | 4968 | [(set GR32:$dst, |
| 4969 | (int_x86_sse42_crc32_32 GR32:$src1, |
Kevin Enderby | b46b03b | 2010-03-19 20:04:42 +0000 | [diff] [blame] | 4970 | (load addr:$src2)))]>; |
Eric Christopher | 027c2b1 | 2009-08-10 21:48:58 +0000 | [diff] [blame] | 4971 | def CRC32r32 : SS42FI<0xF1, MRMSrcReg, (outs GR32:$dst), |
Eric Christopher | b4dc13c | 2009-08-08 21:55:08 +0000 | [diff] [blame] | 4972 | (ins GR32:$src1, GR32:$src2), |
Kevin Enderby | b46b03b | 2010-03-19 20:04:42 +0000 | [diff] [blame] | 4973 | "crc32{l} \t{$src2, $src1|$src1, $src2}", |
Eric Christopher | b4dc13c | 2009-08-08 21:55:08 +0000 | [diff] [blame] | 4974 | [(set GR32:$dst, |
Kevin Enderby | b46b03b | 2010-03-19 20:04:42 +0000 | [diff] [blame] | 4975 | (int_x86_sse42_crc32_32 GR32:$src1, GR32:$src2))]>; |
| 4976 | def CRC64m8 : SS42FI<0xF0, MRMSrcMem, (outs GR64:$dst), |
| 4977 | (ins GR64:$src1, i8mem:$src2), |
| 4978 | "crc32{b} \t{$src2, $src1|$src1, $src2}", |
Eric Christopher | b4dc13c | 2009-08-08 21:55:08 +0000 | [diff] [blame] | 4979 | [(set GR64:$dst, |
Kevin Enderby | b46b03b | 2010-03-19 20:04:42 +0000 | [diff] [blame] | 4980 | (int_x86_sse42_crc64_8 GR64:$src1, |
Eric Christopher | b4dc13c | 2009-08-08 21:55:08 +0000 | [diff] [blame] | 4981 | (load addr:$src2)))]>, |
Kevin Enderby | b46b03b | 2010-03-19 20:04:42 +0000 | [diff] [blame] | 4982 | REX_W; |
| 4983 | def CRC64r8 : SS42FI<0xF0, MRMSrcReg, (outs GR64:$dst), |
| 4984 | (ins GR64:$src1, GR8:$src2), |
| 4985 | "crc32{b} \t{$src2, $src1|$src1, $src2}", |
Eric Christopher | b4dc13c | 2009-08-08 21:55:08 +0000 | [diff] [blame] | 4986 | [(set GR64:$dst, |
Kevin Enderby | b46b03b | 2010-03-19 20:04:42 +0000 | [diff] [blame] | 4987 | (int_x86_sse42_crc64_8 GR64:$src1, GR8:$src2))]>, |
| 4988 | REX_W; |
| 4989 | def CRC64m64 : SS42FI<0xF1, MRMSrcMem, (outs GR64:$dst), |
| 4990 | (ins GR64:$src1, i64mem:$src2), |
| 4991 | "crc32{q} \t{$src2, $src1|$src1, $src2}", |
| 4992 | [(set GR64:$dst, |
| 4993 | (int_x86_sse42_crc64_64 GR64:$src1, |
| 4994 | (load addr:$src2)))]>, |
| 4995 | REX_W; |
| 4996 | def CRC64r64 : SS42FI<0xF1, MRMSrcReg, (outs GR64:$dst), |
| 4997 | (ins GR64:$src1, GR64:$src2), |
| 4998 | "crc32{q} \t{$src2, $src1|$src1, $src2}", |
| 4999 | [(set GR64:$dst, |
| 5000 | (int_x86_sse42_crc64_64 GR64:$src1, GR64:$src2))]>, |
| 5001 | REX_W; |
Eric Christopher | b4dc13c | 2009-08-08 21:55:08 +0000 | [diff] [blame] | 5002 | } |
Eric Christopher | b120ab4 | 2009-08-18 22:50:32 +0000 | [diff] [blame] | 5003 | |
Eric Christopher | 6d1cd1c | 2010-04-02 21:54:27 +0000 | [diff] [blame] | 5004 | //===----------------------------------------------------------------------===// |
| 5005 | // AES-NI Instructions |
| 5006 | //===----------------------------------------------------------------------===// |
| 5007 | |
Bruno Cardoso Lopes | ced9ec9 | 2010-07-07 18:24:20 +0000 | [diff] [blame] | 5008 | multiclass AESI_binop_rm_int<bits<8> opc, string OpcodeStr, |
| 5009 | Intrinsic IntId128, bit Is2Addr = 1> { |
| 5010 | def rr : AES8I<opc, MRMSrcReg, (outs VR128:$dst), |
| 5011 | (ins VR128:$src1, VR128:$src2), |
| 5012 | !if(Is2Addr, |
| 5013 | !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"), |
| 5014 | !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")), |
| 5015 | [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>, |
| 5016 | OpSize; |
| 5017 | def rm : AES8I<opc, MRMSrcMem, (outs VR128:$dst), |
| 5018 | (ins VR128:$src1, i128mem:$src2), |
| 5019 | !if(Is2Addr, |
| 5020 | !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"), |
| 5021 | !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")), |
| 5022 | [(set VR128:$dst, |
| 5023 | (IntId128 VR128:$src1, |
| 5024 | (bitconvert (memopv16i8 addr:$src2))))]>, OpSize; |
Eric Christopher | 6d1cd1c | 2010-04-02 21:54:27 +0000 | [diff] [blame] | 5025 | } |
| 5026 | |
Bruno Cardoso Lopes | ced9ec9 | 2010-07-07 18:24:20 +0000 | [diff] [blame] | 5027 | // Perform One Round of an AES Encryption/Decryption Flow |
| 5028 | let isAsmParserOnly = 1, Predicates = [HasAVX, HasAES] in { |
| 5029 | defm VAESENC : AESI_binop_rm_int<0xDC, "vaesenc", |
| 5030 | int_x86_aesni_aesenc, 0>, VEX_4V; |
| 5031 | defm VAESENCLAST : AESI_binop_rm_int<0xDD, "vaesenclast", |
| 5032 | int_x86_aesni_aesenclast, 0>, VEX_4V; |
| 5033 | defm VAESDEC : AESI_binop_rm_int<0xDE, "vaesdec", |
| 5034 | int_x86_aesni_aesdec, 0>, VEX_4V; |
| 5035 | defm VAESDECLAST : AESI_binop_rm_int<0xDF, "vaesdeclast", |
| 5036 | int_x86_aesni_aesdeclast, 0>, VEX_4V; |
| 5037 | } |
| 5038 | |
| 5039 | let Constraints = "$src1 = $dst" in { |
| 5040 | defm AESENC : AESI_binop_rm_int<0xDC, "aesenc", |
| 5041 | int_x86_aesni_aesenc>; |
| 5042 | defm AESENCLAST : AESI_binop_rm_int<0xDD, "aesenclast", |
| 5043 | int_x86_aesni_aesenclast>; |
| 5044 | defm AESDEC : AESI_binop_rm_int<0xDE, "aesdec", |
| 5045 | int_x86_aesni_aesdec>; |
| 5046 | defm AESDECLAST : AESI_binop_rm_int<0xDF, "aesdeclast", |
| 5047 | int_x86_aesni_aesdeclast>; |
| 5048 | } |
Eric Christopher | 6d1cd1c | 2010-04-02 21:54:27 +0000 | [diff] [blame] | 5049 | |
Eric Christopher | 6d1cd1c | 2010-04-02 21:54:27 +0000 | [diff] [blame] | 5050 | def : Pat<(v2i64 (int_x86_aesni_aesenc VR128:$src1, VR128:$src2)), |
| 5051 | (AESENCrr VR128:$src1, VR128:$src2)>; |
| 5052 | def : Pat<(v2i64 (int_x86_aesni_aesenc VR128:$src1, (memop addr:$src2))), |
| 5053 | (AESENCrm VR128:$src1, addr:$src2)>; |
| 5054 | def : Pat<(v2i64 (int_x86_aesni_aesenclast VR128:$src1, VR128:$src2)), |
| 5055 | (AESENCLASTrr VR128:$src1, VR128:$src2)>; |
| 5056 | def : Pat<(v2i64 (int_x86_aesni_aesenclast VR128:$src1, (memop addr:$src2))), |
| 5057 | (AESENCLASTrm VR128:$src1, addr:$src2)>; |
| 5058 | def : Pat<(v2i64 (int_x86_aesni_aesdec VR128:$src1, VR128:$src2)), |
| 5059 | (AESDECrr VR128:$src1, VR128:$src2)>; |
| 5060 | def : Pat<(v2i64 (int_x86_aesni_aesdec VR128:$src1, (memop addr:$src2))), |
| 5061 | (AESDECrm VR128:$src1, addr:$src2)>; |
| 5062 | def : Pat<(v2i64 (int_x86_aesni_aesdeclast VR128:$src1, VR128:$src2)), |
| 5063 | (AESDECLASTrr VR128:$src1, VR128:$src2)>; |
| 5064 | def : Pat<(v2i64 (int_x86_aesni_aesdeclast VR128:$src1, (memop addr:$src2))), |
| 5065 | (AESDECLASTrm VR128:$src1, addr:$src2)>; |
| 5066 | |
Bruno Cardoso Lopes | ced9ec9 | 2010-07-07 18:24:20 +0000 | [diff] [blame] | 5067 | // Perform the AES InvMixColumn Transformation |
| 5068 | let isAsmParserOnly = 1, Predicates = [HasAVX, HasAES] in { |
| 5069 | def VAESIMCrr : AES8I<0xDB, MRMSrcReg, (outs VR128:$dst), |
| 5070 | (ins VR128:$src1), |
| 5071 | "vaesimc\t{$src1, $dst|$dst, $src1}", |
| 5072 | [(set VR128:$dst, |
| 5073 | (int_x86_aesni_aesimc VR128:$src1))]>, |
| 5074 | OpSize, VEX; |
| 5075 | def VAESIMCrm : AES8I<0xDB, MRMSrcMem, (outs VR128:$dst), |
| 5076 | (ins i128mem:$src1), |
| 5077 | "vaesimc\t{$src1, $dst|$dst, $src1}", |
| 5078 | [(set VR128:$dst, |
| 5079 | (int_x86_aesni_aesimc (bitconvert (memopv2i64 addr:$src1))))]>, |
| 5080 | OpSize, VEX; |
| 5081 | } |
Eric Christopher | b3500fd | 2010-04-02 23:48:33 +0000 | [diff] [blame] | 5082 | def AESIMCrr : AES8I<0xDB, MRMSrcReg, (outs VR128:$dst), |
| 5083 | (ins VR128:$src1), |
| 5084 | "aesimc\t{$src1, $dst|$dst, $src1}", |
| 5085 | [(set VR128:$dst, |
| 5086 | (int_x86_aesni_aesimc VR128:$src1))]>, |
| 5087 | OpSize; |
Eric Christopher | b3500fd | 2010-04-02 23:48:33 +0000 | [diff] [blame] | 5088 | def AESIMCrm : AES8I<0xDB, MRMSrcMem, (outs VR128:$dst), |
| 5089 | (ins i128mem:$src1), |
| 5090 | "aesimc\t{$src1, $dst|$dst, $src1}", |
| 5091 | [(set VR128:$dst, |
| 5092 | (int_x86_aesni_aesimc (bitconvert (memopv2i64 addr:$src1))))]>, |
| 5093 | OpSize; |
| 5094 | |
Bruno Cardoso Lopes | ced9ec9 | 2010-07-07 18:24:20 +0000 | [diff] [blame] | 5095 | // AES Round Key Generation Assist |
| 5096 | let isAsmParserOnly = 1, Predicates = [HasAVX, HasAES] in { |
| 5097 | def VAESKEYGENASSIST128rr : AESAI<0xDF, MRMSrcReg, (outs VR128:$dst), |
| 5098 | (ins VR128:$src1, i8imm:$src2), |
| 5099 | "vaeskeygenassist\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 5100 | [(set VR128:$dst, |
| 5101 | (int_x86_aesni_aeskeygenassist VR128:$src1, imm:$src2))]>, |
| 5102 | OpSize, VEX; |
| 5103 | def VAESKEYGENASSIST128rm : AESAI<0xDF, MRMSrcMem, (outs VR128:$dst), |
| 5104 | (ins i128mem:$src1, i8imm:$src2), |
| 5105 | "vaeskeygenassist\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 5106 | [(set VR128:$dst, |
| 5107 | (int_x86_aesni_aeskeygenassist (bitconvert (memopv2i64 addr:$src1)), |
| 5108 | imm:$src2))]>, |
| 5109 | OpSize, VEX; |
| 5110 | } |
Eric Christopher | 6d1cd1c | 2010-04-02 21:54:27 +0000 | [diff] [blame] | 5111 | def AESKEYGENASSIST128rr : AESAI<0xDF, MRMSrcReg, (outs VR128:$dst), |
Eric Christopher | 7e2f5aa | 2010-05-25 17:33:22 +0000 | [diff] [blame] | 5112 | (ins VR128:$src1, i8imm:$src2), |
Eric Christopher | 6d1cd1c | 2010-04-02 21:54:27 +0000 | [diff] [blame] | 5113 | "aeskeygenassist\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 5114 | [(set VR128:$dst, |
| 5115 | (int_x86_aesni_aeskeygenassist VR128:$src1, imm:$src2))]>, |
| 5116 | OpSize; |
| 5117 | def AESKEYGENASSIST128rm : AESAI<0xDF, MRMSrcMem, (outs VR128:$dst), |
Eric Christopher | 7e2f5aa | 2010-05-25 17:33:22 +0000 | [diff] [blame] | 5118 | (ins i128mem:$src1, i8imm:$src2), |
Eric Christopher | 6d1cd1c | 2010-04-02 21:54:27 +0000 | [diff] [blame] | 5119 | "aeskeygenassist\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 5120 | [(set VR128:$dst, |
| 5121 | (int_x86_aesni_aeskeygenassist (bitconvert (memopv2i64 addr:$src1)), |
| 5122 | imm:$src2))]>, |
| 5123 | OpSize; |