blob: 96a82f32526482368355a2fa6759168e0b0819ed [file] [log] [blame]
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00001//====- X86InstrSSE.td - Describe the X86 Instruction Set --*- tablegen -*-===//
Eric Christopher44b93ff2009-07-31 20:07:27 +00002//
Evan Chengffcb95b2006-02-21 19:13:53 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Eric Christopher44b93ff2009-07-31 20:07:27 +00007//
Evan Chengffcb95b2006-02-21 19:13:53 +00008//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 SSE instruction set, defining the instructions,
11// and properties of the instructions which are needed for code generation,
12// machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Chris Lattner3a7cd952006-10-07 21:55:32 +000016
Evan Cheng4e4c71e2006-02-21 20:00:20 +000017//===----------------------------------------------------------------------===//
18// SSE scalar FP Instructions
19//===----------------------------------------------------------------------===//
20
Dan Gohman533297b2009-10-29 18:10:34 +000021// CMOV* - Used to implement the SSE SELECT DAG operation. Expanded after
22// instruction selection into a branch sequence.
23let Uses = [EFLAGS], usesCustomInserter = 1 in {
Evan Cheng4e4c71e2006-02-21 20:00:20 +000024 def CMOV_FR32 : I<0, Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +000025 (outs FR32:$dst), (ins FR32:$t, FR32:$f, i8imm:$cond),
Evan Cheng4e4c71e2006-02-21 20:00:20 +000026 "#CMOV_FR32 PSEUDO!",
Evan Chenge5f62042007-09-29 00:00:36 +000027 [(set FR32:$dst, (X86cmov FR32:$t, FR32:$f, imm:$cond,
28 EFLAGS))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +000029 def CMOV_FR64 : I<0, Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +000030 (outs FR64:$dst), (ins FR64:$t, FR64:$f, i8imm:$cond),
Evan Cheng4e4c71e2006-02-21 20:00:20 +000031 "#CMOV_FR64 PSEUDO!",
Evan Chenge5f62042007-09-29 00:00:36 +000032 [(set FR64:$dst, (X86cmov FR64:$t, FR64:$f, imm:$cond,
33 EFLAGS))]>;
Evan Chengf7c378e2006-04-10 07:23:14 +000034 def CMOV_V4F32 : I<0, Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +000035 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Evan Chengf7c378e2006-04-10 07:23:14 +000036 "#CMOV_V4F32 PSEUDO!",
37 [(set VR128:$dst,
Evan Chenge5f62042007-09-29 00:00:36 +000038 (v4f32 (X86cmov VR128:$t, VR128:$f, imm:$cond,
39 EFLAGS)))]>;
Evan Chengf7c378e2006-04-10 07:23:14 +000040 def CMOV_V2F64 : I<0, Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +000041 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Evan Chengf7c378e2006-04-10 07:23:14 +000042 "#CMOV_V2F64 PSEUDO!",
43 [(set VR128:$dst,
Evan Chenge5f62042007-09-29 00:00:36 +000044 (v2f64 (X86cmov VR128:$t, VR128:$f, imm:$cond,
45 EFLAGS)))]>;
Evan Chengf7c378e2006-04-10 07:23:14 +000046 def CMOV_V2I64 : I<0, Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +000047 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Evan Chengf7c378e2006-04-10 07:23:14 +000048 "#CMOV_V2I64 PSEUDO!",
49 [(set VR128:$dst,
Evan Chenge5f62042007-09-29 00:00:36 +000050 (v2i64 (X86cmov VR128:$t, VR128:$f, imm:$cond,
Evan Cheng0488db92007-09-25 01:57:46 +000051 EFLAGS)))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +000052}
53
Bill Wendlingddd35322007-05-02 23:11:52 +000054//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +000055// SSE 1 & 2 Instructions Classes
56//===----------------------------------------------------------------------===//
57
58/// sse12_fp_scalar - SSE 1 & 2 scalar instructions class
59multiclass sse12_fp_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +000060 RegisterClass RC, X86MemOperand x86memop,
61 bit Is2Addr = 1> {
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +000062 let isCommutable = 1 in {
63 def rr : SI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2),
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +000064 !if(Is2Addr,
65 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
66 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
67 [(set RC:$dst, (OpNode RC:$src1, RC:$src2))]>;
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +000068 }
Bruno Cardoso Lopesb7cc3f62010-06-21 21:28:07 +000069 def rm : SI<opc, MRMSrcMem, (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +000070 !if(Is2Addr,
71 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
72 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
73 [(set RC:$dst, (OpNode RC:$src1, (load addr:$src2)))]>;
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +000074}
75
76/// sse12_fp_scalar_int - SSE 1 & 2 scalar instructions intrinsics class
77multiclass sse12_fp_scalar_int<bits<8> opc, string OpcodeStr, RegisterClass RC,
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +000078 string asm, string SSEVer, string FPSizeStr,
79 Operand memopr, ComplexPattern mem_cpat,
80 bit Is2Addr = 1> {
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +000081 def rr_Int : SI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2),
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +000082 !if(Is2Addr,
83 !strconcat(asm, "\t{$src2, $dst|$dst, $src2}"),
84 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
85 [(set RC:$dst, (!nameconcat<Intrinsic>("int_x86_sse",
86 !strconcat(SSEVer, !strconcat("_",
87 !strconcat(OpcodeStr, FPSizeStr))))
88 RC:$src1, RC:$src2))]>;
Bruno Cardoso Lopesb7cc3f62010-06-21 21:28:07 +000089 def rm_Int : SI<opc, MRMSrcMem, (outs RC:$dst), (ins RC:$src1, memopr:$src2),
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +000090 !if(Is2Addr,
91 !strconcat(asm, "\t{$src2, $dst|$dst, $src2}"),
92 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
93 [(set RC:$dst, (!nameconcat<Intrinsic>("int_x86_sse",
94 !strconcat(SSEVer, !strconcat("_",
95 !strconcat(OpcodeStr, FPSizeStr))))
96 RC:$src1, mem_cpat:$src2))]>;
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +000097}
98
99/// sse12_fp_packed - SSE 1 & 2 packed instructions class
100multiclass sse12_fp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
101 RegisterClass RC, ValueType vt,
102 X86MemOperand x86memop, PatFrag mem_frag,
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +0000103 Domain d, bit Is2Addr = 1> {
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +0000104 let isCommutable = 1 in
105 def rr : PI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2),
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +0000106 !if(Is2Addr,
107 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
108 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
109 [(set RC:$dst, (vt (OpNode RC:$src1, RC:$src2)))], d>;
110 let mayLoad = 1 in
Bruno Cardoso Lopesf4f4bad2010-06-19 02:44:01 +0000111 def rm : PI<opc, MRMSrcMem, (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +0000112 !if(Is2Addr,
113 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
114 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
115 [(set RC:$dst, (OpNode RC:$src1, (mem_frag addr:$src2)))], d>;
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +0000116}
117
Bruno Cardoso Lopesf6ff0032010-06-19 04:09:22 +0000118/// sse12_fp_packed_logical_rm - SSE 1 & 2 packed instructions class
119multiclass sse12_fp_packed_logical_rm<bits<8> opc, RegisterClass RC, Domain d,
120 string OpcodeStr, X86MemOperand x86memop,
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +0000121 list<dag> pat_rr, list<dag> pat_rm,
122 bit Is2Addr = 1> {
Bruno Cardoso Lopesf6ff0032010-06-19 04:09:22 +0000123 let isCommutable = 1 in
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +0000124 def rr : PI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2),
125 !if(Is2Addr,
126 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
127 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
128 pat_rr, d>;
129 def rm : PI<opc, MRMSrcMem, (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
130 !if(Is2Addr,
131 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
132 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
133 pat_rm, d>;
Bruno Cardoso Lopesf6ff0032010-06-19 04:09:22 +0000134}
135
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +0000136/// sse12_fp_packed_int - SSE 1 & 2 packed instructions intrinsics class
137multiclass sse12_fp_packed_int<bits<8> opc, string OpcodeStr, RegisterClass RC,
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +0000138 string asm, string SSEVer, string FPSizeStr,
139 X86MemOperand x86memop, PatFrag mem_frag,
140 Domain d, bit Is2Addr = 1> {
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +0000141 def rr_Int : PI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2),
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +0000142 !if(Is2Addr,
143 !strconcat(asm, "\t{$src2, $dst|$dst, $src2}"),
144 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
145 [(set RC:$dst, (!nameconcat<Intrinsic>("int_x86_sse",
146 !strconcat(SSEVer, !strconcat("_",
147 !strconcat(OpcodeStr, FPSizeStr))))
148 RC:$src1, RC:$src2))], d>;
149 def rm_Int : PI<opc, MRMSrcMem, (outs RC:$dst), (ins RC:$src1,x86memop:$src2),
150 !if(Is2Addr,
151 !strconcat(asm, "\t{$src2, $dst|$dst, $src2}"),
152 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
153 [(set RC:$dst, (!nameconcat<Intrinsic>("int_x86_sse",
154 !strconcat(SSEVer, !strconcat("_",
155 !strconcat(OpcodeStr, FPSizeStr))))
156 RC:$src1, (mem_frag addr:$src2)))], d>;
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +0000157}
158
159//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000160// SSE 1 & 2 - Move Instructions
161//===----------------------------------------------------------------------===//
162
Bruno Cardoso Lopesc3d57b12010-06-22 22:38:56 +0000163class sse12_move_rr<RegisterClass RC, ValueType vt, string asm> :
164 SI<0x10, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, RC:$src2), asm,
165 [(set (vt VR128:$dst), (movl VR128:$src1, (scalar_to_vector RC:$src2)))]>;
166
167// Loading from memory automatically zeroing upper bits.
168class sse12_move_rm<RegisterClass RC, X86MemOperand x86memop,
169 PatFrag mem_pat, string OpcodeStr> :
170 SI<0x10, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
171 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
172 [(set RC:$dst, (mem_pat addr:$src))]>;
173
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000174// Move Instructions. Register-to-register movss/movsd is not used for FR32/64
175// register copies because it's a partial register update; FsMOVAPSrr/FsMOVAPDrr
176// is used instead. Register-to-register movss/movsd is not modeled as an
177// INSERT_SUBREG because INSERT_SUBREG requires that the insert be implementable
178// in terms of a copy, and just mentioned, we don't use movss/movsd for copies.
Bruno Cardoso Lopesc3d57b12010-06-22 22:38:56 +0000179let isAsmParserOnly = 1 in {
180 def VMOVSSrr : sse12_move_rr<FR32, v4f32,
181 "movss\t{$src2, $src1, $dst|$dst, $src1, $src2}">, XS, VEX_4V;
182 def VMOVSDrr : sse12_move_rr<FR64, v2f64,
183 "movsd\t{$src2, $src1, $dst|$dst, $src1, $src2}">, XD, VEX_4V;
184
185 let canFoldAsLoad = 1, isReMaterializable = 1 in {
186 def VMOVSSrm : sse12_move_rm<FR32, f32mem, loadf32, "movss">, XS, VEX;
187
188 let AddedComplexity = 20 in
189 def VMOVSDrm : sse12_move_rm<FR64, f64mem, loadf64, "movsd">, XD, VEX;
190 }
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000191}
192
Bruno Cardoso Lopesc3d57b12010-06-22 22:38:56 +0000193let Constraints = "$src1 = $dst" in {
194 def MOVSSrr : sse12_move_rr<FR32, v4f32,
195 "movss\t{$src2, $dst|$dst, $src2}">, XS;
196 def MOVSDrr : sse12_move_rr<FR64, v2f64,
197 "movsd\t{$src2, $dst|$dst, $src2}">, XD;
198}
199
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000200let canFoldAsLoad = 1, isReMaterializable = 1 in {
Bruno Cardoso Lopesc3d57b12010-06-22 22:38:56 +0000201 def MOVSSrm : sse12_move_rm<FR32, f32mem, loadf32, "movss">, XS;
202
203 let AddedComplexity = 20 in
204 def MOVSDrm : sse12_move_rm<FR64, f64mem, loadf64, "movsd">, XD;
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000205}
206
207let AddedComplexity = 15 in {
208// Extract the low 32-bit value from one vector and insert it into another.
209def : Pat<(v4f32 (movl VR128:$src1, VR128:$src2)),
210 (MOVSSrr (v4f32 VR128:$src1),
211 (EXTRACT_SUBREG (v4f32 VR128:$src2), sub_ss))>;
212// Extract the low 64-bit value from one vector and insert it into another.
213def : Pat<(v2f64 (movl VR128:$src1, VR128:$src2)),
214 (MOVSDrr (v2f64 VR128:$src1),
215 (EXTRACT_SUBREG (v2f64 VR128:$src2), sub_sd))>;
216}
217
218// Implicitly promote a 32-bit scalar to a vector.
219def : Pat<(v4f32 (scalar_to_vector FR32:$src)),
220 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), FR32:$src, sub_ss)>;
221// Implicitly promote a 64-bit scalar to a vector.
222def : Pat<(v2f64 (scalar_to_vector FR64:$src)),
223 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), FR64:$src, sub_sd)>;
224
225let AddedComplexity = 20 in {
226// MOVSSrm zeros the high parts of the register; represent this
227// with SUBREG_TO_REG.
228def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
229 (SUBREG_TO_REG (i32 0), (MOVSSrm addr:$src), sub_ss)>;
230def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
231 (SUBREG_TO_REG (i32 0), (MOVSSrm addr:$src), sub_ss)>;
232def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
233 (SUBREG_TO_REG (i32 0), (MOVSSrm addr:$src), sub_ss)>;
234// MOVSDrm zeros the high parts of the register; represent this
235// with SUBREG_TO_REG.
236def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
237 (SUBREG_TO_REG (i64 0), (MOVSDrm addr:$src), sub_sd)>;
238def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
239 (SUBREG_TO_REG (i64 0), (MOVSDrm addr:$src), sub_sd)>;
240def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
241 (SUBREG_TO_REG (i64 0), (MOVSDrm addr:$src), sub_sd)>;
242def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
243 (SUBREG_TO_REG (i64 0), (MOVSDrm addr:$src), sub_sd)>;
244def : Pat<(v2f64 (X86vzload addr:$src)),
245 (SUBREG_TO_REG (i64 0), (MOVSDrm addr:$src), sub_sd)>;
246}
247
248// Store scalar value to memory.
249def MOVSSmr : SSI<0x11, MRMDestMem, (outs), (ins f32mem:$dst, FR32:$src),
250 "movss\t{$src, $dst|$dst, $src}",
251 [(store FR32:$src, addr:$dst)]>;
252def MOVSDmr : SDI<0x11, MRMDestMem, (outs), (ins f64mem:$dst, FR64:$src),
253 "movsd\t{$src, $dst|$dst, $src}",
254 [(store FR64:$src, addr:$dst)]>;
255
Bruno Cardoso Lopesc3d57b12010-06-22 22:38:56 +0000256let isAsmParserOnly = 1 in {
257def VMOVSSmr : SI<0x11, MRMDestMem, (outs), (ins f32mem:$dst, FR32:$src),
258 "movss\t{$src, $dst|$dst, $src}",
259 [(store FR32:$src, addr:$dst)]>, XS, VEX_4V;
260def VMOVSDmr : SI<0x11, MRMDestMem, (outs), (ins f64mem:$dst, FR64:$src),
261 "movsd\t{$src, $dst|$dst, $src}",
262 [(store FR64:$src, addr:$dst)]>, XD, VEX_4V;
263}
264
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000265// Extract and store.
266def : Pat<(store (f32 (vector_extract (v4f32 VR128:$src), (iPTR 0))),
267 addr:$dst),
268 (MOVSSmr addr:$dst,
269 (EXTRACT_SUBREG (v4f32 VR128:$src), sub_ss))>;
270def : Pat<(store (f64 (vector_extract (v2f64 VR128:$src), (iPTR 0))),
271 addr:$dst),
272 (MOVSDmr addr:$dst,
273 (EXTRACT_SUBREG (v2f64 VR128:$src), sub_sd))>;
274
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000275// Move Aligned/Unaligned floating point values
276multiclass sse12_mov_packed<bits<8> opc, RegisterClass RC,
277 X86MemOperand x86memop, PatFrag ld_frag,
278 string asm, Domain d,
279 bit IsReMaterializable = 1> {
280let neverHasSideEffects = 1 in
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000281 def rr : PI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
282 !strconcat(asm, "\t{$src, $dst|$dst, $src}"), [], d>;
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000283let canFoldAsLoad = 1, isReMaterializable = IsReMaterializable in
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000284 def rm : PI<opc, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
285 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000286 [(set RC:$dst, (ld_frag addr:$src))], d>;
287}
288
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000289let isAsmParserOnly = 1 in {
290defm VMOVAPS : sse12_mov_packed<0x28, VR128, f128mem, alignedloadv4f32,
291 "movaps", SSEPackedSingle>, VEX;
292defm VMOVAPD : sse12_mov_packed<0x28, VR128, f128mem, alignedloadv2f64,
293 "movapd", SSEPackedDouble>, OpSize, VEX;
294defm VMOVUPS : sse12_mov_packed<0x10, VR128, f128mem, loadv4f32,
295 "movups", SSEPackedSingle>, VEX;
296defm VMOVUPD : sse12_mov_packed<0x10, VR128, f128mem, loadv2f64,
297 "movupd", SSEPackedDouble, 0>, OpSize, VEX;
Bruno Cardoso Lopese86b01c2010-07-09 18:27:43 +0000298
299defm VMOVAPSY : sse12_mov_packed<0x28, VR256, f256mem, alignedloadv8f32,
300 "movaps", SSEPackedSingle>, VEX;
301defm VMOVAPDY : sse12_mov_packed<0x28, VR256, f256mem, alignedloadv4f64,
302 "movapd", SSEPackedDouble>, OpSize, VEX;
303defm VMOVUPSY : sse12_mov_packed<0x10, VR256, f256mem, loadv8f32,
304 "movups", SSEPackedSingle>, VEX;
305defm VMOVUPDY : sse12_mov_packed<0x10, VR256, f256mem, loadv4f64,
306 "movupd", SSEPackedDouble, 0>, OpSize, VEX;
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000307}
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000308defm MOVAPS : sse12_mov_packed<0x28, VR128, f128mem, alignedloadv4f32,
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000309 "movaps", SSEPackedSingle>, TB;
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000310defm MOVAPD : sse12_mov_packed<0x28, VR128, f128mem, alignedloadv2f64,
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000311 "movapd", SSEPackedDouble>, TB, OpSize;
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000312defm MOVUPS : sse12_mov_packed<0x10, VR128, f128mem, loadv4f32,
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000313 "movups", SSEPackedSingle>, TB;
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000314defm MOVUPD : sse12_mov_packed<0x10, VR128, f128mem, loadv2f64,
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000315 "movupd", SSEPackedDouble, 0>, TB, OpSize;
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000316
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000317let isAsmParserOnly = 1 in {
318def VMOVAPSmr : VPSI<0x29, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
319 "movaps\t{$src, $dst|$dst, $src}",
320 [(alignedstore (v4f32 VR128:$src), addr:$dst)]>, VEX;
321def VMOVAPDmr : VPDI<0x29, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
322 "movapd\t{$src, $dst|$dst, $src}",
323 [(alignedstore (v2f64 VR128:$src), addr:$dst)]>, VEX;
324def VMOVUPSmr : VPSI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
325 "movups\t{$src, $dst|$dst, $src}",
326 [(store (v4f32 VR128:$src), addr:$dst)]>, VEX;
327def VMOVUPDmr : VPDI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
328 "movupd\t{$src, $dst|$dst, $src}",
329 [(store (v2f64 VR128:$src), addr:$dst)]>, VEX;
Bruno Cardoso Lopese86b01c2010-07-09 18:27:43 +0000330def VMOVAPSYmr : VPSI<0x29, MRMDestMem, (outs), (ins f256mem:$dst, VR256:$src),
331 "movaps\t{$src, $dst|$dst, $src}",
332 [(alignedstore (v8f32 VR256:$src), addr:$dst)]>, VEX;
333def VMOVAPDYmr : VPDI<0x29, MRMDestMem, (outs), (ins f256mem:$dst, VR256:$src),
334 "movapd\t{$src, $dst|$dst, $src}",
335 [(alignedstore (v4f64 VR256:$src), addr:$dst)]>, VEX;
336def VMOVUPSYmr : VPSI<0x11, MRMDestMem, (outs), (ins f256mem:$dst, VR256:$src),
337 "movups\t{$src, $dst|$dst, $src}",
338 [(store (v8f32 VR256:$src), addr:$dst)]>, VEX;
339def VMOVUPDYmr : VPDI<0x11, MRMDestMem, (outs), (ins f256mem:$dst, VR256:$src),
340 "movupd\t{$src, $dst|$dst, $src}",
341 [(store (v4f64 VR256:$src), addr:$dst)]>, VEX;
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000342}
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000343def MOVAPSmr : PSI<0x29, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
344 "movaps\t{$src, $dst|$dst, $src}",
345 [(alignedstore (v4f32 VR128:$src), addr:$dst)]>;
346def MOVAPDmr : PDI<0x29, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
347 "movapd\t{$src, $dst|$dst, $src}",
348 [(alignedstore (v2f64 VR128:$src), addr:$dst)]>;
349def MOVUPSmr : PSI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
350 "movups\t{$src, $dst|$dst, $src}",
351 [(store (v4f32 VR128:$src), addr:$dst)]>;
352def MOVUPDmr : PDI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
353 "movupd\t{$src, $dst|$dst, $src}",
354 [(store (v2f64 VR128:$src), addr:$dst)]>;
355
356// Intrinsic forms of MOVUPS/D load and store
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000357let isAsmParserOnly = 1 in {
358 let canFoldAsLoad = 1, isReMaterializable = 1 in
359 def VMOVUPSrm_Int : VPSI<0x10, MRMSrcMem, (outs VR128:$dst),
360 (ins f128mem:$src),
361 "movups\t{$src, $dst|$dst, $src}",
362 [(set VR128:$dst, (int_x86_sse_loadu_ps addr:$src))]>, VEX;
363 def VMOVUPDrm_Int : VPDI<0x10, MRMSrcMem, (outs VR128:$dst),
364 (ins f128mem:$src),
365 "movupd\t{$src, $dst|$dst, $src}",
366 [(set VR128:$dst, (int_x86_sse2_loadu_pd addr:$src))]>, VEX;
367 def VMOVUPSmr_Int : VPSI<0x11, MRMDestMem, (outs),
368 (ins f128mem:$dst, VR128:$src),
369 "movups\t{$src, $dst|$dst, $src}",
370 [(int_x86_sse_storeu_ps addr:$dst, VR128:$src)]>, VEX;
371 def VMOVUPDmr_Int : VPDI<0x11, MRMDestMem, (outs),
372 (ins f128mem:$dst, VR128:$src),
373 "movupd\t{$src, $dst|$dst, $src}",
374 [(int_x86_sse2_storeu_pd addr:$dst, VR128:$src)]>, VEX;
375}
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000376let canFoldAsLoad = 1, isReMaterializable = 1 in
377def MOVUPSrm_Int : PSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
378 "movups\t{$src, $dst|$dst, $src}",
379 [(set VR128:$dst, (int_x86_sse_loadu_ps addr:$src))]>;
380def MOVUPDrm_Int : PDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
381 "movupd\t{$src, $dst|$dst, $src}",
382 [(set VR128:$dst, (int_x86_sse2_loadu_pd addr:$src))]>;
383
384def MOVUPSmr_Int : PSI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
385 "movups\t{$src, $dst|$dst, $src}",
386 [(int_x86_sse_storeu_ps addr:$dst, VR128:$src)]>;
387def MOVUPDmr_Int : PDI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
388 "movupd\t{$src, $dst|$dst, $src}",
389 [(int_x86_sse2_storeu_pd addr:$dst, VR128:$src)]>;
390
391// Move Low/High packed floating point values
392multiclass sse12_mov_hilo_packed<bits<8>opc, RegisterClass RC,
393 PatFrag mov_frag, string base_opc,
394 string asm_opr> {
395 def PSrm : PI<opc, MRMSrcMem,
396 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
397 !strconcat(!strconcat(base_opc,"s"), asm_opr),
398 [(set RC:$dst,
399 (mov_frag RC:$src1,
400 (bc_v4f32 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))))],
401 SSEPackedSingle>, TB;
402
403 def PDrm : PI<opc, MRMSrcMem,
404 (outs RC:$dst), (ins RC:$src1, f64mem:$src2),
405 !strconcat(!strconcat(base_opc,"d"), asm_opr),
406 [(set RC:$dst, (v2f64 (mov_frag RC:$src1,
407 (scalar_to_vector (loadf64 addr:$src2)))))],
408 SSEPackedDouble>, TB, OpSize;
409}
410
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000411let isAsmParserOnly = 1, AddedComplexity = 20 in {
412 defm VMOVL : sse12_mov_hilo_packed<0x12, VR128, movlp, "movlp",
413 "\t{$src2, $src1, $dst|$dst, $src1, $src2}">, VEX_4V;
414 defm VMOVH : sse12_mov_hilo_packed<0x16, VR128, movlhps, "movhp",
415 "\t{$src2, $src1, $dst|$dst, $src1, $src2}">, VEX_4V;
416}
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000417let Constraints = "$src1 = $dst", AddedComplexity = 20 in {
418 defm MOVL : sse12_mov_hilo_packed<0x12, VR128, movlp, "movlp",
419 "\t{$src2, $dst|$dst, $src2}">;
420 defm MOVH : sse12_mov_hilo_packed<0x16, VR128, movlhps, "movhp",
421 "\t{$src2, $dst|$dst, $src2}">;
422}
423
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000424let isAsmParserOnly = 1 in {
425def VMOVLPSmr : VPSI<0x13, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
426 "movlps\t{$src, $dst|$dst, $src}",
427 [(store (f64 (vector_extract (bc_v2f64 (v4f32 VR128:$src)),
428 (iPTR 0))), addr:$dst)]>, VEX;
429def VMOVLPDmr : VPDI<0x13, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
430 "movlpd\t{$src, $dst|$dst, $src}",
431 [(store (f64 (vector_extract (v2f64 VR128:$src),
432 (iPTR 0))), addr:$dst)]>, VEX;
433}
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000434def MOVLPSmr : PSI<0x13, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
435 "movlps\t{$src, $dst|$dst, $src}",
436 [(store (f64 (vector_extract (bc_v2f64 (v4f32 VR128:$src)),
437 (iPTR 0))), addr:$dst)]>;
438def MOVLPDmr : PDI<0x13, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
439 "movlpd\t{$src, $dst|$dst, $src}",
440 [(store (f64 (vector_extract (v2f64 VR128:$src),
441 (iPTR 0))), addr:$dst)]>;
442
443// v2f64 extract element 1 is always custom lowered to unpack high to low
444// and extract element 0 so the non-store version isn't too horrible.
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000445let isAsmParserOnly = 1 in {
446def VMOVHPSmr : VPSI<0x17, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
447 "movhps\t{$src, $dst|$dst, $src}",
448 [(store (f64 (vector_extract
449 (unpckh (bc_v2f64 (v4f32 VR128:$src)),
450 (undef)), (iPTR 0))), addr:$dst)]>,
451 VEX;
452def VMOVHPDmr : VPDI<0x17, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
453 "movhpd\t{$src, $dst|$dst, $src}",
454 [(store (f64 (vector_extract
455 (v2f64 (unpckh VR128:$src, (undef))),
456 (iPTR 0))), addr:$dst)]>,
457 VEX;
458}
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000459def MOVHPSmr : PSI<0x17, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
460 "movhps\t{$src, $dst|$dst, $src}",
461 [(store (f64 (vector_extract
462 (unpckh (bc_v2f64 (v4f32 VR128:$src)),
463 (undef)), (iPTR 0))), addr:$dst)]>;
464def MOVHPDmr : PDI<0x17, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
465 "movhpd\t{$src, $dst|$dst, $src}",
466 [(store (f64 (vector_extract
467 (v2f64 (unpckh VR128:$src, (undef))),
468 (iPTR 0))), addr:$dst)]>;
469
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000470let isAsmParserOnly = 1, AddedComplexity = 20 in {
471 def VMOVLHPSrr : VPSI<0x16, MRMSrcReg, (outs VR128:$dst),
472 (ins VR128:$src1, VR128:$src2),
473 "movlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
474 [(set VR128:$dst,
475 (v4f32 (movlhps VR128:$src1, VR128:$src2)))]>,
476 VEX_4V;
477 def VMOVHLPSrr : VPSI<0x12, MRMSrcReg, (outs VR128:$dst),
478 (ins VR128:$src1, VR128:$src2),
479 "movhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
480 [(set VR128:$dst,
481 (v4f32 (movhlps VR128:$src1, VR128:$src2)))]>,
482 VEX_4V;
483}
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000484let Constraints = "$src1 = $dst", AddedComplexity = 20 in {
485 def MOVLHPSrr : PSI<0x16, MRMSrcReg, (outs VR128:$dst),
486 (ins VR128:$src1, VR128:$src2),
487 "movlhps\t{$src2, $dst|$dst, $src2}",
488 [(set VR128:$dst,
489 (v4f32 (movlhps VR128:$src1, VR128:$src2)))]>;
490 def MOVHLPSrr : PSI<0x12, MRMSrcReg, (outs VR128:$dst),
491 (ins VR128:$src1, VR128:$src2),
492 "movhlps\t{$src2, $dst|$dst, $src2}",
493 [(set VR128:$dst,
494 (v4f32 (movhlps VR128:$src1, VR128:$src2)))]>;
495}
496
497def : Pat<(movlhps VR128:$src1, (bc_v4i32 (v2i64 (X86vzload addr:$src2)))),
498 (MOVHPSrm (v4i32 VR128:$src1), addr:$src2)>;
499let AddedComplexity = 20 in {
500 def : Pat<(v4f32 (movddup VR128:$src, (undef))),
501 (MOVLHPSrr (v4f32 VR128:$src), (v4f32 VR128:$src))>;
502 def : Pat<(v2i64 (movddup VR128:$src, (undef))),
503 (MOVLHPSrr (v2i64 VR128:$src), (v2i64 VR128:$src))>;
504}
505
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000506//===----------------------------------------------------------------------===//
507// SSE 1 & 2 - Conversion Instructions
508//===----------------------------------------------------------------------===//
509
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000510multiclass sse12_cvt_s<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
Bruno Cardoso Lopesf241b262010-06-24 22:22:21 +0000511 SDNode OpNode, X86MemOperand x86memop, PatFrag ld_frag,
512 string asm> {
513 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src), asm,
514 [(set DstRC:$dst, (OpNode SrcRC:$src))]>;
515 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src), asm,
516 [(set DstRC:$dst, (OpNode (ld_frag addr:$src)))]>;
517}
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000518
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000519multiclass sse12_cvt_p<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
520 SDNode OpNode, X86MemOperand x86memop, PatFrag ld_frag,
521 string asm, Domain d> {
522 def rr : PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src), asm,
523 [(set DstRC:$dst, (OpNode SrcRC:$src))], d>;
524 def rm : PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src), asm,
525 [(set DstRC:$dst, (OpNode (ld_frag addr:$src)))], d>;
526}
527
528multiclass sse12_vcvt_avx<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
Bruno Cardoso Lopesa0ae87f2010-06-25 00:39:30 +0000529 SDNode OpNode, X86MemOperand x86memop, PatFrag ld_frag,
530 string asm> {
531 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins DstRC:$src1, SrcRC:$src),
532 asm, []>;
533 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst),
534 (ins DstRC:$src1, x86memop:$src), asm, []>;
535}
536
Bruno Cardoso Lopesa0ae87f2010-06-25 00:39:30 +0000537let isAsmParserOnly = 1 in {
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000538defm VCVTTSS2SI : sse12_cvt_s<0x2C, FR32, GR32, fp_to_sint, f32mem, loadf32,
Bruno Cardoso Lopesa0ae87f2010-06-25 00:39:30 +0000539 "cvttss2si\t{$src, $dst|$dst, $src}">, XS, VEX;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000540defm VCVTTSD2SI : sse12_cvt_s<0x2C, FR64, GR32, fp_to_sint, f64mem, loadf64,
Bruno Cardoso Lopesa0ae87f2010-06-25 00:39:30 +0000541 "cvttsd2si\t{$src, $dst|$dst, $src}">, XD, VEX;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000542defm VCVTSI2SS : sse12_vcvt_avx<0x2A, GR32, FR32, sint_to_fp, i32mem, loadi32,
Bruno Cardoso Lopesa0ae87f2010-06-25 00:39:30 +0000543 "cvtsi2ss\t{$src, $src1, $dst|$dst, $src1, $src}">, XS,
544 VEX_4V;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000545defm VCVTSI2SD : sse12_vcvt_avx<0x2A, GR32, FR64, sint_to_fp, i32mem, loadi32,
Bruno Cardoso Lopesa0ae87f2010-06-25 00:39:30 +0000546 "cvtsi2sd\t{$src, $src1, $dst|$dst, $src1, $src}">, XD,
547 VEX_4V;
548}
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000549
550defm CVTTSS2SI : sse12_cvt_s<0x2C, FR32, GR32, fp_to_sint, f32mem, loadf32,
551 "cvttss2si\t{$src, $dst|$dst, $src}">, XS;
552defm CVTTSD2SI : sse12_cvt_s<0x2C, FR64, GR32, fp_to_sint, f64mem, loadf64,
553 "cvttsd2si\t{$src, $dst|$dst, $src}">, XD;
554defm CVTSI2SS : sse12_cvt_s<0x2A, GR32, FR32, sint_to_fp, i32mem, loadi32,
Bruno Cardoso Lopesf241b262010-06-24 22:22:21 +0000555 "cvtsi2ss\t{$src, $dst|$dst, $src}">, XS;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000556defm CVTSI2SD : sse12_cvt_s<0x2A, GR32, FR64, sint_to_fp, i32mem, loadi32,
Bruno Cardoso Lopesf241b262010-06-24 22:22:21 +0000557 "cvtsi2sd\t{$src, $dst|$dst, $src}">, XD;
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000558
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000559// Conversion Instructions Intrinsics - Match intrinsics which expect MM
560// and/or XMM operand(s).
Bruno Cardoso Lopes8b942972010-06-24 23:37:07 +0000561multiclass sse12_cvt_pint<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
562 Intrinsic Int, X86MemOperand x86memop, PatFrag ld_frag,
563 string asm, Domain d> {
564 def rr : PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src), asm,
565 [(set DstRC:$dst, (Int SrcRC:$src))], d>;
566 def rm : PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src), asm,
567 [(set DstRC:$dst, (Int (ld_frag addr:$src)))], d>;
568}
569
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000570multiclass sse12_cvt_sint<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
571 Intrinsic Int, X86MemOperand x86memop, PatFrag ld_frag,
572 string asm> {
573 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src), asm,
574 [(set DstRC:$dst, (Int SrcRC:$src))]>;
575 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src), asm,
576 [(set DstRC:$dst, (Int (ld_frag addr:$src)))]>;
577}
Bruno Cardoso Lopes8b942972010-06-24 23:37:07 +0000578
579multiclass sse12_cvt_pint_3addr<bits<8> opc, RegisterClass SrcRC,
580 RegisterClass DstRC, Intrinsic Int, X86MemOperand x86memop,
581 PatFrag ld_frag, string asm, Domain d> {
582 def rr : PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins DstRC:$src1, SrcRC:$src2),
583 asm, [(set DstRC:$dst, (Int DstRC:$src1, SrcRC:$src2))], d>;
584 def rm : PI<opc, MRMSrcMem, (outs DstRC:$dst),
585 (ins DstRC:$src1, x86memop:$src2), asm,
586 [(set DstRC:$dst, (Int DstRC:$src1, (ld_frag addr:$src2)))], d>;
587}
588
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000589multiclass sse12_cvt_sint_3addr<bits<8> opc, RegisterClass SrcRC,
590 RegisterClass DstRC, Intrinsic Int, X86MemOperand x86memop,
591 PatFrag ld_frag, string asm> {
592 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins DstRC:$src1, SrcRC:$src2),
593 asm, [(set DstRC:$dst, (Int DstRC:$src1, SrcRC:$src2))]>;
594 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst),
595 (ins DstRC:$src1, x86memop:$src2), asm,
596 [(set DstRC:$dst, (Int DstRC:$src1, (ld_frag addr:$src2)))]>;
597}
Bruno Cardoso Lopes8b942972010-06-24 23:37:07 +0000598
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000599let isAsmParserOnly = 1 in {
600 defm Int_VCVTSS2SI : sse12_cvt_sint<0x2D, VR128, GR32, int_x86_sse_cvtss2si,
601 f32mem, load, "cvtss2si\t{$src, $dst|$dst, $src}">, XS,
602 VEX;
603 defm Int_VCVTSD2SI : sse12_cvt_sint<0x2D, VR128, GR32, int_x86_sse2_cvtsd2si,
604 f128mem, load, "cvtsd2si\t{$src, $dst|$dst, $src}">, XD,
605 VEX;
606}
607defm Int_CVTSS2SI : sse12_cvt_sint<0x2D, VR128, GR32, int_x86_sse_cvtss2si,
608 f32mem, load, "cvtss2si\t{$src, $dst|$dst, $src}">, XS;
609defm Int_CVTSD2SI : sse12_cvt_sint<0x2D, VR128, GR32, int_x86_sse2_cvtsd2si,
610 f128mem, load, "cvtsd2si\t{$src, $dst|$dst, $src}">, XD;
611
612
613let Constraints = "$src1 = $dst" in {
614 defm Int_CVTSI2SS : sse12_cvt_sint_3addr<0x2A, GR32, VR128,
615 int_x86_sse_cvtsi2ss, i32mem, loadi32,
616 "cvtsi2ss\t{$src2, $dst|$dst, $src2}">, XS;
617 defm Int_CVTSI2SD : sse12_cvt_sint_3addr<0x2A, GR32, VR128,
618 int_x86_sse2_cvtsi2sd, i32mem, loadi32,
619 "cvtsi2ss\t{$src2, $dst|$dst, $src2}">, XD;
620}
621
622// Instructions below don't have an AVX form.
623defm Int_CVTPS2PI : sse12_cvt_pint<0x2D, VR128, VR64, int_x86_sse_cvtps2pi,
624 f64mem, load, "cvtps2pi\t{$src, $dst|$dst, $src}",
625 SSEPackedSingle>, TB;
626defm Int_CVTPD2PI : sse12_cvt_pint<0x2D, VR128, VR64, int_x86_sse_cvtpd2pi,
627 f128mem, memop, "cvtpd2pi\t{$src, $dst|$dst, $src}",
628 SSEPackedDouble>, TB, OpSize;
629defm Int_CVTTPS2PI : sse12_cvt_pint<0x2C, VR128, VR64, int_x86_sse_cvttps2pi,
630 f64mem, load, "cvttps2pi\t{$src, $dst|$dst, $src}",
631 SSEPackedSingle>, TB;
632defm Int_CVTTPD2PI : sse12_cvt_pint<0x2C, VR128, VR64, int_x86_sse_cvttpd2pi,
633 f128mem, memop, "cvttpd2pi\t{$src, $dst|$dst, $src}",
634 SSEPackedDouble>, TB, OpSize;
635defm Int_CVTPI2PD : sse12_cvt_pint<0x2A, VR64, VR128, int_x86_sse_cvtpi2pd,
636 i64mem, load, "cvtpi2pd\t{$src, $dst|$dst, $src}",
637 SSEPackedDouble>, TB, OpSize;
638let Constraints = "$src1 = $dst" in {
Bruno Cardoso Lopes8b942972010-06-24 23:37:07 +0000639 defm Int_CVTPI2PS : sse12_cvt_pint_3addr<0x2A, VR64, VR128,
640 int_x86_sse_cvtpi2ps,
641 i64mem, load, "cvtpi2ps\t{$src2, $dst|$dst, $src2}",
642 SSEPackedSingle>, TB;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000643}
644
645/// SSE 1 Only
646
647// Aliases for intrinsics
Bruno Cardoso Lopesbdffc162010-06-25 23:47:23 +0000648let isAsmParserOnly = 1, Pattern = []<dag> in {
649defm Int_VCVTTSS2SI : sse12_cvt_sint_3addr<0x2C, VR128, GR32,
650 int_x86_sse_cvttss2si, f32mem, load,
651 "cvttss2si\t{$src2, $src1, $dst|$dst, $src1, $src2}">, XS;
652defm Int_VCVTTSD2SI : sse12_cvt_sint_3addr<0x2C, VR128, GR32,
653 int_x86_sse2_cvttsd2si, f128mem, load,
654 "cvttss2si\t{$src2, $src1, $dst|$dst, $src1, $src2}">, XD;
655}
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000656defm Int_CVTTSS2SI : sse12_cvt_sint<0x2C, VR128, GR32, int_x86_sse_cvttss2si,
657 f32mem, load, "cvttss2si\t{$src, $dst|$dst, $src}">,
658 XS;
659defm Int_CVTTSD2SI : sse12_cvt_sint<0x2C, VR128, GR32, int_x86_sse2_cvttsd2si,
660 f128mem, load, "cvttss2si\t{$src, $dst|$dst, $src}">,
661 XD;
662
Bruno Cardoso Lopesbdffc162010-06-25 23:47:23 +0000663let isAsmParserOnly = 1, Pattern = []<dag> in {
664defm VCVTSS2SI : sse12_cvt_s<0x2D, FR32, GR32, undef, f32mem, load,
665 "cvtss2si{l}\t{$src, $dst|$dst, $src}">, XS, VEX;
666defm VCVTDQ2PS : sse12_cvt_p<0x5B, VR128, VR128, undef, f128mem, load,
667 "cvtdq2ps\t{$src, $dst|$dst, $src}",
668 SSEPackedSingle>, TB, VEX;
669}
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000670let Pattern = []<dag> in {
671defm CVTSS2SI : sse12_cvt_s<0x2D, FR32, GR32, undef, f32mem, load /*dummy*/,
672 "cvtss2si{l}\t{$src, $dst|$dst, $src}">, XS;
673defm CVTDQ2PS : sse12_cvt_p<0x5B, VR128, VR128, undef, f128mem, load /*dummy*/,
674 "cvtdq2ps\t{$src, $dst|$dst, $src}",
675 SSEPackedSingle>, TB; /* PD SSE3 form is avaiable */
676}
Bruno Cardoso Lopes8b942972010-06-24 23:37:07 +0000677
Bruno Cardoso Lopes39afa902010-06-25 20:29:27 +0000678/// SSE 2 Only
679
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000680// Convert scalar double to scalar single
681let isAsmParserOnly = 1 in {
682def VCVTSD2SSrr : VSDI<0x5A, MRMSrcReg, (outs FR32:$dst),
683 (ins FR64:$src1, FR64:$src2),
684 "cvtsd2ss\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
685 VEX_4V;
686def VCVTSD2SSrm : I<0x5A, MRMSrcMem, (outs FR32:$dst),
687 (ins FR64:$src1, f64mem:$src2),
688 "vcvtsd2ss\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000689 []>, XD, Requires<[HasAVX, OptForSize]>, VEX_4V;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000690}
Bruno Cardoso Lopes39afa902010-06-25 20:29:27 +0000691def CVTSD2SSrr : SDI<0x5A, MRMSrcReg, (outs FR32:$dst), (ins FR64:$src),
692 "cvtsd2ss\t{$src, $dst|$dst, $src}",
693 [(set FR32:$dst, (fround FR64:$src))]>;
694def CVTSD2SSrm : I<0x5A, MRMSrcMem, (outs FR32:$dst), (ins f64mem:$src),
695 "cvtsd2ss\t{$src, $dst|$dst, $src}",
696 [(set FR32:$dst, (fround (loadf64 addr:$src)))]>, XD,
697 Requires<[HasSSE2, OptForSize]>;
698
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000699let isAsmParserOnly = 1 in
700defm Int_VCVTSD2SS: sse12_cvt_sint_3addr<0x5A, VR128, VR128,
701 int_x86_sse2_cvtsd2ss, f64mem, load,
702 "cvtsd2ss\t{$src2, $src1, $dst|$dst, $src1, $src2}">,
703 XS, VEX_4V;
704let Constraints = "$src1 = $dst" in
705defm Int_CVTSD2SS: sse12_cvt_sint_3addr<0x5A, VR128, VR128,
706 int_x86_sse2_cvtsd2ss, f64mem, load,
707 "cvtsd2ss\t{$src2, $dst|$dst, $src2}">, XS;
Bruno Cardoso Lopes39afa902010-06-25 20:29:27 +0000708
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000709// Convert scalar single to scalar double
710let isAsmParserOnly = 1 in { // SSE2 instructions with XS prefix
711def VCVTSS2SDrr : I<0x5A, MRMSrcReg, (outs FR64:$dst),
712 (ins FR32:$src1, FR32:$src2),
713 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000714 []>, XS, Requires<[HasAVX]>, VEX_4V;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000715def VCVTSS2SDrm : I<0x5A, MRMSrcMem, (outs FR64:$dst),
716 (ins FR32:$src1, f32mem:$src2),
717 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000718 []>, XS, VEX_4V, Requires<[HasAVX, OptForSize]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000719}
Bruno Cardoso Lopes39afa902010-06-25 20:29:27 +0000720def CVTSS2SDrr : I<0x5A, MRMSrcReg, (outs FR64:$dst), (ins FR32:$src),
721 "cvtss2sd\t{$src, $dst|$dst, $src}",
722 [(set FR64:$dst, (fextend FR32:$src))]>, XS,
723 Requires<[HasSSE2]>;
724def CVTSS2SDrm : I<0x5A, MRMSrcMem, (outs FR64:$dst), (ins f32mem:$src),
725 "cvtss2sd\t{$src, $dst|$dst, $src}",
726 [(set FR64:$dst, (extloadf32 addr:$src))]>, XS,
727 Requires<[HasSSE2, OptForSize]>;
728
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000729let isAsmParserOnly = 1 in {
730def Int_VCVTSS2SDrr: I<0x5A, MRMSrcReg,
731 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
732 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
733 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
734 VR128:$src2))]>, XS, VEX_4V,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000735 Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000736def Int_VCVTSS2SDrm: I<0x5A, MRMSrcMem,
737 (outs VR128:$dst), (ins VR128:$src1, f32mem:$src2),
738 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
739 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
740 (load addr:$src2)))]>, XS, VEX_4V,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000741 Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000742}
743let Constraints = "$src1 = $dst" in { // SSE2 instructions with XS prefix
Bruno Cardoso Lopes39afa902010-06-25 20:29:27 +0000744def Int_CVTSS2SDrr: I<0x5A, MRMSrcReg,
745 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
746 "cvtss2sd\t{$src2, $dst|$dst, $src2}",
747 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
748 VR128:$src2))]>, XS,
749 Requires<[HasSSE2]>;
750def Int_CVTSS2SDrm: I<0x5A, MRMSrcMem,
751 (outs VR128:$dst), (ins VR128:$src1, f32mem:$src2),
752 "cvtss2sd\t{$src2, $dst|$dst, $src2}",
753 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
754 (load addr:$src2)))]>, XS,
755 Requires<[HasSSE2]>;
756}
757
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000758def : Pat<(extloadf32 addr:$src),
759 (CVTSS2SDrr (MOVSSrm addr:$src))>,
760 Requires<[HasSSE2, OptForSpeed]>;
761
762// Convert doubleword to packed single/double fp
763let isAsmParserOnly = 1 in { // SSE2 instructions without OpSize prefix
764def Int_VCVTDQ2PSrr : I<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
765 "vcvtdq2ps\t{$src, $dst|$dst, $src}",
766 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps VR128:$src))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000767 TB, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000768def Int_VCVTDQ2PSrm : I<0x5B, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
769 "vcvtdq2ps\t{$src, $dst|$dst, $src}",
770 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps
771 (bitconvert (memopv2i64 addr:$src))))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000772 TB, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000773}
774def Int_CVTDQ2PSrr : I<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
775 "cvtdq2ps\t{$src, $dst|$dst, $src}",
776 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps VR128:$src))]>,
777 TB, Requires<[HasSSE2]>;
778def Int_CVTDQ2PSrm : I<0x5B, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
779 "cvtdq2ps\t{$src, $dst|$dst, $src}",
780 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps
781 (bitconvert (memopv2i64 addr:$src))))]>,
782 TB, Requires<[HasSSE2]>;
783
784// FIXME: why the non-intrinsic version is described as SSE3?
785let isAsmParserOnly = 1 in { // SSE2 instructions with XS prefix
786def Int_VCVTDQ2PDrr : I<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
787 "vcvtdq2pd\t{$src, $dst|$dst, $src}",
788 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd VR128:$src))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000789 XS, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000790def Int_VCVTDQ2PDrm : I<0xE6, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
791 "vcvtdq2pd\t{$src, $dst|$dst, $src}",
792 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd
793 (bitconvert (memopv2i64 addr:$src))))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000794 XS, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000795}
796def Int_CVTDQ2PDrr : I<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
797 "cvtdq2pd\t{$src, $dst|$dst, $src}",
798 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd VR128:$src))]>,
799 XS, Requires<[HasSSE2]>;
800def Int_CVTDQ2PDrm : I<0xE6, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
801 "cvtdq2pd\t{$src, $dst|$dst, $src}",
802 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd
803 (bitconvert (memopv2i64 addr:$src))))]>,
804 XS, Requires<[HasSSE2]>;
805
806// Convert packed single/double fp to doubleword
807let isAsmParserOnly = 1 in {
808def VCVTPS2DQrr : VPDI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
809 "cvtps2dq\t{$src, $dst|$dst, $src}", []>, VEX;
810def VCVTPS2DQrm : VPDI<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
811 "cvtps2dq\t{$src, $dst|$dst, $src}", []>, VEX;
812}
813def CVTPS2DQrr : PDI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
814 "cvtps2dq\t{$src, $dst|$dst, $src}", []>;
815def CVTPS2DQrm : PDI<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
816 "cvtps2dq\t{$src, $dst|$dst, $src}", []>;
817
818let isAsmParserOnly = 1 in {
819def Int_VCVTPS2DQrr : VPDI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
820 "cvtps2dq\t{$src, $dst|$dst, $src}",
821 [(set VR128:$dst, (int_x86_sse2_cvtps2dq VR128:$src))]>,
822 VEX;
823def Int_VCVTPS2DQrm : VPDI<0x5B, MRMSrcMem, (outs VR128:$dst),
824 (ins f128mem:$src),
825 "cvtps2dq\t{$src, $dst|$dst, $src}",
826 [(set VR128:$dst, (int_x86_sse2_cvtps2dq
827 (memop addr:$src)))]>, VEX;
828}
829def Int_CVTPS2DQrr : PDI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
830 "cvtps2dq\t{$src, $dst|$dst, $src}",
831 [(set VR128:$dst, (int_x86_sse2_cvtps2dq VR128:$src))]>;
832def Int_CVTPS2DQrm : PDI<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
833 "cvtps2dq\t{$src, $dst|$dst, $src}",
834 [(set VR128:$dst, (int_x86_sse2_cvtps2dq
835 (memop addr:$src)))]>;
836
837let isAsmParserOnly = 1 in { // SSE2 packed instructions with XD prefix
838def Int_VCVTPD2DQrr : I<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
839 "vcvtpd2dq\t{$src, $dst|$dst, $src}",
840 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq VR128:$src))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000841 XD, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000842def Int_VCVTPD2DQrm : I<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
843 "vcvtpd2dq\t{$src, $dst|$dst, $src}",
844 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq
845 (memop addr:$src)))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000846 XD, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000847}
848def Int_CVTPD2DQrr : I<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
849 "cvtpd2dq\t{$src, $dst|$dst, $src}",
850 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq VR128:$src))]>,
851 XD, Requires<[HasSSE2]>;
852def Int_CVTPD2DQrm : I<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
853 "cvtpd2dq\t{$src, $dst|$dst, $src}",
854 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq
855 (memop addr:$src)))]>,
856 XD, Requires<[HasSSE2]>;
857
858
859// Convert with truncation packed single/double fp to doubleword
860let isAsmParserOnly = 1 in { // SSE2 packed instructions with XS prefix
861def VCVTTPS2DQrr : VSSI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
862 "cvttps2dq\t{$src, $dst|$dst, $src}", []>, VEX;
863def VCVTTPS2DQrm : VSSI<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
864 "cvttps2dq\t{$src, $dst|$dst, $src}", []>, VEX;
865}
866def CVTTPS2DQrr : SSI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
867 "cvttps2dq\t{$src, $dst|$dst, $src}", []>;
868def CVTTPS2DQrm : SSI<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
869 "cvttps2dq\t{$src, $dst|$dst, $src}", []>;
870
871
872let isAsmParserOnly = 1 in {
873def Int_VCVTTPS2DQrr : I<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
874 "vcvttps2dq\t{$src, $dst|$dst, $src}",
875 [(set VR128:$dst,
876 (int_x86_sse2_cvttps2dq VR128:$src))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000877 XS, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000878def Int_VCVTTPS2DQrm : I<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
879 "vcvttps2dq\t{$src, $dst|$dst, $src}",
880 [(set VR128:$dst, (int_x86_sse2_cvttps2dq
881 (memop addr:$src)))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000882 XS, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000883}
884def Int_CVTTPS2DQrr : I<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
885 "cvttps2dq\t{$src, $dst|$dst, $src}",
886 [(set VR128:$dst,
887 (int_x86_sse2_cvttps2dq VR128:$src))]>,
888 XS, Requires<[HasSSE2]>;
889def Int_CVTTPS2DQrm : I<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
890 "cvttps2dq\t{$src, $dst|$dst, $src}",
891 [(set VR128:$dst, (int_x86_sse2_cvttps2dq
892 (memop addr:$src)))]>,
893 XS, Requires<[HasSSE2]>;
894
895let isAsmParserOnly = 1 in {
896def Int_VCVTTPD2DQrr : VPDI<0xE6, MRMSrcReg, (outs VR128:$dst),
897 (ins VR128:$src),
898 "cvttpd2dq\t{$src, $dst|$dst, $src}",
899 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq VR128:$src))]>,
900 VEX;
901def Int_VCVTTPD2DQrm : VPDI<0xE6, MRMSrcMem, (outs VR128:$dst),
902 (ins f128mem:$src),
903 "cvttpd2dq\t{$src, $dst|$dst, $src}",
904 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq
905 (memop addr:$src)))]>, VEX;
906}
907def Int_CVTTPD2DQrr : PDI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
908 "cvttpd2dq\t{$src, $dst|$dst, $src}",
909 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq VR128:$src))]>;
910def Int_CVTTPD2DQrm : PDI<0xE6, MRMSrcMem, (outs VR128:$dst),(ins f128mem:$src),
911 "cvttpd2dq\t{$src, $dst|$dst, $src}",
912 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq
913 (memop addr:$src)))]>;
914
915// Convert packed single to packed double
916let isAsmParserOnly = 1 in { // SSE2 instructions without OpSize prefix
917def VCVTPS2PDrr : I<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
918 "vcvtps2pd\t{$src, $dst|$dst, $src}", []>, VEX,
919 Requires<[HasAVX]>;
920def VCVTPS2PDrm : I<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
921 "vcvtps2pd\t{$src, $dst|$dst, $src}", []>, VEX,
922 Requires<[HasAVX]>;
923}
924def CVTPS2PDrr : I<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
925 "cvtps2pd\t{$src, $dst|$dst, $src}", []>, TB;
926def CVTPS2PDrm : I<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
927 "cvtps2pd\t{$src, $dst|$dst, $src}", []>, TB;
928
929let isAsmParserOnly = 1 in {
930def Int_VCVTPS2PDrr : I<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
931 "cvtps2pd\t{$src, $dst|$dst, $src}",
932 [(set VR128:$dst, (int_x86_sse2_cvtps2pd VR128:$src))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000933 VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000934def Int_VCVTPS2PDrm : I<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
935 "cvtps2pd\t{$src, $dst|$dst, $src}",
936 [(set VR128:$dst, (int_x86_sse2_cvtps2pd
937 (load addr:$src)))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000938 VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000939}
940def Int_CVTPS2PDrr : I<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
941 "cvtps2pd\t{$src, $dst|$dst, $src}",
942 [(set VR128:$dst, (int_x86_sse2_cvtps2pd VR128:$src))]>,
943 TB, Requires<[HasSSE2]>;
944def Int_CVTPS2PDrm : I<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
945 "cvtps2pd\t{$src, $dst|$dst, $src}",
946 [(set VR128:$dst, (int_x86_sse2_cvtps2pd
947 (load addr:$src)))]>,
948 TB, Requires<[HasSSE2]>;
949
950// Convert packed double to packed single
951let isAsmParserOnly = 1 in {
952def VCVTPD2PSrr : VPDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
953 "cvtpd2ps\t{$src, $dst|$dst, $src}", []>, VEX;
954// FIXME: the memory form of this instruction should described using
955// use extra asm syntax
956}
957def CVTPD2PSrr : PDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
958 "cvtpd2ps\t{$src, $dst|$dst, $src}", []>;
959def CVTPD2PSrm : PDI<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
960 "cvtpd2ps\t{$src, $dst|$dst, $src}", []>;
961
962
963let isAsmParserOnly = 1 in {
964def Int_VCVTPD2PSrr : VPDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
965 "cvtpd2ps\t{$src, $dst|$dst, $src}",
966 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps VR128:$src))]>;
967def Int_VCVTPD2PSrm : VPDI<0x5A, MRMSrcMem, (outs VR128:$dst),
968 (ins f128mem:$src),
969 "cvtpd2ps\t{$src, $dst|$dst, $src}",
970 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps
971 (memop addr:$src)))]>;
972}
973def Int_CVTPD2PSrr : PDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
974 "cvtpd2ps\t{$src, $dst|$dst, $src}",
975 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps VR128:$src))]>;
976def Int_CVTPD2PSrm : PDI<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
977 "cvtpd2ps\t{$src, $dst|$dst, $src}",
978 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps
979 (memop addr:$src)))]>;
980
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000981//===----------------------------------------------------------------------===//
982// SSE 1 & 2 - Compare Instructions
983//===----------------------------------------------------------------------===//
984
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +0000985// sse12_cmp_scalar - sse 1 & 2 compare scalar instructions
Bruno Cardoso Lopes6539dc62010-06-24 00:32:06 +0000986multiclass sse12_cmp_scalar<RegisterClass RC, X86MemOperand x86memop,
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +0000987 string asm, string asm_alt> {
Bruno Cardoso Lopes6539dc62010-06-24 00:32:06 +0000988 def rr : SIi8<0xC2, MRMSrcReg,
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +0000989 (outs RC:$dst), (ins RC:$src1, RC:$src, SSECC:$cc),
Bruno Cardoso Lopes6539dc62010-06-24 00:32:06 +0000990 asm, []>;
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000991 let mayLoad = 1 in
Bruno Cardoso Lopes6539dc62010-06-24 00:32:06 +0000992 def rm : SIi8<0xC2, MRMSrcMem,
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +0000993 (outs RC:$dst), (ins RC:$src1, x86memop:$src, SSECC:$cc),
Bruno Cardoso Lopes6539dc62010-06-24 00:32:06 +0000994 asm, []>;
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +0000995 // Accept explicit immediate argument form instead of comparison code.
996 let isAsmParserOnly = 1 in {
997 def rr_alt : SIi8<0xC2, MRMSrcReg,
998 (outs RC:$dst), (ins RC:$src1, RC:$src, i8imm:$src2),
999 asm_alt, []>;
1000 let mayLoad = 1 in
1001 def rm_alt : SIi8<0xC2, MRMSrcMem,
1002 (outs RC:$dst), (ins RC:$src1, x86memop:$src, i8imm:$src2),
1003 asm_alt, []>;
1004 }
Bruno Cardoso Lopes6539dc62010-06-24 00:32:06 +00001005}
1006
1007let neverHasSideEffects = 1, isAsmParserOnly = 1 in {
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001008 defm VCMPSS : sse12_cmp_scalar<FR32, f32mem,
1009 "cmp${cc}ss\t{$src, $src1, $dst|$dst, $src1, $src}",
1010 "cmpss\t{$src2, $src, $src1, $dst|$dst, $src1, $src, $src2}">,
1011 XS, VEX_4V;
1012 defm VCMPSD : sse12_cmp_scalar<FR64, f64mem,
1013 "cmp${cc}sd\t{$src, $src1, $dst|$dst, $src1, $src}",
1014 "cmpsd\t{$src2, $src, $src1, $dst|$dst, $src1, $src, $src2}">,
1015 XD, VEX_4V;
Bruno Cardoso Lopes6539dc62010-06-24 00:32:06 +00001016}
1017
1018let Constraints = "$src1 = $dst", neverHasSideEffects = 1 in {
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001019 defm CMPSS : sse12_cmp_scalar<FR32, f32mem,
1020 "cmp${cc}ss\t{$src, $dst|$dst, $src}",
1021 "cmpss\t{$src2, $src, $dst|$dst, $src, $src2}">, XS;
1022 defm CMPSD : sse12_cmp_scalar<FR64, f64mem,
1023 "cmp${cc}sd\t{$src, $dst|$dst, $src}",
1024 "cmpsd\t{$src2, $src, $dst|$dst, $src, $src2}">, XD;
1025}
Bruno Cardoso Lopes6539dc62010-06-24 00:32:06 +00001026
Bruno Cardoso Lopese0c43732010-06-24 22:04:40 +00001027multiclass sse12_cmp_scalar_int<RegisterClass RC, X86MemOperand x86memop,
1028 Intrinsic Int, string asm> {
1029 def rr : SIi8<0xC2, MRMSrcReg, (outs VR128:$dst),
1030 (ins VR128:$src1, VR128:$src, SSECC:$cc), asm,
1031 [(set VR128:$dst, (Int VR128:$src1,
1032 VR128:$src, imm:$cc))]>;
1033 def rm : SIi8<0xC2, MRMSrcMem, (outs VR128:$dst),
1034 (ins VR128:$src1, f32mem:$src, SSECC:$cc), asm,
1035 [(set VR128:$dst, (Int VR128:$src1,
1036 (load addr:$src), imm:$cc))]>;
1037}
1038
1039// Aliases to match intrinsics which expect XMM operand(s).
1040let isAsmParserOnly = 1 in {
1041 defm Int_VCMPSS : sse12_cmp_scalar_int<VR128, f32mem, int_x86_sse_cmp_ss,
1042 "cmp${cc}ss\t{$src, $src1, $dst|$dst, $src1, $src}">,
1043 XS, VEX_4V;
1044 defm Int_VCMPSD : sse12_cmp_scalar_int<VR128, f64mem, int_x86_sse2_cmp_sd,
1045 "cmp${cc}sd\t{$src, $src1, $dst|$dst, $src1, $src}">,
1046 XD, VEX_4V;
1047}
1048let Constraints = "$src1 = $dst" in {
1049 defm Int_CMPSS : sse12_cmp_scalar_int<VR128, f32mem, int_x86_sse_cmp_ss,
1050 "cmp${cc}ss\t{$src, $dst|$dst, $src}">, XS;
1051 defm Int_CMPSD : sse12_cmp_scalar_int<VR128, f64mem, int_x86_sse2_cmp_sd,
1052 "cmp${cc}sd\t{$src, $dst|$dst, $src}">, XD;
1053}
1054
1055
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001056// sse12_ord_cmp - Unordered/Ordered scalar fp compare and set EFLAGS
1057multiclass sse12_ord_cmp<bits<8> opc, RegisterClass RC, SDNode OpNode,
1058 ValueType vt, X86MemOperand x86memop,
1059 PatFrag ld_frag, string OpcodeStr, Domain d> {
1060 def rr: PI<opc, MRMSrcReg, (outs), (ins RC:$src1, RC:$src2),
1061 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
1062 [(set EFLAGS, (OpNode (vt RC:$src1), RC:$src2))], d>;
1063 def rm: PI<opc, MRMSrcMem, (outs), (ins RC:$src1, x86memop:$src2),
1064 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
1065 [(set EFLAGS, (OpNode (vt RC:$src1),
1066 (ld_frag addr:$src2)))], d>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001067}
1068
Evan Cheng24f2ea32007-09-14 21:48:26 +00001069let Defs = [EFLAGS] in {
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001070 let isAsmParserOnly = 1 in {
1071 defm VUCOMISS : sse12_ord_cmp<0x2E, FR32, X86cmp, f32, f32mem, loadf32,
1072 "ucomiss", SSEPackedSingle>, VEX;
1073 defm VUCOMISD : sse12_ord_cmp<0x2E, FR64, X86cmp, f64, f64mem, loadf64,
1074 "ucomisd", SSEPackedDouble>, OpSize, VEX;
1075 let Pattern = []<dag> in {
1076 defm VCOMISS : sse12_ord_cmp<0x2F, VR128, undef, v4f32, f128mem, load,
1077 "comiss", SSEPackedSingle>, VEX;
1078 defm VCOMISD : sse12_ord_cmp<0x2F, VR128, undef, v2f64, f128mem, load,
1079 "comisd", SSEPackedDouble>, OpSize, VEX;
1080 }
1081
1082 defm Int_VUCOMISS : sse12_ord_cmp<0x2E, VR128, X86ucomi, v4f32, f128mem,
1083 load, "ucomiss", SSEPackedSingle>, VEX;
1084 defm Int_VUCOMISD : sse12_ord_cmp<0x2E, VR128, X86ucomi, v2f64, f128mem,
1085 load, "ucomisd", SSEPackedDouble>, OpSize, VEX;
1086
1087 defm Int_VCOMISS : sse12_ord_cmp<0x2F, VR128, X86comi, v4f32, f128mem,
1088 load, "comiss", SSEPackedSingle>, VEX;
1089 defm Int_VCOMISD : sse12_ord_cmp<0x2F, VR128, X86comi, v2f64, f128mem,
1090 load, "comisd", SSEPackedDouble>, OpSize, VEX;
1091 }
1092 defm UCOMISS : sse12_ord_cmp<0x2E, FR32, X86cmp, f32, f32mem, loadf32,
1093 "ucomiss", SSEPackedSingle>, TB;
1094 defm UCOMISD : sse12_ord_cmp<0x2E, FR64, X86cmp, f64, f64mem, loadf64,
1095 "ucomisd", SSEPackedDouble>, TB, OpSize;
1096
1097 let Pattern = []<dag> in {
1098 defm COMISS : sse12_ord_cmp<0x2F, VR128, undef, v4f32, f128mem, load,
1099 "comiss", SSEPackedSingle>, TB;
1100 defm COMISD : sse12_ord_cmp<0x2F, VR128, undef, v2f64, f128mem, load,
1101 "comisd", SSEPackedDouble>, TB, OpSize;
1102 }
1103
1104 defm Int_UCOMISS : sse12_ord_cmp<0x2E, VR128, X86ucomi, v4f32, f128mem,
1105 load, "ucomiss", SSEPackedSingle>, TB;
1106 defm Int_UCOMISD : sse12_ord_cmp<0x2E, VR128, X86ucomi, v2f64, f128mem,
1107 load, "ucomisd", SSEPackedDouble>, TB, OpSize;
1108
1109 defm Int_COMISS : sse12_ord_cmp<0x2F, VR128, X86comi, v4f32, f128mem, load,
1110 "comiss", SSEPackedSingle>, TB;
1111 defm Int_COMISD : sse12_ord_cmp<0x2F, VR128, X86comi, v2f64, f128mem, load,
1112 "comisd", SSEPackedDouble>, TB, OpSize;
Evan Cheng24f2ea32007-09-14 21:48:26 +00001113} // Defs = [EFLAGS]
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001114
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001115// sse12_cmp_packed - sse 1 & 2 compared packed instructions
1116multiclass sse12_cmp_packed<RegisterClass RC, X86MemOperand x86memop,
1117 Intrinsic Int, string asm, string asm_alt,
1118 Domain d> {
1119 def rri : PIi8<0xC2, MRMSrcReg,
1120 (outs RC:$dst), (ins RC:$src1, RC:$src, SSECC:$cc), asm,
1121 [(set RC:$dst, (Int RC:$src1, RC:$src, imm:$cc))], d>;
1122 def rmi : PIi8<0xC2, MRMSrcMem,
1123 (outs RC:$dst), (ins RC:$src1, f128mem:$src, SSECC:$cc), asm,
1124 [(set RC:$dst, (Int RC:$src1, (memop addr:$src), imm:$cc))], d>;
Bruno Cardoso Lopes34a491b2010-06-24 00:15:50 +00001125 // Accept explicit immediate argument form instead of comparison code.
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001126 let isAsmParserOnly = 1 in {
1127 def rri_alt : PIi8<0xC2, MRMSrcReg,
1128 (outs RC:$dst), (ins RC:$src1, RC:$src, i8imm:$src2),
1129 asm_alt, [], d>;
1130 def rmi_alt : PIi8<0xC2, MRMSrcMem,
1131 (outs RC:$dst), (ins RC:$src1, f128mem:$src, i8imm:$src2),
1132 asm_alt, [], d>;
Bruno Cardoso Lopes34a491b2010-06-24 00:15:50 +00001133 }
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001134}
1135
1136let isAsmParserOnly = 1 in {
1137 defm VCMPPS : sse12_cmp_packed<VR128, f128mem, int_x86_sse_cmp_ps,
1138 "cmp${cc}ps\t{$src, $src1, $dst|$dst, $src1, $src}",
1139 "cmpps\t{$src2, $src, $src1, $dst|$dst, $src1, $src, $src2}",
1140 SSEPackedSingle>, VEX_4V;
1141 defm VCMPPD : sse12_cmp_packed<VR128, f128mem, int_x86_sse2_cmp_pd,
1142 "cmp${cc}pd\t{$src, $src1, $dst|$dst, $src1, $src}",
Bruno Cardoso Lopes34a491b2010-06-24 00:15:50 +00001143 "cmppd\t{$src2, $src, $src1, $dst|$dst, $src1, $src, $src2}",
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001144 SSEPackedDouble>, OpSize, VEX_4V;
1145}
1146let Constraints = "$src1 = $dst" in {
1147 defm CMPPS : sse12_cmp_packed<VR128, f128mem, int_x86_sse_cmp_ps,
1148 "cmp${cc}ps\t{$src, $dst|$dst, $src}",
1149 "cmpps\t{$src2, $src, $dst|$dst, $src, $src2}",
1150 SSEPackedSingle>, TB;
1151 defm CMPPD : sse12_cmp_packed<VR128, f128mem, int_x86_sse2_cmp_pd,
1152 "cmp${cc}pd\t{$src, $dst|$dst, $src}",
1153 "cmppd\t{$src2, $src, $dst|$dst, $src, $src2}",
1154 SSEPackedDouble>, TB, OpSize;
Bruno Cardoso Lopes34a491b2010-06-24 00:15:50 +00001155}
1156
1157def : Pat<(v4i32 (X86cmpps (v4f32 VR128:$src1), VR128:$src2, imm:$cc)),
1158 (CMPPSrri (v4f32 VR128:$src1), (v4f32 VR128:$src2), imm:$cc)>;
1159def : Pat<(v4i32 (X86cmpps (v4f32 VR128:$src1), (memop addr:$src2), imm:$cc)),
1160 (CMPPSrmi (v4f32 VR128:$src1), addr:$src2, imm:$cc)>;
1161def : Pat<(v2i64 (X86cmppd (v2f64 VR128:$src1), VR128:$src2, imm:$cc)),
1162 (CMPPDrri VR128:$src1, VR128:$src2, imm:$cc)>;
1163def : Pat<(v2i64 (X86cmppd (v2f64 VR128:$src1), (memop addr:$src2), imm:$cc)),
1164 (CMPPDrmi VR128:$src1, addr:$src2, imm:$cc)>;
1165
1166//===----------------------------------------------------------------------===//
1167// SSE 1 & 2 - Shuffle Instructions
1168//===----------------------------------------------------------------------===//
1169
1170/// sse12_shuffle - sse 1 & 2 shuffle instructions
1171multiclass sse12_shuffle<RegisterClass RC, X86MemOperand x86memop,
1172 ValueType vt, string asm, PatFrag mem_frag,
1173 Domain d, bit IsConvertibleToThreeAddress = 0> {
1174 def rmi : PIi8<0xC6, MRMSrcMem, (outs VR128:$dst),
1175 (ins VR128:$src1, f128mem:$src2, i8imm:$src3), asm,
1176 [(set VR128:$dst, (vt (shufp:$src3
1177 VR128:$src1, (mem_frag addr:$src2))))], d>;
1178 let isConvertibleToThreeAddress = IsConvertibleToThreeAddress in
1179 def rri : PIi8<0xC6, MRMSrcReg, (outs VR128:$dst),
1180 (ins VR128:$src1, VR128:$src2, i8imm:$src3), asm,
1181 [(set VR128:$dst,
1182 (vt (shufp:$src3 VR128:$src1, VR128:$src2)))], d>;
1183}
1184
1185let isAsmParserOnly = 1 in {
1186 defm VSHUFPS : sse12_shuffle<VR128, f128mem, v4f32,
1187 "shufps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
1188 memopv4f32, SSEPackedSingle>, VEX_4V;
1189 defm VSHUFPD : sse12_shuffle<VR128, f128mem, v2f64,
1190 "shufpd\t{$src3, $src2, $src1, $dst|$dst, $src2, $src2, $src3}",
1191 memopv2f64, SSEPackedDouble>, OpSize, VEX_4V;
1192}
1193
1194let Constraints = "$src1 = $dst" in {
1195 defm SHUFPS : sse12_shuffle<VR128, f128mem, v4f32,
1196 "shufps\t{$src3, $src2, $dst|$dst, $src2, $src3}",
1197 memopv4f32, SSEPackedSingle, 1 /* cvt to pshufd */>,
1198 TB;
1199 defm SHUFPD : sse12_shuffle<VR128, f128mem, v2f64,
1200 "shufpd\t{$src3, $src2, $dst|$dst, $src2, $src3}",
1201 memopv2f64, SSEPackedDouble>, TB, OpSize;
1202}
1203
1204//===----------------------------------------------------------------------===//
1205// SSE 1 & 2 - Unpack Instructions
1206//===----------------------------------------------------------------------===//
1207
1208/// sse12_unpack_interleave - sse 1 & 2 unpack and interleave
1209multiclass sse12_unpack_interleave<bits<8> opc, PatFrag OpNode, ValueType vt,
1210 PatFrag mem_frag, RegisterClass RC,
1211 X86MemOperand x86memop, string asm,
1212 Domain d> {
1213 def rr : PI<opc, MRMSrcReg,
1214 (outs RC:$dst), (ins RC:$src1, RC:$src2),
1215 asm, [(set RC:$dst,
1216 (vt (OpNode RC:$src1, RC:$src2)))], d>;
1217 def rm : PI<opc, MRMSrcMem,
1218 (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
1219 asm, [(set RC:$dst,
1220 (vt (OpNode RC:$src1,
1221 (mem_frag addr:$src2))))], d>;
1222}
1223
1224let AddedComplexity = 10 in {
1225 let isAsmParserOnly = 1 in {
1226 defm VUNPCKHPS: sse12_unpack_interleave<0x15, unpckh, v4f32, memopv4f32,
1227 VR128, f128mem, "unpckhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1228 SSEPackedSingle>, VEX_4V;
1229 defm VUNPCKHPD: sse12_unpack_interleave<0x15, unpckh, v2f64, memopv2f64,
1230 VR128, f128mem, "unpckhpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1231 SSEPackedDouble>, OpSize, VEX_4V;
1232 defm VUNPCKLPS: sse12_unpack_interleave<0x14, unpckl, v4f32, memopv4f32,
1233 VR128, f128mem, "unpcklps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1234 SSEPackedSingle>, VEX_4V;
1235 defm VUNPCKLPD: sse12_unpack_interleave<0x14, unpckl, v2f64, memopv2f64,
1236 VR128, f128mem, "unpcklpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1237 SSEPackedDouble>, OpSize, VEX_4V;
Bruno Cardoso Lopes2bfb8f62010-07-09 21:20:35 +00001238
1239 defm VUNPCKHPSY: sse12_unpack_interleave<0x15, unpckh, v8f32, memopv8f32,
1240 VR256, f256mem, "unpckhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1241 SSEPackedSingle>, VEX_4V;
1242 defm VUNPCKHPDY: sse12_unpack_interleave<0x15, unpckh, v4f64, memopv4f64,
1243 VR256, f256mem, "unpckhpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1244 SSEPackedDouble>, OpSize, VEX_4V;
1245 defm VUNPCKLPSY: sse12_unpack_interleave<0x14, unpckl, v8f32, memopv8f32,
1246 VR256, f256mem, "unpcklps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1247 SSEPackedSingle>, VEX_4V;
1248 defm VUNPCKLPDY: sse12_unpack_interleave<0x14, unpckl, v4f64, memopv4f64,
1249 VR256, f256mem, "unpcklpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1250 SSEPackedDouble>, OpSize, VEX_4V;
Bruno Cardoso Lopes34a491b2010-06-24 00:15:50 +00001251 }
1252
1253 let Constraints = "$src1 = $dst" in {
1254 defm UNPCKHPS: sse12_unpack_interleave<0x15, unpckh, v4f32, memopv4f32,
1255 VR128, f128mem, "unpckhps\t{$src2, $dst|$dst, $src2}",
1256 SSEPackedSingle>, TB;
1257 defm UNPCKHPD: sse12_unpack_interleave<0x15, unpckh, v2f64, memopv2f64,
1258 VR128, f128mem, "unpckhpd\t{$src2, $dst|$dst, $src2}",
1259 SSEPackedDouble>, TB, OpSize;
1260 defm UNPCKLPS: sse12_unpack_interleave<0x14, unpckl, v4f32, memopv4f32,
1261 VR128, f128mem, "unpcklps\t{$src2, $dst|$dst, $src2}",
1262 SSEPackedSingle>, TB;
1263 defm UNPCKLPD: sse12_unpack_interleave<0x14, unpckl, v2f64, memopv2f64,
1264 VR128, f128mem, "unpcklpd\t{$src2, $dst|$dst, $src2}",
1265 SSEPackedDouble>, TB, OpSize;
1266 } // Constraints = "$src1 = $dst"
1267} // AddedComplexity
1268
1269//===----------------------------------------------------------------------===//
1270// SSE 1 & 2 - Extract Floating-Point Sign mask
1271//===----------------------------------------------------------------------===//
1272
1273/// sse12_extr_sign_mask - sse 1 & 2 unpack and interleave
1274multiclass sse12_extr_sign_mask<RegisterClass RC, Intrinsic Int, string asm,
1275 Domain d> {
1276 def rr : PI<0x50, MRMSrcReg, (outs GR32:$dst), (ins RC:$src),
1277 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
1278 [(set GR32:$dst, (Int RC:$src))], d>;
1279}
1280
1281// Mask creation
1282defm MOVMSKPS : sse12_extr_sign_mask<VR128, int_x86_sse_movmsk_ps, "movmskps",
1283 SSEPackedSingle>, TB;
1284defm MOVMSKPD : sse12_extr_sign_mask<VR128, int_x86_sse2_movmsk_pd, "movmskpd",
1285 SSEPackedDouble>, TB, OpSize;
1286
1287let isAsmParserOnly = 1 in {
1288 defm VMOVMSKPS : sse12_extr_sign_mask<VR128, int_x86_sse_movmsk_ps,
1289 "movmskps", SSEPackedSingle>, VEX;
1290 defm VMOVMSKPD : sse12_extr_sign_mask<VR128, int_x86_sse2_movmsk_pd,
1291 "movmskpd", SSEPackedDouble>, OpSize,
1292 VEX;
Bruno Cardoso Lopesaa099be2010-07-12 20:06:32 +00001293 // FIXME: merge with multiclass above when the intrinsics come.
1294 def VMOVMSKPSYrr : PI<0x50, MRMSrcReg, (outs GR32:$dst), (ins VR256:$src),
1295 "movmskps\t{$src, $dst|$dst, $src}", [], SSEPackedSingle>, VEX;
1296 def VMOVMSKPDYrr : PI<0x50, MRMSrcReg, (outs GR32:$dst), (ins VR256:$src),
1297 "movmskpd\t{$src, $dst|$dst, $src}", [], SSEPackedDouble>, OpSize,
1298 VEX;
Bruno Cardoso Lopes34a491b2010-06-24 00:15:50 +00001299}
1300
1301//===----------------------------------------------------------------------===//
1302// SSE 1 & 2 - Misc aliasing of packed SSE 1 & 2 instructions
1303//===----------------------------------------------------------------------===//
1304
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00001305// Aliases of packed SSE1 & SSE2 instructions for scalar use. These all have
1306// names that start with 'Fs'.
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001307
1308// Alias instructions that map fld0 to pxor for sse.
Dan Gohman4a0b3e12009-09-21 18:30:38 +00001309let isReMaterializable = 1, isAsCheapAsAMove = 1, isCodeGenOnly = 1,
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00001310 canFoldAsLoad = 1 in {
Chris Lattner28c1d292010-02-05 21:30:49 +00001311 // FIXME: Set encoding to pseudo!
Chris Lattnerbe1778f2010-02-05 21:34:18 +00001312def FsFLD0SS : I<0xEF, MRMInitReg, (outs FR32:$dst), (ins), "",
1313 [(set FR32:$dst, fp32imm0)]>,
1314 Requires<[HasSSE1]>, TB, OpSize;
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00001315def FsFLD0SD : I<0xEF, MRMInitReg, (outs FR64:$dst), (ins), "",
1316 [(set FR64:$dst, fpimm0)]>,
1317 Requires<[HasSSE2]>, TB, OpSize;
1318}
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001319
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00001320// Alias instruction to do FR32 or FR64 reg-to-reg copy using movaps. Upper
1321// bits are disregarded.
1322let neverHasSideEffects = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001323def FsMOVAPSrr : PSI<0x28, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001324 "movaps\t{$src, $dst|$dst, $src}", []>;
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00001325def FsMOVAPDrr : PDI<0x28, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src),
1326 "movapd\t{$src, $dst|$dst, $src}", []>;
1327}
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001328
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00001329// Alias instruction to load FR32 or FR64 from f128mem using movaps. Upper
1330// bits are disregarded.
1331let canFoldAsLoad = 1, isReMaterializable = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001332def FsMOVAPSrm : PSI<0x28, MRMSrcMem, (outs FR32:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001333 "movaps\t{$src, $dst|$dst, $src}",
Dan Gohmand3006222007-07-27 17:16:43 +00001334 [(set FR32:$dst, (alignedloadfsf32 addr:$src))]>;
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00001335def FsMOVAPDrm : PDI<0x28, MRMSrcMem, (outs FR64:$dst), (ins f128mem:$src),
1336 "movapd\t{$src, $dst|$dst, $src}",
1337 [(set FR64:$dst, (alignedloadfsf64 addr:$src))]>;
1338}
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001339
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001340//===----------------------------------------------------------------------===//
1341// SSE 1 & 2 - Logical Instructions
1342//===----------------------------------------------------------------------===//
1343
Bruno Cardoso Lopesf39e0ce2010-05-28 22:47:03 +00001344/// sse12_fp_alias_pack_logical - SSE 1 & 2 aliased packed FP logical ops
1345///
1346multiclass sse12_fp_alias_pack_logical<bits<8> opc, string OpcodeStr,
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001347 SDNode OpNode> {
Bruno Cardoso Lopesf4f4bad2010-06-19 02:44:01 +00001348 let isAsmParserOnly = 1 in {
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001349 defm V#NAME#PS : sse12_fp_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode,
1350 FR32, f32, f128mem, memopfsf32, SSEPackedSingle, 0>, VEX_4V;
Bruno Cardoso Lopesf4f4bad2010-06-19 02:44:01 +00001351
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001352 defm V#NAME#PD : sse12_fp_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode,
1353 FR64, f64, f128mem, memopfsf64, SSEPackedDouble, 0>, OpSize, VEX_4V;
Bruno Cardoso Lopesf39e0ce2010-05-28 22:47:03 +00001354 }
1355
Bruno Cardoso Lopesf4f4bad2010-06-19 02:44:01 +00001356 let Constraints = "$src1 = $dst" in {
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001357 defm PS : sse12_fp_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode, FR32,
1358 f32, f128mem, memopfsf32, SSEPackedSingle>, TB;
Bruno Cardoso Lopesf39e0ce2010-05-28 22:47:03 +00001359
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001360 defm PD : sse12_fp_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode, FR64,
1361 f64, f128mem, memopfsf64, SSEPackedDouble>, TB, OpSize;
Bruno Cardoso Lopesf39e0ce2010-05-28 22:47:03 +00001362 }
1363}
1364
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001365// Alias bitwise logical operations using SSE logical ops on packed FP values.
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001366let mayLoad = 0 in {
1367 defm FsAND : sse12_fp_alias_pack_logical<0x54, "and", X86fand>;
1368 defm FsOR : sse12_fp_alias_pack_logical<0x56, "or", X86for>;
1369 defm FsXOR : sse12_fp_alias_pack_logical<0x57, "xor", X86fxor>;
1370}
Bill Wendlingddd35322007-05-02 23:11:52 +00001371
Bruno Cardoso Lopesf4f4bad2010-06-19 02:44:01 +00001372let neverHasSideEffects = 1, Pattern = []<dag>, isCommutable = 0 in
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001373 defm FsANDN : sse12_fp_alias_pack_logical<0x55, "andn", undef>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001374
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001375/// sse12_fp_packed_logical - SSE 1 & 2 packed FP logical ops
1376///
1377multiclass sse12_fp_packed_logical<bits<8> opc, string OpcodeStr,
1378 SDNode OpNode, int HasPat = 0,
1379 list<list<dag>> Pattern = []> {
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00001380 let isAsmParserOnly = 1, Pattern = []<dag> in {
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001381 defm V#NAME#PS : sse12_fp_packed_logical_rm<opc, VR128, SSEPackedSingle,
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001382 !strconcat(OpcodeStr, "ps"), f128mem,
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001383 !if(HasPat, Pattern[0], // rr
1384 [(set VR128:$dst, (v2i64 (OpNode VR128:$src1,
1385 VR128:$src2)))]),
1386 !if(HasPat, Pattern[2], // rm
1387 [(set VR128:$dst, (OpNode (bc_v2i64 (v4f32 VR128:$src1)),
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001388 (memopv2i64 addr:$src2)))]), 0>,
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001389 VEX_4V;
1390
1391 defm V#NAME#PD : sse12_fp_packed_logical_rm<opc, VR128, SSEPackedDouble,
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001392 !strconcat(OpcodeStr, "pd"), f128mem,
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001393 !if(HasPat, Pattern[1], // rr
1394 [(set VR128:$dst, (OpNode (bc_v2i64 (v2f64 VR128:$src1)),
1395 (bc_v2i64 (v2f64
1396 VR128:$src2))))]),
1397 !if(HasPat, Pattern[3], // rm
1398 [(set VR128:$dst, (OpNode (bc_v2i64 (v2f64 VR128:$src1)),
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001399 (memopv2i64 addr:$src2)))]), 0>,
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001400 OpSize, VEX_4V;
1401 }
1402 let Constraints = "$src1 = $dst" in {
1403 defm PS : sse12_fp_packed_logical_rm<opc, VR128, SSEPackedSingle,
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001404 !strconcat(OpcodeStr, "ps"), f128mem,
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001405 !if(HasPat, Pattern[0], // rr
1406 [(set VR128:$dst, (v2i64 (OpNode VR128:$src1,
1407 VR128:$src2)))]),
1408 !if(HasPat, Pattern[2], // rm
1409 [(set VR128:$dst, (OpNode (bc_v2i64 (v4f32 VR128:$src1)),
1410 (memopv2i64 addr:$src2)))])>, TB;
1411
1412 defm PD : sse12_fp_packed_logical_rm<opc, VR128, SSEPackedDouble,
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001413 !strconcat(OpcodeStr, "pd"), f128mem,
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001414 !if(HasPat, Pattern[1], // rr
1415 [(set VR128:$dst, (OpNode (bc_v2i64 (v2f64 VR128:$src1)),
1416 (bc_v2i64 (v2f64
1417 VR128:$src2))))]),
1418 !if(HasPat, Pattern[3], // rm
1419 [(set VR128:$dst, (OpNode (bc_v2i64 (v2f64 VR128:$src1)),
1420 (memopv2i64 addr:$src2)))])>,
1421 TB, OpSize;
1422 }
1423}
1424
1425defm AND : sse12_fp_packed_logical<0x54, "and", and>;
1426defm OR : sse12_fp_packed_logical<0x56, "or", or>;
1427defm XOR : sse12_fp_packed_logical<0x57, "xor", xor>;
1428let isCommutable = 0 in
1429 defm ANDN : sse12_fp_packed_logical<0x55, "andn", undef /* dummy */, 1, [
1430 // single r+r
1431 [(set VR128:$dst, (v2i64 (and (xor VR128:$src1,
1432 (bc_v2i64 (v4i32 immAllOnesV))),
1433 VR128:$src2)))],
1434 // double r+r
1435 [(set VR128:$dst, (and (vnot (bc_v2i64 (v2f64 VR128:$src1))),
1436 (bc_v2i64 (v2f64 VR128:$src2))))],
1437 // single r+m
1438 [(set VR128:$dst, (v2i64 (and (xor (bc_v2i64 (v4f32 VR128:$src1)),
1439 (bc_v2i64 (v4i32 immAllOnesV))),
1440 (memopv2i64 addr:$src2))))],
1441 // double r+m
1442 [(set VR128:$dst, (and (vnot (bc_v2i64 (v2f64 VR128:$src1))),
1443 (memopv2i64 addr:$src2)))]]>;
1444
1445//===----------------------------------------------------------------------===//
1446// SSE 1 & 2 - Arithmetic Instructions
1447//===----------------------------------------------------------------------===//
1448
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001449/// basic_sse12_fp_binop_xxx - SSE 1 & 2 binops come in both scalar and
Bruno Cardoso Lopesaa02ff12010-05-27 18:17:40 +00001450/// vector forms.
Bill Wendlingddd35322007-05-02 23:11:52 +00001451///
Dan Gohman20382522007-07-10 00:05:58 +00001452/// In addition, we also have a special variant of the scalar form here to
1453/// represent the associated intrinsic operation. This form is unlike the
1454/// plain scalar form, in that it takes an entire vector (instead of a scalar)
Evan Cheng236aa8a2009-02-26 03:12:02 +00001455/// and leaves the top elements unmodified (therefore these cannot be commuted).
Dan Gohman20382522007-07-10 00:05:58 +00001456///
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001457/// These three forms can each be reg+reg or reg+mem.
Bill Wendlingddd35322007-05-02 23:11:52 +00001458///
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001459multiclass basic_sse12_fp_binop_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
1460 bit Is2Addr = 1> {
1461 defm SS : sse12_fp_scalar<opc, !strconcat(OpcodeStr, "ss"),
1462 OpNode, FR32, f32mem, Is2Addr>, XS;
1463 defm SD : sse12_fp_scalar<opc, !strconcat(OpcodeStr, "sd"),
1464 OpNode, FR64, f64mem, Is2Addr>, XD;
1465}
Bruno Cardoso Lopes597ec8e2010-06-17 23:05:30 +00001466
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001467multiclass basic_sse12_fp_binop_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
1468 bit Is2Addr = 1> {
1469 let mayLoad = 0 in {
1470 defm PS : sse12_fp_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode, VR128,
1471 v4f32, f128mem, memopv4f32, SSEPackedSingle, Is2Addr>, TB;
1472 defm PD : sse12_fp_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode, VR128,
1473 v2f64, f128mem, memopv2f64, SSEPackedDouble, Is2Addr>, TB, OpSize;
Bill Wendlingddd35322007-05-02 23:11:52 +00001474 }
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001475}
Bill Wendlingddd35322007-05-02 23:11:52 +00001476
Bruno Cardoso Lopesa0d09a82010-07-12 23:04:15 +00001477multiclass basic_sse12_fp_binop_p_y<bits<8> opc, string OpcodeStr,
1478 SDNode OpNode> {
1479 let mayLoad = 0 in {
1480 defm PSY : sse12_fp_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode, VR256,
1481 v8f32, f256mem, memopv8f32, SSEPackedSingle, 0>, TB;
1482 defm PDY : sse12_fp_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode, VR256,
1483 v4f64, f256mem, memopv4f64, SSEPackedDouble, 0>, TB, OpSize;
1484 }
1485}
1486
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001487multiclass basic_sse12_fp_binop_s_int<bits<8> opc, string OpcodeStr,
1488 bit Is2Addr = 1> {
1489 defm SS : sse12_fp_scalar_int<opc, OpcodeStr, VR128,
1490 !strconcat(OpcodeStr, "ss"), "", "_ss", ssmem, sse_load_f32, Is2Addr>, XS;
1491 defm SD : sse12_fp_scalar_int<opc, OpcodeStr, VR128,
1492 !strconcat(OpcodeStr, "sd"), "2", "_sd", sdmem, sse_load_f64, Is2Addr>, XD;
1493}
Bruno Cardoso Lopes8af5ed92010-06-18 23:13:35 +00001494
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001495multiclass basic_sse12_fp_binop_p_int<bits<8> opc, string OpcodeStr,
1496 bit Is2Addr = 1> {
1497 defm PS : sse12_fp_packed_int<opc, OpcodeStr, VR128,
1498 !strconcat(OpcodeStr, "ps"), "", "_ps", f128mem, memopv4f32,
1499 SSEPackedSingle, Is2Addr>, TB;
Bruno Cardoso Lopesc902a592010-06-11 23:50:47 +00001500
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001501 defm PD : sse12_fp_packed_int<opc, OpcodeStr, VR128,
1502 !strconcat(OpcodeStr, "pd"), "2", "_pd", f128mem, memopv2f64,
1503 SSEPackedDouble, Is2Addr>, TB, OpSize;
Bill Wendlingddd35322007-05-02 23:11:52 +00001504}
Bill Wendlingddd35322007-05-02 23:11:52 +00001505
Bruno Cardoso Lopesa0d09a82010-07-12 23:04:15 +00001506// Binary Arithmetic instructions
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00001507let isAsmParserOnly = 1 in {
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001508 defm VADD : basic_sse12_fp_binop_s<0x58, "add", fadd, 0>,
Bruno Cardoso Lopesa0d09a82010-07-12 23:04:15 +00001509 basic_sse12_fp_binop_p<0x58, "add", fadd, 0>,
1510 basic_sse12_fp_binop_p_y<0x58, "add", fadd>, VEX_4V;
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001511 defm VMUL : basic_sse12_fp_binop_s<0x59, "mul", fmul, 0>,
Bruno Cardoso Lopesa0d09a82010-07-12 23:04:15 +00001512 basic_sse12_fp_binop_p<0x59, "mul", fmul, 0>,
1513 basic_sse12_fp_binop_p_y<0x59, "mul", fmul>, VEX_4V;
Bruno Cardoso Lopes597ec8e2010-06-17 23:05:30 +00001514
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001515 let isCommutable = 0 in {
1516 defm VSUB : basic_sse12_fp_binop_s<0x5C, "sub", fsub, 0>,
Bruno Cardoso Lopesa0d09a82010-07-12 23:04:15 +00001517 basic_sse12_fp_binop_p<0x5C, "sub", fsub, 0>,
1518 basic_sse12_fp_binop_p_y<0x5C, "sub", fsub>, VEX_4V;
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001519 defm VDIV : basic_sse12_fp_binop_s<0x5E, "div", fdiv, 0>,
Bruno Cardoso Lopesa0d09a82010-07-12 23:04:15 +00001520 basic_sse12_fp_binop_p<0x5E, "div", fdiv, 0>,
1521 basic_sse12_fp_binop_p_y<0x5E, "div", fdiv>, VEX_4V;
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001522 defm VMAX : basic_sse12_fp_binop_s<0x5F, "max", X86fmax, 0>,
Bruno Cardoso Lopesa0d09a82010-07-12 23:04:15 +00001523 basic_sse12_fp_binop_p<0x5F, "max", X86fmax, 0>,
1524 basic_sse12_fp_binop_p_y<0x5F, "max", X86fmax>, VEX_4V;
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001525 defm VMIN : basic_sse12_fp_binop_s<0x5D, "min", X86fmin, 0>,
Bruno Cardoso Lopesa0d09a82010-07-12 23:04:15 +00001526 basic_sse12_fp_binop_p<0x5D, "min", X86fmin, 0>,
1527 basic_sse12_fp_binop_p_y<0x5D, "min", X86fmin>, VEX_4V;
Dan Gohman20382522007-07-10 00:05:58 +00001528 }
Dan Gohman20382522007-07-10 00:05:58 +00001529}
1530
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001531let Constraints = "$src1 = $dst" in {
1532 defm ADD : basic_sse12_fp_binop_s<0x58, "add", fadd>,
1533 basic_sse12_fp_binop_p<0x58, "add", fadd>,
1534 basic_sse12_fp_binop_s_int<0x58, "add">;
1535 defm MUL : basic_sse12_fp_binop_s<0x59, "mul", fmul>,
1536 basic_sse12_fp_binop_p<0x59, "mul", fmul>,
1537 basic_sse12_fp_binop_s_int<0x59, "mul">;
1538
1539 let isCommutable = 0 in {
1540 defm SUB : basic_sse12_fp_binop_s<0x5C, "sub", fsub>,
1541 basic_sse12_fp_binop_p<0x5C, "sub", fsub>,
1542 basic_sse12_fp_binop_s_int<0x5C, "sub">;
1543 defm DIV : basic_sse12_fp_binop_s<0x5E, "div", fdiv>,
1544 basic_sse12_fp_binop_p<0x5E, "div", fdiv>,
1545 basic_sse12_fp_binop_s_int<0x5E, "div">;
1546 defm MAX : basic_sse12_fp_binop_s<0x5F, "max", X86fmax>,
1547 basic_sse12_fp_binop_p<0x5F, "max", X86fmax>,
1548 basic_sse12_fp_binop_s_int<0x5F, "max">,
1549 basic_sse12_fp_binop_p_int<0x5F, "max">;
1550 defm MIN : basic_sse12_fp_binop_s<0x5D, "min", X86fmin>,
1551 basic_sse12_fp_binop_p<0x5D, "min", X86fmin>,
1552 basic_sse12_fp_binop_s_int<0x5D, "min">,
1553 basic_sse12_fp_binop_p_int<0x5D, "min">;
1554 }
Bruno Cardoso Lopesd7f9cc42010-06-18 01:12:56 +00001555}
Bill Wendlingddd35322007-05-02 23:11:52 +00001556
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001557/// Unop Arithmetic
Dan Gohman20382522007-07-10 00:05:58 +00001558/// In addition, we also have a special variant of the scalar form here to
1559/// represent the associated intrinsic operation. This form is unlike the
1560/// plain scalar form, in that it takes an entire vector (instead of a
1561/// scalar) and leaves the top elements undefined.
1562///
1563/// And, we have a special variant form for a full-vector intrinsic form.
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001564
1565/// sse1_fp_unop_s - SSE1 unops in scalar form.
1566multiclass sse1_fp_unop_s<bits<8> opc, string OpcodeStr,
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00001567 SDNode OpNode, Intrinsic F32Int> {
Evan Cheng64d80e32007-07-19 01:14:50 +00001568 def SSr : SSI<opc, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001569 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001570 [(set FR32:$dst, (OpNode FR32:$src))]>;
Dan Gohmancfbf0ed2010-07-12 20:46:04 +00001571 // For scalar unary operations, fold a load into the operation
1572 // only in OptForSize mode. It eliminates an instruction, but it also
1573 // eliminates a whole-register clobber (the load), so it introduces a
1574 // partial register update condition.
Evan Cheng400073d2009-12-18 07:40:29 +00001575 def SSm : I<opc, MRMSrcMem, (outs FR32:$dst), (ins f32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001576 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Evan Cheng400073d2009-12-18 07:40:29 +00001577 [(set FR32:$dst, (OpNode (load addr:$src)))]>, XS,
Evan Chengb1f49812009-12-22 17:47:23 +00001578 Requires<[HasSSE1, OptForSize]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001579 def SSr_Int : SSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001580 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001581 [(set VR128:$dst, (F32Int VR128:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001582 def SSm_Int : SSI<opc, MRMSrcMem, (outs VR128:$dst), (ins ssmem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001583 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Dan Gohman20382522007-07-10 00:05:58 +00001584 [(set VR128:$dst, (F32Int sse_load_f32:$src))]>;
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001585}
Dan Gohman20382522007-07-10 00:05:58 +00001586
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00001587/// sse1_fp_unop_s_avx - AVX SSE1 unops in scalar form.
1588multiclass sse1_fp_unop_s_avx<bits<8> opc, string OpcodeStr,
1589 SDNode OpNode, Intrinsic F32Int> {
1590 def SSr : SSI<opc, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
1591 !strconcat(!strconcat("v", OpcodeStr),
1592 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>;
1593 def SSm : I<opc, MRMSrcMem, (outs FR32:$dst), (ins FR32:$src1, f32mem:$src2),
1594 !strconcat(!strconcat("v", OpcodeStr),
1595 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00001596 []>, XS, Requires<[HasAVX, OptForSize]>;
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00001597 def SSr_Int : SSI<opc, MRMSrcReg, (outs VR128:$dst),
1598 (ins VR128:$src1, VR128:$src2),
1599 !strconcat(!strconcat("v", OpcodeStr),
1600 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>;
1601 def SSm_Int : SSI<opc, MRMSrcMem, (outs VR128:$dst),
1602 (ins VR128:$src1, ssmem:$src2),
1603 !strconcat(!strconcat("v", OpcodeStr),
1604 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>;
1605}
1606
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00001607/// sse1_fp_unop_p - SSE1 unops in packed form.
1608multiclass sse1_fp_unop_p<bits<8> opc, string OpcodeStr, SDNode OpNode> {
1609 def PSr : PSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1610 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
1611 [(set VR128:$dst, (v4f32 (OpNode VR128:$src)))]>;
1612 def PSm : PSI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1613 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
1614 [(set VR128:$dst, (OpNode (memopv4f32 addr:$src)))]>;
1615}
1616
1617/// sse1_fp_unop_p_y - AVX 256-bit SSE1 unops in packed form.
1618multiclass sse1_fp_unop_p_y<bits<8> opc, string OpcodeStr, SDNode OpNode> {
1619 def PSYr : PSI<opc, MRMSrcReg, (outs VR256:$dst), (ins VR256:$src),
1620 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
1621 [(set VR256:$dst, (v8f32 (OpNode VR256:$src)))]>;
1622 def PSYm : PSI<opc, MRMSrcMem, (outs VR256:$dst), (ins f256mem:$src),
1623 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
1624 [(set VR256:$dst, (OpNode (memopv8f32 addr:$src)))]>;
1625}
1626
1627/// sse1_fp_unop_p_int - SSE1 intrinsics unops in packed forms.
1628multiclass sse1_fp_unop_p_int<bits<8> opc, string OpcodeStr,
1629 Intrinsic V4F32Int> {
1630 def PSr_Int : PSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1631 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
1632 [(set VR128:$dst, (V4F32Int VR128:$src))]>;
1633 def PSm_Int : PSI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1634 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
1635 [(set VR128:$dst, (V4F32Int (memopv4f32 addr:$src)))]>;
1636}
1637
1638
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001639/// sse2_fp_unop_s - SSE2 unops in scalar form.
1640multiclass sse2_fp_unop_s<bits<8> opc, string OpcodeStr,
1641 SDNode OpNode, Intrinsic F64Int> {
1642 def SDr : SDI<opc, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src),
1643 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
1644 [(set FR64:$dst, (OpNode FR64:$src))]>;
Dan Gohmancfbf0ed2010-07-12 20:46:04 +00001645 // See the comments in sse1_fp_unop_s for why this is OptForSize.
1646 def SDm : I<opc, MRMSrcMem, (outs FR64:$dst), (ins f64mem:$src),
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001647 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohmancfbf0ed2010-07-12 20:46:04 +00001648 [(set FR64:$dst, (OpNode (load addr:$src)))]>, XD,
1649 Requires<[HasSSE2, OptForSize]>;
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001650 def SDr_Int : SDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1651 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
1652 [(set VR128:$dst, (F64Int VR128:$src))]>;
1653 def SDm_Int : SDI<opc, MRMSrcMem, (outs VR128:$dst), (ins sdmem:$src),
1654 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
1655 [(set VR128:$dst, (F64Int sse_load_f64:$src))]>;
1656}
1657
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00001658/// sse2_fp_unop_s_avx - AVX SSE2 unops in scalar form.
1659multiclass sse2_fp_unop_s_avx<bits<8> opc, string OpcodeStr,
1660 SDNode OpNode, Intrinsic F64Int> {
1661 def SDr : VSDI<opc, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src1, FR64:$src2),
1662 !strconcat(OpcodeStr,
1663 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>;
1664 def SDm : VSDI<opc, MRMSrcMem, (outs FR64:$dst),
1665 (ins FR64:$src1, f64mem:$src2),
1666 !strconcat(OpcodeStr,
1667 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>;
1668 def SDr_Int : VSDI<opc, MRMSrcReg, (outs VR128:$dst),
1669 (ins VR128:$src1, VR128:$src2),
1670 !strconcat(OpcodeStr, "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1671 []>;
1672 def SDm_Int : VSDI<opc, MRMSrcMem, (outs VR128:$dst),
1673 (ins VR128:$src1, sdmem:$src2),
1674 !strconcat(OpcodeStr, "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1675 []>;
1676}
1677
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00001678/// sse2_fp_unop_p - SSE2 unops in vector forms.
1679multiclass sse2_fp_unop_p<bits<8> opc, string OpcodeStr,
1680 SDNode OpNode> {
1681 def PDr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1682 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
1683 [(set VR128:$dst, (v2f64 (OpNode VR128:$src)))]>;
1684 def PDm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1685 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
1686 [(set VR128:$dst, (OpNode (memopv2f64 addr:$src)))]>;
1687}
1688
1689/// sse2_fp_unop_p_y - AVX SSE2 256-bit unops in vector forms.
1690multiclass sse2_fp_unop_p_y<bits<8> opc, string OpcodeStr, SDNode OpNode> {
1691 def PDYr : PDI<opc, MRMSrcReg, (outs VR256:$dst), (ins VR256:$src),
1692 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
1693 [(set VR256:$dst, (v4f64 (OpNode VR256:$src)))]>;
1694 def PDYm : PDI<opc, MRMSrcMem, (outs VR256:$dst), (ins f256mem:$src),
1695 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
1696 [(set VR256:$dst, (OpNode (memopv4f64 addr:$src)))]>;
1697}
1698
1699/// sse2_fp_unop_p_int - SSE2 intrinsic unops in vector forms.
1700multiclass sse2_fp_unop_p_int<bits<8> opc, string OpcodeStr,
1701 Intrinsic V2F64Int> {
1702 def PDr_Int : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1703 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
1704 [(set VR128:$dst, (V2F64Int VR128:$src))]>;
1705 def PDm_Int : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1706 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
1707 [(set VR128:$dst, (V2F64Int (memopv2f64 addr:$src)))]>;
1708}
1709
1710let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00001711 // Square root.
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00001712 defm VSQRT : sse1_fp_unop_s_avx<0x51, "sqrt", fsqrt, int_x86_sse_sqrt_ss>,
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00001713 sse2_fp_unop_s_avx<0x51, "sqrt", fsqrt, int_x86_sse2_sqrt_sd>,
1714 VEX_4V;
1715
1716 defm VSQRT : sse1_fp_unop_p<0x51, "vsqrt", fsqrt>,
1717 sse2_fp_unop_p<0x51, "vsqrt", fsqrt>,
1718 sse1_fp_unop_p_y<0x51, "vsqrt", fsqrt>,
1719 sse2_fp_unop_p_y<0x51, "vsqrt", fsqrt>,
1720 VEX;
1721
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00001722 // Reciprocal approximations. Note that these typically require refinement
1723 // in order to obtain suitable precision.
1724 defm VRSQRT : sse1_fp_unop_s_avx<0x52, "rsqrt", X86frsqrt,
1725 int_x86_sse_rsqrt_ss>, VEX_4V;
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00001726 defm VRSQRT : sse1_fp_unop_p<0x52, "vrsqrt", X86frsqrt>,
1727 sse1_fp_unop_p_y<0x52, "vrsqrt", X86frsqrt>, VEX;
1728
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00001729 defm VRCP : sse1_fp_unop_s_avx<0x53, "rcp", X86frcp, int_x86_sse_rcp_ss>,
1730 VEX_4V;
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00001731 defm VRCP : sse1_fp_unop_p<0x53, "vrcp", X86frcp>,
1732 sse1_fp_unop_p_y<0x53, "vrcp", X86frcp>, VEX;
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00001733}
1734
Dan Gohman20382522007-07-10 00:05:58 +00001735// Square root.
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001736defm SQRT : sse1_fp_unop_s<0x51, "sqrt", fsqrt, int_x86_sse_sqrt_ss>,
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00001737 sse1_fp_unop_p<0x51, "sqrt", fsqrt>,
1738 sse1_fp_unop_p_int<0x51, "sqrt", int_x86_sse_sqrt_ps>,
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001739 sse2_fp_unop_s<0x51, "sqrt", fsqrt, int_x86_sse2_sqrt_sd>,
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00001740 sse2_fp_unop_p<0x51, "sqrt", fsqrt>,
1741 sse2_fp_unop_p_int<0x51, "sqrt", int_x86_sse2_sqrt_pd>;
Dan Gohman20382522007-07-10 00:05:58 +00001742
1743// Reciprocal approximations. Note that these typically require refinement
1744// in order to obtain suitable precision.
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001745defm RSQRT : sse1_fp_unop_s<0x52, "rsqrt", X86frsqrt, int_x86_sse_rsqrt_ss>,
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00001746 sse1_fp_unop_p<0x52, "rsqrt", X86frsqrt>,
1747 sse1_fp_unop_p_int<0x52, "rsqrt", int_x86_sse_rsqrt_ps>;
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001748defm RCP : sse1_fp_unop_s<0x53, "rcp", X86frcp, int_x86_sse_rcp_ss>,
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00001749 sse1_fp_unop_p<0x53, "rcp", X86frcp>,
1750 sse1_fp_unop_p_int<0x53, "rcp", int_x86_sse_rcp_ps>;
Dan Gohman20382522007-07-10 00:05:58 +00001751
Bruno Cardoso Lopes147b7ca2010-06-29 20:35:48 +00001752// There is no f64 version of the reciprocal approximation instructions.
1753
Bruno Cardoso Lopesde173ca2010-06-29 17:42:37 +00001754//===----------------------------------------------------------------------===//
1755// SSE 1 & 2 - Non-temporal stores
1756//===----------------------------------------------------------------------===//
Bill Wendlingddd35322007-05-02 23:11:52 +00001757
Bruno Cardoso Lopes721ef732010-06-29 18:22:01 +00001758let isAsmParserOnly = 1 in {
1759 def VMOVNTPSmr_Int : VPSI<0x2B, MRMDestMem, (outs),
1760 (ins i128mem:$dst, VR128:$src),
1761 "movntps\t{$src, $dst|$dst, $src}",
1762 [(int_x86_sse_movnt_ps addr:$dst, VR128:$src)]>, VEX;
1763 def VMOVNTPDmr_Int : VPDI<0x2B, MRMDestMem, (outs),
1764 (ins i128mem:$dst, VR128:$src),
1765 "movntpd\t{$src, $dst|$dst, $src}",
1766 [(int_x86_sse2_movnt_pd addr:$dst, VR128:$src)]>, VEX;
1767
1768 let ExeDomain = SSEPackedInt in
1769 def VMOVNTDQmr_Int : VPDI<0xE7, MRMDestMem, (outs),
1770 (ins f128mem:$dst, VR128:$src),
1771 "movntdq\t{$src, $dst|$dst, $src}",
1772 [(int_x86_sse2_movnt_dq addr:$dst, VR128:$src)]>, VEX;
1773
1774 let AddedComplexity = 400 in { // Prefer non-temporal versions
1775 def VMOVNTPSmr : VPSI<0x2B, MRMDestMem, (outs),
1776 (ins f128mem:$dst, VR128:$src),
1777 "movntps\t{$src, $dst|$dst, $src}",
1778 [(alignednontemporalstore (v4f32 VR128:$src),
1779 addr:$dst)]>, VEX;
1780 def VMOVNTPDmr : VPDI<0x2B, MRMDestMem, (outs),
1781 (ins f128mem:$dst, VR128:$src),
1782 "movntpd\t{$src, $dst|$dst, $src}",
1783 [(alignednontemporalstore (v2f64 VR128:$src),
1784 addr:$dst)]>, VEX;
1785 def VMOVNTDQ_64mr : VPDI<0xE7, MRMDestMem, (outs),
1786 (ins f128mem:$dst, VR128:$src),
1787 "movntdq\t{$src, $dst|$dst, $src}",
1788 [(alignednontemporalstore (v2f64 VR128:$src),
1789 addr:$dst)]>, VEX;
1790 let ExeDomain = SSEPackedInt in
1791 def VMOVNTDQmr : VPDI<0xE7, MRMDestMem, (outs),
1792 (ins f128mem:$dst, VR128:$src),
1793 "movntdq\t{$src, $dst|$dst, $src}",
1794 [(alignednontemporalstore (v4f32 VR128:$src),
1795 addr:$dst)]>, VEX;
Bruno Cardoso Lopesd52e78e2010-07-09 21:42:42 +00001796
1797 def VMOVNTPSYmr : VPSI<0x2B, MRMDestMem, (outs),
1798 (ins f256mem:$dst, VR256:$src),
1799 "movntps\t{$src, $dst|$dst, $src}",
1800 [(alignednontemporalstore (v8f32 VR256:$src),
1801 addr:$dst)]>, VEX;
1802 def VMOVNTPDYmr : VPDI<0x2B, MRMDestMem, (outs),
1803 (ins f256mem:$dst, VR256:$src),
1804 "movntpd\t{$src, $dst|$dst, $src}",
1805 [(alignednontemporalstore (v4f64 VR256:$src),
1806 addr:$dst)]>, VEX;
1807 def VMOVNTDQY_64mr : VPDI<0xE7, MRMDestMem, (outs),
1808 (ins f256mem:$dst, VR256:$src),
1809 "movntdq\t{$src, $dst|$dst, $src}",
1810 [(alignednontemporalstore (v4f64 VR256:$src),
1811 addr:$dst)]>, VEX;
1812 let ExeDomain = SSEPackedInt in
1813 def VMOVNTDQYmr : VPDI<0xE7, MRMDestMem, (outs),
1814 (ins f256mem:$dst, VR256:$src),
1815 "movntdq\t{$src, $dst|$dst, $src}",
1816 [(alignednontemporalstore (v8f32 VR256:$src),
1817 addr:$dst)]>, VEX;
Bruno Cardoso Lopes721ef732010-06-29 18:22:01 +00001818 }
1819}
1820
David Greene8939b0d2010-02-16 20:50:18 +00001821def MOVNTPSmr_Int : PSI<0x2B, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001822 "movntps\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001823 [(int_x86_sse_movnt_ps addr:$dst, VR128:$src)]>;
Bruno Cardoso Lopesde173ca2010-06-29 17:42:37 +00001824def MOVNTPDmr_Int : PDI<0x2B, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
1825 "movntpd\t{$src, $dst|$dst, $src}",
1826 [(int_x86_sse2_movnt_pd addr:$dst, VR128:$src)]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001827
Bruno Cardoso Lopes721ef732010-06-29 18:22:01 +00001828let ExeDomain = SSEPackedInt in
1829def MOVNTDQmr_Int : PDI<0xE7, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
1830 "movntdq\t{$src, $dst|$dst, $src}",
1831 [(int_x86_sse2_movnt_dq addr:$dst, VR128:$src)]>;
1832
David Greene8939b0d2010-02-16 20:50:18 +00001833let AddedComplexity = 400 in { // Prefer non-temporal versions
1834def MOVNTPSmr : PSI<0x2B, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
1835 "movntps\t{$src, $dst|$dst, $src}",
1836 [(alignednontemporalstore (v4f32 VR128:$src), addr:$dst)]>;
Bruno Cardoso Lopesde173ca2010-06-29 17:42:37 +00001837def MOVNTPDmr : PDI<0x2B, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
1838 "movntpd\t{$src, $dst|$dst, $src}",
1839 [(alignednontemporalstore(v2f64 VR128:$src), addr:$dst)]>;
David Greene8939b0d2010-02-16 20:50:18 +00001840
1841def MOVNTDQ_64mr : PDI<0xE7, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
1842 "movntdq\t{$src, $dst|$dst, $src}",
1843 [(alignednontemporalstore (v2f64 VR128:$src), addr:$dst)]>;
1844
Bruno Cardoso Lopes721ef732010-06-29 18:22:01 +00001845let ExeDomain = SSEPackedInt in
1846def MOVNTDQmr : PDI<0xE7, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
1847 "movntdq\t{$src, $dst|$dst, $src}",
1848 [(alignednontemporalstore (v4f32 VR128:$src), addr:$dst)]>;
1849
1850// There is no AVX form for instructions below this point
David Greene8939b0d2010-02-16 20:50:18 +00001851def MOVNTImr : I<0xC3, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src),
1852 "movnti\t{$src, $dst|$dst, $src}",
1853 [(nontemporalstore (i32 GR32:$src), addr:$dst)]>,
1854 TB, Requires<[HasSSE2]>;
1855
1856def MOVNTI_64mr : RI<0xC3, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src),
1857 "movnti\t{$src, $dst|$dst, $src}",
1858 [(nontemporalstore (i64 GR64:$src), addr:$dst)]>,
1859 TB, Requires<[HasSSE2]>;
Bruno Cardoso Lopesde173ca2010-06-29 17:42:37 +00001860
David Greene8939b0d2010-02-16 20:50:18 +00001861}
Bruno Cardoso Lopesde173ca2010-06-29 17:42:37 +00001862def MOVNTImr_Int : I<0xC3, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src),
1863 "movnti\t{$src, $dst|$dst, $src}",
1864 [(int_x86_sse2_movnt_i addr:$dst, GR32:$src)]>,
1865 TB, Requires<[HasSSE2]>;
1866
1867//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes147b7ca2010-06-29 20:35:48 +00001868// SSE 1 & 2 - Misc Instructions (No AVX form)
Bruno Cardoso Lopesde173ca2010-06-29 17:42:37 +00001869//===----------------------------------------------------------------------===//
1870
1871// Prefetch intrinsic.
1872def PREFETCHT0 : PSI<0x18, MRM1m, (outs), (ins i8mem:$src),
1873 "prefetcht0\t$src", [(prefetch addr:$src, imm, (i32 3))]>;
1874def PREFETCHT1 : PSI<0x18, MRM2m, (outs), (ins i8mem:$src),
1875 "prefetcht1\t$src", [(prefetch addr:$src, imm, (i32 2))]>;
1876def PREFETCHT2 : PSI<0x18, MRM3m, (outs), (ins i8mem:$src),
1877 "prefetcht2\t$src", [(prefetch addr:$src, imm, (i32 1))]>;
1878def PREFETCHNTA : PSI<0x18, MRM0m, (outs), (ins i8mem:$src),
1879 "prefetchnta\t$src", [(prefetch addr:$src, imm, (i32 0))]>;
1880
Bill Wendlingddd35322007-05-02 23:11:52 +00001881// Load, store, and memory fence
Dan Gohmanee5673b2010-05-20 01:23:41 +00001882def SFENCE : I<0xAE, MRM_F8, (outs), (ins), "sfence", [(int_x86_sse_sfence)]>,
1883 TB, Requires<[HasSSE1]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001884
Bill Wendlingddd35322007-05-02 23:11:52 +00001885// Alias instructions that map zero vector to pxor / xorp* for sse.
Dan Gohman15511cf2008-12-03 18:15:48 +00001886// We set canFoldAsLoad because this can be converted to a constant-pool
Dan Gohman62c939d2008-12-03 05:21:24 +00001887// load of an all-zeros value if folding it would be beneficial.
Chris Lattner28c1d292010-02-05 21:30:49 +00001888// FIXME: Change encoding to pseudo!
Daniel Dunbar7417b762009-08-11 22:17:52 +00001889let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00001890 isCodeGenOnly = 1 in {
1891def V_SET0PS : PSI<0x57, MRMInitReg, (outs VR128:$dst), (ins), "",
1892 [(set VR128:$dst, (v4f32 immAllZerosV))]>;
1893def V_SET0PD : PDI<0x57, MRMInitReg, (outs VR128:$dst), (ins), "",
1894 [(set VR128:$dst, (v2f64 immAllZerosV))]>;
1895let ExeDomain = SSEPackedInt in
1896def V_SET0PI : PDI<0xEF, MRMInitReg, (outs VR128:$dst), (ins), "",
Chris Lattner8a594482007-11-25 00:24:49 +00001897 [(set VR128:$dst, (v4i32 immAllZerosV))]>;
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00001898}
Bill Wendlingddd35322007-05-02 23:11:52 +00001899
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00001900def : Pat<(v2i64 immAllZerosV), (V_SET0PI)>;
1901def : Pat<(v8i16 immAllZerosV), (V_SET0PI)>;
1902def : Pat<(v16i8 immAllZerosV), (V_SET0PI)>;
Evan Chengc8e3b142008-03-12 07:02:50 +00001903
Dan Gohman874cada2010-02-28 00:17:42 +00001904def : Pat<(f32 (vector_extract (v4f32 VR128:$src), (iPTR 0))),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00001905 (f32 (EXTRACT_SUBREG (v4f32 VR128:$src), sub_ss))>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001906
Bruno Cardoso Lopes147b7ca2010-06-29 20:35:48 +00001907//===----------------------------------------------------------------------===//
1908// SSE 1 & 2 - Load/Store XCSR register
1909//===----------------------------------------------------------------------===//
1910
1911let isAsmParserOnly = 1 in {
1912 def VLDMXCSR : VPSI<0xAE, MRM2m, (outs), (ins i32mem:$src),
1913 "ldmxcsr\t$src", [(int_x86_sse_ldmxcsr addr:$src)]>, VEX;
1914 def VSTMXCSR : VPSI<0xAE, MRM3m, (outs), (ins i32mem:$dst),
1915 "stmxcsr\t$dst", [(int_x86_sse_stmxcsr addr:$dst)]>, VEX;
1916}
1917
1918def LDMXCSR : PSI<0xAE, MRM2m, (outs), (ins i32mem:$src),
1919 "ldmxcsr\t$src", [(int_x86_sse_ldmxcsr addr:$src)]>;
1920def STMXCSR : PSI<0xAE, MRM3m, (outs), (ins i32mem:$dst),
1921 "stmxcsr\t$dst", [(int_x86_sse_stmxcsr addr:$dst)]>;
1922
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00001923//===---------------------------------------------------------------------===//
1924// SSE2 - Move Aligned/Unaligned Packed Integer Instructions
1925//===---------------------------------------------------------------------===//
Bruno Cardoso Lopes8d3cebc2010-06-29 21:25:12 +00001926let ExeDomain = SSEPackedInt in { // SSE integer instructions
Bill Wendlingddd35322007-05-02 23:11:52 +00001927
Bruno Cardoso Lopes8d3cebc2010-06-29 21:25:12 +00001928let isAsmParserOnly = 1 in {
1929 let neverHasSideEffects = 1 in
1930 def VMOVDQArr : VPDI<0x6F, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1931 "movdqa\t{$src, $dst|$dst, $src}", []>, VEX;
1932 def VMOVDQUrr : VPDI<0x6F, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1933 "movdqu\t{$src, $dst|$dst, $src}", []>, XS, VEX;
1934
1935 let canFoldAsLoad = 1, mayLoad = 1 in {
1936 def VMOVDQArm : VPDI<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
1937 "movdqa\t{$src, $dst|$dst, $src}",
1938 [/*(set VR128:$dst, (alignedloadv2i64 addr:$src))*/]>,
1939 VEX;
1940 def VMOVDQUrm : I<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
1941 "vmovdqu\t{$src, $dst|$dst, $src}",
1942 [/*(set VR128:$dst, (loadv2i64 addr:$src))*/]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00001943 XS, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes8d3cebc2010-06-29 21:25:12 +00001944 }
1945
1946 let mayStore = 1 in {
1947 def VMOVDQAmr : VPDI<0x7F, MRMDestMem, (outs),
1948 (ins i128mem:$dst, VR128:$src),
1949 "movdqa\t{$src, $dst|$dst, $src}",
1950 [/*(alignedstore (v2i64 VR128:$src), addr:$dst)*/]>, VEX;
1951 def VMOVDQUmr : I<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
1952 "vmovdqu\t{$src, $dst|$dst, $src}",
1953 [/*(store (v2i64 VR128:$src), addr:$dst)*/]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00001954 XS, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes8d3cebc2010-06-29 21:25:12 +00001955 }
1956}
1957
Chris Lattnerf77e0372008-01-11 06:59:07 +00001958let neverHasSideEffects = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +00001959def MOVDQArr : PDI<0x6F, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001960 "movdqa\t{$src, $dst|$dst, $src}", []>;
Bruno Cardoso Lopes8d3cebc2010-06-29 21:25:12 +00001961
1962let canFoldAsLoad = 1, mayLoad = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001963def MOVDQArm : PDI<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001964 "movdqa\t{$src, $dst|$dst, $src}",
Evan Chengb4162fd2007-07-20 00:27:43 +00001965 [/*(set VR128:$dst, (alignedloadv2i64 addr:$src))*/]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001966def MOVDQUrm : I<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001967 "movdqu\t{$src, $dst|$dst, $src}",
Evan Chengb4162fd2007-07-20 00:27:43 +00001968 [/*(set VR128:$dst, (loadv2i64 addr:$src))*/]>,
Evan Cheng9ab1ac52006-04-14 23:32:40 +00001969 XS, Requires<[HasSSE2]>;
Bruno Cardoso Lopes8d3cebc2010-06-29 21:25:12 +00001970}
1971
1972let mayStore = 1 in {
1973def MOVDQAmr : PDI<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
1974 "movdqa\t{$src, $dst|$dst, $src}",
1975 [/*(alignedstore (v2i64 VR128:$src), addr:$dst)*/]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001976def MOVDQUmr : I<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001977 "movdqu\t{$src, $dst|$dst, $src}",
Evan Chengb4162fd2007-07-20 00:27:43 +00001978 [/*(store (v2i64 VR128:$src), addr:$dst)*/]>,
Evan Cheng9ab1ac52006-04-14 23:32:40 +00001979 XS, Requires<[HasSSE2]>;
Bruno Cardoso Lopes8d3cebc2010-06-29 21:25:12 +00001980}
Evan Cheng24dc1f52006-03-23 07:44:07 +00001981
Dan Gohman4106f372007-07-18 20:23:34 +00001982// Intrinsic forms of MOVDQU load and store
Bruno Cardoso Lopes8d3cebc2010-06-29 21:25:12 +00001983let isAsmParserOnly = 1 in {
1984let canFoldAsLoad = 1 in
1985def VMOVDQUrm_Int : I<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
1986 "vmovdqu\t{$src, $dst|$dst, $src}",
1987 [(set VR128:$dst, (int_x86_sse2_loadu_dq addr:$src))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00001988 XS, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes8d3cebc2010-06-29 21:25:12 +00001989def VMOVDQUmr_Int : I<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
1990 "vmovdqu\t{$src, $dst|$dst, $src}",
1991 [(int_x86_sse2_storeu_dq addr:$dst, VR128:$src)]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00001992 XS, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes8d3cebc2010-06-29 21:25:12 +00001993}
1994
Dan Gohman15511cf2008-12-03 18:15:48 +00001995let canFoldAsLoad = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +00001996def MOVDQUrm_Int : I<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001997 "movdqu\t{$src, $dst|$dst, $src}",
Dan Gohman4106f372007-07-18 20:23:34 +00001998 [(set VR128:$dst, (int_x86_sse2_loadu_dq addr:$src))]>,
1999 XS, Requires<[HasSSE2]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002000def MOVDQUmr_Int : I<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002001 "movdqu\t{$src, $dst|$dst, $src}",
Dan Gohman4106f372007-07-18 20:23:34 +00002002 [(int_x86_sse2_storeu_dq addr:$dst, VR128:$src)]>,
2003 XS, Requires<[HasSSE2]>;
Chris Lattner8139e282006-10-07 18:39:00 +00002004
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002005} // ExeDomain = SSEPackedInt
Bill Wendlingddd35322007-05-02 23:11:52 +00002006
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002007//===---------------------------------------------------------------------===//
2008// SSE2 - Packed Integer Arithmetic Instructions
2009//===---------------------------------------------------------------------===//
2010
2011let ExeDomain = SSEPackedInt in { // SSE integer instructions
2012
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002013multiclass PDI_binop_rm_int<bits<8> opc, string OpcodeStr, Intrinsic IntId,
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002014 bit IsCommutable = 0, bit Is2Addr = 1> {
2015 let isCommutable = IsCommutable in
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00002016 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst),
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002017 (ins VR128:$src1, VR128:$src2),
2018 !if(Is2Addr,
2019 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2020 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2021 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]>;
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00002022 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst),
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002023 (ins VR128:$src1, i128mem:$src2),
2024 !if(Is2Addr,
2025 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2026 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2027 [(set VR128:$dst, (IntId VR128:$src1,
2028 (bitconvert (memopv2i64 addr:$src2))))]>;
Chris Lattner8139e282006-10-07 18:39:00 +00002029}
Chris Lattner8139e282006-10-07 18:39:00 +00002030
Evan Cheng22b942a2008-05-03 00:52:09 +00002031multiclass PDI_binop_rmi_int<bits<8> opc, bits<8> opc2, Format ImmForm,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002032 string OpcodeStr, Intrinsic IntId,
2033 Intrinsic IntId2, bit Is2Addr = 1> {
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00002034 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst),
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002035 (ins VR128:$src1, VR128:$src2),
2036 !if(Is2Addr,
2037 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2038 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2039 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]>;
Sean Callanan108934c2009-12-18 00:01:26 +00002040 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst),
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002041 (ins VR128:$src1, i128mem:$src2),
2042 !if(Is2Addr,
2043 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2044 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2045 [(set VR128:$dst, (IntId VR128:$src1,
Eric Christopher44b93ff2009-07-31 20:07:27 +00002046 (bitconvert (memopv2i64 addr:$src2))))]>;
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00002047 def ri : PDIi8<opc2, ImmForm, (outs VR128:$dst),
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002048 (ins VR128:$src1, i32i8imm:$src2),
2049 !if(Is2Addr,
2050 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2051 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2052 [(set VR128:$dst, (IntId2 VR128:$src1, (i32 imm:$src2)))]>;
Evan Cheng22b942a2008-05-03 00:52:09 +00002053}
2054
Chris Lattner7c47f9a2006-10-07 19:14:49 +00002055/// PDI_binop_rm - Simple SSE2 binary operator.
2056multiclass PDI_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002057 ValueType OpVT, bit IsCommutable = 0, bit Is2Addr = 1> {
2058 let isCommutable = IsCommutable in
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00002059 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst),
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002060 (ins VR128:$src1, VR128:$src2),
2061 !if(Is2Addr,
2062 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2063 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2064 [(set VR128:$dst, (OpVT (OpNode VR128:$src1, VR128:$src2)))]>;
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00002065 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst),
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002066 (ins VR128:$src1, i128mem:$src2),
2067 !if(Is2Addr,
2068 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2069 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2070 [(set VR128:$dst, (OpVT (OpNode VR128:$src1,
Eric Christopher44b93ff2009-07-31 20:07:27 +00002071 (bitconvert (memopv2i64 addr:$src2)))))]>;
Chris Lattner7c47f9a2006-10-07 19:14:49 +00002072}
Chris Lattner70f4f2e2006-10-07 19:34:33 +00002073
2074/// PDI_binop_rm_v2i64 - Simple SSE2 binary operator whose type is v2i64.
2075///
2076/// FIXME: we could eliminate this and use PDI_binop_rm instead if tblgen knew
2077/// to collapse (bitconvert VT to VT) into its operand.
2078///
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002079multiclass PDI_binop_rm_v2i64<bits<8> opc, string OpcodeStr, SDNode OpNode,
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002080 bit IsCommutable = 0, bit Is2Addr = 1> {
2081 let isCommutable = IsCommutable in
Eric Christopher44b93ff2009-07-31 20:07:27 +00002082 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst),
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002083 (ins VR128:$src1, VR128:$src2),
2084 !if(Is2Addr,
2085 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2086 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2087 [(set VR128:$dst, (v2i64 (OpNode VR128:$src1, VR128:$src2)))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00002088 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst),
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002089 (ins VR128:$src1, i128mem:$src2),
2090 !if(Is2Addr,
2091 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2092 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2093 [(set VR128:$dst, (OpNode VR128:$src1, (memopv2i64 addr:$src2)))]>;
Chris Lattner70f4f2e2006-10-07 19:34:33 +00002094}
Chris Lattner7c47f9a2006-10-07 19:14:49 +00002095
Jakob Stoklund Olesen4a2a6e72010-03-25 18:52:04 +00002096} // ExeDomain = SSEPackedInt
Chris Lattner7c47f9a2006-10-07 19:14:49 +00002097
2098// 128-bit Integer Arithmetic
2099
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00002100let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002101defm VPADDB : PDI_binop_rm<0xFC, "vpaddb", add, v16i8, 1, 0 /*3addr*/>, VEX_4V;
2102defm VPADDW : PDI_binop_rm<0xFD, "vpaddw", add, v8i16, 1, 0>, VEX_4V;
2103defm VPADDD : PDI_binop_rm<0xFE, "vpaddd", add, v4i32, 1, 0>, VEX_4V;
2104defm VPADDQ : PDI_binop_rm_v2i64<0xD4, "vpaddq", add, 1, 0>, VEX_4V;
2105defm VPMULLW : PDI_binop_rm<0xD5, "vpmullw", mul, v8i16, 1, 0>, VEX_4V;
2106defm VPSUBB : PDI_binop_rm<0xF8, "vpsubb", sub, v16i8, 0, 0>, VEX_4V;
2107defm VPSUBW : PDI_binop_rm<0xF9, "vpsubw", sub, v8i16, 0, 0>, VEX_4V;
2108defm VPSUBD : PDI_binop_rm<0xFA, "vpsubd", sub, v4i32, 0, 0>, VEX_4V;
2109defm VPSUBQ : PDI_binop_rm_v2i64<0xFB, "vpsubq", sub, 0, 0>, VEX_4V;
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002110
2111// Intrinsic forms
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002112defm VPSUBSB : PDI_binop_rm_int<0xE8, "vpsubsb" , int_x86_sse2_psubs_b, 0, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002113 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002114defm VPSUBSW : PDI_binop_rm_int<0xE9, "vpsubsw" , int_x86_sse2_psubs_w, 0, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002115 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002116defm VPSUBUSB : PDI_binop_rm_int<0xD8, "vpsubusb", int_x86_sse2_psubus_b, 0, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002117 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002118defm VPSUBUSW : PDI_binop_rm_int<0xD9, "vpsubusw", int_x86_sse2_psubus_w, 0, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002119 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002120defm VPADDSB : PDI_binop_rm_int<0xEC, "vpaddsb" , int_x86_sse2_padds_b, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002121 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002122defm VPADDSW : PDI_binop_rm_int<0xED, "vpaddsw" , int_x86_sse2_padds_w, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002123 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002124defm VPADDUSB : PDI_binop_rm_int<0xDC, "vpaddusb", int_x86_sse2_paddus_b, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002125 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002126defm VPADDUSW : PDI_binop_rm_int<0xDD, "vpaddusw", int_x86_sse2_paddus_w, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002127 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002128defm VPMULHUW : PDI_binop_rm_int<0xE4, "vpmulhuw", int_x86_sse2_pmulhu_w, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002129 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002130defm VPMULHW : PDI_binop_rm_int<0xE5, "vpmulhw" , int_x86_sse2_pmulh_w, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002131 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002132defm VPMULUDQ : PDI_binop_rm_int<0xF4, "vpmuludq", int_x86_sse2_pmulu_dq, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002133 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002134defm VPMADDWD : PDI_binop_rm_int<0xF5, "vpmaddwd", int_x86_sse2_pmadd_wd, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002135 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002136defm VPAVGB : PDI_binop_rm_int<0xE0, "vpavgb", int_x86_sse2_pavg_b, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002137 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002138defm VPAVGW : PDI_binop_rm_int<0xE3, "vpavgw", int_x86_sse2_pavg_w, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002139 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002140defm VPMINUB : PDI_binop_rm_int<0xDA, "vpminub", int_x86_sse2_pminu_b, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002141 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002142defm VPMINSW : PDI_binop_rm_int<0xEA, "vpminsw", int_x86_sse2_pmins_w, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002143 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002144defm VPMAXUB : PDI_binop_rm_int<0xDE, "vpmaxub", int_x86_sse2_pmaxu_b, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002145 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002146defm VPMAXSW : PDI_binop_rm_int<0xEE, "vpmaxsw", int_x86_sse2_pmaxs_w, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002147 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002148defm VPSADBW : PDI_binop_rm_int<0xF6, "vpsadbw", int_x86_sse2_psad_bw, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002149 VEX_4V;
2150}
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002151
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002152let Constraints = "$src1 = $dst" in {
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002153defm PADDB : PDI_binop_rm<0xFC, "paddb", add, v16i8, 1>;
2154defm PADDW : PDI_binop_rm<0xFD, "paddw", add, v8i16, 1>;
2155defm PADDD : PDI_binop_rm<0xFE, "paddd", add, v4i32, 1>;
2156defm PADDQ : PDI_binop_rm_v2i64<0xD4, "paddq", add, 1>;
2157defm PMULLW : PDI_binop_rm<0xD5, "pmullw", mul, v8i16, 1>;
Chris Lattner7c47f9a2006-10-07 19:14:49 +00002158defm PSUBB : PDI_binop_rm<0xF8, "psubb", sub, v16i8>;
2159defm PSUBW : PDI_binop_rm<0xF9, "psubw", sub, v8i16>;
2160defm PSUBD : PDI_binop_rm<0xFA, "psubd", sub, v4i32>;
Chris Lattner70f4f2e2006-10-07 19:34:33 +00002161defm PSUBQ : PDI_binop_rm_v2i64<0xFB, "psubq", sub>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00002162
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002163// Intrinsic forms
Chris Lattner45e123c2006-10-07 19:02:31 +00002164defm PSUBSB : PDI_binop_rm_int<0xE8, "psubsb" , int_x86_sse2_psubs_b>;
2165defm PSUBSW : PDI_binop_rm_int<0xE9, "psubsw" , int_x86_sse2_psubs_w>;
2166defm PSUBUSB : PDI_binop_rm_int<0xD8, "psubusb", int_x86_sse2_psubus_b>;
2167defm PSUBUSW : PDI_binop_rm_int<0xD9, "psubusw", int_x86_sse2_psubus_w>;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002168defm PADDSB : PDI_binop_rm_int<0xEC, "paddsb" , int_x86_sse2_padds_b, 1>;
2169defm PADDSW : PDI_binop_rm_int<0xED, "paddsw" , int_x86_sse2_padds_w, 1>;
2170defm PADDUSB : PDI_binop_rm_int<0xDC, "paddusb", int_x86_sse2_paddus_b, 1>;
2171defm PADDUSW : PDI_binop_rm_int<0xDD, "paddusw", int_x86_sse2_paddus_w, 1>;
2172defm PMULHUW : PDI_binop_rm_int<0xE4, "pmulhuw", int_x86_sse2_pmulhu_w, 1>;
2173defm PMULHW : PDI_binop_rm_int<0xE5, "pmulhw" , int_x86_sse2_pmulh_w, 1>;
2174defm PMULUDQ : PDI_binop_rm_int<0xF4, "pmuludq", int_x86_sse2_pmulu_dq, 1>;
2175defm PMADDWD : PDI_binop_rm_int<0xF5, "pmaddwd", int_x86_sse2_pmadd_wd, 1>;
2176defm PAVGB : PDI_binop_rm_int<0xE0, "pavgb", int_x86_sse2_pavg_b, 1>;
2177defm PAVGW : PDI_binop_rm_int<0xE3, "pavgw", int_x86_sse2_pavg_w, 1>;
2178defm PMINUB : PDI_binop_rm_int<0xDA, "pminub", int_x86_sse2_pminu_b, 1>;
2179defm PMINSW : PDI_binop_rm_int<0xEA, "pminsw", int_x86_sse2_pmins_w, 1>;
2180defm PMAXUB : PDI_binop_rm_int<0xDE, "pmaxub", int_x86_sse2_pmaxu_b, 1>;
2181defm PMAXSW : PDI_binop_rm_int<0xEE, "pmaxsw", int_x86_sse2_pmaxs_w, 1>;
2182defm PSADBW : PDI_binop_rm_int<0xF6, "psadbw", int_x86_sse2_psad_bw, 1>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00002183
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002184} // Constraints = "$src1 = $dst"
Evan Cheng00586942006-04-13 06:11:45 +00002185
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002186//===---------------------------------------------------------------------===//
2187// SSE2 - Packed Integer Logical Instructions
2188//===---------------------------------------------------------------------===//
Evan Cheng00586942006-04-13 06:11:45 +00002189
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00002190let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes5a3a4762010-06-30 01:58:37 +00002191defm VPSLLW : PDI_binop_rmi_int<0xF1, 0x71, MRM6r, "vpsllw",
2192 int_x86_sse2_psll_w, int_x86_sse2_pslli_w, 0>,
2193 VEX_4V;
2194defm VPSLLD : PDI_binop_rmi_int<0xF2, 0x72, MRM6r, "vpslld",
2195 int_x86_sse2_psll_d, int_x86_sse2_pslli_d, 0>,
2196 VEX_4V;
2197defm VPSLLQ : PDI_binop_rmi_int<0xF3, 0x73, MRM6r, "vpsllq",
2198 int_x86_sse2_psll_q, int_x86_sse2_pslli_q, 0>,
2199 VEX_4V;
2200
2201defm VPSRLW : PDI_binop_rmi_int<0xD1, 0x71, MRM2r, "vpsrlw",
2202 int_x86_sse2_psrl_w, int_x86_sse2_psrli_w, 0>,
2203 VEX_4V;
2204defm VPSRLD : PDI_binop_rmi_int<0xD2, 0x72, MRM2r, "vpsrld",
2205 int_x86_sse2_psrl_d, int_x86_sse2_psrli_d, 0>,
2206 VEX_4V;
2207defm VPSRLQ : PDI_binop_rmi_int<0xD3, 0x73, MRM2r, "vpsrlq",
2208 int_x86_sse2_psrl_q, int_x86_sse2_psrli_q, 0>,
2209 VEX_4V;
2210
2211defm VPSRAW : PDI_binop_rmi_int<0xE1, 0x71, MRM4r, "vpsraw",
2212 int_x86_sse2_psra_w, int_x86_sse2_psrai_w, 0>,
2213 VEX_4V;
2214defm VPSRAD : PDI_binop_rmi_int<0xE2, 0x72, MRM4r, "vpsrad",
2215 int_x86_sse2_psra_d, int_x86_sse2_psrai_d, 0>,
2216 VEX_4V;
2217
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002218defm VPAND : PDI_binop_rm_v2i64<0xDB, "vpand", and, 1, 0>, VEX_4V;
2219defm VPOR : PDI_binop_rm_v2i64<0xEB, "vpor" , or, 1, 0>, VEX_4V;
2220defm VPXOR : PDI_binop_rm_v2i64<0xEF, "vpxor", xor, 1, 0>, VEX_4V;
Bruno Cardoso Lopes5a3a4762010-06-30 01:58:37 +00002221
2222let ExeDomain = SSEPackedInt in {
2223 let neverHasSideEffects = 1 in {
2224 // 128-bit logical shifts.
2225 def VPSLLDQri : PDIi8<0x73, MRM7r,
2226 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
2227 "vpslldq\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
2228 VEX_4V;
2229 def VPSRLDQri : PDIi8<0x73, MRM3r,
2230 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
2231 "vpsrldq\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
2232 VEX_4V;
2233 // PSRADQri doesn't exist in SSE[1-3].
2234 }
2235 def VPANDNrr : PDI<0xDF, MRMSrcReg,
2236 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
2237 "vpandn\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2238 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
2239 VR128:$src2)))]>, VEX_4V;
2240
2241 def VPANDNrm : PDI<0xDF, MRMSrcMem,
2242 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
2243 "vpandn\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2244 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
2245 (memopv2i64 addr:$src2))))]>,
2246 VEX_4V;
2247}
2248}
2249
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002250let Constraints = "$src1 = $dst" in {
Evan Cheng22b942a2008-05-03 00:52:09 +00002251defm PSLLW : PDI_binop_rmi_int<0xF1, 0x71, MRM6r, "psllw",
2252 int_x86_sse2_psll_w, int_x86_sse2_pslli_w>;
2253defm PSLLD : PDI_binop_rmi_int<0xF2, 0x72, MRM6r, "pslld",
2254 int_x86_sse2_psll_d, int_x86_sse2_pslli_d>;
2255defm PSLLQ : PDI_binop_rmi_int<0xF3, 0x73, MRM6r, "psllq",
2256 int_x86_sse2_psll_q, int_x86_sse2_pslli_q>;
Chris Lattner77337992006-10-07 07:06:17 +00002257
Evan Cheng22b942a2008-05-03 00:52:09 +00002258defm PSRLW : PDI_binop_rmi_int<0xD1, 0x71, MRM2r, "psrlw",
2259 int_x86_sse2_psrl_w, int_x86_sse2_psrli_w>;
2260defm PSRLD : PDI_binop_rmi_int<0xD2, 0x72, MRM2r, "psrld",
2261 int_x86_sse2_psrl_d, int_x86_sse2_psrli_d>;
Nate Begeman32097bd2008-05-13 17:52:09 +00002262defm PSRLQ : PDI_binop_rmi_int<0xD3, 0x73, MRM2r, "psrlq",
Evan Cheng22b942a2008-05-03 00:52:09 +00002263 int_x86_sse2_psrl_q, int_x86_sse2_psrli_q>;
Chris Lattner77337992006-10-07 07:06:17 +00002264
Evan Cheng22b942a2008-05-03 00:52:09 +00002265defm PSRAW : PDI_binop_rmi_int<0xE1, 0x71, MRM4r, "psraw",
2266 int_x86_sse2_psra_w, int_x86_sse2_psrai_w>;
Nate Begemanc9bdb002008-05-13 01:47:52 +00002267defm PSRAD : PDI_binop_rmi_int<0xE2, 0x72, MRM4r, "psrad",
Evan Cheng22b942a2008-05-03 00:52:09 +00002268 int_x86_sse2_psra_d, int_x86_sse2_psrai_d>;
Chris Lattner77337992006-10-07 07:06:17 +00002269
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002270defm PAND : PDI_binop_rm_v2i64<0xDB, "pand", and, 1>;
2271defm POR : PDI_binop_rm_v2i64<0xEB, "por" , or, 1>;
2272defm PXOR : PDI_binop_rm_v2i64<0xEF, "pxor", xor, 1>;
Evan Chengff65e382006-04-04 21:49:39 +00002273
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002274let ExeDomain = SSEPackedInt in {
2275 let neverHasSideEffects = 1 in {
2276 // 128-bit logical shifts.
2277 def PSLLDQri : PDIi8<0x73, MRM7r,
2278 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
2279 "pslldq\t{$src2, $dst|$dst, $src2}", []>;
2280 def PSRLDQri : PDIi8<0x73, MRM3r,
2281 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
2282 "psrldq\t{$src2, $dst|$dst, $src2}", []>;
2283 // PSRADQri doesn't exist in SSE[1-3].
2284 }
2285 def PANDNrr : PDI<0xDF, MRMSrcReg,
2286 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
2287 "pandn\t{$src2, $dst|$dst, $src2}",
2288 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
2289 VR128:$src2)))]>;
2290
2291 def PANDNrm : PDI<0xDF, MRMSrcMem,
2292 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
2293 "pandn\t{$src2, $dst|$dst, $src2}",
2294 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
2295 (memopv2i64 addr:$src2))))]>;
2296}
2297} // Constraints = "$src1 = $dst"
2298
Chris Lattner6970eda2006-10-07 19:49:05 +00002299let Predicates = [HasSSE2] in {
2300 def : Pat<(int_x86_sse2_psll_dq VR128:$src1, imm:$src2),
Evan Cheng89321162009-10-28 06:30:34 +00002301 (v2i64 (PSLLDQri VR128:$src1, (BYTE_imm imm:$src2)))>;
Chris Lattner6970eda2006-10-07 19:49:05 +00002302 def : Pat<(int_x86_sse2_psrl_dq VR128:$src1, imm:$src2),
Evan Cheng89321162009-10-28 06:30:34 +00002303 (v2i64 (PSRLDQri VR128:$src1, (BYTE_imm imm:$src2)))>;
Bill Wendling5e249b42008-10-02 05:56:52 +00002304 def : Pat<(int_x86_sse2_psll_dq_bs VR128:$src1, imm:$src2),
2305 (v2i64 (PSLLDQri VR128:$src1, imm:$src2))>;
2306 def : Pat<(int_x86_sse2_psrl_dq_bs VR128:$src1, imm:$src2),
2307 (v2i64 (PSRLDQri VR128:$src1, imm:$src2))>;
Evan Cheng68c47cb2007-01-05 07:55:56 +00002308 def : Pat<(v2f64 (X86fsrl VR128:$src1, i32immSExt8:$src2)),
Evan Cheng89321162009-10-28 06:30:34 +00002309 (v2f64 (PSRLDQri VR128:$src1, (BYTE_imm imm:$src2)))>;
Evan Chengf26ffe92008-05-29 08:22:04 +00002310
2311 // Shift up / down and insert zero's.
2312 def : Pat<(v2i64 (X86vshl VR128:$src, (i8 imm:$amt))),
Evan Cheng89321162009-10-28 06:30:34 +00002313 (v2i64 (PSLLDQri VR128:$src, (BYTE_imm imm:$amt)))>;
Evan Chengf26ffe92008-05-29 08:22:04 +00002314 def : Pat<(v2i64 (X86vshr VR128:$src, (i8 imm:$amt))),
Evan Cheng89321162009-10-28 06:30:34 +00002315 (v2i64 (PSRLDQri VR128:$src, (BYTE_imm imm:$amt)))>;
Chris Lattner6970eda2006-10-07 19:49:05 +00002316}
2317
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002318//===---------------------------------------------------------------------===//
2319// SSE2 - Packed Integer Comparison Instructions
2320//===---------------------------------------------------------------------===//
Chris Lattnera7ebe552006-10-07 19:37:30 +00002321
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00002322let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002323 defm VPCMPEQB : PDI_binop_rm_int<0x74, "vpcmpeqb", int_x86_sse2_pcmpeq_b, 1,
2324 0>, VEX_4V;
2325 defm VPCMPEQW : PDI_binop_rm_int<0x75, "vpcmpeqw", int_x86_sse2_pcmpeq_w, 1,
2326 0>, VEX_4V;
2327 defm VPCMPEQD : PDI_binop_rm_int<0x76, "vpcmpeqd", int_x86_sse2_pcmpeq_d, 1,
2328 0>, VEX_4V;
2329 defm VPCMPGTB : PDI_binop_rm_int<0x64, "vpcmpgtb", int_x86_sse2_pcmpgt_b, 0,
2330 0>, VEX_4V;
2331 defm VPCMPGTW : PDI_binop_rm_int<0x65, "vpcmpgtw", int_x86_sse2_pcmpgt_w, 0,
2332 0>, VEX_4V;
2333 defm VPCMPGTD : PDI_binop_rm_int<0x66, "vpcmpgtd", int_x86_sse2_pcmpgt_d, 0,
2334 0>, VEX_4V;
Bruno Cardoso Lopesc0ea94a2010-06-30 02:21:09 +00002335}
2336
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002337let Constraints = "$src1 = $dst" in {
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002338 defm PCMPEQB : PDI_binop_rm_int<0x74, "pcmpeqb", int_x86_sse2_pcmpeq_b, 1>;
2339 defm PCMPEQW : PDI_binop_rm_int<0x75, "pcmpeqw", int_x86_sse2_pcmpeq_w, 1>;
2340 defm PCMPEQD : PDI_binop_rm_int<0x76, "pcmpeqd", int_x86_sse2_pcmpeq_d, 1>;
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002341 defm PCMPGTB : PDI_binop_rm_int<0x64, "pcmpgtb", int_x86_sse2_pcmpgt_b>;
2342 defm PCMPGTW : PDI_binop_rm_int<0x65, "pcmpgtw", int_x86_sse2_pcmpgt_w>;
2343 defm PCMPGTD : PDI_binop_rm_int<0x66, "pcmpgtd", int_x86_sse2_pcmpgt_d>;
2344} // Constraints = "$src1 = $dst"
Evan Cheng9ab1ac52006-04-14 23:32:40 +00002345
Nate Begeman30a0de92008-07-17 16:51:19 +00002346def : Pat<(v16i8 (X86pcmpeqb VR128:$src1, VR128:$src2)),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002347 (PCMPEQBrr VR128:$src1, VR128:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002348def : Pat<(v16i8 (X86pcmpeqb VR128:$src1, (memop addr:$src2))),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002349 (PCMPEQBrm VR128:$src1, addr:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002350def : Pat<(v8i16 (X86pcmpeqw VR128:$src1, VR128:$src2)),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002351 (PCMPEQWrr VR128:$src1, VR128:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002352def : Pat<(v8i16 (X86pcmpeqw VR128:$src1, (memop addr:$src2))),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002353 (PCMPEQWrm VR128:$src1, addr:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002354def : Pat<(v4i32 (X86pcmpeqd VR128:$src1, VR128:$src2)),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002355 (PCMPEQDrr VR128:$src1, VR128:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002356def : Pat<(v4i32 (X86pcmpeqd VR128:$src1, (memop addr:$src2))),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002357 (PCMPEQDrm VR128:$src1, addr:$src2)>;
2358
Nate Begeman30a0de92008-07-17 16:51:19 +00002359def : Pat<(v16i8 (X86pcmpgtb VR128:$src1, VR128:$src2)),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002360 (PCMPGTBrr VR128:$src1, VR128:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002361def : Pat<(v16i8 (X86pcmpgtb VR128:$src1, (memop addr:$src2))),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002362 (PCMPGTBrm VR128:$src1, addr:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002363def : Pat<(v8i16 (X86pcmpgtw VR128:$src1, VR128:$src2)),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002364 (PCMPGTWrr VR128:$src1, VR128:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002365def : Pat<(v8i16 (X86pcmpgtw VR128:$src1, (memop addr:$src2))),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002366 (PCMPGTWrm VR128:$src1, addr:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002367def : Pat<(v4i32 (X86pcmpgtd VR128:$src1, VR128:$src2)),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002368 (PCMPGTDrr VR128:$src1, VR128:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002369def : Pat<(v4i32 (X86pcmpgtd VR128:$src1, (memop addr:$src2))),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002370 (PCMPGTDrm VR128:$src1, addr:$src2)>;
2371
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002372//===---------------------------------------------------------------------===//
2373// SSE2 - Packed Integer Pack Instructions
2374//===---------------------------------------------------------------------===//
Nate Begeman0d1704b2008-05-12 23:09:43 +00002375
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00002376let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes6d5d2b52010-06-30 02:30:25 +00002377defm VPACKSSWB : PDI_binop_rm_int<0x63, "vpacksswb", int_x86_sse2_packsswb_128,
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002378 0, 0>, VEX_4V;
Bruno Cardoso Lopes6d5d2b52010-06-30 02:30:25 +00002379defm VPACKSSDW : PDI_binop_rm_int<0x6B, "vpackssdw", int_x86_sse2_packssdw_128,
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002380 0, 0>, VEX_4V;
Bruno Cardoso Lopes6d5d2b52010-06-30 02:30:25 +00002381defm VPACKUSWB : PDI_binop_rm_int<0x67, "vpackuswb", int_x86_sse2_packuswb_128,
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002382 0, 0>, VEX_4V;
Bruno Cardoso Lopes6d5d2b52010-06-30 02:30:25 +00002383}
2384
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002385let Constraints = "$src1 = $dst" in {
Chris Lattner45e123c2006-10-07 19:02:31 +00002386defm PACKSSWB : PDI_binop_rm_int<0x63, "packsswb", int_x86_sse2_packsswb_128>;
2387defm PACKSSDW : PDI_binop_rm_int<0x6B, "packssdw", int_x86_sse2_packssdw_128>;
2388defm PACKUSWB : PDI_binop_rm_int<0x67, "packuswb", int_x86_sse2_packuswb_128>;
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002389} // Constraints = "$src1 = $dst"
2390
2391//===---------------------------------------------------------------------===//
2392// SSE2 - Packed Integer Shuffle Instructions
2393//===---------------------------------------------------------------------===//
Evan Cheng506d3df2006-03-29 23:07:14 +00002394
Jakob Stoklund Olesen4a2a6e72010-03-25 18:52:04 +00002395let ExeDomain = SSEPackedInt in {
Bruno Cardoso Lopes555bea62010-06-30 03:29:36 +00002396multiclass sse2_pshuffle<string OpcodeStr, ValueType vt, PatFrag pshuf_frag,
2397 PatFrag bc_frag> {
2398def ri : Ii8<0x70, MRMSrcReg,
2399 (outs VR128:$dst), (ins VR128:$src1, i8imm:$src2),
2400 !strconcat(OpcodeStr,
2401 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2402 [(set VR128:$dst, (vt (pshuf_frag:$src2 VR128:$src1,
2403 (undef))))]>;
2404def mi : Ii8<0x70, MRMSrcMem,
2405 (outs VR128:$dst), (ins i128mem:$src1, i8imm:$src2),
2406 !strconcat(OpcodeStr,
2407 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2408 [(set VR128:$dst, (vt (pshuf_frag:$src2
2409 (bc_frag (memopv2i64 addr:$src1)),
2410 (undef))))]>;
Eric Christopher761411c2009-11-07 08:45:53 +00002411}
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002412} // ExeDomain = SSEPackedInt
2413
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00002414let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopesd252fec2010-06-30 03:47:56 +00002415 let AddedComplexity = 5 in
2416 defm VPSHUFD : sse2_pshuffle<"vpshufd", v4i32, pshufd, bc_v4i32>, OpSize,
2417 VEX;
2418
2419 // SSE2 with ImmT == Imm8 and XS prefix.
2420 defm VPSHUFHW : sse2_pshuffle<"vpshufhw", v8i16, pshufhw, bc_v8i16>, XS,
2421 VEX;
2422
2423 // SSE2 with ImmT == Imm8 and XD prefix.
2424 defm VPSHUFLW : sse2_pshuffle<"vpshuflw", v8i16, pshuflw, bc_v8i16>, XD,
2425 VEX;
2426}
2427
Bruno Cardoso Lopes555bea62010-06-30 03:29:36 +00002428let Predicates = [HasSSE2] in {
2429 let AddedComplexity = 5 in
2430 defm PSHUFD : sse2_pshuffle<"pshufd", v4i32, pshufd, bc_v4i32>, TB, OpSize;
2431
2432 // SSE2 with ImmT == Imm8 and XS prefix.
2433 defm PSHUFHW : sse2_pshuffle<"pshufhw", v8i16, pshufhw, bc_v8i16>, XS;
2434
2435 // SSE2 with ImmT == Imm8 and XD prefix.
2436 defm PSHUFLW : sse2_pshuffle<"pshuflw", v8i16, pshuflw, bc_v8i16>, XD;
2437}
2438
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002439//===---------------------------------------------------------------------===//
2440// SSE2 - Packed Integer Unpack Instructions
2441//===---------------------------------------------------------------------===//
2442
2443let ExeDomain = SSEPackedInt in {
Bruno Cardoso Lopes7f5b0d82010-06-01 17:02:50 +00002444multiclass sse2_unpack<bits<8> opc, string OpcodeStr, ValueType vt,
Bruno Cardoso Lopes876085d2010-06-30 04:06:39 +00002445 PatFrag unp_frag, PatFrag bc_frag, bit Is2Addr = 1> {
Bruno Cardoso Lopes7f5b0d82010-06-01 17:02:50 +00002446 def rr : PDI<opc, MRMSrcReg,
Bruno Cardoso Lopes876085d2010-06-30 04:06:39 +00002447 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
2448 !if(Is2Addr,
2449 !strconcat(OpcodeStr,"\t{$src2, $dst|$dst, $src2}"),
2450 !strconcat(OpcodeStr,"\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2451 [(set VR128:$dst, (vt (unp_frag VR128:$src1, VR128:$src2)))]>;
Bruno Cardoso Lopes7f5b0d82010-06-01 17:02:50 +00002452 def rm : PDI<opc, MRMSrcMem,
Bruno Cardoso Lopes876085d2010-06-30 04:06:39 +00002453 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
2454 !if(Is2Addr,
2455 !strconcat(OpcodeStr,"\t{$src2, $dst|$dst, $src2}"),
2456 !strconcat(OpcodeStr,"\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2457 [(set VR128:$dst, (unp_frag VR128:$src1,
2458 (bc_frag (memopv2i64
2459 addr:$src2))))]>;
2460}
2461
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00002462let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes876085d2010-06-30 04:06:39 +00002463 defm VPUNPCKLBW : sse2_unpack<0x60, "vpunpcklbw", v16i8, unpckl, bc_v16i8,
2464 0>, VEX_4V;
2465 defm VPUNPCKLWD : sse2_unpack<0x61, "vpunpcklwd", v8i16, unpckl, bc_v8i16,
2466 0>, VEX_4V;
2467 defm VPUNPCKLDQ : sse2_unpack<0x62, "vpunpckldq", v4i32, unpckl, bc_v4i32,
2468 0>, VEX_4V;
2469
2470 /// FIXME: we could eliminate this and use sse2_unpack instead if tblgen
2471 /// knew to collapse (bitconvert VT to VT) into its operand.
2472 def VPUNPCKLQDQrr : PDI<0x6C, MRMSrcReg,
2473 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
2474 "vpunpcklqdq\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2475 [(set VR128:$dst,
2476 (v2i64 (unpckl VR128:$src1, VR128:$src2)))]>, VEX_4V;
2477 def VPUNPCKLQDQrm : PDI<0x6C, MRMSrcMem,
2478 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
2479 "vpunpcklqdq\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2480 [(set VR128:$dst,
2481 (v2i64 (unpckl VR128:$src1,
2482 (memopv2i64 addr:$src2))))]>, VEX_4V;
2483
2484 defm VPUNPCKHBW : sse2_unpack<0x68, "vpunpckhbw", v16i8, unpckh, bc_v16i8,
2485 0>, VEX_4V;
2486 defm VPUNPCKHWD : sse2_unpack<0x69, "vpunpckhwd", v8i16, unpckh, bc_v8i16,
2487 0>, VEX_4V;
2488 defm VPUNPCKHDQ : sse2_unpack<0x6A, "vpunpckhdq", v4i32, unpckh, bc_v4i32,
2489 0>, VEX_4V;
2490
2491 /// FIXME: we could eliminate this and use sse2_unpack instead if tblgen
2492 /// knew to collapse (bitconvert VT to VT) into its operand.
2493 def VPUNPCKHQDQrr : PDI<0x6D, MRMSrcReg,
2494 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
2495 "vpunpckhqdq\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2496 [(set VR128:$dst,
2497 (v2i64 (unpckh VR128:$src1, VR128:$src2)))]>, VEX_4V;
2498 def VPUNPCKHQDQrm : PDI<0x6D, MRMSrcMem,
2499 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
2500 "vpunpckhqdq\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2501 [(set VR128:$dst,
2502 (v2i64 (unpckh VR128:$src1,
2503 (memopv2i64 addr:$src2))))]>, VEX_4V;
Bruno Cardoso Lopes7f5b0d82010-06-01 17:02:50 +00002504}
Evan Chengc60bd972006-03-25 09:37:23 +00002505
Evan Chenge9083d62008-03-05 08:19:16 +00002506let Constraints = "$src1 = $dst" in {
Bruno Cardoso Lopes7f5b0d82010-06-01 17:02:50 +00002507 defm PUNPCKLBW : sse2_unpack<0x60, "punpcklbw", v16i8, unpckl, bc_v16i8>;
2508 defm PUNPCKLWD : sse2_unpack<0x61, "punpcklwd", v8i16, unpckl, bc_v8i16>;
2509 defm PUNPCKLDQ : sse2_unpack<0x62, "punpckldq", v4i32, unpckl, bc_v4i32>;
2510
2511 /// FIXME: we could eliminate this and use sse2_unpack instead if tblgen
2512 /// knew to collapse (bitconvert VT to VT) into its operand.
Eric Christopher44b93ff2009-07-31 20:07:27 +00002513 def PUNPCKLQDQrr : PDI<0x6C, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00002514 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002515 "punpcklqdq\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002516 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00002517 (v2i64 (unpckl VR128:$src1, VR128:$src2)))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00002518 def PUNPCKLQDQrm : PDI<0x6C, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00002519 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002520 "punpcklqdq\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002521 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00002522 (v2i64 (unpckl VR128:$src1,
2523 (memopv2i64 addr:$src2))))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00002524
Bruno Cardoso Lopes7f5b0d82010-06-01 17:02:50 +00002525 defm PUNPCKHBW : sse2_unpack<0x68, "punpckhbw", v16i8, unpckh, bc_v16i8>;
2526 defm PUNPCKHWD : sse2_unpack<0x69, "punpckhwd", v8i16, unpckh, bc_v8i16>;
2527 defm PUNPCKHDQ : sse2_unpack<0x6A, "punpckhdq", v4i32, unpckh, bc_v4i32>;
2528
2529 /// FIXME: we could eliminate this and use sse2_unpack instead if tblgen
2530 /// knew to collapse (bitconvert VT to VT) into its operand.
Eric Christopher44b93ff2009-07-31 20:07:27 +00002531 def PUNPCKHQDQrr : PDI<0x6D, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00002532 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002533 "punpckhqdq\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002534 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00002535 (v2i64 (unpckh VR128:$src1, VR128:$src2)))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00002536 def PUNPCKHQDQrm : PDI<0x6D, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00002537 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002538 "punpckhqdq\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002539 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00002540 (v2i64 (unpckh VR128:$src1,
2541 (memopv2i64 addr:$src2))))]>;
Evan Chenga971f6f2006-03-23 01:57:24 +00002542}
Evan Cheng82521dd2006-03-21 07:09:35 +00002543
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002544} // ExeDomain = SSEPackedInt
2545
2546//===---------------------------------------------------------------------===//
Bruno Cardoso Lopes1e4b7232010-06-30 17:03:03 +00002547// SSE2 - Packed Integer Extract and Insert
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002548//===---------------------------------------------------------------------===//
2549
2550let ExeDomain = SSEPackedInt in {
Bruno Cardoso Lopes1e4b7232010-06-30 17:03:03 +00002551multiclass sse2_pinsrw<bit Is2Addr = 1> {
2552 def rri : Ii8<0xC4, MRMSrcReg,
2553 (outs VR128:$dst), (ins VR128:$src1,
2554 GR32:$src2, i32i8imm:$src3),
2555 !if(Is2Addr,
2556 "pinsrw\t{$src3, $src2, $dst|$dst, $src2, $src3}",
2557 "vpinsrw\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
2558 [(set VR128:$dst,
2559 (X86pinsrw VR128:$src1, GR32:$src2, imm:$src3))]>;
2560 def rmi : Ii8<0xC4, MRMSrcMem,
2561 (outs VR128:$dst), (ins VR128:$src1,
2562 i16mem:$src2, i32i8imm:$src3),
2563 !if(Is2Addr,
2564 "pinsrw\t{$src3, $src2, $dst|$dst, $src2, $src3}",
2565 "vpinsrw\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
2566 [(set VR128:$dst,
2567 (X86pinsrw VR128:$src1, (extloadi16 addr:$src2),
2568 imm:$src3))]>;
2569}
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002570
Bruno Cardoso Lopes1e4b7232010-06-30 17:03:03 +00002571// Extract
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00002572let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes1e4b7232010-06-30 17:03:03 +00002573def VPEXTRWri : Ii8<0xC5, MRMSrcReg,
2574 (outs GR32:$dst), (ins VR128:$src1, i32i8imm:$src2),
2575 "vpextrw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2576 [(set GR32:$dst, (X86pextrw (v8i16 VR128:$src1),
2577 imm:$src2))]>, OpSize, VEX;
Evan Cheng9ab1ac52006-04-14 23:32:40 +00002578def PEXTRWri : PDIi8<0xC5, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00002579 (outs GR32:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002580 "pextrw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Evan Cheng069287d2006-05-16 07:21:53 +00002581 [(set GR32:$dst, (X86pextrw (v8i16 VR128:$src1),
Nate Begeman14d12ca2008-02-11 04:19:36 +00002582 imm:$src2))]>;
Bruno Cardoso Lopes1e4b7232010-06-30 17:03:03 +00002583
2584// Insert
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00002585let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes1e4b7232010-06-30 17:03:03 +00002586 defm PINSRW : sse2_pinsrw<0>, OpSize, VEX_4V;
2587
2588let Constraints = "$src1 = $dst" in
2589 defm VPINSRW : sse2_pinsrw, TB, OpSize;
2590
2591} // ExeDomain = SSEPackedInt
2592
2593//===---------------------------------------------------------------------===//
Bruno Cardoso Lopese26f14d2010-06-30 18:38:10 +00002594// SSE2 - Packed Mask Creation
Bruno Cardoso Lopes1e4b7232010-06-30 17:03:03 +00002595//===---------------------------------------------------------------------===//
2596
2597let ExeDomain = SSEPackedInt in {
Evan Chengb067a1e2006-03-31 19:22:53 +00002598
Bruno Cardoso Lopese26f14d2010-06-30 18:38:10 +00002599let isAsmParserOnly = 1 in
2600def VPMOVMSKBrr : VPDI<0xD7, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
2601 "pmovmskb\t{$src, $dst|$dst, $src}",
2602 [(set GR32:$dst, (int_x86_sse2_pmovmskb_128 VR128:$src))]>, VEX;
Evan Cheng64d80e32007-07-19 01:14:50 +00002603def PMOVMSKBrr : PDI<0xD7, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Bruno Cardoso Lopese26f14d2010-06-30 18:38:10 +00002604 "pmovmskb\t{$src, $dst|$dst, $src}",
2605 [(set GR32:$dst, (int_x86_sse2_pmovmskb_128 VR128:$src))]>;
Evan Cheng1d768642009-02-10 22:06:28 +00002606
Jakob Stoklund Olesen4a2a6e72010-03-25 18:52:04 +00002607} // ExeDomain = SSEPackedInt
2608
Bruno Cardoso Lopese26f14d2010-06-30 18:38:10 +00002609//===---------------------------------------------------------------------===//
2610// SSE2 - Conditional Store
2611//===---------------------------------------------------------------------===//
2612
2613let ExeDomain = SSEPackedInt in {
2614
2615let isAsmParserOnly = 1 in {
2616let Uses = [EDI] in
2617def VMASKMOVDQU : VPDI<0xF7, MRMSrcReg, (outs),
2618 (ins VR128:$src, VR128:$mask),
2619 "maskmovdqu\t{$mask, $src|$src, $mask}",
2620 [(int_x86_sse2_maskmov_dqu VR128:$src, VR128:$mask, EDI)]>, VEX;
2621let Uses = [RDI] in
2622def VMASKMOVDQU64 : VPDI<0xF7, MRMSrcReg, (outs),
2623 (ins VR128:$src, VR128:$mask),
2624 "maskmovdqu\t{$mask, $src|$src, $mask}",
2625 [(int_x86_sse2_maskmov_dqu VR128:$src, VR128:$mask, RDI)]>, VEX;
2626}
2627
2628let Uses = [EDI] in
2629def MASKMOVDQU : PDI<0xF7, MRMSrcReg, (outs), (ins VR128:$src, VR128:$mask),
2630 "maskmovdqu\t{$mask, $src|$src, $mask}",
2631 [(int_x86_sse2_maskmov_dqu VR128:$src, VR128:$mask, EDI)]>;
2632let Uses = [RDI] in
2633def MASKMOVDQU64 : PDI<0xF7, MRMSrcReg, (outs), (ins VR128:$src, VR128:$mask),
2634 "maskmovdqu\t{$mask, $src|$src, $mask}",
2635 [(int_x86_sse2_maskmov_dqu VR128:$src, VR128:$mask, RDI)]>;
2636
2637} // ExeDomain = SSEPackedInt
2638
2639//===---------------------------------------------------------------------===//
Bruno Cardoso Lopes7ac7ed82010-06-30 18:49:10 +00002640// SSE2 - Move Doubleword
Bruno Cardoso Lopese26f14d2010-06-30 18:38:10 +00002641//===---------------------------------------------------------------------===//
2642
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00002643// Move Int Doubleword to Packed Double Int
2644let isAsmParserOnly = 1 in {
2645def VMOVDI2PDIrr : VPDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR32:$src),
2646 "movd\t{$src, $dst|$dst, $src}",
2647 [(set VR128:$dst,
2648 (v4i32 (scalar_to_vector GR32:$src)))]>, VEX;
2649def VMOVDI2PDIrm : VPDI<0x6E, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
2650 "movd\t{$src, $dst|$dst, $src}",
2651 [(set VR128:$dst,
2652 (v4i32 (scalar_to_vector (loadi32 addr:$src))))]>,
2653 VEX;
2654}
Evan Cheng64d80e32007-07-19 01:14:50 +00002655def MOVDI2PDIrr : PDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002656 "movd\t{$src, $dst|$dst, $src}",
Evan Cheng11e15b32006-04-03 20:53:28 +00002657 [(set VR128:$dst,
Evan Cheng069287d2006-05-16 07:21:53 +00002658 (v4i32 (scalar_to_vector GR32:$src)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002659def MOVDI2PDIrm : PDI<0x6E, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002660 "movd\t{$src, $dst|$dst, $src}",
Evan Cheng11e15b32006-04-03 20:53:28 +00002661 [(set VR128:$dst,
2662 (v4i32 (scalar_to_vector (loadi32 addr:$src))))]>;
Evan Chengebf01d62006-11-16 23:33:25 +00002663
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00002664
2665// Move Int Doubleword to Single Scalar
2666let isAsmParserOnly = 1 in {
2667def VMOVDI2SSrr : VPDI<0x6E, MRMSrcReg, (outs FR32:$dst), (ins GR32:$src),
2668 "movd\t{$src, $dst|$dst, $src}",
2669 [(set FR32:$dst, (bitconvert GR32:$src))]>, VEX;
2670
2671def VMOVDI2SSrm : VPDI<0x6E, MRMSrcMem, (outs FR32:$dst), (ins i32mem:$src),
2672 "movd\t{$src, $dst|$dst, $src}",
2673 [(set FR32:$dst, (bitconvert (loadi32 addr:$src)))]>,
2674 VEX;
2675}
Evan Cheng64d80e32007-07-19 01:14:50 +00002676def MOVDI2SSrr : PDI<0x6E, MRMSrcReg, (outs FR32:$dst), (ins GR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002677 "movd\t{$src, $dst|$dst, $src}",
Chris Lattnerf3597a12006-12-05 18:45:06 +00002678 [(set FR32:$dst, (bitconvert GR32:$src))]>;
2679
Evan Cheng64d80e32007-07-19 01:14:50 +00002680def MOVDI2SSrm : PDI<0x6E, MRMSrcMem, (outs FR32:$dst), (ins i32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002681 "movd\t{$src, $dst|$dst, $src}",
Evan Chengc9f09232006-12-14 19:43:11 +00002682 [(set FR32:$dst, (bitconvert (loadi32 addr:$src)))]>;
Chris Lattnerf3597a12006-12-05 18:45:06 +00002683
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00002684// Move Packed Doubleword Int to Packed Double Int
2685let isAsmParserOnly = 1 in {
2686def VMOVPDI2DIrr : VPDI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128:$src),
2687 "movd\t{$src, $dst|$dst, $src}",
2688 [(set GR32:$dst, (vector_extract (v4i32 VR128:$src),
2689 (iPTR 0)))]>, VEX;
2690def VMOVPDI2DImr : VPDI<0x7E, MRMDestMem, (outs),
2691 (ins i32mem:$dst, VR128:$src),
2692 "movd\t{$src, $dst|$dst, $src}",
2693 [(store (i32 (vector_extract (v4i32 VR128:$src),
2694 (iPTR 0))), addr:$dst)]>, VEX;
2695}
Evan Cheng64d80e32007-07-19 01:14:50 +00002696def MOVPDI2DIrr : PDI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002697 "movd\t{$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +00002698 [(set GR32:$dst, (vector_extract (v4i32 VR128:$src),
Evan Cheng015188f2006-06-15 08:14:54 +00002699 (iPTR 0)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002700def MOVPDI2DImr : PDI<0x7E, MRMDestMem, (outs), (ins i32mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002701 "movd\t{$src, $dst|$dst, $src}",
Evan Cheng11e15b32006-04-03 20:53:28 +00002702 [(store (i32 (vector_extract (v4i32 VR128:$src),
Evan Cheng015188f2006-06-15 08:14:54 +00002703 (iPTR 0))), addr:$dst)]>;
Evan Cheng11e15b32006-04-03 20:53:28 +00002704
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00002705// Move Scalar Single to Double Int
2706let isAsmParserOnly = 1 in {
2707def VMOVSS2DIrr : VPDI<0x7E, MRMDestReg, (outs GR32:$dst), (ins FR32:$src),
2708 "movd\t{$src, $dst|$dst, $src}",
2709 [(set GR32:$dst, (bitconvert FR32:$src))]>, VEX;
2710def VMOVSS2DImr : VPDI<0x7E, MRMDestMem, (outs), (ins i32mem:$dst, FR32:$src),
2711 "movd\t{$src, $dst|$dst, $src}",
2712 [(store (i32 (bitconvert FR32:$src)), addr:$dst)]>, VEX;
2713}
Evan Cheng64d80e32007-07-19 01:14:50 +00002714def MOVSS2DIrr : PDI<0x7E, MRMDestReg, (outs GR32:$dst), (ins FR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002715 "movd\t{$src, $dst|$dst, $src}",
Evan Chengc9f09232006-12-14 19:43:11 +00002716 [(set GR32:$dst, (bitconvert FR32:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002717def MOVSS2DImr : PDI<0x7E, MRMDestMem, (outs), (ins i32mem:$dst, FR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002718 "movd\t{$src, $dst|$dst, $src}",
Evan Chengc9f09232006-12-14 19:43:11 +00002719 [(store (i32 (bitconvert FR32:$src)), addr:$dst)]>;
Chris Lattnerf3597a12006-12-05 18:45:06 +00002720
Evan Cheng017dcc62006-04-21 01:05:10 +00002721// movd / movq to XMM register zero-extends
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00002722let AddedComplexity = 15, isAsmParserOnly = 1 in {
2723def VMOVZDI2PDIrr : VPDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR32:$src),
2724 "movd\t{$src, $dst|$dst, $src}",
2725 [(set VR128:$dst, (v4i32 (X86vzmovl
2726 (v4i32 (scalar_to_vector GR32:$src)))))]>,
2727 VEX;
2728def VMOVZQI2PQIrr : VPDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR64:$src),
2729 "mov{d|q}\t{$src, $dst|$dst, $src}", // X86-64 only
2730 [(set VR128:$dst, (v2i64 (X86vzmovl
2731 (v2i64 (scalar_to_vector GR64:$src)))))]>,
2732 VEX, VEX_W;
2733}
Evan Cheng7a831ce2007-12-15 03:00:47 +00002734let AddedComplexity = 15 in {
Evan Cheng64d80e32007-07-19 01:14:50 +00002735def MOVZDI2PDIrr : PDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002736 "movd\t{$src, $dst|$dst, $src}",
Evan Chengd880b972008-05-09 21:53:03 +00002737 [(set VR128:$dst, (v4i32 (X86vzmovl
Evan Cheng7e2ff772008-05-08 00:57:18 +00002738 (v4i32 (scalar_to_vector GR32:$src)))))]>;
Evan Cheng7a831ce2007-12-15 03:00:47 +00002739def MOVZQI2PQIrr : RPDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR64:$src),
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00002740 "mov{d|q}\t{$src, $dst|$dst, $src}", // X86-64 only
Evan Chengd880b972008-05-09 21:53:03 +00002741 [(set VR128:$dst, (v2i64 (X86vzmovl
Evan Cheng7e2ff772008-05-08 00:57:18 +00002742 (v2i64 (scalar_to_vector GR64:$src)))))]>;
Evan Cheng7a831ce2007-12-15 03:00:47 +00002743}
2744
2745let AddedComplexity = 20 in {
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00002746let isAsmParserOnly = 1 in
2747def VMOVZDI2PDIrm : VPDI<0x6E, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
2748 "movd\t{$src, $dst|$dst, $src}",
2749 [(set VR128:$dst,
2750 (v4i32 (X86vzmovl (v4i32 (scalar_to_vector
2751 (loadi32 addr:$src))))))]>,
2752 VEX;
Evan Cheng64d80e32007-07-19 01:14:50 +00002753def MOVZDI2PDIrm : PDI<0x6E, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002754 "movd\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002755 [(set VR128:$dst,
Evan Chengd880b972008-05-09 21:53:03 +00002756 (v4i32 (X86vzmovl (v4i32 (scalar_to_vector
Evan Cheng7e2ff772008-05-08 00:57:18 +00002757 (loadi32 addr:$src))))))]>;
Evan Chengc36c0ab2008-05-22 18:56:56 +00002758
2759def : Pat<(v4i32 (X86vzmovl (loadv4i32 addr:$src))),
2760 (MOVZDI2PDIrm addr:$src)>;
2761def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
2762 (MOVZDI2PDIrm addr:$src)>;
Duncan Sandsd4b9c172008-06-13 19:07:40 +00002763def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
2764 (MOVZDI2PDIrm addr:$src)>;
Bruno Cardoso Lopes7ac7ed82010-06-30 18:49:10 +00002765}
Evan Chengc36c0ab2008-05-22 18:56:56 +00002766
Bruno Cardoso Lopes7ac7ed82010-06-30 18:49:10 +00002767//===---------------------------------------------------------------------===//
2768// SSE2 - Move Quadword
2769//===---------------------------------------------------------------------===//
2770
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00002771// Move Quadword Int to Packed Quadword Int
2772let isAsmParserOnly = 1 in
2773def VMOVQI2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
2774 "vmovq\t{$src, $dst|$dst, $src}",
2775 [(set VR128:$dst,
2776 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>, XS,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00002777 VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes7ac7ed82010-06-30 18:49:10 +00002778def MOVQI2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
2779 "movq\t{$src, $dst|$dst, $src}",
2780 [(set VR128:$dst,
2781 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>, XS,
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00002782 Requires<[HasSSE2]>; // SSE2 instruction with XS Prefix
2783
2784// Move Packed Quadword Int to Quadword Int
2785let isAsmParserOnly = 1 in
2786def VMOVPQI2QImr : VPDI<0xD6, MRMDestMem, (outs), (ins i64mem:$dst, VR128:$src),
2787 "movq\t{$src, $dst|$dst, $src}",
2788 [(store (i64 (vector_extract (v2i64 VR128:$src),
2789 (iPTR 0))), addr:$dst)]>, VEX;
Bruno Cardoso Lopes7ac7ed82010-06-30 18:49:10 +00002790def MOVPQI2QImr : PDI<0xD6, MRMDestMem, (outs), (ins i64mem:$dst, VR128:$src),
2791 "movq\t{$src, $dst|$dst, $src}",
2792 [(store (i64 (vector_extract (v2i64 VR128:$src),
2793 (iPTR 0))), addr:$dst)]>;
2794
2795def : Pat<(f64 (vector_extract (v2f64 VR128:$src), (iPTR 0))),
2796 (f64 (EXTRACT_SUBREG (v2f64 VR128:$src), sub_sd))>;
2797
2798// Store / copy lower 64-bits of a XMM register.
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00002799let isAsmParserOnly = 1 in
2800def VMOVLQ128mr : VPDI<0xD6, MRMDestMem, (outs), (ins i64mem:$dst, VR128:$src),
2801 "movq\t{$src, $dst|$dst, $src}",
2802 [(int_x86_sse2_storel_dq addr:$dst, VR128:$src)]>, VEX;
Bruno Cardoso Lopes7ac7ed82010-06-30 18:49:10 +00002803def MOVLQ128mr : PDI<0xD6, MRMDestMem, (outs), (ins i64mem:$dst, VR128:$src),
2804 "movq\t{$src, $dst|$dst, $src}",
2805 [(int_x86_sse2_storel_dq addr:$dst, VR128:$src)]>;
2806
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00002807let AddedComplexity = 20, isAsmParserOnly = 1 in
2808def VMOVZQI2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
2809 "vmovq\t{$src, $dst|$dst, $src}",
2810 [(set VR128:$dst,
2811 (v2i64 (X86vzmovl (v2i64 (scalar_to_vector
2812 (loadi64 addr:$src))))))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00002813 XS, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00002814
Bruno Cardoso Lopes7ac7ed82010-06-30 18:49:10 +00002815let AddedComplexity = 20 in {
Evan Cheng64d80e32007-07-19 01:14:50 +00002816def MOVZQI2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002817 "movq\t{$src, $dst|$dst, $src}",
Evan Cheng7a831ce2007-12-15 03:00:47 +00002818 [(set VR128:$dst,
Evan Chengd880b972008-05-09 21:53:03 +00002819 (v2i64 (X86vzmovl (v2i64 (scalar_to_vector
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00002820 (loadi64 addr:$src))))))]>,
2821 XS, Requires<[HasSSE2]>;
Evan Cheng48090aa2006-03-21 23:01:21 +00002822
Evan Chengc36c0ab2008-05-22 18:56:56 +00002823def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
2824 (MOVZQI2PQIrm addr:$src)>;
2825def : Pat<(v2i64 (X86vzmovl (bc_v2i64 (loadv4f32 addr:$src)))),
2826 (MOVZQI2PQIrm addr:$src)>;
Evan Chengd880b972008-05-09 21:53:03 +00002827def : Pat<(v2i64 (X86vzload addr:$src)), (MOVZQI2PQIrm addr:$src)>;
Evan Chengb70ea0b2008-05-10 00:59:18 +00002828}
Evan Chengd880b972008-05-09 21:53:03 +00002829
Evan Cheng7a831ce2007-12-15 03:00:47 +00002830// Moving from XMM to XMM and clear upper 64 bits. Note, there is a bug in
2831// IA32 document. movq xmm1, xmm2 does clear the high bits.
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00002832let isAsmParserOnly = 1, AddedComplexity = 15 in
2833def VMOVZPQILo2PQIrr : I<0x7E, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
2834 "vmovq\t{$src, $dst|$dst, $src}",
2835 [(set VR128:$dst, (v2i64 (X86vzmovl (v2i64 VR128:$src))))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00002836 XS, VEX, Requires<[HasAVX]>;
Evan Cheng7a831ce2007-12-15 03:00:47 +00002837let AddedComplexity = 15 in
2838def MOVZPQILo2PQIrr : I<0x7E, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
2839 "movq\t{$src, $dst|$dst, $src}",
Evan Chengd880b972008-05-09 21:53:03 +00002840 [(set VR128:$dst, (v2i64 (X86vzmovl (v2i64 VR128:$src))))]>,
Evan Cheng7a831ce2007-12-15 03:00:47 +00002841 XS, Requires<[HasSSE2]>;
2842
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00002843let AddedComplexity = 20, isAsmParserOnly = 1 in
2844def VMOVZPQILo2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
2845 "vmovq\t{$src, $dst|$dst, $src}",
2846 [(set VR128:$dst, (v2i64 (X86vzmovl
2847 (loadv2i64 addr:$src))))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00002848 XS, VEX, Requires<[HasAVX]>;
Evan Cheng8e8de682008-05-20 18:24:47 +00002849let AddedComplexity = 20 in {
Evan Cheng7a831ce2007-12-15 03:00:47 +00002850def MOVZPQILo2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
2851 "movq\t{$src, $dst|$dst, $src}",
Evan Chengd880b972008-05-09 21:53:03 +00002852 [(set VR128:$dst, (v2i64 (X86vzmovl
Evan Cheng8e8de682008-05-20 18:24:47 +00002853 (loadv2i64 addr:$src))))]>,
Evan Cheng7a831ce2007-12-15 03:00:47 +00002854 XS, Requires<[HasSSE2]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00002855
Evan Cheng8e8de682008-05-20 18:24:47 +00002856def : Pat<(v2i64 (X86vzmovl (bc_v2i64 (loadv4i32 addr:$src)))),
2857 (MOVZPQILo2PQIrm addr:$src)>;
2858}
2859
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00002860// Instructions to match in the assembler
2861let isAsmParserOnly = 1 in {
2862// This instructions is in fact an alias to movd with 64 bit dst
2863def VMOVQs64rr : VPDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR64:$src),
2864 "movq\t{$src, $dst|$dst, $src}", []>, VEX, VEX_W;
2865def VMOVQd64rr : VPDI<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128:$src),
2866 "movq\t{$src, $dst|$dst, $src}", []>, VEX, VEX_W;
2867}
2868
Sean Callanan108934c2009-12-18 00:01:26 +00002869// Instructions for the disassembler
2870// xr = XMM register
2871// xm = mem64
2872
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00002873let isAsmParserOnly = 1 in
2874def VMOVQxrxr: I<0x7E, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
2875 "vmovq\t{$src, $dst|$dst, $src}", []>, VEX, XS;
Sean Callanan108934c2009-12-18 00:01:26 +00002876def MOVQxrxr : I<0x7E, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
2877 "movq\t{$src, $dst|$dst, $src}", []>, XS;
2878
Eric Christopher44b93ff2009-07-31 20:07:27 +00002879//===---------------------------------------------------------------------===//
Bruno Cardoso Lopes7ac7ed82010-06-30 18:49:10 +00002880// SSE2 - Misc Instructions
2881//===---------------------------------------------------------------------===//
2882
2883// Flush cache
2884def CLFLUSH : I<0xAE, MRM7m, (outs), (ins i8mem:$src),
2885 "clflush\t$src", [(int_x86_sse2_clflush addr:$src)]>,
2886 TB, Requires<[HasSSE2]>;
2887
2888// Load, store, and memory fence
2889def LFENCE : I<0xAE, MRM_E8, (outs), (ins),
2890 "lfence", [(int_x86_sse2_lfence)]>, TB, Requires<[HasSSE2]>;
2891def MFENCE : I<0xAE, MRM_F0, (outs), (ins),
2892 "mfence", [(int_x86_sse2_mfence)]>, TB, Requires<[HasSSE2]>;
2893
2894// Pause. This "instruction" is encoded as "rep; nop", so even though it
2895// was introduced with SSE2, it's backward compatible.
2896def PAUSE : I<0x90, RawFrm, (outs), (ins), "pause", []>, REP;
2897
2898//TODO: custom lower this so as to never even generate the noop
2899def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm),
2900 (i8 0)), (NOOP)>;
2901def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
2902def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
2903def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm),
2904 (i8 1)), (MFENCE)>;
2905
2906// Alias instructions that map zero vector to pxor / xorp* for sse.
2907// We set canFoldAsLoad because this can be converted to a constant-pool
2908// load of an all-ones value if folding it would be beneficial.
2909let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
2910 isCodeGenOnly = 1, ExeDomain = SSEPackedInt in
2911 // FIXME: Change encoding to pseudo.
2912 def V_SETALLONES : PDI<0x76, MRMInitReg, (outs VR128:$dst), (ins), "",
2913 [(set VR128:$dst, (v4i32 immAllOnesV))]>;
2914
2915//===---------------------------------------------------------------------===//
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00002916// SSE3 - Conversion Instructions
Eric Christopher44b93ff2009-07-31 20:07:27 +00002917//===---------------------------------------------------------------------===//
Bill Wendlingddd35322007-05-02 23:11:52 +00002918
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00002919let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00002920def VCVTPD2DQrr : S3DI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
2921 "vcvtpd2dq\t{$src, $dst|$dst, $src}", []>, VEX;
2922def VCVTDQ2PDrm : S3SI<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
2923 "vcvtdq2pd\t{$src, $dst|$dst, $src}", []>, VEX;
2924def VCVTDQ2PDrr : S3SI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
2925 "vcvtdq2pd\t{$src, $dst|$dst, $src}", []>, VEX;
2926}
2927
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00002928def CVTPD2DQrm : S3DI<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
2929 "cvtpd2dq\t{$src, $dst|$dst, $src}", []>;
2930def CVTPD2DQrr : S3DI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
2931 "cvtpd2dq\t{$src, $dst|$dst, $src}", []>;
2932def CVTDQ2PDrm : S3SI<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
2933 "cvtdq2pd\t{$src, $dst|$dst, $src}", []>;
2934def CVTDQ2PDrr : S3SI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
2935 "cvtdq2pd\t{$src, $dst|$dst, $src}", []>;
2936
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00002937//===---------------------------------------------------------------------===//
2938// SSE3 - Move Instructions
2939//===---------------------------------------------------------------------===//
Bill Wendlingddd35322007-05-02 23:11:52 +00002940
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00002941// Replicate Single FP
2942multiclass sse3_replicate_sfp<bits<8> op, PatFrag rep_frag, string OpcodeStr> {
2943def rr : S3SI<op, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
2944 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2945 [(set VR128:$dst, (v4f32 (rep_frag
Nate Begeman9008ca62009-04-27 18:41:29 +00002946 VR128:$src, (undef))))]>;
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00002947def rm : S3SI<op, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
2948 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2949 [(set VR128:$dst, (rep_frag
Nate Begeman9008ca62009-04-27 18:41:29 +00002950 (memopv4f32 addr:$src), (undef)))]>;
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00002951}
Bill Wendlingddd35322007-05-02 23:11:52 +00002952
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00002953let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00002954defm VMOVSHDUP : sse3_replicate_sfp<0x16, movshdup, "vmovshdup">, VEX;
2955defm VMOVSLDUP : sse3_replicate_sfp<0x12, movsldup, "vmovsldup">, VEX;
2956}
2957defm MOVSHDUP : sse3_replicate_sfp<0x16, movshdup, "movshdup">;
2958defm MOVSLDUP : sse3_replicate_sfp<0x12, movsldup, "movsldup">;
2959
2960// Replicate Double FP
2961multiclass sse3_replicate_dfp<string OpcodeStr> {
2962def rr : S3DI<0x12, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
2963 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2964 [(set VR128:$dst,(v2f64 (movddup VR128:$src, (undef))))]>;
2965def rm : S3DI<0x12, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
2966 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Evan Cheng0b457f02008-09-25 20:50:48 +00002967 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00002968 (v2f64 (movddup (scalar_to_vector (loadf64 addr:$src)),
2969 (undef))))]>;
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00002970}
2971
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00002972let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00002973 defm VMOVDDUP : sse3_replicate_dfp<"vmovddup">, VEX;
2974defm MOVDDUP : sse3_replicate_dfp<"movddup">;
Evan Cheng0b457f02008-09-25 20:50:48 +00002975
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00002976// Move Unaligned Integer
2977let isAsmParserOnly = 1 in
2978 def VLDDQUrm : S3DI<0xF0, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
2979 "vlddqu\t{$src, $dst|$dst, $src}",
2980 [(set VR128:$dst, (int_x86_sse3_ldu_dq addr:$src))]>, VEX;
2981def LDDQUrm : S3DI<0xF0, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
2982 "lddqu\t{$src, $dst|$dst, $src}",
2983 [(set VR128:$dst, (int_x86_sse3_ldu_dq addr:$src))]>;
2984
Nate Begeman9008ca62009-04-27 18:41:29 +00002985def : Pat<(movddup (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src)))),
2986 (undef)),
Evan Cheng0b457f02008-09-25 20:50:48 +00002987 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
Nate Begemanec8eee22009-04-29 22:47:44 +00002988
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00002989// Several Move patterns
Nate Begemanec8eee22009-04-29 22:47:44 +00002990let AddedComplexity = 5 in {
Nate Begeman9008ca62009-04-27 18:41:29 +00002991def : Pat<(movddup (memopv2f64 addr:$src), (undef)),
Evan Cheng0b457f02008-09-25 20:50:48 +00002992 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
Nate Begemanec8eee22009-04-29 22:47:44 +00002993def : Pat<(movddup (bc_v4f32 (memopv2f64 addr:$src)), (undef)),
2994 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
2995def : Pat<(movddup (memopv2i64 addr:$src), (undef)),
2996 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
2997def : Pat<(movddup (bc_v4i32 (memopv2i64 addr:$src)), (undef)),
2998 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
2999}
Bill Wendlingddd35322007-05-02 23:11:52 +00003000
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003001// vector_shuffle v1, <undef> <1, 1, 3, 3>
3002let AddedComplexity = 15 in
3003def : Pat<(v4i32 (movshdup VR128:$src, (undef))),
3004 (MOVSHDUPrr VR128:$src)>, Requires<[HasSSE3]>;
3005let AddedComplexity = 20 in
3006def : Pat<(v4i32 (movshdup (bc_v4i32 (memopv2i64 addr:$src)), (undef))),
3007 (MOVSHDUPrm addr:$src)>, Requires<[HasSSE3]>;
3008
3009// vector_shuffle v1, <undef> <0, 0, 2, 2>
3010let AddedComplexity = 15 in
3011 def : Pat<(v4i32 (movsldup VR128:$src, (undef))),
3012 (MOVSLDUPrr VR128:$src)>, Requires<[HasSSE3]>;
3013let AddedComplexity = 20 in
3014 def : Pat<(v4i32 (movsldup (bc_v4i32 (memopv2i64 addr:$src)), (undef))),
3015 (MOVSLDUPrm addr:$src)>, Requires<[HasSSE3]>;
3016
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003017//===---------------------------------------------------------------------===//
Bruno Cardoso Lopes71448212010-07-01 17:08:18 +00003018// SSE3 - Arithmetic
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003019//===---------------------------------------------------------------------===//
3020
Bruno Cardoso Lopes71448212010-07-01 17:08:18 +00003021multiclass sse3_addsub<Intrinsic Int, string OpcodeStr, bit Is2Addr = 1> {
3022 def rr : I<0xD0, MRMSrcReg,
3023 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
3024 !if(Is2Addr,
3025 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3026 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
3027 [(set VR128:$dst, (Int VR128:$src1,
3028 VR128:$src2))]>;
3029 def rm : I<0xD0, MRMSrcMem,
3030 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
3031 !if(Is2Addr,
3032 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3033 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
3034 [(set VR128:$dst, (Int VR128:$src1,
3035 (memop addr:$src2)))]>;
3036
Bill Wendlingddd35322007-05-02 23:11:52 +00003037}
3038
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003039let isAsmParserOnly = 1, Predicates = [HasAVX],
Bruno Cardoso Lopes71448212010-07-01 17:08:18 +00003040 ExeDomain = SSEPackedDouble in {
3041 defm VADDSUBPS : sse3_addsub<int_x86_sse3_addsub_ps, "vaddsubps", 0>, XD,
3042 VEX_4V;
3043 defm VADDSUBPD : sse3_addsub<int_x86_sse3_addsub_pd, "vaddsubpd", 0>, OpSize,
3044 VEX_4V;
3045}
3046let Constraints = "$src1 = $dst", Predicates = [HasSSE3],
3047 ExeDomain = SSEPackedDouble in {
3048 defm ADDSUBPS : sse3_addsub<int_x86_sse3_addsub_ps, "addsubps">, XD;
3049 defm ADDSUBPD : sse3_addsub<int_x86_sse3_addsub_pd, "addsubpd">, TB, OpSize;
3050}
3051
3052//===---------------------------------------------------------------------===//
3053// SSE3 Instructions
3054//===---------------------------------------------------------------------===//
3055
Bill Wendlingddd35322007-05-02 23:11:52 +00003056// Horizontal ops
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003057class S3D_Intrr<bits<8> o, string OpcodeStr, Intrinsic IntId, bit Is2Addr = 1>
Evan Cheng64d80e32007-07-19 01:14:50 +00003058 : S3DI<o, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003059 !if(Is2Addr,
Dan Gohmanb1576f52007-07-31 20:11:57 +00003060 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003061 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
Bill Wendlingddd35322007-05-02 23:11:52 +00003062 [(set VR128:$dst, (v4f32 (IntId VR128:$src1, VR128:$src2)))]>;
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003063class S3D_Intrm<bits<8> o, string OpcodeStr, Intrinsic IntId, bit Is2Addr = 1>
Evan Cheng64d80e32007-07-19 01:14:50 +00003064 : S3DI<o, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003065 !if(Is2Addr,
Dan Gohmanb1576f52007-07-31 20:11:57 +00003066 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003067 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
Evan Chengb1938262008-05-23 00:37:07 +00003068 [(set VR128:$dst, (v4f32 (IntId VR128:$src1, (memop addr:$src2))))]>;
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003069class S3_Intrr<bits<8> o, string OpcodeStr, Intrinsic IntId, bit Is2Addr = 1>
Evan Cheng64d80e32007-07-19 01:14:50 +00003070 : S3I<o, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003071 !if(Is2Addr,
3072 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3073 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
Bill Wendlingddd35322007-05-02 23:11:52 +00003074 [(set VR128:$dst, (v2f64 (IntId VR128:$src1, VR128:$src2)))]>;
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003075class S3_Intrm<bits<8> o, string OpcodeStr, Intrinsic IntId, bit Is2Addr = 1>
Evan Cheng64d80e32007-07-19 01:14:50 +00003076 : S3I<o, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003077 !if(Is2Addr,
3078 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3079 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
Evan Chengb1938262008-05-23 00:37:07 +00003080 [(set VR128:$dst, (v2f64 (IntId VR128:$src1, (memopv2f64 addr:$src2))))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00003081
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003082let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003083 def VHADDPSrr : S3D_Intrr<0x7C, "vhaddps", int_x86_sse3_hadd_ps, 0>, VEX_4V;
3084 def VHADDPSrm : S3D_Intrm<0x7C, "vhaddps", int_x86_sse3_hadd_ps, 0>, VEX_4V;
3085 def VHADDPDrr : S3_Intrr <0x7C, "vhaddpd", int_x86_sse3_hadd_pd, 0>, VEX_4V;
3086 def VHADDPDrm : S3_Intrm <0x7C, "vhaddpd", int_x86_sse3_hadd_pd, 0>, VEX_4V;
3087 def VHSUBPSrr : S3D_Intrr<0x7D, "vhsubps", int_x86_sse3_hsub_ps, 0>, VEX_4V;
3088 def VHSUBPSrm : S3D_Intrm<0x7D, "vhsubps", int_x86_sse3_hsub_ps, 0>, VEX_4V;
3089 def VHSUBPDrr : S3_Intrr <0x7D, "vhsubpd", int_x86_sse3_hsub_pd, 0>, VEX_4V;
3090 def VHSUBPDrm : S3_Intrm <0x7D, "vhsubpd", int_x86_sse3_hsub_pd, 0>, VEX_4V;
3091}
3092
Evan Chenge9083d62008-03-05 08:19:16 +00003093let Constraints = "$src1 = $dst" in {
Bill Wendlingddd35322007-05-02 23:11:52 +00003094 def HADDPSrr : S3D_Intrr<0x7C, "haddps", int_x86_sse3_hadd_ps>;
3095 def HADDPSrm : S3D_Intrm<0x7C, "haddps", int_x86_sse3_hadd_ps>;
3096 def HADDPDrr : S3_Intrr <0x7C, "haddpd", int_x86_sse3_hadd_pd>;
3097 def HADDPDrm : S3_Intrm <0x7C, "haddpd", int_x86_sse3_hadd_pd>;
3098 def HSUBPSrr : S3D_Intrr<0x7D, "hsubps", int_x86_sse3_hsub_ps>;
3099 def HSUBPSrm : S3D_Intrm<0x7D, "hsubps", int_x86_sse3_hsub_ps>;
3100 def HSUBPDrr : S3_Intrr <0x7D, "hsubpd", int_x86_sse3_hsub_pd>;
3101 def HSUBPDrm : S3_Intrm <0x7D, "hsubpd", int_x86_sse3_hsub_pd>;
3102}
3103
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003104//===---------------------------------------------------------------------===//
Bruno Cardoso Lopesf12ad662010-07-01 23:10:49 +00003105// SSSE3 - Packed Absolute Instructions
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003106//===---------------------------------------------------------------------===//
3107
Bruno Cardoso Lopes944faca2010-07-01 22:33:18 +00003108/// SS3I_unop_rm_int - Simple SSSE3 unary op whose type can be v*{i8,i16,i32}.
3109multiclass SS3I_unop_rm_int<bits<8> opc, string OpcodeStr,
3110 PatFrag mem_frag64, PatFrag mem_frag128,
3111 Intrinsic IntId64, Intrinsic IntId128> {
Nate Begemanfea2be52008-02-09 23:46:37 +00003112 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst), (ins VR64:$src),
3113 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3114 [(set VR64:$dst, (IntId64 VR64:$src))]>;
Bill Wendling76d708b2007-08-10 06:22:27 +00003115
Nate Begemanfea2be52008-02-09 23:46:37 +00003116 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst), (ins i64mem:$src),
3117 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3118 [(set VR64:$dst,
Bruno Cardoso Lopes944faca2010-07-01 22:33:18 +00003119 (IntId64 (bitconvert (mem_frag64 addr:$src))))]>;
Nate Begemanfea2be52008-02-09 23:46:37 +00003120
3121 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
3122 (ins VR128:$src),
3123 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3124 [(set VR128:$dst, (IntId128 VR128:$src))]>,
3125 OpSize;
3126
3127 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
3128 (ins i128mem:$src),
3129 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3130 [(set VR128:$dst,
3131 (IntId128
Bruno Cardoso Lopes944faca2010-07-01 22:33:18 +00003132 (bitconvert (mem_frag128 addr:$src))))]>, OpSize;
Bill Wendlingddd35322007-05-02 23:11:52 +00003133}
3134
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003135let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopesf5cd8c52010-07-02 22:06:54 +00003136 defm VPABSB : SS3I_unop_rm_int<0x1C, "vpabsb", memopv8i8, memopv16i8,
3137 int_x86_ssse3_pabs_b,
3138 int_x86_ssse3_pabs_b_128>, VEX;
3139 defm VPABSW : SS3I_unop_rm_int<0x1D, "vpabsw", memopv4i16, memopv8i16,
3140 int_x86_ssse3_pabs_w,
3141 int_x86_ssse3_pabs_w_128>, VEX;
3142 defm VPABSD : SS3I_unop_rm_int<0x1E, "vpabsd", memopv2i32, memopv4i32,
3143 int_x86_ssse3_pabs_d,
3144 int_x86_ssse3_pabs_d_128>, VEX;
3145}
3146
Bruno Cardoso Lopes944faca2010-07-01 22:33:18 +00003147defm PABSB : SS3I_unop_rm_int<0x1C, "pabsb", memopv8i8, memopv16i8,
3148 int_x86_ssse3_pabs_b,
3149 int_x86_ssse3_pabs_b_128>;
3150defm PABSW : SS3I_unop_rm_int<0x1D, "pabsw", memopv4i16, memopv8i16,
3151 int_x86_ssse3_pabs_w,
3152 int_x86_ssse3_pabs_w_128>;
3153defm PABSD : SS3I_unop_rm_int<0x1E, "pabsd", memopv2i32, memopv4i32,
3154 int_x86_ssse3_pabs_d,
3155 int_x86_ssse3_pabs_d_128>;
Bill Wendling76d708b2007-08-10 06:22:27 +00003156
Bruno Cardoso Lopesf12ad662010-07-01 23:10:49 +00003157//===---------------------------------------------------------------------===//
3158// SSSE3 - Packed Binary Operator Instructions
3159//===---------------------------------------------------------------------===//
Bill Wendling76d708b2007-08-10 06:22:27 +00003160
Bruno Cardoso Lopesf12ad662010-07-01 23:10:49 +00003161/// SS3I_binop_rm_int - Simple SSSE3 bin op whose type can be v*{i8,i16,i32}.
3162multiclass SS3I_binop_rm_int<bits<8> opc, string OpcodeStr,
3163 PatFrag mem_frag64, PatFrag mem_frag128,
3164 Intrinsic IntId64, Intrinsic IntId128,
3165 bit Is2Addr = 1> {
3166 let isCommutable = 1 in
3167 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
3168 (ins VR64:$src1, VR64:$src2),
3169 !if(Is2Addr,
3170 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3171 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
3172 [(set VR64:$dst, (IntId64 VR64:$src1, VR64:$src2))]>;
3173 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
3174 (ins VR64:$src1, i64mem:$src2),
3175 !if(Is2Addr,
3176 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3177 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
3178 [(set VR64:$dst,
3179 (IntId64 VR64:$src1,
3180 (bitconvert (memopv8i8 addr:$src2))))]>;
3181
3182 let isCommutable = 1 in
3183 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
3184 (ins VR128:$src1, VR128:$src2),
3185 !if(Is2Addr,
3186 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3187 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
3188 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
3189 OpSize;
3190 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
3191 (ins VR128:$src1, i128mem:$src2),
3192 !if(Is2Addr,
3193 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3194 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
3195 [(set VR128:$dst,
3196 (IntId128 VR128:$src1,
3197 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
Bill Wendling76d708b2007-08-10 06:22:27 +00003198}
3199
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003200let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopesf5cd8c52010-07-02 22:06:54 +00003201let isCommutable = 0 in {
3202 defm VPHADDW : SS3I_binop_rm_int<0x01, "vphaddw", memopv4i16, memopv8i16,
3203 int_x86_ssse3_phadd_w,
3204 int_x86_ssse3_phadd_w_128, 0>, VEX_4V;
3205 defm VPHADDD : SS3I_binop_rm_int<0x02, "vphaddd", memopv2i32, memopv4i32,
3206 int_x86_ssse3_phadd_d,
3207 int_x86_ssse3_phadd_d_128, 0>, VEX_4V;
3208 defm VPHADDSW : SS3I_binop_rm_int<0x03, "vphaddsw", memopv4i16, memopv8i16,
3209 int_x86_ssse3_phadd_sw,
3210 int_x86_ssse3_phadd_sw_128, 0>, VEX_4V;
3211 defm VPHSUBW : SS3I_binop_rm_int<0x05, "vphsubw", memopv4i16, memopv8i16,
3212 int_x86_ssse3_phsub_w,
3213 int_x86_ssse3_phsub_w_128, 0>, VEX_4V;
3214 defm VPHSUBD : SS3I_binop_rm_int<0x06, "vphsubd", memopv2i32, memopv4i32,
3215 int_x86_ssse3_phsub_d,
3216 int_x86_ssse3_phsub_d_128, 0>, VEX_4V;
3217 defm VPHSUBSW : SS3I_binop_rm_int<0x07, "vphsubsw", memopv4i16, memopv8i16,
3218 int_x86_ssse3_phsub_sw,
3219 int_x86_ssse3_phsub_sw_128, 0>, VEX_4V;
3220 defm VPMADDUBSW : SS3I_binop_rm_int<0x04, "vpmaddubsw", memopv8i8, memopv16i8,
3221 int_x86_ssse3_pmadd_ub_sw,
3222 int_x86_ssse3_pmadd_ub_sw_128, 0>, VEX_4V;
3223 defm VPSHUFB : SS3I_binop_rm_int<0x00, "vpshufb", memopv8i8, memopv16i8,
3224 int_x86_ssse3_pshuf_b,
3225 int_x86_ssse3_pshuf_b_128, 0>, VEX_4V;
3226 defm VPSIGNB : SS3I_binop_rm_int<0x08, "vpsignb", memopv8i8, memopv16i8,
3227 int_x86_ssse3_psign_b,
3228 int_x86_ssse3_psign_b_128, 0>, VEX_4V;
3229 defm VPSIGNW : SS3I_binop_rm_int<0x09, "vpsignw", memopv4i16, memopv8i16,
3230 int_x86_ssse3_psign_w,
3231 int_x86_ssse3_psign_w_128, 0>, VEX_4V;
3232 defm VPSIGND : SS3I_binop_rm_int<0x0A, "vpsignd", memopv2i32, memopv4i32,
3233 int_x86_ssse3_psign_d,
3234 int_x86_ssse3_psign_d_128, 0>, VEX_4V;
3235}
3236defm VPMULHRSW : SS3I_binop_rm_int<0x0B, "vpmulhrsw", memopv4i16, memopv8i16,
3237 int_x86_ssse3_pmul_hr_sw,
3238 int_x86_ssse3_pmul_hr_sw_128, 0>, VEX_4V;
3239}
3240
Bruno Cardoso Lopesf12ad662010-07-01 23:10:49 +00003241// None of these have i8 immediate fields.
3242let ImmT = NoImm, Constraints = "$src1 = $dst" in {
3243let isCommutable = 0 in {
3244 defm PHADDW : SS3I_binop_rm_int<0x01, "phaddw", memopv4i16, memopv8i16,
3245 int_x86_ssse3_phadd_w,
3246 int_x86_ssse3_phadd_w_128>;
3247 defm PHADDD : SS3I_binop_rm_int<0x02, "phaddd", memopv2i32, memopv4i32,
3248 int_x86_ssse3_phadd_d,
3249 int_x86_ssse3_phadd_d_128>;
3250 defm PHADDSW : SS3I_binop_rm_int<0x03, "phaddsw", memopv4i16, memopv8i16,
3251 int_x86_ssse3_phadd_sw,
3252 int_x86_ssse3_phadd_sw_128>;
3253 defm PHSUBW : SS3I_binop_rm_int<0x05, "phsubw", memopv4i16, memopv8i16,
3254 int_x86_ssse3_phsub_w,
3255 int_x86_ssse3_phsub_w_128>;
3256 defm PHSUBD : SS3I_binop_rm_int<0x06, "phsubd", memopv2i32, memopv4i32,
3257 int_x86_ssse3_phsub_d,
3258 int_x86_ssse3_phsub_d_128>;
3259 defm PHSUBSW : SS3I_binop_rm_int<0x07, "phsubsw", memopv4i16, memopv8i16,
3260 int_x86_ssse3_phsub_sw,
3261 int_x86_ssse3_phsub_sw_128>;
3262 defm PMADDUBSW : SS3I_binop_rm_int<0x04, "pmaddubsw", memopv8i8, memopv16i8,
3263 int_x86_ssse3_pmadd_ub_sw,
3264 int_x86_ssse3_pmadd_ub_sw_128>;
3265 defm PSHUFB : SS3I_binop_rm_int<0x00, "pshufb", memopv8i8, memopv16i8,
3266 int_x86_ssse3_pshuf_b,
3267 int_x86_ssse3_pshuf_b_128>;
3268 defm PSIGNB : SS3I_binop_rm_int<0x08, "psignb", memopv8i8, memopv16i8,
3269 int_x86_ssse3_psign_b,
3270 int_x86_ssse3_psign_b_128>;
3271 defm PSIGNW : SS3I_binop_rm_int<0x09, "psignw", memopv4i16, memopv8i16,
3272 int_x86_ssse3_psign_w,
3273 int_x86_ssse3_psign_w_128>;
3274 defm PSIGND : SS3I_binop_rm_int<0x0A, "psignd", memopv2i32, memopv4i32,
3275 int_x86_ssse3_psign_d,
3276 int_x86_ssse3_psign_d_128>;
3277}
3278defm PMULHRSW : SS3I_binop_rm_int<0x0B, "pmulhrsw", memopv4i16, memopv8i16,
3279 int_x86_ssse3_pmul_hr_sw,
3280 int_x86_ssse3_pmul_hr_sw_128>;
Bill Wendling76d708b2007-08-10 06:22:27 +00003281}
3282
Bruno Cardoso Lopesf12ad662010-07-01 23:10:49 +00003283def : Pat<(X86pshufb VR128:$src, VR128:$mask),
3284 (PSHUFBrr128 VR128:$src, VR128:$mask)>, Requires<[HasSSSE3]>;
3285def : Pat<(X86pshufb VR128:$src, (bc_v16i8 (memopv2i64 addr:$mask))),
3286 (PSHUFBrm128 VR128:$src, addr:$mask)>, Requires<[HasSSSE3]>;
Bill Wendling76d708b2007-08-10 06:22:27 +00003287
Bruno Cardoso Lopesf12ad662010-07-01 23:10:49 +00003288//===---------------------------------------------------------------------===//
3289// SSSE3 - Packed Align Instruction Patterns
3290//===---------------------------------------------------------------------===//
Bill Wendling76d708b2007-08-10 06:22:27 +00003291
Bruno Cardoso Lopesf5cd8c52010-07-02 22:06:54 +00003292multiclass sse3_palign<string asm, bit Is2Addr = 1> {
3293 def R64rr : SS3AI<0x0F, MRMSrcReg, (outs VR64:$dst),
3294 (ins VR64:$src1, VR64:$src2, i8imm:$src3),
3295 !if(Is2Addr,
3296 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3297 !strconcat(asm,
3298 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
3299 []>;
3300 def R64rm : SS3AI<0x0F, MRMSrcMem, (outs VR64:$dst),
3301 (ins VR64:$src1, i64mem:$src2, i8imm:$src3),
3302 !if(Is2Addr,
3303 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3304 !strconcat(asm,
3305 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
3306 []>;
Bill Wendling76d708b2007-08-10 06:22:27 +00003307
Bruno Cardoso Lopesf5cd8c52010-07-02 22:06:54 +00003308 def R128rr : SS3AI<0x0F, MRMSrcReg, (outs VR128:$dst),
3309 (ins VR128:$src1, VR128:$src2, i8imm:$src3),
3310 !if(Is2Addr,
3311 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3312 !strconcat(asm,
3313 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
3314 []>, OpSize;
3315 def R128rm : SS3AI<0x0F, MRMSrcMem, (outs VR128:$dst),
3316 (ins VR128:$src1, i128mem:$src2, i8imm:$src3),
3317 !if(Is2Addr,
3318 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3319 !strconcat(asm,
3320 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
3321 []>, OpSize;
Bill Wendling76d708b2007-08-10 06:22:27 +00003322}
Bill Wendlingddd35322007-05-02 23:11:52 +00003323
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003324let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopesf5cd8c52010-07-02 22:06:54 +00003325 defm VPALIGN : sse3_palign<"vpalignr", 0>, VEX_4V;
3326let Constraints = "$src1 = $dst" in
3327 defm PALIGN : sse3_palign<"palignr">;
3328
Eric Christopher6d972fd2010-04-20 00:59:54 +00003329let AddedComplexity = 5 in {
3330
Eric Christophercff6f852010-04-15 01:40:20 +00003331def : Pat<(v1i64 (palign:$src3 VR64:$src1, VR64:$src2)),
3332 (PALIGNR64rr VR64:$src2, VR64:$src1,
3333 (SHUFFLE_get_palign_imm VR64:$src3))>,
3334 Requires<[HasSSSE3]>;
3335def : Pat<(v2i32 (palign:$src3 VR64:$src1, VR64:$src2)),
3336 (PALIGNR64rr VR64:$src2, VR64:$src1,
3337 (SHUFFLE_get_palign_imm VR64:$src3))>,
3338 Requires<[HasSSSE3]>;
Eric Christophercff6f852010-04-15 01:40:20 +00003339def : Pat<(v4i16 (palign:$src3 VR64:$src1, VR64:$src2)),
3340 (PALIGNR64rr VR64:$src2, VR64:$src1,
3341 (SHUFFLE_get_palign_imm VR64:$src3))>,
3342 Requires<[HasSSSE3]>;
3343def : Pat<(v8i8 (palign:$src3 VR64:$src1, VR64:$src2)),
3344 (PALIGNR64rr VR64:$src2, VR64:$src1,
3345 (SHUFFLE_get_palign_imm VR64:$src3))>,
3346 Requires<[HasSSSE3]>;
Evan Cheng89321162009-10-28 06:30:34 +00003347
Nate Begemana09008b2009-10-19 02:17:23 +00003348def : Pat<(v4i32 (palign:$src3 VR128:$src1, VR128:$src2)),
3349 (PALIGNR128rr VR128:$src2, VR128:$src1,
3350 (SHUFFLE_get_palign_imm VR128:$src3))>,
3351 Requires<[HasSSSE3]>;
3352def : Pat<(v4f32 (palign:$src3 VR128:$src1, VR128:$src2)),
3353 (PALIGNR128rr VR128:$src2, VR128:$src1,
3354 (SHUFFLE_get_palign_imm VR128:$src3))>,
3355 Requires<[HasSSSE3]>;
3356def : Pat<(v8i16 (palign:$src3 VR128:$src1, VR128:$src2)),
3357 (PALIGNR128rr VR128:$src2, VR128:$src1,
3358 (SHUFFLE_get_palign_imm VR128:$src3))>,
3359 Requires<[HasSSSE3]>;
3360def : Pat<(v16i8 (palign:$src3 VR128:$src1, VR128:$src2)),
3361 (PALIGNR128rr VR128:$src2, VR128:$src1,
3362 (SHUFFLE_get_palign_imm VR128:$src3))>,
3363 Requires<[HasSSSE3]>;
Eric Christopher761411c2009-11-07 08:45:53 +00003364}
Nate Begemana09008b2009-10-19 02:17:23 +00003365
Bruno Cardoso Lopesf12ad662010-07-01 23:10:49 +00003366//===---------------------------------------------------------------------===//
3367// SSSE3 Misc Instructions
3368//===---------------------------------------------------------------------===//
3369
3370// Thread synchronization
3371def MONITOR : I<0x01, MRM_C8, (outs), (ins), "monitor",
3372 [(int_x86_sse3_monitor EAX, ECX, EDX)]>,TB, Requires<[HasSSE3]>;
3373def MWAIT : I<0x01, MRM_C9, (outs), (ins), "mwait",
3374 [(int_x86_sse3_mwait ECX, EAX)]>, TB, Requires<[HasSSE3]>;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003375
Eric Christopher44b93ff2009-07-31 20:07:27 +00003376//===---------------------------------------------------------------------===//
Evan Cheng48090aa2006-03-21 23:01:21 +00003377// Non-Instruction Patterns
Eric Christopher44b93ff2009-07-31 20:07:27 +00003378//===---------------------------------------------------------------------===//
Evan Cheng48090aa2006-03-21 23:01:21 +00003379
Eric Christopher44b93ff2009-07-31 20:07:27 +00003380// extload f32 -> f64. This matches load+fextend because we have a hack in
3381// the isel (PreprocessForFPConvert) that can introduce loads after dag
3382// combine.
Chris Lattnerd43d00c2008-01-24 08:07:48 +00003383// Since these loads aren't folded into the fextend, we have to match it
3384// explicitly here.
3385let Predicates = [HasSSE2] in
3386 def : Pat<(fextend (loadf32 addr:$src)),
3387 (CVTSS2SDrm addr:$src)>;
3388
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003389// bit_convert
Chris Lattner4cc84ed2006-10-07 04:52:09 +00003390let Predicates = [HasSSE2] in {
3391 def : Pat<(v2i64 (bitconvert (v4i32 VR128:$src))), (v2i64 VR128:$src)>;
3392 def : Pat<(v2i64 (bitconvert (v8i16 VR128:$src))), (v2i64 VR128:$src)>;
3393 def : Pat<(v2i64 (bitconvert (v16i8 VR128:$src))), (v2i64 VR128:$src)>;
3394 def : Pat<(v2i64 (bitconvert (v2f64 VR128:$src))), (v2i64 VR128:$src)>;
3395 def : Pat<(v2i64 (bitconvert (v4f32 VR128:$src))), (v2i64 VR128:$src)>;
3396 def : Pat<(v4i32 (bitconvert (v2i64 VR128:$src))), (v4i32 VR128:$src)>;
3397 def : Pat<(v4i32 (bitconvert (v8i16 VR128:$src))), (v4i32 VR128:$src)>;
3398 def : Pat<(v4i32 (bitconvert (v16i8 VR128:$src))), (v4i32 VR128:$src)>;
3399 def : Pat<(v4i32 (bitconvert (v2f64 VR128:$src))), (v4i32 VR128:$src)>;
3400 def : Pat<(v4i32 (bitconvert (v4f32 VR128:$src))), (v4i32 VR128:$src)>;
3401 def : Pat<(v8i16 (bitconvert (v2i64 VR128:$src))), (v8i16 VR128:$src)>;
3402 def : Pat<(v8i16 (bitconvert (v4i32 VR128:$src))), (v8i16 VR128:$src)>;
3403 def : Pat<(v8i16 (bitconvert (v16i8 VR128:$src))), (v8i16 VR128:$src)>;
3404 def : Pat<(v8i16 (bitconvert (v2f64 VR128:$src))), (v8i16 VR128:$src)>;
3405 def : Pat<(v8i16 (bitconvert (v4f32 VR128:$src))), (v8i16 VR128:$src)>;
3406 def : Pat<(v16i8 (bitconvert (v2i64 VR128:$src))), (v16i8 VR128:$src)>;
3407 def : Pat<(v16i8 (bitconvert (v4i32 VR128:$src))), (v16i8 VR128:$src)>;
3408 def : Pat<(v16i8 (bitconvert (v8i16 VR128:$src))), (v16i8 VR128:$src)>;
3409 def : Pat<(v16i8 (bitconvert (v2f64 VR128:$src))), (v16i8 VR128:$src)>;
3410 def : Pat<(v16i8 (bitconvert (v4f32 VR128:$src))), (v16i8 VR128:$src)>;
3411 def : Pat<(v4f32 (bitconvert (v2i64 VR128:$src))), (v4f32 VR128:$src)>;
3412 def : Pat<(v4f32 (bitconvert (v4i32 VR128:$src))), (v4f32 VR128:$src)>;
3413 def : Pat<(v4f32 (bitconvert (v8i16 VR128:$src))), (v4f32 VR128:$src)>;
3414 def : Pat<(v4f32 (bitconvert (v16i8 VR128:$src))), (v4f32 VR128:$src)>;
3415 def : Pat<(v4f32 (bitconvert (v2f64 VR128:$src))), (v4f32 VR128:$src)>;
3416 def : Pat<(v2f64 (bitconvert (v2i64 VR128:$src))), (v2f64 VR128:$src)>;
3417 def : Pat<(v2f64 (bitconvert (v4i32 VR128:$src))), (v2f64 VR128:$src)>;
3418 def : Pat<(v2f64 (bitconvert (v8i16 VR128:$src))), (v2f64 VR128:$src)>;
3419 def : Pat<(v2f64 (bitconvert (v16i8 VR128:$src))), (v2f64 VR128:$src)>;
3420 def : Pat<(v2f64 (bitconvert (v4f32 VR128:$src))), (v2f64 VR128:$src)>;
3421}
Evan Chengb9df0ca2006-03-22 02:53:00 +00003422
Evan Cheng017dcc62006-04-21 01:05:10 +00003423// Move scalar to XMM zero-extended
3424// movd to XMM register zero-extends
Evan Chengf2ea84a2006-10-09 21:42:15 +00003425let AddedComplexity = 15 in {
Evan Cheng017dcc62006-04-21 01:05:10 +00003426// Zeroing a VR128 then do a MOVS{S|D} to the lower bits.
Evan Chengd880b972008-05-09 21:53:03 +00003427def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64:$src)))),
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00003428 (MOVSDrr (v2f64 (V_SET0PS)), FR64:$src)>;
Evan Chengd880b972008-05-09 21:53:03 +00003429def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32:$src)))),
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00003430 (MOVSSrr (v4f32 (V_SET0PS)), FR32:$src)>;
Evan Cheng23573e52008-05-09 23:37:55 +00003431def : Pat<(v4f32 (X86vzmovl (v4f32 VR128:$src))),
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00003432 (MOVSSrr (v4f32 (V_SET0PS)),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00003433 (f32 (EXTRACT_SUBREG (v4f32 VR128:$src), sub_ss)))>;
Evan Cheng331e2bd2008-07-10 01:08:23 +00003434def : Pat<(v4i32 (X86vzmovl (v4i32 VR128:$src))),
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00003435 (MOVSSrr (v4i32 (V_SET0PI)),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00003436 (EXTRACT_SUBREG (v4i32 VR128:$src), sub_ss))>;
Evan Cheng017dcc62006-04-21 01:05:10 +00003437}
Evan Chengbc4832b2006-03-24 23:15:12 +00003438
Evan Chengb9df0ca2006-03-22 02:53:00 +00003439// Splat v2f64 / v2i64
Evan Chengfd111b52006-04-19 21:15:24 +00003440let AddedComplexity = 10 in {
Nate Begeman9008ca62009-04-27 18:41:29 +00003441def : Pat<(splat_lo (v2f64 VR128:$src), (undef)),
Chris Lattner30da68a2006-06-20 00:25:29 +00003442 (UNPCKLPDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003443def : Pat<(unpckh (v2f64 VR128:$src), (undef)),
Evan Chengf686d9b2006-10-27 21:08:32 +00003444 (UNPCKHPDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003445def : Pat<(splat_lo (v2i64 VR128:$src), (undef)),
Chris Lattner30da68a2006-06-20 00:25:29 +00003446 (PUNPCKLQDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003447def : Pat<(unpckh (v2i64 VR128:$src), (undef)),
Evan Chengf686d9b2006-10-27 21:08:32 +00003448 (PUNPCKHQDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Evan Chengfd111b52006-04-19 21:15:24 +00003449}
Evan Cheng475aecf2006-03-29 03:04:49 +00003450
Evan Chengb7a5c522006-04-18 21:55:35 +00003451// Special unary SHUFPSrri case.
Nate Begeman9008ca62009-04-27 18:41:29 +00003452def : Pat<(v4f32 (pshufd:$src3 VR128:$src1, (undef))),
3453 (SHUFPSrri VR128:$src1, VR128:$src1,
Dan Gohmane13709a2010-02-26 01:14:30 +00003454 (SHUFFLE_get_shuf_imm VR128:$src3))>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003455let AddedComplexity = 5 in
3456def : Pat<(v4f32 (pshufd:$src2 VR128:$src1, (undef))),
3457 (PSHUFDri VR128:$src1, (SHUFFLE_get_shuf_imm VR128:$src2))>,
3458 Requires<[HasSSE2]>;
Dan Gohman7f55fcb2007-08-02 21:17:01 +00003459// Special unary SHUFPDrri case.
Nate Begeman9008ca62009-04-27 18:41:29 +00003460def : Pat<(v2i64 (pshufd:$src3 VR128:$src1, (undef))),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003461 (SHUFPDrri VR128:$src1, VR128:$src1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003462 (SHUFFLE_get_shuf_imm VR128:$src3))>,
3463 Requires<[HasSSE2]>;
3464// Special unary SHUFPDrri case.
3465def : Pat<(v2f64 (pshufd:$src3 VR128:$src1, (undef))),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003466 (SHUFPDrri VR128:$src1, VR128:$src1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003467 (SHUFFLE_get_shuf_imm VR128:$src3))>,
Dan Gohman7f55fcb2007-08-02 21:17:01 +00003468 Requires<[HasSSE2]>;
Evan Cheng3d60df42006-04-10 22:35:16 +00003469// Unary v4f32 shuffle with PSHUF* in order to fold a load.
Nate Begeman9008ca62009-04-27 18:41:29 +00003470def : Pat<(pshufd:$src2 (bc_v4i32 (memopv4f32 addr:$src1)), (undef)),
3471 (PSHUFDmi addr:$src1, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Evan Cheng7d9061e2006-03-30 19:54:57 +00003472 Requires<[HasSSE2]>;
Evan Chengb7a75a52008-09-26 23:41:32 +00003473
Evan Cheng3d60df42006-04-10 22:35:16 +00003474// Special binary v4i32 shuffle cases with SHUFPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00003475def : Pat<(v4i32 (shufp:$src3 VR128:$src1, (v4i32 VR128:$src2))),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003476 (SHUFPSrri VR128:$src1, VR128:$src2,
Nate Begeman9008ca62009-04-27 18:41:29 +00003477 (SHUFFLE_get_shuf_imm VR128:$src3))>,
Chris Lattner30da68a2006-06-20 00:25:29 +00003478 Requires<[HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003479def : Pat<(v4i32 (shufp:$src3 VR128:$src1, (bc_v4i32 (memopv2i64 addr:$src2)))),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003480 (SHUFPSrmi VR128:$src1, addr:$src2,
Nate Begeman9008ca62009-04-27 18:41:29 +00003481 (SHUFFLE_get_shuf_imm VR128:$src3))>,
Chris Lattner30da68a2006-06-20 00:25:29 +00003482 Requires<[HasSSE2]>;
Evan Cheng7a831ce2007-12-15 03:00:47 +00003483// Special binary v2i64 shuffle cases using SHUFPDrri.
Nate Begeman9008ca62009-04-27 18:41:29 +00003484def : Pat<(v2i64 (shufp:$src3 VR128:$src1, VR128:$src2)),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003485 (SHUFPDrri VR128:$src1, VR128:$src2,
Nate Begeman9008ca62009-04-27 18:41:29 +00003486 (SHUFFLE_get_shuf_imm VR128:$src3))>,
Evan Cheng7a831ce2007-12-15 03:00:47 +00003487 Requires<[HasSSE2]>;
Evan Cheng1b32f222006-03-30 07:33:32 +00003488
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003489// vector_shuffle v1, <undef>, <0, 0, 1, 1, ...>
Evan Chengb7a75a52008-09-26 23:41:32 +00003490let AddedComplexity = 15 in {
Nate Begeman9008ca62009-04-27 18:41:29 +00003491def : Pat<(v4i32 (unpckl_undef:$src2 VR128:$src, (undef))),
3492 (PSHUFDri VR128:$src, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Evan Chengb7a75a52008-09-26 23:41:32 +00003493 Requires<[OptForSpeed, HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003494def : Pat<(v4f32 (unpckl_undef:$src2 VR128:$src, (undef))),
3495 (PSHUFDri VR128:$src, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Evan Chengb7a75a52008-09-26 23:41:32 +00003496 Requires<[OptForSpeed, HasSSE2]>;
3497}
Evan Chengfd111b52006-04-19 21:15:24 +00003498let AddedComplexity = 10 in {
Nate Begeman9008ca62009-04-27 18:41:29 +00003499def : Pat<(v4f32 (unpckl_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003500 (UNPCKLPSrr VR128:$src, VR128:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003501def : Pat<(v16i8 (unpckl_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003502 (PUNPCKLBWrr VR128:$src, VR128:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003503def : Pat<(v8i16 (unpckl_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003504 (PUNPCKLWDrr VR128:$src, VR128:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003505def : Pat<(v4i32 (unpckl_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003506 (PUNPCKLDQrr VR128:$src, VR128:$src)>;
Evan Chengfd111b52006-04-19 21:15:24 +00003507}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003508
Evan Cheng174f8032007-05-17 18:44:37 +00003509// vector_shuffle v1, <undef>, <2, 2, 3, 3, ...>
Evan Chengb7a75a52008-09-26 23:41:32 +00003510let AddedComplexity = 15 in {
Nate Begeman9008ca62009-04-27 18:41:29 +00003511def : Pat<(v4i32 (unpckh_undef:$src2 VR128:$src, (undef))),
3512 (PSHUFDri VR128:$src, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Evan Chengb7a75a52008-09-26 23:41:32 +00003513 Requires<[OptForSpeed, HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003514def : Pat<(v4f32 (unpckh_undef:$src2 VR128:$src, (undef))),
3515 (PSHUFDri VR128:$src, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Evan Chengb7a75a52008-09-26 23:41:32 +00003516 Requires<[OptForSpeed, HasSSE2]>;
3517}
Evan Cheng174f8032007-05-17 18:44:37 +00003518let AddedComplexity = 10 in {
Nate Begeman9008ca62009-04-27 18:41:29 +00003519def : Pat<(v4f32 (unpckh_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003520 (UNPCKHPSrr VR128:$src, VR128:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003521def : Pat<(v16i8 (unpckh_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003522 (PUNPCKHBWrr VR128:$src, VR128:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003523def : Pat<(v8i16 (unpckh_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003524 (PUNPCKHWDrr VR128:$src, VR128:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003525def : Pat<(v4i32 (unpckh_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003526 (PUNPCKHDQrr VR128:$src, VR128:$src)>;
Evan Cheng174f8032007-05-17 18:44:37 +00003527}
3528
Evan Chengb7a75a52008-09-26 23:41:32 +00003529let AddedComplexity = 20 in {
Evan Cheng2dadaea2006-04-19 20:37:34 +00003530// vector_shuffle v1, v2 <0, 1, 4, 5> using MOVLHPS
Nate Begeman0b10b912009-11-07 23:17:15 +00003531def : Pat<(v4i32 (movlhps VR128:$src1, VR128:$src2)),
Chris Lattner30da68a2006-06-20 00:25:29 +00003532 (MOVLHPSrr VR128:$src1, VR128:$src2)>;
Evan Cheng2dadaea2006-04-19 20:37:34 +00003533
3534// vector_shuffle v1, v2 <6, 7, 2, 3> using MOVHLPS
Nate Begeman9008ca62009-04-27 18:41:29 +00003535def : Pat<(v4i32 (movhlps VR128:$src1, VR128:$src2)),
Chris Lattner30da68a2006-06-20 00:25:29 +00003536 (MOVHLPSrr VR128:$src1, VR128:$src2)>;
Evan Cheng2dadaea2006-04-19 20:37:34 +00003537
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003538// vector_shuffle v1, undef <2, ?, ?, ?> using MOVHLPS
Nate Begeman9008ca62009-04-27 18:41:29 +00003539def : Pat<(v4f32 (movhlps_undef VR128:$src1, (undef))),
Chris Lattner30da68a2006-06-20 00:25:29 +00003540 (MOVHLPSrr VR128:$src1, VR128:$src1)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003541def : Pat<(v4i32 (movhlps_undef VR128:$src1, (undef))),
Chris Lattner30da68a2006-06-20 00:25:29 +00003542 (MOVHLPSrr VR128:$src1, VR128:$src1)>;
Evan Chengf2ea84a2006-10-09 21:42:15 +00003543}
Evan Cheng9d09b892006-05-31 00:51:37 +00003544
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003545let AddedComplexity = 20 in {
Evan Cheng2dadaea2006-04-19 20:37:34 +00003546// vector_shuffle v1, (load v2) <4, 5, 2, 3> using MOVLPS
Nate Begeman9008ca62009-04-27 18:41:29 +00003547def : Pat<(v4f32 (movlp VR128:$src1, (load addr:$src2))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003548 (MOVLPSrm VR128:$src1, addr:$src2)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003549def : Pat<(v2f64 (movlp VR128:$src1, (load addr:$src2))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003550 (MOVLPDrm VR128:$src1, addr:$src2)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003551def : Pat<(v4i32 (movlp VR128:$src1, (load addr:$src2))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003552 (MOVLPSrm VR128:$src1, addr:$src2)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003553def : Pat<(v2i64 (movlp VR128:$src1, (load addr:$src2))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003554 (MOVLPDrm VR128:$src1, addr:$src2)>;
Evan Chengf2ea84a2006-10-09 21:42:15 +00003555}
Evan Cheng64e97692006-04-24 21:58:20 +00003556
Evan Chengcd0baf22008-05-23 21:23:16 +00003557// (store (vector_shuffle (load addr), v2, <4, 5, 2, 3>), addr) using MOVLPS
Nate Begeman9008ca62009-04-27 18:41:29 +00003558def : Pat<(store (v4f32 (movlp (load addr:$src1), VR128:$src2)), addr:$src1),
Dan Gohmane13709a2010-02-26 01:14:30 +00003559 (MOVLPSmr addr:$src1, VR128:$src2)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003560def : Pat<(store (v2f64 (movlp (load addr:$src1), VR128:$src2)), addr:$src1),
Dan Gohmane13709a2010-02-26 01:14:30 +00003561 (MOVLPDmr addr:$src1, VR128:$src2)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003562def : Pat<(store (v4i32 (movlp (bc_v4i32 (loadv2i64 addr:$src1)), VR128:$src2)),
3563 addr:$src1),
Dan Gohmane13709a2010-02-26 01:14:30 +00003564 (MOVLPSmr addr:$src1, VR128:$src2)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003565def : Pat<(store (v2i64 (movlp (load addr:$src1), VR128:$src2)), addr:$src1),
Dan Gohmane13709a2010-02-26 01:14:30 +00003566 (MOVLPDmr addr:$src1, VR128:$src2)>;
Evan Chengcd0baf22008-05-23 21:23:16 +00003567
Evan Chengf2ea84a2006-10-09 21:42:15 +00003568let AddedComplexity = 15 in {
Evan Cheng64e97692006-04-24 21:58:20 +00003569// Setting the lowest element in the vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003570def : Pat<(v4i32 (movl VR128:$src1, VR128:$src2)),
Dan Gohman874cada2010-02-28 00:17:42 +00003571 (MOVSSrr (v4i32 VR128:$src1),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00003572 (EXTRACT_SUBREG (v4i32 VR128:$src2), sub_ss))>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003573def : Pat<(v2i64 (movl VR128:$src1, VR128:$src2)),
Dan Gohman874cada2010-02-28 00:17:42 +00003574 (MOVSDrr (v2i64 VR128:$src1),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00003575 (EXTRACT_SUBREG (v2i64 VR128:$src2), sub_sd))>;
Evan Chenga7fc6422006-04-24 23:34:56 +00003576
Dan Gohman874cada2010-02-28 00:17:42 +00003577// vector_shuffle v1, v2 <4, 5, 2, 3> using movsd
Nate Begeman9008ca62009-04-27 18:41:29 +00003578def : Pat<(v4f32 (movlp VR128:$src1, VR128:$src2)),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00003579 (MOVSDrr VR128:$src1, (EXTRACT_SUBREG VR128:$src2, sub_sd))>,
Dan Gohman874cada2010-02-28 00:17:42 +00003580 Requires<[HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003581def : Pat<(v4i32 (movlp VR128:$src1, VR128:$src2)),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00003582 (MOVSDrr VR128:$src1, (EXTRACT_SUBREG VR128:$src2, sub_sd))>,
Dan Gohman874cada2010-02-28 00:17:42 +00003583 Requires<[HasSSE2]>;
Evan Chengf2ea84a2006-10-09 21:42:15 +00003584}
Evan Cheng9e062ed2006-05-03 20:32:03 +00003585
Eli Friedman7e2242b2009-06-19 07:00:55 +00003586// vector_shuffle v1, v2 <4, 5, 2, 3> using SHUFPSrri (we prefer movsd, but
3587// fall back to this for SSE1)
3588def : Pat<(v4f32 (movlp:$src3 VR128:$src1, (v4f32 VR128:$src2))),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003589 (SHUFPSrri VR128:$src2, VR128:$src1,
Dan Gohmane13709a2010-02-26 01:14:30 +00003590 (SHUFFLE_get_shuf_imm VR128:$src3))>;
Eli Friedman7e2242b2009-06-19 07:00:55 +00003591
Evan Chenga7fc6422006-04-24 23:34:56 +00003592// Set lowest element and zero upper elements.
Evan Chengd880b972008-05-09 21:53:03 +00003593def : Pat<(v2f64 (X86vzmovl (v2f64 VR128:$src))),
Evan Chengfd17f422008-05-08 22:35:02 +00003594 (MOVZPQILo2PQIrr VR128:$src)>, Requires<[HasSSE2]>;
Evan Chengcdfc3c82006-04-17 22:45:49 +00003595
Evan Cheng2c3ae372006-04-12 21:21:57 +00003596// Some special case pandn patterns.
3597def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v4i32 immAllOnesV))),
3598 VR128:$src2)),
Chris Lattner30da68a2006-06-20 00:25:29 +00003599 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2c3ae372006-04-12 21:21:57 +00003600def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v8i16 immAllOnesV))),
3601 VR128:$src2)),
Chris Lattner30da68a2006-06-20 00:25:29 +00003602 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2c3ae372006-04-12 21:21:57 +00003603def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v16i8 immAllOnesV))),
3604 VR128:$src2)),
Chris Lattner30da68a2006-06-20 00:25:29 +00003605 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Evan Cheng1b32f222006-03-30 07:33:32 +00003606
Evan Cheng2c3ae372006-04-12 21:21:57 +00003607def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v4i32 immAllOnesV))),
Evan Chengb1938262008-05-23 00:37:07 +00003608 (memop addr:$src2))),
Chris Lattner30da68a2006-06-20 00:25:29 +00003609 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2c3ae372006-04-12 21:21:57 +00003610def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v8i16 immAllOnesV))),
Evan Chengb1938262008-05-23 00:37:07 +00003611 (memop addr:$src2))),
Chris Lattner30da68a2006-06-20 00:25:29 +00003612 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2c3ae372006-04-12 21:21:57 +00003613def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v16i8 immAllOnesV))),
Evan Chengb1938262008-05-23 00:37:07 +00003614 (memop addr:$src2))),
Chris Lattner30da68a2006-06-20 00:25:29 +00003615 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng206ee9d2006-07-07 08:33:52 +00003616
Nate Begemanb348d182007-11-17 03:58:34 +00003617// vector -> vector casts
3618def : Pat<(v4f32 (sint_to_fp (v4i32 VR128:$src))),
3619 (Int_CVTDQ2PSrr VR128:$src)>, Requires<[HasSSE2]>;
3620def : Pat<(v4i32 (fp_to_sint (v4f32 VR128:$src))),
3621 (Int_CVTTPS2DQrr VR128:$src)>, Requires<[HasSSE2]>;
Eli Friedmand0c0fae2008-09-05 23:07:03 +00003622def : Pat<(v2f64 (sint_to_fp (v2i32 VR64:$src))),
3623 (Int_CVTPI2PDrr VR64:$src)>, Requires<[HasSSE2]>;
3624def : Pat<(v2i32 (fp_to_sint (v2f64 VR128:$src))),
3625 (Int_CVTTPD2PIrr VR128:$src)>, Requires<[HasSSE2]>;
Nate Begemanb348d182007-11-17 03:58:34 +00003626
Evan Chengb4162fd2007-07-20 00:27:43 +00003627// Use movaps / movups for SSE integer load / store (one byte shorter).
Dan Gohmand3006222007-07-27 17:16:43 +00003628def : Pat<(alignedloadv4i32 addr:$src),
Dan Gohmane13709a2010-02-26 01:14:30 +00003629 (MOVAPSrm addr:$src)>;
Dan Gohmand3006222007-07-27 17:16:43 +00003630def : Pat<(loadv4i32 addr:$src),
Dan Gohmane13709a2010-02-26 01:14:30 +00003631 (MOVUPSrm addr:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00003632def : Pat<(alignedloadv2i64 addr:$src),
Dan Gohmane13709a2010-02-26 01:14:30 +00003633 (MOVAPSrm addr:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00003634def : Pat<(loadv2i64 addr:$src),
Dan Gohmane13709a2010-02-26 01:14:30 +00003635 (MOVUPSrm addr:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00003636
3637def : Pat<(alignedstore (v2i64 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00003638 (MOVAPSmr addr:$dst, VR128:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00003639def : Pat<(alignedstore (v4i32 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00003640 (MOVAPSmr addr:$dst, VR128:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00003641def : Pat<(alignedstore (v8i16 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00003642 (MOVAPSmr addr:$dst, VR128:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00003643def : Pat<(alignedstore (v16i8 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00003644 (MOVAPSmr addr:$dst, VR128:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00003645def : Pat<(store (v2i64 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00003646 (MOVUPSmr addr:$dst, VR128:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00003647def : Pat<(store (v4i32 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00003648 (MOVUPSmr addr:$dst, VR128:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00003649def : Pat<(store (v8i16 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00003650 (MOVUPSmr addr:$dst, VR128:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00003651def : Pat<(store (v16i8 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00003652 (MOVUPSmr addr:$dst, VR128:$src)>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00003653
Nate Begeman63ec90a2008-02-03 07:18:54 +00003654//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00003655// SSE4.1 - Packed Move with Sign/Zero Extend
3656//===----------------------------------------------------------------------===//
3657
3658multiclass SS41I_binop_rm_int8<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3659 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3660 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3661 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
3662
3663 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
3664 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3665 [(set VR128:$dst,
3666 (IntId (bitconvert (v2i64 (scalar_to_vector (loadi64 addr:$src))))))]>,
3667 OpSize;
3668}
3669
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003670let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00003671defm VPMOVSXBW : SS41I_binop_rm_int8<0x20, "vpmovsxbw", int_x86_sse41_pmovsxbw>,
3672 VEX;
3673defm VPMOVSXWD : SS41I_binop_rm_int8<0x23, "vpmovsxwd", int_x86_sse41_pmovsxwd>,
3674 VEX;
3675defm VPMOVSXDQ : SS41I_binop_rm_int8<0x25, "vpmovsxdq", int_x86_sse41_pmovsxdq>,
3676 VEX;
3677defm VPMOVZXBW : SS41I_binop_rm_int8<0x30, "vpmovzxbw", int_x86_sse41_pmovzxbw>,
3678 VEX;
3679defm VPMOVZXWD : SS41I_binop_rm_int8<0x33, "vpmovzxwd", int_x86_sse41_pmovzxwd>,
3680 VEX;
3681defm VPMOVZXDQ : SS41I_binop_rm_int8<0x35, "vpmovzxdq", int_x86_sse41_pmovzxdq>,
3682 VEX;
3683}
3684
3685defm PMOVSXBW : SS41I_binop_rm_int8<0x20, "pmovsxbw", int_x86_sse41_pmovsxbw>;
3686defm PMOVSXWD : SS41I_binop_rm_int8<0x23, "pmovsxwd", int_x86_sse41_pmovsxwd>;
3687defm PMOVSXDQ : SS41I_binop_rm_int8<0x25, "pmovsxdq", int_x86_sse41_pmovsxdq>;
3688defm PMOVZXBW : SS41I_binop_rm_int8<0x30, "pmovzxbw", int_x86_sse41_pmovzxbw>;
3689defm PMOVZXWD : SS41I_binop_rm_int8<0x33, "pmovzxwd", int_x86_sse41_pmovzxwd>;
3690defm PMOVZXDQ : SS41I_binop_rm_int8<0x35, "pmovzxdq", int_x86_sse41_pmovzxdq>;
3691
3692// Common patterns involving scalar load.
3693def : Pat<(int_x86_sse41_pmovsxbw (vzmovl_v2i64 addr:$src)),
3694 (PMOVSXBWrm addr:$src)>, Requires<[HasSSE41]>;
3695def : Pat<(int_x86_sse41_pmovsxbw (vzload_v2i64 addr:$src)),
3696 (PMOVSXBWrm addr:$src)>, Requires<[HasSSE41]>;
3697
3698def : Pat<(int_x86_sse41_pmovsxwd (vzmovl_v2i64 addr:$src)),
3699 (PMOVSXWDrm addr:$src)>, Requires<[HasSSE41]>;
3700def : Pat<(int_x86_sse41_pmovsxwd (vzload_v2i64 addr:$src)),
3701 (PMOVSXWDrm addr:$src)>, Requires<[HasSSE41]>;
3702
3703def : Pat<(int_x86_sse41_pmovsxdq (vzmovl_v2i64 addr:$src)),
3704 (PMOVSXDQrm addr:$src)>, Requires<[HasSSE41]>;
3705def : Pat<(int_x86_sse41_pmovsxdq (vzload_v2i64 addr:$src)),
3706 (PMOVSXDQrm addr:$src)>, Requires<[HasSSE41]>;
3707
3708def : Pat<(int_x86_sse41_pmovzxbw (vzmovl_v2i64 addr:$src)),
3709 (PMOVZXBWrm addr:$src)>, Requires<[HasSSE41]>;
3710def : Pat<(int_x86_sse41_pmovzxbw (vzload_v2i64 addr:$src)),
3711 (PMOVZXBWrm addr:$src)>, Requires<[HasSSE41]>;
3712
3713def : Pat<(int_x86_sse41_pmovzxwd (vzmovl_v2i64 addr:$src)),
3714 (PMOVZXWDrm addr:$src)>, Requires<[HasSSE41]>;
3715def : Pat<(int_x86_sse41_pmovzxwd (vzload_v2i64 addr:$src)),
3716 (PMOVZXWDrm addr:$src)>, Requires<[HasSSE41]>;
3717
3718def : Pat<(int_x86_sse41_pmovzxdq (vzmovl_v2i64 addr:$src)),
3719 (PMOVZXDQrm addr:$src)>, Requires<[HasSSE41]>;
3720def : Pat<(int_x86_sse41_pmovzxdq (vzload_v2i64 addr:$src)),
3721 (PMOVZXDQrm addr:$src)>, Requires<[HasSSE41]>;
3722
3723
3724multiclass SS41I_binop_rm_int4<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3725 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3726 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3727 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
3728
3729 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
3730 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3731 [(set VR128:$dst,
3732 (IntId (bitconvert (v4i32 (scalar_to_vector (loadi32 addr:$src))))))]>,
3733 OpSize;
3734}
3735
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003736let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00003737defm VPMOVSXBD : SS41I_binop_rm_int4<0x21, "vpmovsxbd", int_x86_sse41_pmovsxbd>,
3738 VEX;
3739defm VPMOVSXWQ : SS41I_binop_rm_int4<0x24, "vpmovsxwq", int_x86_sse41_pmovsxwq>,
3740 VEX;
3741defm VPMOVZXBD : SS41I_binop_rm_int4<0x31, "vpmovzxbd", int_x86_sse41_pmovzxbd>,
3742 VEX;
3743defm VPMOVZXWQ : SS41I_binop_rm_int4<0x34, "vpmovzxwq", int_x86_sse41_pmovzxwq>,
3744 VEX;
3745}
3746
3747defm PMOVSXBD : SS41I_binop_rm_int4<0x21, "pmovsxbd", int_x86_sse41_pmovsxbd>;
3748defm PMOVSXWQ : SS41I_binop_rm_int4<0x24, "pmovsxwq", int_x86_sse41_pmovsxwq>;
3749defm PMOVZXBD : SS41I_binop_rm_int4<0x31, "pmovzxbd", int_x86_sse41_pmovzxbd>;
3750defm PMOVZXWQ : SS41I_binop_rm_int4<0x34, "pmovzxwq", int_x86_sse41_pmovzxwq>;
3751
3752// Common patterns involving scalar load
3753def : Pat<(int_x86_sse41_pmovsxbd (vzmovl_v4i32 addr:$src)),
3754 (PMOVSXBDrm addr:$src)>, Requires<[HasSSE41]>;
3755def : Pat<(int_x86_sse41_pmovsxwq (vzmovl_v4i32 addr:$src)),
3756 (PMOVSXWQrm addr:$src)>, Requires<[HasSSE41]>;
3757
3758def : Pat<(int_x86_sse41_pmovzxbd (vzmovl_v4i32 addr:$src)),
3759 (PMOVZXBDrm addr:$src)>, Requires<[HasSSE41]>;
3760def : Pat<(int_x86_sse41_pmovzxwq (vzmovl_v4i32 addr:$src)),
3761 (PMOVZXWQrm addr:$src)>, Requires<[HasSSE41]>;
3762
3763
3764multiclass SS41I_binop_rm_int2<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3765 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3766 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3767 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
3768
3769 // Expecting a i16 load any extended to i32 value.
3770 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i16mem:$src),
3771 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3772 [(set VR128:$dst, (IntId (bitconvert
3773 (v4i32 (scalar_to_vector (loadi16_anyext addr:$src))))))]>,
3774 OpSize;
3775}
3776
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003777let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00003778defm VPMOVSXBQ : SS41I_binop_rm_int2<0x22, "vpmovsxbq", int_x86_sse41_pmovsxbq>,
3779 VEX;
3780defm VPMOVZXBQ : SS41I_binop_rm_int2<0x32, "vpmovzxbq", int_x86_sse41_pmovzxbq>,
3781 VEX;
3782}
3783defm PMOVSXBQ : SS41I_binop_rm_int2<0x22, "pmovsxbq", int_x86_sse41_pmovsxbq>;
3784defm PMOVZXBQ : SS41I_binop_rm_int2<0x32, "pmovzxbq", int_x86_sse41_pmovzxbq>;
3785
3786// Common patterns involving scalar load
3787def : Pat<(int_x86_sse41_pmovsxbq
3788 (bitconvert (v4i32 (X86vzmovl
3789 (v4i32 (scalar_to_vector (loadi32 addr:$src))))))),
3790 (PMOVSXBQrm addr:$src)>, Requires<[HasSSE41]>;
3791
3792def : Pat<(int_x86_sse41_pmovzxbq
3793 (bitconvert (v4i32 (X86vzmovl
3794 (v4i32 (scalar_to_vector (loadi32 addr:$src))))))),
3795 (PMOVZXBQrm addr:$src)>, Requires<[HasSSE41]>;
3796
3797//===----------------------------------------------------------------------===//
3798// SSE4.1 - Extract Instructions
3799//===----------------------------------------------------------------------===//
3800
3801/// SS41I_binop_ext8 - SSE 4.1 extract 8 bits to 32 bit reg or 8 bit mem
3802multiclass SS41I_extract8<bits<8> opc, string OpcodeStr> {
3803 def rr : SS4AIi8<opc, MRMDestReg, (outs GR32:$dst),
3804 (ins VR128:$src1, i32i8imm:$src2),
3805 !strconcat(OpcodeStr,
3806 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3807 [(set GR32:$dst, (X86pextrb (v16i8 VR128:$src1), imm:$src2))]>,
3808 OpSize;
3809 def mr : SS4AIi8<opc, MRMDestMem, (outs),
3810 (ins i8mem:$dst, VR128:$src1, i32i8imm:$src2),
3811 !strconcat(OpcodeStr,
3812 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3813 []>, OpSize;
3814// FIXME:
3815// There's an AssertZext in the way of writing the store pattern
3816// (store (i8 (trunc (X86pextrb (v16i8 VR128:$src1), imm:$src2))), addr:$dst)
3817}
3818
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003819let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00003820 defm VPEXTRB : SS41I_extract8<0x14, "vpextrb">, VEX;
3821
3822defm PEXTRB : SS41I_extract8<0x14, "pextrb">;
3823
3824
3825/// SS41I_extract16 - SSE 4.1 extract 16 bits to memory destination
3826multiclass SS41I_extract16<bits<8> opc, string OpcodeStr> {
3827 def mr : SS4AIi8<opc, MRMDestMem, (outs),
3828 (ins i16mem:$dst, VR128:$src1, i32i8imm:$src2),
3829 !strconcat(OpcodeStr,
3830 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3831 []>, OpSize;
3832// FIXME:
3833// There's an AssertZext in the way of writing the store pattern
3834// (store (i16 (trunc (X86pextrw (v16i8 VR128:$src1), imm:$src2))), addr:$dst)
3835}
3836
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003837let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00003838 defm VPEXTRW : SS41I_extract16<0x15, "vpextrw">, VEX;
3839
3840defm PEXTRW : SS41I_extract16<0x15, "pextrw">;
3841
3842
3843/// SS41I_extract32 - SSE 4.1 extract 32 bits to int reg or memory destination
3844multiclass SS41I_extract32<bits<8> opc, string OpcodeStr> {
3845 def rr : SS4AIi8<opc, MRMDestReg, (outs GR32:$dst),
3846 (ins VR128:$src1, i32i8imm:$src2),
3847 !strconcat(OpcodeStr,
3848 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3849 [(set GR32:$dst,
3850 (extractelt (v4i32 VR128:$src1), imm:$src2))]>, OpSize;
3851 def mr : SS4AIi8<opc, MRMDestMem, (outs),
3852 (ins i32mem:$dst, VR128:$src1, i32i8imm:$src2),
3853 !strconcat(OpcodeStr,
3854 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3855 [(store (extractelt (v4i32 VR128:$src1), imm:$src2),
3856 addr:$dst)]>, OpSize;
3857}
3858
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003859let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00003860 defm VPEXTRD : SS41I_extract32<0x16, "vpextrd">, VEX;
3861
3862defm PEXTRD : SS41I_extract32<0x16, "pextrd">;
3863
3864/// SS41I_extract32 - SSE 4.1 extract 32 bits to int reg or memory destination
3865multiclass SS41I_extract64<bits<8> opc, string OpcodeStr> {
3866 def rr : SS4AIi8<opc, MRMDestReg, (outs GR64:$dst),
3867 (ins VR128:$src1, i32i8imm:$src2),
3868 !strconcat(OpcodeStr,
3869 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3870 [(set GR64:$dst,
3871 (extractelt (v2i64 VR128:$src1), imm:$src2))]>, OpSize, REX_W;
3872 def mr : SS4AIi8<opc, MRMDestMem, (outs),
3873 (ins i64mem:$dst, VR128:$src1, i32i8imm:$src2),
3874 !strconcat(OpcodeStr,
3875 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3876 [(store (extractelt (v2i64 VR128:$src1), imm:$src2),
3877 addr:$dst)]>, OpSize, REX_W;
3878}
3879
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003880let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00003881 defm VPEXTRQ : SS41I_extract64<0x16, "vpextrq">, VEX, VEX_W;
3882
3883defm PEXTRQ : SS41I_extract64<0x16, "pextrq">;
3884
3885/// SS41I_extractf32 - SSE 4.1 extract 32 bits fp value to int reg or memory
3886/// destination
3887multiclass SS41I_extractf32<bits<8> opc, string OpcodeStr> {
3888 def rr : SS4AIi8<opc, MRMDestReg, (outs GR32:$dst),
3889 (ins VR128:$src1, i32i8imm:$src2),
3890 !strconcat(OpcodeStr,
3891 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3892 [(set GR32:$dst,
3893 (extractelt (bc_v4i32 (v4f32 VR128:$src1)), imm:$src2))]>,
3894 OpSize;
3895 def mr : SS4AIi8<opc, MRMDestMem, (outs),
3896 (ins f32mem:$dst, VR128:$src1, i32i8imm:$src2),
3897 !strconcat(OpcodeStr,
3898 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3899 [(store (extractelt (bc_v4i32 (v4f32 VR128:$src1)), imm:$src2),
3900 addr:$dst)]>, OpSize;
3901}
3902
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003903let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00003904 defm VEXTRACTPS : SS41I_extractf32<0x17, "vextractps">, VEX;
3905defm EXTRACTPS : SS41I_extractf32<0x17, "extractps">;
3906
3907// Also match an EXTRACTPS store when the store is done as f32 instead of i32.
3908def : Pat<(store (f32 (bitconvert (extractelt (bc_v4i32 (v4f32 VR128:$src1)),
3909 imm:$src2))),
3910 addr:$dst),
3911 (EXTRACTPSmr addr:$dst, VR128:$src1, imm:$src2)>,
3912 Requires<[HasSSE41]>;
3913
3914//===----------------------------------------------------------------------===//
3915// SSE4.1 - Insert Instructions
3916//===----------------------------------------------------------------------===//
3917
3918multiclass SS41I_insert8<bits<8> opc, string asm, bit Is2Addr = 1> {
3919 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
3920 (ins VR128:$src1, GR32:$src2, i32i8imm:$src3),
3921 !if(Is2Addr,
3922 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3923 !strconcat(asm,
3924 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
3925 [(set VR128:$dst,
3926 (X86pinsrb VR128:$src1, GR32:$src2, imm:$src3))]>, OpSize;
3927 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
3928 (ins VR128:$src1, i8mem:$src2, i32i8imm:$src3),
3929 !if(Is2Addr,
3930 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3931 !strconcat(asm,
3932 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
3933 [(set VR128:$dst,
3934 (X86pinsrb VR128:$src1, (extloadi8 addr:$src2),
3935 imm:$src3))]>, OpSize;
3936}
3937
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003938let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00003939 defm VPINSRB : SS41I_insert8<0x20, "vpinsrb", 0>, VEX_4V;
3940let Constraints = "$src1 = $dst" in
3941 defm PINSRB : SS41I_insert8<0x20, "pinsrb">;
3942
3943multiclass SS41I_insert32<bits<8> opc, string asm, bit Is2Addr = 1> {
3944 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
3945 (ins VR128:$src1, GR32:$src2, i32i8imm:$src3),
3946 !if(Is2Addr,
3947 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3948 !strconcat(asm,
3949 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
3950 [(set VR128:$dst,
3951 (v4i32 (insertelt VR128:$src1, GR32:$src2, imm:$src3)))]>,
3952 OpSize;
3953 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
3954 (ins VR128:$src1, i32mem:$src2, i32i8imm:$src3),
3955 !if(Is2Addr,
3956 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3957 !strconcat(asm,
3958 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
3959 [(set VR128:$dst,
3960 (v4i32 (insertelt VR128:$src1, (loadi32 addr:$src2),
3961 imm:$src3)))]>, OpSize;
3962}
3963
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003964let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00003965 defm VPINSRD : SS41I_insert32<0x22, "vpinsrd", 0>, VEX_4V;
3966let Constraints = "$src1 = $dst" in
3967 defm PINSRD : SS41I_insert32<0x22, "pinsrd">;
3968
Bruno Cardoso Lopes332fce42010-07-07 01:43:01 +00003969multiclass SS41I_insert64<bits<8> opc, string asm, bit Is2Addr = 1> {
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00003970 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
Bruno Cardoso Lopes332fce42010-07-07 01:43:01 +00003971 (ins VR128:$src1, GR64:$src2, i32i8imm:$src3),
3972 !if(Is2Addr,
3973 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3974 !strconcat(asm,
3975 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
3976 [(set VR128:$dst,
3977 (v2i64 (insertelt VR128:$src1, GR64:$src2, imm:$src3)))]>,
3978 OpSize;
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00003979 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Bruno Cardoso Lopes332fce42010-07-07 01:43:01 +00003980 (ins VR128:$src1, i64mem:$src2, i32i8imm:$src3),
3981 !if(Is2Addr,
3982 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3983 !strconcat(asm,
3984 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
3985 [(set VR128:$dst,
3986 (v2i64 (insertelt VR128:$src1, (loadi64 addr:$src2),
3987 imm:$src3)))]>, OpSize;
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00003988}
3989
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003990let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes332fce42010-07-07 01:43:01 +00003991 defm VPINSRQ : SS41I_insert64<0x22, "vpinsrq", 0>, VEX_4V, VEX_W;
3992let Constraints = "$src1 = $dst" in
3993 defm PINSRQ : SS41I_insert64<0x22, "pinsrq">, REX_W;
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00003994
3995// insertps has a few different modes, there's the first two here below which
3996// are optimized inserts that won't zero arbitrary elements in the destination
3997// vector. The next one matches the intrinsic and could zero arbitrary elements
3998// in the target vector.
3999multiclass SS41I_insertf32<bits<8> opc, string asm, bit Is2Addr = 1> {
4000 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
4001 (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
4002 !if(Is2Addr,
4003 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4004 !strconcat(asm,
4005 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4006 [(set VR128:$dst,
4007 (X86insrtps VR128:$src1, VR128:$src2, imm:$src3))]>,
4008 OpSize;
4009 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
4010 (ins VR128:$src1, f32mem:$src2, i32i8imm:$src3),
4011 !if(Is2Addr,
4012 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4013 !strconcat(asm,
4014 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4015 [(set VR128:$dst,
4016 (X86insrtps VR128:$src1,
4017 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
4018 imm:$src3))]>, OpSize;
4019}
4020
4021let Constraints = "$src1 = $dst" in
4022 defm INSERTPS : SS41I_insertf32<0x21, "insertps">;
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004023let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004024 defm VINSERTPS : SS41I_insertf32<0x21, "vinsertps", 0>, VEX_4V;
4025
4026def : Pat<(int_x86_sse41_insertps VR128:$src1, VR128:$src2, imm:$src3),
4027 (INSERTPSrr VR128:$src1, VR128:$src2, imm:$src3)>;
4028
4029//===----------------------------------------------------------------------===//
4030// SSE4.1 - Round Instructions
Nate Begeman63ec90a2008-02-03 07:18:54 +00004031//===----------------------------------------------------------------------===//
4032
Dale Johannesene397acc2008-10-10 23:51:03 +00004033multiclass sse41_fp_unop_rm<bits<8> opcps, bits<8> opcpd,
Nate Begeman63ec90a2008-02-03 07:18:54 +00004034 string OpcodeStr,
Nate Begeman63ec90a2008-02-03 07:18:54 +00004035 Intrinsic V4F32Int,
Nate Begeman2f6f1c02008-02-04 05:34:34 +00004036 Intrinsic V2F64Int> {
Nate Begeman63ec90a2008-02-03 07:18:54 +00004037 // Intrinsic operation, reg.
Nate Begeman63ec90a2008-02-03 07:18:54 +00004038 // Vector intrinsic operation, reg
Eric Christopher44b93ff2009-07-31 20:07:27 +00004039 def PSr_Int : SS4AIi8<opcps, MRMSrcReg,
Nate Begeman204e84e2008-02-04 06:00:24 +00004040 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Nate Begeman63ec90a2008-02-03 07:18:54 +00004041 !strconcat(OpcodeStr,
4042 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begeman2f6f1c02008-02-04 05:34:34 +00004043 [(set VR128:$dst, (V4F32Int VR128:$src1, imm:$src2))]>,
4044 OpSize;
Nate Begeman63ec90a2008-02-03 07:18:54 +00004045
4046 // Vector intrinsic operation, mem
Evan Cheng400073d2009-12-18 07:40:29 +00004047 def PSm_Int : Ii8<opcps, MRMSrcMem,
Nate Begeman204e84e2008-02-04 06:00:24 +00004048 (outs VR128:$dst), (ins f128mem:$src1, i32i8imm:$src2),
Nate Begeman63ec90a2008-02-03 07:18:54 +00004049 !strconcat(OpcodeStr,
4050 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Evan Chengb1938262008-05-23 00:37:07 +00004051 [(set VR128:$dst,
4052 (V4F32Int (memopv4f32 addr:$src1),imm:$src2))]>,
Evan Cheng400073d2009-12-18 07:40:29 +00004053 TA, OpSize,
Evan Chengb1f49812009-12-22 17:47:23 +00004054 Requires<[HasSSE41]>;
Nate Begeman63ec90a2008-02-03 07:18:54 +00004055
Nate Begeman63ec90a2008-02-03 07:18:54 +00004056 // Vector intrinsic operation, reg
Evan Cheng172b7942008-03-14 07:39:27 +00004057 def PDr_Int : SS4AIi8<opcpd, MRMSrcReg,
Nate Begeman204e84e2008-02-04 06:00:24 +00004058 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Nate Begeman63ec90a2008-02-03 07:18:54 +00004059 !strconcat(OpcodeStr,
4060 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begeman2f6f1c02008-02-04 05:34:34 +00004061 [(set VR128:$dst, (V2F64Int VR128:$src1, imm:$src2))]>,
4062 OpSize;
Nate Begeman63ec90a2008-02-03 07:18:54 +00004063
4064 // Vector intrinsic operation, mem
Evan Cheng172b7942008-03-14 07:39:27 +00004065 def PDm_Int : SS4AIi8<opcpd, MRMSrcMem,
Nate Begeman204e84e2008-02-04 06:00:24 +00004066 (outs VR128:$dst), (ins f128mem:$src1, i32i8imm:$src2),
Nate Begeman63ec90a2008-02-03 07:18:54 +00004067 !strconcat(OpcodeStr,
4068 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Evan Chengb1938262008-05-23 00:37:07 +00004069 [(set VR128:$dst,
4070 (V2F64Int (memopv2f64 addr:$src1),imm:$src2))]>,
Nate Begeman2f6f1c02008-02-04 05:34:34 +00004071 OpSize;
Nate Begeman63ec90a2008-02-03 07:18:54 +00004072}
4073
Bruno Cardoso Lopes2c70d4a2010-07-03 00:37:44 +00004074multiclass sse41_fp_unop_rm_avx<bits<8> opcps, bits<8> opcpd,
4075 string OpcodeStr> {
4076 // Intrinsic operation, reg.
4077 // Vector intrinsic operation, reg
4078 def PSr : SS4AIi8<opcps, MRMSrcReg,
4079 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
4080 !strconcat(OpcodeStr,
4081 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4082 []>, OpSize;
4083
4084 // Vector intrinsic operation, mem
4085 def PSm : Ii8<opcps, MRMSrcMem,
4086 (outs VR128:$dst), (ins f128mem:$src1, i32i8imm:$src2),
4087 !strconcat(OpcodeStr,
4088 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4089 []>, TA, OpSize, Requires<[HasSSE41]>;
4090
4091 // Vector intrinsic operation, reg
4092 def PDr : SS4AIi8<opcpd, MRMSrcReg,
4093 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
4094 !strconcat(OpcodeStr,
4095 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4096 []>, OpSize;
4097
4098 // Vector intrinsic operation, mem
4099 def PDm : SS4AIi8<opcpd, MRMSrcMem,
4100 (outs VR128:$dst), (ins f128mem:$src1, i32i8imm:$src2),
4101 !strconcat(OpcodeStr,
4102 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4103 []>, OpSize;
4104}
4105
Dale Johannesene397acc2008-10-10 23:51:03 +00004106multiclass sse41_fp_binop_rm<bits<8> opcss, bits<8> opcsd,
4107 string OpcodeStr,
4108 Intrinsic F32Int,
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004109 Intrinsic F64Int, bit Is2Addr = 1> {
Dale Johannesene397acc2008-10-10 23:51:03 +00004110 // Intrinsic operation, reg.
4111 def SSr_Int : SS4AIi8<opcss, MRMSrcReg,
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004112 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
4113 !if(Is2Addr,
4114 !strconcat(OpcodeStr,
4115 "ss\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4116 !strconcat(OpcodeStr,
4117 "ss\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4118 [(set VR128:$dst, (F32Int VR128:$src1, VR128:$src2, imm:$src3))]>,
4119 OpSize;
Dale Johannesene397acc2008-10-10 23:51:03 +00004120
4121 // Intrinsic operation, mem.
Eric Christopher44b93ff2009-07-31 20:07:27 +00004122 def SSm_Int : SS4AIi8<opcss, MRMSrcMem,
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004123 (outs VR128:$dst), (ins VR128:$src1, ssmem:$src2, i32i8imm:$src3),
4124 !if(Is2Addr,
4125 !strconcat(OpcodeStr,
4126 "ss\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4127 !strconcat(OpcodeStr,
4128 "ss\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4129 [(set VR128:$dst,
4130 (F32Int VR128:$src1, sse_load_f32:$src2, imm:$src3))]>,
4131 OpSize;
Dale Johannesene397acc2008-10-10 23:51:03 +00004132
4133 // Intrinsic operation, reg.
4134 def SDr_Int : SS4AIi8<opcsd, MRMSrcReg,
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004135 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
4136 !if(Is2Addr,
4137 !strconcat(OpcodeStr,
4138 "sd\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4139 !strconcat(OpcodeStr,
4140 "sd\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4141 [(set VR128:$dst, (F64Int VR128:$src1, VR128:$src2, imm:$src3))]>,
4142 OpSize;
Dale Johannesene397acc2008-10-10 23:51:03 +00004143
4144 // Intrinsic operation, mem.
4145 def SDm_Int : SS4AIi8<opcsd, MRMSrcMem,
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004146 (outs VR128:$dst), (ins VR128:$src1, sdmem:$src2, i32i8imm:$src3),
4147 !if(Is2Addr,
4148 !strconcat(OpcodeStr,
4149 "sd\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4150 !strconcat(OpcodeStr,
4151 "sd\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4152 [(set VR128:$dst,
4153 (F64Int VR128:$src1, sse_load_f64:$src2, imm:$src3))]>,
4154 OpSize;
Dale Johannesene397acc2008-10-10 23:51:03 +00004155}
4156
Bruno Cardoso Lopes2c70d4a2010-07-03 00:37:44 +00004157multiclass sse41_fp_binop_rm_avx<bits<8> opcss, bits<8> opcsd,
4158 string OpcodeStr> {
4159 // Intrinsic operation, reg.
4160 def SSr : SS4AIi8<opcss, MRMSrcReg,
4161 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
4162 !strconcat(OpcodeStr,
4163 "ss\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
4164 []>, OpSize;
4165
4166 // Intrinsic operation, mem.
4167 def SSm : SS4AIi8<opcss, MRMSrcMem,
4168 (outs VR128:$dst), (ins VR128:$src1, ssmem:$src2, i32i8imm:$src3),
4169 !strconcat(OpcodeStr,
4170 "ss\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
4171 []>, OpSize;
4172
4173 // Intrinsic operation, reg.
4174 def SDr : SS4AIi8<opcsd, MRMSrcReg,
4175 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
4176 !strconcat(OpcodeStr,
4177 "sd\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
4178 []>, OpSize;
4179
4180 // Intrinsic operation, mem.
4181 def SDm : SS4AIi8<opcsd, MRMSrcMem,
4182 (outs VR128:$dst), (ins VR128:$src1, sdmem:$src2, i32i8imm:$src3),
4183 !strconcat(OpcodeStr,
4184 "sd\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
4185 []>, OpSize;
4186}
4187
Nate Begeman63ec90a2008-02-03 07:18:54 +00004188// FP round - roundss, roundps, roundsd, roundpd
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004189let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes2c70d4a2010-07-03 00:37:44 +00004190 // Intrinsic form
4191 defm VROUND : sse41_fp_unop_rm<0x08, 0x09, "vround",
4192 int_x86_sse41_round_ps, int_x86_sse41_round_pd>,
4193 VEX;
4194 defm VROUND : sse41_fp_binop_rm<0x0A, 0x0B, "vround",
4195 int_x86_sse41_round_ss, int_x86_sse41_round_sd,
4196 0>, VEX_4V;
4197 // Instructions for the assembler
4198 defm VROUND : sse41_fp_unop_rm_avx<0x08, 0x09, "vround">, VEX;
4199 defm VROUND : sse41_fp_binop_rm_avx<0x0A, 0x0B, "vround">, VEX_4V;
4200}
4201
Dale Johannesene397acc2008-10-10 23:51:03 +00004202defm ROUND : sse41_fp_unop_rm<0x08, 0x09, "round",
4203 int_x86_sse41_round_ps, int_x86_sse41_round_pd>;
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004204let Constraints = "$src1 = $dst" in
Dale Johannesene397acc2008-10-10 23:51:03 +00004205defm ROUND : sse41_fp_binop_rm<0x0A, 0x0B, "round",
4206 int_x86_sse41_round_ss, int_x86_sse41_round_sd>;
Nate Begeman2f6f1c02008-02-04 05:34:34 +00004207
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004208//===----------------------------------------------------------------------===//
4209// SSE4.1 - Misc Instructions
4210//===----------------------------------------------------------------------===//
4211
Nate Begeman2f6f1c02008-02-04 05:34:34 +00004212// SS41I_unop_rm_int_v16 - SSE 4.1 unary operator whose type is v8i16.
4213multiclass SS41I_unop_rm_int_v16<bits<8> opc, string OpcodeStr,
4214 Intrinsic IntId128> {
4215 def rr128 : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
4216 (ins VR128:$src),
4217 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
4218 [(set VR128:$dst, (IntId128 VR128:$src))]>, OpSize;
4219 def rm128 : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
4220 (ins i128mem:$src),
4221 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
4222 [(set VR128:$dst,
4223 (IntId128
4224 (bitconvert (memopv8i16 addr:$src))))]>, OpSize;
4225}
4226
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004227let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopesc6075702010-07-03 00:49:21 +00004228defm VPHMINPOSUW : SS41I_unop_rm_int_v16 <0x41, "vphminposuw",
4229 int_x86_sse41_phminposuw>, VEX;
Nate Begeman2f6f1c02008-02-04 05:34:34 +00004230defm PHMINPOSUW : SS41I_unop_rm_int_v16 <0x41, "phminposuw",
4231 int_x86_sse41_phminposuw>;
4232
4233/// SS41I_binop_rm_int - Simple SSE 4.1 binary operator
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004234multiclass SS41I_binop_rm_int<bits<8> opc, string OpcodeStr,
4235 Intrinsic IntId128, bit Is2Addr = 1> {
4236 let isCommutable = 1 in
4237 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
4238 (ins VR128:$src1, VR128:$src2),
4239 !if(Is2Addr,
4240 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
4241 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
4242 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>, OpSize;
4243 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
4244 (ins VR128:$src1, i128mem:$src2),
4245 !if(Is2Addr,
4246 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
4247 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
4248 [(set VR128:$dst,
4249 (IntId128 VR128:$src1,
4250 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
Nate Begeman2f6f1c02008-02-04 05:34:34 +00004251}
4252
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004253let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes4a544be2010-07-03 01:15:47 +00004254 let isCommutable = 0 in
4255 defm VPACKUSDW : SS41I_binop_rm_int<0x2B, "vpackusdw", int_x86_sse41_packusdw,
4256 0>, VEX_4V;
4257 defm VPCMPEQQ : SS41I_binop_rm_int<0x29, "vpcmpeqq", int_x86_sse41_pcmpeqq,
4258 0>, VEX_4V;
4259 defm VPMINSB : SS41I_binop_rm_int<0x38, "vpminsb", int_x86_sse41_pminsb,
4260 0>, VEX_4V;
4261 defm VPMINSD : SS41I_binop_rm_int<0x39, "vpminsd", int_x86_sse41_pminsd,
4262 0>, VEX_4V;
4263 defm VPMINUD : SS41I_binop_rm_int<0x3B, "vpminud", int_x86_sse41_pminud,
4264 0>, VEX_4V;
4265 defm VPMINUW : SS41I_binop_rm_int<0x3A, "vpminuw", int_x86_sse41_pminuw,
4266 0>, VEX_4V;
4267 defm VPMAXSB : SS41I_binop_rm_int<0x3C, "vpmaxsb", int_x86_sse41_pmaxsb,
4268 0>, VEX_4V;
4269 defm VPMAXSD : SS41I_binop_rm_int<0x3D, "vpmaxsd", int_x86_sse41_pmaxsd,
4270 0>, VEX_4V;
4271 defm VPMAXUD : SS41I_binop_rm_int<0x3F, "vpmaxud", int_x86_sse41_pmaxud,
4272 0>, VEX_4V;
4273 defm VPMAXUW : SS41I_binop_rm_int<0x3E, "vpmaxuw", int_x86_sse41_pmaxuw,
4274 0>, VEX_4V;
4275 defm VPMULDQ : SS41I_binop_rm_int<0x28, "vpmuldq", int_x86_sse41_pmuldq,
4276 0>, VEX_4V;
4277}
4278
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004279let Constraints = "$src1 = $dst" in {
4280 let isCommutable = 0 in
4281 defm PACKUSDW : SS41I_binop_rm_int<0x2B, "packusdw", int_x86_sse41_packusdw>;
4282 defm PCMPEQQ : SS41I_binop_rm_int<0x29, "pcmpeqq", int_x86_sse41_pcmpeqq>;
4283 defm PMINSB : SS41I_binop_rm_int<0x38, "pminsb", int_x86_sse41_pminsb>;
4284 defm PMINSD : SS41I_binop_rm_int<0x39, "pminsd", int_x86_sse41_pminsd>;
4285 defm PMINUD : SS41I_binop_rm_int<0x3B, "pminud", int_x86_sse41_pminud>;
4286 defm PMINUW : SS41I_binop_rm_int<0x3A, "pminuw", int_x86_sse41_pminuw>;
4287 defm PMAXSB : SS41I_binop_rm_int<0x3C, "pmaxsb", int_x86_sse41_pmaxsb>;
4288 defm PMAXSD : SS41I_binop_rm_int<0x3D, "pmaxsd", int_x86_sse41_pmaxsd>;
4289 defm PMAXUD : SS41I_binop_rm_int<0x3F, "pmaxud", int_x86_sse41_pmaxud>;
4290 defm PMAXUW : SS41I_binop_rm_int<0x3E, "pmaxuw", int_x86_sse41_pmaxuw>;
4291 defm PMULDQ : SS41I_binop_rm_int<0x28, "pmuldq", int_x86_sse41_pmuldq>;
4292}
Mon P Wangaf9b9522008-12-18 21:42:19 +00004293
Nate Begeman30a0de92008-07-17 16:51:19 +00004294def : Pat<(v2i64 (X86pcmpeqq VR128:$src1, VR128:$src2)),
4295 (PCMPEQQrr VR128:$src1, VR128:$src2)>;
4296def : Pat<(v2i64 (X86pcmpeqq VR128:$src1, (memop addr:$src2))),
4297 (PCMPEQQrm VR128:$src1, addr:$src2)>;
4298
Eric Christopher8258d0b2010-03-30 18:49:01 +00004299/// SS48I_binop_rm - Simple SSE41 binary operator.
Eric Christopher8258d0b2010-03-30 18:49:01 +00004300multiclass SS48I_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004301 ValueType OpVT, bit Is2Addr = 1> {
4302 let isCommutable = 1 in
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00004303 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004304 (ins VR128:$src1, VR128:$src2),
4305 !if(Is2Addr,
4306 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
4307 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
4308 [(set VR128:$dst, (OpVT (OpNode VR128:$src1, VR128:$src2)))]>,
4309 OpSize;
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00004310 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004311 (ins VR128:$src1, i128mem:$src2),
4312 !if(Is2Addr,
4313 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
4314 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
4315 [(set VR128:$dst, (OpNode VR128:$src1,
Eric Christopher8258d0b2010-03-30 18:49:01 +00004316 (bc_v4i32 (memopv2i64 addr:$src2))))]>,
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004317 OpSize;
Eric Christopher8258d0b2010-03-30 18:49:01 +00004318}
4319
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004320let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes68b559e2010-07-03 01:37:03 +00004321 defm VPMULLD : SS48I_binop_rm<0x40, "vpmulld", mul, v4i32, 0>, VEX_4V;
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004322let Constraints = "$src1 = $dst" in
4323 defm PMULLD : SS48I_binop_rm<0x40, "pmulld", mul, v4i32>;
Nate Begeman1426d522008-02-09 01:38:08 +00004324
Evan Cheng172b7942008-03-14 07:39:27 +00004325/// SS41I_binop_rmi_int - SSE 4.1 binary operator with 8-bit immediate
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004326multiclass SS41I_binop_rmi_int<bits<8> opc, string OpcodeStr,
4327 Intrinsic IntId128, bit Is2Addr = 1> {
4328 let isCommutable = 1 in
4329 def rri : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
4330 (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
4331 !if(Is2Addr,
4332 !strconcat(OpcodeStr,
4333 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4334 !strconcat(OpcodeStr,
4335 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4336 [(set VR128:$dst,
4337 (IntId128 VR128:$src1, VR128:$src2, imm:$src3))]>,
4338 OpSize;
4339 def rmi : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
4340 (ins VR128:$src1, i128mem:$src2, i32i8imm:$src3),
4341 !if(Is2Addr,
4342 !strconcat(OpcodeStr,
4343 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4344 !strconcat(OpcodeStr,
4345 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4346 [(set VR128:$dst,
4347 (IntId128 VR128:$src1,
4348 (bitconvert (memopv16i8 addr:$src2)), imm:$src3))]>,
4349 OpSize;
Nate Begeman204e84e2008-02-04 06:00:24 +00004350}
4351
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004352let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes68b559e2010-07-03 01:37:03 +00004353 let isCommutable = 0 in {
4354 defm VBLENDPS : SS41I_binop_rmi_int<0x0C, "vblendps", int_x86_sse41_blendps,
4355 0>, VEX_4V;
4356 defm VBLENDPD : SS41I_binop_rmi_int<0x0D, "vblendpd", int_x86_sse41_blendpd,
4357 0>, VEX_4V;
4358 defm VPBLENDW : SS41I_binop_rmi_int<0x0E, "vpblendw", int_x86_sse41_pblendw,
4359 0>, VEX_4V;
4360 defm VMPSADBW : SS41I_binop_rmi_int<0x42, "vmpsadbw", int_x86_sse41_mpsadbw,
4361 0>, VEX_4V;
4362 }
4363 defm VDPPS : SS41I_binop_rmi_int<0x40, "vdpps", int_x86_sse41_dpps,
4364 0>, VEX_4V;
4365 defm VDPPD : SS41I_binop_rmi_int<0x41, "vdppd", int_x86_sse41_dppd,
4366 0>, VEX_4V;
4367}
4368
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004369let Constraints = "$src1 = $dst" in {
4370 let isCommutable = 0 in {
4371 defm BLENDPS : SS41I_binop_rmi_int<0x0C, "blendps", int_x86_sse41_blendps>;
4372 defm BLENDPD : SS41I_binop_rmi_int<0x0D, "blendpd", int_x86_sse41_blendpd>;
4373 defm PBLENDW : SS41I_binop_rmi_int<0x0E, "pblendw", int_x86_sse41_pblendw>;
4374 defm MPSADBW : SS41I_binop_rmi_int<0x42, "mpsadbw", int_x86_sse41_mpsadbw>;
4375 }
4376 defm DPPS : SS41I_binop_rmi_int<0x40, "dpps", int_x86_sse41_dpps>;
4377 defm DPPD : SS41I_binop_rmi_int<0x41, "dppd", int_x86_sse41_dppd>;
4378}
Nate Begemanfea2be52008-02-09 23:46:37 +00004379
Bruno Cardoso Lopes07de4062010-07-06 22:36:24 +00004380/// SS41I_quaternary_int_avx - AVX SSE 4.1 with 4 operators
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004381let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes07de4062010-07-06 22:36:24 +00004382 multiclass SS41I_quaternary_int_avx<bits<8> opc, string OpcodeStr> {
4383 def rr : I<opc, MRMSrcReg, (outs VR128:$dst),
4384 (ins VR128:$src1, VR128:$src2, VR128:$src3),
4385 !strconcat(OpcodeStr,
4386 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
4387 [], SSEPackedInt>, OpSize, TA, VEX_4V, VEX_I8IMM;
4388
4389 def rm : I<opc, MRMSrcMem, (outs VR128:$dst),
4390 (ins VR128:$src1, i128mem:$src2, VR128:$src3),
4391 !strconcat(OpcodeStr,
4392 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
4393 [], SSEPackedInt>, OpSize, TA, VEX_4V, VEX_I8IMM;
4394 }
4395}
4396
4397defm VBLENDVPD : SS41I_quaternary_int_avx<0x4B, "vblendvpd">;
4398defm VBLENDVPS : SS41I_quaternary_int_avx<0x4A, "vblendvps">;
4399defm VPBLENDVB : SS41I_quaternary_int_avx<0x4C, "vpblendvb">;
4400
Evan Cheng172b7942008-03-14 07:39:27 +00004401/// SS41I_ternary_int - SSE 4.1 ternary operator
Evan Chenge9083d62008-03-05 08:19:16 +00004402let Uses = [XMM0], Constraints = "$src1 = $dst" in {
Nate Begemanab5d56c2008-02-10 18:47:57 +00004403 multiclass SS41I_ternary_int<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
4404 def rr0 : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
4405 (ins VR128:$src1, VR128:$src2),
Eric Christopher44b93ff2009-07-31 20:07:27 +00004406 !strconcat(OpcodeStr,
Nate Begemanab5d56c2008-02-10 18:47:57 +00004407 "\t{%xmm0, $src2, $dst|$dst, $src2, %xmm0}"),
4408 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2, XMM0))]>,
4409 OpSize;
4410
4411 def rm0 : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
4412 (ins VR128:$src1, i128mem:$src2),
4413 !strconcat(OpcodeStr,
4414 "\t{%xmm0, $src2, $dst|$dst, $src2, %xmm0}"),
4415 [(set VR128:$dst,
4416 (IntId VR128:$src1,
4417 (bitconvert (memopv16i8 addr:$src2)), XMM0))]>, OpSize;
4418 }
4419}
4420
4421defm BLENDVPD : SS41I_ternary_int<0x15, "blendvpd", int_x86_sse41_blendvpd>;
4422defm BLENDVPS : SS41I_ternary_int<0x14, "blendvps", int_x86_sse41_blendvps>;
4423defm PBLENDVB : SS41I_ternary_int<0x10, "pblendvb", int_x86_sse41_pblendvb>;
4424
Eric Christopher71c67532009-07-29 00:28:05 +00004425// ptest instruction we'll lower to this in X86ISelLowering primarily from
4426// the intel intrinsic that corresponds to this.
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004427let Defs = [EFLAGS], isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes09df2ae2010-07-07 01:14:56 +00004428def VPTESTrr : SS48I<0x17, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
4429 "vptest\t{$src2, $src1|$src1, $src2}",
4430 [(set EFLAGS, (X86ptest VR128:$src1, VR128:$src2))]>,
4431 OpSize, VEX;
4432def VPTESTrm : SS48I<0x17, MRMSrcMem, (outs), (ins VR128:$src1, i128mem:$src2),
4433 "vptest\t{$src2, $src1|$src1, $src2}",
4434 [(set EFLAGS, (X86ptest VR128:$src1, (load addr:$src2)))]>,
4435 OpSize, VEX;
4436}
4437
Nate Begemanbc4efb82008-03-16 21:14:46 +00004438let Defs = [EFLAGS] in {
4439def PTESTrr : SS48I<0x17, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
Eric Christopher71c67532009-07-29 00:28:05 +00004440 "ptest \t{$src2, $src1|$src1, $src2}",
Chris Lattnerd486d772010-03-28 05:07:17 +00004441 [(set EFLAGS, (X86ptest VR128:$src1, VR128:$src2))]>,
4442 OpSize;
Nate Begemanbc4efb82008-03-16 21:14:46 +00004443def PTESTrm : SS48I<0x17, MRMSrcMem, (outs), (ins VR128:$src1, i128mem:$src2),
Eric Christopher71c67532009-07-29 00:28:05 +00004444 "ptest \t{$src2, $src1|$src1, $src2}",
Chris Lattnerd486d772010-03-28 05:07:17 +00004445 [(set EFLAGS, (X86ptest VR128:$src1, (load addr:$src2)))]>,
4446 OpSize;
Nate Begemanbc4efb82008-03-16 21:14:46 +00004447}
4448
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004449let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes09df2ae2010-07-07 01:14:56 +00004450def VMOVNTDQArm : SS48I<0x2A, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
4451 "vmovntdqa\t{$src, $dst|$dst, $src}",
4452 [(set VR128:$dst, (int_x86_sse41_movntdqa addr:$src))]>,
4453 OpSize, VEX;
Nate Begemanbc4efb82008-03-16 21:14:46 +00004454def MOVNTDQArm : SS48I<0x2A, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
4455 "movntdqa\t{$src, $dst|$dst, $src}",
Kevin Enderby40fe18f2010-02-10 00:10:31 +00004456 [(set VR128:$dst, (int_x86_sse41_movntdqa addr:$src))]>,
4457 OpSize;
Nate Begeman30a0de92008-07-17 16:51:19 +00004458
Eric Christopherb120ab42009-08-18 22:50:32 +00004459//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00004460// SSE4.2 - Compare Instructions
Eric Christopherb120ab42009-08-18 22:50:32 +00004461//===----------------------------------------------------------------------===//
4462
Nate Begeman30a0de92008-07-17 16:51:19 +00004463/// SS42I_binop_rm_int - Simple SSE 4.2 binary operator
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00004464multiclass SS42I_binop_rm_int<bits<8> opc, string OpcodeStr,
4465 Intrinsic IntId128, bit Is2Addr = 1> {
4466 def rr : SS428I<opc, MRMSrcReg, (outs VR128:$dst),
4467 (ins VR128:$src1, VR128:$src2),
4468 !if(Is2Addr,
4469 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
4470 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
4471 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
4472 OpSize;
4473 def rm : SS428I<opc, MRMSrcMem, (outs VR128:$dst),
4474 (ins VR128:$src1, i128mem:$src2),
4475 !if(Is2Addr,
4476 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
4477 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
4478 [(set VR128:$dst,
4479 (IntId128 VR128:$src1,
4480 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
Nate Begeman30a0de92008-07-17 16:51:19 +00004481}
4482
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004483let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00004484 defm VPCMPGTQ : SS42I_binop_rm_int<0x37, "vpcmpgtq", int_x86_sse42_pcmpgtq,
4485 0>, VEX_4V;
4486let Constraints = "$src1 = $dst" in
4487 defm PCMPGTQ : SS42I_binop_rm_int<0x37, "pcmpgtq", int_x86_sse42_pcmpgtq>;
Nate Begeman30a0de92008-07-17 16:51:19 +00004488
4489def : Pat<(v2i64 (X86pcmpgtq VR128:$src1, VR128:$src2)),
4490 (PCMPGTQrr VR128:$src1, VR128:$src2)>;
4491def : Pat<(v2i64 (X86pcmpgtq VR128:$src1, (memop addr:$src2))),
4492 (PCMPGTQrm VR128:$src1, addr:$src2)>;
Eric Christopherb4dc13c2009-08-08 21:55:08 +00004493
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00004494//===----------------------------------------------------------------------===//
4495// SSE4.2 - String/text Processing Instructions
4496//===----------------------------------------------------------------------===//
4497
4498// Packed Compare Implicit Length Strings, Return Mask
4499let Defs = [EFLAGS], usesCustomInserter = 1 in {
4500 def PCMPISTRM128REG : SS42AI<0, Pseudo, (outs VR128:$dst),
4501 (ins VR128:$src1, VR128:$src2, i8imm:$src3),
4502 "#PCMPISTRM128rr PSEUDO!",
4503 [(set VR128:$dst, (int_x86_sse42_pcmpistrm128 VR128:$src1, VR128:$src2,
4504 imm:$src3))]>, OpSize;
4505 def PCMPISTRM128MEM : SS42AI<0, Pseudo, (outs VR128:$dst),
4506 (ins VR128:$src1, i128mem:$src2, i8imm:$src3),
4507 "#PCMPISTRM128rm PSEUDO!",
4508 [(set VR128:$dst, (int_x86_sse42_pcmpistrm128
4509 VR128:$src1, (load addr:$src2), imm:$src3))]>, OpSize;
4510}
4511
4512let Defs = [XMM0, EFLAGS], isAsmParserOnly = 1,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004513 Predicates = [HasAVX] in {
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00004514 def VPCMPISTRM128rr : SS42AI<0x62, MRMSrcReg, (outs),
4515 (ins VR128:$src1, VR128:$src2, i8imm:$src3),
4516 "vpcmpistrm\t{$src3, $src2, $src1|$src1, $src2, $src3}", []>, OpSize, VEX;
4517 def VPCMPISTRM128rm : SS42AI<0x62, MRMSrcMem, (outs),
4518 (ins VR128:$src1, i128mem:$src2, i8imm:$src3),
4519 "vpcmpistrm\t{$src3, $src2, $src1|$src1, $src2, $src3}", []>, OpSize, VEX;
4520}
4521
4522let Defs = [XMM0, EFLAGS] in {
4523 def PCMPISTRM128rr : SS42AI<0x62, MRMSrcReg, (outs),
4524 (ins VR128:$src1, VR128:$src2, i8imm:$src3),
4525 "pcmpistrm\t{$src3, $src2, $src1|$src1, $src2, $src3}", []>, OpSize;
4526 def PCMPISTRM128rm : SS42AI<0x62, MRMSrcMem, (outs),
4527 (ins VR128:$src1, i128mem:$src2, i8imm:$src3),
4528 "pcmpistrm\t{$src3, $src2, $src1|$src1, $src2, $src3}", []>, OpSize;
4529}
4530
4531// Packed Compare Explicit Length Strings, Return Mask
4532let Defs = [EFLAGS], Uses = [EAX, EDX], usesCustomInserter = 1 in {
4533 def PCMPESTRM128REG : SS42AI<0, Pseudo, (outs VR128:$dst),
4534 (ins VR128:$src1, VR128:$src3, i8imm:$src5),
4535 "#PCMPESTRM128rr PSEUDO!",
4536 [(set VR128:$dst,
4537 (int_x86_sse42_pcmpestrm128
4538 VR128:$src1, EAX, VR128:$src3, EDX, imm:$src5))]>, OpSize;
4539
4540 def PCMPESTRM128MEM : SS42AI<0, Pseudo, (outs VR128:$dst),
4541 (ins VR128:$src1, i128mem:$src3, i8imm:$src5),
4542 "#PCMPESTRM128rm PSEUDO!",
4543 [(set VR128:$dst, (int_x86_sse42_pcmpestrm128
4544 VR128:$src1, EAX, (load addr:$src3), EDX, imm:$src5))]>,
4545 OpSize;
4546}
4547
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004548let isAsmParserOnly = 1, Predicates = [HasAVX],
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00004549 Defs = [XMM0, EFLAGS], Uses = [EAX, EDX] in {
4550 def VPCMPESTRM128rr : SS42AI<0x60, MRMSrcReg, (outs),
4551 (ins VR128:$src1, VR128:$src3, i8imm:$src5),
4552 "vpcmpestrm\t{$src5, $src3, $src1|$src1, $src3, $src5}", []>, OpSize, VEX;
4553 def VPCMPESTRM128rm : SS42AI<0x60, MRMSrcMem, (outs),
4554 (ins VR128:$src1, i128mem:$src3, i8imm:$src5),
4555 "vpcmpestrm\t{$src5, $src3, $src1|$src1, $src3, $src5}", []>, OpSize, VEX;
4556}
4557
4558let Defs = [XMM0, EFLAGS], Uses = [EAX, EDX] in {
4559 def PCMPESTRM128rr : SS42AI<0x60, MRMSrcReg, (outs),
4560 (ins VR128:$src1, VR128:$src3, i8imm:$src5),
4561 "pcmpestrm\t{$src5, $src3, $src1|$src1, $src3, $src5}", []>, OpSize;
4562 def PCMPESTRM128rm : SS42AI<0x60, MRMSrcMem, (outs),
4563 (ins VR128:$src1, i128mem:$src3, i8imm:$src5),
4564 "pcmpestrm\t{$src5, $src3, $src1|$src1, $src3, $src5}", []>, OpSize;
4565}
4566
4567// Packed Compare Implicit Length Strings, Return Index
4568let Defs = [ECX, EFLAGS] in {
4569 multiclass SS42AI_pcmpistri<Intrinsic IntId128, string asm = "pcmpistri"> {
4570 def rr : SS42AI<0x63, MRMSrcReg, (outs),
4571 (ins VR128:$src1, VR128:$src2, i8imm:$src3),
4572 !strconcat(asm, "\t{$src3, $src2, $src1|$src1, $src2, $src3}"),
4573 [(set ECX, (IntId128 VR128:$src1, VR128:$src2, imm:$src3)),
4574 (implicit EFLAGS)]>, OpSize;
4575 def rm : SS42AI<0x63, MRMSrcMem, (outs),
4576 (ins VR128:$src1, i128mem:$src2, i8imm:$src3),
4577 !strconcat(asm, "\t{$src3, $src2, $src1|$src1, $src2, $src3}"),
4578 [(set ECX, (IntId128 VR128:$src1, (load addr:$src2), imm:$src3)),
4579 (implicit EFLAGS)]>, OpSize;
4580 }
4581}
4582
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004583let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00004584defm VPCMPISTRI : SS42AI_pcmpistri<int_x86_sse42_pcmpistri128, "vpcmpistri">,
4585 VEX;
4586defm VPCMPISTRIA : SS42AI_pcmpistri<int_x86_sse42_pcmpistria128, "vpcmpistri">,
4587 VEX;
4588defm VPCMPISTRIC : SS42AI_pcmpistri<int_x86_sse42_pcmpistric128, "vpcmpistri">,
4589 VEX;
4590defm VPCMPISTRIO : SS42AI_pcmpistri<int_x86_sse42_pcmpistrio128, "vpcmpistri">,
4591 VEX;
4592defm VPCMPISTRIS : SS42AI_pcmpistri<int_x86_sse42_pcmpistris128, "vpcmpistri">,
4593 VEX;
4594defm VPCMPISTRIZ : SS42AI_pcmpistri<int_x86_sse42_pcmpistriz128, "vpcmpistri">,
4595 VEX;
4596}
4597
4598defm PCMPISTRI : SS42AI_pcmpistri<int_x86_sse42_pcmpistri128>;
4599defm PCMPISTRIA : SS42AI_pcmpistri<int_x86_sse42_pcmpistria128>;
4600defm PCMPISTRIC : SS42AI_pcmpistri<int_x86_sse42_pcmpistric128>;
4601defm PCMPISTRIO : SS42AI_pcmpistri<int_x86_sse42_pcmpistrio128>;
4602defm PCMPISTRIS : SS42AI_pcmpistri<int_x86_sse42_pcmpistris128>;
4603defm PCMPISTRIZ : SS42AI_pcmpistri<int_x86_sse42_pcmpistriz128>;
4604
4605// Packed Compare Explicit Length Strings, Return Index
4606let Defs = [ECX, EFLAGS], Uses = [EAX, EDX] in {
4607 multiclass SS42AI_pcmpestri<Intrinsic IntId128, string asm = "pcmpestri"> {
4608 def rr : SS42AI<0x61, MRMSrcReg, (outs),
4609 (ins VR128:$src1, VR128:$src3, i8imm:$src5),
4610 !strconcat(asm, "\t{$src5, $src3, $src1|$src1, $src3, $src5}"),
4611 [(set ECX, (IntId128 VR128:$src1, EAX, VR128:$src3, EDX, imm:$src5)),
4612 (implicit EFLAGS)]>, OpSize;
4613 def rm : SS42AI<0x61, MRMSrcMem, (outs),
4614 (ins VR128:$src1, i128mem:$src3, i8imm:$src5),
4615 !strconcat(asm, "\t{$src5, $src3, $src1|$src1, $src3, $src5}"),
4616 [(set ECX,
4617 (IntId128 VR128:$src1, EAX, (load addr:$src3), EDX, imm:$src5)),
4618 (implicit EFLAGS)]>, OpSize;
4619 }
4620}
4621
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004622let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00004623defm VPCMPESTRI : SS42AI_pcmpestri<int_x86_sse42_pcmpestri128, "vpcmpestri">,
4624 VEX;
4625defm VPCMPESTRIA : SS42AI_pcmpestri<int_x86_sse42_pcmpestria128, "vpcmpestri">,
4626 VEX;
4627defm VPCMPESTRIC : SS42AI_pcmpestri<int_x86_sse42_pcmpestric128, "vpcmpestri">,
4628 VEX;
4629defm VPCMPESTRIO : SS42AI_pcmpestri<int_x86_sse42_pcmpestrio128, "vpcmpestri">,
4630 VEX;
4631defm VPCMPESTRIS : SS42AI_pcmpestri<int_x86_sse42_pcmpestris128, "vpcmpestri">,
4632 VEX;
4633defm VPCMPESTRIZ : SS42AI_pcmpestri<int_x86_sse42_pcmpestriz128, "vpcmpestri">,
4634 VEX;
4635}
4636
4637defm PCMPESTRI : SS42AI_pcmpestri<int_x86_sse42_pcmpestri128>;
4638defm PCMPESTRIA : SS42AI_pcmpestri<int_x86_sse42_pcmpestria128>;
4639defm PCMPESTRIC : SS42AI_pcmpestri<int_x86_sse42_pcmpestric128>;
4640defm PCMPESTRIO : SS42AI_pcmpestri<int_x86_sse42_pcmpestrio128>;
4641defm PCMPESTRIS : SS42AI_pcmpestri<int_x86_sse42_pcmpestris128>;
4642defm PCMPESTRIZ : SS42AI_pcmpestri<int_x86_sse42_pcmpestriz128>;
4643
4644//===----------------------------------------------------------------------===//
4645// SSE4.2 - CRC Instructions
4646//===----------------------------------------------------------------------===//
4647
4648// No CRC instructions have AVX equivalents
4649
Eric Christopherb4dc13c2009-08-08 21:55:08 +00004650// crc intrinsic instruction
4651// This set of instructions are only rm, the only difference is the size
4652// of r and m.
4653let Constraints = "$src1 = $dst" in {
Eric Christopher027c2b12009-08-10 21:48:58 +00004654 def CRC32m8 : SS42FI<0xF0, MRMSrcMem, (outs GR32:$dst),
Eric Christopherb4dc13c2009-08-08 21:55:08 +00004655 (ins GR32:$src1, i8mem:$src2),
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00004656 "crc32{b} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00004657 [(set GR32:$dst,
4658 (int_x86_sse42_crc32_8 GR32:$src1,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00004659 (load addr:$src2)))]>;
Eric Christopher027c2b12009-08-10 21:48:58 +00004660 def CRC32r8 : SS42FI<0xF0, MRMSrcReg, (outs GR32:$dst),
Eric Christopherb4dc13c2009-08-08 21:55:08 +00004661 (ins GR32:$src1, GR8:$src2),
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00004662 "crc32{b} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00004663 [(set GR32:$dst,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00004664 (int_x86_sse42_crc32_8 GR32:$src1, GR8:$src2))]>;
Eric Christopher027c2b12009-08-10 21:48:58 +00004665 def CRC32m16 : SS42FI<0xF1, MRMSrcMem, (outs GR32:$dst),
Eric Christopherb4dc13c2009-08-08 21:55:08 +00004666 (ins GR32:$src1, i16mem:$src2),
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00004667 "crc32{w} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00004668 [(set GR32:$dst,
4669 (int_x86_sse42_crc32_16 GR32:$src1,
4670 (load addr:$src2)))]>,
4671 OpSize;
Eric Christopher027c2b12009-08-10 21:48:58 +00004672 def CRC32r16 : SS42FI<0xF1, MRMSrcReg, (outs GR32:$dst),
Eric Christopherb4dc13c2009-08-08 21:55:08 +00004673 (ins GR32:$src1, GR16:$src2),
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00004674 "crc32{w} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00004675 [(set GR32:$dst,
Eric Christopher027c2b12009-08-10 21:48:58 +00004676 (int_x86_sse42_crc32_16 GR32:$src1, GR16:$src2))]>,
Eric Christopherb4dc13c2009-08-08 21:55:08 +00004677 OpSize;
Eric Christopher027c2b12009-08-10 21:48:58 +00004678 def CRC32m32 : SS42FI<0xF1, MRMSrcMem, (outs GR32:$dst),
Eric Christopherb4dc13c2009-08-08 21:55:08 +00004679 (ins GR32:$src1, i32mem:$src2),
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00004680 "crc32{l} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00004681 [(set GR32:$dst,
4682 (int_x86_sse42_crc32_32 GR32:$src1,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00004683 (load addr:$src2)))]>;
Eric Christopher027c2b12009-08-10 21:48:58 +00004684 def CRC32r32 : SS42FI<0xF1, MRMSrcReg, (outs GR32:$dst),
Eric Christopherb4dc13c2009-08-08 21:55:08 +00004685 (ins GR32:$src1, GR32:$src2),
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00004686 "crc32{l} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00004687 [(set GR32:$dst,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00004688 (int_x86_sse42_crc32_32 GR32:$src1, GR32:$src2))]>;
4689 def CRC64m8 : SS42FI<0xF0, MRMSrcMem, (outs GR64:$dst),
4690 (ins GR64:$src1, i8mem:$src2),
4691 "crc32{b} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00004692 [(set GR64:$dst,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00004693 (int_x86_sse42_crc64_8 GR64:$src1,
Eric Christopherb4dc13c2009-08-08 21:55:08 +00004694 (load addr:$src2)))]>,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00004695 REX_W;
4696 def CRC64r8 : SS42FI<0xF0, MRMSrcReg, (outs GR64:$dst),
4697 (ins GR64:$src1, GR8:$src2),
4698 "crc32{b} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00004699 [(set GR64:$dst,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00004700 (int_x86_sse42_crc64_8 GR64:$src1, GR8:$src2))]>,
4701 REX_W;
4702 def CRC64m64 : SS42FI<0xF1, MRMSrcMem, (outs GR64:$dst),
4703 (ins GR64:$src1, i64mem:$src2),
4704 "crc32{q} \t{$src2, $src1|$src1, $src2}",
4705 [(set GR64:$dst,
4706 (int_x86_sse42_crc64_64 GR64:$src1,
4707 (load addr:$src2)))]>,
4708 REX_W;
4709 def CRC64r64 : SS42FI<0xF1, MRMSrcReg, (outs GR64:$dst),
4710 (ins GR64:$src1, GR64:$src2),
4711 "crc32{q} \t{$src2, $src1|$src1, $src2}",
4712 [(set GR64:$dst,
4713 (int_x86_sse42_crc64_64 GR64:$src1, GR64:$src2))]>,
4714 REX_W;
Eric Christopherb4dc13c2009-08-08 21:55:08 +00004715}
Eric Christopherb120ab42009-08-18 22:50:32 +00004716
Eric Christopher6d1cd1c2010-04-02 21:54:27 +00004717//===----------------------------------------------------------------------===//
4718// AES-NI Instructions
4719//===----------------------------------------------------------------------===//
4720
Bruno Cardoso Lopesced9ec92010-07-07 18:24:20 +00004721multiclass AESI_binop_rm_int<bits<8> opc, string OpcodeStr,
4722 Intrinsic IntId128, bit Is2Addr = 1> {
4723 def rr : AES8I<opc, MRMSrcReg, (outs VR128:$dst),
4724 (ins VR128:$src1, VR128:$src2),
4725 !if(Is2Addr,
4726 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
4727 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
4728 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
4729 OpSize;
4730 def rm : AES8I<opc, MRMSrcMem, (outs VR128:$dst),
4731 (ins VR128:$src1, i128mem:$src2),
4732 !if(Is2Addr,
4733 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
4734 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
4735 [(set VR128:$dst,
4736 (IntId128 VR128:$src1,
4737 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
Eric Christopher6d1cd1c2010-04-02 21:54:27 +00004738}
4739
Bruno Cardoso Lopesced9ec92010-07-07 18:24:20 +00004740// Perform One Round of an AES Encryption/Decryption Flow
4741let isAsmParserOnly = 1, Predicates = [HasAVX, HasAES] in {
4742 defm VAESENC : AESI_binop_rm_int<0xDC, "vaesenc",
4743 int_x86_aesni_aesenc, 0>, VEX_4V;
4744 defm VAESENCLAST : AESI_binop_rm_int<0xDD, "vaesenclast",
4745 int_x86_aesni_aesenclast, 0>, VEX_4V;
4746 defm VAESDEC : AESI_binop_rm_int<0xDE, "vaesdec",
4747 int_x86_aesni_aesdec, 0>, VEX_4V;
4748 defm VAESDECLAST : AESI_binop_rm_int<0xDF, "vaesdeclast",
4749 int_x86_aesni_aesdeclast, 0>, VEX_4V;
4750}
4751
4752let Constraints = "$src1 = $dst" in {
4753 defm AESENC : AESI_binop_rm_int<0xDC, "aesenc",
4754 int_x86_aesni_aesenc>;
4755 defm AESENCLAST : AESI_binop_rm_int<0xDD, "aesenclast",
4756 int_x86_aesni_aesenclast>;
4757 defm AESDEC : AESI_binop_rm_int<0xDE, "aesdec",
4758 int_x86_aesni_aesdec>;
4759 defm AESDECLAST : AESI_binop_rm_int<0xDF, "aesdeclast",
4760 int_x86_aesni_aesdeclast>;
4761}
Eric Christopher6d1cd1c2010-04-02 21:54:27 +00004762
Eric Christopher6d1cd1c2010-04-02 21:54:27 +00004763def : Pat<(v2i64 (int_x86_aesni_aesenc VR128:$src1, VR128:$src2)),
4764 (AESENCrr VR128:$src1, VR128:$src2)>;
4765def : Pat<(v2i64 (int_x86_aesni_aesenc VR128:$src1, (memop addr:$src2))),
4766 (AESENCrm VR128:$src1, addr:$src2)>;
4767def : Pat<(v2i64 (int_x86_aesni_aesenclast VR128:$src1, VR128:$src2)),
4768 (AESENCLASTrr VR128:$src1, VR128:$src2)>;
4769def : Pat<(v2i64 (int_x86_aesni_aesenclast VR128:$src1, (memop addr:$src2))),
4770 (AESENCLASTrm VR128:$src1, addr:$src2)>;
4771def : Pat<(v2i64 (int_x86_aesni_aesdec VR128:$src1, VR128:$src2)),
4772 (AESDECrr VR128:$src1, VR128:$src2)>;
4773def : Pat<(v2i64 (int_x86_aesni_aesdec VR128:$src1, (memop addr:$src2))),
4774 (AESDECrm VR128:$src1, addr:$src2)>;
4775def : Pat<(v2i64 (int_x86_aesni_aesdeclast VR128:$src1, VR128:$src2)),
4776 (AESDECLASTrr VR128:$src1, VR128:$src2)>;
4777def : Pat<(v2i64 (int_x86_aesni_aesdeclast VR128:$src1, (memop addr:$src2))),
4778 (AESDECLASTrm VR128:$src1, addr:$src2)>;
4779
Bruno Cardoso Lopesced9ec92010-07-07 18:24:20 +00004780// Perform the AES InvMixColumn Transformation
4781let isAsmParserOnly = 1, Predicates = [HasAVX, HasAES] in {
4782 def VAESIMCrr : AES8I<0xDB, MRMSrcReg, (outs VR128:$dst),
4783 (ins VR128:$src1),
4784 "vaesimc\t{$src1, $dst|$dst, $src1}",
4785 [(set VR128:$dst,
4786 (int_x86_aesni_aesimc VR128:$src1))]>,
4787 OpSize, VEX;
4788 def VAESIMCrm : AES8I<0xDB, MRMSrcMem, (outs VR128:$dst),
4789 (ins i128mem:$src1),
4790 "vaesimc\t{$src1, $dst|$dst, $src1}",
4791 [(set VR128:$dst,
4792 (int_x86_aesni_aesimc (bitconvert (memopv2i64 addr:$src1))))]>,
4793 OpSize, VEX;
4794}
Eric Christopherb3500fd2010-04-02 23:48:33 +00004795def AESIMCrr : AES8I<0xDB, MRMSrcReg, (outs VR128:$dst),
4796 (ins VR128:$src1),
4797 "aesimc\t{$src1, $dst|$dst, $src1}",
4798 [(set VR128:$dst,
4799 (int_x86_aesni_aesimc VR128:$src1))]>,
4800 OpSize;
Eric Christopherb3500fd2010-04-02 23:48:33 +00004801def AESIMCrm : AES8I<0xDB, MRMSrcMem, (outs VR128:$dst),
4802 (ins i128mem:$src1),
4803 "aesimc\t{$src1, $dst|$dst, $src1}",
4804 [(set VR128:$dst,
4805 (int_x86_aesni_aesimc (bitconvert (memopv2i64 addr:$src1))))]>,
4806 OpSize;
4807
Bruno Cardoso Lopesced9ec92010-07-07 18:24:20 +00004808// AES Round Key Generation Assist
4809let isAsmParserOnly = 1, Predicates = [HasAVX, HasAES] in {
4810 def VAESKEYGENASSIST128rr : AESAI<0xDF, MRMSrcReg, (outs VR128:$dst),
4811 (ins VR128:$src1, i8imm:$src2),
4812 "vaeskeygenassist\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4813 [(set VR128:$dst,
4814 (int_x86_aesni_aeskeygenassist VR128:$src1, imm:$src2))]>,
4815 OpSize, VEX;
4816 def VAESKEYGENASSIST128rm : AESAI<0xDF, MRMSrcMem, (outs VR128:$dst),
4817 (ins i128mem:$src1, i8imm:$src2),
4818 "vaeskeygenassist\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4819 [(set VR128:$dst,
4820 (int_x86_aesni_aeskeygenassist (bitconvert (memopv2i64 addr:$src1)),
4821 imm:$src2))]>,
4822 OpSize, VEX;
4823}
Eric Christopher6d1cd1c2010-04-02 21:54:27 +00004824def AESKEYGENASSIST128rr : AESAI<0xDF, MRMSrcReg, (outs VR128:$dst),
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00004825 (ins VR128:$src1, i8imm:$src2),
Eric Christopher6d1cd1c2010-04-02 21:54:27 +00004826 "aeskeygenassist\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4827 [(set VR128:$dst,
4828 (int_x86_aesni_aeskeygenassist VR128:$src1, imm:$src2))]>,
4829 OpSize;
4830def AESKEYGENASSIST128rm : AESAI<0xDF, MRMSrcMem, (outs VR128:$dst),
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00004831 (ins i128mem:$src1, i8imm:$src2),
Eric Christopher6d1cd1c2010-04-02 21:54:27 +00004832 "aeskeygenassist\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4833 [(set VR128:$dst,
4834 (int_x86_aesni_aeskeygenassist (bitconvert (memopv2i64 addr:$src1)),
4835 imm:$src2))]>,
4836 OpSize;