blob: 1b5504c43e0a36a4d55409c2b7db6832b3c792f1 [file] [log] [blame]
Deepa Dinamani554b0622013-05-16 15:00:30 -07001/* Copyright (c) 2013, The Linux Foundation. All rights reserved.
2 *
3 * Redistribution and use in source and binary forms, with or without
4 * modification, are permitted provided that the following conditions are
5 * met:
6 * * Redistributions of source code must retain the above copyright
7 * notice, this list of conditions and the following disclaimer.
8 * * Redistributions in binary form must reproduce the above
9 * copyright notice, this list of conditions and the following
10 * disclaimer in the documentation and/or other materials provided
11 * with the distribution.
12 * * Neither the name of The Linux Foundation nor the names of its
13 * contributors may be used to endorse or promote products derived
14 * from this software without specific prior written permission.
15 *
16 * THIS SOFTWARE IS PROVIDED "AS IS" AND ANY EXPRESS OR IMPLIED
17 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT
19 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS
20 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
21 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
22 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR
23 * BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
24 * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE
25 * OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN
26 * IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 */
28
29#include <assert.h>
30#include <reg.h>
31#include <err.h>
32#include <clock.h>
33#include <clock_pll.h>
34#include <clock_lib2.h>
35#include <platform/clock.h>
36#include <platform/iomap.h>
37
38
39/* Mux source select values */
40#define cxo_source_val 0
41#define gpll0_source_val 1
Channagoud Kadabi908353c2013-09-23 11:38:48 -070042#define gpll4_source_val 5
Deepa Dinamani554b0622013-05-16 15:00:30 -070043#define cxo_mm_source_val 0
44#define mmpll0_mm_source_val 1
45#define mmpll1_mm_source_val 2
46#define mmpll3_mm_source_val 3
47#define gpll0_mm_source_val 5
48
49struct clk_freq_tbl rcg_dummy_freq = F_END;
50
51
52/* Clock Operations */
53static struct clk_ops clk_ops_branch =
54{
55 .enable = clock_lib2_branch_clk_enable,
56 .disable = clock_lib2_branch_clk_disable,
57 .set_rate = clock_lib2_branch_set_rate,
58};
59
60static struct clk_ops clk_ops_rcg_mnd =
61{
62 .enable = clock_lib2_rcg_enable,
63 .set_rate = clock_lib2_rcg_set_rate,
64};
65
66static struct clk_ops clk_ops_rcg =
67{
68 .enable = clock_lib2_rcg_enable,
69 .set_rate = clock_lib2_rcg_set_rate,
70};
71
72static struct clk_ops clk_ops_cxo =
73{
74 .enable = cxo_clk_enable,
75 .disable = cxo_clk_disable,
76};
77
78static struct clk_ops clk_ops_pll_vote =
79{
80 .enable = pll_vote_clk_enable,
81 .disable = pll_vote_clk_disable,
82 .auto_off = pll_vote_clk_disable,
83 .is_enabled = pll_vote_clk_is_enabled,
84};
85
86static struct clk_ops clk_ops_vote =
87{
88 .enable = clock_lib2_vote_clk_enable,
89 .disable = clock_lib2_vote_clk_disable,
90};
91
92/* Clock Sources */
93static struct fixed_clk cxo_clk_src =
94{
95 .c = {
96 .rate = 19200000,
97 .dbg_name = "cxo_clk_src",
98 .ops = &clk_ops_cxo,
99 },
100};
101
Channagoud Kadabi908353c2013-09-23 11:38:48 -0700102static struct pll_vote_clk gpll4_clk_src = {
103 .en_reg = (void *)APCS_GPLL_ENA_VOTE,
104 .en_mask = BIT(4),
105 .status_reg = (void *)GPLL4_STATUS,
106 .status_mask = BIT(17),
107
108 .c = {
109 .rate = 768000000,
110 .dbg_name = "gpll4_clk_src",
111 .ops = &clk_ops_pll_vote,
112 },
113};
114
Sundarajan Srinivasan09374ed2013-06-18 13:29:32 -0700115static struct pll_vote_clk gpll0_clk_src =
116{
117 .en_reg = (void *) APCS_GPLL_ENA_VOTE,
118 .en_mask = BIT(0),
119 .status_reg = (void *) GPLL0_STATUS,
120 .status_mask = BIT(17),
121 .parent = &cxo_clk_src.c,
122
123 .c = {
124 .rate = 600000000,
125 .dbg_name = "gpll0_clk_src",
126 .ops = &clk_ops_pll_vote,
127 },
128};
129
130/* UART Clocks */
131static struct clk_freq_tbl ftbl_gcc_blsp1_2_uart1_6_apps_clk[] =
132{
133 F( 3686400, gpll0, 1, 96, 15625),
134 F( 7372800, gpll0, 1, 192, 15625),
135 F(14745600, gpll0, 1, 384, 15625),
136 F(16000000, gpll0, 5, 2, 15),
137 F(19200000, cxo, 1, 0, 0),
138 F(24000000, gpll0, 5, 1, 5),
139 F(32000000, gpll0, 1, 4, 75),
140 F(40000000, gpll0, 15, 0, 0),
141 F(46400000, gpll0, 1, 29, 375),
142 F(48000000, gpll0, 12.5, 0, 0),
143 F(51200000, gpll0, 1, 32, 375),
144 F(56000000, gpll0, 1, 7, 75),
145 F(58982400, gpll0, 1, 1536, 15625),
146 F(60000000, gpll0, 10, 0, 0),
147 F_END
148};
149
Sundarajan Srinivasand8b7c6f2013-09-13 16:50:22 -0700150static struct rcg_clk blsp2_uart2_apps_clk_src =
Sundarajan Srinivasan09374ed2013-06-18 13:29:32 -0700151{
Sundarajan Srinivasand8b7c6f2013-09-13 16:50:22 -0700152 .cmd_reg = (uint32_t *) BLSP2_UART2_APPS_CMD_RCGR,
153 .cfg_reg = (uint32_t *) BLSP2_UART2_APPS_CFG_RCGR,
154 .m_reg = (uint32_t *) BLSP2_UART2_APPS_M,
155 .n_reg = (uint32_t *) BLSP2_UART2_APPS_N,
156 .d_reg = (uint32_t *) BLSP2_UART2_APPS_D,
Sundarajan Srinivasan09374ed2013-06-18 13:29:32 -0700157
158 .set_rate = clock_lib2_rcg_set_rate_mnd,
159 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
160 .current_freq = &rcg_dummy_freq,
161
162 .c = {
163 .dbg_name = "blsp1_uart2_apps_clk",
164 .ops = &clk_ops_rcg_mnd,
165 },
166};
167
Sundarajan Srinivasand8b7c6f2013-09-13 16:50:22 -0700168static struct branch_clk gcc_blsp2_uart2_apps_clk =
Sundarajan Srinivasan09374ed2013-06-18 13:29:32 -0700169{
Sundarajan Srinivasand8b7c6f2013-09-13 16:50:22 -0700170 .cbcr_reg = (uint32_t *) BLSP2_UART2_APPS_CBCR,
171 .parent = &blsp2_uart2_apps_clk_src.c,
Sundarajan Srinivasan09374ed2013-06-18 13:29:32 -0700172
173 .c = {
Sundarajan Srinivasand8b7c6f2013-09-13 16:50:22 -0700174 .dbg_name = "gcc_blsp2_uart2_apps_clk",
Sundarajan Srinivasan09374ed2013-06-18 13:29:32 -0700175 .ops = &clk_ops_branch,
176 },
177};
178
179static struct vote_clk gcc_blsp1_ahb_clk = {
180 .cbcr_reg = (uint32_t *) BLSP1_AHB_CBCR,
181 .vote_reg = (uint32_t *) APCS_CLOCK_BRANCH_ENA_VOTE,
182 .en_mask = BIT(17),
183
184 .c = {
185 .dbg_name = "gcc_blsp1_ahb_clk",
186 .ops = &clk_ops_vote,
187 },
188};
189
190static struct vote_clk gcc_blsp2_ahb_clk = {
191 .cbcr_reg = (uint32_t *) BLSP2_AHB_CBCR,
192 .vote_reg = (uint32_t *) APCS_CLOCK_BRANCH_ENA_VOTE,
193 .en_mask = BIT(15),
194
195 .c = {
196 .dbg_name = "gcc_blsp2_ahb_clk",
197 .ops = &clk_ops_vote,
198 },
199};
200
201/* USB Clocks */
202static struct clk_freq_tbl ftbl_gcc_usb_hs_system_clk[] =
203{
204 F(75000000, gpll0, 8, 0, 0),
205 F_END
206};
207
208static struct rcg_clk usb_hs_system_clk_src =
209{
210 .cmd_reg = (uint32_t *) USB_HS_SYSTEM_CMD_RCGR,
211 .cfg_reg = (uint32_t *) USB_HS_SYSTEM_CFG_RCGR,
212
213 .set_rate = clock_lib2_rcg_set_rate_hid,
214 .freq_tbl = ftbl_gcc_usb_hs_system_clk,
215 .current_freq = &rcg_dummy_freq,
216
217 .c = {
218 .dbg_name = "usb_hs_system_clk",
219 .ops = &clk_ops_rcg,
220 },
221};
222
223static struct branch_clk gcc_usb_hs_system_clk =
224{
225 .cbcr_reg = (uint32_t *) USB_HS_SYSTEM_CBCR,
226 .parent = &usb_hs_system_clk_src.c,
227
228 .c = {
229 .dbg_name = "gcc_usb_hs_system_clk",
230 .ops = &clk_ops_branch,
231 },
232};
233
234static struct branch_clk gcc_usb_hs_ahb_clk =
235{
236 .cbcr_reg = (uint32_t *) USB_HS_AHB_CBCR,
237 .has_sibling = 1,
238
239 .c = {
240 .dbg_name = "gcc_usb_hs_ahb_clk",
241 .ops = &clk_ops_branch,
242 },
243};
244
245/* SDCC Clocks */
Channagoud Kadabide9b2d32013-11-08 13:24:47 -0800246static struct clk_freq_tbl ftbl_gcc_sdcc1_apps_clk[] =
Sundarajan Srinivasan09374ed2013-06-18 13:29:32 -0700247{
248 F( 144000, cxo, 16, 3, 25),
249 F( 400000, cxo, 12, 1, 4),
250 F( 20000000, gpll0, 15, 1, 2),
251 F( 25000000, gpll0, 12, 1, 2),
252 F( 50000000, gpll0, 12, 0, 0),
253 F(100000000, gpll0, 6, 0, 0),
Channagoud Kadabi908353c2013-09-23 11:38:48 -0700254 F(192000000, gpll4, 4, 0, 0),
255 F(384000000, gpll4, 2, 0, 0),
Sundarajan Srinivasan09374ed2013-06-18 13:29:32 -0700256 F_END
257};
258
Channagoud Kadabide9b2d32013-11-08 13:24:47 -0800259static struct clk_freq_tbl ftbl_gcc_sdcc2_4_apps_clk[] =
260{
261 F( 144000, cxo, 16, 3, 25),
262 F( 400000, cxo, 12, 1, 4),
263 F( 20000000, gpll0, 15, 1, 2),
264 F( 25000000, gpll0, 12, 1, 2),
265 F( 50000000, gpll0, 12, 0, 0),
266 F(100000000, gpll0, 6, 0, 0),
267 F(200000000, gpll0, 3, 0, 0),
268 F_END
269};
270
Sundarajan Srinivasan09374ed2013-06-18 13:29:32 -0700271static struct rcg_clk sdcc1_apps_clk_src =
272{
273 .cmd_reg = (uint32_t *) SDCC1_CMD_RCGR,
274 .cfg_reg = (uint32_t *) SDCC1_CFG_RCGR,
275 .m_reg = (uint32_t *) SDCC1_M,
276 .n_reg = (uint32_t *) SDCC1_N,
277 .d_reg = (uint32_t *) SDCC1_D,
278
279 .set_rate = clock_lib2_rcg_set_rate_mnd,
Channagoud Kadabide9b2d32013-11-08 13:24:47 -0800280 .freq_tbl = ftbl_gcc_sdcc1_apps_clk,
Sundarajan Srinivasan09374ed2013-06-18 13:29:32 -0700281 .current_freq = &rcg_dummy_freq,
282
283 .c = {
284 .dbg_name = "sdc1_clk",
285 .ops = &clk_ops_rcg_mnd,
286 },
287};
288
289static struct branch_clk gcc_sdcc1_apps_clk =
290{
291 .cbcr_reg = (uint32_t *) SDCC1_APPS_CBCR,
292 .parent = &sdcc1_apps_clk_src.c,
293
294 .c = {
295 .dbg_name = "gcc_sdcc1_apps_clk",
296 .ops = &clk_ops_branch,
297 },
298};
299
300static struct branch_clk gcc_sdcc1_ahb_clk =
301{
302 .cbcr_reg = (uint32_t *) SDCC1_AHB_CBCR,
303 .has_sibling = 1,
304
305 .c = {
306 .dbg_name = "gcc_sdcc1_ahb_clk",
307 .ops = &clk_ops_branch,
308 },
309};
310
Channagoud Kadabide9b2d32013-11-08 13:24:47 -0800311static struct rcg_clk sdcc2_apps_clk_src =
312{
313 .cmd_reg = (uint32_t *) SDCC2_CMD_RCGR,
314 .cfg_reg = (uint32_t *) SDCC2_CFG_RCGR,
315 .m_reg = (uint32_t *) SDCC2_M,
316 .n_reg = (uint32_t *) SDCC2_N,
317 .d_reg = (uint32_t *) SDCC2_D,
318
319 .set_rate = clock_lib2_rcg_set_rate_mnd,
320 .freq_tbl = ftbl_gcc_sdcc2_4_apps_clk,
321 .current_freq = &rcg_dummy_freq,
322
323 .c = {
324 .dbg_name = "sdc2_clk",
325 .ops = &clk_ops_rcg_mnd,
326 },
327};
328
329static struct branch_clk gcc_sdcc2_apps_clk =
330{
331 .cbcr_reg = (uint32_t *) SDCC2_APPS_CBCR,
332 .parent = &sdcc2_apps_clk_src.c,
333
334 .c = {
335 .dbg_name = "gcc_sdcc2_apps_clk",
336 .ops = &clk_ops_branch,
337 },
338};
339
340static struct branch_clk gcc_sdcc2_ahb_clk =
341{
342 .cbcr_reg = (uint32_t *) SDCC2_AHB_CBCR,
343 .has_sibling = 1,
344
345 .c = {
346 .dbg_name = "gcc_sdcc2_ahb_clk",
347 .ops = &clk_ops_branch,
348 },
349};
350
Amol Jadi0a4c9b42013-10-11 14:22:11 -0700351/* USB 3.0 Clocks */
352static struct clk_freq_tbl ftbl_gcc_usb30_master_clk[] =
353{
354 F(125000000, gpll0, 1, 5, 24),
355 F_END
356};
357
358static struct rcg_clk usb30_master_clk_src =
359{
360 .cmd_reg = (uint32_t *) GCC_USB30_MASTER_CMD_RCGR,
361 .cfg_reg = (uint32_t *) GCC_USB30_MASTER_CFG_RCGR,
362 .m_reg = (uint32_t *) GCC_USB30_MASTER_M,
363 .n_reg = (uint32_t *) GCC_USB30_MASTER_N,
364 .d_reg = (uint32_t *) GCC_USB30_MASTER_D,
365
366 .set_rate = clock_lib2_rcg_set_rate_mnd,
367 .freq_tbl = ftbl_gcc_usb30_master_clk,
368 .current_freq = &rcg_dummy_freq,
369
370 .c = {
371 .dbg_name = "usb30_master_clk_src",
372 .ops = &clk_ops_rcg,
373 },
374};
375
376
377static struct branch_clk gcc_usb30_master_clk =
378{
379 .cbcr_reg = (uint32_t *) GCC_USB30_MASTER_CBCR,
380 .parent = &usb30_master_clk_src.c,
381
382 .c = {
383 .dbg_name = "gcc_usb30_master_clk",
384 .ops = &clk_ops_branch,
385 },
386};
387
388static struct branch_clk gcc_sys_noc_usb30_axi_clk =
389{
390 .cbcr_reg = (uint32_t *) SYS_NOC_USB3_AXI_CBCR,
391 .has_sibling = 1,
392
393 .c = {
394 .dbg_name = "gcc_sys_noc_usb3_axi_clk",
395 .ops = &clk_ops_branch,
396 },
397};
398
Sundarajan Srinivasan21263d62013-11-19 11:49:38 -0800399/* CE Clocks */
400static struct clk_freq_tbl ftbl_gcc_ce2_clk[] = {
401 F( 50000000, gpll0, 12, 0, 0),
402 F(100000000, gpll0, 6, 0, 0),
403 F_END
404};
405
406static struct rcg_clk ce2_clk_src = {
407 .cmd_reg = (uint32_t *) GCC_CE2_CMD_RCGR,
408 .cfg_reg = (uint32_t *) GCC_CE2_CFG_RCGR,
409 .set_rate = clock_lib2_rcg_set_rate_hid,
410 .freq_tbl = ftbl_gcc_ce2_clk,
411 .current_freq = &rcg_dummy_freq,
412
413 .c = {
414 .dbg_name = "ce2_clk_src",
415 .ops = &clk_ops_rcg,
416 },
417};
418
419static struct vote_clk gcc_ce2_clk = {
420 .cbcr_reg = (uint32_t *) GCC_CE2_CBCR,
421 .vote_reg = (uint32_t *) APCS_CLOCK_BRANCH_ENA_VOTE,
422 .en_mask = BIT(2),
423
424 .c = {
425 .dbg_name = "gcc_ce2_clk",
426 .ops = &clk_ops_vote,
427 },
428};
429
430static struct vote_clk gcc_ce2_ahb_clk = {
431 .cbcr_reg = (uint32_t *) GCC_CE2_AHB_CBCR,
432 .vote_reg = (uint32_t *) APCS_CLOCK_BRANCH_ENA_VOTE,
433 .en_mask = BIT(0),
434
435 .c = {
436 .dbg_name = "gcc_ce2_ahb_clk",
437 .ops = &clk_ops_vote,
438 },
439};
440
441static struct vote_clk gcc_ce2_axi_clk = {
442 .cbcr_reg = (uint32_t *) GCC_CE2_AXI_CBCR,
443 .vote_reg = (uint32_t *) APCS_CLOCK_BRANCH_ENA_VOTE,
444 .en_mask = BIT(1),
445
446 .c = {
447 .dbg_name = "gcc_ce2_axi_clk",
448 .ops = &clk_ops_vote,
449 },
450};
451
452static struct clk_freq_tbl ftbl_gcc_ce1_clk[] = {
453 F( 50000000, gpll0, 12, 0, 0),
454 F(100000000, gpll0, 6, 0, 0),
455 F_END
456};
457
458static struct rcg_clk ce1_clk_src = {
459 .cmd_reg = (uint32_t *) GCC_CE1_CMD_RCGR,
460 .cfg_reg = (uint32_t *) GCC_CE1_CFG_RCGR,
461 .set_rate = clock_lib2_rcg_set_rate_hid,
462 .freq_tbl = ftbl_gcc_ce1_clk,
463 .current_freq = &rcg_dummy_freq,
464
465 .c = {
466 .dbg_name = "ce1_clk_src",
467 .ops = &clk_ops_rcg,
468 },
469};
470
471static struct vote_clk gcc_ce1_clk = {
472 .cbcr_reg = (uint32_t *) GCC_CE1_CBCR,
473 .vote_reg = (uint32_t *) APCS_CLOCK_BRANCH_ENA_VOTE,
474 .en_mask = BIT(5),
475
476 .c = {
477 .dbg_name = "gcc_ce1_clk",
478 .ops = &clk_ops_vote,
479 },
480};
481
482static struct vote_clk gcc_ce1_ahb_clk = {
483 .cbcr_reg = (uint32_t *) GCC_CE1_AHB_CBCR,
484 .vote_reg = (uint32_t *) APCS_CLOCK_BRANCH_ENA_VOTE,
485 .en_mask = BIT(3),
486
487 .c = {
488 .dbg_name = "gcc_ce1_ahb_clk",
489 .ops = &clk_ops_vote,
490 },
491};
492
493static struct vote_clk gcc_ce1_axi_clk = {
494 .cbcr_reg = (uint32_t *) GCC_CE1_AXI_CBCR,
495 .vote_reg = (uint32_t *) APCS_CLOCK_BRANCH_ENA_VOTE,
496 .en_mask = BIT(4),
497
498 .c = {
499 .dbg_name = "gcc_ce1_axi_clk",
500 .ops = &clk_ops_vote,
501 },
502};
503
Dhaval Patel4a87d522013-10-18 19:02:37 -0700504/* Display clocks */
505static struct clk_freq_tbl ftbl_mdss_esc0_1_clk[] = {
506 F_MM(19200000, cxo, 1, 0, 0),
507 F_END
508};
509
510static struct clk_freq_tbl ftbl_mdss_esc1_1_clk[] = {
511 F_MM(19200000, cxo, 1, 0, 0),
512 F_END
513};
514
515static struct clk_freq_tbl ftbl_mmss_axi_clk[] = {
516 F_MM(19200000, cxo, 1, 0, 0),
517 F_MM(100000000, gpll0, 6, 0, 0),
518 F_END
519};
520
521static struct clk_freq_tbl ftbl_mdp_clk[] = {
522 F_MM( 75000000, gpll0, 8, 0, 0),
523 F_MM( 240000000, gpll0, 2.5, 0, 0),
524 F_END
525};
526
527static struct rcg_clk dsi_esc0_clk_src = {
528 .cmd_reg = (uint32_t *) DSI_ESC0_CMD_RCGR,
529 .cfg_reg = (uint32_t *) DSI_ESC0_CFG_RCGR,
530 .set_rate = clock_lib2_rcg_set_rate_hid,
531 .freq_tbl = ftbl_mdss_esc0_1_clk,
532
533 .c = {
534 .dbg_name = "dsi_esc0_clk_src",
535 .ops = &clk_ops_rcg,
536 },
537};
538
539static struct rcg_clk dsi_esc1_clk_src = {
540 .cmd_reg = (uint32_t *) DSI_ESC1_CMD_RCGR,
541 .cfg_reg = (uint32_t *) DSI_ESC1_CFG_RCGR,
542 .set_rate = clock_lib2_rcg_set_rate_hid,
543 .freq_tbl = ftbl_mdss_esc1_1_clk,
544
545 .c = {
546 .dbg_name = "dsi_esc1_clk_src",
547 .ops = &clk_ops_rcg,
548 },
549};
550
551static struct clk_freq_tbl ftbl_mdss_vsync_clk[] = {
552 F_MM(19200000, cxo, 1, 0, 0),
553 F_END
554};
555
556static struct rcg_clk vsync_clk_src = {
557 .cmd_reg = (uint32_t *) VSYNC_CMD_RCGR,
558 .cfg_reg = (uint32_t *) VSYNC_CFG_RCGR,
559 .set_rate = clock_lib2_rcg_set_rate_hid,
560 .freq_tbl = ftbl_mdss_vsync_clk,
561
562 .c = {
563 .dbg_name = "vsync_clk_src",
564 .ops = &clk_ops_rcg,
565 },
566};
567
568static struct rcg_clk mdp_axi_clk_src = {
569 .cmd_reg = (uint32_t *) MDP_AXI_CMD_RCGR,
570 .cfg_reg = (uint32_t *) MDP_AXI_CFG_RCGR,
571 .set_rate = clock_lib2_rcg_set_rate_hid,
572 .freq_tbl = ftbl_mmss_axi_clk,
573
574 .c = {
575 .dbg_name = "mdp_axi_clk_src",
576 .ops = &clk_ops_rcg,
577 },
578};
579
580static struct branch_clk mdss_esc0_clk = {
581 .cbcr_reg = (uint32_t *) DSI_ESC0_CBCR,
582 .parent = &dsi_esc0_clk_src.c,
583 .has_sibling = 0,
584
585 .c = {
586 .dbg_name = "mdss_esc0_clk",
587 .ops = &clk_ops_branch,
588 },
589};
590
591static struct branch_clk mdss_esc1_clk = {
592 .cbcr_reg = (uint32_t *) DSI_ESC1_CBCR,
593 .parent = &dsi_esc1_clk_src.c,
594 .has_sibling = 0,
595
596 .c = {
597 .dbg_name = "mdss_esc1_clk",
598 .ops = &clk_ops_branch,
599 },
600};
601
602static struct branch_clk mdss_axi_clk = {
603 .cbcr_reg = (uint32_t *) MDP_AXI_CBCR,
604 .parent = &mdp_axi_clk_src.c,
605 .has_sibling = 0,
606
607 .c = {
608 .dbg_name = "mdss_axi_clk",
609 .ops = &clk_ops_branch,
610 },
611};
612
613static struct branch_clk mmss_mmssnoc_axi_clk = {
614 .cbcr_reg = (uint32_t *) MMSS_MMSSNOC_AXI_CBCR,
615 .parent = &mdp_axi_clk_src.c,
616 .has_sibling = 0,
617
618 .c = {
619 .dbg_name = "mmss_mmssnoc_axi_clk",
620 .ops = &clk_ops_branch,
621 },
622};
623
624static struct branch_clk mmss_s0_axi_clk = {
625 .cbcr_reg = (uint32_t *) MMSS_S0_AXI_CBCR,
626 .parent = &mdp_axi_clk_src.c,
627 .has_sibling = 0,
628
629 .c = {
630 .dbg_name = "mmss_s0_axi_clk",
631 .ops = &clk_ops_branch,
632 },
633};
634
635static struct branch_clk mdp_ahb_clk = {
636 .cbcr_reg = (uint32_t *) MDP_AHB_CBCR,
637 .has_sibling = 1,
638
639 .c = {
640 .dbg_name = "mdp_ahb_clk",
641 .ops = &clk_ops_branch,
642 },
643};
644
645static struct rcg_clk mdss_mdp_clk_src = {
646 .cmd_reg = (uint32_t *) MDP_CMD_RCGR,
647 .cfg_reg = (uint32_t *) MDP_CFG_RCGR,
648 .set_rate = clock_lib2_rcg_set_rate_hid,
649 .freq_tbl = ftbl_mdp_clk,
650 .current_freq = &rcg_dummy_freq,
651
652 .c = {
653 .dbg_name = "mdss_mdp_clk_src",
654 .ops = &clk_ops_rcg,
655 },
656};
657
658static struct branch_clk mdss_mdp_clk = {
659 .cbcr_reg = (uint32_t *) MDP_CBCR,
660 .parent = &mdss_mdp_clk_src.c,
661 .has_sibling = 1,
662
663 .c = {
664 .dbg_name = "mdss_mdp_clk",
665 .ops = &clk_ops_branch,
666 },
667};
668
669static struct branch_clk mdss_mdp_lut_clk = {
670 .cbcr_reg = MDP_LUT_CBCR,
671 .parent = &mdss_mdp_clk_src.c,
672 .has_sibling = 1,
673
674 .c = {
675 .dbg_name = "mdss_mdp_lut_clk",
676 .ops = &clk_ops_branch,
677 },
678};
679
680static struct branch_clk mdss_vsync_clk = {
681 .cbcr_reg = MDSS_VSYNC_CBCR,
682 .parent = &vsync_clk_src.c,
683 .has_sibling = 0,
684
685 .c = {
686 .dbg_name = "mdss_vsync_clk",
687 .ops = &clk_ops_branch,
688 },
689};
690
Channagoud Kadabi908353c2013-09-23 11:38:48 -0700691static struct branch_clk gcc_sdcc1_cdccal_ff_clk = {
692 .cbcr_reg = SDCC1_CDCCAL_FF_CBCR,
693 .has_sibling = 1,
694
695 .c = {
696 .dbg_name = "gcc_sdcc1_cdccal_ff_clk",
697 .ops = &clk_ops_branch,
698 },
699};
700
701static struct branch_clk gcc_sdcc1_cdccal_sleep_clk = {
702 .cbcr_reg = SDCC1_CDCCAL_SLEEP_CBCR,
703 .has_sibling = 1,
704
705 .c = {
706 .dbg_name = "gcc_sdcc1_cdccal_sleep_clk",
707 .ops = &clk_ops_branch,
708 },
709};
Dhaval Patel4a87d522013-10-18 19:02:37 -0700710
Deepa Dinamani554b0622013-05-16 15:00:30 -0700711/* Clock lookup table */
712static struct clk_lookup msm_clocks_8084[] =
713{
Sundarajan Srinivasan09374ed2013-06-18 13:29:32 -0700714 CLK_LOOKUP("sdc1_iface_clk", gcc_sdcc1_ahb_clk.c),
715 CLK_LOOKUP("sdc1_core_clk", gcc_sdcc1_apps_clk.c),
Deepa Dinamani554b0622013-05-16 15:00:30 -0700716
Channagoud Kadabide9b2d32013-11-08 13:24:47 -0800717 CLK_LOOKUP("sdc2_iface_clk", gcc_sdcc2_ahb_clk.c),
718 CLK_LOOKUP("sdc2_core_clk", gcc_sdcc2_apps_clk.c),
719
Channagoud Kadabi908353c2013-09-23 11:38:48 -0700720 CLK_LOOKUP("gcc_sdcc1_cdccal_sleep_clk", gcc_sdcc1_cdccal_sleep_clk.c),
721 CLK_LOOKUP("gcc_sdcc1_cdccal_ff_clk", gcc_sdcc1_cdccal_ff_clk.c),
722
Sundarajan Srinivasand8b7c6f2013-09-13 16:50:22 -0700723 CLK_LOOKUP("uart7_iface_clk", gcc_blsp2_ahb_clk.c),
724 CLK_LOOKUP("uart7_core_clk", gcc_blsp2_uart2_apps_clk.c),
Sundarajan Srinivasan09374ed2013-06-18 13:29:32 -0700725
726 CLK_LOOKUP("usb_iface_clk", gcc_usb_hs_ahb_clk.c),
727 CLK_LOOKUP("usb_core_clk", gcc_usb_hs_system_clk.c),
Amol Jadi0a4c9b42013-10-11 14:22:11 -0700728
Sundarajan Srinivasan21263d62013-11-19 11:49:38 -0800729 CLK_LOOKUP("ce2_ahb_clk", gcc_ce2_ahb_clk.c),
730 CLK_LOOKUP("ce2_axi_clk", gcc_ce2_axi_clk.c),
731 CLK_LOOKUP("ce2_core_clk", gcc_ce2_clk.c),
732 CLK_LOOKUP("ce2_src_clk", ce2_clk_src.c),
733
734 CLK_LOOKUP("ce1_ahb_clk", gcc_ce1_ahb_clk.c),
735 CLK_LOOKUP("ce1_axi_clk", gcc_ce1_axi_clk.c),
736 CLK_LOOKUP("ce1_core_clk", gcc_ce1_clk.c),
737 CLK_LOOKUP("ce1_src_clk", ce1_clk_src.c),
738
Amol Jadi0a4c9b42013-10-11 14:22:11 -0700739 /* USB 3.0 */
740 CLK_LOOKUP("usb30_iface_clk", gcc_sys_noc_usb30_axi_clk.c),
741 CLK_LOOKUP("usb30_master_clk", gcc_usb30_master_clk.c),
Dhaval Patel4a87d522013-10-18 19:02:37 -0700742
743 /* mdss clocks */
744 CLK_LOOKUP("mdp_ahb_clk", mdp_ahb_clk.c),
745 CLK_LOOKUP("mdss_esc0_clk", mdss_esc0_clk.c),
746 CLK_LOOKUP("mdss_esc1_clk", mdss_esc1_clk.c),
747 CLK_LOOKUP("mdss_axi_clk", mdss_axi_clk.c),
748 CLK_LOOKUP("mmss_mmssnoc_axi_clk", mmss_mmssnoc_axi_clk.c),
749 CLK_LOOKUP("mmss_s0_axi_clk", mmss_s0_axi_clk.c),
750 CLK_LOOKUP("mdss_vsync_clk", mdss_vsync_clk.c),
751 CLK_LOOKUP("mdss_mdp_clk_src", mdss_mdp_clk_src.c),
752 CLK_LOOKUP("mdss_mdp_clk", mdss_mdp_clk.c),
753 CLK_LOOKUP("mdss_mdp_lut_clk", mdss_mdp_lut_clk.c),
Sundarajan Srinivasan09374ed2013-06-18 13:29:32 -0700754};
Deepa Dinamani554b0622013-05-16 15:00:30 -0700755
756void platform_clock_init(void)
757{
758 clk_init(msm_clocks_8084, ARRAY_SIZE(msm_clocks_8084));
759}