blob: 6a80901b3be7b772a71f0777cb13a324175dfa6b [file] [log] [blame]
Shimrit Malichi561a5e52015-01-20 09:58:40 +02001/* Copyright (c) 2013-2015, The Linux Foundation. All rights reserved.
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -08002 *
3 * Redistribution and use in source and binary forms, with or without
4 * modification, are permitted provided that the following conditions are
5 * met:
6 * * Redistributions of source code must retain the above copyright
7 * notice, this list of conditions and the following disclaimer.
8 * * Redistributions in binary form must reproduce the above
9 * copyright notice, this list of conditions and the following
10 * disclaimer in the documentation and/or other materials provided
11 * with the distribution.
12 * * Neither the name of The Linux Foundation nor the names of its
13 * contributors may be used to endorse or promote products derived
14 * from this software without specific prior written permission.
15 *
16 * THIS SOFTWARE IS PROVIDED "AS IS" AND ANY EXPRESS OR IMPLIED
17 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT
19 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS
20 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
21 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
22 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR
23 * BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
24 * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE
25 * OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN
26 * IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 */
28
29#include <debug.h>
30#include <platform/iomap.h>
31#include <platform/irqs.h>
32#include <platform/gpio.h>
33#include <reg.h>
34#include <target.h>
35#include <platform.h>
36#include <dload_util.h>
37#include <uart_dm.h>
38#include <mmc.h>
39#include <spmi.h>
40#include <board.h>
41#include <smem.h>
42#include <baseband.h>
43#include <dev/keys.h>
44#include <pm8x41.h>
45#include <crypto5_wrapper.h>
46#include <hsusb.h>
47#include <clock.h>
48#include <partition_parser.h>
49#include <scm.h>
50#include <platform/clock.h>
51#include <platform/gpio.h>
52#include <platform/timer.h>
53#include <stdlib.h>
vijay kumar4e5859e2014-09-22 17:49:02 +053054#include <string.h>
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -080055#include <ufs.h>
Sundarajan Srinivasand598b122014-03-21 17:33:29 -070056#include <boot_device.h>
Channagoud Kadabi3dcc4ed2014-04-10 14:59:41 -070057#include <qmp_phy.h>
Joonwoo Park8b309972014-06-09 16:58:38 -070058#include <qusb2_phy.h>
Sundarajan Srinivasan19b95c72014-07-24 16:37:04 -070059#include <rpm-smd.h>
vijay kumar4e5859e2014-09-22 17:49:02 +053060#include <sdhci_msm.h>
Shimrit Malichi561a5e52015-01-20 09:58:40 +020061#include <pm8x41_wled.h>
62#include <qpnp_led.h>
Sridhar Parasuram2ff7e232015-05-28 11:59:29 -070063#include <boot_device.h>
64#include <secapp_loader.h>
65#include <rpmb.h>
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -080066
Veera Sundaram Sankaran089f70d2014-12-09 14:17:05 -080067#include "target/display.h"
68
Channagoud Kadabi27ff9342014-06-16 11:19:29 -070069#define CE_INSTANCE 2
Channagoud Kadabi4b93fd32014-06-04 17:28:03 -070070#define CE_EE 1
71#define CE_FIFO_SIZE 64
72#define CE_READ_PIPE 3
73#define CE_WRITE_PIPE 2
74#define CE_READ_PIPE_LOCK_GRP 0
75#define CE_WRITE_PIPE_LOCK_GRP 0
76#define CE_ARRAY_SIZE 20
77
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -080078#define PMIC_ARB_CHANNEL_NUM 0
79#define PMIC_ARB_OWNER_ID 0
80
81#define FASTBOOT_MODE 0x77665500
82
Shimrit Malichi561a5e52015-01-20 09:58:40 +020083#define PMIC_LED_SLAVE_ID 3
Channagoud Kadabi41c81a62014-10-08 19:55:30 -070084#define DDR_CFG_DLY_VAL 0x80040870
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -080085
Sridhar Parasuram357d2b92014-12-05 10:39:23 -080086void target_crypto_init_params(void);
Channagoud Kadabie804d642014-08-20 17:43:57 -070087static void set_sdc_power_ctrl(uint8_t slot);
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -080088static uint32_t mmc_pwrctl_base[] =
89 { MSM_SDC1_BASE, MSM_SDC2_BASE };
90
91static uint32_t mmc_sdhci_base[] =
92 { MSM_SDC1_SDHCI_BASE, MSM_SDC2_SDHCI_BASE };
93
94static uint32_t mmc_sdc_pwrctl_irq[] =
95 { SDCC1_PWRCTL_IRQ, SDCC2_PWRCTL_IRQ };
96
97struct mmc_device *dev;
98struct ufs_dev ufs_device;
99
100extern void ulpi_write(unsigned val, unsigned reg);
Sridhar Parasuram39419a32014-09-12 18:11:05 -0700101extern int platform_is_msm8994();
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -0800102
103void target_early_init(void)
104{
105#if WITH_DEBUG_UART
106 uart_dm_init(2, 0, BLSP1_UART1_BASE);
107#endif
108}
109
110/* Return 1 if vol_up pressed */
Reut Zysman18411272015-02-09 13:47:27 +0200111int target_volume_up()
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -0800112{
113 uint8_t status = 0;
114 struct pm8x41_gpio gpio;
115
116 /* Configure the GPIO */
117 gpio.direction = PM_GPIO_DIR_IN;
118 gpio.function = 0;
119 gpio.pull = PM_GPIO_PULL_UP_30;
120 gpio.vin_sel = 2;
121
122 pm8x41_gpio_config(3, &gpio);
123
124 /* Wait for the pmic gpio config to take effect */
125 thread_sleep(1);
126
127 /* Get status of P_GPIO_5 */
128 pm8x41_gpio_get(3, &status);
129
130 return !status; /* active low */
131}
132
133/* Return 1 if vol_down pressed */
134uint32_t target_volume_down()
135{
136 return pm8x41_resin_status();
137}
138
139static void target_keystatus()
140{
141 keys_init();
142
143 if(target_volume_down())
144 keys_post_event(KEY_VOLUMEDOWN, 1);
145
146 if(target_volume_up())
147 keys_post_event(KEY_VOLUMEUP, 1);
148}
149
150void target_uninit(void)
151{
Sundarajan Srinivasand598b122014-03-21 17:33:29 -0700152 if (platform_boot_dev_isemmc())
Channagoud Kadabid6a45ea2014-06-02 21:12:51 -0700153 {
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -0800154 mmc_put_card_to_sleep(dev);
Channagoud Kadabid6a45ea2014-06-02 21:12:51 -0700155 /* Disable HC mode before jumping to kernel */
156 sdhci_mode_disable(&dev->host);
157 }
Channagoud Kadabi4b93fd32014-06-04 17:28:03 -0700158
159 if (crypto_initialized())
Channagoud Kadabi2c488742014-12-02 11:37:18 -0800160 {
Channagoud Kadabi4b93fd32014-06-04 17:28:03 -0700161 crypto_eng_cleanup();
Channagoud Kadabi2c488742014-12-02 11:37:18 -0800162 clock_ce_disable(CE_INSTANCE);
163 }
Sundarajan Srinivasan19b95c72014-07-24 16:37:04 -0700164
Sridhar Parasuram2ff7e232015-05-28 11:59:29 -0700165 if (is_sec_app_loaded())
166 {
167 if (send_milestone_call_to_tz() < 0)
168 {
169 dprintf(CRITICAL, "Failed to unload App for rpmb\n");
170 ASSERT(0);
171 }
172 }
173
174 if (rpmb_uninit() < 0)
175 {
176 dprintf(CRITICAL, "RPMB uninit failed\n");
177 ASSERT(0);
178 }
Sundarajan Srinivasan19b95c72014-07-24 16:37:04 -0700179 rpm_smd_uninit();
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -0800180}
181
182/* Do target specific usb initialization */
183void target_usb_init(void)
184{
185 uint32_t val;
186
Sundarajan Srinivasan0ebf2fc2014-04-23 16:45:18 -0700187 if(board_hardware_id() == HW_PLATFORM_DRAGON)
188 {
189 /* Select the QUSB2 PHY */
190 writel(0x1, USB2_PHY_SEL);
191
Joonwoo Park8b309972014-06-09 16:58:38 -0700192 qusb2_phy_reset();
Sundarajan Srinivasan0ebf2fc2014-04-23 16:45:18 -0700193 }
194
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -0800195 /* Enable sess_vld */
196 val = readl(USB_GENCONFIG_2) | GEN2_SESS_VLD_CTRL_EN;
197 writel(val, USB_GENCONFIG_2);
198
199 /* Enable external vbus configuration in the LINK */
200 val = readl(USB_USBCMD);
201 val |= SESS_VLD_CTRL;
202 writel(val, USB_USBCMD);
203}
204
205void target_usb_stop(void)
206{
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -0800207}
208
Channagoud Kadabib9473932014-10-09 13:08:35 -0700209unsigned target_pause_for_battery_charge(void)
210{
211 uint8_t pon_reason = pm8x41_get_pon_reason();
212 uint8_t is_cold_boot = pm8x41_get_is_cold_boot();
213 dprintf(INFO, "%s : pon_reason is %d cold_boot:%d\n", __func__,
214 pon_reason, is_cold_boot);
215 /* In case of fastboot reboot,adb reboot or if we see the power key
216 * pressed we do not want go into charger mode.
217 * fastboot reboot is warm boot with PON hard reset bit not set
218 * adb reboot is a cold boot with PON hard reset bit set
219 */
220 if (is_cold_boot &&
221 (!(pon_reason & HARD_RST)) &&
222 (!(pon_reason & KPDPWR_N)) &&
Channagoud Kadabi439833a2014-10-22 13:42:06 -0700223 ((pon_reason & PON1)))
Channagoud Kadabib9473932014-10-09 13:08:35 -0700224 return 1;
225 else
226 return 0;
227}
228
Channagoud Kadabie804d642014-08-20 17:43:57 -0700229static void set_sdc_power_ctrl(uint8_t slot)
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -0800230{
Channagoud Kadabie804d642014-08-20 17:43:57 -0700231 uint32_t reg = 0;
Channagoud Kadabi751fe7a2014-09-04 18:52:24 -0700232 uint8_t clk;
233 uint8_t cmd;
234 uint8_t dat;
Channagoud Kadabie804d642014-08-20 17:43:57 -0700235
236 if (slot == 0x1)
Channagoud Kadabi751fe7a2014-09-04 18:52:24 -0700237 {
Channagoud Kadabic8da67d2014-11-20 12:07:11 -0800238 clk = TLMM_CUR_VAL_10MA;
Channagoud Kadabi751fe7a2014-09-04 18:52:24 -0700239 cmd = TLMM_CUR_VAL_8MA;
240 dat = TLMM_CUR_VAL_8MA;
Channagoud Kadabie804d642014-08-20 17:43:57 -0700241 reg = SDC1_HDRV_PULL_CTL;
Channagoud Kadabi751fe7a2014-09-04 18:52:24 -0700242 }
Channagoud Kadabie804d642014-08-20 17:43:57 -0700243 else if (slot == 0x2)
Channagoud Kadabi751fe7a2014-09-04 18:52:24 -0700244 {
245 clk = TLMM_CUR_VAL_16MA;
246 cmd = TLMM_CUR_VAL_10MA;
247 dat = TLMM_CUR_VAL_10MA;
Channagoud Kadabie804d642014-08-20 17:43:57 -0700248 reg = SDC2_HDRV_PULL_CTL;
Channagoud Kadabi751fe7a2014-09-04 18:52:24 -0700249 }
250 else
251 {
252 dprintf(CRITICAL, "Unsupported SDC slot passed\n");
253 return;
254 }
Channagoud Kadabie804d642014-08-20 17:43:57 -0700255
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -0800256 /* Drive strength configs for sdc pins */
257 struct tlmm_cfgs sdc1_hdrv_cfg[] =
258 {
Channagoud Kadabi751fe7a2014-09-04 18:52:24 -0700259 { SDC1_CLK_HDRV_CTL_OFF, clk, TLMM_HDRV_MASK, reg },
260 { SDC1_CMD_HDRV_CTL_OFF, cmd, TLMM_HDRV_MASK, reg },
261 { SDC1_DATA_HDRV_CTL_OFF, dat, TLMM_HDRV_MASK, reg },
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -0800262 };
263
264 /* Pull configs for sdc pins */
265 struct tlmm_cfgs sdc1_pull_cfg[] =
266 {
Channagoud Kadabie804d642014-08-20 17:43:57 -0700267 { SDC1_CLK_PULL_CTL_OFF, TLMM_NO_PULL, TLMM_PULL_MASK, reg },
268 { SDC1_CMD_PULL_CTL_OFF, TLMM_PULL_UP, TLMM_PULL_MASK, reg },
269 { SDC1_DATA_PULL_CTL_OFF, TLMM_PULL_UP, TLMM_PULL_MASK, reg },
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -0800270 };
271
Channagoud Kadabi95717152014-06-04 17:59:29 -0700272 struct tlmm_cfgs sdc1_rclk_cfg[] =
273 {
Channagoud Kadabie804d642014-08-20 17:43:57 -0700274 { SDC1_RCLK_PULL_CTL_OFF, TLMM_PULL_DOWN, TLMM_PULL_MASK, reg },
Channagoud Kadabi95717152014-06-04 17:59:29 -0700275 };
276
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -0800277 /* Set the drive strength & pull control values */
278 tlmm_set_hdrive_ctrl(sdc1_hdrv_cfg, ARRAY_SIZE(sdc1_hdrv_cfg));
279 tlmm_set_pull_ctrl(sdc1_pull_cfg, ARRAY_SIZE(sdc1_pull_cfg));
Channagoud Kadabi95717152014-06-04 17:59:29 -0700280 tlmm_set_pull_ctrl(sdc1_rclk_cfg, ARRAY_SIZE(sdc1_rclk_cfg));
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -0800281}
282
283void target_sdc_init()
284{
Channagoud Kadabia66a6f22014-05-28 17:19:44 -0700285 struct mmc_config_data config = {0};
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -0800286
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -0800287 config.bus_width = DATA_BUS_WIDTH_8BIT;
288 config.max_clk_rate = MMC_CLK_192MHZ;
289
290 /* Try slot 1*/
291 config.slot = 1;
292 config.sdhc_base = mmc_sdhci_base[config.slot - 1];
293 config.pwrctl_base = mmc_pwrctl_base[config.slot - 1];
294 config.pwr_irq = mmc_sdc_pwrctl_irq[config.slot - 1];
Channagoud Kadabi6b3a9982014-06-05 12:59:46 -0700295 config.hs400_support = 1;
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -0800296
Channagoud Kadabie804d642014-08-20 17:43:57 -0700297 /* Set drive strength & pull ctrl values */
298 set_sdc_power_ctrl(config.slot);
299
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -0800300 if (!(dev = mmc_init(&config)))
301 {
302 /* Try slot 2 */
303 config.slot = 2;
304 config.max_clk_rate = MMC_CLK_200MHZ;
305 config.sdhc_base = mmc_sdhci_base[config.slot - 1];
306 config.pwrctl_base = mmc_pwrctl_base[config.slot - 1];
307 config.pwr_irq = mmc_sdc_pwrctl_irq[config.slot - 1];
308
Channagoud Kadabie804d642014-08-20 17:43:57 -0700309 /* Set drive strength & pull ctrl values */
310 set_sdc_power_ctrl(config.slot);
311
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -0800312 if (!(dev = mmc_init(&config)))
313 {
314 dprintf(CRITICAL, "mmc init failed!");
315 ASSERT(0);
316 }
317 }
318}
319
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -0800320void *target_mmc_device()
321{
Sundarajan Srinivasand598b122014-03-21 17:33:29 -0700322 if (platform_boot_dev_isemmc())
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -0800323 return (void *) dev;
324 else
325 return (void *) &ufs_device;
326}
327
328void target_init(void)
329{
Sridhar Parasuram2ff7e232015-05-28 11:59:29 -0700330 int ret = 0;
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -0800331 dprintf(INFO, "target_init()\n");
332
333 spmi_init(PMIC_ARB_CHANNEL_NUM, PMIC_ARB_OWNER_ID);
334
335 target_keystatus();
336
Channagoud Kadabi4b93fd32014-06-04 17:28:03 -0700337
338 if (target_use_signed_kernel())
339 target_crypto_init_params();
340
Sundarajan Srinivasand598b122014-03-21 17:33:29 -0700341 platform_read_boot_config();
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -0800342
Sridhar Parasuram50b9d962015-02-12 11:28:09 -0800343#ifdef MMC_SDHCI_SUPPORT
Sundarajan Srinivasand598b122014-03-21 17:33:29 -0700344 if (platform_boot_dev_isemmc())
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -0800345 {
346 target_sdc_init();
347 }
Sridhar Parasuram50b9d962015-02-12 11:28:09 -0800348#endif
349#ifdef UFS_SUPPORT
350 if(!platform_boot_dev_isemmc())
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -0800351 {
352 ufs_device.base = UFS_BASE;
353 ufs_init(&ufs_device);
354 }
Sridhar Parasuram50b9d962015-02-12 11:28:09 -0800355#endif
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -0800356 /* Storage initialization is complete, read the partition table info */
Channagoud Kadabi78a368e2014-10-21 22:25:35 -0700357 mmc_read_partition_table(0);
Sundarajan Srinivasan19b95c72014-07-24 16:37:04 -0700358
Sridhar Parasuram2ff7e232015-05-28 11:59:29 -0700359 /* Initialize Qseecom */
360 ret = qseecom_init();
361
362 if (ret < 0)
363 {
364 dprintf(CRITICAL, "Failed to initialize qseecom, error: %d\n", ret);
365 ASSERT(0);
366 }
367
368 /* Start Qseecom */
369 ret = qseecom_tz_init();
370
371 if (ret < 0)
372 {
373 dprintf(CRITICAL, "Failed to start qseecom, error: %d\n", ret);
374 ASSERT(0);
375 }
376
377 /*
378 * Load the sec app for first time
379 */
380 if (load_sec_app() < 0)
381 {
382 dprintf(CRITICAL, "Failed to load App for verified\n");
383 ASSERT(0);
384 }
385
386 if (rpmb_init() < 0)
387 {
388 dprintf(CRITICAL, "RPMB init failed\n");
389 ASSERT(0);
390 }
391
392
Sundarajan Srinivasan19b95c72014-07-24 16:37:04 -0700393 rpm_smd_init();
Shimrit Malichi561a5e52015-01-20 09:58:40 +0200394
395 /* QPNP LED init for boot process notification */
396 if (board_hardware_id() == HW_PLATFORM_LIQUID){
397 pm8x41_wled_config_slave_id(PMIC_LED_SLAVE_ID);
398 qpnp_led_init(QPNP_LED_BLUE, QPNP_LED_CTRL_BASE,
399 QPNP_BLUE_LPG_CTRL_BASE);
400 }
401
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -0800402}
403
404unsigned board_machtype(void)
405{
406 return LINUX_MACHTYPE_UNKNOWN;
407}
408
409/* Detect the target type */
410void target_detect(struct board_data *board)
411{
412 /* This is filled from board.c */
413}
414
Justin Philipbe9de5c2014-09-17 12:26:49 +0530415static uint8_t splash_override;
Dhaval Patel019057a2014-08-12 13:52:25 -0700416/* Returns 1 if target supports continuous splash screen. */
417int target_cont_splash_screen()
418{
Justin Philipbe9de5c2014-09-17 12:26:49 +0530419 uint8_t splash_screen = 0;
420 if(!splash_override) {
421 switch(board_hardware_id())
422 {
423 case HW_PLATFORM_SURF:
424 case HW_PLATFORM_MTP:
425 case HW_PLATFORM_FLUID:
Siddhartha Agrawalcddb0b82014-10-14 15:07:18 -0700426 case HW_PLATFORM_LIQUID:
Justin Philipbe9de5c2014-09-17 12:26:49 +0530427 dprintf(SPEW, "Target_cont_splash=1\n");
428 splash_screen = 1;
429 break;
430 default:
431 dprintf(SPEW, "Target_cont_splash=0\n");
432 splash_screen = 0;
433 }
434 }
435 return splash_screen;
436}
437
438void target_force_cont_splash_disable(uint8_t override)
439{
440 splash_override = override;
Dhaval Patel019057a2014-08-12 13:52:25 -0700441}
442
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -0800443/* Detect the modem type */
444void target_baseband_detect(struct board_data *board)
445{
446 uint32_t platform;
447
448 platform = board->platform;
449
450 switch(platform) {
Channagoud Kadabi44ea30d2014-04-14 13:59:42 -0700451 case MSM8994:
Channagoud Kadabi23c90ab2014-08-28 15:49:19 -0700452 case MSM8992:
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -0800453 board->baseband = BASEBAND_MSM;
454 break;
Channagoud Kadabi30ef4452014-07-12 13:03:30 -0700455 case APQ8094:
Channagoud Kadabi23c90ab2014-08-28 15:49:19 -0700456 case APQ8092:
Channagoud Kadabi30ef4452014-07-12 13:03:30 -0700457 board->baseband = BASEBAND_APQ;
458 break;
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -0800459 default:
460 dprintf(CRITICAL, "Platform type: %u is not supported\n",platform);
461 ASSERT(0);
462 };
463}
464unsigned target_baseband()
465{
466 return board_baseband();
467}
468
469void target_serialno(unsigned char *buf)
470{
Sridhar Parasuram4bce0a92014-10-22 12:49:36 -0700471 uint32_t serialno;
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -0800472 if (target_is_emmc_boot()) {
Sridhar Parasuram4bce0a92014-10-22 12:49:36 -0700473 if (platform_boot_dev_isemmc())
474 serialno = mmc_get_psn();
475 else
476 serialno = board_chip_serial();
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -0800477 snprintf((char *)buf, 13, "%x", serialno);
478 }
479}
480
481unsigned check_reboot_mode(void)
482{
483 uint32_t restart_reason = 0;
484 uint32_t restart_reason_addr;
485
Sridhar Parasuram39419a32014-09-12 18:11:05 -0700486 if (platform_is_msm8994())
487 restart_reason_addr = RESTART_REASON_ADDR;
488 else
489 restart_reason_addr = RESTART_REASON_ADDR2;
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -0800490
491 /* Read reboot reason and scrub it */
492 restart_reason = readl(restart_reason_addr);
493 writel(0x00, restart_reason_addr);
494
495 return restart_reason;
496}
497
498void reboot_device(unsigned reboot_reason)
499{
500 uint8_t reset_type = 0;
Channagoud Kadabie6a80b32015-03-02 12:42:50 -0800501 uint32_t restart_reason_addr;
502
503 if (platform_is_msm8994())
504 restart_reason_addr = RESTART_REASON_ADDR;
505 else
506 restart_reason_addr = RESTART_REASON_ADDR2;
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -0800507
508 /* Write the reboot reason */
Channagoud Kadabie6a80b32015-03-02 12:42:50 -0800509 writel(reboot_reason, restart_reason_addr);
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -0800510
511 if(reboot_reason == FASTBOOT_MODE)
512 reset_type = PON_PSHOLD_WARM_RESET;
513 else
514 reset_type = PON_PSHOLD_HARD_RESET;
515
Channagoud Kadabiba025ec2015-02-19 15:06:33 -0800516 pm8994_reset_configure(reset_type);
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -0800517
518 /* Drop PS_HOLD for MSM */
519 writel(0x00, MPM2_MPM_PS_HOLD);
520
521 mdelay(5000);
522
523 dprintf(CRITICAL, "Rebooting failed\n");
524}
525
526int emmc_recovery_init(void)
527{
528 return _emmc_recovery_init();
529}
Channagoud Kadabi3dcc4ed2014-04-10 14:59:41 -0700530
531target_usb_iface_t* target_usb30_init()
532{
533 target_usb_iface_t *t_usb_iface;
534
535 t_usb_iface = calloc(1, sizeof(target_usb_iface_t));
536 ASSERT(t_usb_iface);
537
538 t_usb_iface->mux_config = target_usb_phy_mux_configure;
539 t_usb_iface->phy_init = usb30_qmp_phy_init;
540 t_usb_iface->phy_reset = usb30_qmp_phy_reset;
541 t_usb_iface->clock_init = clock_usb30_init;
542 t_usb_iface->vbus_override = 1;
543
544 return t_usb_iface;
545}
546
547/* identify the usb controller to be used for the target */
548const char * target_usb_controller()
549{
Tanya Finkel90abab72014-07-30 09:55:23 +0300550 if(board_hardware_id() == HW_PLATFORM_DRAGON)
551 return "ci";
Channagoud Kadabi3dcc4ed2014-04-10 14:59:41 -0700552 return "dwc";
553}
554
555/* mux hs phy to route to dwc controller */
556static void phy_mux_configure_with_tcsr()
557{
558 /* As per the hardware team, set the mux for snps controller */
559 RMWREG32(TCSR_PHSS_USB2_PHY_SEL, 0x0, 0x1, 0x1);
560}
561
562/* configure hs phy mux if using dwc controller */
563void target_usb_phy_mux_configure(void)
564{
565 if(!strcmp(target_usb_controller(), "dwc"))
566 {
567 phy_mux_configure_with_tcsr();
568 }
569}
Channagoud Kadabi3c2be1c2014-06-01 18:59:21 -0700570
571uint32_t target_override_pll()
572{
573 return 1;
574}
Channagoud Kadabi4b93fd32014-06-04 17:28:03 -0700575
576/* Set up params for h/w CE. */
577void target_crypto_init_params()
578{
579 struct crypto_init_params ce_params;
580
581 /* Set up base addresses and instance. */
582 ce_params.crypto_instance = CE_INSTANCE;
Channagoud Kadabi27ff9342014-06-16 11:19:29 -0700583 ce_params.crypto_base = MSM_CE2_BASE;
584 ce_params.bam_base = MSM_CE2_BAM_BASE;
Channagoud Kadabi4b93fd32014-06-04 17:28:03 -0700585
586 /* Set up BAM config. */
587 ce_params.bam_ee = CE_EE;
588 ce_params.pipes.read_pipe = CE_READ_PIPE;
589 ce_params.pipes.write_pipe = CE_WRITE_PIPE;
590 ce_params.pipes.read_pipe_grp = CE_READ_PIPE_LOCK_GRP;
591 ce_params.pipes.write_pipe_grp = CE_WRITE_PIPE_LOCK_GRP;
592
593 /* Assign buffer sizes. */
594 ce_params.num_ce = CE_ARRAY_SIZE;
595 ce_params.read_fifo_size = CE_FIFO_SIZE;
596 ce_params.write_fifo_size = CE_FIFO_SIZE;
597
598 /* BAM is initialized by TZ for this platform.
599 * Do not do it again as the initialization address space
600 * is locked.
601 */
602 ce_params.do_bam_init = 0;
603
604 crypto_init_params(&ce_params);
605}
606
607crypto_engine_type board_ce_type(void)
608{
609 return CRYPTO_ENGINE_TYPE_HW;
610}
Channagoud Kadabi84f860f2014-07-01 15:46:09 -0700611
612void shutdown_device()
613{
614 dprintf(CRITICAL, "Going down for shutdown.\n");
615
616 /* Configure PMIC for shutdown. */
Channagoud Kadabiba025ec2015-02-19 15:06:33 -0800617 pm8994_reset_configure(PON_PSHOLD_SHUTDOWN);
Channagoud Kadabi84f860f2014-07-01 15:46:09 -0700618
619 /* Drop PS_HOLD for MSM */
620 writel(0x00, MPM2_MPM_PS_HOLD);
621
622 mdelay(5000);
623
624 dprintf(CRITICAL, "Shutdown failed\n");
625
626 ASSERT(0);
627}
Sundarajan Srinivasancd3bb3c2014-07-23 12:25:44 -0700628
Channagoud Kadabi41c81a62014-10-08 19:55:30 -0700629uint32_t target_ddr_cfg_val()
630{
631 return DDR_CFG_DLY_VAL;
632}