blob: 9d8c4e5715e3fc1ad4daac2a9cf42495c84bea36 [file] [log] [blame]
Shimrit Malichi561a5e52015-01-20 09:58:40 +02001/* Copyright (c) 2013-2015, The Linux Foundation. All rights reserved.
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -08002 *
3 * Redistribution and use in source and binary forms, with or without
4 * modification, are permitted provided that the following conditions are
5 * met:
6 * * Redistributions of source code must retain the above copyright
7 * notice, this list of conditions and the following disclaimer.
8 * * Redistributions in binary form must reproduce the above
9 * copyright notice, this list of conditions and the following
10 * disclaimer in the documentation and/or other materials provided
11 * with the distribution.
12 * * Neither the name of The Linux Foundation nor the names of its
13 * contributors may be used to endorse or promote products derived
14 * from this software without specific prior written permission.
15 *
16 * THIS SOFTWARE IS PROVIDED "AS IS" AND ANY EXPRESS OR IMPLIED
17 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT
19 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS
20 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
21 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
22 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR
23 * BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
24 * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE
25 * OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN
26 * IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 */
28
29#include <debug.h>
30#include <platform/iomap.h>
31#include <platform/irqs.h>
32#include <platform/gpio.h>
33#include <reg.h>
34#include <target.h>
35#include <platform.h>
36#include <dload_util.h>
37#include <uart_dm.h>
38#include <mmc.h>
39#include <spmi.h>
40#include <board.h>
41#include <smem.h>
42#include <baseband.h>
43#include <dev/keys.h>
44#include <pm8x41.h>
45#include <crypto5_wrapper.h>
46#include <hsusb.h>
47#include <clock.h>
48#include <partition_parser.h>
49#include <scm.h>
50#include <platform/clock.h>
51#include <platform/gpio.h>
52#include <platform/timer.h>
53#include <stdlib.h>
vijay kumar4e5859e2014-09-22 17:49:02 +053054#include <string.h>
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -080055#include <ufs.h>
Sundarajan Srinivasand598b122014-03-21 17:33:29 -070056#include <boot_device.h>
Channagoud Kadabi3dcc4ed2014-04-10 14:59:41 -070057#include <qmp_phy.h>
Joonwoo Park8b309972014-06-09 16:58:38 -070058#include <qusb2_phy.h>
Sundarajan Srinivasan19b95c72014-07-24 16:37:04 -070059#include <rpm-smd.h>
vijay kumar4e5859e2014-09-22 17:49:02 +053060#include <sdhci_msm.h>
Shimrit Malichi561a5e52015-01-20 09:58:40 +020061#include <pm8x41_wled.h>
62#include <qpnp_led.h>
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -080063
Veera Sundaram Sankaran089f70d2014-12-09 14:17:05 -080064#include "target/display.h"
65
Channagoud Kadabi27ff9342014-06-16 11:19:29 -070066#define CE_INSTANCE 2
Channagoud Kadabi4b93fd32014-06-04 17:28:03 -070067#define CE_EE 1
68#define CE_FIFO_SIZE 64
69#define CE_READ_PIPE 3
70#define CE_WRITE_PIPE 2
71#define CE_READ_PIPE_LOCK_GRP 0
72#define CE_WRITE_PIPE_LOCK_GRP 0
73#define CE_ARRAY_SIZE 20
74
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -080075#define PMIC_ARB_CHANNEL_NUM 0
76#define PMIC_ARB_OWNER_ID 0
77
78#define FASTBOOT_MODE 0x77665500
79
Shimrit Malichi561a5e52015-01-20 09:58:40 +020080#define PMIC_LED_SLAVE_ID 3
Channagoud Kadabi41c81a62014-10-08 19:55:30 -070081#define DDR_CFG_DLY_VAL 0x80040870
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -080082
Sridhar Parasuram357d2b92014-12-05 10:39:23 -080083void target_crypto_init_params(void);
Channagoud Kadabie804d642014-08-20 17:43:57 -070084static void set_sdc_power_ctrl(uint8_t slot);
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -080085static uint32_t mmc_pwrctl_base[] =
86 { MSM_SDC1_BASE, MSM_SDC2_BASE };
87
88static uint32_t mmc_sdhci_base[] =
89 { MSM_SDC1_SDHCI_BASE, MSM_SDC2_SDHCI_BASE };
90
91static uint32_t mmc_sdc_pwrctl_irq[] =
92 { SDCC1_PWRCTL_IRQ, SDCC2_PWRCTL_IRQ };
93
94struct mmc_device *dev;
95struct ufs_dev ufs_device;
96
97extern void ulpi_write(unsigned val, unsigned reg);
Sridhar Parasuram39419a32014-09-12 18:11:05 -070098extern int platform_is_msm8994();
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -080099
100void target_early_init(void)
101{
102#if WITH_DEBUG_UART
103 uart_dm_init(2, 0, BLSP1_UART1_BASE);
104#endif
105}
106
107/* Return 1 if vol_up pressed */
Reut Zysman18411272015-02-09 13:47:27 +0200108int target_volume_up()
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -0800109{
110 uint8_t status = 0;
111 struct pm8x41_gpio gpio;
112
113 /* Configure the GPIO */
114 gpio.direction = PM_GPIO_DIR_IN;
115 gpio.function = 0;
116 gpio.pull = PM_GPIO_PULL_UP_30;
117 gpio.vin_sel = 2;
118
119 pm8x41_gpio_config(3, &gpio);
120
121 /* Wait for the pmic gpio config to take effect */
122 thread_sleep(1);
123
124 /* Get status of P_GPIO_5 */
125 pm8x41_gpio_get(3, &status);
126
127 return !status; /* active low */
128}
129
130/* Return 1 if vol_down pressed */
131uint32_t target_volume_down()
132{
133 return pm8x41_resin_status();
134}
135
136static void target_keystatus()
137{
138 keys_init();
139
140 if(target_volume_down())
141 keys_post_event(KEY_VOLUMEDOWN, 1);
142
143 if(target_volume_up())
144 keys_post_event(KEY_VOLUMEUP, 1);
145}
146
147void target_uninit(void)
148{
Sundarajan Srinivasand598b122014-03-21 17:33:29 -0700149 if (platform_boot_dev_isemmc())
Channagoud Kadabid6a45ea2014-06-02 21:12:51 -0700150 {
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -0800151 mmc_put_card_to_sleep(dev);
Channagoud Kadabid6a45ea2014-06-02 21:12:51 -0700152 /* Disable HC mode before jumping to kernel */
153 sdhci_mode_disable(&dev->host);
154 }
Channagoud Kadabi4b93fd32014-06-04 17:28:03 -0700155
156 if (crypto_initialized())
Channagoud Kadabi2c488742014-12-02 11:37:18 -0800157 {
Channagoud Kadabi4b93fd32014-06-04 17:28:03 -0700158 crypto_eng_cleanup();
Channagoud Kadabi2c488742014-12-02 11:37:18 -0800159 clock_ce_disable(CE_INSTANCE);
160 }
Sundarajan Srinivasan19b95c72014-07-24 16:37:04 -0700161
162 rpm_smd_uninit();
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -0800163}
164
165/* Do target specific usb initialization */
166void target_usb_init(void)
167{
168 uint32_t val;
169
Sundarajan Srinivasan0ebf2fc2014-04-23 16:45:18 -0700170 if(board_hardware_id() == HW_PLATFORM_DRAGON)
171 {
172 /* Select the QUSB2 PHY */
173 writel(0x1, USB2_PHY_SEL);
174
Joonwoo Park8b309972014-06-09 16:58:38 -0700175 qusb2_phy_reset();
Sundarajan Srinivasan0ebf2fc2014-04-23 16:45:18 -0700176 }
177
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -0800178 /* Enable sess_vld */
179 val = readl(USB_GENCONFIG_2) | GEN2_SESS_VLD_CTRL_EN;
180 writel(val, USB_GENCONFIG_2);
181
182 /* Enable external vbus configuration in the LINK */
183 val = readl(USB_USBCMD);
184 val |= SESS_VLD_CTRL;
185 writel(val, USB_USBCMD);
186}
187
188void target_usb_stop(void)
189{
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -0800190}
191
Channagoud Kadabib9473932014-10-09 13:08:35 -0700192unsigned target_pause_for_battery_charge(void)
193{
194 uint8_t pon_reason = pm8x41_get_pon_reason();
195 uint8_t is_cold_boot = pm8x41_get_is_cold_boot();
196 dprintf(INFO, "%s : pon_reason is %d cold_boot:%d\n", __func__,
197 pon_reason, is_cold_boot);
198 /* In case of fastboot reboot,adb reboot or if we see the power key
199 * pressed we do not want go into charger mode.
200 * fastboot reboot is warm boot with PON hard reset bit not set
201 * adb reboot is a cold boot with PON hard reset bit set
202 */
203 if (is_cold_boot &&
204 (!(pon_reason & HARD_RST)) &&
205 (!(pon_reason & KPDPWR_N)) &&
Channagoud Kadabi439833a2014-10-22 13:42:06 -0700206 ((pon_reason & PON1)))
Channagoud Kadabib9473932014-10-09 13:08:35 -0700207 return 1;
208 else
209 return 0;
210}
211
Channagoud Kadabie804d642014-08-20 17:43:57 -0700212static void set_sdc_power_ctrl(uint8_t slot)
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -0800213{
Channagoud Kadabie804d642014-08-20 17:43:57 -0700214 uint32_t reg = 0;
Channagoud Kadabi751fe7a2014-09-04 18:52:24 -0700215 uint8_t clk;
216 uint8_t cmd;
217 uint8_t dat;
Channagoud Kadabie804d642014-08-20 17:43:57 -0700218
219 if (slot == 0x1)
Channagoud Kadabi751fe7a2014-09-04 18:52:24 -0700220 {
Channagoud Kadabic8da67d2014-11-20 12:07:11 -0800221 clk = TLMM_CUR_VAL_10MA;
Channagoud Kadabi751fe7a2014-09-04 18:52:24 -0700222 cmd = TLMM_CUR_VAL_8MA;
223 dat = TLMM_CUR_VAL_8MA;
Channagoud Kadabie804d642014-08-20 17:43:57 -0700224 reg = SDC1_HDRV_PULL_CTL;
Channagoud Kadabi751fe7a2014-09-04 18:52:24 -0700225 }
Channagoud Kadabie804d642014-08-20 17:43:57 -0700226 else if (slot == 0x2)
Channagoud Kadabi751fe7a2014-09-04 18:52:24 -0700227 {
228 clk = TLMM_CUR_VAL_16MA;
229 cmd = TLMM_CUR_VAL_10MA;
230 dat = TLMM_CUR_VAL_10MA;
Channagoud Kadabie804d642014-08-20 17:43:57 -0700231 reg = SDC2_HDRV_PULL_CTL;
Channagoud Kadabi751fe7a2014-09-04 18:52:24 -0700232 }
233 else
234 {
235 dprintf(CRITICAL, "Unsupported SDC slot passed\n");
236 return;
237 }
Channagoud Kadabie804d642014-08-20 17:43:57 -0700238
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -0800239 /* Drive strength configs for sdc pins */
240 struct tlmm_cfgs sdc1_hdrv_cfg[] =
241 {
Channagoud Kadabi751fe7a2014-09-04 18:52:24 -0700242 { SDC1_CLK_HDRV_CTL_OFF, clk, TLMM_HDRV_MASK, reg },
243 { SDC1_CMD_HDRV_CTL_OFF, cmd, TLMM_HDRV_MASK, reg },
244 { SDC1_DATA_HDRV_CTL_OFF, dat, TLMM_HDRV_MASK, reg },
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -0800245 };
246
247 /* Pull configs for sdc pins */
248 struct tlmm_cfgs sdc1_pull_cfg[] =
249 {
Channagoud Kadabie804d642014-08-20 17:43:57 -0700250 { SDC1_CLK_PULL_CTL_OFF, TLMM_NO_PULL, TLMM_PULL_MASK, reg },
251 { SDC1_CMD_PULL_CTL_OFF, TLMM_PULL_UP, TLMM_PULL_MASK, reg },
252 { SDC1_DATA_PULL_CTL_OFF, TLMM_PULL_UP, TLMM_PULL_MASK, reg },
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -0800253 };
254
Channagoud Kadabi95717152014-06-04 17:59:29 -0700255 struct tlmm_cfgs sdc1_rclk_cfg[] =
256 {
Channagoud Kadabie804d642014-08-20 17:43:57 -0700257 { SDC1_RCLK_PULL_CTL_OFF, TLMM_PULL_DOWN, TLMM_PULL_MASK, reg },
Channagoud Kadabi95717152014-06-04 17:59:29 -0700258 };
259
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -0800260 /* Set the drive strength & pull control values */
261 tlmm_set_hdrive_ctrl(sdc1_hdrv_cfg, ARRAY_SIZE(sdc1_hdrv_cfg));
262 tlmm_set_pull_ctrl(sdc1_pull_cfg, ARRAY_SIZE(sdc1_pull_cfg));
Channagoud Kadabi95717152014-06-04 17:59:29 -0700263 tlmm_set_pull_ctrl(sdc1_rclk_cfg, ARRAY_SIZE(sdc1_rclk_cfg));
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -0800264}
265
266void target_sdc_init()
267{
Channagoud Kadabia66a6f22014-05-28 17:19:44 -0700268 struct mmc_config_data config = {0};
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -0800269
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -0800270 config.bus_width = DATA_BUS_WIDTH_8BIT;
271 config.max_clk_rate = MMC_CLK_192MHZ;
272
273 /* Try slot 1*/
274 config.slot = 1;
275 config.sdhc_base = mmc_sdhci_base[config.slot - 1];
276 config.pwrctl_base = mmc_pwrctl_base[config.slot - 1];
277 config.pwr_irq = mmc_sdc_pwrctl_irq[config.slot - 1];
Channagoud Kadabi6b3a9982014-06-05 12:59:46 -0700278 config.hs400_support = 1;
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -0800279
Channagoud Kadabie804d642014-08-20 17:43:57 -0700280 /* Set drive strength & pull ctrl values */
281 set_sdc_power_ctrl(config.slot);
282
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -0800283 if (!(dev = mmc_init(&config)))
284 {
285 /* Try slot 2 */
286 config.slot = 2;
287 config.max_clk_rate = MMC_CLK_200MHZ;
288 config.sdhc_base = mmc_sdhci_base[config.slot - 1];
289 config.pwrctl_base = mmc_pwrctl_base[config.slot - 1];
290 config.pwr_irq = mmc_sdc_pwrctl_irq[config.slot - 1];
291
Channagoud Kadabie804d642014-08-20 17:43:57 -0700292 /* Set drive strength & pull ctrl values */
293 set_sdc_power_ctrl(config.slot);
294
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -0800295 if (!(dev = mmc_init(&config)))
296 {
297 dprintf(CRITICAL, "mmc init failed!");
298 ASSERT(0);
299 }
300 }
301}
302
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -0800303void *target_mmc_device()
304{
Sundarajan Srinivasand598b122014-03-21 17:33:29 -0700305 if (platform_boot_dev_isemmc())
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -0800306 return (void *) dev;
307 else
308 return (void *) &ufs_device;
309}
310
311void target_init(void)
312{
313 dprintf(INFO, "target_init()\n");
314
315 spmi_init(PMIC_ARB_CHANNEL_NUM, PMIC_ARB_OWNER_ID);
316
317 target_keystatus();
318
Channagoud Kadabi4b93fd32014-06-04 17:28:03 -0700319
320 if (target_use_signed_kernel())
321 target_crypto_init_params();
322
Sundarajan Srinivasand598b122014-03-21 17:33:29 -0700323 platform_read_boot_config();
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -0800324
Sridhar Parasuram50b9d962015-02-12 11:28:09 -0800325#ifdef MMC_SDHCI_SUPPORT
Sundarajan Srinivasand598b122014-03-21 17:33:29 -0700326 if (platform_boot_dev_isemmc())
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -0800327 {
328 target_sdc_init();
329 }
Sridhar Parasuram50b9d962015-02-12 11:28:09 -0800330#endif
331#ifdef UFS_SUPPORT
332 if(!platform_boot_dev_isemmc())
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -0800333 {
334 ufs_device.base = UFS_BASE;
335 ufs_init(&ufs_device);
336 }
Sridhar Parasuram50b9d962015-02-12 11:28:09 -0800337#endif
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -0800338 /* Storage initialization is complete, read the partition table info */
Channagoud Kadabi78a368e2014-10-21 22:25:35 -0700339 mmc_read_partition_table(0);
Sundarajan Srinivasan19b95c72014-07-24 16:37:04 -0700340
341 rpm_smd_init();
Shimrit Malichi561a5e52015-01-20 09:58:40 +0200342
343 /* QPNP LED init for boot process notification */
344 if (board_hardware_id() == HW_PLATFORM_LIQUID){
345 pm8x41_wled_config_slave_id(PMIC_LED_SLAVE_ID);
346 qpnp_led_init(QPNP_LED_BLUE, QPNP_LED_CTRL_BASE,
347 QPNP_BLUE_LPG_CTRL_BASE);
348 }
349
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -0800350}
351
352unsigned board_machtype(void)
353{
354 return LINUX_MACHTYPE_UNKNOWN;
355}
356
357/* Detect the target type */
358void target_detect(struct board_data *board)
359{
360 /* This is filled from board.c */
361}
362
Justin Philipbe9de5c2014-09-17 12:26:49 +0530363static uint8_t splash_override;
Dhaval Patel019057a2014-08-12 13:52:25 -0700364/* Returns 1 if target supports continuous splash screen. */
365int target_cont_splash_screen()
366{
Justin Philipbe9de5c2014-09-17 12:26:49 +0530367 uint8_t splash_screen = 0;
368 if(!splash_override) {
369 switch(board_hardware_id())
370 {
371 case HW_PLATFORM_SURF:
372 case HW_PLATFORM_MTP:
373 case HW_PLATFORM_FLUID:
Siddhartha Agrawalcddb0b82014-10-14 15:07:18 -0700374 case HW_PLATFORM_LIQUID:
Justin Philipbe9de5c2014-09-17 12:26:49 +0530375 dprintf(SPEW, "Target_cont_splash=1\n");
376 splash_screen = 1;
377 break;
378 default:
379 dprintf(SPEW, "Target_cont_splash=0\n");
380 splash_screen = 0;
381 }
382 }
383 return splash_screen;
384}
385
386void target_force_cont_splash_disable(uint8_t override)
387{
388 splash_override = override;
Dhaval Patel019057a2014-08-12 13:52:25 -0700389}
390
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -0800391/* Detect the modem type */
392void target_baseband_detect(struct board_data *board)
393{
394 uint32_t platform;
395
396 platform = board->platform;
397
398 switch(platform) {
Channagoud Kadabi44ea30d2014-04-14 13:59:42 -0700399 case MSM8994:
Channagoud Kadabi23c90ab2014-08-28 15:49:19 -0700400 case MSM8992:
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -0800401 board->baseband = BASEBAND_MSM;
402 break;
Channagoud Kadabi30ef4452014-07-12 13:03:30 -0700403 case APQ8094:
Channagoud Kadabi23c90ab2014-08-28 15:49:19 -0700404 case APQ8092:
Channagoud Kadabi30ef4452014-07-12 13:03:30 -0700405 board->baseband = BASEBAND_APQ;
406 break;
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -0800407 default:
408 dprintf(CRITICAL, "Platform type: %u is not supported\n",platform);
409 ASSERT(0);
410 };
411}
412unsigned target_baseband()
413{
414 return board_baseband();
415}
416
417void target_serialno(unsigned char *buf)
418{
Sridhar Parasuram4bce0a92014-10-22 12:49:36 -0700419 uint32_t serialno;
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -0800420 if (target_is_emmc_boot()) {
Sridhar Parasuram4bce0a92014-10-22 12:49:36 -0700421 if (platform_boot_dev_isemmc())
422 serialno = mmc_get_psn();
423 else
424 serialno = board_chip_serial();
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -0800425 snprintf((char *)buf, 13, "%x", serialno);
426 }
427}
428
429unsigned check_reboot_mode(void)
430{
431 uint32_t restart_reason = 0;
432 uint32_t restart_reason_addr;
433
Sridhar Parasuram39419a32014-09-12 18:11:05 -0700434 if (platform_is_msm8994())
435 restart_reason_addr = RESTART_REASON_ADDR;
436 else
437 restart_reason_addr = RESTART_REASON_ADDR2;
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -0800438
439 /* Read reboot reason and scrub it */
440 restart_reason = readl(restart_reason_addr);
441 writel(0x00, restart_reason_addr);
442
443 return restart_reason;
444}
445
446void reboot_device(unsigned reboot_reason)
447{
448 uint8_t reset_type = 0;
Channagoud Kadabie6a80b32015-03-02 12:42:50 -0800449 uint32_t restart_reason_addr;
450
451 if (platform_is_msm8994())
452 restart_reason_addr = RESTART_REASON_ADDR;
453 else
454 restart_reason_addr = RESTART_REASON_ADDR2;
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -0800455
456 /* Write the reboot reason */
Channagoud Kadabie6a80b32015-03-02 12:42:50 -0800457 writel(reboot_reason, restart_reason_addr);
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -0800458
Channagoud Kadabi2b78a432015-08-20 15:10:46 -0700459 if(reboot_reason == FASTBOOT_MODE || reboot_reason == DLOAD)
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -0800460 reset_type = PON_PSHOLD_WARM_RESET;
461 else
462 reset_type = PON_PSHOLD_HARD_RESET;
463
Channagoud Kadabiba025ec2015-02-19 15:06:33 -0800464 pm8994_reset_configure(reset_type);
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -0800465
466 /* Drop PS_HOLD for MSM */
467 writel(0x00, MPM2_MPM_PS_HOLD);
468
469 mdelay(5000);
470
471 dprintf(CRITICAL, "Rebooting failed\n");
472}
473
474int emmc_recovery_init(void)
475{
476 return _emmc_recovery_init();
477}
Channagoud Kadabi3dcc4ed2014-04-10 14:59:41 -0700478
479target_usb_iface_t* target_usb30_init()
480{
481 target_usb_iface_t *t_usb_iface;
482
483 t_usb_iface = calloc(1, sizeof(target_usb_iface_t));
484 ASSERT(t_usb_iface);
485
486 t_usb_iface->mux_config = target_usb_phy_mux_configure;
487 t_usb_iface->phy_init = usb30_qmp_phy_init;
488 t_usb_iface->phy_reset = usb30_qmp_phy_reset;
489 t_usb_iface->clock_init = clock_usb30_init;
490 t_usb_iface->vbus_override = 1;
491
492 return t_usb_iface;
493}
494
495/* identify the usb controller to be used for the target */
496const char * target_usb_controller()
497{
Tanya Finkel90abab72014-07-30 09:55:23 +0300498 if(board_hardware_id() == HW_PLATFORM_DRAGON)
499 return "ci";
Channagoud Kadabi3dcc4ed2014-04-10 14:59:41 -0700500 return "dwc";
501}
502
503/* mux hs phy to route to dwc controller */
504static void phy_mux_configure_with_tcsr()
505{
506 /* As per the hardware team, set the mux for snps controller */
507 RMWREG32(TCSR_PHSS_USB2_PHY_SEL, 0x0, 0x1, 0x1);
508}
509
510/* configure hs phy mux if using dwc controller */
511void target_usb_phy_mux_configure(void)
512{
513 if(!strcmp(target_usb_controller(), "dwc"))
514 {
515 phy_mux_configure_with_tcsr();
516 }
517}
Channagoud Kadabi3c2be1c2014-06-01 18:59:21 -0700518
519uint32_t target_override_pll()
520{
521 return 1;
522}
Channagoud Kadabi4b93fd32014-06-04 17:28:03 -0700523
524/* Set up params for h/w CE. */
525void target_crypto_init_params()
526{
527 struct crypto_init_params ce_params;
528
529 /* Set up base addresses and instance. */
530 ce_params.crypto_instance = CE_INSTANCE;
Channagoud Kadabi27ff9342014-06-16 11:19:29 -0700531 ce_params.crypto_base = MSM_CE2_BASE;
532 ce_params.bam_base = MSM_CE2_BAM_BASE;
Channagoud Kadabi4b93fd32014-06-04 17:28:03 -0700533
534 /* Set up BAM config. */
535 ce_params.bam_ee = CE_EE;
536 ce_params.pipes.read_pipe = CE_READ_PIPE;
537 ce_params.pipes.write_pipe = CE_WRITE_PIPE;
538 ce_params.pipes.read_pipe_grp = CE_READ_PIPE_LOCK_GRP;
539 ce_params.pipes.write_pipe_grp = CE_WRITE_PIPE_LOCK_GRP;
540
541 /* Assign buffer sizes. */
542 ce_params.num_ce = CE_ARRAY_SIZE;
543 ce_params.read_fifo_size = CE_FIFO_SIZE;
544 ce_params.write_fifo_size = CE_FIFO_SIZE;
545
546 /* BAM is initialized by TZ for this platform.
547 * Do not do it again as the initialization address space
548 * is locked.
549 */
550 ce_params.do_bam_init = 0;
551
552 crypto_init_params(&ce_params);
553}
554
555crypto_engine_type board_ce_type(void)
556{
557 return CRYPTO_ENGINE_TYPE_HW;
558}
Channagoud Kadabi84f860f2014-07-01 15:46:09 -0700559
560void shutdown_device()
561{
562 dprintf(CRITICAL, "Going down for shutdown.\n");
563
564 /* Configure PMIC for shutdown. */
Channagoud Kadabiba025ec2015-02-19 15:06:33 -0800565 pm8994_reset_configure(PON_PSHOLD_SHUTDOWN);
Channagoud Kadabi84f860f2014-07-01 15:46:09 -0700566
567 /* Drop PS_HOLD for MSM */
568 writel(0x00, MPM2_MPM_PS_HOLD);
569
570 mdelay(5000);
571
572 dprintf(CRITICAL, "Shutdown failed\n");
573
574 ASSERT(0);
575}
Sundarajan Srinivasancd3bb3c2014-07-23 12:25:44 -0700576
Channagoud Kadabi41c81a62014-10-08 19:55:30 -0700577uint32_t target_ddr_cfg_val()
578{
579 return DDR_CFG_DLY_VAL;
580}
Channagoud Kadabi2b78a432015-08-20 15:10:46 -0700581
582int set_download_mode(enum dload_mode mode)
583{
584 if (platform_is_msm8994())
585 dload_util_write_cookie(mode == NORMAL_DLOAD ?
586 DLOAD_MODE_ADDR : EMERGENCY_DLOAD_MODE_ADDR, mode);
587 else
588 dload_util_write_cookie(mode == NORMAL_DLOAD ?
589 DLOAD_MODE_ADDR_V2 : EMERGENCY_DLOAD_MODE_ADDR_V2, mode);
590
591 return 0;
592}