blob: 400e554dfc38db26286436bdee3cc5736f48b6fb [file] [log] [blame]
Siddhartha Agrawal3e694ea2013-01-23 17:01:31 -08001/* Copyright (c) 2010-2013, The Linux Foundation. All rights reserved.
Chandan Uddaraju78ae6752010-10-19 12:57:10 -07002 *
3 * Redistribution and use in source and binary forms, with or without
4 * modification, are permitted provided that the following conditions are
5 * met:
6 * * Redistributions of source code must retain the above copyright
7 * notice, this list of conditions and the following disclaimer.
8 * * Redistributions in binary form must reproduce the above
9 * copyright notice, this list of conditions and the following
10 * disclaimer in the documentation and/or other materials provided
11 * with the distribution.
Siddhartha Agrawal3e694ea2013-01-23 17:01:31 -080012 * * Neither the name of The Linux Foundation nor the names of its
Chandan Uddaraju78ae6752010-10-19 12:57:10 -070013 * contributors may be used to endorse or promote products derived
14 * from this software without specific prior written permission.
15 *
16 * THIS SOFTWARE IS PROVIDED "AS IS" AND ANY EXPRESS OR IMPLIED
17 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT
19 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS
20 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
21 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
22 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR
23 * BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
24 * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE
25 * OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN
26 * IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 *
28 */
29
30#include <reg.h>
Shashank Mittalcbd271d2011-01-14 15:18:33 -080031#include <endian.h>
Chandan Uddaraju78ae6752010-10-19 12:57:10 -070032#include <mipi_dsi.h>
33#include <dev/fbcon.h>
Greg Griscod6250552011-06-29 14:40:23 -070034#include <stdlib.h>
Greg Grisco1073a5e2011-07-28 18:59:18 -070035#include <string.h>
Kinson Chike5c93432011-06-17 09:10:29 -070036#include <debug.h>
Kinson Chikfe931032011-07-21 10:01:34 -070037#include <target/display.h>
38#include <platform/iomap.h>
39#include <platform/clock.h>
Greg Grisco1073a5e2011-07-28 18:59:18 -070040#include <platform/timer.h>
Shashank Mittal4bfb2e32012-04-16 10:56:27 -070041#include <err.h>
42#include <msm_panel.h>
Kinson Chikfe931032011-07-21 10:01:34 -070043
44extern void mdp_disable(void);
Ajay Dudanib01e5062011-12-03 23:23:42 -080045extern int mipi_dsi_cmd_config(struct fbcon_config mipi_fb_cfg,
46 unsigned short num_of_lanes);
Kinson Chikfe931032011-07-21 10:01:34 -070047extern void mdp_shutdown(void);
48extern void mdp_start_dma(void);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -070049
Siddhartha Agrawal1b2ed842013-05-29 18:02:28 -070050#if (DISPLAY_TYPE_MDSS == 0)
51#define MIPI_DSI0_BASE MIPI_DSI_BASE
52#define MIPI_DSI1_BASE MIPI_DSI_BASE
53#endif
54
Chandan Uddarajufe93e822010-11-21 20:44:47 -080055#if DISPLAY_MIPI_PANEL_TOSHIBA
Chandan Uddaraju78ae6752010-10-19 12:57:10 -070056static struct fbcon_config mipi_fb_cfg = {
Ajay Dudanib01e5062011-12-03 23:23:42 -080057 .height = TSH_MIPI_FB_HEIGHT,
58 .width = TSH_MIPI_FB_WIDTH,
59 .stride = TSH_MIPI_FB_WIDTH,
60 .format = FB_FORMAT_RGB888,
61 .bpp = 24,
62 .update_start = NULL,
63 .update_done = NULL,
Chandan Uddaraju78ae6752010-10-19 12:57:10 -070064};
Ajay Dudanib01e5062011-12-03 23:23:42 -080065
Kinson Chike5c93432011-06-17 09:10:29 -070066struct mipi_dsi_panel_config toshiba_panel_info = {
Ajay Dudanib01e5062011-12-03 23:23:42 -080067 .mode = MIPI_VIDEO_MODE,
68 .num_of_lanes = 1,
69 .dsi_phy_config = &mipi_dsi_toshiba_panel_phy_ctrl,
70 .panel_cmds = toshiba_panel_video_mode_cmds,
71 .num_of_panel_cmds = ARRAY_SIZE(toshiba_panel_video_mode_cmds),
Kinson Chike5c93432011-06-17 09:10:29 -070072};
Chandan Uddarajufe93e822010-11-21 20:44:47 -080073#elif DISPLAY_MIPI_PANEL_NOVATEK_BLUE
74static struct fbcon_config mipi_fb_cfg = {
Ajay Dudanib01e5062011-12-03 23:23:42 -080075 .height = NOV_MIPI_FB_HEIGHT,
76 .width = NOV_MIPI_FB_WIDTH,
77 .stride = NOV_MIPI_FB_WIDTH,
78 .format = FB_FORMAT_RGB888,
79 .bpp = 24,
80 .update_start = NULL,
81 .update_done = NULL,
Chandan Uddarajufe93e822010-11-21 20:44:47 -080082};
Ajay Dudanib01e5062011-12-03 23:23:42 -080083
Kinson Chike5c93432011-06-17 09:10:29 -070084struct mipi_dsi_panel_config novatek_panel_info = {
Ajay Dudanib01e5062011-12-03 23:23:42 -080085 .mode = MIPI_CMD_MODE,
86 .num_of_lanes = 2,
87 .dsi_phy_config = &mipi_dsi_novatek_panel_phy_ctrl,
88 .panel_cmds = novatek_panel_cmd_mode_cmds,
89 .num_of_panel_cmds = ARRAY_SIZE(novatek_panel_cmd_mode_cmds),
Kinson Chike5c93432011-06-17 09:10:29 -070090};
Chandan Uddarajufe93e822010-11-21 20:44:47 -080091#else
92static struct fbcon_config mipi_fb_cfg = {
Ajay Dudanib01e5062011-12-03 23:23:42 -080093 .height = 0,
94 .width = 0,
95 .stride = 0,
96 .format = 0,
97 .bpp = 0,
98 .update_start = NULL,
99 .update_done = NULL,
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800100};
101#endif
102
103static int cmd_mode_status = 0;
Greg Griscod6250552011-06-29 14:40:23 -0700104void secure_writel(uint32_t, uint32_t);
105uint32_t secure_readl(uint32_t);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700106
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800107struct mipi_dsi_panel_config *get_panel_info(void)
108{
109#if DISPLAY_MIPI_PANEL_TOSHIBA
Ajay Dudanib01e5062011-12-03 23:23:42 -0800110 return &toshiba_panel_info;
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800111#elif DISPLAY_MIPI_PANEL_NOVATEK_BLUE
Ajay Dudanib01e5062011-12-03 23:23:42 -0800112 return &novatek_panel_info;
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800113#endif
Ajay Dudanib01e5062011-12-03 23:23:42 -0800114 return NULL;
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800115}
116
Shivaraj Shetty64604032013-11-14 16:44:10 +0530117static uint32_t response_value = 0;
118
119uint32_t mdss_dsi_read_panel_signature(uint32_t panel_signature)
120{
121 uint32_t rec_buf[1];
122 uint32_t *lp = rec_buf, data;
123 int ret = response_value;
124
125#if (DISPLAY_TYPE_MDSS == 1)
126 if (ret && ret != panel_signature)
127 goto exit_read_signature;
128
129 ret = mipi_dsi_cmds_tx(&read_ddb_start_cmd, 1);
130 if (ret)
131 goto exit_read_signature;
132 if (!mdss_dsi_cmds_rx(&lp, 1, 1))
133 goto exit_read_signature;
134
135 data = ntohl(*lp);
136 data = data >> 8;
137 response_value = data;
138 if (response_value != panel_signature)
139 ret = response_value;
140
141exit_read_signature:
142 /* Keep the non detectable panel at the end and set panel signature 0xFFFF */
143 if (panel_signature == 0xFFFF)
144 ret = 0;
145#endif
146 return ret;
147}
148
Siddhartha Agrawal980b5ee2013-05-30 12:17:50 -0700149int mdss_dual_dsi_cmd_dma_trigger_for_panel()
150{
151 uint32_t ReadValue;
152 uint32_t count = 0;
153 int status = 0;
154
Terence Hampsoncc3345c2013-06-27 15:30:10 -0400155#if (DISPLAY_TYPE_MDSS == 1)
Siddhartha Agrawal980b5ee2013-05-30 12:17:50 -0700156 writel(0x03030303, MIPI_DSI0_BASE + INT_CTRL);
157 writel(0x1, MIPI_DSI0_BASE + CMD_MODE_DMA_SW_TRIGGER);
158 dsb();
159
160 writel(0x03030303, MIPI_DSI1_BASE + INT_CTRL);
161 writel(0x1, MIPI_DSI1_BASE + CMD_MODE_DMA_SW_TRIGGER);
162 dsb();
163
164 ReadValue = readl(MIPI_DSI1_BASE + INT_CTRL) & 0x00000001;
165 while (ReadValue != 0x00000001) {
166 ReadValue = readl(MIPI_DSI1_BASE + INT_CTRL) & 0x00000001;
167 count++;
168 if (count > 0xffff) {
169 status = FAIL;
170 dprintf(CRITICAL,
171 "Panel CMD: command mode dma test failed\n");
172 return status;
173 }
174 }
175
176 writel((readl(MIPI_DSI1_BASE + INT_CTRL) | 0x01000001),
177 MIPI_DSI1_BASE + INT_CTRL);
178 dprintf(SPEW, "Panel CMD: command mode dma tested successfully\n");
Terence Hampsoncc3345c2013-06-27 15:30:10 -0400179#endif
Siddhartha Agrawal980b5ee2013-05-30 12:17:50 -0700180 return status;
181}
182
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700183int dsi_cmd_dma_trigger_for_panel()
184{
Ajay Dudanib01e5062011-12-03 23:23:42 -0800185 unsigned long ReadValue;
186 unsigned long count = 0;
187 int status = 0;
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700188
Ajay Dudanib01e5062011-12-03 23:23:42 -0800189 writel(0x03030303, DSI_INT_CTRL);
190 writel(0x1, DSI_CMD_MODE_DMA_SW_TRIGGER);
191 dsb();
192 ReadValue = readl(DSI_INT_CTRL) & 0x00000001;
193 while (ReadValue != 0x00000001) {
194 ReadValue = readl(DSI_INT_CTRL) & 0x00000001;
195 count++;
196 if (count > 0xffff) {
197 status = FAIL;
198 dprintf(CRITICAL,
199 "Panel CMD: command mode dma test failed\n");
200 return status;
201 }
202 }
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700203
Ajay Dudanib01e5062011-12-03 23:23:42 -0800204 writel((readl(DSI_INT_CTRL) | 0x01000001), DSI_INT_CTRL);
205 dprintf(SPEW, "Panel CMD: command mode dma tested successfully\n");
206 return status;
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700207}
208
Siddhartha Agrawal980b5ee2013-05-30 12:17:50 -0700209int mdss_dual_dsi_cmds_tx(struct mipi_dsi_cmd *cmds, int count)
210{
211 int ret = 0;
212 struct mipi_dsi_cmd *cm;
213 int i = 0;
214 char pload[256];
215 uint32_t off;
216
Terence Hampsoncc3345c2013-06-27 15:30:10 -0400217#if (DISPLAY_TYPE_MDSS == 1)
Siddhartha Agrawal980b5ee2013-05-30 12:17:50 -0700218 /* Align pload at 8 byte boundry */
219 off = pload;
220 off &= 0x07;
221 if (off)
222 off = 8 - off;
223 off += pload;
224
225 cm = cmds;
226 for (i = 0; i < count; i++) {
227 memcpy((void *)off, (cm->payload), cm->size);
228 writel(off, MIPI_DSI0_BASE + DMA_CMD_OFFSET);
229 writel(cm->size, MIPI_DSI0_BASE + DMA_CMD_LENGTH); // reg 0x48 for this build
230 writel(off, MIPI_DSI1_BASE + DMA_CMD_OFFSET);
231 writel(cm->size, MIPI_DSI1_BASE + DMA_CMD_LENGTH); // reg 0x48 for this build
232 dsb();
233 ret += mdss_dual_dsi_cmd_dma_trigger_for_panel();
Dhaval Patel607a6242013-10-29 12:37:24 -0700234 if (cm->wait)
235 mdelay(cm->wait);
236 else
237 udelay(80);
Siddhartha Agrawal980b5ee2013-05-30 12:17:50 -0700238 cm++;
239 }
Terence Hampsoncc3345c2013-06-27 15:30:10 -0400240#endif
Siddhartha Agrawal980b5ee2013-05-30 12:17:50 -0700241 return ret;
242}
243
Casey Piper84036752013-09-05 14:56:37 -0700244int mdss_dsi_cmds_rx(uint32_t **rp, int rp_len, int rdbk_len)
245{
246 uint32_t *lp, data;
247 char *dp;
248 int i, off;
249 int rlen, res;
250
251 if (rdbk_len > rp_len) {
252 return 0;
253 }
254
255 if (rdbk_len <= 2)
256 rlen = 4; /* short read */
257 else
258 rlen = MIPI_DSI_MRPS + 6; /* 4 bytes header + 2 bytes crc */
259
260 if (rlen > MIPI_DSI_REG_LEN) {
261 return 0;
262 }
263
264 res = rlen & 0x03;
265
266 rlen += res; /* 4 byte align */
267 lp = *rp;
268
269 rlen += 3;
270 rlen >>= 2;
271
272 if (rlen > 4)
273 rlen = 4; /* 4 x 32 bits registers only */
274
275 off = DSI_RDBK_DATA0;
276 off += ((rlen - 1) * 4);
277
278 for (i = 0; i < rlen; i++) {
279 data = readl(MIPI_DSI_BASE + off);
280 *lp = ntohl(data); /* to network byte order */
281 lp++;
282
283 off -= 4;
284 }
285
286 if (rdbk_len > 2) {
287 /*First 4 bytes + paded bytes will be header next len bytes would be payload */
288 for (i = 0; i < rdbk_len; i++) {
289 dp = *rp;
290 dp[i] = dp[(res + i) >> 2];
291 }
292 }
293 return rdbk_len;
294}
295
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800296int mipi_dsi_cmds_tx(struct mipi_dsi_cmd *cmds, int count)
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700297{
Ajay Dudanib01e5062011-12-03 23:23:42 -0800298 int ret = 0;
299 struct mipi_dsi_cmd *cm;
300 int i = 0;
301 char pload[256];
302 uint32_t off;
Deepa Dinamania080a402011-11-05 18:59:26 -0700303
Ajay Dudanib01e5062011-12-03 23:23:42 -0800304 /* Align pload at 8 byte boundry */
305 off = pload;
306 off &= 0x07;
307 if (off)
308 off = 8 - off;
309 off += pload;
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700310
Ajay Dudanib01e5062011-12-03 23:23:42 -0800311 cm = cmds;
312 for (i = 0; i < count; i++) {
313 memcpy((void *)off, (cm->payload), cm->size);
314 writel(off, DSI_DMA_CMD_OFFSET);
315 writel(cm->size, DSI_DMA_CMD_LENGTH); // reg 0x48 for this build
316 dsb();
317 ret += dsi_cmd_dma_trigger_for_panel();
Sangani Suryanarayana Raju769f9ac2013-04-30 19:05:06 +0530318 dsb();
319 if (cm->wait)
320 mdelay(cm->wait);
321 else
322 udelay(80);
Ajay Dudanib01e5062011-12-03 23:23:42 -0800323 cm++;
324 }
325 return ret;
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800326}
327
Shashank Mittalcbd271d2011-01-14 15:18:33 -0800328/*
329 * mipi_dsi_cmd_rx: can receive at most 16 bytes
330 * per transaction since it only have 4 32bits reigsters
331 * to hold data.
332 * therefore Maximum Return Packet Size need to be set to 16.
333 * any return data more than MRPS need to be break down
334 * to multiple transactions.
335 */
336int mipi_dsi_cmds_rx(char **rp, int len)
337{
Ajay Dudanib01e5062011-12-03 23:23:42 -0800338 uint32_t *lp, data;
339 char *dp;
340 int i, off, cnt;
341 int rlen, res;
Shashank Mittalcbd271d2011-01-14 15:18:33 -0800342
Ajay Dudanib01e5062011-12-03 23:23:42 -0800343 if (len <= 2)
344 rlen = 4; /* short read */
345 else
346 rlen = MIPI_DSI_MRPS + 6; /* 4 bytes header + 2 bytes crc */
Shashank Mittalcbd271d2011-01-14 15:18:33 -0800347
Ajay Dudanib01e5062011-12-03 23:23:42 -0800348 if (rlen > MIPI_DSI_REG_LEN) {
349 return 0;
350 }
Shashank Mittalcbd271d2011-01-14 15:18:33 -0800351
Ajay Dudanib01e5062011-12-03 23:23:42 -0800352 res = rlen & 0x03;
Shashank Mittalcbd271d2011-01-14 15:18:33 -0800353
Ajay Dudanib01e5062011-12-03 23:23:42 -0800354 rlen += res; /* 4 byte align */
355 lp = (uint32_t *) (*rp);
Shashank Mittalcbd271d2011-01-14 15:18:33 -0800356
Ajay Dudanib01e5062011-12-03 23:23:42 -0800357 cnt = rlen;
358 cnt += 3;
359 cnt >>= 2;
Shashank Mittalcbd271d2011-01-14 15:18:33 -0800360
Ajay Dudanib01e5062011-12-03 23:23:42 -0800361 if (cnt > 4)
362 cnt = 4; /* 4 x 32 bits registers only */
Shashank Mittalcbd271d2011-01-14 15:18:33 -0800363
Ajay Dudanib01e5062011-12-03 23:23:42 -0800364 off = 0x068; /* DSI_RDBK_DATA0 */
365 off += ((cnt - 1) * 4);
Shashank Mittalcbd271d2011-01-14 15:18:33 -0800366
Ajay Dudanib01e5062011-12-03 23:23:42 -0800367 for (i = 0; i < cnt; i++) {
368 data = (uint32_t) readl(MIPI_DSI_BASE + off);
369 *lp++ = ntohl(data); /* to network byte order */
370 off -= 4;
371 }
Shashank Mittalcbd271d2011-01-14 15:18:33 -0800372
Ajay Dudanib01e5062011-12-03 23:23:42 -0800373 if (len > 2) {
374 /*First 4 bytes + paded bytes will be header next len bytes would be payload */
375 for (i = 0; i < len; i++) {
376 dp = *rp;
377 dp[i] = dp[4 + res + i];
378 }
379 }
Shashank Mittalcbd271d2011-01-14 15:18:33 -0800380
Ajay Dudanib01e5062011-12-03 23:23:42 -0800381 return len;
Shashank Mittalcbd271d2011-01-14 15:18:33 -0800382}
383
384static int mipi_dsi_cmd_bta_sw_trigger(void)
385{
Ajay Dudanib01e5062011-12-03 23:23:42 -0800386 uint32_t data;
387 int cnt = 0;
388 int err = 0;
Shashank Mittalcbd271d2011-01-14 15:18:33 -0800389
Ajay Dudanib01e5062011-12-03 23:23:42 -0800390 writel(0x01, MIPI_DSI_BASE + 0x094); /* trigger */
391 while (cnt < 10000) {
392 data = readl(MIPI_DSI_BASE + 0x0004); /*DSI_STATUS */
393 if ((data & 0x0010) == 0)
394 break;
395 cnt++;
396 }
397 if (cnt == 10000)
398 err = 1;
399 return err;
Shashank Mittalcbd271d2011-01-14 15:18:33 -0800400}
401
402static uint32_t mipi_novatek_manufacture_id(void)
403{
Ajay Dudanib01e5062011-12-03 23:23:42 -0800404 char rec_buf[24];
405 char *rp = rec_buf;
406 uint32_t *lp, data;
Shashank Mittalcbd271d2011-01-14 15:18:33 -0800407
Ajay Dudanib01e5062011-12-03 23:23:42 -0800408 mipi_dsi_cmds_tx(&novatek_panel_manufacture_id_cmd, 1);
409 mipi_dsi_cmds_rx(&rp, 3);
Shashank Mittalcbd271d2011-01-14 15:18:33 -0800410
Ajay Dudanib01e5062011-12-03 23:23:42 -0800411 lp = (uint32_t *) rp;
412 data = (uint32_t) * lp;
413 data = ntohl(data);
414 data = data >> 8;
415 return data;
Shashank Mittalcbd271d2011-01-14 15:18:33 -0800416}
417
Siddhartha Agrawal980b5ee2013-05-30 12:17:50 -0700418int mdss_dsi_panel_initialize(struct mipi_dsi_panel_config *pinfo, uint32_t
419 broadcast)
Siddhartha Agrawal06bb82f2013-05-24 12:32:33 -0700420{
421 uint8_t DMA_STREAM1 = 0; // for mdp display processor path
422 uint8_t EMBED_MODE1 = 1; // from frame buffer
423 uint8_t POWER_MODE2 = 1; // from frame buffer
424 uint8_t PACK_TYPE1; // long packet
425 uint8_t VC1 = 0;
426 uint8_t DT1 = 0; // non embedded mode
427 uint8_t WC1 = 0; // for non embedded mode only
428 int status = 0;
429 uint8_t DLNx_EN;
Siddhartha Agrawal2679a822013-05-31 19:15:12 -0700430 uint8_t lane_swap = 0;
Siddhartha Agrawalb6c861f2013-05-31 19:36:44 -0700431 uint32_t timing_ctl = 0;
Siddhartha Agrawal06bb82f2013-05-24 12:32:33 -0700432
Terence Hampsoncc3345c2013-06-27 15:30:10 -0400433#if (DISPLAY_TYPE_MDSS == 1)
Siddhartha Agrawal06bb82f2013-05-24 12:32:33 -0700434 switch (pinfo->num_of_lanes) {
435 default:
436 case 1:
437 DLNx_EN = 1; // 1 lane
438 break;
439 case 2:
440 DLNx_EN = 3; // 2 lane
441 break;
442 case 3:
443 DLNx_EN = 7; // 3 lane
444 break;
445 case 4:
446 DLNx_EN = 0x0F; /* 4 lanes */
447 break;
448 }
449
450 PACK_TYPE1 = pinfo->pack;
Siddhartha Agrawal2679a822013-05-31 19:15:12 -0700451 lane_swap = pinfo->lane_swap;
Siddhartha Agrawalb6c861f2013-05-31 19:36:44 -0700452 timing_ctl = ((pinfo->t_clk_post << 8) | pinfo->t_clk_pre);
Siddhartha Agrawal06bb82f2013-05-24 12:32:33 -0700453
Siddhartha Agrawal980b5ee2013-05-30 12:17:50 -0700454 if (broadcast) {
455 writel(0x0001, MIPI_DSI1_BASE + SOFT_RESET);
456 writel(0x0000, MIPI_DSI1_BASE + SOFT_RESET);
Siddhartha Agrawal06bb82f2013-05-24 12:32:33 -0700457
Siddhartha Agrawal980b5ee2013-05-30 12:17:50 -0700458 writel((0 << 16) | 0x3f, MIPI_DSI1_BASE + CLK_CTRL); /* Turn on all DSI Clks */
459 writel(DMA_STREAM1 << 8 | 0x04, MIPI_DSI1_BASE + TRIG_CTRL); // reg 0x80 dma trigger: sw
460 // trigger 0x4; dma stream1
461
462 writel(0 << 30 | DLNx_EN << 4 | 0x105, MIPI_DSI1_BASE + CTRL); // reg 0x00 for this
463 // build
464 writel(broadcast << 31 | EMBED_MODE1 << 28 | POWER_MODE2 << 26
465 | PACK_TYPE1 << 24 | VC1 << 22 | DT1 << 16 | WC1,
466 MIPI_DSI1_BASE + COMMAND_MODE_DMA_CTRL);
Siddhartha Agrawal2679a822013-05-31 19:15:12 -0700467
468 writel(lane_swap, MIPI_DSI1_BASE + LANE_SWAP_CTL);
Siddhartha Agrawalb6c861f2013-05-31 19:36:44 -0700469 writel(timing_ctl, MIPI_DSI1_BASE + TIMING_CTL);
Siddhartha Agrawal980b5ee2013-05-30 12:17:50 -0700470 }
471
472 writel(0x0001, MIPI_DSI0_BASE + SOFT_RESET);
473 writel(0x0000, MIPI_DSI0_BASE + SOFT_RESET);
474
475 writel((0 << 16) | 0x3f, MIPI_DSI0_BASE + CLK_CTRL); /* Turn on all DSI Clks */
476 writel(DMA_STREAM1 << 8 | 0x04, MIPI_DSI0_BASE + TRIG_CTRL); // reg 0x80 dma trigger: sw
Siddhartha Agrawal06bb82f2013-05-24 12:32:33 -0700477 // trigger 0x4; dma stream1
478
Siddhartha Agrawal980b5ee2013-05-30 12:17:50 -0700479 writel(0 << 30 | DLNx_EN << 4 | 0x105, MIPI_DSI0_BASE + CTRL); // reg 0x00 for this
Siddhartha Agrawal06bb82f2013-05-24 12:32:33 -0700480 // build
Siddhartha Agrawal980b5ee2013-05-30 12:17:50 -0700481 writel(broadcast << 31 | EMBED_MODE1 << 28 | POWER_MODE2 << 26
Siddhartha Agrawal06bb82f2013-05-24 12:32:33 -0700482 | PACK_TYPE1 << 24 | VC1 << 22 | DT1 << 16 | WC1,
Siddhartha Agrawal980b5ee2013-05-30 12:17:50 -0700483 MIPI_DSI0_BASE + COMMAND_MODE_DMA_CTRL);
Siddhartha Agrawal06bb82f2013-05-24 12:32:33 -0700484
Siddhartha Agrawal2679a822013-05-31 19:15:12 -0700485 writel(lane_swap, MIPI_DSI0_BASE + LANE_SWAP_CTL);
Siddhartha Agrawalb6c861f2013-05-31 19:36:44 -0700486 writel(timing_ctl, MIPI_DSI0_BASE + TIMING_CTL);
Siddhartha Agrawal2679a822013-05-31 19:15:12 -0700487
Siddhartha Agrawal980b5ee2013-05-30 12:17:50 -0700488 if (pinfo->panel_cmds) {
Siddhartha Agrawal06bb82f2013-05-24 12:32:33 -0700489
Siddhartha Agrawal980b5ee2013-05-30 12:17:50 -0700490 if (broadcast) {
491 status = mdss_dual_dsi_cmds_tx(pinfo->panel_cmds,
492 pinfo->num_of_panel_cmds);
493
494 } else {
495 status = mipi_dsi_cmds_tx(pinfo->panel_cmds,
496 pinfo->num_of_panel_cmds);
Casey Piper84036752013-09-05 14:56:37 -0700497 if (!status && target_panel_auto_detect_enabled())
498 status =
Shivaraj Shetty64604032013-11-14 16:44:10 +0530499 mdss_dsi_read_panel_signature(pinfo->signature);
Siddhartha Agrawal980b5ee2013-05-30 12:17:50 -0700500 }
501 }
Terence Hampsoncc3345c2013-06-27 15:30:10 -0400502#endif
Siddhartha Agrawal06bb82f2013-05-24 12:32:33 -0700503 return status;
504}
505
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800506int mipi_dsi_panel_initialize(struct mipi_dsi_panel_config *pinfo)
507{
Siddhartha Agrawal3e694ea2013-01-23 17:01:31 -0800508 uint8_t DMA_STREAM1 = 0; // for mdp display processor path
509 uint8_t EMBED_MODE1 = 1; // from frame buffer
510 uint8_t POWER_MODE2 = 1; // from frame buffer
511 uint8_t PACK_TYPE1; // long packet
512 uint8_t VC1 = 0;
513 uint8_t DT1 = 0; // non embedded mode
514 uint8_t WC1 = 0; // for non embedded mode only
Ajay Dudanib01e5062011-12-03 23:23:42 -0800515 int status = 0;
Siddhartha Agrawal3e694ea2013-01-23 17:01:31 -0800516 uint8_t DLNx_EN;
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700517
Ajay Dudanib01e5062011-12-03 23:23:42 -0800518 switch (pinfo->num_of_lanes) {
519 default:
520 case 1:
521 DLNx_EN = 1; // 1 lane
522 break;
523 case 2:
524 DLNx_EN = 3; // 2 lane
525 break;
526 case 3:
527 DLNx_EN = 7; // 3 lane
528 break;
Amir Samuelov2d4ba162012-07-22 11:53:14 +0300529 case 4:
530 DLNx_EN = 0x0F; /* 4 lanes */
531 break;
Ajay Dudanib01e5062011-12-03 23:23:42 -0800532 }
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800533
Siddhartha Agrawal3e694ea2013-01-23 17:01:31 -0800534 PACK_TYPE1 = pinfo->pack;
535
Ajay Dudanib01e5062011-12-03 23:23:42 -0800536 writel(0x0001, DSI_SOFT_RESET);
537 writel(0x0000, DSI_SOFT_RESET);
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800538
Ajay Dudanib01e5062011-12-03 23:23:42 -0800539 writel((0 << 16) | 0x3f, DSI_CLK_CTRL); /* Turn on all DSI Clks */
540 writel(DMA_STREAM1 << 8 | 0x04, DSI_TRIG_CTRL); // reg 0x80 dma trigger: sw
541 // trigger 0x4; dma stream1
Kinson Chike5c93432011-06-17 09:10:29 -0700542
Ajay Dudanib01e5062011-12-03 23:23:42 -0800543 writel(0 << 30 | DLNx_EN << 4 | 0x105, DSI_CTRL); // reg 0x00 for this
544 // build
545 writel(EMBED_MODE1 << 28 | POWER_MODE2 << 26
546 | PACK_TYPE1 << 24 | VC1 << 22 | DT1 << 16 | WC1,
547 DSI_COMMAND_MODE_DMA_CTRL);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700548
Amir Samuelov2d4ba162012-07-22 11:53:14 +0300549 if (pinfo->panel_cmds)
550 status = mipi_dsi_cmds_tx(pinfo->panel_cmds,
551 pinfo->num_of_panel_cmds);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700552
Ajay Dudanib01e5062011-12-03 23:23:42 -0800553 return status;
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700554}
555
Kinson Chike5c93432011-06-17 09:10:29 -0700556//TODO: Clean up arguments being passed in not being used
Ajay Dudanib01e5062011-12-03 23:23:42 -0800557int
558config_dsi_video_mode(unsigned short disp_width, unsigned short disp_height,
559 unsigned short img_width, unsigned short img_height,
560 unsigned short hsync_porch0_fp,
561 unsigned short hsync_porch0_bp,
562 unsigned short vsync_porch0_fp,
563 unsigned short vsync_porch0_bp,
564 unsigned short hsync_width,
565 unsigned short vsync_width, unsigned short dst_format,
566 unsigned short traffic_mode, unsigned short datalane_num)
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700567{
568
Ajay Dudanib01e5062011-12-03 23:23:42 -0800569 unsigned char DST_FORMAT;
570 unsigned char TRAFIC_MODE;
571 unsigned char DLNx_EN;
572 // video mode data ctrl
573 int status = 0;
574 unsigned long low_pwr_stop_mode = 0;
575 unsigned char eof_bllp_pwr = 0x9;
576 unsigned char interleav = 0;
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700577
Ajay Dudanib01e5062011-12-03 23:23:42 -0800578 // disable mdp first
579 mdp_disable();
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700580
Ajay Dudanib01e5062011-12-03 23:23:42 -0800581 writel(0x00000000, DSI_CLK_CTRL);
582 writel(0x00000000, DSI_CLK_CTRL);
583 writel(0x00000000, DSI_CLK_CTRL);
584 writel(0x00000000, DSI_CLK_CTRL);
585 writel(0x00000002, DSI_CLK_CTRL);
586 writel(0x00000006, DSI_CLK_CTRL);
587 writel(0x0000000e, DSI_CLK_CTRL);
588 writel(0x0000001e, DSI_CLK_CTRL);
589 writel(0x0000003e, DSI_CLK_CTRL);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700590
Ajay Dudanib01e5062011-12-03 23:23:42 -0800591 writel(0, DSI_CTRL);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700592
Ajay Dudanib01e5062011-12-03 23:23:42 -0800593 writel(0, DSI_ERR_INT_MASK0);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700594
Ajay Dudanib01e5062011-12-03 23:23:42 -0800595 DST_FORMAT = 0; // RGB565
596 dprintf(SPEW, "DSI_Video_Mode - Dst Format: RGB565\n");
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700597
Ajay Dudanib01e5062011-12-03 23:23:42 -0800598 DLNx_EN = 1; // 1 lane with clk programming
599 dprintf(SPEW, "Data Lane: 1 lane\n");
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700600
Ajay Dudanib01e5062011-12-03 23:23:42 -0800601 TRAFIC_MODE = 0; // non burst mode with sync pulses
602 dprintf(SPEW, "Traffic mode: non burst mode with sync pulses\n");
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700603
Ajay Dudanib01e5062011-12-03 23:23:42 -0800604 writel(0x02020202, DSI_INT_CTRL);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700605
Siddhartha Agrawal3e694ea2013-01-23 17:01:31 -0800606 writel(((hsync_width + img_width + hsync_porch0_bp) << 16)
607 | (hsync_width + hsync_porch0_bp),
Ajay Dudanib01e5062011-12-03 23:23:42 -0800608 DSI_VIDEO_MODE_ACTIVE_H);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700609
Siddhartha Agrawal3e694ea2013-01-23 17:01:31 -0800610 writel(((vsync_width + img_height + vsync_porch0_bp) << 16)
611 | (vsync_width + vsync_porch0_bp),
Ajay Dudanib01e5062011-12-03 23:23:42 -0800612 DSI_VIDEO_MODE_ACTIVE_V);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700613
Siddhartha Agrawal3e694ea2013-01-23 17:01:31 -0800614 writel(((vsync_width + img_height + vsync_porch0_fp + vsync_porch0_bp - 1) << 16)
615 | (hsync_width + img_width + hsync_porch0_fp + hsync_porch0_bp - 1),
Ajay Dudanib01e5062011-12-03 23:23:42 -0800616 DSI_VIDEO_MODE_TOTAL);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700617
Ajay Dudanib01e5062011-12-03 23:23:42 -0800618 writel((hsync_width << 16) | 0, DSI_VIDEO_MODE_HSYNC);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700619
Ajay Dudanib01e5062011-12-03 23:23:42 -0800620 writel(0 << 16 | 0, DSI_VIDEO_MODE_VSYNC);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700621
Ajay Dudanib01e5062011-12-03 23:23:42 -0800622 writel(vsync_width << 16 | 0, DSI_VIDEO_MODE_VSYNC_VPOS);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700623
Ajay Dudanib01e5062011-12-03 23:23:42 -0800624 writel(1, DSI_EOT_PACKET_CTRL);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700625
Ajay Dudanib01e5062011-12-03 23:23:42 -0800626 writel(0x00000100, DSI_MISR_VIDEO_CTRL);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700627
Ajay Dudanib01e5062011-12-03 23:23:42 -0800628 writel(low_pwr_stop_mode << 16 | eof_bllp_pwr << 12 | TRAFIC_MODE << 8
629 | DST_FORMAT << 4 | 0x0, DSI_VIDEO_MODE_CTRL);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700630
Ajay Dudanib01e5062011-12-03 23:23:42 -0800631 writel(0x67, DSI_CAL_STRENGTH_CTRL);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700632
Ajay Dudanib01e5062011-12-03 23:23:42 -0800633 writel(0x80006711, DSI_CAL_CTRL);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700634
Ajay Dudanib01e5062011-12-03 23:23:42 -0800635 writel(0x00010100, DSI_MISR_VIDEO_CTRL);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700636
Ajay Dudanib01e5062011-12-03 23:23:42 -0800637 writel(0x00010100, DSI_INT_CTRL);
638 writel(0x02010202, DSI_INT_CTRL);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700639
Ajay Dudanib01e5062011-12-03 23:23:42 -0800640 writel(0x02030303, DSI_INT_CTRL);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700641
Ajay Dudanib01e5062011-12-03 23:23:42 -0800642 writel(interleav << 30 | 0 << 24 | 0 << 20 | DLNx_EN << 4
643 | 0x103, DSI_CTRL);
644 mdelay(10);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700645
Ajay Dudanib01e5062011-12-03 23:23:42 -0800646 return status;
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700647}
648
Ajay Dudanib01e5062011-12-03 23:23:42 -0800649int
650config_dsi_cmd_mode(unsigned short disp_width, unsigned short disp_height,
651 unsigned short img_width, unsigned short img_height,
652 unsigned short dst_format,
653 unsigned short traffic_mode, unsigned short datalane_num)
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800654{
Ajay Dudanib01e5062011-12-03 23:23:42 -0800655 unsigned char DST_FORMAT;
656 unsigned char TRAFIC_MODE;
657 unsigned char DLNx_EN;
658 // video mode data ctrl
659 int status = 0;
Greg Griscod6250552011-06-29 14:40:23 -0700660 unsigned char interleav = 0;
661 unsigned char ystride = 0x03;
Ajay Dudanib01e5062011-12-03 23:23:42 -0800662 // disable mdp first
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800663
Ajay Dudanib01e5062011-12-03 23:23:42 -0800664 writel(0x00000000, DSI_CLK_CTRL);
665 writel(0x00000000, DSI_CLK_CTRL);
666 writel(0x00000000, DSI_CLK_CTRL);
667 writel(0x00000000, DSI_CLK_CTRL);
668 writel(0x00000002, DSI_CLK_CTRL);
669 writel(0x00000006, DSI_CLK_CTRL);
670 writel(0x0000000e, DSI_CLK_CTRL);
671 writel(0x0000001e, DSI_CLK_CTRL);
672 writel(0x0000003e, DSI_CLK_CTRL);
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800673
Ajay Dudanib01e5062011-12-03 23:23:42 -0800674 writel(0x10000000, DSI_ERR_INT_MASK0);
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800675
Ajay Dudanib01e5062011-12-03 23:23:42 -0800676 // writel(0, DSI_CTRL);
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800677
Ajay Dudanib01e5062011-12-03 23:23:42 -0800678 // writel(0, DSI_ERR_INT_MASK0);
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800679
Ajay Dudanib01e5062011-12-03 23:23:42 -0800680 DST_FORMAT = 8; // RGB888
681 dprintf(SPEW, "DSI_Cmd_Mode - Dst Format: RGB888\n");
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800682
Ajay Dudanib01e5062011-12-03 23:23:42 -0800683 DLNx_EN = 3; // 2 lane with clk programming
684 dprintf(SPEW, "Data Lane: 2 lane\n");
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800685
Ajay Dudanib01e5062011-12-03 23:23:42 -0800686 TRAFIC_MODE = 0; // non burst mode with sync pulses
687 dprintf(SPEW, "Traffic mode: non burst mode with sync pulses\n");
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800688
Ajay Dudanib01e5062011-12-03 23:23:42 -0800689 writel(0x02020202, DSI_INT_CTRL);
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800690
Ajay Dudanib01e5062011-12-03 23:23:42 -0800691 writel(0x00100000 | DST_FORMAT, DSI_COMMAND_MODE_MDP_CTRL);
692 writel((img_width * ystride + 1) << 16 | 0x0039,
693 DSI_COMMAND_MODE_MDP_STREAM0_CTRL);
694 writel((img_width * ystride + 1) << 16 | 0x0039,
695 DSI_COMMAND_MODE_MDP_STREAM1_CTRL);
696 writel(img_height << 16 | img_width,
697 DSI_COMMAND_MODE_MDP_STREAM0_TOTAL);
698 writel(img_height << 16 | img_width,
699 DSI_COMMAND_MODE_MDP_STREAM1_TOTAL);
700 writel(0xEE, DSI_CAL_STRENGTH_CTRL);
701 writel(0x80000000, DSI_CAL_CTRL);
702 writel(0x40, DSI_TRIG_CTRL);
703 writel(0x13c2c, DSI_COMMAND_MODE_MDP_DCS_CMD_CTRL);
704 writel(interleav << 30 | 0 << 24 | 0 << 20 | DLNx_EN << 4 | 0x105,
705 DSI_CTRL);
706 mdelay(10);
707 writel(0x10000000, DSI_COMMAND_MODE_DMA_CTRL);
708 writel(0x10000000, DSI_MISR_CMD_CTRL);
709 writel(0x00000040, DSI_ERR_INT_MASK0);
710 writel(0x1, DSI_EOT_PACKET_CTRL);
711 // writel(0x0, MDP_OVERLAYPROC0_START);
712 mdp_start_dma();
713 mdelay(10);
714 writel(0x1, DSI_CMD_MODE_MDP_SW_TRIGGER);
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800715
Ajay Dudanib01e5062011-12-03 23:23:42 -0800716 status = 1;
717 return status;
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800718}
719
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800720int mipi_dsi_video_config(unsigned short num_of_lanes)
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700721{
722
Ajay Dudanib01e5062011-12-03 23:23:42 -0800723 int status = 0;
724 unsigned long ReadValue;
725 unsigned long count = 0;
726 unsigned long low_pwr_stop_mode = 0; // low power mode 0x1111 start from
727 // bit16, high spd mode 0x0
728 unsigned char eof_bllp_pwr = 0x9; // bit 12, 15, 1:low power stop mode or
729 // let cmd mode eng send packets in hs
730 // or lp mode
731 unsigned short image_wd = mipi_fb_cfg.width;
732 unsigned short image_ht = mipi_fb_cfg.height;
Ajay Dudanib01e5062011-12-03 23:23:42 -0800733 unsigned short display_wd = mipi_fb_cfg.width;
734 unsigned short display_ht = mipi_fb_cfg.height;
735 unsigned short hsync_porch_fp = MIPI_HSYNC_FRONT_PORCH_DCLK;
736 unsigned short hsync_porch_bp = MIPI_HSYNC_BACK_PORCH_DCLK;
737 unsigned short vsync_porch_fp = MIPI_VSYNC_FRONT_PORCH_LINES;
738 unsigned short vsync_porch_bp = MIPI_VSYNC_BACK_PORCH_LINES;
739 unsigned short hsync_width = MIPI_HSYNC_PULSE_WIDTH;
740 unsigned short vsync_width = MIPI_VSYNC_PULSE_WIDTH;
741 unsigned short dst_format = 0;
742 unsigned short traffic_mode = 0;
Ajay Dudanib01e5062011-12-03 23:23:42 -0800743 unsigned short pack_pattern = 0x12; //BGR
744 unsigned char ystride = 3;
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700745
Ajay Dudanib01e5062011-12-03 23:23:42 -0800746 low_pwr_stop_mode = 0x1111; // low pwr mode bit16:HSA, bit20:HBA,
747 // bit24:HFP, bit28:PULSE MODE, need enough
748 // time for swithc from LP to HS
749 eof_bllp_pwr = 0x9; // low power stop mode or let cmd mode eng send
750 // packets in hs or lp mode
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700751
Ajay Dudanib01e5062011-12-03 23:23:42 -0800752 status +=
753 config_dsi_video_mode(display_wd, display_ht, image_wd, image_ht,
754 hsync_porch_fp, hsync_porch_bp,
755 vsync_porch_fp, vsync_porch_bp, hsync_width,
756 vsync_width, dst_format, traffic_mode,
757 num_of_lanes);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700758
Ajay Dudanib01e5062011-12-03 23:23:42 -0800759 status +=
760 mdp_setup_dma_p_video_mode(display_wd, display_ht, image_wd,
761 image_ht, hsync_porch_fp, hsync_porch_bp,
762 vsync_porch_fp, vsync_porch_bp,
763 hsync_width, vsync_width, MIPI_FB_ADDR,
764 image_wd, pack_pattern, ystride);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700765
Ajay Dudanib01e5062011-12-03 23:23:42 -0800766 ReadValue = readl(DSI_INT_CTRL) & 0x00010000;
767 while (ReadValue != 0x00010000) {
768 ReadValue = readl(DSI_INT_CTRL) & 0x00010000;
769 count++;
770 if (count > 0xffff) {
771 status = FAIL;
772 dprintf(CRITICAL, "Video lane test failed\n");
773 return status;
774 }
775 }
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700776
Ajay Dudanib01e5062011-12-03 23:23:42 -0800777 dprintf(SPEW, "Video lane tested successfully\n");
778 return status;
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700779}
780
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800781int is_cmd_mode_enabled(void)
782{
Ajay Dudanib01e5062011-12-03 23:23:42 -0800783 return cmd_mode_status;
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800784}
785
Kinson Chike5c93432011-06-17 09:10:29 -0700786#if DISPLAY_MIPI_PANEL_NOVATEK_BLUE
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800787void mipi_dsi_cmd_mode_trigger(void)
788{
Ajay Dudanib01e5062011-12-03 23:23:42 -0800789 int status = 0;
790 unsigned short display_wd = mipi_fb_cfg.width;
791 unsigned short display_ht = mipi_fb_cfg.height;
792 unsigned short image_wd = mipi_fb_cfg.width;
793 unsigned short image_ht = mipi_fb_cfg.height;
794 unsigned short dst_format = 0;
795 unsigned short traffic_mode = 0;
796 struct mipi_dsi_panel_config *panel_info = &novatek_panel_info;
797 status += mipi_dsi_cmd_config(mipi_fb_cfg, panel_info->num_of_lanes);
798 mdelay(50);
799 config_dsi_cmd_mode(display_wd, display_ht, image_wd, image_ht,
800 dst_format, traffic_mode,
801 panel_info->num_of_lanes /* num_of_lanes */ );
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800802}
Kinson Chike5c93432011-06-17 09:10:29 -0700803#endif
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800804
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700805void mipi_dsi_shutdown(void)
806{
Amol Jadi6834f1a2012-06-29 14:42:59 -0700807 if(!target_cont_splash_screen())
808 {
809 mdp_shutdown();
810 writel(0x01010101, DSI_INT_CTRL);
811 writel(0x13FF3BFF, DSI_ERR_INT_MASK0);
Shashank Mittal4bfb2e32012-04-16 10:56:27 -0700812
813#if (DISPLAY_MIPI_PANEL_NOVATEK_BLUE \
Amol Jadi6834f1a2012-06-29 14:42:59 -0700814 || DISPLAY_MIPI_PANEL_TOSHIBA)
815 secure_writel(0x0, DSI_CC_REG);
816 secure_writel(0x0, DSI_PIXEL_CC_REG);
Kinson Chike5c93432011-06-17 09:10:29 -0700817#endif
Amol Jadi6834f1a2012-06-29 14:42:59 -0700818
819 writel(0, DSI_CLK_CTRL);
820 writel(0, DSI_CTRL);
821 writel(0, DSIPHY_PLL_CTRL(0));
822 }
823 else
824 {
Chandan Uddaraju4877d372011-07-21 12:51:51 -0700825 /* To keep the splash screen displayed till kernel driver takes
826 control, do not turn off the video mode engine and clocks.
827 Only disabling the MIPI DSI IRQs */
828 writel(0x01010101, DSI_INT_CTRL);
829 writel(0x13FF3BFF, DSI_ERR_INT_MASK0);
Amol Jadi6834f1a2012-06-29 14:42:59 -0700830 }
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700831}
832
833struct fbcon_config *mipi_init(void)
834{
Ajay Dudanib01e5062011-12-03 23:23:42 -0800835 int status = 0;
836 struct mipi_dsi_panel_config *panel_info = get_panel_info();
Channagoud Kadabi539ef722012-03-29 16:02:50 +0530837
838 if (panel_info == NULL) {
839 dprintf(CRITICAL, "Panel info is null\n");
840 return NULL;
841 }
842
Ajay Dudanib01e5062011-12-03 23:23:42 -0800843 /* Enable MMSS_AHB_ARB_MATER_PORT_E for arbiter master0 and master 1 request */
Terence Hampsonf49ff4e2013-06-18 15:11:31 -0400844#if (!DISPLAY_MIPI_PANEL_RENESAS && !DISPLAY_TYPE_DSI6G && !DISPLAY_TYPE_8610)
Ajay Dudanib01e5062011-12-03 23:23:42 -0800845 writel(0x00001800, MMSS_SFPB_GPREG);
Aparna Mallavarapuf712f5e2011-08-04 21:11:00 +0530846#endif
Kinson Chike5c93432011-06-17 09:10:29 -0700847
848#if DISPLAY_MIPI_PANEL_TOSHIBA_MDT61
Ajay Dudanib01e5062011-12-03 23:23:42 -0800849 mipi_dsi_phy_init(panel_info);
Kinson Chike5c93432011-06-17 09:10:29 -0700850#else
Ajay Dudanib01e5062011-12-03 23:23:42 -0800851 mipi_dsi_phy_ctrl_config(panel_info);
Kinson Chike5c93432011-06-17 09:10:29 -0700852#endif
853
Ajay Dudanib01e5062011-12-03 23:23:42 -0800854 status += mipi_dsi_panel_initialize(panel_info);
Kinson Chike5c93432011-06-17 09:10:29 -0700855
Shashank Mittalcbd271d2011-01-14 15:18:33 -0800856#if DISPLAY_MIPI_PANEL_NOVATEK_BLUE
Ajay Dudanib01e5062011-12-03 23:23:42 -0800857 mipi_dsi_cmd_bta_sw_trigger();
858 mipi_novatek_manufacture_id();
Shashank Mittalcbd271d2011-01-14 15:18:33 -0800859#endif
Ajay Dudanib01e5062011-12-03 23:23:42 -0800860 mipi_fb_cfg.base = MIPI_FB_ADDR;
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700861
Ajay Dudanib01e5062011-12-03 23:23:42 -0800862 if (panel_info->mode == MIPI_VIDEO_MODE)
863 status += mipi_dsi_video_config(panel_info->num_of_lanes);
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800864
Ajay Dudanib01e5062011-12-03 23:23:42 -0800865 if (panel_info->mode == MIPI_CMD_MODE)
866 cmd_mode_status = 1;
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800867
Ajay Dudanib01e5062011-12-03 23:23:42 -0800868 return &mipi_fb_cfg;
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700869}
Shashank Mittal4bfb2e32012-04-16 10:56:27 -0700870
871int mipi_config(struct msm_fb_panel_data *panel)
872{
873 int ret = NO_ERROR;
874 struct msm_panel_info *pinfo;
875 struct mipi_dsi_panel_config mipi_pinfo;
876
877 if (!panel)
878 return ERR_INVALID_ARGS;
879
880 pinfo = &(panel->panel_info);
881 mipi_pinfo.mode = pinfo->mipi.mode;
882 mipi_pinfo.num_of_lanes = pinfo->mipi.num_of_lanes;
883 mipi_pinfo.dsi_phy_config = pinfo->mipi.dsi_phy_db;
884 mipi_pinfo.panel_cmds = pinfo->mipi.panel_cmds;
885 mipi_pinfo.num_of_panel_cmds = pinfo->mipi.num_of_panel_cmds;
Channagoud Kadabi539ef722012-03-29 16:02:50 +0530886 mipi_pinfo.lane_swap = pinfo->mipi.lane_swap;
Siddhartha Agrawal3e694ea2013-01-23 17:01:31 -0800887 mipi_pinfo.pack = 1;
Shashank Mittal4bfb2e32012-04-16 10:56:27 -0700888
889 /* Enable MMSS_AHB_ARB_MATER_PORT_E for
890 arbiter master0 and master 1 request */
Terence Hampsonf49ff4e2013-06-18 15:11:31 -0400891#if (!DISPLAY_MIPI_PANEL_RENESAS && !DISPLAY_TYPE_DSI6G && !DISPLAY_TYPE_8610)
Shashank Mittal4bfb2e32012-04-16 10:56:27 -0700892 writel(0x00001800, MMSS_SFPB_GPREG);
893#endif
894
895 mipi_dsi_phy_init(&mipi_pinfo);
896
897 ret += mipi_dsi_panel_initialize(&mipi_pinfo);
898
Channagoud Kadabi01c91822012-06-06 15:53:30 +0530899 if (pinfo->rotate && panel->rotate)
900 pinfo->rotate();
901
Shashank Mittal4bfb2e32012-04-16 10:56:27 -0700902 return ret;
903}
904
Siddhartha Agrawal06bb82f2013-05-24 12:32:33 -0700905int mdss_dsi_video_mode_config(uint16_t disp_width,
906 uint16_t disp_height,
907 uint16_t img_width,
908 uint16_t img_height,
909 uint16_t hsync_porch0_fp,
910 uint16_t hsync_porch0_bp,
911 uint16_t vsync_porch0_fp,
912 uint16_t vsync_porch0_bp,
913 uint16_t hsync_width,
914 uint16_t vsync_width,
915 uint16_t dst_format,
916 uint16_t traffic_mode,
917 uint8_t lane_en,
918 uint16_t low_pwr_stop_mode,
919 uint8_t eof_bllp_pwr,
Siddhartha Agrawal6e760042013-05-30 21:10:18 -0700920 uint8_t interleav,
921 uint32_t ctl_base)
Siddhartha Agrawal06bb82f2013-05-24 12:32:33 -0700922{
Siddhartha Agrawal06bb82f2013-05-24 12:32:33 -0700923 int status = 0;
924
Terence Hampsoncc3345c2013-06-27 15:30:10 -0400925#if (DISPLAY_TYPE_MDSS == 1)
Siddhartha Agrawal06bb82f2013-05-24 12:32:33 -0700926 /* disable mdp first */
927 mdp_disable();
928
Siddhartha Agrawal6e760042013-05-30 21:10:18 -0700929 writel(0x00000000, ctl_base + CLK_CTRL);
930 writel(0x00000002, ctl_base + CLK_CTRL);
931 writel(0x00000006, ctl_base + CLK_CTRL);
932 writel(0x0000000e, ctl_base + CLK_CTRL);
933 writel(0x0000001e, ctl_base + CLK_CTRL);
934 writel(0x0000023f, ctl_base + CLK_CTRL);
Siddhartha Agrawal06bb82f2013-05-24 12:32:33 -0700935
Siddhartha Agrawal6e760042013-05-30 21:10:18 -0700936 writel(0, ctl_base + CTRL);
Siddhartha Agrawal06bb82f2013-05-24 12:32:33 -0700937
Dhaval Patel398c3742013-11-04 18:41:26 -0800938 writel(0, ctl_base + ERR_INT_MASK0);
Siddhartha Agrawal06bb82f2013-05-24 12:32:33 -0700939
Siddhartha Agrawal6e760042013-05-30 21:10:18 -0700940 writel(0x02020202, ctl_base + INT_CTRL);
Siddhartha Agrawal06bb82f2013-05-24 12:32:33 -0700941
942 writel(((disp_width + hsync_porch0_bp) << 16) | hsync_porch0_bp,
Siddhartha Agrawal6e760042013-05-30 21:10:18 -0700943 ctl_base + VIDEO_MODE_ACTIVE_H);
Siddhartha Agrawal06bb82f2013-05-24 12:32:33 -0700944
945 writel(((disp_height + vsync_porch0_bp) << 16) | (vsync_porch0_bp),
Siddhartha Agrawal6e760042013-05-30 21:10:18 -0700946 ctl_base + VIDEO_MODE_ACTIVE_V);
Siddhartha Agrawal06bb82f2013-05-24 12:32:33 -0700947
Terence Hampson7385f6a2013-08-16 15:31:25 -0400948 if (mdp_get_revision() >= MDP_REV_41 ||
949 mdp_get_revision() == MDP_REV_304) {
Siddhartha Agrawal06bb82f2013-05-24 12:32:33 -0700950 writel(((disp_height + vsync_porch0_fp
951 + vsync_porch0_bp - 1) << 16)
952 | (disp_width + hsync_porch0_fp
953 + hsync_porch0_bp - 1),
Siddhartha Agrawal6e760042013-05-30 21:10:18 -0700954 ctl_base + VIDEO_MODE_TOTAL);
Siddhartha Agrawal06bb82f2013-05-24 12:32:33 -0700955 } else {
956 writel(((disp_height + vsync_porch0_fp
957 + vsync_porch0_bp) << 16)
958 | (disp_width + hsync_porch0_fp
959 + hsync_porch0_bp),
Siddhartha Agrawal6e760042013-05-30 21:10:18 -0700960 ctl_base + VIDEO_MODE_TOTAL);
Siddhartha Agrawal06bb82f2013-05-24 12:32:33 -0700961 }
962
Siddhartha Agrawal6e760042013-05-30 21:10:18 -0700963 writel((hsync_width << 16) | 0, ctl_base + VIDEO_MODE_HSYNC);
Siddhartha Agrawal06bb82f2013-05-24 12:32:33 -0700964
Siddhartha Agrawal6e760042013-05-30 21:10:18 -0700965 writel(0 << 16 | 0, ctl_base + VIDEO_MODE_VSYNC);
Siddhartha Agrawal06bb82f2013-05-24 12:32:33 -0700966
Siddhartha Agrawal6e760042013-05-30 21:10:18 -0700967 writel(vsync_width << 16 | 0, ctl_base + VIDEO_MODE_VSYNC_VPOS);
Siddhartha Agrawal06bb82f2013-05-24 12:32:33 -0700968
Siddhartha Agrawal6e760042013-05-30 21:10:18 -0700969 writel(0x0, ctl_base + EOT_PACKET_CTRL);
Siddhartha Agrawal06bb82f2013-05-24 12:32:33 -0700970
Siddhartha Agrawal6e760042013-05-30 21:10:18 -0700971 writel(0x00000100, ctl_base + MISR_VIDEO_CTRL);
Siddhartha Agrawal06bb82f2013-05-24 12:32:33 -0700972
973 if (mdp_get_revision() >= MDP_REV_41) {
974 writel(low_pwr_stop_mode << 16 |
975 eof_bllp_pwr << 12 | traffic_mode << 8
Siddhartha Agrawal6e760042013-05-30 21:10:18 -0700976 | dst_format << 4 | 0x0, ctl_base + VIDEO_MODE_CTRL);
Siddhartha Agrawal06bb82f2013-05-24 12:32:33 -0700977 } else {
978 writel(1 << 28 | 1 << 24 | 1 << 20 | low_pwr_stop_mode << 16 |
979 eof_bllp_pwr << 12 | traffic_mode << 8
Siddhartha Agrawal6e760042013-05-30 21:10:18 -0700980 | dst_format << 4 | 0x0, ctl_base + VIDEO_MODE_CTRL);
Siddhartha Agrawal06bb82f2013-05-24 12:32:33 -0700981 }
982
Siddhartha Agrawal6e760042013-05-30 21:10:18 -0700983 writel(0x3fd08, ctl_base + HS_TIMER_CTRL);
984 writel(0x00010100, ctl_base + MISR_VIDEO_CTRL);
Siddhartha Agrawal06bb82f2013-05-24 12:32:33 -0700985
Siddhartha Agrawal6e760042013-05-30 21:10:18 -0700986 writel(0x00010100, ctl_base + INT_CTRL);
987 writel(0x02010202, ctl_base + INT_CTRL);
988 writel(0x02030303, ctl_base + INT_CTRL);
Siddhartha Agrawal06bb82f2013-05-24 12:32:33 -0700989
990 writel(interleav << 30 | 0 << 24 | 0 << 20 | lane_en << 4
Siddhartha Agrawal6e760042013-05-30 21:10:18 -0700991 | 0x103, ctl_base + CTRL);
Terence Hampsoncc3345c2013-06-27 15:30:10 -0400992#endif
Siddhartha Agrawal06bb82f2013-05-24 12:32:33 -0700993
994 return status;
995}
996
Siddhartha Agrawal3e694ea2013-01-23 17:01:31 -0800997int mdss_dsi_config(struct msm_fb_panel_data *panel)
998{
999 int ret = NO_ERROR;
1000 struct msm_panel_info *pinfo;
1001 struct mipi_dsi_panel_config mipi_pinfo;
1002
Terence Hampsoncc3345c2013-06-27 15:30:10 -04001003#if (DISPLAY_TYPE_MDSS == 1)
Siddhartha Agrawal3e694ea2013-01-23 17:01:31 -08001004 if (!panel)
1005 return ERR_INVALID_ARGS;
1006
1007 pinfo = &(panel->panel_info);
1008 mipi_pinfo.mode = pinfo->mipi.mode;
1009 mipi_pinfo.num_of_lanes = pinfo->mipi.num_of_lanes;
1010 mipi_pinfo.mdss_dsi_phy_config = pinfo->mipi.mdss_dsi_phy_db;
1011 mipi_pinfo.panel_cmds = pinfo->mipi.panel_cmds;
1012 mipi_pinfo.num_of_panel_cmds = pinfo->mipi.num_of_panel_cmds;
1013 mipi_pinfo.lane_swap = pinfo->mipi.lane_swap;
1014 mipi_pinfo.pack = 0;
Siddhartha Agrawalb6c861f2013-05-31 19:36:44 -07001015 mipi_pinfo.t_clk_pre = pinfo->mipi.t_clk_pre;
1016 mipi_pinfo.t_clk_post = pinfo->mipi.t_clk_post;
Casey Piper84036752013-09-05 14:56:37 -07001017 mipi_pinfo.signature = pinfo->mipi.signature;
Siddhartha Agrawal3e694ea2013-01-23 17:01:31 -08001018
Siddhartha Agrawal1b2ed842013-05-29 18:02:28 -07001019 mdss_dsi_phy_init(&mipi_pinfo, MIPI_DSI0_BASE);
1020 if (pinfo->mipi.dual_dsi)
1021 mdss_dsi_phy_init(&mipi_pinfo, MIPI_DSI1_BASE);
Siddhartha Agrawal3e694ea2013-01-23 17:01:31 -08001022
Siddhartha Agrawal980b5ee2013-05-30 12:17:50 -07001023 ret += mdss_dsi_panel_initialize(&mipi_pinfo, pinfo->mipi.broadcast);
Siddhartha Agrawal3e694ea2013-01-23 17:01:31 -08001024
1025 if (pinfo->rotate && panel->rotate)
1026 pinfo->rotate();
Terence Hampsoncc3345c2013-06-27 15:30:10 -04001027#endif
Siddhartha Agrawal3e694ea2013-01-23 17:01:31 -08001028
1029 return ret;
1030}
1031
Shashank Mittal4bfb2e32012-04-16 10:56:27 -07001032int mipi_dsi_video_mode_config(unsigned short disp_width,
1033 unsigned short disp_height,
1034 unsigned short img_width,
1035 unsigned short img_height,
1036 unsigned short hsync_porch0_fp,
1037 unsigned short hsync_porch0_bp,
1038 unsigned short vsync_porch0_fp,
1039 unsigned short vsync_porch0_bp,
1040 unsigned short hsync_width,
1041 unsigned short vsync_width,
1042 unsigned short dst_format,
1043 unsigned short traffic_mode,
1044 unsigned char lane_en,
1045 unsigned low_pwr_stop_mode,
1046 unsigned char eof_bllp_pwr,
1047 unsigned char interleav)
1048{
Shashank Mittal4bfb2e32012-04-16 10:56:27 -07001049 int status = 0;
1050
1051 /* disable mdp first */
1052 mdp_disable();
1053
1054 writel(0x00000000, DSI_CLK_CTRL);
1055 writel(0x00000000, DSI_CLK_CTRL);
1056 writel(0x00000000, DSI_CLK_CTRL);
1057 writel(0x00000000, DSI_CLK_CTRL);
1058 writel(0x00000002, DSI_CLK_CTRL);
1059 writel(0x00000006, DSI_CLK_CTRL);
1060 writel(0x0000000e, DSI_CLK_CTRL);
1061 writel(0x0000001e, DSI_CLK_CTRL);
Chandan Uddarajueb1decb2013-04-23 14:27:49 -07001062 writel(0x0000023f, DSI_CLK_CTRL);
Shashank Mittal4bfb2e32012-04-16 10:56:27 -07001063
1064 writel(0, DSI_CTRL);
1065
1066 writel(0, DSI_ERR_INT_MASK0);
1067
1068 writel(0x02020202, DSI_INT_CTRL);
1069
1070 writel(((disp_width + hsync_porch0_bp) << 16) | hsync_porch0_bp,
1071 DSI_VIDEO_MODE_ACTIVE_H);
1072
1073 writel(((disp_height + vsync_porch0_bp) << 16) | (vsync_porch0_bp),
1074 DSI_VIDEO_MODE_ACTIVE_V);
1075
1076 if (mdp_get_revision() >= MDP_REV_41) {
1077 writel(((disp_height + vsync_porch0_fp
1078 + vsync_porch0_bp - 1) << 16)
1079 | (disp_width + hsync_porch0_fp
1080 + hsync_porch0_bp - 1),
1081 DSI_VIDEO_MODE_TOTAL);
1082 } else {
1083 writel(((disp_height + vsync_porch0_fp
1084 + vsync_porch0_bp) << 16)
1085 | (disp_width + hsync_porch0_fp
1086 + hsync_porch0_bp),
1087 DSI_VIDEO_MODE_TOTAL);
1088 }
1089
1090 writel((hsync_width << 16) | 0, DSI_VIDEO_MODE_HSYNC);
1091
1092 writel(0 << 16 | 0, DSI_VIDEO_MODE_VSYNC);
1093
1094 writel(vsync_width << 16 | 0, DSI_VIDEO_MODE_VSYNC_VPOS);
1095
Chandan Uddarajueb1decb2013-04-23 14:27:49 -07001096 writel(0x0, DSI_EOT_PACKET_CTRL);
Shashank Mittal4bfb2e32012-04-16 10:56:27 -07001097
1098 writel(0x00000100, DSI_MISR_VIDEO_CTRL);
1099
Channagoud Kadabi539ef722012-03-29 16:02:50 +05301100 if (mdp_get_revision() >= MDP_REV_41) {
1101 writel(low_pwr_stop_mode << 16 |
1102 eof_bllp_pwr << 12 | traffic_mode << 8
1103 | dst_format << 4 | 0x0, DSI_VIDEO_MODE_CTRL);
1104 } else {
1105 writel(1 << 28 | 1 << 24 | 1 << 20 | low_pwr_stop_mode << 16 |
1106 eof_bllp_pwr << 12 | traffic_mode << 8
1107 | dst_format << 4 | 0x0, DSI_VIDEO_MODE_CTRL);
1108 }
Shashank Mittal4bfb2e32012-04-16 10:56:27 -07001109
Chandan Uddarajueb1decb2013-04-23 14:27:49 -07001110 writel(0x3fd08, DSI_HS_TIMER_CTRL);
Shashank Mittal4bfb2e32012-04-16 10:56:27 -07001111 writel(0x67, DSI_CAL_STRENGTH_CTRL);
1112 writel(0x80006711, DSI_CAL_CTRL);
1113 writel(0x00010100, DSI_MISR_VIDEO_CTRL);
1114
1115 writel(0x00010100, DSI_INT_CTRL);
1116 writel(0x02010202, DSI_INT_CTRL);
1117 writel(0x02030303, DSI_INT_CTRL);
1118
1119 writel(interleav << 30 | 0 << 24 | 0 << 20 | lane_en << 4
1120 | 0x103, DSI_CTRL);
1121
1122 return status;
1123}
1124
Siddhartha Agrawal7317e482013-04-21 16:16:57 -07001125int mdss_dsi_cmd_mode_config(uint16_t disp_width,
1126 uint16_t disp_height,
1127 uint16_t img_width,
1128 uint16_t img_height,
1129 uint16_t dst_format,
Xiaoming Zhou8d534dd2013-07-29 15:49:19 -04001130 uint8_t ystride,
1131 uint8_t lane_en,
1132 uint8_t interleav)
Siddhartha Agrawal7317e482013-04-21 16:16:57 -07001133{
Xiaoming Zhou8d534dd2013-07-29 15:49:19 -04001134 uint16_t dst_fmt = 0;
1135
1136 switch (dst_format) {
1137 case DSI_VIDEO_DST_FORMAT_RGB565:
1138 dst_fmt = DSI_CMD_DST_FORMAT_RGB565;
1139 break;
1140 case DSI_VIDEO_DST_FORMAT_RGB666:
1141 case DSI_VIDEO_DST_FORMAT_RGB666_LOOSE:
1142 dst_fmt = DSI_CMD_DST_FORMAT_RGB666;
1143 break;
1144 case DSI_VIDEO_DST_FORMAT_RGB888:
1145 dst_fmt = DSI_CMD_DST_FORMAT_RGB888;
1146 break;
1147 default:
1148 dprintf(CRITICAL, "unsupported dst format\n");
1149 return ERROR;
1150 }
Siddhartha Agrawal7317e482013-04-21 16:16:57 -07001151
Terence Hampsoncc3345c2013-06-27 15:30:10 -04001152#if (DISPLAY_TYPE_MDSS == 1)
Siddhartha Agrawal7317e482013-04-21 16:16:57 -07001153 writel(0x00000000, DSI_CLK_CTRL);
1154 writel(0x00000000, DSI_CLK_CTRL);
1155 writel(0x00000000, DSI_CLK_CTRL);
1156 writel(0x00000000, DSI_CLK_CTRL);
1157 writel(0x00000002, DSI_CLK_CTRL);
1158 writel(0x00000006, DSI_CLK_CTRL);
1159 writel(0x0000000e, DSI_CLK_CTRL);
1160 writel(0x0000001e, DSI_CLK_CTRL);
1161 writel(0x0000023f, DSI_CLK_CTRL);
1162
1163 writel(0, DSI_CTRL);
1164
1165 writel(0, DSI_ERR_INT_MASK0);
1166
1167 writel(0x02020202, DSI_INT_CTRL);
1168
Xiaoming Zhou8d534dd2013-07-29 15:49:19 -04001169 writel(dst_fmt, DSI_COMMAND_MODE_MDP_CTRL);
Siddhartha Agrawal7317e482013-04-21 16:16:57 -07001170 writel((img_width * ystride + 1) << 16 | 0x0039,
1171 DSI_COMMAND_MODE_MDP_STREAM0_CTRL);
1172 writel((img_width * ystride + 1) << 16 | 0x0039,
1173 DSI_COMMAND_MODE_MDP_STREAM1_CTRL);
1174 writel(img_height << 16 | img_width,
1175 DSI_COMMAND_MODE_MDP_STREAM0_TOTAL);
1176 writel(img_height << 16 | img_width,
1177 DSI_COMMAND_MODE_MDP_STREAM1_TOTAL);
1178 writel(0x13c2c, DSI_COMMAND_MODE_MDP_DCS_CMD_CTRL);
Xiaoming Zhou8d534dd2013-07-29 15:49:19 -04001179 writel(interleav << 30 | 0 << 24 | 0 << 20 | lane_en << 4 | 0x105,
Siddhartha Agrawal7317e482013-04-21 16:16:57 -07001180 DSI_CTRL);
1181 writel(0x10000000, DSI_COMMAND_MODE_DMA_CTRL);
1182 writel(0x10000000, DSI_MISR_CMD_CTRL);
Terence Hampsoncc3345c2013-06-27 15:30:10 -04001183#endif
Siddhartha Agrawal7317e482013-04-21 16:16:57 -07001184
Xiaoming Zhou8d534dd2013-07-29 15:49:19 -04001185 return 0;
Siddhartha Agrawal7317e482013-04-21 16:16:57 -07001186}
1187
Channagoud Kadabi10189fd2012-05-25 13:33:39 +05301188int mipi_dsi_cmd_mode_config(unsigned short disp_width,
1189 unsigned short disp_height,
1190 unsigned short img_width,
1191 unsigned short img_height,
1192 unsigned short dst_format,
1193 unsigned short traffic_mode)
1194{
1195 unsigned char DST_FORMAT;
1196 unsigned char TRAFIC_MODE;
1197 unsigned char DLNx_EN;
1198 // video mode data ctrl
1199 int status = 0;
1200 unsigned char interleav = 0;
1201 unsigned char ystride = 0x03;
1202 // disable mdp first
1203
1204 writel(0x00000000, DSI_CLK_CTRL);
1205 writel(0x00000000, DSI_CLK_CTRL);
1206 writel(0x00000000, DSI_CLK_CTRL);
1207 writel(0x00000000, DSI_CLK_CTRL);
1208 writel(0x00000002, DSI_CLK_CTRL);
1209 writel(0x00000006, DSI_CLK_CTRL);
1210 writel(0x0000000e, DSI_CLK_CTRL);
1211 writel(0x0000001e, DSI_CLK_CTRL);
1212 writel(0x0000003e, DSI_CLK_CTRL);
1213
1214 writel(0x10000000, DSI_ERR_INT_MASK0);
1215
1216
1217 DST_FORMAT = 8; // RGB888
1218 dprintf(SPEW, "DSI_Cmd_Mode - Dst Format: RGB888\n");
1219
1220 DLNx_EN = 3; // 2 lane with clk programming
1221 dprintf(SPEW, "Data Lane: 2 lane\n");
1222
1223 TRAFIC_MODE = 0; // non burst mode with sync pulses
1224 dprintf(SPEW, "Traffic mode: non burst mode with sync pulses\n");
1225
1226 writel(0x02020202, DSI_INT_CTRL);
1227
1228 writel(0x00100000 | DST_FORMAT, DSI_COMMAND_MODE_MDP_CTRL);
1229 writel((img_width * ystride + 1) << 16 | 0x0039,
1230 DSI_COMMAND_MODE_MDP_STREAM0_CTRL);
1231 writel((img_width * ystride + 1) << 16 | 0x0039,
1232 DSI_COMMAND_MODE_MDP_STREAM1_CTRL);
1233 writel(img_height << 16 | img_width,
1234 DSI_COMMAND_MODE_MDP_STREAM0_TOTAL);
1235 writel(img_height << 16 | img_width,
1236 DSI_COMMAND_MODE_MDP_STREAM1_TOTAL);
1237 writel(0xEE, DSI_CAL_STRENGTH_CTRL);
1238 writel(0x80000000, DSI_CAL_CTRL);
1239 writel(0x40, DSI_TRIG_CTRL);
1240 writel(0x13c2c, DSI_COMMAND_MODE_MDP_DCS_CMD_CTRL);
1241 writel(interleav << 30 | 0 << 24 | 0 << 20 | DLNx_EN << 4 | 0x105,
1242 DSI_CTRL);
1243 writel(0x10000000, DSI_COMMAND_MODE_DMA_CTRL);
1244 writel(0x10000000, DSI_MISR_CMD_CTRL);
1245 writel(0x00000040, DSI_ERR_INT_MASK0);
1246 writel(0x1, DSI_EOT_PACKET_CTRL);
1247
1248 return NO_ERROR;
1249}
1250
Shashank Mittal4bfb2e32012-04-16 10:56:27 -07001251int mipi_dsi_on()
1252{
1253 int ret = NO_ERROR;
1254 unsigned long ReadValue;
1255 unsigned long count = 0;
1256
1257 ReadValue = readl(DSI_INT_CTRL) & 0x00010000;
1258
1259 mdelay(10);
1260
1261 while (ReadValue != 0x00010000) {
1262 ReadValue = readl(DSI_INT_CTRL) & 0x00010000;
1263 count++;
1264 if (count > 0xffff) {
1265 dprintf(CRITICAL, "Video lane test failed\n");
1266 return ERROR;
1267 }
1268 }
1269
Amir Samuelov2d4ba162012-07-22 11:53:14 +03001270 dprintf(INFO, "Video lane tested successfully\n");
Shashank Mittal4bfb2e32012-04-16 10:56:27 -07001271 return ret;
1272}
1273
Siddhartha Agrawal24d81b52013-07-01 11:13:32 -07001274int mipi_dsi_off(struct msm_panel_info *pinfo)
Shashank Mittal4bfb2e32012-04-16 10:56:27 -07001275{
Amol Jadi6834f1a2012-06-29 14:42:59 -07001276 if(!target_cont_splash_screen())
1277 {
1278 writel(0, DSI_CLK_CTRL);
Siddhartha Agrawal3e694ea2013-01-23 17:01:31 -08001279 writel(0x1F1, DSI_CTRL);
Siddhartha Agrawal3e694ea2013-01-23 17:01:31 -08001280 mdelay(10);
1281 writel(0x0001, DSI_SOFT_RESET);
1282 writel(0x0000, DSI_SOFT_RESET);
Siddhartha Agrawale0033a12013-02-23 15:37:42 -08001283 writel(0x1115501, DSI_INT_CTRL);
Amol Jadi6834f1a2012-06-29 14:42:59 -07001284 writel(0, DSI_CTRL);
Siddhartha Agrawale0033a12013-02-23 15:37:42 -08001285 }
1286
1287 writel(0x1115501, DSI_INT_CTRL);
Siddhartha Agrawal24d81b52013-07-01 11:13:32 -07001288 if (pinfo->mipi.broadcast)
1289 writel(0x1115501, DSI_INT_CTRL + 0x600);
Shashank Mittal4bfb2e32012-04-16 10:56:27 -07001290
1291 return NO_ERROR;
1292}
Channagoud Kadabi10189fd2012-05-25 13:33:39 +05301293
1294int mipi_cmd_trigger()
1295{
1296 writel(0x1, DSI_CMD_MODE_MDP_SW_TRIGGER);
1297
1298 return NO_ERROR;
1299}