blob: 2f87e2f756a6dd082b1c07c18e46dd16d96ec1a2 [file] [log] [blame]
Dhaval Patel64d447f2014-01-02 16:28:38 -08001/* Copyright (c) 2010-2014, The Linux Foundation. All rights reserved.
Chandan Uddaraju78ae6752010-10-19 12:57:10 -07002 *
3 * Redistribution and use in source and binary forms, with or without
4 * modification, are permitted provided that the following conditions are
5 * met:
6 * * Redistributions of source code must retain the above copyright
7 * notice, this list of conditions and the following disclaimer.
8 * * Redistributions in binary form must reproduce the above
9 * copyright notice, this list of conditions and the following
10 * disclaimer in the documentation and/or other materials provided
11 * with the distribution.
Siddhartha Agrawal3e694ea2013-01-23 17:01:31 -080012 * * Neither the name of The Linux Foundation nor the names of its
Chandan Uddaraju78ae6752010-10-19 12:57:10 -070013 * contributors may be used to endorse or promote products derived
14 * from this software without specific prior written permission.
15 *
16 * THIS SOFTWARE IS PROVIDED "AS IS" AND ANY EXPRESS OR IMPLIED
17 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT
19 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS
20 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
21 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
22 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR
23 * BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
24 * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE
25 * OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN
26 * IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 *
28 */
29
30#include <reg.h>
Shashank Mittalcbd271d2011-01-14 15:18:33 -080031#include <endian.h>
Chandan Uddaraju78ae6752010-10-19 12:57:10 -070032#include <mipi_dsi.h>
33#include <dev/fbcon.h>
Greg Griscod6250552011-06-29 14:40:23 -070034#include <stdlib.h>
Greg Grisco1073a5e2011-07-28 18:59:18 -070035#include <string.h>
Kinson Chike5c93432011-06-17 09:10:29 -070036#include <debug.h>
Kinson Chikfe931032011-07-21 10:01:34 -070037#include <target/display.h>
38#include <platform/iomap.h>
39#include <platform/clock.h>
Greg Grisco1073a5e2011-07-28 18:59:18 -070040#include <platform/timer.h>
Shashank Mittal4bfb2e32012-04-16 10:56:27 -070041#include <err.h>
42#include <msm_panel.h>
Kinson Chikfe931032011-07-21 10:01:34 -070043
44extern void mdp_disable(void);
Ajay Dudanib01e5062011-12-03 23:23:42 -080045extern int mipi_dsi_cmd_config(struct fbcon_config mipi_fb_cfg,
46 unsigned short num_of_lanes);
Kinson Chikfe931032011-07-21 10:01:34 -070047extern void mdp_shutdown(void);
48extern void mdp_start_dma(void);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -070049
Siddhartha Agrawal1b2ed842013-05-29 18:02:28 -070050#if (DISPLAY_TYPE_MDSS == 0)
51#define MIPI_DSI0_BASE MIPI_DSI_BASE
52#define MIPI_DSI1_BASE MIPI_DSI_BASE
53#endif
54
Chandan Uddarajufe93e822010-11-21 20:44:47 -080055#if DISPLAY_MIPI_PANEL_TOSHIBA
Chandan Uddaraju78ae6752010-10-19 12:57:10 -070056static struct fbcon_config mipi_fb_cfg = {
Ajay Dudanib01e5062011-12-03 23:23:42 -080057 .height = TSH_MIPI_FB_HEIGHT,
58 .width = TSH_MIPI_FB_WIDTH,
59 .stride = TSH_MIPI_FB_WIDTH,
60 .format = FB_FORMAT_RGB888,
61 .bpp = 24,
62 .update_start = NULL,
63 .update_done = NULL,
Chandan Uddaraju78ae6752010-10-19 12:57:10 -070064};
Ajay Dudanib01e5062011-12-03 23:23:42 -080065
Kinson Chike5c93432011-06-17 09:10:29 -070066struct mipi_dsi_panel_config toshiba_panel_info = {
Ajay Dudanib01e5062011-12-03 23:23:42 -080067 .mode = MIPI_VIDEO_MODE,
68 .num_of_lanes = 1,
69 .dsi_phy_config = &mipi_dsi_toshiba_panel_phy_ctrl,
70 .panel_cmds = toshiba_panel_video_mode_cmds,
71 .num_of_panel_cmds = ARRAY_SIZE(toshiba_panel_video_mode_cmds),
Kinson Chike5c93432011-06-17 09:10:29 -070072};
Chandan Uddarajufe93e822010-11-21 20:44:47 -080073#elif DISPLAY_MIPI_PANEL_NOVATEK_BLUE
74static struct fbcon_config mipi_fb_cfg = {
Ajay Dudanib01e5062011-12-03 23:23:42 -080075 .height = NOV_MIPI_FB_HEIGHT,
76 .width = NOV_MIPI_FB_WIDTH,
77 .stride = NOV_MIPI_FB_WIDTH,
78 .format = FB_FORMAT_RGB888,
79 .bpp = 24,
80 .update_start = NULL,
81 .update_done = NULL,
Chandan Uddarajufe93e822010-11-21 20:44:47 -080082};
Ajay Dudanib01e5062011-12-03 23:23:42 -080083
Kinson Chike5c93432011-06-17 09:10:29 -070084struct mipi_dsi_panel_config novatek_panel_info = {
Ajay Dudanib01e5062011-12-03 23:23:42 -080085 .mode = MIPI_CMD_MODE,
86 .num_of_lanes = 2,
87 .dsi_phy_config = &mipi_dsi_novatek_panel_phy_ctrl,
88 .panel_cmds = novatek_panel_cmd_mode_cmds,
89 .num_of_panel_cmds = ARRAY_SIZE(novatek_panel_cmd_mode_cmds),
Kinson Chike5c93432011-06-17 09:10:29 -070090};
Chandan Uddarajufe93e822010-11-21 20:44:47 -080091#else
92static struct fbcon_config mipi_fb_cfg = {
Ajay Dudanib01e5062011-12-03 23:23:42 -080093 .height = 0,
94 .width = 0,
95 .stride = 0,
96 .format = 0,
97 .bpp = 0,
98 .update_start = NULL,
99 .update_done = NULL,
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800100};
101#endif
102
103static int cmd_mode_status = 0;
Greg Griscod6250552011-06-29 14:40:23 -0700104void secure_writel(uint32_t, uint32_t);
105uint32_t secure_readl(uint32_t);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700106
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800107struct mipi_dsi_panel_config *get_panel_info(void)
108{
109#if DISPLAY_MIPI_PANEL_TOSHIBA
Ajay Dudanib01e5062011-12-03 23:23:42 -0800110 return &toshiba_panel_info;
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800111#elif DISPLAY_MIPI_PANEL_NOVATEK_BLUE
Ajay Dudanib01e5062011-12-03 23:23:42 -0800112 return &novatek_panel_info;
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800113#endif
Ajay Dudanib01e5062011-12-03 23:23:42 -0800114 return NULL;
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800115}
116
Shivaraj Shettye88ff9a2013-11-14 16:44:10 +0530117static uint32_t response_value = 0;
118
119uint32_t mdss_dsi_read_panel_signature(uint32_t panel_signature)
120{
121 uint32_t rec_buf[1];
122 uint32_t *lp = rec_buf, data;
123 int ret = response_value;
124
125#if (DISPLAY_TYPE_MDSS == 1)
126 if (ret && ret != panel_signature)
127 goto exit_read_signature;
128
129 ret = mipi_dsi_cmds_tx(&read_ddb_start_cmd, 1);
130 if (ret)
131 goto exit_read_signature;
132 if (!mdss_dsi_cmds_rx(&lp, 1, 1))
133 goto exit_read_signature;
134
135 data = ntohl(*lp);
136 data = data >> 8;
137 response_value = data;
138 if (response_value != panel_signature)
139 ret = response_value;
140
141exit_read_signature:
142 /* Keep the non detectable panel at the end and set panel signature 0xFFFF */
143 if (panel_signature == 0xFFFF)
144 ret = 0;
145#endif
146 return ret;
147}
148
Siddhartha Agrawal980b5ee2013-05-30 12:17:50 -0700149int mdss_dual_dsi_cmd_dma_trigger_for_panel()
150{
151 uint32_t ReadValue;
152 uint32_t count = 0;
153 int status = 0;
154
Terence Hampsoncc3345c2013-06-27 15:30:10 -0400155#if (DISPLAY_TYPE_MDSS == 1)
Siddhartha Agrawal980b5ee2013-05-30 12:17:50 -0700156 writel(0x03030303, MIPI_DSI0_BASE + INT_CTRL);
157 writel(0x1, MIPI_DSI0_BASE + CMD_MODE_DMA_SW_TRIGGER);
158 dsb();
159
160 writel(0x03030303, MIPI_DSI1_BASE + INT_CTRL);
161 writel(0x1, MIPI_DSI1_BASE + CMD_MODE_DMA_SW_TRIGGER);
162 dsb();
163
164 ReadValue = readl(MIPI_DSI1_BASE + INT_CTRL) & 0x00000001;
165 while (ReadValue != 0x00000001) {
166 ReadValue = readl(MIPI_DSI1_BASE + INT_CTRL) & 0x00000001;
167 count++;
168 if (count > 0xffff) {
169 status = FAIL;
170 dprintf(CRITICAL,
171 "Panel CMD: command mode dma test failed\n");
172 return status;
173 }
174 }
175
176 writel((readl(MIPI_DSI1_BASE + INT_CTRL) | 0x01000001),
177 MIPI_DSI1_BASE + INT_CTRL);
178 dprintf(SPEW, "Panel CMD: command mode dma tested successfully\n");
Terence Hampsoncc3345c2013-06-27 15:30:10 -0400179#endif
Siddhartha Agrawal980b5ee2013-05-30 12:17:50 -0700180 return status;
181}
182
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700183int dsi_cmd_dma_trigger_for_panel()
184{
Ajay Dudanib01e5062011-12-03 23:23:42 -0800185 unsigned long ReadValue;
186 unsigned long count = 0;
187 int status = 0;
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700188
Ajay Dudanib01e5062011-12-03 23:23:42 -0800189 writel(0x03030303, DSI_INT_CTRL);
190 writel(0x1, DSI_CMD_MODE_DMA_SW_TRIGGER);
191 dsb();
192 ReadValue = readl(DSI_INT_CTRL) & 0x00000001;
193 while (ReadValue != 0x00000001) {
194 ReadValue = readl(DSI_INT_CTRL) & 0x00000001;
195 count++;
196 if (count > 0xffff) {
197 status = FAIL;
198 dprintf(CRITICAL,
199 "Panel CMD: command mode dma test failed\n");
200 return status;
201 }
202 }
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700203
Ajay Dudanib01e5062011-12-03 23:23:42 -0800204 writel((readl(DSI_INT_CTRL) | 0x01000001), DSI_INT_CTRL);
205 dprintf(SPEW, "Panel CMD: command mode dma tested successfully\n");
206 return status;
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700207}
208
Siddhartha Agrawal980b5ee2013-05-30 12:17:50 -0700209int mdss_dual_dsi_cmds_tx(struct mipi_dsi_cmd *cmds, int count)
210{
211 int ret = 0;
212 struct mipi_dsi_cmd *cm;
213 int i = 0;
214 char pload[256];
215 uint32_t off;
216
Terence Hampsoncc3345c2013-06-27 15:30:10 -0400217#if (DISPLAY_TYPE_MDSS == 1)
Siddhartha Agrawal980b5ee2013-05-30 12:17:50 -0700218 /* Align pload at 8 byte boundry */
219 off = pload;
220 off &= 0x07;
221 if (off)
222 off = 8 - off;
223 off += pload;
224
225 cm = cmds;
226 for (i = 0; i < count; i++) {
227 memcpy((void *)off, (cm->payload), cm->size);
228 writel(off, MIPI_DSI0_BASE + DMA_CMD_OFFSET);
229 writel(cm->size, MIPI_DSI0_BASE + DMA_CMD_LENGTH); // reg 0x48 for this build
230 writel(off, MIPI_DSI1_BASE + DMA_CMD_OFFSET);
231 writel(cm->size, MIPI_DSI1_BASE + DMA_CMD_LENGTH); // reg 0x48 for this build
232 dsb();
233 ret += mdss_dual_dsi_cmd_dma_trigger_for_panel();
Dhaval Patel20b4eae2013-10-29 12:37:24 -0700234 if (cm->wait)
235 mdelay(cm->wait);
236 else
237 udelay(80);
Siddhartha Agrawal980b5ee2013-05-30 12:17:50 -0700238 cm++;
239 }
Terence Hampsoncc3345c2013-06-27 15:30:10 -0400240#endif
Siddhartha Agrawal980b5ee2013-05-30 12:17:50 -0700241 return ret;
242}
243
Casey Pipercd156db2013-09-05 14:56:37 -0700244int mdss_dsi_cmds_rx(uint32_t **rp, int rp_len, int rdbk_len)
245{
246 uint32_t *lp, data;
247 char *dp;
248 int i, off;
249 int rlen, res;
250
251 if (rdbk_len > rp_len) {
252 return 0;
253 }
254
255 if (rdbk_len <= 2)
256 rlen = 4; /* short read */
257 else
258 rlen = MIPI_DSI_MRPS + 6; /* 4 bytes header + 2 bytes crc */
259
260 if (rlen > MIPI_DSI_REG_LEN) {
261 return 0;
262 }
263
264 res = rlen & 0x03;
265
266 rlen += res; /* 4 byte align */
267 lp = *rp;
268
269 rlen += 3;
270 rlen >>= 2;
271
272 if (rlen > 4)
273 rlen = 4; /* 4 x 32 bits registers only */
274
275 off = DSI_RDBK_DATA0;
276 off += ((rlen - 1) * 4);
277
278 for (i = 0; i < rlen; i++) {
279 data = readl(MIPI_DSI_BASE + off);
280 *lp = ntohl(data); /* to network byte order */
281 lp++;
282
283 off -= 4;
284 }
285
286 if (rdbk_len > 2) {
287 /*First 4 bytes + paded bytes will be header next len bytes would be payload */
288 for (i = 0; i < rdbk_len; i++) {
289 dp = *rp;
290 dp[i] = dp[(res + i) >> 2];
291 }
292 }
293 return rdbk_len;
294}
295
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800296int mipi_dsi_cmds_tx(struct mipi_dsi_cmd *cmds, int count)
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700297{
Ajay Dudanib01e5062011-12-03 23:23:42 -0800298 int ret = 0;
299 struct mipi_dsi_cmd *cm;
300 int i = 0;
301 char pload[256];
302 uint32_t off;
Deepa Dinamania080a402011-11-05 18:59:26 -0700303
Ajay Dudanib01e5062011-12-03 23:23:42 -0800304 /* Align pload at 8 byte boundry */
305 off = pload;
306 off &= 0x07;
307 if (off)
308 off = 8 - off;
309 off += pload;
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700310
Ajay Dudanib01e5062011-12-03 23:23:42 -0800311 cm = cmds;
312 for (i = 0; i < count; i++) {
313 memcpy((void *)off, (cm->payload), cm->size);
314 writel(off, DSI_DMA_CMD_OFFSET);
315 writel(cm->size, DSI_DMA_CMD_LENGTH); // reg 0x48 for this build
316 dsb();
317 ret += dsi_cmd_dma_trigger_for_panel();
Sangani Suryanarayana Raju769f9ac2013-04-30 19:05:06 +0530318 dsb();
319 if (cm->wait)
320 mdelay(cm->wait);
321 else
322 udelay(80);
Ajay Dudanib01e5062011-12-03 23:23:42 -0800323 cm++;
324 }
325 return ret;
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800326}
327
Shashank Mittalcbd271d2011-01-14 15:18:33 -0800328/*
329 * mipi_dsi_cmd_rx: can receive at most 16 bytes
330 * per transaction since it only have 4 32bits reigsters
331 * to hold data.
332 * therefore Maximum Return Packet Size need to be set to 16.
333 * any return data more than MRPS need to be break down
334 * to multiple transactions.
335 */
336int mipi_dsi_cmds_rx(char **rp, int len)
337{
Ajay Dudanib01e5062011-12-03 23:23:42 -0800338 uint32_t *lp, data;
339 char *dp;
340 int i, off, cnt;
341 int rlen, res;
Shashank Mittalcbd271d2011-01-14 15:18:33 -0800342
Ajay Dudanib01e5062011-12-03 23:23:42 -0800343 if (len <= 2)
344 rlen = 4; /* short read */
345 else
346 rlen = MIPI_DSI_MRPS + 6; /* 4 bytes header + 2 bytes crc */
Shashank Mittalcbd271d2011-01-14 15:18:33 -0800347
Ajay Dudanib01e5062011-12-03 23:23:42 -0800348 if (rlen > MIPI_DSI_REG_LEN) {
349 return 0;
350 }
Shashank Mittalcbd271d2011-01-14 15:18:33 -0800351
Ajay Dudanib01e5062011-12-03 23:23:42 -0800352 res = rlen & 0x03;
Shashank Mittalcbd271d2011-01-14 15:18:33 -0800353
Ajay Dudanib01e5062011-12-03 23:23:42 -0800354 rlen += res; /* 4 byte align */
355 lp = (uint32_t *) (*rp);
Shashank Mittalcbd271d2011-01-14 15:18:33 -0800356
Ajay Dudanib01e5062011-12-03 23:23:42 -0800357 cnt = rlen;
358 cnt += 3;
359 cnt >>= 2;
Shashank Mittalcbd271d2011-01-14 15:18:33 -0800360
Ajay Dudanib01e5062011-12-03 23:23:42 -0800361 if (cnt > 4)
362 cnt = 4; /* 4 x 32 bits registers only */
Shashank Mittalcbd271d2011-01-14 15:18:33 -0800363
Ajay Dudanib01e5062011-12-03 23:23:42 -0800364 off = 0x068; /* DSI_RDBK_DATA0 */
365 off += ((cnt - 1) * 4);
Shashank Mittalcbd271d2011-01-14 15:18:33 -0800366
Ajay Dudanib01e5062011-12-03 23:23:42 -0800367 for (i = 0; i < cnt; i++) {
368 data = (uint32_t) readl(MIPI_DSI_BASE + off);
369 *lp++ = ntohl(data); /* to network byte order */
370 off -= 4;
371 }
Shashank Mittalcbd271d2011-01-14 15:18:33 -0800372
Ajay Dudanib01e5062011-12-03 23:23:42 -0800373 if (len > 2) {
374 /*First 4 bytes + paded bytes will be header next len bytes would be payload */
375 for (i = 0; i < len; i++) {
376 dp = *rp;
377 dp[i] = dp[4 + res + i];
378 }
379 }
Shashank Mittalcbd271d2011-01-14 15:18:33 -0800380
Ajay Dudanib01e5062011-12-03 23:23:42 -0800381 return len;
Shashank Mittalcbd271d2011-01-14 15:18:33 -0800382}
383
384static int mipi_dsi_cmd_bta_sw_trigger(void)
385{
Ajay Dudanib01e5062011-12-03 23:23:42 -0800386 uint32_t data;
387 int cnt = 0;
388 int err = 0;
Shashank Mittalcbd271d2011-01-14 15:18:33 -0800389
Ajay Dudanib01e5062011-12-03 23:23:42 -0800390 writel(0x01, MIPI_DSI_BASE + 0x094); /* trigger */
391 while (cnt < 10000) {
392 data = readl(MIPI_DSI_BASE + 0x0004); /*DSI_STATUS */
393 if ((data & 0x0010) == 0)
394 break;
395 cnt++;
396 }
397 if (cnt == 10000)
398 err = 1;
399 return err;
Shashank Mittalcbd271d2011-01-14 15:18:33 -0800400}
401
402static uint32_t mipi_novatek_manufacture_id(void)
403{
Ajay Dudanib01e5062011-12-03 23:23:42 -0800404 char rec_buf[24];
405 char *rp = rec_buf;
406 uint32_t *lp, data;
Shashank Mittalcbd271d2011-01-14 15:18:33 -0800407
Ajay Dudanib01e5062011-12-03 23:23:42 -0800408 mipi_dsi_cmds_tx(&novatek_panel_manufacture_id_cmd, 1);
409 mipi_dsi_cmds_rx(&rp, 3);
Shashank Mittalcbd271d2011-01-14 15:18:33 -0800410
Ajay Dudanib01e5062011-12-03 23:23:42 -0800411 lp = (uint32_t *) rp;
412 data = (uint32_t) * lp;
413 data = ntohl(data);
414 data = data >> 8;
415 return data;
Shashank Mittalcbd271d2011-01-14 15:18:33 -0800416}
417
Ray Zhangac27dbf2013-12-03 17:04:55 +0800418int mdss_dsi_host_init(struct mipi_dsi_panel_config *pinfo, uint32_t
Siddhartha Agrawal980b5ee2013-05-30 12:17:50 -0700419 broadcast)
Siddhartha Agrawal06bb82f2013-05-24 12:32:33 -0700420{
421 uint8_t DMA_STREAM1 = 0; // for mdp display processor path
422 uint8_t EMBED_MODE1 = 1; // from frame buffer
423 uint8_t POWER_MODE2 = 1; // from frame buffer
424 uint8_t PACK_TYPE1; // long packet
425 uint8_t VC1 = 0;
426 uint8_t DT1 = 0; // non embedded mode
427 uint8_t WC1 = 0; // for non embedded mode only
Siddhartha Agrawal06bb82f2013-05-24 12:32:33 -0700428 uint8_t DLNx_EN;
Siddhartha Agrawal2679a822013-05-31 19:15:12 -0700429 uint8_t lane_swap = 0;
Siddhartha Agrawalb6c861f2013-05-31 19:36:44 -0700430 uint32_t timing_ctl = 0;
Siddhartha Agrawal06bb82f2013-05-24 12:32:33 -0700431
Terence Hampsoncc3345c2013-06-27 15:30:10 -0400432#if (DISPLAY_TYPE_MDSS == 1)
Siddhartha Agrawal06bb82f2013-05-24 12:32:33 -0700433 switch (pinfo->num_of_lanes) {
434 default:
435 case 1:
436 DLNx_EN = 1; // 1 lane
437 break;
438 case 2:
439 DLNx_EN = 3; // 2 lane
440 break;
441 case 3:
442 DLNx_EN = 7; // 3 lane
443 break;
444 case 4:
445 DLNx_EN = 0x0F; /* 4 lanes */
446 break;
447 }
448
449 PACK_TYPE1 = pinfo->pack;
Siddhartha Agrawal2679a822013-05-31 19:15:12 -0700450 lane_swap = pinfo->lane_swap;
Siddhartha Agrawalb6c861f2013-05-31 19:36:44 -0700451 timing_ctl = ((pinfo->t_clk_post << 8) | pinfo->t_clk_pre);
Siddhartha Agrawal06bb82f2013-05-24 12:32:33 -0700452
Siddhartha Agrawal980b5ee2013-05-30 12:17:50 -0700453 if (broadcast) {
454 writel(0x0001, MIPI_DSI1_BASE + SOFT_RESET);
455 writel(0x0000, MIPI_DSI1_BASE + SOFT_RESET);
Siddhartha Agrawal06bb82f2013-05-24 12:32:33 -0700456
Siddhartha Agrawal980b5ee2013-05-30 12:17:50 -0700457 writel((0 << 16) | 0x3f, MIPI_DSI1_BASE + CLK_CTRL); /* Turn on all DSI Clks */
458 writel(DMA_STREAM1 << 8 | 0x04, MIPI_DSI1_BASE + TRIG_CTRL); // reg 0x80 dma trigger: sw
459 // trigger 0x4; dma stream1
460
461 writel(0 << 30 | DLNx_EN << 4 | 0x105, MIPI_DSI1_BASE + CTRL); // reg 0x00 for this
462 // build
463 writel(broadcast << 31 | EMBED_MODE1 << 28 | POWER_MODE2 << 26
464 | PACK_TYPE1 << 24 | VC1 << 22 | DT1 << 16 | WC1,
465 MIPI_DSI1_BASE + COMMAND_MODE_DMA_CTRL);
Siddhartha Agrawal2679a822013-05-31 19:15:12 -0700466
467 writel(lane_swap, MIPI_DSI1_BASE + LANE_SWAP_CTL);
Siddhartha Agrawalb6c861f2013-05-31 19:36:44 -0700468 writel(timing_ctl, MIPI_DSI1_BASE + TIMING_CTL);
Siddhartha Agrawal980b5ee2013-05-30 12:17:50 -0700469 }
470
471 writel(0x0001, MIPI_DSI0_BASE + SOFT_RESET);
472 writel(0x0000, MIPI_DSI0_BASE + SOFT_RESET);
473
474 writel((0 << 16) | 0x3f, MIPI_DSI0_BASE + CLK_CTRL); /* Turn on all DSI Clks */
475 writel(DMA_STREAM1 << 8 | 0x04, MIPI_DSI0_BASE + TRIG_CTRL); // reg 0x80 dma trigger: sw
Siddhartha Agrawal06bb82f2013-05-24 12:32:33 -0700476 // trigger 0x4; dma stream1
477
Siddhartha Agrawal980b5ee2013-05-30 12:17:50 -0700478 writel(0 << 30 | DLNx_EN << 4 | 0x105, MIPI_DSI0_BASE + CTRL); // reg 0x00 for this
Siddhartha Agrawal06bb82f2013-05-24 12:32:33 -0700479 // build
Siddhartha Agrawal980b5ee2013-05-30 12:17:50 -0700480 writel(broadcast << 31 | EMBED_MODE1 << 28 | POWER_MODE2 << 26
Siddhartha Agrawal06bb82f2013-05-24 12:32:33 -0700481 | PACK_TYPE1 << 24 | VC1 << 22 | DT1 << 16 | WC1,
Siddhartha Agrawal980b5ee2013-05-30 12:17:50 -0700482 MIPI_DSI0_BASE + COMMAND_MODE_DMA_CTRL);
Siddhartha Agrawal06bb82f2013-05-24 12:32:33 -0700483
Siddhartha Agrawal2679a822013-05-31 19:15:12 -0700484 writel(lane_swap, MIPI_DSI0_BASE + LANE_SWAP_CTL);
Siddhartha Agrawalb6c861f2013-05-31 19:36:44 -0700485 writel(timing_ctl, MIPI_DSI0_BASE + TIMING_CTL);
Ray Zhangac27dbf2013-12-03 17:04:55 +0800486#endif
Siddhartha Agrawal2679a822013-05-31 19:15:12 -0700487
Ray Zhangac27dbf2013-12-03 17:04:55 +0800488 return 0;
489}
490
491int mdss_dsi_panel_initialize(struct mipi_dsi_panel_config *pinfo, uint32_t
492 broadcast)
493{
494 int status = 0;
495
496#if (DISPLAY_TYPE_MDSS == 1)
Siddhartha Agrawal980b5ee2013-05-30 12:17:50 -0700497 if (pinfo->panel_cmds) {
Siddhartha Agrawal06bb82f2013-05-24 12:32:33 -0700498
Siddhartha Agrawal980b5ee2013-05-30 12:17:50 -0700499 if (broadcast) {
500 status = mdss_dual_dsi_cmds_tx(pinfo->panel_cmds,
501 pinfo->num_of_panel_cmds);
502
503 } else {
504 status = mipi_dsi_cmds_tx(pinfo->panel_cmds,
505 pinfo->num_of_panel_cmds);
Casey Pipercd156db2013-09-05 14:56:37 -0700506 if (!status && target_panel_auto_detect_enabled())
507 status =
Shivaraj Shettye88ff9a2013-11-14 16:44:10 +0530508 mdss_dsi_read_panel_signature(pinfo->signature);
Siddhartha Agrawal980b5ee2013-05-30 12:17:50 -0700509 }
510 }
Terence Hampsoncc3345c2013-06-27 15:30:10 -0400511#endif
Siddhartha Agrawal06bb82f2013-05-24 12:32:33 -0700512 return status;
513}
514
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800515int mipi_dsi_panel_initialize(struct mipi_dsi_panel_config *pinfo)
516{
Siddhartha Agrawal3e694ea2013-01-23 17:01:31 -0800517 uint8_t DMA_STREAM1 = 0; // for mdp display processor path
518 uint8_t EMBED_MODE1 = 1; // from frame buffer
519 uint8_t POWER_MODE2 = 1; // from frame buffer
520 uint8_t PACK_TYPE1; // long packet
521 uint8_t VC1 = 0;
522 uint8_t DT1 = 0; // non embedded mode
523 uint8_t WC1 = 0; // for non embedded mode only
Ajay Dudanib01e5062011-12-03 23:23:42 -0800524 int status = 0;
Siddhartha Agrawal3e694ea2013-01-23 17:01:31 -0800525 uint8_t DLNx_EN;
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700526
Ajay Dudanib01e5062011-12-03 23:23:42 -0800527 switch (pinfo->num_of_lanes) {
528 default:
529 case 1:
530 DLNx_EN = 1; // 1 lane
531 break;
532 case 2:
533 DLNx_EN = 3; // 2 lane
534 break;
535 case 3:
536 DLNx_EN = 7; // 3 lane
537 break;
Amir Samuelov2d4ba162012-07-22 11:53:14 +0300538 case 4:
539 DLNx_EN = 0x0F; /* 4 lanes */
540 break;
Ajay Dudanib01e5062011-12-03 23:23:42 -0800541 }
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800542
Siddhartha Agrawal3e694ea2013-01-23 17:01:31 -0800543 PACK_TYPE1 = pinfo->pack;
544
Ajay Dudanib01e5062011-12-03 23:23:42 -0800545 writel(0x0001, DSI_SOFT_RESET);
546 writel(0x0000, DSI_SOFT_RESET);
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800547
Ajay Dudanib01e5062011-12-03 23:23:42 -0800548 writel((0 << 16) | 0x3f, DSI_CLK_CTRL); /* Turn on all DSI Clks */
549 writel(DMA_STREAM1 << 8 | 0x04, DSI_TRIG_CTRL); // reg 0x80 dma trigger: sw
550 // trigger 0x4; dma stream1
Kinson Chike5c93432011-06-17 09:10:29 -0700551
Ajay Dudanib01e5062011-12-03 23:23:42 -0800552 writel(0 << 30 | DLNx_EN << 4 | 0x105, DSI_CTRL); // reg 0x00 for this
553 // build
554 writel(EMBED_MODE1 << 28 | POWER_MODE2 << 26
555 | PACK_TYPE1 << 24 | VC1 << 22 | DT1 << 16 | WC1,
556 DSI_COMMAND_MODE_DMA_CTRL);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700557
Amir Samuelov2d4ba162012-07-22 11:53:14 +0300558 if (pinfo->panel_cmds)
559 status = mipi_dsi_cmds_tx(pinfo->panel_cmds,
560 pinfo->num_of_panel_cmds);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700561
Ajay Dudanib01e5062011-12-03 23:23:42 -0800562 return status;
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700563}
564
Kinson Chike5c93432011-06-17 09:10:29 -0700565//TODO: Clean up arguments being passed in not being used
Ajay Dudanib01e5062011-12-03 23:23:42 -0800566int
567config_dsi_video_mode(unsigned short disp_width, unsigned short disp_height,
568 unsigned short img_width, unsigned short img_height,
569 unsigned short hsync_porch0_fp,
570 unsigned short hsync_porch0_bp,
571 unsigned short vsync_porch0_fp,
572 unsigned short vsync_porch0_bp,
573 unsigned short hsync_width,
574 unsigned short vsync_width, unsigned short dst_format,
575 unsigned short traffic_mode, unsigned short datalane_num)
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700576{
577
Ajay Dudanib01e5062011-12-03 23:23:42 -0800578 unsigned char DST_FORMAT;
579 unsigned char TRAFIC_MODE;
580 unsigned char DLNx_EN;
581 // video mode data ctrl
582 int status = 0;
583 unsigned long low_pwr_stop_mode = 0;
584 unsigned char eof_bllp_pwr = 0x9;
585 unsigned char interleav = 0;
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700586
Ajay Dudanib01e5062011-12-03 23:23:42 -0800587 // disable mdp first
588 mdp_disable();
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700589
Ajay Dudanib01e5062011-12-03 23:23:42 -0800590 writel(0x00000000, DSI_CLK_CTRL);
591 writel(0x00000000, DSI_CLK_CTRL);
592 writel(0x00000000, DSI_CLK_CTRL);
593 writel(0x00000000, DSI_CLK_CTRL);
594 writel(0x00000002, DSI_CLK_CTRL);
595 writel(0x00000006, DSI_CLK_CTRL);
596 writel(0x0000000e, DSI_CLK_CTRL);
597 writel(0x0000001e, DSI_CLK_CTRL);
598 writel(0x0000003e, DSI_CLK_CTRL);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700599
Ajay Dudanib01e5062011-12-03 23:23:42 -0800600 writel(0, DSI_CTRL);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700601
Ajay Dudanib01e5062011-12-03 23:23:42 -0800602 writel(0, DSI_ERR_INT_MASK0);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700603
Ajay Dudanib01e5062011-12-03 23:23:42 -0800604 DST_FORMAT = 0; // RGB565
605 dprintf(SPEW, "DSI_Video_Mode - Dst Format: RGB565\n");
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700606
Ajay Dudanib01e5062011-12-03 23:23:42 -0800607 DLNx_EN = 1; // 1 lane with clk programming
608 dprintf(SPEW, "Data Lane: 1 lane\n");
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700609
Ajay Dudanib01e5062011-12-03 23:23:42 -0800610 TRAFIC_MODE = 0; // non burst mode with sync pulses
611 dprintf(SPEW, "Traffic mode: non burst mode with sync pulses\n");
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700612
Ajay Dudanib01e5062011-12-03 23:23:42 -0800613 writel(0x02020202, DSI_INT_CTRL);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700614
Siddhartha Agrawal3e694ea2013-01-23 17:01:31 -0800615 writel(((hsync_width + img_width + hsync_porch0_bp) << 16)
616 | (hsync_width + hsync_porch0_bp),
Ajay Dudanib01e5062011-12-03 23:23:42 -0800617 DSI_VIDEO_MODE_ACTIVE_H);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700618
Siddhartha Agrawal3e694ea2013-01-23 17:01:31 -0800619 writel(((vsync_width + img_height + vsync_porch0_bp) << 16)
620 | (vsync_width + vsync_porch0_bp),
Ajay Dudanib01e5062011-12-03 23:23:42 -0800621 DSI_VIDEO_MODE_ACTIVE_V);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700622
Siddhartha Agrawal3e694ea2013-01-23 17:01:31 -0800623 writel(((vsync_width + img_height + vsync_porch0_fp + vsync_porch0_bp - 1) << 16)
624 | (hsync_width + img_width + hsync_porch0_fp + hsync_porch0_bp - 1),
Ajay Dudanib01e5062011-12-03 23:23:42 -0800625 DSI_VIDEO_MODE_TOTAL);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700626
Ajay Dudanib01e5062011-12-03 23:23:42 -0800627 writel((hsync_width << 16) | 0, DSI_VIDEO_MODE_HSYNC);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700628
Ajay Dudanib01e5062011-12-03 23:23:42 -0800629 writel(0 << 16 | 0, DSI_VIDEO_MODE_VSYNC);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700630
Ajay Dudanib01e5062011-12-03 23:23:42 -0800631 writel(vsync_width << 16 | 0, DSI_VIDEO_MODE_VSYNC_VPOS);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700632
Ajay Dudanib01e5062011-12-03 23:23:42 -0800633 writel(1, DSI_EOT_PACKET_CTRL);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700634
Ajay Dudanib01e5062011-12-03 23:23:42 -0800635 writel(0x00000100, DSI_MISR_VIDEO_CTRL);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700636
Ajay Dudanib01e5062011-12-03 23:23:42 -0800637 writel(low_pwr_stop_mode << 16 | eof_bllp_pwr << 12 | TRAFIC_MODE << 8
638 | DST_FORMAT << 4 | 0x0, DSI_VIDEO_MODE_CTRL);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700639
Ajay Dudanib01e5062011-12-03 23:23:42 -0800640 writel(0x67, DSI_CAL_STRENGTH_CTRL);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700641
Ajay Dudanib01e5062011-12-03 23:23:42 -0800642 writel(0x80006711, DSI_CAL_CTRL);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700643
Ajay Dudanib01e5062011-12-03 23:23:42 -0800644 writel(0x00010100, DSI_MISR_VIDEO_CTRL);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700645
Ajay Dudanib01e5062011-12-03 23:23:42 -0800646 writel(0x00010100, DSI_INT_CTRL);
647 writel(0x02010202, DSI_INT_CTRL);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700648
Ajay Dudanib01e5062011-12-03 23:23:42 -0800649 writel(0x02030303, DSI_INT_CTRL);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700650
Ajay Dudanib01e5062011-12-03 23:23:42 -0800651 writel(interleav << 30 | 0 << 24 | 0 << 20 | DLNx_EN << 4
652 | 0x103, DSI_CTRL);
653 mdelay(10);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700654
Ajay Dudanib01e5062011-12-03 23:23:42 -0800655 return status;
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700656}
657
Ajay Dudanib01e5062011-12-03 23:23:42 -0800658int
659config_dsi_cmd_mode(unsigned short disp_width, unsigned short disp_height,
660 unsigned short img_width, unsigned short img_height,
661 unsigned short dst_format,
662 unsigned short traffic_mode, unsigned short datalane_num)
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800663{
Ajay Dudanib01e5062011-12-03 23:23:42 -0800664 unsigned char DST_FORMAT;
665 unsigned char TRAFIC_MODE;
666 unsigned char DLNx_EN;
667 // video mode data ctrl
668 int status = 0;
Greg Griscod6250552011-06-29 14:40:23 -0700669 unsigned char interleav = 0;
670 unsigned char ystride = 0x03;
Ajay Dudanib01e5062011-12-03 23:23:42 -0800671 // disable mdp first
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800672
Ajay Dudanib01e5062011-12-03 23:23:42 -0800673 writel(0x00000000, DSI_CLK_CTRL);
674 writel(0x00000000, DSI_CLK_CTRL);
675 writel(0x00000000, DSI_CLK_CTRL);
676 writel(0x00000000, DSI_CLK_CTRL);
677 writel(0x00000002, DSI_CLK_CTRL);
678 writel(0x00000006, DSI_CLK_CTRL);
679 writel(0x0000000e, DSI_CLK_CTRL);
680 writel(0x0000001e, DSI_CLK_CTRL);
681 writel(0x0000003e, DSI_CLK_CTRL);
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800682
Ajay Dudanib01e5062011-12-03 23:23:42 -0800683 writel(0x10000000, DSI_ERR_INT_MASK0);
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800684
Ajay Dudanib01e5062011-12-03 23:23:42 -0800685 // writel(0, DSI_CTRL);
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800686
Ajay Dudanib01e5062011-12-03 23:23:42 -0800687 // writel(0, DSI_ERR_INT_MASK0);
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800688
Ajay Dudanib01e5062011-12-03 23:23:42 -0800689 DST_FORMAT = 8; // RGB888
690 dprintf(SPEW, "DSI_Cmd_Mode - Dst Format: RGB888\n");
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800691
Ajay Dudanib01e5062011-12-03 23:23:42 -0800692 DLNx_EN = 3; // 2 lane with clk programming
693 dprintf(SPEW, "Data Lane: 2 lane\n");
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800694
Ajay Dudanib01e5062011-12-03 23:23:42 -0800695 TRAFIC_MODE = 0; // non burst mode with sync pulses
696 dprintf(SPEW, "Traffic mode: non burst mode with sync pulses\n");
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800697
Ajay Dudanib01e5062011-12-03 23:23:42 -0800698 writel(0x02020202, DSI_INT_CTRL);
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800699
Ajay Dudanib01e5062011-12-03 23:23:42 -0800700 writel(0x00100000 | DST_FORMAT, DSI_COMMAND_MODE_MDP_CTRL);
701 writel((img_width * ystride + 1) << 16 | 0x0039,
702 DSI_COMMAND_MODE_MDP_STREAM0_CTRL);
703 writel((img_width * ystride + 1) << 16 | 0x0039,
704 DSI_COMMAND_MODE_MDP_STREAM1_CTRL);
705 writel(img_height << 16 | img_width,
706 DSI_COMMAND_MODE_MDP_STREAM0_TOTAL);
707 writel(img_height << 16 | img_width,
708 DSI_COMMAND_MODE_MDP_STREAM1_TOTAL);
709 writel(0xEE, DSI_CAL_STRENGTH_CTRL);
710 writel(0x80000000, DSI_CAL_CTRL);
711 writel(0x40, DSI_TRIG_CTRL);
712 writel(0x13c2c, DSI_COMMAND_MODE_MDP_DCS_CMD_CTRL);
713 writel(interleav << 30 | 0 << 24 | 0 << 20 | DLNx_EN << 4 | 0x105,
714 DSI_CTRL);
715 mdelay(10);
716 writel(0x10000000, DSI_COMMAND_MODE_DMA_CTRL);
717 writel(0x10000000, DSI_MISR_CMD_CTRL);
718 writel(0x00000040, DSI_ERR_INT_MASK0);
719 writel(0x1, DSI_EOT_PACKET_CTRL);
720 // writel(0x0, MDP_OVERLAYPROC0_START);
721 mdp_start_dma();
722 mdelay(10);
723 writel(0x1, DSI_CMD_MODE_MDP_SW_TRIGGER);
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800724
Ajay Dudanib01e5062011-12-03 23:23:42 -0800725 status = 1;
726 return status;
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800727}
728
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800729int mipi_dsi_video_config(unsigned short num_of_lanes)
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700730{
731
Ajay Dudanib01e5062011-12-03 23:23:42 -0800732 int status = 0;
733 unsigned long ReadValue;
734 unsigned long count = 0;
735 unsigned long low_pwr_stop_mode = 0; // low power mode 0x1111 start from
736 // bit16, high spd mode 0x0
737 unsigned char eof_bllp_pwr = 0x9; // bit 12, 15, 1:low power stop mode or
738 // let cmd mode eng send packets in hs
739 // or lp mode
740 unsigned short image_wd = mipi_fb_cfg.width;
741 unsigned short image_ht = mipi_fb_cfg.height;
Ajay Dudanib01e5062011-12-03 23:23:42 -0800742 unsigned short display_wd = mipi_fb_cfg.width;
743 unsigned short display_ht = mipi_fb_cfg.height;
744 unsigned short hsync_porch_fp = MIPI_HSYNC_FRONT_PORCH_DCLK;
745 unsigned short hsync_porch_bp = MIPI_HSYNC_BACK_PORCH_DCLK;
746 unsigned short vsync_porch_fp = MIPI_VSYNC_FRONT_PORCH_LINES;
747 unsigned short vsync_porch_bp = MIPI_VSYNC_BACK_PORCH_LINES;
748 unsigned short hsync_width = MIPI_HSYNC_PULSE_WIDTH;
749 unsigned short vsync_width = MIPI_VSYNC_PULSE_WIDTH;
750 unsigned short dst_format = 0;
751 unsigned short traffic_mode = 0;
Ajay Dudanib01e5062011-12-03 23:23:42 -0800752 unsigned short pack_pattern = 0x12; //BGR
753 unsigned char ystride = 3;
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700754
Ajay Dudanib01e5062011-12-03 23:23:42 -0800755 low_pwr_stop_mode = 0x1111; // low pwr mode bit16:HSA, bit20:HBA,
756 // bit24:HFP, bit28:PULSE MODE, need enough
757 // time for swithc from LP to HS
758 eof_bllp_pwr = 0x9; // low power stop mode or let cmd mode eng send
759 // packets in hs or lp mode
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700760
Ajay Dudanib01e5062011-12-03 23:23:42 -0800761 status +=
762 config_dsi_video_mode(display_wd, display_ht, image_wd, image_ht,
763 hsync_porch_fp, hsync_porch_bp,
764 vsync_porch_fp, vsync_porch_bp, hsync_width,
765 vsync_width, dst_format, traffic_mode,
766 num_of_lanes);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700767
Ajay Dudanib01e5062011-12-03 23:23:42 -0800768 status +=
769 mdp_setup_dma_p_video_mode(display_wd, display_ht, image_wd,
770 image_ht, hsync_porch_fp, hsync_porch_bp,
771 vsync_porch_fp, vsync_porch_bp,
772 hsync_width, vsync_width, MIPI_FB_ADDR,
773 image_wd, pack_pattern, ystride);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700774
Ajay Dudanib01e5062011-12-03 23:23:42 -0800775 ReadValue = readl(DSI_INT_CTRL) & 0x00010000;
776 while (ReadValue != 0x00010000) {
777 ReadValue = readl(DSI_INT_CTRL) & 0x00010000;
778 count++;
779 if (count > 0xffff) {
780 status = FAIL;
781 dprintf(CRITICAL, "Video lane test failed\n");
782 return status;
783 }
784 }
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700785
Ajay Dudanib01e5062011-12-03 23:23:42 -0800786 dprintf(SPEW, "Video lane tested successfully\n");
787 return status;
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700788}
789
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800790int is_cmd_mode_enabled(void)
791{
Ajay Dudanib01e5062011-12-03 23:23:42 -0800792 return cmd_mode_status;
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800793}
794
Kinson Chike5c93432011-06-17 09:10:29 -0700795#if DISPLAY_MIPI_PANEL_NOVATEK_BLUE
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800796void mipi_dsi_cmd_mode_trigger(void)
797{
Ajay Dudanib01e5062011-12-03 23:23:42 -0800798 int status = 0;
799 unsigned short display_wd = mipi_fb_cfg.width;
800 unsigned short display_ht = mipi_fb_cfg.height;
801 unsigned short image_wd = mipi_fb_cfg.width;
802 unsigned short image_ht = mipi_fb_cfg.height;
803 unsigned short dst_format = 0;
804 unsigned short traffic_mode = 0;
805 struct mipi_dsi_panel_config *panel_info = &novatek_panel_info;
806 status += mipi_dsi_cmd_config(mipi_fb_cfg, panel_info->num_of_lanes);
807 mdelay(50);
808 config_dsi_cmd_mode(display_wd, display_ht, image_wd, image_ht,
809 dst_format, traffic_mode,
810 panel_info->num_of_lanes /* num_of_lanes */ );
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800811}
Kinson Chike5c93432011-06-17 09:10:29 -0700812#endif
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800813
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700814void mipi_dsi_shutdown(void)
815{
Amol Jadi6834f1a2012-06-29 14:42:59 -0700816 if(!target_cont_splash_screen())
817 {
818 mdp_shutdown();
819 writel(0x01010101, DSI_INT_CTRL);
820 writel(0x13FF3BFF, DSI_ERR_INT_MASK0);
Shashank Mittal4bfb2e32012-04-16 10:56:27 -0700821
822#if (DISPLAY_MIPI_PANEL_NOVATEK_BLUE \
Amol Jadi6834f1a2012-06-29 14:42:59 -0700823 || DISPLAY_MIPI_PANEL_TOSHIBA)
824 secure_writel(0x0, DSI_CC_REG);
825 secure_writel(0x0, DSI_PIXEL_CC_REG);
Kinson Chike5c93432011-06-17 09:10:29 -0700826#endif
Amol Jadi6834f1a2012-06-29 14:42:59 -0700827
828 writel(0, DSI_CLK_CTRL);
829 writel(0, DSI_CTRL);
830 writel(0, DSIPHY_PLL_CTRL(0));
831 }
832 else
833 {
Chandan Uddaraju4877d372011-07-21 12:51:51 -0700834 /* To keep the splash screen displayed till kernel driver takes
835 control, do not turn off the video mode engine and clocks.
836 Only disabling the MIPI DSI IRQs */
837 writel(0x01010101, DSI_INT_CTRL);
838 writel(0x13FF3BFF, DSI_ERR_INT_MASK0);
Amol Jadi6834f1a2012-06-29 14:42:59 -0700839 }
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700840}
841
842struct fbcon_config *mipi_init(void)
843{
Ajay Dudanib01e5062011-12-03 23:23:42 -0800844 int status = 0;
845 struct mipi_dsi_panel_config *panel_info = get_panel_info();
Channagoud Kadabi539ef722012-03-29 16:02:50 +0530846
847 if (panel_info == NULL) {
848 dprintf(CRITICAL, "Panel info is null\n");
849 return NULL;
850 }
851
Ajay Dudanib01e5062011-12-03 23:23:42 -0800852 /* Enable MMSS_AHB_ARB_MATER_PORT_E for arbiter master0 and master 1 request */
Terence Hampsonf49ff4e2013-06-18 15:11:31 -0400853#if (!DISPLAY_MIPI_PANEL_RENESAS && !DISPLAY_TYPE_DSI6G && !DISPLAY_TYPE_8610)
Ajay Dudanib01e5062011-12-03 23:23:42 -0800854 writel(0x00001800, MMSS_SFPB_GPREG);
Aparna Mallavarapuf712f5e2011-08-04 21:11:00 +0530855#endif
Kinson Chike5c93432011-06-17 09:10:29 -0700856
857#if DISPLAY_MIPI_PANEL_TOSHIBA_MDT61
Ajay Dudanib01e5062011-12-03 23:23:42 -0800858 mipi_dsi_phy_init(panel_info);
Kinson Chike5c93432011-06-17 09:10:29 -0700859#else
Ajay Dudanib01e5062011-12-03 23:23:42 -0800860 mipi_dsi_phy_ctrl_config(panel_info);
Kinson Chike5c93432011-06-17 09:10:29 -0700861#endif
862
Ajay Dudanib01e5062011-12-03 23:23:42 -0800863 status += mipi_dsi_panel_initialize(panel_info);
Kinson Chike5c93432011-06-17 09:10:29 -0700864
Shashank Mittalcbd271d2011-01-14 15:18:33 -0800865#if DISPLAY_MIPI_PANEL_NOVATEK_BLUE
Ajay Dudanib01e5062011-12-03 23:23:42 -0800866 mipi_dsi_cmd_bta_sw_trigger();
867 mipi_novatek_manufacture_id();
Shashank Mittalcbd271d2011-01-14 15:18:33 -0800868#endif
Ajay Dudanib01e5062011-12-03 23:23:42 -0800869 mipi_fb_cfg.base = MIPI_FB_ADDR;
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700870
Ajay Dudanib01e5062011-12-03 23:23:42 -0800871 if (panel_info->mode == MIPI_VIDEO_MODE)
872 status += mipi_dsi_video_config(panel_info->num_of_lanes);
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800873
Ajay Dudanib01e5062011-12-03 23:23:42 -0800874 if (panel_info->mode == MIPI_CMD_MODE)
875 cmd_mode_status = 1;
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800876
Ajay Dudanib01e5062011-12-03 23:23:42 -0800877 return &mipi_fb_cfg;
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700878}
Shashank Mittal4bfb2e32012-04-16 10:56:27 -0700879
880int mipi_config(struct msm_fb_panel_data *panel)
881{
882 int ret = NO_ERROR;
883 struct msm_panel_info *pinfo;
884 struct mipi_dsi_panel_config mipi_pinfo;
885
886 if (!panel)
887 return ERR_INVALID_ARGS;
888
889 pinfo = &(panel->panel_info);
890 mipi_pinfo.mode = pinfo->mipi.mode;
891 mipi_pinfo.num_of_lanes = pinfo->mipi.num_of_lanes;
892 mipi_pinfo.dsi_phy_config = pinfo->mipi.dsi_phy_db;
893 mipi_pinfo.panel_cmds = pinfo->mipi.panel_cmds;
894 mipi_pinfo.num_of_panel_cmds = pinfo->mipi.num_of_panel_cmds;
Channagoud Kadabi539ef722012-03-29 16:02:50 +0530895 mipi_pinfo.lane_swap = pinfo->mipi.lane_swap;
Siddhartha Agrawal3e694ea2013-01-23 17:01:31 -0800896 mipi_pinfo.pack = 1;
Shashank Mittal4bfb2e32012-04-16 10:56:27 -0700897
898 /* Enable MMSS_AHB_ARB_MATER_PORT_E for
899 arbiter master0 and master 1 request */
Terence Hampsonf49ff4e2013-06-18 15:11:31 -0400900#if (!DISPLAY_MIPI_PANEL_RENESAS && !DISPLAY_TYPE_DSI6G && !DISPLAY_TYPE_8610)
Shashank Mittal4bfb2e32012-04-16 10:56:27 -0700901 writel(0x00001800, MMSS_SFPB_GPREG);
902#endif
903
904 mipi_dsi_phy_init(&mipi_pinfo);
905
906 ret += mipi_dsi_panel_initialize(&mipi_pinfo);
907
Channagoud Kadabi01c91822012-06-06 15:53:30 +0530908 if (pinfo->rotate && panel->rotate)
909 pinfo->rotate();
910
Shashank Mittal4bfb2e32012-04-16 10:56:27 -0700911 return ret;
912}
913
Siddhartha Agrawal06bb82f2013-05-24 12:32:33 -0700914int mdss_dsi_video_mode_config(uint16_t disp_width,
915 uint16_t disp_height,
916 uint16_t img_width,
917 uint16_t img_height,
918 uint16_t hsync_porch0_fp,
919 uint16_t hsync_porch0_bp,
920 uint16_t vsync_porch0_fp,
921 uint16_t vsync_porch0_bp,
922 uint16_t hsync_width,
923 uint16_t vsync_width,
924 uint16_t dst_format,
925 uint16_t traffic_mode,
926 uint8_t lane_en,
927 uint16_t low_pwr_stop_mode,
928 uint8_t eof_bllp_pwr,
Siddhartha Agrawal6e760042013-05-30 21:10:18 -0700929 uint8_t interleav,
930 uint32_t ctl_base)
Siddhartha Agrawal06bb82f2013-05-24 12:32:33 -0700931{
Siddhartha Agrawal06bb82f2013-05-24 12:32:33 -0700932 int status = 0;
933
Terence Hampsoncc3345c2013-06-27 15:30:10 -0400934#if (DISPLAY_TYPE_MDSS == 1)
Siddhartha Agrawal06bb82f2013-05-24 12:32:33 -0700935 /* disable mdp first */
936 mdp_disable();
937
Siddhartha Agrawal6e760042013-05-30 21:10:18 -0700938 writel(0x00000000, ctl_base + CLK_CTRL);
939 writel(0x00000002, ctl_base + CLK_CTRL);
940 writel(0x00000006, ctl_base + CLK_CTRL);
941 writel(0x0000000e, ctl_base + CLK_CTRL);
942 writel(0x0000001e, ctl_base + CLK_CTRL);
943 writel(0x0000023f, ctl_base + CLK_CTRL);
Siddhartha Agrawal06bb82f2013-05-24 12:32:33 -0700944
Siddhartha Agrawal6e760042013-05-30 21:10:18 -0700945 writel(0, ctl_base + CTRL);
Siddhartha Agrawal06bb82f2013-05-24 12:32:33 -0700946
Siddhartha Agrawal6e760042013-05-30 21:10:18 -0700947 writel(0, ctl_base + DSI_ERR_INT_MASK0);
Siddhartha Agrawal06bb82f2013-05-24 12:32:33 -0700948
Siddhartha Agrawal6e760042013-05-30 21:10:18 -0700949 writel(0x02020202, ctl_base + INT_CTRL);
Siddhartha Agrawal06bb82f2013-05-24 12:32:33 -0700950
951 writel(((disp_width + hsync_porch0_bp) << 16) | hsync_porch0_bp,
Siddhartha Agrawal6e760042013-05-30 21:10:18 -0700952 ctl_base + VIDEO_MODE_ACTIVE_H);
Siddhartha Agrawal06bb82f2013-05-24 12:32:33 -0700953
954 writel(((disp_height + vsync_porch0_bp) << 16) | (vsync_porch0_bp),
Siddhartha Agrawal6e760042013-05-30 21:10:18 -0700955 ctl_base + VIDEO_MODE_ACTIVE_V);
Siddhartha Agrawal06bb82f2013-05-24 12:32:33 -0700956
Terence Hampson7385f6a2013-08-16 15:31:25 -0400957 if (mdp_get_revision() >= MDP_REV_41 ||
958 mdp_get_revision() == MDP_REV_304) {
Siddhartha Agrawal06bb82f2013-05-24 12:32:33 -0700959 writel(((disp_height + vsync_porch0_fp
960 + vsync_porch0_bp - 1) << 16)
961 | (disp_width + hsync_porch0_fp
962 + hsync_porch0_bp - 1),
Siddhartha Agrawal6e760042013-05-30 21:10:18 -0700963 ctl_base + VIDEO_MODE_TOTAL);
Siddhartha Agrawal06bb82f2013-05-24 12:32:33 -0700964 } else {
965 writel(((disp_height + vsync_porch0_fp
966 + vsync_porch0_bp) << 16)
967 | (disp_width + hsync_porch0_fp
968 + hsync_porch0_bp),
Siddhartha Agrawal6e760042013-05-30 21:10:18 -0700969 ctl_base + VIDEO_MODE_TOTAL);
Siddhartha Agrawal06bb82f2013-05-24 12:32:33 -0700970 }
971
Siddhartha Agrawal6e760042013-05-30 21:10:18 -0700972 writel((hsync_width << 16) | 0, ctl_base + VIDEO_MODE_HSYNC);
Siddhartha Agrawal06bb82f2013-05-24 12:32:33 -0700973
Siddhartha Agrawal6e760042013-05-30 21:10:18 -0700974 writel(0 << 16 | 0, ctl_base + VIDEO_MODE_VSYNC);
Siddhartha Agrawal06bb82f2013-05-24 12:32:33 -0700975
Siddhartha Agrawal6e760042013-05-30 21:10:18 -0700976 writel(vsync_width << 16 | 0, ctl_base + VIDEO_MODE_VSYNC_VPOS);
Siddhartha Agrawal06bb82f2013-05-24 12:32:33 -0700977
Siddhartha Agrawal6e760042013-05-30 21:10:18 -0700978 writel(0x0, ctl_base + EOT_PACKET_CTRL);
Siddhartha Agrawal06bb82f2013-05-24 12:32:33 -0700979
Siddhartha Agrawal6e760042013-05-30 21:10:18 -0700980 writel(0x00000100, ctl_base + MISR_VIDEO_CTRL);
Siddhartha Agrawal06bb82f2013-05-24 12:32:33 -0700981
982 if (mdp_get_revision() >= MDP_REV_41) {
983 writel(low_pwr_stop_mode << 16 |
984 eof_bllp_pwr << 12 | traffic_mode << 8
Siddhartha Agrawal6e760042013-05-30 21:10:18 -0700985 | dst_format << 4 | 0x0, ctl_base + VIDEO_MODE_CTRL);
Siddhartha Agrawal06bb82f2013-05-24 12:32:33 -0700986 } else {
987 writel(1 << 28 | 1 << 24 | 1 << 20 | low_pwr_stop_mode << 16 |
988 eof_bllp_pwr << 12 | traffic_mode << 8
Siddhartha Agrawal6e760042013-05-30 21:10:18 -0700989 | dst_format << 4 | 0x0, ctl_base + VIDEO_MODE_CTRL);
Siddhartha Agrawal06bb82f2013-05-24 12:32:33 -0700990 }
991
Siddhartha Agrawal6e760042013-05-30 21:10:18 -0700992 writel(0x3fd08, ctl_base + HS_TIMER_CTRL);
993 writel(0x00010100, ctl_base + MISR_VIDEO_CTRL);
Siddhartha Agrawal06bb82f2013-05-24 12:32:33 -0700994
Siddhartha Agrawal6e760042013-05-30 21:10:18 -0700995 writel(0x00010100, ctl_base + INT_CTRL);
996 writel(0x02010202, ctl_base + INT_CTRL);
997 writel(0x02030303, ctl_base + INT_CTRL);
Siddhartha Agrawal06bb82f2013-05-24 12:32:33 -0700998
999 writel(interleav << 30 | 0 << 24 | 0 << 20 | lane_en << 4
Siddhartha Agrawal6e760042013-05-30 21:10:18 -07001000 | 0x103, ctl_base + CTRL);
Terence Hampsoncc3345c2013-06-27 15:30:10 -04001001#endif
Siddhartha Agrawal06bb82f2013-05-24 12:32:33 -07001002
1003 return status;
1004}
1005
Siddhartha Agrawal3e694ea2013-01-23 17:01:31 -08001006int mdss_dsi_config(struct msm_fb_panel_data *panel)
1007{
1008 int ret = NO_ERROR;
1009 struct msm_panel_info *pinfo;
1010 struct mipi_dsi_panel_config mipi_pinfo;
1011
Terence Hampsoncc3345c2013-06-27 15:30:10 -04001012#if (DISPLAY_TYPE_MDSS == 1)
Siddhartha Agrawal3e694ea2013-01-23 17:01:31 -08001013 if (!panel)
1014 return ERR_INVALID_ARGS;
1015
1016 pinfo = &(panel->panel_info);
1017 mipi_pinfo.mode = pinfo->mipi.mode;
1018 mipi_pinfo.num_of_lanes = pinfo->mipi.num_of_lanes;
1019 mipi_pinfo.mdss_dsi_phy_config = pinfo->mipi.mdss_dsi_phy_db;
1020 mipi_pinfo.panel_cmds = pinfo->mipi.panel_cmds;
1021 mipi_pinfo.num_of_panel_cmds = pinfo->mipi.num_of_panel_cmds;
1022 mipi_pinfo.lane_swap = pinfo->mipi.lane_swap;
1023 mipi_pinfo.pack = 0;
Siddhartha Agrawalb6c861f2013-05-31 19:36:44 -07001024 mipi_pinfo.t_clk_pre = pinfo->mipi.t_clk_pre;
1025 mipi_pinfo.t_clk_post = pinfo->mipi.t_clk_post;
Casey Pipercd156db2013-09-05 14:56:37 -07001026 mipi_pinfo.signature = pinfo->mipi.signature;
Siddhartha Agrawal3e694ea2013-01-23 17:01:31 -08001027
Siddhartha Agrawal1b2ed842013-05-29 18:02:28 -07001028 mdss_dsi_phy_init(&mipi_pinfo, MIPI_DSI0_BASE);
1029 if (pinfo->mipi.dual_dsi)
1030 mdss_dsi_phy_init(&mipi_pinfo, MIPI_DSI1_BASE);
Siddhartha Agrawal3e694ea2013-01-23 17:01:31 -08001031
Ray Zhangac27dbf2013-12-03 17:04:55 +08001032 ret = mdss_dsi_host_init(&mipi_pinfo, pinfo->mipi.broadcast);
1033 if (ret) {
1034 dprintf(CRITICAL, "dsi host init error\n");
1035 goto error;
1036 }
1037
1038 if (panel->pre_init_func) {
1039 ret = panel->pre_init_func();
1040 if (ret) {
1041 dprintf(CRITICAL, "pre_init_func error\n");
1042 goto error;
1043 }
1044 }
1045
1046 ret = mdss_dsi_panel_initialize(&mipi_pinfo, pinfo->mipi.broadcast);
1047 if (ret) {
1048 dprintf(CRITICAL, "dsi panel init error\n");
1049 goto error;
1050 }
Siddhartha Agrawal3e694ea2013-01-23 17:01:31 -08001051
1052 if (pinfo->rotate && panel->rotate)
1053 pinfo->rotate();
Terence Hampsoncc3345c2013-06-27 15:30:10 -04001054#endif
Siddhartha Agrawal3e694ea2013-01-23 17:01:31 -08001055
Ray Zhangac27dbf2013-12-03 17:04:55 +08001056error:
Siddhartha Agrawal3e694ea2013-01-23 17:01:31 -08001057 return ret;
1058}
1059
Shashank Mittal4bfb2e32012-04-16 10:56:27 -07001060int mipi_dsi_video_mode_config(unsigned short disp_width,
1061 unsigned short disp_height,
1062 unsigned short img_width,
1063 unsigned short img_height,
1064 unsigned short hsync_porch0_fp,
1065 unsigned short hsync_porch0_bp,
1066 unsigned short vsync_porch0_fp,
1067 unsigned short vsync_porch0_bp,
1068 unsigned short hsync_width,
1069 unsigned short vsync_width,
1070 unsigned short dst_format,
1071 unsigned short traffic_mode,
1072 unsigned char lane_en,
1073 unsigned low_pwr_stop_mode,
1074 unsigned char eof_bllp_pwr,
1075 unsigned char interleav)
1076{
Shashank Mittal4bfb2e32012-04-16 10:56:27 -07001077 int status = 0;
1078
1079 /* disable mdp first */
1080 mdp_disable();
1081
1082 writel(0x00000000, DSI_CLK_CTRL);
1083 writel(0x00000000, DSI_CLK_CTRL);
1084 writel(0x00000000, DSI_CLK_CTRL);
1085 writel(0x00000000, DSI_CLK_CTRL);
1086 writel(0x00000002, DSI_CLK_CTRL);
1087 writel(0x00000006, DSI_CLK_CTRL);
1088 writel(0x0000000e, DSI_CLK_CTRL);
1089 writel(0x0000001e, DSI_CLK_CTRL);
Chandan Uddarajueb1decb2013-04-23 14:27:49 -07001090 writel(0x0000023f, DSI_CLK_CTRL);
Shashank Mittal4bfb2e32012-04-16 10:56:27 -07001091
1092 writel(0, DSI_CTRL);
1093
1094 writel(0, DSI_ERR_INT_MASK0);
1095
1096 writel(0x02020202, DSI_INT_CTRL);
1097
1098 writel(((disp_width + hsync_porch0_bp) << 16) | hsync_porch0_bp,
1099 DSI_VIDEO_MODE_ACTIVE_H);
1100
1101 writel(((disp_height + vsync_porch0_bp) << 16) | (vsync_porch0_bp),
1102 DSI_VIDEO_MODE_ACTIVE_V);
1103
1104 if (mdp_get_revision() >= MDP_REV_41) {
1105 writel(((disp_height + vsync_porch0_fp
1106 + vsync_porch0_bp - 1) << 16)
1107 | (disp_width + hsync_porch0_fp
1108 + hsync_porch0_bp - 1),
1109 DSI_VIDEO_MODE_TOTAL);
1110 } else {
1111 writel(((disp_height + vsync_porch0_fp
1112 + vsync_porch0_bp) << 16)
1113 | (disp_width + hsync_porch0_fp
1114 + hsync_porch0_bp),
1115 DSI_VIDEO_MODE_TOTAL);
1116 }
1117
1118 writel((hsync_width << 16) | 0, DSI_VIDEO_MODE_HSYNC);
1119
1120 writel(0 << 16 | 0, DSI_VIDEO_MODE_VSYNC);
1121
1122 writel(vsync_width << 16 | 0, DSI_VIDEO_MODE_VSYNC_VPOS);
1123
Chandan Uddarajueb1decb2013-04-23 14:27:49 -07001124 writel(0x0, DSI_EOT_PACKET_CTRL);
Shashank Mittal4bfb2e32012-04-16 10:56:27 -07001125
1126 writel(0x00000100, DSI_MISR_VIDEO_CTRL);
1127
Channagoud Kadabi539ef722012-03-29 16:02:50 +05301128 if (mdp_get_revision() >= MDP_REV_41) {
1129 writel(low_pwr_stop_mode << 16 |
1130 eof_bllp_pwr << 12 | traffic_mode << 8
1131 | dst_format << 4 | 0x0, DSI_VIDEO_MODE_CTRL);
1132 } else {
1133 writel(1 << 28 | 1 << 24 | 1 << 20 | low_pwr_stop_mode << 16 |
1134 eof_bllp_pwr << 12 | traffic_mode << 8
1135 | dst_format << 4 | 0x0, DSI_VIDEO_MODE_CTRL);
1136 }
Shashank Mittal4bfb2e32012-04-16 10:56:27 -07001137
Chandan Uddarajueb1decb2013-04-23 14:27:49 -07001138 writel(0x3fd08, DSI_HS_TIMER_CTRL);
Shashank Mittal4bfb2e32012-04-16 10:56:27 -07001139 writel(0x67, DSI_CAL_STRENGTH_CTRL);
1140 writel(0x80006711, DSI_CAL_CTRL);
1141 writel(0x00010100, DSI_MISR_VIDEO_CTRL);
1142
1143 writel(0x00010100, DSI_INT_CTRL);
1144 writel(0x02010202, DSI_INT_CTRL);
1145 writel(0x02030303, DSI_INT_CTRL);
1146
1147 writel(interleav << 30 | 0 << 24 | 0 << 20 | lane_en << 4
1148 | 0x103, DSI_CTRL);
1149
1150 return status;
1151}
1152
Siddhartha Agrawal7317e482013-04-21 16:16:57 -07001153int mdss_dsi_cmd_mode_config(uint16_t disp_width,
1154 uint16_t disp_height,
1155 uint16_t img_width,
1156 uint16_t img_height,
1157 uint16_t dst_format,
Xiaoming Zhou8d534dd2013-07-29 15:49:19 -04001158 uint8_t ystride,
1159 uint8_t lane_en,
Dhaval Patel64d447f2014-01-02 16:28:38 -08001160 uint8_t interleav,
1161 uint32_t ctl_base)
Siddhartha Agrawal7317e482013-04-21 16:16:57 -07001162{
Xiaoming Zhou8d534dd2013-07-29 15:49:19 -04001163 uint16_t dst_fmt = 0;
1164
1165 switch (dst_format) {
1166 case DSI_VIDEO_DST_FORMAT_RGB565:
1167 dst_fmt = DSI_CMD_DST_FORMAT_RGB565;
1168 break;
1169 case DSI_VIDEO_DST_FORMAT_RGB666:
1170 case DSI_VIDEO_DST_FORMAT_RGB666_LOOSE:
1171 dst_fmt = DSI_CMD_DST_FORMAT_RGB666;
1172 break;
1173 case DSI_VIDEO_DST_FORMAT_RGB888:
1174 dst_fmt = DSI_CMD_DST_FORMAT_RGB888;
1175 break;
1176 default:
1177 dprintf(CRITICAL, "unsupported dst format\n");
1178 return ERROR;
1179 }
Siddhartha Agrawal7317e482013-04-21 16:16:57 -07001180
Terence Hampsoncc3345c2013-06-27 15:30:10 -04001181#if (DISPLAY_TYPE_MDSS == 1)
Dhaval Patel64d447f2014-01-02 16:28:38 -08001182 writel(0x00000000, ctl_base + CLK_CTRL);
1183 writel(0x00000000, ctl_base + CLK_CTRL);
1184 writel(0x00000000, ctl_base + CLK_CTRL);
1185 writel(0x00000000, ctl_base + CLK_CTRL);
1186 writel(0x00000002, ctl_base + CLK_CTRL);
1187 writel(0x00000006, ctl_base + CLK_CTRL);
1188 writel(0x0000000e, ctl_base + CLK_CTRL);
1189 writel(0x0000001e, ctl_base + CLK_CTRL);
1190 writel(0x0000023f, ctl_base + CLK_CTRL);
Siddhartha Agrawal7317e482013-04-21 16:16:57 -07001191
Dhaval Patel64d447f2014-01-02 16:28:38 -08001192 writel(0, ctl_base + CTRL);
Siddhartha Agrawal7317e482013-04-21 16:16:57 -07001193
Dhaval Patel64d447f2014-01-02 16:28:38 -08001194 writel(0, ctl_base + ERR_INT_MASK0);
Siddhartha Agrawal7317e482013-04-21 16:16:57 -07001195
Dhaval Patel64d447f2014-01-02 16:28:38 -08001196 writel(0x02020202, ctl_base + INT_CTRL);
Siddhartha Agrawal7317e482013-04-21 16:16:57 -07001197
Dhaval Patel64d447f2014-01-02 16:28:38 -08001198 writel(dst_fmt, ctl_base + COMMAND_MODE_MDP_CTRL);
Siddhartha Agrawal7317e482013-04-21 16:16:57 -07001199 writel((img_width * ystride + 1) << 16 | 0x0039,
Dhaval Patel64d447f2014-01-02 16:28:38 -08001200 ctl_base + COMMAND_MODE_MDP_STREAM0_CTRL);
Siddhartha Agrawal7317e482013-04-21 16:16:57 -07001201 writel((img_width * ystride + 1) << 16 | 0x0039,
Dhaval Patel64d447f2014-01-02 16:28:38 -08001202 ctl_base + COMMAND_MODE_MDP_STREAM1_CTRL);
Siddhartha Agrawal7317e482013-04-21 16:16:57 -07001203 writel(img_height << 16 | img_width,
Dhaval Patel64d447f2014-01-02 16:28:38 -08001204 ctl_base + COMMAND_MODE_MDP_STREAM0_TOTAL);
Siddhartha Agrawal7317e482013-04-21 16:16:57 -07001205 writel(img_height << 16 | img_width,
Dhaval Patel64d447f2014-01-02 16:28:38 -08001206 ctl_base + COMMAND_MODE_MDP_STREAM1_TOTAL);
1207 writel(0x13c2c, ctl_base + COMMAND_MODE_MDP_DCS_CMD_CTRL);
Xiaoming Zhou8d534dd2013-07-29 15:49:19 -04001208 writel(interleav << 30 | 0 << 24 | 0 << 20 | lane_en << 4 | 0x105,
Dhaval Patel64d447f2014-01-02 16:28:38 -08001209 ctl_base + CTRL);
1210 writel(0x10000000, ctl_base + COMMAND_MODE_DMA_CTRL);
1211 writel(0x10000000, ctl_base + MISR_CMD_CTRL);
Xiaoming Zhou9646c162014-03-04 18:34:24 -05001212 writel(0x1, ctl_base + EOT_PACKET_CTRL);
Terence Hampsoncc3345c2013-06-27 15:30:10 -04001213#endif
Siddhartha Agrawal7317e482013-04-21 16:16:57 -07001214
Xiaoming Zhou8d534dd2013-07-29 15:49:19 -04001215 return 0;
Siddhartha Agrawal7317e482013-04-21 16:16:57 -07001216}
1217
Channagoud Kadabi10189fd2012-05-25 13:33:39 +05301218int mipi_dsi_cmd_mode_config(unsigned short disp_width,
1219 unsigned short disp_height,
1220 unsigned short img_width,
1221 unsigned short img_height,
1222 unsigned short dst_format,
1223 unsigned short traffic_mode)
1224{
1225 unsigned char DST_FORMAT;
1226 unsigned char TRAFIC_MODE;
1227 unsigned char DLNx_EN;
1228 // video mode data ctrl
1229 int status = 0;
1230 unsigned char interleav = 0;
1231 unsigned char ystride = 0x03;
1232 // disable mdp first
1233
1234 writel(0x00000000, DSI_CLK_CTRL);
1235 writel(0x00000000, DSI_CLK_CTRL);
1236 writel(0x00000000, DSI_CLK_CTRL);
1237 writel(0x00000000, DSI_CLK_CTRL);
1238 writel(0x00000002, DSI_CLK_CTRL);
1239 writel(0x00000006, DSI_CLK_CTRL);
1240 writel(0x0000000e, DSI_CLK_CTRL);
1241 writel(0x0000001e, DSI_CLK_CTRL);
1242 writel(0x0000003e, DSI_CLK_CTRL);
1243
1244 writel(0x10000000, DSI_ERR_INT_MASK0);
1245
1246
1247 DST_FORMAT = 8; // RGB888
1248 dprintf(SPEW, "DSI_Cmd_Mode - Dst Format: RGB888\n");
1249
1250 DLNx_EN = 3; // 2 lane with clk programming
1251 dprintf(SPEW, "Data Lane: 2 lane\n");
1252
1253 TRAFIC_MODE = 0; // non burst mode with sync pulses
1254 dprintf(SPEW, "Traffic mode: non burst mode with sync pulses\n");
1255
1256 writel(0x02020202, DSI_INT_CTRL);
1257
1258 writel(0x00100000 | DST_FORMAT, DSI_COMMAND_MODE_MDP_CTRL);
1259 writel((img_width * ystride + 1) << 16 | 0x0039,
1260 DSI_COMMAND_MODE_MDP_STREAM0_CTRL);
1261 writel((img_width * ystride + 1) << 16 | 0x0039,
1262 DSI_COMMAND_MODE_MDP_STREAM1_CTRL);
1263 writel(img_height << 16 | img_width,
1264 DSI_COMMAND_MODE_MDP_STREAM0_TOTAL);
1265 writel(img_height << 16 | img_width,
1266 DSI_COMMAND_MODE_MDP_STREAM1_TOTAL);
1267 writel(0xEE, DSI_CAL_STRENGTH_CTRL);
1268 writel(0x80000000, DSI_CAL_CTRL);
1269 writel(0x40, DSI_TRIG_CTRL);
1270 writel(0x13c2c, DSI_COMMAND_MODE_MDP_DCS_CMD_CTRL);
1271 writel(interleav << 30 | 0 << 24 | 0 << 20 | DLNx_EN << 4 | 0x105,
1272 DSI_CTRL);
1273 writel(0x10000000, DSI_COMMAND_MODE_DMA_CTRL);
1274 writel(0x10000000, DSI_MISR_CMD_CTRL);
1275 writel(0x00000040, DSI_ERR_INT_MASK0);
1276 writel(0x1, DSI_EOT_PACKET_CTRL);
1277
1278 return NO_ERROR;
1279}
1280
Shashank Mittal4bfb2e32012-04-16 10:56:27 -07001281int mipi_dsi_on()
1282{
1283 int ret = NO_ERROR;
1284 unsigned long ReadValue;
1285 unsigned long count = 0;
1286
1287 ReadValue = readl(DSI_INT_CTRL) & 0x00010000;
1288
1289 mdelay(10);
1290
1291 while (ReadValue != 0x00010000) {
1292 ReadValue = readl(DSI_INT_CTRL) & 0x00010000;
1293 count++;
1294 if (count > 0xffff) {
1295 dprintf(CRITICAL, "Video lane test failed\n");
1296 return ERROR;
1297 }
1298 }
1299
Amir Samuelov2d4ba162012-07-22 11:53:14 +03001300 dprintf(INFO, "Video lane tested successfully\n");
Shashank Mittal4bfb2e32012-04-16 10:56:27 -07001301 return ret;
1302}
1303
Siddhartha Agrawal24d81b52013-07-01 11:13:32 -07001304int mipi_dsi_off(struct msm_panel_info *pinfo)
Shashank Mittal4bfb2e32012-04-16 10:56:27 -07001305{
Amol Jadi6834f1a2012-06-29 14:42:59 -07001306 if(!target_cont_splash_screen())
1307 {
1308 writel(0, DSI_CLK_CTRL);
Siddhartha Agrawal3e694ea2013-01-23 17:01:31 -08001309 writel(0x1F1, DSI_CTRL);
Siddhartha Agrawal3e694ea2013-01-23 17:01:31 -08001310 mdelay(10);
1311 writel(0x0001, DSI_SOFT_RESET);
1312 writel(0x0000, DSI_SOFT_RESET);
Siddhartha Agrawale0033a12013-02-23 15:37:42 -08001313 writel(0x1115501, DSI_INT_CTRL);
Amol Jadi6834f1a2012-06-29 14:42:59 -07001314 writel(0, DSI_CTRL);
Siddhartha Agrawale0033a12013-02-23 15:37:42 -08001315 }
1316
1317 writel(0x1115501, DSI_INT_CTRL);
Siddhartha Agrawal24d81b52013-07-01 11:13:32 -07001318 if (pinfo->mipi.broadcast)
1319 writel(0x1115501, DSI_INT_CTRL + 0x600);
Shashank Mittal4bfb2e32012-04-16 10:56:27 -07001320
1321 return NO_ERROR;
1322}
Channagoud Kadabi10189fd2012-05-25 13:33:39 +05301323
1324int mipi_cmd_trigger()
1325{
1326 writel(0x1, DSI_CMD_MODE_MDP_SW_TRIGGER);
1327
1328 return NO_ERROR;
1329}