blob: 013700c58fc77173dbb9e7ad9b2180be146cee7b [file] [log] [blame]
Aparna Mallavarapuca676882015-01-19 20:39:06 +05301/* Copyright (c) 2015, The Linux Foundation. All rights reserved.
2 *
3 * Redistribution and use in source and binary forms, with or without
4 * modification, are permitted provided that the following conditions are
5 * met:
6 * * Redistributions of source code must retain the above copyright
7 * notice, this list of conditions and the following disclaimer.
8 * * Redistributions in binary form must reproduce the above
9 * copyright notice, this list of conditions and the following
10 * disclaimer in the documentation and/or other materials provided
11 * with the distribution.
12 * * Neither the name of The Linux Foundation nor the names of its
13 * contributors may be used to endorse or promote products derived
14 * from this software without specific prior written permission.
15 *
16 * THIS SOFTWARE IS PROVIDED "AS IS" AND ANY EXPRESS OR IMPLIED
17 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT
19 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS
20 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
21 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
22 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR
23 * BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
24 * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE
25 * OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN
26 * IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 */
28
29#include <debug.h>
30#include <platform/iomap.h>
31#include <reg.h>
32#include <target.h>
33#include <platform.h>
34#include <uart_dm.h>
35#include <mmc.h>
36#include <platform/gpio.h>
37#include <dev/keys.h>
38#include <spmi_v2.h>
39#include <pm8x41.h>
Aparna Mallavarapubc6315e2015-04-11 04:00:43 +053040#include <pm8x41_hw.h>
Aparna Mallavarapuca676882015-01-19 20:39:06 +053041#include <board.h>
42#include <baseband.h>
43#include <hsusb.h>
44#include <scm.h>
45#include <platform/gpio.h>
46#include <platform/gpio.h>
47#include <platform/irqs.h>
48#include <platform/clock.h>
Aparna Mallavarapubc6315e2015-04-11 04:00:43 +053049#include <platform/timer.h>
Aparna Mallavarapuca676882015-01-19 20:39:06 +053050#include <crypto5_wrapper.h>
51#include <partition_parser.h>
52#include <stdlib.h>
Aparna Mallavarapufa5f8a72015-03-31 06:21:36 +053053#include <rpm-smd.h>
Aparna Mallavarapubc6315e2015-04-11 04:00:43 +053054#include <spmi.h>
55#include <sdhci_msm.h>
56#include <clock.h>
Parth Dixit6e6bad52015-07-30 19:02:38 +053057#include <boot_device.h>
58#include <secapp_loader.h>
59#include <rpmb.h>
lijuang3606df82015-09-02 21:14:43 +080060#include <smem.h>
Aparna Mallavarapuca676882015-01-19 20:39:06 +053061
Padmanabhan Komanduru9d49f892015-04-10 12:58:46 -070062#include "target/display.h"
63
Aparna Mallavarapuca676882015-01-19 20:39:06 +053064#if LONG_PRESS_POWER_ON
65#include <shutdown_detect.h>
66#endif
67
Matthew Qin47dfdb72015-06-10 21:29:11 +080068#if PON_VIB_SUPPORT
69#include <vibrator.h>
70#endif
71
72#if PON_VIB_SUPPORT
73#define VIBRATE_TIME 250
74#endif
75
Aparna Mallavarapuca676882015-01-19 20:39:06 +053076#define PMIC_ARB_CHANNEL_NUM 0
77#define PMIC_ARB_OWNER_ID 0
78#define TLMM_VOL_UP_BTN_GPIO 85
Unnati Gandhife004a92015-06-01 13:06:06 +053079#define TLMM_VOL_UP_BTN_GPIO_8956 113
Parth Dixit720d3b92015-10-30 01:21:34 +053080#define TLMM_VOL_UP_BTN_GPIO_8937 91
Aparna Mallavarapuca676882015-01-19 20:39:06 +053081
82#define FASTBOOT_MODE 0x77665500
Aparna Mallavarapu680a1332015-04-29 19:14:09 +053083#define RECOVERY_MODE 0x77665502
Aparna Mallavarapuca676882015-01-19 20:39:06 +053084#define PON_SOFT_RB_SPARE 0x88F
85
Aparna Mallavarapu1e8b0932015-03-29 23:38:13 +053086#define CE1_INSTANCE 1
87#define CE_EE 1
88#define CE_FIFO_SIZE 64
89#define CE_READ_PIPE 3
90#define CE_WRITE_PIPE 2
91#define CE_READ_PIPE_LOCK_GRP 0
92#define CE_WRITE_PIPE_LOCK_GRP 0
93#define CE_ARRAY_SIZE 20
94
Aparna Mallavarapu7b638e62015-03-26 05:51:57 +053095struct mmc_device *dev;
96
97static uint32_t mmc_pwrctl_base[] =
Aparna Mallavarapuca676882015-01-19 20:39:06 +053098 { MSM_SDC1_BASE, MSM_SDC2_BASE };
99
Aparna Mallavarapu7b638e62015-03-26 05:51:57 +0530100static uint32_t mmc_sdhci_base[] =
101 { MSM_SDC1_SDHCI_BASE, MSM_SDC2_SDHCI_BASE };
102
103static uint32_t mmc_sdc_pwrctl_irq[] =
104 { SDCC1_PWRCTL_IRQ, SDCC2_PWRCTL_IRQ };
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530105
106void target_early_init(void)
107{
108#if WITH_DEBUG_UART
Aparna Mallavarapu7b638e62015-03-26 05:51:57 +0530109 uart_dm_init(2, 0, BLSP1_UART1_BASE);
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530110#endif
111}
112
Aparna Mallavarapu7b638e62015-03-26 05:51:57 +0530113static void set_sdc_power_ctrl()
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530114{
Aparna Mallavarapu7b638e62015-03-26 05:51:57 +0530115 /* Drive strength configs for sdc pins */
116 struct tlmm_cfgs sdc1_hdrv_cfg[] =
117 {
118 { SDC1_CLK_HDRV_CTL_OFF, TLMM_CUR_VAL_16MA, TLMM_HDRV_MASK, 0},
119 { SDC1_CMD_HDRV_CTL_OFF, TLMM_CUR_VAL_10MA, TLMM_HDRV_MASK, 0},
120 { SDC1_DATA_HDRV_CTL_OFF, TLMM_CUR_VAL_10MA, TLMM_HDRV_MASK , 0},
121 };
122
123 /* Pull configs for sdc pins */
124 struct tlmm_cfgs sdc1_pull_cfg[] =
125 {
126 { SDC1_CLK_PULL_CTL_OFF, TLMM_NO_PULL, TLMM_PULL_MASK, 0},
127 { SDC1_CMD_PULL_CTL_OFF, TLMM_PULL_UP, TLMM_PULL_MASK, 0},
128 { SDC1_DATA_PULL_CTL_OFF, TLMM_PULL_UP, TLMM_PULL_MASK, 0},
129 };
130
Aparna Mallavarapu29138912015-04-13 23:45:35 +0530131 struct tlmm_cfgs sdc1_rclk_cfg[] =
132 {
133 { SDC1_RCLK_PULL_CTL_OFF, TLMM_PULL_DOWN, TLMM_PULL_MASK, 0},
134 };
135
Aparna Mallavarapu7b638e62015-03-26 05:51:57 +0530136 /* Set the drive strength & pull control values */
137 tlmm_set_hdrive_ctrl(sdc1_hdrv_cfg, ARRAY_SIZE(sdc1_hdrv_cfg));
138 tlmm_set_pull_ctrl(sdc1_pull_cfg, ARRAY_SIZE(sdc1_pull_cfg));
Aparna Mallavarapu29138912015-04-13 23:45:35 +0530139 tlmm_set_pull_ctrl(sdc1_rclk_cfg, ARRAY_SIZE(sdc1_rclk_cfg));
Aparna Mallavarapu7b638e62015-03-26 05:51:57 +0530140}
141
142void target_sdc_init()
143{
144 struct mmc_config_data config;
145
146 /* Set drive strength & pull ctrl values */
147 set_sdc_power_ctrl();
148
149 /* Try slot 1*/
150 config.slot = 1;
151 config.bus_width = DATA_BUS_WIDTH_8BIT;
Aparna Mallavarapu680a1332015-04-29 19:14:09 +0530152 config.max_clk_rate = MMC_CLK_192MHZ;
Aparna Mallavarapu7b638e62015-03-26 05:51:57 +0530153 config.sdhc_base = mmc_sdhci_base[config.slot - 1];
154 config.pwrctl_base = mmc_pwrctl_base[config.slot - 1];
155 config.pwr_irq = mmc_sdc_pwrctl_irq[config.slot - 1];
156 config.hs400_support = 1;
157
158 if (!(dev = mmc_init(&config))) {
159 /* Try slot 2 */
160 config.slot = 2;
161 config.max_clk_rate = MMC_CLK_200MHZ;
162 config.sdhc_base = mmc_sdhci_base[config.slot - 1];
163 config.pwrctl_base = mmc_pwrctl_base[config.slot - 1];
164 config.pwr_irq = mmc_sdc_pwrctl_irq[config.slot - 1];
165 config.hs400_support = 0;
166
167 if (!(dev = mmc_init(&config))) {
168 dprintf(CRITICAL, "mmc init failed!");
169 ASSERT(0);
170 }
171 }
172}
173
174void *target_mmc_device()
175{
176 return (void *) dev;
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530177}
178
179/* Return 1 if vol_up pressed */
Rami Butsteine51318a2015-05-27 16:23:17 +0300180int target_volume_up()
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530181{
lijuang2d2b8a02015-06-05 21:34:15 +0800182 static uint8_t first_time = 0;
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530183 uint8_t status = 0;
Unnati Gandhie3a5c0e2015-06-14 17:31:07 +0530184 uint32_t vol_up_gpio;
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530185
Unnati Gandhife004a92015-06-01 13:06:06 +0530186 if(platform_is_msm8956())
Unnati Gandhie3a5c0e2015-06-14 17:31:07 +0530187 vol_up_gpio = TLMM_VOL_UP_BTN_GPIO_8956;
Parth Dixit720d3b92015-10-30 01:21:34 +0530188 else if(platform_is_msm8937())
189 vol_up_gpio = TLMM_VOL_UP_BTN_GPIO_8937;
Unnati Gandhife004a92015-06-01 13:06:06 +0530190 else
Unnati Gandhie3a5c0e2015-06-14 17:31:07 +0530191 vol_up_gpio = TLMM_VOL_UP_BTN_GPIO;
192
lijuang2d2b8a02015-06-05 21:34:15 +0800193 if (!first_time) {
194 gpio_tlmm_config(vol_up_gpio, 0, GPIO_INPUT, GPIO_PULL_UP, GPIO_2MA, GPIO_ENABLE);
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530195
lijuang2d2b8a02015-06-05 21:34:15 +0800196 /* Wait for the gpio config to take effect - debounce time */
197 udelay(10000);
198
199 first_time = 1;
200 }
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530201
202 /* Get status of GPIO */
Unnati Gandhie3a5c0e2015-06-14 17:31:07 +0530203 status = gpio_status(vol_up_gpio);
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530204
Aparna Mallavarapufa5f8a72015-03-31 06:21:36 +0530205 /* Active low signal. */
Aparna Mallavarapudb938b62015-04-09 01:00:55 +0530206 return !status;
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530207}
208
209/* Return 1 if vol_down pressed */
210uint32_t target_volume_down()
211{
212 /* Volume down button tied in with PMIC RESIN. */
213 return pm8x41_resin_status();
214}
215
Parth Dixit300a3b92015-06-19 16:38:12 +0530216uint32_t target_is_pwrkey_pon_reason()
217{
218 uint8_t pon_reason = pm8950_get_pon_reason();
219 if (pm8x41_get_is_cold_boot() && ((pon_reason == KPDPWR_N) || (pon_reason == (KPDPWR_N|PON1))))
220 return 1;
221 else
222 return 0;
223}
224
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530225static void target_keystatus()
226{
227 keys_init();
228
229 if(target_volume_down())
230 keys_post_event(KEY_VOLUMEDOWN, 1);
231
232 if(target_volume_up())
233 keys_post_event(KEY_VOLUMEUP, 1);
234}
235
236/* Configure PMIC and Drop PS_HOLD for shutdown */
237void shutdown_device()
238{
239 dprintf(CRITICAL, "Going down for shutdown.\n");
240
241 /* Configure PMIC for shutdown */
242 pm8x41_reset_configure(PON_PSHOLD_SHUTDOWN);
243
244 /* Drop PS_HOLD for MSM */
245 writel(0x00, MPM2_MPM_PS_HOLD);
246
247 mdelay(5000);
248
249 dprintf(CRITICAL, "shutdown failed\n");
250
251 ASSERT(0);
252}
253
254
255void target_init(void)
256{
Parth Dixit5b954e02015-10-17 22:20:31 +0530257#if VERIFIED_BOOT
Parth Dixitb73ff342015-10-27 17:34:08 +0530258#if !VBOOT_MOTA
Parth Dixit6e6bad52015-07-30 19:02:38 +0530259 int ret = 0;
Parth Dixit5b954e02015-10-17 22:20:31 +0530260#endif
Parth Dixitb73ff342015-10-27 17:34:08 +0530261#endif
Parth Dixit5b954e02015-10-17 22:20:31 +0530262
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530263 dprintf(INFO, "target_init()\n");
264
265 spmi_init(PMIC_ARB_CHANNEL_NUM, PMIC_ARB_OWNER_ID);
266
267 target_keystatus();
268
Aparna Mallavarapu7b638e62015-03-26 05:51:57 +0530269 target_sdc_init();
270 if (partition_read_table())
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530271 {
Aparna Mallavarapu7b638e62015-03-26 05:51:57 +0530272 dprintf(CRITICAL, "Error reading the partition table info\n");
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530273 ASSERT(0);
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530274 }
Aparna Mallavarapu7b638e62015-03-26 05:51:57 +0530275
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530276#if LONG_PRESS_POWER_ON
277 shutdown_detect();
278#endif
Matthew Qin47dfdb72015-06-10 21:29:11 +0800279
280#if PON_VIB_SUPPORT
281 /* turn on vibrator to indicate that phone is booting up to end user */
282 vib_timed_turn_on(VIBRATE_TIME);
283#endif
284
Aparna Mallavarapu1e8b0932015-03-29 23:38:13 +0530285 if (target_use_signed_kernel())
286 target_crypto_init_params();
Aparna Mallavarapufa5f8a72015-03-31 06:21:36 +0530287
Parth Dixit5b954e02015-10-17 22:20:31 +0530288#if VERIFIED_BOOT
Parth Dixitb73ff342015-10-27 17:34:08 +0530289#if !VBOOT_MOTA
Parth Dixit0eb73692015-08-09 17:32:27 +0530290 clock_ce_enable(CE1_INSTANCE);
291
Parth Dixit6e6bad52015-07-30 19:02:38 +0530292 /* Initialize Qseecom */
293 ret = qseecom_init();
294
295 if (ret < 0)
296 {
297 dprintf(CRITICAL, "Failed to initialize qseecom, error: %d\n", ret);
298 ASSERT(0);
299 }
300
301 /* Start Qseecom */
302 ret = qseecom_tz_init();
303
304 if (ret < 0)
305 {
306 dprintf(CRITICAL, "Failed to start qseecom, error: %d\n", ret);
307 ASSERT(0);
308 }
309
Parth Dixitb4b2ffa2015-10-09 15:31:14 +0530310 if (rpmb_init() < 0)
311 {
312 dprintf(CRITICAL, "RPMB init failed\n");
313 ASSERT(0);
314 }
315
Parth Dixit6e6bad52015-07-30 19:02:38 +0530316 /*
317 * Load the sec app for first time
318 */
319 if (load_sec_app() < 0)
320 {
321 dprintf(CRITICAL, "Failed to load App for verified\n");
322 ASSERT(0);
323 }
Parth Dixit5b954e02015-10-17 22:20:31 +0530324#endif
Parth Dixitb73ff342015-10-27 17:34:08 +0530325#endif
Parth Dixit5b954e02015-10-17 22:20:31 +0530326
Aparna Mallavarapufa5f8a72015-03-31 06:21:36 +0530327#if SMD_SUPPORT
328 rpm_smd_init();
329#endif
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530330}
331
332void target_serialno(unsigned char *buf)
333{
334 uint32_t serialno;
335 if (target_is_emmc_boot()) {
336 serialno = mmc_get_psn();
337 snprintf((char *)buf, 13, "%x", serialno);
338 }
339}
340
341unsigned board_machtype(void)
342{
Aparna Mallavarapue9bdacd2015-03-15 14:24:21 +0530343 return LINUX_MACHTYPE_UNKNOWN;
344}
345
346/* Detect the target type */
347void target_detect(struct board_data *board)
348{
349 /* This is already filled as part of board.c */
350}
351
352/* Detect the modem type */
353void target_baseband_detect(struct board_data *board)
354{
355 uint32_t platform;
356
357 platform = board->platform;
358
359 switch(platform) {
360 case MSM8952:
361 case MSM8956:
362 case MSM8976:
Parth Dixit4ec3fe22015-10-30 00:44:33 +0530363 case MSM8937:
Aparna Mallavarapue9bdacd2015-03-15 14:24:21 +0530364 board->baseband = BASEBAND_MSM;
365 break;
Aparna Mallavarapu815b3242015-04-29 11:08:14 +0530366 case APQ8052:
367 case APQ8056:
368 case APQ8076:
Parth Dixit4ec3fe22015-10-30 00:44:33 +0530369 case APQ8037:
Aparna Mallavarapu815b3242015-04-29 11:08:14 +0530370 board->baseband = BASEBAND_APQ;
371 break;
Aparna Mallavarapue9bdacd2015-03-15 14:24:21 +0530372 default:
373 dprintf(CRITICAL, "Platform type: %u is not supported\n",platform);
374 ASSERT(0);
375 };
376}
377
378unsigned target_baseband()
379{
380 return board_baseband();
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530381}
382
383unsigned check_reboot_mode(void)
384{
385 uint32_t restart_reason = 0;
386
387 /* Read reboot reason and scrub it */
388 restart_reason = readl(RESTART_REASON_ADDR);
389 writel(0x00, RESTART_REASON_ADDR);
390
391 return restart_reason;
392}
393
394unsigned check_hard_reboot_mode(void)
395{
396 uint8_t hard_restart_reason = 0;
397 uint8_t value = 0;
398
399 /* Read reboot reason and scrub it
400 * Bit-5, bit-6 and bit-7 of SOFT_RB_SPARE for hard reset reason
401 */
402 value = pm8x41_reg_read(PON_SOFT_RB_SPARE);
403 hard_restart_reason = value >> 5;
404 pm8x41_reg_write(PON_SOFT_RB_SPARE, value & 0x1f);
405
406 return hard_restart_reason;
407}
408
409int set_download_mode(enum dload_mode mode)
410{
411 int ret = 0;
412 ret = scm_dload_mode(mode);
413
414 pm8x41_clear_pmic_watchdog();
415
416 return ret;
417}
418
419int emmc_recovery_init(void)
420{
421 return _emmc_recovery_init();
422}
423
424void reboot_device(unsigned reboot_reason)
425{
426 uint8_t reset_type = 0;
427 uint32_t ret = 0;
428
429 /* Need to clear the SW_RESET_ENTRY register and
430 * write to the BOOT_MISC_REG for known reset cases
431 */
432 if(reboot_reason != DLOAD)
433 scm_dload_mode(NORMAL_MODE);
434
435 writel(reboot_reason, RESTART_REASON_ADDR);
436
437 /* For Reboot-bootloader and Dload cases do a warm reset
438 * For Reboot cases do a hard reset
439 */
Aparna Mallavarapu680a1332015-04-29 19:14:09 +0530440 if((reboot_reason == FASTBOOT_MODE) || (reboot_reason == DLOAD) || (reboot_reason == RECOVERY_MODE))
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530441 reset_type = PON_PSHOLD_WARM_RESET;
442 else
443 reset_type = PON_PSHOLD_HARD_RESET;
444
Parth Dixitbe107962015-10-16 14:33:20 +0530445 pm8994_reset_configure(reset_type);
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530446
447 ret = scm_halt_pmic_arbiter();
448 if (ret)
449 dprintf(CRITICAL , "Failed to halt pmic arbiter: %d\n", ret);
450
451 /* Drop PS_HOLD for MSM */
452 writel(0x00, MPM2_MPM_PS_HOLD);
453
454 mdelay(5000);
455
456 dprintf(CRITICAL, "Rebooting failed\n");
457}
458
459#if USER_FORCE_RESET_SUPPORT
460/* Return 1 if it is a force resin triggered by user. */
461uint32_t is_user_force_reset(void)
462{
463 uint8_t poff_reason1 = pm8x41_get_pon_poff_reason1();
464 uint8_t poff_reason2 = pm8x41_get_pon_poff_reason2();
465
466 dprintf(SPEW, "poff_reason1: %d\n", poff_reason1);
467 dprintf(SPEW, "poff_reason2: %d\n", poff_reason2);
468 if (pm8x41_get_is_cold_boot() && (poff_reason1 == KPDPWR_AND_RESIN ||
469 poff_reason2 == STAGE3))
470 return 1;
471 else
472 return 0;
473}
474#endif
475
Zhenhua Huangb46b9b52015-04-21 19:53:09 +0800476#define SMBCHG_USB_RT_STS 0x21310
477#define USBIN_UV_RT_STS BIT(0)
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530478unsigned target_pause_for_battery_charge(void)
479{
480 uint8_t pon_reason = pm8x41_get_pon_reason();
481 uint8_t is_cold_boot = pm8x41_get_is_cold_boot();
Zhenhua Huangb46b9b52015-04-21 19:53:09 +0800482 bool usb_present_sts = !(USBIN_UV_RT_STS &
483 pm8x41_reg_read(SMBCHG_USB_RT_STS));
484 dprintf(INFO, "%s : pon_reason is:0x%x cold_boot:%d usb_sts:%d\n", __func__,
485 pon_reason, is_cold_boot, usb_present_sts);
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530486 /* In case of fastboot reboot,adb reboot or if we see the power key
487 * pressed we do not want go into charger mode.
488 * fastboot reboot is warm boot with PON hard reset bit not set
489 * adb reboot is a cold boot with PON hard reset bit set
490 */
491 if (is_cold_boot &&
492 (!(pon_reason & HARD_RST)) &&
493 (!(pon_reason & KPDPWR_N)) &&
Zhenhua Huangb46b9b52015-04-21 19:53:09 +0800494 usb_present_sts)
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530495 return 1;
496 else
497 return 0;
498}
Aparna Mallavarapu7b638e62015-03-26 05:51:57 +0530499
500void target_uninit(void)
501{
502 mmc_put_card_to_sleep(dev);
503 sdhci_mode_disable(&dev->host);
Aparna Mallavarapu1e8b0932015-03-29 23:38:13 +0530504 if (crypto_initialized())
505 crypto_eng_cleanup();
506
507 if (target_is_ssd_enabled())
508 clock_ce_disable(CE1_INSTANCE);
Aparna Mallavarapufa5f8a72015-03-31 06:21:36 +0530509
Parth Dixit5b954e02015-10-17 22:20:31 +0530510#if VERIFIED_BOOT
Parth Dixitb73ff342015-10-27 17:34:08 +0530511#if !VBOOT_MOTA
Parth Dixit6e6bad52015-07-30 19:02:38 +0530512 if (is_sec_app_loaded())
513 {
514 if (send_milestone_call_to_tz() < 0)
515 {
516 dprintf(CRITICAL, "Failed to unload App for rpmb\n");
517 ASSERT(0);
518 }
519 }
520
521 if (rpmb_uninit() < 0)
522 {
523 dprintf(CRITICAL, "RPMB uninit failed\n");
524 ASSERT(0);
525 }
526
Parth Dixit0eb73692015-08-09 17:32:27 +0530527 clock_ce_disable(CE1_INSTANCE);
Parth Dixit5b954e02015-10-17 22:20:31 +0530528#endif
Parth Dixitb73ff342015-10-27 17:34:08 +0530529#endif
Parth Dixit5b954e02015-10-17 22:20:31 +0530530
Aparna Mallavarapufa5f8a72015-03-31 06:21:36 +0530531#if SMD_SUPPORT
532 rpm_smd_uninit();
533#endif
Aparna Mallavarapu7b638e62015-03-26 05:51:57 +0530534}
535
536void target_usb_init(void)
537{
538 uint32_t val;
539
540 /* Select and enable external configuration with USB PHY */
541 ulpi_write(ULPI_MISC_A_VBUSVLDEXTSEL | ULPI_MISC_A_VBUSVLDEXT, ULPI_MISC_A_SET);
542
543 /* Enable sess_vld */
544 val = readl(USB_GENCONFIG_2) | GEN2_SESS_VLD_CTRL_EN;
545 writel(val, USB_GENCONFIG_2);
546
547 /* Enable external vbus configuration in the LINK */
548 val = readl(USB_USBCMD);
549 val |= SESS_VLD_CTRL;
550 writel(val, USB_USBCMD);
551}
552
553void target_usb_stop(void)
554{
555 /* Disable VBUS mimicing in the controller. */
556 ulpi_write(ULPI_MISC_A_VBUSVLDEXTSEL | ULPI_MISC_A_VBUSVLDEXT, ULPI_MISC_A_CLEAR);
557}
Aparna Mallavarapu1e8b0932015-03-29 23:38:13 +0530558
Padmanabhan Komanduru9d49f892015-04-10 12:58:46 -0700559static uint8_t splash_override;
560/* Returns 1 if target supports continuous splash screen. */
561int target_cont_splash_screen()
562{
563 uint8_t splash_screen = 0;
564 if (!splash_override) {
565 switch (board_hardware_id()) {
566 case HW_PLATFORM_MTP:
567 case HW_PLATFORM_SURF:
Vishnuvardhan Prodduturie116c002015-07-14 17:14:25 +0530568 case HW_PLATFORM_RCM:
feifanz174c82c2015-04-15 18:57:07 +0800569 case HW_PLATFORM_QRD:
Padmanabhan Komanduru9d49f892015-04-10 12:58:46 -0700570 splash_screen = 1;
571 break;
572 default:
573 splash_screen = 0;
574 break;
575 }
576 dprintf(SPEW, "Target_cont_splash=%d\n", splash_screen);
577 }
578 return splash_screen;
579}
580
581void target_force_cont_splash_disable(uint8_t override)
582{
583 splash_override = override;
584}
585
Ray Zhangf95f5b92015-06-25 15:34:29 +0800586uint8_t target_panel_auto_detect_enabled()
587{
588 uint8_t ret = 0;
589
590 switch(board_hardware_id())
591 {
592 case HW_PLATFORM_QRD:
593 ret = platform_is_msm8956() ? 1 : 0;
594 break;
595 case HW_PLATFORM_SURF:
596 case HW_PLATFORM_MTP:
597 default:
598 ret = 0;
599 }
600 return ret;
601}
602
Aparna Mallavarapu1e8b0932015-03-29 23:38:13 +0530603/* Do any target specific intialization needed before entering fastboot mode */
604void target_fastboot_init(void)
605{
606 if (target_is_ssd_enabled()) {
607 clock_ce_enable(CE1_INSTANCE);
608 target_load_ssd_keystore();
609 }
610}
611
612void target_load_ssd_keystore(void)
613{
614 uint64_t ptn;
615 int index;
616 uint64_t size;
617 uint32_t *buffer = NULL;
618
619 if (!target_is_ssd_enabled())
620 return;
621
622 index = partition_get_index("ssd");
623
624 ptn = partition_get_offset(index);
625 if (ptn == 0){
626 dprintf(CRITICAL, "Error: ssd partition not found\n");
627 return;
628 }
629
630 size = partition_get_size(index);
631 if (size == 0) {
632 dprintf(CRITICAL, "Error: invalid ssd partition size\n");
633 return;
634 }
635
636 buffer = memalign(CACHE_LINE, ROUNDUP(size, CACHE_LINE));
637 if (!buffer) {
638 dprintf(CRITICAL, "Error: allocating memory for ssd buffer\n");
639 return;
640 }
641
642 if (mmc_read(ptn, buffer, size)) {
643 dprintf(CRITICAL, "Error: cannot read data\n");
644 free(buffer);
645 return;
646 }
647
648 clock_ce_enable(CE1_INSTANCE);
649 scm_protect_keystore(buffer, size);
650 clock_ce_disable(CE1_INSTANCE);
651 free(buffer);
652}
653
654crypto_engine_type board_ce_type(void)
655{
656 return CRYPTO_ENGINE_TYPE_HW;
657}
658
659/* Set up params for h/w CE. */
660void target_crypto_init_params()
661{
662 struct crypto_init_params ce_params;
663
664 /* Set up base addresses and instance. */
665 ce_params.crypto_instance = CE1_INSTANCE;
666 ce_params.crypto_base = MSM_CE1_BASE;
667 ce_params.bam_base = MSM_CE1_BAM_BASE;
668
669 /* Set up BAM config. */
670 ce_params.bam_ee = CE_EE;
671 ce_params.pipes.read_pipe = CE_READ_PIPE;
672 ce_params.pipes.write_pipe = CE_WRITE_PIPE;
673 ce_params.pipes.read_pipe_grp = CE_READ_PIPE_LOCK_GRP;
674 ce_params.pipes.write_pipe_grp = CE_WRITE_PIPE_LOCK_GRP;
675
676 /* Assign buffer sizes. */
677 ce_params.num_ce = CE_ARRAY_SIZE;
678 ce_params.read_fifo_size = CE_FIFO_SIZE;
679 ce_params.write_fifo_size = CE_FIFO_SIZE;
680
681 /* BAM is initialized by TZ for this platform.
682 * Do not do it again as the initialization address space
683 * is locked.
684 */
685 ce_params.do_bam_init = 0;
686
687 crypto_init_params(&ce_params);
688}
lijuang3606df82015-09-02 21:14:43 +0800689
690uint32_t target_get_pmic()
691{
692 return PMIC_IS_PMI8950;
693}