blob: 2c96f6722ad90e059ac570c282ac45727180a2f3 [file] [log] [blame]
Parth Dixit80bb5232016-01-05 15:26:22 +05301/* Copyright (c) 2015-2016, The Linux Foundation. All rights reserved.
Aparna Mallavarapuca676882015-01-19 20:39:06 +05302 *
3 * Redistribution and use in source and binary forms, with or without
4 * modification, are permitted provided that the following conditions are
5 * met:
6 * * Redistributions of source code must retain the above copyright
7 * notice, this list of conditions and the following disclaimer.
8 * * Redistributions in binary form must reproduce the above
9 * copyright notice, this list of conditions and the following
10 * disclaimer in the documentation and/or other materials provided
11 * with the distribution.
12 * * Neither the name of The Linux Foundation nor the names of its
13 * contributors may be used to endorse or promote products derived
14 * from this software without specific prior written permission.
15 *
16 * THIS SOFTWARE IS PROVIDED "AS IS" AND ANY EXPRESS OR IMPLIED
17 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT
19 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS
20 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
21 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
22 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR
23 * BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
24 * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE
25 * OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN
26 * IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 */
28
29#include <debug.h>
30#include <platform/iomap.h>
31#include <reg.h>
32#include <target.h>
33#include <platform.h>
34#include <uart_dm.h>
35#include <mmc.h>
36#include <platform/gpio.h>
37#include <dev/keys.h>
38#include <spmi_v2.h>
39#include <pm8x41.h>
Aparna Mallavarapubc6315e2015-04-11 04:00:43 +053040#include <pm8x41_hw.h>
Aparna Mallavarapuca676882015-01-19 20:39:06 +053041#include <board.h>
42#include <baseband.h>
43#include <hsusb.h>
44#include <scm.h>
45#include <platform/gpio.h>
46#include <platform/gpio.h>
47#include <platform/irqs.h>
48#include <platform/clock.h>
Aparna Mallavarapubc6315e2015-04-11 04:00:43 +053049#include <platform/timer.h>
Aparna Mallavarapuca676882015-01-19 20:39:06 +053050#include <crypto5_wrapper.h>
51#include <partition_parser.h>
52#include <stdlib.h>
Aparna Mallavarapufa5f8a72015-03-31 06:21:36 +053053#include <rpm-smd.h>
Aparna Mallavarapubc6315e2015-04-11 04:00:43 +053054#include <spmi.h>
55#include <sdhci_msm.h>
56#include <clock.h>
Parth Dixit6e6bad52015-07-30 19:02:38 +053057#include <boot_device.h>
58#include <secapp_loader.h>
59#include <rpmb.h>
lijuang3606df82015-09-02 21:14:43 +080060#include <smem.h>
Aparna Mallavarapuca676882015-01-19 20:39:06 +053061
Padmanabhan Komanduru9d49f892015-04-10 12:58:46 -070062#include "target/display.h"
63
Aparna Mallavarapuca676882015-01-19 20:39:06 +053064#if LONG_PRESS_POWER_ON
65#include <shutdown_detect.h>
66#endif
67
Matthew Qin47dfdb72015-06-10 21:29:11 +080068#if PON_VIB_SUPPORT
69#include <vibrator.h>
70#endif
71
72#if PON_VIB_SUPPORT
73#define VIBRATE_TIME 250
74#endif
75
Aparna Mallavarapuca676882015-01-19 20:39:06 +053076#define PMIC_ARB_CHANNEL_NUM 0
77#define PMIC_ARB_OWNER_ID 0
78#define TLMM_VOL_UP_BTN_GPIO 85
Unnati Gandhife004a92015-06-01 13:06:06 +053079#define TLMM_VOL_UP_BTN_GPIO_8956 113
Parth Dixit720d3b92015-10-30 01:21:34 +053080#define TLMM_VOL_UP_BTN_GPIO_8937 91
Wufengf2e37312016-04-12 16:09:47 +080081#define TLMM_VOL_DOWN_BTN_GPIO 128
Aparna Mallavarapuca676882015-01-19 20:39:06 +053082
83#define FASTBOOT_MODE 0x77665500
Aparna Mallavarapu680a1332015-04-29 19:14:09 +053084#define RECOVERY_MODE 0x77665502
Aparna Mallavarapuca676882015-01-19 20:39:06 +053085#define PON_SOFT_RB_SPARE 0x88F
86
Parth Dixit17b85192016-12-28 15:51:33 +053087#define EXT4_CMDLINE " rootfstype=ext4 root=/dev/mmcblk0p"
88
Aparna Mallavarapu1e8b0932015-03-29 23:38:13 +053089#define CE1_INSTANCE 1
90#define CE_EE 1
91#define CE_FIFO_SIZE 64
92#define CE_READ_PIPE 3
93#define CE_WRITE_PIPE 2
94#define CE_READ_PIPE_LOCK_GRP 0
95#define CE_WRITE_PIPE_LOCK_GRP 0
96#define CE_ARRAY_SIZE 20
Wufengf2e37312016-04-12 16:09:47 +080097#define SUB_TYPE_SKUT 0x0A
Vijay Kumar Pendoti0d698842016-09-23 16:23:16 +053098#define SMBCHG_USB_RT_STS 0x21310
99#define USBIN_UV_RT_STS BIT(0)
Aparna Mallavarapu1e8b0932015-03-29 23:38:13 +0530100
Aparna Mallavarapu7b638e62015-03-26 05:51:57 +0530101struct mmc_device *dev;
102
103static uint32_t mmc_pwrctl_base[] =
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530104 { MSM_SDC1_BASE, MSM_SDC2_BASE };
105
Aparna Mallavarapu7b638e62015-03-26 05:51:57 +0530106static uint32_t mmc_sdhci_base[] =
107 { MSM_SDC1_SDHCI_BASE, MSM_SDC2_SDHCI_BASE };
108
109static uint32_t mmc_sdc_pwrctl_irq[] =
110 { SDCC1_PWRCTL_IRQ, SDCC2_PWRCTL_IRQ };
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530111
112void target_early_init(void)
113{
114#if WITH_DEBUG_UART
Aparna Mallavarapu7b638e62015-03-26 05:51:57 +0530115 uart_dm_init(2, 0, BLSP1_UART1_BASE);
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530116#endif
117}
118
Aparna Mallavarapu7b638e62015-03-26 05:51:57 +0530119static void set_sdc_power_ctrl()
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530120{
Aparna Mallavarapu7b638e62015-03-26 05:51:57 +0530121 /* Drive strength configs for sdc pins */
122 struct tlmm_cfgs sdc1_hdrv_cfg[] =
123 {
124 { SDC1_CLK_HDRV_CTL_OFF, TLMM_CUR_VAL_16MA, TLMM_HDRV_MASK, 0},
125 { SDC1_CMD_HDRV_CTL_OFF, TLMM_CUR_VAL_10MA, TLMM_HDRV_MASK, 0},
126 { SDC1_DATA_HDRV_CTL_OFF, TLMM_CUR_VAL_10MA, TLMM_HDRV_MASK , 0},
127 };
128
129 /* Pull configs for sdc pins */
130 struct tlmm_cfgs sdc1_pull_cfg[] =
131 {
132 { SDC1_CLK_PULL_CTL_OFF, TLMM_NO_PULL, TLMM_PULL_MASK, 0},
133 { SDC1_CMD_PULL_CTL_OFF, TLMM_PULL_UP, TLMM_PULL_MASK, 0},
134 { SDC1_DATA_PULL_CTL_OFF, TLMM_PULL_UP, TLMM_PULL_MASK, 0},
135 };
136
Aparna Mallavarapu29138912015-04-13 23:45:35 +0530137 struct tlmm_cfgs sdc1_rclk_cfg[] =
138 {
139 { SDC1_RCLK_PULL_CTL_OFF, TLMM_PULL_DOWN, TLMM_PULL_MASK, 0},
140 };
141
Aparna Mallavarapu7b638e62015-03-26 05:51:57 +0530142 /* Set the drive strength & pull control values */
143 tlmm_set_hdrive_ctrl(sdc1_hdrv_cfg, ARRAY_SIZE(sdc1_hdrv_cfg));
144 tlmm_set_pull_ctrl(sdc1_pull_cfg, ARRAY_SIZE(sdc1_pull_cfg));
Aparna Mallavarapu29138912015-04-13 23:45:35 +0530145 tlmm_set_pull_ctrl(sdc1_rclk_cfg, ARRAY_SIZE(sdc1_rclk_cfg));
Aparna Mallavarapu7b638e62015-03-26 05:51:57 +0530146}
147
148void target_sdc_init()
149{
150 struct mmc_config_data config;
151
152 /* Set drive strength & pull ctrl values */
153 set_sdc_power_ctrl();
154
155 /* Try slot 1*/
156 config.slot = 1;
157 config.bus_width = DATA_BUS_WIDTH_8BIT;
Aparna Mallavarapu680a1332015-04-29 19:14:09 +0530158 config.max_clk_rate = MMC_CLK_192MHZ;
Aparna Mallavarapu7b638e62015-03-26 05:51:57 +0530159 config.sdhc_base = mmc_sdhci_base[config.slot - 1];
160 config.pwrctl_base = mmc_pwrctl_base[config.slot - 1];
161 config.pwr_irq = mmc_sdc_pwrctl_irq[config.slot - 1];
162 config.hs400_support = 1;
163
164 if (!(dev = mmc_init(&config))) {
165 /* Try slot 2 */
166 config.slot = 2;
167 config.max_clk_rate = MMC_CLK_200MHZ;
168 config.sdhc_base = mmc_sdhci_base[config.slot - 1];
169 config.pwrctl_base = mmc_pwrctl_base[config.slot - 1];
170 config.pwr_irq = mmc_sdc_pwrctl_irq[config.slot - 1];
171 config.hs400_support = 0;
172
173 if (!(dev = mmc_init(&config))) {
174 dprintf(CRITICAL, "mmc init failed!");
175 ASSERT(0);
176 }
177 }
178}
179
180void *target_mmc_device()
181{
182 return (void *) dev;
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530183}
184
185/* Return 1 if vol_up pressed */
Rami Butsteine51318a2015-05-27 16:23:17 +0300186int target_volume_up()
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530187{
lijuang2d2b8a02015-06-05 21:34:15 +0800188 static uint8_t first_time = 0;
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530189 uint8_t status = 0;
Unnati Gandhie3a5c0e2015-06-14 17:31:07 +0530190 uint32_t vol_up_gpio;
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530191
Unnati Gandhife004a92015-06-01 13:06:06 +0530192 if(platform_is_msm8956())
Unnati Gandhie3a5c0e2015-06-14 17:31:07 +0530193 vol_up_gpio = TLMM_VOL_UP_BTN_GPIO_8956;
Parth Dixit05f3c9f2016-03-18 17:14:57 +0530194 else if(platform_is_msm8937() || platform_is_msm8917())
Parth Dixit720d3b92015-10-30 01:21:34 +0530195 vol_up_gpio = TLMM_VOL_UP_BTN_GPIO_8937;
Unnati Gandhife004a92015-06-01 13:06:06 +0530196 else
Unnati Gandhie3a5c0e2015-06-14 17:31:07 +0530197 vol_up_gpio = TLMM_VOL_UP_BTN_GPIO;
198
lijuang2d2b8a02015-06-05 21:34:15 +0800199 if (!first_time) {
200 gpio_tlmm_config(vol_up_gpio, 0, GPIO_INPUT, GPIO_PULL_UP, GPIO_2MA, GPIO_ENABLE);
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530201
lijuang2d2b8a02015-06-05 21:34:15 +0800202 /* Wait for the gpio config to take effect - debounce time */
203 udelay(10000);
204
205 first_time = 1;
206 }
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530207
208 /* Get status of GPIO */
Unnati Gandhie3a5c0e2015-06-14 17:31:07 +0530209 status = gpio_status(vol_up_gpio);
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530210
Aparna Mallavarapufa5f8a72015-03-31 06:21:36 +0530211 /* Active low signal. */
Aparna Mallavarapudb938b62015-04-09 01:00:55 +0530212 return !status;
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530213}
214
215/* Return 1 if vol_down pressed */
216uint32_t target_volume_down()
217{
Wufengf2e37312016-04-12 16:09:47 +0800218 static bool vol_down_key_init = false;
219
220 if ((board_hardware_id() == HW_PLATFORM_QRD) &&
221 (board_hardware_subtype() == SUB_TYPE_SKUT)) {
222 uint32_t status = 0;
223
224 if (!vol_down_key_init) {
225 gpio_tlmm_config(TLMM_VOL_DOWN_BTN_GPIO, 0, GPIO_INPUT, GPIO_PULL_UP,
226 GPIO_2MA, GPIO_ENABLE);
227 /* Wait for the gpio config to take effect - debounce time */
228 thread_sleep(10);
229 vol_down_key_init = true;
230 }
231
232 /* Get status of GPIO */
233 status = gpio_status(TLMM_VOL_DOWN_BTN_GPIO);
234
235 /* Active low signal. */
236 return !status;
237 } else {
238 /* Volume down button tied in with PMIC RESIN. */
239 return pm8x41_resin_status();
240 }
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530241}
242
Parth Dixit300a3b92015-06-19 16:38:12 +0530243uint32_t target_is_pwrkey_pon_reason()
244{
245 uint8_t pon_reason = pm8950_get_pon_reason();
Vijay Kumar Pendoti0d698842016-09-23 16:23:16 +0530246 bool usb_present_sts = !(USBIN_UV_RT_STS &
247 pm8x41_reg_read(SMBCHG_USB_RT_STS));
Parth Dixit300a3b92015-06-19 16:38:12 +0530248 if (pm8x41_get_is_cold_boot() && ((pon_reason == KPDPWR_N) || (pon_reason == (KPDPWR_N|PON1))))
249 return 1;
Vijay Kumar Pendoti0d698842016-09-23 16:23:16 +0530250 else if ((pon_reason == PON1) && (!usb_present_sts))
251 return 1;
Parth Dixit300a3b92015-06-19 16:38:12 +0530252 else
253 return 0;
254}
255
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530256static void target_keystatus()
257{
258 keys_init();
259
260 if(target_volume_down())
261 keys_post_event(KEY_VOLUMEDOWN, 1);
262
263 if(target_volume_up())
264 keys_post_event(KEY_VOLUMEUP, 1);
265}
266
267/* Configure PMIC and Drop PS_HOLD for shutdown */
268void shutdown_device()
269{
270 dprintf(CRITICAL, "Going down for shutdown.\n");
271
272 /* Configure PMIC for shutdown */
273 pm8x41_reset_configure(PON_PSHOLD_SHUTDOWN);
274
275 /* Drop PS_HOLD for MSM */
276 writel(0x00, MPM2_MPM_PS_HOLD);
277
278 mdelay(5000);
279
280 dprintf(CRITICAL, "shutdown failed\n");
281
282 ASSERT(0);
283}
284
285
286void target_init(void)
287{
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530288 dprintf(INFO, "target_init()\n");
289
290 spmi_init(PMIC_ARB_CHANNEL_NUM, PMIC_ARB_OWNER_ID);
291
Parth Dixit550ddf32016-11-28 17:00:29 +0530292 if(target_is_pmi_enabled())
Parth Dixit3e6dead2015-12-08 15:04:54 +0530293 {
Parth Dixit550ddf32016-11-28 17:00:29 +0530294 if(platform_is_msm8937() || platform_is_msm8917())
Parth Dixit3e6dead2015-12-08 15:04:54 +0530295 {
Parth Dixit550ddf32016-11-28 17:00:29 +0530296 uint8_t pmi_rev = 0;
297 uint32_t pmi_type = 0;
298
299 pmi_type = board_pmic_target(1) & 0xffff;
300 if(pmi_type == PMIC_IS_PMI8950)
301 {
302 /* read pmic spare register for rev */
303 pmi_rev = pmi8950_get_pmi_subtype();
304 if(pmi_rev)
305 board_pmi_target_set(1,pmi_rev);
306 }
Parth Dixit3e6dead2015-12-08 15:04:54 +0530307 }
308 }
309
Parth Dixit550ddf32016-11-28 17:00:29 +0530310
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530311 target_keystatus();
312
Aparna Mallavarapu7b638e62015-03-26 05:51:57 +0530313 target_sdc_init();
314 if (partition_read_table())
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530315 {
Aparna Mallavarapu7b638e62015-03-26 05:51:57 +0530316 dprintf(CRITICAL, "Error reading the partition table info\n");
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530317 ASSERT(0);
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530318 }
Aparna Mallavarapu7b638e62015-03-26 05:51:57 +0530319
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530320#if LONG_PRESS_POWER_ON
Parth Dixit550ddf32016-11-28 17:00:29 +0530321 if(target_is_pmi_enabled())
322 shutdown_detect();
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530323#endif
Matthew Qin47dfdb72015-06-10 21:29:11 +0800324
325#if PON_VIB_SUPPORT
326 /* turn on vibrator to indicate that phone is booting up to end user */
Parth Dixit550ddf32016-11-28 17:00:29 +0530327 if(target_is_pmi_enabled())
328 vib_timed_turn_on(VIBRATE_TIME);
Matthew Qin47dfdb72015-06-10 21:29:11 +0800329#endif
330
Aparna Mallavarapu1e8b0932015-03-29 23:38:13 +0530331 if (target_use_signed_kernel())
332 target_crypto_init_params();
Aparna Mallavarapufa5f8a72015-03-31 06:21:36 +0530333
Parth Dixit5b954e02015-10-17 22:20:31 +0530334#if VERIFIED_BOOT
Mayank Grover32ba2992017-09-06 11:14:00 +0530335 if (VB_V2 == target_get_vb_version())
Parth Dixit6e6bad52015-07-30 19:02:38 +0530336 {
Mayank Grover32ba2992017-09-06 11:14:00 +0530337 clock_ce_enable(CE1_INSTANCE);
Parth Dixit6e6bad52015-07-30 19:02:38 +0530338
Mayank Grover32ba2992017-09-06 11:14:00 +0530339 /* Initialize Qseecom */
340 if (qseecom_init() < 0)
341 {
342 dprintf(CRITICAL, "Failed to initialize qseecom\n");
343 ASSERT(0);
344 }
Parth Dixit6e6bad52015-07-30 19:02:38 +0530345
Mayank Grover32ba2992017-09-06 11:14:00 +0530346 /* Start Qseecom */
347 if (qseecom_tz_init() < 0)
348 {
349 dprintf(CRITICAL, "Failed to start qseecom\n");
350 ASSERT(0);
351 }
Parth Dixit6e6bad52015-07-30 19:02:38 +0530352
Mayank Grover32ba2992017-09-06 11:14:00 +0530353 if (rpmb_init() < 0)
354 {
355 dprintf(CRITICAL, "RPMB init failed\n");
356 ASSERT(0);
357 }
Parth Dixitb4b2ffa2015-10-09 15:31:14 +0530358
Mayank Grover32ba2992017-09-06 11:14:00 +0530359 /*
360 * Load the sec app for first time
361 */
362 if (load_sec_app() < 0)
363 {
364 dprintf(CRITICAL, "Failed to load App for verified\n");
365 ASSERT(0);
366 }
Parth Dixit6e6bad52015-07-30 19:02:38 +0530367 }
Parth Dixit5b954e02015-10-17 22:20:31 +0530368#endif
369
Aparna Mallavarapufa5f8a72015-03-31 06:21:36 +0530370#if SMD_SUPPORT
371 rpm_smd_init();
372#endif
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530373}
374
375void target_serialno(unsigned char *buf)
376{
377 uint32_t serialno;
378 if (target_is_emmc_boot()) {
379 serialno = mmc_get_psn();
380 snprintf((char *)buf, 13, "%x", serialno);
381 }
382}
383
384unsigned board_machtype(void)
385{
Aparna Mallavarapue9bdacd2015-03-15 14:24:21 +0530386 return LINUX_MACHTYPE_UNKNOWN;
387}
388
389/* Detect the target type */
390void target_detect(struct board_data *board)
391{
392 /* This is already filled as part of board.c */
393}
394
395/* Detect the modem type */
396void target_baseband_detect(struct board_data *board)
397{
398 uint32_t platform;
399
400 platform = board->platform;
401
402 switch(platform) {
403 case MSM8952:
404 case MSM8956:
405 case MSM8976:
Parth Dixit4ec3fe22015-10-30 00:44:33 +0530406 case MSM8937:
Parth Dixit660369e2016-05-12 09:53:15 +0530407 case MSM8940:
Parth Dixit05f3c9f2016-03-18 17:14:57 +0530408 case MSM8917:
Mayank Grovercd5f0ff2016-10-03 18:08:52 +0530409 case MSM8920:
Parth Dixit05f3c9f2016-03-18 17:14:57 +0530410 case MSM8217:
411 case MSM8617:
Aparna Mallavarapue9bdacd2015-03-15 14:24:21 +0530412 board->baseband = BASEBAND_MSM;
413 break;
Aparna Mallavarapu815b3242015-04-29 11:08:14 +0530414 case APQ8052:
415 case APQ8056:
416 case APQ8076:
Parth Dixit4ec3fe22015-10-30 00:44:33 +0530417 case APQ8037:
Parth Dixit05f3c9f2016-03-18 17:14:57 +0530418 case APQ8017:
Aparna Mallavarapu815b3242015-04-29 11:08:14 +0530419 board->baseband = BASEBAND_APQ;
420 break;
Aparna Mallavarapue9bdacd2015-03-15 14:24:21 +0530421 default:
422 dprintf(CRITICAL, "Platform type: %u is not supported\n",platform);
423 ASSERT(0);
424 };
425}
426
427unsigned target_baseband()
428{
429 return board_baseband();
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530430}
431
432unsigned check_reboot_mode(void)
433{
434 uint32_t restart_reason = 0;
435
436 /* Read reboot reason and scrub it */
437 restart_reason = readl(RESTART_REASON_ADDR);
438 writel(0x00, RESTART_REASON_ADDR);
439
440 return restart_reason;
441}
442
443unsigned check_hard_reboot_mode(void)
444{
445 uint8_t hard_restart_reason = 0;
446 uint8_t value = 0;
447
448 /* Read reboot reason and scrub it
449 * Bit-5, bit-6 and bit-7 of SOFT_RB_SPARE for hard reset reason
450 */
451 value = pm8x41_reg_read(PON_SOFT_RB_SPARE);
452 hard_restart_reason = value >> 5;
453 pm8x41_reg_write(PON_SOFT_RB_SPARE, value & 0x1f);
454
455 return hard_restart_reason;
456}
457
lijuang395b5e62015-11-19 17:39:44 +0800458int set_download_mode(enum reboot_reason mode)
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530459{
460 int ret = 0;
461 ret = scm_dload_mode(mode);
462
463 pm8x41_clear_pmic_watchdog();
464
465 return ret;
466}
467
468int emmc_recovery_init(void)
469{
470 return _emmc_recovery_init();
471}
472
473void reboot_device(unsigned reboot_reason)
474{
475 uint8_t reset_type = 0;
476 uint32_t ret = 0;
477
lijuang395b5e62015-11-19 17:39:44 +0800478 /* Set cookie for dload mode */
479 if(set_download_mode(reboot_reason)) {
480 dprintf(CRITICAL, "HALT: set_download_mode not supported\n");
481 return;
482 }
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530483
484 writel(reboot_reason, RESTART_REASON_ADDR);
485
486 /* For Reboot-bootloader and Dload cases do a warm reset
487 * For Reboot cases do a hard reset
488 */
lijuang395b5e62015-11-19 17:39:44 +0800489 if((reboot_reason == FASTBOOT_MODE) || (reboot_reason == NORMAL_DLOAD) ||
490 (reboot_reason == EMERGENCY_DLOAD) || (reboot_reason == RECOVERY_MODE))
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530491 reset_type = PON_PSHOLD_WARM_RESET;
492 else
493 reset_type = PON_PSHOLD_HARD_RESET;
494
Parth Dixit550ddf32016-11-28 17:00:29 +0530495 if(target_is_pmi_enabled())
496 pm8994_reset_configure(reset_type);
497 else
498 pm8x41_reset_configure(reset_type);
499
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530500
501 ret = scm_halt_pmic_arbiter();
502 if (ret)
503 dprintf(CRITICAL , "Failed to halt pmic arbiter: %d\n", ret);
504
505 /* Drop PS_HOLD for MSM */
506 writel(0x00, MPM2_MPM_PS_HOLD);
507
508 mdelay(5000);
509
510 dprintf(CRITICAL, "Rebooting failed\n");
511}
512
513#if USER_FORCE_RESET_SUPPORT
514/* Return 1 if it is a force resin triggered by user. */
515uint32_t is_user_force_reset(void)
516{
517 uint8_t poff_reason1 = pm8x41_get_pon_poff_reason1();
518 uint8_t poff_reason2 = pm8x41_get_pon_poff_reason2();
519
520 dprintf(SPEW, "poff_reason1: %d\n", poff_reason1);
521 dprintf(SPEW, "poff_reason2: %d\n", poff_reason2);
522 if (pm8x41_get_is_cold_boot() && (poff_reason1 == KPDPWR_AND_RESIN ||
523 poff_reason2 == STAGE3))
524 return 1;
525 else
526 return 0;
527}
528#endif
529
530unsigned target_pause_for_battery_charge(void)
531{
532 uint8_t pon_reason = pm8x41_get_pon_reason();
533 uint8_t is_cold_boot = pm8x41_get_is_cold_boot();
Parth Dixit550ddf32016-11-28 17:00:29 +0530534 bool usb_present_sts = 1; /* don't care by default */
535
536 if(target_is_pmi_enabled())
537 usb_present_sts = (!(USBIN_UV_RT_STS &
538 pm8x41_reg_read(SMBCHG_USB_RT_STS)));
539
Zhenhua Huangb46b9b52015-04-21 19:53:09 +0800540 dprintf(INFO, "%s : pon_reason is:0x%x cold_boot:%d usb_sts:%d\n", __func__,
541 pon_reason, is_cold_boot, usb_present_sts);
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530542 /* In case of fastboot reboot,adb reboot or if we see the power key
543 * pressed we do not want go into charger mode.
544 * fastboot reboot is warm boot with PON hard reset bit not set
545 * adb reboot is a cold boot with PON hard reset bit set
546 */
547 if (is_cold_boot &&
548 (!(pon_reason & HARD_RST)) &&
549 (!(pon_reason & KPDPWR_N)) &&
Zhenhua Huangb46b9b52015-04-21 19:53:09 +0800550 usb_present_sts)
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530551 return 1;
552 else
553 return 0;
554}
Aparna Mallavarapu7b638e62015-03-26 05:51:57 +0530555
556void target_uninit(void)
557{
c_wufeng8324c042016-01-25 10:37:37 +0800558#if PON_VIB_SUPPORT
Parth Dixit550ddf32016-11-28 17:00:29 +0530559 if(target_is_pmi_enabled())
560 turn_off_vib_early();
c_wufeng8324c042016-01-25 10:37:37 +0800561#endif
Aparna Mallavarapu7b638e62015-03-26 05:51:57 +0530562 mmc_put_card_to_sleep(dev);
563 sdhci_mode_disable(&dev->host);
Aparna Mallavarapu1e8b0932015-03-29 23:38:13 +0530564 if (crypto_initialized())
Vijay Kumar Pendotib0f9ba32016-04-15 16:55:30 +0530565 {
Aparna Mallavarapu1e8b0932015-03-29 23:38:13 +0530566 crypto_eng_cleanup();
Vijay Kumar Pendotib0f9ba32016-04-15 16:55:30 +0530567 clock_ce_disable(CE1_INSTANCE);
568 }
Aparna Mallavarapu1e8b0932015-03-29 23:38:13 +0530569
570 if (target_is_ssd_enabled())
571 clock_ce_disable(CE1_INSTANCE);
Aparna Mallavarapufa5f8a72015-03-31 06:21:36 +0530572
Parth Dixit5b954e02015-10-17 22:20:31 +0530573#if VERIFIED_BOOT
Mayank Grover32ba2992017-09-06 11:14:00 +0530574 if (VB_V2 == target_get_vb_version())
Parth Dixit6e6bad52015-07-30 19:02:38 +0530575 {
Mayank Grover32ba2992017-09-06 11:14:00 +0530576 if (is_sec_app_loaded())
Parth Dixit6e6bad52015-07-30 19:02:38 +0530577 {
Mayank Grover32ba2992017-09-06 11:14:00 +0530578 if (send_milestone_call_to_tz() < 0)
579 {
580 dprintf(CRITICAL, "Failed to unload App for rpmb\n");
581 ASSERT(0);
582 }
583 }
584
585 if (rpmb_uninit() < 0)
586 {
587 dprintf(CRITICAL, "RPMB uninit failed\n");
Parth Dixit6e6bad52015-07-30 19:02:38 +0530588 ASSERT(0);
589 }
Parth Dixit6e6bad52015-07-30 19:02:38 +0530590
Mayank Grover32ba2992017-09-06 11:14:00 +0530591 clock_ce_disable(CE1_INSTANCE);
Parth Dixit6e6bad52015-07-30 19:02:38 +0530592 }
Parth Dixitb73ff342015-10-27 17:34:08 +0530593#endif
Parth Dixit5b954e02015-10-17 22:20:31 +0530594
Aparna Mallavarapufa5f8a72015-03-31 06:21:36 +0530595#if SMD_SUPPORT
596 rpm_smd_uninit();
597#endif
Aparna Mallavarapu7b638e62015-03-26 05:51:57 +0530598}
599
600void target_usb_init(void)
601{
602 uint32_t val;
603
604 /* Select and enable external configuration with USB PHY */
605 ulpi_write(ULPI_MISC_A_VBUSVLDEXTSEL | ULPI_MISC_A_VBUSVLDEXT, ULPI_MISC_A_SET);
606
607 /* Enable sess_vld */
608 val = readl(USB_GENCONFIG_2) | GEN2_SESS_VLD_CTRL_EN;
609 writel(val, USB_GENCONFIG_2);
610
611 /* Enable external vbus configuration in the LINK */
612 val = readl(USB_USBCMD);
613 val |= SESS_VLD_CTRL;
614 writel(val, USB_USBCMD);
615}
616
617void target_usb_stop(void)
618{
619 /* Disable VBUS mimicing in the controller. */
620 ulpi_write(ULPI_MISC_A_VBUSVLDEXTSEL | ULPI_MISC_A_VBUSVLDEXT, ULPI_MISC_A_CLEAR);
621}
Aparna Mallavarapu1e8b0932015-03-29 23:38:13 +0530622
Padmanabhan Komanduru9d49f892015-04-10 12:58:46 -0700623static uint8_t splash_override;
624/* Returns 1 if target supports continuous splash screen. */
625int target_cont_splash_screen()
626{
627 uint8_t splash_screen = 0;
628 if (!splash_override) {
629 switch (board_hardware_id()) {
630 case HW_PLATFORM_MTP:
631 case HW_PLATFORM_SURF:
Vishnuvardhan Prodduturie116c002015-07-14 17:14:25 +0530632 case HW_PLATFORM_RCM:
feifanz174c82c2015-04-15 18:57:07 +0800633 case HW_PLATFORM_QRD:
Padmanabhan Komanduru9d49f892015-04-10 12:58:46 -0700634 splash_screen = 1;
635 break;
636 default:
637 splash_screen = 0;
638 break;
639 }
640 dprintf(SPEW, "Target_cont_splash=%d\n", splash_screen);
641 }
642 return splash_screen;
643}
644
645void target_force_cont_splash_disable(uint8_t override)
646{
647 splash_override = override;
648}
649
Ray Zhangf95f5b92015-06-25 15:34:29 +0800650uint8_t target_panel_auto_detect_enabled()
651{
652 uint8_t ret = 0;
653
654 switch(board_hardware_id())
655 {
656 case HW_PLATFORM_QRD:
657 ret = platform_is_msm8956() ? 1 : 0;
658 break;
659 case HW_PLATFORM_SURF:
660 case HW_PLATFORM_MTP:
661 default:
662 ret = 0;
663 }
664 return ret;
665}
666
Aparna Mallavarapu1e8b0932015-03-29 23:38:13 +0530667/* Do any target specific intialization needed before entering fastboot mode */
668void target_fastboot_init(void)
669{
670 if (target_is_ssd_enabled()) {
671 clock_ce_enable(CE1_INSTANCE);
672 target_load_ssd_keystore();
673 }
674}
675
676void target_load_ssd_keystore(void)
677{
678 uint64_t ptn;
679 int index;
680 uint64_t size;
681 uint32_t *buffer = NULL;
682
683 if (!target_is_ssd_enabled())
684 return;
685
686 index = partition_get_index("ssd");
687
688 ptn = partition_get_offset(index);
689 if (ptn == 0){
690 dprintf(CRITICAL, "Error: ssd partition not found\n");
691 return;
692 }
693
694 size = partition_get_size(index);
695 if (size == 0) {
696 dprintf(CRITICAL, "Error: invalid ssd partition size\n");
697 return;
698 }
699
700 buffer = memalign(CACHE_LINE, ROUNDUP(size, CACHE_LINE));
701 if (!buffer) {
702 dprintf(CRITICAL, "Error: allocating memory for ssd buffer\n");
703 return;
704 }
705
706 if (mmc_read(ptn, buffer, size)) {
707 dprintf(CRITICAL, "Error: cannot read data\n");
708 free(buffer);
709 return;
710 }
711
712 clock_ce_enable(CE1_INSTANCE);
713 scm_protect_keystore(buffer, size);
714 clock_ce_disable(CE1_INSTANCE);
715 free(buffer);
716}
717
718crypto_engine_type board_ce_type(void)
719{
720 return CRYPTO_ENGINE_TYPE_HW;
721}
722
723/* Set up params for h/w CE. */
724void target_crypto_init_params()
725{
726 struct crypto_init_params ce_params;
727
728 /* Set up base addresses and instance. */
729 ce_params.crypto_instance = CE1_INSTANCE;
730 ce_params.crypto_base = MSM_CE1_BASE;
731 ce_params.bam_base = MSM_CE1_BAM_BASE;
732
733 /* Set up BAM config. */
734 ce_params.bam_ee = CE_EE;
735 ce_params.pipes.read_pipe = CE_READ_PIPE;
736 ce_params.pipes.write_pipe = CE_WRITE_PIPE;
737 ce_params.pipes.read_pipe_grp = CE_READ_PIPE_LOCK_GRP;
738 ce_params.pipes.write_pipe_grp = CE_WRITE_PIPE_LOCK_GRP;
739
740 /* Assign buffer sizes. */
741 ce_params.num_ce = CE_ARRAY_SIZE;
742 ce_params.read_fifo_size = CE_FIFO_SIZE;
743 ce_params.write_fifo_size = CE_FIFO_SIZE;
744
745 /* BAM is initialized by TZ for this platform.
746 * Do not do it again as the initialization address space
747 * is locked.
748 */
749 ce_params.do_bam_init = 0;
750
751 crypto_init_params(&ce_params);
752}
lijuang3606df82015-09-02 21:14:43 +0800753
Parth Dixit550ddf32016-11-28 17:00:29 +0530754bool target_is_pmi_enabled(void)
755{
756 if(platform_is_msm8917() &&
Parth Dixitacec6bf2017-02-27 19:06:39 +0530757 (board_hardware_subtype() == HW_PLATFORM_SUBTYPE_SAP_NOPMI))
Parth Dixit550ddf32016-11-28 17:00:29 +0530758 return 0;
759 else
760 return 1;
761}
762
Parth Dixit17b85192016-12-28 15:51:33 +0530763#if _APPEND_CMDLINE
764int get_target_boot_params(const char *cmdline, const char *part, char **buf)
765{
766 int system_ptn_index = -1;
767 uint32_t buflen;
768 int ret = -1;
769
770 if (!cmdline || !part ) {
771 dprintf(CRITICAL, "WARN: Invalid input param\n");
772 return -1;
773 }
774
775 if (!strstr(cmdline, "root=/dev/ram")) /* This check is to handle kdev boot */
776 {
777 if (target_is_emmc_boot()) {
778 buflen = strlen(EXT4_CMDLINE) + sizeof(int) +1;
779 *buf = (char *)malloc(buflen);
780 if(!(*buf)) {
781 dprintf(CRITICAL,"Unable to allocate memory for boot params\n");
782 return -1;
783 }
784 /* Below is for emmc boot */
785 system_ptn_index = partition_get_index(part) + 1; /* Adding +1 as offsets for eMMC start at 1 and NAND at 0 */
786 if (system_ptn_index < 0) {
787 dprintf(CRITICAL,
788 "WARN: Cannot get partition index for %s\n", part);
789 free(*buf);
790 return -1;
791 }
792 snprintf(*buf, buflen, EXT4_CMDLINE"%d", system_ptn_index);
793 ret = 0;
794 }
795 }
796 /*in success case buf will be freed in the calling function of this*/
797 return ret;
798}
799#endif
800
lijuang3606df82015-09-02 21:14:43 +0800801uint32_t target_get_pmic()
802{
803 return PMIC_IS_PMI8950;
804}