blob: 112a3c878a6986f51c11570afddba20ed33c2190 [file] [log] [blame]
Parth Dixit80bb5232016-01-05 15:26:22 +05301/* Copyright (c) 2015-2016, The Linux Foundation. All rights reserved.
Aparna Mallavarapuca676882015-01-19 20:39:06 +05302 *
3 * Redistribution and use in source and binary forms, with or without
4 * modification, are permitted provided that the following conditions are
5 * met:
6 * * Redistributions of source code must retain the above copyright
7 * notice, this list of conditions and the following disclaimer.
8 * * Redistributions in binary form must reproduce the above
9 * copyright notice, this list of conditions and the following
10 * disclaimer in the documentation and/or other materials provided
11 * with the distribution.
12 * * Neither the name of The Linux Foundation nor the names of its
13 * contributors may be used to endorse or promote products derived
14 * from this software without specific prior written permission.
15 *
16 * THIS SOFTWARE IS PROVIDED "AS IS" AND ANY EXPRESS OR IMPLIED
17 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT
19 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS
20 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
21 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
22 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR
23 * BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
24 * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE
25 * OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN
26 * IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 */
28
29#include <debug.h>
30#include <platform/iomap.h>
31#include <reg.h>
32#include <target.h>
33#include <platform.h>
34#include <uart_dm.h>
35#include <mmc.h>
36#include <platform/gpio.h>
37#include <dev/keys.h>
38#include <spmi_v2.h>
39#include <pm8x41.h>
Aparna Mallavarapubc6315e2015-04-11 04:00:43 +053040#include <pm8x41_hw.h>
Aparna Mallavarapuca676882015-01-19 20:39:06 +053041#include <board.h>
42#include <baseband.h>
43#include <hsusb.h>
44#include <scm.h>
45#include <platform/gpio.h>
46#include <platform/gpio.h>
47#include <platform/irqs.h>
48#include <platform/clock.h>
Aparna Mallavarapubc6315e2015-04-11 04:00:43 +053049#include <platform/timer.h>
Aparna Mallavarapuca676882015-01-19 20:39:06 +053050#include <crypto5_wrapper.h>
51#include <partition_parser.h>
52#include <stdlib.h>
Aparna Mallavarapufa5f8a72015-03-31 06:21:36 +053053#include <rpm-smd.h>
Aparna Mallavarapubc6315e2015-04-11 04:00:43 +053054#include <spmi.h>
55#include <sdhci_msm.h>
56#include <clock.h>
Parth Dixit6e6bad52015-07-30 19:02:38 +053057#include <boot_device.h>
58#include <secapp_loader.h>
59#include <rpmb.h>
lijuang3606df82015-09-02 21:14:43 +080060#include <smem.h>
Aparna Mallavarapuca676882015-01-19 20:39:06 +053061
Padmanabhan Komanduru9d49f892015-04-10 12:58:46 -070062#include "target/display.h"
63
Aparna Mallavarapuca676882015-01-19 20:39:06 +053064#if LONG_PRESS_POWER_ON
65#include <shutdown_detect.h>
66#endif
67
Matthew Qin47dfdb72015-06-10 21:29:11 +080068#if PON_VIB_SUPPORT
69#include <vibrator.h>
70#endif
71
72#if PON_VIB_SUPPORT
73#define VIBRATE_TIME 250
74#endif
75
Aparna Mallavarapuca676882015-01-19 20:39:06 +053076#define PMIC_ARB_CHANNEL_NUM 0
77#define PMIC_ARB_OWNER_ID 0
78#define TLMM_VOL_UP_BTN_GPIO 85
Unnati Gandhife004a92015-06-01 13:06:06 +053079#define TLMM_VOL_UP_BTN_GPIO_8956 113
Parth Dixit720d3b92015-10-30 01:21:34 +053080#define TLMM_VOL_UP_BTN_GPIO_8937 91
Wufengf2e37312016-04-12 16:09:47 +080081#define TLMM_VOL_DOWN_BTN_GPIO 128
Aparna Mallavarapuca676882015-01-19 20:39:06 +053082
83#define FASTBOOT_MODE 0x77665500
Aparna Mallavarapu680a1332015-04-29 19:14:09 +053084#define RECOVERY_MODE 0x77665502
Aparna Mallavarapuca676882015-01-19 20:39:06 +053085#define PON_SOFT_RB_SPARE 0x88F
86
Aparna Mallavarapu1e8b0932015-03-29 23:38:13 +053087#define CE1_INSTANCE 1
88#define CE_EE 1
89#define CE_FIFO_SIZE 64
90#define CE_READ_PIPE 3
91#define CE_WRITE_PIPE 2
92#define CE_READ_PIPE_LOCK_GRP 0
93#define CE_WRITE_PIPE_LOCK_GRP 0
94#define CE_ARRAY_SIZE 20
Wufengf2e37312016-04-12 16:09:47 +080095#define SUB_TYPE_SKUT 0x0A
Vijay Kumar Pendoti0d698842016-09-23 16:23:16 +053096#define SMBCHG_USB_RT_STS 0x21310
97#define USBIN_UV_RT_STS BIT(0)
Aparna Mallavarapu1e8b0932015-03-29 23:38:13 +053098
Aparna Mallavarapu7b638e62015-03-26 05:51:57 +053099struct mmc_device *dev;
100
101static uint32_t mmc_pwrctl_base[] =
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530102 { MSM_SDC1_BASE, MSM_SDC2_BASE };
103
Aparna Mallavarapu7b638e62015-03-26 05:51:57 +0530104static uint32_t mmc_sdhci_base[] =
105 { MSM_SDC1_SDHCI_BASE, MSM_SDC2_SDHCI_BASE };
106
107static uint32_t mmc_sdc_pwrctl_irq[] =
108 { SDCC1_PWRCTL_IRQ, SDCC2_PWRCTL_IRQ };
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530109
110void target_early_init(void)
111{
112#if WITH_DEBUG_UART
Aparna Mallavarapu7b638e62015-03-26 05:51:57 +0530113 uart_dm_init(2, 0, BLSP1_UART1_BASE);
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530114#endif
115}
116
Aparna Mallavarapu7b638e62015-03-26 05:51:57 +0530117static void set_sdc_power_ctrl()
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530118{
Aparna Mallavarapu7b638e62015-03-26 05:51:57 +0530119 /* Drive strength configs for sdc pins */
120 struct tlmm_cfgs sdc1_hdrv_cfg[] =
121 {
122 { SDC1_CLK_HDRV_CTL_OFF, TLMM_CUR_VAL_16MA, TLMM_HDRV_MASK, 0},
123 { SDC1_CMD_HDRV_CTL_OFF, TLMM_CUR_VAL_10MA, TLMM_HDRV_MASK, 0},
124 { SDC1_DATA_HDRV_CTL_OFF, TLMM_CUR_VAL_10MA, TLMM_HDRV_MASK , 0},
125 };
126
127 /* Pull configs for sdc pins */
128 struct tlmm_cfgs sdc1_pull_cfg[] =
129 {
130 { SDC1_CLK_PULL_CTL_OFF, TLMM_NO_PULL, TLMM_PULL_MASK, 0},
131 { SDC1_CMD_PULL_CTL_OFF, TLMM_PULL_UP, TLMM_PULL_MASK, 0},
132 { SDC1_DATA_PULL_CTL_OFF, TLMM_PULL_UP, TLMM_PULL_MASK, 0},
133 };
134
Aparna Mallavarapu29138912015-04-13 23:45:35 +0530135 struct tlmm_cfgs sdc1_rclk_cfg[] =
136 {
137 { SDC1_RCLK_PULL_CTL_OFF, TLMM_PULL_DOWN, TLMM_PULL_MASK, 0},
138 };
139
Aparna Mallavarapu7b638e62015-03-26 05:51:57 +0530140 /* Set the drive strength & pull control values */
141 tlmm_set_hdrive_ctrl(sdc1_hdrv_cfg, ARRAY_SIZE(sdc1_hdrv_cfg));
142 tlmm_set_pull_ctrl(sdc1_pull_cfg, ARRAY_SIZE(sdc1_pull_cfg));
Aparna Mallavarapu29138912015-04-13 23:45:35 +0530143 tlmm_set_pull_ctrl(sdc1_rclk_cfg, ARRAY_SIZE(sdc1_rclk_cfg));
Aparna Mallavarapu7b638e62015-03-26 05:51:57 +0530144}
145
146void target_sdc_init()
147{
148 struct mmc_config_data config;
149
150 /* Set drive strength & pull ctrl values */
151 set_sdc_power_ctrl();
152
153 /* Try slot 1*/
154 config.slot = 1;
155 config.bus_width = DATA_BUS_WIDTH_8BIT;
Aparna Mallavarapu680a1332015-04-29 19:14:09 +0530156 config.max_clk_rate = MMC_CLK_192MHZ;
Aparna Mallavarapu7b638e62015-03-26 05:51:57 +0530157 config.sdhc_base = mmc_sdhci_base[config.slot - 1];
158 config.pwrctl_base = mmc_pwrctl_base[config.slot - 1];
159 config.pwr_irq = mmc_sdc_pwrctl_irq[config.slot - 1];
160 config.hs400_support = 1;
161
162 if (!(dev = mmc_init(&config))) {
163 /* Try slot 2 */
164 config.slot = 2;
165 config.max_clk_rate = MMC_CLK_200MHZ;
166 config.sdhc_base = mmc_sdhci_base[config.slot - 1];
167 config.pwrctl_base = mmc_pwrctl_base[config.slot - 1];
168 config.pwr_irq = mmc_sdc_pwrctl_irq[config.slot - 1];
169 config.hs400_support = 0;
170
171 if (!(dev = mmc_init(&config))) {
172 dprintf(CRITICAL, "mmc init failed!");
173 ASSERT(0);
174 }
175 }
176}
177
178void *target_mmc_device()
179{
180 return (void *) dev;
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530181}
182
183/* Return 1 if vol_up pressed */
Rami Butsteine51318a2015-05-27 16:23:17 +0300184int target_volume_up()
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530185{
lijuang2d2b8a02015-06-05 21:34:15 +0800186 static uint8_t first_time = 0;
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530187 uint8_t status = 0;
Unnati Gandhie3a5c0e2015-06-14 17:31:07 +0530188 uint32_t vol_up_gpio;
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530189
Unnati Gandhife004a92015-06-01 13:06:06 +0530190 if(platform_is_msm8956())
Unnati Gandhie3a5c0e2015-06-14 17:31:07 +0530191 vol_up_gpio = TLMM_VOL_UP_BTN_GPIO_8956;
Parth Dixit05f3c9f2016-03-18 17:14:57 +0530192 else if(platform_is_msm8937() || platform_is_msm8917())
Parth Dixit720d3b92015-10-30 01:21:34 +0530193 vol_up_gpio = TLMM_VOL_UP_BTN_GPIO_8937;
Unnati Gandhife004a92015-06-01 13:06:06 +0530194 else
Unnati Gandhie3a5c0e2015-06-14 17:31:07 +0530195 vol_up_gpio = TLMM_VOL_UP_BTN_GPIO;
196
lijuang2d2b8a02015-06-05 21:34:15 +0800197 if (!first_time) {
198 gpio_tlmm_config(vol_up_gpio, 0, GPIO_INPUT, GPIO_PULL_UP, GPIO_2MA, GPIO_ENABLE);
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530199
lijuang2d2b8a02015-06-05 21:34:15 +0800200 /* Wait for the gpio config to take effect - debounce time */
201 udelay(10000);
202
203 first_time = 1;
204 }
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530205
206 /* Get status of GPIO */
Unnati Gandhie3a5c0e2015-06-14 17:31:07 +0530207 status = gpio_status(vol_up_gpio);
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530208
Aparna Mallavarapufa5f8a72015-03-31 06:21:36 +0530209 /* Active low signal. */
Aparna Mallavarapudb938b62015-04-09 01:00:55 +0530210 return !status;
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530211}
212
213/* Return 1 if vol_down pressed */
214uint32_t target_volume_down()
215{
Wufengf2e37312016-04-12 16:09:47 +0800216 static bool vol_down_key_init = false;
217
218 if ((board_hardware_id() == HW_PLATFORM_QRD) &&
219 (board_hardware_subtype() == SUB_TYPE_SKUT)) {
220 uint32_t status = 0;
221
222 if (!vol_down_key_init) {
223 gpio_tlmm_config(TLMM_VOL_DOWN_BTN_GPIO, 0, GPIO_INPUT, GPIO_PULL_UP,
224 GPIO_2MA, GPIO_ENABLE);
225 /* Wait for the gpio config to take effect - debounce time */
226 thread_sleep(10);
227 vol_down_key_init = true;
228 }
229
230 /* Get status of GPIO */
231 status = gpio_status(TLMM_VOL_DOWN_BTN_GPIO);
232
233 /* Active low signal. */
234 return !status;
235 } else {
236 /* Volume down button tied in with PMIC RESIN. */
237 return pm8x41_resin_status();
238 }
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530239}
240
Parth Dixit300a3b92015-06-19 16:38:12 +0530241uint32_t target_is_pwrkey_pon_reason()
242{
243 uint8_t pon_reason = pm8950_get_pon_reason();
Vijay Kumar Pendoti0d698842016-09-23 16:23:16 +0530244 bool usb_present_sts = !(USBIN_UV_RT_STS &
245 pm8x41_reg_read(SMBCHG_USB_RT_STS));
Parth Dixit300a3b92015-06-19 16:38:12 +0530246 if (pm8x41_get_is_cold_boot() && ((pon_reason == KPDPWR_N) || (pon_reason == (KPDPWR_N|PON1))))
247 return 1;
Vijay Kumar Pendoti0d698842016-09-23 16:23:16 +0530248 else if ((pon_reason == PON1) && (!usb_present_sts))
249 return 1;
Parth Dixit300a3b92015-06-19 16:38:12 +0530250 else
251 return 0;
252}
253
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530254static void target_keystatus()
255{
256 keys_init();
257
258 if(target_volume_down())
259 keys_post_event(KEY_VOLUMEDOWN, 1);
260
261 if(target_volume_up())
262 keys_post_event(KEY_VOLUMEUP, 1);
263}
264
265/* Configure PMIC and Drop PS_HOLD for shutdown */
266void shutdown_device()
267{
268 dprintf(CRITICAL, "Going down for shutdown.\n");
269
270 /* Configure PMIC for shutdown */
271 pm8x41_reset_configure(PON_PSHOLD_SHUTDOWN);
272
273 /* Drop PS_HOLD for MSM */
274 writel(0x00, MPM2_MPM_PS_HOLD);
275
276 mdelay(5000);
277
278 dprintf(CRITICAL, "shutdown failed\n");
279
280 ASSERT(0);
281}
282
283
284void target_init(void)
285{
Parth Dixit5b954e02015-10-17 22:20:31 +0530286#if VERIFIED_BOOT
Parth Dixitb73ff342015-10-27 17:34:08 +0530287#if !VBOOT_MOTA
Parth Dixit6e6bad52015-07-30 19:02:38 +0530288 int ret = 0;
Parth Dixit5b954e02015-10-17 22:20:31 +0530289#endif
Parth Dixitb73ff342015-10-27 17:34:08 +0530290#endif
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530291 dprintf(INFO, "target_init()\n");
292
293 spmi_init(PMIC_ARB_CHANNEL_NUM, PMIC_ARB_OWNER_ID);
294
Parth Dixit550ddf32016-11-28 17:00:29 +0530295 if(target_is_pmi_enabled())
Parth Dixit3e6dead2015-12-08 15:04:54 +0530296 {
Parth Dixit550ddf32016-11-28 17:00:29 +0530297 if(platform_is_msm8937() || platform_is_msm8917())
Parth Dixit3e6dead2015-12-08 15:04:54 +0530298 {
Parth Dixit550ddf32016-11-28 17:00:29 +0530299 uint8_t pmi_rev = 0;
300 uint32_t pmi_type = 0;
301
302 pmi_type = board_pmic_target(1) & 0xffff;
303 if(pmi_type == PMIC_IS_PMI8950)
304 {
305 /* read pmic spare register for rev */
306 pmi_rev = pmi8950_get_pmi_subtype();
307 if(pmi_rev)
308 board_pmi_target_set(1,pmi_rev);
309 }
Parth Dixit3e6dead2015-12-08 15:04:54 +0530310 }
311 }
312
Parth Dixit550ddf32016-11-28 17:00:29 +0530313
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530314 target_keystatus();
315
Aparna Mallavarapu7b638e62015-03-26 05:51:57 +0530316 target_sdc_init();
317 if (partition_read_table())
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530318 {
Aparna Mallavarapu7b638e62015-03-26 05:51:57 +0530319 dprintf(CRITICAL, "Error reading the partition table info\n");
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530320 ASSERT(0);
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530321 }
Aparna Mallavarapu7b638e62015-03-26 05:51:57 +0530322
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530323#if LONG_PRESS_POWER_ON
Parth Dixit550ddf32016-11-28 17:00:29 +0530324 if(target_is_pmi_enabled())
325 shutdown_detect();
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530326#endif
Matthew Qin47dfdb72015-06-10 21:29:11 +0800327
328#if PON_VIB_SUPPORT
329 /* turn on vibrator to indicate that phone is booting up to end user */
Parth Dixit550ddf32016-11-28 17:00:29 +0530330 if(target_is_pmi_enabled())
331 vib_timed_turn_on(VIBRATE_TIME);
Matthew Qin47dfdb72015-06-10 21:29:11 +0800332#endif
333
Aparna Mallavarapu1e8b0932015-03-29 23:38:13 +0530334 if (target_use_signed_kernel())
335 target_crypto_init_params();
Aparna Mallavarapufa5f8a72015-03-31 06:21:36 +0530336
Parth Dixit5b954e02015-10-17 22:20:31 +0530337#if VERIFIED_BOOT
Parth Dixitb73ff342015-10-27 17:34:08 +0530338#if !VBOOT_MOTA
Parth Dixit0eb73692015-08-09 17:32:27 +0530339 clock_ce_enable(CE1_INSTANCE);
340
Parth Dixit6e6bad52015-07-30 19:02:38 +0530341 /* Initialize Qseecom */
342 ret = qseecom_init();
343
344 if (ret < 0)
345 {
346 dprintf(CRITICAL, "Failed to initialize qseecom, error: %d\n", ret);
347 ASSERT(0);
348 }
349
350 /* Start Qseecom */
351 ret = qseecom_tz_init();
352
353 if (ret < 0)
354 {
355 dprintf(CRITICAL, "Failed to start qseecom, error: %d\n", ret);
356 ASSERT(0);
357 }
358
Parth Dixitb4b2ffa2015-10-09 15:31:14 +0530359 if (rpmb_init() < 0)
360 {
361 dprintf(CRITICAL, "RPMB init failed\n");
362 ASSERT(0);
363 }
364
Parth Dixit6e6bad52015-07-30 19:02:38 +0530365 /*
366 * Load the sec app for first time
367 */
368 if (load_sec_app() < 0)
369 {
370 dprintf(CRITICAL, "Failed to load App for verified\n");
371 ASSERT(0);
372 }
Parth Dixit5b954e02015-10-17 22:20:31 +0530373#endif
Parth Dixitb73ff342015-10-27 17:34:08 +0530374#endif
Parth Dixit5b954e02015-10-17 22:20:31 +0530375
Aparna Mallavarapufa5f8a72015-03-31 06:21:36 +0530376#if SMD_SUPPORT
377 rpm_smd_init();
378#endif
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530379}
380
381void target_serialno(unsigned char *buf)
382{
383 uint32_t serialno;
384 if (target_is_emmc_boot()) {
385 serialno = mmc_get_psn();
386 snprintf((char *)buf, 13, "%x", serialno);
387 }
388}
389
390unsigned board_machtype(void)
391{
Aparna Mallavarapue9bdacd2015-03-15 14:24:21 +0530392 return LINUX_MACHTYPE_UNKNOWN;
393}
394
395/* Detect the target type */
396void target_detect(struct board_data *board)
397{
398 /* This is already filled as part of board.c */
399}
400
401/* Detect the modem type */
402void target_baseband_detect(struct board_data *board)
403{
404 uint32_t platform;
405
406 platform = board->platform;
407
408 switch(platform) {
409 case MSM8952:
410 case MSM8956:
411 case MSM8976:
Parth Dixit4ec3fe22015-10-30 00:44:33 +0530412 case MSM8937:
Parth Dixit660369e2016-05-12 09:53:15 +0530413 case MSM8940:
Parth Dixit05f3c9f2016-03-18 17:14:57 +0530414 case MSM8917:
Mayank Grovercd5f0ff2016-10-03 18:08:52 +0530415 case MSM8920:
Parth Dixit05f3c9f2016-03-18 17:14:57 +0530416 case MSM8217:
417 case MSM8617:
Aparna Mallavarapue9bdacd2015-03-15 14:24:21 +0530418 board->baseband = BASEBAND_MSM;
419 break;
Aparna Mallavarapu815b3242015-04-29 11:08:14 +0530420 case APQ8052:
421 case APQ8056:
422 case APQ8076:
Parth Dixit4ec3fe22015-10-30 00:44:33 +0530423 case APQ8037:
Parth Dixit05f3c9f2016-03-18 17:14:57 +0530424 case APQ8017:
Aparna Mallavarapu815b3242015-04-29 11:08:14 +0530425 board->baseband = BASEBAND_APQ;
426 break;
Aparna Mallavarapue9bdacd2015-03-15 14:24:21 +0530427 default:
428 dprintf(CRITICAL, "Platform type: %u is not supported\n",platform);
429 ASSERT(0);
430 };
431}
432
433unsigned target_baseband()
434{
435 return board_baseband();
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530436}
437
438unsigned check_reboot_mode(void)
439{
440 uint32_t restart_reason = 0;
441
442 /* Read reboot reason and scrub it */
443 restart_reason = readl(RESTART_REASON_ADDR);
444 writel(0x00, RESTART_REASON_ADDR);
445
446 return restart_reason;
447}
448
449unsigned check_hard_reboot_mode(void)
450{
451 uint8_t hard_restart_reason = 0;
452 uint8_t value = 0;
453
454 /* Read reboot reason and scrub it
455 * Bit-5, bit-6 and bit-7 of SOFT_RB_SPARE for hard reset reason
456 */
457 value = pm8x41_reg_read(PON_SOFT_RB_SPARE);
458 hard_restart_reason = value >> 5;
459 pm8x41_reg_write(PON_SOFT_RB_SPARE, value & 0x1f);
460
461 return hard_restart_reason;
462}
463
lijuang395b5e62015-11-19 17:39:44 +0800464int set_download_mode(enum reboot_reason mode)
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530465{
466 int ret = 0;
467 ret = scm_dload_mode(mode);
468
469 pm8x41_clear_pmic_watchdog();
470
471 return ret;
472}
473
474int emmc_recovery_init(void)
475{
476 return _emmc_recovery_init();
477}
478
479void reboot_device(unsigned reboot_reason)
480{
481 uint8_t reset_type = 0;
482 uint32_t ret = 0;
483
lijuang395b5e62015-11-19 17:39:44 +0800484 /* Set cookie for dload mode */
485 if(set_download_mode(reboot_reason)) {
486 dprintf(CRITICAL, "HALT: set_download_mode not supported\n");
487 return;
488 }
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530489
490 writel(reboot_reason, RESTART_REASON_ADDR);
491
492 /* For Reboot-bootloader and Dload cases do a warm reset
493 * For Reboot cases do a hard reset
494 */
lijuang395b5e62015-11-19 17:39:44 +0800495 if((reboot_reason == FASTBOOT_MODE) || (reboot_reason == NORMAL_DLOAD) ||
496 (reboot_reason == EMERGENCY_DLOAD) || (reboot_reason == RECOVERY_MODE))
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530497 reset_type = PON_PSHOLD_WARM_RESET;
498 else
499 reset_type = PON_PSHOLD_HARD_RESET;
500
Parth Dixit550ddf32016-11-28 17:00:29 +0530501 if(target_is_pmi_enabled())
502 pm8994_reset_configure(reset_type);
503 else
504 pm8x41_reset_configure(reset_type);
505
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530506
507 ret = scm_halt_pmic_arbiter();
508 if (ret)
509 dprintf(CRITICAL , "Failed to halt pmic arbiter: %d\n", ret);
510
511 /* Drop PS_HOLD for MSM */
512 writel(0x00, MPM2_MPM_PS_HOLD);
513
514 mdelay(5000);
515
516 dprintf(CRITICAL, "Rebooting failed\n");
517}
518
519#if USER_FORCE_RESET_SUPPORT
520/* Return 1 if it is a force resin triggered by user. */
521uint32_t is_user_force_reset(void)
522{
523 uint8_t poff_reason1 = pm8x41_get_pon_poff_reason1();
524 uint8_t poff_reason2 = pm8x41_get_pon_poff_reason2();
525
526 dprintf(SPEW, "poff_reason1: %d\n", poff_reason1);
527 dprintf(SPEW, "poff_reason2: %d\n", poff_reason2);
528 if (pm8x41_get_is_cold_boot() && (poff_reason1 == KPDPWR_AND_RESIN ||
529 poff_reason2 == STAGE3))
530 return 1;
531 else
532 return 0;
533}
534#endif
535
536unsigned target_pause_for_battery_charge(void)
537{
538 uint8_t pon_reason = pm8x41_get_pon_reason();
539 uint8_t is_cold_boot = pm8x41_get_is_cold_boot();
Parth Dixit550ddf32016-11-28 17:00:29 +0530540 bool usb_present_sts = 1; /* don't care by default */
541
542 if(target_is_pmi_enabled())
543 usb_present_sts = (!(USBIN_UV_RT_STS &
544 pm8x41_reg_read(SMBCHG_USB_RT_STS)));
545
Zhenhua Huangb46b9b52015-04-21 19:53:09 +0800546 dprintf(INFO, "%s : pon_reason is:0x%x cold_boot:%d usb_sts:%d\n", __func__,
547 pon_reason, is_cold_boot, usb_present_sts);
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530548 /* In case of fastboot reboot,adb reboot or if we see the power key
549 * pressed we do not want go into charger mode.
550 * fastboot reboot is warm boot with PON hard reset bit not set
551 * adb reboot is a cold boot with PON hard reset bit set
552 */
553 if (is_cold_boot &&
554 (!(pon_reason & HARD_RST)) &&
555 (!(pon_reason & KPDPWR_N)) &&
Zhenhua Huangb46b9b52015-04-21 19:53:09 +0800556 usb_present_sts)
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530557 return 1;
558 else
559 return 0;
560}
Aparna Mallavarapu7b638e62015-03-26 05:51:57 +0530561
562void target_uninit(void)
563{
c_wufeng8324c042016-01-25 10:37:37 +0800564#if PON_VIB_SUPPORT
Parth Dixit550ddf32016-11-28 17:00:29 +0530565 if(target_is_pmi_enabled())
566 turn_off_vib_early();
c_wufeng8324c042016-01-25 10:37:37 +0800567#endif
Aparna Mallavarapu7b638e62015-03-26 05:51:57 +0530568 mmc_put_card_to_sleep(dev);
569 sdhci_mode_disable(&dev->host);
Aparna Mallavarapu1e8b0932015-03-29 23:38:13 +0530570 if (crypto_initialized())
Vijay Kumar Pendotib0f9ba32016-04-15 16:55:30 +0530571 {
Aparna Mallavarapu1e8b0932015-03-29 23:38:13 +0530572 crypto_eng_cleanup();
Vijay Kumar Pendotib0f9ba32016-04-15 16:55:30 +0530573 clock_ce_disable(CE1_INSTANCE);
574 }
Aparna Mallavarapu1e8b0932015-03-29 23:38:13 +0530575
576 if (target_is_ssd_enabled())
577 clock_ce_disable(CE1_INSTANCE);
Aparna Mallavarapufa5f8a72015-03-31 06:21:36 +0530578
Parth Dixit5b954e02015-10-17 22:20:31 +0530579#if VERIFIED_BOOT
Parth Dixitb73ff342015-10-27 17:34:08 +0530580#if !VBOOT_MOTA
Parth Dixit6e6bad52015-07-30 19:02:38 +0530581 if (is_sec_app_loaded())
582 {
583 if (send_milestone_call_to_tz() < 0)
584 {
585 dprintf(CRITICAL, "Failed to unload App for rpmb\n");
586 ASSERT(0);
587 }
588 }
589
590 if (rpmb_uninit() < 0)
591 {
592 dprintf(CRITICAL, "RPMB uninit failed\n");
593 ASSERT(0);
594 }
595
Parth Dixit0eb73692015-08-09 17:32:27 +0530596 clock_ce_disable(CE1_INSTANCE);
Parth Dixit5b954e02015-10-17 22:20:31 +0530597#endif
Parth Dixitb73ff342015-10-27 17:34:08 +0530598#endif
Parth Dixit5b954e02015-10-17 22:20:31 +0530599
Aparna Mallavarapufa5f8a72015-03-31 06:21:36 +0530600#if SMD_SUPPORT
601 rpm_smd_uninit();
602#endif
Aparna Mallavarapu7b638e62015-03-26 05:51:57 +0530603}
604
605void target_usb_init(void)
606{
607 uint32_t val;
608
609 /* Select and enable external configuration with USB PHY */
610 ulpi_write(ULPI_MISC_A_VBUSVLDEXTSEL | ULPI_MISC_A_VBUSVLDEXT, ULPI_MISC_A_SET);
611
612 /* Enable sess_vld */
613 val = readl(USB_GENCONFIG_2) | GEN2_SESS_VLD_CTRL_EN;
614 writel(val, USB_GENCONFIG_2);
615
616 /* Enable external vbus configuration in the LINK */
617 val = readl(USB_USBCMD);
618 val |= SESS_VLD_CTRL;
619 writel(val, USB_USBCMD);
620}
621
622void target_usb_stop(void)
623{
624 /* Disable VBUS mimicing in the controller. */
625 ulpi_write(ULPI_MISC_A_VBUSVLDEXTSEL | ULPI_MISC_A_VBUSVLDEXT, ULPI_MISC_A_CLEAR);
626}
Aparna Mallavarapu1e8b0932015-03-29 23:38:13 +0530627
Padmanabhan Komanduru9d49f892015-04-10 12:58:46 -0700628static uint8_t splash_override;
629/* Returns 1 if target supports continuous splash screen. */
630int target_cont_splash_screen()
631{
632 uint8_t splash_screen = 0;
633 if (!splash_override) {
634 switch (board_hardware_id()) {
635 case HW_PLATFORM_MTP:
636 case HW_PLATFORM_SURF:
Vishnuvardhan Prodduturie116c002015-07-14 17:14:25 +0530637 case HW_PLATFORM_RCM:
feifanz174c82c2015-04-15 18:57:07 +0800638 case HW_PLATFORM_QRD:
Padmanabhan Komanduru9d49f892015-04-10 12:58:46 -0700639 splash_screen = 1;
640 break;
641 default:
642 splash_screen = 0;
643 break;
644 }
645 dprintf(SPEW, "Target_cont_splash=%d\n", splash_screen);
646 }
647 return splash_screen;
648}
649
650void target_force_cont_splash_disable(uint8_t override)
651{
652 splash_override = override;
653}
654
Ray Zhangf95f5b92015-06-25 15:34:29 +0800655uint8_t target_panel_auto_detect_enabled()
656{
657 uint8_t ret = 0;
658
659 switch(board_hardware_id())
660 {
661 case HW_PLATFORM_QRD:
662 ret = platform_is_msm8956() ? 1 : 0;
663 break;
664 case HW_PLATFORM_SURF:
665 case HW_PLATFORM_MTP:
666 default:
667 ret = 0;
668 }
669 return ret;
670}
671
Aparna Mallavarapu1e8b0932015-03-29 23:38:13 +0530672/* Do any target specific intialization needed before entering fastboot mode */
673void target_fastboot_init(void)
674{
675 if (target_is_ssd_enabled()) {
676 clock_ce_enable(CE1_INSTANCE);
677 target_load_ssd_keystore();
678 }
679}
680
681void target_load_ssd_keystore(void)
682{
683 uint64_t ptn;
684 int index;
685 uint64_t size;
686 uint32_t *buffer = NULL;
687
688 if (!target_is_ssd_enabled())
689 return;
690
691 index = partition_get_index("ssd");
692
693 ptn = partition_get_offset(index);
694 if (ptn == 0){
695 dprintf(CRITICAL, "Error: ssd partition not found\n");
696 return;
697 }
698
699 size = partition_get_size(index);
700 if (size == 0) {
701 dprintf(CRITICAL, "Error: invalid ssd partition size\n");
702 return;
703 }
704
705 buffer = memalign(CACHE_LINE, ROUNDUP(size, CACHE_LINE));
706 if (!buffer) {
707 dprintf(CRITICAL, "Error: allocating memory for ssd buffer\n");
708 return;
709 }
710
711 if (mmc_read(ptn, buffer, size)) {
712 dprintf(CRITICAL, "Error: cannot read data\n");
713 free(buffer);
714 return;
715 }
716
717 clock_ce_enable(CE1_INSTANCE);
718 scm_protect_keystore(buffer, size);
719 clock_ce_disable(CE1_INSTANCE);
720 free(buffer);
721}
722
723crypto_engine_type board_ce_type(void)
724{
725 return CRYPTO_ENGINE_TYPE_HW;
726}
727
728/* Set up params for h/w CE. */
729void target_crypto_init_params()
730{
731 struct crypto_init_params ce_params;
732
733 /* Set up base addresses and instance. */
734 ce_params.crypto_instance = CE1_INSTANCE;
735 ce_params.crypto_base = MSM_CE1_BASE;
736 ce_params.bam_base = MSM_CE1_BAM_BASE;
737
738 /* Set up BAM config. */
739 ce_params.bam_ee = CE_EE;
740 ce_params.pipes.read_pipe = CE_READ_PIPE;
741 ce_params.pipes.write_pipe = CE_WRITE_PIPE;
742 ce_params.pipes.read_pipe_grp = CE_READ_PIPE_LOCK_GRP;
743 ce_params.pipes.write_pipe_grp = CE_WRITE_PIPE_LOCK_GRP;
744
745 /* Assign buffer sizes. */
746 ce_params.num_ce = CE_ARRAY_SIZE;
747 ce_params.read_fifo_size = CE_FIFO_SIZE;
748 ce_params.write_fifo_size = CE_FIFO_SIZE;
749
750 /* BAM is initialized by TZ for this platform.
751 * Do not do it again as the initialization address space
752 * is locked.
753 */
754 ce_params.do_bam_init = 0;
755
756 crypto_init_params(&ce_params);
757}
lijuang3606df82015-09-02 21:14:43 +0800758
Parth Dixit550ddf32016-11-28 17:00:29 +0530759bool target_is_pmi_enabled(void)
760{
761 if(platform_is_msm8917() &&
762 (board_hardware_subtype() == HW_PLATFORM_SUBTYPE_SNAP_NOPMI))
763 return 0;
764 else
765 return 1;
766}
767
lijuang3606df82015-09-02 21:14:43 +0800768uint32_t target_get_pmic()
769{
770 return PMIC_IS_PMI8950;
771}