blob: 15b8a132b8e0deaf52ecd4b58df8abf575a2a2de [file] [log] [blame]
Oscar Mateob20385f2014-07-24 17:04:10 +01001/*
2 * Copyright © 2014 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Ben Widawsky <ben@bwidawsk.net>
25 * Michel Thierry <michel.thierry@intel.com>
26 * Thomas Daniel <thomas.daniel@intel.com>
27 * Oscar Mateo <oscar.mateo@intel.com>
28 *
29 */
30
Oscar Mateo73e4d072014-07-24 17:04:48 +010031/**
32 * DOC: Logical Rings, Logical Ring Contexts and Execlists
33 *
34 * Motivation:
Oscar Mateob20385f2014-07-24 17:04:10 +010035 * GEN8 brings an expansion of the HW contexts: "Logical Ring Contexts".
36 * These expanded contexts enable a number of new abilities, especially
37 * "Execlists" (also implemented in this file).
38 *
Oscar Mateo73e4d072014-07-24 17:04:48 +010039 * One of the main differences with the legacy HW contexts is that logical
40 * ring contexts incorporate many more things to the context's state, like
41 * PDPs or ringbuffer control registers:
42 *
43 * The reason why PDPs are included in the context is straightforward: as
44 * PPGTTs (per-process GTTs) are actually per-context, having the PDPs
45 * contained there mean you don't need to do a ppgtt->switch_mm yourself,
46 * instead, the GPU will do it for you on the context switch.
47 *
48 * But, what about the ringbuffer control registers (head, tail, etc..)?
49 * shouldn't we just need a set of those per engine command streamer? This is
50 * where the name "Logical Rings" starts to make sense: by virtualizing the
51 * rings, the engine cs shifts to a new "ring buffer" with every context
52 * switch. When you want to submit a workload to the GPU you: A) choose your
53 * context, B) find its appropriate virtualized ring, C) write commands to it
54 * and then, finally, D) tell the GPU to switch to that context.
55 *
56 * Instead of the legacy MI_SET_CONTEXT, the way you tell the GPU to switch
57 * to a contexts is via a context execution list, ergo "Execlists".
58 *
59 * LRC implementation:
60 * Regarding the creation of contexts, we have:
61 *
62 * - One global default context.
63 * - One local default context for each opened fd.
64 * - One local extra context for each context create ioctl call.
65 *
66 * Now that ringbuffers belong per-context (and not per-engine, like before)
67 * and that contexts are uniquely tied to a given engine (and not reusable,
68 * like before) we need:
69 *
70 * - One ringbuffer per-engine inside each context.
71 * - One backing object per-engine inside each context.
72 *
73 * The global default context starts its life with these new objects fully
74 * allocated and populated. The local default context for each opened fd is
75 * more complex, because we don't know at creation time which engine is going
76 * to use them. To handle this, we have implemented a deferred creation of LR
77 * contexts:
78 *
79 * The local context starts its life as a hollow or blank holder, that only
80 * gets populated for a given engine once we receive an execbuffer. If later
81 * on we receive another execbuffer ioctl for the same context but a different
82 * engine, we allocate/populate a new ringbuffer and context backing object and
83 * so on.
84 *
85 * Finally, regarding local contexts created using the ioctl call: as they are
86 * only allowed with the render ring, we can allocate & populate them right
87 * away (no need to defer anything, at least for now).
88 *
89 * Execlists implementation:
Oscar Mateob20385f2014-07-24 17:04:10 +010090 * Execlists are the new method by which, on gen8+ hardware, workloads are
91 * submitted for execution (as opposed to the legacy, ringbuffer-based, method).
Oscar Mateo73e4d072014-07-24 17:04:48 +010092 * This method works as follows:
93 *
94 * When a request is committed, its commands (the BB start and any leading or
95 * trailing commands, like the seqno breadcrumbs) are placed in the ringbuffer
96 * for the appropriate context. The tail pointer in the hardware context is not
97 * updated at this time, but instead, kept by the driver in the ringbuffer
98 * structure. A structure representing this request is added to a request queue
99 * for the appropriate engine: this structure contains a copy of the context's
100 * tail after the request was written to the ring buffer and a pointer to the
101 * context itself.
102 *
103 * If the engine's request queue was empty before the request was added, the
104 * queue is processed immediately. Otherwise the queue will be processed during
105 * a context switch interrupt. In any case, elements on the queue will get sent
106 * (in pairs) to the GPU's ExecLists Submit Port (ELSP, for short) with a
107 * globally unique 20-bits submission ID.
108 *
109 * When execution of a request completes, the GPU updates the context status
110 * buffer with a context complete event and generates a context switch interrupt.
111 * During the interrupt handling, the driver examines the events in the buffer:
112 * for each context complete event, if the announced ID matches that on the head
113 * of the request queue, then that request is retired and removed from the queue.
114 *
115 * After processing, if any requests were retired and the queue is not empty
116 * then a new execution list can be submitted. The two requests at the front of
117 * the queue are next to be submitted but since a context may not occur twice in
118 * an execution list, if subsequent requests have the same ID as the first then
119 * the two requests must be combined. This is done simply by discarding requests
120 * at the head of the queue until either only one requests is left (in which case
121 * we use a NULL second context) or the first two requests have unique IDs.
122 *
123 * By always executing the first two requests in the queue the driver ensures
124 * that the GPU is kept as busy as possible. In the case where a single context
125 * completes but a second context is still executing, the request for this second
126 * context will be at the head of the queue when we remove the first one. This
127 * request will then be resubmitted along with a new request for a different context,
128 * which will cause the hardware to continue executing the second request and queue
129 * the new request (the GPU detects the condition of a context getting preempted
130 * with the same context and optimizes the context switch flow by not doing
131 * preemption, but just sampling the new tail pointer).
132 *
Oscar Mateob20385f2014-07-24 17:04:10 +0100133 */
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100134#include <linux/interrupt.h>
Oscar Mateob20385f2014-07-24 17:04:10 +0100135
136#include <drm/drmP.h>
137#include <drm/i915_drm.h>
138#include "i915_drv.h"
Peter Antoine3bbaba02015-07-10 20:13:11 +0300139#include "intel_mocs.h"
Oscar Mateo127f1002014-07-24 17:04:11 +0100140
Michael H. Nguyen468c6812014-11-13 17:51:49 +0000141#define GEN9_LR_CONTEXT_RENDER_SIZE (22 * PAGE_SIZE)
Oscar Mateo8c8579172014-07-24 17:04:14 +0100142#define GEN8_LR_CONTEXT_RENDER_SIZE (20 * PAGE_SIZE)
143#define GEN8_LR_CONTEXT_OTHER_SIZE (2 * PAGE_SIZE)
144
Thomas Daniele981e7b2014-07-24 17:04:39 +0100145#define RING_EXECLIST_QFULL (1 << 0x2)
146#define RING_EXECLIST1_VALID (1 << 0x3)
147#define RING_EXECLIST0_VALID (1 << 0x4)
148#define RING_EXECLIST_ACTIVE_STATUS (3 << 0xE)
149#define RING_EXECLIST1_ACTIVE (1 << 0x11)
150#define RING_EXECLIST0_ACTIVE (1 << 0x12)
151
152#define GEN8_CTX_STATUS_IDLE_ACTIVE (1 << 0)
153#define GEN8_CTX_STATUS_PREEMPTED (1 << 1)
154#define GEN8_CTX_STATUS_ELEMENT_SWITCH (1 << 2)
155#define GEN8_CTX_STATUS_ACTIVE_IDLE (1 << 3)
156#define GEN8_CTX_STATUS_COMPLETE (1 << 4)
157#define GEN8_CTX_STATUS_LITE_RESTORE (1 << 15)
Oscar Mateo8670d6f2014-07-24 17:04:17 +0100158
Chris Wilson70c2a242016-09-09 14:11:46 +0100159#define GEN8_CTX_STATUS_COMPLETED_MASK \
160 (GEN8_CTX_STATUS_ACTIVE_IDLE | \
161 GEN8_CTX_STATUS_PREEMPTED | \
162 GEN8_CTX_STATUS_ELEMENT_SWITCH)
163
Oscar Mateo8670d6f2014-07-24 17:04:17 +0100164#define CTX_LRI_HEADER_0 0x01
165#define CTX_CONTEXT_CONTROL 0x02
166#define CTX_RING_HEAD 0x04
167#define CTX_RING_TAIL 0x06
168#define CTX_RING_BUFFER_START 0x08
169#define CTX_RING_BUFFER_CONTROL 0x0a
170#define CTX_BB_HEAD_U 0x0c
171#define CTX_BB_HEAD_L 0x0e
172#define CTX_BB_STATE 0x10
173#define CTX_SECOND_BB_HEAD_U 0x12
174#define CTX_SECOND_BB_HEAD_L 0x14
175#define CTX_SECOND_BB_STATE 0x16
176#define CTX_BB_PER_CTX_PTR 0x18
177#define CTX_RCS_INDIRECT_CTX 0x1a
178#define CTX_RCS_INDIRECT_CTX_OFFSET 0x1c
179#define CTX_LRI_HEADER_1 0x21
180#define CTX_CTX_TIMESTAMP 0x22
181#define CTX_PDP3_UDW 0x24
182#define CTX_PDP3_LDW 0x26
183#define CTX_PDP2_UDW 0x28
184#define CTX_PDP2_LDW 0x2a
185#define CTX_PDP1_UDW 0x2c
186#define CTX_PDP1_LDW 0x2e
187#define CTX_PDP0_UDW 0x30
188#define CTX_PDP0_LDW 0x32
189#define CTX_LRI_HEADER_2 0x41
190#define CTX_R_PWR_CLK_STATE 0x42
191#define CTX_GPGPU_CSR_BASE_ADDRESS 0x44
192
Ville Syrjälä0d925ea2015-11-04 23:20:11 +0200193#define ASSIGN_CTX_REG(reg_state, pos, reg, val) do { \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200194 (reg_state)[(pos)+0] = i915_mmio_reg_offset(reg); \
Ville Syrjälä0d925ea2015-11-04 23:20:11 +0200195 (reg_state)[(pos)+1] = (val); \
196} while (0)
197
198#define ASSIGN_CTX_PDP(ppgtt, reg_state, n) do { \
Mika Kuoppalad852c7b2015-06-25 18:35:06 +0300199 const u64 _addr = i915_page_dir_dma_addr((ppgtt), (n)); \
Michel Thierrye5815a22015-04-08 12:13:32 +0100200 reg_state[CTX_PDP ## n ## _UDW+1] = upper_32_bits(_addr); \
201 reg_state[CTX_PDP ## n ## _LDW+1] = lower_32_bits(_addr); \
Ville Syrjälä9244a812015-11-04 23:20:09 +0200202} while (0)
Michel Thierrye5815a22015-04-08 12:13:32 +0100203
Ville Syrjälä9244a812015-11-04 23:20:09 +0200204#define ASSIGN_CTX_PML4(ppgtt, reg_state) do { \
Michel Thierry2dba3232015-07-30 11:06:23 +0100205 reg_state[CTX_PDP0_UDW + 1] = upper_32_bits(px_dma(&ppgtt->pml4)); \
206 reg_state[CTX_PDP0_LDW + 1] = lower_32_bits(px_dma(&ppgtt->pml4)); \
Ville Syrjälä9244a812015-11-04 23:20:09 +0200207} while (0)
Michel Thierry2dba3232015-07-30 11:06:23 +0100208
Michel Thierry71562912016-02-23 10:31:49 +0000209#define GEN8_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT 0x17
210#define GEN9_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT 0x26
Ben Widawsky84b790f2014-07-24 17:04:36 +0100211
Chris Wilson0e93cdd2016-04-29 09:07:06 +0100212/* Typical size of the average request (2 pipecontrols and a MI_BB) */
213#define EXECLISTS_REQUEST_SIZE 64 /* bytes */
214
Chris Wilsona3aabe82016-10-04 21:11:26 +0100215#define WA_TAIL_DWORDS 2
216
Chris Wilsone2efd132016-05-24 14:53:34 +0100217static int execlists_context_deferred_alloc(struct i915_gem_context *ctx,
Chris Wilson978f1e02016-04-28 09:56:54 +0100218 struct intel_engine_cs *engine);
Chris Wilsona3aabe82016-10-04 21:11:26 +0100219static void execlists_init_reg_state(u32 *reg_state,
220 struct i915_gem_context *ctx,
221 struct intel_engine_cs *engine,
222 struct intel_ring *ring);
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000223
Oscar Mateo73e4d072014-07-24 17:04:48 +0100224/**
225 * intel_sanitize_enable_execlists() - sanitize i915.enable_execlists
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100226 * @dev_priv: i915 device private
Oscar Mateo73e4d072014-07-24 17:04:48 +0100227 * @enable_execlists: value of i915.enable_execlists module parameter.
228 *
229 * Only certain platforms support Execlists (the prerequisites being
Thomas Daniel27401d12014-12-11 12:48:35 +0000230 * support for Logical Ring Contexts and Aliasing PPGTT or better).
Oscar Mateo73e4d072014-07-24 17:04:48 +0100231 *
232 * Return: 1 if Execlists is supported and has to be enabled.
233 */
Chris Wilsonc0336662016-05-06 15:40:21 +0100234int intel_sanitize_enable_execlists(struct drm_i915_private *dev_priv, int enable_execlists)
Oscar Mateo127f1002014-07-24 17:04:11 +0100235{
Zhiyuan Lva0bd6c32015-08-28 15:41:16 +0800236 /* On platforms with execlist available, vGPU will only
237 * support execlist mode, no ring buffer mode.
238 */
Chris Wilsonc0336662016-05-06 15:40:21 +0100239 if (HAS_LOGICAL_RING_CONTEXTS(dev_priv) && intel_vgpu_active(dev_priv))
Zhiyuan Lva0bd6c32015-08-28 15:41:16 +0800240 return 1;
241
Chris Wilsonc0336662016-05-06 15:40:21 +0100242 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau70ee45e2014-11-14 15:05:59 +0000243 return 1;
244
Oscar Mateo127f1002014-07-24 17:04:11 +0100245 if (enable_execlists == 0)
246 return 0;
247
Daniel Vetter5a21b662016-05-24 17:13:53 +0200248 if (HAS_LOGICAL_RING_CONTEXTS(dev_priv) &&
249 USES_PPGTT(dev_priv) &&
250 i915.use_mmio_flip >= 0)
Oscar Mateo127f1002014-07-24 17:04:11 +0100251 return 1;
252
253 return 0;
254}
Oscar Mateoede7d422014-07-24 17:04:12 +0100255
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000256/**
257 * intel_lr_context_descriptor_update() - calculate & cache the descriptor
258 * descriptor for a pinned context
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000259 * @ctx: Context to work on
Chris Wilson9021ad02016-05-24 14:53:37 +0100260 * @engine: Engine the descriptor will be used with
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000261 *
262 * The context descriptor encodes various attributes of a context,
263 * including its GTT address and some flags. Because it's fairly
264 * expensive to calculate, we'll just do it once and cache the result,
265 * which remains valid until the context is unpinned.
266 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200267 * This is what a descriptor looks like, from LSB to MSB::
268 *
Mika Kuoppala2355cf02017-01-27 15:03:09 +0200269 * bits 0-11: flags, GEN8_CTX_* (cached in ctx->desc_template)
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200270 * bits 12-31: LRCA, GTT address of (the HWSP of) this context
271 * bits 32-52: ctx ID, a globally unique tag
272 * bits 53-54: mbz, reserved for use by hardware
273 * bits 55-63: group ID, currently unused and set to 0
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000274 */
275static void
Chris Wilsone2efd132016-05-24 14:53:34 +0100276intel_lr_context_descriptor_update(struct i915_gem_context *ctx,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000277 struct intel_engine_cs *engine)
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000278{
Chris Wilson9021ad02016-05-24 14:53:37 +0100279 struct intel_context *ce = &ctx->engine[engine->id];
Chris Wilson7069b142016-04-28 09:56:52 +0100280 u64 desc;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000281
Chris Wilson7069b142016-04-28 09:56:52 +0100282 BUILD_BUG_ON(MAX_CONTEXT_HW_ID > (1<<GEN8_CTX_ID_WIDTH));
283
Mika Kuoppala2355cf02017-01-27 15:03:09 +0200284 desc = ctx->desc_template; /* bits 0-11 */
Chris Wilsonbde13eb2016-08-15 10:49:07 +0100285 desc |= i915_ggtt_offset(ce->state) + LRC_PPHWSP_PN * PAGE_SIZE;
Chris Wilson9021ad02016-05-24 14:53:37 +0100286 /* bits 12-31 */
Chris Wilson7069b142016-04-28 09:56:52 +0100287 desc |= (u64)ctx->hw_id << GEN8_CTX_ID_SHIFT; /* bits 32-52 */
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000288
Chris Wilson9021ad02016-05-24 14:53:37 +0100289 ce->lrc_desc = desc;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000290}
291
Chris Wilsone2efd132016-05-24 14:53:34 +0100292uint64_t intel_lr_context_descriptor(struct i915_gem_context *ctx,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000293 struct intel_engine_cs *engine)
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000294{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000295 return ctx->engine[engine->id].lrc_desc;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000296}
297
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100298static inline void
299execlists_context_status_change(struct drm_i915_gem_request *rq,
300 unsigned long status)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100301{
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100302 /*
303 * Only used when GVT-g is enabled now. When GVT-g is disabled,
304 * The compiler should eliminate this function as dead-code.
305 */
306 if (!IS_ENABLED(CONFIG_DRM_I915_GVT))
307 return;
Ben Widawsky84b790f2014-07-24 17:04:36 +0100308
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100309 atomic_notifier_call_chain(&rq->ctx->status_notifier, status, rq);
Ben Widawsky84b790f2014-07-24 17:04:36 +0100310}
311
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000312static void
313execlists_update_context_pdps(struct i915_hw_ppgtt *ppgtt, u32 *reg_state)
314{
315 ASSIGN_CTX_PDP(ppgtt, reg_state, 3);
316 ASSIGN_CTX_PDP(ppgtt, reg_state, 2);
317 ASSIGN_CTX_PDP(ppgtt, reg_state, 1);
318 ASSIGN_CTX_PDP(ppgtt, reg_state, 0);
319}
320
Chris Wilson70c2a242016-09-09 14:11:46 +0100321static u64 execlists_update_context(struct drm_i915_gem_request *rq)
Oscar Mateoae1250b2014-07-24 17:04:37 +0100322{
Chris Wilson70c2a242016-09-09 14:11:46 +0100323 struct intel_context *ce = &rq->ctx->engine[rq->engine->id];
Zhi Wang04da8112017-02-06 18:37:16 +0800324 struct i915_hw_ppgtt *ppgtt =
325 rq->ctx->ppgtt ?: rq->i915->mm.aliasing_ppgtt;
Chris Wilson70c2a242016-09-09 14:11:46 +0100326 u32 *reg_state = ce->lrc_reg_state;
Oscar Mateoae1250b2014-07-24 17:04:37 +0100327
Chris Wilsoncaddfe72016-10-28 13:58:52 +0100328 reg_state[CTX_RING_TAIL+1] = rq->tail;
Oscar Mateoae1250b2014-07-24 17:04:37 +0100329
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000330 /* True 32b PPGTT with dynamic page allocation: update PDP
331 * registers and point the unallocated PDPs to scratch page.
332 * PML4 is allocated during ppgtt init, so this is not needed
333 * in 48-bit mode.
334 */
335 if (ppgtt && !USES_FULL_48BIT_PPGTT(ppgtt->base.dev))
336 execlists_update_context_pdps(ppgtt, reg_state);
Chris Wilson70c2a242016-09-09 14:11:46 +0100337
338 return ce->lrc_desc;
Oscar Mateoae1250b2014-07-24 17:04:37 +0100339}
340
Chris Wilson70c2a242016-09-09 14:11:46 +0100341static void execlists_submit_ports(struct intel_engine_cs *engine)
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100342{
Chris Wilson70c2a242016-09-09 14:11:46 +0100343 struct drm_i915_private *dev_priv = engine->i915;
344 struct execlist_port *port = engine->execlist_port;
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100345 u32 __iomem *elsp =
346 dev_priv->regs + i915_mmio_reg_offset(RING_ELSP(engine));
347 u64 desc[2];
348
Chris Wilsonc816e602017-01-24 11:00:02 +0000349 GEM_BUG_ON(port[0].count > 1);
Chris Wilson70c2a242016-09-09 14:11:46 +0100350 if (!port[0].count)
351 execlists_context_status_change(port[0].request,
352 INTEL_CONTEXT_SCHEDULE_IN);
353 desc[0] = execlists_update_context(port[0].request);
Chris Wilson816ee792017-01-24 11:00:03 +0000354 port[0].count++;
Chris Wilson70c2a242016-09-09 14:11:46 +0100355
356 if (port[1].request) {
357 GEM_BUG_ON(port[1].count);
358 execlists_context_status_change(port[1].request,
359 INTEL_CONTEXT_SCHEDULE_IN);
360 desc[1] = execlists_update_context(port[1].request);
361 port[1].count = 1;
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100362 } else {
363 desc[1] = 0;
364 }
Chris Wilson70c2a242016-09-09 14:11:46 +0100365 GEM_BUG_ON(desc[0] == desc[1]);
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100366
367 /* You must always write both descriptors in the order below. */
368 writel(upper_32_bits(desc[1]), elsp);
369 writel(lower_32_bits(desc[1]), elsp);
370
371 writel(upper_32_bits(desc[0]), elsp);
372 /* The context is automatically loaded after the following */
373 writel(lower_32_bits(desc[0]), elsp);
374}
375
Chris Wilson70c2a242016-09-09 14:11:46 +0100376static bool ctx_single_port_submission(const struct i915_gem_context *ctx)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100377{
Chris Wilson70c2a242016-09-09 14:11:46 +0100378 return (IS_ENABLED(CONFIG_DRM_I915_GVT) &&
Chris Wilson60958682016-12-31 11:20:11 +0000379 i915_gem_context_force_single_submission(ctx));
Ben Widawsky84b790f2014-07-24 17:04:36 +0100380}
381
Chris Wilson70c2a242016-09-09 14:11:46 +0100382static bool can_merge_ctx(const struct i915_gem_context *prev,
383 const struct i915_gem_context *next)
Michel Thierryacdd8842014-07-24 17:04:38 +0100384{
Chris Wilson70c2a242016-09-09 14:11:46 +0100385 if (prev != next)
386 return false;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100387
Chris Wilson70c2a242016-09-09 14:11:46 +0100388 if (ctx_single_port_submission(prev))
389 return false;
Michel Thierryacdd8842014-07-24 17:04:38 +0100390
Chris Wilson70c2a242016-09-09 14:11:46 +0100391 return true;
392}
Peter Antoine779949f2015-05-11 16:03:27 +0100393
Chris Wilson70c2a242016-09-09 14:11:46 +0100394static void execlists_dequeue(struct intel_engine_cs *engine)
395{
Chris Wilson20311bd2016-11-14 20:41:03 +0000396 struct drm_i915_gem_request *last;
Chris Wilson70c2a242016-09-09 14:11:46 +0100397 struct execlist_port *port = engine->execlist_port;
Chris Wilsond55ac5b2016-11-14 20:40:59 +0000398 unsigned long flags;
Chris Wilson20311bd2016-11-14 20:41:03 +0000399 struct rb_node *rb;
Chris Wilson70c2a242016-09-09 14:11:46 +0100400 bool submit = false;
Michel Thierryacdd8842014-07-24 17:04:38 +0100401
Chris Wilson70c2a242016-09-09 14:11:46 +0100402 last = port->request;
403 if (last)
404 /* WaIdleLiteRestore:bdw,skl
405 * Apply the wa NOOPs to prevent ring:HEAD == req:TAIL
Chris Wilson9b81d552016-10-28 13:58:50 +0100406 * as we resubmit the request. See gen8_emit_breadcrumb()
Chris Wilson70c2a242016-09-09 14:11:46 +0100407 * for where we prepare the padding after the end of the
408 * request.
Michel Thierry53292cd2015-04-15 18:11:33 +0100409 */
Chris Wilson70c2a242016-09-09 14:11:46 +0100410 last->tail = last->wa_tail;
411
412 GEM_BUG_ON(port[1].request);
413
414 /* Hardware submission is through 2 ports. Conceptually each port
415 * has a (RING_START, RING_HEAD, RING_TAIL) tuple. RING_START is
416 * static for a context, and unique to each, so we only execute
417 * requests belonging to a single context from each ring. RING_HEAD
418 * is maintained by the CS in the context image, it marks the place
419 * where it got up to last time, and through RING_TAIL we tell the CS
420 * where we want to execute up to this time.
421 *
422 * In this list the requests are in order of execution. Consecutive
423 * requests from the same context are adjacent in the ringbuffer. We
424 * can combine these requests into a single RING_TAIL update:
425 *
426 * RING_HEAD...req1...req2
427 * ^- RING_TAIL
428 * since to execute req2 the CS must first execute req1.
429 *
430 * Our goal then is to point each port to the end of a consecutive
431 * sequence of requests as being the most optimal (fewest wake ups
432 * and context switches) submission.
433 */
434
Chris Wilsond55ac5b2016-11-14 20:40:59 +0000435 spin_lock_irqsave(&engine->timeline->lock, flags);
Chris Wilson20311bd2016-11-14 20:41:03 +0000436 rb = engine->execlist_first;
437 while (rb) {
438 struct drm_i915_gem_request *cursor =
439 rb_entry(rb, typeof(*cursor), priotree.node);
440
Chris Wilson70c2a242016-09-09 14:11:46 +0100441 /* Can we combine this request with the current port? It has to
442 * be the same context/ringbuffer and not have any exceptions
443 * (e.g. GVT saying never to combine contexts).
444 *
445 * If we can combine the requests, we can execute both by
446 * updating the RING_TAIL to point to the end of the second
447 * request, and so we never need to tell the hardware about
448 * the first.
449 */
450 if (last && !can_merge_ctx(cursor->ctx, last->ctx)) {
451 /* If we are on the second port and cannot combine
452 * this request with the last, then we are done.
453 */
454 if (port != engine->execlist_port)
455 break;
456
457 /* If GVT overrides us we only ever submit port[0],
458 * leaving port[1] empty. Note that we also have
459 * to be careful that we don't queue the same
460 * context (even though a different request) to
461 * the second port.
462 */
Min Hed7ab9922016-11-16 22:05:04 +0800463 if (ctx_single_port_submission(last->ctx) ||
464 ctx_single_port_submission(cursor->ctx))
Chris Wilson70c2a242016-09-09 14:11:46 +0100465 break;
466
467 GEM_BUG_ON(last->ctx == cursor->ctx);
468
469 i915_gem_request_assign(&port->request, last);
470 port++;
471 }
Chris Wilsond55ac5b2016-11-14 20:40:59 +0000472
Chris Wilson20311bd2016-11-14 20:41:03 +0000473 rb = rb_next(rb);
474 rb_erase(&cursor->priotree.node, &engine->execlist_queue);
475 RB_CLEAR_NODE(&cursor->priotree.node);
476 cursor->priotree.priority = INT_MAX;
477
Chris Wilsond55ac5b2016-11-14 20:40:59 +0000478 __i915_gem_request_submit(cursor);
Chris Wilson70c2a242016-09-09 14:11:46 +0100479 last = cursor;
480 submit = true;
Michel Thierry53292cd2015-04-15 18:11:33 +0100481 }
Chris Wilson70c2a242016-09-09 14:11:46 +0100482 if (submit) {
Chris Wilson70c2a242016-09-09 14:11:46 +0100483 i915_gem_request_assign(&port->request, last);
Chris Wilson20311bd2016-11-14 20:41:03 +0000484 engine->execlist_first = rb;
Chris Wilson70c2a242016-09-09 14:11:46 +0100485 }
Chris Wilsond55ac5b2016-11-14 20:40:59 +0000486 spin_unlock_irqrestore(&engine->timeline->lock, flags);
Chris Wilson70c2a242016-09-09 14:11:46 +0100487
488 if (submit)
489 execlists_submit_ports(engine);
Michel Thierryacdd8842014-07-24 17:04:38 +0100490}
491
Chris Wilson70c2a242016-09-09 14:11:46 +0100492static bool execlists_elsp_idle(struct intel_engine_cs *engine)
Thomas Daniele981e7b2014-07-24 17:04:39 +0100493{
Chris Wilson70c2a242016-09-09 14:11:46 +0100494 return !engine->execlist_port[0].request;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100495}
496
Imre Deak0cb56702016-11-07 11:20:04 +0200497/**
498 * intel_execlists_idle() - Determine if all engine submission ports are idle
499 * @dev_priv: i915 device private
500 *
501 * Return true if there are no requests pending on any of the submission ports
502 * of any engines.
503 */
504bool intel_execlists_idle(struct drm_i915_private *dev_priv)
505{
506 struct intel_engine_cs *engine;
507 enum intel_engine_id id;
508
509 if (!i915.enable_execlists)
510 return true;
511
Chris Wilson453cfe22017-02-01 13:12:22 +0000512 for_each_engine(engine, dev_priv, id) {
513 /* Interrupt/tasklet pending? */
514 if (test_bit(ENGINE_IRQ_EXECLIST, &engine->irq_posted))
515 return false;
516
517 /* Both ports drained, no more ELSP submission? */
Imre Deak0cb56702016-11-07 11:20:04 +0200518 if (!execlists_elsp_idle(engine))
519 return false;
Chris Wilson453cfe22017-02-01 13:12:22 +0000520 }
Imre Deak0cb56702016-11-07 11:20:04 +0200521
522 return true;
523}
524
Chris Wilson816ee792017-01-24 11:00:03 +0000525static bool execlists_elsp_ready(const struct intel_engine_cs *engine)
Ben Widawsky91a41032016-01-05 10:30:07 -0800526{
Chris Wilson816ee792017-01-24 11:00:03 +0000527 const struct execlist_port *port = engine->execlist_port;
Ben Widawsky91a41032016-01-05 10:30:07 -0800528
Chris Wilson816ee792017-01-24 11:00:03 +0000529 return port[0].count + port[1].count < 2;
Ben Widawsky91a41032016-01-05 10:30:07 -0800530}
531
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200532/*
Oscar Mateo73e4d072014-07-24 17:04:48 +0100533 * Check the unread Context Status Buffers and manage the submission of new
534 * contexts to the ELSP accordingly.
535 */
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100536static void intel_lrc_irq_handler(unsigned long data)
Thomas Daniele981e7b2014-07-24 17:04:39 +0100537{
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100538 struct intel_engine_cs *engine = (struct intel_engine_cs *)data;
Chris Wilson70c2a242016-09-09 14:11:46 +0100539 struct execlist_port *port = engine->execlist_port;
Chris Wilsonc0336662016-05-06 15:40:21 +0100540 struct drm_i915_private *dev_priv = engine->i915;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100541
Tvrtko Ursulin37566852016-04-12 14:37:31 +0100542 intel_uncore_forcewake_get(dev_priv, engine->fw_domains);
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000543
Chris Wilsonf7470262017-01-24 15:20:21 +0000544 while (test_and_clear_bit(ENGINE_IRQ_EXECLIST, &engine->irq_posted)) {
Chris Wilson70c2a242016-09-09 14:11:46 +0100545 u32 __iomem *csb_mmio =
546 dev_priv->regs + i915_mmio_reg_offset(RING_CONTEXT_STATUS_PTR(engine));
547 u32 __iomem *buf =
548 dev_priv->regs + i915_mmio_reg_offset(RING_CONTEXT_STATUS_BUF_LO(engine, 0));
549 unsigned int csb, head, tail;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100550
Chris Wilson70c2a242016-09-09 14:11:46 +0100551 csb = readl(csb_mmio);
552 head = GEN8_CSB_READ_PTR(csb);
553 tail = GEN8_CSB_WRITE_PTR(csb);
Chris Wilsona37951a2017-01-24 11:00:06 +0000554 if (head == tail)
555 break;
556
Chris Wilson70c2a242016-09-09 14:11:46 +0100557 if (tail < head)
558 tail += GEN8_CSB_ENTRIES;
Chris Wilsona37951a2017-01-24 11:00:06 +0000559 do {
Chris Wilson70c2a242016-09-09 14:11:46 +0100560 unsigned int idx = ++head % GEN8_CSB_ENTRIES;
561 unsigned int status = readl(buf + 2 * idx);
Thomas Daniele981e7b2014-07-24 17:04:39 +0100562
Chris Wilson70c2a242016-09-09 14:11:46 +0100563 if (!(status & GEN8_CTX_STATUS_COMPLETED_MASK))
564 continue;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100565
Chris Wilson86aa7e72017-01-23 11:31:32 +0000566 /* Check the context/desc id for this event matches */
567 GEM_BUG_ON(readl(buf + 2 * idx + 1) !=
568 upper_32_bits(intel_lr_context_descriptor(port[0].request->ctx,
569 engine)));
570
Chris Wilson70c2a242016-09-09 14:11:46 +0100571 GEM_BUG_ON(port[0].count == 0);
572 if (--port[0].count == 0) {
573 GEM_BUG_ON(status & GEN8_CTX_STATUS_PREEMPTED);
574 execlists_context_status_change(port[0].request,
575 INTEL_CONTEXT_SCHEDULE_OUT);
Thomas Daniele981e7b2014-07-24 17:04:39 +0100576
Chris Wilson70c2a242016-09-09 14:11:46 +0100577 i915_gem_request_put(port[0].request);
578 port[0] = port[1];
579 memset(&port[1], 0, sizeof(port[1]));
Chris Wilson70c2a242016-09-09 14:11:46 +0100580 }
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000581
Chris Wilson70c2a242016-09-09 14:11:46 +0100582 GEM_BUG_ON(port[0].count == 0 &&
583 !(status & GEN8_CTX_STATUS_ACTIVE_IDLE));
Chris Wilsona37951a2017-01-24 11:00:06 +0000584 } while (head < tail);
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000585
Chris Wilson70c2a242016-09-09 14:11:46 +0100586 writel(_MASKED_FIELD(GEN8_CSB_READ_PTR_MASK,
587 GEN8_CSB_WRITE_PTR(csb) << 8),
588 csb_mmio);
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000589 }
590
Chris Wilson70c2a242016-09-09 14:11:46 +0100591 if (execlists_elsp_ready(engine))
592 execlists_dequeue(engine);
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000593
Chris Wilson70c2a242016-09-09 14:11:46 +0100594 intel_uncore_forcewake_put(dev_priv, engine->fw_domains);
Thomas Daniele981e7b2014-07-24 17:04:39 +0100595}
596
Chris Wilson20311bd2016-11-14 20:41:03 +0000597static bool insert_request(struct i915_priotree *pt, struct rb_root *root)
598{
599 struct rb_node **p, *rb;
600 bool first = true;
601
602 /* most positive priority is scheduled first, equal priorities fifo */
603 rb = NULL;
604 p = &root->rb_node;
605 while (*p) {
606 struct i915_priotree *pos;
607
608 rb = *p;
609 pos = rb_entry(rb, typeof(*pos), node);
610 if (pt->priority > pos->priority) {
611 p = &rb->rb_left;
612 } else {
613 p = &rb->rb_right;
614 first = false;
615 }
616 }
617 rb_link_node(&pt->node, rb, p);
618 rb_insert_color(&pt->node, root);
619
620 return first;
621}
622
Chris Wilsonf4ea6bd2016-08-02 22:50:32 +0100623static void execlists_submit_request(struct drm_i915_gem_request *request)
Michel Thierryacdd8842014-07-24 17:04:38 +0100624{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000625 struct intel_engine_cs *engine = request->engine;
Chris Wilson5590af32016-09-09 14:11:54 +0100626 unsigned long flags;
Michel Thierryacdd8842014-07-24 17:04:38 +0100627
Chris Wilson663f71e2016-11-14 20:41:00 +0000628 /* Will be called from irq-context when using foreign fences. */
629 spin_lock_irqsave(&engine->timeline->lock, flags);
Michel Thierryacdd8842014-07-24 17:04:38 +0100630
Chris Wilson38332812017-01-24 11:00:07 +0000631 if (insert_request(&request->priotree, &engine->execlist_queue)) {
Chris Wilson20311bd2016-11-14 20:41:03 +0000632 engine->execlist_first = &request->priotree.node;
Chris Wilson48ea2552017-01-24 11:00:08 +0000633 if (execlists_elsp_ready(engine))
Chris Wilson38332812017-01-24 11:00:07 +0000634 tasklet_hi_schedule(&engine->irq_tasklet);
635 }
Michel Thierryacdd8842014-07-24 17:04:38 +0100636
Chris Wilson663f71e2016-11-14 20:41:00 +0000637 spin_unlock_irqrestore(&engine->timeline->lock, flags);
Michel Thierryacdd8842014-07-24 17:04:38 +0100638}
639
Chris Wilson20311bd2016-11-14 20:41:03 +0000640static struct intel_engine_cs *
641pt_lock_engine(struct i915_priotree *pt, struct intel_engine_cs *locked)
642{
643 struct intel_engine_cs *engine;
644
645 engine = container_of(pt,
646 struct drm_i915_gem_request,
647 priotree)->engine;
648 if (engine != locked) {
649 if (locked)
650 spin_unlock_irq(&locked->timeline->lock);
651 spin_lock_irq(&engine->timeline->lock);
652 }
653
654 return engine;
655}
656
657static void execlists_schedule(struct drm_i915_gem_request *request, int prio)
658{
659 struct intel_engine_cs *engine = NULL;
660 struct i915_dependency *dep, *p;
661 struct i915_dependency stack;
662 LIST_HEAD(dfs);
663
664 if (prio <= READ_ONCE(request->priotree.priority))
665 return;
666
Chris Wilson70cd1472016-11-28 14:36:49 +0000667 /* Need BKL in order to use the temporary link inside i915_dependency */
668 lockdep_assert_held(&request->i915->drm.struct_mutex);
Chris Wilson20311bd2016-11-14 20:41:03 +0000669
670 stack.signaler = &request->priotree;
671 list_add(&stack.dfs_link, &dfs);
672
673 /* Recursively bump all dependent priorities to match the new request.
674 *
675 * A naive approach would be to use recursion:
676 * static void update_priorities(struct i915_priotree *pt, prio) {
677 * list_for_each_entry(dep, &pt->signalers_list, signal_link)
678 * update_priorities(dep->signal, prio)
679 * insert_request(pt);
680 * }
681 * but that may have unlimited recursion depth and so runs a very
682 * real risk of overunning the kernel stack. Instead, we build
683 * a flat list of all dependencies starting with the current request.
684 * As we walk the list of dependencies, we add all of its dependencies
685 * to the end of the list (this may include an already visited
686 * request) and continue to walk onwards onto the new dependencies. The
687 * end result is a topological list of requests in reverse order, the
688 * last element in the list is the request we must execute first.
689 */
690 list_for_each_entry_safe(dep, p, &dfs, dfs_link) {
691 struct i915_priotree *pt = dep->signaler;
692
693 list_for_each_entry(p, &pt->signalers_list, signal_link)
694 if (prio > READ_ONCE(p->signaler->priority))
695 list_move_tail(&p->dfs_link, &dfs);
696
Chris Wilson0798cff2016-12-05 14:29:41 +0000697 list_safe_reset_next(dep, p, dfs_link);
Chris Wilson20311bd2016-11-14 20:41:03 +0000698 if (!RB_EMPTY_NODE(&pt->node))
699 continue;
700
701 engine = pt_lock_engine(pt, engine);
702
703 /* If it is not already in the rbtree, we can update the
704 * priority inplace and skip over it (and its dependencies)
705 * if it is referenced *again* as we descend the dfs.
706 */
707 if (prio > pt->priority && RB_EMPTY_NODE(&pt->node)) {
708 pt->priority = prio;
709 list_del_init(&dep->dfs_link);
710 }
711 }
712
713 /* Fifo and depth-first replacement ensure our deps execute before us */
714 list_for_each_entry_safe_reverse(dep, p, &dfs, dfs_link) {
715 struct i915_priotree *pt = dep->signaler;
716
717 INIT_LIST_HEAD(&dep->dfs_link);
718
719 engine = pt_lock_engine(pt, engine);
720
721 if (prio <= pt->priority)
722 continue;
723
724 GEM_BUG_ON(RB_EMPTY_NODE(&pt->node));
725
726 pt->priority = prio;
727 rb_erase(&pt->node, &engine->execlist_queue);
728 if (insert_request(pt, &engine->execlist_queue))
729 engine->execlist_first = &pt->node;
730 }
731
732 if (engine)
733 spin_unlock_irq(&engine->timeline->lock);
734
735 /* XXX Do we need to preempt to make room for us and our deps? */
736}
737
Chris Wilsone8a9c582016-12-18 15:37:20 +0000738static int execlists_context_pin(struct intel_engine_cs *engine,
739 struct i915_gem_context *ctx)
Oscar Mateodcb4c122014-11-13 10:28:10 +0000740{
Chris Wilson9021ad02016-05-24 14:53:37 +0100741 struct intel_context *ce = &ctx->engine[engine->id];
Chris Wilson2947e402016-12-18 15:37:23 +0000742 unsigned int flags;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100743 void *vaddr;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000744 int ret;
Oscar Mateodcb4c122014-11-13 10:28:10 +0000745
Chris Wilson91c8a322016-07-05 10:40:23 +0100746 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000747
Chris Wilson9021ad02016-05-24 14:53:37 +0100748 if (ce->pin_count++)
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100749 return 0;
750
Chris Wilsone8a9c582016-12-18 15:37:20 +0000751 if (!ce->state) {
752 ret = execlists_context_deferred_alloc(ctx, engine);
753 if (ret)
754 goto err;
755 }
Chris Wilson56f6e0a2017-01-05 15:30:20 +0000756 GEM_BUG_ON(!ce->state);
Chris Wilsone8a9c582016-12-18 15:37:20 +0000757
Daniele Ceraolo Spuriofeef2a72016-12-23 15:56:22 -0800758 flags = PIN_GLOBAL;
759 if (ctx->ggtt_offset_bias)
760 flags |= PIN_OFFSET_BIAS | ctx->ggtt_offset_bias;
Chris Wilson984ff29f2017-01-06 15:20:13 +0000761 if (i915_gem_context_is_kernel(ctx))
Chris Wilson2947e402016-12-18 15:37:23 +0000762 flags |= PIN_HIGH;
763
764 ret = i915_vma_pin(ce->state, 0, GEN8_LR_CONTEXT_ALIGN, flags);
Nick Hoathe84fe802015-09-11 12:53:46 +0100765 if (ret)
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100766 goto err;
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000767
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100768 vaddr = i915_gem_object_pin_map(ce->state->obj, I915_MAP_WB);
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100769 if (IS_ERR(vaddr)) {
770 ret = PTR_ERR(vaddr);
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100771 goto unpin_vma;
Tvrtko Ursulin82352e92016-01-15 17:12:45 +0000772 }
773
Daniele Ceraolo Spuriod3ef1af2016-12-23 15:56:21 -0800774 ret = intel_ring_pin(ce->ring, ctx->ggtt_offset_bias);
Nick Hoathe84fe802015-09-11 12:53:46 +0100775 if (ret)
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100776 goto unpin_map;
Alex Daid1675192015-08-12 15:43:43 +0100777
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000778 intel_lr_context_descriptor_update(ctx, engine);
Chris Wilson9021ad02016-05-24 14:53:37 +0100779
Chris Wilsona3aabe82016-10-04 21:11:26 +0100780 ce->lrc_reg_state = vaddr + LRC_STATE_PN * PAGE_SIZE;
781 ce->lrc_reg_state[CTX_RING_BUFFER_START+1] =
Chris Wilsonbde13eb2016-08-15 10:49:07 +0100782 i915_ggtt_offset(ce->ring->vma);
Chris Wilsona3aabe82016-10-04 21:11:26 +0100783
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100784 ce->state->obj->mm.dirty = true;
Daniel Vettere93c28f2015-09-02 14:33:42 +0200785
Chris Wilson9a6feaf2016-07-20 13:31:50 +0100786 i915_gem_context_get(ctx);
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100787 return 0;
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000788
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100789unpin_map:
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100790 i915_gem_object_unpin_map(ce->state->obj);
791unpin_vma:
792 __i915_vma_unpin(ce->state);
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100793err:
Chris Wilson9021ad02016-05-24 14:53:37 +0100794 ce->pin_count = 0;
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000795 return ret;
Oscar Mateodcb4c122014-11-13 10:28:10 +0000796}
797
Chris Wilsone8a9c582016-12-18 15:37:20 +0000798static void execlists_context_unpin(struct intel_engine_cs *engine,
799 struct i915_gem_context *ctx)
Oscar Mateodcb4c122014-11-13 10:28:10 +0000800{
Chris Wilson9021ad02016-05-24 14:53:37 +0100801 struct intel_context *ce = &ctx->engine[engine->id];
Daniel Vetteraf3302b2015-12-04 17:27:15 +0100802
Chris Wilson91c8a322016-07-05 10:40:23 +0100803 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
Chris Wilson9021ad02016-05-24 14:53:37 +0100804 GEM_BUG_ON(ce->pin_count == 0);
Tvrtko Ursulin321fe302016-01-28 10:29:55 +0000805
Chris Wilson9021ad02016-05-24 14:53:37 +0100806 if (--ce->pin_count)
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100807 return;
808
Chris Wilsonaad29fb2016-08-02 22:50:23 +0100809 intel_ring_unpin(ce->ring);
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100810
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100811 i915_gem_object_unpin_map(ce->state->obj);
812 i915_vma_unpin(ce->state);
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100813
Chris Wilson9a6feaf2016-07-20 13:31:50 +0100814 i915_gem_context_put(ctx);
Oscar Mateodcb4c122014-11-13 10:28:10 +0000815}
816
Chris Wilsonf73e7392016-12-18 15:37:24 +0000817static int execlists_request_alloc(struct drm_i915_gem_request *request)
Chris Wilsonef11c012016-12-18 15:37:19 +0000818{
819 struct intel_engine_cs *engine = request->engine;
820 struct intel_context *ce = &request->ctx->engine[engine->id];
821 int ret;
822
Chris Wilsone8a9c582016-12-18 15:37:20 +0000823 GEM_BUG_ON(!ce->pin_count);
824
Chris Wilsonef11c012016-12-18 15:37:19 +0000825 /* Flush enough space to reduce the likelihood of waiting after
826 * we start building the request - in which case we will just
827 * have to repeat work.
828 */
829 request->reserved_space += EXECLISTS_REQUEST_SIZE;
830
Chris Wilsone8a9c582016-12-18 15:37:20 +0000831 GEM_BUG_ON(!ce->ring);
Chris Wilsonef11c012016-12-18 15:37:19 +0000832 request->ring = ce->ring;
833
Chris Wilsonef11c012016-12-18 15:37:19 +0000834 if (i915.enable_guc_submission) {
835 /*
836 * Check that the GuC has space for the request before
837 * going any further, as the i915_add_request() call
838 * later on mustn't fail ...
839 */
840 ret = i915_guc_wq_reserve(request);
841 if (ret)
Chris Wilsone8a9c582016-12-18 15:37:20 +0000842 goto err;
Chris Wilsonef11c012016-12-18 15:37:19 +0000843 }
844
845 ret = intel_ring_begin(request, 0);
846 if (ret)
847 goto err_unreserve;
848
849 if (!ce->initialised) {
850 ret = engine->init_context(request);
851 if (ret)
852 goto err_unreserve;
853
854 ce->initialised = true;
855 }
856
857 /* Note that after this point, we have committed to using
858 * this request as it is being used to both track the
859 * state of engine initialisation and liveness of the
860 * golden renderstate above. Think twice before you try
861 * to cancel/unwind this request now.
862 */
863
864 request->reserved_space -= EXECLISTS_REQUEST_SIZE;
865 return 0;
866
867err_unreserve:
868 if (i915.enable_guc_submission)
869 i915_guc_wq_unreserve(request);
Chris Wilsone8a9c582016-12-18 15:37:20 +0000870err:
Chris Wilsonef11c012016-12-18 15:37:19 +0000871 return ret;
872}
873
John Harrisone2be4fa2015-05-29 17:43:54 +0100874static int intel_logical_ring_workarounds_emit(struct drm_i915_gem_request *req)
Michel Thierry771b9a52014-11-11 16:47:33 +0000875{
876 int ret, i;
Chris Wilson7e37f882016-08-02 22:50:21 +0100877 struct intel_ring *ring = req->ring;
Chris Wilsonc0336662016-05-06 15:40:21 +0100878 struct i915_workarounds *w = &req->i915->workarounds;
Michel Thierry771b9a52014-11-11 16:47:33 +0000879
Boyer, Waynecd7feaa2016-01-06 17:15:29 -0800880 if (w->count == 0)
Michel Thierry771b9a52014-11-11 16:47:33 +0000881 return 0;
882
Chris Wilson7c9cf4e2016-08-02 22:50:25 +0100883 ret = req->engine->emit_flush(req, EMIT_BARRIER);
Michel Thierry771b9a52014-11-11 16:47:33 +0000884 if (ret)
885 return ret;
886
Chris Wilson987046a2016-04-28 09:56:46 +0100887 ret = intel_ring_begin(req, w->count * 2 + 2);
Michel Thierry771b9a52014-11-11 16:47:33 +0000888 if (ret)
889 return ret;
890
Chris Wilson1dae2df2016-08-02 22:50:19 +0100891 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(w->count));
Michel Thierry771b9a52014-11-11 16:47:33 +0000892 for (i = 0; i < w->count; i++) {
Chris Wilson1dae2df2016-08-02 22:50:19 +0100893 intel_ring_emit_reg(ring, w->reg[i].addr);
894 intel_ring_emit(ring, w->reg[i].value);
Michel Thierry771b9a52014-11-11 16:47:33 +0000895 }
Chris Wilson1dae2df2016-08-02 22:50:19 +0100896 intel_ring_emit(ring, MI_NOOP);
Michel Thierry771b9a52014-11-11 16:47:33 +0000897
Chris Wilson1dae2df2016-08-02 22:50:19 +0100898 intel_ring_advance(ring);
Michel Thierry771b9a52014-11-11 16:47:33 +0000899
Chris Wilson7c9cf4e2016-08-02 22:50:25 +0100900 ret = req->engine->emit_flush(req, EMIT_BARRIER);
Michel Thierry771b9a52014-11-11 16:47:33 +0000901 if (ret)
902 return ret;
903
904 return 0;
905}
906
Arun Siluvery83b8a982015-07-08 10:27:05 +0100907#define wa_ctx_emit(batch, index, cmd) \
Arun Siluvery17ee9502015-06-19 19:07:01 +0100908 do { \
Arun Siluvery83b8a982015-07-08 10:27:05 +0100909 int __index = (index)++; \
910 if (WARN_ON(__index >= (PAGE_SIZE / sizeof(uint32_t)))) { \
Arun Siluvery17ee9502015-06-19 19:07:01 +0100911 return -ENOSPC; \
912 } \
Arun Siluvery83b8a982015-07-08 10:27:05 +0100913 batch[__index] = (cmd); \
Arun Siluvery17ee9502015-06-19 19:07:01 +0100914 } while (0)
915
Ville Syrjälä8f40db72015-11-04 23:20:08 +0200916#define wa_ctx_emit_reg(batch, index, reg) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200917 wa_ctx_emit((batch), (index), i915_mmio_reg_offset(reg))
Arun Siluvery9e000842015-07-03 14:27:31 +0100918
919/*
920 * In this WA we need to set GEN8_L3SQCREG4[21:21] and reset it after
921 * PIPE_CONTROL instruction. This is required for the flush to happen correctly
922 * but there is a slight complication as this is applied in WA batch where the
923 * values are only initialized once so we cannot take register value at the
924 * beginning and reuse it further; hence we save its value to memory, upload a
925 * constant value with bit21 set and then we restore it back with the saved value.
926 * To simplify the WA, a constant value is formed by using the default value
927 * of this register. This shouldn't be a problem because we are only modifying
928 * it for a short period and this batch in non-premptible. We can ofcourse
929 * use additional instructions that read the actual value of the register
930 * at that time and set our bit of interest but it makes the WA complicated.
931 *
932 * This WA is also required for Gen9 so extracting as a function avoids
933 * code duplication.
934 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000935static inline int gen8_emit_flush_coherentl3_wa(struct intel_engine_cs *engine,
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200936 uint32_t *batch,
Arun Siluvery9e000842015-07-03 14:27:31 +0100937 uint32_t index)
938{
939 uint32_t l3sqc4_flush = (0x40400000 | GEN8_LQSC_FLUSH_COHERENT_LINES);
940
Arun Siluveryf1afe242015-08-04 16:22:20 +0100941 wa_ctx_emit(batch, index, (MI_STORE_REGISTER_MEM_GEN8 |
Arun Siluvery83b8a982015-07-08 10:27:05 +0100942 MI_SRM_LRM_GLOBAL_GTT));
Ville Syrjälä8f40db72015-11-04 23:20:08 +0200943 wa_ctx_emit_reg(batch, index, GEN8_L3SQCREG4);
Chris Wilsonbde13eb2016-08-15 10:49:07 +0100944 wa_ctx_emit(batch, index, i915_ggtt_offset(engine->scratch) + 256);
Arun Siluvery83b8a982015-07-08 10:27:05 +0100945 wa_ctx_emit(batch, index, 0);
Arun Siluvery9e000842015-07-03 14:27:31 +0100946
Arun Siluvery83b8a982015-07-08 10:27:05 +0100947 wa_ctx_emit(batch, index, MI_LOAD_REGISTER_IMM(1));
Ville Syrjälä8f40db72015-11-04 23:20:08 +0200948 wa_ctx_emit_reg(batch, index, GEN8_L3SQCREG4);
Arun Siluvery83b8a982015-07-08 10:27:05 +0100949 wa_ctx_emit(batch, index, l3sqc4_flush);
Arun Siluvery9e000842015-07-03 14:27:31 +0100950
Arun Siluvery83b8a982015-07-08 10:27:05 +0100951 wa_ctx_emit(batch, index, GFX_OP_PIPE_CONTROL(6));
952 wa_ctx_emit(batch, index, (PIPE_CONTROL_CS_STALL |
953 PIPE_CONTROL_DC_FLUSH_ENABLE));
954 wa_ctx_emit(batch, index, 0);
955 wa_ctx_emit(batch, index, 0);
956 wa_ctx_emit(batch, index, 0);
957 wa_ctx_emit(batch, index, 0);
Arun Siluvery9e000842015-07-03 14:27:31 +0100958
Arun Siluveryf1afe242015-08-04 16:22:20 +0100959 wa_ctx_emit(batch, index, (MI_LOAD_REGISTER_MEM_GEN8 |
Arun Siluvery83b8a982015-07-08 10:27:05 +0100960 MI_SRM_LRM_GLOBAL_GTT));
Ville Syrjälä8f40db72015-11-04 23:20:08 +0200961 wa_ctx_emit_reg(batch, index, GEN8_L3SQCREG4);
Chris Wilsonbde13eb2016-08-15 10:49:07 +0100962 wa_ctx_emit(batch, index, i915_ggtt_offset(engine->scratch) + 256);
Arun Siluvery83b8a982015-07-08 10:27:05 +0100963 wa_ctx_emit(batch, index, 0);
Arun Siluvery9e000842015-07-03 14:27:31 +0100964
965 return index;
966}
967
Arun Siluvery17ee9502015-06-19 19:07:01 +0100968static inline uint32_t wa_ctx_start(struct i915_wa_ctx_bb *wa_ctx,
969 uint32_t offset,
970 uint32_t start_alignment)
971{
972 return wa_ctx->offset = ALIGN(offset, start_alignment);
973}
974
975static inline int wa_ctx_end(struct i915_wa_ctx_bb *wa_ctx,
976 uint32_t offset,
977 uint32_t size_alignment)
978{
979 wa_ctx->size = offset - wa_ctx->offset;
980
981 WARN(wa_ctx->size % size_alignment,
982 "wa_ctx_bb failed sanity checks: size %d is not aligned to %d\n",
983 wa_ctx->size, size_alignment);
984 return 0;
985}
986
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200987/*
988 * Typically we only have one indirect_ctx and per_ctx batch buffer which are
989 * initialized at the beginning and shared across all contexts but this field
990 * helps us to have multiple batches at different offsets and select them based
991 * on a criteria. At the moment this batch always start at the beginning of the page
992 * and at this point we don't have multiple wa_ctx batch buffers.
Arun Siluvery17ee9502015-06-19 19:07:01 +0100993 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200994 * The number of WA applied are not known at the beginning; we use this field
995 * to return the no of DWORDS written.
Arun Siluvery17ee9502015-06-19 19:07:01 +0100996 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200997 * It is to be noted that this batch does not contain MI_BATCH_BUFFER_END
998 * so it adds NOOPs as padding to make it cacheline aligned.
999 * MI_BATCH_BUFFER_END will be added to perctx batch and both of them together
1000 * makes a complete batch buffer.
Arun Siluvery17ee9502015-06-19 19:07:01 +01001001 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001002static int gen8_init_indirectctx_bb(struct intel_engine_cs *engine,
Arun Siluvery17ee9502015-06-19 19:07:01 +01001003 struct i915_wa_ctx_bb *wa_ctx,
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001004 uint32_t *batch,
Arun Siluvery17ee9502015-06-19 19:07:01 +01001005 uint32_t *offset)
1006{
Arun Siluvery0160f052015-06-23 15:46:57 +01001007 uint32_t scratch_addr;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001008 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
1009
Arun Siluvery7ad00d12015-06-19 18:37:12 +01001010 /* WaDisableCtxRestoreArbitration:bdw,chv */
Arun Siluvery83b8a982015-07-08 10:27:05 +01001011 wa_ctx_emit(batch, index, MI_ARB_ON_OFF | MI_ARB_DISABLE);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001012
Arun Siluveryc82435b2015-06-19 18:37:13 +01001013 /* WaFlushCoherentL3CacheLinesAtContextSwitch:bdw */
Chris Wilsonc0336662016-05-06 15:40:21 +01001014 if (IS_BROADWELL(engine->i915)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001015 int rc = gen8_emit_flush_coherentl3_wa(engine, batch, index);
Andrzej Hajda604ef732015-09-21 15:33:35 +02001016 if (rc < 0)
1017 return rc;
1018 index = rc;
Arun Siluveryc82435b2015-06-19 18:37:13 +01001019 }
1020
Arun Siluvery0160f052015-06-23 15:46:57 +01001021 /* WaClearSlmSpaceAtContextSwitch:bdw,chv */
1022 /* Actual scratch location is at 128 bytes offset */
Chris Wilsonbde13eb2016-08-15 10:49:07 +01001023 scratch_addr = i915_ggtt_offset(engine->scratch) + 2 * CACHELINE_BYTES;
Arun Siluvery0160f052015-06-23 15:46:57 +01001024
Arun Siluvery83b8a982015-07-08 10:27:05 +01001025 wa_ctx_emit(batch, index, GFX_OP_PIPE_CONTROL(6));
1026 wa_ctx_emit(batch, index, (PIPE_CONTROL_FLUSH_L3 |
1027 PIPE_CONTROL_GLOBAL_GTT_IVB |
1028 PIPE_CONTROL_CS_STALL |
1029 PIPE_CONTROL_QW_WRITE));
1030 wa_ctx_emit(batch, index, scratch_addr);
1031 wa_ctx_emit(batch, index, 0);
1032 wa_ctx_emit(batch, index, 0);
1033 wa_ctx_emit(batch, index, 0);
Arun Siluvery0160f052015-06-23 15:46:57 +01001034
Arun Siluvery17ee9502015-06-19 19:07:01 +01001035 /* Pad to end of cacheline */
1036 while (index % CACHELINE_DWORDS)
Arun Siluvery83b8a982015-07-08 10:27:05 +01001037 wa_ctx_emit(batch, index, MI_NOOP);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001038
1039 /*
1040 * MI_BATCH_BUFFER_END is not required in Indirect ctx BB because
1041 * execution depends on the length specified in terms of cache lines
1042 * in the register CTX_RCS_INDIRECT_CTX
1043 */
1044
1045 return wa_ctx_end(wa_ctx, *offset = index, CACHELINE_DWORDS);
1046}
1047
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001048/*
1049 * This batch is started immediately after indirect_ctx batch. Since we ensure
1050 * that indirect_ctx ends on a cacheline this batch is aligned automatically.
Arun Siluvery17ee9502015-06-19 19:07:01 +01001051 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001052 * The number of DWORDS written are returned using this field.
Arun Siluvery17ee9502015-06-19 19:07:01 +01001053 *
1054 * This batch is terminated with MI_BATCH_BUFFER_END and so we need not add padding
1055 * to align it with cacheline as padding after MI_BATCH_BUFFER_END is redundant.
1056 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001057static int gen8_init_perctx_bb(struct intel_engine_cs *engine,
Arun Siluvery17ee9502015-06-19 19:07:01 +01001058 struct i915_wa_ctx_bb *wa_ctx,
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001059 uint32_t *batch,
Arun Siluvery17ee9502015-06-19 19:07:01 +01001060 uint32_t *offset)
1061{
1062 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
1063
Arun Siluvery7ad00d12015-06-19 18:37:12 +01001064 /* WaDisableCtxRestoreArbitration:bdw,chv */
Arun Siluvery83b8a982015-07-08 10:27:05 +01001065 wa_ctx_emit(batch, index, MI_ARB_ON_OFF | MI_ARB_ENABLE);
Arun Siluvery7ad00d12015-06-19 18:37:12 +01001066
Arun Siluvery83b8a982015-07-08 10:27:05 +01001067 wa_ctx_emit(batch, index, MI_BATCH_BUFFER_END);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001068
1069 return wa_ctx_end(wa_ctx, *offset = index, 1);
1070}
1071
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001072static int gen9_init_indirectctx_bb(struct intel_engine_cs *engine,
Arun Siluvery0504cff2015-07-14 15:01:27 +01001073 struct i915_wa_ctx_bb *wa_ctx,
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001074 uint32_t *batch,
Arun Siluvery0504cff2015-07-14 15:01:27 +01001075 uint32_t *offset)
1076{
Arun Siluverya4106a72015-07-14 15:01:29 +01001077 int ret;
Dave Airlie5e580522016-07-26 17:26:29 +10001078 struct drm_i915_private *dev_priv = engine->i915;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001079 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
1080
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02001081 /* WaFlushCoherentL3CacheLinesAtContextSwitch:skl,bxt,glk */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001082 ret = gen8_emit_flush_coherentl3_wa(engine, batch, index);
Arun Siluverya4106a72015-07-14 15:01:29 +01001083 if (ret < 0)
1084 return ret;
1085 index = ret;
1086
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02001087 /* WaDisableGatherAtSetShaderCommonSlice:skl,bxt,kbl,glk */
Mika Kuoppala873e8172016-07-20 14:26:13 +03001088 wa_ctx_emit(batch, index, MI_LOAD_REGISTER_IMM(1));
1089 wa_ctx_emit_reg(batch, index, COMMON_SLICE_CHICKEN2);
1090 wa_ctx_emit(batch, index, _MASKED_BIT_DISABLE(
1091 GEN9_DISABLE_GATHER_AT_SET_SHADER_COMMON_SLICE));
1092 wa_ctx_emit(batch, index, MI_NOOP);
1093
Mika Kuoppala066d4622016-06-07 17:19:15 +03001094 /* WaClearSlmSpaceAtContextSwitch:kbl */
1095 /* Actual scratch location is at 128 bytes offset */
Mika Kuoppala703d1282016-06-07 17:19:15 +03001096 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_A0)) {
Chris Wilson56c0f1a2016-08-15 10:48:58 +01001097 u32 scratch_addr =
Chris Wilsonbde13eb2016-08-15 10:49:07 +01001098 i915_ggtt_offset(engine->scratch) + 2 * CACHELINE_BYTES;
Mika Kuoppala066d4622016-06-07 17:19:15 +03001099
1100 wa_ctx_emit(batch, index, GFX_OP_PIPE_CONTROL(6));
1101 wa_ctx_emit(batch, index, (PIPE_CONTROL_FLUSH_L3 |
1102 PIPE_CONTROL_GLOBAL_GTT_IVB |
1103 PIPE_CONTROL_CS_STALL |
1104 PIPE_CONTROL_QW_WRITE));
1105 wa_ctx_emit(batch, index, scratch_addr);
1106 wa_ctx_emit(batch, index, 0);
1107 wa_ctx_emit(batch, index, 0);
1108 wa_ctx_emit(batch, index, 0);
1109 }
Tim Gore3485d992016-07-05 10:01:30 +01001110
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02001111 /* WaMediaPoolStateCmdInWABB:bxt,glk */
Tim Gore3485d992016-07-05 10:01:30 +01001112 if (HAS_POOLED_EU(engine->i915)) {
1113 /*
1114 * EU pool configuration is setup along with golden context
1115 * during context initialization. This value depends on
1116 * device type (2x6 or 3x6) and needs to be updated based
1117 * on which subslice is disabled especially for 2x6
1118 * devices, however it is safe to load default
1119 * configuration of 3x6 device instead of masking off
1120 * corresponding bits because HW ignores bits of a disabled
1121 * subslice and drops down to appropriate config. Please
1122 * see render_state_setup() in i915_gem_render_state.c for
1123 * possible configurations, to avoid duplication they are
1124 * not shown here again.
1125 */
1126 u32 eu_pool_config = 0x00777000;
1127 wa_ctx_emit(batch, index, GEN9_MEDIA_POOL_STATE);
1128 wa_ctx_emit(batch, index, GEN9_MEDIA_POOL_ENABLE);
1129 wa_ctx_emit(batch, index, eu_pool_config);
1130 wa_ctx_emit(batch, index, 0);
1131 wa_ctx_emit(batch, index, 0);
1132 wa_ctx_emit(batch, index, 0);
1133 }
1134
Arun Siluvery0504cff2015-07-14 15:01:27 +01001135 /* Pad to end of cacheline */
1136 while (index % CACHELINE_DWORDS)
1137 wa_ctx_emit(batch, index, MI_NOOP);
1138
1139 return wa_ctx_end(wa_ctx, *offset = index, CACHELINE_DWORDS);
1140}
1141
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001142static int gen9_init_perctx_bb(struct intel_engine_cs *engine,
Arun Siluvery0504cff2015-07-14 15:01:27 +01001143 struct i915_wa_ctx_bb *wa_ctx,
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001144 uint32_t *batch,
Arun Siluvery0504cff2015-07-14 15:01:27 +01001145 uint32_t *offset)
1146{
1147 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
1148
1149 wa_ctx_emit(batch, index, MI_BATCH_BUFFER_END);
1150
1151 return wa_ctx_end(wa_ctx, *offset = index, 1);
1152}
1153
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001154static int lrc_setup_wa_ctx_obj(struct intel_engine_cs *engine, u32 size)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001155{
Chris Wilson48bb74e2016-08-15 10:49:04 +01001156 struct drm_i915_gem_object *obj;
1157 struct i915_vma *vma;
1158 int err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001159
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00001160 obj = i915_gem_object_create(engine->i915, PAGE_ALIGN(size));
Chris Wilson48bb74e2016-08-15 10:49:04 +01001161 if (IS_ERR(obj))
1162 return PTR_ERR(obj);
1163
Chris Wilsona01cb372017-01-16 15:21:30 +00001164 vma = i915_vma_instance(obj, &engine->i915->ggtt.base, NULL);
Chris Wilson48bb74e2016-08-15 10:49:04 +01001165 if (IS_ERR(vma)) {
1166 err = PTR_ERR(vma);
1167 goto err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001168 }
1169
Chris Wilson48bb74e2016-08-15 10:49:04 +01001170 err = i915_vma_pin(vma, 0, PAGE_SIZE, PIN_GLOBAL | PIN_HIGH);
1171 if (err)
1172 goto err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001173
Chris Wilson48bb74e2016-08-15 10:49:04 +01001174 engine->wa_ctx.vma = vma;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001175 return 0;
Chris Wilson48bb74e2016-08-15 10:49:04 +01001176
1177err:
1178 i915_gem_object_put(obj);
1179 return err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001180}
1181
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001182static void lrc_destroy_wa_ctx_obj(struct intel_engine_cs *engine)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001183{
Chris Wilson19880c42016-08-15 10:49:05 +01001184 i915_vma_unpin_and_release(&engine->wa_ctx.vma);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001185}
1186
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001187static int intel_init_workaround_bb(struct intel_engine_cs *engine)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001188{
Chris Wilson48bb74e2016-08-15 10:49:04 +01001189 struct i915_ctx_workarounds *wa_ctx = &engine->wa_ctx;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001190 uint32_t *batch;
1191 uint32_t offset;
1192 struct page *page;
Chris Wilson48bb74e2016-08-15 10:49:04 +01001193 int ret;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001194
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001195 WARN_ON(engine->id != RCS);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001196
Arun Siluvery5e60d792015-06-23 15:50:44 +01001197 /* update this when WA for higher Gen are added */
Chris Wilsonc0336662016-05-06 15:40:21 +01001198 if (INTEL_GEN(engine->i915) > 9) {
Arun Siluvery0504cff2015-07-14 15:01:27 +01001199 DRM_ERROR("WA batch buffer is not initialized for Gen%d\n",
Chris Wilsonc0336662016-05-06 15:40:21 +01001200 INTEL_GEN(engine->i915));
Arun Siluvery5e60d792015-06-23 15:50:44 +01001201 return 0;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001202 }
Arun Siluvery5e60d792015-06-23 15:50:44 +01001203
Arun Siluveryc4db7592015-06-19 18:37:11 +01001204 /* some WA perform writes to scratch page, ensure it is valid */
Chris Wilson56c0f1a2016-08-15 10:48:58 +01001205 if (!engine->scratch) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001206 DRM_ERROR("scratch page not allocated for %s\n", engine->name);
Arun Siluveryc4db7592015-06-19 18:37:11 +01001207 return -EINVAL;
1208 }
1209
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001210 ret = lrc_setup_wa_ctx_obj(engine, PAGE_SIZE);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001211 if (ret) {
1212 DRM_DEBUG_DRIVER("Failed to setup context WA page: %d\n", ret);
1213 return ret;
1214 }
1215
Chris Wilson48bb74e2016-08-15 10:49:04 +01001216 page = i915_gem_object_get_dirty_page(wa_ctx->vma->obj, 0);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001217 batch = kmap_atomic(page);
1218 offset = 0;
1219
Chris Wilsonc0336662016-05-06 15:40:21 +01001220 if (IS_GEN8(engine->i915)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001221 ret = gen8_init_indirectctx_bb(engine,
Arun Siluvery17ee9502015-06-19 19:07:01 +01001222 &wa_ctx->indirect_ctx,
1223 batch,
1224 &offset);
1225 if (ret)
1226 goto out;
1227
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001228 ret = gen8_init_perctx_bb(engine,
Arun Siluvery17ee9502015-06-19 19:07:01 +01001229 &wa_ctx->per_ctx,
1230 batch,
1231 &offset);
1232 if (ret)
1233 goto out;
Chris Wilsonc0336662016-05-06 15:40:21 +01001234 } else if (IS_GEN9(engine->i915)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001235 ret = gen9_init_indirectctx_bb(engine,
Arun Siluvery0504cff2015-07-14 15:01:27 +01001236 &wa_ctx->indirect_ctx,
1237 batch,
1238 &offset);
1239 if (ret)
1240 goto out;
1241
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001242 ret = gen9_init_perctx_bb(engine,
Arun Siluvery0504cff2015-07-14 15:01:27 +01001243 &wa_ctx->per_ctx,
1244 batch,
1245 &offset);
1246 if (ret)
1247 goto out;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001248 }
1249
1250out:
1251 kunmap_atomic(batch);
1252 if (ret)
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001253 lrc_destroy_wa_ctx_obj(engine);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001254
1255 return ret;
1256}
1257
Chris Wilson22cc4402017-02-04 11:05:19 +00001258static u32 port_seqno(struct execlist_port *port)
1259{
1260 return port->request ? port->request->global_seqno : 0;
1261}
1262
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001263static int gen8_init_common_ring(struct intel_engine_cs *engine)
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001264{
Chris Wilsonc0336662016-05-06 15:40:21 +01001265 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson821ed7d2016-09-09 14:11:53 +01001266 int ret;
1267
1268 ret = intel_mocs_init_engine(engine);
1269 if (ret)
1270 return ret;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001271
Chris Wilsonad07dfc2016-10-07 07:53:26 +01001272 intel_engine_reset_breadcrumbs(engine);
Chris Wilsonf3b8f912017-01-05 15:30:21 +00001273 intel_engine_init_hangcheck(engine);
Chris Wilson821ed7d2016-09-09 14:11:53 +01001274
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001275 I915_WRITE(RING_HWSTAM(engine->mmio_base), 0xffffffff);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001276 I915_WRITE(RING_MODE_GEN7(engine),
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001277 _MASKED_BIT_DISABLE(GFX_REPLAY_MODE) |
1278 _MASKED_BIT_ENABLE(GFX_RUN_LIST_ENABLE));
Chris Wilsonf3b8f912017-01-05 15:30:21 +00001279 I915_WRITE(RING_HWS_PGA(engine->mmio_base),
1280 engine->status_page.ggtt_offset);
1281 POSTING_READ(RING_HWS_PGA(engine->mmio_base));
Michel Thierrydfc53c52015-09-28 13:25:12 +01001282
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001283 DRM_DEBUG_DRIVER("Execlists enabled for %s\n", engine->name);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001284
Chris Wilsonc87d50c2016-10-04 21:11:27 +01001285 /* After a GPU reset, we may have requests to replay */
Chris Wilsonf7470262017-01-24 15:20:21 +00001286 clear_bit(ENGINE_IRQ_EXECLIST, &engine->irq_posted);
Chris Wilsonc87d50c2016-10-04 21:11:27 +01001287 if (!execlists_elsp_idle(engine)) {
Chris Wilson22cc4402017-02-04 11:05:19 +00001288 DRM_DEBUG_DRIVER("Restarting %s from requests [0x%x, 0x%x]\n",
1289 engine->name,
1290 port_seqno(&engine->execlist_port[0]),
1291 port_seqno(&engine->execlist_port[1]));
Chris Wilsonc87d50c2016-10-04 21:11:27 +01001292 engine->execlist_port[0].count = 0;
1293 engine->execlist_port[1].count = 0;
Chris Wilson821ed7d2016-09-09 14:11:53 +01001294 execlists_submit_ports(engine);
Chris Wilsonc87d50c2016-10-04 21:11:27 +01001295 }
Chris Wilson821ed7d2016-09-09 14:11:53 +01001296
1297 return 0;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001298}
1299
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001300static int gen8_init_render_ring(struct intel_engine_cs *engine)
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001301{
Chris Wilsonc0336662016-05-06 15:40:21 +01001302 struct drm_i915_private *dev_priv = engine->i915;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001303 int ret;
1304
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001305 ret = gen8_init_common_ring(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001306 if (ret)
1307 return ret;
1308
1309 /* We need to disable the AsyncFlip performance optimisations in order
1310 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
1311 * programmed to '1' on all products.
1312 *
1313 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
1314 */
1315 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
1316
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001317 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
1318
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001319 return init_workarounds_ring(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001320}
1321
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001322static int gen9_init_render_ring(struct intel_engine_cs *engine)
Damien Lespiau82ef8222015-02-09 19:33:08 +00001323{
1324 int ret;
1325
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001326 ret = gen8_init_common_ring(engine);
Damien Lespiau82ef8222015-02-09 19:33:08 +00001327 if (ret)
1328 return ret;
1329
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001330 return init_workarounds_ring(engine);
Damien Lespiau82ef8222015-02-09 19:33:08 +00001331}
1332
Chris Wilson821ed7d2016-09-09 14:11:53 +01001333static void reset_common_ring(struct intel_engine_cs *engine,
1334 struct drm_i915_gem_request *request)
1335{
Chris Wilson821ed7d2016-09-09 14:11:53 +01001336 struct execlist_port *port = engine->execlist_port;
1337 struct intel_context *ce = &request->ctx->engine[engine->id];
1338
Chris Wilsona3aabe82016-10-04 21:11:26 +01001339 /* We want a simple context + ring to execute the breadcrumb update.
1340 * We cannot rely on the context being intact across the GPU hang,
1341 * so clear it and rebuild just what we need for the breadcrumb.
1342 * All pending requests for this context will be zapped, and any
1343 * future request will be after userspace has had the opportunity
1344 * to recreate its own state.
1345 */
1346 execlists_init_reg_state(ce->lrc_reg_state,
1347 request->ctx, engine, ce->ring);
1348
Chris Wilson821ed7d2016-09-09 14:11:53 +01001349 /* Move the RING_HEAD onto the breadcrumb, past the hanging batch */
Chris Wilsona3aabe82016-10-04 21:11:26 +01001350 ce->lrc_reg_state[CTX_RING_BUFFER_START+1] =
1351 i915_ggtt_offset(ce->ring->vma);
Chris Wilson821ed7d2016-09-09 14:11:53 +01001352 ce->lrc_reg_state[CTX_RING_HEAD+1] = request->postfix;
Chris Wilsona3aabe82016-10-04 21:11:26 +01001353
Chris Wilson821ed7d2016-09-09 14:11:53 +01001354 request->ring->head = request->postfix;
1355 request->ring->last_retired_head = -1;
1356 intel_ring_update_space(request->ring);
1357
1358 if (i915.enable_guc_submission)
1359 return;
1360
1361 /* Catch up with any missed context-switch interrupts */
Chris Wilson821ed7d2016-09-09 14:11:53 +01001362 if (request->ctx != port[0].request->ctx) {
1363 i915_gem_request_put(port[0].request);
1364 port[0] = port[1];
1365 memset(&port[1], 0, sizeof(port[1]));
1366 }
1367
Chris Wilson821ed7d2016-09-09 14:11:53 +01001368 GEM_BUG_ON(request->ctx != port[0].request->ctx);
Chris Wilsona3aabe82016-10-04 21:11:26 +01001369
1370 /* Reset WaIdleLiteRestore:bdw,skl as well */
1371 request->tail = request->wa_tail - WA_TAIL_DWORDS * sizeof(u32);
Chris Wilson821ed7d2016-09-09 14:11:53 +01001372}
1373
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001374static int intel_logical_ring_emit_pdps(struct drm_i915_gem_request *req)
1375{
1376 struct i915_hw_ppgtt *ppgtt = req->ctx->ppgtt;
Chris Wilson7e37f882016-08-02 22:50:21 +01001377 struct intel_ring *ring = req->ring;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001378 struct intel_engine_cs *engine = req->engine;
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001379 const int num_lri_cmds = GEN8_LEGACY_PDPES * 2;
1380 int i, ret;
1381
Chris Wilson987046a2016-04-28 09:56:46 +01001382 ret = intel_ring_begin(req, num_lri_cmds * 2 + 2);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001383 if (ret)
1384 return ret;
1385
Chris Wilsonb5321f32016-08-02 22:50:18 +01001386 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(num_lri_cmds));
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001387 for (i = GEN8_LEGACY_PDPES - 1; i >= 0; i--) {
1388 const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i);
1389
Chris Wilsonb5321f32016-08-02 22:50:18 +01001390 intel_ring_emit_reg(ring, GEN8_RING_PDP_UDW(engine, i));
1391 intel_ring_emit(ring, upper_32_bits(pd_daddr));
1392 intel_ring_emit_reg(ring, GEN8_RING_PDP_LDW(engine, i));
1393 intel_ring_emit(ring, lower_32_bits(pd_daddr));
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001394 }
1395
Chris Wilsonb5321f32016-08-02 22:50:18 +01001396 intel_ring_emit(ring, MI_NOOP);
1397 intel_ring_advance(ring);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001398
1399 return 0;
1400}
1401
John Harrisonbe795fc2015-05-29 17:44:03 +01001402static int gen8_emit_bb_start(struct drm_i915_gem_request *req,
Chris Wilson803688b2016-08-02 22:50:27 +01001403 u64 offset, u32 len,
1404 unsigned int dispatch_flags)
Oscar Mateo15648582014-07-24 17:04:32 +01001405{
Chris Wilson7e37f882016-08-02 22:50:21 +01001406 struct intel_ring *ring = req->ring;
John Harrison8e004ef2015-02-13 11:48:10 +00001407 bool ppgtt = !(dispatch_flags & I915_DISPATCH_SECURE);
Oscar Mateo15648582014-07-24 17:04:32 +01001408 int ret;
1409
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001410 /* Don't rely in hw updating PDPs, specially in lite-restore.
1411 * Ideally, we should set Force PD Restore in ctx descriptor,
1412 * but we can't. Force Restore would be a second option, but
1413 * it is unsafe in case of lite-restore (because the ctx is
Michel Thierry2dba3232015-07-30 11:06:23 +01001414 * not idle). PML4 is allocated during ppgtt init so this is
1415 * not needed in 48-bit.*/
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001416 if (req->ctx->ppgtt &&
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001417 (intel_engine_flag(req->engine) & req->ctx->ppgtt->pd_dirty_rings)) {
Zhiyuan Lv331f38e2015-08-28 15:41:14 +08001418 if (!USES_FULL_48BIT_PPGTT(req->i915) &&
Chris Wilsonc0336662016-05-06 15:40:21 +01001419 !intel_vgpu_active(req->i915)) {
Michel Thierry2dba3232015-07-30 11:06:23 +01001420 ret = intel_logical_ring_emit_pdps(req);
1421 if (ret)
1422 return ret;
1423 }
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001424
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001425 req->ctx->ppgtt->pd_dirty_rings &= ~intel_engine_flag(req->engine);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001426 }
1427
Chris Wilson987046a2016-04-28 09:56:46 +01001428 ret = intel_ring_begin(req, 4);
Oscar Mateo15648582014-07-24 17:04:32 +01001429 if (ret)
1430 return ret;
1431
1432 /* FIXME(BDW): Address space and security selectors. */
Chris Wilsonb5321f32016-08-02 22:50:18 +01001433 intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 |
1434 (ppgtt<<8) |
1435 (dispatch_flags & I915_DISPATCH_RS ?
1436 MI_BATCH_RESOURCE_STREAMER : 0));
1437 intel_ring_emit(ring, lower_32_bits(offset));
1438 intel_ring_emit(ring, upper_32_bits(offset));
1439 intel_ring_emit(ring, MI_NOOP);
1440 intel_ring_advance(ring);
Oscar Mateo15648582014-07-24 17:04:32 +01001441
1442 return 0;
1443}
1444
Chris Wilson31bb59c2016-07-01 17:23:27 +01001445static void gen8_logical_ring_enable_irq(struct intel_engine_cs *engine)
Oscar Mateo73d477f2014-07-24 17:04:31 +01001446{
Chris Wilsonc0336662016-05-06 15:40:21 +01001447 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson31bb59c2016-07-01 17:23:27 +01001448 I915_WRITE_IMR(engine,
1449 ~(engine->irq_enable_mask | engine->irq_keep_mask));
1450 POSTING_READ_FW(RING_IMR(engine->mmio_base));
Oscar Mateo73d477f2014-07-24 17:04:31 +01001451}
1452
Chris Wilson31bb59c2016-07-01 17:23:27 +01001453static void gen8_logical_ring_disable_irq(struct intel_engine_cs *engine)
Oscar Mateo73d477f2014-07-24 17:04:31 +01001454{
Chris Wilsonc0336662016-05-06 15:40:21 +01001455 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson31bb59c2016-07-01 17:23:27 +01001456 I915_WRITE_IMR(engine, ~engine->irq_keep_mask);
Oscar Mateo73d477f2014-07-24 17:04:31 +01001457}
1458
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001459static int gen8_emit_flush(struct drm_i915_gem_request *request, u32 mode)
Oscar Mateo47122742014-07-24 17:04:28 +01001460{
Chris Wilson7e37f882016-08-02 22:50:21 +01001461 struct intel_ring *ring = request->ring;
1462 u32 cmd;
Oscar Mateo47122742014-07-24 17:04:28 +01001463 int ret;
1464
Chris Wilson987046a2016-04-28 09:56:46 +01001465 ret = intel_ring_begin(request, 4);
Oscar Mateo47122742014-07-24 17:04:28 +01001466 if (ret)
1467 return ret;
1468
1469 cmd = MI_FLUSH_DW + 1;
1470
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00001471 /* We always require a command barrier so that subsequent
1472 * commands, such as breadcrumb interrupts, are strictly ordered
1473 * wrt the contents of the write cache being flushed to memory
1474 * (and thus being coherent from the CPU).
1475 */
1476 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
1477
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001478 if (mode & EMIT_INVALIDATE) {
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00001479 cmd |= MI_INVALIDATE_TLB;
Chris Wilson1dae2df2016-08-02 22:50:19 +01001480 if (request->engine->id == VCS)
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00001481 cmd |= MI_INVALIDATE_BSD;
Oscar Mateo47122742014-07-24 17:04:28 +01001482 }
1483
Chris Wilsonb5321f32016-08-02 22:50:18 +01001484 intel_ring_emit(ring, cmd);
1485 intel_ring_emit(ring,
1486 I915_GEM_HWS_SCRATCH_ADDR |
1487 MI_FLUSH_DW_USE_GTT);
1488 intel_ring_emit(ring, 0); /* upper addr */
1489 intel_ring_emit(ring, 0); /* value */
1490 intel_ring_advance(ring);
Oscar Mateo47122742014-07-24 17:04:28 +01001491
1492 return 0;
1493}
1494
John Harrison7deb4d32015-05-29 17:43:59 +01001495static int gen8_emit_flush_render(struct drm_i915_gem_request *request,
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001496 u32 mode)
Oscar Mateo47122742014-07-24 17:04:28 +01001497{
Chris Wilson7e37f882016-08-02 22:50:21 +01001498 struct intel_ring *ring = request->ring;
Chris Wilsonb5321f32016-08-02 22:50:18 +01001499 struct intel_engine_cs *engine = request->engine;
Chris Wilsonbde13eb2016-08-15 10:49:07 +01001500 u32 scratch_addr =
1501 i915_ggtt_offset(engine->scratch) + 2 * CACHELINE_BYTES;
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001502 bool vf_flush_wa = false, dc_flush_wa = false;
Oscar Mateo47122742014-07-24 17:04:28 +01001503 u32 flags = 0;
1504 int ret;
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001505 int len;
Oscar Mateo47122742014-07-24 17:04:28 +01001506
1507 flags |= PIPE_CONTROL_CS_STALL;
1508
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001509 if (mode & EMIT_FLUSH) {
Oscar Mateo47122742014-07-24 17:04:28 +01001510 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
1511 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Francisco Jerez965fd602016-01-13 18:59:39 -08001512 flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
Chris Wilson40a24482015-08-21 16:08:41 +01001513 flags |= PIPE_CONTROL_FLUSH_ENABLE;
Oscar Mateo47122742014-07-24 17:04:28 +01001514 }
1515
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001516 if (mode & EMIT_INVALIDATE) {
Oscar Mateo47122742014-07-24 17:04:28 +01001517 flags |= PIPE_CONTROL_TLB_INVALIDATE;
1518 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
1519 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
1520 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
1521 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
1522 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
1523 flags |= PIPE_CONTROL_QW_WRITE;
1524 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Oscar Mateo47122742014-07-24 17:04:28 +01001525
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08001526 /*
1527 * On GEN9: before VF_CACHE_INVALIDATE we need to emit a NULL
1528 * pipe control.
1529 */
Chris Wilsonc0336662016-05-06 15:40:21 +01001530 if (IS_GEN9(request->i915))
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08001531 vf_flush_wa = true;
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001532
1533 /* WaForGAMHang:kbl */
1534 if (IS_KBL_REVID(request->i915, 0, KBL_REVID_B0))
1535 dc_flush_wa = true;
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08001536 }
Imre Deak9647ff32015-01-25 13:27:11 -08001537
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001538 len = 6;
1539
1540 if (vf_flush_wa)
1541 len += 6;
1542
1543 if (dc_flush_wa)
1544 len += 12;
1545
1546 ret = intel_ring_begin(request, len);
Oscar Mateo47122742014-07-24 17:04:28 +01001547 if (ret)
1548 return ret;
1549
Imre Deak9647ff32015-01-25 13:27:11 -08001550 if (vf_flush_wa) {
Chris Wilsonb5321f32016-08-02 22:50:18 +01001551 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
1552 intel_ring_emit(ring, 0);
1553 intel_ring_emit(ring, 0);
1554 intel_ring_emit(ring, 0);
1555 intel_ring_emit(ring, 0);
1556 intel_ring_emit(ring, 0);
Imre Deak9647ff32015-01-25 13:27:11 -08001557 }
1558
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001559 if (dc_flush_wa) {
Chris Wilsonb5321f32016-08-02 22:50:18 +01001560 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
1561 intel_ring_emit(ring, PIPE_CONTROL_DC_FLUSH_ENABLE);
1562 intel_ring_emit(ring, 0);
1563 intel_ring_emit(ring, 0);
1564 intel_ring_emit(ring, 0);
1565 intel_ring_emit(ring, 0);
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001566 }
1567
Chris Wilsonb5321f32016-08-02 22:50:18 +01001568 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
1569 intel_ring_emit(ring, flags);
1570 intel_ring_emit(ring, scratch_addr);
1571 intel_ring_emit(ring, 0);
1572 intel_ring_emit(ring, 0);
1573 intel_ring_emit(ring, 0);
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001574
1575 if (dc_flush_wa) {
Chris Wilsonb5321f32016-08-02 22:50:18 +01001576 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
1577 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL);
1578 intel_ring_emit(ring, 0);
1579 intel_ring_emit(ring, 0);
1580 intel_ring_emit(ring, 0);
1581 intel_ring_emit(ring, 0);
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001582 }
1583
Chris Wilsonb5321f32016-08-02 22:50:18 +01001584 intel_ring_advance(ring);
Oscar Mateo47122742014-07-24 17:04:28 +01001585
1586 return 0;
1587}
1588
Chris Wilson7c17d372016-01-20 15:43:35 +02001589/*
1590 * Reserve space for 2 NOOPs at the end of each request to be
1591 * used as a workaround for not being allowed to do lite
1592 * restore with HEAD==TAIL (WaIdleLiteRestore).
1593 */
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001594static void gen8_emit_wa_tail(struct drm_i915_gem_request *request, u32 *out)
Oscar Mateo4da46e12014-07-24 17:04:27 +01001595{
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001596 *out++ = MI_NOOP;
1597 *out++ = MI_NOOP;
1598 request->wa_tail = intel_ring_offset(request->ring, out);
1599}
Oscar Mateo4da46e12014-07-24 17:04:27 +01001600
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001601static void gen8_emit_breadcrumb(struct drm_i915_gem_request *request,
1602 u32 *out)
1603{
Chris Wilson7c17d372016-01-20 15:43:35 +02001604 /* w/a: bit 5 needs to be zero for MI_FLUSH_DW address. */
1605 BUILD_BUG_ON(I915_GEM_HWS_INDEX_ADDR & (1 << 5));
Oscar Mateo4da46e12014-07-24 17:04:27 +01001606
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001607 *out++ = (MI_FLUSH_DW + 1) | MI_FLUSH_DW_OP_STOREDW;
1608 *out++ = intel_hws_seqno_address(request->engine) | MI_FLUSH_DW_USE_GTT;
1609 *out++ = 0;
1610 *out++ = request->global_seqno;
1611 *out++ = MI_USER_INTERRUPT;
1612 *out++ = MI_NOOP;
1613 request->tail = intel_ring_offset(request->ring, out);
1614
1615 gen8_emit_wa_tail(request, out);
Chris Wilson7c17d372016-01-20 15:43:35 +02001616}
Oscar Mateo4da46e12014-07-24 17:04:27 +01001617
Chris Wilson98f29e82016-10-28 13:58:51 +01001618static const int gen8_emit_breadcrumb_sz = 6 + WA_TAIL_DWORDS;
1619
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001620static void gen8_emit_breadcrumb_render(struct drm_i915_gem_request *request,
1621 u32 *out)
Chris Wilson7c17d372016-01-20 15:43:35 +02001622{
Michał Winiarskice81a652016-04-12 15:51:55 +02001623 /* We're using qword write, seqno should be aligned to 8 bytes. */
1624 BUILD_BUG_ON(I915_GEM_HWS_INDEX & 1);
1625
Chris Wilson7c17d372016-01-20 15:43:35 +02001626 /* w/a for post sync ops following a GPGPU operation we
1627 * need a prior CS_STALL, which is emitted by the flush
1628 * following the batch.
Michel Thierry53292cd2015-04-15 18:11:33 +01001629 */
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001630 *out++ = GFX_OP_PIPE_CONTROL(6);
1631 *out++ = (PIPE_CONTROL_GLOBAL_GTT_IVB |
1632 PIPE_CONTROL_CS_STALL |
1633 PIPE_CONTROL_QW_WRITE);
1634 *out++ = intel_hws_seqno_address(request->engine);
1635 *out++ = 0;
1636 *out++ = request->global_seqno;
Michał Winiarskice81a652016-04-12 15:51:55 +02001637 /* We're thrashing one dword of HWS. */
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001638 *out++ = 0;
1639 *out++ = MI_USER_INTERRUPT;
1640 *out++ = MI_NOOP;
1641 request->tail = intel_ring_offset(request->ring, out);
1642
1643 gen8_emit_wa_tail(request, out);
Oscar Mateo4da46e12014-07-24 17:04:27 +01001644}
1645
Chris Wilson98f29e82016-10-28 13:58:51 +01001646static const int gen8_emit_breadcrumb_render_sz = 8 + WA_TAIL_DWORDS;
1647
John Harrison87531812015-05-29 17:43:44 +01001648static int gen8_init_rcs_context(struct drm_i915_gem_request *req)
Thomas Daniele7778be2014-12-02 12:50:48 +00001649{
1650 int ret;
1651
John Harrisone2be4fa2015-05-29 17:43:54 +01001652 ret = intel_logical_ring_workarounds_emit(req);
Thomas Daniele7778be2014-12-02 12:50:48 +00001653 if (ret)
1654 return ret;
1655
Peter Antoine3bbaba02015-07-10 20:13:11 +03001656 ret = intel_rcs_context_init_mocs(req);
1657 /*
1658 * Failing to program the MOCS is non-fatal.The system will not
1659 * run at peak performance. So generate an error and carry on.
1660 */
1661 if (ret)
1662 DRM_ERROR("MOCS failed to program: expect performance issues.\n");
1663
Chris Wilson4e50f082016-10-28 13:58:31 +01001664 return i915_gem_render_state_emit(req);
Thomas Daniele7778be2014-12-02 12:50:48 +00001665}
1666
Oscar Mateo73e4d072014-07-24 17:04:48 +01001667/**
1668 * intel_logical_ring_cleanup() - deallocate the Engine Command Streamer
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001669 * @engine: Engine Command Streamer.
Oscar Mateo73e4d072014-07-24 17:04:48 +01001670 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001671void intel_logical_ring_cleanup(struct intel_engine_cs *engine)
Oscar Mateo454afeb2014-07-24 17:04:22 +01001672{
John Harrison6402c332014-10-31 12:00:26 +00001673 struct drm_i915_private *dev_priv;
Oscar Mateo9832b9d2014-07-24 17:04:30 +01001674
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01001675 /*
1676 * Tasklet cannot be active at this point due intel_mark_active/idle
1677 * so this is just for documentation.
1678 */
1679 if (WARN_ON(test_bit(TASKLET_STATE_SCHED, &engine->irq_tasklet.state)))
1680 tasklet_kill(&engine->irq_tasklet);
1681
Chris Wilsonc0336662016-05-06 15:40:21 +01001682 dev_priv = engine->i915;
John Harrison6402c332014-10-31 12:00:26 +00001683
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001684 if (engine->buffer) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001685 WARN_ON((I915_READ_MODE(engine) & MODE_IDLE) == 0);
Dave Gordonb0366a52015-12-08 15:02:36 +00001686 }
Oscar Mateo48d82382014-07-24 17:04:23 +01001687
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001688 if (engine->cleanup)
1689 engine->cleanup(engine);
Oscar Mateo48d82382014-07-24 17:04:23 +01001690
Chris Wilson57e88532016-08-15 10:48:57 +01001691 if (engine->status_page.vma) {
1692 i915_gem_object_unpin_map(engine->status_page.vma->obj);
1693 engine->status_page.vma = NULL;
Oscar Mateo48d82382014-07-24 17:04:23 +01001694 }
Chris Wilsone8a9c582016-12-18 15:37:20 +00001695
1696 intel_engine_cleanup_common(engine);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001697
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001698 lrc_destroy_wa_ctx_obj(engine);
Chris Wilsonc0336662016-05-06 15:40:21 +01001699 engine->i915 = NULL;
Akash Goel3b3f1652016-10-13 22:44:48 +05301700 dev_priv->engine[engine->id] = NULL;
1701 kfree(engine);
Oscar Mateo454afeb2014-07-24 17:04:22 +01001702}
1703
Chris Wilsonddd66c52016-08-02 22:50:31 +01001704void intel_execlists_enable_submission(struct drm_i915_private *dev_priv)
1705{
1706 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05301707 enum intel_engine_id id;
Chris Wilsonddd66c52016-08-02 22:50:31 +01001708
Chris Wilson20311bd2016-11-14 20:41:03 +00001709 for_each_engine(engine, dev_priv, id) {
Chris Wilsonf4ea6bd2016-08-02 22:50:32 +01001710 engine->submit_request = execlists_submit_request;
Chris Wilson20311bd2016-11-14 20:41:03 +00001711 engine->schedule = execlists_schedule;
1712 }
Chris Wilsonddd66c52016-08-02 22:50:31 +01001713}
1714
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00001715static void
Chris Wilsone1382ef2016-05-06 15:40:20 +01001716logical_ring_default_vfuncs(struct intel_engine_cs *engine)
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00001717{
1718 /* Default vfuncs which can be overriden by each engine. */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001719 engine->init_hw = gen8_init_common_ring;
Chris Wilson821ed7d2016-09-09 14:11:53 +01001720 engine->reset_hw = reset_common_ring;
Chris Wilsone8a9c582016-12-18 15:37:20 +00001721
1722 engine->context_pin = execlists_context_pin;
1723 engine->context_unpin = execlists_context_unpin;
1724
Chris Wilsonf73e7392016-12-18 15:37:24 +00001725 engine->request_alloc = execlists_request_alloc;
1726
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001727 engine->emit_flush = gen8_emit_flush;
Chris Wilson9b81d552016-10-28 13:58:50 +01001728 engine->emit_breadcrumb = gen8_emit_breadcrumb;
Chris Wilson98f29e82016-10-28 13:58:51 +01001729 engine->emit_breadcrumb_sz = gen8_emit_breadcrumb_sz;
Chris Wilsonf4ea6bd2016-08-02 22:50:32 +01001730 engine->submit_request = execlists_submit_request;
Chris Wilson20311bd2016-11-14 20:41:03 +00001731 engine->schedule = execlists_schedule;
Chris Wilsonddd66c52016-08-02 22:50:31 +01001732
Chris Wilson31bb59c2016-07-01 17:23:27 +01001733 engine->irq_enable = gen8_logical_ring_enable_irq;
1734 engine->irq_disable = gen8_logical_ring_disable_irq;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001735 engine->emit_bb_start = gen8_emit_bb_start;
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00001736}
1737
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00001738static inline void
Dave Gordonc2c7f242016-07-13 16:03:35 +01001739logical_ring_default_irqs(struct intel_engine_cs *engine)
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00001740{
Dave Gordonc2c7f242016-07-13 16:03:35 +01001741 unsigned shift = engine->irq_shift;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001742 engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT << shift;
1743 engine->irq_keep_mask = GT_CONTEXT_SWITCH_INTERRUPT << shift;
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00001744}
1745
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001746static int
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001747lrc_setup_hws(struct intel_engine_cs *engine, struct i915_vma *vma)
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001748{
Chris Wilson57e88532016-08-15 10:48:57 +01001749 const int hws_offset = LRC_PPHWSP_PN * PAGE_SIZE;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001750 void *hws;
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001751
1752 /* The HWSP is part of the default context object in LRC mode. */
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001753 hws = i915_gem_object_pin_map(vma->obj, I915_MAP_WB);
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001754 if (IS_ERR(hws))
1755 return PTR_ERR(hws);
Chris Wilson57e88532016-08-15 10:48:57 +01001756
1757 engine->status_page.page_addr = hws + hws_offset;
Chris Wilsonbde13eb2016-08-15 10:49:07 +01001758 engine->status_page.ggtt_offset = i915_ggtt_offset(vma) + hws_offset;
Chris Wilson57e88532016-08-15 10:48:57 +01001759 engine->status_page.vma = vma;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001760
1761 return 0;
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001762}
1763
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001764static void
1765logical_ring_setup(struct intel_engine_cs *engine)
1766{
1767 struct drm_i915_private *dev_priv = engine->i915;
1768 enum forcewake_domains fw_domains;
1769
Tvrtko Ursulin019bf272016-07-13 16:03:41 +01001770 intel_engine_setup_common(engine);
1771
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001772 /* Intentionally left blank. */
1773 engine->buffer = NULL;
1774
1775 fw_domains = intel_uncore_forcewake_for_reg(dev_priv,
1776 RING_ELSP(engine),
1777 FW_REG_WRITE);
1778
1779 fw_domains |= intel_uncore_forcewake_for_reg(dev_priv,
1780 RING_CONTEXT_STATUS_PTR(engine),
1781 FW_REG_READ | FW_REG_WRITE);
1782
1783 fw_domains |= intel_uncore_forcewake_for_reg(dev_priv,
1784 RING_CONTEXT_STATUS_BUF_BASE(engine),
1785 FW_REG_READ);
1786
1787 engine->fw_domains = fw_domains;
1788
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001789 tasklet_init(&engine->irq_tasklet,
1790 intel_lrc_irq_handler, (unsigned long)engine);
1791
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001792 logical_ring_default_vfuncs(engine);
1793 logical_ring_default_irqs(engine);
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001794}
1795
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001796static int
1797logical_ring_init(struct intel_engine_cs *engine)
1798{
1799 struct i915_gem_context *dctx = engine->i915->kernel_context;
1800 int ret;
1801
Tvrtko Ursulin019bf272016-07-13 16:03:41 +01001802 ret = intel_engine_init_common(engine);
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001803 if (ret)
1804 goto error;
1805
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001806 /* And setup the hardware status page. */
1807 ret = lrc_setup_hws(engine, dctx->engine[engine->id].state);
1808 if (ret) {
1809 DRM_ERROR("Failed to set up hws %s: %d\n", engine->name, ret);
1810 goto error;
1811 }
1812
1813 return 0;
1814
1815error:
1816 intel_logical_ring_cleanup(engine);
1817 return ret;
1818}
1819
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +01001820int logical_render_ring_init(struct intel_engine_cs *engine)
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001821{
1822 struct drm_i915_private *dev_priv = engine->i915;
1823 int ret;
1824
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001825 logical_ring_setup(engine);
1826
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001827 if (HAS_L3_DPF(dev_priv))
1828 engine->irq_keep_mask |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
1829
1830 /* Override some for render ring. */
1831 if (INTEL_GEN(dev_priv) >= 9)
1832 engine->init_hw = gen9_init_render_ring;
1833 else
1834 engine->init_hw = gen8_init_render_ring;
1835 engine->init_context = gen8_init_rcs_context;
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001836 engine->emit_flush = gen8_emit_flush_render;
Chris Wilson9b81d552016-10-28 13:58:50 +01001837 engine->emit_breadcrumb = gen8_emit_breadcrumb_render;
Chris Wilson98f29e82016-10-28 13:58:51 +01001838 engine->emit_breadcrumb_sz = gen8_emit_breadcrumb_render_sz;
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001839
Chris Wilsonf51455d2017-01-10 14:47:34 +00001840 ret = intel_engine_create_scratch(engine, PAGE_SIZE);
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001841 if (ret)
1842 return ret;
1843
1844 ret = intel_init_workaround_bb(engine);
1845 if (ret) {
1846 /*
1847 * We continue even if we fail to initialize WA batch
1848 * because we only expect rare glitches but nothing
1849 * critical to prevent us from using GPU
1850 */
1851 DRM_ERROR("WA batch buffer initialization failed: %d\n",
1852 ret);
1853 }
1854
Tvrtko Ursulind038fc72016-12-16 13:18:42 +00001855 return logical_ring_init(engine);
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001856}
1857
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +01001858int logical_xcs_ring_init(struct intel_engine_cs *engine)
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001859{
1860 logical_ring_setup(engine);
1861
1862 return logical_ring_init(engine);
1863}
1864
Jeff McGee0cea6502015-02-13 10:27:56 -06001865static u32
Chris Wilsonc0336662016-05-06 15:40:21 +01001866make_rpcs(struct drm_i915_private *dev_priv)
Jeff McGee0cea6502015-02-13 10:27:56 -06001867{
1868 u32 rpcs = 0;
1869
1870 /*
1871 * No explicit RPCS request is needed to ensure full
1872 * slice/subslice/EU enablement prior to Gen9.
1873 */
Chris Wilsonc0336662016-05-06 15:40:21 +01001874 if (INTEL_GEN(dev_priv) < 9)
Jeff McGee0cea6502015-02-13 10:27:56 -06001875 return 0;
1876
1877 /*
1878 * Starting in Gen9, render power gating can leave
1879 * slice/subslice/EU in a partially enabled state. We
1880 * must make an explicit request through RPCS for full
1881 * enablement.
1882 */
Imre Deak43b67992016-08-31 19:13:02 +03001883 if (INTEL_INFO(dev_priv)->sseu.has_slice_pg) {
Jeff McGee0cea6502015-02-13 10:27:56 -06001884 rpcs |= GEN8_RPCS_S_CNT_ENABLE;
Imre Deakf08a0c92016-08-31 19:13:04 +03001885 rpcs |= hweight8(INTEL_INFO(dev_priv)->sseu.slice_mask) <<
Jeff McGee0cea6502015-02-13 10:27:56 -06001886 GEN8_RPCS_S_CNT_SHIFT;
1887 rpcs |= GEN8_RPCS_ENABLE;
1888 }
1889
Imre Deak43b67992016-08-31 19:13:02 +03001890 if (INTEL_INFO(dev_priv)->sseu.has_subslice_pg) {
Jeff McGee0cea6502015-02-13 10:27:56 -06001891 rpcs |= GEN8_RPCS_SS_CNT_ENABLE;
Imre Deak57ec1712016-08-31 19:13:05 +03001892 rpcs |= hweight8(INTEL_INFO(dev_priv)->sseu.subslice_mask) <<
Jeff McGee0cea6502015-02-13 10:27:56 -06001893 GEN8_RPCS_SS_CNT_SHIFT;
1894 rpcs |= GEN8_RPCS_ENABLE;
1895 }
1896
Imre Deak43b67992016-08-31 19:13:02 +03001897 if (INTEL_INFO(dev_priv)->sseu.has_eu_pg) {
1898 rpcs |= INTEL_INFO(dev_priv)->sseu.eu_per_subslice <<
Jeff McGee0cea6502015-02-13 10:27:56 -06001899 GEN8_RPCS_EU_MIN_SHIFT;
Imre Deak43b67992016-08-31 19:13:02 +03001900 rpcs |= INTEL_INFO(dev_priv)->sseu.eu_per_subslice <<
Jeff McGee0cea6502015-02-13 10:27:56 -06001901 GEN8_RPCS_EU_MAX_SHIFT;
1902 rpcs |= GEN8_RPCS_ENABLE;
1903 }
1904
1905 return rpcs;
1906}
1907
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001908static u32 intel_lr_indirect_ctx_offset(struct intel_engine_cs *engine)
Michel Thierry71562912016-02-23 10:31:49 +00001909{
1910 u32 indirect_ctx_offset;
1911
Chris Wilsonc0336662016-05-06 15:40:21 +01001912 switch (INTEL_GEN(engine->i915)) {
Michel Thierry71562912016-02-23 10:31:49 +00001913 default:
Chris Wilsonc0336662016-05-06 15:40:21 +01001914 MISSING_CASE(INTEL_GEN(engine->i915));
Michel Thierry71562912016-02-23 10:31:49 +00001915 /* fall through */
1916 case 9:
1917 indirect_ctx_offset =
1918 GEN9_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
1919 break;
1920 case 8:
1921 indirect_ctx_offset =
1922 GEN8_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
1923 break;
1924 }
1925
1926 return indirect_ctx_offset;
1927}
1928
Chris Wilsona3aabe82016-10-04 21:11:26 +01001929static void execlists_init_reg_state(u32 *reg_state,
1930 struct i915_gem_context *ctx,
1931 struct intel_engine_cs *engine,
1932 struct intel_ring *ring)
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001933{
Chris Wilsona3aabe82016-10-04 21:11:26 +01001934 struct drm_i915_private *dev_priv = engine->i915;
1935 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt ?: dev_priv->mm.aliasing_ppgtt;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001936
1937 /* A context is actually a big batch buffer with several MI_LOAD_REGISTER_IMM
1938 * commands followed by (reg, value) pairs. The values we are setting here are
1939 * only for the first context restore: on a subsequent save, the GPU will
1940 * recreate this batchbuffer with new values (including all the missing
1941 * MI_LOAD_REGISTER_IMM commands that we are not initializing here). */
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02001942 reg_state[CTX_LRI_HEADER_0] =
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001943 MI_LOAD_REGISTER_IMM(engine->id == RCS ? 14 : 11) | MI_LRI_FORCE_POSTED;
1944 ASSIGN_CTX_REG(reg_state, CTX_CONTEXT_CONTROL,
1945 RING_CONTEXT_CONTROL(engine),
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02001946 _MASKED_BIT_ENABLE(CTX_CTRL_INHIBIT_SYN_CTX_SWITCH |
1947 CTX_CTRL_ENGINE_CTX_RESTORE_INHIBIT |
Chris Wilsonc0336662016-05-06 15:40:21 +01001948 (HAS_RESOURCE_STREAMER(dev_priv) ?
Chris Wilsona3aabe82016-10-04 21:11:26 +01001949 CTX_CTRL_RS_CTX_ENABLE : 0)));
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001950 ASSIGN_CTX_REG(reg_state, CTX_RING_HEAD, RING_HEAD(engine->mmio_base),
1951 0);
1952 ASSIGN_CTX_REG(reg_state, CTX_RING_TAIL, RING_TAIL(engine->mmio_base),
1953 0);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001954 ASSIGN_CTX_REG(reg_state, CTX_RING_BUFFER_START,
1955 RING_START(engine->mmio_base), 0);
1956 ASSIGN_CTX_REG(reg_state, CTX_RING_BUFFER_CONTROL,
1957 RING_CTL(engine->mmio_base),
Chris Wilson62ae14b2016-10-04 21:11:25 +01001958 RING_CTL_SIZE(ring->size) | RING_VALID);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001959 ASSIGN_CTX_REG(reg_state, CTX_BB_HEAD_U,
1960 RING_BBADDR_UDW(engine->mmio_base), 0);
1961 ASSIGN_CTX_REG(reg_state, CTX_BB_HEAD_L,
1962 RING_BBADDR(engine->mmio_base), 0);
1963 ASSIGN_CTX_REG(reg_state, CTX_BB_STATE,
1964 RING_BBSTATE(engine->mmio_base),
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02001965 RING_BB_PPGTT);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001966 ASSIGN_CTX_REG(reg_state, CTX_SECOND_BB_HEAD_U,
1967 RING_SBBADDR_UDW(engine->mmio_base), 0);
1968 ASSIGN_CTX_REG(reg_state, CTX_SECOND_BB_HEAD_L,
1969 RING_SBBADDR(engine->mmio_base), 0);
1970 ASSIGN_CTX_REG(reg_state, CTX_SECOND_BB_STATE,
1971 RING_SBBSTATE(engine->mmio_base), 0);
1972 if (engine->id == RCS) {
1973 ASSIGN_CTX_REG(reg_state, CTX_BB_PER_CTX_PTR,
1974 RING_BB_PER_CTX_PTR(engine->mmio_base), 0);
1975 ASSIGN_CTX_REG(reg_state, CTX_RCS_INDIRECT_CTX,
1976 RING_INDIRECT_CTX(engine->mmio_base), 0);
1977 ASSIGN_CTX_REG(reg_state, CTX_RCS_INDIRECT_CTX_OFFSET,
1978 RING_INDIRECT_CTX_OFFSET(engine->mmio_base), 0);
Chris Wilson48bb74e2016-08-15 10:49:04 +01001979 if (engine->wa_ctx.vma) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001980 struct i915_ctx_workarounds *wa_ctx = &engine->wa_ctx;
Chris Wilsonbde13eb2016-08-15 10:49:07 +01001981 u32 ggtt_offset = i915_ggtt_offset(wa_ctx->vma);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001982
1983 reg_state[CTX_RCS_INDIRECT_CTX+1] =
1984 (ggtt_offset + wa_ctx->indirect_ctx.offset * sizeof(uint32_t)) |
1985 (wa_ctx->indirect_ctx.size / CACHELINE_DWORDS);
1986
1987 reg_state[CTX_RCS_INDIRECT_CTX_OFFSET+1] =
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001988 intel_lr_indirect_ctx_offset(engine) << 6;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001989
1990 reg_state[CTX_BB_PER_CTX_PTR+1] =
1991 (ggtt_offset + wa_ctx->per_ctx.offset * sizeof(uint32_t)) |
1992 0x01;
1993 }
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001994 }
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02001995 reg_state[CTX_LRI_HEADER_1] = MI_LOAD_REGISTER_IMM(9) | MI_LRI_FORCE_POSTED;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001996 ASSIGN_CTX_REG(reg_state, CTX_CTX_TIMESTAMP,
1997 RING_CTX_TIMESTAMP(engine->mmio_base), 0);
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02001998 /* PDP values well be assigned later if needed */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001999 ASSIGN_CTX_REG(reg_state, CTX_PDP3_UDW, GEN8_RING_PDP_UDW(engine, 3),
2000 0);
2001 ASSIGN_CTX_REG(reg_state, CTX_PDP3_LDW, GEN8_RING_PDP_LDW(engine, 3),
2002 0);
2003 ASSIGN_CTX_REG(reg_state, CTX_PDP2_UDW, GEN8_RING_PDP_UDW(engine, 2),
2004 0);
2005 ASSIGN_CTX_REG(reg_state, CTX_PDP2_LDW, GEN8_RING_PDP_LDW(engine, 2),
2006 0);
2007 ASSIGN_CTX_REG(reg_state, CTX_PDP1_UDW, GEN8_RING_PDP_UDW(engine, 1),
2008 0);
2009 ASSIGN_CTX_REG(reg_state, CTX_PDP1_LDW, GEN8_RING_PDP_LDW(engine, 1),
2010 0);
2011 ASSIGN_CTX_REG(reg_state, CTX_PDP0_UDW, GEN8_RING_PDP_UDW(engine, 0),
2012 0);
2013 ASSIGN_CTX_REG(reg_state, CTX_PDP0_LDW, GEN8_RING_PDP_LDW(engine, 0),
2014 0);
Michel Thierryd7b26332015-04-08 12:13:34 +01002015
Zhenyu Wang34869772017-01-09 21:14:53 +08002016 if (ppgtt && USES_FULL_48BIT_PPGTT(ppgtt->base.dev)) {
Michel Thierry2dba3232015-07-30 11:06:23 +01002017 /* 64b PPGTT (48bit canonical)
2018 * PDP0_DESCRIPTOR contains the base address to PML4 and
2019 * other PDP Descriptors are ignored.
2020 */
2021 ASSIGN_CTX_PML4(ppgtt, reg_state);
Michel Thierry2dba3232015-07-30 11:06:23 +01002022 }
2023
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002024 if (engine->id == RCS) {
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002025 reg_state[CTX_LRI_HEADER_2] = MI_LOAD_REGISTER_IMM(1);
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002026 ASSIGN_CTX_REG(reg_state, CTX_R_PWR_CLK_STATE, GEN8_R_PWR_CLK_STATE,
Chris Wilsonc0336662016-05-06 15:40:21 +01002027 make_rpcs(dev_priv));
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002028 }
Chris Wilsona3aabe82016-10-04 21:11:26 +01002029}
2030
2031static int
2032populate_lr_context(struct i915_gem_context *ctx,
2033 struct drm_i915_gem_object *ctx_obj,
2034 struct intel_engine_cs *engine,
2035 struct intel_ring *ring)
2036{
2037 void *vaddr;
2038 int ret;
2039
2040 ret = i915_gem_object_set_to_cpu_domain(ctx_obj, true);
2041 if (ret) {
2042 DRM_DEBUG_DRIVER("Could not set to CPU domain\n");
2043 return ret;
2044 }
2045
2046 vaddr = i915_gem_object_pin_map(ctx_obj, I915_MAP_WB);
2047 if (IS_ERR(vaddr)) {
2048 ret = PTR_ERR(vaddr);
2049 DRM_DEBUG_DRIVER("Could not map object pages! (%d)\n", ret);
2050 return ret;
2051 }
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002052 ctx_obj->mm.dirty = true;
Chris Wilsona3aabe82016-10-04 21:11:26 +01002053
2054 /* The second page of the context object contains some fields which must
2055 * be set up prior to the first execution. */
2056
2057 execlists_init_reg_state(vaddr + LRC_STATE_PN * PAGE_SIZE,
2058 ctx, engine, ring);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002059
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002060 i915_gem_object_unpin_map(ctx_obj);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002061
2062 return 0;
2063}
2064
Oscar Mateo73e4d072014-07-24 17:04:48 +01002065/**
Dave Gordonc5d46ee2016-01-05 12:21:33 +00002066 * intel_lr_context_size() - return the size of the context for an engine
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002067 * @engine: which engine to find the context size for
Dave Gordonc5d46ee2016-01-05 12:21:33 +00002068 *
2069 * Each engine may require a different amount of space for a context image,
2070 * so when allocating (or copying) an image, this function can be used to
2071 * find the right size for the specific engine.
2072 *
2073 * Return: size (in bytes) of an engine-specific context image
2074 *
2075 * Note: this size includes the HWSP, which is part of the context image
2076 * in LRC mode, but does not include the "shared data page" used with
2077 * GuC submission. The caller should account for this if using the GuC.
2078 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002079uint32_t intel_lr_context_size(struct intel_engine_cs *engine)
Oscar Mateo8c8579172014-07-24 17:04:14 +01002080{
2081 int ret = 0;
2082
Chris Wilsonc0336662016-05-06 15:40:21 +01002083 WARN_ON(INTEL_GEN(engine->i915) < 8);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002084
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002085 switch (engine->id) {
Oscar Mateo8c8579172014-07-24 17:04:14 +01002086 case RCS:
Chris Wilsonc0336662016-05-06 15:40:21 +01002087 if (INTEL_GEN(engine->i915) >= 9)
Michael H. Nguyen468c6812014-11-13 17:51:49 +00002088 ret = GEN9_LR_CONTEXT_RENDER_SIZE;
2089 else
2090 ret = GEN8_LR_CONTEXT_RENDER_SIZE;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002091 break;
2092 case VCS:
2093 case BCS:
2094 case VECS:
2095 case VCS2:
2096 ret = GEN8_LR_CONTEXT_OTHER_SIZE;
2097 break;
2098 }
2099
2100 return ret;
Oscar Mateoede7d422014-07-24 17:04:12 +01002101}
2102
Chris Wilsone2efd132016-05-24 14:53:34 +01002103static int execlists_context_deferred_alloc(struct i915_gem_context *ctx,
Chris Wilson978f1e02016-04-28 09:56:54 +01002104 struct intel_engine_cs *engine)
Oscar Mateoede7d422014-07-24 17:04:12 +01002105{
Oscar Mateo8c8579172014-07-24 17:04:14 +01002106 struct drm_i915_gem_object *ctx_obj;
Chris Wilson9021ad02016-05-24 14:53:37 +01002107 struct intel_context *ce = &ctx->engine[engine->id];
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002108 struct i915_vma *vma;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002109 uint32_t context_size;
Chris Wilson7e37f882016-08-02 22:50:21 +01002110 struct intel_ring *ring;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002111 int ret;
2112
Chris Wilson9021ad02016-05-24 14:53:37 +01002113 WARN_ON(ce->state);
Oscar Mateoede7d422014-07-24 17:04:12 +01002114
Chris Wilsonf51455d2017-01-10 14:47:34 +00002115 context_size = round_up(intel_lr_context_size(engine),
2116 I915_GTT_PAGE_SIZE);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002117
Alex Daid1675192015-08-12 15:43:43 +01002118 /* One extra page as the sharing data between driver and GuC */
2119 context_size += PAGE_SIZE * LRC_PPHWSP_PN;
2120
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00002121 ctx_obj = i915_gem_object_create(ctx->i915, context_size);
Chris Wilsonfe3db792016-04-25 13:32:13 +01002122 if (IS_ERR(ctx_obj)) {
Dan Carpenter3126a662015-04-30 17:30:50 +03002123 DRM_DEBUG_DRIVER("Alloc LRC backing obj failed.\n");
Chris Wilsonfe3db792016-04-25 13:32:13 +01002124 return PTR_ERR(ctx_obj);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002125 }
2126
Chris Wilsona01cb372017-01-16 15:21:30 +00002127 vma = i915_vma_instance(ctx_obj, &ctx->i915->ggtt.base, NULL);
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002128 if (IS_ERR(vma)) {
2129 ret = PTR_ERR(vma);
2130 goto error_deref_obj;
2131 }
2132
Chris Wilson7e37f882016-08-02 22:50:21 +01002133 ring = intel_engine_create_ring(engine, ctx->ring_size);
Chris Wilsondca33ec2016-08-02 22:50:20 +01002134 if (IS_ERR(ring)) {
2135 ret = PTR_ERR(ring);
Nick Hoathe84fe802015-09-11 12:53:46 +01002136 goto error_deref_obj;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002137 }
2138
Chris Wilsondca33ec2016-08-02 22:50:20 +01002139 ret = populate_lr_context(ctx, ctx_obj, engine, ring);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002140 if (ret) {
2141 DRM_DEBUG_DRIVER("Failed to populate LRC: %d\n", ret);
Chris Wilsondca33ec2016-08-02 22:50:20 +01002142 goto error_ring_free;
Oscar Mateo84c23772014-07-24 17:04:15 +01002143 }
2144
Chris Wilsondca33ec2016-08-02 22:50:20 +01002145 ce->ring = ring;
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002146 ce->state = vma;
Chris Wilson9021ad02016-05-24 14:53:37 +01002147 ce->initialised = engine->init_context == NULL;
Oscar Mateoede7d422014-07-24 17:04:12 +01002148
2149 return 0;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002150
Chris Wilsondca33ec2016-08-02 22:50:20 +01002151error_ring_free:
Chris Wilson7e37f882016-08-02 22:50:21 +01002152 intel_ring_free(ring);
Nick Hoathe84fe802015-09-11 12:53:46 +01002153error_deref_obj:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01002154 i915_gem_object_put(ctx_obj);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002155 return ret;
Oscar Mateoede7d422014-07-24 17:04:12 +01002156}
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002157
Chris Wilson821ed7d2016-09-09 14:11:53 +01002158void intel_lr_context_resume(struct drm_i915_private *dev_priv)
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002159{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002160 struct intel_engine_cs *engine;
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002161 struct i915_gem_context *ctx;
Akash Goel3b3f1652016-10-13 22:44:48 +05302162 enum intel_engine_id id;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002163
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002164 /* Because we emit WA_TAIL_DWORDS there may be a disparity
2165 * between our bookkeeping in ce->ring->head and ce->ring->tail and
2166 * that stored in context. As we only write new commands from
2167 * ce->ring->tail onwards, everything before that is junk. If the GPU
2168 * starts reading from its RING_HEAD from the context, it may try to
2169 * execute that junk and die.
2170 *
2171 * So to avoid that we reset the context images upon resume. For
2172 * simplicity, we just zero everything out.
2173 */
2174 list_for_each_entry(ctx, &dev_priv->context_list, link) {
Akash Goel3b3f1652016-10-13 22:44:48 +05302175 for_each_engine(engine, dev_priv, id) {
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002176 struct intel_context *ce = &ctx->engine[engine->id];
2177 u32 *reg;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002178
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002179 if (!ce->state)
2180 continue;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002181
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002182 reg = i915_gem_object_pin_map(ce->state->obj,
2183 I915_MAP_WB);
2184 if (WARN_ON(IS_ERR(reg)))
2185 continue;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002186
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002187 reg += LRC_STATE_PN * PAGE_SIZE / sizeof(*reg);
2188 reg[CTX_RING_HEAD+1] = 0;
2189 reg[CTX_RING_TAIL+1] = 0;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002190
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002191 ce->state->obj->mm.dirty = true;
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002192 i915_gem_object_unpin_map(ce->state->obj);
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002193
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002194 ce->ring->head = ce->ring->tail = 0;
2195 ce->ring->last_retired_head = -1;
2196 intel_ring_update_space(ce->ring);
2197 }
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002198 }
2199}